blob: bedfc5d79dc9f8acf3e73d54715346630990af91 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00002def addrimm4lsl2 : ComplexPattern<iPTR, 2, "selectIntAddrLSL2MM", [frameindex]>;
Jack Carter97700972013-08-13 20:19:16 +00003
4def simm12 : Operand<i32> {
5 let DecoderMethod = "DecodeSimm12";
6}
7
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +00008def simm9_addiusp : Operand<i32> {
9 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000010 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000011}
12
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000013def uimm3_shift : Operand<i32> {
14 let EncoderMethod = "getUImm3Mod8Encoding";
Zoran Jovanovic6b28f092015-09-09 13:55:45 +000015 let DecoderMethod = "DecodePOOL16BEncodedField";
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000016}
17
Zoran Jovanovicbac36192014-10-23 11:06:34 +000018def simm3_lsa2 : Operand<i32> {
19 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000020 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000021}
22
Zoran Jovanovic88531712014-11-05 17:31:00 +000023def uimm4_andi : Operand<i32> {
24 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000025 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000026}
27
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000028def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
29 ((Imm % 4 == 0) &&
30 Imm < 28 && Imm > 0);}]>;
31
Jozef Kolek73f64ea2014-11-19 13:11:09 +000032def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
33
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000034def immZExtAndi16 : ImmLeaf<i32,
35 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
36 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
37 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
38
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000039def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
40
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000041def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
42
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000043def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
44 let Name = "MicroMipsMem";
45 let RenderMethod = "addMicroMipsMemOperands";
46 let ParserMethod = "parseMemOperand";
47 let PredicateMethod = "isMemWithGRPMM16Base";
48}
49
50class mem_mm_4_generic : Operand<i32> {
51 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +000052 let MIOperandInfo = (ops ptr_rc, simm4);
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000053 let OperandType = "OPERAND_MEMORY";
54 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
55}
56
57def mem_mm_4 : mem_mm_4_generic {
58 let EncoderMethod = "getMemEncodingMMImm4";
59}
60
61def mem_mm_4_lsl1 : mem_mm_4_generic {
62 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
63}
64
65def mem_mm_4_lsl2 : mem_mm_4_generic {
66 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
67}
68
Jozef Kolek12c69822014-12-23 16:16:33 +000069def MicroMipsMemSPAsmOperand : AsmOperandClass {
70 let Name = "MicroMipsMemSP";
71 let RenderMethod = "addMemOperands";
72 let ParserMethod = "parseMemOperand";
73 let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>";
74}
75
76def mem_mm_sp_imm5_lsl2 : Operand<i32> {
77 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +000078 let MIOperandInfo = (ops ptr_rc:$base, simm5:$offset);
Jozef Kolek12c69822014-12-23 16:16:33 +000079 let OperandType = "OPERAND_MEMORY";
80 let ParserMatchClass = MicroMipsMemSPAsmOperand;
81 let EncoderMethod = "getMemEncodingMMSPImm5Lsl2";
82}
83
Jozef Koleke10a02e2015-01-28 17:27:26 +000084def mem_mm_gp_imm7_lsl2 : Operand<i32> {
85 let PrintMethod = "printMemOperand";
Daniel Sanders97297772016-03-22 14:40:00 +000086 let MIOperandInfo = (ops GPRMM16:$base, simm7_lsl2:$offset);
Jozef Koleke10a02e2015-01-28 17:27:26 +000087 let OperandType = "OPERAND_MEMORY";
88 let EncoderMethod = "getMemEncodingMMGPImm7Lsl2";
89}
90
Zoran Jovanovicd9790792015-09-09 09:10:46 +000091def mem_mm_9 : Operand<i32> {
92 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +000093 let MIOperandInfo = (ops ptr_rc, simm9);
Zoran Jovanovicd9790792015-09-09 09:10:46 +000094 let EncoderMethod = "getMemEncodingMMImm9";
Daniel Sanders2e9f69d2016-03-31 13:15:23 +000095 let ParserMatchClass = MipsMemSimm9AsmOperand;
Zoran Jovanovicd9790792015-09-09 09:10:46 +000096 let OperandType = "OPERAND_MEMORY";
97}
98
Jack Carter97700972013-08-13 20:19:16 +000099def mem_mm_12 : Operand<i32> {
100 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000101 let MIOperandInfo = (ops ptr_rc, simm12);
Jack Carter97700972013-08-13 20:19:16 +0000102 let EncoderMethod = "getMemEncodingMMImm12";
103 let ParserMatchClass = MipsMemAsmOperand;
104 let OperandType = "OPERAND_MEMORY";
105}
106
Hrvoje Varga3c88fbd2015-10-16 12:24:58 +0000107def mem_mm_16 : Operand<i32> {
108 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000109 let MIOperandInfo = (ops ptr_rc, simm16);
Hrvoje Varga3c88fbd2015-10-16 12:24:58 +0000110 let EncoderMethod = "getMemEncodingMMImm16";
111 let ParserMatchClass = MipsMemAsmOperand;
112 let OperandType = "OPERAND_MEMORY";
113}
114
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000115def MipsMemUimm4AsmOperand : AsmOperandClass {
116 let Name = "MemOffsetUimm4";
117 let SuperClasses = [MipsMemAsmOperand];
118 let RenderMethod = "addMemOperands";
119 let ParserMethod = "parseMemOperand";
120 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
121}
122
123def mem_mm_4sp : Operand<i32> {
124 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000125 let MIOperandInfo = (ops ptr_rc, uimm8);
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000126 let EncoderMethod = "getMemEncodingMMImm4sp";
127 let ParserMatchClass = MipsMemUimm4AsmOperand;
128 let OperandType = "OPERAND_MEMORY";
129}
130
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000131def jmptarget_mm : Operand<OtherVT> {
132 let EncoderMethod = "getJumpTargetOpValueMM";
133}
134
135def calltarget_mm : Operand<iPTR> {
136 let EncoderMethod = "getJumpTargetOpValueMM";
137}
138
Jozef Kolek9761e962015-01-12 12:03:34 +0000139def brtarget7_mm : Operand<OtherVT> {
140 let EncoderMethod = "getBranchTarget7OpValueMM";
141 let OperandType = "OPERAND_PCREL";
142 let DecoderMethod = "DecodeBranchTarget7MM";
143 let ParserMatchClass = MipsJumpTargetAsmOperand;
144}
145
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000146def brtarget10_mm : Operand<OtherVT> {
147 let EncoderMethod = "getBranchTargetOpValueMMPC10";
148 let OperandType = "OPERAND_PCREL";
149 let DecoderMethod = "DecodeBranchTarget10MM";
150 let ParserMatchClass = MipsJumpTargetAsmOperand;
151}
152
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000153def brtarget_mm : Operand<OtherVT> {
154 let EncoderMethod = "getBranchTargetOpValueMM";
155 let OperandType = "OPERAND_PCREL";
156 let DecoderMethod = "DecodeBranchTargetMM";
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000157 let ParserMatchClass = MipsJumpTargetAsmOperand;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000158}
159
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000160def simm23_lsl2 : Operand<i32> {
161 let EncoderMethod = "getSimm23Lsl2Encoding";
162 let DecoderMethod = "DecodeSimm23Lsl2";
163}
164
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000165class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
166 RegisterOperand RO> :
167 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000168 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZC, FrmI> {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000169 let isBranch = 1;
170 let isTerminator = 1;
171 let hasDelaySlot = 0;
172 let Defs = [AT];
173}
174
Jack Carter97700972013-08-13 20:19:16 +0000175let canFoldAsLoad = 1 in
176class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
177 Operand MemOpnd> :
178 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
179 !strconcat(opstr, "\t$rt, $addr"),
180 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
181 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000182 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000183 string Constraints = "$src = $rt";
184}
185
186class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
187 Operand MemOpnd>:
188 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
189 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000190 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
191 let DecoderMethod = "DecodeMemMMImm12";
192}
Jack Carter97700972013-08-13 20:19:16 +0000193
Zoran Jovanovic41688672015-02-10 16:36:20 +0000194/// A register pair used by movep instruction.
195def MovePRegPairAsmOperand : AsmOperandClass {
196 let Name = "MovePRegPair";
197 let ParserMethod = "parseMovePRegPair";
198 let PredicateMethod = "isMovePRegPair";
199}
200
201def movep_regpair : Operand<i32> {
202 let EncoderMethod = "getMovePRegPairOpValue";
203 let ParserMatchClass = MovePRegPairAsmOperand;
204 let PrintMethod = "printRegisterList";
205 let DecoderMethod = "DecodeMovePRegPair";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000206 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Zoran Jovanovic41688672015-02-10 16:36:20 +0000207}
208
209class MovePMM16<string opstr, RegisterOperand RO> :
210MicroMipsInst16<(outs movep_regpair:$dst_regs), (ins RO:$rs, RO:$rt),
211 !strconcat(opstr, "\t$dst_regs, $rs, $rt"), [],
212 NoItinerary, FrmR> {
213 let isReMaterializable = 1;
214}
215
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000216/// A register pair used by load/store pair instructions.
217def RegPairAsmOperand : AsmOperandClass {
218 let Name = "RegPair";
219 let ParserMethod = "parseRegisterPair";
220}
221
222def regpair : Operand<i32> {
223 let EncoderMethod = "getRegisterPairOpValue";
224 let ParserMatchClass = RegPairAsmOperand;
225 let PrintMethod = "printRegisterPair";
226 let DecoderMethod = "DecodeRegPairOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000227 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000228}
229
230class StorePairMM<string opstr, InstrItinClass Itin = NoItinerary,
231 ComplexPattern Addr = addr> :
232 InstSE<(outs), (ins regpair:$rt, mem_mm_12:$addr),
233 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
234 let DecoderMethod = "DecodeMemMMImm12";
235 let mayStore = 1;
236}
237
238class LoadPairMM<string opstr, InstrItinClass Itin = NoItinerary,
239 ComplexPattern Addr = addr> :
240 InstSE<(outs regpair:$rt), (ins mem_mm_12:$addr),
241 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
242 let DecoderMethod = "DecodeMemMMImm12";
243 let mayLoad = 1;
244}
245
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000246class LLBaseMM<string opstr, RegisterOperand RO> :
247 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
248 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000249 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000250 let mayLoad = 1;
251}
252
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000253class LLEBaseMM<string opstr, RegisterOperand RO> :
254 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
255 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
256 let DecoderMethod = "DecodeMemMMImm9";
257 let mayLoad = 1;
258}
259
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000260class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000261 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000262 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000263 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000264 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000265 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000266}
267
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000268class SCEBaseMM<string opstr, RegisterOperand RO> :
269 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
270 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
271 let DecoderMethod = "DecodeMemMMImm9";
272 let mayStore = 1;
273 let Constraints = "$rt = $dst";
274}
275
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000276class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
277 InstrItinClass Itin = NoItinerary> :
278 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
279 !strconcat(opstr, "\t$rt, $addr"),
280 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
281 let DecoderMethod = "DecodeMemMMImm12";
282 let canFoldAsLoad = 1;
283 let mayLoad = 1;
284}
285
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000286class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
287 InstrItinClass Itin = NoItinerary,
288 SDPatternOperator OpNode = null_frag> :
289 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
290 !strconcat(opstr, "\t$rd, $rs, $rt"),
291 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
292 let isCommutable = isComm;
293}
294
Zoran Jovanovic88531712014-11-05 17:31:00 +0000295class AndImmMM16<string opstr, RegisterOperand RO,
296 InstrItinClass Itin = NoItinerary> :
297 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
298 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
299
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000300class LogicRMM16<string opstr, RegisterOperand RO,
301 InstrItinClass Itin = NoItinerary,
302 SDPatternOperator OpNode = null_frag> :
303 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
304 !strconcat(opstr, "\t$rt, $rs"),
305 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
306 let isCommutable = 1;
307 let Constraints = "$rt = $dst";
308}
309
310class NotMM16<string opstr, RegisterOperand RO> :
311 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
312 !strconcat(opstr, "\t$rt, $rs"),
313 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
314
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000315class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000316 InstrItinClass Itin = NoItinerary> :
317 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000318 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000319
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000320class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
321 InstrItinClass Itin, Operand MemOpnd> :
322 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
323 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000324 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000325 let canFoldAsLoad = 1;
326 let mayLoad = 1;
327}
328
329class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
330 SDPatternOperator OpNode, InstrItinClass Itin,
331 Operand MemOpnd> :
332 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
333 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000334 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000335 let mayStore = 1;
336}
337
Jozef Kolek12c69822014-12-23 16:16:33 +0000338class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
339 Operand MemOpnd> :
340 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
341 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
342 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
343 let canFoldAsLoad = 1;
344 let mayLoad = 1;
345}
346
347class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
348 Operand MemOpnd> :
349 MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset),
350 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
351 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
352 let mayStore = 1;
353}
354
Jozef Koleke10a02e2015-01-28 17:27:26 +0000355class LoadGPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
356 Operand MemOpnd> :
357 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
358 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
359 let DecoderMethod = "DecodeMemMMGPImm7Lsl2";
360 let canFoldAsLoad = 1;
361 let mayLoad = 1;
362}
363
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000364class AddImmUR2<string opstr, RegisterOperand RO> :
365 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
366 !strconcat(opstr, "\t$rd, $rs, $imm"),
367 [], NoItinerary, FrmR> {
368 let isCommutable = 1;
369}
370
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000371class AddImmUS5<string opstr, RegisterOperand RO> :
372 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
373 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
374 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000375}
376
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000377class AddImmUR1SP<string opstr, RegisterOperand RO> :
378 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
379 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
380
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000381class AddImmUSP<string opstr> :
382 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
383 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
384
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000385class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
386 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
387 [], II_MFHI_MFLO, FrmR> {
388 let Uses = [UseReg];
389 let hasSideEffects = 0;
390}
391
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000392class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
393 InstrItinClass Itin = NoItinerary> :
394 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
395 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
396 let isCommutable = isComm;
397 let isReMaterializable = 1;
398}
399
Jozef Koleka330a472014-12-11 13:56:23 +0000400class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000401 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
402 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
403 let isReMaterializable = 1;
404}
405
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000406// 16-bit Jump and Link (Call)
407class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
408 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000409 [(MipsJmpLink RO:$rs)], II_JALR, FrmR>, PredicateControl {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000410 let isCall = 1;
411 let hasDelaySlot = 1;
412 let Defs = [RA];
413}
414
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000415// 16-bit Jump Reg
416class JumpRegMM16<string opstr, RegisterOperand RO> :
417 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000418 [], II_JR, FrmR> {
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000419 let hasDelaySlot = 1;
420 let isBranch = 1;
421 let isIndirectBranch = 1;
422}
423
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000424// Base class for JRADDIUSP instruction.
425class JumpRAddiuStackMM16 :
426 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
Daniel Sanders86cce702015-09-22 13:36:28 +0000427 [], II_JRADDIUSP, FrmR> {
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000428 let isTerminator = 1;
429 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000430 let isBranch = 1;
431 let isIndirectBranch = 1;
432}
433
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000434// 16-bit Jump and Link (Call) - Short Delay Slot
435class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
436 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000437 [], II_JALRS, FrmR> {
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000438 let isCall = 1;
439 let hasDelaySlot = 1;
440 let Defs = [RA];
441}
442
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000443// 16-bit Jump Register Compact - No delay slot
444class JumpRegCMM16<string opstr, RegisterOperand RO> :
445 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000446 [], II_JRC, FrmR> {
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000447 let isTerminator = 1;
448 let isBarrier = 1;
449 let isBranch = 1;
450 let isIndirectBranch = 1;
451}
452
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000453// Break16 and Sdbbp16
454class BrkSdbbp16MM<string opstr> :
455 MicroMipsInst16<(outs), (ins uimm4:$code_),
456 !strconcat(opstr, "\t$code_"),
457 [], NoItinerary, FrmOther>;
458
Jozef Kolek9761e962015-01-12 12:03:34 +0000459class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> :
460 MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000461 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZ, FrmI> {
Jozef Kolek9761e962015-01-12 12:03:34 +0000462 let isBranch = 1;
463 let isTerminator = 1;
464 let hasDelaySlot = 1;
465 let Defs = [AT];
466}
467
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000468// MicroMIPS Jump and Link (Call) - Short Delay Slot
469let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
470 class JumpLinkMM<string opstr, DAGOperand opnd> :
471 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000472 [], II_JALS, FrmJ, opstr> {
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000473 let DecoderMethod = "DecodeJumpTargetMM";
474 }
475
476 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
477 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000478 [], II_JALRS, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000479
480 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
481 RegisterOperand RO> :
482 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000483 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZALS, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000484}
485
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000486class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
487 InstrItinClass Itin = NoItinerary,
488 SDPatternOperator OpNode = null_frag> :
489 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
490 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
491
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000492class PrefetchIndexed<string opstr> :
493 InstSE<(outs), (ins PtrRC:$base, PtrRC:$index, uimm5:$hint),
494 !strconcat(opstr, "\t$hint, ${index}(${base})"), [], NoItinerary, FrmOther>;
495
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000496class AddImmUPC<string opstr, RegisterOperand RO> :
497 InstSE<(outs RO:$rs), (ins simm23_lsl2:$imm),
498 !strconcat(opstr, "\t$rs, $imm"), [], NoItinerary, FrmR>;
499
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000500/// A list of registers used by load/store multiple instructions.
501def RegListAsmOperand : AsmOperandClass {
502 let Name = "RegList";
503 let ParserMethod = "parseRegisterList";
504}
505
506def reglist : Operand<i32> {
507 let EncoderMethod = "getRegisterListOpValue";
508 let ParserMatchClass = RegListAsmOperand;
509 let PrintMethod = "printRegisterList";
510 let DecoderMethod = "DecodeRegListOperand";
511}
512
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000513def RegList16AsmOperand : AsmOperandClass {
514 let Name = "RegList16";
515 let ParserMethod = "parseRegisterList";
516 let PredicateMethod = "isRegList16";
517 let RenderMethod = "addRegListOperands";
518}
519
520def reglist16 : Operand<i32> {
521 let EncoderMethod = "getRegisterListOpValue16";
522 let DecoderMethod = "DecodeRegListOperand16";
523 let PrintMethod = "printRegisterList";
524 let ParserMatchClass = RegList16AsmOperand;
525}
526
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000527class StoreMultMM<string opstr,
528 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
529 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
530 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
531 let DecoderMethod = "DecodeMemMMImm12";
532 let mayStore = 1;
533}
534
535class LoadMultMM<string opstr,
536 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
537 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
538 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
539 let DecoderMethod = "DecodeMemMMImm12";
540 let mayLoad = 1;
541}
542
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000543class StoreMultMM16<string opstr,
544 InstrItinClass Itin = NoItinerary,
545 ComplexPattern Addr = addr> :
546 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
547 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000548 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000549 let mayStore = 1;
550}
551
552class LoadMultMM16<string opstr,
553 InstrItinClass Itin = NoItinerary,
554 ComplexPattern Addr = addr> :
555 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
556 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000557 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000558 let mayLoad = 1;
559}
560
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000561class UncondBranchMM16<string opstr> :
562 MicroMipsInst16<(outs), (ins brtarget10_mm:$offset),
563 !strconcat(opstr, "\t$offset"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000564 [], II_B, FrmI> {
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000565 let isBranch = 1;
566 let isTerminator = 1;
567 let isBarrier = 1;
568 let hasDelaySlot = 1;
569 let Predicates = [RelocPIC, InMicroMips];
570 let Defs = [AT];
571}
572
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000573def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
Zoran Jovanovic6b28f092015-09-09 13:55:45 +0000574 ARITH_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
575def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
576 LOGIC_FM_MM16<0x2>, ISA_MICROMIPS_NOT_32R6_64R6;
577def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>,
578 ISA_MICROMIPS_NOT_32R6_64R6;
579def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>,
580 ISA_MICROMIPS_NOT_32R6_64R6;
581def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>, LOGIC_FM_MM16<0x3>,
582 ISA_MICROMIPS_NOT_32R6_64R6;
583def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
584 SHIFT_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
585def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
586 SHIFT_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
587
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000588def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000589 ARITH_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000590def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000591 LOGIC_FM_MM16<0x1>, ISA_MICROMIPS_NOT_32R6_64R6;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000592def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
593 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
594def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
595 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
596def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
597 LOAD_STORE_FM_MM16<0x1a>;
598def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
599 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
600def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
601 II_SH, mem_mm_4_lsl1>,
602 LOAD_STORE_FM_MM16<0x2a>;
603def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
604 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Jozef Koleke10a02e2015-01-28 17:27:26 +0000605def LWGP_MM : LoadGPMM16<"lw", GPRMM16Opnd, II_LW, mem_mm_gp_imm7_lsl2>,
606 LOAD_GP_FM_MM16<0x19>;
Jozef Kolek12c69822014-12-23 16:16:33 +0000607def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>,
608 LOAD_STORE_SP_FM_MM16<0x12>;
609def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>,
610 LOAD_STORE_SP_FM_MM16<0x32>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000611def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000612def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000613def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000614def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000615def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
616def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000617def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic41688672015-02-10 16:36:20 +0000618def MOVEP_MM : MovePMM16<"movep", GPRMM16OpndMoveP>, MOVEP_FM_MM16;
Daniel Sanders97297772016-03-22 14:40:00 +0000619def LI16_MM : LoadImmMM16<"li16", li16_imm, GPRMM16Opnd>, LI_FM_MM16,
Jozef Koleka330a472014-12-11 13:56:23 +0000620 IsAsCheapAsAMove;
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000621def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>,
622 ISA_MICROMIPS32_NOT_MIPS32R6;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000623def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000624def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000625def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000626def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek9761e962015-01-12 12:03:34 +0000627def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>,
628 BEQNEZ_FM_MM16<0x23>;
629def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>,
630 BEQNEZ_FM_MM16<0x2b>;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000631def B16_MM : UncondBranchMM16<"b16">, B16_FM;
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000632def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>,
633 ISA_MICROMIPS_NOT_32R6_64R6;
634def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>,
635 ISA_MICROMIPS_NOT_32R6_64R6;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000636
Zlatko Buljan797c2ae2015-11-12 13:21:33 +0000637let DecoderNamespace = "MicroMips" in {
638 /// Load and Store Instructions - multiple
639 def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>,
640 ISA_MICROMIPS32_NOT_MIPS32R6;
641 def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>,
642 ISA_MICROMIPS32_NOT_MIPS32R6;
643}
644
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000645class WaitMM<string opstr> :
646 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
647 NoItinerary, FrmOther, opstr>;
648
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000649let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000650 /// Compact Branch Instructions
651 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
652 COMPACT_BRANCH_FM_MM<0x7>;
653 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
654 COMPACT_BRANCH_FM_MM<0x5>;
655
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000656 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000657 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000658 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000659 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000660 ADDI_FM_MM<0x4>;
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000661 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
662 SLTI_FM_MM<0x24>;
663 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
664 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000665 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000666 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000667 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000668 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000669 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000670 ADDI_FM_MM<0x1c>;
Daniel Sandersf8bb23e2016-02-01 15:13:31 +0000671 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16_relaxed>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000672
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000673 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
674 LW_FM_MM<0xc>;
675
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000676 /// Arithmetic Instructions (3-Operand, R-Type)
Jozef Kolekc9258082015-03-04 15:47:42 +0000677 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd, 1, II_ADDU, add>,
678 ADD_FM_MM<0, 0x150>;
679 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd, 0, II_SUBU, sub>,
680 ADD_FM_MM<0, 0x1d0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000681 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
682 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
683 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000684 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
685 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000686 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000687 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000688 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000689 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000690 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000691 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000692 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000693 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000694 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000695 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000696 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000697 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000698 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zlatko Buljan58d6a952016-04-13 08:02:26 +0000699 MULT_FM_MM<0x2ac>, ISA_MIPS1_NOT_32R6_64R6;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000700 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zlatko Buljan58d6a952016-04-13 08:02:26 +0000701 MULT_FM_MM<0x2ec>, ISA_MIPS1_NOT_32R6_64R6;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000702
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000703 /// Arithmetic Instructions with PC and Immediate
704 def ADDIUPC_MM : AddImmUPC<"addiupc", GPRMM16Opnd>, ADDIUPC_FM_MM;
705
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000706 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000707 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000708 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000709 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000710 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000711 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000712 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000713 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000714 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000715 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000716 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000717 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000718 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000719 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000720 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000721 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000722 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000723
724 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000725 let DecoderMethod = "DecodeMemMMImm16" in {
726 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
727 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
Zlatko Buljan48f1f392015-12-09 13:07:45 +0000728 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
729 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
Vladimir Medicdde3d582013-09-06 12:30:36 +0000730 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
731 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
732 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
733 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
734 }
Jack Carter97700972013-08-13 20:19:16 +0000735
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000736 let DecoderMethod = "DecodeMemMMImm9" in {
737 def LBE_MM : Load<"lbe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x4>;
738 def LBuE_MM : Load<"lbue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x0>;
Zlatko Buljan48f1f392015-12-09 13:07:45 +0000739 def LHE_MM : Load<"lhe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x5>;
740 def LHuE_MM : Load<"lhue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x1>;
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000741 def LWE_MM : Load<"lwe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x7>;
742 def SBE_MM : Store<"sbe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0xa, 0x4>;
743 def SHE_MM : Store<"she", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0xa, 0x5>;
744 def SWE_MM : StoreMemory<"swe", GPR32Opnd, mem_simm9gpr>,
745 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x7>;
746 }
747
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000748 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
749
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000750 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000751
Jack Carter97700972013-08-13 20:19:16 +0000752 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000753 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
754 LWL_FM_MM<0x0>;
755 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
756 LWL_FM_MM<0x1>;
757 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
758 LWL_FM_MM<0x8>;
759 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
760 LWL_FM_MM<0x9>;
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000761 let DecoderMethod = "DecodeMemMMImm9" in {
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000762 def LWLE_MM : LoadLeftRightMM<"lwle", MipsLWL, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000763 POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x2>;
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000764 def LWRE_MM : LoadLeftRightMM<"lwre", MipsLWR, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000765 POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x3>;
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000766 def SWLE_MM : StoreLeftRightMM<"swle", MipsSWL, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000767 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x0>;
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000768 def SWRE_MM : StoreLeftRightMM<"swre", MipsSWR, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000769 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x1>, ISA_MIPS1_NOT_32R6_64R6;
770 }
Vladimir Medice0fbb442013-09-06 12:41:17 +0000771
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000772 /// Load and Store Instructions - multiple
773 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
774 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
775
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000776 /// Load and Store Pair Instructions
777 def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>;
778 def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>;
779
Zoran Jovanovic14c567b2015-01-28 21:52:27 +0000780 /// Load and Store multiple pseudo Instructions
781 class LoadWordMultMM<string instr_asm > :
782 MipsAsmPseudoInst<(outs reglist:$rt), (ins mem_mm_12:$addr),
783 !strconcat(instr_asm, "\t$rt, $addr")> ;
784
785 class StoreWordMultMM<string instr_asm > :
786 MipsAsmPseudoInst<(outs), (ins reglist:$rt, mem_mm_12:$addr),
787 !strconcat(instr_asm, "\t$rt, $addr")> ;
788
789
790 def SWM_MM : StoreWordMultMM<"swm">;
791 def LWM_MM : LoadWordMultMM<"lwm">;
792
Vladimir Medice0fbb442013-09-06 12:41:17 +0000793 /// Move Conditional
794 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
795 NoItinerary>, ADD_FM_MM<0, 0x58>;
796 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
797 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000798 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000799 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000800 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000801 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000802
803 /// Move to/from HI/LO
804 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
805 MTLO_FM_MM<0x0b5>;
806 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
807 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000808 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000809 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000810 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000811 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000812
813 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000814 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
815 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
816 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
817 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000818
819 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000820 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
821 ISA_MIPS32;
822 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
823 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000824
825 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000826 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
827 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
828 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
829 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000830
831 /// Word Swap Bytes Within Halfwords
Daniel Sanders254f3872015-09-22 10:01:13 +0000832 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd, II_WSBH>,
833 SEB_FM_MM<0x1ec>, ISA_MIPS32R2;
Zlatko Buljan5da2f6c2015-12-21 13:08:58 +0000834 // TODO: Add '0 < pos+size <= 32' constraint check to ext instruction
Daniel Sanders611eb822016-02-29 15:26:54 +0000835 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, uimm5_plus1, immZExt5,
836 immZExt5Plus1, MipsExt>, EXT_FM_MM<0x2c>;
Hrvoje Varga46458d02016-02-25 12:53:29 +0000837 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, uimm5_inssize_plus1,
Daniel Sanders611eb822016-02-29 15:26:54 +0000838 MipsIns>, EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000839
840 /// Jump Instructions
841 let DecoderMethod = "DecodeJumpTargetMM" in {
842 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
843 J_FM_MM<0x35>;
844 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Jozef Kolek1fd65482015-02-18 17:15:48 +0000845 def JALX_MM : MMRel, JumpLink<"jalx", calltarget>, J_FM_MM<0x3c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000846 }
847 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000848 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000849
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000850 /// Jump Instructions - Short Delay Slot
851 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
852 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
853
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000854 /// Branch Instructions
855 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
856 BEQ_FM_MM<0x25>;
857 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
858 BEQ_FM_MM<0x2d>;
859 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
860 BGEZ_FM_MM<0x2>;
861 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
862 BGEZ_FM_MM<0x6>;
863 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
864 BGEZ_FM_MM<0x4>;
865 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
866 BGEZ_FM_MM<0x0>;
867 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
868 BGEZAL_FM_MM<0x03>;
869 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
870 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000871
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000872 /// Branch Instructions - Short Delay Slot
873 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
874 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
875 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
876 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
877
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000878 /// Control Instructions
879 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
880 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000881 def SYSCALL_MM : MMRel, SYS_FT<"syscall", uimm10>, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000882 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000883 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
884 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000885 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
886 ISA_MIPS32R2;
887 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
888 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000889
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000890 /// Trap Instructions
Daniel Sandersf8bb23e2016-02-01 15:13:31 +0000891 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd, uimm4>, TEQ_FM_MM<0x0>;
892 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd, uimm4>, TEQ_FM_MM<0x08>;
893 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd, uimm4>, TEQ_FM_MM<0x10>;
894 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd, uimm4>, TEQ_FM_MM<0x20>;
895 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd, uimm4>, TEQ_FM_MM<0x28>;
896 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd, uimm4>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000897
898 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
899 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
900 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
901 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
902 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
903 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000904
905 /// Load-linked, Store-conditional
906 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
907 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000908
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000909 def LLE_MM : LLEBaseMM<"lle", GPR32Opnd>, LLE_FM_MM<0x6>;
910 def SCE_MM : SCEBaseMM<"sce", GPR32Opnd>, LLE_FM_MM<0xA>;
911
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000912 let DecoderMethod = "DecodeCacheOpMM" in {
913 def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12>,
914 CACHE_PREF_FM_MM<0x08, 0x6>;
915 def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12>,
916 CACHE_PREF_FM_MM<0x18, 0x2>;
917 }
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000918
919 let DecoderMethod = "DecodePrefeOpMM" in {
920 def PREFE_MM : MMRel, CacheOp<"prefe", mem_mm_9>,
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000921 CACHE_PREFE_FM_MM<0x18, 0x2>;
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000922 def CACHEE_MM : MMRel, CacheOp<"cachee", mem_mm_9>,
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000923 CACHE_PREFE_FM_MM<0x18, 0x3>;
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000924 }
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000925 def SSNOP_MM : MMRel, Barrier<"ssnop">, BARRIER_FM_MM<0x1>;
926 def EHB_MM : MMRel, Barrier<"ehb">, BARRIER_FM_MM<0x3>;
927 def PAUSE_MM : MMRel, Barrier<"pause">, BARRIER_FM_MM<0x5>;
928
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000929 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
930 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
931 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
932 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000933
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000934 def SDBBP_MM : MMRel, SYS_FT<"sdbbp", uimm10>, SDBBP_FM_MM;
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000935
936 def PREFX_MM : PrefetchIndexed<"prefx">, POOL32F_PREFX_FM_MM<0x15, 0x1A0>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000937}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000938
Hrvoje Varga18148672015-10-28 11:04:29 +0000939let DecoderNamespace = "MicroMips" in {
940 def RDHWR_MM : MMRel, R6MMR6Rel, ReadHardware<GPR32Opnd, HWRegsOpnd>,
941 RDHWR_FM_MM, ISA_MICROMIPS32_NOT_MIPS32R6;
942}
943
Zoran Jovanovicfd888632014-11-12 13:30:10 +0000944let Predicates = [InMicroMips] in {
945
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000946//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000947// MicroMips arbitrary patterns that map to one or more instructions
948//===----------------------------------------------------------------------===//
949
Jozef Koleka330a472014-12-11 13:56:23 +0000950def : MipsPat<(i32 immLi16:$imm),
951 (LI16_MM immLi16:$imm)>;
952def : MipsPat<(i32 immSExt16:$imm),
953 (ADDiu_MM ZERO, immSExt16:$imm)>;
954def : MipsPat<(i32 immZExt16:$imm),
955 (ORi_MM ZERO, immZExt16:$imm)>;
Jozef Kolek44689472015-03-11 20:28:31 +0000956def : MipsPat<(not GPR32:$in),
957 (NOR_MM GPR32Opnd:$in, ZERO)>;
Jozef Koleka330a472014-12-11 13:56:23 +0000958
Jozef Kolek4d55b4d2014-11-19 13:23:58 +0000959def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
960 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +0000961def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
962 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
963def : MipsPat<(add GPR32:$src, immSExt16:$imm),
964 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
965
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000966def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
967 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
968def : MipsPat<(and GPR32:$src, immZExt16:$imm),
969 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
970
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000971def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
972 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
973def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
974 (SLL_MM GPR32:$src, immZExt5:$imm)>;
Zlatko Buljan29813622016-04-27 11:02:23 +0000975def : MipsPat<(shl GPR32:$lhs, GPR32:$rhs),
976 (SLLV_MM GPR32:$lhs, GPR32:$rhs)>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000977
978def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
979 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
980def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
981 (SRL_MM GPR32:$src, immZExt5:$imm)>;
Zlatko Buljan29813622016-04-27 11:02:23 +0000982def : MipsPat<(srl GPR32:$lhs, GPR32:$rhs),
983 (SRLV_MM GPR32:$lhs, GPR32:$rhs)>;
984
985def : MipsPat<(sra GPR32:$src, immZExt5:$imm),
986 (SRA_MM GPR32:$src, immZExt5:$imm)>;
987def : MipsPat<(sra GPR32:$lhs, GPR32:$rhs),
988 (SRAV_MM GPR32:$lhs, GPR32:$rhs)>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000989
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +0000990def : MipsPat<(store GPRMM16:$src, addrimm4lsl2:$addr),
991 (SW16_MM GPRMM16:$src, addrimm4lsl2:$addr)>;
992def : MipsPat<(store GPR32:$src, addr:$addr),
993 (SW_MM GPR32:$src, addr:$addr)>;
994
995def : MipsPat<(load addrimm4lsl2:$addr),
996 (LW16_MM addrimm4lsl2:$addr)>;
997def : MipsPat<(load addr:$addr),
998 (LW_MM addr:$addr)>;
999
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001000//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +00001001// MicroMips instruction aliases
1002//===----------------------------------------------------------------------===//
1003
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001004class UncondBranchMMPseudo<string opstr> :
1005 MipsAsmPseudoInst<(outs), (ins brtarget_mm:$offset),
1006 !strconcat(opstr, "\t$offset")>;
1007
Zoran Jovanovicada70912015-09-07 11:56:37 +00001008def B_MM_Pseudo : UncondBranchMMPseudo<"b">, ISA_MICROMIPS;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001009
Zlatko Buljan58d6a952016-04-13 08:02:26 +00001010def SDIV_MM_Pseudo : MultDivPseudo<SDIV_MM, ACC64, GPR32Opnd, MipsDivRem,
1011 II_DIV, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6;
1012def UDIV_MM_Pseudo : MultDivPseudo<UDIV_MM, ACC64, GPR32Opnd, MipsDivRemU,
1013 II_DIVU, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6;
1014
Daniel Sanders7d290b02014-05-08 16:12:31 +00001015 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +00001016 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
1017 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +00001018}
Zoran Jovanovic67e04be2015-06-24 10:32:16 +00001019
1020let Predicates = [InMicroMips] in {
1021def : MipsInstAlias<"ei", (EI_MM ZERO), 1>, ISA_MIPS32R2;
Zlatko Buljan5da2f6c2015-12-21 13:08:58 +00001022def : MipsInstAlias<"di", (DI_MM ZERO), 1>, ISA_MIPS32R2;
Zoran Jovanovic7ba636c2015-09-17 10:14:09 +00001023def : MipsInstAlias<"teq $rs, $rt",
1024 (TEQ_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1025def : MipsInstAlias<"tge $rs, $rt",
1026 (TGE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1027def : MipsInstAlias<"tgeu $rs, $rt",
1028 (TGEU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1029def : MipsInstAlias<"tlt $rs, $rt",
1030 (TLT_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1031def : MipsInstAlias<"tltu $rs, $rt",
1032 (TLTU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1033def : MipsInstAlias<"tne $rs, $rt",
1034 (TNE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
Zlatko Buljan29813622016-04-27 11:02:23 +00001035def : MipsInstAlias<"sll $rd, $rt, $rs",
1036 (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1037def : MipsInstAlias<"sra $rd, $rt, $rs",
1038 (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1039def : MipsInstAlias<"srl $rd, $rt, $rs",
1040 (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1041def : MipsInstAlias<"sll $rd, $rt",
1042 (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1043def : MipsInstAlias<"sra $rd, $rt",
1044 (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1045def : MipsInstAlias<"srl $rd, $rt",
1046 (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1047def : MipsInstAlias<"sll $rd, $shamt",
1048 (SLL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
1049def : MipsInstAlias<"sra $rd, $shamt",
1050 (SRA_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
1051def : MipsInstAlias<"srl $rd, $shamt",
1052 (SRL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
Zoran Jovanovic67e04be2015-06-24 10:32:16 +00001053}