blob: 25d3629cd691a778b0005063a6b2f650c87f290b [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000018#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000019#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000020#include "AMDGPUInstructionSelector.h"
21#include "AMDGPULegalizerInfo.h"
Matt Arsenault9aa45f02017-07-06 20:57:05 +000022#include "AMDGPUMacroFusion.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000023#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000024#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000025#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000026#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "R600MachineScheduler.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000028#include "SIMachineScheduler.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000029#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellardca166212017-01-30 21:56:46 +000031#include "llvm/CodeGen/GlobalISel/Legalizer.h"
32#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000033#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000034#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000035#include "llvm/IR/Attributes.h"
36#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000037#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000038#include "llvm/Pass.h"
39#include "llvm/Support/CommandLine.h"
40#include "llvm/Support/Compiler.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000041#include "llvm/Support/TargetRegistry.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000042#include "llvm/Target/TargetLoweringObjectFile.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000043#include "llvm/Transforms/IPO.h"
44#include "llvm/Transforms/IPO/AlwaysInliner.h"
45#include "llvm/Transforms/IPO/PassManagerBuilder.h"
46#include "llvm/Transforms/Scalar.h"
47#include "llvm/Transforms/Scalar/GVN.h"
48#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000049#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000050
51using namespace llvm;
52
Matt Arsenaultc5816112016-06-24 06:30:22 +000053static cl::opt<bool> EnableR600StructurizeCFG(
54 "r600-ir-structurize",
55 cl::desc("Use StructurizeCFG IR pass"),
56 cl::init(true));
57
Matt Arsenault03d85842016-06-27 20:32:13 +000058static cl::opt<bool> EnableSROA(
59 "amdgpu-sroa",
60 cl::desc("Run SROA after promote alloca pass"),
61 cl::ReallyHidden,
62 cl::init(true));
63
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000064static cl::opt<bool>
65EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
66 cl::desc("Run early if-conversion"),
67 cl::init(false));
68
Matt Arsenault03d85842016-06-27 20:32:13 +000069static cl::opt<bool> EnableR600IfConvert(
70 "r600-if-convert",
71 cl::desc("Use if conversion pass"),
72 cl::ReallyHidden,
73 cl::init(true));
74
Matt Arsenault908b9e22016-07-01 03:33:52 +000075// Option to disable vectorizer for tests.
76static cl::opt<bool> EnableLoadStoreVectorizer(
77 "amdgpu-load-store-vectorizer",
78 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000079 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000080 cl::Hidden);
81
Alexander Timofeev18009562016-12-08 17:28:47 +000082// Option to to control global loads scalarization
83static cl::opt<bool> ScalarizeGlobal(
84 "amdgpu-scalarize-global-loads",
85 cl::desc("Enable global load scalarization"),
Alexander Timofeev982aee62017-07-04 17:32:00 +000086 cl::init(true),
Alexander Timofeev18009562016-12-08 17:28:47 +000087 cl::Hidden);
88
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000089// Option to run internalize pass.
90static cl::opt<bool> InternalizeSymbols(
91 "amdgpu-internalize-symbols",
92 cl::desc("Enable elimination of non-kernel functions and unused globals"),
93 cl::init(false),
94 cl::Hidden);
95
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +000096// Option to inline all early.
97static cl::opt<bool> EarlyInlineAll(
98 "amdgpu-early-inline-all",
99 cl::desc("Inline all functions early"),
100 cl::init(false),
101 cl::Hidden);
102
Sam Koltonf60ad582017-03-21 12:51:34 +0000103static cl::opt<bool> EnableSDWAPeephole(
104 "amdgpu-sdwa-peephole",
105 cl::desc("Enable SDWA peepholer"),
Sam Kolton9fa16962017-04-06 15:03:28 +0000106 cl::init(true));
Sam Koltonf60ad582017-03-21 12:51:34 +0000107
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000108// Enable address space based alias analysis
109static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
110 cl::desc("Enable AMDGPU Alias Analysis"),
111 cl::init(true));
112
Kannan Narayananacb089e2017-04-12 03:25:12 +0000113// Option to enable new waitcnt insertion pass.
114static cl::opt<bool> EnableSIInsertWaitcntsPass(
115 "enable-si-insert-waitcnts",
116 cl::desc("Use new waitcnt insertion pass"),
Mark Searles70359ac2017-06-02 14:19:25 +0000117 cl::init(true));
Kannan Narayananacb089e2017-04-12 03:25:12 +0000118
Jan Sjodina06bfe02017-05-15 20:18:37 +0000119// Option to run late CFG structurizer
120static cl::opt<bool> LateCFGStructurize(
121 "amdgpu-late-structurize",
122 cl::desc("Enable late CFG structurization"),
123 cl::init(false),
124 cl::Hidden);
125
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000126static cl::opt<bool> EnableAMDGPUFunctionCalls(
127 "amdgpu-function-calls",
128 cl::Hidden,
129 cl::desc("Enable AMDGPU function call support"),
130 cl::init(false));
131
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000132// Enable lib calls simplifications
133static cl::opt<bool> EnableLibCallSimplify(
134 "amdgpu-simplify-libcall",
135 cl::desc("Enable mdgpu library simplifications"),
136 cl::init(true),
137 cl::Hidden);
138
Tom Stellard45bb48e2015-06-13 03:28:10 +0000139extern "C" void LLVMInitializeAMDGPUTarget() {
140 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000141 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
142 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000143
144 PassRegistry *PR = PassRegistry::getPassRegistry();
Tom Stellarda2f57be2017-08-02 22:19:45 +0000145 initializeR600ClauseMergePassPass(*PR);
146 initializeR600ControlFlowFinalizerPass(*PR);
147 initializeR600PacketizerPass(*PR);
148 initializeR600ExpandSpecialInstrsPassPass(*PR);
149 initializeR600VectorRegMergerPass(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000150 initializeAMDGPUDAGToDAGISelPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000151 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000152 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000153 initializeSIFixVGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000154 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000155 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000156 initializeSIShrinkInstructionsPass(*PR);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000157 initializeSIOptimizeExecMaskingPreRAPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000158 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault746e0652017-06-02 18:02:42 +0000159 initializeAMDGPUAlwaysInlinePass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000160 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000161 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000162 initializeAMDGPUArgumentUsageInfoPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000163 initializeAMDGPULowerIntrinsicsPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000164 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000165 initializeAMDGPUCodeGenPreparePass(*PR);
Matt Arsenaultc06574f2017-07-28 18:40:05 +0000166 initializeAMDGPURewriteOutArgumentsPass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000167 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000168 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +0000169 initializeSIInsertWaitsPass(*PR);
Kannan Narayananacb089e2017-04-12 03:25:12 +0000170 initializeSIInsertWaitcntsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000171 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000172 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000173 initializeSIInsertSkipsPass(*PR);
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000174 initializeSIMemoryLegalizerPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +0000175 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000176 initializeSIOptimizeExecMaskingPass(*PR);
Connor Abbott92638ab2017-08-04 18:36:52 +0000177 initializeSIFixWWMLivenessPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000178 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000179 initializeAMDGPUAAWrapperPassPass(*PR);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000180 initializeAMDGPUUseNativeCallsPass(*PR);
181 initializeAMDGPUSimplifyLibCallsPass(*PR);
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000182 initializeAMDGPUInlinerPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000183}
184
Tom Stellarde135ffd2015-09-25 21:41:28 +0000185static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000186 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000187}
188
Tom Stellard45bb48e2015-06-13 03:28:10 +0000189static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000190 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000191}
192
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000193static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
194 return new SIScheduleDAGMI(C);
195}
196
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000197static ScheduleDAGInstrs *
198createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
199 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000200 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000201 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
202 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Matt Arsenault9aa45f02017-07-06 20:57:05 +0000203 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000204 return DAG;
205}
206
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000207static ScheduleDAGInstrs *
208createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
209 auto DAG = new GCNIterativeScheduler(C,
210 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
211 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
212 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
213 return DAG;
214}
215
216static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
217 return new GCNIterativeScheduler(C,
218 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
219}
220
Tom Stellard45bb48e2015-06-13 03:28:10 +0000221static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000222R600SchedRegistry("r600", "Run R600's custom scheduler",
223 createR600MachineScheduler);
224
225static MachineSchedRegistry
226SISchedRegistry("si", "Run SI's custom scheduler",
227 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000228
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000229static MachineSchedRegistry
230GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
231 "Run GCN scheduler to maximize occupancy",
232 createGCNMaxOccupancyMachineScheduler);
233
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000234static MachineSchedRegistry
235IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
236 "Run GCN scheduler to maximize occupancy (experimental)",
237 createIterativeGCNMaxOccupancyMachineScheduler);
238
239static MachineSchedRegistry
240GCNMinRegSchedRegistry("gcn-minreg",
241 "Run GCN iterative scheduler for minimal register usage (experimental)",
242 createMinRegScheduler);
243
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000244static StringRef computeDataLayout(const Triple &TT) {
245 if (TT.getArch() == Triple::r600) {
246 // 32-bit pointers.
247 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
248 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000249 }
250
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000251 // 32-bit private, local, and region pointers. 64-bit global, constant and
252 // flat.
Yaxun Liu14834c32017-03-25 02:05:44 +0000253 if (TT.getEnvironmentName() == "amdgiz" ||
254 TT.getEnvironmentName() == "amdgizcl")
Yaxun Liu76ae47c2017-04-06 19:17:32 +0000255 return "e-p:64:64-p1:64:64-p2:64:64-p3:32:32-p4:32:32-p5:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000256 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Yaxun Liue95df712017-04-11 17:18:13 +0000257 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-A5";
Yaxun Liu14834c32017-03-25 02:05:44 +0000258 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
259 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
260 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000261}
262
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000263LLVM_READNONE
264static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
265 if (!GPU.empty())
266 return GPU;
267
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000268 if (TT.getArch() == Triple::amdgcn)
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000269 return "generic";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000270
Matt Arsenault8e001942016-06-02 18:37:16 +0000271 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000272}
273
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000274static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000275 // The AMDGPU toolchain only supports generating shared objects, so we
276 // must always use PIC.
277 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000278}
279
Rafael Espindola79e238a2017-08-03 02:16:21 +0000280static CodeModel::Model getEffectiveCodeModel(Optional<CodeModel::Model> CM) {
281 if (CM)
282 return *CM;
283 return CodeModel::Small;
284}
285
Tom Stellard45bb48e2015-06-13 03:28:10 +0000286AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
287 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000288 TargetOptions Options,
289 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000290 Optional<CodeModel::Model> CM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000291 CodeGenOpt::Level OptLevel)
Rafael Espindola79e238a2017-08-03 02:16:21 +0000292 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
293 FS, Options, getEffectiveRelocModel(RM),
294 getEffectiveCodeModel(CM), OptLevel),
295 TLOF(createTLOF(getTargetTriple())) {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000296 AS = AMDGPU::getAMDGPUAS(TT);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000297 initAsmInfo();
298}
299
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000300AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000301
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000302StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
303 Attribute GPUAttr = F.getFnAttribute("target-cpu");
304 return GPUAttr.hasAttribute(Attribute::None) ?
305 getTargetCPU() : GPUAttr.getValueAsString();
306}
307
308StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
309 Attribute FSAttr = F.getFnAttribute("target-features");
310
311 return FSAttr.hasAttribute(Attribute::None) ?
312 getTargetFeatureString() :
313 FSAttr.getValueAsString();
314}
315
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000316static ImmutablePass *createAMDGPUExternalAAWrapperPass() {
317 return createExternalAAWrapperPass([](Pass &P, Function &, AAResults &AAR) {
318 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
319 AAR.addAAResult(WrapperPass->getResult());
320 });
321}
322
Matt Arsenaulte745d992017-09-19 07:40:11 +0000323/// Predicate for Internalize pass.
324bool mustPreserveGV(const GlobalValue &GV) {
325 if (const Function *F = dyn_cast<Function>(&GV))
326 return F->isDeclaration() || AMDGPU::isEntryFunctionCC(F->getCallingConv());
327
328 return !GV.use_empty();
329}
330
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000331void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000332 Builder.DivergentTarget = true;
333
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000334 bool EnableOpt = getOptLevel() > CodeGenOpt::None;
Matt Arsenaulte745d992017-09-19 07:40:11 +0000335 bool Internalize = InternalizeSymbols;
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000336 bool EarlyInline = EarlyInlineAll && EnableOpt && !EnableAMDGPUFunctionCalls;
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000337 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && EnableOpt;
338 bool LibCallSimplify = EnableLibCallSimplify && EnableOpt;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000339
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000340 if (EnableAMDGPUFunctionCalls) {
341 delete Builder.Inliner;
Stanislav Mekhanoshin56418202017-09-20 06:10:15 +0000342 Builder.Inliner = createAMDGPUFunctionInliningPass();
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000343 }
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000344
Matt Arsenaulte745d992017-09-19 07:40:11 +0000345 if (Internalize) {
346 // If we're generating code, we always have the whole program available. The
347 // relocations expected for externally visible functions aren't supported,
348 // so make sure every non-entry function is hidden.
349 Builder.addExtension(
350 PassManagerBuilder::EP_EnabledOnOptLevel0,
351 [](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
352 PM.add(createInternalizePass(mustPreserveGV));
353 });
354 }
355
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000356 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000357 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000358 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
359 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000360 if (AMDGPUAA) {
361 PM.add(createAMDGPUAAWrapperPass());
362 PM.add(createAMDGPUExternalAAWrapperPass());
363 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000364 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000365 if (Internalize) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000366 PM.add(createInternalizePass(mustPreserveGV));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000367 PM.add(createGlobalDCEPass());
368 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000369 if (EarlyInline)
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000370 PM.add(createAMDGPUAlwaysInlinePass(false));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000371 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000372
373 Builder.addExtension(
374 PassManagerBuilder::EP_EarlyAsPossible,
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000375 [AMDGPUAA, LibCallSimplify](const PassManagerBuilder &,
376 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000377 if (AMDGPUAA) {
378 PM.add(createAMDGPUAAWrapperPass());
379 PM.add(createAMDGPUExternalAAWrapperPass());
380 }
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000381 PM.add(llvm::createAMDGPUUseNativeCallsPass());
382 if (LibCallSimplify)
383 PM.add(llvm::createAMDGPUSimplifyLibCallsPass());
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000384 });
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000385
386 Builder.addExtension(
387 PassManagerBuilder::EP_CGSCCOptimizerLate,
388 [](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
389 // Add infer address spaces pass to the opt pipeline after inlining
390 // but before SROA to increase SROA opportunities.
391 PM.add(createInferAddressSpacesPass());
392 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000393}
394
Tom Stellard45bb48e2015-06-13 03:28:10 +0000395//===----------------------------------------------------------------------===//
396// R600 Target Machine (R600 -> Cayman)
397//===----------------------------------------------------------------------===//
398
399R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000400 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000401 TargetOptions Options,
402 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000403 Optional<CodeModel::Model> CM,
404 CodeGenOpt::Level OL, bool JIT)
405 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000406 setRequiresStructuredCFG(true);
407}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000408
409const R600Subtarget *R600TargetMachine::getSubtargetImpl(
410 const Function &F) const {
411 StringRef GPU = getGPUName(F);
412 StringRef FS = getFeatureString(F);
413
414 SmallString<128> SubtargetKey(GPU);
415 SubtargetKey.append(FS);
416
417 auto &I = SubtargetMap[SubtargetKey];
418 if (!I) {
419 // This needs to be done before we create a new subtarget since any
420 // creation will depend on the TM and the code generation flags on the
421 // function that reside in TargetOptions.
422 resetTargetOptions(F);
423 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
424 }
425
426 return I.get();
427}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000428
429//===----------------------------------------------------------------------===//
430// GCN Target Machine (SI+)
431//===----------------------------------------------------------------------===//
432
433GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000434 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000435 TargetOptions Options,
436 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000437 Optional<CodeModel::Model> CM,
438 CodeGenOpt::Level OL, bool JIT)
439 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000440
441const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
442 StringRef GPU = getGPUName(F);
443 StringRef FS = getFeatureString(F);
444
445 SmallString<128> SubtargetKey(GPU);
446 SubtargetKey.append(FS);
447
448 auto &I = SubtargetMap[SubtargetKey];
449 if (!I) {
450 // This needs to be done before we create a new subtarget since any
451 // creation will depend on the TM and the code generation flags on the
452 // function that reside in TargetOptions.
453 resetTargetOptions(F);
454 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000455 }
456
Alexander Timofeev18009562016-12-08 17:28:47 +0000457 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
458
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000459 return I.get();
460}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000461
462//===----------------------------------------------------------------------===//
463// AMDGPU Pass Setup
464//===----------------------------------------------------------------------===//
465
466namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000467
Tom Stellard45bb48e2015-06-13 03:28:10 +0000468class AMDGPUPassConfig : public TargetPassConfig {
469public:
Matthias Braun5e394c32017-05-30 21:36:41 +0000470 AMDGPUPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000471 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000472 // Exceptions and StackMaps are not supported, so these passes will never do
473 // anything.
474 disablePass(&StackMapLivenessID);
475 disablePass(&FuncletLayoutID);
476 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000477
478 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
479 return getTM<AMDGPUTargetMachine>();
480 }
481
Matthias Braun115efcd2016-11-28 20:11:54 +0000482 ScheduleDAGInstrs *
483 createMachineScheduler(MachineSchedContext *C) const override {
484 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
485 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
486 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
487 return DAG;
488 }
489
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000490 void addEarlyCSEOrGVNPass();
491 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000492 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000493 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000494 bool addPreISel() override;
495 bool addInstSelector() override;
496 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000497};
498
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000499class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000500public:
Matthias Braun5e394c32017-05-30 21:36:41 +0000501 R600PassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000502 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000503
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000504 ScheduleDAGInstrs *createMachineScheduler(
505 MachineSchedContext *C) const override {
506 return createR600MachineScheduler(C);
507 }
508
Tom Stellard45bb48e2015-06-13 03:28:10 +0000509 bool addPreISel() override;
Tom Stellard20287692017-08-08 04:57:55 +0000510 bool addInstSelector() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000511 void addPreRegAlloc() override;
512 void addPreSched2() override;
513 void addPreEmitPass() override;
514};
515
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000516class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000517public:
Matthias Braun5e394c32017-05-30 21:36:41 +0000518 GCNPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000519 : AMDGPUPassConfig(TM, PM) {
Matt Arsenaulta2025382017-08-03 23:24:05 +0000520 // It is necessary to know the register usage of the entire call graph. We
521 // allow calls without EnableAMDGPUFunctionCalls if they are marked
522 // noinline, so this is always required.
523 setRequiresCodeGenSCCOrder(true);
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000524 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000525
526 GCNTargetMachine &getGCNTargetMachine() const {
527 return getTM<GCNTargetMachine>();
528 }
529
530 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000531 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000532
Tom Stellard45bb48e2015-06-13 03:28:10 +0000533 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000534 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000535 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000536 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000537 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000538 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000539 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000540 bool addGlobalInstructionSelect() override;
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000541 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
542 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000543 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000544 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000545 void addPreSched2() override;
546 void addPreEmitPass() override;
547};
548
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000549} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000550
551TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000552 return TargetIRAnalysis([this](const Function &F) {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000553 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000554 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000555}
556
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000557void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
558 if (getOptLevel() == CodeGenOpt::Aggressive)
559 addPass(createGVNPass());
560 else
561 addPass(createEarlyCSEPass());
562}
563
564void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
565 addPass(createSeparateConstOffsetFromGEPPass());
566 addPass(createSpeculativeExecutionPass());
567 // ReassociateGEPs exposes more opportunites for SLSR. See
568 // the example in reassociate-geps-and-slsr.ll.
569 addPass(createStraightLineStrengthReducePass());
570 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
571 // EarlyCSE can reuse.
572 addEarlyCSEOrGVNPass();
573 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
574 addPass(createNaryReassociatePass());
575 // NaryReassociate on GEPs creates redundant common expressions, so run
576 // EarlyCSE after it.
577 addPass(createEarlyCSEPass());
578}
579
Tom Stellard45bb48e2015-06-13 03:28:10 +0000580void AMDGPUPassConfig::addIRPasses() {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000581 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
582
Matt Arsenaultbde80342016-05-18 15:41:07 +0000583 // There is no reason to run these.
584 disablePass(&StackMapLivenessID);
585 disablePass(&FuncletLayoutID);
586 disablePass(&PatchableFunctionID);
587
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000588 addPass(createAMDGPULowerIntrinsicsPass());
Matt Arsenault0699ef32017-02-09 22:00:42 +0000589
Matt Arsenaulta2025382017-08-03 23:24:05 +0000590 if (TM.getTargetTriple().getArch() == Triple::r600 ||
591 !EnableAMDGPUFunctionCalls) {
592 // Function calls are not supported, so make sure we inline everything.
593 addPass(createAMDGPUAlwaysInlinePass());
594 addPass(createAlwaysInlinerLegacyPass());
595 // We need to add the barrier noop pass, otherwise adding the function
596 // inlining pass will cause all of the PassConfigs passes to be run
597 // one function at a time, which means if we have a nodule with two
598 // functions, then we will generate code for the first function
599 // without ever running any passes on the second.
600 addPass(createBarrierNoopPass());
601 }
Matt Arsenault39319482015-11-06 18:01:57 +0000602
Matt Arsenault0c329382017-01-30 18:40:29 +0000603 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
604 // TODO: May want to move later or split into an early and late one.
605
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000606 addPass(createAMDGPUCodeGenPreparePass());
Matt Arsenault0c329382017-01-30 18:40:29 +0000607 }
608
Tom Stellardfd253952015-08-07 23:19:30 +0000609 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
610 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000611
Matt Arsenault03d85842016-06-27 20:32:13 +0000612 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000613 addPass(createInferAddressSpacesPass());
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000614 addPass(createAMDGPUPromoteAlloca());
Matt Arsenault03d85842016-06-27 20:32:13 +0000615
616 if (EnableSROA)
617 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000618
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000619 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000620
621 if (EnableAMDGPUAliasAnalysis) {
622 addPass(createAMDGPUAAWrapperPass());
623 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
624 AAResults &AAR) {
625 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
626 AAR.addAAResult(WrapperPass->getResult());
627 }));
628 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000629 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000630
631 TargetPassConfig::addIRPasses();
632
633 // EarlyCSE is not always strong enough to clean up what LSR produces. For
634 // example, GVN can combine
635 //
636 // %0 = add %a, %b
637 // %1 = add %b, %a
638 //
639 // and
640 //
641 // %0 = shl nsw %a, 2
642 // %1 = shl %a, 2
643 //
644 // but EarlyCSE can do neither of them.
645 if (getOptLevel() != CodeGenOpt::None)
646 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000647}
648
Matt Arsenault908b9e22016-07-01 03:33:52 +0000649void AMDGPUPassConfig::addCodeGenPrepare() {
650 TargetPassConfig::addCodeGenPrepare();
651
652 if (EnableLoadStoreVectorizer)
653 addPass(createLoadStoreVectorizerPass());
654}
655
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000656bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000657 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000658 return false;
659}
660
661bool AMDGPUPassConfig::addInstSelector() {
Matt Arsenault7016f132017-08-03 22:30:46 +0000662 addPass(createAMDGPUISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000663 return false;
664}
665
Matt Arsenault0a109002015-09-25 17:41:20 +0000666bool AMDGPUPassConfig::addGCPasses() {
667 // Do nothing. GC is not supported.
668 return false;
669}
670
Tom Stellard45bb48e2015-06-13 03:28:10 +0000671//===----------------------------------------------------------------------===//
672// R600 Pass Setup
673//===----------------------------------------------------------------------===//
674
675bool R600PassConfig::addPreISel() {
676 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000677
678 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000679 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000680 return false;
681}
682
Tom Stellard20287692017-08-08 04:57:55 +0000683bool R600PassConfig::addInstSelector() {
684 addPass(createR600ISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
685 return false;
686}
687
Tom Stellard45bb48e2015-06-13 03:28:10 +0000688void R600PassConfig::addPreRegAlloc() {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000689 addPass(createR600VectorRegMerger());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000690}
691
692void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000693 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000694 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000695 addPass(&IfConverterID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000696 addPass(createR600ClauseMergePass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000697}
698
699void R600PassConfig::addPreEmitPass() {
700 addPass(createAMDGPUCFGStructurizerPass(), false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000701 addPass(createR600ExpandSpecialInstrsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000702 addPass(&FinalizeMachineBundlesID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000703 addPass(createR600Packetizer(), false);
704 addPass(createR600ControlFlowFinalizer(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000705}
706
707TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000708 return new R600PassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000709}
710
711//===----------------------------------------------------------------------===//
712// GCN Pass Setup
713//===----------------------------------------------------------------------===//
714
Matt Arsenault03d85842016-06-27 20:32:13 +0000715ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
716 MachineSchedContext *C) const {
717 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
718 if (ST.enableSIScheduler())
719 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000720 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000721}
722
Tom Stellard45bb48e2015-06-13 03:28:10 +0000723bool GCNPassConfig::addPreISel() {
724 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000725
726 // FIXME: We need to run a pass to propagate the attributes when calls are
727 // supported.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000728 addPass(createAMDGPUAnnotateKernelFeaturesPass());
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000729
730 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
731 // regions formed by them.
732 addPass(&AMDGPUUnifyDivergentExitNodesID);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000733 if (!LateCFGStructurize) {
734 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
735 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000736 addPass(createSinkingPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000737 addPass(createAMDGPUAnnotateUniformValues());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000738 if (!LateCFGStructurize) {
739 addPass(createSIAnnotateControlFlowPass());
740 }
Tom Stellarda6f24c62015-12-15 20:55:55 +0000741
Tom Stellard45bb48e2015-06-13 03:28:10 +0000742 return false;
743}
744
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000745void GCNPassConfig::addMachineSSAOptimization() {
746 TargetPassConfig::addMachineSSAOptimization();
747
748 // We want to fold operands after PeepholeOptimizer has run (or as part of
749 // it), because it will eliminate extra copies making it easier to fold the
750 // real source operand. We want to eliminate dead instructions after, so that
751 // we see fewer uses of the copies. We then need to clean up the dead
752 // instructions leftover after the operands are folded as well.
753 //
754 // XXX - Can we get away without running DeadMachineInstructionElim again?
755 addPass(&SIFoldOperandsID);
756 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000757 addPass(&SILoadStoreOptimizerID);
Sam Kolton6e795292017-04-07 10:53:12 +0000758 if (EnableSDWAPeephole) {
759 addPass(&SIPeepholeSDWAID);
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000760 addPass(&MachineLICMID);
761 addPass(&MachineCSEID);
762 addPass(&SIFoldOperandsID);
Sam Kolton6e795292017-04-07 10:53:12 +0000763 addPass(&DeadMachineInstructionElimID);
764 }
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000765 addPass(createSIShrinkInstructionsPass());
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000766}
767
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000768bool GCNPassConfig::addILPOpts() {
769 if (EnableEarlyIfConversion)
770 addPass(&EarlyIfConverterID);
771
772 TargetPassConfig::addILPOpts();
773 return false;
774}
775
Tom Stellard45bb48e2015-06-13 03:28:10 +0000776bool GCNPassConfig::addInstSelector() {
777 AMDGPUPassConfig::addInstSelector();
778 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000779 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000780 return false;
781}
782
Tom Stellard000c5af2016-04-14 19:09:28 +0000783bool GCNPassConfig::addIRTranslator() {
784 addPass(new IRTranslator());
785 return false;
786}
787
Tim Northover33b07d62016-07-22 20:03:43 +0000788bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000789 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000790 return false;
791}
792
Tom Stellard000c5af2016-04-14 19:09:28 +0000793bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000794 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000795 return false;
796}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000797
798bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000799 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000800 return false;
801}
Tom Stellardca166212017-01-30 21:56:46 +0000802
Tom Stellard45bb48e2015-06-13 03:28:10 +0000803void GCNPassConfig::addPreRegAlloc() {
Jan Sjodina06bfe02017-05-15 20:18:37 +0000804 if (LateCFGStructurize) {
805 addPass(createAMDGPUMachineCFGStructurizerPass());
806 }
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000807 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000808}
809
810void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000811 // FIXME: We have to disable the verifier here because of PHIElimination +
812 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000813
814 // This must be run immediately after phi elimination and before
815 // TwoAddressInstructions, otherwise the processing of the tied operand of
816 // SI_ELSE will introduce a copy of the tied operand source after the else.
817 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000818
Connor Abbott92638ab2017-08-04 18:36:52 +0000819 // This must be run after SILowerControlFlow, since it needs to use the
820 // machine-level CFG, but before register allocation.
821 insertPass(&SILowerControlFlowID, &SIFixWWMLivenessID, false);
822
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000823 TargetPassConfig::addFastRegAlloc(RegAllocPass);
824}
825
826void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault9d288e62017-08-07 18:12:48 +0000827 insertPass(&MachineSchedulerID, &SIOptimizeExecMaskingPreRAID);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000828
Matt Arsenaulte6740752016-09-29 01:44:16 +0000829 // This must be run immediately after phi elimination and before
830 // TwoAddressInstructions, otherwise the processing of the tied operand of
831 // SI_ELSE will introduce a copy of the tied operand source after the else.
832 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000833
Connor Abbott92638ab2017-08-04 18:36:52 +0000834 // This must be run after SILowerControlFlow, since it needs to use the
835 // machine-level CFG, but before register allocation.
836 insertPass(&SILowerControlFlowID, &SIFixWWMLivenessID, false);
837
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000838 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000839}
840
Matt Arsenaulte6740752016-09-29 01:44:16 +0000841void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000842 addPass(&SIFixVGPRCopiesID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000843 addPass(&SIOptimizeExecMaskingID);
844 TargetPassConfig::addPostRegAlloc();
845}
846
Tom Stellard45bb48e2015-06-13 03:28:10 +0000847void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000848}
849
850void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000851 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000852 // guarantee to be able handle all hazards correctly. This is because if there
853 // are multiple scheduling regions in a basic block, the regions are scheduled
854 // bottom up, so when we begin to schedule a region we don't know what
855 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000856 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000857 // Here we add a stand-alone hazard recognizer pass which can handle all
858 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000859 addPass(&PostRAHazardRecognizerID);
860
Kannan Narayananacb089e2017-04-12 03:25:12 +0000861 if (EnableSIInsertWaitcntsPass)
862 addPass(createSIInsertWaitcntsPass());
863 else
864 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000865 addPass(createSIShrinkInstructionsPass());
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000866 addPass(&SIInsertSkipsPassID);
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000867 addPass(createSIMemoryLegalizerPass());
Matt Arsenault9babdf42016-06-22 20:15:28 +0000868 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000869 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000870}
871
872TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000873 return new GCNPassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000874}
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000875