blob: 9af1a7061751f10d917d0a2332d2b514a75b813d [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Tom Stellard58ac7442014-04-29 23:12:48 +000035def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000036
Tom Stellard58ac7442014-04-29 23:12:48 +000037def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard0e70de52014-05-16 20:56:45 +000039let SubtargetPredicate = isSI in {
40let OtherPredicates = [isCFDepth0] in {
41
Tom Stellard8d6d4492014-04-22 16:33:57 +000042//===----------------------------------------------------------------------===//
43// SMRD Instructions
44//===----------------------------------------------------------------------===//
45
46let mayLoad = 1 in {
47
48// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
49// SMRD instructions, because the SGPR_32 register class does not include M0
50// and writing to M0 from an SMRD instruction will hang the GPU.
51defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
52defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
53defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
54defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
55defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
56
57defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
58 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
59>;
60
61defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
62 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
63>;
64
65defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
66 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
67>;
68
69defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
70 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
71>;
72
73defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
74 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
75>;
76
77} // mayLoad = 1
78
79//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
80//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
81
82//===----------------------------------------------------------------------===//
83// SOP1 Instructions
84//===----------------------------------------------------------------------===//
85
Tom Stellard75aadc22012-12-11 21:25:42 +000086let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000087
88let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000089def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
90def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
91def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
92def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000093} // End isMoveImm = 1
94
Matt Arsenault2c335622014-04-09 07:16:16 +000095def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
96 [(set i32:$dst, (not i32:$src0))]
97>;
98
Matt Arsenault689f3252014-06-09 16:36:31 +000099def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
100 [(set i64:$dst, (not i64:$src0))]
101>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000102def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
103def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
104def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
105def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
106} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000107
Tom Stellard75aadc22012-12-11 21:25:42 +0000108////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
109////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000110def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
111 [(set i32:$dst, (ctpop i32:$src0))]
112>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000113def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
114
Tom Stellard75aadc22012-12-11 21:25:42 +0000115////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
116////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
117////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
118////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
119//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
120//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
121def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
122//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000123def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
124 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
125>;
126def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
127 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
128>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000129
Tom Stellard75aadc22012-12-11 21:25:42 +0000130////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
131////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
132////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
133////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
134def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
135def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
136def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
137def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
138
139let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
140
141def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
142def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
143def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
144def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
145def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
146def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
147def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
148def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
149
150} // End hasSideEffects = 1
151
152def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
153def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
154def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
155def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
156def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
157def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
158//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
159def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
160def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
161def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000162
163//===----------------------------------------------------------------------===//
164// SOP2 Instructions
165//===----------------------------------------------------------------------===//
166
167let Defs = [SCC] in { // Carry out goes to SCC
168let isCommutable = 1 in {
169def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
170def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
171 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
172>;
173} // End isCommutable = 1
174
175def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
176def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
177 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
178>;
179
180let Uses = [SCC] in { // Carry in comes from SCC
181let isCommutable = 1 in {
182def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
183 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
184} // End isCommutable = 1
185
186def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
187 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
188} // End Uses = [SCC]
189} // End Defs = [SCC]
190
191def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
192 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
193>;
194def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
195 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
196>;
197def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
198 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
199>;
200def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
201 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
202>;
203
204def S_CSELECT_B32 : SOP2 <
205 0x0000000a, (outs SReg_32:$dst),
206 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
207 []
208>;
209
210def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
211
212def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
213 [(set i32:$dst, (and i32:$src0, i32:$src1))]
214>;
215
216def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
217 [(set i64:$dst, (and i64:$src0, i64:$src1))]
218>;
219
Tom Stellard8d6d4492014-04-22 16:33:57 +0000220def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
221 [(set i32:$dst, (or i32:$src0, i32:$src1))]
222>;
223
224def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
225 [(set i64:$dst, (or i64:$src0, i64:$src1))]
226>;
227
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
229 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
230>;
231
232def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000233 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234>;
235def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
236def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
237def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
238def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
239def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
240def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
241def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
242def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
243def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
244def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
245
246// Use added complexity so these patterns are preferred to the VALU patterns.
247let AddedComplexity = 1 in {
248
249def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
250 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
251>;
252def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
253 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
254>;
255def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
256 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
257>;
258def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
259 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
260>;
261def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
262 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
263>;
264def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
265 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
266>;
267
268} // End AddedComplexity = 1
269
270def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
271def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
272def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
273def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
274def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
275def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
276def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
277//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
278def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
279
280//===----------------------------------------------------------------------===//
281// SOPC Instructions
282//===----------------------------------------------------------------------===//
283
284def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
285def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
286def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
287def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
288def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
289def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
290def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
291def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
292def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
293def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
294def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
295def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
296////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
297////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
298////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
299////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
300//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
301
302//===----------------------------------------------------------------------===//
303// SOPK Instructions
304//===----------------------------------------------------------------------===//
305
Tom Stellard75aadc22012-12-11 21:25:42 +0000306def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
307def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
308
309/*
310This instruction is disabled for now until we can figure out how to teach
311the instruction selector to correctly use the S_CMP* vs V_CMP*
312instructions.
313
314When this instruction is enabled the code generator sometimes produces this
315invalid sequence:
316
317SCC = S_CMPK_EQ_I32 SGPR0, imm
318VCC = COPY SCC
319VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
320
321def S_CMPK_EQ_I32 : SOPK <
322 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
323 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000324 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000325>;
326*/
327
Christian Konig76edd4f2013-02-26 17:52:29 +0000328let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000329def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
330def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
331def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
332def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
333def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
334def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
335def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
336def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
337def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
338def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
339def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000340} // End isCompare = 1
341
Matt Arsenault3383eec2013-11-14 22:32:49 +0000342let Defs = [SCC], isCommutable = 1 in {
343 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
344 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
345}
346
Tom Stellard75aadc22012-12-11 21:25:42 +0000347//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
348def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
349def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
350def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
351//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
352//def EXP : EXP_ <0x00000000, "EXP", []>;
353
Tom Stellard0e70de52014-05-16 20:56:45 +0000354} // End let OtherPredicates = [isCFDepth0]
Tom Stellard58ac7442014-04-29 23:12:48 +0000355
Tom Stellard8d6d4492014-04-22 16:33:57 +0000356//===----------------------------------------------------------------------===//
357// SOPP Instructions
358//===----------------------------------------------------------------------===//
359
Tom Stellardeba61072014-05-02 15:41:42 +0000360def S_NOP : SOPP <0x00000000, (ins i16imm:$SIMM16), "S_NOP $SIMM16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000361
362let isTerminator = 1 in {
363
364def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
365 [(IL_retflag)]> {
366 let SIMM16 = 0;
367 let isBarrier = 1;
368 let hasCtrlDep = 1;
369}
370
371let isBranch = 1 in {
372def S_BRANCH : SOPP <
373 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
374 [(br bb:$target)]> {
375 let isBarrier = 1;
376}
377
378let DisableEncoding = "$scc" in {
379def S_CBRANCH_SCC0 : SOPP <
380 0x00000004, (ins brtarget:$target, SCCReg:$scc),
381 "S_CBRANCH_SCC0 $target", []
382>;
383def S_CBRANCH_SCC1 : SOPP <
384 0x00000005, (ins brtarget:$target, SCCReg:$scc),
385 "S_CBRANCH_SCC1 $target",
386 []
387>;
388} // End DisableEncoding = "$scc"
389
390def S_CBRANCH_VCCZ : SOPP <
391 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
392 "S_CBRANCH_VCCZ $target",
393 []
394>;
395def S_CBRANCH_VCCNZ : SOPP <
396 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
397 "S_CBRANCH_VCCNZ $target",
398 []
399>;
400
401let DisableEncoding = "$exec" in {
402def S_CBRANCH_EXECZ : SOPP <
403 0x00000008, (ins brtarget:$target, EXECReg:$exec),
404 "S_CBRANCH_EXECZ $target",
405 []
406>;
407def S_CBRANCH_EXECNZ : SOPP <
408 0x00000009, (ins brtarget:$target, EXECReg:$exec),
409 "S_CBRANCH_EXECNZ $target",
410 []
411>;
412} // End DisableEncoding = "$exec"
413
414
415} // End isBranch = 1
416} // End isTerminator = 1
417
418let hasSideEffects = 1 in {
419def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
420 [(int_AMDGPU_barrier_local)]
421> {
422 let SIMM16 = 0;
423 let isBarrier = 1;
424 let hasCtrlDep = 1;
425 let mayLoad = 1;
426 let mayStore = 1;
427}
428
429def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
430 []
431>;
432//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
433//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
434//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
435
436let Uses = [EXEC] in {
437 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
438 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
439 > {
440 let DisableEncoding = "$m0";
441 }
442} // End Uses = [EXEC]
443
444//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
445//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
446//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
447//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
448//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
449//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
450} // End hasSideEffects
451
452//===----------------------------------------------------------------------===//
453// VOPC Instructions
454//===----------------------------------------------------------------------===//
455
Christian Konig76edd4f2013-02-26 17:52:29 +0000456let isCompare = 1 in {
457
Christian Konigb19849a2013-02-21 15:17:04 +0000458defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000459defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
460defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
461defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
462defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
463defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
464defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
465defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
466defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000467defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
468defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
469defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
470defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000471defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000472defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
473defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000474
Christian Konig76edd4f2013-02-26 17:52:29 +0000475let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000476
Christian Konigb19849a2013-02-21 15:17:04 +0000477defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
478defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
479defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
480defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
481defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
482defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
483defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
484defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
485defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
486defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
487defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
488defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
489defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
490defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
491defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
492defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000493
Christian Konig76edd4f2013-02-26 17:52:29 +0000494} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000495
Christian Konigb19849a2013-02-21 15:17:04 +0000496defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000497defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
498defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
499defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
500defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000501defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000502defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
503defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
504defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000505defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
506defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
507defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
508defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000509defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000510defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
511defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000512
Christian Konig76edd4f2013-02-26 17:52:29 +0000513let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000514
Christian Konigb19849a2013-02-21 15:17:04 +0000515defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
516defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
517defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
518defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
519defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
520defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
521defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
522defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
523defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
524defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
525defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
526defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
527defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
528defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
529defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
530defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000531
Christian Konig76edd4f2013-02-26 17:52:29 +0000532} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000533
Christian Konigb19849a2013-02-21 15:17:04 +0000534defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
535defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
536defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
537defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
538defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
539defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
540defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
541defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
542defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
543defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
544defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
545defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
546defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
547defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
548defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
549defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000550
551let hasSideEffects = 1, Defs = [EXEC] in {
552
Christian Konigb19849a2013-02-21 15:17:04 +0000553defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
554defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
555defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
556defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
557defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
558defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
559defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
560defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
561defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
562defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
563defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
564defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
565defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
566defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
567defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
568defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000569
570} // End hasSideEffects = 1, Defs = [EXEC]
571
Christian Konigb19849a2013-02-21 15:17:04 +0000572defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
573defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
574defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
575defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
576defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
577defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
578defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
579defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
580defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
581defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
582defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
583defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
584defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
585defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
586defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
587defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000588
589let hasSideEffects = 1, Defs = [EXEC] in {
590
Christian Konigb19849a2013-02-21 15:17:04 +0000591defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
592defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
593defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
594defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
595defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
596defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
597defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
598defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
599defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
600defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
601defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
602defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
603defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
604defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
605defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
606defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000607
608} // End hasSideEffects = 1, Defs = [EXEC]
609
Christian Konigb19849a2013-02-21 15:17:04 +0000610defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000611defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000612defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000613defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
614defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000615defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000616defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000617defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000618
Christian Konig76edd4f2013-02-26 17:52:29 +0000619let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000620
Christian Konigb19849a2013-02-21 15:17:04 +0000621defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
622defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
623defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
624defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
625defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
626defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
627defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
628defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000629
Christian Konig76edd4f2013-02-26 17:52:29 +0000630} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000631
Christian Konigb19849a2013-02-21 15:17:04 +0000632defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000633defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
634defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
635defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
636defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
637defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
638defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000639defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000640
Christian Konig76edd4f2013-02-26 17:52:29 +0000641let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000642
Christian Konigb19849a2013-02-21 15:17:04 +0000643defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
644defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
645defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
646defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
647defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
648defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
649defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
650defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000651
Christian Konig76edd4f2013-02-26 17:52:29 +0000652} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000653
Christian Konigb19849a2013-02-21 15:17:04 +0000654defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000655defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
656defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
657defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
658defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
659defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
660defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000661defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000662
Christian Konig76edd4f2013-02-26 17:52:29 +0000663let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000664
Christian Konigb19849a2013-02-21 15:17:04 +0000665defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
666defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
667defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
668defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
669defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
670defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
671defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
672defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000673
Christian Konig76edd4f2013-02-26 17:52:29 +0000674} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000675
Christian Konigb19849a2013-02-21 15:17:04 +0000676defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000677defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
678defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
679defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
680defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
681defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
682defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000683defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000684
685let hasSideEffects = 1, Defs = [EXEC] in {
686
Christian Konigb19849a2013-02-21 15:17:04 +0000687defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
688defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
689defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
690defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
691defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
692defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
693defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
694defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000695
696} // End hasSideEffects = 1, Defs = [EXEC]
697
Christian Konigb19849a2013-02-21 15:17:04 +0000698defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000699
700let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000701defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000702} // End hasSideEffects = 1, Defs = [EXEC]
703
Christian Konigb19849a2013-02-21 15:17:04 +0000704defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000705
706let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000707defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000708} // End hasSideEffects = 1, Defs = [EXEC]
709
710} // End isCompare = 1
711
Tom Stellard8d6d4492014-04-22 16:33:57 +0000712//===----------------------------------------------------------------------===//
713// DS Instructions
714//===----------------------------------------------------------------------===//
715
Tom Stellard13c68ef2013-09-05 18:38:09 +0000716def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000717def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000718def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000719def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
720def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000721def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
722
Michel Danzer1c454302013-07-10 16:36:43 +0000723def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000724def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
725def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
726def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
727def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000728def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000729
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000730// 2 forms.
731def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
732def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
733
734def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
735def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
736
737// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
738// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
739
Tom Stellard8d6d4492014-04-22 16:33:57 +0000740//===----------------------------------------------------------------------===//
741// MUBUF Instructions
742//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000743
Tom Stellard75aadc22012-12-11 21:25:42 +0000744//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
745//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
746//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000747defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000748//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
749//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
750//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
751//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000752defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000753defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
754defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
755defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000756defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
757defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
758defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000759
760def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
761 0x00000018, "BUFFER_STORE_BYTE", VReg_32
762>;
763
764def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
765 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
766>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000767
768def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000769 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000770>;
771
772def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000773 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000774>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000775
776def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000777 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000778>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000779//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
780//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
781//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
782//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
783//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
784//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
785//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
786//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
787//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
788//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
789//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
790//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
791//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
792//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
793//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
794//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
795//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
796//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
797//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
798//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
799//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
800//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
801//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
802//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
803//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
804//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
805//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
806//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
807//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
808//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
809//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
810//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
811//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
812//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
813//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
814//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000815
816//===----------------------------------------------------------------------===//
817// MTBUF Instructions
818//===----------------------------------------------------------------------===//
819
Tom Stellard75aadc22012-12-11 21:25:42 +0000820//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
821//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
822//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
823def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000824def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
825def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
826def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
827def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000828
Tom Stellard8d6d4492014-04-22 16:33:57 +0000829//===----------------------------------------------------------------------===//
830// MIMG Instructions
831//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000832
Tom Stellard16a9a202013-08-14 23:24:17 +0000833defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
834defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000835//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
836//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
837//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
838//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
839//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
840//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
841//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
842//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000843defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000844//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
845//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
846//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
847//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
848//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
849//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
850//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
851//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
852//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
853//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
854//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
855//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
856//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
857//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
858//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
859//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
860//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000861defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000862//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000863defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000864//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000865defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
866defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000867//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
868//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000869defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000870//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000871defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000872//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000873defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
874defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000875//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
876//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
877//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
878//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
879//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
880//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
881//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
882//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
883//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
884//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
885//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
886//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
887//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
888//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
889//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
890//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
891//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
892//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
893//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
894//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
895//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
896//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
897//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
898//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
899//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
900//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
901//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
902//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
903//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
904//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
905//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
906//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
907//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
908//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
909//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
910//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
911//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
912//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
913//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
914//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
915//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
916//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
917//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
918//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
919//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
920//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
921//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
922//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
923//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
924//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
925//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
926//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
927//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000928
Tom Stellard8d6d4492014-04-22 16:33:57 +0000929//===----------------------------------------------------------------------===//
930// VOP1 Instructions
931//===----------------------------------------------------------------------===//
932
933//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000934
935let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000936defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000937} // End neverHasSideEffects = 1, isMoveImm = 1
938
Tom Stellardfbe435d2014-03-17 17:03:51 +0000939let Uses = [EXEC] in {
940
941def V_READFIRSTLANE_B32 : VOP1 <
942 0x00000002,
943 (outs SReg_32:$vdst),
944 (ins VReg_32:$src0),
945 "V_READFIRSTLANE_B32 $vdst, $src0",
946 []
947>;
948
949}
950
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000951defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
952 [(set i32:$dst, (fp_to_sint f64:$src0))]
953>;
954defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
955 [(set f64:$dst, (sint_to_fp i32:$src0))]
956>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000957defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000958 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000959>;
Tom Stellardc932d732013-05-06 23:02:07 +0000960defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
961 [(set f32:$dst, (uint_to_fp i32:$src0))]
962>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000963defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
964 [(set i32:$dst, (fp_to_uint f32:$src0))]
965>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000966defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000967 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000968>;
969defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
970////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
971//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
972//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
973//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
974//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000975defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
976 [(set f32:$dst, (fround f64:$src0))]
977>;
978defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
979 [(set f64:$dst, (fextend f32:$src0))]
980>;
Matt Arsenault364a6742014-06-11 17:50:44 +0000981defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0",
982 [(set f32:$dst, (AMDGPUcvt_f32_ubyte0 i32:$src0))]
983>;
984defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1",
985 [(set f32:$dst, (AMDGPUcvt_f32_ubyte1 i32:$src0))]
986>;
987defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2",
988 [(set f32:$dst, (AMDGPUcvt_f32_ubyte2 i32:$src0))]
989>;
990defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3",
991 [(set f32:$dst, (AMDGPUcvt_f32_ubyte3 i32:$src0))]
992>;
Matt Arsenaultc3a73c32014-05-22 03:20:30 +0000993defm V_CVT_U32_F64 : VOP1_32_64 <0x00000015, "V_CVT_U32_F64",
994 [(set i32:$dst, (fp_to_uint f64:$src0))]
995>;
996defm V_CVT_F64_U32 : VOP1_64_32 <0x00000016, "V_CVT_F64_U32",
997 [(set f64:$dst, (uint_to_fp i32:$src0))]
998>;
999
Tom Stellard75aadc22012-12-11 21:25:42 +00001000defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001001 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001002>;
Tom Stellard9b3d2532013-05-06 23:02:00 +00001003defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
1004 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
1005>;
Michel Danzerc3ea4042013-02-22 11:22:49 +00001006defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001007 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +00001008>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001009defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001010 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001011>;
1012defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001013 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001014>;
1015defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001016 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001017>;
1018defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +00001019defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001020 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +00001021>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001022defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
1023defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
1024defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001025 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001026>;
1027defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
1028defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
1029defm V_RSQ_LEGACY_F32 : VOP1_32 <
1030 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001031 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001032>;
Matt Arsenault15130462014-06-05 00:15:55 +00001033defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32",
1034 [(set f32:$dst, (fdiv FP_ONE, (fsqrt f32:$src0)))]
1035>;
Tom Stellard7512c082013-07-12 18:14:56 +00001036defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
1037 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
1038>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001039defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
Matt Arsenault15130462014-06-05 00:15:55 +00001040defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64",
1041 [(set f64:$dst, (fdiv FP_ONE, (fsqrt f64:$src0)))]
1042>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001043defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +00001044defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
1045 [(set f32:$dst, (fsqrt f32:$src0))]
1046>;
1047defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
1048 [(set f64:$dst, (fsqrt f64:$src0))]
1049>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001050defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
1051defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
1052defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
1053defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
1054defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
1055defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
1056defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
1057//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
1058defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
1059defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
1060//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
1061defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
1062//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
1063defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
1064defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
1065defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
1066
Tom Stellard8d6d4492014-04-22 16:33:57 +00001067
1068//===----------------------------------------------------------------------===//
1069// VINTRP Instructions
1070//===----------------------------------------------------------------------===//
1071
Tom Stellard75aadc22012-12-11 21:25:42 +00001072def V_INTERP_P1_F32 : VINTRP <
1073 0x00000000,
1074 (outs VReg_32:$dst),
1075 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001076 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001077 []> {
1078 let DisableEncoding = "$m0";
1079}
1080
1081def V_INTERP_P2_F32 : VINTRP <
1082 0x00000001,
1083 (outs VReg_32:$dst),
1084 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001085 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001086 []> {
1087
1088 let Constraints = "$src0 = $dst";
1089 let DisableEncoding = "$src0,$m0";
1090
1091}
1092
1093def V_INTERP_MOV_F32 : VINTRP <
1094 0x00000002,
1095 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001096 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001097 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001098 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001099 let DisableEncoding = "$m0";
1100}
1101
Tom Stellard8d6d4492014-04-22 16:33:57 +00001102//===----------------------------------------------------------------------===//
1103// VOP2 Instructions
1104//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001105
1106def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001107 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1108 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001109 []
1110>{
1111 let DisableEncoding = "$vcc";
1112}
1113
1114def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001115 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001116 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1117 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001118 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001119> {
1120 let src0_modifiers = 0;
1121 let src1_modifiers = 0;
1122 let src2_modifiers = 0;
1123}
Tom Stellard75aadc22012-12-11 21:25:42 +00001124
Tom Stellardc149dc02013-11-27 21:23:35 +00001125def V_READLANE_B32 : VOP2 <
1126 0x00000001,
1127 (outs SReg_32:$vdst),
1128 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1129 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1130 []
1131>;
1132
1133def V_WRITELANE_B32 : VOP2 <
1134 0x00000002,
1135 (outs VReg_32:$vdst),
1136 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1137 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1138 []
1139>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001140
Christian Konig76edd4f2013-02-26 17:52:29 +00001141let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +00001142defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001143 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +00001144>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001145
Christian Konig71088e62013-02-21 15:17:41 +00001146defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001147 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001148>;
Christian Konig3c145802013-03-27 09:12:59 +00001149defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
1150} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001151
Tom Stellard75aadc22012-12-11 21:25:42 +00001152defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001153
1154let isCommutable = 1 in {
1155
Tom Stellard75aadc22012-12-11 21:25:42 +00001156defm V_MUL_LEGACY_F32 : VOP2_32 <
1157 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001158 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001159>;
1160
1161defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001162 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001163>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001164
Christian Konig76edd4f2013-02-26 17:52:29 +00001165
Tom Stellard41fc7852013-07-23 01:48:42 +00001166defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001167 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001168>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001169//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001170defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001171 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001172>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001173//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001174
Christian Konig76edd4f2013-02-26 17:52:29 +00001175
Tom Stellard75aadc22012-12-11 21:25:42 +00001176defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001177 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001178>;
1179
1180defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001181 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001182>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001183
Tom Stellard75aadc22012-12-11 21:25:42 +00001184defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
1185defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellard58ac7442014-04-29 23:12:48 +00001186defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
1187 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]>;
1188defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
1189 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]>;
1190defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
1191 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]>;
1192defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
1193 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001194
Tom Stellard58ac7442014-04-29 23:12:48 +00001195defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
1196 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1197>;
1198
Christian Konig3c145802013-03-27 09:12:59 +00001199defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
1200
Tom Stellard58ac7442014-04-29 23:12:48 +00001201defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
1202 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1203>;
Christian Konig3c145802013-03-27 09:12:59 +00001204defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
1205
Tom Stellard82166022013-11-13 23:36:37 +00001206let hasPostISelHook = 1 in {
1207
Tom Stellard58ac7442014-04-29 23:12:48 +00001208defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
1209 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1210>;
Tom Stellard82166022013-11-13 23:36:37 +00001211
1212}
Christian Konig3c145802013-03-27 09:12:59 +00001213defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001214
Tom Stellard58ac7442014-04-29 23:12:48 +00001215defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
1216 [(set i32:$dst, (and i32:$src0, i32:$src1))]>;
1217defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
1218 [(set i32:$dst, (or i32:$src0, i32:$src1))]
1219>;
1220defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
1221 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
1222>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001223
1224} // End isCommutable = 1
1225
Matt Arsenaultb3458362014-03-31 18:21:13 +00001226defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
1227 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001228defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
1229defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
1230defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001231defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001232defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1233defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001234
Christian Konig3c145802013-03-27 09:12:59 +00001235let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001236// No patterns so that the scalar instructions are always selected.
1237// The scalar versions will be replaced with vector when needed later.
Tom Stellard58ac7442014-04-29 23:12:48 +00001238defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
1239 [(set i32:$dst, (add i32:$src0, i32:$src1))], VSrc_32>;
1240defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
1241 [(set i32:$dst, (sub i32:$src0, i32:$src1))], VSrc_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001242defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1243 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001244
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001245let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard58ac7442014-04-29 23:12:48 +00001246defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32",
1247 [(set i32:$dst, (adde i32:$src0, i32:$src1))], VReg_32>;
1248defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32",
1249 [(set i32:$dst, (sube i32:$src0, i32:$src1))], VReg_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001250defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1251 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001252} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001253} // End isCommutable = 1, Defs = [VCC]
1254
Tom Stellard75aadc22012-12-11 21:25:42 +00001255defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1256////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1257////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1258////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1259defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001260 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001261>;
1262////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1263////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001264
1265//===----------------------------------------------------------------------===//
1266// VOP3 Instructions
1267//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001268
1269let neverHasSideEffects = 1 in {
1270
Tom Stellardc721a232014-05-16 20:56:47 +00001271defm V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001272defm V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32",
1273 [(set f32:$dst, (fadd (fmul f32:$src0, f32:$src1), f32:$src2))]
1274>;
Tom Stellardc721a232014-05-16 20:56:47 +00001275defm V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Matt Arsenaulteb260202014-05-22 18:00:15 +00001276 [(set i32:$dst, (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001277>;
Tom Stellardc721a232014-05-16 20:56:47 +00001278defm V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Matt Arsenaulteb260202014-05-22 18:00:15 +00001279 [(set i32:$dst, (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001280>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001281
1282} // End neverHasSideEffects
Matt Arsenaulteb260202014-05-22 18:00:15 +00001283
Tom Stellardc721a232014-05-16 20:56:47 +00001284defm V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1285defm V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1286defm V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1287defm V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001288
1289let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
Tom Stellardc721a232014-05-16 20:56:47 +00001290defm V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
Matt Arsenaultfae02982014-03-17 18:58:11 +00001291 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellardc721a232014-05-16 20:56:47 +00001292defm V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
Matt Arsenaultfae02982014-03-17 18:58:11 +00001293 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
1294}
1295
Tom Stellardc721a232014-05-16 20:56:47 +00001296defm V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
Matt Arsenaultb3458362014-03-31 18:21:13 +00001297 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellardc721a232014-05-16 20:56:47 +00001298defm V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001299 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1300>;
1301def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1302 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1303>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001304//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001305defm V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001306
Tom Stellardc721a232014-05-16 20:56:47 +00001307defm V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1308defm V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001309////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1310////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1311////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1312////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1313////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1314////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1315////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1316////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1317////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1318//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1319//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1320//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001321defm V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001322////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001323defm V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001324def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001325
Matt Arsenault93840c02014-06-09 17:00:46 +00001326def V_LSHL_B64 : VOP3_64_32 <0x00000161, "V_LSHL_B64",
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001327 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1328>;
Matt Arsenault93840c02014-06-09 17:00:46 +00001329def V_LSHR_B64 : VOP3_64_32 <0x00000162, "V_LSHR_B64",
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001330 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1331>;
Matt Arsenault93840c02014-06-09 17:00:46 +00001332def V_ASHR_I64 : VOP3_64_32 <0x00000163, "V_ASHR_I64",
Tom Stellard31209cc2013-07-15 19:00:09 +00001333 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1334>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001335
Tom Stellard7512c082013-07-12 18:14:56 +00001336let isCommutable = 1 in {
1337
Tom Stellard75aadc22012-12-11 21:25:42 +00001338def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1339def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1340def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1341def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001342
1343} // isCommutable = 1
1344
Tom Stellard75aadc22012-12-11 21:25:42 +00001345def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001346
1347let isCommutable = 1 in {
1348
Tom Stellardc721a232014-05-16 20:56:47 +00001349defm V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1350defm V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1351defm V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
1352defm V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001353
1354} // isCommutable = 1
1355
Tom Stellardc721a232014-05-16 20:56:47 +00001356defm V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001357def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001358defm V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001359def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1360//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1361//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1362//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1363def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001364
Tom Stellard8d6d4492014-04-22 16:33:57 +00001365//===----------------------------------------------------------------------===//
1366// Pseudo Instructions
1367//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001368
Tom Stellard75aadc22012-12-11 21:25:42 +00001369let isCodeGenOnly = 1, isPseudo = 1 in {
1370
Tom Stellard1bd80722014-04-30 15:31:33 +00001371def V_MOV_I1 : InstSI <
1372 (outs VReg_1:$dst),
1373 (ins i1imm:$src),
1374 "", [(set i1:$dst, (imm:$src))]
1375>;
1376
Tom Stellard365a2b42014-05-15 14:41:50 +00001377def V_AND_I1 : InstSI <
1378 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1379 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1380>;
1381
1382def V_OR_I1 : InstSI <
1383 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1384 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1385>;
1386
Matt Arsenault8fb37382013-10-11 21:03:36 +00001387// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001388// and should be lowered to ISA instructions prior to codegen.
1389
Tom Stellardf8794352012-12-19 22:10:31 +00001390let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1391 Uses = [EXEC], Defs = [EXEC] in {
1392
1393let isBranch = 1, isTerminator = 1 in {
1394
Tom Stellard919bb6b2014-04-29 23:12:53 +00001395def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001396 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001397 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001398 "",
1399 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001400>;
1401
Tom Stellardf8794352012-12-19 22:10:31 +00001402def SI_ELSE : InstSI <
1403 (outs SReg_64:$dst),
1404 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001405 "",
1406 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001407> {
Tom Stellardf8794352012-12-19 22:10:31 +00001408 let Constraints = "$src = $dst";
1409}
1410
1411def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001412 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001413 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001414 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001415 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001416>;
Tom Stellardf8794352012-12-19 22:10:31 +00001417
1418} // end isBranch = 1, isTerminator = 1
1419
1420def SI_BREAK : InstSI <
1421 (outs SReg_64:$dst),
1422 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001423 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001424 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001425>;
1426
1427def SI_IF_BREAK : InstSI <
1428 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001429 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001430 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001431 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001432>;
1433
1434def SI_ELSE_BREAK : InstSI <
1435 (outs SReg_64:$dst),
1436 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001437 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001438 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001439>;
1440
1441def SI_END_CF : InstSI <
1442 (outs),
1443 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001444 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001445 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001446>;
1447
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001448def SI_KILL : InstSI <
1449 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001450 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001451 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001452 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001453>;
1454
Tom Stellardf8794352012-12-19 22:10:31 +00001455} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1456 // Uses = [EXEC], Defs = [EXEC]
1457
Christian Konig2989ffc2013-03-18 11:34:16 +00001458let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1459
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001460//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001461
1462let UseNamedOperandTable = 1 in {
1463
Tom Stellard0e70de52014-05-16 20:56:45 +00001464def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001465 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001466 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001467 "", []
1468> {
1469 let isRegisterLoad = 1;
1470 let mayLoad = 1;
1471}
1472
Tom Stellard0e70de52014-05-16 20:56:45 +00001473class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001474 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001475 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001476 "", []
1477> {
1478 let isRegisterStore = 1;
1479 let mayStore = 1;
1480}
1481
1482let usesCustomInserter = 1 in {
1483def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1484} // End usesCustomInserter = 1
1485def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1486
1487
1488} // End UseNamedOperandTable = 1
1489
Christian Konig2989ffc2013-03-18 11:34:16 +00001490def SI_INDIRECT_SRC : InstSI <
1491 (outs VReg_32:$dst, SReg_64:$temp),
1492 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1493 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1494 []
1495>;
1496
1497class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1498 (outs rc:$dst, SReg_64:$temp),
1499 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1500 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1501 []
1502> {
1503 let Constraints = "$src = $dst";
1504}
1505
Tom Stellard81d871d2013-11-13 23:36:50 +00001506def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001507def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1508def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1509def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1510def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1511
1512} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1513
Tom Stellard556d9aa2013-06-03 17:39:37 +00001514let usesCustomInserter = 1 in {
1515
Matt Arsenault22658062013-10-15 23:44:48 +00001516// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001517// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001518def SI_ADDR64_RSRC : InstSI <
1519 (outs SReg_128:$srsrc),
1520 (ins SReg_64:$ptr),
1521 "", []
1522>;
1523
Tom Stellard2a6a61052013-07-12 18:15:08 +00001524def V_SUB_F64 : InstSI <
1525 (outs VReg_64:$dst),
1526 (ins VReg_64:$src0, VReg_64:$src1),
1527 "V_SUB_F64 $dst, $src0, $src1",
1528 []
1529>;
1530
Tom Stellard556d9aa2013-06-03 17:39:37 +00001531} // end usesCustomInserter
1532
Tom Stellardeba61072014-05-02 15:41:42 +00001533multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1534
1535 def _SAVE : InstSI <
1536 (outs VReg_32:$dst),
1537 (ins sgpr_class:$src, i32imm:$frame_idx),
1538 "", []
1539 >;
1540
1541 def _RESTORE : InstSI <
1542 (outs sgpr_class:$dst),
1543 (ins VReg_32:$src, i32imm:$frame_idx),
1544 "", []
1545 >;
1546
1547}
1548
Tom Stellard060ae392014-06-10 21:20:38 +00001549defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001550defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1551defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1552defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1553defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1554
Tom Stellard75aadc22012-12-11 21:25:42 +00001555} // end IsCodeGenOnly, isPseudo
1556
Tom Stellard0e70de52014-05-16 20:56:45 +00001557} // end SubtargetPredicate = SI
1558
1559let Predicates = [isSI] in {
1560
Christian Konig2aca0432013-02-21 15:17:32 +00001561def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001562 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1563 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001564>;
1565
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001566def : Pat <
1567 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001568 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001569>;
1570
Tom Stellard75aadc22012-12-11 21:25:42 +00001571/* int_SI_vs_load_input */
1572def : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00001573 (SIload_input v4i32:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001574 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001575>;
1576
1577/* int_SI_export */
1578def : Pat <
1579 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001580 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001581 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001582 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001583>;
1584
Tom Stellard2a6a61052013-07-12 18:15:08 +00001585def : Pat <
1586 (f64 (fsub f64:$src0, f64:$src1)),
1587 (V_SUB_F64 $src0, $src1)
1588>;
1589
Tom Stellard8d6d4492014-04-22 16:33:57 +00001590//===----------------------------------------------------------------------===//
1591// SMRD Patterns
1592//===----------------------------------------------------------------------===//
1593
1594multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1595
1596 // 1. Offset as 8bit DWORD immediate
1597 def : Pat <
1598 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1599 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1600 >;
1601
1602 // 2. Offset loaded in an 32bit SGPR
1603 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001604 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1605 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001606 >;
1607
1608 // 3. No offset at all
1609 def : Pat <
1610 (constant_load i64:$sbase),
1611 (vt (Instr_IMM $sbase, 0))
1612 >;
1613}
1614
1615defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1616defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
1617defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
1618defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1619defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1620defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1621defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1622defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1623
1624// 1. Offset as 8bit DWORD immediate
1625def : Pat <
1626 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1627 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1628>;
1629
1630// 2. Offset loaded in an 32bit SGPR
1631def : Pat <
1632 (SIload_constant v4i32:$sbase, imm:$offset),
1633 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1634>;
1635
Tom Stellard58ac7442014-04-29 23:12:48 +00001636//===----------------------------------------------------------------------===//
1637// SOP2 Patterns
1638//===----------------------------------------------------------------------===//
1639
1640def : Pat <
Tom Stellard58ac7442014-04-29 23:12:48 +00001641 (i1 (xor i1:$src0, i1:$src1)),
1642 (S_XOR_B64 $src0, $src1)
1643>;
1644
1645//===----------------------------------------------------------------------===//
1646// VOP2 Patterns
1647//===----------------------------------------------------------------------===//
1648
1649def : Pat <
1650 (or i64:$src0, i64:$src1),
1651 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1652 (V_OR_B32_e32 (EXTRACT_SUBREG i64:$src0, sub0),
1653 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
1654 (V_OR_B32_e32 (EXTRACT_SUBREG i64:$src0, sub1),
1655 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1656>;
1657
1658class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1659 (sext_inreg i32:$src0, vt),
1660 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1661>;
1662
1663def : SextInReg <i8, 24>;
1664def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001665
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001666/********** ======================= **********/
1667/********** Image sampling patterns **********/
1668/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001669
Tom Stellard9fa17912013-08-14 23:24:45 +00001670/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001671def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001672 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001673 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001674>;
1675
Tom Stellard9fa17912013-08-14 23:24:45 +00001676class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001677 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001678 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001679>;
1680
Tom Stellard9fa17912013-08-14 23:24:45 +00001681class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001682 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001683 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001684>;
1685
Tom Stellard9fa17912013-08-14 23:24:45 +00001686class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001687 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001688 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001689>;
1690
Tom Stellard9fa17912013-08-14 23:24:45 +00001691class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001692 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001693 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001694 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001695>;
1696
Tom Stellard9fa17912013-08-14 23:24:45 +00001697class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001698 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001699 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001700 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001701>;
1702
Tom Stellard9fa17912013-08-14 23:24:45 +00001703/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001704multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1705 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1706MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001707 def : SamplePattern <SIsample, sample, addr_type>;
1708 def : SampleRectPattern <SIsample, sample, addr_type>;
1709 def : SampleArrayPattern <SIsample, sample, addr_type>;
1710 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1711 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001712
Tom Stellard9fa17912013-08-14 23:24:45 +00001713 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1714 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1715 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1716 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001717
Tom Stellard9fa17912013-08-14 23:24:45 +00001718 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1719 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1720 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1721 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001722
Tom Stellard9fa17912013-08-14 23:24:45 +00001723 def : SamplePattern <SIsampled, sample_d, addr_type>;
1724 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1725 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1726 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001727}
1728
Tom Stellard682bfbc2013-10-10 17:11:24 +00001729defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1730 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1731 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1732 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001733 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001734defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1735 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1736 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1737 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001738 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001739defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1740 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1741 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1742 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001743 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001744defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1745 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1746 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1747 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001748 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001749
Tom Stellard353b3362013-05-06 23:02:12 +00001750/* int_SI_imageload for texture fetches consuming varying address parameters */
1751class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1752 (name addr_type:$addr, v32i8:$rsrc, imm),
1753 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1754>;
1755
1756class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1757 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1758 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1759>;
1760
Tom Stellard3494b7e2013-08-14 22:22:14 +00001761class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1762 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1763 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1764>;
1765
1766class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1767 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1768 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1769>;
1770
Tom Stellard16a9a202013-08-14 23:24:17 +00001771multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1772 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1773 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001774}
1775
Tom Stellard16a9a202013-08-14 23:24:17 +00001776multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1777 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1778 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1779}
1780
Tom Stellard682bfbc2013-10-10 17:11:24 +00001781defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1782defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001783
Tom Stellard682bfbc2013-10-10 17:11:24 +00001784defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1785defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001786
Tom Stellardf787ef12013-05-06 23:02:19 +00001787/* Image resource information */
1788def : Pat <
1789 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001790 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001791>;
1792
1793def : Pat <
1794 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001795 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001796>;
1797
Tom Stellard3494b7e2013-08-14 22:22:14 +00001798def : Pat <
1799 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001800 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001801>;
1802
Christian Konig4a1b9c32013-03-18 11:34:10 +00001803/********** ============================================ **********/
1804/********** Extraction, Insertion, Building and Casting **********/
1805/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001806
Christian Konig4a1b9c32013-03-18 11:34:10 +00001807foreach Index = 0-2 in {
1808 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001809 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001810 >;
1811 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001812 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001813 >;
1814
1815 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001816 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001817 >;
1818 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001819 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001820 >;
1821}
1822
1823foreach Index = 0-3 in {
1824 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001825 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001826 >;
1827 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001828 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001829 >;
1830
1831 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001832 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001833 >;
1834 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001835 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001836 >;
1837}
1838
1839foreach Index = 0-7 in {
1840 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001841 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001842 >;
1843 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001844 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001845 >;
1846
1847 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001848 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001849 >;
1850 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001851 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001852 >;
1853}
1854
1855foreach Index = 0-15 in {
1856 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001857 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001858 >;
1859 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001860 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001861 >;
1862
1863 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001864 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001865 >;
1866 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001867 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001868 >;
1869}
Tom Stellard75aadc22012-12-11 21:25:42 +00001870
Tom Stellard75aadc22012-12-11 21:25:42 +00001871def : BitConvert <i32, f32, SReg_32>;
1872def : BitConvert <i32, f32, VReg_32>;
1873
1874def : BitConvert <f32, i32, SReg_32>;
1875def : BitConvert <f32, i32, VReg_32>;
1876
Tom Stellard7512c082013-07-12 18:14:56 +00001877def : BitConvert <i64, f64, VReg_64>;
1878
1879def : BitConvert <f64, i64, VReg_64>;
1880
Tom Stellarded2f6142013-07-18 21:43:42 +00001881def : BitConvert <v2f32, v2i32, VReg_64>;
1882def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001883def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001884def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00001885def : BitConvert <v2f32, i64, VReg_64>;
1886def : BitConvert <i64, v2f32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00001887def : BitConvert <v4f32, v4i32, VReg_128>;
1888def : BitConvert <v4i32, v4f32, VReg_128>;
1889
Tom Stellard967bf582014-02-13 23:34:15 +00001890def : BitConvert <v8f32, v8i32, SReg_256>;
1891def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001892def : BitConvert <v8i32, v32i8, SReg_256>;
1893def : BitConvert <v32i8, v8i32, SReg_256>;
1894def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001895def : BitConvert <v8i32, v8f32, VReg_256>;
1896def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001897def : BitConvert <v32i8, v8i32, VReg_256>;
1898
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001899def : BitConvert <v16i32, v16f32, VReg_512>;
1900def : BitConvert <v16f32, v16i32, VReg_512>;
1901
Christian Konig8dbe6f62013-02-21 15:17:27 +00001902/********** =================== **********/
1903/********** Src & Dst modifiers **********/
1904/********** =================== **********/
1905
Vincent Lejeune79a58342014-05-10 19:18:25 +00001906def FCLAMP_SI : AMDGPUShaderInst <
1907 (outs VReg_32:$dst),
1908 (ins VSrc_32:$src0),
1909 "FCLAMP_SI $dst, $src0",
1910 []
1911> {
1912 let usesCustomInserter = 1;
1913}
1914
Christian Konig8dbe6f62013-02-21 15:17:27 +00001915def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001916 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00001917 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00001918>;
1919
Michel Danzer624b02a2014-02-04 07:12:38 +00001920/********** ================================ **********/
1921/********** Floating point absolute/negative **********/
1922/********** ================================ **********/
1923
1924// Manipulate the sign bit directly, as e.g. using the source negation modifier
1925// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
1926// breaking the piglit *s-floatBitsToInt-neg* tests
1927
1928// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
1929// removing these patterns
1930
1931def : Pat <
1932 (fneg (fabs f32:$src)),
1933 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
1934>;
1935
Vincent Lejeune79a58342014-05-10 19:18:25 +00001936def FABS_SI : AMDGPUShaderInst <
1937 (outs VReg_32:$dst),
1938 (ins VSrc_32:$src0),
1939 "FABS_SI $dst, $src0",
1940 []
1941> {
1942 let usesCustomInserter = 1;
1943}
1944
Christian Konig8dbe6f62013-02-21 15:17:27 +00001945def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001946 (fabs f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00001947 (FABS_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00001948>;
1949
Vincent Lejeune79a58342014-05-10 19:18:25 +00001950def FNEG_SI : AMDGPUShaderInst <
1951 (outs VReg_32:$dst),
1952 (ins VSrc_32:$src0),
1953 "FNEG_SI $dst, $src0",
1954 []
1955> {
1956 let usesCustomInserter = 1;
1957}
1958
Christian Konig8dbe6f62013-02-21 15:17:27 +00001959def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001960 (fneg f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00001961 (FNEG_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00001962>;
1963
Christian Konigc756cb992013-02-16 11:28:22 +00001964/********** ================== **********/
1965/********** Immediate Patterns **********/
1966/********** ================== **********/
1967
1968def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00001969 (SGPRImm<(i32 imm)>:$imm),
1970 (S_MOV_B32 imm:$imm)
1971>;
1972
1973def : Pat <
1974 (SGPRImm<(f32 fpimm)>:$imm),
1975 (S_MOV_B32 fpimm:$imm)
1976>;
1977
1978def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001979 (i32 imm:$imm),
1980 (V_MOV_B32_e32 imm:$imm)
1981>;
1982
1983def : Pat <
1984 (f32 fpimm:$imm),
1985 (V_MOV_B32_e32 fpimm:$imm)
1986>;
1987
1988def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00001989 (i64 InlineImm<i64>:$imm),
1990 (S_MOV_B64 InlineImm<i64>:$imm)
1991>;
1992
Tom Stellard75aadc22012-12-11 21:25:42 +00001993/********** ===================== **********/
1994/********** Interpolation Paterns **********/
1995/********** ===================== **********/
1996
1997def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001998 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1999 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002000>;
2001
2002def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002003 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2004 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2005 imm:$attr_chan, imm:$attr, i32:$params),
2006 (EXTRACT_SUBREG $ij, sub1),
2007 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002008>;
2009
2010/********** ================== **********/
2011/********** Intrinsic Patterns **********/
2012/********** ================== **********/
2013
2014/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002015def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002016
2017def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002018 (int_AMDGPU_div f32:$src0, f32:$src1),
2019 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002020>;
2021
2022def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002023 (fdiv f32:$src0, f32:$src1),
2024 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002025>;
2026
Tom Stellard7512c082013-07-12 18:14:56 +00002027def : Pat<
2028 (fdiv f64:$src0, f64:$src1),
2029 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
2030>;
2031
Tom Stellard75aadc22012-12-11 21:25:42 +00002032def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002033 (fcos f32:$src0),
2034 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00002035>;
2036
2037def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002038 (fsin f32:$src0),
2039 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00002040>;
2041
2042def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002043 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002044 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002045 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
2046 (EXTRACT_SUBREG $src, sub1),
2047 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002048 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002049 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
2050 (EXTRACT_SUBREG $src, sub1),
2051 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002052 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002053 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
2054 (EXTRACT_SUBREG $src, sub1),
2055 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002056 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002057 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
2058 (EXTRACT_SUBREG $src, sub1),
2059 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002060 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002061>;
2062
Michel Danzer0cc991e2013-02-22 11:22:58 +00002063def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002064 (i32 (sext i1:$src0)),
2065 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002066>;
2067
Tom Stellardf16d38c2014-02-13 23:34:13 +00002068class Ext32Pat <SDNode ext> : Pat <
2069 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002070 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2071>;
2072
Tom Stellardf16d38c2014-02-13 23:34:13 +00002073def : Ext32Pat <zext>;
2074def : Ext32Pat <anyext>;
2075
Tom Stellard8d6d4492014-04-22 16:33:57 +00002076// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002077def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002078 (SIload_constant v4i32:$sbase, i32:$voff),
Michel Danzer13736222014-01-27 07:20:51 +00002079 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002080>;
2081
Michel Danzer8caa9042013-04-10 17:17:56 +00002082// The multiplication scales from [0,1] to the unsigned integer range
2083def : Pat <
2084 (AMDGPUurecip i32:$src0),
2085 (V_CVT_U32_F32_e32
2086 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2087 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2088>;
2089
Michel Danzer8d696172013-07-10 16:36:52 +00002090def : Pat <
2091 (int_SI_tid),
2092 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002093 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002094>;
2095
Tom Stellard0289ff42014-05-16 20:56:44 +00002096//===----------------------------------------------------------------------===//
2097// VOP3 Patterns
2098//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002099
Matt Arsenaulteb260202014-05-22 18:00:15 +00002100def : IMad24Pat<V_MAD_I32_I24>;
2101def : UMad24Pat<V_MAD_U32_U24>;
2102
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002103def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002104 (fadd f64:$src0, f64:$src1),
2105 (V_ADD_F64 $src0, $src1, (i64 0))
2106>;
2107
2108def : Pat <
2109 (fmul f64:$src0, f64:$src1),
2110 (V_MUL_F64 $src0, $src1, (i64 0))
2111>;
2112
2113def : Pat <
2114 (mul i32:$src0, i32:$src1),
2115 (V_MUL_LO_I32 $src0, $src1, (i32 0))
2116>;
2117
2118def : Pat <
2119 (mulhu i32:$src0, i32:$src1),
2120 (V_MUL_HI_U32 $src0, $src1, (i32 0))
2121>;
2122
2123def : Pat <
2124 (mulhs i32:$src0, i32:$src1),
2125 (V_MUL_HI_I32 $src0, $src1, (i32 0))
2126>;
2127
Matt Arsenault6e439652014-06-10 19:00:20 +00002128defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002129def : ROTRPattern <V_ALIGNBIT_B32>;
2130
Michel Danzer49812b52013-07-10 16:37:07 +00002131/********** ======================= **********/
2132/********** Load/Store Patterns **********/
2133/********** ======================= **********/
2134
Matt Arsenault99ed7892014-03-19 22:19:49 +00002135multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
2136 def : Pat <
2137 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
2138 (inst (i1 0), $ptr, (as_i16imm $offset))
2139 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002140
Matt Arsenault99ed7892014-03-19 22:19:49 +00002141 def : Pat <
2142 (frag i32:$src0),
2143 (vt (inst 0, $src0, 0))
2144 >;
2145}
Michel Danzer49812b52013-07-10 16:37:07 +00002146
Matt Arsenault99ed7892014-03-19 22:19:49 +00002147defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2148defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2149defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2150defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2151defm : DSReadPat <DS_READ_B32, i32, local_load>;
Matt Arsenaultb9433482014-03-19 22:19:52 +00002152defm : DSReadPat <DS_READ_B64, i64, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00002153
Matt Arsenault99ed7892014-03-19 22:19:49 +00002154multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
2155 def : Pat <
2156 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
2157 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2158 >;
2159
2160 def : Pat <
Matt Arsenaultb5c48352014-05-29 01:18:01 +00002161 (frag vt:$val, i32:$ptr),
2162 (inst 0, $ptr, $val, 0)
Matt Arsenault99ed7892014-03-19 22:19:49 +00002163 >;
2164}
2165
2166defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2167defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2168defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00002169defm : DSWritePat <DS_WRITE_B64, i64, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002170
Tom Stellard13c68ef2013-09-05 18:38:09 +00002171def : Pat <(atomic_load_add_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002172 (DS_ADD_U32_RTN 0, $ptr, $val, 0)>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00002173
Aaron Watry372cecf2013-09-06 20:17:42 +00002174def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002175 (DS_SUB_U32_RTN 0, $ptr, $val, 0)>;
Aaron Watry372cecf2013-09-06 20:17:42 +00002176
Tom Stellard556d9aa2013-06-03 17:39:37 +00002177//===----------------------------------------------------------------------===//
2178// MUBUF Patterns
2179//===----------------------------------------------------------------------===//
2180
Tom Stellard07a10a32013-06-03 17:39:43 +00002181multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
2182 PatFrag global_ld, PatFrag constant_ld> {
2183 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002184 (vt (global_ld (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset))),
Tom Stellard11624bc2014-02-06 18:36:38 +00002185 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2186 >;
2187
2188 def : Pat <
Tom Stellard07a10a32013-06-03 17:39:43 +00002189 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
2190 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2191 >;
2192
2193 def : Pat <
2194 (vt (global_ld i64:$ptr)),
2195 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2196 >;
2197
2198 def : Pat <
2199 (vt (global_ld (add i64:$ptr, i64:$offset))),
2200 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2201 >;
2202
2203 def : Pat <
2204 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2205 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2206 >;
2207}
2208
Tom Stellard9f950332013-07-23 01:48:35 +00002209defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
2210 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002211defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00002212 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002213defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
2214 sextloadi16_global, sextloadi16_constant>;
2215defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
2216 az_extloadi16_global, az_extloadi16_constant>;
2217defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
2218 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00002219defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2220 global_load, constant_load>;
2221defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2222 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00002223defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
2224 global_load, constant_load>;
2225defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
2226 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002227
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002228multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00002229
2230 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002231 (st vt:$value, (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset)),
2232 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2233 >;
2234
2235 def : Pat <
Tom Stellard2937cbc2014-02-06 18:36:39 +00002236 (st vt:$value, (add i64:$ptr, IMM12bit:$offset)),
2237 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2238 >;
2239
2240 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002241 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002242 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2243 >;
2244
2245 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002246 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002247 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
2248 >;
2249}
2250
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002251defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
2252defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
2253defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
2254defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
2255defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
2256defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00002257
Michel Danzer13736222014-01-27 07:20:51 +00002258// BUFFER_LOAD_DWORD*, addr64=0
2259multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2260 MUBUF bothen> {
2261
2262 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002263 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002264 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2265 imm:$tfe)),
2266 (offset $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2267 (as_i1imm $slc), (as_i1imm $tfe))
2268 >;
2269
2270 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002271 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002272 imm, 1, 0, imm:$glc, imm:$slc,
2273 imm:$tfe)),
2274 (offen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2275 (as_i1imm $tfe))
2276 >;
2277
2278 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002279 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002280 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2281 imm:$tfe)),
2282 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2283 (as_i1imm $slc), (as_i1imm $tfe))
2284 >;
2285
2286 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002287 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002288 imm, 1, 1, imm:$glc, imm:$slc,
2289 imm:$tfe)),
2290 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2291 (as_i1imm $tfe))
2292 >;
2293}
2294
2295defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2296 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2297defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2298 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2299defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2300 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2301
Tom Stellardafcf12f2013-09-12 02:55:14 +00002302//===----------------------------------------------------------------------===//
2303// MTBUF Patterns
2304//===----------------------------------------------------------------------===//
2305
2306// TBUFFER_STORE_FORMAT_*, addr64=0
2307class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002308 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002309 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2310 imm:$nfmt, imm:$offen, imm:$idxen,
2311 imm:$glc, imm:$slc, imm:$tfe),
2312 (opcode
2313 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2314 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2315 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2316>;
2317
2318def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2319def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2320def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2321def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2322
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002323let Predicates = [isCI] in {
2324
2325// Sea island new arithmetic instructinos
2326let neverHasSideEffects = 1 in {
2327defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2328 [(set f64:$dst, (ftrunc f64:$src0))]
2329>;
2330defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2331 [(set f64:$dst, (fceil f64:$src0))]
2332>;
2333defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2334 [(set f64:$dst, (ffloor f64:$src0))]
2335>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002336defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2337 [(set f64:$dst, (frint f64:$src0))]
2338>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002339
Tom Stellardc721a232014-05-16 20:56:47 +00002340defm V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2341defm V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2342defm V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002343def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2344
2345// XXX - Does this set VCC?
2346def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
2347} // End neverHasSideEffects = 1
2348
2349// Remaining instructions:
2350// FLAT_*
2351// S_CBRANCH_CDBGUSER
2352// S_CBRANCH_CDBGSYS
2353// S_CBRANCH_CDBGSYS_OR_USER
2354// S_CBRANCH_CDBGSYS_AND_USER
2355// S_DCACHE_INV_VOL
2356// V_EXP_LEGACY_F32
2357// V_LOG_LEGACY_F32
2358// DS_NOP
2359// DS_GWS_SEMA_RELEASE_ALL
2360// DS_WRAP_RTN_B32
2361// DS_CNDXCHG32_RTN_B64
2362// DS_WRITE_B96
2363// DS_WRITE_B128
2364// DS_CONDXCHG32_RTN_B128
2365// DS_READ_B96
2366// DS_READ_B128
2367// BUFFER_LOAD_DWORDX3
2368// BUFFER_STORE_DWORDX3
2369
2370} // End Predicates = [isCI]
2371
2372
Christian Konig2989ffc2013-03-18 11:34:16 +00002373/********** ====================== **********/
2374/********** Indirect adressing **********/
2375/********** ====================== **********/
2376
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002377multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002378
Christian Konig2989ffc2013-03-18 11:34:16 +00002379 // 1. Extract with offset
2380 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002381 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002382 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002383 >;
2384
2385 // 2. Extract without offset
2386 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002387 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002388 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002389 >;
2390
2391 // 3. Insert with offset
2392 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002393 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002394 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002395 >;
2396
2397 // 4. Insert without offset
2398 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002399 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002400 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002401 >;
2402}
2403
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002404defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2405defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2406defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2407defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2408
2409defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2410defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2411defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2412defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002413
Tom Stellard81d871d2013-11-13 23:36:50 +00002414//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002415// Conversion Patterns
2416//===----------------------------------------------------------------------===//
2417
2418def : Pat<(i32 (sext_inreg i32:$src, i1)),
2419 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2420
2421// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2422// might not be worth the effort, and will need to expand to shifts when
2423// fixing SGPR copies.
2424
2425// Handle sext_inreg in i64
2426def : Pat <
2427 (i64 (sext_inreg i64:$src, i1)),
2428 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2429 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2430 (S_MOV_B32 -1), sub1)
2431>;
2432
2433def : Pat <
2434 (i64 (sext_inreg i64:$src, i8)),
2435 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2436 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2437 (S_MOV_B32 -1), sub1)
2438>;
2439
2440def : Pat <
2441 (i64 (sext_inreg i64:$src, i16)),
2442 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2443 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2444 (S_MOV_B32 -1), sub1)
2445>;
2446
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002447class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2448 (i64 (ext i32:$src)),
2449 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2450 (S_MOV_B32 0), sub1)
2451>;
2452
2453class ZExt_i64_i1_Pat <SDNode ext> : Pat <
2454 (i64 (ext i1:$src)),
2455 (INSERT_SUBREG
2456 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2457 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
2458 (S_MOV_B32 0), sub1)
2459>;
2460
2461
2462def : ZExt_i64_i32_Pat<zext>;
2463def : ZExt_i64_i32_Pat<anyext>;
2464def : ZExt_i64_i1_Pat<zext>;
2465def : ZExt_i64_i1_Pat<anyext>;
2466
2467def : Pat <
2468 (i64 (sext i32:$src)),
2469 (INSERT_SUBREG
2470 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2471 (S_ASHR_I32 $src, 31), sub1)
2472>;
2473
2474def : Pat <
2475 (i64 (sext i1:$src)),
2476 (INSERT_SUBREG
2477 (INSERT_SUBREG
2478 (i64 (IMPLICIT_DEF)),
2479 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
2480 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
2481>;
2482
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00002483def : Pat <
2484 (f32 (sint_to_fp i1:$src)),
2485 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
2486>;
2487
2488def : Pat <
2489 (f32 (uint_to_fp i1:$src)),
2490 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
2491>;
2492
2493def : Pat <
2494 (f64 (sint_to_fp i1:$src)),
2495 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
2496>;
2497
2498def : Pat <
2499 (f64 (uint_to_fp i1:$src)),
2500 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
2501>;
2502
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002503//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002504// Miscellaneous Patterns
2505//===----------------------------------------------------------------------===//
2506
2507def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002508 (i32 (trunc i64:$a)),
2509 (EXTRACT_SUBREG $a, sub0)
2510>;
2511
Michel Danzerbf1a6412014-01-28 03:01:16 +00002512def : Pat <
2513 (i1 (trunc i32:$a)),
2514 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2515>;
2516
Matt Arsenault04fca442013-11-18 20:09:37 +00002517// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2518// case, the sgpr-copies pass will fix this to use the vector version.
2519def : Pat <
2520 (i32 (addc i32:$src0, i32:$src1)),
2521 (S_ADD_I32 $src0, $src1)
2522>;
2523
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002524def : Pat <
2525 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
2526 (V_BCNT_U32_B32_e32 $popcnt, $val)
2527>;
2528
Matt Arsenault8333e432014-06-10 19:18:24 +00002529def : Pat <
2530 (i64 (ctpop i64:$src)),
2531 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2532 (S_BCNT1_I32_B64 $src), sub0),
2533 (S_MOV_B32 0), sub1)
2534>;
2535
Tom Stellardfb961692013-10-23 00:44:19 +00002536//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002537// Miscellaneous Optimization Patterns
2538//============================================================================//
2539
2540def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2541
Tom Stellard75aadc22012-12-11 21:25:42 +00002542} // End isSI predicate