blob: 788fcab773e6c1cbe9a53c3de200553631206638 [file] [log] [blame]
Adam Nemet5ed17da2014-08-21 19:50:07 +00001// Group template arguments that can be derived from the vector type (EltNum x
2// EltVT). These are things like the register class for the writemask, etc.
3// The idea is to pass one of these as the template argument rather than the
4// individual arguments.
Adam Nemet449b3f02014-10-15 23:42:09 +00005class X86VectorVTInfo<int numelts, ValueType EltVT, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +00006 string suffix = ""> {
7 RegisterClass RC = rc;
Adam Nemet449b3f02014-10-15 23:42:09 +00008 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +00009
10 // Corresponding mask register class.
11 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
12
13 // Corresponding write-mask register class.
14 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
15
16 // The GPR register class that can hold the write mask. Use GR8 for fewer
17 // than 8 elements. Use shift-right and equal to work around the lack of
18 // !lt in tablegen.
19 RegisterClass MRC =
20 !cast<RegisterClass>("GR" #
21 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
22
23 // Suffix used in the instruction mnemonic.
24 string Suffix = suffix;
25
Robert Khasanov2ea081d2014-08-25 14:49:34 +000026 string VTName = "v" # NumElts # EltVT;
27
Adam Nemet5ed17da2014-08-21 19:50:07 +000028 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000029 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000030
31 string EltTypeName = !cast<string>(EltVT);
32 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000033 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
34 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000035
36 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000037 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000038
39 // Size of RC in bits, e.g. 512 for VR512.
40 int Size = VT.Size;
41
42 // The corresponding memory operand, e.g. i512mem for VR512.
43 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000044 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
45
46 // Load patterns
47 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
48 // due to load promotion during legalization
49 PatFrag LdFrag = !cast<PatFrag>("load" #
50 !if (!eq (TypeVariantName, "i"),
51 !if (!eq (Size, 128), "v2i64",
52 !if (!eq (Size, 256), "v4i64",
53 VTName)), VTName));
54 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000055
Adam Nemet6bddb8c2014-09-29 22:54:41 +000056 // Load patterns used for memory operands. We only have this defined in
57 // case of i64 element types for sub-512 integer vectors. For now, keep
58 // MemOpFrag undefined in these cases.
59 PatFrag MemOpFrag =
60 !if (!eq (TypeVariantName, "f"), !cast<PatFrag>("memop" # VTName),
61 !if (!eq (EltTypeName, "i64"), !cast<PatFrag>("memop" # VTName),
62 !if (!eq (VTName, "v16i32"), !cast<PatFrag>("memop" # VTName), ?)));
63
Adam Nemet5ed17da2014-08-21 19:50:07 +000064 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000065 // Note: For EltSize < 32, FloatVT is illegal and TableGen
66 // fails to compile, so we choose FloatVT = VT
67 ValueType FloatVT = !cast<ValueType>(
68 !if (!eq (!srl(EltSize,5),0),
69 VTName,
70 !if (!eq(TypeVariantName, "i"),
71 "v" # NumElts # "f" # EltSize,
72 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000073
74 // The string to specify embedded broadcast in assembly.
75 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000076
Adam Nemet449b3f02014-10-15 23:42:09 +000077 // 8-bit compressed displacement tuple/subvector format. This is only
78 // defined for NumElts <= 8.
79 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
80 !cast<CD8VForm>("CD8VT" # NumElts), ?);
81
Adam Nemet55536c62014-09-25 23:48:45 +000082 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
83 !if (!eq (Size, 256), sub_ymm, ?));
84
85 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
86 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
87 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +000088
89 // A vector type of the same width with element type i32. This is used to
90 // create the canonical constant zero node ImmAllZerosV.
91 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
92 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000093}
94
Robert Khasanov2ea081d2014-08-25 14:49:34 +000095def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
96def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +000097def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
98def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +000099def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
100def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000102// "x" in v32i8x_info means RC = VR256X
103def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
104def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
105def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
106def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
107
108def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
109def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
110def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
111def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
112
113class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
114 X86VectorVTInfo i128> {
115 X86VectorVTInfo info512 = i512;
116 X86VectorVTInfo info256 = i256;
117 X86VectorVTInfo info128 = i128;
118}
119
120def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
121 v16i8x_info>;
122def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
123 v8i16x_info>;
124def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
125 v4i32x_info>;
126def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
127 v2i64x_info>;
128
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000129// This multiclass generates the masking variants from the non-masking
130// variant. It only provides the assembly pieces for the masking variants.
131// It assumes custom ISel patterns for masking which can be provided as
132// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000133multiclass AVX512_maskable_custom<bits<8> O, Format F,
134 dag Outs,
135 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
136 string OpcodeStr,
137 string AttSrcAsm, string IntelSrcAsm,
138 list<dag> Pattern,
139 list<dag> MaskingPattern,
140 list<dag> ZeroMaskingPattern,
141 string MaskingConstraint = "",
142 InstrItinClass itin = NoItinerary,
143 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000144 let isCommutable = IsCommutable in
145 def NAME: AVX512<O, F, Outs, Ins,
146 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
147 "$dst, "#IntelSrcAsm#"}",
148 Pattern, itin>;
149
150 // Prefer over VMOV*rrk Pat<>
151 let AddedComplexity = 20 in
152 def NAME#k: AVX512<O, F, Outs, MaskingIns,
153 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
154 "$dst {${mask}}, "#IntelSrcAsm#"}",
155 MaskingPattern, itin>,
156 EVEX_K {
157 // In case of the 3src subclass this is overridden with a let.
158 string Constraints = MaskingConstraint;
159 }
160 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
161 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
162 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
163 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
164 ZeroMaskingPattern,
165 itin>,
166 EVEX_KZ;
167}
168
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000169
Adam Nemet34801422014-10-08 23:25:39 +0000170// Common base class of AVX512_maskable and AVX512_maskable_3src.
171multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
172 dag Outs,
173 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
174 string OpcodeStr,
175 string AttSrcAsm, string IntelSrcAsm,
176 dag RHS, dag MaskingRHS,
177 string MaskingConstraint = "",
178 InstrItinClass itin = NoItinerary,
179 bit IsCommutable = 0> :
180 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
181 AttSrcAsm, IntelSrcAsm,
182 [(set _.RC:$dst, RHS)],
183 [(set _.RC:$dst, MaskingRHS)],
184 [(set _.RC:$dst,
185 (vselect _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
186 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000187
Adam Nemet2e91ee52014-08-14 17:13:19 +0000188// This multiclass generates the unconditional/non-masking, the masking and
189// the zero-masking variant of the instruction. In the masking case, the
190// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
192 dag Outs, dag Ins, string OpcodeStr,
193 string AttSrcAsm, string IntelSrcAsm,
194 dag RHS, InstrItinClass itin = NoItinerary,
195 bit IsCommutable = 0> :
196 AVX512_maskable_common<O, F, _, Outs, Ins,
197 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
198 !con((ins _.KRCWM:$mask), Ins),
199 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
200 (vselect _.KRCWM:$mask, RHS, _.RC:$src0),
201 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000202
Adam Nemet34801422014-10-08 23:25:39 +0000203// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000204// ($src1) is already tied to $dst so we just use that for the preserved
205// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
206// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
208 dag Outs, dag NonTiedIns, string OpcodeStr,
209 string AttSrcAsm, string IntelSrcAsm,
210 dag RHS> :
211 AVX512_maskable_common<O, F, _, Outs,
212 !con((ins _.RC:$src1), NonTiedIns),
213 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
214 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
215 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
216 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000217
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000218
Adam Nemet34801422014-10-08 23:25:39 +0000219multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
220 dag Outs, dag Ins,
221 string OpcodeStr,
222 string AttSrcAsm, string IntelSrcAsm,
223 list<dag> Pattern> :
224 AVX512_maskable_custom<O, F, Outs, Ins,
225 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
226 !con((ins _.KRCWM:$mask), Ins),
227 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
228 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000229
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000230// Bitcasts between 512-bit vector types. Return the original type since
231// no instruction is needed for the conversion
232let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000233 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000234 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000235 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
236 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
237 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000238 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000239 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
240 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
241 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000242 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000243 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000244 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
245 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000246 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000247 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
248 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000249 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000250 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
251 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000252 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000253 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
254 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
255 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
256 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
257 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
258 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
259 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
260 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
261 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
262 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
263 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000264
265 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
266 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
267 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
268 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
269 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
270 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
271 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
272 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
273 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
274 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
275 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
276 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
277 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
278 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
279 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
280 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
281 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
282 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
283 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
284 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
285 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
286 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
287 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
288 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
289 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
290 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
291 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
292 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
293 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
294 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
295
296// Bitcasts between 256-bit vector types. Return the original type since
297// no instruction is needed for the conversion
298 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
299 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
300 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
301 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
302 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
303 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
304 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
305 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
306 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
307 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
308 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
309 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
310 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
311 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
312 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
313 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
314 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
315 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
316 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
317 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
318 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
319 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
320 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
321 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
322 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
323 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
324 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
325 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
326 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
327 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
328}
329
330//
331// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
332//
333
334let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
335 isPseudo = 1, Predicates = [HasAVX512] in {
336def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
337 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
338}
339
Craig Topperfb1746b2014-01-30 06:03:19 +0000340let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000341def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
342def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
343def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000344}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000345
346//===----------------------------------------------------------------------===//
347// AVX-512 - VECTOR INSERT
348//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000349
350multiclass vinsert_for_size<int Opcode,
351 X86VectorVTInfo From, X86VectorVTInfo To,
352 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
353 PatFrag vinsert_insert,
354 SDNodeXForm INSERT_get_vinsert_imm> {
355 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
356 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
357 (ins VR512:$src1, From.RC:$src2, i8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000358 "vinsert" # From.EltTypeName # "x" # From.NumElts #
359 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000360 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000361 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
362 (From.VT From.RC:$src2),
363 (iPTR imm)))]>,
364 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000365
366 let mayLoad = 1 in
367 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
368 (ins VR512:$src1, From.MemOp:$src2, i8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000369 "vinsert" # From.EltTypeName # "x" # From.NumElts #
370 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000371 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000372 []>,
373 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000374 }
375
Adam Nemet4e2ef472014-10-02 23:18:28 +0000376 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
377 // vinserti32x4
378 def : Pat<(vinsert_insert:$ins
379 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
380 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
381 VR512:$src1, From.RC:$src2,
382 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383}
384
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000385multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
386 ValueType EltVT64, int Opcode256> {
387 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000388 X86VectorVTInfo< 4, EltVT32, VR128X>,
389 X86VectorVTInfo<16, EltVT32, VR512>,
390 X86VectorVTInfo< 2, EltVT64, VR128X>,
391 X86VectorVTInfo< 8, EltVT64, VR512>,
392 vinsert128_insert,
393 INSERT_get_vinsert128_imm>;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000394 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000395 X86VectorVTInfo< 4, EltVT64, VR256X>,
396 X86VectorVTInfo< 8, EltVT64, VR512>,
397 X86VectorVTInfo< 8, EltVT32, VR256>,
398 X86VectorVTInfo<16, EltVT32, VR512>,
399 vinsert256_insert,
400 INSERT_get_vinsert256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000401}
402
Adam Nemet4e2ef472014-10-02 23:18:28 +0000403defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
404defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000405
406// vinsertps - insert f32 to XMM
407def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000408 (ins VR128X:$src1, VR128X:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000409 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000410 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000411 EVEX_4V;
412def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000413 (ins VR128X:$src1, f32mem:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000414 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000415 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000416 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
417 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
418
419//===----------------------------------------------------------------------===//
420// AVX-512 VECTOR EXTRACT
421//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000422
Adam Nemet55536c62014-09-25 23:48:45 +0000423multiclass vextract_for_size<int Opcode,
424 X86VectorVTInfo From, X86VectorVTInfo To,
425 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
426 PatFrag vextract_extract,
427 SDNodeXForm EXTRACT_get_vextract_imm> {
428 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000429 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000430 (ins VR512:$src1, i8imm:$idx),
431 "vextract" # To.EltTypeName # "x4",
432 "$idx, $src1", "$src1, $idx",
433 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
434 (iPTR imm)))]>,
435 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000436 let mayStore = 1 in
437 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
438 (ins To.MemOp:$dst, VR512:$src1, i8imm:$src2),
439 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
440 "$dst, $src1, $src2}",
441 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
442 }
443
Adam Nemet55536c62014-09-25 23:48:45 +0000444 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
445 // vextracti32x4
446 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
447 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
448 VR512:$src1,
449 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
450
451 // A 128/256-bit subvector extract from the first 512-bit vector position is
452 // a subregister copy that needs no instruction.
453 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
454 (To.VT
455 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
456
457 // And for the alternative types.
458 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
459 (AltTo.VT
460 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000461
462 // Intrinsic call with masking.
463 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
464 "x4_512")
465 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
466 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
467 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
468 VR512:$src1, imm:$idx)>;
469
470 // Intrinsic call with zero-masking.
471 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
472 "x4_512")
473 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
474 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
475 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
476 VR512:$src1, imm:$idx)>;
477
478 // Intrinsic call without masking.
479 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
480 "x4_512")
481 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
482 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
483 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484}
485
Adam Nemet55536c62014-09-25 23:48:45 +0000486multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
487 ValueType EltVT64, int Opcode64> {
488 defm NAME # "32x4" : vextract_for_size<Opcode32,
489 X86VectorVTInfo<16, EltVT32, VR512>,
490 X86VectorVTInfo< 4, EltVT32, VR128X>,
491 X86VectorVTInfo< 8, EltVT64, VR512>,
492 X86VectorVTInfo< 2, EltVT64, VR128X>,
493 vextract128_extract,
494 EXTRACT_get_vextract128_imm>;
495 defm NAME # "64x4" : vextract_for_size<Opcode64,
496 X86VectorVTInfo< 8, EltVT64, VR512>,
497 X86VectorVTInfo< 4, EltVT64, VR256X>,
498 X86VectorVTInfo<16, EltVT32, VR512>,
499 X86VectorVTInfo< 8, EltVT32, VR256>,
500 vextract256_extract,
501 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000502}
503
Adam Nemet55536c62014-09-25 23:48:45 +0000504defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
505defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000506
507// A 128-bit subvector insert to the first 512-bit vector position
508// is a subregister copy that needs no instruction.
509def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
510 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
511 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
512 sub_ymm)>;
513def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
514 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
515 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
516 sub_ymm)>;
517def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
518 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
519 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
520 sub_ymm)>;
521def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
522 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
523 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
524 sub_ymm)>;
525
526def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
527 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
528def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
529 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
530def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
531 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
532def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
533 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
534
535// vextractps - extract 32 bits from XMM
536def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000537 (ins VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000538 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
540 EVEX;
541
542def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000543 (ins f32mem:$dst, VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000544 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000545 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000546 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000547
548//===---------------------------------------------------------------------===//
549// AVX-512 BROADCAST
550//---
551multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
552 RegisterClass DestRC,
553 RegisterClass SrcRC, X86MemOperand x86memop> {
554 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000555 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000556 []>, EVEX;
557 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000558 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000559}
560let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000561 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000562 VR128X, f32mem>,
563 EVEX_V512, EVEX_CD8<32, CD8VT1>;
564}
565
566let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000567 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568 VR128X, f64mem>,
569 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
570}
571
572def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
573 (VBROADCASTSSZrm addr:$src)>;
574def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
575 (VBROADCASTSDZrm addr:$src)>;
576
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000577def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
578 (VBROADCASTSSZrm addr:$src)>;
579def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
580 (VBROADCASTSDZrm addr:$src)>;
581
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000582multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
583 RegisterClass SrcRC, RegisterClass KRC> {
584 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000585 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000586 []>, EVEX, EVEX_V512;
587 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
588 (ins KRC:$mask, SrcRC:$src),
589 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000590 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591 []>, EVEX, EVEX_V512, EVEX_KZ;
592}
593
594defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
595defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
596 VEX_W;
597
598def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
599 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
600
601def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
602 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
603
604def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
605 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000606def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
607 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000608def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
609 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000610def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
611 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612
Cameron McInally394d5572013-10-31 13:56:31 +0000613def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
614 (VPBROADCASTDrZrr GR32:$src)>;
615def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
616 (VPBROADCASTQrZrr GR64:$src)>;
617
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000618def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
619 (v16i32 immAllZerosV), (i16 GR16:$mask))),
620 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
621def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
622 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
623 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
624
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000625multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
626 X86MemOperand x86memop, PatFrag ld_frag,
627 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
628 RegisterClass KRC> {
629 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000630 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631 [(set DstRC:$dst,
632 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
633 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
634 VR128X:$src),
635 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000636 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000637 [(set DstRC:$dst,
638 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
639 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000640 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000641 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000642 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000643 [(set DstRC:$dst,
644 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
645 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
646 x86memop:$src),
647 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000648 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000649 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
650 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000651 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000652}
653
654defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
655 loadi32, VR512, v16i32, v4i32, VK16WM>,
656 EVEX_V512, EVEX_CD8<32, CD8VT1>;
657defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
658 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
659 EVEX_CD8<64, CD8VT1>;
660
Adam Nemet73f72e12014-06-27 00:43:38 +0000661multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
662 X86MemOperand x86memop, PatFrag ld_frag,
663 RegisterClass KRC> {
664 let mayLoad = 1 in {
665 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
666 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
667 []>, EVEX;
668 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
669 x86memop:$src),
670 !strconcat(OpcodeStr,
671 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
672 []>, EVEX, EVEX_KZ;
673 }
674}
675
676defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
677 i128mem, loadv2i64, VK16WM>,
678 EVEX_V512, EVEX_CD8<32, CD8VT4>;
679defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
680 i256mem, loadv4i64, VK16WM>, VEX_W,
681 EVEX_V512, EVEX_CD8<64, CD8VT4>;
682
Cameron McInally394d5572013-10-31 13:56:31 +0000683def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
684 (VPBROADCASTDZrr VR128X:$src)>;
685def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
686 (VPBROADCASTQZrr VR128X:$src)>;
687
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000688def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
689 (VBROADCASTSSZrr VR128X:$src)>;
690def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
691 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000692
693def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
694 (VBROADCASTSSZrr VR128X:$src)>;
695def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
696 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000697
698// Provide fallback in case the load node that is used in the patterns above
699// is used by additional users, which prevents the pattern selection.
700def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
701 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
702def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
703 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
704
705
706let Predicates = [HasAVX512] in {
707def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
708 (EXTRACT_SUBREG
709 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
710 addr:$src)), sub_ymm)>;
711}
712//===----------------------------------------------------------------------===//
713// AVX-512 BROADCAST MASK TO VECTOR REGISTER
714//---
715
716multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
717 RegisterClass DstRC, RegisterClass KRC,
718 ValueType OpVT, ValueType SrcVT> {
719def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000720 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000721 []>, EVEX;
722}
723
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000724let Predicates = [HasCDI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000725defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
726 VK16, v16i32, v16i1>, EVEX_V512;
727defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
728 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000729}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000730
731//===----------------------------------------------------------------------===//
732// AVX-512 - VPERM
733//
734// -- immediate form --
735multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
736 SDNode OpNode, PatFrag mem_frag,
737 X86MemOperand x86memop, ValueType OpVT> {
738 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
739 (ins RC:$src1, i8imm:$src2),
740 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000741 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000742 [(set RC:$dst,
743 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
744 EVEX;
745 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
746 (ins x86memop:$src1, i8imm:$src2),
747 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000748 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000749 [(set RC:$dst,
750 (OpVT (OpNode (mem_frag addr:$src1),
751 (i8 imm:$src2))))]>, EVEX;
752}
753
754defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
755 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
756let ExeDomain = SSEPackedDouble in
757defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
758 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
759
760// -- VPERM - register form --
761multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
762 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
763
764 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
765 (ins RC:$src1, RC:$src2),
766 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000767 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768 [(set RC:$dst,
769 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
770
771 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
772 (ins RC:$src1, x86memop:$src2),
773 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000774 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000775 [(set RC:$dst,
776 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
777 EVEX_4V;
778}
779
780defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
781 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
782defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
783 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
784let ExeDomain = SSEPackedSingle in
785defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
786 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
787let ExeDomain = SSEPackedDouble in
788defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
789 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
790
791// -- VPERM2I - 3 source operands form --
792multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
793 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000794 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795let Constraints = "$src1 = $dst" in {
796 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
797 (ins RC:$src1, RC:$src2, RC:$src3),
798 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000799 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000801 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802 EVEX_4V;
803
Adam Nemet2415a492014-07-02 21:25:54 +0000804 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
805 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
806 !strconcat(OpcodeStr,
807 " \t{$src3, $src2, $dst {${mask}}|"
808 "$dst {${mask}}, $src2, $src3}"),
809 [(set RC:$dst, (OpVT (vselect KRC:$mask,
810 (OpNode RC:$src1, RC:$src2,
811 RC:$src3),
812 RC:$src1)))]>,
813 EVEX_4V, EVEX_K;
814
815 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
816 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
817 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
818 !strconcat(OpcodeStr,
819 " \t{$src3, $src2, $dst {${mask}} {z} |",
820 "$dst {${mask}} {z}, $src2, $src3}"),
821 [(set RC:$dst, (OpVT (vselect KRC:$mask,
822 (OpNode RC:$src1, RC:$src2,
823 RC:$src3),
824 (OpVT (bitconvert
825 (v16i32 immAllZerosV))))))]>,
826 EVEX_4V, EVEX_KZ;
827
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000828 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
829 (ins RC:$src1, RC:$src2, x86memop:$src3),
830 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000831 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +0000833 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000834 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +0000835
836 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
837 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
838 !strconcat(OpcodeStr,
839 " \t{$src3, $src2, $dst {${mask}}|"
840 "$dst {${mask}}, $src2, $src3}"),
841 [(set RC:$dst,
842 (OpVT (vselect KRC:$mask,
843 (OpNode RC:$src1, RC:$src2,
844 (mem_frag addr:$src3)),
845 RC:$src1)))]>,
846 EVEX_4V, EVEX_K;
847
848 let AddedComplexity = 10 in // Prefer over the rrkz variant
849 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
850 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
851 !strconcat(OpcodeStr,
852 " \t{$src3, $src2, $dst {${mask}} {z}|"
853 "$dst {${mask}} {z}, $src2, $src3}"),
854 [(set RC:$dst,
855 (OpVT (vselect KRC:$mask,
856 (OpNode RC:$src1, RC:$src2,
857 (mem_frag addr:$src3)),
858 (OpVT (bitconvert
859 (v16i32 immAllZerosV))))))]>,
860 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000861 }
862}
Adam Nemet2415a492014-07-02 21:25:54 +0000863defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
864 i512mem, X86VPermiv3, v16i32, VK16WM>,
865 EVEX_V512, EVEX_CD8<32, CD8VF>;
866defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
867 i512mem, X86VPermiv3, v8i64, VK8WM>,
868 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
869defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
870 i512mem, X86VPermiv3, v16f32, VK16WM>,
871 EVEX_V512, EVEX_CD8<32, CD8VF>;
872defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
873 i512mem, X86VPermiv3, v8f64, VK8WM>,
874 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000875
Adam Nemetefe9c982014-07-02 21:25:58 +0000876multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
877 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000878 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
879 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +0000880 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
881 OpVT, KRC> {
882 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
883 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
884 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000885
886 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
887 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
888 (!cast<Instruction>(NAME#rrk) VR512:$src1,
889 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000890}
891
892defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000893 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
894 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000895defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000896 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
897 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000898defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000899 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
900 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000901defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000902 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
903 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +0000904
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000905//===----------------------------------------------------------------------===//
906// AVX-512 - BLEND using mask
907//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000908multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000909 RegisterClass KRC, RegisterClass RC,
910 X86MemOperand x86memop, PatFrag mem_frag,
911 SDNode OpNode, ValueType vt> {
912 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000913 (ins KRC:$mask, RC:$src1, RC:$src2),
914 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000915 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000916 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000917 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000918 let mayLoad = 1 in
919 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
920 (ins KRC:$mask, RC:$src1, x86memop:$src2),
921 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000922 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000923 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000924}
925
926let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000927defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000928 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000929 memopv16f32, vselect, v16f32>,
930 EVEX_CD8<32, CD8VF>, EVEX_V512;
931let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000932defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000933 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000934 memopv8f64, vselect, v8f64>,
935 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
936
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000937def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
938 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000939 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000940 VR512:$src1, VR512:$src2)>;
941
942def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
943 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000944 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000945 VR512:$src1, VR512:$src2)>;
946
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000947defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000948 VK16WM, VR512, f512mem,
949 memopv16i32, vselect, v16i32>,
950 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000951
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000952defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000953 VK8WM, VR512, f512mem,
954 memopv8i64, vselect, v8i64>,
955 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000956
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000957def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
958 (v16i32 VR512:$src2), (i16 GR16:$mask))),
959 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
960 VR512:$src1, VR512:$src2)>;
961
962def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
963 (v8i64 VR512:$src2), (i8 GR8:$mask))),
964 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
965 VR512:$src1, VR512:$src2)>;
966
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000967let Predicates = [HasAVX512] in {
968def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
969 (v8f32 VR256X:$src2))),
970 (EXTRACT_SUBREG
971 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
972 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
973 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
974
975def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
976 (v8i32 VR256X:$src2))),
977 (EXTRACT_SUBREG
978 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
979 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
980 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
981}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000982//===----------------------------------------------------------------------===//
983// Compare Instructions
984//===----------------------------------------------------------------------===//
985
986// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
987multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
988 Operand CC, SDNode OpNode, ValueType VT,
989 PatFrag ld_frag, string asm, string asm_alt> {
990 def rr : AVX512Ii8<0xC2, MRMSrcReg,
991 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
992 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
993 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
994 def rm : AVX512Ii8<0xC2, MRMSrcMem,
995 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
996 [(set VK1:$dst, (OpNode (VT RC:$src1),
997 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000998 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000999 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
1000 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
1001 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1002 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
1003 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
1004 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1005 }
1006}
1007
1008let Predicates = [HasAVX512] in {
1009defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
1010 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1011 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1012 XS;
1013defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
1014 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1015 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1016 XD, VEX_W;
1017}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001018
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001019multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1020 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001021 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001022 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1023 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1024 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001025 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001026 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001027 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001028 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1029 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1030 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1031 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001032 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001033 def rrk : AVX512BI<opc, MRMSrcReg,
1034 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1035 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1036 "$dst {${mask}}, $src1, $src2}"),
1037 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1038 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1039 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1040 let mayLoad = 1 in
1041 def rmk : AVX512BI<opc, MRMSrcMem,
1042 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1043 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1044 "$dst {${mask}}, $src1, $src2}"),
1045 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1046 (OpNode (_.VT _.RC:$src1),
1047 (_.VT (bitconvert
1048 (_.LdFrag addr:$src2))))))],
1049 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001050}
1051
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001052multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001053 X86VectorVTInfo _> :
1054 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001055 let mayLoad = 1 in {
1056 def rmb : AVX512BI<opc, MRMSrcMem,
1057 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1058 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1059 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1060 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1061 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1062 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1063 def rmbk : AVX512BI<opc, MRMSrcMem,
1064 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1065 _.ScalarMemOp:$src2),
1066 !strconcat(OpcodeStr,
1067 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1068 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1069 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1070 (OpNode (_.VT _.RC:$src1),
1071 (X86VBroadcast
1072 (_.ScalarLdFrag addr:$src2)))))],
1073 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1074 }
1075}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001076
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001077multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1078 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1079 let Predicates = [prd] in
1080 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1081 EVEX_V512;
1082
1083 let Predicates = [prd, HasVLX] in {
1084 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1085 EVEX_V256;
1086 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1087 EVEX_V128;
1088 }
1089}
1090
1091multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1092 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1093 Predicate prd> {
1094 let Predicates = [prd] in
1095 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1096 EVEX_V512;
1097
1098 let Predicates = [prd, HasVLX] in {
1099 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1100 EVEX_V256;
1101 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1102 EVEX_V128;
1103 }
1104}
1105
1106defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1107 avx512vl_i8_info, HasBWI>,
1108 EVEX_CD8<8, CD8VF>;
1109
1110defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1111 avx512vl_i16_info, HasBWI>,
1112 EVEX_CD8<16, CD8VF>;
1113
Robert Khasanovf70f7982014-09-18 14:06:55 +00001114defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001115 avx512vl_i32_info, HasAVX512>,
1116 EVEX_CD8<32, CD8VF>;
1117
Robert Khasanovf70f7982014-09-18 14:06:55 +00001118defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001119 avx512vl_i64_info, HasAVX512>,
1120 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1121
1122defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1123 avx512vl_i8_info, HasBWI>,
1124 EVEX_CD8<8, CD8VF>;
1125
1126defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1127 avx512vl_i16_info, HasBWI>,
1128 EVEX_CD8<16, CD8VF>;
1129
Robert Khasanovf70f7982014-09-18 14:06:55 +00001130defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001131 avx512vl_i32_info, HasAVX512>,
1132 EVEX_CD8<32, CD8VF>;
1133
Robert Khasanovf70f7982014-09-18 14:06:55 +00001134defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001135 avx512vl_i64_info, HasAVX512>,
1136 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001137
1138def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001139 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001140 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1141 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1142
1143def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001144 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001145 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1146 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1147
Robert Khasanov29e3b962014-08-27 09:34:37 +00001148multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1149 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001150 def rri : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001151 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001152 !strconcat("vpcmp${cc}", Suffix,
1153 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001154 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1155 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001156 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001157 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001158 def rmi : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001159 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001160 !strconcat("vpcmp${cc}", Suffix,
1161 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001162 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1163 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1164 imm:$cc))],
1165 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1166 def rrik : AVX512AIi8<opc, MRMSrcReg,
1167 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1168 AVXCC:$cc),
1169 !strconcat("vpcmp${cc}", Suffix,
1170 "\t{$src2, $src1, $dst {${mask}}|",
1171 "$dst {${mask}}, $src1, $src2}"),
1172 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1173 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1174 imm:$cc)))],
1175 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1176 let mayLoad = 1 in
1177 def rmik : AVX512AIi8<opc, MRMSrcMem,
1178 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1179 AVXCC:$cc),
1180 !strconcat("vpcmp${cc}", Suffix,
1181 "\t{$src2, $src1, $dst {${mask}}|",
1182 "$dst {${mask}}, $src1, $src2}"),
1183 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1184 (OpNode (_.VT _.RC:$src1),
1185 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1186 imm:$cc)))],
1187 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1188
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001189 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001190 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001191 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001192 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, i8imm:$cc),
1193 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1194 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001195 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001196 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001197 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, i8imm:$cc),
1198 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1199 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001200 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001201 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1202 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1203 i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001204 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001205 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1206 "$dst {${mask}}, $src1, $src2, $cc}"),
1207 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1208 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1209 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1210 i8imm:$cc),
1211 !strconcat("vpcmp", Suffix,
1212 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1213 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001214 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001215 }
1216}
1217
Robert Khasanov29e3b962014-08-27 09:34:37 +00001218multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001219 X86VectorVTInfo _> :
1220 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001221 let mayLoad = 1 in {
1222 def rmib : AVX512AIi8<opc, MRMSrcMem,
1223 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1224 AVXCC:$cc),
1225 !strconcat("vpcmp${cc}", Suffix,
1226 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1227 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1228 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1229 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1230 imm:$cc))],
1231 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1232 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1233 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1234 _.ScalarMemOp:$src2, AVXCC:$cc),
1235 !strconcat("vpcmp${cc}", Suffix,
1236 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1237 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1238 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1239 (OpNode (_.VT _.RC:$src1),
1240 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1241 imm:$cc)))],
1242 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1243 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001244
Robert Khasanov29e3b962014-08-27 09:34:37 +00001245 // Accept explicit immediate argument form instead of comparison code.
1246 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1247 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1248 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1249 i8imm:$cc),
1250 !strconcat("vpcmp", Suffix,
1251 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1252 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1253 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1254 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1255 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1256 _.ScalarMemOp:$src2, i8imm:$cc),
1257 !strconcat("vpcmp", Suffix,
1258 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1259 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1260 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1261 }
1262}
1263
1264multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1265 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1266 let Predicates = [prd] in
1267 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1268
1269 let Predicates = [prd, HasVLX] in {
1270 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1271 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1272 }
1273}
1274
1275multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1276 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1277 let Predicates = [prd] in
1278 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1279 EVEX_V512;
1280
1281 let Predicates = [prd, HasVLX] in {
1282 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1283 EVEX_V256;
1284 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1285 EVEX_V128;
1286 }
1287}
1288
1289defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1290 HasBWI>, EVEX_CD8<8, CD8VF>;
1291defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1292 HasBWI>, EVEX_CD8<8, CD8VF>;
1293
1294defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1295 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1296defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1297 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1298
Robert Khasanovf70f7982014-09-18 14:06:55 +00001299defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001300 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001301defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001302 HasAVX512>, EVEX_CD8<32, CD8VF>;
1303
Robert Khasanovf70f7982014-09-18 14:06:55 +00001304defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001305 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001306defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001307 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001308
Adam Nemet905832b2014-06-26 00:21:12 +00001309// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001310multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001311 X86MemOperand x86memop, ValueType vt,
1312 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001313 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001314 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1315 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001316 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001317 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
1318 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001319 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001320 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001321 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001322 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001323 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001324 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001325 !strconcat("vcmp${cc}", suffix,
1326 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001327 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001328 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001329
1330 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001331 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001332 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +00001333 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001334 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001335 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +00001336 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +00001337 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001338 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001339 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001340 }
1341}
1342
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001343defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001344 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001345 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001346defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001347 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001348 EVEX_CD8<64, CD8VF>;
1349
1350def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1351 (COPY_TO_REGCLASS (VCMPPSZrri
1352 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1353 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1354 imm:$cc), VK8)>;
1355def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1356 (COPY_TO_REGCLASS (VPCMPDZrri
1357 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1358 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1359 imm:$cc), VK8)>;
1360def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1361 (COPY_TO_REGCLASS (VPCMPUDZrri
1362 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1363 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1364 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001365
1366def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1367 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1368 FROUND_NO_EXC)),
1369 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001370 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001371
1372def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1373 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1374 FROUND_NO_EXC)),
1375 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001376 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001377
1378def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1379 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1380 FROUND_CURRENT)),
1381 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1382 (I8Imm imm:$cc)), GR16)>;
1383
1384def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1385 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1386 FROUND_CURRENT)),
1387 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1388 (I8Imm imm:$cc)), GR8)>;
1389
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001390// Mask register copy, including
1391// - copy between mask registers
1392// - load/store mask registers
1393// - copy from GPR to mask register and vice versa
1394//
1395multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1396 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001397 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001398 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001399 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001400 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001401 let mayLoad = 1 in
1402 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001403 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001404 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001405 let mayStore = 1 in
1406 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001407 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001408 }
1409}
1410
1411multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1412 string OpcodeStr,
1413 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001414 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001415 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001416 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001417 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001418 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001419 }
1420}
1421
Robert Khasanov74acbb72014-07-23 14:49:42 +00001422let Predicates = [HasDQI] in
1423 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1424 i8mem>,
1425 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1426 VEX, PD;
1427
1428let Predicates = [HasAVX512] in
1429 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1430 i16mem>,
1431 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001432 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001433
1434let Predicates = [HasBWI] in {
1435 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1436 i32mem>, VEX, PD, VEX_W;
1437 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1438 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001439}
1440
Robert Khasanov74acbb72014-07-23 14:49:42 +00001441let Predicates = [HasBWI] in {
1442 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1443 i64mem>, VEX, PS, VEX_W;
1444 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1445 VEX, XD, VEX_W;
1446}
1447
1448// GR from/to mask register
1449let Predicates = [HasDQI] in {
1450 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1451 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1452 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1453 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1454}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001455let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001456 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1457 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1458 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1459 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001460}
1461let Predicates = [HasBWI] in {
1462 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1463 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1464}
1465let Predicates = [HasBWI] in {
1466 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1467 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1468}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001469
Robert Khasanov74acbb72014-07-23 14:49:42 +00001470// Load/store kreg
1471let Predicates = [HasDQI] in {
1472 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1473 (KMOVBmk addr:$dst, VK8:$src)>;
1474}
1475let Predicates = [HasAVX512] in {
1476 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001477 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001478 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001479 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001480 def : Pat<(i1 (load addr:$src)),
1481 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001482 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001483 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001484}
1485let Predicates = [HasBWI] in {
1486 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1487 (KMOVDmk addr:$dst, VK32:$src)>;
1488}
1489let Predicates = [HasBWI] in {
1490 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1491 (KMOVQmk addr:$dst, VK64:$src)>;
1492}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001493
Robert Khasanov74acbb72014-07-23 14:49:42 +00001494let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001495 def : Pat<(i1 (trunc (i64 GR64:$src))),
1496 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1497 (i32 1))), VK1)>;
1498
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001499 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001500 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001501
1502 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001503 (COPY_TO_REGCLASS
1504 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1505 VK1)>;
1506 def : Pat<(i1 (trunc (i16 GR16:$src))),
1507 (COPY_TO_REGCLASS
1508 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1509 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001510
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001511 def : Pat<(i32 (zext VK1:$src)),
1512 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001513 def : Pat<(i8 (zext VK1:$src)),
1514 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001515 (AND32ri (KMOVWrk
1516 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001517 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001518 (AND64ri8 (SUBREG_TO_REG (i64 0),
1519 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001520 def : Pat<(i16 (zext VK1:$src)),
1521 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001522 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1523 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001524 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1525 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1526 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1527 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001528}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001529let Predicates = [HasBWI] in {
1530 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1531 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1532 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1533 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1534}
1535
1536
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001537// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1538let Predicates = [HasAVX512] in {
1539 // GR from/to 8-bit mask without native support
1540 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1541 (COPY_TO_REGCLASS
1542 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1543 VK8)>;
1544 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1545 (EXTRACT_SUBREG
1546 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1547 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001548
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001549 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001550 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001551 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001552 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001553}
1554let Predicates = [HasBWI] in {
1555 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1556 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1557 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1558 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001559}
1560
1561// Mask unary operation
1562// - KNOT
1563multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001564 RegisterClass KRC, SDPatternOperator OpNode,
1565 Predicate prd> {
1566 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001567 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001568 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001569 [(set KRC:$dst, (OpNode KRC:$src))]>;
1570}
1571
Robert Khasanov74acbb72014-07-23 14:49:42 +00001572multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1573 SDPatternOperator OpNode> {
1574 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1575 HasDQI>, VEX, PD;
1576 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1577 HasAVX512>, VEX, PS;
1578 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1579 HasBWI>, VEX, PD, VEX_W;
1580 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1581 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001582}
1583
Robert Khasanov74acbb72014-07-23 14:49:42 +00001584defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001585
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001586multiclass avx512_mask_unop_int<string IntName, string InstName> {
1587 let Predicates = [HasAVX512] in
1588 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1589 (i16 GR16:$src)),
1590 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1591 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1592}
1593defm : avx512_mask_unop_int<"knot", "KNOT">;
1594
Robert Khasanov74acbb72014-07-23 14:49:42 +00001595let Predicates = [HasDQI] in
1596def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1597let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001598def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001599let Predicates = [HasBWI] in
1600def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1601let Predicates = [HasBWI] in
1602def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1603
1604// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1605let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001606def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1607 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1608
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001609def : Pat<(not VK8:$src),
1610 (COPY_TO_REGCLASS
1611 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001612}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001613
1614// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001615// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001616multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001617 RegisterClass KRC, SDPatternOperator OpNode,
1618 Predicate prd> {
1619 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001620 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1621 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001622 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001623 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1624}
1625
Robert Khasanov595683d2014-07-28 13:46:45 +00001626multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1627 SDPatternOperator OpNode> {
1628 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1629 HasDQI>, VEX_4V, VEX_L, PD;
1630 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1631 HasAVX512>, VEX_4V, VEX_L, PS;
1632 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1633 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1634 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1635 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001636}
1637
1638def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1639def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1640
1641let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001642 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1643 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1644 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1645 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001646}
Robert Khasanov595683d2014-07-28 13:46:45 +00001647let isCommutable = 0 in
1648 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001649
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001650def : Pat<(xor VK1:$src1, VK1:$src2),
1651 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1652 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1653
1654def : Pat<(or VK1:$src1, VK1:$src2),
1655 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1656 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1657
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001658def : Pat<(and VK1:$src1, VK1:$src2),
1659 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1660 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1661
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001662multiclass avx512_mask_binop_int<string IntName, string InstName> {
1663 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001664 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1665 (i16 GR16:$src1), (i16 GR16:$src2)),
1666 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1667 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1668 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001669}
1670
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001671defm : avx512_mask_binop_int<"kand", "KAND">;
1672defm : avx512_mask_binop_int<"kandn", "KANDN">;
1673defm : avx512_mask_binop_int<"kor", "KOR">;
1674defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1675defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001676
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001677// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1678multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1679 let Predicates = [HasAVX512] in
1680 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1681 (COPY_TO_REGCLASS
1682 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1683 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1684}
1685
1686defm : avx512_binop_pat<and, KANDWrr>;
1687defm : avx512_binop_pat<andn, KANDNWrr>;
1688defm : avx512_binop_pat<or, KORWrr>;
1689defm : avx512_binop_pat<xnor, KXNORWrr>;
1690defm : avx512_binop_pat<xor, KXORWrr>;
1691
1692// Mask unpacking
1693multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001694 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001696 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001697 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001698 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699}
1700
1701multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001702 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001703 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001704}
1705
1706defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001707def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1708 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1709 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1710
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001711
1712multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1713 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001714 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1715 (i16 GR16:$src1), (i16 GR16:$src2)),
1716 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1717 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1718 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001719}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001720defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001721
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001722// Mask bit testing
1723multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1724 SDNode OpNode> {
1725 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1726 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001727 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001728 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1729}
1730
1731multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1732 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001733 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001734}
1735
1736defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001737
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001738def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001739 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001740 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001741
1742// Mask shift
1743multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1744 SDNode OpNode> {
1745 let Predicates = [HasAVX512] in
1746 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1747 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001748 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001749 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1750}
1751
1752multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1753 SDNode OpNode> {
1754 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001755 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001756}
1757
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001758defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1759defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001760
1761// Mask setting all 0s or 1s
1762multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1763 let Predicates = [HasAVX512] in
1764 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1765 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1766 [(set KRC:$dst, (VT Val))]>;
1767}
1768
1769multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001770 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001771 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1772}
1773
1774defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1775defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1776
1777// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1778let Predicates = [HasAVX512] in {
1779 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1780 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001781 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1782 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1783 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001784}
1785def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1786 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1787
1788def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1789 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1790
1791def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1792 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1793
Robert Khasanov5aa44452014-09-30 11:41:54 +00001794let Predicates = [HasVLX] in {
1795 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
1796 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
1797 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
1798 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
1799 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
1800 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
1801 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
1802 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
1803}
1804
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001805def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1806 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1807
1808def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1809 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001810//===----------------------------------------------------------------------===//
1811// AVX-512 - Aligned and unaligned load and store
1812//
1813
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001814multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
1815 RegisterClass KRC, RegisterClass RC,
1816 ValueType vt, ValueType zvt, X86MemOperand memop,
1817 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001818let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001819 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001820 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
1821 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001822 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001823 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1824 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001825 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001826 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
1827 SchedRW = [WriteLoad] in
1828 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
1829 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1830 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
1831 d>, EVEX;
1832
1833 let AddedComplexity = 20 in {
1834 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
1835 let hasSideEffects = 0 in
1836 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1837 (ins RC:$src0, KRC:$mask, RC:$src1),
1838 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1839 "${dst} {${mask}}, $src1}"),
1840 [(set RC:$dst, (vt (vselect KRC:$mask,
1841 (vt RC:$src1),
1842 (vt RC:$src0))))],
1843 d>, EVEX, EVEX_K;
1844 let mayLoad = 1, SchedRW = [WriteLoad] in
1845 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1846 (ins RC:$src0, KRC:$mask, memop:$src1),
1847 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1848 "${dst} {${mask}}, $src1}"),
1849 [(set RC:$dst, (vt
1850 (vselect KRC:$mask,
1851 (vt (bitconvert (ld_frag addr:$src1))),
1852 (vt RC:$src0))))],
1853 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001854 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001855 let mayLoad = 1, SchedRW = [WriteLoad] in
1856 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1857 (ins KRC:$mask, memop:$src),
1858 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1859 "${dst} {${mask}} {z}, $src}"),
1860 [(set RC:$dst, (vt
1861 (vselect KRC:$mask,
1862 (vt (bitconvert (ld_frag addr:$src))),
1863 (vt (bitconvert (zvt immAllZerosV))))))],
1864 d>, EVEX, EVEX_KZ;
1865 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001866}
1867
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001868multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
1869 string elty, string elsz, string vsz512,
1870 string vsz256, string vsz128, Domain d,
1871 Predicate prd, bit IsReMaterializable = 1> {
1872 let Predicates = [prd] in
1873 defm Z : avx512_load<opc, OpcodeStr,
1874 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
1875 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1876 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
1877 !cast<X86MemOperand>(elty##"512mem"), d,
1878 IsReMaterializable>, EVEX_V512;
1879
1880 let Predicates = [prd, HasVLX] in {
1881 defm Z256 : avx512_load<opc, OpcodeStr,
1882 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1883 "v"##vsz256##elty##elsz, "v4i64")),
1884 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1885 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
1886 !cast<X86MemOperand>(elty##"256mem"), d,
1887 IsReMaterializable>, EVEX_V256;
1888
1889 defm Z128 : avx512_load<opc, OpcodeStr,
1890 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1891 "v"##vsz128##elty##elsz, "v2i64")),
1892 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1893 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
1894 !cast<X86MemOperand>(elty##"128mem"), d,
1895 IsReMaterializable>, EVEX_V128;
1896 }
1897}
1898
1899
1900multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
1901 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
1902 X86MemOperand memop, Domain d> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001903 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1904 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001905 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001906 EVEX;
1907 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001908 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1909 (ins RC:$src1, KRC:$mask, RC:$src2),
1910 !strconcat(OpcodeStr,
1911 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001912 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001913 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001914 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001915 !strconcat(OpcodeStr,
1916 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001917 [], d>, EVEX, EVEX_KZ;
1918 }
1919 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001920 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
1921 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1922 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001923 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001924 (ins memop:$dst, KRC:$mask, RC:$src),
1925 !strconcat(OpcodeStr,
1926 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001927 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001928 }
1929}
1930
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001931
1932multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
1933 string st_suff_512, string st_suff_256,
1934 string st_suff_128, string elty, string elsz,
1935 string vsz512, string vsz256, string vsz128,
1936 Domain d, Predicate prd> {
1937 let Predicates = [prd] in
1938 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
1939 !cast<ValueType>("v"##vsz512##elty##elsz),
1940 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1941 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
1942
1943 let Predicates = [prd, HasVLX] in {
1944 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
1945 !cast<ValueType>("v"##vsz256##elty##elsz),
1946 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1947 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
1948
1949 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
1950 !cast<ValueType>("v"##vsz128##elty##elsz),
1951 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1952 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
1953 }
1954}
1955
1956defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
1957 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1958 avx512_store_vl<0x29, "vmovaps", "alignedstore",
1959 "512", "256", "", "f", "32", "16", "8", "4",
1960 SSEPackedSingle, HasAVX512>,
1961 PS, EVEX_CD8<32, CD8VF>;
1962
1963defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
1964 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1965 avx512_store_vl<0x29, "vmovapd", "alignedstore",
1966 "512", "256", "", "f", "64", "8", "4", "2",
1967 SSEPackedDouble, HasAVX512>,
1968 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1969
1970defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
1971 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1972 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
1973 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1974 PS, EVEX_CD8<32, CD8VF>;
1975
1976defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
1977 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
1978 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
1979 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1980 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1981
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001982def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001983 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001984 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001985
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001986def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
1987 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
1988 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001989
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001990def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
1991 GR16:$mask),
1992 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1993 VR512:$src)>;
1994def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
1995 GR8:$mask),
1996 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1997 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001998
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001999defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
2000 "16", "8", "4", SSEPackedInt, HasAVX512>,
2001 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
2002 "512", "256", "", "i", "32", "16", "8", "4",
2003 SSEPackedInt, HasAVX512>,
2004 PD, EVEX_CD8<32, CD8VF>;
2005
2006defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
2007 "8", "4", "2", SSEPackedInt, HasAVX512>,
2008 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2009 "512", "256", "", "i", "64", "8", "4", "2",
2010 SSEPackedInt, HasAVX512>,
2011 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2012
2013defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2014 "64", "32", "16", SSEPackedInt, HasBWI>,
2015 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2016 "i", "8", "64", "32", "16", SSEPackedInt,
2017 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2018
2019defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2020 "32", "16", "8", SSEPackedInt, HasBWI>,
2021 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2022 "i", "16", "32", "16", "8", SSEPackedInt,
2023 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2024
2025defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2026 "16", "8", "4", SSEPackedInt, HasAVX512>,
2027 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2028 "i", "32", "16", "8", "4", SSEPackedInt,
2029 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2030
2031defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2032 "8", "4", "2", SSEPackedInt, HasAVX512>,
2033 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2034 "i", "64", "8", "4", "2", SSEPackedInt,
2035 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002036
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002037def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2038 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002039 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002040
2041def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002042 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2043 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002044
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002045def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002046 GR16:$mask),
2047 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002048 VR512:$src)>;
2049def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002050 GR8:$mask),
2051 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002052 VR512:$src)>;
2053
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002054let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002055def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002056 (bc_v8i64 (v16i32 immAllZerosV)))),
2057 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002058
2059def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002060 (v8i64 VR512:$src))),
2061 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002062 VK8), VR512:$src)>;
2063
2064def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2065 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002066 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002067
2068def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002069 (v16i32 VR512:$src))),
2070 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002071}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002072
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073// Move Int Doubleword to Packed Double Int
2074//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002075def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002076 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002077 [(set VR128X:$dst,
2078 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2079 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002080def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002081 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002082 [(set VR128X:$dst,
2083 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2084 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002085def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002086 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002087 [(set VR128X:$dst,
2088 (v2i64 (scalar_to_vector GR64:$src)))],
2089 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002090let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002091def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002092 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002093 [(set FR64:$dst, (bitconvert GR64:$src))],
2094 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002095def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002096 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002097 [(set GR64:$dst, (bitconvert FR64:$src))],
2098 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002099}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002100def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002101 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002102 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2103 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2104 EVEX_CD8<64, CD8VT1>;
2105
2106// Move Int Doubleword to Single Scalar
2107//
Craig Topper88adf2a2013-10-12 05:41:08 +00002108let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002109def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002110 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002111 [(set FR32X:$dst, (bitconvert GR32:$src))],
2112 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2113
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002114def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002115 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002116 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2117 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002118}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002120// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002121//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002122def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002123 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002124 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2125 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2126 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002127def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002128 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002129 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002130 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2131 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2132 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2133
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002134// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002135//
2136def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002137 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002138 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2139 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002140 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002141 Requires<[HasAVX512, In64BitMode]>;
2142
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002143def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002144 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002145 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002146 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2147 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002148 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002149 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2150
2151// Move Scalar Single to Double Int
2152//
Craig Topper88adf2a2013-10-12 05:41:08 +00002153let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002154def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002155 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002156 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002157 [(set GR32:$dst, (bitconvert FR32X:$src))],
2158 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002159def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002161 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002162 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2163 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002164}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002165
2166// Move Quadword Int to Packed Quadword Int
2167//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002168def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002169 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002170 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002171 [(set VR128X:$dst,
2172 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2173 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2174
2175//===----------------------------------------------------------------------===//
2176// AVX-512 MOVSS, MOVSD
2177//===----------------------------------------------------------------------===//
2178
2179multiclass avx512_move_scalar <string asm, RegisterClass RC,
2180 SDNode OpNode, ValueType vt,
2181 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002182 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002183 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002184 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002185 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2186 (scalar_to_vector RC:$src2))))],
2187 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002188 let Constraints = "$src1 = $dst" in
2189 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2190 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2191 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002192 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002193 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002194 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002195 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002196 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2197 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002198 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002199 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002200 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002201 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2202 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002203 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
2204 !strconcat(asm, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2205 [], IIC_SSE_MOV_S_MR>,
2206 EVEX, VEX_LIG, EVEX_K;
2207 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002208 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209}
2210
2211let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002212defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002213 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2214
2215let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002216defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2218
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002219def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2220 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2221 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2222
2223def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2224 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2225 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002226
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002227def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2228 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2229 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2230
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002231// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002232let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002233 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2234 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002235 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002236 IIC_SSE_MOV_S_RR>,
2237 XS, EVEX_4V, VEX_LIG;
2238 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2239 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002240 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002241 IIC_SSE_MOV_S_RR>,
2242 XD, EVEX_4V, VEX_LIG, VEX_W;
2243}
2244
2245let Predicates = [HasAVX512] in {
2246 let AddedComplexity = 15 in {
2247 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2248 // MOVS{S,D} to the lower bits.
2249 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2250 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2251 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2252 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2253 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2254 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2255 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2256 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2257
2258 // Move low f32 and clear high bits.
2259 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2260 (SUBREG_TO_REG (i32 0),
2261 (VMOVSSZrr (v4f32 (V_SET0)),
2262 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2263 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2264 (SUBREG_TO_REG (i32 0),
2265 (VMOVSSZrr (v4i32 (V_SET0)),
2266 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2267 }
2268
2269 let AddedComplexity = 20 in {
2270 // MOVSSrm zeros the high parts of the register; represent this
2271 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2272 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2273 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2274 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2275 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2276 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2277 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2278
2279 // MOVSDrm zeros the high parts of the register; represent this
2280 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2281 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2282 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2283 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2284 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2285 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2286 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2287 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2288 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2289 def : Pat<(v2f64 (X86vzload addr:$src)),
2290 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2291
2292 // Represent the same patterns above but in the form they appear for
2293 // 256-bit types
2294 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2295 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002296 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002297 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2298 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2299 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2300 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2301 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2302 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2303 }
2304 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2305 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2306 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2307 FR32X:$src)), sub_xmm)>;
2308 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2309 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2310 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2311 FR64X:$src)), sub_xmm)>;
2312 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2313 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002314 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315
2316 // Move low f64 and clear high bits.
2317 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2318 (SUBREG_TO_REG (i32 0),
2319 (VMOVSDZrr (v2f64 (V_SET0)),
2320 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2321
2322 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2323 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2324 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2325
2326 // Extract and store.
2327 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2328 addr:$dst),
2329 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2330 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2331 addr:$dst),
2332 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2333
2334 // Shuffle with VMOVSS
2335 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2336 (VMOVSSZrr (v4i32 VR128X:$src1),
2337 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2338 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2339 (VMOVSSZrr (v4f32 VR128X:$src1),
2340 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2341
2342 // 256-bit variants
2343 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2344 (SUBREG_TO_REG (i32 0),
2345 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2346 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2347 sub_xmm)>;
2348 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2349 (SUBREG_TO_REG (i32 0),
2350 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2351 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2352 sub_xmm)>;
2353
2354 // Shuffle with VMOVSD
2355 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2356 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2357 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2358 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2359 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2360 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2361 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2362 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2363
2364 // 256-bit variants
2365 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2366 (SUBREG_TO_REG (i32 0),
2367 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2368 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2369 sub_xmm)>;
2370 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2371 (SUBREG_TO_REG (i32 0),
2372 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2373 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2374 sub_xmm)>;
2375
2376 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2377 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2378 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2379 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2380 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2381 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2382 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2383 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2384}
2385
2386let AddedComplexity = 15 in
2387def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2388 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002389 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002390 [(set VR128X:$dst, (v2i64 (X86vzmovl
2391 (v2i64 VR128X:$src))))],
2392 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2393
2394let AddedComplexity = 20 in
2395def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2396 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002397 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398 [(set VR128X:$dst, (v2i64 (X86vzmovl
2399 (loadv2i64 addr:$src))))],
2400 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2401 EVEX_CD8<8, CD8VT8>;
2402
2403let Predicates = [HasAVX512] in {
2404 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2405 let AddedComplexity = 20 in {
2406 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2407 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002408 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2409 (VMOV64toPQIZrr GR64:$src)>;
2410 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2411 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412
2413 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2414 (VMOVDI2PDIZrm addr:$src)>;
2415 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2416 (VMOVDI2PDIZrm addr:$src)>;
2417 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2418 (VMOVZPQILo2PQIZrm addr:$src)>;
2419 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2420 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002421 def : Pat<(v2i64 (X86vzload addr:$src)),
2422 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002424
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2426 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2427 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2428 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2429 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2430 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2431 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2432}
2433
2434def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2435 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2436
2437def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2438 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2439
2440def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2441 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2442
2443def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2444 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2445
2446//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002447// AVX-512 - Non-temporals
2448//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002449let SchedRW = [WriteLoad] in {
2450 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2451 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2452 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2453 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2454 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002455
Robert Khasanoved882972014-08-13 10:46:00 +00002456 let Predicates = [HasAVX512, HasVLX] in {
2457 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2458 (ins i256mem:$src),
2459 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2460 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2461 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002462
Robert Khasanoved882972014-08-13 10:46:00 +00002463 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2464 (ins i128mem:$src),
2465 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2466 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2467 EVEX_CD8<64, CD8VF>;
2468 }
Adam Nemetefd07852014-06-18 16:51:10 +00002469}
2470
Robert Khasanoved882972014-08-13 10:46:00 +00002471multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2472 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2473 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2474 let SchedRW = [WriteStore], mayStore = 1,
2475 AddedComplexity = 400 in
2476 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2477 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2478 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2479}
2480
2481multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2482 string elty, string elsz, string vsz512,
2483 string vsz256, string vsz128, Domain d,
2484 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2485 let Predicates = [prd] in
2486 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2487 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2488 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2489 EVEX_V512;
2490
2491 let Predicates = [prd, HasVLX] in {
2492 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2493 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2494 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2495 EVEX_V256;
2496
2497 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2498 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2499 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2500 EVEX_V128;
2501 }
2502}
2503
2504defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2505 "i", "64", "8", "4", "2", SSEPackedInt,
2506 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2507
2508defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2509 "f", "64", "8", "4", "2", SSEPackedDouble,
2510 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2511
2512defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2513 "f", "32", "16", "8", "4", SSEPackedSingle,
2514 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2515
Adam Nemet7f62b232014-06-10 16:39:53 +00002516//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002517// AVX-512 - Integer arithmetic
2518//
2519multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002520 X86VectorVTInfo _, OpndItins itins,
2521 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002522 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002523 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2524 "$src2, $src1", "$src1, $src2",
2525 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
2526 itins.rr, IsCommutable>,
2527 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002528
Robert Khasanov545d1b72014-10-14 14:36:19 +00002529 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002530 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002531 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2532 "$src2, $src1", "$src1, $src2",
2533 (_.VT (OpNode _.RC:$src1,
2534 (bitconvert (_.LdFrag addr:$src2)))),
2535 itins.rm>,
2536 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002537}
2538
2539multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2540 X86VectorVTInfo _, OpndItins itins,
2541 bit IsCommutable = 0> :
2542 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2543 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002544 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002545 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2546 "${src2}"##_.BroadcastStr##", $src1",
2547 "$src1, ${src2}"##_.BroadcastStr,
2548 (_.VT (OpNode _.RC:$src1,
2549 (X86VBroadcast
2550 (_.ScalarLdFrag addr:$src2)))),
2551 itins.rm>,
2552 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002553}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002554
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002555multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2556 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2557 Predicate prd, bit IsCommutable = 0> {
2558 let Predicates = [prd] in
2559 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2560 IsCommutable>, EVEX_V512;
2561
2562 let Predicates = [prd, HasVLX] in {
2563 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2564 IsCommutable>, EVEX_V256;
2565 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2566 IsCommutable>, EVEX_V128;
2567 }
2568}
2569
Robert Khasanov545d1b72014-10-14 14:36:19 +00002570multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2571 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2572 Predicate prd, bit IsCommutable = 0> {
2573 let Predicates = [prd] in
2574 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2575 IsCommutable>, EVEX_V512;
2576
2577 let Predicates = [prd, HasVLX] in {
2578 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2579 IsCommutable>, EVEX_V256;
2580 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2581 IsCommutable>, EVEX_V128;
2582 }
2583}
2584
2585multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2586 OpndItins itins, Predicate prd,
2587 bit IsCommutable = 0> {
2588 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2589 itins, prd, IsCommutable>,
2590 VEX_W, EVEX_CD8<64, CD8VF>;
2591}
2592
2593multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2594 OpndItins itins, Predicate prd,
2595 bit IsCommutable = 0> {
2596 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2597 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2598}
2599
2600multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2601 OpndItins itins, Predicate prd,
2602 bit IsCommutable = 0> {
2603 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2604 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2605}
2606
2607multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2608 OpndItins itins, Predicate prd,
2609 bit IsCommutable = 0> {
2610 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2611 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2612}
2613
2614multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2615 SDNode OpNode, OpndItins itins, Predicate prd,
2616 bit IsCommutable = 0> {
2617 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2618 IsCommutable>;
2619
2620 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2621 IsCommutable>;
2622}
2623
2624multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2625 SDNode OpNode, OpndItins itins, Predicate prd,
2626 bit IsCommutable = 0> {
2627 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2628 IsCommutable>;
2629
2630 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2631 IsCommutable>;
2632}
2633
2634multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2635 bits<8> opc_d, bits<8> opc_q,
2636 string OpcodeStr, SDNode OpNode,
2637 OpndItins itins, bit IsCommutable = 0> {
2638 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2639 itins, HasAVX512, IsCommutable>,
2640 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
2641 itins, HasBWI, IsCommutable>;
2642}
2643
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002644multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2645 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2646 PatFrag memop_frag, X86MemOperand x86memop,
2647 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2648 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002649 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002650 {
2651 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002653 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002654 []>, EVEX_4V;
2655 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2656 (ins KRC:$mask, RC:$src1, RC:$src2),
2657 !strconcat(OpcodeStr,
2658 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2659 [], itins.rr>, EVEX_4V, EVEX_K;
2660 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2661 (ins KRC:$mask, RC:$src1, RC:$src2),
2662 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2663 "|$dst {${mask}} {z}, $src1, $src2}"),
2664 [], itins.rr>, EVEX_4V, EVEX_KZ;
2665 }
2666 let mayLoad = 1 in {
2667 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2668 (ins RC:$src1, x86memop:$src2),
2669 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2670 []>, EVEX_4V;
2671 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2672 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2673 !strconcat(OpcodeStr,
2674 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2675 [], itins.rm>, EVEX_4V, EVEX_K;
2676 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2677 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2678 !strconcat(OpcodeStr,
2679 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2680 [], itins.rm>, EVEX_4V, EVEX_KZ;
2681 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2682 (ins RC:$src1, x86scalar_mop:$src2),
2683 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2684 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2685 [], itins.rm>, EVEX_4V, EVEX_B;
2686 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2687 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2688 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2689 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2690 BrdcstStr, "}"),
2691 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2692 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2693 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2694 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2695 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2696 BrdcstStr, "}"),
2697 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2698 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002699}
2700
Robert Khasanov545d1b72014-10-14 14:36:19 +00002701defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
2702 SSE_INTALU_ITINS_P, 1>;
2703defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
2704 SSE_INTALU_ITINS_P, 0>;
2705defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
2706 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
2707defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
2708 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00002709defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
2710 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002711
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002712defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
2713 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2714 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
2715 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002716
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002717defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
2718 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2719 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002720
2721def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
2722 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2723
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002724def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
2725 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2726 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2727def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
2728 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2729 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
2730
Robert Khasanov545d1b72014-10-14 14:36:19 +00002731defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
2732 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2733defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
2734 SSE_INTALU_ITINS_P, HasBWI, 1>;
2735defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
2736 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002737
Robert Khasanov545d1b72014-10-14 14:36:19 +00002738defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
2739 SSE_INTALU_ITINS_P, HasBWI, 1>;
2740defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
2741 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2742defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
2743 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002744
Robert Khasanov545d1b72014-10-14 14:36:19 +00002745defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
2746 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2747defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
2748 SSE_INTALU_ITINS_P, HasBWI, 1>;
2749defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
2750 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002751
Robert Khasanov545d1b72014-10-14 14:36:19 +00002752defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
2753 SSE_INTALU_ITINS_P, HasBWI, 1>;
2754defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
2755 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2756defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
2757 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002758
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002759def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2760 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2761 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2762def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2763 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2764 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2765def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2766 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2767 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2768def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2769 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2770 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2771def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2772 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2773 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2774def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2775 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2776 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2777def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2778 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2779 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2780def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2781 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2782 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002783//===----------------------------------------------------------------------===//
2784// AVX-512 - Unpack Instructions
2785//===----------------------------------------------------------------------===//
2786
2787multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2788 PatFrag mem_frag, RegisterClass RC,
2789 X86MemOperand x86memop, string asm,
2790 Domain d> {
2791 def rr : AVX512PI<opc, MRMSrcReg,
2792 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2793 asm, [(set RC:$dst,
2794 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002795 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002796 def rm : AVX512PI<opc, MRMSrcMem,
2797 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2798 asm, [(set RC:$dst,
2799 (vt (OpNode RC:$src1,
2800 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002801 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002802}
2803
2804defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2805 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002806 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002807defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2808 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002809 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002810defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2811 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002812 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002813defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2814 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002815 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002816
2817multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2818 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2819 X86MemOperand x86memop> {
2820 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2821 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002822 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2824 IIC_SSE_UNPCK>, EVEX_4V;
2825 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2826 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002827 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002828 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2829 (bitconvert (memop_frag addr:$src2)))))],
2830 IIC_SSE_UNPCK>, EVEX_4V;
2831}
2832defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2833 VR512, memopv16i32, i512mem>, EVEX_V512,
2834 EVEX_CD8<32, CD8VF>;
2835defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2836 VR512, memopv8i64, i512mem>, EVEX_V512,
2837 VEX_W, EVEX_CD8<64, CD8VF>;
2838defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2839 VR512, memopv16i32, i512mem>, EVEX_V512,
2840 EVEX_CD8<32, CD8VF>;
2841defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2842 VR512, memopv8i64, i512mem>, EVEX_V512,
2843 VEX_W, EVEX_CD8<64, CD8VF>;
2844//===----------------------------------------------------------------------===//
2845// AVX-512 - PSHUFD
2846//
2847
2848multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2849 SDNode OpNode, PatFrag mem_frag,
2850 X86MemOperand x86memop, ValueType OpVT> {
2851 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2852 (ins RC:$src1, i8imm:$src2),
2853 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002854 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002855 [(set RC:$dst,
2856 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2857 EVEX;
2858 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2859 (ins x86memop:$src1, i8imm:$src2),
2860 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002861 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862 [(set RC:$dst,
2863 (OpVT (OpNode (mem_frag addr:$src1),
2864 (i8 imm:$src2))))]>, EVEX;
2865}
2866
2867defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002868 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002869
2870let ExeDomain = SSEPackedSingle in
Chandler Carruthed5dfff2014-09-22 22:29:42 +00002871defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilpi,
Craig Topperae11aed2014-01-14 07:41:20 +00002872 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002873 EVEX_CD8<32, CD8VF>;
2874let ExeDomain = SSEPackedDouble in
Chandler Carruthed5dfff2014-09-22 22:29:42 +00002875defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilpi,
Craig Topperae11aed2014-01-14 07:41:20 +00002876 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002877 VEX_W, EVEX_CD8<32, CD8VF>;
2878
Chandler Carruthed5dfff2014-09-22 22:29:42 +00002879def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002880 (VPERMILPSZri VR512:$src1, imm:$imm)>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +00002881def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002882 (VPERMILPDZri VR512:$src1, imm:$imm)>;
2883
2884//===----------------------------------------------------------------------===//
2885// AVX-512 Logical Instructions
2886//===----------------------------------------------------------------------===//
2887
Robert Khasanov545d1b72014-10-14 14:36:19 +00002888defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
2889 SSE_INTALU_ITINS_P, HasAVX512, 1>;
2890defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
2891 SSE_INTALU_ITINS_P, HasAVX512, 1>;
2892defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
2893 SSE_INTALU_ITINS_P, HasAVX512, 1>;
2894defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
2895 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002896
2897//===----------------------------------------------------------------------===//
2898// AVX-512 FP arithmetic
2899//===----------------------------------------------------------------------===//
2900
2901multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2902 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002903 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002904 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2905 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002906 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002907 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2908 EVEX_CD8<64, CD8VT1>;
2909}
2910
2911let isCommutable = 1 in {
2912defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2913defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2914defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2915defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2916}
2917let isCommutable = 0 in {
2918defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2919defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2920}
2921
2922multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002923 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002924 RegisterClass RC, ValueType vt,
2925 X86MemOperand x86memop, PatFrag mem_frag,
2926 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2927 string BrdcstStr,
2928 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002929 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002930 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002931 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002932 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002933 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002934
2935 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2936 !strconcat(OpcodeStr,
2937 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2938 [], itins.rr, d>, EVEX_4V, EVEX_K;
2939
2940 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2941 !strconcat(OpcodeStr,
2942 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2943 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2944 }
2945
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002946 let mayLoad = 1 in {
2947 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002948 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002949 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002950 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002951
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002952 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2953 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002954 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002955 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002956 [(set RC:$dst, (OpNode RC:$src1,
2957 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002958 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002959
2960 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2961 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2962 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2963 [], itins.rm, d>, EVEX_4V, EVEX_K;
2964
2965 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2966 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2967 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2968 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2969
2970 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2971 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2972 " \t{${src2}", BrdcstStr,
2973 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
2974 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
2975
2976 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2977 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2978 " \t{${src2}", BrdcstStr,
2979 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2980 BrdcstStr, "}"),
2981 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
2982 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983}
2984
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002985defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002986 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002987 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002988
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002989defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002990 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2991 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002992 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002993
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002994defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002995 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002996 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002997defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002998 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2999 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003000 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003001
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003002defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003003 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
3004 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003005 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003006defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003007 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
3008 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003009 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003011defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003012 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3013 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003014 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003015defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003016 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3017 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003018 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003019
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003020defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003021 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00003022 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003023defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00003025 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003026
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003027defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003028 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3029 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00003030 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003031defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003032 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3033 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00003034 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003035
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003036def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3037 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3038 (i16 -1), FROUND_CURRENT)),
3039 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3040
3041def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3042 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3043 (i8 -1), FROUND_CURRENT)),
3044 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3045
3046def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3047 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3048 (i16 -1), FROUND_CURRENT)),
3049 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3050
3051def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3052 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3053 (i8 -1), FROUND_CURRENT)),
3054 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055//===----------------------------------------------------------------------===//
3056// AVX-512 VPTESTM instructions
3057//===----------------------------------------------------------------------===//
3058
3059multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3060 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
3061 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003062 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003063 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003064 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003065 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3066 SSEPackedInt>, EVEX_4V;
3067 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003069 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003070 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003071 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003072}
3073
3074defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003075 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076 EVEX_CD8<32, CD8VF>;
3077defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003078 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079 EVEX_CD8<64, CD8VF>;
3080
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003081let Predicates = [HasCDI] in {
3082defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
3083 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
3084 EVEX_CD8<32, CD8VF>;
3085defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003086 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003087 EVEX_CD8<64, CD8VF>;
3088}
3089
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003090def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3091 (v16i32 VR512:$src2), (i16 -1))),
3092 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3093
3094def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3095 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003096 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097//===----------------------------------------------------------------------===//
3098// AVX-512 Shift instructions
3099//===----------------------------------------------------------------------===//
3100multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
3101 string OpcodeStr, SDNode OpNode, RegisterClass RC,
3102 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
3103 RegisterClass KRC> {
3104 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003105 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003106 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00003107 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
3109 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003110 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003111 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003112 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
3114 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003115 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003116 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003117 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00003118 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003120 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003122 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003123 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
3124}
3125
3126multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3127 RegisterClass RC, ValueType vt, ValueType SrcVT,
3128 PatFrag bc_frag, RegisterClass KRC> {
3129 // src2 is always 128-bit
3130 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3131 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003132 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003133 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
3134 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
3135 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3136 (ins KRC:$mask, RC:$src1, VR128X:$src2),
3137 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003138 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003139 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
3140 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3141 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003142 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003143 [(set RC:$dst, (vt (OpNode RC:$src1,
3144 (bc_frag (memopv2i64 addr:$src2)))))],
3145 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
3146 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3147 (ins KRC:$mask, RC:$src1, i128mem:$src2),
3148 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003149 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003150 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
3151}
3152
3153defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
3154 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
3155 EVEX_V512, EVEX_CD8<32, CD8VF>;
3156defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
3157 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3158 EVEX_CD8<32, CD8VQ>;
3159
3160defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
3161 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
3162 EVEX_CD8<64, CD8VF>, VEX_W;
3163defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
3164 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3165 EVEX_CD8<64, CD8VQ>, VEX_W;
3166
3167defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
3168 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
3169 EVEX_CD8<32, CD8VF>;
3170defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
3171 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3172 EVEX_CD8<32, CD8VQ>;
3173
3174defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
3175 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
3176 EVEX_CD8<64, CD8VF>, VEX_W;
3177defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
3178 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3179 EVEX_CD8<64, CD8VQ>, VEX_W;
3180
3181defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
3182 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
3183 EVEX_V512, EVEX_CD8<32, CD8VF>;
3184defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
3185 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3186 EVEX_CD8<32, CD8VQ>;
3187
3188defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
3189 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
3190 EVEX_CD8<64, CD8VF>, VEX_W;
3191defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
3192 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3193 EVEX_CD8<64, CD8VQ>, VEX_W;
3194
3195//===-------------------------------------------------------------------===//
3196// Variable Bit Shifts
3197//===-------------------------------------------------------------------===//
3198multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
3199 RegisterClass RC, ValueType vt,
3200 X86MemOperand x86memop, PatFrag mem_frag> {
3201 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3202 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003203 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003204 [(set RC:$dst,
3205 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
3206 EVEX_4V;
3207 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3208 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003209 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210 [(set RC:$dst,
3211 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
3212 EVEX_4V;
3213}
3214
3215defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
3216 i512mem, memopv16i32>, EVEX_V512,
3217 EVEX_CD8<32, CD8VF>;
3218defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
3219 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3220 EVEX_CD8<64, CD8VF>;
3221defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
3222 i512mem, memopv16i32>, EVEX_V512,
3223 EVEX_CD8<32, CD8VF>;
3224defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
3225 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3226 EVEX_CD8<64, CD8VF>;
3227defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
3228 i512mem, memopv16i32>, EVEX_V512,
3229 EVEX_CD8<32, CD8VF>;
3230defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
3231 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3232 EVEX_CD8<64, CD8VF>;
3233
3234//===----------------------------------------------------------------------===//
3235// AVX-512 - MOVDDUP
3236//===----------------------------------------------------------------------===//
3237
3238multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
3239 X86MemOperand x86memop, PatFrag memop_frag> {
3240def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003241 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003242 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3243def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003244 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245 [(set RC:$dst,
3246 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3247}
3248
3249defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
3250 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3251def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3252 (VMOVDDUPZrm addr:$src)>;
3253
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003254//===---------------------------------------------------------------------===//
3255// Replicate Single FP - MOVSHDUP and MOVSLDUP
3256//===---------------------------------------------------------------------===//
3257multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3258 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3259 X86MemOperand x86memop> {
3260 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003261 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003262 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3263 let mayLoad = 1 in
3264 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003265 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003266 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3267}
3268
3269defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
3270 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3271 EVEX_CD8<32, CD8VF>;
3272defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
3273 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3274 EVEX_CD8<32, CD8VF>;
3275
3276def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
3277def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
3278 (VMOVSHDUPZrm addr:$src)>;
3279def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
3280def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
3281 (VMOVSLDUPZrm addr:$src)>;
3282
3283//===----------------------------------------------------------------------===//
3284// Move Low to High and High to Low packed FP Instructions
3285//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3287 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003288 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003289 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3290 IIC_SSE_MOV_LH>, EVEX_4V;
3291def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3292 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003293 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003294 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3295 IIC_SSE_MOV_LH>, EVEX_4V;
3296
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003297let Predicates = [HasAVX512] in {
3298 // MOVLHPS patterns
3299 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3300 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3301 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3302 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003303
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003304 // MOVHLPS patterns
3305 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3306 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3307}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003308
3309//===----------------------------------------------------------------------===//
3310// FMA - Fused Multiply Operations
3311//
3312let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003313multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3314 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00003315 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003316 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003317 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003318 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003319 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003320
3321 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003322 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3323 (ins _.RC:$src1, _.RC:$src2, _.MemOp:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003324 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003325 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2,
3326 (_.MemOpFrag addr:$src3))))]>;
3327 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3328 (ins _.RC:$src1, _.RC:$src2, _.ScalarMemOp:$src3),
3329 !strconcat(OpcodeStr, " \t{${src3}", _.BroadcastStr,
3330 ", $src2, $dst|$dst, $src2, ${src3}", _.BroadcastStr, "}"),
3331 [(set _.RC:$dst, (OpNode _.RC:$src1, _.RC:$src2,
3332 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003333}
3334} // Constraints = "$src1 = $dst"
3335
3336let ExeDomain = SSEPackedSingle in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003337 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", X86Fmadd,
3338 v16f32_info>,
3339 EVEX_V512, EVEX_CD8<32, CD8VF>;
3340 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", X86Fmsub,
3341 v16f32_info>,
3342 EVEX_V512, EVEX_CD8<32, CD8VF>;
3343 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", X86Fmaddsub,
3344 v16f32_info>,
3345 EVEX_V512, EVEX_CD8<32, CD8VF>;
3346 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", X86Fmsubadd,
3347 v16f32_info>,
3348 EVEX_V512, EVEX_CD8<32, CD8VF>;
3349 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", X86Fnmadd,
3350 v16f32_info>,
3351 EVEX_V512, EVEX_CD8<32, CD8VF>;
3352 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", X86Fnmsub,
3353 v16f32_info>,
3354 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003355}
3356let ExeDomain = SSEPackedDouble in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003357 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", X86Fmadd,
3358 v8f64_info>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003359 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003360 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", X86Fmsub,
3361 v8f64_info>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003362 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003363 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", X86Fmaddsub,
3364 v8f64_info>,
3365 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3366 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", X86Fmsubadd,
3367 v8f64_info>,
3368 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3369 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", X86Fnmadd,
3370 v8f64_info>,
3371 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3372 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", X86Fnmsub,
3373 v8f64_info>,
3374 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003375}
3376
3377let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003378multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3379 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003380 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003381 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3382 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003383 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003384 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.MemOpFrag addr:$src2),
3385 _.RC:$src3)))]>;
3386 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3387 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
3388 !strconcat(OpcodeStr, " \t{${src2}", _.BroadcastStr,
3389 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3390 [(set _.RC:$dst,
3391 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3392 (_.ScalarLdFrag addr:$src2))),
3393 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003394}
3395} // Constraints = "$src1 = $dst"
3396
3397
3398let ExeDomain = SSEPackedSingle in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003399 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", X86Fmadd,
3400 v16f32_info>,
3401 EVEX_V512, EVEX_CD8<32, CD8VF>;
3402 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", X86Fmsub,
3403 v16f32_info>,
3404 EVEX_V512, EVEX_CD8<32, CD8VF>;
3405 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", X86Fmaddsub,
3406 v16f32_info>,
3407 EVEX_V512, EVEX_CD8<32, CD8VF>;
3408 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", X86Fmsubadd,
3409 v16f32_info>,
3410 EVEX_V512, EVEX_CD8<32, CD8VF>;
3411 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", X86Fnmadd,
3412 v16f32_info>,
3413 EVEX_V512, EVEX_CD8<32, CD8VF>;
3414 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", X86Fnmsub,
3415 v16f32_info>,
3416 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003417}
3418let ExeDomain = SSEPackedDouble in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003419 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", X86Fmadd,
3420 v8f64_info>,
3421 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3422 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", X86Fmsub,
3423 v8f64_info>,
3424 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3425 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", X86Fmaddsub,
3426 v8f64_info>,
3427 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3428 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", X86Fmsubadd,
3429 v8f64_info>,
3430 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3431 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", X86Fnmadd,
3432 v8f64_info>,
3433 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3434 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", X86Fnmsub,
3435 v8f64_info>,
3436 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003437}
3438
3439// Scalar FMA
3440let Constraints = "$src1 = $dst" in {
3441multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3442 RegisterClass RC, ValueType OpVT,
3443 X86MemOperand x86memop, Operand memop,
3444 PatFrag mem_frag> {
3445 let isCommutable = 1 in
3446 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3447 (ins RC:$src1, RC:$src2, RC:$src3),
3448 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003449 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003450 [(set RC:$dst,
3451 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3452 let mayLoad = 1 in
3453 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3454 (ins RC:$src1, RC:$src2, f128mem:$src3),
3455 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003456 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003457 [(set RC:$dst,
3458 (OpVT (OpNode RC:$src2, RC:$src1,
3459 (mem_frag addr:$src3))))]>;
3460}
3461
3462} // Constraints = "$src1 = $dst"
3463
Elena Demikhovskycf088092013-12-11 14:31:04 +00003464defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003465 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003466defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003467 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003468defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003469 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003470defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003472defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003473 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003474defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003475 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003476defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003477 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003478defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003479 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3480
3481//===----------------------------------------------------------------------===//
3482// AVX-512 Scalar convert from sign integer to float/double
3483//===----------------------------------------------------------------------===//
3484
3485multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3486 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003487let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003488 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003489 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003490 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003491 let mayLoad = 1 in
3492 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3493 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003494 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003495 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003496} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003497}
Andrew Trick15a47742013-10-09 05:11:10 +00003498let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003499defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003500 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003501defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003502 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003503defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003504 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003505defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003506 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3507
3508def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3509 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3510def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003511 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003512def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3513 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3514def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003515 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003516
3517def : Pat<(f32 (sint_to_fp GR32:$src)),
3518 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3519def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003520 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003521def : Pat<(f64 (sint_to_fp GR32:$src)),
3522 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3523def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003524 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3525
Elena Demikhovskycf088092013-12-11 14:31:04 +00003526defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003527 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003528defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003529 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003530defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003531 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003532defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003533 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3534
3535def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3536 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3537def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3538 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3539def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3540 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3541def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3542 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3543
3544def : Pat<(f32 (uint_to_fp GR32:$src)),
3545 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3546def : Pat<(f32 (uint_to_fp GR64:$src)),
3547 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3548def : Pat<(f64 (uint_to_fp GR32:$src)),
3549 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3550def : Pat<(f64 (uint_to_fp GR64:$src)),
3551 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003552}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003553
3554//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003555// AVX-512 Scalar convert from float/double to integer
3556//===----------------------------------------------------------------------===//
3557multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3558 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3559 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003560let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003561 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003562 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003563 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3564 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003565 let mayLoad = 1 in
3566 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003567 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003568 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003569} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003570}
3571let Predicates = [HasAVX512] in {
3572// Convert float/double to signed/unsigned int 32/64
3573defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003574 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003575 XS, EVEX_CD8<32, CD8VT1>;
3576defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003577 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003578 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3579defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003580 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003581 XS, EVEX_CD8<32, CD8VT1>;
3582defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3583 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003584 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003585 EVEX_CD8<32, CD8VT1>;
3586defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003587 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003588 XD, EVEX_CD8<64, CD8VT1>;
3589defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003590 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003591 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3592defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003593 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003594 XD, EVEX_CD8<64, CD8VT1>;
3595defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3596 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003597 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003598 EVEX_CD8<64, CD8VT1>;
3599
Craig Topper9dd48c82014-01-02 17:28:14 +00003600let isCodeGenOnly = 1 in {
3601 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3602 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3603 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3604 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3605 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3606 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3607 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3608 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3609 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3610 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3611 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3612 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003613
Craig Topper9dd48c82014-01-02 17:28:14 +00003614 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3615 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3616 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3617 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3618 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3619 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3620 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3621 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3622 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3623 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3624 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3625 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3626} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003627
3628// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003629let isCodeGenOnly = 1 in {
3630 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3631 ssmem, sse_load_f32, "cvttss2si">,
3632 XS, EVEX_CD8<32, CD8VT1>;
3633 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3634 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3635 "cvttss2si">, XS, VEX_W,
3636 EVEX_CD8<32, CD8VT1>;
3637 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3638 sdmem, sse_load_f64, "cvttsd2si">, XD,
3639 EVEX_CD8<64, CD8VT1>;
3640 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3641 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3642 "cvttsd2si">, XD, VEX_W,
3643 EVEX_CD8<64, CD8VT1>;
3644 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3645 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3646 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3647 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3648 int_x86_avx512_cvttss2usi64, ssmem,
3649 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3650 EVEX_CD8<32, CD8VT1>;
3651 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3652 int_x86_avx512_cvttsd2usi,
3653 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3654 EVEX_CD8<64, CD8VT1>;
3655 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3656 int_x86_avx512_cvttsd2usi64, sdmem,
3657 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3658 EVEX_CD8<64, CD8VT1>;
3659} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003660
3661multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3662 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3663 string asm> {
3664 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003665 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003666 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3667 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003668 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003669 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3670}
3671
3672defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003673 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003674 EVEX_CD8<32, CD8VT1>;
3675defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003676 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003677 EVEX_CD8<32, CD8VT1>;
3678defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003679 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003680 EVEX_CD8<32, CD8VT1>;
3681defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003682 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003683 EVEX_CD8<32, CD8VT1>;
3684defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003685 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003686 EVEX_CD8<64, CD8VT1>;
3687defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003688 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003689 EVEX_CD8<64, CD8VT1>;
3690defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003691 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003692 EVEX_CD8<64, CD8VT1>;
3693defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003694 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003695 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003696} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003697//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003698// AVX-512 Convert form float to double and back
3699//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003700let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003701def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3702 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003703 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003704 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3705let mayLoad = 1 in
3706def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3707 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003708 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003709 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3710 EVEX_CD8<32, CD8VT1>;
3711
3712// Convert scalar double to scalar single
3713def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3714 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003715 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003716 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3717let mayLoad = 1 in
3718def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3719 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003720 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003721 []>, EVEX_4V, VEX_LIG, VEX_W,
3722 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3723}
3724
3725def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3726 Requires<[HasAVX512]>;
3727def : Pat<(fextend (loadf32 addr:$src)),
3728 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3729
3730def : Pat<(extloadf32 addr:$src),
3731 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3732 Requires<[HasAVX512, OptForSize]>;
3733
3734def : Pat<(extloadf32 addr:$src),
3735 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3736 Requires<[HasAVX512, OptForSpeed]>;
3737
3738def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3739 Requires<[HasAVX512]>;
3740
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003741multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003742 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3743 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3744 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003745let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003746 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003747 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003748 [(set DstRC:$dst,
3749 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003750 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003751 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003752 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003753 let mayLoad = 1 in
3754 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003755 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003756 [(set DstRC:$dst,
3757 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003758} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003759}
3760
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003761multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003762 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3763 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3764 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003765let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003766 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003767 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003768 [(set DstRC:$dst,
3769 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3770 let mayLoad = 1 in
3771 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003772 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003773 [(set DstRC:$dst,
3774 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003775} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003776}
3777
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003778defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003779 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003780 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003781 EVEX_CD8<64, CD8VF>;
3782
3783defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3784 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003785 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003786 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003787def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3788 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003789
3790def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3791 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3792 (VCVTPD2PSZrr VR512:$src)>;
3793
3794def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3795 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3796 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003797
3798//===----------------------------------------------------------------------===//
3799// AVX-512 Vector convert from sign integer to float/double
3800//===----------------------------------------------------------------------===//
3801
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003802defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003803 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003804 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003805 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003806
3807defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3808 memopv4i64, i256mem, v8f64, v8i32,
3809 SSEPackedDouble>, EVEX_V512, XS,
3810 EVEX_CD8<32, CD8VH>;
3811
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003812defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003813 memopv16f32, f512mem, v16i32, v16f32,
3814 SSEPackedSingle>, EVEX_V512, XS,
3815 EVEX_CD8<32, CD8VF>;
3816
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003817defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003818 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003819 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003820 EVEX_CD8<64, CD8VF>;
3821
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003822defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003823 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003824 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003825 EVEX_CD8<32, CD8VF>;
3826
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003827// cvttps2udq (src, 0, mask-all-ones, sae-current)
3828def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3829 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3830 (VCVTTPS2UDQZrr VR512:$src)>;
3831
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003832defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003833 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003834 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003835 EVEX_CD8<64, CD8VF>;
3836
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003837// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3838def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3839 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3840 (VCVTTPD2UDQZrr VR512:$src)>;
3841
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003842defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3843 memopv4i64, f256mem, v8f64, v8i32,
3844 SSEPackedDouble>, EVEX_V512, XS,
3845 EVEX_CD8<32, CD8VH>;
3846
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003847defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003848 memopv16i32, f512mem, v16f32, v16i32,
3849 SSEPackedSingle>, EVEX_V512, XD,
3850 EVEX_CD8<32, CD8VF>;
3851
3852def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3853 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3854 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3855
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003856def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3857 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3858 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3859
3860def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3861 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3862 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3863
3864def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3865 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3866 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003867
Cameron McInallyf10a7c92014-06-18 14:04:37 +00003868def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
3869 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
3870 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
3871
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003872def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003873 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003874 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003875def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3876 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3877 (VCVTDQ2PDZrr VR256X:$src)>;
3878def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3879 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3880 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3881def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3882 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3883 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003884
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003885multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3886 RegisterClass DstRC, PatFrag mem_frag,
3887 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003888let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003889 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003890 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003891 [], d>, EVEX;
3892 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003893 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003894 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003895 let mayLoad = 1 in
3896 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003897 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003898 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003899} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003900}
3901
3902defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003903 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003904 EVEX_V512, EVEX_CD8<32, CD8VF>;
3905defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3906 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3907 EVEX_V512, EVEX_CD8<64, CD8VF>;
3908
3909def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3910 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3911 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3912
3913def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3914 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3915 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3916
3917defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3918 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003919 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003920defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3921 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003922 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003923
3924def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3925 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3926 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3927
3928def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3929 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3930 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003931
3932let Predicates = [HasAVX512] in {
3933 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3934 (VCVTPD2PSZrm addr:$src)>;
3935 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3936 (VCVTPS2PDZrm addr:$src)>;
3937}
3938
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003939//===----------------------------------------------------------------------===//
3940// Half precision conversion instructions
3941//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003942multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3943 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003944 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3945 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003946 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003947 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003948 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3949 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3950}
3951
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003952multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3953 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003954 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3955 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003956 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3957 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003958 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003959 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3960 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003961 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003962}
3963
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003964defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003965 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003966defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003967 EVEX_CD8<32, CD8VH>;
3968
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003969def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3970 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3971 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3972
3973def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3974 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3975 (VCVTPH2PSZrr VR256X:$src)>;
3976
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003977let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3978 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003979 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003980 EVEX_CD8<32, CD8VT1>;
3981 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003982 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003983 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3984 let Pattern = []<dag> in {
3985 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003986 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003987 EVEX_CD8<32, CD8VT1>;
3988 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003989 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003990 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3991 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003992 let isCodeGenOnly = 1 in {
3993 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003994 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003995 EVEX_CD8<32, CD8VT1>;
3996 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003997 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003998 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003999
Craig Topper9dd48c82014-01-02 17:28:14 +00004000 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004001 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004002 EVEX_CD8<32, CD8VT1>;
4003 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004004 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004005 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4006 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004007}
4008
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004009/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4010multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4011 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004012 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004013 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4014 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004015 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004016 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004017 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004018 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4019 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004020 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004021 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004022 }
4023}
4024}
4025
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004026defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4027 EVEX_CD8<32, CD8VT1>;
4028defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4029 VEX_W, EVEX_CD8<64, CD8VT1>;
4030defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4031 EVEX_CD8<32, CD8VT1>;
4032defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4033 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004034
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004035def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4036 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4037 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4038 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004039
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004040def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4041 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4042 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4043 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004044
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004045def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4046 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4047 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4048 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004049
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004050def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4051 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4052 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4053 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004054
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004055/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4056multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4057 RegisterClass RC, X86MemOperand x86memop,
4058 PatFrag mem_frag, ValueType OpVt> {
4059 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4060 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004061 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004062 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
4063 EVEX;
4064 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004065 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004066 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
4067 EVEX;
4068}
4069defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
4070 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
4071defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
4072 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4073defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
4074 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
4075defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
4076 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4077
4078def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4079 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4080 (VRSQRT14PSZr VR512:$src)>;
4081def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4082 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4083 (VRSQRT14PDZr VR512:$src)>;
4084
4085def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4086 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4087 (VRCP14PSZr VR512:$src)>;
4088def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4089 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4090 (VRCP14PDZr VR512:$src)>;
4091
4092/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
4093multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4094 X86MemOperand x86memop> {
4095 let hasSideEffects = 0, Predicates = [HasERI] in {
4096 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4097 (ins RC:$src1, RC:$src2),
4098 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004099 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004100 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4101 (ins RC:$src1, RC:$src2),
4102 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004103 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004104 []>, EVEX_4V, EVEX_B;
4105 let mayLoad = 1 in {
4106 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4107 (ins RC:$src1, x86memop:$src2),
4108 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004109 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004110 }
4111}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004112}
4113
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004114defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
4115 EVEX_CD8<32, CD8VT1>;
4116defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
4117 VEX_W, EVEX_CD8<64, CD8VT1>;
4118defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
4119 EVEX_CD8<32, CD8VT1>;
4120defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
4121 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004122
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004123def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
4124 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
4125 FROUND_NO_EXC)),
4126 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4127 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
4128
4129def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
4130 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
4131 FROUND_NO_EXC)),
4132 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4133 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
4134
4135def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
4136 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
4137 FROUND_NO_EXC)),
4138 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4139 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
4140
4141def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
4142 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
4143 FROUND_NO_EXC)),
4144 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4145 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
4146
4147/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
4148multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
4149 RegisterClass RC, X86MemOperand x86memop> {
4150 let hasSideEffects = 0, Predicates = [HasERI] in {
4151 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4152 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004153 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004154 []>, EVEX;
4155 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4156 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004157 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004158 []>, EVEX, EVEX_B;
4159 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004160 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004161 []>, EVEX;
4162 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004163}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004164defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
4165 EVEX_V512, EVEX_CD8<32, CD8VF>;
4166defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
4167 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4168defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
4169 EVEX_V512, EVEX_CD8<32, CD8VF>;
4170defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
4171 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4172
4173def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
4174 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
4175 (VRSQRT28PSZrb VR512:$src)>;
4176def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
4177 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
4178 (VRSQRT28PDZrb VR512:$src)>;
4179
4180def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
4181 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
4182 (VRCP28PSZrb VR512:$src)>;
4183def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
4184 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
4185 (VRCP28PDZrb VR512:$src)>;
4186
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004187multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004188 OpndItins itins_s, OpndItins itins_d> {
4189 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004190 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004191 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
4192 EVEX, EVEX_V512;
4193
4194 let mayLoad = 1 in
4195 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004196 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004197 [(set VR512:$dst,
4198 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
4199 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
4200
4201 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004202 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004203 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
4204 EVEX, EVEX_V512;
4205
4206 let mayLoad = 1 in
4207 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004208 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004209 [(set VR512:$dst, (OpNode
4210 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
4211 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
4212
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004213}
4214
4215multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4216 Intrinsic F32Int, Intrinsic F64Int,
4217 OpndItins itins_s, OpndItins itins_d> {
4218 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4219 (ins FR32X:$src1, FR32X:$src2),
4220 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004221 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004222 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004223 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004224 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4225 (ins VR128X:$src1, VR128X:$src2),
4226 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004227 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004228 [(set VR128X:$dst,
4229 (F32Int VR128X:$src1, VR128X:$src2))],
4230 itins_s.rr>, XS, EVEX_4V;
4231 let mayLoad = 1 in {
4232 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4233 (ins FR32X:$src1, f32mem:$src2),
4234 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004235 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004236 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004237 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004238 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4239 (ins VR128X:$src1, ssmem:$src2),
4240 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004241 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004242 [(set VR128X:$dst,
4243 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4244 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4245 }
4246 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4247 (ins FR64X:$src1, FR64X:$src2),
4248 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004249 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004250 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004251 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004252 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4253 (ins VR128X:$src1, VR128X:$src2),
4254 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004255 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004256 [(set VR128X:$dst,
4257 (F64Int VR128X:$src1, VR128X:$src2))],
4258 itins_s.rr>, XD, EVEX_4V, VEX_W;
4259 let mayLoad = 1 in {
4260 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4261 (ins FR64X:$src1, f64mem:$src2),
4262 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004263 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004264 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004265 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004266 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4267 (ins VR128X:$src1, sdmem:$src2),
4268 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004269 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004270 [(set VR128X:$dst,
4271 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
4272 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4273 }
4274}
4275
4276
4277defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4278 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
4279 SSE_SQRTSS, SSE_SQRTSD>,
4280 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004281 SSE_SQRTPS, SSE_SQRTPD>;
4282
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004283let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004284 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4285 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
4286 (VSQRTPSZrr VR512:$src1)>;
4287 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4288 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
4289 (VSQRTPDZrr VR512:$src1)>;
4290
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004291 def : Pat<(f32 (fsqrt FR32X:$src)),
4292 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4293 def : Pat<(f32 (fsqrt (load addr:$src))),
4294 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4295 Requires<[OptForSize]>;
4296 def : Pat<(f64 (fsqrt FR64X:$src)),
4297 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4298 def : Pat<(f64 (fsqrt (load addr:$src))),
4299 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4300 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004301
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004302 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004303 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004304 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004305 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004306 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004307
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004308 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004309 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004310 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004311 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004312 Requires<[OptForSize]>;
4313
4314 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4315 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4316 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4317 VR128X)>;
4318 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4319 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4320
4321 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4322 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4323 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4324 VR128X)>;
4325 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4326 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4327}
4328
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004329
4330multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4331 X86MemOperand x86memop, RegisterClass RC,
4332 PatFrag mem_frag32, PatFrag mem_frag64,
4333 Intrinsic V4F32Int, Intrinsic V2F64Int,
4334 CD8VForm VForm> {
4335let ExeDomain = SSEPackedSingle in {
4336 // Intrinsic operation, reg.
4337 // Vector intrinsic operation, reg
4338 def PSr : AVX512AIi8<opcps, MRMSrcReg,
4339 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4340 !strconcat(OpcodeStr,
4341 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4342 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
4343
4344 // Vector intrinsic operation, mem
4345 def PSm : AVX512AIi8<opcps, MRMSrcMem,
4346 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4347 !strconcat(OpcodeStr,
4348 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4349 [(set RC:$dst,
4350 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
4351 EVEX_CD8<32, VForm>;
4352} // ExeDomain = SSEPackedSingle
4353
4354let ExeDomain = SSEPackedDouble in {
4355 // Vector intrinsic operation, reg
4356 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
4357 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4358 !strconcat(OpcodeStr,
4359 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4360 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
4361
4362 // Vector intrinsic operation, mem
4363 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
4364 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4365 !strconcat(OpcodeStr,
4366 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4367 [(set RC:$dst,
4368 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
4369 EVEX_CD8<64, VForm>;
4370} // ExeDomain = SSEPackedDouble
4371}
4372
4373multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4374 string OpcodeStr,
4375 Intrinsic F32Int,
4376 Intrinsic F64Int> {
4377let ExeDomain = GenericDomain in {
4378 // Operation, reg.
4379 let hasSideEffects = 0 in
4380 def SSr : AVX512AIi8<opcss, MRMSrcReg,
4381 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
4382 !strconcat(OpcodeStr,
4383 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4384 []>;
4385
4386 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004387 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004388 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
4389 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4390 !strconcat(OpcodeStr,
4391 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4392 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
4393
4394 // Intrinsic operation, mem.
4395 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
4396 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
4397 !strconcat(OpcodeStr,
4398 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4399 [(set VR128X:$dst, (F32Int VR128X:$src1,
4400 sse_load_f32:$src2, imm:$src3))]>,
4401 EVEX_CD8<32, CD8VT1>;
4402
4403 // Operation, reg.
4404 let hasSideEffects = 0 in
4405 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
4406 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
4407 !strconcat(OpcodeStr,
4408 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4409 []>, VEX_W;
4410
4411 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004412 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004413 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
4414 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4415 !strconcat(OpcodeStr,
4416 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4417 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
4418 VEX_W;
4419
4420 // Intrinsic operation, mem.
4421 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
4422 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
4423 !strconcat(OpcodeStr,
4424 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4425 [(set VR128X:$dst,
4426 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
4427 VEX_W, EVEX_CD8<64, CD8VT1>;
4428} // ExeDomain = GenericDomain
4429}
4430
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004431multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4432 X86MemOperand x86memop, RegisterClass RC,
4433 PatFrag mem_frag, Domain d> {
4434let ExeDomain = d in {
4435 // Intrinsic operation, reg.
4436 // Vector intrinsic operation, reg
4437 def r : AVX512AIi8<opc, MRMSrcReg,
4438 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4439 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004440 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004441 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004442
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004443 // Vector intrinsic operation, mem
4444 def m : AVX512AIi8<opc, MRMSrcMem,
4445 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4446 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004447 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004448 []>, EVEX;
4449} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004450}
4451
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004452
4453defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
4454 memopv16f32, SSEPackedSingle>, EVEX_V512,
4455 EVEX_CD8<32, CD8VF>;
4456
4457def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004458 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004459 FROUND_CURRENT)),
4460 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4461
4462
4463defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
4464 memopv8f64, SSEPackedDouble>, EVEX_V512,
4465 VEX_W, EVEX_CD8<64, CD8VF>;
4466
4467def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004468 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004469 FROUND_CURRENT)),
4470 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4471
4472multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4473 Operand x86memop, RegisterClass RC, Domain d> {
4474let ExeDomain = d in {
4475 def r : AVX512AIi8<opc, MRMSrcReg,
4476 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
4477 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004478 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004479 []>, EVEX_4V;
4480
4481 def m : AVX512AIi8<opc, MRMSrcMem,
4482 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
4483 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004484 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004485 []>, EVEX_4V;
4486} // ExeDomain
4487}
4488
4489defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4490 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
4491
4492defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4493 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4494
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004495def : Pat<(ffloor FR32X:$src),
4496 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4497def : Pat<(f64 (ffloor FR64X:$src)),
4498 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4499def : Pat<(f32 (fnearbyint FR32X:$src)),
4500 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4501def : Pat<(f64 (fnearbyint FR64X:$src)),
4502 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4503def : Pat<(f32 (fceil FR32X:$src)),
4504 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4505def : Pat<(f64 (fceil FR64X:$src)),
4506 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4507def : Pat<(f32 (frint FR32X:$src)),
4508 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4509def : Pat<(f64 (frint FR64X:$src)),
4510 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4511def : Pat<(f32 (ftrunc FR32X:$src)),
4512 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4513def : Pat<(f64 (ftrunc FR64X:$src)),
4514 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4515
4516def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004517 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004518def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004519 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004520def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004521 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004522def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004523 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004524def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004525 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004526
4527def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004528 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004529def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004530 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004531def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004532 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004533def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004534 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004535def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004536 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004537
4538//-------------------------------------------------
4539// Integer truncate and extend operations
4540//-------------------------------------------------
4541
4542multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4543 RegisterClass dstRC, RegisterClass srcRC,
4544 RegisterClass KRC, X86MemOperand x86memop> {
4545 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4546 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004547 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004548 []>, EVEX;
4549
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004550 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4551 (ins KRC:$mask, srcRC:$src),
4552 !strconcat(OpcodeStr,
4553 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
4554 []>, EVEX, EVEX_K;
4555
4556 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004557 (ins KRC:$mask, srcRC:$src),
4558 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004559 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004560 []>, EVEX, EVEX_KZ;
4561
4562 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004563 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004564 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004565
4566 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4567 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
4568 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
4569 []>, EVEX, EVEX_K;
4570
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004571}
4572defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
4573 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4574defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4575 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4576defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4577 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4578defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4579 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4580defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4581 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4582defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4583 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4584defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4585 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4586defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4587 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4588defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4589 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4590defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4591 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4592defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4593 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4594defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4595 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4596defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4597 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4598defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4599 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4600defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4601 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4602
4603def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4604def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4605def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4606def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4607def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4608
4609def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004610 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004611def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004612 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004613def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004614 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004615def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004616 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004617
4618
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004619multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4620 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4621 PatFrag mem_frag, X86MemOperand x86memop,
4622 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004623
4624 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4625 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004626 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004627 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004628
4629 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4630 (ins KRC:$mask, SrcRC:$src),
4631 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4632 []>, EVEX, EVEX_K;
4633
4634 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4635 (ins KRC:$mask, SrcRC:$src),
4636 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4637 []>, EVEX, EVEX_KZ;
4638
4639 let mayLoad = 1 in {
4640 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004641 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004642 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004643 [(set DstRC:$dst,
4644 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4645 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004646
4647 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4648 (ins KRC:$mask, x86memop:$src),
4649 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4650 []>,
4651 EVEX, EVEX_K;
4652
4653 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4654 (ins KRC:$mask, x86memop:$src),
4655 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4656 []>,
4657 EVEX, EVEX_KZ;
4658 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004659}
4660
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004661defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004662 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4663 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004664defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004665 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4666 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004667defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004668 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4669 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004670defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004671 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4672 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004673defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004674 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4675 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004676
4677defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004678 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4679 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004680defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004681 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4682 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004683defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004684 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4685 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004686defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004687 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4688 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004689defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004690 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4691 EVEX_CD8<32, CD8VH>;
4692
4693//===----------------------------------------------------------------------===//
4694// GATHER - SCATTER Operations
4695
4696multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4697 RegisterClass RC, X86MemOperand memop> {
4698let mayLoad = 1,
4699 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4700 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4701 (ins RC:$src1, KRC:$mask, memop:$src2),
4702 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004703 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004704 []>, EVEX, EVEX_K;
4705}
Cameron McInally45325962014-03-26 13:50:50 +00004706
4707let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004708defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4709 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004710defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4711 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004712}
4713
4714let ExeDomain = SSEPackedSingle in {
4715defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4716 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004717defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4718 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004719}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004720
4721defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4722 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4723defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4724 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4725
4726defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4727 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4728defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4729 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4730
4731multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4732 RegisterClass RC, X86MemOperand memop> {
4733let mayStore = 1, Constraints = "$mask = $mask_wb" in
4734 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4735 (ins memop:$dst, KRC:$mask, RC:$src2),
4736 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004737 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004738 []>, EVEX, EVEX_K;
4739}
4740
Cameron McInally45325962014-03-26 13:50:50 +00004741let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004742defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4743 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004744defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4745 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004746}
4747
4748let ExeDomain = SSEPackedSingle in {
4749defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4750 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004751defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4752 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004753}
4754
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004755defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4756 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4757defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4758 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4759
4760defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4761 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4762defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4763 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4764
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004765// prefetch
4766multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4767 RegisterClass KRC, X86MemOperand memop> {
4768 let Predicates = [HasPFI], hasSideEffects = 1 in
4769 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
4770 !strconcat(OpcodeStr, " \t{$src {${mask}}|{${mask}}, $src}"),
4771 []>, EVEX, EVEX_K;
4772}
4773
4774defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4775 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4776
4777defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4778 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4779
4780defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4781 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4782
4783defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4784 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4785
4786defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4787 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4788
4789defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4790 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4791
4792defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4793 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4794
4795defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4796 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4797
4798defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4799 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4800
4801defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4802 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4803
4804defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4805 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4806
4807defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4808 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4809
4810defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4811 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4812
4813defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4814 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4815
4816defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4817 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4818
4819defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4820 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004821//===----------------------------------------------------------------------===//
4822// VSHUFPS - VSHUFPD Operations
4823
4824multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4825 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4826 Domain d> {
4827 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4828 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4829 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004830 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004831 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4832 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004833 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004834 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4835 (ins RC:$src1, RC:$src2, i8imm:$src3),
4836 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004837 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004838 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4839 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004840 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004841}
4842
4843defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004844 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004845defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004846 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004847
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004848def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4849 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4850def : Pat<(v16i32 (X86Shufp VR512:$src1,
4851 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4852 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4853
4854def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4855 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4856def : Pat<(v8i64 (X86Shufp VR512:$src1,
4857 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4858 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004859
Adam Nemet5ed17da2014-08-21 19:50:07 +00004860multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004861 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet5ed17da2014-08-21 19:50:07 +00004862 (ins _.RC:$src1, _.RC:$src2, i8imm:$src3),
4863 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004864 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00004865 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004866 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004867 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00004868
Adam Nemetf92139d2014-08-05 17:22:50 +00004869 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00004870 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
4871 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00004872
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004873 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00004874 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
4875 (ins _.RC:$src1, _.MemOp:$src2, i8imm:$src3),
4876 !strconcat("valign"##_.Suffix,
Adam Nemet1c752d82014-08-05 17:22:47 +00004877 " \t{$src3, $src2, $src1, $dst|"
4878 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004879 []>, EVEX_4V;
4880}
Adam Nemet5ed17da2014-08-21 19:50:07 +00004881defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
4882defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004883
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004884// Helper fragments to match sext vXi1 to vXiY.
4885def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4886def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4887
4888multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4889 RegisterClass KRC, RegisterClass RC,
4890 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4891 string BrdcstStr> {
4892 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4893 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4894 []>, EVEX;
4895 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4896 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4897 []>, EVEX, EVEX_K;
4898 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4899 !strconcat(OpcodeStr,
4900 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4901 []>, EVEX, EVEX_KZ;
4902 let mayLoad = 1 in {
4903 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4904 (ins x86memop:$src),
4905 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4906 []>, EVEX;
4907 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4908 (ins KRC:$mask, x86memop:$src),
4909 !strconcat(OpcodeStr,
4910 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4911 []>, EVEX, EVEX_K;
4912 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4913 (ins KRC:$mask, x86memop:$src),
4914 !strconcat(OpcodeStr,
4915 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4916 []>, EVEX, EVEX_KZ;
4917 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4918 (ins x86scalar_mop:$src),
4919 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4920 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4921 []>, EVEX, EVEX_B;
4922 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4923 (ins KRC:$mask, x86scalar_mop:$src),
4924 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4925 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4926 []>, EVEX, EVEX_B, EVEX_K;
4927 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4928 (ins KRC:$mask, x86scalar_mop:$src),
4929 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4930 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4931 BrdcstStr, "}"),
4932 []>, EVEX, EVEX_B, EVEX_KZ;
4933 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004934}
4935
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004936defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4937 i512mem, i32mem, "{1to16}">, EVEX_V512,
4938 EVEX_CD8<32, CD8VF>;
4939defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4940 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4941 EVEX_CD8<64, CD8VF>;
4942
4943def : Pat<(xor
4944 (bc_v16i32 (v16i1sextv16i32)),
4945 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4946 (VPABSDZrr VR512:$src)>;
4947def : Pat<(xor
4948 (bc_v8i64 (v8i1sextv8i64)),
4949 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4950 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004951
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004952def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4953 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004954 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004955def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4956 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004957 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004958
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004959multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004960 RegisterClass RC, RegisterClass KRC,
4961 X86MemOperand x86memop,
4962 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004963 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4964 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004965 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004966 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004967 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4968 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004969 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004970 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004971 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4972 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004973 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004974 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
4975 []>, EVEX, EVEX_B;
4976 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4977 (ins KRC:$mask, RC:$src),
4978 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004979 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004980 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004981 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4982 (ins KRC:$mask, x86memop:$src),
4983 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004984 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004985 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004986 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4987 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004988 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004989 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
4990 BrdcstStr, "}"),
4991 []>, EVEX, EVEX_KZ, EVEX_B;
4992
4993 let Constraints = "$src1 = $dst" in {
4994 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4995 (ins RC:$src1, KRC:$mask, RC:$src2),
4996 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004997 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004998 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004999 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5000 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5001 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005002 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005003 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005004 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5005 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005006 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005007 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5008 []>, EVEX, EVEX_K, EVEX_B;
5009 }
5010}
5011
5012let Predicates = [HasCDI] in {
5013defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005014 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005015 EVEX_V512, EVEX_CD8<32, CD8VF>;
5016
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005017
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005018defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005019 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005020 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005021
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005022}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005023
5024def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5025 GR16:$mask),
5026 (VPCONFLICTDrrk VR512:$src1,
5027 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5028
5029def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5030 GR8:$mask),
5031 (VPCONFLICTQrrk VR512:$src1,
5032 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005033
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005034let Predicates = [HasCDI] in {
5035defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5036 i512mem, i32mem, "{1to16}">,
5037 EVEX_V512, EVEX_CD8<32, CD8VF>;
5038
5039
5040defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5041 i512mem, i64mem, "{1to8}">,
5042 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5043
5044}
5045
5046def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5047 GR16:$mask),
5048 (VPLZCNTDrrk VR512:$src1,
5049 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5050
5051def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5052 GR8:$mask),
5053 (VPLZCNTQrrk VR512:$src1,
5054 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5055
Cameron McInally0d0489c2014-06-16 14:12:28 +00005056def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
5057 (VPLZCNTDrm addr:$src)>;
5058def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5059 (VPLZCNTDrr VR512:$src)>;
5060def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
5061 (VPLZCNTQrm addr:$src)>;
5062def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5063 (VPLZCNTQrr VR512:$src)>;
5064
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005065def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5066def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5067def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005068
5069def : Pat<(store VK1:$src, addr:$dst),
5070 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
5071
5072def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5073 (truncstore node:$val, node:$ptr), [{
5074 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5075}]>;
5076
5077def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5078 (MOV8mr addr:$dst, GR8:$src)>;
5079
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005080multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5081def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
5082 !strconcat(OpcodeStr##Vec.Suffix, " \t{$src, $dst|$dst, $src}"),
5083 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5084}
5085
5086multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5087 string OpcodeStr, Predicate prd> {
5088let Predicates = [prd] in
5089 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5090
5091 let Predicates = [prd, HasVLX] in {
5092 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5093 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5094 }
5095}
5096
5097multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5098 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5099 HasBWI>;
5100 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5101 HasBWI>, VEX_W;
5102 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5103 HasDQI>;
5104 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5105 HasDQI>, VEX_W;
5106}
5107
5108defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;