blob: 00b00aa75a117311930ea13d6610c6947b0d390d [file] [log] [blame]
Adam Nemet5ed17da2014-08-21 19:50:07 +00001// Group template arguments that can be derived from the vector type (EltNum x
2// EltVT). These are things like the register class for the writemask, etc.
3// The idea is to pass one of these as the template argument rather than the
4// individual arguments.
5class X86VectorVTInfo<int NumElts, ValueType EltVT, RegisterClass rc,
6 string suffix = ""> {
7 RegisterClass RC = rc;
8
9 // Corresponding mask register class.
10 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
11
12 // Corresponding write-mask register class.
13 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
14
15 // The GPR register class that can hold the write mask. Use GR8 for fewer
16 // than 8 elements. Use shift-right and equal to work around the lack of
17 // !lt in tablegen.
18 RegisterClass MRC =
19 !cast<RegisterClass>("GR" #
20 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
21
22 // Suffix used in the instruction mnemonic.
23 string Suffix = suffix;
24
Robert Khasanov2ea081d2014-08-25 14:49:34 +000025 string VTName = "v" # NumElts # EltVT;
26
Adam Nemet5ed17da2014-08-21 19:50:07 +000027 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000028 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000029
30 string EltTypeName = !cast<string>(EltVT);
31 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000032 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
33 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000034
35 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000036 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000037
38 // Size of RC in bits, e.g. 512 for VR512.
39 int Size = VT.Size;
40
41 // The corresponding memory operand, e.g. i512mem for VR512.
42 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000043 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
44
45 // Load patterns
46 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
47 // due to load promotion during legalization
48 PatFrag LdFrag = !cast<PatFrag>("load" #
49 !if (!eq (TypeVariantName, "i"),
50 !if (!eq (Size, 128), "v2i64",
51 !if (!eq (Size, 256), "v4i64",
52 VTName)), VTName));
53 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
Adam Nemet6bddb8c2014-09-29 22:54:41 +000055 // Load patterns used for memory operands. We only have this defined in
56 // case of i64 element types for sub-512 integer vectors. For now, keep
57 // MemOpFrag undefined in these cases.
58 PatFrag MemOpFrag =
59 !if (!eq (TypeVariantName, "f"), !cast<PatFrag>("memop" # VTName),
60 !if (!eq (EltTypeName, "i64"), !cast<PatFrag>("memop" # VTName),
61 !if (!eq (VTName, "v16i32"), !cast<PatFrag>("memop" # VTName), ?)));
62
Adam Nemet5ed17da2014-08-21 19:50:07 +000063 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 // Note: For EltSize < 32, FloatVT is illegal and TableGen
65 // fails to compile, so we choose FloatVT = VT
66 ValueType FloatVT = !cast<ValueType>(
67 !if (!eq (!srl(EltSize,5),0),
68 VTName,
69 !if (!eq(TypeVariantName, "i"),
70 "v" # NumElts # "f" # EltSize,
71 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000072
73 // The string to specify embedded broadcast in assembly.
74 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000075
76 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
77 !if (!eq (Size, 256), sub_ymm, ?));
78
79 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
80 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
81 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +000082
83 // A vector type of the same width with element type i32. This is used to
84 // create the canonical constant zero node ImmAllZerosV.
85 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
86 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000087}
88
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
90def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +000091def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
92def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +000093def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
94def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +000095
Robert Khasanov2ea081d2014-08-25 14:49:34 +000096// "x" in v32i8x_info means RC = VR256X
97def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
98def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
99def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
100def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
101
102def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
103def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
104def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
105def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
106
107class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
108 X86VectorVTInfo i128> {
109 X86VectorVTInfo info512 = i512;
110 X86VectorVTInfo info256 = i256;
111 X86VectorVTInfo info128 = i128;
112}
113
114def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
115 v16i8x_info>;
116def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
117 v8i16x_info>;
118def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
119 v4i32x_info>;
120def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
121 v2i64x_info>;
122
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000123// This multiclass generates the masking variants from the non-masking
124// variant. It only provides the assembly pieces for the masking variants.
125// It assumes custom ISel patterns for masking which can be provided as
126// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000127multiclass AVX512_maskable_custom<bits<8> O, Format F,
128 dag Outs,
129 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
130 string OpcodeStr,
131 string AttSrcAsm, string IntelSrcAsm,
132 list<dag> Pattern,
133 list<dag> MaskingPattern,
134 list<dag> ZeroMaskingPattern,
135 string MaskingConstraint = "",
136 InstrItinClass itin = NoItinerary,
137 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000138 let isCommutable = IsCommutable in
139 def NAME: AVX512<O, F, Outs, Ins,
140 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
141 "$dst, "#IntelSrcAsm#"}",
142 Pattern, itin>;
143
144 // Prefer over VMOV*rrk Pat<>
145 let AddedComplexity = 20 in
146 def NAME#k: AVX512<O, F, Outs, MaskingIns,
147 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
148 "$dst {${mask}}, "#IntelSrcAsm#"}",
149 MaskingPattern, itin>,
150 EVEX_K {
151 // In case of the 3src subclass this is overridden with a let.
152 string Constraints = MaskingConstraint;
153 }
154 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
155 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
156 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
157 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
158 ZeroMaskingPattern,
159 itin>,
160 EVEX_KZ;
161}
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163
Adam Nemet34801422014-10-08 23:25:39 +0000164// Common base class of AVX512_maskable and AVX512_maskable_3src.
165multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
166 dag Outs,
167 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
168 string OpcodeStr,
169 string AttSrcAsm, string IntelSrcAsm,
170 dag RHS, dag MaskingRHS,
171 string MaskingConstraint = "",
172 InstrItinClass itin = NoItinerary,
173 bit IsCommutable = 0> :
174 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
175 AttSrcAsm, IntelSrcAsm,
176 [(set _.RC:$dst, RHS)],
177 [(set _.RC:$dst, MaskingRHS)],
178 [(set _.RC:$dst,
179 (vselect _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
180 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000181
Adam Nemet2e91ee52014-08-14 17:13:19 +0000182// This multiclass generates the unconditional/non-masking, the masking and
183// the zero-masking variant of the instruction. In the masking case, the
184// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000185multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
186 dag Outs, dag Ins, string OpcodeStr,
187 string AttSrcAsm, string IntelSrcAsm,
188 dag RHS, InstrItinClass itin = NoItinerary,
189 bit IsCommutable = 0> :
190 AVX512_maskable_common<O, F, _, Outs, Ins,
191 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
192 !con((ins _.KRCWM:$mask), Ins),
193 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
194 (vselect _.KRCWM:$mask, RHS, _.RC:$src0),
195 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000196
Adam Nemet34801422014-10-08 23:25:39 +0000197// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000198// ($src1) is already tied to $dst so we just use that for the preserved
199// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
200// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000201multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
202 dag Outs, dag NonTiedIns, string OpcodeStr,
203 string AttSrcAsm, string IntelSrcAsm,
204 dag RHS> :
205 AVX512_maskable_common<O, F, _, Outs,
206 !con((ins _.RC:$src1), NonTiedIns),
207 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
208 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
209 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
210 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000211
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000212
Adam Nemet34801422014-10-08 23:25:39 +0000213multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
214 dag Outs, dag Ins,
215 string OpcodeStr,
216 string AttSrcAsm, string IntelSrcAsm,
217 list<dag> Pattern> :
218 AVX512_maskable_custom<O, F, Outs, Ins,
219 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
220 !con((ins _.KRCWM:$mask), Ins),
221 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
222 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000223
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000224// Bitcasts between 512-bit vector types. Return the original type since
225// no instruction is needed for the conversion
226let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000227 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000228 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000229 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
230 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
231 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000232 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000233 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
234 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
235 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000236 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000237 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000238 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
239 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000240 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000241 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
242 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000243 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000244 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
245 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000246 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000247 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
248 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
249 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
250 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
251 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
252 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
253 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
254 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
255 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
256 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
257 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000258
259 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
260 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
261 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
262 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
263 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
264 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
265 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
266 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
267 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
268 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
269 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
270 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
271 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
272 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
273 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
274 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
275 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
276 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
277 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
278 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
279 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
280 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
281 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
282 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
283 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
284 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
285 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
286 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
287 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
288 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
289
290// Bitcasts between 256-bit vector types. Return the original type since
291// no instruction is needed for the conversion
292 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
293 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
294 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
295 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
296 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
297 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
298 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
299 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
300 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
301 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
302 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
303 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
304 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
305 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
306 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
307 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
308 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
309 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
310 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
311 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
312 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
313 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
314 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
315 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
316 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
317 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
318 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
319 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
320 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
321 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
322}
323
324//
325// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
326//
327
328let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
329 isPseudo = 1, Predicates = [HasAVX512] in {
330def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
331 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
332}
333
Craig Topperfb1746b2014-01-30 06:03:19 +0000334let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000335def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
336def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
337def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000338}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000339
340//===----------------------------------------------------------------------===//
341// AVX-512 - VECTOR INSERT
342//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000343
344multiclass vinsert_for_size<int Opcode,
345 X86VectorVTInfo From, X86VectorVTInfo To,
346 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
347 PatFrag vinsert_insert,
348 SDNodeXForm INSERT_get_vinsert_imm> {
349 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
350 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
351 (ins VR512:$src1, From.RC:$src2, i8imm:$src3),
352 "vinsert" # From.EltTypeName # "x4\t{$src3, $src2, $src1, $dst|"
353 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000354 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
355 (From.VT From.RC:$src2),
356 (iPTR imm)))]>,
357 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000358
359 let mayLoad = 1 in
360 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
361 (ins VR512:$src1, From.MemOp:$src2, i8imm:$src3),
362 "vinsert" # From.EltTypeName # "x4\t{$src3, $src2, $src1, $dst|"
363 "$dst, $src1, $src2, $src3}",
364 []>, EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, CD8VT4>;
365 }
366
Adam Nemet4e2ef472014-10-02 23:18:28 +0000367 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
368 // vinserti32x4
369 def : Pat<(vinsert_insert:$ins
370 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
371 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
372 VR512:$src1, From.RC:$src2,
373 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000374}
375
Adam Nemet4e2ef472014-10-02 23:18:28 +0000376multiclass vinsert_for_type<ValueType EltVT32, int Opcode32,
377 ValueType EltVT64, int Opcode64> {
378 defm NAME # "32x4" : vinsert_for_size<Opcode32,
379 X86VectorVTInfo< 4, EltVT32, VR128X>,
380 X86VectorVTInfo<16, EltVT32, VR512>,
381 X86VectorVTInfo< 2, EltVT64, VR128X>,
382 X86VectorVTInfo< 8, EltVT64, VR512>,
383 vinsert128_insert,
384 INSERT_get_vinsert128_imm>;
385 defm NAME # "64x4" : vinsert_for_size<Opcode64,
386 X86VectorVTInfo< 4, EltVT64, VR256X>,
387 X86VectorVTInfo< 8, EltVT64, VR512>,
388 X86VectorVTInfo< 8, EltVT32, VR256>,
389 X86VectorVTInfo<16, EltVT32, VR512>,
390 vinsert256_insert,
391 INSERT_get_vinsert256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000392}
393
Adam Nemet4e2ef472014-10-02 23:18:28 +0000394defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
395defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000396
397// vinsertps - insert f32 to XMM
398def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000399 (ins VR128X:$src1, VR128X:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000400 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000401 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000402 EVEX_4V;
403def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000404 (ins VR128X:$src1, f32mem:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000405 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000406 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000407 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
408 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
409
410//===----------------------------------------------------------------------===//
411// AVX-512 VECTOR EXTRACT
412//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000413
Adam Nemet55536c62014-09-25 23:48:45 +0000414multiclass vextract_for_size<int Opcode,
415 X86VectorVTInfo From, X86VectorVTInfo To,
416 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
417 PatFrag vextract_extract,
418 SDNodeXForm EXTRACT_get_vextract_imm> {
419 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000420 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000421 (ins VR512:$src1, i8imm:$idx),
422 "vextract" # To.EltTypeName # "x4",
423 "$idx, $src1", "$src1, $idx",
424 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
425 (iPTR imm)))]>,
426 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000427 let mayStore = 1 in
428 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
429 (ins To.MemOp:$dst, VR512:$src1, i8imm:$src2),
430 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
431 "$dst, $src1, $src2}",
432 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
433 }
434
Adam Nemet55536c62014-09-25 23:48:45 +0000435 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
436 // vextracti32x4
437 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
438 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
439 VR512:$src1,
440 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
441
442 // A 128/256-bit subvector extract from the first 512-bit vector position is
443 // a subregister copy that needs no instruction.
444 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
445 (To.VT
446 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
447
448 // And for the alternative types.
449 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
450 (AltTo.VT
451 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000452
453 // Intrinsic call with masking.
454 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
455 "x4_512")
456 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
457 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
458 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
459 VR512:$src1, imm:$idx)>;
460
461 // Intrinsic call with zero-masking.
462 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
463 "x4_512")
464 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
465 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
466 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
467 VR512:$src1, imm:$idx)>;
468
469 // Intrinsic call without masking.
470 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
471 "x4_512")
472 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
473 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
474 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000475}
476
Adam Nemet55536c62014-09-25 23:48:45 +0000477multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
478 ValueType EltVT64, int Opcode64> {
479 defm NAME # "32x4" : vextract_for_size<Opcode32,
480 X86VectorVTInfo<16, EltVT32, VR512>,
481 X86VectorVTInfo< 4, EltVT32, VR128X>,
482 X86VectorVTInfo< 8, EltVT64, VR512>,
483 X86VectorVTInfo< 2, EltVT64, VR128X>,
484 vextract128_extract,
485 EXTRACT_get_vextract128_imm>;
486 defm NAME # "64x4" : vextract_for_size<Opcode64,
487 X86VectorVTInfo< 8, EltVT64, VR512>,
488 X86VectorVTInfo< 4, EltVT64, VR256X>,
489 X86VectorVTInfo<16, EltVT32, VR512>,
490 X86VectorVTInfo< 8, EltVT32, VR256>,
491 vextract256_extract,
492 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000493}
494
Adam Nemet55536c62014-09-25 23:48:45 +0000495defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
496defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497
498// A 128-bit subvector insert to the first 512-bit vector position
499// is a subregister copy that needs no instruction.
500def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
501 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
502 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
503 sub_ymm)>;
504def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
505 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
506 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
507 sub_ymm)>;
508def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
509 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
510 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
511 sub_ymm)>;
512def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
513 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
514 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
515 sub_ymm)>;
516
517def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
518 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
519def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
520 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
521def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
522 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
523def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
524 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
525
526// vextractps - extract 32 bits from XMM
527def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000528 (ins VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000529 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000530 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
531 EVEX;
532
533def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000534 (ins f32mem:$dst, VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000535 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000536 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000537 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000538
539//===---------------------------------------------------------------------===//
540// AVX-512 BROADCAST
541//---
542multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
543 RegisterClass DestRC,
544 RegisterClass SrcRC, X86MemOperand x86memop> {
545 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000546 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000547 []>, EVEX;
548 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000549 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000550}
551let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000552 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000553 VR128X, f32mem>,
554 EVEX_V512, EVEX_CD8<32, CD8VT1>;
555}
556
557let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000558 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000559 VR128X, f64mem>,
560 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
561}
562
563def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
564 (VBROADCASTSSZrm addr:$src)>;
565def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
566 (VBROADCASTSDZrm addr:$src)>;
567
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000568def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
569 (VBROADCASTSSZrm addr:$src)>;
570def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
571 (VBROADCASTSDZrm addr:$src)>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
574 RegisterClass SrcRC, RegisterClass KRC> {
575 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000576 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577 []>, EVEX, EVEX_V512;
578 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
579 (ins KRC:$mask, SrcRC:$src),
580 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000581 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000582 []>, EVEX, EVEX_V512, EVEX_KZ;
583}
584
585defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
586defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
587 VEX_W;
588
589def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
590 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
591
592def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
593 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
594
595def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
596 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000597def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
598 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000599def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
600 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000601def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
602 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000603
Cameron McInally394d5572013-10-31 13:56:31 +0000604def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
605 (VPBROADCASTDrZrr GR32:$src)>;
606def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
607 (VPBROADCASTQrZrr GR64:$src)>;
608
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000609def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
610 (v16i32 immAllZerosV), (i16 GR16:$mask))),
611 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
612def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
613 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
614 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
615
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
617 X86MemOperand x86memop, PatFrag ld_frag,
618 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
619 RegisterClass KRC> {
620 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000621 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000622 [(set DstRC:$dst,
623 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
624 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
625 VR128X:$src),
626 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000627 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000628 [(set DstRC:$dst,
629 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
630 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000631 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000632 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000633 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000634 [(set DstRC:$dst,
635 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
636 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
637 x86memop:$src),
638 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000639 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000640 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
641 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000642 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000643}
644
645defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
646 loadi32, VR512, v16i32, v4i32, VK16WM>,
647 EVEX_V512, EVEX_CD8<32, CD8VT1>;
648defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
649 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
650 EVEX_CD8<64, CD8VT1>;
651
Adam Nemet73f72e12014-06-27 00:43:38 +0000652multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
653 X86MemOperand x86memop, PatFrag ld_frag,
654 RegisterClass KRC> {
655 let mayLoad = 1 in {
656 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
657 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
658 []>, EVEX;
659 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
660 x86memop:$src),
661 !strconcat(OpcodeStr,
662 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
663 []>, EVEX, EVEX_KZ;
664 }
665}
666
667defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
668 i128mem, loadv2i64, VK16WM>,
669 EVEX_V512, EVEX_CD8<32, CD8VT4>;
670defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
671 i256mem, loadv4i64, VK16WM>, VEX_W,
672 EVEX_V512, EVEX_CD8<64, CD8VT4>;
673
Cameron McInally394d5572013-10-31 13:56:31 +0000674def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
675 (VPBROADCASTDZrr VR128X:$src)>;
676def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
677 (VPBROADCASTQZrr VR128X:$src)>;
678
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000679def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
680 (VBROADCASTSSZrr VR128X:$src)>;
681def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
682 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000683
684def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
685 (VBROADCASTSSZrr VR128X:$src)>;
686def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
687 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000688
689// Provide fallback in case the load node that is used in the patterns above
690// is used by additional users, which prevents the pattern selection.
691def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
692 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
693def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
694 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
695
696
697let Predicates = [HasAVX512] in {
698def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
699 (EXTRACT_SUBREG
700 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
701 addr:$src)), sub_ymm)>;
702}
703//===----------------------------------------------------------------------===//
704// AVX-512 BROADCAST MASK TO VECTOR REGISTER
705//---
706
707multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
708 RegisterClass DstRC, RegisterClass KRC,
709 ValueType OpVT, ValueType SrcVT> {
710def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000711 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000712 []>, EVEX;
713}
714
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000715let Predicates = [HasCDI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000716defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
717 VK16, v16i32, v16i1>, EVEX_V512;
718defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
719 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000720}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000721
722//===----------------------------------------------------------------------===//
723// AVX-512 - VPERM
724//
725// -- immediate form --
726multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
727 SDNode OpNode, PatFrag mem_frag,
728 X86MemOperand x86memop, ValueType OpVT> {
729 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
730 (ins RC:$src1, i8imm:$src2),
731 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000732 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000733 [(set RC:$dst,
734 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
735 EVEX;
736 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
737 (ins x86memop:$src1, i8imm:$src2),
738 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000739 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000740 [(set RC:$dst,
741 (OpVT (OpNode (mem_frag addr:$src1),
742 (i8 imm:$src2))))]>, EVEX;
743}
744
745defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
746 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
747let ExeDomain = SSEPackedDouble in
748defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
749 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
750
751// -- VPERM - register form --
752multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
753 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
754
755 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
756 (ins RC:$src1, RC:$src2),
757 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000758 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000759 [(set RC:$dst,
760 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
761
762 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
763 (ins RC:$src1, x86memop:$src2),
764 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000765 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000766 [(set RC:$dst,
767 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
768 EVEX_4V;
769}
770
771defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
772 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
773defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
774 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
775let ExeDomain = SSEPackedSingle in
776defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
777 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
778let ExeDomain = SSEPackedDouble in
779defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
780 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
781
782// -- VPERM2I - 3 source operands form --
783multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
784 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000785 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000786let Constraints = "$src1 = $dst" in {
787 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
788 (ins RC:$src1, RC:$src2, RC:$src3),
789 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000790 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000792 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793 EVEX_4V;
794
Adam Nemet2415a492014-07-02 21:25:54 +0000795 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
796 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
797 !strconcat(OpcodeStr,
798 " \t{$src3, $src2, $dst {${mask}}|"
799 "$dst {${mask}}, $src2, $src3}"),
800 [(set RC:$dst, (OpVT (vselect KRC:$mask,
801 (OpNode RC:$src1, RC:$src2,
802 RC:$src3),
803 RC:$src1)))]>,
804 EVEX_4V, EVEX_K;
805
806 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
807 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
808 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
809 !strconcat(OpcodeStr,
810 " \t{$src3, $src2, $dst {${mask}} {z} |",
811 "$dst {${mask}} {z}, $src2, $src3}"),
812 [(set RC:$dst, (OpVT (vselect KRC:$mask,
813 (OpNode RC:$src1, RC:$src2,
814 RC:$src3),
815 (OpVT (bitconvert
816 (v16i32 immAllZerosV))))))]>,
817 EVEX_4V, EVEX_KZ;
818
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000819 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
820 (ins RC:$src1, RC:$src2, x86memop:$src3),
821 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000822 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000823 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +0000824 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000825 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +0000826
827 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
828 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
829 !strconcat(OpcodeStr,
830 " \t{$src3, $src2, $dst {${mask}}|"
831 "$dst {${mask}}, $src2, $src3}"),
832 [(set RC:$dst,
833 (OpVT (vselect KRC:$mask,
834 (OpNode RC:$src1, RC:$src2,
835 (mem_frag addr:$src3)),
836 RC:$src1)))]>,
837 EVEX_4V, EVEX_K;
838
839 let AddedComplexity = 10 in // Prefer over the rrkz variant
840 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
841 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
842 !strconcat(OpcodeStr,
843 " \t{$src3, $src2, $dst {${mask}} {z}|"
844 "$dst {${mask}} {z}, $src2, $src3}"),
845 [(set RC:$dst,
846 (OpVT (vselect KRC:$mask,
847 (OpNode RC:$src1, RC:$src2,
848 (mem_frag addr:$src3)),
849 (OpVT (bitconvert
850 (v16i32 immAllZerosV))))))]>,
851 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000852 }
853}
Adam Nemet2415a492014-07-02 21:25:54 +0000854defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
855 i512mem, X86VPermiv3, v16i32, VK16WM>,
856 EVEX_V512, EVEX_CD8<32, CD8VF>;
857defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
858 i512mem, X86VPermiv3, v8i64, VK8WM>,
859 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
860defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
861 i512mem, X86VPermiv3, v16f32, VK16WM>,
862 EVEX_V512, EVEX_CD8<32, CD8VF>;
863defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
864 i512mem, X86VPermiv3, v8f64, VK8WM>,
865 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000866
Adam Nemetefe9c982014-07-02 21:25:58 +0000867multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
868 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000869 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
870 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +0000871 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
872 OpVT, KRC> {
873 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
874 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
875 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000876
877 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
878 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
879 (!cast<Instruction>(NAME#rrk) VR512:$src1,
880 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000881}
882
883defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000884 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
885 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000886defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000887 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
888 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000889defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000890 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
891 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000892defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000893 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
894 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +0000895
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000896//===----------------------------------------------------------------------===//
897// AVX-512 - BLEND using mask
898//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000899multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900 RegisterClass KRC, RegisterClass RC,
901 X86MemOperand x86memop, PatFrag mem_frag,
902 SDNode OpNode, ValueType vt> {
903 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000904 (ins KRC:$mask, RC:$src1, RC:$src2),
905 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000906 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000907 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000909 let mayLoad = 1 in
910 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
911 (ins KRC:$mask, RC:$src1, x86memop:$src2),
912 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000913 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000914 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000915}
916
917let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000918defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000919 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000920 memopv16f32, vselect, v16f32>,
921 EVEX_CD8<32, CD8VF>, EVEX_V512;
922let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000923defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000924 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000925 memopv8f64, vselect, v8f64>,
926 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
927
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000928def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
929 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000930 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000931 VR512:$src1, VR512:$src2)>;
932
933def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
934 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000935 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000936 VR512:$src1, VR512:$src2)>;
937
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000938defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000939 VK16WM, VR512, f512mem,
940 memopv16i32, vselect, v16i32>,
941 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000943defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000944 VK8WM, VR512, f512mem,
945 memopv8i64, vselect, v8i64>,
946 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000948def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
949 (v16i32 VR512:$src2), (i16 GR16:$mask))),
950 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
951 VR512:$src1, VR512:$src2)>;
952
953def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
954 (v8i64 VR512:$src2), (i8 GR8:$mask))),
955 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
956 VR512:$src1, VR512:$src2)>;
957
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000958let Predicates = [HasAVX512] in {
959def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
960 (v8f32 VR256X:$src2))),
961 (EXTRACT_SUBREG
962 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
963 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
964 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
965
966def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
967 (v8i32 VR256X:$src2))),
968 (EXTRACT_SUBREG
969 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
970 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
971 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
972}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000973//===----------------------------------------------------------------------===//
974// Compare Instructions
975//===----------------------------------------------------------------------===//
976
977// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
978multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
979 Operand CC, SDNode OpNode, ValueType VT,
980 PatFrag ld_frag, string asm, string asm_alt> {
981 def rr : AVX512Ii8<0xC2, MRMSrcReg,
982 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
983 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
984 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
985 def rm : AVX512Ii8<0xC2, MRMSrcMem,
986 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
987 [(set VK1:$dst, (OpNode (VT RC:$src1),
988 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000989 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000990 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
991 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
992 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
993 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
994 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
995 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
996 }
997}
998
999let Predicates = [HasAVX512] in {
1000defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
1001 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1002 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1003 XS;
1004defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
1005 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1006 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1007 XD, VEX_W;
1008}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001009
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001010multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1011 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001013 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1014 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1015 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001016 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001017 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001018 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001019 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1020 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1021 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1022 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001023 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001024 def rrk : AVX512BI<opc, MRMSrcReg,
1025 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1026 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1027 "$dst {${mask}}, $src1, $src2}"),
1028 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1029 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1030 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1031 let mayLoad = 1 in
1032 def rmk : AVX512BI<opc, MRMSrcMem,
1033 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1034 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1035 "$dst {${mask}}, $src1, $src2}"),
1036 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1037 (OpNode (_.VT _.RC:$src1),
1038 (_.VT (bitconvert
1039 (_.LdFrag addr:$src2))))))],
1040 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001041}
1042
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001043multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001044 X86VectorVTInfo _> :
1045 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001046 let mayLoad = 1 in {
1047 def rmb : AVX512BI<opc, MRMSrcMem,
1048 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1049 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1050 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1051 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1052 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1053 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1054 def rmbk : AVX512BI<opc, MRMSrcMem,
1055 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1056 _.ScalarMemOp:$src2),
1057 !strconcat(OpcodeStr,
1058 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1059 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1060 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1061 (OpNode (_.VT _.RC:$src1),
1062 (X86VBroadcast
1063 (_.ScalarLdFrag addr:$src2)))))],
1064 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1065 }
1066}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001067
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001068multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1069 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1070 let Predicates = [prd] in
1071 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1072 EVEX_V512;
1073
1074 let Predicates = [prd, HasVLX] in {
1075 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1076 EVEX_V256;
1077 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1078 EVEX_V128;
1079 }
1080}
1081
1082multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1083 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1084 Predicate prd> {
1085 let Predicates = [prd] in
1086 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1087 EVEX_V512;
1088
1089 let Predicates = [prd, HasVLX] in {
1090 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1091 EVEX_V256;
1092 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1093 EVEX_V128;
1094 }
1095}
1096
1097defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1098 avx512vl_i8_info, HasBWI>,
1099 EVEX_CD8<8, CD8VF>;
1100
1101defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1102 avx512vl_i16_info, HasBWI>,
1103 EVEX_CD8<16, CD8VF>;
1104
Robert Khasanovf70f7982014-09-18 14:06:55 +00001105defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001106 avx512vl_i32_info, HasAVX512>,
1107 EVEX_CD8<32, CD8VF>;
1108
Robert Khasanovf70f7982014-09-18 14:06:55 +00001109defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001110 avx512vl_i64_info, HasAVX512>,
1111 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1112
1113defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1114 avx512vl_i8_info, HasBWI>,
1115 EVEX_CD8<8, CD8VF>;
1116
1117defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1118 avx512vl_i16_info, HasBWI>,
1119 EVEX_CD8<16, CD8VF>;
1120
Robert Khasanovf70f7982014-09-18 14:06:55 +00001121defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001122 avx512vl_i32_info, HasAVX512>,
1123 EVEX_CD8<32, CD8VF>;
1124
Robert Khasanovf70f7982014-09-18 14:06:55 +00001125defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001126 avx512vl_i64_info, HasAVX512>,
1127 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001128
1129def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001130 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001131 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1132 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1133
1134def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001135 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001136 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1137 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1138
Robert Khasanov29e3b962014-08-27 09:34:37 +00001139multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1140 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141 def rri : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001142 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001143 !strconcat("vpcmp${cc}", Suffix,
1144 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001145 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1146 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001147 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001148 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001149 def rmi : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001150 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001151 !strconcat("vpcmp${cc}", Suffix,
1152 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001153 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1154 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1155 imm:$cc))],
1156 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1157 def rrik : AVX512AIi8<opc, MRMSrcReg,
1158 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1159 AVXCC:$cc),
1160 !strconcat("vpcmp${cc}", Suffix,
1161 "\t{$src2, $src1, $dst {${mask}}|",
1162 "$dst {${mask}}, $src1, $src2}"),
1163 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1164 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1165 imm:$cc)))],
1166 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1167 let mayLoad = 1 in
1168 def rmik : AVX512AIi8<opc, MRMSrcMem,
1169 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1170 AVXCC:$cc),
1171 !strconcat("vpcmp${cc}", Suffix,
1172 "\t{$src2, $src1, $dst {${mask}}|",
1173 "$dst {${mask}}, $src1, $src2}"),
1174 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1175 (OpNode (_.VT _.RC:$src1),
1176 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1177 imm:$cc)))],
1178 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1179
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001180 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001181 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001182 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001183 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, i8imm:$cc),
1184 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1185 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001186 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001187 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001188 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, i8imm:$cc),
1189 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1190 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001191 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001192 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1193 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1194 i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001195 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001196 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1197 "$dst {${mask}}, $src1, $src2, $cc}"),
1198 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1199 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1200 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1201 i8imm:$cc),
1202 !strconcat("vpcmp", Suffix,
1203 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1204 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001205 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001206 }
1207}
1208
Robert Khasanov29e3b962014-08-27 09:34:37 +00001209multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001210 X86VectorVTInfo _> :
1211 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001212 let mayLoad = 1 in {
1213 def rmib : AVX512AIi8<opc, MRMSrcMem,
1214 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1215 AVXCC:$cc),
1216 !strconcat("vpcmp${cc}", Suffix,
1217 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1218 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1219 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1220 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1221 imm:$cc))],
1222 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1223 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1224 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1225 _.ScalarMemOp:$src2, AVXCC:$cc),
1226 !strconcat("vpcmp${cc}", Suffix,
1227 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1228 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1229 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1230 (OpNode (_.VT _.RC:$src1),
1231 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1232 imm:$cc)))],
1233 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1234 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235
Robert Khasanov29e3b962014-08-27 09:34:37 +00001236 // Accept explicit immediate argument form instead of comparison code.
1237 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1238 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1239 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1240 i8imm:$cc),
1241 !strconcat("vpcmp", Suffix,
1242 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1243 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1244 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1245 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1246 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1247 _.ScalarMemOp:$src2, i8imm:$cc),
1248 !strconcat("vpcmp", Suffix,
1249 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1250 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1251 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1252 }
1253}
1254
1255multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1256 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1257 let Predicates = [prd] in
1258 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1259
1260 let Predicates = [prd, HasVLX] in {
1261 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1262 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1263 }
1264}
1265
1266multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1267 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1268 let Predicates = [prd] in
1269 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1270 EVEX_V512;
1271
1272 let Predicates = [prd, HasVLX] in {
1273 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1274 EVEX_V256;
1275 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1276 EVEX_V128;
1277 }
1278}
1279
1280defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1281 HasBWI>, EVEX_CD8<8, CD8VF>;
1282defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1283 HasBWI>, EVEX_CD8<8, CD8VF>;
1284
1285defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1286 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1287defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1288 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1289
Robert Khasanovf70f7982014-09-18 14:06:55 +00001290defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001291 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001292defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001293 HasAVX512>, EVEX_CD8<32, CD8VF>;
1294
Robert Khasanovf70f7982014-09-18 14:06:55 +00001295defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001296 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001297defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001298 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001299
Adam Nemet905832b2014-06-26 00:21:12 +00001300// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001301multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001302 X86MemOperand x86memop, ValueType vt,
1303 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001304 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001305 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1306 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001307 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001308 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
1309 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001310 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001311 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001312 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001313 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001314 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001315 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001316 !strconcat("vcmp${cc}", suffix,
1317 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001319 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001320
1321 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001322 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001323 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +00001324 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001325 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001326 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +00001327 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +00001328 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001329 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001330 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001331 }
1332}
1333
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001334defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001335 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001336 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001337defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001338 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001339 EVEX_CD8<64, CD8VF>;
1340
1341def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1342 (COPY_TO_REGCLASS (VCMPPSZrri
1343 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1344 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1345 imm:$cc), VK8)>;
1346def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1347 (COPY_TO_REGCLASS (VPCMPDZrri
1348 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1349 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1350 imm:$cc), VK8)>;
1351def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1352 (COPY_TO_REGCLASS (VPCMPUDZrri
1353 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1354 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1355 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001356
1357def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1358 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1359 FROUND_NO_EXC)),
1360 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001361 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001362
1363def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1364 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1365 FROUND_NO_EXC)),
1366 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001367 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001368
1369def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1370 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1371 FROUND_CURRENT)),
1372 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1373 (I8Imm imm:$cc)), GR16)>;
1374
1375def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1376 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1377 FROUND_CURRENT)),
1378 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1379 (I8Imm imm:$cc)), GR8)>;
1380
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001381// Mask register copy, including
1382// - copy between mask registers
1383// - load/store mask registers
1384// - copy from GPR to mask register and vice versa
1385//
1386multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1387 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001388 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001389 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001390 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001391 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001392 let mayLoad = 1 in
1393 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001394 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001395 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001396 let mayStore = 1 in
1397 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001398 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001399 }
1400}
1401
1402multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1403 string OpcodeStr,
1404 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001405 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001406 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001407 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001408 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001409 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001410 }
1411}
1412
Robert Khasanov74acbb72014-07-23 14:49:42 +00001413let Predicates = [HasDQI] in
1414 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1415 i8mem>,
1416 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1417 VEX, PD;
1418
1419let Predicates = [HasAVX512] in
1420 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1421 i16mem>,
1422 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001423 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001424
1425let Predicates = [HasBWI] in {
1426 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1427 i32mem>, VEX, PD, VEX_W;
1428 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1429 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001430}
1431
Robert Khasanov74acbb72014-07-23 14:49:42 +00001432let Predicates = [HasBWI] in {
1433 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1434 i64mem>, VEX, PS, VEX_W;
1435 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1436 VEX, XD, VEX_W;
1437}
1438
1439// GR from/to mask register
1440let Predicates = [HasDQI] in {
1441 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1442 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1443 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1444 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1445}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001446let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001447 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1448 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1449 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1450 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001451}
1452let Predicates = [HasBWI] in {
1453 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1454 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1455}
1456let Predicates = [HasBWI] in {
1457 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1458 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1459}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001460
Robert Khasanov74acbb72014-07-23 14:49:42 +00001461// Load/store kreg
1462let Predicates = [HasDQI] in {
1463 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1464 (KMOVBmk addr:$dst, VK8:$src)>;
1465}
1466let Predicates = [HasAVX512] in {
1467 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001468 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001469 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001470 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001471 def : Pat<(i1 (load addr:$src)),
1472 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001473 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001474 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001475}
1476let Predicates = [HasBWI] in {
1477 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1478 (KMOVDmk addr:$dst, VK32:$src)>;
1479}
1480let Predicates = [HasBWI] in {
1481 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1482 (KMOVQmk addr:$dst, VK64:$src)>;
1483}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001484
Robert Khasanov74acbb72014-07-23 14:49:42 +00001485let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001486 def : Pat<(i1 (trunc (i64 GR64:$src))),
1487 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1488 (i32 1))), VK1)>;
1489
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001490 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001491 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001492
1493 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001494 (COPY_TO_REGCLASS
1495 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1496 VK1)>;
1497 def : Pat<(i1 (trunc (i16 GR16:$src))),
1498 (COPY_TO_REGCLASS
1499 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1500 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001501
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001502 def : Pat<(i32 (zext VK1:$src)),
1503 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001504 def : Pat<(i8 (zext VK1:$src)),
1505 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001506 (AND32ri (KMOVWrk
1507 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001508 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001509 (AND64ri8 (SUBREG_TO_REG (i64 0),
1510 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001511 def : Pat<(i16 (zext VK1:$src)),
1512 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001513 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1514 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001515 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1516 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1517 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1518 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001519}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001520let Predicates = [HasBWI] in {
1521 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1522 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1523 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1524 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1525}
1526
1527
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001528// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1529let Predicates = [HasAVX512] in {
1530 // GR from/to 8-bit mask without native support
1531 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1532 (COPY_TO_REGCLASS
1533 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1534 VK8)>;
1535 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1536 (EXTRACT_SUBREG
1537 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1538 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001539
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001540 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001541 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001542 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001543 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001544}
1545let Predicates = [HasBWI] in {
1546 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1547 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1548 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1549 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001550}
1551
1552// Mask unary operation
1553// - KNOT
1554multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001555 RegisterClass KRC, SDPatternOperator OpNode,
1556 Predicate prd> {
1557 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001558 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001559 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001560 [(set KRC:$dst, (OpNode KRC:$src))]>;
1561}
1562
Robert Khasanov74acbb72014-07-23 14:49:42 +00001563multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1564 SDPatternOperator OpNode> {
1565 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1566 HasDQI>, VEX, PD;
1567 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1568 HasAVX512>, VEX, PS;
1569 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1570 HasBWI>, VEX, PD, VEX_W;
1571 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1572 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001573}
1574
Robert Khasanov74acbb72014-07-23 14:49:42 +00001575defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001576
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001577multiclass avx512_mask_unop_int<string IntName, string InstName> {
1578 let Predicates = [HasAVX512] in
1579 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1580 (i16 GR16:$src)),
1581 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1582 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1583}
1584defm : avx512_mask_unop_int<"knot", "KNOT">;
1585
Robert Khasanov74acbb72014-07-23 14:49:42 +00001586let Predicates = [HasDQI] in
1587def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1588let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001589def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001590let Predicates = [HasBWI] in
1591def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1592let Predicates = [HasBWI] in
1593def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1594
1595// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1596let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1598 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1599
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001600def : Pat<(not VK8:$src),
1601 (COPY_TO_REGCLASS
1602 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001603}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001604
1605// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001606// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001607multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001608 RegisterClass KRC, SDPatternOperator OpNode,
1609 Predicate prd> {
1610 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001611 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1612 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001613 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001614 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1615}
1616
Robert Khasanov595683d2014-07-28 13:46:45 +00001617multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1618 SDPatternOperator OpNode> {
1619 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1620 HasDQI>, VEX_4V, VEX_L, PD;
1621 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1622 HasAVX512>, VEX_4V, VEX_L, PS;
1623 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1624 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1625 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1626 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001627}
1628
1629def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1630def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1631
1632let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001633 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1634 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1635 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1636 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001637}
Robert Khasanov595683d2014-07-28 13:46:45 +00001638let isCommutable = 0 in
1639 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001640
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001641def : Pat<(xor VK1:$src1, VK1:$src2),
1642 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1643 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1644
1645def : Pat<(or VK1:$src1, VK1:$src2),
1646 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1647 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1648
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001649def : Pat<(and VK1:$src1, VK1:$src2),
1650 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1651 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1652
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001653multiclass avx512_mask_binop_int<string IntName, string InstName> {
1654 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001655 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1656 (i16 GR16:$src1), (i16 GR16:$src2)),
1657 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1658 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1659 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001660}
1661
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001662defm : avx512_mask_binop_int<"kand", "KAND">;
1663defm : avx512_mask_binop_int<"kandn", "KANDN">;
1664defm : avx512_mask_binop_int<"kor", "KOR">;
1665defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1666defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001667
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001668// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1669multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1670 let Predicates = [HasAVX512] in
1671 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1672 (COPY_TO_REGCLASS
1673 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1674 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1675}
1676
1677defm : avx512_binop_pat<and, KANDWrr>;
1678defm : avx512_binop_pat<andn, KANDNWrr>;
1679defm : avx512_binop_pat<or, KORWrr>;
1680defm : avx512_binop_pat<xnor, KXNORWrr>;
1681defm : avx512_binop_pat<xor, KXORWrr>;
1682
1683// Mask unpacking
1684multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001685 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001686 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001687 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001688 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001689 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001690}
1691
1692multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001693 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001694 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695}
1696
1697defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001698def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1699 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1700 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1701
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001702
1703multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1704 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001705 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1706 (i16 GR16:$src1), (i16 GR16:$src2)),
1707 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1708 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1709 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001710}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001711defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001712
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001713// Mask bit testing
1714multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1715 SDNode OpNode> {
1716 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1717 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001718 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001719 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1720}
1721
1722multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1723 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001724 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001725}
1726
1727defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001728
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001729def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001730 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001731 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001732
1733// Mask shift
1734multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1735 SDNode OpNode> {
1736 let Predicates = [HasAVX512] in
1737 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1738 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001739 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001740 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1741}
1742
1743multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1744 SDNode OpNode> {
1745 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001746 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001747}
1748
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001749defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1750defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001751
1752// Mask setting all 0s or 1s
1753multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1754 let Predicates = [HasAVX512] in
1755 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1756 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1757 [(set KRC:$dst, (VT Val))]>;
1758}
1759
1760multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001761 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001762 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1763}
1764
1765defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1766defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1767
1768// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1769let Predicates = [HasAVX512] in {
1770 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1771 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001772 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1773 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1774 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001775}
1776def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1777 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1778
1779def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1780 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1781
1782def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1783 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1784
Robert Khasanov5aa44452014-09-30 11:41:54 +00001785let Predicates = [HasVLX] in {
1786 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
1787 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
1788 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
1789 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
1790 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
1791 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
1792 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
1793 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
1794}
1795
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001796def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1797 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1798
1799def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1800 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001801//===----------------------------------------------------------------------===//
1802// AVX-512 - Aligned and unaligned load and store
1803//
1804
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001805multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
1806 RegisterClass KRC, RegisterClass RC,
1807 ValueType vt, ValueType zvt, X86MemOperand memop,
1808 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001809let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001810 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001811 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
1812 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001813 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001814 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1815 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001816 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001817 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
1818 SchedRW = [WriteLoad] in
1819 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
1820 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1821 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
1822 d>, EVEX;
1823
1824 let AddedComplexity = 20 in {
1825 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
1826 let hasSideEffects = 0 in
1827 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1828 (ins RC:$src0, KRC:$mask, RC:$src1),
1829 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1830 "${dst} {${mask}}, $src1}"),
1831 [(set RC:$dst, (vt (vselect KRC:$mask,
1832 (vt RC:$src1),
1833 (vt RC:$src0))))],
1834 d>, EVEX, EVEX_K;
1835 let mayLoad = 1, SchedRW = [WriteLoad] in
1836 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1837 (ins RC:$src0, KRC:$mask, memop:$src1),
1838 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1839 "${dst} {${mask}}, $src1}"),
1840 [(set RC:$dst, (vt
1841 (vselect KRC:$mask,
1842 (vt (bitconvert (ld_frag addr:$src1))),
1843 (vt RC:$src0))))],
1844 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001845 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001846 let mayLoad = 1, SchedRW = [WriteLoad] in
1847 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1848 (ins KRC:$mask, memop:$src),
1849 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1850 "${dst} {${mask}} {z}, $src}"),
1851 [(set RC:$dst, (vt
1852 (vselect KRC:$mask,
1853 (vt (bitconvert (ld_frag addr:$src))),
1854 (vt (bitconvert (zvt immAllZerosV))))))],
1855 d>, EVEX, EVEX_KZ;
1856 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001857}
1858
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001859multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
1860 string elty, string elsz, string vsz512,
1861 string vsz256, string vsz128, Domain d,
1862 Predicate prd, bit IsReMaterializable = 1> {
1863 let Predicates = [prd] in
1864 defm Z : avx512_load<opc, OpcodeStr,
1865 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
1866 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1867 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
1868 !cast<X86MemOperand>(elty##"512mem"), d,
1869 IsReMaterializable>, EVEX_V512;
1870
1871 let Predicates = [prd, HasVLX] in {
1872 defm Z256 : avx512_load<opc, OpcodeStr,
1873 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1874 "v"##vsz256##elty##elsz, "v4i64")),
1875 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1876 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
1877 !cast<X86MemOperand>(elty##"256mem"), d,
1878 IsReMaterializable>, EVEX_V256;
1879
1880 defm Z128 : avx512_load<opc, OpcodeStr,
1881 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1882 "v"##vsz128##elty##elsz, "v2i64")),
1883 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1884 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
1885 !cast<X86MemOperand>(elty##"128mem"), d,
1886 IsReMaterializable>, EVEX_V128;
1887 }
1888}
1889
1890
1891multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
1892 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
1893 X86MemOperand memop, Domain d> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001894 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1895 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001896 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001897 EVEX;
1898 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001899 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1900 (ins RC:$src1, KRC:$mask, RC:$src2),
1901 !strconcat(OpcodeStr,
1902 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001903 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001904 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001905 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001906 !strconcat(OpcodeStr,
1907 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001908 [], d>, EVEX, EVEX_KZ;
1909 }
1910 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001911 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
1912 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1913 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001914 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001915 (ins memop:$dst, KRC:$mask, RC:$src),
1916 !strconcat(OpcodeStr,
1917 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001918 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001919 }
1920}
1921
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001922
1923multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
1924 string st_suff_512, string st_suff_256,
1925 string st_suff_128, string elty, string elsz,
1926 string vsz512, string vsz256, string vsz128,
1927 Domain d, Predicate prd> {
1928 let Predicates = [prd] in
1929 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
1930 !cast<ValueType>("v"##vsz512##elty##elsz),
1931 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1932 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
1933
1934 let Predicates = [prd, HasVLX] in {
1935 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
1936 !cast<ValueType>("v"##vsz256##elty##elsz),
1937 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1938 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
1939
1940 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
1941 !cast<ValueType>("v"##vsz128##elty##elsz),
1942 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1943 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
1944 }
1945}
1946
1947defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
1948 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1949 avx512_store_vl<0x29, "vmovaps", "alignedstore",
1950 "512", "256", "", "f", "32", "16", "8", "4",
1951 SSEPackedSingle, HasAVX512>,
1952 PS, EVEX_CD8<32, CD8VF>;
1953
1954defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
1955 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1956 avx512_store_vl<0x29, "vmovapd", "alignedstore",
1957 "512", "256", "", "f", "64", "8", "4", "2",
1958 SSEPackedDouble, HasAVX512>,
1959 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1960
1961defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
1962 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1963 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
1964 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1965 PS, EVEX_CD8<32, CD8VF>;
1966
1967defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
1968 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
1969 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
1970 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1971 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1972
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001973def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001974 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001975 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001976
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001977def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
1978 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
1979 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001980
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001981def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
1982 GR16:$mask),
1983 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1984 VR512:$src)>;
1985def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
1986 GR8:$mask),
1987 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1988 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001989
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001990defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
1991 "16", "8", "4", SSEPackedInt, HasAVX512>,
1992 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
1993 "512", "256", "", "i", "32", "16", "8", "4",
1994 SSEPackedInt, HasAVX512>,
1995 PD, EVEX_CD8<32, CD8VF>;
1996
1997defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
1998 "8", "4", "2", SSEPackedInt, HasAVX512>,
1999 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2000 "512", "256", "", "i", "64", "8", "4", "2",
2001 SSEPackedInt, HasAVX512>,
2002 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2003
2004defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2005 "64", "32", "16", SSEPackedInt, HasBWI>,
2006 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2007 "i", "8", "64", "32", "16", SSEPackedInt,
2008 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2009
2010defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2011 "32", "16", "8", SSEPackedInt, HasBWI>,
2012 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2013 "i", "16", "32", "16", "8", SSEPackedInt,
2014 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2015
2016defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2017 "16", "8", "4", SSEPackedInt, HasAVX512>,
2018 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2019 "i", "32", "16", "8", "4", SSEPackedInt,
2020 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2021
2022defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2023 "8", "4", "2", SSEPackedInt, HasAVX512>,
2024 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2025 "i", "64", "8", "4", "2", SSEPackedInt,
2026 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002027
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002028def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2029 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002030 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002031
2032def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002033 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2034 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002035
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002036def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002037 GR16:$mask),
2038 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002039 VR512:$src)>;
2040def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002041 GR8:$mask),
2042 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002043 VR512:$src)>;
2044
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002045let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002046def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002047 (bc_v8i64 (v16i32 immAllZerosV)))),
2048 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002049
2050def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002051 (v8i64 VR512:$src))),
2052 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002053 VK8), VR512:$src)>;
2054
2055def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2056 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002057 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002058
2059def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002060 (v16i32 VR512:$src))),
2061 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002062}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002063
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002064// Move Int Doubleword to Packed Double Int
2065//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002066def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002067 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002068 [(set VR128X:$dst,
2069 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2070 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002071def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002072 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073 [(set VR128X:$dst,
2074 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2075 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002076def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002077 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002078 [(set VR128X:$dst,
2079 (v2i64 (scalar_to_vector GR64:$src)))],
2080 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002081let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002082def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002083 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002084 [(set FR64:$dst, (bitconvert GR64:$src))],
2085 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002086def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002087 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002088 [(set GR64:$dst, (bitconvert FR64:$src))],
2089 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002090}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002091def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002092 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002093 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2094 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2095 EVEX_CD8<64, CD8VT1>;
2096
2097// Move Int Doubleword to Single Scalar
2098//
Craig Topper88adf2a2013-10-12 05:41:08 +00002099let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002100def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002101 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002102 [(set FR32X:$dst, (bitconvert GR32:$src))],
2103 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2104
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002105def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002106 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002107 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2108 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002109}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002110
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002111// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002112//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002113def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002114 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002115 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2116 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2117 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002118def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002120 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002121 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2122 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2123 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2124
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002125// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002126//
2127def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002128 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2130 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002131 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132 Requires<[HasAVX512, In64BitMode]>;
2133
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002134def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002135 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002136 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002137 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2138 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002139 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002140 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2141
2142// Move Scalar Single to Double Int
2143//
Craig Topper88adf2a2013-10-12 05:41:08 +00002144let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002145def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002146 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002147 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002148 [(set GR32:$dst, (bitconvert FR32X:$src))],
2149 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002150def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002151 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002152 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002153 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2154 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002155}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002156
2157// Move Quadword Int to Packed Quadword Int
2158//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002159def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002161 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002162 [(set VR128X:$dst,
2163 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2164 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2165
2166//===----------------------------------------------------------------------===//
2167// AVX-512 MOVSS, MOVSD
2168//===----------------------------------------------------------------------===//
2169
2170multiclass avx512_move_scalar <string asm, RegisterClass RC,
2171 SDNode OpNode, ValueType vt,
2172 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002173 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002174 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002175 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002176 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2177 (scalar_to_vector RC:$src2))))],
2178 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002179 let Constraints = "$src1 = $dst" in
2180 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2181 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2182 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002183 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002184 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002185 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002186 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2188 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002189 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002190 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002191 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002192 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2193 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002194 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
2195 !strconcat(asm, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2196 [], IIC_SSE_MOV_S_MR>,
2197 EVEX, VEX_LIG, EVEX_K;
2198 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002199 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002200}
2201
2202let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002203defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002204 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2205
2206let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002207defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002208 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2209
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002210def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2211 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2212 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2213
2214def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2215 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2216 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002218def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2219 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2220 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2221
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002222// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002223let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002224 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2225 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002226 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002227 IIC_SSE_MOV_S_RR>,
2228 XS, EVEX_4V, VEX_LIG;
2229 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2230 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002231 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002232 IIC_SSE_MOV_S_RR>,
2233 XD, EVEX_4V, VEX_LIG, VEX_W;
2234}
2235
2236let Predicates = [HasAVX512] in {
2237 let AddedComplexity = 15 in {
2238 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2239 // MOVS{S,D} to the lower bits.
2240 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2241 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2242 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2243 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2244 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2245 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2246 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2247 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2248
2249 // Move low f32 and clear high bits.
2250 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2251 (SUBREG_TO_REG (i32 0),
2252 (VMOVSSZrr (v4f32 (V_SET0)),
2253 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2254 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2255 (SUBREG_TO_REG (i32 0),
2256 (VMOVSSZrr (v4i32 (V_SET0)),
2257 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2258 }
2259
2260 let AddedComplexity = 20 in {
2261 // MOVSSrm zeros the high parts of the register; represent this
2262 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2263 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2264 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2265 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2266 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2267 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2268 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2269
2270 // MOVSDrm zeros the high parts of the register; represent this
2271 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2272 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2273 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2274 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2275 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2276 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2277 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2278 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2279 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2280 def : Pat<(v2f64 (X86vzload addr:$src)),
2281 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2282
2283 // Represent the same patterns above but in the form they appear for
2284 // 256-bit types
2285 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2286 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002287 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002288 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2289 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2290 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2291 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2292 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2293 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2294 }
2295 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2296 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2297 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2298 FR32X:$src)), sub_xmm)>;
2299 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2300 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2301 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2302 FR64X:$src)), sub_xmm)>;
2303 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2304 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002305 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002306
2307 // Move low f64 and clear high bits.
2308 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2309 (SUBREG_TO_REG (i32 0),
2310 (VMOVSDZrr (v2f64 (V_SET0)),
2311 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2312
2313 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2314 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2315 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2316
2317 // Extract and store.
2318 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2319 addr:$dst),
2320 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2321 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2322 addr:$dst),
2323 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2324
2325 // Shuffle with VMOVSS
2326 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2327 (VMOVSSZrr (v4i32 VR128X:$src1),
2328 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2329 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2330 (VMOVSSZrr (v4f32 VR128X:$src1),
2331 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2332
2333 // 256-bit variants
2334 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2335 (SUBREG_TO_REG (i32 0),
2336 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2337 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2338 sub_xmm)>;
2339 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2340 (SUBREG_TO_REG (i32 0),
2341 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2342 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2343 sub_xmm)>;
2344
2345 // Shuffle with VMOVSD
2346 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2347 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2348 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2349 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2350 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2351 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2352 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2353 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2354
2355 // 256-bit variants
2356 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2357 (SUBREG_TO_REG (i32 0),
2358 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2359 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2360 sub_xmm)>;
2361 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2362 (SUBREG_TO_REG (i32 0),
2363 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2364 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2365 sub_xmm)>;
2366
2367 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2368 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2369 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2370 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2371 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2372 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2373 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2374 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2375}
2376
2377let AddedComplexity = 15 in
2378def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2379 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002380 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002381 [(set VR128X:$dst, (v2i64 (X86vzmovl
2382 (v2i64 VR128X:$src))))],
2383 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2384
2385let AddedComplexity = 20 in
2386def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2387 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002388 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002389 [(set VR128X:$dst, (v2i64 (X86vzmovl
2390 (loadv2i64 addr:$src))))],
2391 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2392 EVEX_CD8<8, CD8VT8>;
2393
2394let Predicates = [HasAVX512] in {
2395 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2396 let AddedComplexity = 20 in {
2397 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2398 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002399 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2400 (VMOV64toPQIZrr GR64:$src)>;
2401 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2402 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002403
2404 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2405 (VMOVDI2PDIZrm addr:$src)>;
2406 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2407 (VMOVDI2PDIZrm addr:$src)>;
2408 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2409 (VMOVZPQILo2PQIZrm addr:$src)>;
2410 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2411 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002412 def : Pat<(v2i64 (X86vzload addr:$src)),
2413 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002414 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002415
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002416 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2417 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2418 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2419 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2420 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2421 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2422 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2423}
2424
2425def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2426 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2427
2428def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2429 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2430
2431def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2432 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2433
2434def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2435 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2436
2437//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002438// AVX-512 - Non-temporals
2439//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002440let SchedRW = [WriteLoad] in {
2441 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2442 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2443 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2444 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2445 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002446
Robert Khasanoved882972014-08-13 10:46:00 +00002447 let Predicates = [HasAVX512, HasVLX] in {
2448 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2449 (ins i256mem:$src),
2450 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2451 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2452 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002453
Robert Khasanoved882972014-08-13 10:46:00 +00002454 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2455 (ins i128mem:$src),
2456 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2457 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2458 EVEX_CD8<64, CD8VF>;
2459 }
Adam Nemetefd07852014-06-18 16:51:10 +00002460}
2461
Robert Khasanoved882972014-08-13 10:46:00 +00002462multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2463 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2464 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2465 let SchedRW = [WriteStore], mayStore = 1,
2466 AddedComplexity = 400 in
2467 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2468 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2469 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2470}
2471
2472multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2473 string elty, string elsz, string vsz512,
2474 string vsz256, string vsz128, Domain d,
2475 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2476 let Predicates = [prd] in
2477 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2478 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2479 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2480 EVEX_V512;
2481
2482 let Predicates = [prd, HasVLX] in {
2483 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2484 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2485 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2486 EVEX_V256;
2487
2488 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2489 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2490 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2491 EVEX_V128;
2492 }
2493}
2494
2495defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2496 "i", "64", "8", "4", "2", SSEPackedInt,
2497 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2498
2499defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2500 "f", "64", "8", "4", "2", SSEPackedDouble,
2501 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2502
2503defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2504 "f", "32", "16", "8", "4", SSEPackedSingle,
2505 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2506
Adam Nemet7f62b232014-06-10 16:39:53 +00002507//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508// AVX-512 - Integer arithmetic
2509//
2510multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002511 X86VectorVTInfo _, OpndItins itins,
2512 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002513 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002514 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2515 "$src2, $src1", "$src1, $src2",
2516 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
2517 itins.rr, IsCommutable>,
2518 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002519
Robert Khasanov545d1b72014-10-14 14:36:19 +00002520 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002521 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002522 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2523 "$src2, $src1", "$src1, $src2",
2524 (_.VT (OpNode _.RC:$src1,
2525 (bitconvert (_.LdFrag addr:$src2)))),
2526 itins.rm>,
2527 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002528}
2529
2530multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2531 X86VectorVTInfo _, OpndItins itins,
2532 bit IsCommutable = 0> :
2533 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2534 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002535 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002536 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2537 "${src2}"##_.BroadcastStr##", $src1",
2538 "$src1, ${src2}"##_.BroadcastStr,
2539 (_.VT (OpNode _.RC:$src1,
2540 (X86VBroadcast
2541 (_.ScalarLdFrag addr:$src2)))),
2542 itins.rm>,
2543 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002544}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002545
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002546multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2547 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2548 Predicate prd, bit IsCommutable = 0> {
2549 let Predicates = [prd] in
2550 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2551 IsCommutable>, EVEX_V512;
2552
2553 let Predicates = [prd, HasVLX] in {
2554 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2555 IsCommutable>, EVEX_V256;
2556 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2557 IsCommutable>, EVEX_V128;
2558 }
2559}
2560
Robert Khasanov545d1b72014-10-14 14:36:19 +00002561multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2562 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2563 Predicate prd, bit IsCommutable = 0> {
2564 let Predicates = [prd] in
2565 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2566 IsCommutable>, EVEX_V512;
2567
2568 let Predicates = [prd, HasVLX] in {
2569 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2570 IsCommutable>, EVEX_V256;
2571 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2572 IsCommutable>, EVEX_V128;
2573 }
2574}
2575
2576multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2577 OpndItins itins, Predicate prd,
2578 bit IsCommutable = 0> {
2579 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2580 itins, prd, IsCommutable>,
2581 VEX_W, EVEX_CD8<64, CD8VF>;
2582}
2583
2584multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2585 OpndItins itins, Predicate prd,
2586 bit IsCommutable = 0> {
2587 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2588 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2589}
2590
2591multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2592 OpndItins itins, Predicate prd,
2593 bit IsCommutable = 0> {
2594 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2595 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2596}
2597
2598multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2599 OpndItins itins, Predicate prd,
2600 bit IsCommutable = 0> {
2601 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2602 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2603}
2604
2605multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2606 SDNode OpNode, OpndItins itins, Predicate prd,
2607 bit IsCommutable = 0> {
2608 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2609 IsCommutable>;
2610
2611 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2612 IsCommutable>;
2613}
2614
2615multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2616 SDNode OpNode, OpndItins itins, Predicate prd,
2617 bit IsCommutable = 0> {
2618 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2619 IsCommutable>;
2620
2621 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2622 IsCommutable>;
2623}
2624
2625multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2626 bits<8> opc_d, bits<8> opc_q,
2627 string OpcodeStr, SDNode OpNode,
2628 OpndItins itins, bit IsCommutable = 0> {
2629 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2630 itins, HasAVX512, IsCommutable>,
2631 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
2632 itins, HasBWI, IsCommutable>;
2633}
2634
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002635multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2636 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2637 PatFrag memop_frag, X86MemOperand x86memop,
2638 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2639 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002641 {
2642 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002643 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002644 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002645 []>, EVEX_4V;
2646 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2647 (ins KRC:$mask, RC:$src1, RC:$src2),
2648 !strconcat(OpcodeStr,
2649 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2650 [], itins.rr>, EVEX_4V, EVEX_K;
2651 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2652 (ins KRC:$mask, RC:$src1, RC:$src2),
2653 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2654 "|$dst {${mask}} {z}, $src1, $src2}"),
2655 [], itins.rr>, EVEX_4V, EVEX_KZ;
2656 }
2657 let mayLoad = 1 in {
2658 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2659 (ins RC:$src1, x86memop:$src2),
2660 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2661 []>, EVEX_4V;
2662 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2663 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2664 !strconcat(OpcodeStr,
2665 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2666 [], itins.rm>, EVEX_4V, EVEX_K;
2667 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2668 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2669 !strconcat(OpcodeStr,
2670 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2671 [], itins.rm>, EVEX_4V, EVEX_KZ;
2672 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2673 (ins RC:$src1, x86scalar_mop:$src2),
2674 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2675 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2676 [], itins.rm>, EVEX_4V, EVEX_B;
2677 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2678 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2679 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2680 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2681 BrdcstStr, "}"),
2682 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2683 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2684 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2685 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2686 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2687 BrdcstStr, "}"),
2688 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2689 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002690}
2691
Robert Khasanov545d1b72014-10-14 14:36:19 +00002692defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
2693 SSE_INTALU_ITINS_P, 1>;
2694defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
2695 SSE_INTALU_ITINS_P, 0>;
2696defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
2697 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
2698defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
2699 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002700
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002701defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
2702 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2703 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
2704 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002705
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002706defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
2707 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2708 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002709
2710def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
2711 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2712
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002713def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
2714 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2715 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2716def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
2717 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2718 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
2719
Robert Khasanov545d1b72014-10-14 14:36:19 +00002720defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
2721 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2722defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
2723 SSE_INTALU_ITINS_P, HasBWI, 1>;
2724defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
2725 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002726
Robert Khasanov545d1b72014-10-14 14:36:19 +00002727defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
2728 SSE_INTALU_ITINS_P, HasBWI, 1>;
2729defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
2730 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2731defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
2732 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002733
Robert Khasanov545d1b72014-10-14 14:36:19 +00002734defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
2735 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2736defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
2737 SSE_INTALU_ITINS_P, HasBWI, 1>;
2738defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
2739 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002740
Robert Khasanov545d1b72014-10-14 14:36:19 +00002741defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
2742 SSE_INTALU_ITINS_P, HasBWI, 1>;
2743defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
2744 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2745defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
2746 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002747
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002748def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2749 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2750 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2751def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2752 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2753 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2754def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2755 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2756 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2757def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2758 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2759 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2760def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2761 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2762 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2763def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2764 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2765 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2766def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2767 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2768 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2769def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2770 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2771 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002772//===----------------------------------------------------------------------===//
2773// AVX-512 - Unpack Instructions
2774//===----------------------------------------------------------------------===//
2775
2776multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2777 PatFrag mem_frag, RegisterClass RC,
2778 X86MemOperand x86memop, string asm,
2779 Domain d> {
2780 def rr : AVX512PI<opc, MRMSrcReg,
2781 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2782 asm, [(set RC:$dst,
2783 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002784 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002785 def rm : AVX512PI<opc, MRMSrcMem,
2786 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2787 asm, [(set RC:$dst,
2788 (vt (OpNode RC:$src1,
2789 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002790 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002791}
2792
2793defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2794 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002795 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002796defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2797 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002798 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002799defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2800 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002801 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002802defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2803 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002804 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002805
2806multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2807 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2808 X86MemOperand x86memop> {
2809 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2810 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002811 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002812 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2813 IIC_SSE_UNPCK>, EVEX_4V;
2814 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2815 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002816 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002817 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2818 (bitconvert (memop_frag addr:$src2)))))],
2819 IIC_SSE_UNPCK>, EVEX_4V;
2820}
2821defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2822 VR512, memopv16i32, i512mem>, EVEX_V512,
2823 EVEX_CD8<32, CD8VF>;
2824defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2825 VR512, memopv8i64, i512mem>, EVEX_V512,
2826 VEX_W, EVEX_CD8<64, CD8VF>;
2827defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2828 VR512, memopv16i32, i512mem>, EVEX_V512,
2829 EVEX_CD8<32, CD8VF>;
2830defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2831 VR512, memopv8i64, i512mem>, EVEX_V512,
2832 VEX_W, EVEX_CD8<64, CD8VF>;
2833//===----------------------------------------------------------------------===//
2834// AVX-512 - PSHUFD
2835//
2836
2837multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2838 SDNode OpNode, PatFrag mem_frag,
2839 X86MemOperand x86memop, ValueType OpVT> {
2840 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2841 (ins RC:$src1, i8imm:$src2),
2842 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002843 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002844 [(set RC:$dst,
2845 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2846 EVEX;
2847 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2848 (ins x86memop:$src1, i8imm:$src2),
2849 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002850 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002851 [(set RC:$dst,
2852 (OpVT (OpNode (mem_frag addr:$src1),
2853 (i8 imm:$src2))))]>, EVEX;
2854}
2855
2856defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002857 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002858
2859let ExeDomain = SSEPackedSingle in
Chandler Carruthed5dfff2014-09-22 22:29:42 +00002860defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilpi,
Craig Topperae11aed2014-01-14 07:41:20 +00002861 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862 EVEX_CD8<32, CD8VF>;
2863let ExeDomain = SSEPackedDouble in
Chandler Carruthed5dfff2014-09-22 22:29:42 +00002864defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilpi,
Craig Topperae11aed2014-01-14 07:41:20 +00002865 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002866 VEX_W, EVEX_CD8<32, CD8VF>;
2867
Chandler Carruthed5dfff2014-09-22 22:29:42 +00002868def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002869 (VPERMILPSZri VR512:$src1, imm:$imm)>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +00002870def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002871 (VPERMILPDZri VR512:$src1, imm:$imm)>;
2872
2873//===----------------------------------------------------------------------===//
2874// AVX-512 Logical Instructions
2875//===----------------------------------------------------------------------===//
2876
Robert Khasanov545d1b72014-10-14 14:36:19 +00002877defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
2878 SSE_INTALU_ITINS_P, HasAVX512, 1>;
2879defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
2880 SSE_INTALU_ITINS_P, HasAVX512, 1>;
2881defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
2882 SSE_INTALU_ITINS_P, HasAVX512, 1>;
2883defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
2884 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002885
2886//===----------------------------------------------------------------------===//
2887// AVX-512 FP arithmetic
2888//===----------------------------------------------------------------------===//
2889
2890multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2891 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002892 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002893 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2894 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002895 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002896 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2897 EVEX_CD8<64, CD8VT1>;
2898}
2899
2900let isCommutable = 1 in {
2901defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2902defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2903defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2904defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2905}
2906let isCommutable = 0 in {
2907defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2908defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2909}
2910
2911multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002912 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002913 RegisterClass RC, ValueType vt,
2914 X86MemOperand x86memop, PatFrag mem_frag,
2915 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2916 string BrdcstStr,
2917 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002918 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002919 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002920 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002921 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002922 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002923
2924 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2925 !strconcat(OpcodeStr,
2926 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2927 [], itins.rr, d>, EVEX_4V, EVEX_K;
2928
2929 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2930 !strconcat(OpcodeStr,
2931 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2932 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2933 }
2934
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002935 let mayLoad = 1 in {
2936 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002937 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002938 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002939 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002940
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002941 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2942 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002943 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002944 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002945 [(set RC:$dst, (OpNode RC:$src1,
2946 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002947 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002948
2949 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2950 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2951 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2952 [], itins.rm, d>, EVEX_4V, EVEX_K;
2953
2954 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2955 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2956 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2957 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2958
2959 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2960 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2961 " \t{${src2}", BrdcstStr,
2962 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
2963 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
2964
2965 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2966 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2967 " \t{${src2}", BrdcstStr,
2968 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2969 BrdcstStr, "}"),
2970 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
2971 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002972}
2973
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002974defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002975 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002976 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002977
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002978defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002979 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2980 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002981 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002982
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002983defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002984 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002985 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002986defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002987 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2988 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002989 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002990
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002991defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002992 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2993 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002994 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002995defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002996 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2997 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002998 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002999
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003000defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003001 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3002 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003003 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003004defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003005 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3006 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003007 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003009defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00003011 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003012defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003013 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00003014 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003015
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003016defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3018 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00003019 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003020defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003021 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3022 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00003023 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003025def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3026 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3027 (i16 -1), FROUND_CURRENT)),
3028 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3029
3030def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3031 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3032 (i8 -1), FROUND_CURRENT)),
3033 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3034
3035def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3036 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3037 (i16 -1), FROUND_CURRENT)),
3038 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3039
3040def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3041 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3042 (i8 -1), FROUND_CURRENT)),
3043 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003044//===----------------------------------------------------------------------===//
3045// AVX-512 VPTESTM instructions
3046//===----------------------------------------------------------------------===//
3047
3048multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3049 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
3050 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003051 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003052 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003053 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003054 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3055 SSEPackedInt>, EVEX_4V;
3056 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003058 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003060 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061}
3062
3063defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003064 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003065 EVEX_CD8<32, CD8VF>;
3066defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003067 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068 EVEX_CD8<64, CD8VF>;
3069
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003070let Predicates = [HasCDI] in {
3071defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
3072 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
3073 EVEX_CD8<32, CD8VF>;
3074defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003075 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003076 EVEX_CD8<64, CD8VF>;
3077}
3078
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003079def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3080 (v16i32 VR512:$src2), (i16 -1))),
3081 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3082
3083def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3084 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003085 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003086//===----------------------------------------------------------------------===//
3087// AVX-512 Shift instructions
3088//===----------------------------------------------------------------------===//
3089multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
3090 string OpcodeStr, SDNode OpNode, RegisterClass RC,
3091 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
3092 RegisterClass KRC> {
3093 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003094 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003095 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00003096 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
3098 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003099 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003101 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003102 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
3103 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003104 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003105 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00003107 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003109 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003110 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003111 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
3113}
3114
3115multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3116 RegisterClass RC, ValueType vt, ValueType SrcVT,
3117 PatFrag bc_frag, RegisterClass KRC> {
3118 // src2 is always 128-bit
3119 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3120 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003121 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
3123 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
3124 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3125 (ins KRC:$mask, RC:$src1, VR128X:$src2),
3126 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003127 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003128 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
3129 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3130 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003131 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003132 [(set RC:$dst, (vt (OpNode RC:$src1,
3133 (bc_frag (memopv2i64 addr:$src2)))))],
3134 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
3135 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3136 (ins KRC:$mask, RC:$src1, i128mem:$src2),
3137 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003138 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003139 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
3140}
3141
3142defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
3143 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
3144 EVEX_V512, EVEX_CD8<32, CD8VF>;
3145defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
3146 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3147 EVEX_CD8<32, CD8VQ>;
3148
3149defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
3150 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
3151 EVEX_CD8<64, CD8VF>, VEX_W;
3152defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
3153 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3154 EVEX_CD8<64, CD8VQ>, VEX_W;
3155
3156defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
3157 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
3158 EVEX_CD8<32, CD8VF>;
3159defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
3160 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3161 EVEX_CD8<32, CD8VQ>;
3162
3163defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
3164 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
3165 EVEX_CD8<64, CD8VF>, VEX_W;
3166defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
3167 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3168 EVEX_CD8<64, CD8VQ>, VEX_W;
3169
3170defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
3171 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
3172 EVEX_V512, EVEX_CD8<32, CD8VF>;
3173defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
3174 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3175 EVEX_CD8<32, CD8VQ>;
3176
3177defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
3178 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
3179 EVEX_CD8<64, CD8VF>, VEX_W;
3180defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
3181 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3182 EVEX_CD8<64, CD8VQ>, VEX_W;
3183
3184//===-------------------------------------------------------------------===//
3185// Variable Bit Shifts
3186//===-------------------------------------------------------------------===//
3187multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
3188 RegisterClass RC, ValueType vt,
3189 X86MemOperand x86memop, PatFrag mem_frag> {
3190 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3191 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003192 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003193 [(set RC:$dst,
3194 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
3195 EVEX_4V;
3196 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3197 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003198 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003199 [(set RC:$dst,
3200 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
3201 EVEX_4V;
3202}
3203
3204defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
3205 i512mem, memopv16i32>, EVEX_V512,
3206 EVEX_CD8<32, CD8VF>;
3207defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
3208 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3209 EVEX_CD8<64, CD8VF>;
3210defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
3211 i512mem, memopv16i32>, EVEX_V512,
3212 EVEX_CD8<32, CD8VF>;
3213defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
3214 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3215 EVEX_CD8<64, CD8VF>;
3216defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
3217 i512mem, memopv16i32>, EVEX_V512,
3218 EVEX_CD8<32, CD8VF>;
3219defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
3220 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3221 EVEX_CD8<64, CD8VF>;
3222
3223//===----------------------------------------------------------------------===//
3224// AVX-512 - MOVDDUP
3225//===----------------------------------------------------------------------===//
3226
3227multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
3228 X86MemOperand x86memop, PatFrag memop_frag> {
3229def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003230 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003231 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3232def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003233 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003234 [(set RC:$dst,
3235 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3236}
3237
3238defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
3239 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3240def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3241 (VMOVDDUPZrm addr:$src)>;
3242
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003243//===---------------------------------------------------------------------===//
3244// Replicate Single FP - MOVSHDUP and MOVSLDUP
3245//===---------------------------------------------------------------------===//
3246multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3247 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3248 X86MemOperand x86memop> {
3249 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003250 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003251 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3252 let mayLoad = 1 in
3253 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003254 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003255 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3256}
3257
3258defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
3259 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3260 EVEX_CD8<32, CD8VF>;
3261defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
3262 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3263 EVEX_CD8<32, CD8VF>;
3264
3265def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
3266def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
3267 (VMOVSHDUPZrm addr:$src)>;
3268def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
3269def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
3270 (VMOVSLDUPZrm addr:$src)>;
3271
3272//===----------------------------------------------------------------------===//
3273// Move Low to High and High to Low packed FP Instructions
3274//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003275def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3276 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003277 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003278 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3279 IIC_SSE_MOV_LH>, EVEX_4V;
3280def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3281 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003282 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003283 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3284 IIC_SSE_MOV_LH>, EVEX_4V;
3285
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003286let Predicates = [HasAVX512] in {
3287 // MOVLHPS patterns
3288 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3289 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3290 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3291 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003292
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003293 // MOVHLPS patterns
3294 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3295 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3296}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003297
3298//===----------------------------------------------------------------------===//
3299// FMA - Fused Multiply Operations
3300//
3301let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003302multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3303 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00003304 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003305 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003306 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003307 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003308 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003309
3310 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003311 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3312 (ins _.RC:$src1, _.RC:$src2, _.MemOp:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003313 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003314 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2,
3315 (_.MemOpFrag addr:$src3))))]>;
3316 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3317 (ins _.RC:$src1, _.RC:$src2, _.ScalarMemOp:$src3),
3318 !strconcat(OpcodeStr, " \t{${src3}", _.BroadcastStr,
3319 ", $src2, $dst|$dst, $src2, ${src3}", _.BroadcastStr, "}"),
3320 [(set _.RC:$dst, (OpNode _.RC:$src1, _.RC:$src2,
3321 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003322}
3323} // Constraints = "$src1 = $dst"
3324
3325let ExeDomain = SSEPackedSingle in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003326 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", X86Fmadd,
3327 v16f32_info>,
3328 EVEX_V512, EVEX_CD8<32, CD8VF>;
3329 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", X86Fmsub,
3330 v16f32_info>,
3331 EVEX_V512, EVEX_CD8<32, CD8VF>;
3332 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", X86Fmaddsub,
3333 v16f32_info>,
3334 EVEX_V512, EVEX_CD8<32, CD8VF>;
3335 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", X86Fmsubadd,
3336 v16f32_info>,
3337 EVEX_V512, EVEX_CD8<32, CD8VF>;
3338 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", X86Fnmadd,
3339 v16f32_info>,
3340 EVEX_V512, EVEX_CD8<32, CD8VF>;
3341 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", X86Fnmsub,
3342 v16f32_info>,
3343 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003344}
3345let ExeDomain = SSEPackedDouble in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003346 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", X86Fmadd,
3347 v8f64_info>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003348 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003349 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", X86Fmsub,
3350 v8f64_info>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003351 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003352 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", X86Fmaddsub,
3353 v8f64_info>,
3354 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3355 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", X86Fmsubadd,
3356 v8f64_info>,
3357 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3358 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", X86Fnmadd,
3359 v8f64_info>,
3360 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3361 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", X86Fnmsub,
3362 v8f64_info>,
3363 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003364}
3365
3366let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003367multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3368 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003369 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003370 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3371 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003372 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003373 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.MemOpFrag addr:$src2),
3374 _.RC:$src3)))]>;
3375 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3376 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
3377 !strconcat(OpcodeStr, " \t{${src2}", _.BroadcastStr,
3378 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3379 [(set _.RC:$dst,
3380 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3381 (_.ScalarLdFrag addr:$src2))),
3382 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003383}
3384} // Constraints = "$src1 = $dst"
3385
3386
3387let ExeDomain = SSEPackedSingle in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003388 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", X86Fmadd,
3389 v16f32_info>,
3390 EVEX_V512, EVEX_CD8<32, CD8VF>;
3391 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", X86Fmsub,
3392 v16f32_info>,
3393 EVEX_V512, EVEX_CD8<32, CD8VF>;
3394 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", X86Fmaddsub,
3395 v16f32_info>,
3396 EVEX_V512, EVEX_CD8<32, CD8VF>;
3397 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", X86Fmsubadd,
3398 v16f32_info>,
3399 EVEX_V512, EVEX_CD8<32, CD8VF>;
3400 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", X86Fnmadd,
3401 v16f32_info>,
3402 EVEX_V512, EVEX_CD8<32, CD8VF>;
3403 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", X86Fnmsub,
3404 v16f32_info>,
3405 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003406}
3407let ExeDomain = SSEPackedDouble in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003408 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", X86Fmadd,
3409 v8f64_info>,
3410 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3411 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", X86Fmsub,
3412 v8f64_info>,
3413 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3414 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", X86Fmaddsub,
3415 v8f64_info>,
3416 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3417 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", X86Fmsubadd,
3418 v8f64_info>,
3419 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3420 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", X86Fnmadd,
3421 v8f64_info>,
3422 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3423 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", X86Fnmsub,
3424 v8f64_info>,
3425 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003426}
3427
3428// Scalar FMA
3429let Constraints = "$src1 = $dst" in {
3430multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3431 RegisterClass RC, ValueType OpVT,
3432 X86MemOperand x86memop, Operand memop,
3433 PatFrag mem_frag> {
3434 let isCommutable = 1 in
3435 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3436 (ins RC:$src1, RC:$src2, RC:$src3),
3437 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003438 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003439 [(set RC:$dst,
3440 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3441 let mayLoad = 1 in
3442 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3443 (ins RC:$src1, RC:$src2, f128mem:$src3),
3444 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003445 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446 [(set RC:$dst,
3447 (OpVT (OpNode RC:$src2, RC:$src1,
3448 (mem_frag addr:$src3))))]>;
3449}
3450
3451} // Constraints = "$src1 = $dst"
3452
Elena Demikhovskycf088092013-12-11 14:31:04 +00003453defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003454 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003455defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003456 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003457defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003458 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003459defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003460 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003461defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003462 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003463defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003464 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003465defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003466 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003467defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003468 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3469
3470//===----------------------------------------------------------------------===//
3471// AVX-512 Scalar convert from sign integer to float/double
3472//===----------------------------------------------------------------------===//
3473
3474multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3475 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003476let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003477 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003478 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003479 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003480 let mayLoad = 1 in
3481 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3482 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003483 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003484 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003485} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003486}
Andrew Trick15a47742013-10-09 05:11:10 +00003487let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003488defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003489 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003490defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003491 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003492defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003493 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003494defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003495 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3496
3497def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3498 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3499def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003500 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003501def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3502 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3503def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003504 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003505
3506def : Pat<(f32 (sint_to_fp GR32:$src)),
3507 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3508def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003509 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003510def : Pat<(f64 (sint_to_fp GR32:$src)),
3511 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3512def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003513 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3514
Elena Demikhovskycf088092013-12-11 14:31:04 +00003515defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003516 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003517defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003518 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003519defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003520 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003521defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003522 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3523
3524def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3525 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3526def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3527 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3528def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3529 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3530def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3531 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3532
3533def : Pat<(f32 (uint_to_fp GR32:$src)),
3534 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3535def : Pat<(f32 (uint_to_fp GR64:$src)),
3536 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3537def : Pat<(f64 (uint_to_fp GR32:$src)),
3538 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3539def : Pat<(f64 (uint_to_fp GR64:$src)),
3540 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003541}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003542
3543//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003544// AVX-512 Scalar convert from float/double to integer
3545//===----------------------------------------------------------------------===//
3546multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3547 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3548 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003549let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003550 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003551 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003552 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3553 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003554 let mayLoad = 1 in
3555 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003556 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003557 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003558} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003559}
3560let Predicates = [HasAVX512] in {
3561// Convert float/double to signed/unsigned int 32/64
3562defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003563 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003564 XS, EVEX_CD8<32, CD8VT1>;
3565defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003566 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003567 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3568defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003569 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003570 XS, EVEX_CD8<32, CD8VT1>;
3571defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3572 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003573 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003574 EVEX_CD8<32, CD8VT1>;
3575defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003576 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003577 XD, EVEX_CD8<64, CD8VT1>;
3578defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003579 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003580 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3581defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003582 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003583 XD, EVEX_CD8<64, CD8VT1>;
3584defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3585 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003586 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003587 EVEX_CD8<64, CD8VT1>;
3588
Craig Topper9dd48c82014-01-02 17:28:14 +00003589let isCodeGenOnly = 1 in {
3590 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3591 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3592 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3593 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3594 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3595 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3596 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3597 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3598 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3599 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3600 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3601 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003602
Craig Topper9dd48c82014-01-02 17:28:14 +00003603 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3604 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3605 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3606 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3607 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3608 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3609 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3610 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3611 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3612 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3613 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3614 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3615} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003616
3617// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003618let isCodeGenOnly = 1 in {
3619 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3620 ssmem, sse_load_f32, "cvttss2si">,
3621 XS, EVEX_CD8<32, CD8VT1>;
3622 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3623 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3624 "cvttss2si">, XS, VEX_W,
3625 EVEX_CD8<32, CD8VT1>;
3626 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3627 sdmem, sse_load_f64, "cvttsd2si">, XD,
3628 EVEX_CD8<64, CD8VT1>;
3629 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3630 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3631 "cvttsd2si">, XD, VEX_W,
3632 EVEX_CD8<64, CD8VT1>;
3633 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3634 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3635 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3636 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3637 int_x86_avx512_cvttss2usi64, ssmem,
3638 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3639 EVEX_CD8<32, CD8VT1>;
3640 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3641 int_x86_avx512_cvttsd2usi,
3642 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3643 EVEX_CD8<64, CD8VT1>;
3644 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3645 int_x86_avx512_cvttsd2usi64, sdmem,
3646 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3647 EVEX_CD8<64, CD8VT1>;
3648} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003649
3650multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3651 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3652 string asm> {
3653 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003654 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003655 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3656 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003657 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003658 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3659}
3660
3661defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003662 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003663 EVEX_CD8<32, CD8VT1>;
3664defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003665 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003666 EVEX_CD8<32, CD8VT1>;
3667defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003668 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003669 EVEX_CD8<32, CD8VT1>;
3670defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003671 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003672 EVEX_CD8<32, CD8VT1>;
3673defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003674 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003675 EVEX_CD8<64, CD8VT1>;
3676defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003677 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003678 EVEX_CD8<64, CD8VT1>;
3679defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003680 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003681 EVEX_CD8<64, CD8VT1>;
3682defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003683 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003684 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003685} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003686//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003687// AVX-512 Convert form float to double and back
3688//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003689let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003690def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3691 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003692 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003693 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3694let mayLoad = 1 in
3695def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3696 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003697 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003698 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3699 EVEX_CD8<32, CD8VT1>;
3700
3701// Convert scalar double to scalar single
3702def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3703 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003704 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003705 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3706let mayLoad = 1 in
3707def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3708 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003709 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003710 []>, EVEX_4V, VEX_LIG, VEX_W,
3711 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3712}
3713
3714def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3715 Requires<[HasAVX512]>;
3716def : Pat<(fextend (loadf32 addr:$src)),
3717 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3718
3719def : Pat<(extloadf32 addr:$src),
3720 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3721 Requires<[HasAVX512, OptForSize]>;
3722
3723def : Pat<(extloadf32 addr:$src),
3724 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3725 Requires<[HasAVX512, OptForSpeed]>;
3726
3727def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3728 Requires<[HasAVX512]>;
3729
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003730multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003731 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3732 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3733 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003734let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003735 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003736 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003737 [(set DstRC:$dst,
3738 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003739 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003740 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003741 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003742 let mayLoad = 1 in
3743 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003744 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003745 [(set DstRC:$dst,
3746 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003747} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003748}
3749
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003750multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003751 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3752 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3753 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003754let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003755 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003756 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003757 [(set DstRC:$dst,
3758 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3759 let mayLoad = 1 in
3760 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003761 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003762 [(set DstRC:$dst,
3763 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003764} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003765}
3766
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003767defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003768 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003769 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003770 EVEX_CD8<64, CD8VF>;
3771
3772defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3773 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003774 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003775 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003776def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3777 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003778
3779def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3780 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3781 (VCVTPD2PSZrr VR512:$src)>;
3782
3783def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3784 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3785 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003786
3787//===----------------------------------------------------------------------===//
3788// AVX-512 Vector convert from sign integer to float/double
3789//===----------------------------------------------------------------------===//
3790
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003791defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003792 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003793 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003794 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003795
3796defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3797 memopv4i64, i256mem, v8f64, v8i32,
3798 SSEPackedDouble>, EVEX_V512, XS,
3799 EVEX_CD8<32, CD8VH>;
3800
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003801defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003802 memopv16f32, f512mem, v16i32, v16f32,
3803 SSEPackedSingle>, EVEX_V512, XS,
3804 EVEX_CD8<32, CD8VF>;
3805
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003806defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003807 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003808 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003809 EVEX_CD8<64, CD8VF>;
3810
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003811defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003812 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003813 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003814 EVEX_CD8<32, CD8VF>;
3815
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003816// cvttps2udq (src, 0, mask-all-ones, sae-current)
3817def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3818 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3819 (VCVTTPS2UDQZrr VR512:$src)>;
3820
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003821defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003822 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003823 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003824 EVEX_CD8<64, CD8VF>;
3825
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003826// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3827def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3828 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3829 (VCVTTPD2UDQZrr VR512:$src)>;
3830
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003831defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3832 memopv4i64, f256mem, v8f64, v8i32,
3833 SSEPackedDouble>, EVEX_V512, XS,
3834 EVEX_CD8<32, CD8VH>;
3835
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003836defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003837 memopv16i32, f512mem, v16f32, v16i32,
3838 SSEPackedSingle>, EVEX_V512, XD,
3839 EVEX_CD8<32, CD8VF>;
3840
3841def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3842 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3843 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3844
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003845def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3846 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3847 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3848
3849def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3850 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3851 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3852
3853def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3854 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3855 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003856
Cameron McInallyf10a7c92014-06-18 14:04:37 +00003857def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
3858 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
3859 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
3860
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003861def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003862 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003863 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003864def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3865 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3866 (VCVTDQ2PDZrr VR256X:$src)>;
3867def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3868 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3869 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3870def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3871 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3872 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003873
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003874multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3875 RegisterClass DstRC, PatFrag mem_frag,
3876 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003877let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003878 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003879 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003880 [], d>, EVEX;
3881 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003882 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003883 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003884 let mayLoad = 1 in
3885 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003886 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003887 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003888} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003889}
3890
3891defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003892 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003893 EVEX_V512, EVEX_CD8<32, CD8VF>;
3894defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3895 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3896 EVEX_V512, EVEX_CD8<64, CD8VF>;
3897
3898def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3899 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3900 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3901
3902def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3903 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3904 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3905
3906defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3907 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003908 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003909defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3910 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003911 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003912
3913def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3914 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3915 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3916
3917def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3918 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3919 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003920
3921let Predicates = [HasAVX512] in {
3922 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3923 (VCVTPD2PSZrm addr:$src)>;
3924 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3925 (VCVTPS2PDZrm addr:$src)>;
3926}
3927
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003928//===----------------------------------------------------------------------===//
3929// Half precision conversion instructions
3930//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003931multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3932 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003933 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3934 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003935 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003936 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003937 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3938 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3939}
3940
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003941multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3942 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003943 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3944 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003945 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3946 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003947 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003948 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3949 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003950 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003951}
3952
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003953defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003954 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003955defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003956 EVEX_CD8<32, CD8VH>;
3957
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003958def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3959 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3960 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3961
3962def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3963 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3964 (VCVTPH2PSZrr VR256X:$src)>;
3965
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003966let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3967 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003968 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003969 EVEX_CD8<32, CD8VT1>;
3970 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003971 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003972 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3973 let Pattern = []<dag> in {
3974 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003975 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003976 EVEX_CD8<32, CD8VT1>;
3977 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003978 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003979 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3980 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003981 let isCodeGenOnly = 1 in {
3982 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003983 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003984 EVEX_CD8<32, CD8VT1>;
3985 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003986 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003987 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003988
Craig Topper9dd48c82014-01-02 17:28:14 +00003989 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003990 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003991 EVEX_CD8<32, CD8VT1>;
3992 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003993 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003994 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3995 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003996}
3997
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003998/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3999multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4000 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004001 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004002 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4003 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004004 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004005 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004006 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004007 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4008 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004009 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004010 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004011 }
4012}
4013}
4014
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004015defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4016 EVEX_CD8<32, CD8VT1>;
4017defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4018 VEX_W, EVEX_CD8<64, CD8VT1>;
4019defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4020 EVEX_CD8<32, CD8VT1>;
4021defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4022 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004023
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004024def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4025 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4026 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4027 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004028
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004029def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4030 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4031 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4032 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004033
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004034def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4035 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4036 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4037 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004038
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004039def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4040 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4041 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4042 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004043
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004044/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4045multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4046 RegisterClass RC, X86MemOperand x86memop,
4047 PatFrag mem_frag, ValueType OpVt> {
4048 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4049 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004050 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004051 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
4052 EVEX;
4053 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004054 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004055 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
4056 EVEX;
4057}
4058defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
4059 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
4060defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
4061 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4062defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
4063 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
4064defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
4065 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4066
4067def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4068 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4069 (VRSQRT14PSZr VR512:$src)>;
4070def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4071 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4072 (VRSQRT14PDZr VR512:$src)>;
4073
4074def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4075 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4076 (VRCP14PSZr VR512:$src)>;
4077def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4078 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4079 (VRCP14PDZr VR512:$src)>;
4080
4081/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
4082multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4083 X86MemOperand x86memop> {
4084 let hasSideEffects = 0, Predicates = [HasERI] in {
4085 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4086 (ins RC:$src1, RC:$src2),
4087 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004088 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004089 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4090 (ins RC:$src1, RC:$src2),
4091 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004092 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004093 []>, EVEX_4V, EVEX_B;
4094 let mayLoad = 1 in {
4095 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4096 (ins RC:$src1, x86memop:$src2),
4097 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004098 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004099 }
4100}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004101}
4102
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004103defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
4104 EVEX_CD8<32, CD8VT1>;
4105defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
4106 VEX_W, EVEX_CD8<64, CD8VT1>;
4107defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
4108 EVEX_CD8<32, CD8VT1>;
4109defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
4110 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004111
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004112def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
4113 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
4114 FROUND_NO_EXC)),
4115 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4116 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
4117
4118def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
4119 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
4120 FROUND_NO_EXC)),
4121 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4122 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
4123
4124def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
4125 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
4126 FROUND_NO_EXC)),
4127 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4128 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
4129
4130def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
4131 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
4132 FROUND_NO_EXC)),
4133 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4134 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
4135
4136/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
4137multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
4138 RegisterClass RC, X86MemOperand x86memop> {
4139 let hasSideEffects = 0, Predicates = [HasERI] in {
4140 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4141 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004142 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004143 []>, EVEX;
4144 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4145 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004146 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004147 []>, EVEX, EVEX_B;
4148 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004149 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004150 []>, EVEX;
4151 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004152}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004153defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
4154 EVEX_V512, EVEX_CD8<32, CD8VF>;
4155defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
4156 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4157defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
4158 EVEX_V512, EVEX_CD8<32, CD8VF>;
4159defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
4160 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4161
4162def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
4163 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
4164 (VRSQRT28PSZrb VR512:$src)>;
4165def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
4166 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
4167 (VRSQRT28PDZrb VR512:$src)>;
4168
4169def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
4170 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
4171 (VRCP28PSZrb VR512:$src)>;
4172def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
4173 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
4174 (VRCP28PDZrb VR512:$src)>;
4175
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004176multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004177 OpndItins itins_s, OpndItins itins_d> {
4178 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004179 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004180 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
4181 EVEX, EVEX_V512;
4182
4183 let mayLoad = 1 in
4184 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004185 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004186 [(set VR512:$dst,
4187 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
4188 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
4189
4190 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004191 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004192 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
4193 EVEX, EVEX_V512;
4194
4195 let mayLoad = 1 in
4196 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004197 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004198 [(set VR512:$dst, (OpNode
4199 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
4200 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
4201
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004202}
4203
4204multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4205 Intrinsic F32Int, Intrinsic F64Int,
4206 OpndItins itins_s, OpndItins itins_d> {
4207 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4208 (ins FR32X:$src1, FR32X:$src2),
4209 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004210 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004211 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004212 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004213 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4214 (ins VR128X:$src1, VR128X:$src2),
4215 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004216 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004217 [(set VR128X:$dst,
4218 (F32Int VR128X:$src1, VR128X:$src2))],
4219 itins_s.rr>, XS, EVEX_4V;
4220 let mayLoad = 1 in {
4221 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4222 (ins FR32X:$src1, f32mem:$src2),
4223 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004224 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004225 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004226 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004227 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4228 (ins VR128X:$src1, ssmem:$src2),
4229 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004230 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004231 [(set VR128X:$dst,
4232 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4233 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4234 }
4235 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4236 (ins FR64X:$src1, FR64X:$src2),
4237 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004238 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004239 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004240 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004241 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4242 (ins VR128X:$src1, VR128X:$src2),
4243 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004244 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004245 [(set VR128X:$dst,
4246 (F64Int VR128X:$src1, VR128X:$src2))],
4247 itins_s.rr>, XD, EVEX_4V, VEX_W;
4248 let mayLoad = 1 in {
4249 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4250 (ins FR64X:$src1, f64mem:$src2),
4251 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004252 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004253 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004254 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004255 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4256 (ins VR128X:$src1, sdmem:$src2),
4257 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004258 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004259 [(set VR128X:$dst,
4260 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
4261 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4262 }
4263}
4264
4265
4266defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4267 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
4268 SSE_SQRTSS, SSE_SQRTSD>,
4269 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004270 SSE_SQRTPS, SSE_SQRTPD>;
4271
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004272let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004273 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4274 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
4275 (VSQRTPSZrr VR512:$src1)>;
4276 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4277 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
4278 (VSQRTPDZrr VR512:$src1)>;
4279
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004280 def : Pat<(f32 (fsqrt FR32X:$src)),
4281 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4282 def : Pat<(f32 (fsqrt (load addr:$src))),
4283 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4284 Requires<[OptForSize]>;
4285 def : Pat<(f64 (fsqrt FR64X:$src)),
4286 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4287 def : Pat<(f64 (fsqrt (load addr:$src))),
4288 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4289 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004290
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004291 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004292 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004293 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004294 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004295 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004296
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004297 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004298 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004299 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004300 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004301 Requires<[OptForSize]>;
4302
4303 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4304 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4305 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4306 VR128X)>;
4307 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4308 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4309
4310 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4311 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4312 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4313 VR128X)>;
4314 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4315 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4316}
4317
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004318
4319multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4320 X86MemOperand x86memop, RegisterClass RC,
4321 PatFrag mem_frag32, PatFrag mem_frag64,
4322 Intrinsic V4F32Int, Intrinsic V2F64Int,
4323 CD8VForm VForm> {
4324let ExeDomain = SSEPackedSingle in {
4325 // Intrinsic operation, reg.
4326 // Vector intrinsic operation, reg
4327 def PSr : AVX512AIi8<opcps, MRMSrcReg,
4328 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4329 !strconcat(OpcodeStr,
4330 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4331 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
4332
4333 // Vector intrinsic operation, mem
4334 def PSm : AVX512AIi8<opcps, MRMSrcMem,
4335 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4336 !strconcat(OpcodeStr,
4337 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4338 [(set RC:$dst,
4339 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
4340 EVEX_CD8<32, VForm>;
4341} // ExeDomain = SSEPackedSingle
4342
4343let ExeDomain = SSEPackedDouble in {
4344 // Vector intrinsic operation, reg
4345 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
4346 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4347 !strconcat(OpcodeStr,
4348 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4349 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
4350
4351 // Vector intrinsic operation, mem
4352 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
4353 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4354 !strconcat(OpcodeStr,
4355 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4356 [(set RC:$dst,
4357 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
4358 EVEX_CD8<64, VForm>;
4359} // ExeDomain = SSEPackedDouble
4360}
4361
4362multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4363 string OpcodeStr,
4364 Intrinsic F32Int,
4365 Intrinsic F64Int> {
4366let ExeDomain = GenericDomain in {
4367 // Operation, reg.
4368 let hasSideEffects = 0 in
4369 def SSr : AVX512AIi8<opcss, MRMSrcReg,
4370 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
4371 !strconcat(OpcodeStr,
4372 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4373 []>;
4374
4375 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004376 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004377 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
4378 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4379 !strconcat(OpcodeStr,
4380 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4381 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
4382
4383 // Intrinsic operation, mem.
4384 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
4385 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
4386 !strconcat(OpcodeStr,
4387 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4388 [(set VR128X:$dst, (F32Int VR128X:$src1,
4389 sse_load_f32:$src2, imm:$src3))]>,
4390 EVEX_CD8<32, CD8VT1>;
4391
4392 // Operation, reg.
4393 let hasSideEffects = 0 in
4394 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
4395 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
4396 !strconcat(OpcodeStr,
4397 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4398 []>, VEX_W;
4399
4400 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004401 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004402 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
4403 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4404 !strconcat(OpcodeStr,
4405 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4406 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
4407 VEX_W;
4408
4409 // Intrinsic operation, mem.
4410 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
4411 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
4412 !strconcat(OpcodeStr,
4413 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4414 [(set VR128X:$dst,
4415 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
4416 VEX_W, EVEX_CD8<64, CD8VT1>;
4417} // ExeDomain = GenericDomain
4418}
4419
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004420multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4421 X86MemOperand x86memop, RegisterClass RC,
4422 PatFrag mem_frag, Domain d> {
4423let ExeDomain = d in {
4424 // Intrinsic operation, reg.
4425 // Vector intrinsic operation, reg
4426 def r : AVX512AIi8<opc, MRMSrcReg,
4427 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4428 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004429 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004430 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004431
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004432 // Vector intrinsic operation, mem
4433 def m : AVX512AIi8<opc, MRMSrcMem,
4434 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4435 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004436 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004437 []>, EVEX;
4438} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004439}
4440
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004441
4442defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
4443 memopv16f32, SSEPackedSingle>, EVEX_V512,
4444 EVEX_CD8<32, CD8VF>;
4445
4446def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004447 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004448 FROUND_CURRENT)),
4449 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4450
4451
4452defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
4453 memopv8f64, SSEPackedDouble>, EVEX_V512,
4454 VEX_W, EVEX_CD8<64, CD8VF>;
4455
4456def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004457 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004458 FROUND_CURRENT)),
4459 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4460
4461multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4462 Operand x86memop, RegisterClass RC, Domain d> {
4463let ExeDomain = d in {
4464 def r : AVX512AIi8<opc, MRMSrcReg,
4465 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
4466 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004467 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004468 []>, EVEX_4V;
4469
4470 def m : AVX512AIi8<opc, MRMSrcMem,
4471 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
4472 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004473 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004474 []>, EVEX_4V;
4475} // ExeDomain
4476}
4477
4478defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4479 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
4480
4481defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4482 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004484def : Pat<(ffloor FR32X:$src),
4485 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4486def : Pat<(f64 (ffloor FR64X:$src)),
4487 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4488def : Pat<(f32 (fnearbyint FR32X:$src)),
4489 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4490def : Pat<(f64 (fnearbyint FR64X:$src)),
4491 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4492def : Pat<(f32 (fceil FR32X:$src)),
4493 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4494def : Pat<(f64 (fceil FR64X:$src)),
4495 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4496def : Pat<(f32 (frint FR32X:$src)),
4497 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4498def : Pat<(f64 (frint FR64X:$src)),
4499 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4500def : Pat<(f32 (ftrunc FR32X:$src)),
4501 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4502def : Pat<(f64 (ftrunc FR64X:$src)),
4503 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4504
4505def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004506 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004507def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004508 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004509def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004510 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004511def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004512 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004513def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004514 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004515
4516def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004517 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004518def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004519 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004520def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004521 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004522def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004523 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004524def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004525 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004526
4527//-------------------------------------------------
4528// Integer truncate and extend operations
4529//-------------------------------------------------
4530
4531multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4532 RegisterClass dstRC, RegisterClass srcRC,
4533 RegisterClass KRC, X86MemOperand x86memop> {
4534 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4535 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004536 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004537 []>, EVEX;
4538
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004539 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4540 (ins KRC:$mask, srcRC:$src),
4541 !strconcat(OpcodeStr,
4542 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
4543 []>, EVEX, EVEX_K;
4544
4545 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004546 (ins KRC:$mask, srcRC:$src),
4547 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004548 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004549 []>, EVEX, EVEX_KZ;
4550
4551 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004552 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004553 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004554
4555 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4556 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
4557 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
4558 []>, EVEX, EVEX_K;
4559
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004560}
4561defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
4562 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4563defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4564 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4565defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4566 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4567defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4568 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4569defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4570 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4571defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4572 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4573defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4574 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4575defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4576 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4577defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4578 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4579defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4580 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4581defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4582 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4583defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4584 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4585defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4586 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4587defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4588 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4589defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4590 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4591
4592def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4593def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4594def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4595def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4596def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4597
4598def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004599 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004600def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004601 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004602def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004603 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004604def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004605 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004606
4607
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004608multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4609 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4610 PatFrag mem_frag, X86MemOperand x86memop,
4611 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004612
4613 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4614 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004615 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004616 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004617
4618 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4619 (ins KRC:$mask, SrcRC:$src),
4620 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4621 []>, EVEX, EVEX_K;
4622
4623 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4624 (ins KRC:$mask, SrcRC:$src),
4625 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4626 []>, EVEX, EVEX_KZ;
4627
4628 let mayLoad = 1 in {
4629 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004630 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004631 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004632 [(set DstRC:$dst,
4633 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4634 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004635
4636 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4637 (ins KRC:$mask, x86memop:$src),
4638 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4639 []>,
4640 EVEX, EVEX_K;
4641
4642 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4643 (ins KRC:$mask, x86memop:$src),
4644 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4645 []>,
4646 EVEX, EVEX_KZ;
4647 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004648}
4649
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004650defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004651 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4652 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004653defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004654 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4655 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004656defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004657 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4658 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004659defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004660 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4661 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004662defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004663 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4664 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004665
4666defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004667 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4668 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004669defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004670 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4671 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004672defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004673 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4674 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004675defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004676 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4677 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004678defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004679 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4680 EVEX_CD8<32, CD8VH>;
4681
4682//===----------------------------------------------------------------------===//
4683// GATHER - SCATTER Operations
4684
4685multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4686 RegisterClass RC, X86MemOperand memop> {
4687let mayLoad = 1,
4688 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4689 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4690 (ins RC:$src1, KRC:$mask, memop:$src2),
4691 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004692 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004693 []>, EVEX, EVEX_K;
4694}
Cameron McInally45325962014-03-26 13:50:50 +00004695
4696let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004697defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4698 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004699defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4700 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004701}
4702
4703let ExeDomain = SSEPackedSingle in {
4704defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4705 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004706defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4707 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004708}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004709
4710defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4711 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4712defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4713 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4714
4715defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4716 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4717defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4718 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4719
4720multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4721 RegisterClass RC, X86MemOperand memop> {
4722let mayStore = 1, Constraints = "$mask = $mask_wb" in
4723 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4724 (ins memop:$dst, KRC:$mask, RC:$src2),
4725 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004726 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004727 []>, EVEX, EVEX_K;
4728}
4729
Cameron McInally45325962014-03-26 13:50:50 +00004730let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004731defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4732 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004733defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4734 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004735}
4736
4737let ExeDomain = SSEPackedSingle in {
4738defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4739 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004740defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4741 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004742}
4743
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004744defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4745 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4746defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4747 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4748
4749defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4750 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4751defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4752 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4753
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004754// prefetch
4755multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4756 RegisterClass KRC, X86MemOperand memop> {
4757 let Predicates = [HasPFI], hasSideEffects = 1 in
4758 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
4759 !strconcat(OpcodeStr, " \t{$src {${mask}}|{${mask}}, $src}"),
4760 []>, EVEX, EVEX_K;
4761}
4762
4763defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4764 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4765
4766defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4767 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4768
4769defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4770 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4771
4772defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4773 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4774
4775defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4776 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4777
4778defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4779 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4780
4781defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4782 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4783
4784defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4785 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4786
4787defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4788 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4789
4790defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4791 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4792
4793defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4794 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4795
4796defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4797 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4798
4799defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4800 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4801
4802defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4803 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4804
4805defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4806 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4807
4808defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4809 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004810//===----------------------------------------------------------------------===//
4811// VSHUFPS - VSHUFPD Operations
4812
4813multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4814 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4815 Domain d> {
4816 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4817 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4818 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004819 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004820 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4821 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004822 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004823 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4824 (ins RC:$src1, RC:$src2, i8imm:$src3),
4825 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004826 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004827 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4828 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004829 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004830}
4831
4832defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004833 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004834defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004835 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004836
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004837def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4838 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4839def : Pat<(v16i32 (X86Shufp VR512:$src1,
4840 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4841 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4842
4843def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4844 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4845def : Pat<(v8i64 (X86Shufp VR512:$src1,
4846 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4847 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004848
Adam Nemet5ed17da2014-08-21 19:50:07 +00004849multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004850 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet5ed17da2014-08-21 19:50:07 +00004851 (ins _.RC:$src1, _.RC:$src2, i8imm:$src3),
4852 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004853 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00004854 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004855 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004856 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00004857
Adam Nemetf92139d2014-08-05 17:22:50 +00004858 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00004859 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
4860 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00004861
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004862 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00004863 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
4864 (ins _.RC:$src1, _.MemOp:$src2, i8imm:$src3),
4865 !strconcat("valign"##_.Suffix,
Adam Nemet1c752d82014-08-05 17:22:47 +00004866 " \t{$src3, $src2, $src1, $dst|"
4867 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004868 []>, EVEX_4V;
4869}
Adam Nemet5ed17da2014-08-21 19:50:07 +00004870defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
4871defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004872
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004873// Helper fragments to match sext vXi1 to vXiY.
4874def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4875def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4876
4877multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4878 RegisterClass KRC, RegisterClass RC,
4879 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4880 string BrdcstStr> {
4881 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4882 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4883 []>, EVEX;
4884 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4885 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4886 []>, EVEX, EVEX_K;
4887 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4888 !strconcat(OpcodeStr,
4889 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4890 []>, EVEX, EVEX_KZ;
4891 let mayLoad = 1 in {
4892 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4893 (ins x86memop:$src),
4894 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4895 []>, EVEX;
4896 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4897 (ins KRC:$mask, x86memop:$src),
4898 !strconcat(OpcodeStr,
4899 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4900 []>, EVEX, EVEX_K;
4901 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4902 (ins KRC:$mask, x86memop:$src),
4903 !strconcat(OpcodeStr,
4904 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4905 []>, EVEX, EVEX_KZ;
4906 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4907 (ins x86scalar_mop:$src),
4908 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4909 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4910 []>, EVEX, EVEX_B;
4911 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4912 (ins KRC:$mask, x86scalar_mop:$src),
4913 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4914 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4915 []>, EVEX, EVEX_B, EVEX_K;
4916 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4917 (ins KRC:$mask, x86scalar_mop:$src),
4918 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4919 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4920 BrdcstStr, "}"),
4921 []>, EVEX, EVEX_B, EVEX_KZ;
4922 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004923}
4924
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004925defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4926 i512mem, i32mem, "{1to16}">, EVEX_V512,
4927 EVEX_CD8<32, CD8VF>;
4928defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4929 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4930 EVEX_CD8<64, CD8VF>;
4931
4932def : Pat<(xor
4933 (bc_v16i32 (v16i1sextv16i32)),
4934 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4935 (VPABSDZrr VR512:$src)>;
4936def : Pat<(xor
4937 (bc_v8i64 (v8i1sextv8i64)),
4938 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4939 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004940
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004941def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4942 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004943 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004944def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4945 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004946 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004947
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004948multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004949 RegisterClass RC, RegisterClass KRC,
4950 X86MemOperand x86memop,
4951 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004952 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4953 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004954 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004955 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004956 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4957 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004958 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004959 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004960 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4961 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004962 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004963 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
4964 []>, EVEX, EVEX_B;
4965 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4966 (ins KRC:$mask, RC:$src),
4967 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004968 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004969 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004970 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4971 (ins KRC:$mask, x86memop:$src),
4972 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004973 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004974 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004975 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4976 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004977 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004978 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
4979 BrdcstStr, "}"),
4980 []>, EVEX, EVEX_KZ, EVEX_B;
4981
4982 let Constraints = "$src1 = $dst" in {
4983 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4984 (ins RC:$src1, KRC:$mask, RC:$src2),
4985 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004986 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004987 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004988 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4989 (ins RC:$src1, KRC:$mask, x86memop:$src2),
4990 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004991 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004992 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004993 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4994 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004995 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004996 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
4997 []>, EVEX, EVEX_K, EVEX_B;
4998 }
4999}
5000
5001let Predicates = [HasCDI] in {
5002defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005003 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005004 EVEX_V512, EVEX_CD8<32, CD8VF>;
5005
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005006
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005007defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005008 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005009 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005010
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005011}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005012
5013def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5014 GR16:$mask),
5015 (VPCONFLICTDrrk VR512:$src1,
5016 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5017
5018def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5019 GR8:$mask),
5020 (VPCONFLICTQrrk VR512:$src1,
5021 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005022
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005023let Predicates = [HasCDI] in {
5024defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5025 i512mem, i32mem, "{1to16}">,
5026 EVEX_V512, EVEX_CD8<32, CD8VF>;
5027
5028
5029defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5030 i512mem, i64mem, "{1to8}">,
5031 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5032
5033}
5034
5035def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5036 GR16:$mask),
5037 (VPLZCNTDrrk VR512:$src1,
5038 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5039
5040def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5041 GR8:$mask),
5042 (VPLZCNTQrrk VR512:$src1,
5043 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5044
Cameron McInally0d0489c2014-06-16 14:12:28 +00005045def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
5046 (VPLZCNTDrm addr:$src)>;
5047def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5048 (VPLZCNTDrr VR512:$src)>;
5049def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
5050 (VPLZCNTQrm addr:$src)>;
5051def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5052 (VPLZCNTQrr VR512:$src)>;
5053
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005054def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5055def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5056def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005057
5058def : Pat<(store VK1:$src, addr:$dst),
5059 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
5060
5061def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5062 (truncstore node:$val, node:$ptr), [{
5063 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5064}]>;
5065
5066def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5067 (MOV8mr addr:$dst, GR8:$src)>;
5068
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005069multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5070def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
5071 !strconcat(OpcodeStr##Vec.Suffix, " \t{$src, $dst|$dst, $src}"),
5072 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5073}
5074
5075multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5076 string OpcodeStr, Predicate prd> {
5077let Predicates = [prd] in
5078 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5079
5080 let Predicates = [prd, HasVLX] in {
5081 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5082 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5083 }
5084}
5085
5086multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5087 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5088 HasBWI>;
5089 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5090 HasBWI>, VEX_W;
5091 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5092 HasDQI>;
5093 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5094 HasDQI>, VEX_W;
5095}
5096
5097defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;