blob: ec86924c662665728f1769dda8f380589182f6c3 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venancio25188892007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000026#include "llvm/ADT/VectorExtras.h"
27#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerdc3adc82007-02-27 04:43:02 +000028#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000032#include "llvm/CodeGen/SelectionDAG.h"
33#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000036#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000037using namespace llvm;
38
Chris Lattner76ac0682005-11-15 00:40:23 +000039X86TargetLowering::X86TargetLowering(TargetMachine &TM)
40 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000041 Subtarget = &TM.getSubtarget<X86Subtarget>();
42 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000043 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000044
Chris Lattner76ac0682005-11-15 00:40:23 +000045 // Set up the TargetLowering object.
46
47 // X86 is weird, it always uses i8 for shift amounts and setcc results.
48 setShiftAmountType(MVT::i8);
49 setSetCCResultType(MVT::i8);
50 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000051 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000052 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000053 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000054
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000055 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000056 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 setUseUnderscoreSetJmp(false);
58 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000059 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000060 // MS runtime is weird: it exports _setjmp, but longjmp!
61 setUseUnderscoreSetJmp(true);
62 setUseUnderscoreLongJmp(false);
63 } else {
64 setUseUnderscoreSetJmp(true);
65 setUseUnderscoreLongJmp(true);
66 }
67
Chris Lattner76ac0682005-11-15 00:40:23 +000068 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000069 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
70 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
71 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000072 if (Subtarget->is64Bit())
73 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000074
Evan Cheng5d9fd972006-10-04 00:56:09 +000075 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
76
Chris Lattner76ac0682005-11-15 00:40:23 +000077 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
78 // operation.
79 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
80 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
81 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000082
Evan Cheng11b0a5d2006-09-08 06:48:29 +000083 if (Subtarget->is64Bit()) {
84 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000085 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000086 } else {
87 if (X86ScalarSSE)
88 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
89 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
90 else
91 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
92 }
Chris Lattner76ac0682005-11-15 00:40:23 +000093
94 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
95 // this operation.
96 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
97 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +000098 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +000099 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000100 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000101 else {
102 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
103 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000106 if (!Subtarget->is64Bit()) {
107 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
109 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
110 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000111
Evan Cheng08390f62006-01-30 22:13:22 +0000112 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
113 // this operation.
114 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
115 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
116
117 if (X86ScalarSSE) {
118 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
119 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000120 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000121 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000122 }
123
124 // Handle FP_TO_UINT by promoting the destination to a larger signed
125 // conversion.
126 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
128 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
129
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000130 if (Subtarget->is64Bit()) {
131 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000133 } else {
134 if (X86ScalarSSE && !Subtarget->hasSSE3())
135 // Expand FP_TO_UINT into a select.
136 // FIXME: We would like to use a Custom expander here eventually to do
137 // the optimal thing for SSE vs. the default expansion in the legalizer.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
139 else
140 // With SSE3 we can use fisttpll to convert to a signed i64.
141 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
142 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000143
Chris Lattner55c17f92006-12-05 18:22:22 +0000144 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000145 if (!X86ScalarSSE) {
146 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
147 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
148 }
Chris Lattner30107e62005-12-23 05:15:23 +0000149
Evan Cheng0d41d192006-10-30 08:02:39 +0000150 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000151 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000152 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
153 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000154 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit())
156 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000157 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000158 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000159 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
160 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000161 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000162
Chris Lattner76ac0682005-11-15 00:40:23 +0000163 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
164 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
165 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
166 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
167 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
168 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
169 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
170 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
171 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000172 if (Subtarget->is64Bit()) {
173 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
174 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
175 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
176 }
177
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000178 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000179 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000180
Chris Lattner76ac0682005-11-15 00:40:23 +0000181 // These should be promoted to a larger select which is supported.
182 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
183 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000184 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000185 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
186 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
187 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
188 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
189 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
190 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
191 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
192 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
193 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000194 if (Subtarget->is64Bit()) {
195 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
196 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
197 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000198 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000199 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000200 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000201 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000202 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000203 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000204 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000205 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
208 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
209 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
210 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
211 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000213 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
214 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
215 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000216 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000217 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
218 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000219
Chris Lattner9c415362005-11-29 06:16:21 +0000220 // We don't have line number support yet.
221 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000222 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000223 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000224 if (!Subtarget->isTargetDarwin() &&
225 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000226 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000227 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000228
Nate Begemane74795c2006-01-25 18:21:52 +0000229 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
230 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemane74795c2006-01-25 18:21:52 +0000231 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemane74795c2006-01-25 18:21:52 +0000232 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengdeaea252007-03-02 23:16:35 +0000233 if (Subtarget->is64Bit())
234 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
235 else
236 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
237
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000238 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000239 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000240 if (Subtarget->is64Bit())
241 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +0000242 if (Subtarget->isTargetCygMing())
243 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
244 else
245 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000246
Chris Lattner76ac0682005-11-15 00:40:23 +0000247 if (X86ScalarSSE) {
248 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000249 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
250 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000251
Evan Cheng72d5c252006-01-31 22:28:30 +0000252 // Use ANDPD to simulate FABS.
253 setOperationAction(ISD::FABS , MVT::f64, Custom);
254 setOperationAction(ISD::FABS , MVT::f32, Custom);
255
256 // Use XORP to simulate FNEG.
257 setOperationAction(ISD::FNEG , MVT::f64, Custom);
258 setOperationAction(ISD::FNEG , MVT::f32, Custom);
259
Evan Cheng4363e882007-01-05 07:55:56 +0000260 // Use ANDPD and ORPD to simulate FCOPYSIGN.
261 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
262 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
263
Evan Chengd8fba3a2006-02-02 00:28:23 +0000264 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000265 setOperationAction(ISD::FSIN , MVT::f64, Expand);
266 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000267 setOperationAction(ISD::FREM , MVT::f64, Expand);
268 setOperationAction(ISD::FSIN , MVT::f32, Expand);
269 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000270 setOperationAction(ISD::FREM , MVT::f32, Expand);
271
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000272 // Expand FP immediates into loads from the stack, except for the special
273 // cases we handle.
274 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
275 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 addLegalFPImmediate(+0.0); // xorps / xorpd
277 } else {
278 // Set up the FP register classes.
279 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000280
Evan Cheng4363e882007-01-05 07:55:56 +0000281 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
282 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
283 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000284
Chris Lattner76ac0682005-11-15 00:40:23 +0000285 if (!UnsafeFPMath) {
286 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
287 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
288 }
289
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000290 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 addLegalFPImmediate(+0.0); // FLD0
292 addLegalFPImmediate(+1.0); // FLD1
293 addLegalFPImmediate(-0.0); // FLD0/FCHS
294 addLegalFPImmediate(-1.0); // FLD1/FCHS
295 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000296
Evan Cheng19264272006-03-01 01:11:20 +0000297 // First set operation action for all vector types to expand. Then we
298 // will selectively turn on ones that can be effectively codegen'd.
299 for (unsigned VT = (unsigned)MVT::Vector + 1;
300 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
301 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
302 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000303 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
304 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000305 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000306 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
307 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
309 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
311 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000312 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000313 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000314 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000315 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000316 }
317
Evan Chengbc047222006-03-22 19:22:18 +0000318 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000319 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
320 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
321 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Bill Wendling98d21042007-03-26 07:53:08 +0000322 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng9e252e32006-02-22 02:26:30 +0000323
Evan Cheng19264272006-03-01 01:11:20 +0000324 // FIXME: add MMX packed arithmetics
Bill Wendling97905b42007-03-07 05:43:18 +0000325
Bill Wendling6092ce22007-03-08 22:09:11 +0000326 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
327 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
328 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner2805bce2007-04-12 04:14:49 +0000329 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000330
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000331 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
332 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
333 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
334
Bill Wendlinge3103412007-03-15 21:24:36 +0000335 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
336 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
337
Bill Wendling144b8bb2007-03-16 09:44:46 +0000338 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000339 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000340 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000341 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
342 setOperationAction(ISD::AND, MVT::v2i32, Promote);
343 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
344 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000345
346 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000347 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000348 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000349 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
350 setOperationAction(ISD::OR, MVT::v2i32, Promote);
351 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
352 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000353
354 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000355 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000356 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000357 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
358 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
359 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
360 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000361
Bill Wendling6092ce22007-03-08 22:09:11 +0000362 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000363 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling6092ce22007-03-08 22:09:11 +0000364 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000365 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
366 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
367 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
368 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000369
Bill Wendling6dff51a2007-03-27 20:22:40 +0000370 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
371 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
372 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
373 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlingd551a182007-03-22 18:42:45 +0000374
375 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
376 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
377 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendling6dff51a2007-03-27 20:22:40 +0000378 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendlingad2db4a2007-03-28 00:57:11 +0000379
380 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
381 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000382 }
383
Evan Chengbc047222006-03-22 19:22:18 +0000384 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000385 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
386
Evan Chengbf3df772006-10-27 18:49:08 +0000387 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
388 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
389 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
390 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000391 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
392 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
393 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000394 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000395 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000396 }
397
Evan Chengbc047222006-03-22 19:22:18 +0000398 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000399 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
400 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
401 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
402 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
403 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
404
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
406 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
407 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000408 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000409 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
410 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
411 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000412 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000413 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000414 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
415 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
416 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
417 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000418
Evan Cheng617a6a82006-04-10 07:23:14 +0000419 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
420 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000421 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000422 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
423 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
424 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000425
Evan Cheng92232302006-04-12 21:21:57 +0000426 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
427 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
428 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
429 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
430 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
431 }
432 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
433 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
434 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
435 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
436 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
437 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
438
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000439 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000440 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
441 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
442 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
443 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
444 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
445 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
446 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000447 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
448 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000449 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
450 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000451 }
Evan Cheng92232302006-04-12 21:21:57 +0000452
453 // Custom lower v2i64 and v2f64 selects.
454 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000455 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000456 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000457 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000458 }
459
Evan Cheng78038292006-04-05 23:38:46 +0000460 // We want to custom lower some of our intrinsics.
461 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
462
Evan Cheng5987cfb2006-07-07 08:33:52 +0000463 // We have target-specific dag combine patterns for the following nodes:
464 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000465 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000466
Chris Lattner76ac0682005-11-15 00:40:23 +0000467 computeRegisterProperties();
468
Evan Cheng6a374562006-02-14 08:25:08 +0000469 // FIXME: These should be based on subtarget info. Plus, the values should
470 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000471 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
472 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
473 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000474 allowUnalignedMemoryAccesses = true; // x86 supports it!
475}
476
Chris Lattner3c763092007-02-25 08:29:00 +0000477
478//===----------------------------------------------------------------------===//
479// Return Value Calling Convention Implementation
480//===----------------------------------------------------------------------===//
481
Chris Lattnerba3d2732007-02-28 04:55:35 +0000482#include "X86GenCallingConv.inc"
Chris Lattnerc9eed392007-02-27 05:28:59 +0000483
Chris Lattner2fc0d702007-02-25 09:12:39 +0000484/// LowerRET - Lower an ISD::RET node.
485SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
486 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
487
Chris Lattnerc9eed392007-02-27 05:28:59 +0000488 SmallVector<CCValAssign, 16> RVLocs;
489 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
490 CCState CCInfo(CC, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000491 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000492
Chris Lattner2fc0d702007-02-25 09:12:39 +0000493
494 // If this is the first return lowered for this function, add the regs to the
495 // liveout set for the function.
496 if (DAG.getMachineFunction().liveout_empty()) {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000497 for (unsigned i = 0; i != RVLocs.size(); ++i)
498 if (RVLocs[i].isRegLoc())
499 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2fc0d702007-02-25 09:12:39 +0000500 }
501
502 SDOperand Chain = Op.getOperand(0);
503 SDOperand Flag;
504
505 // Copy the result values into the output registers.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000506 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
507 RVLocs[0].getLocReg() != X86::ST0) {
508 for (unsigned i = 0; i != RVLocs.size(); ++i) {
509 CCValAssign &VA = RVLocs[i];
510 assert(VA.isRegLoc() && "Can only return in registers!");
511 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
512 Flag);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000513 Flag = Chain.getValue(1);
514 }
515 } else {
516 // We need to handle a destination of ST0 specially, because it isn't really
517 // a register.
518 SDOperand Value = Op.getOperand(1);
519
520 // If this is an FP return with ScalarSSE, we need to move the value from
521 // an XMM register onto the fp-stack.
522 if (X86ScalarSSE) {
523 SDOperand MemLoc;
524
525 // If this is a load into a scalarsse value, don't store the loaded value
526 // back to the stack, only to reload it: just replace the scalar-sse load.
527 if (ISD::isNON_EXTLoad(Value.Val) &&
528 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
529 Chain = Value.getOperand(0);
530 MemLoc = Value.getOperand(1);
531 } else {
532 // Spill the value to memory and reload it into top of stack.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000533 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2fc0d702007-02-25 09:12:39 +0000534 MachineFunction &MF = DAG.getMachineFunction();
535 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
536 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
537 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
538 }
539 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000540 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2fc0d702007-02-25 09:12:39 +0000541 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
542 Chain = Value.getValue(1);
543 }
544
545 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
546 SDOperand Ops[] = { Chain, Value };
547 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
548 Flag = Chain.getValue(1);
549 }
550
551 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
552 if (Flag.Val)
553 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
554 else
555 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
556}
557
558
Chris Lattner0cd99602007-02-25 08:59:22 +0000559/// LowerCallResult - Lower the result values of an ISD::CALL into the
560/// appropriate copies out of appropriate physical registers. This assumes that
561/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
562/// being lowered. The returns a SDNode with the same number of values as the
563/// ISD::CALL.
564SDNode *X86TargetLowering::
565LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
566 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattner152bfa12007-02-28 07:09:55 +0000567
568 // Assign locations to each value returned by this call.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000569 SmallVector<CCValAssign, 16> RVLocs;
570 CCState CCInfo(CallingConv, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000571 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
572
Chris Lattner0cd99602007-02-25 08:59:22 +0000573
Chris Lattner152bfa12007-02-28 07:09:55 +0000574 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner0cd99602007-02-25 08:59:22 +0000575
576 // Copy all of the result registers out of their specified physreg.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000577 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
578 for (unsigned i = 0; i != RVLocs.size(); ++i) {
579 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
580 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner0cd99602007-02-25 08:59:22 +0000581 InFlag = Chain.getValue(2);
582 ResultVals.push_back(Chain.getValue(0));
583 }
584 } else {
585 // Copies from the FP stack are special, as ST0 isn't a valid register
586 // before the fp stackifier runs.
587
588 // Copy ST0 into an RFP register with FP_GET_RESULT.
589 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
590 SDOperand GROps[] = { Chain, InFlag };
591 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
592 Chain = RetVal.getValue(1);
593 InFlag = RetVal.getValue(2);
594
595 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
596 // an XMM register.
597 if (X86ScalarSSE) {
598 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
599 // shouldn't be necessary except that RFP cannot be live across
600 // multiple blocks. When stackifier is fixed, they can be uncoupled.
601 MachineFunction &MF = DAG.getMachineFunction();
602 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
603 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
604 SDOperand Ops[] = {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000605 Chain, RetVal, StackSlot, DAG.getValueType(RVLocs[0].getValVT()), InFlag
Chris Lattner0cd99602007-02-25 08:59:22 +0000606 };
607 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000608 RetVal = DAG.getLoad(RVLocs[0].getValVT(), Chain, StackSlot, NULL, 0);
Chris Lattner0cd99602007-02-25 08:59:22 +0000609 Chain = RetVal.getValue(1);
610 }
611
Chris Lattnerc9eed392007-02-27 05:28:59 +0000612 if (RVLocs[0].getValVT() == MVT::f32 && !X86ScalarSSE)
Chris Lattner0cd99602007-02-25 08:59:22 +0000613 // FIXME: we would really like to remember that this FP_ROUND
614 // operation is okay to eliminate if we allow excess FP precision.
615 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
616 ResultVals.push_back(RetVal);
617 }
618
619 // Merge everything together with a MERGE_VALUES node.
620 ResultVals.push_back(Chain);
621 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
622 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000623}
624
625
Chris Lattner76ac0682005-11-15 00:40:23 +0000626//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000627// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000628//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000629// StdCall calling convention seems to be standard for many Windows' API
630// routines and around. It differs from C calling convention just a little:
631// callee should clean up the stack, not caller. Symbols should be also
632// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000633
Evan Cheng24eb3f42006-04-27 05:35:28 +0000634/// AddLiveIn - This helper function adds the specified physical register to the
635/// MachineFunction as a live in value. It also creates a corresponding virtual
636/// register for it.
637static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000638 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000639 assert(RC->contains(PReg) && "Not the correct regclass!");
640 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
641 MF.addLiveIn(PReg, VReg);
642 return VReg;
643}
644
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000645SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
646 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000647 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000648 MachineFunction &MF = DAG.getMachineFunction();
649 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000650 SDOperand Root = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000651 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000652
Chris Lattner227b6c52007-02-28 07:00:42 +0000653 // Assign locations to all of the incoming arguments.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000654 SmallVector<CCValAssign, 16> ArgLocs;
655 CCState CCInfo(MF.getFunction()->getCallingConv(), getTargetMachine(),
656 ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000657 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_C);
658
Chris Lattnerb9db2252007-02-28 05:46:49 +0000659 SmallVector<SDOperand, 8> ArgValues;
660 unsigned LastVal = ~0U;
661 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
662 CCValAssign &VA = ArgLocs[i];
663 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
664 // places.
665 assert(VA.getValNo() != LastVal &&
666 "Don't support value assigned to multiple locs yet");
667 LastVal = VA.getValNo();
668
669 if (VA.isRegLoc()) {
670 MVT::ValueType RegVT = VA.getLocVT();
671 TargetRegisterClass *RC;
672 if (RegVT == MVT::i32)
673 RC = X86::GR32RegisterClass;
674 else {
675 assert(MVT::isVector(RegVT));
676 RC = X86::VR128RegisterClass;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000677 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000678
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000679 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
680 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerb9db2252007-02-28 05:46:49 +0000681
682 // If this is an 8 or 16-bit value, it is really passed promoted to 32
683 // bits. Insert an assert[sz]ext to capture this, then truncate to the
684 // right size.
685 if (VA.getLocInfo() == CCValAssign::SExt)
686 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
687 DAG.getValueType(VA.getValVT()));
688 else if (VA.getLocInfo() == CCValAssign::ZExt)
689 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
690 DAG.getValueType(VA.getValVT()));
691
692 if (VA.getLocInfo() != CCValAssign::Full)
693 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
694
695 ArgValues.push_back(ArgValue);
696 } else {
697 assert(VA.isMemLoc());
698
699 // Create the nodes corresponding to a load from this parameter slot.
700 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
701 VA.getLocMemOffset());
702 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
703 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000704 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000705 }
Chris Lattnerb9db2252007-02-28 05:46:49 +0000706
707 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000708
Evan Cheng17e734f2006-05-23 21:06:34 +0000709 ArgValues.push_back(Root);
710
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000711 // If the function takes variable number of arguments, make a frame index for
712 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000713 if (isVarArg)
Chris Lattnerb9db2252007-02-28 05:46:49 +0000714 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000715
716 if (isStdCall && !isVarArg) {
Chris Lattnerb9db2252007-02-28 05:46:49 +0000717 BytesToPopOnReturn = StackSize; // Callee pops everything..
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000718 BytesCallerReserves = 0;
719 } else {
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000720 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000721
722 // If this is an sret function, the return should pop the hidden pointer.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000723 if (NumArgs &&
724 (cast<ConstantSDNode>(Op.getOperand(3))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000725 ISD::ParamFlags::StructReturn))
Chris Lattnerb9db2252007-02-28 05:46:49 +0000726 BytesToPopOnReturn = 4;
727
728 BytesCallerReserves = StackSize;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000729 }
730
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000731 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
732 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000733
Chris Lattnerff0598d2007-04-17 17:21:52 +0000734 MF.getInfo<X86MachineFunctionInfo>()
735 ->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000736
Evan Cheng17e734f2006-05-23 21:06:34 +0000737 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000738 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000739 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000740}
741
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000742SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000743 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000744 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000745 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000746 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
747 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000748 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000749
Chris Lattner227b6c52007-02-28 07:00:42 +0000750 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerbe799592007-02-28 05:31:48 +0000751 SmallVector<CCValAssign, 16> ArgLocs;
752 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000753 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_C);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000754
Chris Lattnerbe799592007-02-28 05:31:48 +0000755 // Get a count of how many bytes are to be pushed on the stack.
756 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +0000757
Evan Cheng2a330942006-05-25 00:59:30 +0000758 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000759
Chris Lattner35a08552007-02-25 07:10:00 +0000760 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
761 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng2a330942006-05-25 00:59:30 +0000762
Chris Lattnerbe799592007-02-28 05:31:48 +0000763 SDOperand StackPtr;
Chris Lattnerbe799592007-02-28 05:31:48 +0000764
765 // Walk the register/memloc assignments, inserting copies/loads.
766 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
767 CCValAssign &VA = ArgLocs[i];
768 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000769
Chris Lattnerbe799592007-02-28 05:31:48 +0000770 // Promote the value if needed.
771 switch (VA.getLocInfo()) {
772 default: assert(0 && "Unknown loc info!");
773 case CCValAssign::Full: break;
774 case CCValAssign::SExt:
775 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
776 break;
777 case CCValAssign::ZExt:
778 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
779 break;
780 case CCValAssign::AExt:
781 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
782 break;
Evan Cheng5ee96892006-05-25 18:56:34 +0000783 }
Chris Lattnerbe799592007-02-28 05:31:48 +0000784
785 if (VA.isRegLoc()) {
786 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
787 } else {
788 assert(VA.isMemLoc());
789 if (StackPtr.Val == 0)
790 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
791 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000792 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
793 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +0000794 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000795 }
796
Chris Lattner5958b172007-02-28 05:39:26 +0000797 // If the first argument is an sret pointer, remember it.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000798 bool isSRet = NumOps &&
799 (cast<ConstantSDNode>(Op.getOperand(6))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000800 ISD::ParamFlags::StructReturn);
Chris Lattner5958b172007-02-28 05:39:26 +0000801
Evan Cheng2a330942006-05-25 00:59:30 +0000802 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000803 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
804 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000805
Evan Cheng88decde2006-04-28 21:29:37 +0000806 // Build a sequence of copy-to-reg nodes chained together with token chain
807 // and flag operands which copy the outgoing args into registers.
808 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000809 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
810 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
811 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000812 InFlag = Chain.getValue(1);
813 }
814
Evan Cheng84a041e2007-02-21 21:18:14 +0000815 // ELF / PIC requires GOT in the EBX register before function calls via PLT
816 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000817 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
818 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000819 Chain = DAG.getCopyToReg(Chain, X86::EBX,
820 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
821 InFlag);
822 InFlag = Chain.getValue(1);
823 }
824
Evan Cheng2a330942006-05-25 00:59:30 +0000825 // If the callee is a GlobalAddress node (quite common, every direct call is)
826 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000827 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000828 // We should use extra load for direct calls to dllimported functions in
829 // non-JIT mode.
830 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
831 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000832 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
833 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000834 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
835
Chris Lattnere56fef92007-02-25 06:40:16 +0000836 // Returns a chain & a flag for retval copy to use.
837 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +0000838 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000839 Ops.push_back(Chain);
840 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000841
842 // Add argument registers to the end of the list so that they are known live
843 // into the call.
844 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000845 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000846 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +0000847
848 // Add an implicit use GOT pointer in EBX.
849 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
850 Subtarget->isPICStyleGOT())
851 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000852
Evan Cheng88decde2006-04-28 21:29:37 +0000853 if (InFlag.Val)
854 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000855
Evan Cheng2a330942006-05-25 00:59:30 +0000856 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000857 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000858 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000859
Chris Lattner8be5be82006-05-23 18:50:38 +0000860 // Create the CALLSEQ_END node.
861 unsigned NumBytesForCalleeToPush = 0;
862
Chris Lattner7802f3e2007-02-25 09:06:15 +0000863 if (CC == CallingConv::X86_StdCall) {
864 if (isVarArg)
Chris Lattner5958b172007-02-28 05:39:26 +0000865 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Chris Lattner7802f3e2007-02-25 09:06:15 +0000866 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000867 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000868 } else {
869 // If this is is a call to a struct-return function, the callee
870 // pops the hidden struct pointer, so we have to push it back.
871 // This is common for Darwin/X86, Linux & Mingw32 targets.
Chris Lattner5958b172007-02-28 05:39:26 +0000872 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000873 }
874
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000875 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000876 Ops.clear();
877 Ops.push_back(Chain);
878 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000879 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000880 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000881 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +0000882 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000883
Chris Lattner0cd99602007-02-25 08:59:22 +0000884 // Handle result values, copying them out of physregs into vregs that we
885 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +0000886 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000887}
888
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000889
890//===----------------------------------------------------------------------===//
Chris Lattner3066bec2007-02-28 06:10:12 +0000891// FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000892//===----------------------------------------------------------------------===//
893//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000894// The X86 'fastcall' calling convention passes up to two integer arguments in
895// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
896// and requires that the callee pop its arguments off the stack (allowing proper
897// tail calls), and has the same return value conventions as C calling convs.
898//
899// This calling convention always arranges for the callee pop value to be 8n+4
900// bytes, which is needed for tail recursion elimination and stack alignment
901// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +0000902SDOperand
Chris Lattner3ed3be32007-02-28 06:05:16 +0000903X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000904 MachineFunction &MF = DAG.getMachineFunction();
905 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000906 SDOperand Root = Op.getOperand(0);
Chris Lattner76ac0682005-11-15 00:40:23 +0000907
Chris Lattner227b6c52007-02-28 07:00:42 +0000908 // Assign locations to all of the incoming arguments.
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000909 SmallVector<CCValAssign, 16> ArgLocs;
910 CCState CCInfo(MF.getFunction()->getCallingConv(), getTargetMachine(),
911 ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000912 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_FastCall);
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000913
914 SmallVector<SDOperand, 8> ArgValues;
915 unsigned LastVal = ~0U;
916 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
917 CCValAssign &VA = ArgLocs[i];
918 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
919 // places.
920 assert(VA.getValNo() != LastVal &&
921 "Don't support value assigned to multiple locs yet");
922 LastVal = VA.getValNo();
923
924 if (VA.isRegLoc()) {
925 MVT::ValueType RegVT = VA.getLocVT();
926 TargetRegisterClass *RC;
927 if (RegVT == MVT::i32)
928 RC = X86::GR32RegisterClass;
929 else {
930 assert(MVT::isVector(RegVT));
931 RC = X86::VR128RegisterClass;
932 }
933
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000934 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
935 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000936
937 // If this is an 8 or 16-bit value, it is really passed promoted to 32
938 // bits. Insert an assert[sz]ext to capture this, then truncate to the
939 // right size.
940 if (VA.getLocInfo() == CCValAssign::SExt)
941 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
942 DAG.getValueType(VA.getValVT()));
943 else if (VA.getLocInfo() == CCValAssign::ZExt)
944 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
945 DAG.getValueType(VA.getValVT()));
946
947 if (VA.getLocInfo() != CCValAssign::Full)
948 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
949
950 ArgValues.push_back(ArgValue);
951 } else {
952 assert(VA.isMemLoc());
953
954 // Create the nodes corresponding to a load from this parameter slot.
955 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
956 VA.getLocMemOffset());
957 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
958 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
959 }
960 }
961
Evan Cheng17e734f2006-05-23 21:06:34 +0000962 ArgValues.push_back(Root);
963
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000964 unsigned StackSize = CCInfo.getNextStackOffset();
Anton Korobeynikovaf8be442007-03-01 16:29:22 +0000965
Anton Korobeynikov57af2a42007-03-02 21:50:27 +0000966 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +0000967 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
968 // arguments and the arguments after the retaddr has been pushed are aligned.
969 if ((StackSize & 7) == 0)
970 StackSize += 4;
971 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000972
973 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000974 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +0000975 ReturnAddrIndex = 0; // No return address slot generated yet.
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000976 BytesToPopOnReturn = StackSize; // Callee pops all stack arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000977 BytesCallerReserves = 0;
978
Chris Lattnerff0598d2007-04-17 17:21:52 +0000979 MF.getInfo<X86MachineFunctionInfo>()
980 ->setBytesToPopOnReturn(BytesToPopOnReturn);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000981
Evan Cheng17e734f2006-05-23 21:06:34 +0000982 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000983 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000984 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000985}
986
Chris Lattner104aa5d2006-09-26 03:57:53 +0000987SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000988 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000989 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +0000990 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
991 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000992
Chris Lattner227b6c52007-02-28 07:00:42 +0000993 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerd439e862007-02-28 06:26:33 +0000994 SmallVector<CCValAssign, 16> ArgLocs;
995 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000996 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_FastCall);
Chris Lattnerd439e862007-02-28 06:26:33 +0000997
998 // Get a count of how many bytes are to be pushed on the stack.
999 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +00001000
Anton Korobeynikov57af2a42007-03-02 21:50:27 +00001001 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001002 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1003 // arguments and the arguments after the retaddr has been pushed are aligned.
1004 if ((NumBytes & 7) == 0)
1005 NumBytes += 4;
1006 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001007
Chris Lattner62c34842006-02-13 09:00:43 +00001008 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerd439e862007-02-28 06:26:33 +00001009
Chris Lattner35a08552007-02-25 07:10:00 +00001010 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1011 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattnerd439e862007-02-28 06:26:33 +00001012
1013 SDOperand StackPtr;
1014
1015 // Walk the register/memloc assignments, inserting copies/loads.
1016 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1017 CCValAssign &VA = ArgLocs[i];
1018 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1019
1020 // Promote the value if needed.
1021 switch (VA.getLocInfo()) {
1022 default: assert(0 && "Unknown loc info!");
1023 case CCValAssign::Full: break;
1024 case CCValAssign::SExt:
1025 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
Chris Lattner3ed3be32007-02-28 06:05:16 +00001026 break;
Chris Lattnerd439e862007-02-28 06:26:33 +00001027 case CCValAssign::ZExt:
1028 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1029 break;
1030 case CCValAssign::AExt:
1031 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1032 break;
1033 }
1034
1035 if (VA.isRegLoc()) {
1036 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1037 } else {
1038 assert(VA.isMemLoc());
1039 if (StackPtr.Val == 0)
1040 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1041 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001042 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001043 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng2a330942006-05-25 00:59:30 +00001044 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001045 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001046
Evan Cheng2a330942006-05-25 00:59:30 +00001047 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001048 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1049 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001050
Nate Begeman7e5496d2006-02-17 00:03:04 +00001051 // Build a sequence of copy-to-reg nodes chained together with token chain
1052 // and flag operands which copy the outgoing args into registers.
1053 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001054 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1055 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1056 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001057 InFlag = Chain.getValue(1);
1058 }
1059
Evan Cheng2a330942006-05-25 00:59:30 +00001060 // If the callee is a GlobalAddress node (quite common, every direct call is)
1061 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001062 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001063 // We should use extra load for direct calls to dllimported functions in
1064 // non-JIT mode.
1065 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1066 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001067 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1068 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001069 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1070
Evan Cheng84a041e2007-02-21 21:18:14 +00001071 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1072 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001073 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1074 Subtarget->isPICStyleGOT()) {
1075 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1076 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1077 InFlag);
1078 InFlag = Chain.getValue(1);
1079 }
1080
Chris Lattnere56fef92007-02-25 06:40:16 +00001081 // Returns a chain & a flag for retval copy to use.
1082 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001083 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001084 Ops.push_back(Chain);
1085 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001086
1087 // Add argument registers to the end of the list so that they are known live
1088 // into the call.
1089 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001090 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001091 RegsToPass[i].second.getValueType()));
1092
Evan Cheng84a041e2007-02-21 21:18:14 +00001093 // Add an implicit use GOT pointer in EBX.
1094 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1095 Subtarget->isPICStyleGOT())
1096 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1097
Nate Begeman7e5496d2006-02-17 00:03:04 +00001098 if (InFlag.Val)
1099 Ops.push_back(InFlag);
1100
1101 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001102 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001103 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001104 InFlag = Chain.getValue(1);
1105
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001106 // Returns a flag for retval copy to use.
1107 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001108 Ops.clear();
1109 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001110 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1111 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001112 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001113 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001114 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001115
Chris Lattnerba474f52007-02-25 09:10:05 +00001116 // Handle result values, copying them out of physregs into vregs that we
1117 // return.
1118 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001119}
1120
Chris Lattner3066bec2007-02-28 06:10:12 +00001121
1122//===----------------------------------------------------------------------===//
1123// X86-64 C Calling Convention implementation
1124//===----------------------------------------------------------------------===//
1125
1126SDOperand
1127X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner3066bec2007-02-28 06:10:12 +00001128 MachineFunction &MF = DAG.getMachineFunction();
1129 MachineFrameInfo *MFI = MF.getFrameInfo();
1130 SDOperand Root = Op.getOperand(0);
1131 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1132
1133 static const unsigned GPR64ArgRegs[] = {
1134 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1135 };
1136 static const unsigned XMMArgRegs[] = {
1137 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1138 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1139 };
1140
Chris Lattner227b6c52007-02-28 07:00:42 +00001141
1142 // Assign locations to all of the incoming arguments.
Chris Lattner3066bec2007-02-28 06:10:12 +00001143 SmallVector<CCValAssign, 16> ArgLocs;
1144 CCState CCInfo(MF.getFunction()->getCallingConv(), getTargetMachine(),
1145 ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001146 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001147
1148 SmallVector<SDOperand, 8> ArgValues;
1149 unsigned LastVal = ~0U;
1150 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1151 CCValAssign &VA = ArgLocs[i];
1152 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1153 // places.
1154 assert(VA.getValNo() != LastVal &&
1155 "Don't support value assigned to multiple locs yet");
1156 LastVal = VA.getValNo();
1157
1158 if (VA.isRegLoc()) {
1159 MVT::ValueType RegVT = VA.getLocVT();
1160 TargetRegisterClass *RC;
1161 if (RegVT == MVT::i32)
1162 RC = X86::GR32RegisterClass;
1163 else if (RegVT == MVT::i64)
1164 RC = X86::GR64RegisterClass;
1165 else if (RegVT == MVT::f32)
1166 RC = X86::FR32RegisterClass;
1167 else if (RegVT == MVT::f64)
1168 RC = X86::FR64RegisterClass;
1169 else {
1170 assert(MVT::isVector(RegVT));
1171 RC = X86::VR128RegisterClass;
1172 }
Chris Lattner9c7e5e32007-03-02 05:12:29 +00001173
1174 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1175 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner3066bec2007-02-28 06:10:12 +00001176
1177 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1178 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1179 // right size.
1180 if (VA.getLocInfo() == CCValAssign::SExt)
1181 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1182 DAG.getValueType(VA.getValVT()));
1183 else if (VA.getLocInfo() == CCValAssign::ZExt)
1184 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1185 DAG.getValueType(VA.getValVT()));
1186
1187 if (VA.getLocInfo() != CCValAssign::Full)
1188 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1189
1190 ArgValues.push_back(ArgValue);
1191 } else {
1192 assert(VA.isMemLoc());
1193
1194 // Create the nodes corresponding to a load from this parameter slot.
1195 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
1196 VA.getLocMemOffset());
1197 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1198 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
1199 }
1200 }
1201
1202 unsigned StackSize = CCInfo.getNextStackOffset();
1203
1204 // If the function takes variable number of arguments, make a frame index for
1205 // the start of the first vararg value... for expansion of llvm.va_start.
1206 if (isVarArg) {
1207 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1208 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1209
1210 // For X86-64, if there are vararg parameters that are passed via
1211 // registers, then we must store them to their spots on the stack so they
1212 // may be loaded by deferencing the result of va_next.
1213 VarArgsGPOffset = NumIntRegs * 8;
1214 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1215 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1216 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1217
1218 // Store the integer parameter registers.
1219 SmallVector<SDOperand, 8> MemOps;
1220 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1221 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1222 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1223 for (; NumIntRegs != 6; ++NumIntRegs) {
1224 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1225 X86::GR64RegisterClass);
1226 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1227 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1228 MemOps.push_back(Store);
1229 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1230 DAG.getConstant(8, getPointerTy()));
1231 }
1232
1233 // Now store the XMM (fp + vector) parameter registers.
1234 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1235 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1236 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1237 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1238 X86::VR128RegisterClass);
1239 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1240 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1241 MemOps.push_back(Store);
1242 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1243 DAG.getConstant(16, getPointerTy()));
1244 }
1245 if (!MemOps.empty())
1246 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1247 &MemOps[0], MemOps.size());
1248 }
1249
1250 ArgValues.push_back(Root);
1251
1252 ReturnAddrIndex = 0; // No return address slot generated yet.
1253 BytesToPopOnReturn = 0; // Callee pops nothing.
1254 BytesCallerReserves = StackSize;
1255
1256 // Return the new list of results.
1257 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1258 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
1259}
1260
1261SDOperand
1262X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
1263 unsigned CC) {
1264 SDOperand Chain = Op.getOperand(0);
1265 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1266 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1267 SDOperand Callee = Op.getOperand(4);
Chris Lattner227b6c52007-02-28 07:00:42 +00001268
1269 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner3066bec2007-02-28 06:10:12 +00001270 SmallVector<CCValAssign, 16> ArgLocs;
1271 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001272 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001273
1274 // Get a count of how many bytes are to be pushed on the stack.
1275 unsigned NumBytes = CCInfo.getNextStackOffset();
1276 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1277
1278 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1279 SmallVector<SDOperand, 8> MemOpChains;
1280
1281 SDOperand StackPtr;
1282
1283 // Walk the register/memloc assignments, inserting copies/loads.
1284 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1285 CCValAssign &VA = ArgLocs[i];
1286 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1287
1288 // Promote the value if needed.
1289 switch (VA.getLocInfo()) {
1290 default: assert(0 && "Unknown loc info!");
1291 case CCValAssign::Full: break;
1292 case CCValAssign::SExt:
1293 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1294 break;
1295 case CCValAssign::ZExt:
1296 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1297 break;
1298 case CCValAssign::AExt:
1299 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1300 break;
1301 }
1302
1303 if (VA.isRegLoc()) {
1304 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1305 } else {
1306 assert(VA.isMemLoc());
1307 if (StackPtr.Val == 0)
1308 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1309 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1310 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1311 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1312 }
1313 }
1314
1315 if (!MemOpChains.empty())
1316 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1317 &MemOpChains[0], MemOpChains.size());
1318
1319 // Build a sequence of copy-to-reg nodes chained together with token chain
1320 // and flag operands which copy the outgoing args into registers.
1321 SDOperand InFlag;
1322 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1323 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1324 InFlag);
1325 InFlag = Chain.getValue(1);
1326 }
1327
1328 if (isVarArg) {
1329 // From AMD64 ABI document:
1330 // For calls that may call functions that use varargs or stdargs
1331 // (prototype-less calls or calls to functions containing ellipsis (...) in
1332 // the declaration) %al is used as hidden argument to specify the number
1333 // of SSE registers used. The contents of %al do not need to match exactly
1334 // the number of registers, but must be an ubound on the number of SSE
1335 // registers used and is in the range 0 - 8 inclusive.
1336
1337 // Count the number of XMM registers allocated.
1338 static const unsigned XMMArgRegs[] = {
1339 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1340 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1341 };
1342 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1343
1344 Chain = DAG.getCopyToReg(Chain, X86::AL,
1345 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1346 InFlag = Chain.getValue(1);
1347 }
1348
1349 // If the callee is a GlobalAddress node (quite common, every direct call is)
1350 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1351 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1352 // We should use extra load for direct calls to dllimported functions in
1353 // non-JIT mode.
Evan Chenga1779b92007-03-14 22:11:11 +00001354 if (getTargetMachine().getCodeModel() != CodeModel::Large
Anton Korobeynikovfb801512007-04-16 18:10:23 +00001355 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1356 getTargetMachine(), true))
Chris Lattner3066bec2007-02-28 06:10:12 +00001357 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1358 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Chenga1779b92007-03-14 22:11:11 +00001359 if (getTargetMachine().getCodeModel() != CodeModel::Large)
1360 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Chris Lattner3066bec2007-02-28 06:10:12 +00001361
1362 // Returns a chain & a flag for retval copy to use.
1363 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1364 SmallVector<SDOperand, 8> Ops;
1365 Ops.push_back(Chain);
1366 Ops.push_back(Callee);
1367
1368 // Add argument registers to the end of the list so that they are known live
1369 // into the call.
1370 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1371 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1372 RegsToPass[i].second.getValueType()));
1373
1374 if (InFlag.Val)
1375 Ops.push_back(InFlag);
1376
1377 // FIXME: Do not generate X86ISD::TAILCALL for now.
1378 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1379 NodeTys, &Ops[0], Ops.size());
1380 InFlag = Chain.getValue(1);
1381
1382 // Returns a flag for retval copy to use.
1383 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1384 Ops.clear();
1385 Ops.push_back(Chain);
1386 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1387 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1388 Ops.push_back(InFlag);
1389 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1390 InFlag = Chain.getValue(1);
1391
1392 // Handle result values, copying them out of physregs into vregs that we
1393 // return.
1394 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
1395}
1396
1397
1398//===----------------------------------------------------------------------===//
1399// Other Lowering Hooks
1400//===----------------------------------------------------------------------===//
1401
1402
Chris Lattner76ac0682005-11-15 00:40:23 +00001403SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1404 if (ReturnAddrIndex == 0) {
1405 // Set up a frame object for the return address.
1406 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001407 if (Subtarget->is64Bit())
1408 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1409 else
1410 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001411 }
1412
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001413 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001414}
1415
1416
1417
Evan Cheng45df7f82006-01-30 23:41:35 +00001418/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1419/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001420/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1421/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001422static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001423 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1424 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001425 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001426 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001427 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1428 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1429 // X > -1 -> X == 0, jump !sign.
1430 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001431 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001432 return true;
1433 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1434 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001435 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001436 return true;
1437 }
Chris Lattner7a627672006-09-13 03:22:10 +00001438 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001439
Evan Cheng172fce72006-01-06 00:43:03 +00001440 switch (SetCCOpcode) {
1441 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001442 case ISD::SETEQ: X86CC = X86::COND_E; break;
1443 case ISD::SETGT: X86CC = X86::COND_G; break;
1444 case ISD::SETGE: X86CC = X86::COND_GE; break;
1445 case ISD::SETLT: X86CC = X86::COND_L; break;
1446 case ISD::SETLE: X86CC = X86::COND_LE; break;
1447 case ISD::SETNE: X86CC = X86::COND_NE; break;
1448 case ISD::SETULT: X86CC = X86::COND_B; break;
1449 case ISD::SETUGT: X86CC = X86::COND_A; break;
1450 case ISD::SETULE: X86CC = X86::COND_BE; break;
1451 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001452 }
1453 } else {
1454 // On a floating point condition, the flags are set as follows:
1455 // ZF PF CF op
1456 // 0 | 0 | 0 | X > Y
1457 // 0 | 0 | 1 | X < Y
1458 // 1 | 0 | 0 | X == Y
1459 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001460 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001461 switch (SetCCOpcode) {
1462 default: break;
1463 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001464 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001465 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001466 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001467 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001468 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001469 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001470 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001471 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001472 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001473 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001474 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001475 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001476 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001477 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001478 case ISD::SETNE: X86CC = X86::COND_NE; break;
1479 case ISD::SETUO: X86CC = X86::COND_P; break;
1480 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001481 }
Chris Lattner7a627672006-09-13 03:22:10 +00001482 if (Flip)
1483 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001484 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001485
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001486 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001487}
1488
Evan Cheng339edad2006-01-11 00:33:36 +00001489/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1490/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001491/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001492static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001493 switch (X86CC) {
1494 default:
1495 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001496 case X86::COND_B:
1497 case X86::COND_BE:
1498 case X86::COND_E:
1499 case X86::COND_P:
1500 case X86::COND_A:
1501 case X86::COND_AE:
1502 case X86::COND_NE:
1503 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001504 return true;
1505 }
1506}
1507
Evan Chengc995b452006-04-06 23:23:56 +00001508/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001509/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001510static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1511 if (Op.getOpcode() == ISD::UNDEF)
1512 return true;
1513
1514 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001515 return (Val >= Low && Val < Hi);
1516}
1517
1518/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1519/// true if Op is undef or if its value equal to the specified value.
1520static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1521 if (Op.getOpcode() == ISD::UNDEF)
1522 return true;
1523 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001524}
1525
Evan Cheng68ad48b2006-03-22 18:59:22 +00001526/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1527/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1528bool X86::isPSHUFDMask(SDNode *N) {
1529 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1530
1531 if (N->getNumOperands() != 4)
1532 return false;
1533
1534 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001535 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001536 SDOperand Arg = N->getOperand(i);
1537 if (Arg.getOpcode() == ISD::UNDEF) continue;
1538 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1539 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001540 return false;
1541 }
1542
1543 return true;
1544}
1545
1546/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001547/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001548bool X86::isPSHUFHWMask(SDNode *N) {
1549 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1550
1551 if (N->getNumOperands() != 8)
1552 return false;
1553
1554 // Lower quadword copied in order.
1555 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001556 SDOperand Arg = N->getOperand(i);
1557 if (Arg.getOpcode() == ISD::UNDEF) continue;
1558 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1559 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001560 return false;
1561 }
1562
1563 // Upper quadword shuffled.
1564 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001565 SDOperand Arg = N->getOperand(i);
1566 if (Arg.getOpcode() == ISD::UNDEF) continue;
1567 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1568 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001569 if (Val < 4 || Val > 7)
1570 return false;
1571 }
1572
1573 return true;
1574}
1575
1576/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001577/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001578bool X86::isPSHUFLWMask(SDNode *N) {
1579 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1580
1581 if (N->getNumOperands() != 8)
1582 return false;
1583
1584 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001585 for (unsigned i = 4; i != 8; ++i)
1586 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001587 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001588
1589 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00001590 for (unsigned i = 0; i != 4; ++i)
1591 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00001592 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001593
1594 return true;
1595}
1596
Evan Chengd27fb3e2006-03-24 01:18:28 +00001597/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1598/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00001599static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001600 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001601
Evan Cheng60f0b892006-04-20 08:58:49 +00001602 unsigned Half = NumElems / 2;
1603 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001604 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00001605 return false;
1606 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001607 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001608 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001609
1610 return true;
1611}
1612
Evan Cheng60f0b892006-04-20 08:58:49 +00001613bool X86::isSHUFPMask(SDNode *N) {
1614 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001615 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001616}
1617
1618/// isCommutedSHUFP - Returns true if the shuffle mask is except
1619/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1620/// half elements to come from vector 1 (which would equal the dest.) and
1621/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00001622static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
1623 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001624
Chris Lattner35a08552007-02-25 07:10:00 +00001625 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00001626 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001627 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001628 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00001629 for (unsigned i = Half; i < NumOps; ++i)
1630 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00001631 return false;
1632 return true;
1633}
1634
1635static bool isCommutedSHUFP(SDNode *N) {
1636 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001637 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001638}
1639
Evan Cheng2595a682006-03-24 02:58:06 +00001640/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1641/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1642bool X86::isMOVHLPSMask(SDNode *N) {
1643 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1644
Evan Cheng1a194a52006-03-28 06:50:32 +00001645 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001646 return false;
1647
Evan Cheng1a194a52006-03-28 06:50:32 +00001648 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00001649 return isUndefOrEqual(N->getOperand(0), 6) &&
1650 isUndefOrEqual(N->getOperand(1), 7) &&
1651 isUndefOrEqual(N->getOperand(2), 2) &&
1652 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00001653}
1654
Evan Cheng922e1912006-11-07 22:14:24 +00001655/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
1656/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
1657/// <2, 3, 2, 3>
1658bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
1659 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1660
1661 if (N->getNumOperands() != 4)
1662 return false;
1663
1664 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
1665 return isUndefOrEqual(N->getOperand(0), 2) &&
1666 isUndefOrEqual(N->getOperand(1), 3) &&
1667 isUndefOrEqual(N->getOperand(2), 2) &&
1668 isUndefOrEqual(N->getOperand(3), 3);
1669}
1670
Evan Chengc995b452006-04-06 23:23:56 +00001671/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1672/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1673bool X86::isMOVLPMask(SDNode *N) {
1674 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1675
1676 unsigned NumElems = N->getNumOperands();
1677 if (NumElems != 2 && NumElems != 4)
1678 return false;
1679
Evan Chengac847262006-04-07 21:53:05 +00001680 for (unsigned i = 0; i < NumElems/2; ++i)
1681 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1682 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001683
Evan Chengac847262006-04-07 21:53:05 +00001684 for (unsigned i = NumElems/2; i < NumElems; ++i)
1685 if (!isUndefOrEqual(N->getOperand(i), i))
1686 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001687
1688 return true;
1689}
1690
1691/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00001692/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1693/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00001694bool X86::isMOVHPMask(SDNode *N) {
1695 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1696
1697 unsigned NumElems = N->getNumOperands();
1698 if (NumElems != 2 && NumElems != 4)
1699 return false;
1700
Evan Chengac847262006-04-07 21:53:05 +00001701 for (unsigned i = 0; i < NumElems/2; ++i)
1702 if (!isUndefOrEqual(N->getOperand(i), i))
1703 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001704
1705 for (unsigned i = 0; i < NumElems/2; ++i) {
1706 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00001707 if (!isUndefOrEqual(Arg, i + NumElems))
1708 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001709 }
1710
1711 return true;
1712}
1713
Evan Cheng5df75882006-03-28 00:39:58 +00001714/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1715/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00001716bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
1717 bool V2IsSplat = false) {
1718 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00001719 return false;
1720
Chris Lattner35a08552007-02-25 07:10:00 +00001721 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1722 SDOperand BitI = Elts[i];
1723 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00001724 if (!isUndefOrEqual(BitI, j))
1725 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001726 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001727 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001728 return false;
1729 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001730 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001731 return false;
1732 }
Evan Cheng5df75882006-03-28 00:39:58 +00001733 }
1734
1735 return true;
1736}
1737
Evan Cheng60f0b892006-04-20 08:58:49 +00001738bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
1739 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001740 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001741}
1742
Evan Cheng2bc32802006-03-28 02:43:26 +00001743/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1744/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00001745bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
1746 bool V2IsSplat = false) {
1747 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00001748 return false;
1749
Chris Lattner35a08552007-02-25 07:10:00 +00001750 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1751 SDOperand BitI = Elts[i];
1752 SDOperand BitI1 = Elts[i+1];
1753 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00001754 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001755 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001756 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001757 return false;
1758 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001759 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001760 return false;
1761 }
Evan Cheng2bc32802006-03-28 02:43:26 +00001762 }
1763
1764 return true;
1765}
1766
Evan Cheng60f0b892006-04-20 08:58:49 +00001767bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
1768 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001769 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001770}
1771
Evan Chengf3b52c82006-04-05 07:20:06 +00001772/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
1773/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
1774/// <0, 0, 1, 1>
1775bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
1776 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1777
1778 unsigned NumElems = N->getNumOperands();
1779 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
1780 return false;
1781
1782 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1783 SDOperand BitI = N->getOperand(i);
1784 SDOperand BitI1 = N->getOperand(i+1);
1785
Evan Chengac847262006-04-07 21:53:05 +00001786 if (!isUndefOrEqual(BitI, j))
1787 return false;
1788 if (!isUndefOrEqual(BitI1, j))
1789 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00001790 }
1791
1792 return true;
1793}
1794
Evan Chenge8b51802006-04-21 01:05:10 +00001795/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
1796/// specifies a shuffle of elements that is suitable for input to MOVSS,
1797/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00001798static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
1799 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00001800 return false;
1801
Chris Lattner35a08552007-02-25 07:10:00 +00001802 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001803 return false;
1804
Chris Lattner35a08552007-02-25 07:10:00 +00001805 for (unsigned i = 1; i < NumElts; ++i) {
1806 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001807 return false;
1808 }
1809
1810 return true;
1811}
Evan Chengf3b52c82006-04-05 07:20:06 +00001812
Evan Chenge8b51802006-04-21 01:05:10 +00001813bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001814 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001815 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001816}
1817
Evan Chenge8b51802006-04-21 01:05:10 +00001818/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
1819/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00001820/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00001821static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
1822 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00001823 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00001824 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00001825 return false;
1826
1827 if (!isUndefOrEqual(Ops[0], 0))
1828 return false;
1829
Chris Lattner35a08552007-02-25 07:10:00 +00001830 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001831 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00001832 if (!(isUndefOrEqual(Arg, i+NumOps) ||
1833 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
1834 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00001835 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001836 }
1837
1838 return true;
1839}
1840
Evan Cheng89c5d042006-09-08 01:50:06 +00001841static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
1842 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001843 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001844 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
1845 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00001846}
1847
Evan Cheng5d247f82006-04-14 21:59:03 +00001848/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1849/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
1850bool X86::isMOVSHDUPMask(SDNode *N) {
1851 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1852
1853 if (N->getNumOperands() != 4)
1854 return false;
1855
1856 // Expect 1, 1, 3, 3
1857 for (unsigned i = 0; i < 2; ++i) {
1858 SDOperand Arg = N->getOperand(i);
1859 if (Arg.getOpcode() == ISD::UNDEF) continue;
1860 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1861 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1862 if (Val != 1) return false;
1863 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001864
1865 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001866 for (unsigned i = 2; i < 4; ++i) {
1867 SDOperand Arg = N->getOperand(i);
1868 if (Arg.getOpcode() == ISD::UNDEF) continue;
1869 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1870 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1871 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001872 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001873 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001874
Evan Cheng6222cf22006-04-15 05:37:34 +00001875 // Don't use movshdup if it can be done with a shufps.
1876 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001877}
1878
1879/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1880/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
1881bool X86::isMOVSLDUPMask(SDNode *N) {
1882 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1883
1884 if (N->getNumOperands() != 4)
1885 return false;
1886
1887 // Expect 0, 0, 2, 2
1888 for (unsigned i = 0; i < 2; ++i) {
1889 SDOperand Arg = N->getOperand(i);
1890 if (Arg.getOpcode() == ISD::UNDEF) continue;
1891 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1892 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1893 if (Val != 0) return false;
1894 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001895
1896 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001897 for (unsigned i = 2; i < 4; ++i) {
1898 SDOperand Arg = N->getOperand(i);
1899 if (Arg.getOpcode() == ISD::UNDEF) continue;
1900 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1901 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1902 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001903 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001904 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001905
Evan Cheng6222cf22006-04-15 05:37:34 +00001906 // Don't use movshdup if it can be done with a shufps.
1907 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001908}
1909
Evan Chengd097e672006-03-22 02:53:00 +00001910/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1911/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00001912static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001913 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1914
Evan Chengd097e672006-03-22 02:53:00 +00001915 // This is a splat operation if each element of the permute is the same, and
1916 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001917 unsigned NumElems = N->getNumOperands();
1918 SDOperand ElementBase;
1919 unsigned i = 0;
1920 for (; i != NumElems; ++i) {
1921 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00001922 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001923 ElementBase = Elt;
1924 break;
1925 }
1926 }
1927
1928 if (!ElementBase.Val)
1929 return false;
1930
1931 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001932 SDOperand Arg = N->getOperand(i);
1933 if (Arg.getOpcode() == ISD::UNDEF) continue;
1934 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001935 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00001936 }
1937
1938 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001939 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00001940}
1941
Evan Cheng5022b342006-04-17 20:43:08 +00001942/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1943/// a splat of a single element and it's a 2 or 4 element mask.
1944bool X86::isSplatMask(SDNode *N) {
1945 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1946
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001947 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00001948 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
1949 return false;
1950 return ::isSplatMask(N);
1951}
1952
Evan Chenge056dd52006-10-27 21:08:32 +00001953/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
1954/// specifies a splat of zero element.
1955bool X86::isSplatLoMask(SDNode *N) {
1956 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1957
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001958 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00001959 if (!isUndefOrEqual(N->getOperand(i), 0))
1960 return false;
1961 return true;
1962}
1963
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001964/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
1965/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
1966/// instructions.
1967unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001968 unsigned NumOperands = N->getNumOperands();
1969 unsigned Shift = (NumOperands == 4) ? 2 : 1;
1970 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00001971 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001972 unsigned Val = 0;
1973 SDOperand Arg = N->getOperand(NumOperands-i-1);
1974 if (Arg.getOpcode() != ISD::UNDEF)
1975 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00001976 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001977 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00001978 if (i != NumOperands - 1)
1979 Mask <<= Shift;
1980 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001981
1982 return Mask;
1983}
1984
Evan Chengb7fedff2006-03-29 23:07:14 +00001985/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
1986/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
1987/// instructions.
1988unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
1989 unsigned Mask = 0;
1990 // 8 nodes, but we only care about the last 4.
1991 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001992 unsigned Val = 0;
1993 SDOperand Arg = N->getOperand(i);
1994 if (Arg.getOpcode() != ISD::UNDEF)
1995 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001996 Mask |= (Val - 4);
1997 if (i != 4)
1998 Mask <<= 2;
1999 }
2000
2001 return Mask;
2002}
2003
2004/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2005/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2006/// instructions.
2007unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2008 unsigned Mask = 0;
2009 // 8 nodes, but we only care about the first 4.
2010 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002011 unsigned Val = 0;
2012 SDOperand Arg = N->getOperand(i);
2013 if (Arg.getOpcode() != ISD::UNDEF)
2014 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002015 Mask |= Val;
2016 if (i != 0)
2017 Mask <<= 2;
2018 }
2019
2020 return Mask;
2021}
2022
Evan Cheng59a63552006-04-05 01:47:37 +00002023/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2024/// specifies a 8 element shuffle that can be broken into a pair of
2025/// PSHUFHW and PSHUFLW.
2026static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2027 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2028
2029 if (N->getNumOperands() != 8)
2030 return false;
2031
2032 // Lower quadword shuffled.
2033 for (unsigned i = 0; i != 4; ++i) {
2034 SDOperand Arg = N->getOperand(i);
2035 if (Arg.getOpcode() == ISD::UNDEF) continue;
2036 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2037 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2038 if (Val > 4)
2039 return false;
2040 }
2041
2042 // Upper quadword shuffled.
2043 for (unsigned i = 4; i != 8; ++i) {
2044 SDOperand Arg = N->getOperand(i);
2045 if (Arg.getOpcode() == ISD::UNDEF) continue;
2046 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2047 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2048 if (Val < 4 || Val > 7)
2049 return false;
2050 }
2051
2052 return true;
2053}
2054
Evan Chengc995b452006-04-06 23:23:56 +00002055/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2056/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002057static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2058 SDOperand &V2, SDOperand &Mask,
2059 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002060 MVT::ValueType VT = Op.getValueType();
2061 MVT::ValueType MaskVT = Mask.getValueType();
2062 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2063 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002064 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002065
2066 for (unsigned i = 0; i != NumElems; ++i) {
2067 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002068 if (Arg.getOpcode() == ISD::UNDEF) {
2069 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2070 continue;
2071 }
Evan Chengc995b452006-04-06 23:23:56 +00002072 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2073 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2074 if (Val < NumElems)
2075 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2076 else
2077 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2078 }
2079
Evan Chengc415c5b2006-10-25 21:49:50 +00002080 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002081 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002082 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002083}
2084
Evan Cheng7855e4d2006-04-19 20:35:22 +00002085/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2086/// match movhlps. The lower half elements should come from upper half of
2087/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002088/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002089static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2090 unsigned NumElems = Mask->getNumOperands();
2091 if (NumElems != 4)
2092 return false;
2093 for (unsigned i = 0, e = 2; i != e; ++i)
2094 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2095 return false;
2096 for (unsigned i = 2; i != 4; ++i)
2097 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2098 return false;
2099 return true;
2100}
2101
Evan Chengc995b452006-04-06 23:23:56 +00002102/// isScalarLoadToVector - Returns true if the node is a scalar load that
2103/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002104static inline bool isScalarLoadToVector(SDNode *N) {
2105 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2106 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002107 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002108 }
2109 return false;
2110}
2111
Evan Cheng7855e4d2006-04-19 20:35:22 +00002112/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2113/// match movlp{s|d}. The lower half elements should come from lower half of
2114/// V1 (and in order), and the upper half elements should come from the upper
2115/// half of V2 (and in order). And since V1 will become the source of the
2116/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002117static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002118 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002119 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002120 // Is V2 is a vector load, don't do this transformation. We will try to use
2121 // load folding shufps op.
2122 if (ISD::isNON_EXTLoad(V2))
2123 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002124
Evan Cheng7855e4d2006-04-19 20:35:22 +00002125 unsigned NumElems = Mask->getNumOperands();
2126 if (NumElems != 2 && NumElems != 4)
2127 return false;
2128 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2129 if (!isUndefOrEqual(Mask->getOperand(i), i))
2130 return false;
2131 for (unsigned i = NumElems/2; i != NumElems; ++i)
2132 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2133 return false;
2134 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002135}
2136
Evan Cheng60f0b892006-04-20 08:58:49 +00002137/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2138/// all the same.
2139static bool isSplatVector(SDNode *N) {
2140 if (N->getOpcode() != ISD::BUILD_VECTOR)
2141 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002142
Evan Cheng60f0b892006-04-20 08:58:49 +00002143 SDOperand SplatValue = N->getOperand(0);
2144 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2145 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002146 return false;
2147 return true;
2148}
2149
Evan Cheng89c5d042006-09-08 01:50:06 +00002150/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2151/// to an undef.
2152static bool isUndefShuffle(SDNode *N) {
2153 if (N->getOpcode() != ISD::BUILD_VECTOR)
2154 return false;
2155
2156 SDOperand V1 = N->getOperand(0);
2157 SDOperand V2 = N->getOperand(1);
2158 SDOperand Mask = N->getOperand(2);
2159 unsigned NumElems = Mask.getNumOperands();
2160 for (unsigned i = 0; i != NumElems; ++i) {
2161 SDOperand Arg = Mask.getOperand(i);
2162 if (Arg.getOpcode() != ISD::UNDEF) {
2163 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2164 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2165 return false;
2166 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2167 return false;
2168 }
2169 }
2170 return true;
2171}
2172
Evan Cheng60f0b892006-04-20 08:58:49 +00002173/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2174/// that point to V2 points to its first element.
2175static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2176 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2177
2178 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002179 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002180 unsigned NumElems = Mask.getNumOperands();
2181 for (unsigned i = 0; i != NumElems; ++i) {
2182 SDOperand Arg = Mask.getOperand(i);
2183 if (Arg.getOpcode() != ISD::UNDEF) {
2184 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2185 if (Val > NumElems) {
2186 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2187 Changed = true;
2188 }
2189 }
2190 MaskVec.push_back(Arg);
2191 }
2192
2193 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002194 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2195 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002196 return Mask;
2197}
2198
Evan Chenge8b51802006-04-21 01:05:10 +00002199/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2200/// operation of specified width.
2201static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002202 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2203 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2204
Chris Lattner35a08552007-02-25 07:10:00 +00002205 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002206 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2207 for (unsigned i = 1; i != NumElems; ++i)
2208 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002209 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002210}
2211
Evan Cheng5022b342006-04-17 20:43:08 +00002212/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2213/// of specified width.
2214static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2215 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2216 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002217 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002218 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2219 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2220 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2221 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002222 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002223}
2224
Evan Cheng60f0b892006-04-20 08:58:49 +00002225/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2226/// of specified width.
2227static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2228 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2229 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2230 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002231 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002232 for (unsigned i = 0; i != Half; ++i) {
2233 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2234 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2235 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002236 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002237}
2238
Evan Chenge8b51802006-04-21 01:05:10 +00002239/// getZeroVector - Returns a vector of specified type with all zero elements.
2240///
2241static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2242 assert(MVT::isVector(VT) && "Expected a vector type");
2243 unsigned NumElems = getVectorNumElements(VT);
2244 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2245 bool isFP = MVT::isFloatingPoint(EVT);
2246 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002247 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002248 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002249}
2250
Evan Cheng5022b342006-04-17 20:43:08 +00002251/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2252///
2253static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2254 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002255 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002256 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002257 unsigned NumElems = Mask.getNumOperands();
2258 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002259 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002260 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002261 NumElems >>= 1;
2262 }
2263 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2264
2265 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002266 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002267 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002268 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002269 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2270}
2271
Evan Chenge8b51802006-04-21 01:05:10 +00002272/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2273/// constant +0.0.
2274static inline bool isZeroNode(SDOperand Elt) {
2275 return ((isa<ConstantSDNode>(Elt) &&
2276 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2277 (isa<ConstantFPSDNode>(Elt) &&
2278 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2279}
2280
Evan Cheng14215c32006-04-21 23:03:30 +00002281/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2282/// vector and zero or undef vector.
2283static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002284 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002285 bool isZero, SelectionDAG &DAG) {
2286 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002287 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2288 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2289 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002290 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002291 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002292 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2293 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002294 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002295}
2296
Evan Chengb0461082006-04-24 18:01:45 +00002297/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2298///
2299static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2300 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002301 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002302 if (NumNonZero > 8)
2303 return SDOperand();
2304
2305 SDOperand V(0, 0);
2306 bool First = true;
2307 for (unsigned i = 0; i < 16; ++i) {
2308 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2309 if (ThisIsNonZero && First) {
2310 if (NumZero)
2311 V = getZeroVector(MVT::v8i16, DAG);
2312 else
2313 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2314 First = false;
2315 }
2316
2317 if ((i & 1) != 0) {
2318 SDOperand ThisElt(0, 0), LastElt(0, 0);
2319 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2320 if (LastIsNonZero) {
2321 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2322 }
2323 if (ThisIsNonZero) {
2324 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2325 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2326 ThisElt, DAG.getConstant(8, MVT::i8));
2327 if (LastIsNonZero)
2328 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2329 } else
2330 ThisElt = LastElt;
2331
2332 if (ThisElt.Val)
2333 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002334 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002335 }
2336 }
2337
2338 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2339}
2340
Bill Wendlingd551a182007-03-22 18:42:45 +00002341/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengb0461082006-04-24 18:01:45 +00002342///
2343static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2344 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002345 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002346 if (NumNonZero > 4)
2347 return SDOperand();
2348
2349 SDOperand V(0, 0);
2350 bool First = true;
2351 for (unsigned i = 0; i < 8; ++i) {
2352 bool isNonZero = (NonZeros & (1 << i)) != 0;
2353 if (isNonZero) {
2354 if (First) {
2355 if (NumZero)
2356 V = getZeroVector(MVT::v8i16, DAG);
2357 else
2358 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2359 First = false;
2360 }
2361 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002362 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002363 }
2364 }
2365
2366 return V;
2367}
2368
Evan Chenga9467aa2006-04-25 20:13:52 +00002369SDOperand
2370X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2371 // All zero's are handled with pxor.
2372 if (ISD::isBuildVectorAllZeros(Op.Val))
2373 return Op;
2374
2375 // All one's are handled with pcmpeqd.
2376 if (ISD::isBuildVectorAllOnes(Op.Val))
2377 return Op;
2378
2379 MVT::ValueType VT = Op.getValueType();
2380 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2381 unsigned EVTBits = MVT::getSizeInBits(EVT);
2382
2383 unsigned NumElems = Op.getNumOperands();
2384 unsigned NumZero = 0;
2385 unsigned NumNonZero = 0;
2386 unsigned NonZeros = 0;
2387 std::set<SDOperand> Values;
2388 for (unsigned i = 0; i < NumElems; ++i) {
2389 SDOperand Elt = Op.getOperand(i);
2390 if (Elt.getOpcode() != ISD::UNDEF) {
2391 Values.insert(Elt);
2392 if (isZeroNode(Elt))
2393 NumZero++;
2394 else {
2395 NonZeros |= (1 << i);
2396 NumNonZero++;
2397 }
2398 }
2399 }
2400
2401 if (NumNonZero == 0)
2402 // Must be a mix of zero and undef. Return a zero vector.
2403 return getZeroVector(VT, DAG);
2404
2405 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2406 if (Values.size() == 1)
2407 return SDOperand();
2408
2409 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002410 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002411 unsigned Idx = CountTrailingZeros_32(NonZeros);
2412 SDOperand Item = Op.getOperand(Idx);
2413 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2414 if (Idx == 0)
2415 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2416 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2417 NumZero > 0, DAG);
2418
2419 if (EVTBits == 32) {
2420 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2421 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2422 DAG);
2423 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2424 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002425 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002426 for (unsigned i = 0; i < NumElems; i++)
2427 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002428 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2429 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002430 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2431 DAG.getNode(ISD::UNDEF, VT), Mask);
2432 }
2433 }
2434
Evan Cheng8c5766e2006-10-04 18:33:38 +00002435 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002436 if (EVTBits == 64)
2437 return SDOperand();
2438
2439 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendlingad2db4a2007-03-28 00:57:11 +00002440 if (EVTBits == 8 && NumElems == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002441 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2442 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002443 if (V.Val) return V;
2444 }
2445
Bill Wendlingad2db4a2007-03-28 00:57:11 +00002446 if (EVTBits == 16 && NumElems == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002447 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2448 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002449 if (V.Val) return V;
2450 }
2451
2452 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002453 SmallVector<SDOperand, 8> V;
2454 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002455 if (NumElems == 4 && NumZero > 0) {
2456 for (unsigned i = 0; i < 4; ++i) {
2457 bool isZero = !(NonZeros & (1 << i));
2458 if (isZero)
2459 V[i] = getZeroVector(VT, DAG);
2460 else
2461 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2462 }
2463
2464 for (unsigned i = 0; i < 2; ++i) {
2465 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2466 default: break;
2467 case 0:
2468 V[i] = V[i*2]; // Must be a zero vector.
2469 break;
2470 case 1:
2471 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2472 getMOVLMask(NumElems, DAG));
2473 break;
2474 case 2:
2475 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2476 getMOVLMask(NumElems, DAG));
2477 break;
2478 case 3:
2479 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2480 getUnpacklMask(NumElems, DAG));
2481 break;
2482 }
2483 }
2484
Evan Cheng9fee4422006-05-16 07:21:53 +00002485 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002486 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002487 // FIXME: we can do the same for v4f32 case when we know both parts of
2488 // the lower half come from scalar_to_vector (loadf32). We should do
2489 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002490 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002491 return V[0];
2492 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2493 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002494 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002495 bool Reverse = (NonZeros & 0x3) == 2;
2496 for (unsigned i = 0; i < 2; ++i)
2497 if (Reverse)
2498 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2499 else
2500 MaskVec.push_back(DAG.getConstant(i, EVT));
2501 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2502 for (unsigned i = 0; i < 2; ++i)
2503 if (Reverse)
2504 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2505 else
2506 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002507 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2508 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002509 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2510 }
2511
2512 if (Values.size() > 2) {
2513 // Expand into a number of unpckl*.
2514 // e.g. for v4f32
2515 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2516 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2517 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2518 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2519 for (unsigned i = 0; i < NumElems; ++i)
2520 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2521 NumElems >>= 1;
2522 while (NumElems != 0) {
2523 for (unsigned i = 0; i < NumElems; ++i)
2524 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2525 UnpckMask);
2526 NumElems >>= 1;
2527 }
2528 return V[0];
2529 }
2530
2531 return SDOperand();
2532}
2533
2534SDOperand
2535X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2536 SDOperand V1 = Op.getOperand(0);
2537 SDOperand V2 = Op.getOperand(1);
2538 SDOperand PermMask = Op.getOperand(2);
2539 MVT::ValueType VT = Op.getValueType();
2540 unsigned NumElems = PermMask.getNumOperands();
2541 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2542 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00002543 bool V1IsSplat = false;
2544 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00002545
Evan Cheng89c5d042006-09-08 01:50:06 +00002546 if (isUndefShuffle(Op.Val))
2547 return DAG.getNode(ISD::UNDEF, VT);
2548
Evan Chenga9467aa2006-04-25 20:13:52 +00002549 if (isSplatMask(PermMask.Val)) {
2550 if (NumElems <= 4) return Op;
2551 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00002552 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002553 }
2554
Evan Cheng798b3062006-10-25 20:48:19 +00002555 if (X86::isMOVLMask(PermMask.Val))
2556 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002557
Evan Cheng798b3062006-10-25 20:48:19 +00002558 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2559 X86::isMOVSLDUPMask(PermMask.Val) ||
2560 X86::isMOVHLPSMask(PermMask.Val) ||
2561 X86::isMOVHPMask(PermMask.Val) ||
2562 X86::isMOVLPMask(PermMask.Val))
2563 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002564
Evan Cheng798b3062006-10-25 20:48:19 +00002565 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2566 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00002567 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002568
Evan Chengc415c5b2006-10-25 21:49:50 +00002569 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00002570 V1IsSplat = isSplatVector(V1.Val);
2571 V2IsSplat = isSplatVector(V2.Val);
2572 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00002573 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002574 std::swap(V1IsSplat, V2IsSplat);
2575 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00002576 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00002577 }
2578
2579 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
2580 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00002581 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002582 if (V2IsSplat) {
2583 // V2 is a splat, so the mask may be malformed. That is, it may point
2584 // to any V2 element. The instruction selectior won't like this. Get
2585 // a corrected mask and commute to form a proper MOVS{S|D}.
2586 SDOperand NewMask = getMOVLMask(NumElems, DAG);
2587 if (NewMask.Val != PermMask.Val)
2588 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002589 }
Evan Cheng798b3062006-10-25 20:48:19 +00002590 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00002591 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002592
Evan Cheng949bcc92006-10-16 06:36:00 +00002593 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
2594 X86::isUNPCKLMask(PermMask.Val) ||
2595 X86::isUNPCKHMask(PermMask.Val))
2596 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00002597
Evan Cheng798b3062006-10-25 20:48:19 +00002598 if (V2IsSplat) {
2599 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002600 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00002601 // new vector_shuffle with the corrected mask.
2602 SDOperand NewMask = NormalizeMask(PermMask, DAG);
2603 if (NewMask.Val != PermMask.Val) {
2604 if (X86::isUNPCKLMask(PermMask.Val, true)) {
2605 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
2606 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
2607 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
2608 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
2609 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002610 }
2611 }
2612 }
2613
2614 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00002615 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
2616 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2617
2618 if (Commuted) {
2619 // Commute is back and try unpck* again.
2620 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2621 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
2622 X86::isUNPCKLMask(PermMask.Val) ||
2623 X86::isUNPCKHMask(PermMask.Val))
2624 return Op;
2625 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002626
2627 // If VT is integer, try PSHUF* first, then SHUFP*.
2628 if (MVT::isInteger(VT)) {
2629 if (X86::isPSHUFDMask(PermMask.Val) ||
2630 X86::isPSHUFHWMask(PermMask.Val) ||
2631 X86::isPSHUFLWMask(PermMask.Val)) {
2632 if (V2.getOpcode() != ISD::UNDEF)
2633 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2634 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2635 return Op;
2636 }
2637
2638 if (X86::isSHUFPMask(PermMask.Val))
2639 return Op;
2640
2641 // Handle v8i16 shuffle high / low shuffle node pair.
2642 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
2643 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2644 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002645 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002646 for (unsigned i = 0; i != 4; ++i)
2647 MaskVec.push_back(PermMask.getOperand(i));
2648 for (unsigned i = 4; i != 8; ++i)
2649 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002650 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2651 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002652 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2653 MaskVec.clear();
2654 for (unsigned i = 0; i != 4; ++i)
2655 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2656 for (unsigned i = 4; i != 8; ++i)
2657 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00002658 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002659 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2660 }
2661 } else {
2662 // Floating point cases in the other order.
2663 if (X86::isSHUFPMask(PermMask.Val))
2664 return Op;
2665 if (X86::isPSHUFDMask(PermMask.Val) ||
2666 X86::isPSHUFHWMask(PermMask.Val) ||
2667 X86::isPSHUFLWMask(PermMask.Val)) {
2668 if (V2.getOpcode() != ISD::UNDEF)
2669 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2670 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2671 return Op;
2672 }
2673 }
2674
2675 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002676 MVT::ValueType MaskVT = PermMask.getValueType();
2677 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002678 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00002679 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00002680 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2681 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00002682 unsigned NumHi = 0;
2683 unsigned NumLo = 0;
2684 // If no more than two elements come from either vector. This can be
2685 // implemented with two shuffles. First shuffle gather the elements.
2686 // The second shuffle, which takes the first shuffle as both of its
2687 // vector operands, put the elements into the right order.
2688 for (unsigned i = 0; i != NumElems; ++i) {
2689 SDOperand Elt = PermMask.getOperand(i);
2690 if (Elt.getOpcode() == ISD::UNDEF) {
2691 Locs[i] = std::make_pair(-1, -1);
2692 } else {
2693 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
2694 if (Val < NumElems) {
2695 Locs[i] = std::make_pair(0, NumLo);
2696 Mask1[NumLo] = Elt;
2697 NumLo++;
2698 } else {
2699 Locs[i] = std::make_pair(1, NumHi);
2700 if (2+NumHi < NumElems)
2701 Mask1[2+NumHi] = Elt;
2702 NumHi++;
2703 }
2704 }
2705 }
2706 if (NumLo <= 2 && NumHi <= 2) {
2707 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002708 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2709 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002710 for (unsigned i = 0; i != NumElems; ++i) {
2711 if (Locs[i].first == -1)
2712 continue;
2713 else {
2714 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
2715 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
2716 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
2717 }
2718 }
2719
2720 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00002721 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2722 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002723 }
2724
2725 // Break it into (shuffle shuffle_hi, shuffle_lo).
2726 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00002727 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2728 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2729 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00002730 unsigned MaskIdx = 0;
2731 unsigned LoIdx = 0;
2732 unsigned HiIdx = NumElems/2;
2733 for (unsigned i = 0; i != NumElems; ++i) {
2734 if (i == NumElems/2) {
2735 MaskPtr = &HiMask;
2736 MaskIdx = 1;
2737 LoIdx = 0;
2738 HiIdx = NumElems/2;
2739 }
2740 SDOperand Elt = PermMask.getOperand(i);
2741 if (Elt.getOpcode() == ISD::UNDEF) {
2742 Locs[i] = std::make_pair(-1, -1);
2743 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
2744 Locs[i] = std::make_pair(MaskIdx, LoIdx);
2745 (*MaskPtr)[LoIdx] = Elt;
2746 LoIdx++;
2747 } else {
2748 Locs[i] = std::make_pair(MaskIdx, HiIdx);
2749 (*MaskPtr)[HiIdx] = Elt;
2750 HiIdx++;
2751 }
2752 }
2753
Chris Lattner3d826992006-05-16 06:45:34 +00002754 SDOperand LoShuffle =
2755 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002756 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2757 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002758 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00002759 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002760 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2761 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00002762 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00002763 for (unsigned i = 0; i != NumElems; ++i) {
2764 if (Locs[i].first == -1) {
2765 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
2766 } else {
2767 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
2768 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
2769 }
2770 }
2771 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00002772 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2773 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002774 }
2775
2776 return SDOperand();
2777}
2778
2779SDOperand
2780X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
2781 if (!isa<ConstantSDNode>(Op.getOperand(1)))
2782 return SDOperand();
2783
2784 MVT::ValueType VT = Op.getValueType();
2785 // TODO: handle v16i8.
2786 if (MVT::getSizeInBits(VT) == 16) {
2787 // Transform it so it match pextrw which produces a 32-bit result.
2788 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
2789 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
2790 Op.getOperand(0), Op.getOperand(1));
2791 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
2792 DAG.getValueType(VT));
2793 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
2794 } else if (MVT::getSizeInBits(VT) == 32) {
2795 SDOperand Vec = Op.getOperand(0);
2796 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2797 if (Idx == 0)
2798 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002799 // SHUFPS the element to the lowest double word, then movss.
2800 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00002801 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002802 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
2803 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
2804 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
2805 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002806 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2807 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002808 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00002809 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002810 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002811 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002812 } else if (MVT::getSizeInBits(VT) == 64) {
2813 SDOperand Vec = Op.getOperand(0);
2814 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2815 if (Idx == 0)
2816 return Op;
2817
2818 // UNPCKHPD the element to the lowest double word, then movsd.
2819 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
2820 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
2821 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00002822 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002823 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
2824 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002825 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2826 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002827 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
2828 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
2829 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002830 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002831 }
2832
2833 return SDOperand();
2834}
2835
2836SDOperand
2837X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00002838 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00002839 // as its second argument.
2840 MVT::ValueType VT = Op.getValueType();
2841 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
2842 SDOperand N0 = Op.getOperand(0);
2843 SDOperand N1 = Op.getOperand(1);
2844 SDOperand N2 = Op.getOperand(2);
2845 if (MVT::getSizeInBits(BaseVT) == 16) {
2846 if (N1.getValueType() != MVT::i32)
2847 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
2848 if (N2.getValueType() != MVT::i32)
2849 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
2850 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
2851 } else if (MVT::getSizeInBits(BaseVT) == 32) {
2852 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
2853 if (Idx == 0) {
2854 // Use a movss.
2855 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
2856 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
2857 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002858 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002859 MaskVec.push_back(DAG.getConstant(4, BaseVT));
2860 for (unsigned i = 1; i <= 3; ++i)
2861 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2862 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00002863 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2864 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002865 } else {
2866 // Use two pinsrw instructions to insert a 32 bit value.
2867 Idx <<= 1;
2868 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002869 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00002870 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00002871 LoadSDNode *LD = cast<LoadSDNode>(N1);
2872 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
2873 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00002874 } else {
2875 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
2876 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
2877 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00002878 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002879 }
2880 }
2881 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
2882 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00002883 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002884 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
2885 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00002886 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002887 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2888 }
2889 }
2890
2891 return SDOperand();
2892}
2893
2894SDOperand
2895X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2896 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
2897 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
2898}
2899
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002900// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00002901// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
2902// one of the above mentioned nodes. It has to be wrapped because otherwise
2903// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2904// be used to form addressing mode. These wrapped nodes will be selected
2905// into MOV32ri.
2906SDOperand
2907X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
2908 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00002909 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
2910 getPointerTy(),
2911 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00002912 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00002913 // With PIC, the address is actually $g + Offset.
2914 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
2915 !Subtarget->isPICStyleRIPRel()) {
2916 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2917 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
2918 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00002919 }
2920
2921 return Result;
2922}
2923
2924SDOperand
2925X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
2926 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00002927 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00002928 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00002929 // With PIC, the address is actually $g + Offset.
2930 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
2931 !Subtarget->isPICStyleRIPRel()) {
2932 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2933 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
2934 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00002935 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00002936
2937 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
2938 // load the value at address GV, not the value of GV itself. This means that
2939 // the GlobalAddress must be in the base or index register of the address, not
2940 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00002941 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00002942 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
2943 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00002944
2945 return Result;
2946}
2947
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00002948// Lower ISD::GlobalTLSAddress using the "general dynamic" model
2949static SDOperand
2950LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
2951 const MVT::ValueType PtrVT) {
2952 SDOperand InFlag;
2953 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
2954 DAG.getNode(X86ISD::GlobalBaseReg,
2955 PtrVT), InFlag);
2956 InFlag = Chain.getValue(1);
2957
2958 // emit leal symbol@TLSGD(,%ebx,1), %eax
2959 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
2960 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
2961 GA->getValueType(0),
2962 GA->getOffset());
2963 SDOperand Ops[] = { Chain, TGA, InFlag };
2964 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
2965 InFlag = Result.getValue(2);
2966 Chain = Result.getValue(1);
2967
2968 // call ___tls_get_addr. This function receives its argument in
2969 // the register EAX.
2970 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
2971 InFlag = Chain.getValue(1);
2972
2973 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2974 SDOperand Ops1[] = { Chain,
2975 DAG.getTargetExternalSymbol("___tls_get_addr",
2976 PtrVT),
2977 DAG.getRegister(X86::EAX, PtrVT),
2978 DAG.getRegister(X86::EBX, PtrVT),
2979 InFlag };
2980 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
2981 InFlag = Chain.getValue(1);
2982
2983 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
2984}
2985
2986// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
2987// "local exec" model.
2988static SDOperand
2989LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
2990 const MVT::ValueType PtrVT) {
2991 // Get the Thread Pointer
2992 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
2993 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
2994 // exec)
2995 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
2996 GA->getValueType(0),
2997 GA->getOffset());
2998 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
2999 // The address of the thread local variable is the add of the thread
3000 // pointer with the offset of the variable.
3001 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
3002}
3003
3004SDOperand
3005X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
3006 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio4e919082007-04-21 20:56:26 +00003007 // TODO: implement the "initial exec"model for pic executables
3008 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
3009 "TLS not implemented for non-ELF and 64-bit targets");
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003010 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
3011 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
3012 // otherwise use the "Local Exec"TLS Model
3013 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
3014 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
3015 else
3016 return LowerToTLSExecModel(GA, DAG, getPointerTy());
3017}
3018
Evan Chenga9467aa2006-04-25 20:13:52 +00003019SDOperand
3020X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3021 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003022 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003023 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003024 // With PIC, the address is actually $g + Offset.
3025 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3026 !Subtarget->isPICStyleRIPRel()) {
3027 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3028 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3029 Result);
3030 }
3031
3032 return Result;
3033}
3034
3035SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3036 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3037 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3038 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3039 // With PIC, the address is actually $g + Offset.
3040 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3041 !Subtarget->isPICStyleRIPRel()) {
3042 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3043 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3044 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003045 }
3046
3047 return Result;
3048}
3049
3050SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003051 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3052 "Not an i64 shift!");
3053 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3054 SDOperand ShOpLo = Op.getOperand(0);
3055 SDOperand ShOpHi = Op.getOperand(1);
3056 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003057 SDOperand Tmp1 = isSRA ?
3058 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3059 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003060
3061 SDOperand Tmp2, Tmp3;
3062 if (Op.getOpcode() == ISD::SHL_PARTS) {
3063 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3064 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3065 } else {
3066 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003067 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003068 }
3069
Evan Cheng4259a0f2006-09-11 02:19:56 +00003070 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3071 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3072 DAG.getConstant(32, MVT::i8));
3073 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3074 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003075
3076 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003077 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003078
Evan Cheng4259a0f2006-09-11 02:19:56 +00003079 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3080 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003081 if (Op.getOpcode() == ISD::SHL_PARTS) {
3082 Ops.push_back(Tmp2);
3083 Ops.push_back(Tmp3);
3084 Ops.push_back(CC);
3085 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003086 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003087 InFlag = Hi.getValue(1);
3088
3089 Ops.clear();
3090 Ops.push_back(Tmp3);
3091 Ops.push_back(Tmp1);
3092 Ops.push_back(CC);
3093 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003094 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003095 } else {
3096 Ops.push_back(Tmp2);
3097 Ops.push_back(Tmp3);
3098 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003099 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003100 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003101 InFlag = Lo.getValue(1);
3102
3103 Ops.clear();
3104 Ops.push_back(Tmp3);
3105 Ops.push_back(Tmp1);
3106 Ops.push_back(CC);
3107 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003108 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003109 }
3110
Evan Cheng4259a0f2006-09-11 02:19:56 +00003111 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003112 Ops.clear();
3113 Ops.push_back(Lo);
3114 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003115 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003116}
Evan Cheng6305e502006-01-12 22:54:21 +00003117
Evan Chenga9467aa2006-04-25 20:13:52 +00003118SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3119 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3120 Op.getOperand(0).getValueType() >= MVT::i16 &&
3121 "Unknown SINT_TO_FP to lower!");
3122
3123 SDOperand Result;
3124 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3125 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3126 MachineFunction &MF = DAG.getMachineFunction();
3127 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3128 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003129 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003130 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003131
3132 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003133 SDVTList Tys;
3134 if (X86ScalarSSE)
3135 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3136 else
3137 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3138 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003139 Ops.push_back(Chain);
3140 Ops.push_back(StackSlot);
3141 Ops.push_back(DAG.getValueType(SrcVT));
3142 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003143 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003144
3145 if (X86ScalarSSE) {
3146 Chain = Result.getValue(1);
3147 SDOperand InFlag = Result.getValue(2);
3148
3149 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3150 // shouldn't be necessary except that RFP cannot be live across
3151 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003152 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003153 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003154 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003155 Tys = DAG.getVTList(MVT::Other);
3156 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003157 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003158 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003159 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003160 Ops.push_back(DAG.getValueType(Op.getValueType()));
3161 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003162 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003163 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003164 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003165
Evan Chenga9467aa2006-04-25 20:13:52 +00003166 return Result;
3167}
3168
3169SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3170 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3171 "Unknown FP_TO_SINT to lower!");
3172 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3173 // stack slot.
3174 MachineFunction &MF = DAG.getMachineFunction();
3175 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3176 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3177 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3178
3179 unsigned Opc;
3180 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003181 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3182 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3183 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3184 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003185 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003186
Evan Chenga9467aa2006-04-25 20:13:52 +00003187 SDOperand Chain = DAG.getEntryNode();
3188 SDOperand Value = Op.getOperand(0);
3189 if (X86ScalarSSE) {
3190 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003191 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003192 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3193 SDOperand Ops[] = {
3194 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3195 };
3196 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003197 Chain = Value.getValue(1);
3198 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3199 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3200 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003201
Evan Chenga9467aa2006-04-25 20:13:52 +00003202 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003203 SDOperand Ops[] = { Chain, Value, StackSlot };
3204 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003205
Evan Chenga9467aa2006-04-25 20:13:52 +00003206 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003207 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003208}
3209
3210SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3211 MVT::ValueType VT = Op.getValueType();
3212 const Type *OpNTy = MVT::getTypeForValueType(VT);
3213 std::vector<Constant*> CV;
3214 if (VT == MVT::f64) {
3215 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3216 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3217 } else {
3218 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3219 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3220 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3221 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3222 }
3223 Constant *CS = ConstantStruct::get(CV);
3224 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003225 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003226 SmallVector<SDOperand, 3> Ops;
3227 Ops.push_back(DAG.getEntryNode());
3228 Ops.push_back(CPIdx);
3229 Ops.push_back(DAG.getSrcValue(NULL));
3230 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003231 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3232}
3233
3234SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3235 MVT::ValueType VT = Op.getValueType();
3236 const Type *OpNTy = MVT::getTypeForValueType(VT);
3237 std::vector<Constant*> CV;
3238 if (VT == MVT::f64) {
3239 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3240 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3241 } else {
3242 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3243 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3244 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3245 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3246 }
3247 Constant *CS = ConstantStruct::get(CV);
3248 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003249 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003250 SmallVector<SDOperand, 3> Ops;
3251 Ops.push_back(DAG.getEntryNode());
3252 Ops.push_back(CPIdx);
3253 Ops.push_back(DAG.getSrcValue(NULL));
3254 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003255 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3256}
3257
Evan Cheng4363e882007-01-05 07:55:56 +00003258SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003259 SDOperand Op0 = Op.getOperand(0);
3260 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003261 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003262 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003263 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003264
3265 // If second operand is smaller, extend it first.
3266 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3267 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3268 SrcVT = VT;
3269 }
3270
Evan Cheng4363e882007-01-05 07:55:56 +00003271 // First get the sign bit of second operand.
3272 std::vector<Constant*> CV;
3273 if (SrcVT == MVT::f64) {
3274 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3275 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3276 } else {
3277 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3278 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3279 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3280 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3281 }
3282 Constant *CS = ConstantStruct::get(CV);
3283 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003284 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003285 SmallVector<SDOperand, 3> Ops;
3286 Ops.push_back(DAG.getEntryNode());
3287 Ops.push_back(CPIdx);
3288 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003289 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3290 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003291
3292 // Shift sign bit right or left if the two operands have different types.
3293 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3294 // Op0 is MVT::f32, Op1 is MVT::f64.
3295 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3296 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3297 DAG.getConstant(32, MVT::i32));
3298 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3299 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3300 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003301 }
3302
Evan Cheng82241c82007-01-05 21:37:56 +00003303 // Clear first operand sign bit.
3304 CV.clear();
3305 if (VT == MVT::f64) {
3306 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3307 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3308 } else {
3309 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3310 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3311 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3312 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3313 }
3314 CS = ConstantStruct::get(CV);
3315 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003316 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003317 Ops.clear();
3318 Ops.push_back(DAG.getEntryNode());
3319 Ops.push_back(CPIdx);
3320 Ops.push_back(DAG.getSrcValue(NULL));
3321 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3322 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3323
3324 // Or the value with the sign bit.
3325 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003326}
3327
Evan Cheng4259a0f2006-09-11 02:19:56 +00003328SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3329 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003330 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3331 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003332 SDOperand Op0 = Op.getOperand(0);
3333 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003334 SDOperand CC = Op.getOperand(2);
3335 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003336 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3337 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003338 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003339 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003340
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003341 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003342 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003343 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003344 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003345 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003346 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003347 }
3348
3349 assert(isFP && "Illegal integer SetCC!");
3350
3351 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003352 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003353
3354 switch (SetCCOpcode) {
3355 default: assert(false && "Illegal floating point SetCC!");
3356 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003357 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003358 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003359 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003360 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003361 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003362 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3363 }
3364 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003365 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003366 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003367 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003368 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003369 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003370 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3371 }
Evan Chengc1583db2005-12-21 20:21:51 +00003372 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003373}
Evan Cheng45df7f82006-01-30 23:41:35 +00003374
Evan Chenga9467aa2006-04-25 20:13:52 +00003375SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003376 bool addTest = true;
3377 SDOperand Chain = DAG.getEntryNode();
3378 SDOperand Cond = Op.getOperand(0);
3379 SDOperand CC;
3380 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003381
Evan Cheng4259a0f2006-09-11 02:19:56 +00003382 if (Cond.getOpcode() == ISD::SETCC)
3383 Cond = LowerSETCC(Cond, DAG, Chain);
3384
3385 if (Cond.getOpcode() == X86ISD::SETCC) {
3386 CC = Cond.getOperand(0);
3387
Evan Chenga9467aa2006-04-25 20:13:52 +00003388 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003389 // (since flag operand cannot be shared). Use it as the condition setting
3390 // operand in place of the X86ISD::SETCC.
3391 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003392 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003393 // pressure reason)?
3394 SDOperand Cmp = Cond.getOperand(1);
3395 unsigned Opc = Cmp.getOpcode();
3396 bool IllegalFPCMov = !X86ScalarSSE &&
3397 MVT::isFloatingPoint(Op.getValueType()) &&
3398 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3399 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3400 !IllegalFPCMov) {
3401 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3402 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3403 addTest = false;
3404 }
3405 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003406
Evan Chenga9467aa2006-04-25 20:13:52 +00003407 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003408 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003409 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3410 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003411 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003412
Evan Cheng4259a0f2006-09-11 02:19:56 +00003413 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3414 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003415 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3416 // condition is true.
3417 Ops.push_back(Op.getOperand(2));
3418 Ops.push_back(Op.getOperand(1));
3419 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003420 Ops.push_back(Cond.getValue(1));
3421 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003422}
Evan Cheng944d1e92006-01-26 02:13:10 +00003423
Evan Chenga9467aa2006-04-25 20:13:52 +00003424SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003425 bool addTest = true;
3426 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003427 SDOperand Cond = Op.getOperand(1);
3428 SDOperand Dest = Op.getOperand(2);
3429 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003430 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3431
Evan Chenga9467aa2006-04-25 20:13:52 +00003432 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003433 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003434
3435 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003436 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003437
Evan Cheng4259a0f2006-09-11 02:19:56 +00003438 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3439 // (since flag operand cannot be shared). Use it as the condition setting
3440 // operand in place of the X86ISD::SETCC.
3441 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3442 // to use a test instead of duplicating the X86ISD::CMP (for register
3443 // pressure reason)?
3444 SDOperand Cmp = Cond.getOperand(1);
3445 unsigned Opc = Cmp.getOpcode();
3446 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3447 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3448 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3449 addTest = false;
3450 }
3451 }
Evan Chengfb22e862006-01-13 01:03:02 +00003452
Evan Chenga9467aa2006-04-25 20:13:52 +00003453 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003454 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003455 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3456 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003457 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003458 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003459 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003460}
Evan Chengae986f12006-01-11 22:15:48 +00003461
Evan Cheng2a330942006-05-25 00:59:30 +00003462SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3463 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003464
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003465 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003466 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003467 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003468 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003469 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003470 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003471 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003472 // TODO: Implement fastcc
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003473 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003474 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003475 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003476 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003477 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003478 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003479 }
Evan Cheng2a330942006-05-25 00:59:30 +00003480}
3481
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00003482
3483// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
3484// Calls to _alloca is needed to probe the stack when allocating more than 4k
3485// bytes in one go. Touching the stack at 4K increments is necessary to ensure
3486// that the guard pages used by the OS virtual memory manager are allocated in
3487// correct sequence.
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003488SDOperand X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
3489 SelectionDAG &DAG) {
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00003490 assert(Subtarget->isTargetCygMing() &&
3491 "This should be used only on Cygwin/Mingw targets");
3492
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003493 // Get the inputs.
3494 SDOperand Chain = Op.getOperand(0);
3495 SDOperand Size = Op.getOperand(1);
3496 // FIXME: Ensure alignment here
3497
3498 TargetLowering::ArgListTy Args;
3499 TargetLowering::ArgListEntry Entry;
3500 MVT::ValueType IntPtr = getPointerTy();
3501 MVT::ValueType SPTy = (Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
3502 const Type *IntPtrTy = getTargetData()->getIntPtrType();
3503
3504 Entry.Node = Size;
3505 Entry.Ty = IntPtrTy;
3506 Entry.isInReg = true; // Should pass in EAX
3507 Args.push_back(Entry);
3508 std::pair<SDOperand, SDOperand> CallResult =
3509 LowerCallTo(Chain, IntPtrTy, false, false, CallingConv::C, false,
3510 DAG.getExternalSymbol("_alloca", IntPtr), Args, DAG);
3511
3512 SDOperand SP = DAG.getCopyFromReg(CallResult.second, X86StackPtr, SPTy);
3513
3514 std::vector<MVT::ValueType> Tys;
3515 Tys.push_back(SPTy);
3516 Tys.push_back(MVT::Other);
3517 SDOperand Ops[2] = { SP, CallResult.second };
3518 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
3519}
3520
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003521SDOperand
3522X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003523 MachineFunction &MF = DAG.getMachineFunction();
3524 const Function* Fn = MF.getFunction();
3525 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003526 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003527 Fn->getName() == "main")
Chris Lattnerff0598d2007-04-17 17:21:52 +00003528 MF.getInfo<X86MachineFunctionInfo>()->setForceFramePointer(true);
Evan Chengdc614c12006-06-06 23:30:24 +00003529
Evan Cheng17e734f2006-05-23 21:06:34 +00003530 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003531 if (Subtarget->is64Bit())
3532 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003533 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003534 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003535 default:
3536 assert(0 && "Unsupported calling convention");
3537 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003538 // TODO: implement fastcc.
3539
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003540 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003541 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003542 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003543 case CallingConv::X86_StdCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00003544 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003545 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003546 case CallingConv::X86_FastCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00003547 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(FastCall);
Chris Lattner3ed3be32007-02-28 06:05:16 +00003548 return LowerFastCCArguments(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003549 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003550}
3551
Evan Chenga9467aa2006-04-25 20:13:52 +00003552SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3553 SDOperand InFlag(0, 0);
3554 SDOperand Chain = Op.getOperand(0);
3555 unsigned Align =
3556 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3557 if (Align == 0) Align = 1;
3558
3559 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3560 // If not DWORD aligned, call memset if size is less than the threshold.
3561 // It knows how to align to the right boundary first.
3562 if ((Align & 3) != 0 ||
3563 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3564 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003565 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003566 TargetLowering::ArgListTy Args;
3567 TargetLowering::ArgListEntry Entry;
3568 Entry.Node = Op.getOperand(1);
3569 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003570 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003571 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003572 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3573 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003574 Args.push_back(Entry);
3575 Entry.Node = Op.getOperand(3);
3576 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003577 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003578 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003579 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3580 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003581 }
Evan Chengd097e672006-03-22 02:53:00 +00003582
Evan Chenga9467aa2006-04-25 20:13:52 +00003583 MVT::ValueType AVT;
3584 SDOperand Count;
3585 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3586 unsigned BytesLeft = 0;
3587 bool TwoRepStos = false;
3588 if (ValC) {
3589 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003590 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003591
Evan Chenga9467aa2006-04-25 20:13:52 +00003592 // If the value is a constant, then we can potentially use larger sets.
3593 switch (Align & 3) {
3594 case 2: // WORD aligned
3595 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003596 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003597 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003598 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003599 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003600 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003601 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003602 Val = (Val << 8) | Val;
3603 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003604 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3605 AVT = MVT::i64;
3606 ValReg = X86::RAX;
3607 Val = (Val << 32) | Val;
3608 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003609 break;
3610 default: // Byte aligned
3611 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003612 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003613 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003614 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003615 }
3616
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003617 if (AVT > MVT::i8) {
3618 if (I) {
3619 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3620 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3621 BytesLeft = I->getValue() % UBytes;
3622 } else {
3623 assert(AVT >= MVT::i32 &&
3624 "Do not use rep;stos if not at least DWORD aligned");
3625 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3626 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3627 TwoRepStos = true;
3628 }
3629 }
3630
Evan Chenga9467aa2006-04-25 20:13:52 +00003631 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3632 InFlag);
3633 InFlag = Chain.getValue(1);
3634 } else {
3635 AVT = MVT::i8;
3636 Count = Op.getOperand(3);
3637 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3638 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003639 }
Evan Chengb0461082006-04-24 18:01:45 +00003640
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003641 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3642 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003643 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003644 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3645 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003646 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003647
Chris Lattnere56fef92007-02-25 06:40:16 +00003648 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003649 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003650 Ops.push_back(Chain);
3651 Ops.push_back(DAG.getValueType(AVT));
3652 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003653 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00003654
Evan Chenga9467aa2006-04-25 20:13:52 +00003655 if (TwoRepStos) {
3656 InFlag = Chain.getValue(1);
3657 Count = Op.getOperand(3);
3658 MVT::ValueType CVT = Count.getValueType();
3659 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003660 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3661 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3662 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003663 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003664 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003665 Ops.clear();
3666 Ops.push_back(Chain);
3667 Ops.push_back(DAG.getValueType(MVT::i8));
3668 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003669 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003670 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003671 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003672 SDOperand Value;
3673 unsigned Val = ValC->getValue() & 255;
3674 unsigned Offset = I->getValue() - BytesLeft;
3675 SDOperand DstAddr = Op.getOperand(1);
3676 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003677 if (BytesLeft >= 4) {
3678 Val = (Val << 8) | Val;
3679 Val = (Val << 16) | Val;
3680 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00003681 Chain = DAG.getStore(Chain, Value,
3682 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3683 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003684 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003685 BytesLeft -= 4;
3686 Offset += 4;
3687 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003688 if (BytesLeft >= 2) {
3689 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00003690 Chain = DAG.getStore(Chain, Value,
3691 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3692 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003693 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003694 BytesLeft -= 2;
3695 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00003696 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003697 if (BytesLeft == 1) {
3698 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00003699 Chain = DAG.getStore(Chain, Value,
3700 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3701 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003702 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00003703 }
Evan Cheng082c8782006-03-24 07:29:27 +00003704 }
Evan Chengebf10062006-04-03 20:53:28 +00003705
Evan Chenga9467aa2006-04-25 20:13:52 +00003706 return Chain;
3707}
Evan Chengebf10062006-04-03 20:53:28 +00003708
Evan Chenga9467aa2006-04-25 20:13:52 +00003709SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
3710 SDOperand Chain = Op.getOperand(0);
3711 unsigned Align =
3712 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3713 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00003714
Evan Chenga9467aa2006-04-25 20:13:52 +00003715 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3716 // If not DWORD aligned, call memcpy if size is less than the threshold.
3717 // It knows how to align to the right boundary first.
3718 if ((Align & 3) != 0 ||
3719 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3720 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00003721 TargetLowering::ArgListTy Args;
3722 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003723 Entry.Ty = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003724 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
3725 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
3726 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003727 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003728 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003729 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
3730 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00003731 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003732
3733 MVT::ValueType AVT;
3734 SDOperand Count;
3735 unsigned BytesLeft = 0;
3736 bool TwoRepMovs = false;
3737 switch (Align & 3) {
3738 case 2: // WORD aligned
3739 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003740 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003741 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003742 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003743 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
3744 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00003745 break;
3746 default: // Byte aligned
3747 AVT = MVT::i8;
3748 Count = Op.getOperand(3);
3749 break;
3750 }
3751
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003752 if (AVT > MVT::i8) {
3753 if (I) {
3754 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3755 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3756 BytesLeft = I->getValue() % UBytes;
3757 } else {
3758 assert(AVT >= MVT::i32 &&
3759 "Do not use rep;movs if not at least DWORD aligned");
3760 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3761 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3762 TwoRepMovs = true;
3763 }
3764 }
3765
Evan Chenga9467aa2006-04-25 20:13:52 +00003766 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003767 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3768 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003769 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003770 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3771 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003772 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003773 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
3774 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003775 InFlag = Chain.getValue(1);
3776
Chris Lattnere56fef92007-02-25 06:40:16 +00003777 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003778 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003779 Ops.push_back(Chain);
3780 Ops.push_back(DAG.getValueType(AVT));
3781 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003782 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003783
3784 if (TwoRepMovs) {
3785 InFlag = Chain.getValue(1);
3786 Count = Op.getOperand(3);
3787 MVT::ValueType CVT = Count.getValueType();
3788 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003789 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3790 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3791 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003792 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003793 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003794 Ops.clear();
3795 Ops.push_back(Chain);
3796 Ops.push_back(DAG.getValueType(MVT::i8));
3797 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003798 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003799 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003800 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003801 unsigned Offset = I->getValue() - BytesLeft;
3802 SDOperand DstAddr = Op.getOperand(1);
3803 MVT::ValueType DstVT = DstAddr.getValueType();
3804 SDOperand SrcAddr = Op.getOperand(2);
3805 MVT::ValueType SrcVT = SrcAddr.getValueType();
3806 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003807 if (BytesLeft >= 4) {
3808 Value = DAG.getLoad(MVT::i32, Chain,
3809 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3810 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003811 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003812 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003813 Chain = DAG.getStore(Chain, Value,
3814 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3815 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003816 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003817 BytesLeft -= 4;
3818 Offset += 4;
3819 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003820 if (BytesLeft >= 2) {
3821 Value = DAG.getLoad(MVT::i16, Chain,
3822 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3823 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003824 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003825 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003826 Chain = DAG.getStore(Chain, Value,
3827 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3828 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003829 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003830 BytesLeft -= 2;
3831 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00003832 }
3833
Evan Chenga9467aa2006-04-25 20:13:52 +00003834 if (BytesLeft == 1) {
3835 Value = DAG.getLoad(MVT::i8, Chain,
3836 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3837 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003838 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003839 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003840 Chain = DAG.getStore(Chain, Value,
3841 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3842 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003843 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003844 }
Evan Chengcbffa462006-03-31 19:22:53 +00003845 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003846
3847 return Chain;
3848}
3849
3850SDOperand
3851X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00003852 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003853 SDOperand TheOp = Op.getOperand(0);
3854 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00003855 if (Subtarget->is64Bit()) {
3856 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
3857 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
3858 MVT::i64, Copy1.getValue(2));
3859 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
3860 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00003861 SDOperand Ops[] = {
3862 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
3863 };
Chris Lattnere56fef92007-02-25 06:40:16 +00003864
3865 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003866 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00003867 }
Chris Lattner35a08552007-02-25 07:10:00 +00003868
3869 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
3870 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
3871 MVT::i32, Copy1.getValue(2));
3872 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
3873 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
3874 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003875}
3876
3877SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00003878 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
3879
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003880 if (!Subtarget->is64Bit()) {
3881 // vastart just stores the address of the VarArgsFrameIndex slot into the
3882 // memory location argument.
3883 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00003884 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
3885 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003886 }
3887
3888 // __va_list_tag:
3889 // gp_offset (0 - 6 * 8)
3890 // fp_offset (48 - 48 + 8 * 16)
3891 // overflow_arg_area (point to parameters coming in memory).
3892 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00003893 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003894 SDOperand FIN = Op.getOperand(1);
3895 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00003896 SDOperand Store = DAG.getStore(Op.getOperand(0),
3897 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00003898 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003899 MemOps.push_back(Store);
3900
3901 // Store fp_offset
3902 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
3903 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00003904 Store = DAG.getStore(Op.getOperand(0),
3905 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00003906 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003907 MemOps.push_back(Store);
3908
3909 // Store ptr to overflow_arg_area
3910 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
3911 DAG.getConstant(4, getPointerTy()));
3912 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00003913 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
3914 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003915 MemOps.push_back(Store);
3916
3917 // Store ptr to reg_save_area.
3918 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
3919 DAG.getConstant(8, getPointerTy()));
3920 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00003921 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
3922 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003923 MemOps.push_back(Store);
3924 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003925}
3926
Evan Chengdeaea252007-03-02 23:16:35 +00003927SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
3928 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
3929 SDOperand Chain = Op.getOperand(0);
3930 SDOperand DstPtr = Op.getOperand(1);
3931 SDOperand SrcPtr = Op.getOperand(2);
3932 SrcValueSDNode *DstSV = cast<SrcValueSDNode>(Op.getOperand(3));
3933 SrcValueSDNode *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4));
3934
3935 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr,
3936 SrcSV->getValue(), SrcSV->getOffset());
3937 Chain = SrcPtr.getValue(1);
3938 for (unsigned i = 0; i < 3; ++i) {
3939 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr,
3940 SrcSV->getValue(), SrcSV->getOffset());
3941 Chain = Val.getValue(1);
3942 Chain = DAG.getStore(Chain, Val, DstPtr,
3943 DstSV->getValue(), DstSV->getOffset());
3944 if (i == 2)
3945 break;
3946 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
3947 DAG.getConstant(8, getPointerTy()));
3948 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
3949 DAG.getConstant(8, getPointerTy()));
3950 }
3951 return Chain;
3952}
3953
Evan Chenga9467aa2006-04-25 20:13:52 +00003954SDOperand
3955X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
3956 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
3957 switch (IntNo) {
3958 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00003959 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00003960 case Intrinsic::x86_sse_comieq_ss:
3961 case Intrinsic::x86_sse_comilt_ss:
3962 case Intrinsic::x86_sse_comile_ss:
3963 case Intrinsic::x86_sse_comigt_ss:
3964 case Intrinsic::x86_sse_comige_ss:
3965 case Intrinsic::x86_sse_comineq_ss:
3966 case Intrinsic::x86_sse_ucomieq_ss:
3967 case Intrinsic::x86_sse_ucomilt_ss:
3968 case Intrinsic::x86_sse_ucomile_ss:
3969 case Intrinsic::x86_sse_ucomigt_ss:
3970 case Intrinsic::x86_sse_ucomige_ss:
3971 case Intrinsic::x86_sse_ucomineq_ss:
3972 case Intrinsic::x86_sse2_comieq_sd:
3973 case Intrinsic::x86_sse2_comilt_sd:
3974 case Intrinsic::x86_sse2_comile_sd:
3975 case Intrinsic::x86_sse2_comigt_sd:
3976 case Intrinsic::x86_sse2_comige_sd:
3977 case Intrinsic::x86_sse2_comineq_sd:
3978 case Intrinsic::x86_sse2_ucomieq_sd:
3979 case Intrinsic::x86_sse2_ucomilt_sd:
3980 case Intrinsic::x86_sse2_ucomile_sd:
3981 case Intrinsic::x86_sse2_ucomigt_sd:
3982 case Intrinsic::x86_sse2_ucomige_sd:
3983 case Intrinsic::x86_sse2_ucomineq_sd: {
3984 unsigned Opc = 0;
3985 ISD::CondCode CC = ISD::SETCC_INVALID;
3986 switch (IntNo) {
3987 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003988 case Intrinsic::x86_sse_comieq_ss:
3989 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003990 Opc = X86ISD::COMI;
3991 CC = ISD::SETEQ;
3992 break;
Evan Cheng78038292006-04-05 23:38:46 +00003993 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003994 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003995 Opc = X86ISD::COMI;
3996 CC = ISD::SETLT;
3997 break;
3998 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003999 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004000 Opc = X86ISD::COMI;
4001 CC = ISD::SETLE;
4002 break;
4003 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004004 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004005 Opc = X86ISD::COMI;
4006 CC = ISD::SETGT;
4007 break;
4008 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004009 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004010 Opc = X86ISD::COMI;
4011 CC = ISD::SETGE;
4012 break;
4013 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004014 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004015 Opc = X86ISD::COMI;
4016 CC = ISD::SETNE;
4017 break;
4018 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004019 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004020 Opc = X86ISD::UCOMI;
4021 CC = ISD::SETEQ;
4022 break;
4023 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004024 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004025 Opc = X86ISD::UCOMI;
4026 CC = ISD::SETLT;
4027 break;
4028 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004029 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004030 Opc = X86ISD::UCOMI;
4031 CC = ISD::SETLE;
4032 break;
4033 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004034 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004035 Opc = X86ISD::UCOMI;
4036 CC = ISD::SETGT;
4037 break;
4038 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004039 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004040 Opc = X86ISD::UCOMI;
4041 CC = ISD::SETGE;
4042 break;
4043 case Intrinsic::x86_sse_ucomineq_ss:
4044 case Intrinsic::x86_sse2_ucomineq_sd:
4045 Opc = X86ISD::UCOMI;
4046 CC = ISD::SETNE;
4047 break;
Evan Cheng78038292006-04-05 23:38:46 +00004048 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004049
Evan Chenga9467aa2006-04-25 20:13:52 +00004050 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004051 SDOperand LHS = Op.getOperand(1);
4052 SDOperand RHS = Op.getOperand(2);
4053 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004054
4055 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004056 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004057 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4058 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4059 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4060 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004061 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004062 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004063 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004064}
Evan Cheng6af02632005-12-20 06:22:03 +00004065
Nate Begemaneda59972007-01-29 22:58:52 +00004066SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4067 // Depths > 0 not supported yet!
4068 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4069 return SDOperand();
4070
4071 // Just load the return address
4072 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4073 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4074}
4075
4076SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4077 // Depths > 0 not supported yet!
4078 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4079 return SDOperand();
4080
4081 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4082 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4083 DAG.getConstant(4, getPointerTy()));
4084}
4085
Evan Chenga9467aa2006-04-25 20:13:52 +00004086/// LowerOperation - Provide custom lowering hooks for some operations.
4087///
4088SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4089 switch (Op.getOpcode()) {
4090 default: assert(0 && "Should not custom lower this!");
4091 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4092 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4093 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4094 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4095 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4096 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4097 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004098 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004099 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4100 case ISD::SHL_PARTS:
4101 case ISD::SRA_PARTS:
4102 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4103 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4104 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4105 case ISD::FABS: return LowerFABS(Op, DAG);
4106 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004107 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004108 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004109 case ISD::SELECT: return LowerSELECT(Op, DAG);
4110 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4111 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004112 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004113 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004114 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004115 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4116 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4117 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4118 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengdeaea252007-03-02 23:16:35 +00004119 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004120 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004121 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4122 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00004123 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004124 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004125 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004126}
4127
Evan Cheng6af02632005-12-20 06:22:03 +00004128const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4129 switch (Opcode) {
4130 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004131 case X86ISD::SHLD: return "X86ISD::SHLD";
4132 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004133 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004134 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004135 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004136 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004137 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004138 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004139 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4140 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4141 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004142 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004143 case X86ISD::FST: return "X86ISD::FST";
4144 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004145 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004146 case X86ISD::CALL: return "X86ISD::CALL";
4147 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4148 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4149 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004150 case X86ISD::COMI: return "X86ISD::COMI";
4151 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004152 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004153 case X86ISD::CMOV: return "X86ISD::CMOV";
4154 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004155 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004156 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4157 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004158 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004159 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004160 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004161 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004162 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004163 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004164 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004165 case X86ISD::FMAX: return "X86ISD::FMAX";
4166 case X86ISD::FMIN: return "X86ISD::FMIN";
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004167 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
4168 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
Evan Cheng6af02632005-12-20 06:22:03 +00004169 }
4170}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004171
Chris Lattner1eb94d92007-03-30 23:15:24 +00004172// isLegalAddressingMode - Return true if the addressing mode represented
4173// by AM is legal for this target, for a load/store of the specified type.
4174bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
4175 const Type *Ty) const {
4176 // X86 supports extremely general addressing modes.
4177
4178 // X86 allows a sign-extended 32-bit immediate field as a displacement.
4179 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
4180 return false;
4181
4182 if (AM.BaseGV) {
4183 // X86-64 only supports addr of globals in small code model.
4184 if (Subtarget->is64Bit() &&
4185 getTargetMachine().getCodeModel() != CodeModel::Small)
4186 return false;
4187
4188 // We can only fold this if we don't need a load either.
4189 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
4190 return false;
4191 }
4192
4193 switch (AM.Scale) {
4194 case 0:
4195 case 1:
4196 case 2:
4197 case 4:
4198 case 8:
4199 // These scales always work.
4200 break;
4201 case 3:
4202 case 5:
4203 case 9:
4204 // These scales are formed with basereg+scalereg. Only accept if there is
4205 // no basereg yet.
4206 if (AM.HasBaseReg)
4207 return false;
4208 break;
4209 default: // Other stuff never works.
4210 return false;
4211 }
4212
4213 return true;
4214}
4215
4216
Evan Cheng02612422006-07-05 22:17:51 +00004217/// isShuffleMaskLegal - Targets can use this to indicate that they only
4218/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4219/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4220/// are assumed to be legal.
4221bool
4222X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4223 // Only do shuffles on 128-bit vector types for now.
4224 if (MVT::getSizeInBits(VT) == 64) return false;
4225 return (Mask.Val->getNumOperands() <= 4 ||
4226 isSplatMask(Mask.Val) ||
4227 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4228 X86::isUNPCKLMask(Mask.Val) ||
4229 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4230 X86::isUNPCKHMask(Mask.Val));
4231}
4232
4233bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4234 MVT::ValueType EVT,
4235 SelectionDAG &DAG) const {
4236 unsigned NumElts = BVOps.size();
4237 // Only do shuffles on 128-bit vector types for now.
4238 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4239 if (NumElts == 2) return true;
4240 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004241 return (isMOVLMask(&BVOps[0], 4) ||
4242 isCommutedMOVL(&BVOps[0], 4, true) ||
4243 isSHUFPMask(&BVOps[0], 4) ||
4244 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004245 }
4246 return false;
4247}
4248
4249//===----------------------------------------------------------------------===//
4250// X86 Scheduler Hooks
4251//===----------------------------------------------------------------------===//
4252
4253MachineBasicBlock *
4254X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4255 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004256 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004257 switch (MI->getOpcode()) {
4258 default: assert(false && "Unexpected instr type to insert");
4259 case X86::CMOV_FR32:
4260 case X86::CMOV_FR64:
4261 case X86::CMOV_V4F32:
4262 case X86::CMOV_V2F64:
4263 case X86::CMOV_V2I64: {
4264 // To "insert" a SELECT_CC instruction, we actually have to insert the
4265 // diamond control-flow pattern. The incoming instruction knows the
4266 // destination vreg to set, the condition code register to branch on, the
4267 // true/false values to select between, and a branch opcode to use.
4268 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4269 ilist<MachineBasicBlock>::iterator It = BB;
4270 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004271
Evan Cheng02612422006-07-05 22:17:51 +00004272 // thisMBB:
4273 // ...
4274 // TrueVal = ...
4275 // cmpTY ccX, r1, r2
4276 // bCC copy1MBB
4277 // fallthrough --> copy0MBB
4278 MachineBasicBlock *thisMBB = BB;
4279 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4280 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004281 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004282 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004283 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004284 MachineFunction *F = BB->getParent();
4285 F->getBasicBlockList().insert(It, copy0MBB);
4286 F->getBasicBlockList().insert(It, sinkMBB);
4287 // Update machine-CFG edges by first adding all successors of the current
4288 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004289 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004290 e = BB->succ_end(); i != e; ++i)
4291 sinkMBB->addSuccessor(*i);
4292 // Next, remove all successors of the current block, and add the true
4293 // and fallthrough blocks as its successors.
4294 while(!BB->succ_empty())
4295 BB->removeSuccessor(BB->succ_begin());
4296 BB->addSuccessor(copy0MBB);
4297 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004298
Evan Cheng02612422006-07-05 22:17:51 +00004299 // copy0MBB:
4300 // %FalseValue = ...
4301 // # fallthrough to sinkMBB
4302 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004303
Evan Cheng02612422006-07-05 22:17:51 +00004304 // Update machine-CFG edges
4305 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004306
Evan Cheng02612422006-07-05 22:17:51 +00004307 // sinkMBB:
4308 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4309 // ...
4310 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004311 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004312 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4313 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4314
4315 delete MI; // The pseudo instruction is gone now.
4316 return BB;
4317 }
4318
4319 case X86::FP_TO_INT16_IN_MEM:
4320 case X86::FP_TO_INT32_IN_MEM:
4321 case X86::FP_TO_INT64_IN_MEM: {
4322 // Change the floating point control register to use "round towards zero"
4323 // mode when truncating to an integer value.
4324 MachineFunction *F = BB->getParent();
4325 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004326 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004327
4328 // Load the old value of the high byte of the control word...
4329 unsigned OldCW =
4330 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004331 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004332
4333 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004334 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4335 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004336
4337 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004338 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004339
4340 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004341 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4342 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004343
4344 // Get the X86 opcode to use.
4345 unsigned Opc;
4346 switch (MI->getOpcode()) {
4347 default: assert(0 && "illegal opcode!");
4348 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4349 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4350 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4351 }
4352
4353 X86AddressMode AM;
4354 MachineOperand &Op = MI->getOperand(0);
4355 if (Op.isRegister()) {
4356 AM.BaseType = X86AddressMode::RegBase;
4357 AM.Base.Reg = Op.getReg();
4358 } else {
4359 AM.BaseType = X86AddressMode::FrameIndexBase;
4360 AM.Base.FrameIndex = Op.getFrameIndex();
4361 }
4362 Op = MI->getOperand(1);
4363 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004364 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004365 Op = MI->getOperand(2);
4366 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004367 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004368 Op = MI->getOperand(3);
4369 if (Op.isGlobalAddress()) {
4370 AM.GV = Op.getGlobal();
4371 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004372 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004373 }
Evan Cheng20350c42006-11-27 23:37:22 +00004374 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4375 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004376
4377 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004378 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004379
4380 delete MI; // The pseudo instruction is gone now.
4381 return BB;
4382 }
4383 }
4384}
4385
4386//===----------------------------------------------------------------------===//
4387// X86 Optimization Hooks
4388//===----------------------------------------------------------------------===//
4389
Nate Begeman8a77efe2006-02-16 21:11:51 +00004390void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4391 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004392 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004393 uint64_t &KnownOne,
4394 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004395 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004396 assert((Opc >= ISD::BUILTIN_OP_END ||
4397 Opc == ISD::INTRINSIC_WO_CHAIN ||
4398 Opc == ISD::INTRINSIC_W_CHAIN ||
4399 Opc == ISD::INTRINSIC_VOID) &&
4400 "Should use MaskedValueIsZero if you don't know whether Op"
4401 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004402
Evan Cheng6d196db2006-04-05 06:11:20 +00004403 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004404 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004405 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004406 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004407 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4408 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004409 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004410}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004411
Evan Cheng5987cfb2006-07-07 08:33:52 +00004412/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4413/// element of the result of the vector shuffle.
4414static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4415 MVT::ValueType VT = N->getValueType(0);
4416 SDOperand PermMask = N->getOperand(2);
4417 unsigned NumElems = PermMask.getNumOperands();
4418 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4419 i %= NumElems;
4420 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4421 return (i == 0)
4422 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4423 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4424 SDOperand Idx = PermMask.getOperand(i);
4425 if (Idx.getOpcode() == ISD::UNDEF)
4426 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4427 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4428 }
4429 return SDOperand();
4430}
4431
4432/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4433/// node is a GlobalAddress + an offset.
4434static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004435 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004436 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004437 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4438 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4439 return true;
4440 }
Evan Chengae1cd752006-11-30 21:55:46 +00004441 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004442 SDOperand N1 = N->getOperand(0);
4443 SDOperand N2 = N->getOperand(1);
4444 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4445 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4446 if (V) {
4447 Offset += V->getSignExtended();
4448 return true;
4449 }
4450 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4451 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4452 if (V) {
4453 Offset += V->getSignExtended();
4454 return true;
4455 }
4456 }
4457 }
4458 return false;
4459}
4460
4461/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4462/// + Dist * Size.
4463static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4464 MachineFrameInfo *MFI) {
4465 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4466 return false;
4467
4468 SDOperand Loc = N->getOperand(1);
4469 SDOperand BaseLoc = Base->getOperand(1);
4470 if (Loc.getOpcode() == ISD::FrameIndex) {
4471 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4472 return false;
4473 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4474 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4475 int FS = MFI->getObjectSize(FI);
4476 int BFS = MFI->getObjectSize(BFI);
4477 if (FS != BFS || FS != Size) return false;
4478 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4479 } else {
4480 GlobalValue *GV1 = NULL;
4481 GlobalValue *GV2 = NULL;
4482 int64_t Offset1 = 0;
4483 int64_t Offset2 = 0;
4484 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4485 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4486 if (isGA1 && isGA2 && GV1 == GV2)
4487 return Offset1 == (Offset2 + Dist*Size);
4488 }
4489
4490 return false;
4491}
4492
Evan Cheng79cf9a52006-07-10 21:37:44 +00004493static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4494 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004495 GlobalValue *GV;
4496 int64_t Offset;
4497 if (isGAPlusOffset(Base, GV, Offset))
4498 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4499 else {
4500 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4501 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004502 if (BFI < 0)
4503 // Fixed objects do not specify alignment, however the offsets are known.
4504 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4505 (MFI->getObjectOffset(BFI) % 16) == 0);
4506 else
4507 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004508 }
4509 return false;
4510}
4511
4512
4513/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4514/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4515/// if the load addresses are consecutive, non-overlapping, and in the right
4516/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004517static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4518 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004519 MachineFunction &MF = DAG.getMachineFunction();
4520 MachineFrameInfo *MFI = MF.getFrameInfo();
4521 MVT::ValueType VT = N->getValueType(0);
4522 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4523 SDOperand PermMask = N->getOperand(2);
4524 int NumElems = (int)PermMask.getNumOperands();
4525 SDNode *Base = NULL;
4526 for (int i = 0; i < NumElems; ++i) {
4527 SDOperand Idx = PermMask.getOperand(i);
4528 if (Idx.getOpcode() == ISD::UNDEF) {
4529 if (!Base) return SDOperand();
4530 } else {
4531 SDOperand Arg =
4532 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004533 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004534 return SDOperand();
4535 if (!Base)
4536 Base = Arg.Val;
4537 else if (!isConsecutiveLoad(Arg.Val, Base,
4538 i, MVT::getSizeInBits(EVT)/8,MFI))
4539 return SDOperand();
4540 }
4541 }
4542
Evan Cheng79cf9a52006-07-10 21:37:44 +00004543 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004544 if (isAlign16) {
4545 LoadSDNode *LD = cast<LoadSDNode>(Base);
4546 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4547 LD->getSrcValueOffset());
4548 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004549 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004550 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004551 SmallVector<SDOperand, 3> Ops;
4552 Ops.push_back(Base->getOperand(0));
4553 Ops.push_back(Base->getOperand(1));
4554 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004555 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004556 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004557 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004558}
4559
Chris Lattner9259b1e2006-10-04 06:57:07 +00004560/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4561static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4562 const X86Subtarget *Subtarget) {
4563 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004564
Chris Lattner9259b1e2006-10-04 06:57:07 +00004565 // If we have SSE[12] support, try to form min/max nodes.
4566 if (Subtarget->hasSSE2() &&
4567 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4568 if (Cond.getOpcode() == ISD::SETCC) {
4569 // Get the LHS/RHS of the select.
4570 SDOperand LHS = N->getOperand(1);
4571 SDOperand RHS = N->getOperand(2);
4572 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004573
Evan Cheng49683ba2006-11-10 21:43:37 +00004574 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004575 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004576 switch (CC) {
4577 default: break;
4578 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4579 case ISD::SETULE:
4580 case ISD::SETLE:
4581 if (!UnsafeFPMath) break;
4582 // FALL THROUGH.
4583 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4584 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004585 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004586 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004587
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004588 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4589 case ISD::SETUGT:
4590 case ISD::SETGT:
4591 if (!UnsafeFPMath) break;
4592 // FALL THROUGH.
4593 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4594 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004595 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004596 break;
4597 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004598 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004599 switch (CC) {
4600 default: break;
4601 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4602 case ISD::SETUGT:
4603 case ISD::SETGT:
4604 if (!UnsafeFPMath) break;
4605 // FALL THROUGH.
4606 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4607 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004608 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004609 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004610
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004611 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4612 case ISD::SETULE:
4613 case ISD::SETLE:
4614 if (!UnsafeFPMath) break;
4615 // FALL THROUGH.
4616 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4617 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004618 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004619 break;
4620 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004621 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004622
Evan Cheng49683ba2006-11-10 21:43:37 +00004623 if (Opcode)
4624 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004625 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004626
Chris Lattner9259b1e2006-10-04 06:57:07 +00004627 }
4628
4629 return SDOperand();
4630}
4631
4632
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004633SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004634 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004635 SelectionDAG &DAG = DCI.DAG;
4636 switch (N->getOpcode()) {
4637 default: break;
4638 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004639 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004640 case ISD::SELECT:
4641 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004642 }
4643
4644 return SDOperand();
4645}
4646
Evan Cheng02612422006-07-05 22:17:51 +00004647//===----------------------------------------------------------------------===//
4648// X86 Inline Assembly Support
4649//===----------------------------------------------------------------------===//
4650
Chris Lattner298ef372006-07-11 02:54:03 +00004651/// getConstraintType - Given a constraint letter, return the type of
4652/// constraint it is for this target.
4653X86TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00004654X86TargetLowering::getConstraintType(const std::string &Constraint) const {
4655 if (Constraint.size() == 1) {
4656 switch (Constraint[0]) {
4657 case 'A':
4658 case 'r':
4659 case 'R':
4660 case 'l':
4661 case 'q':
4662 case 'Q':
4663 case 'x':
4664 case 'Y':
4665 return C_RegisterClass;
4666 default:
4667 break;
4668 }
Chris Lattner298ef372006-07-11 02:54:03 +00004669 }
Chris Lattnerd6855142007-03-25 02:14:49 +00004670 return TargetLowering::getConstraintType(Constraint);
Chris Lattner298ef372006-07-11 02:54:03 +00004671}
4672
Chris Lattner44daa502006-10-31 20:13:11 +00004673/// isOperandValidForConstraint - Return the specified operand (possibly
4674/// modified) if the specified SDOperand is valid for the specified target
4675/// constraint letter, otherwise return null.
4676SDOperand X86TargetLowering::
4677isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4678 switch (Constraint) {
4679 default: break;
Devang Patelb38c2ec2007-03-17 00:13:28 +00004680 case 'I':
Chris Lattner03a643a2007-03-25 01:57:35 +00004681 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4682 if (C->getValue() <= 31)
Devang Patelb38c2ec2007-03-17 00:13:28 +00004683 return Op;
Devang Patelb38c2ec2007-03-17 00:13:28 +00004684 }
Chris Lattner03a643a2007-03-25 01:57:35 +00004685 return SDOperand(0,0);
4686 case 'N':
4687 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4688 if (C->getValue() <= 255)
4689 return Op;
4690 }
4691 return SDOperand(0,0);
Chris Lattner44daa502006-10-31 20:13:11 +00004692 case 'i':
4693 // Literal immediates are always ok.
4694 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004695
Chris Lattner44daa502006-10-31 20:13:11 +00004696 // If we are in non-pic codegen mode, we allow the address of a global to
4697 // be used with 'i'.
4698 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
4699 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4700 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004701
Chris Lattner44daa502006-10-31 20:13:11 +00004702 if (GA->getOpcode() != ISD::TargetGlobalAddress)
4703 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
4704 GA->getOffset());
4705 return Op;
4706 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004707
Chris Lattner44daa502006-10-31 20:13:11 +00004708 // Otherwise, not valid for this mode.
4709 return SDOperand(0, 0);
4710 }
4711 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
4712}
4713
Chris Lattnerc642aa52006-01-31 19:43:35 +00004714std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00004715getRegClassForInlineAsmConstraint(const std::string &Constraint,
4716 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00004717 if (Constraint.size() == 1) {
4718 // FIXME: not handling fp-stack yet!
Chris Lattnerc642aa52006-01-31 19:43:35 +00004719 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00004720 default: break; // Unknown constraint letter
4721 case 'A': // EAX/EDX
4722 if (VT == MVT::i32 || VT == MVT::i64)
4723 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
4724 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004725 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
4726 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004727 if (VT == MVT::i32)
4728 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
4729 else if (VT == MVT::i16)
4730 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
4731 else if (VT == MVT::i8)
4732 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4733 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004734 }
4735 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004736
Chris Lattner7ad77df2006-02-22 00:56:39 +00004737 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00004738}
Chris Lattner524129d2006-07-31 23:26:50 +00004739
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004740std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00004741X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
4742 MVT::ValueType VT) const {
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004743 // First, see if this is a constraint that directly corresponds to an LLVM
4744 // register class.
4745 if (Constraint.size() == 1) {
4746 // GCC Constraint Letters
4747 switch (Constraint[0]) {
4748 default: break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00004749 case 'r': // GENERAL_REGS
4750 case 'R': // LEGACY_REGS
4751 case 'l': // INDEX_REGS
4752 if (VT == MVT::i64 && Subtarget->is64Bit())
4753 return std::make_pair(0U, X86::GR64RegisterClass);
4754 if (VT == MVT::i32)
4755 return std::make_pair(0U, X86::GR32RegisterClass);
4756 else if (VT == MVT::i16)
4757 return std::make_pair(0U, X86::GR16RegisterClass);
4758 else if (VT == MVT::i8)
4759 return std::make_pair(0U, X86::GR8RegisterClass);
4760 break;
Chris Lattner2805bce2007-04-12 04:14:49 +00004761 case 'y': // MMX_REGS if MMX allowed.
4762 if (!Subtarget->hasMMX()) break;
4763 return std::make_pair(0U, X86::VR64RegisterClass);
4764 break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00004765 case 'Y': // SSE_REGS if SSE2 allowed
4766 if (!Subtarget->hasSSE2()) break;
4767 // FALL THROUGH.
4768 case 'x': // SSE_REGS if SSE1 allowed
4769 if (!Subtarget->hasSSE1()) break;
4770
4771 switch (VT) {
4772 default: break;
4773 // Scalar SSE types.
4774 case MVT::f32:
4775 case MVT::i32:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004776 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00004777 case MVT::f64:
4778 case MVT::i64:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004779 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00004780 // Vector types.
4781 case MVT::Vector:
4782 case MVT::v16i8:
4783 case MVT::v8i16:
4784 case MVT::v4i32:
4785 case MVT::v2i64:
4786 case MVT::v4f32:
4787 case MVT::v2f64:
4788 return std::make_pair(0U, X86::VR128RegisterClass);
4789 }
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004790 break;
4791 }
4792 }
4793
Chris Lattner524129d2006-07-31 23:26:50 +00004794 // Use the default implementation in TargetLowering to convert the register
4795 // constraint into a member of a register class.
4796 std::pair<unsigned, const TargetRegisterClass*> Res;
4797 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00004798
4799 // Not found as a standard register?
4800 if (Res.second == 0) {
4801 // GCC calls "st(0)" just plain "st".
4802 if (StringsEqualNoCase("{st}", Constraint)) {
4803 Res.first = X86::ST0;
4804 Res.second = X86::RSTRegisterClass;
4805 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004806
Chris Lattnerf6a69662006-10-31 19:42:44 +00004807 return Res;
4808 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004809
Chris Lattner524129d2006-07-31 23:26:50 +00004810 // Otherwise, check to see if this is a register class of the wrong value
4811 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
4812 // turn into {ax},{dx}.
4813 if (Res.second->hasType(VT))
4814 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004815
Chris Lattner524129d2006-07-31 23:26:50 +00004816 // All of the single-register GCC register classes map their values onto
4817 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
4818 // really want an 8-bit or 32-bit register, map to the appropriate register
4819 // class and return the appropriate register.
4820 if (Res.second != X86::GR16RegisterClass)
4821 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004822
Chris Lattner524129d2006-07-31 23:26:50 +00004823 if (VT == MVT::i8) {
4824 unsigned DestReg = 0;
4825 switch (Res.first) {
4826 default: break;
4827 case X86::AX: DestReg = X86::AL; break;
4828 case X86::DX: DestReg = X86::DL; break;
4829 case X86::CX: DestReg = X86::CL; break;
4830 case X86::BX: DestReg = X86::BL; break;
4831 }
4832 if (DestReg) {
4833 Res.first = DestReg;
4834 Res.second = Res.second = X86::GR8RegisterClass;
4835 }
4836 } else if (VT == MVT::i32) {
4837 unsigned DestReg = 0;
4838 switch (Res.first) {
4839 default: break;
4840 case X86::AX: DestReg = X86::EAX; break;
4841 case X86::DX: DestReg = X86::EDX; break;
4842 case X86::CX: DestReg = X86::ECX; break;
4843 case X86::BX: DestReg = X86::EBX; break;
4844 case X86::SI: DestReg = X86::ESI; break;
4845 case X86::DI: DestReg = X86::EDI; break;
4846 case X86::BP: DestReg = X86::EBP; break;
4847 case X86::SP: DestReg = X86::ESP; break;
4848 }
4849 if (DestReg) {
4850 Res.first = DestReg;
4851 Res.second = Res.second = X86::GR32RegisterClass;
4852 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004853 } else if (VT == MVT::i64) {
4854 unsigned DestReg = 0;
4855 switch (Res.first) {
4856 default: break;
4857 case X86::AX: DestReg = X86::RAX; break;
4858 case X86::DX: DestReg = X86::RDX; break;
4859 case X86::CX: DestReg = X86::RCX; break;
4860 case X86::BX: DestReg = X86::RBX; break;
4861 case X86::SI: DestReg = X86::RSI; break;
4862 case X86::DI: DestReg = X86::RDI; break;
4863 case X86::BP: DestReg = X86::RBP; break;
4864 case X86::SP: DestReg = X86::RSP; break;
4865 }
4866 if (DestReg) {
4867 Res.first = DestReg;
4868 Res.second = Res.second = X86::GR64RegisterClass;
4869 }
Chris Lattner524129d2006-07-31 23:26:50 +00004870 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004871
Chris Lattner524129d2006-07-31 23:26:50 +00004872 return Res;
4873}