blob: 6112b73a4623d39acb82c4b00a02cc0a54d06fc9 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Tom Stellardd7e6f132015-04-08 01:09:26 +00009def isCI : Predicate<"Subtarget->getGeneration() "
10 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Tom Stellard217361c2015-08-06 19:28:38 +000011def isCIOnly : Predicate<"Subtarget->getGeneration() =="
12 "AMDGPUSubtarget::SEA_ISLANDS">,
13 AssemblerPredicate <"FeatureSeaIslands">;
Tom Stellardd7e6f132015-04-08 01:09:26 +000014def isVI : Predicate <
15 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">,
16 AssemblerPredicate<"FeatureGCN3Encoding">;
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Tom Stellardd1f0f022015-04-23 19:33:54 +000018def DisableInst : Predicate <"false">, AssemblerPredicate<"FeatureDisable">;
19
Tom Stellard94d2e992014-10-07 23:51:34 +000020class vop {
21 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000022 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000023}
24
Marek Olsak5df00d62014-12-07 12:18:57 +000025class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000026 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000028
Marek Olsak5df00d62014-12-07 12:18:57 +000029 field bits<9> SI3 = {0, si{7-0}};
30 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000031}
32
Marek Olsak5df00d62014-12-07 12:18:57 +000033class vop1 <bits<8> si, bits<8> vi = si> : vop {
34 field bits<8> SI = si;
35 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000036
Marek Olsak5df00d62014-12-07 12:18:57 +000037 field bits<9> SI3 = {1, 1, si{6-0}};
38 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000039}
40
Marek Olsak5df00d62014-12-07 12:18:57 +000041class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000042 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000043 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000044
Marek Olsak5df00d62014-12-07 12:18:57 +000045 field bits<9> SI3 = {1, 0, 0, si{5-0}};
46 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000047}
48
Marek Olsakf0b130a2015-01-15 18:43:06 +000049// Specify a VOP2 opcode for SI and VOP3 opcode for VI
50// that doesn't have VOP2 encoding on VI
51class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
52 let VI3 = vi;
53}
54
Marek Olsak5df00d62014-12-07 12:18:57 +000055class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
56 let SI3 = si;
57 let VI3 = vi;
58}
59
60class sop1 <bits<8> si, bits<8> vi = si> {
61 field bits<8> SI = si;
62 field bits<8> VI = vi;
63}
64
65class sop2 <bits<7> si, bits<7> vi = si> {
66 field bits<7> SI = si;
67 field bits<7> VI = vi;
68}
69
70class sopk <bits<5> si, bits<5> vi = si> {
71 field bits<5> SI = si;
72 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000073}
74
Tom Stellardc721a232014-05-16 20:56:47 +000075// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000076// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000077def SISubtarget {
78 int NONE = -1;
79 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000080 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000081}
82
Tom Stellard75aadc22012-12-11 21:25:42 +000083//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000084// SI DAG Nodes
85//===----------------------------------------------------------------------===//
86
Tom Stellard9fa17912013-08-14 23:24:45 +000087def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000088 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000089 [SDNPMayLoad, SDNPMemOperand]
90>;
91
Tom Stellardafcf12f2013-09-12 02:55:14 +000092def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
93 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000094 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000095 SDTCisVT<1, iAny>, // vdata(VGPR)
96 SDTCisVT<2, i32>, // num_channels(imm)
97 SDTCisVT<3, i32>, // vaddr(VGPR)
98 SDTCisVT<4, i32>, // soffset(SGPR)
99 SDTCisVT<5, i32>, // inst_offset(imm)
100 SDTCisVT<6, i32>, // dfmt(imm)
101 SDTCisVT<7, i32>, // nfmt(imm)
102 SDTCisVT<8, i32>, // offen(imm)
103 SDTCisVT<9, i32>, // idxen(imm)
104 SDTCisVT<10, i32>, // glc(imm)
105 SDTCisVT<11, i32>, // slc(imm)
106 SDTCisVT<12, i32> // tfe(imm)
107 ]>,
108 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
109>;
110
Tom Stellard9fa17912013-08-14 23:24:45 +0000111def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000112 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000113 SDTCisVT<3, i32>]>
114>;
115
116class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000117 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000118 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000119>;
120
121def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
122def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
123def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
124def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
125
Tom Stellard067c8152014-07-21 14:01:14 +0000126def SIconstdata_ptr : SDNode<
127 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
128>;
129
Tom Stellard381a94a2015-05-12 15:00:49 +0000130//===----------------------------------------------------------------------===//
131// SDNodes and PatFrag for local loads and stores to enable s_mov_b32 m0, -1
132// to be glued to the memory instructions.
133//===----------------------------------------------------------------------===//
134
135def SIld_local : SDNode <"ISD::LOAD", SDTLoad,
136 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
137>;
138
139def si_ld_local : PatFrag <(ops node:$ptr), (SIld_local node:$ptr), [{
140 return isLocalLoad(cast<LoadSDNode>(N));
141}]>;
142
143def si_load_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
144 return cast<LoadSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
145 cast<LoadSDNode>(N)->getExtensionType() == ISD::NON_EXTLOAD;
146}]>;
147
148def si_load_local_align8 : Aligned8Bytes <
149 (ops node:$ptr), (si_load_local node:$ptr)
150>;
151
152def si_sextload_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
153 return cast<LoadSDNode>(N)->getExtensionType() == ISD::SEXTLOAD;
154}]>;
155def si_az_extload_local : AZExtLoadBase <si_ld_local>;
156
157multiclass SIExtLoadLocal <PatFrag ld_node> {
158
159 def _i8 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
160 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;}]
161 >;
162
163 def _i16 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
164 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;}]
165 >;
166}
167
168defm si_sextload_local : SIExtLoadLocal <si_sextload_local>;
169defm si_az_extload_local : SIExtLoadLocal <si_az_extload_local>;
170
171def SIst_local : SDNode <"ISD::STORE", SDTStore,
172 [SDNPHasChain, SDNPMayStore, SDNPMemOperand, SDNPInGlue]
173>;
174
175def si_st_local : PatFrag <
176 (ops node:$val, node:$ptr), (SIst_local node:$val, node:$ptr), [{
177 return isLocalStore(cast<StoreSDNode>(N));
178}]>;
179
180def si_store_local : PatFrag <
181 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
182 return cast<StoreSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
183 !cast<StoreSDNode>(N)->isTruncatingStore();
184}]>;
185
186def si_store_local_align8 : Aligned8Bytes <
187 (ops node:$val, node:$ptr), (si_store_local node:$val, node:$ptr)
188>;
189
190def si_truncstore_local : PatFrag <
191 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
192 return cast<StoreSDNode>(N)->isTruncatingStore();
193}]>;
194
195def si_truncstore_local_i8 : PatFrag <
196 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
197 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i8;
198}]>;
199
200def si_truncstore_local_i16 : PatFrag <
201 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
202 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i16;
203}]>;
204
205multiclass SIAtomicM0Glue2 <string op_name> {
206
207 def _glue : SDNode <"ISD::ATOMIC_"#op_name, SDTAtomic2,
208 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
209 >;
210
211 def _local : local_binary_atomic_op <!cast<SDNode>(NAME#"_glue")>;
212}
213
214defm si_atomic_load_add : SIAtomicM0Glue2 <"LOAD_ADD">;
215defm si_atomic_load_and : SIAtomicM0Glue2 <"LOAD_AND">;
216defm si_atomic_load_min : SIAtomicM0Glue2 <"LOAD_MIN">;
217defm si_atomic_load_max : SIAtomicM0Glue2 <"LOAD_MAX">;
218defm si_atomic_load_or : SIAtomicM0Glue2 <"LOAD_OR">;
219defm si_atomic_load_sub : SIAtomicM0Glue2 <"LOAD_SUB">;
220defm si_atomic_load_xor : SIAtomicM0Glue2 <"LOAD_XOR">;
221defm si_atomic_load_umin : SIAtomicM0Glue2 <"LOAD_UMIN">;
222defm si_atomic_load_umax : SIAtomicM0Glue2 <"LOAD_UMAX">;
223defm si_atomic_swap : SIAtomicM0Glue2 <"SWAP">;
224
225def si_atomic_cmp_swap_glue : SDNode <"ISD::ATOMIC_CMP_SWAP", SDTAtomic3,
226 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
227>;
228
229defm si_atomic_cmp_swap : AtomicCmpSwapLocal <si_atomic_cmp_swap_glue>;
230
Tom Stellard26075d52013-02-07 19:39:38 +0000231// Transformation function, extract the lower 32bit of a 64bit immediate
232def LO32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000233 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, SDLoc(N),
234 MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000235}]>;
236
Tom Stellardab8a8c82013-07-12 18:15:02 +0000237def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000238 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
239 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000240}]>;
241
Tom Stellard26075d52013-02-07 19:39:38 +0000242// Transformation function, extract the upper 32bit of a 64bit immediate
243def HI32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000244 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, SDLoc(N), MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000245}]>;
246
Tom Stellardab8a8c82013-07-12 18:15:02 +0000247def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000248 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000249 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), SDLoc(N),
250 MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000251}]>;
252
Tom Stellard044e4182014-02-06 18:36:34 +0000253def IMM8bitDWORD : PatLeaf <(imm),
254 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000255>;
256
Tom Stellard044e4182014-02-06 18:36:34 +0000257def as_dword_i32imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000258 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000259}]>;
260
Tom Stellardafcf12f2013-09-12 02:55:14 +0000261def as_i1imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000262 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i1);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000263}]>;
264
265def as_i8imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000266 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i8);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000267}]>;
268
Tom Stellard07a10a32013-06-03 17:39:43 +0000269def as_i16imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000270 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16);
Tom Stellard07a10a32013-06-03 17:39:43 +0000271}]>;
272
Tom Stellard044e4182014-02-06 18:36:34 +0000273def as_i32imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000274 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000275}]>;
276
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000277def as_i64imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000278 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i64);
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000279}]>;
280
Tom Stellardfb77f002015-01-13 22:59:41 +0000281// Copied from the AArch64 backend:
282def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
283return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000284 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i32);
Tom Stellardfb77f002015-01-13 22:59:41 +0000285}]>;
286
287// Copied from the AArch64 backend:
288def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
289return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000290 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i64);
Tom Stellardfb77f002015-01-13 22:59:41 +0000291}]>;
292
Matt Arsenault99ed7892014-03-19 22:19:49 +0000293def IMM8bit : PatLeaf <(imm),
294 [{return isUInt<8>(N->getZExtValue());}]
295>;
296
Tom Stellard07a10a32013-06-03 17:39:43 +0000297def IMM12bit : PatLeaf <(imm),
298 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000299>;
300
Matt Arsenault99ed7892014-03-19 22:19:49 +0000301def IMM16bit : PatLeaf <(imm),
302 [{return isUInt<16>(N->getZExtValue());}]
303>;
304
Marek Olsak58f61a82014-12-07 17:17:38 +0000305def IMM20bit : PatLeaf <(imm),
306 [{return isUInt<20>(N->getZExtValue());}]
307>;
308
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000309def IMM32bit : PatLeaf <(imm),
310 [{return isUInt<32>(N->getZExtValue());}]
311>;
312
Tom Stellarde2367942014-02-06 18:36:41 +0000313def mubuf_vaddr_offset : PatFrag<
314 (ops node:$ptr, node:$offset, node:$imm_offset),
315 (add (add node:$ptr, node:$offset), node:$imm_offset)
316>;
317
Christian Konigf82901a2013-02-26 17:52:23 +0000318class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000319 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000320}]>;
321
Matt Arsenault303011a2014-12-17 21:04:08 +0000322class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
323 return isInlineImmediate(N);
324}]>;
325
Tom Stellarddf94dc32013-08-14 23:24:24 +0000326class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000327 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000328 return false;
329 }
330 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000331 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000332 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
333 U != E; ++U) {
334 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
335 return true;
336 }
337 }
338 return false;
339}]>;
340
Tom Stellard01825af2014-07-21 14:01:08 +0000341//===----------------------------------------------------------------------===//
342// Custom Operands
343//===----------------------------------------------------------------------===//
344
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000345def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000346 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000347}
348
Tom Stellardd7e6f132015-04-08 01:09:26 +0000349def SoppBrTarget : AsmOperandClass {
350 let Name = "SoppBrTarget";
351 let ParserMethod = "parseSOppBrTarget";
352}
353
Tom Stellard01825af2014-07-21 14:01:08 +0000354def sopp_brtarget : Operand<OtherVT> {
355 let EncoderMethod = "getSOPPBrEncoding";
356 let OperandType = "OPERAND_PCREL";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000357 let ParserMatchClass = SoppBrTarget;
Tom Stellard01825af2014-07-21 14:01:08 +0000358}
359
Tom Stellardb4a313a2014-08-01 00:32:39 +0000360include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000361include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000362
Tom Stellardd7e6f132015-04-08 01:09:26 +0000363def MubufOffsetMatchClass : AsmOperandClass {
364 let Name = "MubufOffset";
365 let ParserMethod = "parseMubufOptionalOps";
366 let RenderMethod = "addImmOperands";
367}
368
369class DSOffsetBaseMatchClass <string parser> : AsmOperandClass {
370 let Name = "DSOffset"#parser;
371 let ParserMethod = parser;
372 let RenderMethod = "addImmOperands";
373 let PredicateMethod = "isDSOffset";
374}
375
376def DSOffsetMatchClass : DSOffsetBaseMatchClass <"parseDSOptionalOps">;
377def DSOffsetGDSMatchClass : DSOffsetBaseMatchClass <"parseDSOffsetOptional">;
378
379def DSOffset01MatchClass : AsmOperandClass {
380 let Name = "DSOffset1";
381 let ParserMethod = "parseDSOff01OptionalOps";
382 let RenderMethod = "addImmOperands";
383 let PredicateMethod = "isDSOffset01";
384}
385
386class GDSBaseMatchClass <string parser> : AsmOperandClass {
387 let Name = "GDS"#parser;
388 let PredicateMethod = "isImm";
389 let ParserMethod = parser;
390 let RenderMethod = "addImmOperands";
391}
392
393def GDSMatchClass : GDSBaseMatchClass <"parseDSOptionalOps">;
394def GDS01MatchClass : GDSBaseMatchClass <"parseDSOff01OptionalOps">;
395
Tom Stellard12a19102015-06-12 20:47:06 +0000396class GLCBaseMatchClass <string parser> : AsmOperandClass {
397 let Name = "GLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000398 let PredicateMethod = "isImm";
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000399 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000400 let RenderMethod = "addImmOperands";
401}
402
Tom Stellard12a19102015-06-12 20:47:06 +0000403def GLCMubufMatchClass : GLCBaseMatchClass <"parseMubufOptionalOps">;
404def GLCFlatMatchClass : GLCBaseMatchClass <"parseFlatOptionalOps">;
405
406class SLCBaseMatchClass <string parser> : AsmOperandClass {
407 let Name = "SLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000408 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000409 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000410 let RenderMethod = "addImmOperands";
411}
412
Tom Stellard12a19102015-06-12 20:47:06 +0000413def SLCMubufMatchClass : SLCBaseMatchClass <"parseMubufOptionalOps">;
414def SLCFlatMatchClass : SLCBaseMatchClass <"parseFlatOptionalOps">;
415def SLCFlatAtomicMatchClass : SLCBaseMatchClass <"parseFlatAtomicOptionalOps">;
416
417class TFEBaseMatchClass <string parser> : AsmOperandClass {
418 let Name = "TFE"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000419 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000420 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000421 let RenderMethod = "addImmOperands";
422}
423
Tom Stellard12a19102015-06-12 20:47:06 +0000424def TFEMubufMatchClass : TFEBaseMatchClass <"parseMubufOptionalOps">;
425def TFEFlatMatchClass : TFEBaseMatchClass <"parseFlatOptionalOps">;
426def TFEFlatAtomicMatchClass : TFEBaseMatchClass <"parseFlatAtomicOptionalOps">;
427
Tom Stellardd7e6f132015-04-08 01:09:26 +0000428def OModMatchClass : AsmOperandClass {
429 let Name = "OMod";
430 let PredicateMethod = "isImm";
431 let ParserMethod = "parseVOP3OptionalOps";
432 let RenderMethod = "addImmOperands";
433}
434
435def ClampMatchClass : AsmOperandClass {
436 let Name = "Clamp";
437 let PredicateMethod = "isImm";
438 let ParserMethod = "parseVOP3OptionalOps";
439 let RenderMethod = "addImmOperands";
440}
441
Tom Stellard217361c2015-08-06 19:28:38 +0000442class SMRDOffsetBaseMatchClass <string predicate> : AsmOperandClass {
443 let Name = "SMRDOffset"#predicate;
444 let PredicateMethod = predicate;
445 let RenderMethod = "addImmOperands";
446}
447
448def SMRDOffsetMatchClass : SMRDOffsetBaseMatchClass <"isSMRDOffset">;
449def SMRDLiteralOffsetMatchClass : SMRDOffsetBaseMatchClass <
450 "isSMRDLiteralOffset"
451>;
452
Tom Stellard229d5e62014-08-05 14:48:12 +0000453let OperandType = "OPERAND_IMMEDIATE" in {
454
455def offen : Operand<i1> {
456 let PrintMethod = "printOffen";
457}
458def idxen : Operand<i1> {
459 let PrintMethod = "printIdxen";
460}
461def addr64 : Operand<i1> {
462 let PrintMethod = "printAddr64";
463}
464def mbuf_offset : Operand<i16> {
465 let PrintMethod = "printMBUFOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000466 let ParserMatchClass = MubufOffsetMatchClass;
Tom Stellard229d5e62014-08-05 14:48:12 +0000467}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000468class ds_offset_base <AsmOperandClass mc> : Operand<i16> {
Matt Arsenault61cc9082014-10-10 22:16:07 +0000469 let PrintMethod = "printDSOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000470 let ParserMatchClass = mc;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000471}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000472def ds_offset : ds_offset_base <DSOffsetMatchClass>;
473def ds_offset_gds : ds_offset_base <DSOffsetGDSMatchClass>;
474
Matt Arsenault61cc9082014-10-10 22:16:07 +0000475def ds_offset0 : Operand<i8> {
476 let PrintMethod = "printDSOffset0";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000477 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000478}
479def ds_offset1 : Operand<i8> {
480 let PrintMethod = "printDSOffset1";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000481 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000482}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000483class gds_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard065e3d42015-03-09 18:49:54 +0000484 let PrintMethod = "printGDS";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000485 let ParserMatchClass = mc;
Tom Stellard065e3d42015-03-09 18:49:54 +0000486}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000487def gds : gds_base <GDSMatchClass>;
488
489def gds01 : gds_base <GDS01MatchClass>;
490
Tom Stellard12a19102015-06-12 20:47:06 +0000491class glc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000492 let PrintMethod = "printGLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000493 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000494}
Tom Stellard12a19102015-06-12 20:47:06 +0000495
496def glc : glc_base <GLCMubufMatchClass>;
497def glc_flat : glc_base <GLCFlatMatchClass>;
498
499class slc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000500 let PrintMethod = "printSLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000501 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000502}
Tom Stellard12a19102015-06-12 20:47:06 +0000503
504def slc : slc_base <SLCMubufMatchClass>;
505def slc_flat : slc_base <SLCFlatMatchClass>;
506def slc_flat_atomic : slc_base <SLCFlatAtomicMatchClass>;
507
508class tfe_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000509 let PrintMethod = "printTFE";
Tom Stellard12a19102015-06-12 20:47:06 +0000510 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000511}
512
Tom Stellard12a19102015-06-12 20:47:06 +0000513def tfe : tfe_base <TFEMubufMatchClass>;
514def tfe_flat : tfe_base <TFEFlatMatchClass>;
515def tfe_flat_atomic : tfe_base <TFEFlatAtomicMatchClass>;
516
Matt Arsenault97069782014-09-30 19:49:48 +0000517def omod : Operand <i32> {
518 let PrintMethod = "printOModSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000519 let ParserMatchClass = OModMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000520}
521
522def ClampMod : Operand <i1> {
523 let PrintMethod = "printClampSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000524 let ParserMatchClass = ClampMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000525}
526
Tom Stellard217361c2015-08-06 19:28:38 +0000527def smrd_offset : Operand <i32> {
528 let PrintMethod = "printU32ImmOperand";
529 let ParserMatchClass = SMRDOffsetMatchClass;
530}
531
532def smrd_literal_offset : Operand <i32> {
533 let PrintMethod = "printU32ImmOperand";
534 let ParserMatchClass = SMRDLiteralOffsetMatchClass;
535}
536
Tom Stellard229d5e62014-08-05 14:48:12 +0000537} // End OperandType = "OPERAND_IMMEDIATE"
538
Tom Stellardc0503922015-03-12 21:34:22 +0000539def VOPDstS64 : VOPDstOperand <SReg_64>;
540
Christian Konig72d5d5c2013-02-21 15:16:44 +0000541//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000542// Complex patterns
543//===----------------------------------------------------------------------===//
544
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000545def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000546def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000547
Tom Stellardb02094e2014-07-21 15:45:01 +0000548def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellard1f9939f2015-02-27 14:59:41 +0000549def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000550def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000551def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000552def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000553def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000554
Tom Stellarddee26a22015-08-06 19:28:30 +0000555def SMRDImm : ComplexPattern<i64, 2, "SelectSMRDImm">;
Tom Stellard217361c2015-08-06 19:28:38 +0000556def SMRDImm32 : ComplexPattern<i64, 2, "SelectSMRDImm32">;
Tom Stellarddee26a22015-08-06 19:28:30 +0000557def SMRDSgpr : ComplexPattern<i64, 2, "SelectSMRDSgpr">;
558def SMRDBufferImm : ComplexPattern<i32, 1, "SelectSMRDBufferImm">;
Tom Stellard217361c2015-08-06 19:28:38 +0000559def SMRDBufferImm32 : ComplexPattern<i32, 1, "SelectSMRDBufferImm32">;
Tom Stellarddee26a22015-08-06 19:28:30 +0000560def SMRDBufferSgpr : ComplexPattern<i32, 1, "SelectSMRDBufferSgpr">;
561
Tom Stellardb4a313a2014-08-01 00:32:39 +0000562def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000563def VOP3NoMods0 : ComplexPattern<untyped, 4, "SelectVOP3NoMods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000564def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000565def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000566def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000567def VOP3NoMods : ComplexPattern<untyped, 2, "SelectVOP3NoMods">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000568
Tom Stellardb02c2682014-06-24 23:33:07 +0000569//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000570// SI assembler operands
571//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000572
Christian Konigeabf8332013-02-21 15:16:49 +0000573def SIOperand {
574 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000575 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000576 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000577}
578
Tom Stellardb4a313a2014-08-01 00:32:39 +0000579def SRCMODS {
580 int NONE = 0;
Marek Olsak7d777282015-03-24 13:40:15 +0000581 int NEG = 1;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000582}
583
584def DSTCLAMP {
585 int NONE = 0;
586}
587
588def DSTOMOD {
589 int NONE = 0;
590}
Tom Stellard75aadc22012-12-11 21:25:42 +0000591
Christian Konig72d5d5c2013-02-21 15:16:44 +0000592//===----------------------------------------------------------------------===//
593//
594// SI Instruction multiclass helpers.
595//
596// Instructions with _32 take 32-bit operands.
597// Instructions with _64 take 64-bit operands.
598//
599// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
600// encoding is the standard encoding, but instruction that make use of
601// any of the instruction modifiers must use the 64-bit encoding.
602//
603// Instructions with _e32 use the 32-bit encoding.
604// Instructions with _e64 use the 64-bit encoding.
605//
606//===----------------------------------------------------------------------===//
607
Tom Stellardc470c962014-10-01 14:44:42 +0000608class SIMCInstr <string pseudo, int subtarget> {
609 string PseudoInstr = pseudo;
610 int Subtarget = subtarget;
611}
612
Christian Konig72d5d5c2013-02-21 15:16:44 +0000613//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000614// EXP classes
615//===----------------------------------------------------------------------===//
616
617class EXPCommon : InstSI<
618 (outs),
619 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000620 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000621 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000622 [] > {
623
624 let EXP_CNT = 1;
625 let Uses = [EXEC];
626}
627
628multiclass EXP_m {
629
Tom Stellard1ca873b2015-02-18 16:08:17 +0000630 let isPseudo = 1, isCodeGenOnly = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000631 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000632 }
633
Tom Stellard326d6ec2014-11-05 14:50:53 +0000634 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000635
636 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000637}
638
639//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000640// Scalar classes
641//===----------------------------------------------------------------------===//
642
Marek Olsak5df00d62014-12-07 12:18:57 +0000643class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
644 SOP1 <outs, ins, "", pattern>,
645 SIMCInstr<opName, SISubtarget.NONE> {
646 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000647 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000648}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000649
Marek Olsak367447c2015-01-27 17:25:11 +0000650class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
651 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000652 SOP1e <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000653 SIMCInstr<opName, SISubtarget.SI> {
654 let isCodeGenOnly = 0;
655 let AssemblerPredicates = [isSICI];
656}
Marek Olsak5df00d62014-12-07 12:18:57 +0000657
Marek Olsak367447c2015-01-27 17:25:11 +0000658class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
659 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000660 SOP1e <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000661 SIMCInstr<opName, SISubtarget.VI> {
662 let isCodeGenOnly = 0;
663 let AssemblerPredicates = [isVI];
664}
Marek Olsak5df00d62014-12-07 12:18:57 +0000665
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000666multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
667 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000668
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000669 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000670
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000671 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
672
673 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
674
Marek Olsak5df00d62014-12-07 12:18:57 +0000675}
676
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000677multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
678 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
679 opName#" $dst, $src0", pattern
680>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000681
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000682multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
683 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
684 opName#" $dst, $src0", pattern
685>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000686
687// no input, 64-bit output.
688multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
689 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
690
691 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000692 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000693 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000694 }
695
696 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000697 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000698 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000699 }
700}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000701
Tom Stellardce449ad2015-02-18 16:08:11 +0000702// 64-bit input, no output
703multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> {
704 def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>;
705
706 def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0),
707 opName#" $src0"> {
708 let sdst = 0;
709 }
710
711 def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0),
712 opName#" $src0"> {
713 let sdst = 0;
714 }
715}
716
Matt Arsenault8333e432014-06-10 19:18:24 +0000717// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000718multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
719 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
720 opName#" $dst, $src0", pattern
721>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000722
Marek Olsak5df00d62014-12-07 12:18:57 +0000723class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
724 SOP2<outs, ins, "", pattern>,
725 SIMCInstr<opName, SISubtarget.NONE> {
726 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000727 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000728 let Size = 4;
Tom Stellard0c0008c2015-02-18 16:08:13 +0000729
730 // Pseudo instructions have no encodings, but adding this field here allows
731 // us to do:
732 // let sdst = xxx in {
733 // for multiclasses that include both real and pseudo instructions.
734 field bits<7> sdst = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000735}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000736
Marek Olsak367447c2015-01-27 17:25:11 +0000737class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
738 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000739 SOP2e<op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000740 SIMCInstr<opName, SISubtarget.SI> {
741 let AssemblerPredicates = [isSICI];
742}
Matt Arsenault94812212014-11-14 18:18:16 +0000743
Marek Olsak367447c2015-01-27 17:25:11 +0000744class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
745 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000746 SOP2e<op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000747 SIMCInstr<opName, SISubtarget.VI> {
748 let AssemblerPredicates = [isVI];
749}
Marek Olsak5df00d62014-12-07 12:18:57 +0000750
Tom Stellardee21faa2015-02-18 16:08:09 +0000751multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm,
752 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000753
Tom Stellardee21faa2015-02-18 16:08:09 +0000754 def "" : SOP2_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000755
Tom Stellardee21faa2015-02-18 16:08:09 +0000756 def _si : SOP2_Real_si <op, opName, outs, ins, asm>;
757
758 def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>;
759
Marek Olsak5df00d62014-12-07 12:18:57 +0000760}
761
Tom Stellardee21faa2015-02-18 16:08:09 +0000762multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
763 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
764 opName#" $dst, $src0, $src1", pattern
765>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000766
Tom Stellardee21faa2015-02-18 16:08:09 +0000767multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
768 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
769 opName#" $dst, $src0, $src1", pattern
770>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000771
Tom Stellardee21faa2015-02-18 16:08:09 +0000772multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
773 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
774 opName#" $dst, $src0, $src1", pattern
775>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000776
Tom Stellardb6550522015-01-12 19:33:18 +0000777class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000778 string opName, PatLeaf cond> : SOPC <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000779 op, (outs), (ins rc:$src0, rc:$src1),
780 opName#" $src0, $src1", []> {
781 let Defs = [SCC];
782}
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000783
784class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
785 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
786
787class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
788 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000789
Marek Olsak5df00d62014-12-07 12:18:57 +0000790class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
791 SOPK <outs, ins, "", pattern>,
792 SIMCInstr<opName, SISubtarget.NONE> {
793 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000794 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000795}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000796
Marek Olsak367447c2015-01-27 17:25:11 +0000797class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
798 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000799 SOPKe <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000800 SIMCInstr<opName, SISubtarget.SI> {
801 let AssemblerPredicates = [isSICI];
802 let isCodeGenOnly = 0;
803}
Marek Olsak5df00d62014-12-07 12:18:57 +0000804
Marek Olsak367447c2015-01-27 17:25:11 +0000805class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
806 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000807 SOPKe <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000808 SIMCInstr<opName, SISubtarget.VI> {
809 let AssemblerPredicates = [isVI];
810 let isCodeGenOnly = 0;
811}
Marek Olsak5df00d62014-12-07 12:18:57 +0000812
Tom Stellard8980dc32015-04-08 01:09:22 +0000813multiclass SOPK_m <sopk op, string opName, dag outs, dag ins, string opAsm,
814 string asm = opName#opAsm> {
815 def "" : SOPK_Pseudo <opName, outs, ins, []>;
816
817 def _si : SOPK_Real_si <op, opName, outs, ins, asm>;
818
819 def _vi : SOPK_Real_vi <op, opName, outs, ins, asm>;
820
821}
822
Marek Olsak5df00d62014-12-07 12:18:57 +0000823multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
824 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
825 pattern>;
826
827 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000828 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000829
830 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000831 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000832}
833
834multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000835 def "" : SOPK_Pseudo <opName, (outs),
836 (ins SReg_32:$src0, u16imm:$src1), pattern> {
837 let Defs = [SCC];
838 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000839
Marek Olsak5df00d62014-12-07 12:18:57 +0000840
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000841 def _si : SOPK_Real_si <op, opName, (outs),
842 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> {
843 let Defs = [SCC];
844 }
845
846 def _vi : SOPK_Real_vi <op, opName, (outs),
847 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> {
848 let Defs = [SCC];
Tom Stellard8980dc32015-04-08 01:09:22 +0000849 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000850}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000851
Tom Stellard8980dc32015-04-08 01:09:22 +0000852multiclass SOPK_32TIE <sopk op, string opName, list<dag> pattern> : SOPK_m <
853 op, opName, (outs SReg_32:$sdst), (ins SReg_32:$src0, u16imm:$simm16),
854 " $sdst, $simm16"
855>;
856
857multiclass SOPK_IMM32 <sopk op, string opName, dag outs, dag ins,
858 string argAsm, string asm = opName#argAsm> {
859
860 def "" : SOPK_Pseudo <opName, outs, ins, []>;
861
862 def _si : SOPK <outs, ins, asm, []>,
863 SOPK64e <op.SI>,
864 SIMCInstr<opName, SISubtarget.SI> {
865 let AssemblerPredicates = [isSICI];
866 let isCodeGenOnly = 0;
867 }
868
869 def _vi : SOPK <outs, ins, asm, []>,
870 SOPK64e <op.VI>,
871 SIMCInstr<opName, SISubtarget.VI> {
872 let AssemblerPredicates = [isVI];
873 let isCodeGenOnly = 0;
874 }
875}
Tom Stellardc470c962014-10-01 14:44:42 +0000876//===----------------------------------------------------------------------===//
877// SMRD classes
878//===----------------------------------------------------------------------===//
879
880class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
881 SMRD <outs, ins, "", pattern>,
882 SIMCInstr<opName, SISubtarget.NONE> {
883 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000884 let isCodeGenOnly = 1;
Tom Stellardc470c962014-10-01 14:44:42 +0000885}
886
887class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
888 string asm> :
889 SMRD <outs, ins, asm, []>,
890 SMRDe <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000891 SIMCInstr<opName, SISubtarget.SI> {
892 let AssemblerPredicates = [isSICI];
893}
Tom Stellardc470c962014-10-01 14:44:42 +0000894
Marek Olsak5df00d62014-12-07 12:18:57 +0000895class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
896 string asm> :
897 SMRD <outs, ins, asm, []>,
898 SMEMe_vi <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000899 SIMCInstr<opName, SISubtarget.VI> {
900 let AssemblerPredicates = [isVI];
901}
Marek Olsak5df00d62014-12-07 12:18:57 +0000902
Tom Stellardc470c962014-10-01 14:44:42 +0000903multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
904 string asm, list<dag> pattern> {
905
906 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
907
908 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
909
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000910 // glc is only applicable to scalar stores, which are not yet
911 // implemented.
912 let glc = 0 in {
913 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
914 }
Tom Stellardc470c962014-10-01 14:44:42 +0000915}
916
917multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000918 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000919 defm _IMM : SMRD_m <
920 op, opName#"_IMM", 1, (outs dstClass:$dst),
Tom Stellard217361c2015-08-06 19:28:38 +0000921 (ins baseClass:$sbase, smrd_offset:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000922 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000923 >;
924
Tom Stellarddee26a22015-08-06 19:28:30 +0000925 def _IMM_ci : SMRD <
Tom Stellard217361c2015-08-06 19:28:38 +0000926 (outs dstClass:$dst), (ins baseClass:$sbase, smrd_literal_offset:$offset),
Tom Stellarddee26a22015-08-06 19:28:30 +0000927 opName#" $dst, $sbase, $offset", []>, SMRD_IMMe_ci <op> {
Tom Stellard217361c2015-08-06 19:28:38 +0000928 let AssemblerPredicates = [isCIOnly];
Tom Stellarddee26a22015-08-06 19:28:30 +0000929 }
930
Tom Stellardc470c962014-10-01 14:44:42 +0000931 defm _SGPR : SMRD_m <
932 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000933 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000934 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000935 >;
936}
937
938//===----------------------------------------------------------------------===//
939// Vector ALU classes
940//===----------------------------------------------------------------------===//
941
Tom Stellardb4a313a2014-08-01 00:32:39 +0000942// This must always be right before the operand being input modified.
943def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
944 let PrintMethod = "printOperandAndMods";
945}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000946
947def InputModsMatchClass : AsmOperandClass {
948 let Name = "RegWithInputMods";
949}
950
Tom Stellardb4a313a2014-08-01 00:32:39 +0000951def InputModsNoDefault : Operand <i32> {
952 let PrintMethod = "printOperandAndMods";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000953 let ParserMatchClass = InputModsMatchClass;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000954}
955
956class getNumSrcArgs<ValueType Src1, ValueType Src2> {
957 int ret =
958 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
959 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
960 3)); // VOP3
961}
962
963// Returns the register class to use for the destination of VOP[123C]
964// instructions for the given VT.
965class getVALUDstForVT<ValueType VT> {
Tom Stellardc0503922015-03-12 21:34:22 +0000966 RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand<VGPR_32>,
967 !if(!eq(VT.Size, 64), VOPDstOperand<VReg_64>,
968 VOPDstOperand<SReg_64>)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000969}
970
971// Returns the register class to use for source 0 of VOP[12C]
972// instructions for the given VT.
973class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000974 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000975}
976
977// Returns the register class to use for source 1 of VOP[12C] for the
978// given VT.
979class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000980 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000981}
982
Tom Stellardb4a313a2014-08-01 00:32:39 +0000983// Returns the register class to use for sources of VOP3 instructions for the
984// given VT.
985class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000986 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000987}
988
Tom Stellardb4a313a2014-08-01 00:32:39 +0000989// Returns 1 if the source arguments have modifiers, 0 if they do not.
990class hasModifiers<ValueType SrcVT> {
991 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
992 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
993}
994
995// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000996class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000997 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
998 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
999 (ins)));
1000}
1001
1002// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +00001003class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
1004 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001005 bit HasModifiers> {
1006
1007 dag ret =
1008 !if (!eq(NumSrcArgs, 1),
1009 !if (!eq(HasModifiers, 1),
1010 // VOP1 with modifiers
1011 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001012 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001013 /* else */,
1014 // VOP1 without modifiers
1015 (ins Src0RC:$src0)
1016 /* endif */ ),
1017 !if (!eq(NumSrcArgs, 2),
1018 !if (!eq(HasModifiers, 1),
1019 // VOP 2 with modifiers
1020 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
1021 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +00001022 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001023 /* else */,
1024 // VOP2 without modifiers
1025 (ins Src0RC:$src0, Src1RC:$src1)
1026 /* endif */ )
1027 /* NumSrcArgs == 3 */,
1028 !if (!eq(HasModifiers, 1),
1029 // VOP3 with modifiers
1030 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
1031 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
1032 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001033 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001034 /* else */,
1035 // VOP3 without modifiers
1036 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
1037 /* endif */ )));
1038}
1039
1040// Returns the assembly string for the inputs and outputs of a VOP[12C]
1041// instruction. This does not add the _e32 suffix, so it can be reused
1042// by getAsm64.
1043class getAsm32 <int NumSrcArgs> {
1044 string src1 = ", $src1";
1045 string src2 = ", $src2";
Tom Stellardc0503922015-03-12 21:34:22 +00001046 string ret = "$dst, $src0"#
Tom Stellardb4a313a2014-08-01 00:32:39 +00001047 !if(!eq(NumSrcArgs, 1), "", src1)#
1048 !if(!eq(NumSrcArgs, 3), src2, "");
1049}
1050
1051// Returns the assembly string for the inputs and outputs of a VOP3
1052// instruction.
1053class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +00001054 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +00001055 string src1 = !if(!eq(NumSrcArgs, 1), "",
1056 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
1057 " $src1_modifiers,"));
1058 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001059 string ret =
1060 !if(!eq(HasModifiers, 0),
1061 getAsm32<NumSrcArgs>.ret,
Tom Stellardc0503922015-03-12 21:34:22 +00001062 "$dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001063}
1064
1065
1066class VOPProfile <list<ValueType> _ArgVT> {
1067
1068 field list<ValueType> ArgVT = _ArgVT;
1069
1070 field ValueType DstVT = ArgVT[0];
1071 field ValueType Src0VT = ArgVT[1];
1072 field ValueType Src1VT = ArgVT[2];
1073 field ValueType Src2VT = ArgVT[3];
Tom Stellardc0503922015-03-12 21:34:22 +00001074 field RegisterOperand DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001075 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001076 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001077 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
1078 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
1079 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001080
1081 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
1082 field bit HasModifiers = hasModifiers<Src0VT>.ret;
1083
1084 field dag Outs = (outs DstRC:$dst);
1085
1086 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
1087 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
1088 HasModifiers>.ret;
1089
Tom Stellardc0503922015-03-12 21:34:22 +00001090 field string Asm32 = getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001091 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
1092}
1093
Tom Stellard245c15f2015-05-26 15:55:52 +00001094// FIXME: I think these F16/I16 profiles will need to use f16/i16 types in order
Tom Stellardd1f0f022015-04-23 19:33:54 +00001095// for the instruction patterns to work.
1096def VOP_F16_F16 : VOPProfile <[f32, f32, untyped, untyped]>;
1097def VOP_F16_I16 : VOPProfile <[f32, i32, untyped, untyped]>;
1098def VOP_I16_F16 : VOPProfile <[i32, f32, untyped, untyped]>;
1099
Tom Stellard245c15f2015-05-26 15:55:52 +00001100def VOP_F16_F16_F16 : VOPProfile <[f32, f32, f32, untyped]>;
1101def VOP_F16_F16_I16 : VOPProfile <[f32, f32, i32, untyped]>;
1102def VOP_I16_I16_I16 : VOPProfile <[i32, i32, i32, untyped]>;
1103
Tom Stellardb4a313a2014-08-01 00:32:39 +00001104def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
1105def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
1106def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
1107def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
1108def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
1109def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
1110def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
1111def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
1112def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
1113
1114def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
1115def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
1116def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
1117def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
1118def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001119def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001120def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
1121def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001122 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001123}
Matt Arsenault4831ce52015-01-06 23:00:37 +00001124
1125def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
1126 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +00001127 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +00001128}
1129
1130def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
1131 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +00001132 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +00001133}
1134
Tom Stellardb4a313a2014-08-01 00:32:39 +00001135def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +00001136def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001137def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
Tom Stellard5224df32015-03-10 16:16:44 +00001138def VOP_CNDMASK : VOPProfile <[i32, i32, i32, untyped]> {
Matt Arsenault6942d1a2015-08-08 00:41:45 +00001139 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Tom Stellard5224df32015-03-10 16:16:44 +00001140 let Ins64 = (ins Src0RC64:$src0, Src1RC64:$src1, SSrc_64:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001141 let Asm64 = "$dst, $src0, $src1, $src2";
Tom Stellard5224df32015-03-10 16:16:44 +00001142}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001143
1144def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
Matt Arsenault70120fa2015-02-21 21:29:00 +00001145def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> {
1146 field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001147 field string Asm = "$dst, $src0, $vsrc1, $src2";
Matt Arsenault70120fa2015-02-21 21:29:00 +00001148}
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001149def VOP_MAC : VOPProfile <[f32, f32, f32, f32]> {
1150 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
1151 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
1152 HasModifiers>.ret;
1153 let Asm32 = getAsm32<2>.ret;
1154 let Asm64 = getAsm64<2, HasModifiers>.ret;
1155}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001156def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
1157def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
1158def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
1159
Tom Stellard8ebad112015-08-07 22:00:56 +00001160class SIInstAlias <string asm, dag result> : InstAlias <asm, result>,
1161 PredicateControl {
1162 field bit isCompare;
1163 field bit isCommutable;
1164}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001165
Christian Konigf741fbf2013-02-26 17:52:42 +00001166class VOP <string opName> {
1167 string OpName = opName;
1168}
1169
Christian Konig3c145802013-03-27 09:12:59 +00001170class VOP2_REV <string revOp, bit isOrig> {
1171 string RevOp = revOp;
1172 bit IsOrig = isOrig;
1173}
1174
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001175class AtomicNoRet <string noRetOp, bit isRet> {
1176 string NoRetOp = noRetOp;
1177 bit IsRet = isRet;
1178}
1179
Tom Stellard94d2e992014-10-07 23:51:34 +00001180class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1181 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001182 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001183 SIMCInstr <opName#"_e32", SISubtarget.NONE>,
1184 MnemonicAlias<opName#"_e32", opName> {
Tom Stellard94d2e992014-10-07 23:51:34 +00001185 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001186 let isCodeGenOnly = 1;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001187
1188 field bits<8> vdst;
1189 field bits<9> src0;
Tom Stellard94d2e992014-10-07 23:51:34 +00001190}
1191
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001192class VOP1_Real_si <string opName, vop1 op, dag outs, dag ins, string asm> :
1193 VOP1<op.SI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001194 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1195 let AssemblerPredicate = SIAssemblerPredicate;
1196}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001197
1198class VOP1_Real_vi <string opName, vop1 op, dag outs, dag ins, string asm> :
1199 VOP1<op.VI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001200 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1201 let AssemblerPredicates = [isVI];
1202}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001203
Tom Stellard94d2e992014-10-07 23:51:34 +00001204multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1205 string opName> {
1206 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1207
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001208 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
1209
1210 def _vi : VOP1_Real_vi <opName, op, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001211}
1212
Marek Olsak3ecf5082015-02-03 21:53:05 +00001213multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1214 string opName> {
1215 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1216
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001217 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
Marek Olsak3ecf5082015-02-03 21:53:05 +00001218}
1219
Marek Olsak5df00d62014-12-07 12:18:57 +00001220class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1221 VOP2Common <outs, ins, "", pattern>,
1222 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001223 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1224 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001225 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001226 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001227}
1228
Tom Stellard3b0dab92015-03-20 15:14:23 +00001229class VOP2_Real_si <string opName, vop2 op, dag outs, dag ins, string asm> :
1230 VOP2 <op.SI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001231 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1232 let AssemblerPredicates = [isSICI];
1233}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001234
1235class VOP2_Real_vi <string opName, vop2 op, dag outs, dag ins, string asm> :
Marek Olsak2a1c9d02015-03-27 19:10:06 +00001236 VOP2 <op.VI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001237 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1238 let AssemblerPredicates = [isVI];
1239}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001240
Marek Olsakf0b130a2015-01-15 18:43:06 +00001241multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001242 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +00001243 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001244 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001245
Tom Stellard3b0dab92015-03-20 15:14:23 +00001246 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001247}
1248
Marek Olsak5df00d62014-12-07 12:18:57 +00001249multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001250 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001251 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001252 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001253
Tom Stellard3b0dab92015-03-20 15:14:23 +00001254 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
1255
1256 def _vi : VOP2_Real_vi <opName, op, outs, ins, asm>;
1257
Tom Stellard94d2e992014-10-07 23:51:34 +00001258}
1259
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
1261
1262 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
1263 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001264 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001265 bits<2> omod = !if(HasModifiers, ?, 0);
1266 bits<1> clamp = !if(HasModifiers, ?, 0);
1267 bits<9> src1 = !if(HasSrc1, ?, 0);
1268 bits<9> src2 = !if(HasSrc2, ?, 0);
1269}
1270
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001271class VOP3DisableModFields <bit HasSrc0Mods,
1272 bit HasSrc1Mods = 0,
1273 bit HasSrc2Mods = 0,
1274 bit HasOutputMods = 0> {
1275 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
1276 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
1277 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
1278 bits<2> omod = !if(HasOutputMods, ?, 0);
1279 bits<1> clamp = !if(HasOutputMods, ?, 0);
1280}
1281
Tom Stellardbda32c92014-07-21 17:44:29 +00001282class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1283 VOP3Common <outs, ins, "", pattern>,
1284 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001285 SIMCInstr<opName#"_e64", SISubtarget.NONE>,
1286 MnemonicAlias<opName#"_e64", opName> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001287 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001288 let isCodeGenOnly = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +00001289}
1290
1291class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +00001292 VOP3Common <outs, ins, asm, []>,
1293 VOP3e <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001294 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1295 let AssemblerPredicates = [isSICI];
1296}
Tom Stellardbda32c92014-07-21 17:44:29 +00001297
Marek Olsak5df00d62014-12-07 12:18:57 +00001298class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1299 VOP3Common <outs, ins, asm, []>,
1300 VOP3e_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001301 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1302 let AssemblerPredicates = [isVI];
1303}
Marek Olsak5df00d62014-12-07 12:18:57 +00001304
Matt Arsenault692acf12015-02-14 03:02:23 +00001305class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
1306 VOP3Common <outs, ins, asm, []>,
1307 VOP3be <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001308 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1309 let AssemblerPredicates = [isSICI];
1310}
Matt Arsenault692acf12015-02-14 03:02:23 +00001311
1312class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1313 VOP3Common <outs, ins, asm, []>,
1314 VOP3be_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001315 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1316 let AssemblerPredicates = [isVI];
1317}
Matt Arsenault692acf12015-02-14 03:02:23 +00001318
Marek Olsak5df00d62014-12-07 12:18:57 +00001319multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001320 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +00001321
Tom Stellardbda32c92014-07-21 17:44:29 +00001322 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +00001323
Tom Stellard845bb3c2014-10-07 23:51:41 +00001324 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001325 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1326 !if(!eq(NumSrcArgs, 2), 0, 1),
1327 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001328 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1329 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1330 !if(!eq(NumSrcArgs, 2), 0, 1),
1331 HasMods>;
1332}
Tom Stellardc721a232014-05-16 20:56:47 +00001333
Marek Olsak5df00d62014-12-07 12:18:57 +00001334// VOP3_m without source modifiers
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001335multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak5df00d62014-12-07 12:18:57 +00001336 string opName, int NumSrcArgs, bit HasMods = 1> {
1337
1338 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1339
1340 let src0_modifiers = 0,
1341 src1_modifiers = 0,
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001342 src2_modifiers = 0,
1343 clamp = 0,
1344 omod = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001345 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
1346 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
1347 }
Tom Stellardc721a232014-05-16 20:56:47 +00001348}
1349
Tom Stellard94d2e992014-10-07 23:51:34 +00001350multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001351 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001352
1353 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1354
Tom Stellard94d2e992014-10-07 23:51:34 +00001355 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001356 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001357
1358 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1359 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001360}
1361
Marek Olsak3ecf5082015-02-03 21:53:05 +00001362multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
1363 list<dag> pattern, string opName, bit HasMods = 1> {
1364
1365 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1366
1367 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1368 VOP3DisableFields<0, 0, HasMods>;
1369 // No VI instruction. This class is for SI only.
1370}
1371
Tom Stellardbec5a242014-10-07 23:51:38 +00001372multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +00001373 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001374 bit HasMods = 1, bit UseFullOp = 0> {
1375
1376 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001377 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001378
Marek Olsak191507e2015-02-03 17:38:12 +00001379 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001380 VOP3DisableFields<1, 0, HasMods>;
1381
Marek Olsak191507e2015-02-03 17:38:12 +00001382 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001383 VOP3DisableFields<1, 0, HasMods>;
1384}
1385
Marek Olsak191507e2015-02-03 17:38:12 +00001386multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
1387 list<dag> pattern, string opName, string revOp,
1388 bit HasMods = 1, bit UseFullOp = 0> {
1389
1390 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1391 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1392
1393 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1394 VOP3DisableFields<1, 0, HasMods>;
1395
1396 // No VI instruction. This class is for SI only.
1397}
1398
Matt Arsenault692acf12015-02-14 03:02:23 +00001399// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
1400// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +00001401multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001402 list<dag> pattern, string opName, string revOp,
1403 bit HasMods = 1, bit UseFullOp = 0> {
1404 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1405 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1406
1407 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
1408 // can write it into any SGPR. We currently don't use the carry out,
1409 // so for now hardcode it to VCC as well.
1410 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +00001411 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1412 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001413
Matt Arsenault692acf12015-02-14 03:02:23 +00001414 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1415 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001416 } // End sdst = SIOperand.VCC, Defs = [VCC]
1417}
1418
Matt Arsenault31ec5982015-02-14 03:40:35 +00001419multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm,
1420 list<dag> pattern, string opName, string revOp,
1421 bit HasMods = 1, bit UseFullOp = 0> {
1422 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1423
1424
1425 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1426 VOP3DisableFields<1, 1, HasMods>;
1427
1428 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1429 VOP3DisableFields<1, 1, HasMods>;
1430}
1431
Tom Stellard0aec5872014-10-07 23:51:39 +00001432multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001433 list<dag> pattern, string opName,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001434 bit HasMods, bit defExec, string revOp> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001435
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001436 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Matt Arsenault88a13c62015-03-23 18:45:41 +00001437 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001438
Tom Stellard0aec5872014-10-07 23:51:39 +00001439 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001440 VOP3DisableFields<1, 0, HasMods> {
1441 let Defs = !if(defExec, [EXEC], []);
1442 }
1443
1444 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1445 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001446 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001447 }
1448}
1449
Marek Olsak15e4a592015-01-15 18:42:55 +00001450// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1451multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1452 string asm, list<dag> pattern = []> {
Tom Stellard1ca873b2015-02-18 16:08:17 +00001453 let isPseudo = 1, isCodeGenOnly = 1 in {
Marek Olsak15e4a592015-01-15 18:42:55 +00001454 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1455 SIMCInstr<opName, SISubtarget.NONE>;
1456 }
1457
1458 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001459 SIMCInstr <opName, SISubtarget.SI> {
1460 let AssemblerPredicates = [isSICI];
1461 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001462
1463 def _vi : VOP3Common <outs, ins, asm, []>,
1464 VOP3e_vi <op.VI3>,
1465 VOP3DisableFields <1, 0, 0>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001466 SIMCInstr <opName, SISubtarget.VI> {
1467 let AssemblerPredicates = [isVI];
1468 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001469}
1470
Tom Stellard94d2e992014-10-07 23:51:34 +00001471multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001472 dag ins32, string asm32, list<dag> pat32,
1473 dag ins64, string asm64, list<dag> pat64,
1474 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001475
Marek Olsak5df00d62014-12-07 12:18:57 +00001476 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001477
Tom Stellardc0503922015-03-12 21:34:22 +00001478 defm _e64 : VOP3_1_m <op, outs, ins64, opName#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001479}
1480
Tom Stellard94d2e992014-10-07 23:51:34 +00001481multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001482 SDPatternOperator node = null_frag> : VOP1_Helper <
1483 op, opName, P.Outs,
1484 P.Ins32, P.Asm32, [],
1485 P.Ins64, P.Asm64,
1486 !if(P.HasModifiers,
1487 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001488 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001489 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1490 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001491>;
Christian Konigf5754a02013-02-21 15:17:09 +00001492
Marek Olsak5df00d62014-12-07 12:18:57 +00001493multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1494 SDPatternOperator node = null_frag> {
1495
Marek Olsak3ecf5082015-02-03 21:53:05 +00001496 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001497
Marek Olsak3ecf5082015-02-03 21:53:05 +00001498 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001499 !if(P.HasModifiers,
1500 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1501 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001502 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1503 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001504}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001505
Tom Stellardbec5a242014-10-07 23:51:38 +00001506multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001507 dag ins32, string asm32, list<dag> pat32,
1508 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001509 string revOp, bit HasMods> {
1510 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001511
Tom Stellardbec5a242014-10-07 23:51:38 +00001512 defm _e64 : VOP3_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001513 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001514 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001515}
1516
Tom Stellardbec5a242014-10-07 23:51:38 +00001517multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001518 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001519 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001520 op, opName, P.Outs,
1521 P.Ins32, P.Asm32, [],
1522 P.Ins64, P.Asm64,
1523 !if(P.HasModifiers,
1524 [(set P.DstVT:$dst,
1525 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001526 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001527 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1528 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001529 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001530>;
1531
Marek Olsak191507e2015-02-03 17:38:12 +00001532multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1533 SDPatternOperator node = null_frag,
1534 string revOp = opName> {
1535 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1536
Tom Stellardc0503922015-03-12 21:34:22 +00001537 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak191507e2015-02-03 17:38:12 +00001538 !if(P.HasModifiers,
1539 [(set P.DstVT:$dst,
1540 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1541 i1:$clamp, i32:$omod)),
1542 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1543 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1544 opName, revOp, P.HasModifiers>;
1545}
1546
Tom Stellard845bb3c2014-10-07 23:51:41 +00001547multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001548 dag ins32, string asm32, list<dag> pat32,
1549 dag ins64, string asm64, list<dag> pat64,
1550 string revOp, bit HasMods> {
1551
Marek Olsak7585a292015-02-03 17:38:05 +00001552 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001553
Tom Stellard845bb3c2014-10-07 23:51:41 +00001554 defm _e64 : VOP3b_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001555 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001556 >;
1557}
1558
Tom Stellard845bb3c2014-10-07 23:51:41 +00001559multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001560 SDPatternOperator node = null_frag,
1561 string revOp = opName> : VOP2b_Helper <
1562 op, opName, P.Outs,
1563 P.Ins32, P.Asm32, [],
1564 P.Ins64, P.Asm64,
1565 !if(P.HasModifiers,
1566 [(set P.DstVT:$dst,
1567 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001568 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001569 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1570 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1571 revOp, P.HasModifiers
1572>;
1573
Marek Olsakf0b130a2015-01-15 18:43:06 +00001574// A VOP2 instruction that is VOP3-only on VI.
1575multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1576 dag ins32, string asm32, list<dag> pat32,
1577 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001578 string revOp, bit HasMods> {
1579 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001580
Tom Stellardc0503922015-03-12 21:34:22 +00001581 defm _e64 : VOP3_2_m <op, outs, ins64, opName#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001582 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001583}
1584
1585multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1586 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001587 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001588 : VOP2_VI3_Helper <
1589 op, opName, P.Outs,
1590 P.Ins32, P.Asm32, [],
1591 P.Ins64, P.Asm64,
1592 !if(P.HasModifiers,
1593 [(set P.DstVT:$dst,
1594 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1595 i1:$clamp, i32:$omod)),
1596 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1597 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001598 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001599>;
1600
Matt Arsenault70120fa2015-02-21 21:29:00 +00001601multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> {
1602
1603 def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>;
1604
1605let isCodeGenOnly = 0 in {
1606 def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1607 !strconcat(opName, VOP_MADK.Asm), []>,
1608 SIMCInstr <opName#"_e32", SISubtarget.SI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001609 VOP2_MADKe <op.SI> {
1610 let AssemblerPredicates = [isSICI];
1611 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001612
1613 def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1614 !strconcat(opName, VOP_MADK.Asm), []>,
1615 SIMCInstr <opName#"_e32", SISubtarget.VI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001616 VOP2_MADKe <op.VI> {
1617 let AssemblerPredicates = [isVI];
1618 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001619} // End isCodeGenOnly = 0
1620}
1621
Tom Stellard11f19f72015-08-07 15:34:27 +00001622class VOPC_Pseudo <dag ins, list<dag> pattern, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +00001623 VOPCCommon <ins, "", pattern>,
1624 VOP <opName>,
Tom Stellard8ebad112015-08-07 22:00:56 +00001625 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001626 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001627 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001628}
1629
Tom Stellard8ebad112015-08-07 22:00:56 +00001630multiclass VOPC_m <vopc op, dag ins, string op_asm, list<dag> pattern,
1631 string opName, bit DefExec, VOPProfile p,
1632 string revOpName = "", string asm = opName#"_e32 "#op_asm,
1633 string alias_asm = opName#" "#op_asm> {
Tom Stellard11f19f72015-08-07 15:34:27 +00001634 def "" : VOPC_Pseudo <ins, pattern, opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001635
Tom Stellard8ebad112015-08-07 22:00:56 +00001636 let AssemblerPredicates = [isSICI] in {
1637
Marek Olsak5df00d62014-12-07 12:18:57 +00001638 def _si : VOPC<op.SI, ins, asm, []>,
1639 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1640 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001641 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001642 }
1643
Tom Stellard8ebad112015-08-07 22:00:56 +00001644 def : SIInstAlias <
1645 alias_asm,
1646 (!cast<Instruction>(NAME#"_e32_si") VCCReg:$dst, p.Src0RC32:$src0, p.Src1RC32:$src1)
1647 >;
1648
1649 } // End AssemblerPredicates = [isSICI]
1650
1651
1652 let AssemblerPredicates = [isVI] in {
1653
Marek Olsak5df00d62014-12-07 12:18:57 +00001654 def _vi : VOPC<op.VI, ins, asm, []>,
1655 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1656 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001657 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001658 }
Tom Stellard8ebad112015-08-07 22:00:56 +00001659
1660 def : SIInstAlias <
1661 alias_asm,
1662 (!cast<Instruction>(NAME#"_e32_vi") VCCReg:$dst, p.Src0RC32:$src0, p.Src1RC32:$src1)
1663 >;
1664
1665 } // End AssemblerPredicates = [isVI]
Marek Olsak5df00d62014-12-07 12:18:57 +00001666}
1667
Tom Stellard0aec5872014-10-07 23:51:39 +00001668multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001669 dag ins32, string asm32, list<dag> pat32,
1670 dag out64, dag ins64, string asm64, list<dag> pat64,
Tom Stellard8ebad112015-08-07 22:00:56 +00001671 bit HasMods, bit DefExec, string revOp,
1672 VOPProfile p> {
1673 defm _e32 : VOPC_m <op, ins32, asm32, pat32, opName, DefExec, p>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001674
Tom Stellardc0503922015-03-12 21:34:22 +00001675 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001676 opName, HasMods, DefExec, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001677}
1678
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001679// Special case for class instructions which only have modifiers on
1680// the 1st source operand.
1681multiclass VOPC_Class_Helper <vopc op, string opName,
1682 dag ins32, string asm32, list<dag> pat32,
1683 dag out64, dag ins64, string asm64, list<dag> pat64,
Tom Stellard8ebad112015-08-07 22:00:56 +00001684 bit HasMods, bit DefExec, string revOp,
1685 VOPProfile p> {
1686 defm _e32 : VOPC_m <op, ins32, asm32, pat32, opName, DefExec, p>;
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001687
Tom Stellardc0503922015-03-12 21:34:22 +00001688 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001689 opName, HasMods, DefExec, revOp>,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001690 VOP3DisableModFields<1, 0, 0>;
1691}
1692
Tom Stellard0aec5872014-10-07 23:51:39 +00001693multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001694 VOPProfile P, PatLeaf cond = COND_NULL,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001695 string revOp = opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001696 bit DefExec = 0> : VOPC_Helper <
1697 op, opName,
1698 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001699 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001700 !if(P.HasModifiers,
1701 [(set i1:$dst,
1702 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001703 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001704 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1705 cond))],
1706 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
Tom Stellard8ebad112015-08-07 22:00:56 +00001707 P.HasModifiers, DefExec, revOp, P
Tom Stellardb4a313a2014-08-01 00:32:39 +00001708>;
1709
Matt Arsenault4831ce52015-01-06 23:00:37 +00001710multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001711 bit DefExec = 0> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001712 op, opName,
1713 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001714 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Matt Arsenault4831ce52015-01-06 23:00:37 +00001715 !if(P.HasModifiers,
1716 [(set i1:$dst,
1717 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1718 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
Tom Stellard8ebad112015-08-07 22:00:56 +00001719 P.HasModifiers, DefExec, opName, P
Matt Arsenault4831ce52015-01-06 23:00:37 +00001720>;
1721
1722
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001723multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1724 VOPCInst <op, opName, VOP_F32_F32_F32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001725
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001726multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1727 VOPCInst <op, opName, VOP_F64_F64_F64, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001728
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001729multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1730 VOPCInst <op, opName, VOP_I32_I32_I32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001731
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001732multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1733 VOPCInst <op, opName, VOP_I64_I64_I64, cond, revOp>;
Christian Konigf5754a02013-02-21 15:17:09 +00001734
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001735
Tom Stellard0aec5872014-10-07 23:51:39 +00001736multiclass VOPCX <vopc op, string opName, VOPProfile P,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001737 PatLeaf cond = COND_NULL,
1738 string revOp = "">
1739 : VOPCInst <op, opName, P, cond, revOp, 1>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001740
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001741multiclass VOPCX_F32 <vopc op, string opName, string revOp = opName> :
1742 VOPCX <op, opName, VOP_F32_F32_F32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001743
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001744multiclass VOPCX_F64 <vopc op, string opName, string revOp = opName> :
1745 VOPCX <op, opName, VOP_F64_F64_F64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001746
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001747multiclass VOPCX_I32 <vopc op, string opName, string revOp = opName> :
1748 VOPCX <op, opName, VOP_I32_I32_I32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001749
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001750multiclass VOPCX_I64 <vopc op, string opName, string revOp = opName> :
1751 VOPCX <op, opName, VOP_I64_I64_I64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001752
Tom Stellard845bb3c2014-10-07 23:51:41 +00001753multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001754 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
Tom Stellardc0503922015-03-12 21:34:22 +00001755 op, outs, ins, opName#" "#asm, pat, opName, NumSrcArgs, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001756>;
1757
Matt Arsenault4831ce52015-01-06 23:00:37 +00001758multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1759 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1760
1761multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1762 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1763
1764multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1765 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1766
1767multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1768 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1769
Tom Stellard845bb3c2014-10-07 23:51:41 +00001770multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001771 SDPatternOperator node = null_frag> : VOP3_Helper <
Tom Stellardc0503922015-03-12 21:34:22 +00001772 op, opName, (outs P.DstRC.RegClass:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001773 !if(!eq(P.NumSrcArgs, 3),
1774 !if(P.HasModifiers,
1775 [(set P.DstVT:$dst,
1776 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001777 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001778 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1779 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1780 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1781 P.Src2VT:$src2))]),
1782 !if(!eq(P.NumSrcArgs, 2),
1783 !if(P.HasModifiers,
1784 [(set P.DstVT:$dst,
1785 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001786 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001787 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1788 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1789 /* P.NumSrcArgs == 1 */,
1790 !if(P.HasModifiers,
1791 [(set P.DstVT:$dst,
1792 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001793 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001794 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1795 P.NumSrcArgs, P.HasModifiers
1796>;
1797
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001798// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1799// only VOP instruction that implicitly reads VCC.
1800multiclass VOP3_VCC_Inst <vop3 op, string opName,
1801 VOPProfile P,
1802 SDPatternOperator node = null_frag> : VOP3_Helper <
1803 op, opName,
Tom Stellardc0503922015-03-12 21:34:22 +00001804 (outs P.DstRC.RegClass:$dst),
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001805 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1806 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1807 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1808 ClampMod:$clamp,
1809 omod:$omod),
Matt Arsenault8ebce8f2015-06-28 18:16:14 +00001810 "$dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001811 [(set P.DstVT:$dst,
1812 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1813 i1:$clamp, i32:$omod)),
1814 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1815 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1816 (i1 VCC)))],
1817 3, 1
1818>;
1819
Tom Stellardb6550522015-01-12 19:33:18 +00001820multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001821 string opName, list<dag> pattern> :
Matt Arsenault31ec5982015-02-14 03:40:35 +00001822 VOP3b_3_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001823 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001824 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1825 InputModsNoDefault:$src1_modifiers, arc:$src1,
1826 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001827 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001828 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001829 opName, opName, 1, 1
1830>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001831
Tom Stellard845bb3c2014-10-07 23:51:41 +00001832multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001833 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1834
Tom Stellard845bb3c2014-10-07 23:51:41 +00001835multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001836 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001837
Matt Arsenault8675db12014-08-29 16:01:14 +00001838
1839class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001840 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001841 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1842 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1843 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1844 i32:$src1_modifiers, P.Src1VT:$src1,
1845 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001846 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001847 i32:$omod)>;
1848
Christian Konig72d5d5c2013-02-21 15:16:44 +00001849//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001850// Interpolation opcodes
1851//===----------------------------------------------------------------------===//
1852
Marek Olsak367447c2015-01-27 17:25:11 +00001853class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1854 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001855 SIMCInstr<opName, SISubtarget.NONE> {
1856 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001857 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001858}
1859
1860class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001861 string asm> :
1862 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001863 VINTRPe <op>,
1864 SIMCInstr<opName, SISubtarget.SI>;
1865
1866class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001867 string asm> :
1868 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001869 VINTRPe_vi <op>,
1870 SIMCInstr<opName, SISubtarget.VI>;
1871
Tom Stellardc70cf902015-05-25 16:15:50 +00001872multiclass VINTRP_m <bits <2> op, dag outs, dag ins, string asm,
Tom Stellard50828162015-05-25 16:15:56 +00001873 list<dag> pattern = []> {
1874 def "" : VINTRP_Pseudo <NAME, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001875
Tom Stellard50828162015-05-25 16:15:56 +00001876 def _si : VINTRP_Real_si <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001877
Tom Stellard50828162015-05-25 16:15:56 +00001878 def _vi : VINTRP_Real_vi <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001879}
1880
1881//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001882// Vector I/O classes
1883//===----------------------------------------------------------------------===//
1884
Marek Olsak5df00d62014-12-07 12:18:57 +00001885class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1886 DS <outs, ins, "", pattern>,
1887 SIMCInstr <opName, SISubtarget.NONE> {
1888 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001889 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001890}
1891
1892class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1893 DS <outs, ins, asm, []>,
1894 DSe <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001895 SIMCInstr <opName, SISubtarget.SI> {
1896 let isCodeGenOnly = 0;
1897}
Marek Olsak5df00d62014-12-07 12:18:57 +00001898
1899class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1900 DS <outs, ins, asm, []>,
1901 DSe_vi <op>,
1902 SIMCInstr <opName, SISubtarget.VI>;
1903
Tom Stellardcf051f42015-03-09 18:49:45 +00001904class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1905 DS_Real_si <op,opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001906
1907 // Single load interpret the 2 i8imm operands as a single i16 offset.
1908 bits<16> offset;
1909 let offset0 = offset{7-0};
1910 let offset1 = offset{15-8};
Tom Stellardd7e6f132015-04-08 01:09:26 +00001911 let isCodeGenOnly = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +00001912}
1913
Tom Stellardcf051f42015-03-09 18:49:45 +00001914class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1915 DS_Real_vi <op, opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001916
1917 // Single load interpret the 2 i8imm operands as a single i16 offset.
1918 bits<16> offset;
1919 let offset0 = offset{7-0};
1920 let offset1 = offset{15-8};
1921}
1922
Tom Stellardcf051f42015-03-09 18:49:45 +00001923multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc,
1924 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001925 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001926 string asm = opName#" $vdst, $addr"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001927
Tom Stellardcf051f42015-03-09 18:49:45 +00001928 def "" : DS_Pseudo <opName, outs, ins, []>;
1929
1930 let data0 = 0, data1 = 0 in {
1931 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1932 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001933 }
1934}
1935
Tom Stellardcf051f42015-03-09 18:49:45 +00001936multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc,
1937 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001938 dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001939 gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001940 string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001941
Tom Stellardcf051f42015-03-09 18:49:45 +00001942 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001943
Tom Stellardd7e6f132015-04-08 01:09:26 +00001944 let data0 = 0, data1 = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001945 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1946 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001947 }
1948}
1949
Tom Stellardcf051f42015-03-09 18:49:45 +00001950multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc,
1951 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00001952 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001953 string asm = opName#" $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001954
Tom Stellardcf051f42015-03-09 18:49:45 +00001955 def "" : DS_Pseudo <opName, outs, ins, []>,
1956 AtomicNoRet<opName, 0>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001957
Tom Stellardcf051f42015-03-09 18:49:45 +00001958 let data1 = 0, vdst = 0 in {
1959 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1960 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001961 }
1962}
1963
Tom Stellardcf051f42015-03-09 18:49:45 +00001964multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc,
1965 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001966 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001967 ds_offset0:$offset0, ds_offset1:$offset1, gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001968 string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001969
Tom Stellardcf051f42015-03-09 18:49:45 +00001970 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001971
Tom Stellardd7e6f132015-04-08 01:09:26 +00001972 let vdst = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001973 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1974 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001975 }
1976}
1977
Tom Stellardcf051f42015-03-09 18:49:45 +00001978multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc,
1979 string noRetOp = "",
1980 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001981 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001982 string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001983
Tom Stellardcf051f42015-03-09 18:49:45 +00001984 def "" : DS_Pseudo <opName, outs, ins, []>,
1985 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001986
Tom Stellardcf051f42015-03-09 18:49:45 +00001987 let data1 = 0 in {
1988 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1989 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001990 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001991}
1992
Tom Stellardcf051f42015-03-09 18:49:45 +00001993multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc,
1994 string noRetOp = "", dag ins,
1995 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001996 string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> {
Tom Stellard13c68ef2013-09-05 18:38:09 +00001997
Tom Stellardcf051f42015-03-09 18:49:45 +00001998 def "" : DS_Pseudo <opName, outs, ins, []>,
1999 AtomicNoRet<noRetOp, 1>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00002000
Tom Stellardcf051f42015-03-09 18:49:45 +00002001 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2002 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00002003}
2004
2005multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
Tom Stellardcf051f42015-03-09 18:49:45 +00002006 string noRetOp = "", RegisterClass src = rc> :
2007 DS_1A2D_RET_m <op, asm, rc, noRetOp,
Tom Stellard065e3d42015-03-09 18:49:54 +00002008 (ins VGPR_32:$addr, src:$data0, src:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002009 ds_offset:$offset, gds:$gds)
Tom Stellardcf051f42015-03-09 18:49:45 +00002010>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00002011
Tom Stellardcf051f42015-03-09 18:49:45 +00002012multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc,
2013 string noRetOp = opName,
2014 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00002015 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002016 ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002017 string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> {
Marek Olsak0c1f8812015-01-27 17:25:07 +00002018
Tom Stellardcf051f42015-03-09 18:49:45 +00002019 def "" : DS_Pseudo <opName, outs, ins, []>,
2020 AtomicNoRet<noRetOp, 0>;
2021
2022 let vdst = 0 in {
2023 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2024 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00002025 }
2026}
2027
Tom Stellarddb4995a2015-03-09 16:03:45 +00002028multiclass DS_0A_RET <bits<8> op, string opName,
2029 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00002030 dag ins = (ins ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002031 string asm = opName#" $vdst"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002032
2033 let mayLoad = 1, mayStore = 1 in {
2034 def "" : DS_Pseudo <opName, outs, ins, []>;
2035
2036 let addr = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002037 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2038 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002039 } // end addr = 0, data0 = 0, data1 = 0
2040 } // end mayLoad = 1, mayStore = 1
2041}
2042
2043multiclass DS_1A_RET_GDS <bits<8> op, string opName,
2044 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00002045 dag ins = (ins VGPR_32:$addr, ds_offset_gds:$offset),
Tom Stellard065e3d42015-03-09 18:49:54 +00002046 string asm = opName#" $vdst, $addr"#"$offset gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002047
Tom Stellardcf051f42015-03-09 18:49:45 +00002048 def "" : DS_Pseudo <opName, outs, ins, []>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002049
Tom Stellardcf051f42015-03-09 18:49:45 +00002050 let data0 = 0, data1 = 0, gds = 1 in {
2051 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2052 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
2053 } // end data0 = 0, data1 = 0, gds = 1
Tom Stellarddb4995a2015-03-09 16:03:45 +00002054}
2055
2056multiclass DS_1A_GDS <bits<8> op, string opName,
2057 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002058 dag ins = (ins VGPR_32:$addr),
Tom Stellarddb4995a2015-03-09 16:03:45 +00002059 string asm = opName#" $addr gds"> {
2060
2061 def "" : DS_Pseudo <opName, outs, ins, []>;
2062
2063 let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in {
2064 def _si : DS_Real_si <op, opName, outs, ins, asm>;
2065 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
2066 } // end vdst = 0, data = 0, data1 = 0, gds = 1
2067}
2068
2069multiclass DS_1A <bits<8> op, string opName,
2070 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002071 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002072 string asm = opName#" $addr"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002073
2074 let mayLoad = 1, mayStore = 1 in {
2075 def "" : DS_Pseudo <opName, outs, ins, []>;
2076
2077 let vdst = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002078 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2079 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002080 } // let vdst = 0, data0 = 0, data1 = 0
2081 } // end mayLoad = 1, mayStore = 1
2082}
2083
Tom Stellard0c238c22014-10-01 14:44:43 +00002084//===----------------------------------------------------------------------===//
2085// MTBUF classes
2086//===----------------------------------------------------------------------===//
2087
2088class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2089 MTBUF <outs, ins, "", pattern>,
2090 SIMCInstr<opName, SISubtarget.NONE> {
2091 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002092 let isCodeGenOnly = 1;
Tom Stellard0c238c22014-10-01 14:44:43 +00002093}
2094
2095class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
2096 string asm> :
2097 MTBUF <outs, ins, asm, []>,
2098 MTBUFe <op>,
2099 SIMCInstr<opName, SISubtarget.SI>;
2100
Marek Olsak5df00d62014-12-07 12:18:57 +00002101class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
2102 MTBUF <outs, ins, asm, []>,
2103 MTBUFe_vi <op>,
2104 SIMCInstr <opName, SISubtarget.VI>;
2105
Tom Stellard0c238c22014-10-01 14:44:43 +00002106multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
2107 list<dag> pattern> {
2108
2109 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
2110
2111 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
2112
Marek Olsak5df00d62014-12-07 12:18:57 +00002113 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
2114
Tom Stellard0c238c22014-10-01 14:44:43 +00002115}
2116
2117let mayStore = 1, mayLoad = 0 in {
2118
2119multiclass MTBUF_Store_Helper <bits<3> op, string opName,
2120 RegisterClass regClass> : MTBUF_m <
2121 op, opName, (outs),
2122 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002123 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002124 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002125 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2126 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2127>;
2128
2129} // mayStore = 1, mayLoad = 0
2130
2131let mayLoad = 1, mayStore = 0 in {
2132
2133multiclass MTBUF_Load_Helper <bits<3> op, string opName,
2134 RegisterClass regClass> : MTBUF_m <
2135 op, opName, (outs regClass:$dst),
2136 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002137 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002138 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002139 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2140 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2141>;
2142
2143} // mayLoad = 1, mayStore = 0
2144
Marek Olsak5df00d62014-12-07 12:18:57 +00002145//===----------------------------------------------------------------------===//
2146// MUBUF classes
2147//===----------------------------------------------------------------------===//
2148
Marek Olsakee98b112015-01-27 17:24:58 +00002149class mubuf <bits<7> si, bits<7> vi = si> {
2150 field bits<7> SI = si;
2151 field bits<7> VI = vi;
2152}
2153
Tom Stellardd7e6f132015-04-08 01:09:26 +00002154let isCodeGenOnly = 0 in {
2155
2156class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2157 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
2158 let lds = 0;
2159}
2160
2161} // End let isCodeGenOnly = 0
2162
2163class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2164 MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> {
2165 let lds = 0;
2166}
2167
Marek Olsak7ef6db42015-01-27 17:24:54 +00002168class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
2169 bit IsAddr64 = is_addr64;
2170 string OpName = NAME # suffix;
2171}
2172
2173class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2174 MUBUF <outs, ins, "", pattern>,
2175 SIMCInstr<opName, SISubtarget.NONE> {
2176 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002177 let isCodeGenOnly = 1;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002178
2179 // dummy fields, so that we can use let statements around multiclasses
2180 bits<1> offen;
2181 bits<1> idxen;
2182 bits<8> vaddr;
2183 bits<1> glc;
2184 bits<1> slc;
2185 bits<1> tfe;
2186 bits<8> soffset;
2187}
2188
Marek Olsakee98b112015-01-27 17:24:58 +00002189class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002190 string asm> :
2191 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002192 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002193 SIMCInstr<opName, SISubtarget.SI> {
2194 let lds = 0;
2195}
2196
Marek Olsakee98b112015-01-27 17:24:58 +00002197class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002198 string asm> :
2199 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002200 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002201 SIMCInstr<opName, SISubtarget.VI> {
2202 let lds = 0;
2203}
2204
Marek Olsakee98b112015-01-27 17:24:58 +00002205multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002206 list<dag> pattern> {
2207
2208 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2209 MUBUFAddr64Table <0>;
2210
Tom Stellardd7e6f132015-04-08 01:09:26 +00002211 let addr64 = 0, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002212 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2213 }
Marek Olsakee98b112015-01-27 17:24:58 +00002214
2215 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002216}
2217
Marek Olsakee98b112015-01-27 17:24:58 +00002218multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002219 dag ins, string asm, list<dag> pattern> {
2220
2221 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2222 MUBUFAddr64Table <1>;
2223
Tom Stellardd7e6f132015-04-08 01:09:26 +00002224 let addr64 = 1, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002225 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2226 }
2227
2228 // There is no VI version. If the pseudo is selected, it should be lowered
2229 // for VI appropriately.
2230}
2231
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002232multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
2233 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002234
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002235 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2236 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
2237 AtomicNoRet<NAME#"_OFFSET", is_return>;
2238
2239 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
2240 let addr64 = 0 in {
2241 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2242 }
2243
2244 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
2245 }
Tom Stellard7980fc82014-09-25 18:30:26 +00002246}
2247
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002248multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
2249 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002250
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002251 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2252 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
2253 AtomicNoRet<NAME#"_ADDR64", is_return>;
2254
Tom Stellardc53861a2015-02-11 00:34:32 +00002255 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002256 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2257 }
2258
2259 // There is no VI version. If the pseudo is selected, it should be lowered
2260 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00002261}
2262
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002263multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00002264 ValueType vt, SDPatternOperator atomic> {
2265
2266 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
2267
2268 // No return variants
2269 let glc = 0 in {
2270
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002271 defm _ADDR64 : MUBUFAtomicAddr64_m <
2272 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00002273 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002274 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00002275 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002276 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002277
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002278 defm _OFFSET : MUBUFAtomicOffset_m <
2279 op, name#"_offset", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002280 (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset,
2281 slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002282 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
2283 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002284 } // glc = 0
2285
2286 // Variant that return values
2287 let glc = 1, Constraints = "$vdata = $vdata_in",
2288 DisableEncoding = "$vdata_in" in {
2289
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002290 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
2291 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00002292 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002293 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Tom Stellardc53861a2015-02-11 00:34:32 +00002294 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00002295 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002296 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2297 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002298 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002299
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002300 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
2301 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002302 (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset,
2303 mbuf_offset:$offset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00002304 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
2305 [(set vt:$vdata,
2306 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002307 i1:$slc), vt:$vdata_in))], 1
2308 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002309
2310 } // glc = 1
2311
2312 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
2313}
2314
Marek Olsakee98b112015-01-27 17:24:58 +00002315multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002316 ValueType load_vt = i32,
2317 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00002318
Tom Stellard3e41dc42014-12-09 00:03:54 +00002319 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002320 let offen = 0, idxen = 0, vaddr = 0 in {
2321 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002322 (ins SReg_128:$srsrc, SCSrc_32:$soffset,
2323 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002324 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2325 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
2326 i32:$soffset, i16:$offset,
2327 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002328 }
2329
Marek Olsak7ef6db42015-01-27 17:24:54 +00002330 let offen = 1, idxen = 0 in {
2331 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002332 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002333 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
2334 tfe:$tfe),
2335 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2336 }
2337
2338 let offen = 0, idxen = 1 in {
2339 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002340 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002341 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002342 slc:$slc, tfe:$tfe),
2343 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2344 }
2345
2346 let offen = 1, idxen = 1 in {
2347 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002348 (ins VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Tom Stellard49282c92015-02-27 14:59:44 +00002349 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002350 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002351 }
2352
Tom Stellard1f9939f2015-02-27 14:59:41 +00002353 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002354 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002355 (ins VReg_64:$vaddr, SReg_128:$srsrc,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002356 SCSrc_32:$soffset, mbuf_offset:$offset,
2357 glc:$glc, slc:$slc, tfe:$tfe),
2358 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#
2359 "$glc"#"$slc"#"$tfe",
Tom Stellard7c1838d2014-07-02 20:53:56 +00002360 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00002361 i64:$vaddr, i32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002362 i16:$offset, i1:$glc, i1:$slc,
2363 i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002364 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00002365 }
Tom Stellard75aadc22012-12-11 21:25:42 +00002366}
2367
Marek Olsakee98b112015-01-27 17:24:58 +00002368multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardaec94b32015-02-27 14:59:46 +00002369 ValueType store_vt = i32, SDPatternOperator st = null_frag> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002370 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002371 defm : MUBUF_m <op, name, (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002372 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002373 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
2374 tfe:$tfe),
2375 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
Tom Stellard1f9939f2015-02-27 14:59:41 +00002376 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002377
Tom Stellard155bbb72014-08-11 22:18:17 +00002378 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002379 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002380 (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset,
2381 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002382 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2383 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
2384 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00002385 } // offen = 0, idxen = 0, vaddr = 0
2386
Tom Stellardddea4862014-08-11 22:18:14 +00002387 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002388 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002389 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002390 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2391 slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002392 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
2393 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002394 } // end offen = 1, idxen = 0
2395
Tom Stellarda14b0112015-03-10 16:16:51 +00002396 let offen = 0, idxen = 1 in {
2397 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs),
2398 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
2399 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2400 slc:$slc, tfe:$tfe),
2401 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2402 }
2403
2404 let offen = 1, idxen = 1 in {
2405 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs),
2406 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
2407 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
2408 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2409 }
2410
Tom Stellard1f9939f2015-02-27 14:59:41 +00002411 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002412 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002413 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc,
2414 SCSrc_32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002415 mbuf_offset:$offset, glc:$glc, slc:$slc,
2416 tfe:$tfe),
2417 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#
2418 "$offset"#"$glc"#"$slc"#"$tfe",
Marek Olsak7ef6db42015-01-27 17:24:54 +00002419 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002420 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002421 i32:$soffset, i16:$offset,
2422 i1:$glc, i1:$slc, i1:$tfe))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002423 }
2424 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00002425}
2426
Matt Arsenault3f981402014-09-15 15:41:53 +00002427class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002428 FLAT <op, (outs regClass:$vdst),
Tom Stellard12a19102015-06-12 20:47:06 +00002429 (ins VReg_64:$addr, glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2430 asm#" $vdst, $addr"#"$glc"#"$slc"#"$tfe", []> {
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002431 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002432 let mayLoad = 1;
2433}
2434
2435class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
Tom Stellard12a19102015-06-12 20:47:06 +00002436 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr,
2437 glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2438 name#" $data, $addr"#"$glc"#"$slc"#"$tfe",
Matt Arsenault3f981402014-09-15 15:41:53 +00002439 []> {
2440
2441 let mayLoad = 0;
2442 let mayStore = 1;
2443
2444 // Encoding
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002445 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002446}
2447
Tom Stellard12a19102015-06-12 20:47:06 +00002448multiclass FLAT_ATOMIC <bits<7> op, string name, RegisterClass vdst_rc,
2449 RegisterClass data_rc = vdst_rc> {
2450
2451 let mayLoad = 1, mayStore = 1 in {
2452 def "" : FLAT <op, (outs),
2453 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2454 tfe_flat_atomic:$tfe),
2455 name#" $addr, $data"#"$slc"#"$tfe", []>,
2456 AtomicNoRet <NAME, 0> {
2457 let glc = 0;
2458 let vdst = 0;
2459 }
2460
2461 def _RTN : FLAT <op, (outs vdst_rc:$vdst),
2462 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2463 tfe_flat_atomic:$tfe),
2464 name#" $vdst, $addr, $data glc"#"$slc"#"$tfe", []>,
2465 AtomicNoRet <NAME, 1> {
2466 let glc = 1;
2467 }
2468 }
2469}
2470
Tom Stellard682bfbc2013-10-10 17:11:24 +00002471class MIMG_Mask <string op, int channels> {
2472 string Op = op;
2473 int Channels = channels;
2474}
2475
Tom Stellard16a9a202013-08-14 23:24:17 +00002476class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002477 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00002478 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00002479 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002480 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00002481 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002482 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00002483 SReg_256:$srsrc),
2484 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2485 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
2486 []> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +00002487 let ssamp = 0;
Tom Stellard353b3362013-05-06 23:02:12 +00002488 let mayLoad = 1;
2489 let mayStore = 0;
2490 let hasPostISelHook = 1;
2491}
2492
Tom Stellard682bfbc2013-10-10 17:11:24 +00002493multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
2494 RegisterClass dst_rc,
2495 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002496 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002497 MIMG_Mask<asm#"_V1", channels>;
2498 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2499 MIMG_Mask<asm#"_V2", channels>;
2500 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2501 MIMG_Mask<asm#"_V4", channels>;
2502}
2503
Tom Stellard16a9a202013-08-14 23:24:17 +00002504multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002505 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002506 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2507 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2508 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002509}
2510
2511class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002512 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002513 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002514 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002515 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002516 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002517 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002518 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002519 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2520 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002521 []> {
2522 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002523 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002524 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002525 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002526}
2527
Tom Stellard682bfbc2013-10-10 17:11:24 +00002528multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2529 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002530 int channels, int wqm> {
2531 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002532 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002533 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002534 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002535 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002536 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002537 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002538 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002539 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002540 MIMG_Mask<asm#"_V16", channels>;
2541}
2542
Tom Stellard16a9a202013-08-14 23:24:17 +00002543multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002544 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2545 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2546 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2547 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2548}
2549
2550multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2551 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2552 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2553 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2554 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002555}
2556
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002557class MIMG_Gather_Helper <bits<7> op, string asm,
2558 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002559 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002560 op,
2561 (outs dst_rc:$vdata),
2562 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2563 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2564 SReg_256:$srsrc, SReg_128:$ssamp),
2565 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2566 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2567 []> {
2568 let mayLoad = 1;
2569 let mayStore = 0;
2570
2571 // DMASK was repurposed for GATHER4. 4 components are always
2572 // returned and DMASK works like a swizzle - it selects
2573 // the component to fetch. The only useful DMASK values are
2574 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2575 // (red,red,red,red) etc.) The ISA document doesn't mention
2576 // this.
2577 // Therefore, disable all code which updates DMASK by setting these two:
2578 let MIMG = 0;
2579 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002580 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002581}
2582
2583multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2584 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002585 int channels, int wqm> {
2586 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002587 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002588 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002589 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002590 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002591 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002592 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002593 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002594 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002595 MIMG_Mask<asm#"_V16", channels>;
2596}
2597
2598multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002599 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2600 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2601 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2602 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2603}
2604
2605multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2606 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2607 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2608 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2609 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002610}
2611
Christian Konigf741fbf2013-02-26 17:52:42 +00002612//===----------------------------------------------------------------------===//
2613// Vector instruction mappings
2614//===----------------------------------------------------------------------===//
2615
2616// Maps an opcode in e32 form to its e64 equivalent
2617def getVOPe64 : InstrMapping {
2618 let FilterClass = "VOP";
2619 let RowFields = ["OpName"];
2620 let ColFields = ["Size"];
2621 let KeyCol = ["4"];
2622 let ValueCols = [["8"]];
2623}
2624
Tom Stellard1aaad692014-07-21 16:55:33 +00002625// Maps an opcode in e64 form to its e32 equivalent
2626def getVOPe32 : InstrMapping {
2627 let FilterClass = "VOP";
2628 let RowFields = ["OpName"];
2629 let ColFields = ["Size"];
2630 let KeyCol = ["8"];
2631 let ValueCols = [["4"]];
2632}
2633
Tom Stellard682bfbc2013-10-10 17:11:24 +00002634def getMaskedMIMGOp : InstrMapping {
2635 let FilterClass = "MIMG_Mask";
2636 let RowFields = ["Op"];
2637 let ColFields = ["Channels"];
2638 let KeyCol = ["4"];
2639 let ValueCols = [["1"], ["2"], ["3"] ];
2640}
2641
Christian Konig3c145802013-03-27 09:12:59 +00002642// Maps an commuted opcode to its original version
2643def getCommuteOrig : InstrMapping {
2644 let FilterClass = "VOP2_REV";
2645 let RowFields = ["RevOp"];
2646 let ColFields = ["IsOrig"];
2647 let KeyCol = ["0"];
2648 let ValueCols = [["1"]];
2649}
2650
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002651// Maps an original opcode to its commuted version
2652def getCommuteRev : InstrMapping {
2653 let FilterClass = "VOP2_REV";
2654 let RowFields = ["RevOp"];
2655 let ColFields = ["IsOrig"];
2656 let KeyCol = ["1"];
2657 let ValueCols = [["0"]];
2658}
2659
2660def getCommuteCmpOrig : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002661 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002662 let RowFields = ["RevOp"];
2663 let ColFields = ["IsOrig"];
2664 let KeyCol = ["0"];
2665 let ValueCols = [["1"]];
2666}
2667
2668// Maps an original opcode to its commuted version
2669def getCommuteCmpRev : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002670 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002671 let RowFields = ["RevOp"];
2672 let ColFields = ["IsOrig"];
2673 let KeyCol = ["1"];
2674 let ValueCols = [["0"]];
2675}
2676
2677
Marek Olsak5df00d62014-12-07 12:18:57 +00002678def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002679 let FilterClass = "SIMCInstr";
2680 let RowFields = ["PseudoInstr"];
2681 let ColFields = ["Subtarget"];
2682 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002683 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002684}
2685
Tom Stellard155bbb72014-08-11 22:18:17 +00002686def getAddr64Inst : InstrMapping {
2687 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002688 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002689 let ColFields = ["IsAddr64"];
2690 let KeyCol = ["0"];
2691 let ValueCols = [["1"]];
2692}
2693
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002694// Maps an atomic opcode to its version with a return value.
2695def getAtomicRetOp : InstrMapping {
2696 let FilterClass = "AtomicNoRet";
2697 let RowFields = ["NoRetOp"];
2698 let ColFields = ["IsRet"];
2699 let KeyCol = ["0"];
2700 let ValueCols = [["1"]];
2701}
2702
2703// Maps an atomic opcode to its returnless version.
2704def getAtomicNoRetOp : InstrMapping {
2705 let FilterClass = "AtomicNoRet";
2706 let RowFields = ["NoRetOp"];
2707 let ColFields = ["IsRet"];
2708 let KeyCol = ["1"];
2709 let ValueCols = [["0"]];
2710}
2711
Tom Stellard75aadc22012-12-11 21:25:42 +00002712include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002713include "CIInstructions.td"
2714include "VIInstructions.td"