blob: 2c9eb7516085c1d6e63da3a91a142e8c2fc314be [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000074// Integer loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
Gadi Haber6f8fbf42017-09-19 06:19:27 +000075// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000078// Vector loads are 5/6/7 cycles, so ReadAfterVec*Ld registers needn't be available
79// until 5/6/7 cycles after the memory operand.
80def : ReadAdvance<ReadAfterVecLd, 5>;
81def : ReadAdvance<ReadAfterVecXLd, 6>;
82def : ReadAdvance<ReadAfterVecYLd, 7>;
83
Gadi Haber6f8fbf42017-09-19 06:19:27 +000084// Many SchedWrites are defined in pairs with and without a folded load.
85// Instructions with folded loads are usually micro-fused, so they only appear
86// as two micro-ops when queued in the reservation station.
87// This multiclass defines the resource usage for variants with and without
88// folded loads.
89multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000090 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000091 int Lat, list<int> Res = [1], int UOps = 1,
Simon Pilgrimb56be792018-09-25 13:01:26 +000092 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000094 def : WriteRes<SchedRW, ExePorts> {
95 let Latency = Lat;
96 let ResourceCycles = Res;
97 let NumMicroOps = UOps;
98 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000099
Simon Pilgrime3547af2018-03-25 10:21:19 +0000100 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
101 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000102 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +0000103 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000104 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrimb56be792018-09-25 13:01:26 +0000105 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106 }
107}
108
Craig Topperf131b602018-04-06 16:16:46 +0000109// A folded store needs a cycle on port 4 for the store data, and an extra port
110// 2/3/7 cycle to recompute the address.
111def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000112
113// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000114defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000115defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim00865a42018-09-24 15:21:57 +0000116
117// Integer multiplication.
118defm : SKLWriteResPair<WriteIMul8, [SKLPort1], 3>;
119defm : SKLWriteResPair<WriteIMul16, [SKLPort1,SKLPort06,SKLPort0156], 4, [1,1,2], 4>;
120defm : X86WriteRes<WriteIMul16Imm, [SKLPort1,SKLPort0156], 4, [1,1], 2>;
121defm : X86WriteRes<WriteIMul16ImmLd, [SKLPort1,SKLPort0156,SKLPort23], 8, [1,1,1], 3>;
122defm : SKLWriteResPair<WriteIMul16Reg, [SKLPort1], 3>;
123defm : SKLWriteResPair<WriteIMul32, [SKLPort1,SKLPort06,SKLPort0156], 4, [1,1,1], 3>;
124defm : SKLWriteResPair<WriteIMul32Imm, [SKLPort1], 3>;
125defm : SKLWriteResPair<WriteIMul32Reg, [SKLPort1], 3>;
126defm : SKLWriteResPair<WriteIMul64, [SKLPort1,SKLPort5], 4, [1,1], 2>;
127defm : SKLWriteResPair<WriteIMul64Imm, [SKLPort1], 3>;
128defm : SKLWriteResPair<WriteIMul64Reg, [SKLPort1], 3>;
129def : WriteRes<WriteIMulH, []> { let Latency = 3; }
Simon Pilgrim25805542018-05-08 13:51:45 +0000130
Simon Pilgrim67caf042018-07-31 18:24:24 +0000131defm : X86WriteRes<WriteBSWAP32, [SKLPort15], 1, [1], 1>;
132defm : X86WriteRes<WriteBSWAP64, [SKLPort06, SKLPort15], 2, [1,1], 2>;
Andrew V. Tischenko62f7a322018-08-30 06:26:00 +0000133defm : X86WriteRes<WriteCMPXCHG,[SKLPort06, SKLPort0156], 5, [2,3], 5>;
134defm : X86WriteRes<WriteCMPXCHGRMW,[SKLPort23,SKLPort06,SKLPort0156,SKLPort237,SKLPort4], 8, [1,2,1,1,1], 6>;
Andrew V. Tischenko24f63bc2018-08-09 09:23:26 +0000135defm : X86WriteRes<WriteXCHG, [SKLPort0156], 2, [3], 3>;
Andrew V. Tischenkoee2e3142018-07-20 09:39:14 +0000136
Simon Pilgrima8b4e272018-09-24 16:58:26 +0000137// TODO: Why isn't the SKLDivider used?
138defm : SKLWriteResPair<WriteDiv8, [SKLPort0,SKLDivider], 25, [1,10], 1, 4>;
139defm : X86WriteRes<WriteDiv16, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156], 76, [7,2,8,3,1,11], 32>;
140defm : X86WriteRes<WriteDiv32, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156], 76, [7,2,8,3,1,11], 32>;
141defm : X86WriteRes<WriteDiv64, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156], 76, [7,2,8,3,1,11], 32>;
142defm : X86WriteRes<WriteDiv16Ld, [SKLPort0,SKLPort23,SKLDivider], 29, [1,1,10], 2>;
143defm : X86WriteRes<WriteDiv32Ld, [SKLPort0,SKLPort23,SKLDivider], 29, [1,1,10], 2>;
144defm : X86WriteRes<WriteDiv64Ld, [SKLPort0,SKLPort23,SKLDivider], 29, [1,1,10], 2>;
145
146defm : X86WriteRes<WriteIDiv8, [SKLPort0,SKLDivider], 25, [1,10], 1>;
147defm : X86WriteRes<WriteIDiv16, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156], 102, [4,2,4,8,14,34], 66>;
148defm : X86WriteRes<WriteIDiv32, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156], 102, [4,2,4,8,14,34], 66>;
149defm : X86WriteRes<WriteIDiv64, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156], 102, [4,2,4,8,14,34], 66>;
150defm : X86WriteRes<WriteIDiv8Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>;
151defm : X86WriteRes<WriteIDiv16Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>;
152defm : X86WriteRes<WriteIDiv32Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>;
153defm : X86WriteRes<WriteIDiv64Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>;
Simon Pilgrim25805542018-05-08 13:51:45 +0000154
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000155defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000156
157def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
158
Simon Pilgrim2782a192018-05-17 16:47:30 +0000159defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
160defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000161defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000162def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
163def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
164 let Latency = 2;
165 let NumMicroOps = 3;
166}
Simon Pilgrim43737a32018-10-01 14:23:37 +0000167
Simon Pilgrim683e3552018-10-01 16:12:44 +0000168defm : X86WriteRes<WriteLAHFSAHF, [SKLPort06], 1, [1], 1>;
169defm : X86WriteRes<WriteBitTest, [SKLPort06], 1, [1], 1>;
170defm : X86WriteRes<WriteBitTestImmLd, [SKLPort06,SKLPort23], 6, [1,1], 2>;
171defm : X86WriteRes<WriteBitTestRegLd, [SKLPort0156,SKLPort23], 6, [1,1], 2>;
172defm : X86WriteRes<WriteBitTestSet, [SKLPort06], 1, [1], 1>;
Simon Pilgrim201bbe32018-10-02 13:11:59 +0000173defm : X86WriteRes<WriteBitTestSetImmLd, [SKLPort06,SKLPort23], 5, [1,1], 3>;
Simon Pilgrim683e3552018-10-01 16:12:44 +0000174defm : X86WriteRes<WriteBitTestSetRegLd, [SKLPort0156,SKLPort23], 5, [1,1], 2>;
Craig Topperb7baa352018-04-08 17:53:18 +0000175
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000176// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000177defm : SKLWriteResPair<WriteBSF, [SKLPort1], 3>;
178defm : SKLWriteResPair<WriteBSR, [SKLPort1], 3>;
179defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
180defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
181defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000182
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000183// Integer shifts and rotates.
Simon Pilgrimb56be792018-09-25 13:01:26 +0000184defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
185defm : SKLWriteResPair<WriteShiftCL, [SKLPort06], 3, [3], 3>;
186defm : SKLWriteResPair<WriteRotate, [SKLPort06], 2, [2], 2>;
187defm : SKLWriteResPair<WriteRotateCL, [SKLPort06], 3, [3], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000188
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000189// SHLD/SHRD.
190defm : X86WriteRes<WriteSHDrri, [SKLPort1], 3, [1], 1>;
191defm : X86WriteRes<WriteSHDrrcl,[SKLPort1,SKLPort06,SKLPort0156], 6, [1, 2, 1], 4>;
192defm : X86WriteRes<WriteSHDmri, [SKLPort1,SKLPort23,SKLPort237,SKLPort0156], 9, [1, 1, 1, 1], 4>;
193defm : X86WriteRes<WriteSHDmrcl,[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156], 11, [1, 1, 1, 2, 1], 6>;
Roman Lebedev75ce4532018-07-08 19:01:55 +0000194
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000195// BMI1 BEXTR/BLS, BMI2 BZHI
Craig Topper89310f52018-03-29 20:41:39 +0000196defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000197defm : SKLWriteResPair<WriteBLS, [SKLPort15], 1>;
198defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
Craig Topper89310f52018-03-29 20:41:39 +0000199
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000200// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000201defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
202defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
203defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
204defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000205
206// Idioms that clear a register, like xorps %xmm0, %xmm0.
207// These can often bypass execution ports completely.
208def : WriteRes<WriteZero, []>;
209
210// Branches don't produce values, so they have no latency, but they still
211// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000212defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000213
214// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000215defm : X86WriteRes<WriteFLD0, [SKLPort05], 1, [1], 1>;
216defm : X86WriteRes<WriteFLD1, [SKLPort05], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000217defm : X86WriteRes<WriteFLDC, [SKLPort05], 1, [2], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000218defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
219defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
220defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000221defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
222defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000223defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000224defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
225defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000226defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
227defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
228defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000229defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
230defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
231defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000232defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
233defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000234defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000235
Simon Pilgrim1233e122018-05-07 20:52:53 +0000236defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000237defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>;
238defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>;
239defm : X86WriteResPairUnsupported<WriteFAddZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000240defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000241defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>;
242defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>;
243defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000244
245defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000246defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>;
247defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>;
248defm : X86WriteResPairUnsupported<WriteFCmpZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000249defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000250defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>;
251defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>;
252defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000253
254defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
255
256defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000257defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>;
258defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>;
259defm : X86WriteResPairUnsupported<WriteFMulZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000260defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000261defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>;
262defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>;
263defm : X86WriteResPairUnsupported<WriteFMul64Z>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000264
265defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000266//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>;
267defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000268defm : X86WriteResPairUnsupported<WriteFDivZ>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000269//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000270//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>;
271//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000272defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000273
274defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000275defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>;
276defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000277defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000278defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000279defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>;
280defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000281defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000282defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
283
Simon Pilgrimc7088682018-05-01 18:06:07 +0000284defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000285defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>;
286defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>;
287defm : X86WriteResPairUnsupported<WriteFRcpZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000288
Simon Pilgrimc7088682018-05-01 18:06:07 +0000289defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000290defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>;
291defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>;
292defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000293
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000294defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000295defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>;
296defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>;
297defm : X86WriteResPairUnsupported<WriteFMAZ>;
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000298defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000299defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>;
300defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>;
301defm : X86WriteResPairUnsupported<WriteDPPSZ>;
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000302defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000303defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000304defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>;
305defm : X86WriteResPairUnsupported<WriteFRndZ>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000306defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000307defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>;
308defm : X86WriteResPairUnsupported<WriteFLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000309defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000310defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>;
311defm : X86WriteResPairUnsupported<WriteFTestZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000312defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000313defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>;
314defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000315defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000316defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
317defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000318defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000319defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>;
320defm : X86WriteResPairUnsupported<WriteFBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000321defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000322defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>;
323defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000324
325// FMA Scheduling helper class.
326// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
327
328// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000329defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
330defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
331defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000332defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
333defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000334defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
335defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000336defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000337defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
338defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000339defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
340defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000341defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
342defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000343defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000344defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
345defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000346defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>;
347defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000348
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000349defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000350defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>;
351defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>;
352defm : X86WriteResPairUnsupported<WriteVecALUZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000353defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000354defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>;
355defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>;
356defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000357defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000358defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>;
359defm : X86WriteResPairUnsupported<WriteVecTestZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000360defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000361defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>;
362defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>;
363defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000364defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000365defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>;
366defm : X86WriteResPairUnsupported<WritePMULLDZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000367defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000368defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>;
369defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>;
370defm : X86WriteResPairUnsupported<WriteShuffleZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000371defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000372defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>;
373defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
374defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000375defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000376defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>;
377defm : X86WriteResPairUnsupported<WriteBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000378defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000379defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>;
380defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000381defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000382defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>;
383defm : X86WriteResPairUnsupported<WriteMPSADZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000384defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000385defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>;
386defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>;
387defm : X86WriteResPairUnsupported<WritePSADBWZ>;
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000388defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000389
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000390// Vector integer shifts.
391defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000392defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000393defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000394defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000395defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000396defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000397
Clement Courbet7db69cc2018-06-11 14:37:53 +0000398defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>; // Vector integer immediate shifts.
399defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>;
400defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>;
401defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000402defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000403defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>;
404defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000405
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000406// Vector insert/extract operations.
407def : WriteRes<WriteVecInsert, [SKLPort5]> {
408 let Latency = 2;
409 let NumMicroOps = 2;
410 let ResourceCycles = [2];
411}
412def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
413 let Latency = 6;
414 let NumMicroOps = 2;
415}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000416def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000417
418def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
419 let Latency = 3;
420 let NumMicroOps = 2;
421}
422def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
423 let Latency = 2;
424 let NumMicroOps = 3;
425}
426
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000427// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000428defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
429defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
430defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000431defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000432defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
433defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
434defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000435defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000436
437defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
438defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
439defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000440defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000441defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
442defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
443defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000444defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000445
446defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
447defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
448defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000449defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000450defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
451defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
452defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000453defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000454
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000455defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
456defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000457defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000458defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
459defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000460defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000461
462defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
463defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000464defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000465defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
466defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000467defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000468
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000469// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000470
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000471// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000472def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
473 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000474 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000475 let ResourceCycles = [3];
476}
477def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000478 let Latency = 16;
479 let NumMicroOps = 4;
480 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000481}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000482
483// Packed Compare Explicit Length Strings, Return Mask
484def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
485 let Latency = 19;
486 let NumMicroOps = 9;
487 let ResourceCycles = [4,3,1,1];
488}
489def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
490 let Latency = 25;
491 let NumMicroOps = 10;
492 let ResourceCycles = [4,3,1,1,1];
493}
494
495// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000496def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000497 let Latency = 10;
498 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000499 let ResourceCycles = [3];
500}
501def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000502 let Latency = 16;
503 let NumMicroOps = 4;
504 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000505}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000506
507// Packed Compare Explicit Length Strings, Return Index
508def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
509 let Latency = 18;
510 let NumMicroOps = 8;
511 let ResourceCycles = [4,3,1];
512}
513def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
514 let Latency = 24;
515 let NumMicroOps = 9;
516 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000517}
518
Simon Pilgrima2f26782018-03-27 20:38:54 +0000519// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000520def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
521def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
522def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
523def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000524
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000525// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000526def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
527 let Latency = 4;
528 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000529 let ResourceCycles = [1];
530}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000531def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
532 let Latency = 10;
533 let NumMicroOps = 2;
534 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000535}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000536
537def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
538 let Latency = 8;
539 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000540 let ResourceCycles = [2];
541}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000542def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000543 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000544 let NumMicroOps = 3;
545 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000546}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000547
548def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
549 let Latency = 20;
550 let NumMicroOps = 11;
551 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000552}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000553def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
554 let Latency = 25;
555 let NumMicroOps = 11;
556 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000557}
558
559// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000560def : WriteRes<WriteCLMul, [SKLPort5]> {
561 let Latency = 6;
562 let NumMicroOps = 1;
563 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000564}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000565def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
566 let Latency = 12;
567 let NumMicroOps = 2;
568 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000569}
570
571// Catch-all for expensive system instructions.
572def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
573
574// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000575defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
576defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
577defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
578defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000579
580// Old microcoded instructions that nobody use.
581def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
582
583// Fence instructions.
584def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
585
Craig Topper05242bf2018-04-21 18:07:36 +0000586// Load/store MXCSR.
587def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
588def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
589
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000590// Nop, not very useful expect it provides a model for nops!
591def : WriteRes<WriteNop, []>;
592
593////////////////////////////////////////////////////////////////////////////////
594// Horizontal add/sub instructions.
595////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000596
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000597defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
598defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000599defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
600defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000601defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000602
603// Remaining instrs.
604
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000605def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000606 let Latency = 1;
607 let NumMicroOps = 1;
608 let ResourceCycles = [1];
609}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000610def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
611 "MMX_PADDUS(B|W)irr",
612 "MMX_PAVG(B|W)irr",
613 "MMX_PCMPEQ(B|D|W)irr",
614 "MMX_PCMPGT(B|D|W)irr",
615 "MMX_P(MAX|MIN)SWirr",
616 "MMX_P(MAX|MIN)UBirr",
617 "MMX_PSUBS(B|W)irr",
618 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000619
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000620def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000621 let Latency = 1;
622 let NumMicroOps = 1;
623 let ResourceCycles = [1];
624}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000625def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000626 "UCOM_F(P?)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000627
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000628def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000629 let Latency = 1;
630 let NumMicroOps = 1;
631 let ResourceCycles = [1];
632}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000633def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000634
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000635def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000636 let Latency = 1;
637 let NumMicroOps = 1;
638 let ResourceCycles = [1];
639}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000640def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000641
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000642def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000643 let Latency = 1;
644 let NumMicroOps = 1;
645 let ResourceCycles = [1];
646}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000647def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000648
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000649def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
650 let Latency = 1;
651 let NumMicroOps = 1;
652 let ResourceCycles = [1];
653}
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000654def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000655
656def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
657 let Latency = 1;
658 let NumMicroOps = 1;
659 let ResourceCycles = [1];
660}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000661def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000662 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000663 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000664
665def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
666 let Latency = 1;
667 let NumMicroOps = 1;
668 let ResourceCycles = [1];
669}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000670def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000671 CMC, STC,
672 SGDT64m,
673 SIDT64m,
674 SMSW16m,
675 STRm,
676 SYSCALL)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000677
678def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000679 let Latency = 1;
680 let NumMicroOps = 2;
681 let ResourceCycles = [1,1];
682}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000683def: InstRW<[SKLWriteResGroup11], (instrs FBSTPm, VMPTRSTm)>;
684def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP(32|64|80)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000685
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000686def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000687 let Latency = 2;
688 let NumMicroOps = 2;
689 let ResourceCycles = [2];
690}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000691def: InstRW<[SKLWriteResGroup13], (instrs MMX_MOVQ2DQrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000692
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000693def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000694 let Latency = 2;
695 let NumMicroOps = 2;
696 let ResourceCycles = [2];
697}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000698def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP,
699 MMX_MOVDQ2Qrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000700
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000701def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000702 let Latency = 2;
703 let NumMicroOps = 2;
704 let ResourceCycles = [2];
705}
Simon Pilgrim22d31c52018-09-23 16:53:02 +0000706def: InstRW<[SKLWriteResGroup15], (instregex "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000707
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000708def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000709 let Latency = 2;
710 let NumMicroOps = 2;
711 let ResourceCycles = [2];
712}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000713def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
714 WAIT,
715 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000716
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000717def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000718 let Latency = 2;
719 let NumMicroOps = 2;
720 let ResourceCycles = [1,1];
721}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000722def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000723
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000724def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000725 let Latency = 2;
726 let NumMicroOps = 2;
727 let ResourceCycles = [1,1];
728}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000729def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000730
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000731def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000732 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000733 let NumMicroOps = 2;
734 let ResourceCycles = [1,1];
735}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000736def: InstRW<[SKLWriteResGroup23], (instrs CWD,
737 JCXZ, JECXZ, JRCXZ,
738 ADC8i8, SBB8i8)>;
739def: InstRW<[SKLWriteResGroup23], (instregex "ADC8ri",
Craig Topperfc179c62018-03-22 04:23:41 +0000740 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000741
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000742def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
743 let Latency = 2;
744 let NumMicroOps = 3;
745 let ResourceCycles = [1,1,1];
746}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000747def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000748
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000749def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
750 let Latency = 2;
751 let NumMicroOps = 3;
752 let ResourceCycles = [1,1,1];
753}
754def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
755
756def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
757 let Latency = 2;
758 let NumMicroOps = 3;
759 let ResourceCycles = [1,1,1];
760}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000761def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8,
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000762 STOSB, STOSL, STOSQ, STOSW)>;
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000763def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000764
765def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
766 let Latency = 3;
767 let NumMicroOps = 1;
768 let ResourceCycles = [1];
769}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000770def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000771 "PEXT(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000772
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000773def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
774 let Latency = 3;
775 let NumMicroOps = 1;
776 let ResourceCycles = [1];
777}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000778def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000779 "VPBROADCAST(B|W)rr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000780 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000781
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000782def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
783 let Latency = 3;
784 let NumMicroOps = 2;
785 let ResourceCycles = [1,1];
786}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000787def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000788
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000789def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
790 let Latency = 3;
791 let NumMicroOps = 3;
792 let ResourceCycles = [1,2];
793}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000794def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000795
796def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
797 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000798 let NumMicroOps = 3;
799 let ResourceCycles = [2,1];
800}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000801def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
802 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000803
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000804def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
805 let Latency = 3;
806 let NumMicroOps = 3;
807 let ResourceCycles = [2,1];
808}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000809def: InstRW<[SKLWriteResGroup39], (instrs MMX_PACKSSDWirr,
810 MMX_PACKSSWBirr,
811 MMX_PACKUSWBirr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000812
813def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
814 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000815 let NumMicroOps = 3;
816 let ResourceCycles = [1,2];
817}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000818def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000819
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000820def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
821 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000822 let NumMicroOps = 3;
823 let ResourceCycles = [1,2];
824}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000825def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000826
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000827def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
828 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000829 let NumMicroOps = 3;
830 let ResourceCycles = [1,2];
831}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +0000832def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r(1|i)",
833 "RCR(8|16|32|64)r(1|i)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000834
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000835def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
836 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000837 let NumMicroOps = 3;
838 let ResourceCycles = [1,1,1];
839}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000840def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000841
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000842def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
843 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000844 let NumMicroOps = 4;
845 let ResourceCycles = [1,1,2];
846}
Craig Topperf4cd9082018-01-19 05:47:32 +0000847def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000848
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000849def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
850 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000851 let NumMicroOps = 4;
852 let ResourceCycles = [1,1,1,1];
853}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000854def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000855
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000856def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
857 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000858 let NumMicroOps = 4;
859 let ResourceCycles = [1,1,1,1];
860}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000861def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000862
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000863def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000864 let Latency = 4;
865 let NumMicroOps = 1;
866 let ResourceCycles = [1];
867}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000868def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000869
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000870def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000871 let Latency = 4;
872 let NumMicroOps = 1;
873 let ResourceCycles = [1];
874}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000875def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000876 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000877
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000878def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000879 let Latency = 4;
880 let NumMicroOps = 3;
881 let ResourceCycles = [1,1,1];
882}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000883def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
884 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000885
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000886def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000887 let Latency = 4;
888 let NumMicroOps = 4;
889 let ResourceCycles = [4];
890}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000891def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000892
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000893def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000894 let Latency = 4;
895 let NumMicroOps = 4;
896 let ResourceCycles = [1,3];
897}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000898def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000899
Clement Courbete6b727e2018-11-09 09:49:06 +0000900def SKLWriteResGroup56 : SchedWriteRes<[]> {
901 let Latency = 0;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000902 let NumMicroOps = 4;
Clement Courbete6b727e2018-11-09 09:49:06 +0000903 let ResourceCycles = [];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000904}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000905def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000906
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000907def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000908 let Latency = 4;
909 let NumMicroOps = 4;
910 let ResourceCycles = [1,1,2];
911}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000912def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000913
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000914def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
915 let Latency = 5;
916 let NumMicroOps = 1;
917 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000918}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000919def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm(8|16|32)",
920 "MOVZX(16|32|64)rm(8|16)",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000921 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000922
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000923def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000924 let Latency = 5;
925 let NumMicroOps = 2;
926 let ResourceCycles = [1,1];
927}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000928def: InstRW<[SKLWriteResGroup59], (instrs MMX_CVTPI2PDirr,
929 CVTDQ2PDrr,
930 VCVTDQ2PDrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000931
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000932def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000933 let Latency = 5;
934 let NumMicroOps = 2;
935 let ResourceCycles = [1,1];
936}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000937def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
938 "MMX_CVT(T?)PS2PIirr",
939 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000940 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000941 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000942 "(V?)CVTSD2SSrr",
943 "(V?)CVTSI642SDrr",
944 "(V?)CVTSI2SDrr",
945 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000946 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000947
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000948def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000949 let Latency = 5;
950 let NumMicroOps = 3;
951 let ResourceCycles = [1,1,1];
952}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000953def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000954
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000955def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000956 let Latency = 5;
957 let NumMicroOps = 5;
958 let ResourceCycles = [1,4];
959}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000960def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000961
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000962def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000963 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000964 let NumMicroOps = 6;
965 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000966}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000967def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000968
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000969def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
970 let Latency = 6;
971 let NumMicroOps = 1;
972 let ResourceCycles = [1];
973}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000974def: InstRW<[SKLWriteResGroup67], (instrs VBROADCASTSSrm,
975 VPBROADCASTDrm,
976 VPBROADCASTQrm)>;
977def: InstRW<[SKLWriteResGroup67], (instregex "(V?)MOVSHDUPrm",
978 "(V?)MOVSLDUPrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000979
980def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000981 let Latency = 6;
982 let NumMicroOps = 2;
983 let ResourceCycles = [2];
984}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000985def: InstRW<[SKLWriteResGroup68], (instrs MMX_CVTPI2PSirr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000986
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000987def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000988 let Latency = 6;
989 let NumMicroOps = 2;
990 let ResourceCycles = [1,1];
991}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000992def: InstRW<[SKLWriteResGroup69], (instrs MMX_PADDSBirm,
993 MMX_PADDSWirm,
994 MMX_PADDUSBirm,
995 MMX_PADDUSWirm,
996 MMX_PAVGBirm,
997 MMX_PAVGWirm,
998 MMX_PCMPEQBirm,
999 MMX_PCMPEQDirm,
1000 MMX_PCMPEQWirm,
1001 MMX_PCMPGTBirm,
1002 MMX_PCMPGTDirm,
1003 MMX_PCMPGTWirm,
1004 MMX_PMAXSWirm,
1005 MMX_PMAXUBirm,
1006 MMX_PMINSWirm,
1007 MMX_PMINUBirm,
1008 MMX_PSUBSBirm,
1009 MMX_PSUBSWirm,
1010 MMX_PSUBUSBirm,
1011 MMX_PSUBUSWirm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001012
Craig Topper58afb4e2018-03-22 21:10:07 +00001013def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001014 let Latency = 6;
1015 let NumMicroOps = 2;
1016 let ResourceCycles = [1,1];
1017}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001018def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1019 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001020
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001021def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1022 let Latency = 6;
1023 let NumMicroOps = 2;
1024 let ResourceCycles = [1,1];
1025}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001026def: InstRW<[SKLWriteResGroup72], (instrs FARJMP64)>;
1027def: InstRW<[SKLWriteResGroup72], (instregex "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001028
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001029def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1030 let Latency = 6;
1031 let NumMicroOps = 2;
1032 let ResourceCycles = [1,1];
1033}
Craig Topperfc179c62018-03-22 04:23:41 +00001034def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001035 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001036
1037def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1038 let Latency = 6;
1039 let NumMicroOps = 2;
1040 let ResourceCycles = [1,1];
1041}
Craig Topper2d451e72018-03-18 08:38:06 +00001042def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001043def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001044
Craig Topper58afb4e2018-03-22 21:10:07 +00001045def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001046 let Latency = 6;
1047 let NumMicroOps = 3;
1048 let ResourceCycles = [2,1];
1049}
Craig Topperfc179c62018-03-22 04:23:41 +00001050def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001051
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001052def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001053 let Latency = 6;
1054 let NumMicroOps = 4;
1055 let ResourceCycles = [1,1,1,1];
1056}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001057def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001058
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001059def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1060 let Latency = 6;
1061 let NumMicroOps = 4;
1062 let ResourceCycles = [1,1,1,1];
1063}
Simon Pilgrim201bbe32018-10-02 13:11:59 +00001064def: InstRW<[SKLWriteResGroup82], (instregex "SAR(8|16|32|64)m(1|i)",
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001065 "SHL(8|16|32|64)m(1|i)",
1066 "SHR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001067
1068def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1069 let Latency = 6;
1070 let NumMicroOps = 4;
1071 let ResourceCycles = [1,1,1,1];
1072}
Craig Topperf0d04262018-04-06 16:16:48 +00001073def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1074 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001075
1076def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001077 let Latency = 6;
1078 let NumMicroOps = 6;
1079 let ResourceCycles = [1,5];
1080}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001081def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001082
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001083def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1084 let Latency = 7;
1085 let NumMicroOps = 1;
1086 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001087}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001088def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m")>;
1089def: InstRW<[SKLWriteResGroup85], (instrs VBROADCASTF128,
1090 VBROADCASTI128,
1091 VBROADCASTSDYrm,
1092 VBROADCASTSSYrm,
1093 VMOVDDUPYrm,
1094 VMOVSHDUPYrm,
1095 VMOVSLDUPYrm,
1096 VPBROADCASTDYrm,
1097 VPBROADCASTQYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001098
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001099def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001100 let Latency = 7;
1101 let NumMicroOps = 2;
1102 let ResourceCycles = [1,1];
1103}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001104def: InstRW<[SKLWriteResGroup86], (instrs VCVTDQ2PDYrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001105
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001106def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001107 let Latency = 6;
1108 let NumMicroOps = 2;
1109 let ResourceCycles = [1,1];
1110}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001111def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1112 "(V?)PMOV(SX|ZX)BQrm",
1113 "(V?)PMOV(SX|ZX)BWrm",
1114 "(V?)PMOV(SX|ZX)DQrm",
1115 "(V?)PMOV(SX|ZX)WDrm",
1116 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001117
Craig Topper58afb4e2018-03-22 21:10:07 +00001118def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001119 let Latency = 7;
1120 let NumMicroOps = 2;
1121 let ResourceCycles = [1,1];
1122}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001123def: InstRW<[SKLWriteResGroup89], (instrs VCVTPD2PSYrr,
1124 VCVTPS2PDYrr,
1125 VCVTPD2DQYrr,
1126 VCVTTPD2DQYrr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001127
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001128def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1129 let Latency = 7;
1130 let NumMicroOps = 2;
1131 let ResourceCycles = [1,1];
1132}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001133def: InstRW<[SKLWriteResGroup91], (instrs VINSERTF128rm,
1134 VINSERTI128rm,
1135 VPBLENDDrmi)>;
Simon Pilgrim7d27cfd2018-10-16 09:50:16 +00001136def: InstRW<[SKLWriteResGroup91, ReadAfterVecXLd],
1137 (instregex "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001138 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001139
1140def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1141 let Latency = 7;
1142 let NumMicroOps = 3;
1143 let ResourceCycles = [2,1];
1144}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001145def: InstRW<[SKLWriteResGroup92], (instrs MMX_PACKSSDWirm,
1146 MMX_PACKSSWBirm,
1147 MMX_PACKUSWBirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001148
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001149def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1150 let Latency = 7;
1151 let NumMicroOps = 3;
1152 let ResourceCycles = [1,2];
1153}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001154def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1155 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001156
Craig Topper58afb4e2018-03-22 21:10:07 +00001157def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001158 let Latency = 7;
1159 let NumMicroOps = 3;
1160 let ResourceCycles = [1,1,1];
1161}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001162def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001163
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001164def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001165 let Latency = 7;
1166 let NumMicroOps = 3;
1167 let ResourceCycles = [1,1,1];
1168}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001169def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001170
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001171def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001172 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001173 let NumMicroOps = 3;
1174 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001175}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001176def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001177
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001178def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1179 let Latency = 7;
1180 let NumMicroOps = 5;
1181 let ResourceCycles = [1,1,1,2];
1182}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001183def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m(1|i)",
1184 "ROR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001185
1186def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1187 let Latency = 7;
1188 let NumMicroOps = 5;
1189 let ResourceCycles = [1,1,1,2];
1190}
Craig Topper13a16502018-03-19 00:56:09 +00001191def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001192
1193def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1194 let Latency = 7;
1195 let NumMicroOps = 5;
1196 let ResourceCycles = [1,1,1,1,1];
1197}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001198def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m")>;
1199def: InstRW<[SKLWriteResGroup102], (instrs FARCALL64)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001200
1201def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001202 let Latency = 7;
1203 let NumMicroOps = 7;
1204 let ResourceCycles = [1,3,1,2];
1205}
Craig Topper2d451e72018-03-18 08:38:06 +00001206def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001207
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001208def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1209 let Latency = 8;
1210 let NumMicroOps = 2;
1211 let ResourceCycles = [1,1];
1212}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001213def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1214 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001215
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001216def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1217 let Latency = 8;
1218 let NumMicroOps = 2;
1219 let ResourceCycles = [1,1];
1220}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001221def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m")>;
1222def: InstRW<[SKLWriteResGroup108], (instrs VPBROADCASTBYrm,
1223 VPBROADCASTWYrm,
1224 VPMOVSXBDYrm,
1225 VPMOVSXBQYrm,
1226 VPMOVSXWQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001227
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001228def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1229 let Latency = 8;
1230 let NumMicroOps = 2;
1231 let ResourceCycles = [1,1];
1232}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001233def: InstRW<[SKLWriteResGroup110], (instrs VPBLENDDYrmi)>;
Simon Pilgrim7d27cfd2018-10-16 09:50:16 +00001234def: InstRW<[SKLWriteResGroup110, ReadAfterVecYLd],
1235 (instregex "VPADD(B|D|Q|W)Yrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001236 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001237
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001238def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1239 let Latency = 8;
1240 let NumMicroOps = 4;
1241 let ResourceCycles = [1,2,1];
1242}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001243def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001244
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001245def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1246 let Latency = 8;
1247 let NumMicroOps = 5;
1248 let ResourceCycles = [1,1,1,2];
1249}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001250def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m(1|i)",
1251 "RCR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001252
Simon Pilgrimb56be792018-09-25 13:01:26 +00001253def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1254 let Latency = 8;
1255 let NumMicroOps = 6;
1256 let ResourceCycles = [1,1,1,3];
1257}
1258def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1259 "ROR(8|16|32|64)mCL",
1260 "SAR(8|16|32|64)mCL",
1261 "SHL(8|16|32|64)mCL",
1262 "SHR(8|16|32|64)mCL")>;
1263
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001264def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1265 let Latency = 8;
1266 let NumMicroOps = 6;
1267 let ResourceCycles = [1,1,1,2,1];
1268}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001269def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001270
1271def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1272 let Latency = 9;
1273 let NumMicroOps = 2;
1274 let ResourceCycles = [1,1];
1275}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001276def: InstRW<[SKLWriteResGroup120], (instrs MMX_CVTPI2PSirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001277
1278def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1279 let Latency = 9;
1280 let NumMicroOps = 2;
1281 let ResourceCycles = [1,1];
1282}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001283def: InstRW<[SKLWriteResGroup121], (instrs PCMPGTQrm,
1284 VPCMPGTQrm,
1285 VPMOVSXBWYrm,
1286 VPMOVSXDQYrm,
1287 VPMOVSXWDYrm,
1288 VPMOVZXWDYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001289
Craig Topper58afb4e2018-03-22 21:10:07 +00001290def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001291 let Latency = 9;
1292 let NumMicroOps = 2;
1293 let ResourceCycles = [1,1];
1294}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001295def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001296 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001297
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001298def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001299 let Latency = 9;
1300 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001301 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001302}
Craig Topperfc179c62018-03-22 04:23:41 +00001303def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1304 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001305
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001306def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1307 let Latency = 9;
1308 let NumMicroOps = 5;
1309 let ResourceCycles = [1,2,1,1];
1310}
Craig Topperfc179c62018-03-22 04:23:41 +00001311def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1312 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001313
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001314def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1315 let Latency = 10;
1316 let NumMicroOps = 2;
1317 let ResourceCycles = [1,1];
1318}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001319def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001320 "ILD_F(16|32|64)m")>;
1321def: InstRW<[SKLWriteResGroup133], (instrs VPCMPGTQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001322
1323def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1324 let Latency = 10;
1325 let NumMicroOps = 2;
1326 let ResourceCycles = [1,1];
1327}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001328def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001329 "(V?)CVTPS2DQrm",
1330 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001331 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001332
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001333def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1334 let Latency = 10;
1335 let NumMicroOps = 3;
1336 let ResourceCycles = [1,1,1];
1337}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001338def: InstRW<[SKLWriteResGroup138], (instrs MMX_CVTPI2PDirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001339
Craig Topper58afb4e2018-03-22 21:10:07 +00001340def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001341 let Latency = 10;
1342 let NumMicroOps = 3;
1343 let ResourceCycles = [1,1,1];
1344}
Craig Topperfc179c62018-03-22 04:23:41 +00001345def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001346
1347def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001348 let Latency = 10;
1349 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001350 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001351}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001352def: InstRW<[SKLWriteResGroup140], (instrs VPHADDSWYrm,
1353 VPHSUBSWYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001354
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001355def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1356 let Latency = 10;
1357 let NumMicroOps = 8;
1358 let ResourceCycles = [1,1,1,1,1,3];
1359}
Craig Topper13a16502018-03-19 00:56:09 +00001360def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001361
Craig Topper8104f262018-04-02 05:33:28 +00001362def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001363 let Latency = 11;
1364 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001365 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001366}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001367def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001368
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001369def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001370 let Latency = 11;
1371 let NumMicroOps = 2;
1372 let ResourceCycles = [1,1];
1373}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001374def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001375
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001376def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1377 let Latency = 11;
1378 let NumMicroOps = 2;
1379 let ResourceCycles = [1,1];
1380}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001381def: InstRW<[SKLWriteResGroup147], (instrs VCVTDQ2PSYrm,
1382 VCVTPS2PDYrm,
1383 VCVTPS2DQYrm,
1384 VCVTTPS2DQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001385
1386def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1387 let Latency = 11;
1388 let NumMicroOps = 3;
1389 let ResourceCycles = [2,1];
1390}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001391def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001392
1393def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1394 let Latency = 11;
1395 let NumMicroOps = 3;
1396 let ResourceCycles = [1,1,1];
1397}
Craig Topperfc179c62018-03-22 04:23:41 +00001398def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001399
Craig Topper58afb4e2018-03-22 21:10:07 +00001400def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001401 let Latency = 11;
1402 let NumMicroOps = 3;
1403 let ResourceCycles = [1,1,1];
1404}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001405def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1406 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001407 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001408 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001409
Craig Topper58afb4e2018-03-22 21:10:07 +00001410def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001411 let Latency = 11;
1412 let NumMicroOps = 3;
1413 let ResourceCycles = [1,1,1];
1414}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001415def: InstRW<[SKLWriteResGroup152], (instrs CVTPD2PSrm,
1416 CVTPD2DQrm,
1417 CVTTPD2DQrm,
1418 MMX_CVTPD2PIirm,
1419 MMX_CVTTPD2PIirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001420
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001421def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001422 let Latency = 11;
1423 let NumMicroOps = 7;
1424 let ResourceCycles = [2,3,2];
1425}
Craig Topperfc179c62018-03-22 04:23:41 +00001426def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1427 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001428
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001429def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001430 let Latency = 11;
1431 let NumMicroOps = 9;
1432 let ResourceCycles = [1,5,1,2];
1433}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001434def: InstRW<[SKLWriteResGroup155], (instrs RCL8rCL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001435
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001436def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001437 let Latency = 11;
1438 let NumMicroOps = 11;
1439 let ResourceCycles = [2,9];
1440}
Craig Topperfc179c62018-03-22 04:23:41 +00001441def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001442
Craig Topper58afb4e2018-03-22 21:10:07 +00001443def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001444 let Latency = 12;
1445 let NumMicroOps = 4;
1446 let ResourceCycles = [1,1,1,1];
1447}
1448def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1449
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001450def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001451 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001452 let NumMicroOps = 3;
1453 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001454}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001455def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001456
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001457def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1458 let Latency = 13;
1459 let NumMicroOps = 3;
1460 let ResourceCycles = [1,1,1];
1461}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001462def: InstRW<[SKLWriteResGroup163], (instrs VCVTDQ2PDYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001463
Craig Topper8104f262018-04-02 05:33:28 +00001464def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001465 let Latency = 14;
1466 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001467 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001468}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001469def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1470def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001471
Craig Topper8104f262018-04-02 05:33:28 +00001472def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1473 let Latency = 14;
1474 let NumMicroOps = 1;
1475 let ResourceCycles = [1,5];
1476}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001477def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001478
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001479def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1480 let Latency = 14;
1481 let NumMicroOps = 3;
1482 let ResourceCycles = [1,1,1];
1483}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001484def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001485
1486def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001487 let Latency = 14;
1488 let NumMicroOps = 10;
1489 let ResourceCycles = [2,4,1,3];
1490}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001491def: InstRW<[SKLWriteResGroup170], (instrs RCR8rCL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001492
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001493def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001494 let Latency = 15;
1495 let NumMicroOps = 1;
1496 let ResourceCycles = [1];
1497}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001498def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001499
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001500def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1501 let Latency = 15;
1502 let NumMicroOps = 10;
1503 let ResourceCycles = [1,1,1,5,1,1];
1504}
Craig Topper13a16502018-03-19 00:56:09 +00001505def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001506
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001507def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1508 let Latency = 16;
1509 let NumMicroOps = 14;
1510 let ResourceCycles = [1,1,1,4,2,5];
1511}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001512def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001513
1514def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001515 let Latency = 16;
1516 let NumMicroOps = 16;
1517 let ResourceCycles = [16];
1518}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001519def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001520
Craig Topper8104f262018-04-02 05:33:28 +00001521def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001522 let Latency = 17;
1523 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001524 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001525}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001526def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001527
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001528def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001529 let Latency = 17;
1530 let NumMicroOps = 15;
1531 let ResourceCycles = [2,1,2,4,2,4];
1532}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001533def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001534
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001535def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001536 let Latency = 18;
1537 let NumMicroOps = 8;
1538 let ResourceCycles = [1,1,1,5];
1539}
Craig Topperfc179c62018-03-22 04:23:41 +00001540def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001541
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001542def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001543 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001544 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001545 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001546}
Craig Topper13a16502018-03-19 00:56:09 +00001547def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001548
Craig Topper8104f262018-04-02 05:33:28 +00001549def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001550 let Latency = 19;
1551 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001552 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001553}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001554def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001555
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001556def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001557 let Latency = 20;
1558 let NumMicroOps = 1;
1559 let ResourceCycles = [1];
1560}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001561def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001562
Craig Topper8104f262018-04-02 05:33:28 +00001563def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001564 let Latency = 20;
1565 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001566 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001567}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001568def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001569
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001570def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1571 let Latency = 20;
1572 let NumMicroOps = 8;
1573 let ResourceCycles = [1,1,1,1,1,1,2];
1574}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001575def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001576
1577def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001578 let Latency = 20;
1579 let NumMicroOps = 10;
1580 let ResourceCycles = [1,2,7];
1581}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001582def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001583
Craig Topper8104f262018-04-02 05:33:28 +00001584def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001585 let Latency = 21;
1586 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001587 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001588}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001589def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001590
1591def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1592 let Latency = 22;
1593 let NumMicroOps = 2;
1594 let ResourceCycles = [1,1];
1595}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001596def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001597
1598def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1599 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001600 let NumMicroOps = 5;
1601 let ResourceCycles = [1,2,1,1];
1602}
Craig Topper17a31182017-12-16 18:35:29 +00001603def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1604 VGATHERDPDrm,
1605 VGATHERQPDrm,
1606 VGATHERQPSrm,
1607 VPGATHERDDrm,
1608 VPGATHERDQrm,
1609 VPGATHERQDrm,
1610 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001611
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001612def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1613 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001614 let NumMicroOps = 5;
1615 let ResourceCycles = [1,2,1,1];
1616}
Craig Topper17a31182017-12-16 18:35:29 +00001617def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1618 VGATHERQPDYrm,
1619 VGATHERQPSYrm,
1620 VPGATHERDDYrm,
1621 VPGATHERDQYrm,
1622 VPGATHERQDYrm,
1623 VPGATHERQQYrm,
1624 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001625
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001626def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1627 let Latency = 23;
1628 let NumMicroOps = 19;
1629 let ResourceCycles = [2,1,4,1,1,4,6];
1630}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001631def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001632
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001633def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1634 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001635 let NumMicroOps = 3;
1636 let ResourceCycles = [1,1,1];
1637}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001638def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001639
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001640def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1641 let Latency = 27;
1642 let NumMicroOps = 2;
1643 let ResourceCycles = [1,1];
1644}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001645def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001646
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001647def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001648 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001649 let NumMicroOps = 3;
1650 let ResourceCycles = [1,1,1];
1651}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001652def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001653
1654def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1655 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001656 let NumMicroOps = 23;
1657 let ResourceCycles = [1,5,3,4,10];
1658}
Craig Topperfc179c62018-03-22 04:23:41 +00001659def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1660 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001661
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001662def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1663 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001664 let NumMicroOps = 23;
1665 let ResourceCycles = [1,5,2,1,4,10];
1666}
Craig Topperfc179c62018-03-22 04:23:41 +00001667def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1668 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001669
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001670def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1671 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001672 let NumMicroOps = 31;
1673 let ResourceCycles = [1,8,1,21];
1674}
Craig Topper391c6f92017-12-10 01:24:08 +00001675def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001676
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001677def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1678 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001679 let NumMicroOps = 18;
1680 let ResourceCycles = [1,1,2,3,1,1,1,8];
1681}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001682def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001683
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001684def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1685 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001686 let NumMicroOps = 39;
1687 let ResourceCycles = [1,10,1,1,26];
1688}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001689def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001690
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001691def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001692 let Latency = 42;
1693 let NumMicroOps = 22;
1694 let ResourceCycles = [2,20];
1695}
Craig Topper2d451e72018-03-18 08:38:06 +00001696def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001697
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001698def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1699 let Latency = 42;
1700 let NumMicroOps = 40;
1701 let ResourceCycles = [1,11,1,1,26];
1702}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001703def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1704def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001705
1706def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1707 let Latency = 46;
1708 let NumMicroOps = 44;
1709 let ResourceCycles = [1,11,1,1,30];
1710}
1711def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1712
1713def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1714 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001715 let NumMicroOps = 64;
1716 let ResourceCycles = [2,8,5,10,39];
1717}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001718def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001719
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001720def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1721 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001722 let NumMicroOps = 88;
1723 let ResourceCycles = [4,4,31,1,2,1,45];
1724}
Craig Topper2d451e72018-03-18 08:38:06 +00001725def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001726
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001727def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1728 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001729 let NumMicroOps = 90;
1730 let ResourceCycles = [4,2,33,1,2,1,47];
1731}
Craig Topper2d451e72018-03-18 08:38:06 +00001732def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001733
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001734def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001735 let Latency = 75;
1736 let NumMicroOps = 15;
1737 let ResourceCycles = [6,3,6];
1738}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001739def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001740
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001741def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1742 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001743 let NumMicroOps = 100;
1744 let ResourceCycles = [9,1,11,16,1,11,21,30];
1745}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001746def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001747
Clement Courbet07c9ec62018-05-29 06:19:39 +00001748def: InstRW<[WriteZero], (instrs CLC)>;
1749
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001750} // SchedModel