Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1 | //=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the machine model for Skylake Client to support |
| 11 | // instruction scheduling and other instruction cost heuristics. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | def SkylakeClientModel : SchedMachineModel { |
| 16 | // All x86 instructions are modeled as a single micro-op, and SKylake can |
| 17 | // decode 6 instructions per cycle. |
| 18 | let IssueWidth = 6; |
| 19 | let MicroOpBufferSize = 224; // Based on the reorder buffer. |
| 20 | let LoadLatency = 5; |
| 21 | let MispredictPenalty = 14; |
Simon Pilgrim | 31a9633 | 2018-03-24 20:40:14 +0000 | [diff] [blame] | 22 | |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 23 | // Based on the LSD (loop-stream detector) queue size and benchmarking data. |
| 24 | let LoopMicroOpBufferSize = 50; |
| 25 | |
| 26 | // This flag is set to allow the scheduler to assign a default model to |
| 27 | // unrecognized opcodes. |
| 28 | let CompleteModel = 0; |
| 29 | } |
| 30 | |
| 31 | let SchedModel = SkylakeClientModel in { |
| 32 | |
| 33 | // Skylake Client can issue micro-ops to 8 different ports in one cycle. |
| 34 | |
| 35 | // Ports 0, 1, 5, and 6 handle all computation. |
| 36 | // Port 4 gets the data half of stores. Store data can be available later than |
| 37 | // the store address, but since we don't model the latency of stores, we can |
| 38 | // ignore that. |
| 39 | // Ports 2 and 3 are identical. They handle loads and the address half of |
| 40 | // stores. Port 7 can handle address calculations. |
| 41 | def SKLPort0 : ProcResource<1>; |
| 42 | def SKLPort1 : ProcResource<1>; |
| 43 | def SKLPort2 : ProcResource<1>; |
| 44 | def SKLPort3 : ProcResource<1>; |
| 45 | def SKLPort4 : ProcResource<1>; |
| 46 | def SKLPort5 : ProcResource<1>; |
| 47 | def SKLPort6 : ProcResource<1>; |
| 48 | def SKLPort7 : ProcResource<1>; |
| 49 | |
| 50 | // Many micro-ops are capable of issuing on multiple ports. |
| 51 | def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>; |
| 52 | def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>; |
| 53 | def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>; |
| 54 | def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>; |
| 55 | def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>; |
| 56 | def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>; |
| 57 | def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>; |
| 58 | def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>; |
| 59 | def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>; |
| 60 | def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>; |
| 61 | def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>; |
| 62 | def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>; |
| 63 | |
Simon Pilgrim | 68a8fbc | 2018-03-25 20:16:53 +0000 | [diff] [blame] | 64 | def SKLDivider : ProcResource<1>; // Integer division issued on port 0. |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 65 | // FP division and sqrt on port 0. |
| 66 | def SKLFPDivider : ProcResource<1>; |
Simon Pilgrim | 68a8fbc | 2018-03-25 20:16:53 +0000 | [diff] [blame] | 67 | |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 68 | // 60 Entry Unified Scheduler |
| 69 | def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4, |
| 70 | SKLPort5, SKLPort6, SKLPort7]> { |
| 71 | let BufferSize=60; |
| 72 | } |
| 73 | |
Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame] | 74 | // Integer loads are 5 cycles, so ReadAfterLd registers needn't be available until 5 |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 75 | // cycles after the memory operand. |
| 76 | def : ReadAdvance<ReadAfterLd, 5>; |
| 77 | |
Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame] | 78 | // Vector loads are 5/6/7 cycles, so ReadAfterVec*Ld registers needn't be available |
| 79 | // until 5/6/7 cycles after the memory operand. |
| 80 | def : ReadAdvance<ReadAfterVecLd, 5>; |
| 81 | def : ReadAdvance<ReadAfterVecXLd, 6>; |
| 82 | def : ReadAdvance<ReadAfterVecYLd, 7>; |
| 83 | |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 84 | // Many SchedWrites are defined in pairs with and without a folded load. |
| 85 | // Instructions with folded loads are usually micro-fused, so they only appear |
| 86 | // as two micro-ops when queued in the reservation station. |
| 87 | // This multiclass defines the resource usage for variants with and without |
| 88 | // folded loads. |
| 89 | multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW, |
Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 90 | list<ProcResourceKind> ExePorts, |
Simon Pilgrim | e3547af | 2018-03-25 10:21:19 +0000 | [diff] [blame] | 91 | int Lat, list<int> Res = [1], int UOps = 1, |
Simon Pilgrim | b56be79 | 2018-09-25 13:01:26 +0000 | [diff] [blame] | 92 | int LoadLat = 5> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 93 | // Register variant is using a single cycle on ExePort. |
Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 94 | def : WriteRes<SchedRW, ExePorts> { |
| 95 | let Latency = Lat; |
| 96 | let ResourceCycles = Res; |
| 97 | let NumMicroOps = UOps; |
| 98 | } |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 99 | |
Simon Pilgrim | e3547af | 2018-03-25 10:21:19 +0000 | [diff] [blame] | 100 | // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to |
| 101 | // the latency (default = 5). |
Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 102 | def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> { |
Simon Pilgrim | e3547af | 2018-03-25 10:21:19 +0000 | [diff] [blame] | 103 | let Latency = !add(Lat, LoadLat); |
Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 104 | let ResourceCycles = !listconcat([1], Res); |
Simon Pilgrim | b56be79 | 2018-09-25 13:01:26 +0000 | [diff] [blame] | 105 | let NumMicroOps = !add(UOps, 1); |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 106 | } |
| 107 | } |
| 108 | |
Craig Topper | f131b60 | 2018-04-06 16:16:46 +0000 | [diff] [blame] | 109 | // A folded store needs a cycle on port 4 for the store data, and an extra port |
| 110 | // 2/3/7 cycle to recompute the address. |
| 111 | def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 112 | |
| 113 | // Arithmetic. |
Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 114 | defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op. |
Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 115 | defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op. |
Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 116 | |
| 117 | // Integer multiplication. |
| 118 | defm : SKLWriteResPair<WriteIMul8, [SKLPort1], 3>; |
| 119 | defm : SKLWriteResPair<WriteIMul16, [SKLPort1,SKLPort06,SKLPort0156], 4, [1,1,2], 4>; |
| 120 | defm : X86WriteRes<WriteIMul16Imm, [SKLPort1,SKLPort0156], 4, [1,1], 2>; |
| 121 | defm : X86WriteRes<WriteIMul16ImmLd, [SKLPort1,SKLPort0156,SKLPort23], 8, [1,1,1], 3>; |
| 122 | defm : SKLWriteResPair<WriteIMul16Reg, [SKLPort1], 3>; |
| 123 | defm : SKLWriteResPair<WriteIMul32, [SKLPort1,SKLPort06,SKLPort0156], 4, [1,1,1], 3>; |
| 124 | defm : SKLWriteResPair<WriteIMul32Imm, [SKLPort1], 3>; |
| 125 | defm : SKLWriteResPair<WriteIMul32Reg, [SKLPort1], 3>; |
| 126 | defm : SKLWriteResPair<WriteIMul64, [SKLPort1,SKLPort5], 4, [1,1], 2>; |
| 127 | defm : SKLWriteResPair<WriteIMul64Imm, [SKLPort1], 3>; |
| 128 | defm : SKLWriteResPair<WriteIMul64Reg, [SKLPort1], 3>; |
| 129 | def : WriteRes<WriteIMulH, []> { let Latency = 3; } |
Simon Pilgrim | 2580554 | 2018-05-08 13:51:45 +0000 | [diff] [blame] | 130 | |
Simon Pilgrim | 67caf04 | 2018-07-31 18:24:24 +0000 | [diff] [blame] | 131 | defm : X86WriteRes<WriteBSWAP32, [SKLPort15], 1, [1], 1>; |
| 132 | defm : X86WriteRes<WriteBSWAP64, [SKLPort06, SKLPort15], 2, [1,1], 2>; |
Andrew V. Tischenko | 62f7a32 | 2018-08-30 06:26:00 +0000 | [diff] [blame] | 133 | defm : X86WriteRes<WriteCMPXCHG,[SKLPort06, SKLPort0156], 5, [2,3], 5>; |
| 134 | defm : X86WriteRes<WriteCMPXCHGRMW,[SKLPort23,SKLPort06,SKLPort0156,SKLPort237,SKLPort4], 8, [1,2,1,1,1], 6>; |
Andrew V. Tischenko | 24f63bc | 2018-08-09 09:23:26 +0000 | [diff] [blame] | 135 | defm : X86WriteRes<WriteXCHG, [SKLPort0156], 2, [3], 3>; |
Andrew V. Tischenko | ee2e314 | 2018-07-20 09:39:14 +0000 | [diff] [blame] | 136 | |
Simon Pilgrim | a8b4e27 | 2018-09-24 16:58:26 +0000 | [diff] [blame] | 137 | // TODO: Why isn't the SKLDivider used? |
| 138 | defm : SKLWriteResPair<WriteDiv8, [SKLPort0,SKLDivider], 25, [1,10], 1, 4>; |
| 139 | defm : X86WriteRes<WriteDiv16, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156], 76, [7,2,8,3,1,11], 32>; |
| 140 | defm : X86WriteRes<WriteDiv32, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156], 76, [7,2,8,3,1,11], 32>; |
| 141 | defm : X86WriteRes<WriteDiv64, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156], 76, [7,2,8,3,1,11], 32>; |
| 142 | defm : X86WriteRes<WriteDiv16Ld, [SKLPort0,SKLPort23,SKLDivider], 29, [1,1,10], 2>; |
| 143 | defm : X86WriteRes<WriteDiv32Ld, [SKLPort0,SKLPort23,SKLDivider], 29, [1,1,10], 2>; |
| 144 | defm : X86WriteRes<WriteDiv64Ld, [SKLPort0,SKLPort23,SKLDivider], 29, [1,1,10], 2>; |
| 145 | |
| 146 | defm : X86WriteRes<WriteIDiv8, [SKLPort0,SKLDivider], 25, [1,10], 1>; |
| 147 | defm : X86WriteRes<WriteIDiv16, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156], 102, [4,2,4,8,14,34], 66>; |
| 148 | defm : X86WriteRes<WriteIDiv32, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156], 102, [4,2,4,8,14,34], 66>; |
| 149 | defm : X86WriteRes<WriteIDiv64, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156], 102, [4,2,4,8,14,34], 66>; |
| 150 | defm : X86WriteRes<WriteIDiv8Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>; |
| 151 | defm : X86WriteRes<WriteIDiv16Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>; |
| 152 | defm : X86WriteRes<WriteIDiv32Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>; |
| 153 | defm : X86WriteRes<WriteIDiv64Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>; |
Simon Pilgrim | 2580554 | 2018-05-08 13:51:45 +0000 | [diff] [blame] | 154 | |
Simon Pilgrim | 28e7bcb | 2018-03-26 21:06:14 +0000 | [diff] [blame] | 155 | defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 156 | |
| 157 | def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads. |
| 158 | |
Simon Pilgrim | 2782a19 | 2018-05-17 16:47:30 +0000 | [diff] [blame] | 159 | defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move. |
| 160 | defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move. |
Simon Pilgrim | 6e160c1 | 2018-05-12 18:07:07 +0000 | [diff] [blame] | 161 | defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move. |
Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 162 | def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc. |
| 163 | def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> { |
| 164 | let Latency = 2; |
| 165 | let NumMicroOps = 3; |
| 166 | } |
Simon Pilgrim | 43737a3 | 2018-10-01 14:23:37 +0000 | [diff] [blame] | 167 | |
Simon Pilgrim | 683e355 | 2018-10-01 16:12:44 +0000 | [diff] [blame] | 168 | defm : X86WriteRes<WriteLAHFSAHF, [SKLPort06], 1, [1], 1>; |
| 169 | defm : X86WriteRes<WriteBitTest, [SKLPort06], 1, [1], 1>; |
| 170 | defm : X86WriteRes<WriteBitTestImmLd, [SKLPort06,SKLPort23], 6, [1,1], 2>; |
| 171 | defm : X86WriteRes<WriteBitTestRegLd, [SKLPort0156,SKLPort23], 6, [1,1], 2>; |
| 172 | defm : X86WriteRes<WriteBitTestSet, [SKLPort06], 1, [1], 1>; |
Simon Pilgrim | 201bbe3 | 2018-10-02 13:11:59 +0000 | [diff] [blame] | 173 | defm : X86WriteRes<WriteBitTestSetImmLd, [SKLPort06,SKLPort23], 5, [1,1], 3>; |
Simon Pilgrim | 683e355 | 2018-10-01 16:12:44 +0000 | [diff] [blame] | 174 | defm : X86WriteRes<WriteBitTestSetRegLd, [SKLPort0156,SKLPort23], 5, [1,1], 2>; |
Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 175 | |
Simon Pilgrim | f33d905 | 2018-03-26 18:19:28 +0000 | [diff] [blame] | 176 | // Bit counts. |
Roman Lebedev | fa98885 | 2018-07-08 09:50:25 +0000 | [diff] [blame] | 177 | defm : SKLWriteResPair<WriteBSF, [SKLPort1], 3>; |
| 178 | defm : SKLWriteResPair<WriteBSR, [SKLPort1], 3>; |
| 179 | defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>; |
| 180 | defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>; |
| 181 | defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>; |
Simon Pilgrim | f33d905 | 2018-03-26 18:19:28 +0000 | [diff] [blame] | 182 | |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 183 | // Integer shifts and rotates. |
Simon Pilgrim | b56be79 | 2018-09-25 13:01:26 +0000 | [diff] [blame] | 184 | defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>; |
| 185 | defm : SKLWriteResPair<WriteShiftCL, [SKLPort06], 3, [3], 3>; |
| 186 | defm : SKLWriteResPair<WriteRotate, [SKLPort06], 2, [2], 2>; |
| 187 | defm : SKLWriteResPair<WriteRotateCL, [SKLPort06], 3, [3], 3>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 188 | |
Andrew V. Tischenko | e564055 | 2018-07-31 10:14:43 +0000 | [diff] [blame] | 189 | // SHLD/SHRD. |
| 190 | defm : X86WriteRes<WriteSHDrri, [SKLPort1], 3, [1], 1>; |
| 191 | defm : X86WriteRes<WriteSHDrrcl,[SKLPort1,SKLPort06,SKLPort0156], 6, [1, 2, 1], 4>; |
| 192 | defm : X86WriteRes<WriteSHDmri, [SKLPort1,SKLPort23,SKLPort237,SKLPort0156], 9, [1, 1, 1, 1], 4>; |
| 193 | defm : X86WriteRes<WriteSHDmrcl,[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156], 11, [1, 1, 1, 2, 1], 6>; |
Roman Lebedev | 75ce453 | 2018-07-08 19:01:55 +0000 | [diff] [blame] | 194 | |
Simon Pilgrim | 6a47cdb | 2018-09-14 13:09:56 +0000 | [diff] [blame] | 195 | // BMI1 BEXTR/BLS, BMI2 BZHI |
Craig Topper | 89310f5 | 2018-03-29 20:41:39 +0000 | [diff] [blame] | 196 | defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>; |
Simon Pilgrim | 6a47cdb | 2018-09-14 13:09:56 +0000 | [diff] [blame] | 197 | defm : SKLWriteResPair<WriteBLS, [SKLPort15], 1>; |
| 198 | defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>; |
Craig Topper | 89310f5 | 2018-03-29 20:41:39 +0000 | [diff] [blame] | 199 | |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 200 | // Loads, stores, and moves, not folded with other operations. |
Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 201 | defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>; |
| 202 | defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>; |
| 203 | defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>; |
| 204 | defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 205 | |
| 206 | // Idioms that clear a register, like xorps %xmm0, %xmm0. |
| 207 | // These can often bypass execution ports completely. |
| 208 | def : WriteRes<WriteZero, []>; |
| 209 | |
| 210 | // Branches don't produce values, so they have no latency, but they still |
| 211 | // consume resources. Indirect branches can fold loads. |
Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 212 | defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 213 | |
| 214 | // Floating point. This covers both scalar and vector operations. |
Clement Courbet | b78ab50 | 2018-05-31 11:41:27 +0000 | [diff] [blame] | 215 | defm : X86WriteRes<WriteFLD0, [SKLPort05], 1, [1], 1>; |
| 216 | defm : X86WriteRes<WriteFLD1, [SKLPort05], 1, [2], 2>; |
Clement Courbet | 2e41c5a | 2018-05-31 14:22:01 +0000 | [diff] [blame] | 217 | defm : X86WriteRes<WriteFLDC, [SKLPort05], 1, [2], 2>; |
Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 218 | defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>; |
| 219 | defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>; |
| 220 | defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>; |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 221 | defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>; |
| 222 | defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>; |
Simon Pilgrim | ab34aa8 | 2018-05-09 11:01:16 +0000 | [diff] [blame] | 223 | defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>; |
Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 224 | defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>; |
| 225 | defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>; |
Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 226 | defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>; |
| 227 | defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>; |
| 228 | defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>; |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 229 | defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>; |
| 230 | defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>; |
| 231 | defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>; |
Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 232 | defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>; |
| 233 | defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>; |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 234 | defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>; |
Simon Pilgrim | fb7aa57 | 2018-03-15 14:45:30 +0000 | [diff] [blame] | 235 | |
Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 236 | defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 237 | defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>; |
| 238 | defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>; |
| 239 | defm : X86WriteResPairUnsupported<WriteFAddZ>; |
Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 240 | defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 241 | defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>; |
| 242 | defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>; |
| 243 | defm : X86WriteResPairUnsupported<WriteFAdd64Z>; |
Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 244 | |
| 245 | defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 246 | defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>; |
| 247 | defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>; |
| 248 | defm : X86WriteResPairUnsupported<WriteFCmpZ>; |
Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 249 | defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 250 | defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>; |
| 251 | defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>; |
| 252 | defm : X86WriteResPairUnsupported<WriteFCmp64Z>; |
Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 253 | |
| 254 | defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags. |
| 255 | |
| 256 | defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 257 | defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>; |
| 258 | defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>; |
| 259 | defm : X86WriteResPairUnsupported<WriteFMulZ>; |
Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 260 | defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 261 | defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>; |
| 262 | defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>; |
| 263 | defm : X86WriteResPairUnsupported<WriteFMul64Z>; |
Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 264 | |
| 265 | defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 266 | //defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>; |
| 267 | defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; |
Clement Courbet | c48435b | 2018-06-11 07:00:08 +0000 | [diff] [blame] | 268 | defm : X86WriteResPairUnsupported<WriteFDivZ>; |
Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 269 | //defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 270 | //defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>; |
| 271 | //defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; |
Clement Courbet | c48435b | 2018-06-11 07:00:08 +0000 | [diff] [blame] | 272 | defm : X86WriteResPairUnsupported<WriteFDiv64Z>; |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 273 | |
| 274 | defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 275 | defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>; |
| 276 | defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; |
Clement Courbet | c48435b | 2018-06-11 07:00:08 +0000 | [diff] [blame] | 277 | defm : X86WriteResPairUnsupported<WriteFSqrtZ>; |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 278 | defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 279 | defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>; |
| 280 | defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; |
Clement Courbet | c48435b | 2018-06-11 07:00:08 +0000 | [diff] [blame] | 281 | defm : X86WriteResPairUnsupported<WriteFSqrt64Z>; |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 282 | defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root. |
| 283 | |
Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 284 | defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 285 | defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>; |
| 286 | defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>; |
| 287 | defm : X86WriteResPairUnsupported<WriteFRcpZ>; |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 288 | |
Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 289 | defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 290 | defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>; |
| 291 | defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>; |
| 292 | defm : X86WriteResPairUnsupported<WriteFRsqrtZ>; |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 293 | |
Simon Pilgrim | 67cc246 | 2018-05-04 15:20:18 +0000 | [diff] [blame] | 294 | defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 295 | defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>; |
| 296 | defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>; |
| 297 | defm : X86WriteResPairUnsupported<WriteFMAZ>; |
Simon Pilgrim | 542b20d | 2018-05-03 22:31:19 +0000 | [diff] [blame] | 298 | defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 299 | defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>; |
| 300 | defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>; |
| 301 | defm : X86WriteResPairUnsupported<WriteDPPSZ>; |
Simon Pilgrim | d14d2e7 | 2018-04-20 21:16:05 +0000 | [diff] [blame] | 302 | defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs. |
Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 303 | defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 304 | defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>; |
| 305 | defm : X86WriteResPairUnsupported<WriteFRndZ>; |
Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 306 | defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 307 | defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>; |
| 308 | defm : X86WriteResPairUnsupported<WriteFLogicZ>; |
Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 309 | defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 310 | defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>; |
| 311 | defm : X86WriteResPairUnsupported<WriteFTestZ>; |
Simon Pilgrim | 819f218 | 2018-05-02 17:58:50 +0000 | [diff] [blame] | 312 | defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 313 | defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>; |
| 314 | defm : X86WriteResPairUnsupported<WriteFShuffleZ>; |
Simon Pilgrim | 819f218 | 2018-05-02 17:58:50 +0000 | [diff] [blame] | 315 | defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 316 | defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>; |
| 317 | defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>; |
Simon Pilgrim | 06e1654 | 2018-04-22 18:35:53 +0000 | [diff] [blame] | 318 | defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 319 | defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>; |
| 320 | defm : X86WriteResPairUnsupported<WriteFBlendZ>; |
Simon Pilgrim | 96855ec | 2018-04-22 14:43:12 +0000 | [diff] [blame] | 321 | defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 322 | defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>; |
| 323 | defm : X86WriteResPairUnsupported<WriteFVarBlendZ>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 324 | |
| 325 | // FMA Scheduling helper class. |
| 326 | // class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; } |
| 327 | |
| 328 | // Vector integer operations. |
Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 329 | defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>; |
| 330 | defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>; |
| 331 | defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>; |
Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 332 | defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>; |
| 333 | defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>; |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 334 | defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>; |
| 335 | defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>; |
Simon Pilgrim | ab34aa8 | 2018-05-09 11:01:16 +0000 | [diff] [blame] | 336 | defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>; |
Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 337 | defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>; |
| 338 | defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>; |
Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 339 | defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>; |
| 340 | defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>; |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 341 | defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>; |
| 342 | defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>; |
Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 343 | defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>; |
Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 344 | defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>; |
| 345 | defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>; |
Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 346 | defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>; |
| 347 | defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>; |
Simon Pilgrim | fb7aa57 | 2018-03-15 14:45:30 +0000 | [diff] [blame] | 348 | |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 349 | defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 350 | defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>; |
| 351 | defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>; |
| 352 | defm : X86WriteResPairUnsupported<WriteVecALUZ>; |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 353 | defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 354 | defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>; |
| 355 | defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>; |
| 356 | defm : X86WriteResPairUnsupported<WriteVecLogicZ>; |
Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 357 | defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 358 | defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>; |
| 359 | defm : X86WriteResPairUnsupported<WriteVecTestZ>; |
Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 360 | defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 361 | defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>; |
| 362 | defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>; |
| 363 | defm : X86WriteResPairUnsupported<WriteVecIMulZ>; |
Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 364 | defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 365 | defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>; |
| 366 | defm : X86WriteResPairUnsupported<WritePMULLDZ>; |
Simon Pilgrim | 819f218 | 2018-05-02 17:58:50 +0000 | [diff] [blame] | 367 | defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 368 | defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>; |
| 369 | defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>; |
| 370 | defm : X86WriteResPairUnsupported<WriteShuffleZ>; |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 371 | defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 372 | defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>; |
| 373 | defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>; |
| 374 | defm : X86WriteResPairUnsupported<WriteVarShuffleZ>; |
Simon Pilgrim | 06e1654 | 2018-04-22 18:35:53 +0000 | [diff] [blame] | 375 | defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 376 | defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>; |
| 377 | defm : X86WriteResPairUnsupported<WriteBlendZ>; |
Simon Pilgrim | 96855ec | 2018-04-22 14:43:12 +0000 | [diff] [blame] | 378 | defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 379 | defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>; |
| 380 | defm : X86WriteResPairUnsupported<WriteVarBlendZ>; |
Simon Pilgrim | a41ae2f | 2018-04-22 10:39:16 +0000 | [diff] [blame] | 381 | defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 382 | defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>; |
| 383 | defm : X86WriteResPairUnsupported<WriteMPSADZ>; |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 384 | defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 385 | defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>; |
| 386 | defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>; |
| 387 | defm : X86WriteResPairUnsupported<WritePSADBWZ>; |
Simon Pilgrim | 27bc83e | 2018-04-24 18:49:25 +0000 | [diff] [blame] | 388 | defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS. |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 389 | |
Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 390 | // Vector integer shifts. |
| 391 | defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>; |
Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 392 | defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>; |
Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 393 | defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>; |
Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 394 | defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>; |
Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 395 | defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 396 | defm : X86WriteResPairUnsupported<WriteVecShiftZ>; |
Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 397 | |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 398 | defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>; // Vector integer immediate shifts. |
| 399 | defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>; |
| 400 | defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>; |
| 401 | defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>; |
Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 402 | defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts. |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 403 | defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>; |
| 404 | defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>; |
Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 405 | |
Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 406 | // Vector insert/extract operations. |
| 407 | def : WriteRes<WriteVecInsert, [SKLPort5]> { |
| 408 | let Latency = 2; |
| 409 | let NumMicroOps = 2; |
| 410 | let ResourceCycles = [2]; |
| 411 | } |
| 412 | def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> { |
| 413 | let Latency = 6; |
| 414 | let NumMicroOps = 2; |
| 415 | } |
Simon Pilgrim | 819f218 | 2018-05-02 17:58:50 +0000 | [diff] [blame] | 416 | def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>; |
Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 417 | |
| 418 | def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> { |
| 419 | let Latency = 3; |
| 420 | let NumMicroOps = 2; |
| 421 | } |
| 422 | def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> { |
| 423 | let Latency = 2; |
| 424 | let NumMicroOps = 3; |
| 425 | } |
| 426 | |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 427 | // Conversion between integer and float. |
Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 428 | defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>; |
| 429 | defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>; |
| 430 | defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 431 | defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>; |
Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 432 | defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>; |
| 433 | defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>; |
| 434 | defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 435 | defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>; |
Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 436 | |
| 437 | defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>; |
| 438 | defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>; |
| 439 | defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 440 | defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>; |
Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 441 | defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>; |
| 442 | defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>; |
| 443 | defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 444 | defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>; |
Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 445 | |
| 446 | defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>; |
| 447 | defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>; |
| 448 | defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 449 | defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>; |
Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 450 | defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>; |
| 451 | defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>; |
| 452 | defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 453 | defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 454 | |
Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 455 | defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>; |
| 456 | defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 457 | defm : X86WriteResUnsupported<WriteCvtPH2PSZ>; |
Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 458 | defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>; |
| 459 | defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 460 | defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>; |
Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 461 | |
| 462 | defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>; |
| 463 | defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 464 | defm : X86WriteResUnsupported<WriteCvtPS2PHZ>; |
Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 465 | defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>; |
| 466 | defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 467 | defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>; |
Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 468 | |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 469 | // Strings instructions. |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 470 | |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 471 | // Packed Compare Implicit Length Strings, Return Mask |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 472 | def : WriteRes<WritePCmpIStrM, [SKLPort0]> { |
| 473 | let Latency = 10; |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 474 | let NumMicroOps = 3; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 475 | let ResourceCycles = [3]; |
| 476 | } |
| 477 | def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> { |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 478 | let Latency = 16; |
| 479 | let NumMicroOps = 4; |
| 480 | let ResourceCycles = [3,1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 481 | } |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 482 | |
| 483 | // Packed Compare Explicit Length Strings, Return Mask |
| 484 | def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> { |
| 485 | let Latency = 19; |
| 486 | let NumMicroOps = 9; |
| 487 | let ResourceCycles = [4,3,1,1]; |
| 488 | } |
| 489 | def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> { |
| 490 | let Latency = 25; |
| 491 | let NumMicroOps = 10; |
| 492 | let ResourceCycles = [4,3,1,1,1]; |
| 493 | } |
| 494 | |
| 495 | // Packed Compare Implicit Length Strings, Return Index |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 496 | def : WriteRes<WritePCmpIStrI, [SKLPort0]> { |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 497 | let Latency = 10; |
| 498 | let NumMicroOps = 3; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 499 | let ResourceCycles = [3]; |
| 500 | } |
| 501 | def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> { |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 502 | let Latency = 16; |
| 503 | let NumMicroOps = 4; |
| 504 | let ResourceCycles = [3,1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 505 | } |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 506 | |
| 507 | // Packed Compare Explicit Length Strings, Return Index |
| 508 | def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> { |
| 509 | let Latency = 18; |
| 510 | let NumMicroOps = 8; |
| 511 | let ResourceCycles = [4,3,1]; |
| 512 | } |
| 513 | def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> { |
| 514 | let Latency = 24; |
| 515 | let NumMicroOps = 9; |
| 516 | let ResourceCycles = [4,3,1,1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 517 | } |
| 518 | |
Simon Pilgrim | a2f2678 | 2018-03-27 20:38:54 +0000 | [diff] [blame] | 519 | // MOVMSK Instructions. |
Simon Pilgrim | bf4c8c0 | 2018-05-04 14:54:33 +0000 | [diff] [blame] | 520 | def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; } |
| 521 | def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; } |
| 522 | def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; } |
| 523 | def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; } |
Simon Pilgrim | a2f2678 | 2018-03-27 20:38:54 +0000 | [diff] [blame] | 524 | |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 525 | // AES instructions. |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 526 | def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption. |
| 527 | let Latency = 4; |
| 528 | let NumMicroOps = 1; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 529 | let ResourceCycles = [1]; |
| 530 | } |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 531 | def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> { |
| 532 | let Latency = 10; |
| 533 | let NumMicroOps = 2; |
| 534 | let ResourceCycles = [1,1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 535 | } |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 536 | |
| 537 | def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn. |
| 538 | let Latency = 8; |
| 539 | let NumMicroOps = 2; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 540 | let ResourceCycles = [2]; |
| 541 | } |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 542 | def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 543 | let Latency = 14; |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 544 | let NumMicroOps = 3; |
| 545 | let ResourceCycles = [2,1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 546 | } |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 547 | |
| 548 | def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation. |
| 549 | let Latency = 20; |
| 550 | let NumMicroOps = 11; |
| 551 | let ResourceCycles = [3,6,2]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 552 | } |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 553 | def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> { |
| 554 | let Latency = 25; |
| 555 | let NumMicroOps = 11; |
| 556 | let ResourceCycles = [3,6,1,1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 557 | } |
| 558 | |
| 559 | // Carry-less multiplication instructions. |
Simon Pilgrim | 3b2ff1f | 2018-03-22 13:37:30 +0000 | [diff] [blame] | 560 | def : WriteRes<WriteCLMul, [SKLPort5]> { |
| 561 | let Latency = 6; |
| 562 | let NumMicroOps = 1; |
| 563 | let ResourceCycles = [1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 564 | } |
Simon Pilgrim | 3b2ff1f | 2018-03-22 13:37:30 +0000 | [diff] [blame] | 565 | def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> { |
| 566 | let Latency = 12; |
| 567 | let NumMicroOps = 2; |
| 568 | let ResourceCycles = [1,1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 569 | } |
| 570 | |
| 571 | // Catch-all for expensive system instructions. |
| 572 | def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite; |
| 573 | |
| 574 | // AVX2. |
Simon Pilgrim | 819f218 | 2018-05-02 17:58:50 +0000 | [diff] [blame] | 575 | defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles. |
| 576 | defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles. |
| 577 | defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles. |
| 578 | defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles. |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 579 | |
| 580 | // Old microcoded instructions that nobody use. |
| 581 | def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite; |
| 582 | |
| 583 | // Fence instructions. |
| 584 | def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>; |
| 585 | |
Craig Topper | 05242bf | 2018-04-21 18:07:36 +0000 | [diff] [blame] | 586 | // Load/store MXCSR. |
| 587 | def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } |
| 588 | def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } |
| 589 | |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 590 | // Nop, not very useful expect it provides a model for nops! |
| 591 | def : WriteRes<WriteNop, []>; |
| 592 | |
| 593 | //////////////////////////////////////////////////////////////////////////////// |
| 594 | // Horizontal add/sub instructions. |
| 595 | //////////////////////////////////////////////////////////////////////////////// |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 596 | |
Simon Pilgrim | c3c767b | 2018-04-27 16:11:57 +0000 | [diff] [blame] | 597 | defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>; |
| 598 | defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>; |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 599 | defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>; |
| 600 | defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>; |
Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 601 | defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 602 | |
| 603 | // Remaining instrs. |
| 604 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 605 | def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 606 | let Latency = 1; |
| 607 | let NumMicroOps = 1; |
| 608 | let ResourceCycles = [1]; |
| 609 | } |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 610 | def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr", |
| 611 | "MMX_PADDUS(B|W)irr", |
| 612 | "MMX_PAVG(B|W)irr", |
| 613 | "MMX_PCMPEQ(B|D|W)irr", |
| 614 | "MMX_PCMPGT(B|D|W)irr", |
| 615 | "MMX_P(MAX|MIN)SWirr", |
| 616 | "MMX_P(MAX|MIN)UBirr", |
| 617 | "MMX_PSUBS(B|W)irr", |
| 618 | "MMX_PSUBUS(B|W)irr")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 619 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 620 | def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 621 | let Latency = 1; |
| 622 | let NumMicroOps = 1; |
| 623 | let ResourceCycles = [1]; |
| 624 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 625 | def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r", |
Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 626 | "UCOM_F(P?)r")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 627 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 628 | def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 629 | let Latency = 1; |
| 630 | let NumMicroOps = 1; |
| 631 | let ResourceCycles = [1]; |
| 632 | } |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 633 | def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 634 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 635 | def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 636 | let Latency = 1; |
| 637 | let NumMicroOps = 1; |
| 638 | let ResourceCycles = [1]; |
| 639 | } |
Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 640 | def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 641 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 642 | def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 643 | let Latency = 1; |
| 644 | let NumMicroOps = 1; |
| 645 | let ResourceCycles = [1]; |
| 646 | } |
Simon Pilgrim | 455d0b2 | 2018-04-23 13:24:17 +0000 | [diff] [blame] | 647 | def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 648 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 649 | def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> { |
| 650 | let Latency = 1; |
| 651 | let NumMicroOps = 1; |
| 652 | let ResourceCycles = [1]; |
| 653 | } |
Simon Pilgrim | 6a47cdb | 2018-09-14 13:09:56 +0000 | [diff] [blame] | 654 | def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 655 | |
| 656 | def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> { |
| 657 | let Latency = 1; |
| 658 | let NumMicroOps = 1; |
| 659 | let ResourceCycles = [1]; |
| 660 | } |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 661 | def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr", |
Simon Pilgrim | 31a9633 | 2018-03-24 20:40:14 +0000 | [diff] [blame] | 662 | "VPBLENDD(Y?)rri", |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 663 | "(V?)PSUB(B|D|Q|W)(Y?)rr")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 664 | |
| 665 | def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> { |
| 666 | let Latency = 1; |
| 667 | let NumMicroOps = 1; |
| 668 | let ResourceCycles = [1]; |
| 669 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 670 | def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE, |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 671 | CMC, STC, |
| 672 | SGDT64m, |
| 673 | SIDT64m, |
| 674 | SMSW16m, |
| 675 | STRm, |
| 676 | SYSCALL)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 677 | |
| 678 | def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 679 | let Latency = 1; |
| 680 | let NumMicroOps = 2; |
| 681 | let ResourceCycles = [1,1]; |
| 682 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 683 | def: InstRW<[SKLWriteResGroup11], (instrs FBSTPm, VMPTRSTm)>; |
| 684 | def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP(32|64|80)m")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 685 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 686 | def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 687 | let Latency = 2; |
| 688 | let NumMicroOps = 2; |
| 689 | let ResourceCycles = [2]; |
| 690 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 691 | def: InstRW<[SKLWriteResGroup13], (instrs MMX_MOVQ2DQrr)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 692 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 693 | def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 694 | let Latency = 2; |
| 695 | let NumMicroOps = 2; |
| 696 | let ResourceCycles = [2]; |
| 697 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 698 | def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP, |
| 699 | MMX_MOVDQ2Qrr)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 700 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 701 | def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 702 | let Latency = 2; |
| 703 | let NumMicroOps = 2; |
| 704 | let ResourceCycles = [2]; |
| 705 | } |
Simon Pilgrim | 22d31c5 | 2018-09-23 16:53:02 +0000 | [diff] [blame] | 706 | def: InstRW<[SKLWriteResGroup15], (instregex "SET(A|BE)r")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 707 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 708 | def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 709 | let Latency = 2; |
| 710 | let NumMicroOps = 2; |
| 711 | let ResourceCycles = [2]; |
| 712 | } |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 713 | def: InstRW<[SKLWriteResGroup17], (instrs LFENCE, |
| 714 | WAIT, |
| 715 | XGETBV)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 716 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 717 | def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 718 | let Latency = 2; |
| 719 | let NumMicroOps = 2; |
| 720 | let ResourceCycles = [1,1]; |
| 721 | } |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 722 | def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 723 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 724 | def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 725 | let Latency = 2; |
| 726 | let NumMicroOps = 2; |
| 727 | let ResourceCycles = [1,1]; |
| 728 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 729 | def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 730 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 731 | def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 732 | let Latency = 2; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 733 | let NumMicroOps = 2; |
| 734 | let ResourceCycles = [1,1]; |
| 735 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 736 | def: InstRW<[SKLWriteResGroup23], (instrs CWD, |
| 737 | JCXZ, JECXZ, JRCXZ, |
| 738 | ADC8i8, SBB8i8)>; |
| 739 | def: InstRW<[SKLWriteResGroup23], (instregex "ADC8ri", |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 740 | "SBB8ri")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 741 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 742 | def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> { |
| 743 | let Latency = 2; |
| 744 | let NumMicroOps = 3; |
| 745 | let ResourceCycles = [1,1,1]; |
| 746 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 747 | def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 748 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 749 | def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> { |
| 750 | let Latency = 2; |
| 751 | let NumMicroOps = 3; |
| 752 | let ResourceCycles = [1,1,1]; |
| 753 | } |
| 754 | def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>; |
| 755 | |
| 756 | def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> { |
| 757 | let Latency = 2; |
| 758 | let NumMicroOps = 3; |
| 759 | let ResourceCycles = [1,1,1]; |
| 760 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 761 | def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8, |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 762 | STOSB, STOSL, STOSQ, STOSW)>; |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 763 | def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 764 | |
| 765 | def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> { |
| 766 | let Latency = 3; |
| 767 | let NumMicroOps = 1; |
| 768 | let ResourceCycles = [1]; |
| 769 | } |
Simon Pilgrim | 6e160c1 | 2018-05-12 18:07:07 +0000 | [diff] [blame] | 770 | def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr", |
Andrew V. Tischenko | e564055 | 2018-07-31 10:14:43 +0000 | [diff] [blame] | 771 | "PEXT(32|64)rr")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 772 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 773 | def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> { |
| 774 | let Latency = 3; |
| 775 | let NumMicroOps = 1; |
| 776 | let ResourceCycles = [1]; |
| 777 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 778 | def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)", |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 779 | "VPBROADCAST(B|W)rr", |
Simon Pilgrim | e480ed0 | 2018-05-07 18:25:19 +0000 | [diff] [blame] | 780 | "(V?)PCMPGTQ(Y?)rr")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 781 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 782 | def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> { |
| 783 | let Latency = 3; |
| 784 | let NumMicroOps = 2; |
| 785 | let ResourceCycles = [1,1]; |
| 786 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 787 | def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 788 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 789 | def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> { |
| 790 | let Latency = 3; |
| 791 | let NumMicroOps = 3; |
| 792 | let ResourceCycles = [1,2]; |
| 793 | } |
Simon Pilgrim | 5e492d2 | 2018-04-19 17:32:10 +0000 | [diff] [blame] | 794 | def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 795 | |
| 796 | def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> { |
| 797 | let Latency = 3; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 798 | let NumMicroOps = 3; |
| 799 | let ResourceCycles = [2,1]; |
| 800 | } |
Simon Pilgrim | 31a9633 | 2018-03-24 20:40:14 +0000 | [diff] [blame] | 801 | def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr", |
| 802 | "(V?)PHSUBSW(Y?)rr")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 803 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 804 | def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> { |
| 805 | let Latency = 3; |
| 806 | let NumMicroOps = 3; |
| 807 | let ResourceCycles = [2,1]; |
| 808 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 809 | def: InstRW<[SKLWriteResGroup39], (instrs MMX_PACKSSDWirr, |
| 810 | MMX_PACKSSWBirr, |
| 811 | MMX_PACKUSWBirr)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 812 | |
| 813 | def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> { |
| 814 | let Latency = 3; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 815 | let NumMicroOps = 3; |
| 816 | let ResourceCycles = [1,2]; |
| 817 | } |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 818 | def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 819 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 820 | def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> { |
| 821 | let Latency = 3; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 822 | let NumMicroOps = 3; |
| 823 | let ResourceCycles = [1,2]; |
| 824 | } |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 825 | def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 826 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 827 | def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> { |
| 828 | let Latency = 3; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 829 | let NumMicroOps = 3; |
| 830 | let ResourceCycles = [1,2]; |
| 831 | } |
Simon Pilgrim | ebfd6eb | 2018-08-18 15:58:19 +0000 | [diff] [blame] | 832 | def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r(1|i)", |
| 833 | "RCR(8|16|32|64)r(1|i)")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 834 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 835 | def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> { |
| 836 | let Latency = 3; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 837 | let NumMicroOps = 3; |
| 838 | let ResourceCycles = [1,1,1]; |
| 839 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 840 | def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 841 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 842 | def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> { |
| 843 | let Latency = 3; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 844 | let NumMicroOps = 4; |
| 845 | let ResourceCycles = [1,1,2]; |
| 846 | } |
Craig Topper | f4cd908 | 2018-01-19 05:47:32 +0000 | [diff] [blame] | 847 | def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 848 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 849 | def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> { |
| 850 | let Latency = 3; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 851 | let NumMicroOps = 4; |
| 852 | let ResourceCycles = [1,1,1,1]; |
| 853 | } |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 854 | def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 855 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 856 | def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> { |
| 857 | let Latency = 3; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 858 | let NumMicroOps = 4; |
| 859 | let ResourceCycles = [1,1,1,1]; |
| 860 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 861 | def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 862 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 863 | def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 864 | let Latency = 4; |
| 865 | let NumMicroOps = 1; |
| 866 | let ResourceCycles = [1]; |
| 867 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 868 | def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 869 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 870 | def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 871 | let Latency = 4; |
| 872 | let NumMicroOps = 1; |
| 873 | let ResourceCycles = [1]; |
| 874 | } |
Simon Pilgrim | e93fd5f | 2018-05-02 09:18:49 +0000 | [diff] [blame] | 875 | def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr", |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 876 | "(V?)CVT(T?)PS2DQ(Y?)rr")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 877 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 878 | def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 879 | let Latency = 4; |
| 880 | let NumMicroOps = 3; |
| 881 | let ResourceCycles = [1,1,1]; |
| 882 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 883 | def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m", |
| 884 | "IST_F(16|32)m")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 885 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 886 | def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 887 | let Latency = 4; |
| 888 | let NumMicroOps = 4; |
| 889 | let ResourceCycles = [4]; |
| 890 | } |
Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 891 | def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 892 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 893 | def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 894 | let Latency = 4; |
| 895 | let NumMicroOps = 4; |
| 896 | let ResourceCycles = [1,3]; |
| 897 | } |
Simon Pilgrim | d5ada49 | 2018-04-29 15:33:15 +0000 | [diff] [blame] | 898 | def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 899 | |
Clement Courbet | e6b727e | 2018-11-09 09:49:06 +0000 | [diff] [blame] | 900 | def SKLWriteResGroup56 : SchedWriteRes<[]> { |
| 901 | let Latency = 0; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 902 | let NumMicroOps = 4; |
Clement Courbet | e6b727e | 2018-11-09 09:49:06 +0000 | [diff] [blame] | 903 | let ResourceCycles = []; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 904 | } |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 905 | def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 906 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 907 | def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 908 | let Latency = 4; |
| 909 | let NumMicroOps = 4; |
| 910 | let ResourceCycles = [1,1,2]; |
| 911 | } |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 912 | def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 913 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 914 | def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> { |
| 915 | let Latency = 5; |
| 916 | let NumMicroOps = 1; |
| 917 | let ResourceCycles = [1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 918 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 919 | def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm(8|16|32)", |
| 920 | "MOVZX(16|32|64)rm(8|16)", |
Simon Pilgrim | 37334ea | 2018-04-21 21:59:36 +0000 | [diff] [blame] | 921 | "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67? |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 922 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 923 | def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 924 | let Latency = 5; |
| 925 | let NumMicroOps = 2; |
| 926 | let ResourceCycles = [1,1]; |
| 927 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 928 | def: InstRW<[SKLWriteResGroup59], (instrs MMX_CVTPI2PDirr, |
| 929 | CVTDQ2PDrr, |
| 930 | VCVTDQ2PDrr)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 931 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 932 | def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 933 | let Latency = 5; |
| 934 | let NumMicroOps = 2; |
| 935 | let ResourceCycles = [1,1]; |
| 936 | } |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 937 | def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr", |
| 938 | "MMX_CVT(T?)PS2PIirr", |
| 939 | "(V?)CVT(T?)PD2DQrr", |
Simon Pilgrim | 31a9633 | 2018-03-24 20:40:14 +0000 | [diff] [blame] | 940 | "(V?)CVTPD2PSrr", |
Simon Pilgrim | 31a9633 | 2018-03-24 20:40:14 +0000 | [diff] [blame] | 941 | "(V?)CVTPS2PDrr", |
Simon Pilgrim | 31a9633 | 2018-03-24 20:40:14 +0000 | [diff] [blame] | 942 | "(V?)CVTSD2SSrr", |
| 943 | "(V?)CVTSI642SDrr", |
| 944 | "(V?)CVTSI2SDrr", |
| 945 | "(V?)CVTSI2SSrr", |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 946 | "(V?)CVTSS2SDrr")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 947 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 948 | def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 949 | let Latency = 5; |
| 950 | let NumMicroOps = 3; |
| 951 | let ResourceCycles = [1,1,1]; |
| 952 | } |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 953 | def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 954 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 955 | def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 956 | let Latency = 5; |
| 957 | let NumMicroOps = 5; |
| 958 | let ResourceCycles = [1,4]; |
| 959 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 960 | def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 961 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 962 | def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 963 | let Latency = 5; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 964 | let NumMicroOps = 6; |
| 965 | let ResourceCycles = [1,1,4]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 966 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 967 | def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 968 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 969 | def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> { |
| 970 | let Latency = 6; |
| 971 | let NumMicroOps = 1; |
| 972 | let ResourceCycles = [1]; |
| 973 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 974 | def: InstRW<[SKLWriteResGroup67], (instrs VBROADCASTSSrm, |
| 975 | VPBROADCASTDrm, |
| 976 | VPBROADCASTQrm)>; |
| 977 | def: InstRW<[SKLWriteResGroup67], (instregex "(V?)MOVSHDUPrm", |
| 978 | "(V?)MOVSLDUPrm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 979 | |
| 980 | def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 981 | let Latency = 6; |
| 982 | let NumMicroOps = 2; |
| 983 | let ResourceCycles = [2]; |
| 984 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 985 | def: InstRW<[SKLWriteResGroup68], (instrs MMX_CVTPI2PSirr)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 986 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 987 | def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 988 | let Latency = 6; |
| 989 | let NumMicroOps = 2; |
| 990 | let ResourceCycles = [1,1]; |
| 991 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 992 | def: InstRW<[SKLWriteResGroup69], (instrs MMX_PADDSBirm, |
| 993 | MMX_PADDSWirm, |
| 994 | MMX_PADDUSBirm, |
| 995 | MMX_PADDUSWirm, |
| 996 | MMX_PAVGBirm, |
| 997 | MMX_PAVGWirm, |
| 998 | MMX_PCMPEQBirm, |
| 999 | MMX_PCMPEQDirm, |
| 1000 | MMX_PCMPEQWirm, |
| 1001 | MMX_PCMPGTBirm, |
| 1002 | MMX_PCMPGTDirm, |
| 1003 | MMX_PCMPGTWirm, |
| 1004 | MMX_PMAXSWirm, |
| 1005 | MMX_PMAXUBirm, |
| 1006 | MMX_PMINSWirm, |
| 1007 | MMX_PMINUBirm, |
| 1008 | MMX_PSUBSBirm, |
| 1009 | MMX_PSUBSWirm, |
| 1010 | MMX_PSUBUSBirm, |
| 1011 | MMX_PSUBUSWirm)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1012 | |
Craig Topper | 58afb4e | 2018-03-22 21:10:07 +0000 | [diff] [blame] | 1013 | def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1014 | let Latency = 6; |
| 1015 | let NumMicroOps = 2; |
| 1016 | let ResourceCycles = [1,1]; |
| 1017 | } |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1018 | def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr", |
| 1019 | "(V?)CVT(T?)SD2SI(64)?rr")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1020 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1021 | def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> { |
| 1022 | let Latency = 6; |
| 1023 | let NumMicroOps = 2; |
| 1024 | let ResourceCycles = [1,1]; |
| 1025 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1026 | def: InstRW<[SKLWriteResGroup72], (instrs FARJMP64)>; |
| 1027 | def: InstRW<[SKLWriteResGroup72], (instregex "JMP(16|32|64)m")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1028 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1029 | def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> { |
| 1030 | let Latency = 6; |
| 1031 | let NumMicroOps = 2; |
| 1032 | let ResourceCycles = [1,1]; |
| 1033 | } |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1034 | def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm", |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1035 | "MOVBE(16|32|64)rm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1036 | |
| 1037 | def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> { |
| 1038 | let Latency = 6; |
| 1039 | let NumMicroOps = 2; |
| 1040 | let ResourceCycles = [1,1]; |
| 1041 | } |
Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1042 | def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>; |
Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 1043 | def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1044 | |
Craig Topper | 58afb4e | 2018-03-22 21:10:07 +0000 | [diff] [blame] | 1045 | def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1046 | let Latency = 6; |
| 1047 | let NumMicroOps = 3; |
| 1048 | let ResourceCycles = [2,1]; |
| 1049 | } |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1050 | def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1051 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1052 | def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1053 | let Latency = 6; |
| 1054 | let NumMicroOps = 4; |
| 1055 | let ResourceCycles = [1,1,1,1]; |
| 1056 | } |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1057 | def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1058 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1059 | def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> { |
| 1060 | let Latency = 6; |
| 1061 | let NumMicroOps = 4; |
| 1062 | let ResourceCycles = [1,1,1,1]; |
| 1063 | } |
Simon Pilgrim | 201bbe3 | 2018-10-02 13:11:59 +0000 | [diff] [blame] | 1064 | def: InstRW<[SKLWriteResGroup82], (instregex "SAR(8|16|32|64)m(1|i)", |
Simon Pilgrim | ebfd6eb | 2018-08-18 15:58:19 +0000 | [diff] [blame] | 1065 | "SHL(8|16|32|64)m(1|i)", |
| 1066 | "SHR(8|16|32|64)m(1|i)")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1067 | |
| 1068 | def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> { |
| 1069 | let Latency = 6; |
| 1070 | let NumMicroOps = 4; |
| 1071 | let ResourceCycles = [1,1,1,1]; |
| 1072 | } |
Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 1073 | def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm", |
| 1074 | "PUSH(16|32|64)rmm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1075 | |
| 1076 | def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1077 | let Latency = 6; |
| 1078 | let NumMicroOps = 6; |
| 1079 | let ResourceCycles = [1,5]; |
| 1080 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1081 | def: InstRW<[SKLWriteResGroup84], (instrs STD)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1082 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1083 | def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> { |
| 1084 | let Latency = 7; |
| 1085 | let NumMicroOps = 1; |
| 1086 | let ResourceCycles = [1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1087 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1088 | def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m")>; |
| 1089 | def: InstRW<[SKLWriteResGroup85], (instrs VBROADCASTF128, |
| 1090 | VBROADCASTI128, |
| 1091 | VBROADCASTSDYrm, |
| 1092 | VBROADCASTSSYrm, |
| 1093 | VMOVDDUPYrm, |
| 1094 | VMOVSHDUPYrm, |
| 1095 | VMOVSLDUPYrm, |
| 1096 | VPBROADCASTDYrm, |
| 1097 | VPBROADCASTQYrm)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1098 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1099 | def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1100 | let Latency = 7; |
| 1101 | let NumMicroOps = 2; |
| 1102 | let ResourceCycles = [1,1]; |
| 1103 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1104 | def: InstRW<[SKLWriteResGroup86], (instrs VCVTDQ2PDYrr)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1105 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1106 | def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 1107 | let Latency = 6; |
| 1108 | let NumMicroOps = 2; |
| 1109 | let ResourceCycles = [1,1]; |
| 1110 | } |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 1111 | def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm", |
| 1112 | "(V?)PMOV(SX|ZX)BQrm", |
| 1113 | "(V?)PMOV(SX|ZX)BWrm", |
| 1114 | "(V?)PMOV(SX|ZX)DQrm", |
| 1115 | "(V?)PMOV(SX|ZX)WDrm", |
| 1116 | "(V?)PMOV(SX|ZX)WQrm")>; |
Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 1117 | |
Craig Topper | 58afb4e | 2018-03-22 21:10:07 +0000 | [diff] [blame] | 1118 | def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> { |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1119 | let Latency = 7; |
| 1120 | let NumMicroOps = 2; |
| 1121 | let ResourceCycles = [1,1]; |
| 1122 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1123 | def: InstRW<[SKLWriteResGroup89], (instrs VCVTPD2PSYrr, |
| 1124 | VCVTPS2PDYrr, |
| 1125 | VCVTPD2DQYrr, |
| 1126 | VCVTTPD2DQYrr)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1127 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1128 | def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> { |
| 1129 | let Latency = 7; |
| 1130 | let NumMicroOps = 2; |
| 1131 | let ResourceCycles = [1,1]; |
| 1132 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1133 | def: InstRW<[SKLWriteResGroup91], (instrs VINSERTF128rm, |
| 1134 | VINSERTI128rm, |
| 1135 | VPBLENDDrmi)>; |
Simon Pilgrim | 7d27cfd | 2018-10-16 09:50:16 +0000 | [diff] [blame] | 1136 | def: InstRW<[SKLWriteResGroup91, ReadAfterVecXLd], |
| 1137 | (instregex "(V?)PADD(B|D|Q|W)rm", |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1138 | "(V?)PSUB(B|D|Q|W)rm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1139 | |
| 1140 | def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
| 1141 | let Latency = 7; |
| 1142 | let NumMicroOps = 3; |
| 1143 | let ResourceCycles = [2,1]; |
| 1144 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1145 | def: InstRW<[SKLWriteResGroup92], (instrs MMX_PACKSSDWirm, |
| 1146 | MMX_PACKSSWBirm, |
| 1147 | MMX_PACKUSWBirm)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1148 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1149 | def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> { |
| 1150 | let Latency = 7; |
| 1151 | let NumMicroOps = 3; |
| 1152 | let ResourceCycles = [1,2]; |
| 1153 | } |
Craig Topper | 3b0b96c | 2018-04-05 21:16:26 +0000 | [diff] [blame] | 1154 | def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64, |
| 1155 | SCASB, SCASL, SCASQ, SCASW)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1156 | |
Craig Topper | 58afb4e | 2018-03-22 21:10:07 +0000 | [diff] [blame] | 1157 | def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1158 | let Latency = 7; |
| 1159 | let NumMicroOps = 3; |
| 1160 | let ResourceCycles = [1,1,1]; |
| 1161 | } |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1162 | def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1163 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1164 | def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1165 | let Latency = 7; |
| 1166 | let NumMicroOps = 3; |
| 1167 | let ResourceCycles = [1,1,1]; |
| 1168 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1169 | def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1170 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1171 | def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1172 | let Latency = 7; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1173 | let NumMicroOps = 3; |
| 1174 | let ResourceCycles = [1,1,1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1175 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1176 | def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1177 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1178 | def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> { |
| 1179 | let Latency = 7; |
| 1180 | let NumMicroOps = 5; |
| 1181 | let ResourceCycles = [1,1,1,2]; |
| 1182 | } |
Simon Pilgrim | ebfd6eb | 2018-08-18 15:58:19 +0000 | [diff] [blame] | 1183 | def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m(1|i)", |
| 1184 | "ROR(8|16|32|64)m(1|i)")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1185 | |
| 1186 | def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> { |
| 1187 | let Latency = 7; |
| 1188 | let NumMicroOps = 5; |
| 1189 | let ResourceCycles = [1,1,1,2]; |
| 1190 | } |
Craig Topper | 13a1650 | 2018-03-19 00:56:09 +0000 | [diff] [blame] | 1191 | def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1192 | |
| 1193 | def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> { |
| 1194 | let Latency = 7; |
| 1195 | let NumMicroOps = 5; |
| 1196 | let ResourceCycles = [1,1,1,1,1]; |
| 1197 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1198 | def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m")>; |
| 1199 | def: InstRW<[SKLWriteResGroup102], (instrs FARCALL64)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1200 | |
| 1201 | def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1202 | let Latency = 7; |
| 1203 | let NumMicroOps = 7; |
| 1204 | let ResourceCycles = [1,3,1,2]; |
| 1205 | } |
Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1206 | def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1207 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1208 | def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> { |
| 1209 | let Latency = 8; |
| 1210 | let NumMicroOps = 2; |
| 1211 | let ResourceCycles = [1,1]; |
| 1212 | } |
Simon Pilgrim | f33d905 | 2018-03-26 18:19:28 +0000 | [diff] [blame] | 1213 | def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm", |
| 1214 | "PEXT(32|64)rm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1215 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1216 | def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
| 1217 | let Latency = 8; |
| 1218 | let NumMicroOps = 2; |
| 1219 | let ResourceCycles = [1,1]; |
| 1220 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1221 | def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m")>; |
| 1222 | def: InstRW<[SKLWriteResGroup108], (instrs VPBROADCASTBYrm, |
| 1223 | VPBROADCASTWYrm, |
| 1224 | VPMOVSXBDYrm, |
| 1225 | VPMOVSXBQYrm, |
| 1226 | VPMOVSXWQYrm)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1227 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1228 | def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> { |
| 1229 | let Latency = 8; |
| 1230 | let NumMicroOps = 2; |
| 1231 | let ResourceCycles = [1,1]; |
| 1232 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1233 | def: InstRW<[SKLWriteResGroup110], (instrs VPBLENDDYrmi)>; |
Simon Pilgrim | 7d27cfd | 2018-10-16 09:50:16 +0000 | [diff] [blame] | 1234 | def: InstRW<[SKLWriteResGroup110, ReadAfterVecYLd], |
| 1235 | (instregex "VPADD(B|D|Q|W)Yrm", |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1236 | "VPSUB(B|D|Q|W)Yrm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1237 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1238 | def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
| 1239 | let Latency = 8; |
| 1240 | let NumMicroOps = 4; |
| 1241 | let ResourceCycles = [1,2,1]; |
| 1242 | } |
Simon Pilgrim | 5e492d2 | 2018-04-19 17:32:10 +0000 | [diff] [blame] | 1243 | def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1244 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1245 | def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 1246 | let Latency = 8; |
| 1247 | let NumMicroOps = 5; |
| 1248 | let ResourceCycles = [1,1,1,2]; |
| 1249 | } |
Simon Pilgrim | ebfd6eb | 2018-08-18 15:58:19 +0000 | [diff] [blame] | 1250 | def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m(1|i)", |
| 1251 | "RCR(8|16|32|64)m(1|i)")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1252 | |
Simon Pilgrim | b56be79 | 2018-09-25 13:01:26 +0000 | [diff] [blame] | 1253 | def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> { |
| 1254 | let Latency = 8; |
| 1255 | let NumMicroOps = 6; |
| 1256 | let ResourceCycles = [1,1,1,3]; |
| 1257 | } |
| 1258 | def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL", |
| 1259 | "ROR(8|16|32|64)mCL", |
| 1260 | "SAR(8|16|32|64)mCL", |
| 1261 | "SHL(8|16|32|64)mCL", |
| 1262 | "SHR(8|16|32|64)mCL")>; |
| 1263 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1264 | def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 1265 | let Latency = 8; |
| 1266 | let NumMicroOps = 6; |
| 1267 | let ResourceCycles = [1,1,1,2,1]; |
| 1268 | } |
Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 1269 | def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1270 | |
| 1271 | def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 1272 | let Latency = 9; |
| 1273 | let NumMicroOps = 2; |
| 1274 | let ResourceCycles = [1,1]; |
| 1275 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1276 | def: InstRW<[SKLWriteResGroup120], (instrs MMX_CVTPI2PSirm)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1277 | |
| 1278 | def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
| 1279 | let Latency = 9; |
| 1280 | let NumMicroOps = 2; |
| 1281 | let ResourceCycles = [1,1]; |
| 1282 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1283 | def: InstRW<[SKLWriteResGroup121], (instrs PCMPGTQrm, |
| 1284 | VPCMPGTQrm, |
| 1285 | VPMOVSXBWYrm, |
| 1286 | VPMOVSXDQYrm, |
| 1287 | VPMOVSXWDYrm, |
| 1288 | VPMOVZXWDYrm)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1289 | |
Craig Topper | 58afb4e | 2018-03-22 21:10:07 +0000 | [diff] [blame] | 1290 | def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> { |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1291 | let Latency = 9; |
| 1292 | let NumMicroOps = 2; |
| 1293 | let ResourceCycles = [1,1]; |
| 1294 | } |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1295 | def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm", |
Simon Pilgrim | 31a9633 | 2018-03-24 20:40:14 +0000 | [diff] [blame] | 1296 | "(V?)CVTPS2PDrm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1297 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1298 | def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1299 | let Latency = 9; |
| 1300 | let NumMicroOps = 4; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1301 | let ResourceCycles = [2,1,1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1302 | } |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1303 | def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm", |
| 1304 | "(V?)PHSUBSWrm")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1305 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1306 | def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> { |
| 1307 | let Latency = 9; |
| 1308 | let NumMicroOps = 5; |
| 1309 | let ResourceCycles = [1,2,1,1]; |
| 1310 | } |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1311 | def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm", |
| 1312 | "LSL(16|32|64)rm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1313 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1314 | def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
| 1315 | let Latency = 10; |
| 1316 | let NumMicroOps = 2; |
| 1317 | let ResourceCycles = [1,1]; |
| 1318 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1319 | def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m", |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1320 | "ILD_F(16|32|64)m")>; |
| 1321 | def: InstRW<[SKLWriteResGroup133], (instrs VPCMPGTQYrm)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1322 | |
| 1323 | def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> { |
| 1324 | let Latency = 10; |
| 1325 | let NumMicroOps = 2; |
| 1326 | let ResourceCycles = [1,1]; |
| 1327 | } |
Simon Pilgrim | e93fd5f | 2018-05-02 09:18:49 +0000 | [diff] [blame] | 1328 | def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm", |
Simon Pilgrim | 31a9633 | 2018-03-24 20:40:14 +0000 | [diff] [blame] | 1329 | "(V?)CVTPS2DQrm", |
| 1330 | "(V?)CVTSS2SDrm", |
Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 1331 | "(V?)CVTTPS2DQrm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1332 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1333 | def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
| 1334 | let Latency = 10; |
| 1335 | let NumMicroOps = 3; |
| 1336 | let ResourceCycles = [1,1,1]; |
| 1337 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1338 | def: InstRW<[SKLWriteResGroup138], (instrs MMX_CVTPI2PDirm)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1339 | |
Craig Topper | 58afb4e | 2018-03-22 21:10:07 +0000 | [diff] [blame] | 1340 | def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> { |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1341 | let Latency = 10; |
| 1342 | let NumMicroOps = 3; |
| 1343 | let ResourceCycles = [1,1,1]; |
| 1344 | } |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1345 | def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1346 | |
| 1347 | def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1348 | let Latency = 10; |
| 1349 | let NumMicroOps = 4; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1350 | let ResourceCycles = [2,1,1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1351 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1352 | def: InstRW<[SKLWriteResGroup140], (instrs VPHADDSWYrm, |
| 1353 | VPHSUBSWYrm)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1354 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1355 | def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 1356 | let Latency = 10; |
| 1357 | let NumMicroOps = 8; |
| 1358 | let ResourceCycles = [1,1,1,1,1,3]; |
| 1359 | } |
Craig Topper | 13a1650 | 2018-03-19 00:56:09 +0000 | [diff] [blame] | 1360 | def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1361 | |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1362 | def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1363 | let Latency = 11; |
| 1364 | let NumMicroOps = 1; |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1365 | let ResourceCycles = [1,3]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1366 | } |
Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 1367 | def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1368 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1369 | def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1370 | let Latency = 11; |
| 1371 | let NumMicroOps = 2; |
| 1372 | let ResourceCycles = [1,1]; |
| 1373 | } |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 1374 | def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1375 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1376 | def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> { |
| 1377 | let Latency = 11; |
| 1378 | let NumMicroOps = 2; |
| 1379 | let ResourceCycles = [1,1]; |
| 1380 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1381 | def: InstRW<[SKLWriteResGroup147], (instrs VCVTDQ2PSYrm, |
| 1382 | VCVTPS2PDYrm, |
| 1383 | VCVTPS2DQYrm, |
| 1384 | VCVTTPS2DQYrm)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1385 | |
| 1386 | def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
| 1387 | let Latency = 11; |
| 1388 | let NumMicroOps = 3; |
| 1389 | let ResourceCycles = [2,1]; |
| 1390 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1391 | def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1392 | |
| 1393 | def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
| 1394 | let Latency = 11; |
| 1395 | let NumMicroOps = 3; |
| 1396 | let ResourceCycles = [1,1,1]; |
| 1397 | } |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1398 | def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1399 | |
Craig Topper | 58afb4e | 2018-03-22 21:10:07 +0000 | [diff] [blame] | 1400 | def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> { |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1401 | let Latency = 11; |
| 1402 | let NumMicroOps = 3; |
| 1403 | let ResourceCycles = [1,1,1]; |
| 1404 | } |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1405 | def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm", |
| 1406 | "(V?)CVT(T?)SD2SI(64)?rm", |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1407 | "VCVTTSS2SI64rm", |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1408 | "(V?)CVT(T?)SS2SIrm")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1409 | |
Craig Topper | 58afb4e | 2018-03-22 21:10:07 +0000 | [diff] [blame] | 1410 | def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> { |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1411 | let Latency = 11; |
| 1412 | let NumMicroOps = 3; |
| 1413 | let ResourceCycles = [1,1,1]; |
| 1414 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1415 | def: InstRW<[SKLWriteResGroup152], (instrs CVTPD2PSrm, |
| 1416 | CVTPD2DQrm, |
| 1417 | CVTTPD2DQrm, |
| 1418 | MMX_CVTPD2PIirm, |
| 1419 | MMX_CVTTPD2PIirm)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1420 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1421 | def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1422 | let Latency = 11; |
| 1423 | let NumMicroOps = 7; |
| 1424 | let ResourceCycles = [2,3,2]; |
| 1425 | } |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1426 | def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL", |
| 1427 | "RCR(16|32|64)rCL")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1428 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1429 | def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1430 | let Latency = 11; |
| 1431 | let NumMicroOps = 9; |
| 1432 | let ResourceCycles = [1,5,1,2]; |
| 1433 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1434 | def: InstRW<[SKLWriteResGroup155], (instrs RCL8rCL)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1435 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1436 | def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1437 | let Latency = 11; |
| 1438 | let NumMicroOps = 11; |
| 1439 | let ResourceCycles = [2,9]; |
| 1440 | } |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1441 | def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1442 | |
Craig Topper | 58afb4e | 2018-03-22 21:10:07 +0000 | [diff] [blame] | 1443 | def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> { |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1444 | let Latency = 12; |
| 1445 | let NumMicroOps = 4; |
| 1446 | let ResourceCycles = [1,1,1,1]; |
| 1447 | } |
| 1448 | def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>; |
| 1449 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1450 | def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1451 | let Latency = 13; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1452 | let NumMicroOps = 3; |
| 1453 | let ResourceCycles = [2,1]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1454 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1455 | def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1456 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1457 | def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
| 1458 | let Latency = 13; |
| 1459 | let NumMicroOps = 3; |
| 1460 | let ResourceCycles = [1,1,1]; |
| 1461 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1462 | def: InstRW<[SKLWriteResGroup163], (instrs VCVTDQ2PDYrm)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1463 | |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1464 | def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1465 | let Latency = 14; |
| 1466 | let NumMicroOps = 1; |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1467 | let ResourceCycles = [1,3]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1468 | } |
Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 1469 | def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair |
| 1470 | def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1471 | |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1472 | def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> { |
| 1473 | let Latency = 14; |
| 1474 | let NumMicroOps = 1; |
| 1475 | let ResourceCycles = [1,5]; |
| 1476 | } |
Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 1477 | def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1478 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1479 | def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
| 1480 | let Latency = 14; |
| 1481 | let NumMicroOps = 3; |
| 1482 | let ResourceCycles = [1,1,1]; |
| 1483 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1484 | def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1485 | |
| 1486 | def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1487 | let Latency = 14; |
| 1488 | let NumMicroOps = 10; |
| 1489 | let ResourceCycles = [2,4,1,3]; |
| 1490 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1491 | def: InstRW<[SKLWriteResGroup170], (instrs RCR8rCL)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1492 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1493 | def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1494 | let Latency = 15; |
| 1495 | let NumMicroOps = 1; |
| 1496 | let ResourceCycles = [1]; |
| 1497 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1498 | def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1499 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1500 | def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> { |
| 1501 | let Latency = 15; |
| 1502 | let NumMicroOps = 10; |
| 1503 | let ResourceCycles = [1,1,1,5,1,1]; |
| 1504 | } |
Craig Topper | 13a1650 | 2018-03-19 00:56:09 +0000 | [diff] [blame] | 1505 | def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1506 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1507 | def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> { |
| 1508 | let Latency = 16; |
| 1509 | let NumMicroOps = 14; |
| 1510 | let ResourceCycles = [1,1,1,4,2,5]; |
| 1511 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1512 | def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1513 | |
| 1514 | def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1515 | let Latency = 16; |
| 1516 | let NumMicroOps = 16; |
| 1517 | let ResourceCycles = [16]; |
| 1518 | } |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 1519 | def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1520 | |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1521 | def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> { |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1522 | let Latency = 17; |
| 1523 | let NumMicroOps = 2; |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1524 | let ResourceCycles = [1,1,5]; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1525 | } |
Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 1526 | def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1527 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1528 | def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1529 | let Latency = 17; |
| 1530 | let NumMicroOps = 15; |
| 1531 | let ResourceCycles = [2,1,2,4,2,4]; |
| 1532 | } |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 1533 | def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1534 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1535 | def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1536 | let Latency = 18; |
| 1537 | let NumMicroOps = 8; |
| 1538 | let ResourceCycles = [1,1,1,5]; |
| 1539 | } |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1540 | def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1541 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1542 | def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1543 | let Latency = 18; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1544 | let NumMicroOps = 11; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1545 | let ResourceCycles = [2,1,1,4,1,2]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1546 | } |
Craig Topper | 13a1650 | 2018-03-19 00:56:09 +0000 | [diff] [blame] | 1547 | def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1548 | |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1549 | def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> { |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1550 | let Latency = 19; |
| 1551 | let NumMicroOps = 2; |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1552 | let ResourceCycles = [1,1,4]; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1553 | } |
Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 1554 | def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1555 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1556 | def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1557 | let Latency = 20; |
| 1558 | let NumMicroOps = 1; |
| 1559 | let ResourceCycles = [1]; |
| 1560 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1561 | def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1562 | |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1563 | def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1564 | let Latency = 20; |
| 1565 | let NumMicroOps = 2; |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1566 | let ResourceCycles = [1,1,4]; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1567 | } |
Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 1568 | def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1569 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1570 | def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 1571 | let Latency = 20; |
| 1572 | let NumMicroOps = 8; |
| 1573 | let ResourceCycles = [1,1,1,1,1,1,2]; |
| 1574 | } |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 1575 | def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1576 | |
| 1577 | def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1578 | let Latency = 20; |
| 1579 | let NumMicroOps = 10; |
| 1580 | let ResourceCycles = [1,2,7]; |
| 1581 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1582 | def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1583 | |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1584 | def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> { |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1585 | let Latency = 21; |
| 1586 | let NumMicroOps = 2; |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1587 | let ResourceCycles = [1,1,8]; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1588 | } |
Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 1589 | def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1590 | |
| 1591 | def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 1592 | let Latency = 22; |
| 1593 | let NumMicroOps = 2; |
| 1594 | let ResourceCycles = [1,1]; |
| 1595 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1596 | def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1597 | |
| 1598 | def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> { |
| 1599 | let Latency = 22; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1600 | let NumMicroOps = 5; |
| 1601 | let ResourceCycles = [1,2,1,1]; |
| 1602 | } |
Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1603 | def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm, |
| 1604 | VGATHERDPDrm, |
| 1605 | VGATHERQPDrm, |
| 1606 | VGATHERQPSrm, |
| 1607 | VPGATHERDDrm, |
| 1608 | VPGATHERDQrm, |
| 1609 | VPGATHERQDrm, |
| 1610 | VPGATHERQQrm)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1611 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1612 | def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> { |
| 1613 | let Latency = 25; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1614 | let NumMicroOps = 5; |
| 1615 | let ResourceCycles = [1,2,1,1]; |
| 1616 | } |
Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1617 | def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm, |
| 1618 | VGATHERQPDYrm, |
| 1619 | VGATHERQPSYrm, |
| 1620 | VPGATHERDDYrm, |
| 1621 | VPGATHERDQYrm, |
| 1622 | VPGATHERQDYrm, |
| 1623 | VPGATHERQQYrm, |
| 1624 | VGATHERDPDYrm)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1625 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1626 | def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 1627 | let Latency = 23; |
| 1628 | let NumMicroOps = 19; |
| 1629 | let ResourceCycles = [2,1,4,1,1,4,6]; |
| 1630 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1631 | def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1632 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1633 | def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
| 1634 | let Latency = 25; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1635 | let NumMicroOps = 3; |
| 1636 | let ResourceCycles = [1,1,1]; |
| 1637 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1638 | def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1639 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1640 | def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> { |
| 1641 | let Latency = 27; |
| 1642 | let NumMicroOps = 2; |
| 1643 | let ResourceCycles = [1,1]; |
| 1644 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1645 | def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1646 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1647 | def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1648 | let Latency = 30; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1649 | let NumMicroOps = 3; |
| 1650 | let ResourceCycles = [1,1,1]; |
| 1651 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1652 | def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1653 | |
| 1654 | def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> { |
| 1655 | let Latency = 35; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1656 | let NumMicroOps = 23; |
| 1657 | let ResourceCycles = [1,5,3,4,10]; |
| 1658 | } |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1659 | def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri", |
| 1660 | "IN(8|16|32)rr")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1661 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1662 | def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> { |
| 1663 | let Latency = 35; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1664 | let NumMicroOps = 23; |
| 1665 | let ResourceCycles = [1,5,2,1,4,10]; |
| 1666 | } |
Craig Topper | fc179c6 | 2018-03-22 04:23:41 +0000 | [diff] [blame] | 1667 | def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir", |
| 1668 | "OUT(8|16|32)rr")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1669 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1670 | def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> { |
| 1671 | let Latency = 37; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1672 | let NumMicroOps = 31; |
| 1673 | let ResourceCycles = [1,8,1,21]; |
| 1674 | } |
Craig Topper | 391c6f9 | 2017-12-10 01:24:08 +0000 | [diff] [blame] | 1675 | def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1676 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1677 | def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> { |
| 1678 | let Latency = 40; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1679 | let NumMicroOps = 18; |
| 1680 | let ResourceCycles = [1,1,2,3,1,1,1,8]; |
| 1681 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1682 | def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1683 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1684 | def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> { |
| 1685 | let Latency = 41; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1686 | let NumMicroOps = 39; |
| 1687 | let ResourceCycles = [1,10,1,1,26]; |
| 1688 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1689 | def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1690 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1691 | def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1692 | let Latency = 42; |
| 1693 | let NumMicroOps = 22; |
| 1694 | let ResourceCycles = [2,20]; |
| 1695 | } |
Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1696 | def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1697 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1698 | def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> { |
| 1699 | let Latency = 42; |
| 1700 | let NumMicroOps = 40; |
| 1701 | let ResourceCycles = [1,11,1,1,26]; |
| 1702 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1703 | def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>; |
| 1704 | def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>; |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1705 | |
| 1706 | def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> { |
| 1707 | let Latency = 46; |
| 1708 | let NumMicroOps = 44; |
| 1709 | let ResourceCycles = [1,11,1,1,30]; |
| 1710 | } |
| 1711 | def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>; |
| 1712 | |
| 1713 | def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> { |
| 1714 | let Latency = 62; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1715 | let NumMicroOps = 64; |
| 1716 | let ResourceCycles = [2,8,5,10,39]; |
| 1717 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1718 | def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1719 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1720 | def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> { |
| 1721 | let Latency = 63; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1722 | let NumMicroOps = 88; |
| 1723 | let ResourceCycles = [4,4,31,1,2,1,45]; |
| 1724 | } |
Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1725 | def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1726 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1727 | def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> { |
| 1728 | let Latency = 63; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1729 | let NumMicroOps = 90; |
| 1730 | let ResourceCycles = [4,2,33,1,2,1,47]; |
| 1731 | } |
Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1732 | def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1733 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1734 | def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> { |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1735 | let Latency = 75; |
| 1736 | let NumMicroOps = 15; |
| 1737 | let ResourceCycles = [6,3,6]; |
| 1738 | } |
Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 1739 | def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1740 | |
Gadi Haber | 1e0f1f4 | 2017-10-17 06:47:04 +0000 | [diff] [blame] | 1741 | def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> { |
| 1742 | let Latency = 106; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1743 | let NumMicroOps = 100; |
| 1744 | let ResourceCycles = [9,1,11,16,1,11,21,30]; |
| 1745 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1746 | def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>; |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1747 | |
Clement Courbet | 07c9ec6 | 2018-05-29 06:19:39 +0000 | [diff] [blame] | 1748 | def: InstRW<[WriteZero], (instrs CLC)>; |
| 1749 | |
Gadi Haber | 6f8fbf4 | 2017-09-19 06:19:27 +0000 | [diff] [blame] | 1750 | } // SchedModel |