blob: cc4c453a0487510b468d2b01426079ebf27c73a3 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +000034def SDT_PPCVecSplat : SDTypeProfile<1, 2, [ SDTCisVec<0>,
35 SDTCisVec<1>, SDTCisInt<2>
36]>;
37
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +000038def SDT_PPCVecShift : SDTypeProfile<1, 3, [ SDTCisVec<0>,
39 SDTCisVec<1>, SDTCisVec<2>, SDTCisInt<3>
40]>;
41
42def SDT_PPCVecInsert : SDTypeProfile<1, 3, [ SDTCisVec<0>,
43 SDTCisVec<1>, SDTCisVec<2>, SDTCisInt<3>
44]>;
45
Chris Lattnerd7495ae2006-03-31 05:13:27 +000046def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000047 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
48]>;
49
Chris Lattner9754d142006-04-18 17:59:36 +000050def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000051 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000052]>;
53
Dan Gohman48b185d2009-09-25 20:36:54 +000054def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000055 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000056]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000057def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000058 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000059]>;
60
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000061def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
62 SDTCisPtrTy<0>, SDTCisVT<1, i32>
63]>;
64
Hal Finkel3ee2af72014-07-18 23:29:49 +000065def tocentry32 : Operand<iPTR> {
66 let MIOperandInfo = (ops i32imm:$imm);
67}
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000068
Hal Finkelc93a9a22015-02-25 01:06:45 +000069def SDT_PPCqvfperm : SDTypeProfile<1, 3, [
70 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVec<3>
71]>;
72def SDT_PPCqvgpci : SDTypeProfile<1, 1, [
73 SDTCisVec<0>, SDTCisInt<1>
74]>;
75def SDT_PPCqvaligni : SDTypeProfile<1, 3, [
76 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<3>
77]>;
78def SDT_PPCqvesplati : SDTypeProfile<1, 2, [
79 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisInt<2>
80]>;
81
82def SDT_PPCqbflt : SDTypeProfile<1, 1, [
83 SDTCisVec<0>, SDTCisVec<1>
84]>;
85
86def SDT_PPCqvlfsb : SDTypeProfile<1, 1, [
87 SDTCisVec<0>, SDTCisPtrTy<1>
88]>;
89
Chris Lattner27f53452006-03-01 05:50:56 +000090//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000091// PowerPC specific DAG Nodes.
92//
93
Hal Finkel2e103312013-04-03 04:01:11 +000094def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
95def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
96
Hal Finkelf6d45f22013-04-01 17:52:07 +000097def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
98def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
99def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
100def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +0000101def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
102def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000103def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
104def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +0000105def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
106 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000107def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
108 [SDNPHasChain, SDNPMayLoad]>;
109def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +0000110 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +0000111
Ulrich Weigand874fc622013-03-26 10:56:22 +0000112// Extract FPSCR (not modeled at the DAG level).
113def PPCmffs : SDNode<"PPCISD::MFFS",
114 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
115
116// Perform FADD in round-to-zero mode.
117def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
118
Dale Johannesen666323e2007-10-10 01:01:31 +0000119
Chris Lattner261009a2005-10-25 20:55:47 +0000120def PPCfsel : SDNode<"PPCISD::FSEL",
121 // Type constraint for fsel.
122 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
123 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000124
Nate Begeman69caef22005-12-13 22:55:22 +0000125def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
126def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Hal Finkelcf599212015-02-25 21:36:59 +0000127def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp,
128 [SDNPMayLoad, SDNPMemOperand]>;
Nate Begeman69caef22005-12-13 22:55:22 +0000129def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
130def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000131
Roman Divacky32143e22013-12-20 18:08:54 +0000132def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>;
133
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000134def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
135def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
136 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000137def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000138def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
139def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
Bill Schmidt82f1c772015-02-10 19:09:05 +0000140def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
141def PPCaddiTlsgdLAddr : SDNode<"PPCISD::ADDI_TLSGD_L_ADDR",
142 SDTypeProfile<1, 3, [
143 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
144 SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000145def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
146def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
Bill Schmidt82f1c772015-02-10 19:09:05 +0000147def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
148def PPCaddiTlsldLAddr : SDNode<"PPCISD::ADDI_TLSLD_L_ADDR",
149 SDTypeProfile<1, 3, [
150 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
151 SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>;
152def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000153def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000154
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000155def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +0000156def PPCxxsplt : SDNode<"PPCISD::XXSPLT", SDT_PPCVecSplat, []>;
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000157def PPCxxinsert : SDNode<"PPCISD::XXINSERT", SDT_PPCVecInsert, []>;
158def PPCvecshl : SDNode<"PPCISD::VECSHL", SDT_PPCVecShift, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000159
Hal Finkelc93a9a22015-02-25 01:06:45 +0000160def PPCqvfperm : SDNode<"PPCISD::QVFPERM", SDT_PPCqvfperm, []>;
161def PPCqvgpci : SDNode<"PPCISD::QVGPCI", SDT_PPCqvgpci, []>;
162def PPCqvaligni : SDNode<"PPCISD::QVALIGNI", SDT_PPCqvaligni, []>;
163def PPCqvesplati : SDNode<"PPCISD::QVESPLATI", SDT_PPCqvesplati, []>;
164
165def PPCqbflt : SDNode<"PPCISD::QBFLT", SDT_PPCqbflt, []>;
166
167def PPCqvlfsb : SDNode<"PPCISD::QVLFSb", SDT_PPCqvlfsb,
168 [SDNPHasChain, SDNPMayLoad]>;
169
Hal Finkel4edc66b2015-01-03 01:16:37 +0000170def PPCcmpb : SDNode<"PPCISD::CMPB", SDTIntBinOp, []>;
171
Chris Lattnerfea33f72005-12-06 02:10:38 +0000172// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
173// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000174def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
175def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
176def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000177
Chris Lattnerf9797942005-12-04 19:01:59 +0000178// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000179def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000180 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000181def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000182 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000183
Chris Lattner3b587342006-06-27 18:36:44 +0000184def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000185def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
186 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
187 SDNPVariadic]>;
188def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
189 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
190 SDNPVariadic]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000191def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000192 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000193def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
194 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
195 SDNPVariadic]>;
Hal Finkelfc096c92014-12-23 22:29:40 +0000196def PPCbctrl_load_toc : SDNode<"PPCISD::BCTRL_LOAD_TOC",
197 SDTypeProfile<0, 1, []>,
198 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
199 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000200
Chris Lattner9a249b02008-01-15 22:02:54 +0000201def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000202 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000203
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000204def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000205 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000206
Hal Finkel756810f2013-03-21 21:37:52 +0000207def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
208 SDTypeProfile<1, 1, [SDTCisInt<0>,
209 SDTCisPtrTy<1>]>,
210 [SDNPHasChain, SDNPSideEffect]>;
211def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
212 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
213 [SDNPHasChain, SDNPSideEffect]>;
214
Bill Schmidta87a7e22013-05-14 19:35:45 +0000215def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
216def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
217 [SDNPHasChain, SDNPSideEffect]>;
218
Bill Schmidte26236e2015-05-22 16:44:10 +0000219def PPCclrbhrb : SDNode<"PPCISD::CLRBHRB", SDTNone,
220 [SDNPHasChain, SDNPSideEffect]>;
221def PPCmfbhrbe : SDNode<"PPCISD::MFBHRBE", SDTIntBinOp, [SDNPHasChain]>;
222def PPCrfebb : SDNode<"PPCISD::RFEBB", SDT_PPCsc,
223 [SDNPHasChain, SDNPSideEffect]>;
224
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000225def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000226def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000227
Chris Lattner9754d142006-04-18 17:59:36 +0000228def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000229 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000230
Chris Lattner94de7bc2008-01-10 05:12:37 +0000231def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
232 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000233def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
234 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000235
Hal Finkel5ab37802012-08-28 02:10:27 +0000236// Instructions to set/unset CR bit 6 for SVR4 vararg calls
237def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
238 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
239def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
240 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
241
Jim Laskey48850c12006-11-16 22:43:37 +0000242// Instructions to support dynamic alloca.
243def SDTDynOp : SDTypeProfile<1, 2, []>;
Yury Gribovd7dbb662015-12-01 11:40:55 +0000244def SDTDynAreaOp : SDTypeProfile<1, 1, []>;
Jim Laskey48850c12006-11-16 22:43:37 +0000245def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
Yury Gribovd7dbb662015-12-01 11:40:55 +0000246def PPCdynareaoffset : SDNode<"PPCISD::DYNAREAOFFSET", SDTDynAreaOp, [SDNPHasChain]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000247
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000248//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000249// PowerPC specific transformation functions and pattern fragments.
250//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000251
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000252def SHL32 : SDNodeXForm<imm, [{
253 // Transformation function: 31 - imm
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000254 return getI32Imm(31 - N->getZExtValue(), SDLoc(N));
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000255}]>;
256
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000257def SRL32 : SDNodeXForm<imm, [{
258 // Transformation function: 32 - imm
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000259 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue(), SDLoc(N))
260 : getI32Imm(0, SDLoc(N));
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000261}]>;
262
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000263def LO16 : SDNodeXForm<imm, [{
264 // Transformation function: get the low 16 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000265 return getI32Imm((unsigned short)N->getZExtValue(), SDLoc(N));
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000266}]>;
267
268def HI16 : SDNodeXForm<imm, [{
269 // Transformation function: shift the immediate value down into the low bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000270 return getI32Imm((unsigned)N->getZExtValue() >> 16, SDLoc(N));
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000271}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000272
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000273def HA16 : SDNodeXForm<imm, [{
274 // Transformation function: shift the immediate value down into the low bits.
David Majnemere61e4bf2016-06-21 05:10:24 +0000275 int Val = N->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000276 return getI32Imm((Val - (signed short)Val) >> 16, SDLoc(N));
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000277}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000278def MB : SDNodeXForm<imm, [{
279 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000280 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000281 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000282 return getI32Imm(mb, SDLoc(N));
Nate Begemand31efd12006-09-22 05:01:56 +0000283}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000284
Nate Begemand31efd12006-09-22 05:01:56 +0000285def ME : SDNodeXForm<imm, [{
286 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000287 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000288 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000289 return getI32Imm(me, SDLoc(N));
Nate Begemand31efd12006-09-22 05:01:56 +0000290}]>;
291def maskimm32 : PatLeaf<(imm), [{
292 // maskImm predicate - True if immediate is a run of ones.
293 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000294 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000295 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000296 else
297 return false;
298}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000299
Bill Schmidtf88571e2013-05-22 20:09:24 +0000300def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
301 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
302 // sign extended field. Used by instructions like 'addi'.
303 return (int32_t)Imm == (short)Imm;
304}]>;
305def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
306 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
307 // sign extended field. Used by instructions like 'addi'.
308 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000309}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000310def immZExt16 : PatLeaf<(imm), [{
311 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
312 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000313 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000314}], LO16>;
315
Chris Lattner7e742e42006-06-20 22:34:10 +0000316// imm16Shifted* - These match immediates where the low 16-bits are zero. There
317// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
318// identical in 32-bit mode, but in 64-bit mode, they return true if the
319// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
320// clear).
321def imm16ShiftedZExt : PatLeaf<(imm), [{
322 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
323 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000324 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000325}], HI16>;
326
327def imm16ShiftedSExt : PatLeaf<(imm), [{
328 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
329 // immediate are set. Used by instructions like 'addis'. Identical to
330 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000331 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000332 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000333 return true;
334 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000335 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000336}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000337
Hal Finkel940ab932014-02-28 00:27:01 +0000338def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{
339 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit
340 // zero extended field.
341 return isUInt<32>(Imm);
342}]>;
343
Hal Finkelb09680b2013-03-18 23:00:58 +0000344// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000345// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000346// offsets are hidden behind TOC entries than the values of the lower-order
347// bits cannot be checked directly. As a result, we need to also incorporate
348// an alignment check into the relevant patterns.
349
350def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
351 return cast<LoadSDNode>(N)->getAlignment() >= 4;
352}]>;
353def aligned4store : PatFrag<(ops node:$val, node:$ptr),
354 (store node:$val, node:$ptr), [{
355 return cast<StoreSDNode>(N)->getAlignment() >= 4;
356}]>;
357def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
358 return cast<LoadSDNode>(N)->getAlignment() >= 4;
359}]>;
360def aligned4pre_store : PatFrag<
361 (ops node:$val, node:$base, node:$offset),
362 (pre_store node:$val, node:$base, node:$offset), [{
363 return cast<StoreSDNode>(N)->getAlignment() >= 4;
364}]>;
365
366def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
367 return cast<LoadSDNode>(N)->getAlignment() < 4;
368}]>;
369def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
370 (store node:$val, node:$ptr), [{
371 return cast<StoreSDNode>(N)->getAlignment() < 4;
372}]>;
373def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
374 return cast<LoadSDNode>(N)->getAlignment() < 4;
375}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000376
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000377//===----------------------------------------------------------------------===//
378// PowerPC Flag Definitions.
379
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000380class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000381class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000382
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000383class RegConstraint<string C> {
384 string Constraints = C;
385}
Chris Lattner57711562006-11-15 23:24:18 +0000386class NoEncode<string E> {
387 string DisableEncoding = E;
388}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000389
390
391//===----------------------------------------------------------------------===//
392// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000393
Ulrich Weigand136ac222013-04-26 16:53:15 +0000394// In the default PowerPC assembler syntax, registers are specified simply
395// by number, so they cannot be distinguished from immediate values (without
396// looking at the opcode). This means that the default operand matching logic
397// for the asm parser does not work, and we need to specify custom matchers.
398// Since those can only be specified with RegisterOperand classes and not
399// directly on the RegisterClass, all instructions patterns used by the asm
400// parser need to use a RegisterOperand (instead of a RegisterClass) for
401// all their register operands.
402// For this purpose, we define one RegisterOperand for each RegisterClass,
403// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000404
Ulrich Weigand640192d2013-05-03 19:49:39 +0000405def PPCRegGPRCAsmOperand : AsmOperandClass {
406 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
407}
408def gprc : RegisterOperand<GPRC> {
409 let ParserMatchClass = PPCRegGPRCAsmOperand;
410}
411def PPCRegG8RCAsmOperand : AsmOperandClass {
412 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
413}
414def g8rc : RegisterOperand<G8RC> {
415 let ParserMatchClass = PPCRegG8RCAsmOperand;
416}
417def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
418 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
419}
420def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
421 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
422}
423def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
424 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
425}
426def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
427 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
428}
429def PPCRegF8RCAsmOperand : AsmOperandClass {
430 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
431}
432def f8rc : RegisterOperand<F8RC> {
433 let ParserMatchClass = PPCRegF8RCAsmOperand;
434}
435def PPCRegF4RCAsmOperand : AsmOperandClass {
436 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
437}
438def f4rc : RegisterOperand<F4RC> {
439 let ParserMatchClass = PPCRegF4RCAsmOperand;
440}
441def PPCRegVRRCAsmOperand : AsmOperandClass {
442 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
443}
444def vrrc : RegisterOperand<VRRC> {
445 let ParserMatchClass = PPCRegVRRCAsmOperand;
446}
447def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000448 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000449}
450def crbitrc : RegisterOperand<CRBITRC> {
451 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
452}
453def PPCRegCRRCAsmOperand : AsmOperandClass {
454 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
455}
456def crrc : RegisterOperand<CRRC> {
457 let ParserMatchClass = PPCRegCRRCAsmOperand;
458}
Kit Barton535e69d2015-03-25 19:36:23 +0000459def crrc0 : RegisterOperand<CRRC0> {
460 let ParserMatchClass = PPCRegCRRCAsmOperand;
461}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000462
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000463def PPCU1ImmAsmOperand : AsmOperandClass {
464 let Name = "U1Imm"; let PredicateMethod = "isU1Imm";
465 let RenderMethod = "addImmOperands";
466}
467def u1imm : Operand<i32> {
468 let PrintMethod = "printU1ImmOperand";
469 let ParserMatchClass = PPCU1ImmAsmOperand;
470}
471
Hal Finkel27774d92014-03-13 07:58:58 +0000472def PPCU2ImmAsmOperand : AsmOperandClass {
473 let Name = "U2Imm"; let PredicateMethod = "isU2Imm";
474 let RenderMethod = "addImmOperands";
475}
476def u2imm : Operand<i32> {
477 let PrintMethod = "printU2ImmOperand";
478 let ParserMatchClass = PPCU2ImmAsmOperand;
479}
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000480
Kit Barton535e69d2015-03-25 19:36:23 +0000481def PPCU3ImmAsmOperand : AsmOperandClass {
482 let Name = "U3Imm"; let PredicateMethod = "isU3Imm";
483 let RenderMethod = "addImmOperands";
484}
485def u3imm : Operand<i32> {
486 let PrintMethod = "printU3ImmOperand";
487 let ParserMatchClass = PPCU3ImmAsmOperand;
488}
489
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000490def PPCU4ImmAsmOperand : AsmOperandClass {
491 let Name = "U4Imm"; let PredicateMethod = "isU4Imm";
492 let RenderMethod = "addImmOperands";
493}
494def u4imm : Operand<i32> {
495 let PrintMethod = "printU4ImmOperand";
496 let ParserMatchClass = PPCU4ImmAsmOperand;
497}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000498def PPCS5ImmAsmOperand : AsmOperandClass {
499 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
500 let RenderMethod = "addImmOperands";
501}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000502def s5imm : Operand<i32> {
503 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000504 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000505 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000506}
507def PPCU5ImmAsmOperand : AsmOperandClass {
508 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
509 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000510}
Chris Lattnerf006d152005-09-14 20:53:05 +0000511def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000512 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000513 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000514 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000515}
516def PPCU6ImmAsmOperand : AsmOperandClass {
517 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
518 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000519}
Chris Lattnerf006d152005-09-14 20:53:05 +0000520def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000521 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000522 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000523 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000524}
Chuang-Yu Cheng80722712016-03-28 08:34:28 +0000525def PPCU7ImmAsmOperand : AsmOperandClass {
526 let Name = "U7Imm"; let PredicateMethod = "isU7Imm";
527 let RenderMethod = "addImmOperands";
528}
529def u7imm : Operand<i32> {
530 let PrintMethod = "printU7ImmOperand";
531 let ParserMatchClass = PPCU7ImmAsmOperand;
532 let DecoderMethod = "decodeUImmOperand<7>";
533}
534def PPCU8ImmAsmOperand : AsmOperandClass {
535 let Name = "U8Imm"; let PredicateMethod = "isU8Imm";
536 let RenderMethod = "addImmOperands";
537}
538def u8imm : Operand<i32> {
539 let PrintMethod = "printU8ImmOperand";
540 let ParserMatchClass = PPCU8ImmAsmOperand;
541 let DecoderMethod = "decodeUImmOperand<8>";
542}
Bill Schmidte26236e2015-05-22 16:44:10 +0000543def PPCU10ImmAsmOperand : AsmOperandClass {
544 let Name = "U10Imm"; let PredicateMethod = "isU10Imm";
545 let RenderMethod = "addImmOperands";
546}
547def u10imm : Operand<i32> {
548 let PrintMethod = "printU10ImmOperand";
549 let ParserMatchClass = PPCU10ImmAsmOperand;
550 let DecoderMethod = "decodeUImmOperand<10>";
551}
Hal Finkelc93a9a22015-02-25 01:06:45 +0000552def PPCU12ImmAsmOperand : AsmOperandClass {
553 let Name = "U12Imm"; let PredicateMethod = "isU12Imm";
554 let RenderMethod = "addImmOperands";
555}
556def u12imm : Operand<i32> {
557 let PrintMethod = "printU12ImmOperand";
558 let ParserMatchClass = PPCU12ImmAsmOperand;
559 let DecoderMethod = "decodeUImmOperand<12>";
560}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000561def PPCS16ImmAsmOperand : AsmOperandClass {
562 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000563 let RenderMethod = "addS16ImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000564}
Chris Lattnerf006d152005-09-14 20:53:05 +0000565def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000566 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000567 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000568 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000569 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000570}
571def PPCU16ImmAsmOperand : AsmOperandClass {
572 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000573 let RenderMethod = "addU16ImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000574}
Chris Lattnerf006d152005-09-14 20:53:05 +0000575def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000576 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000577 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000578 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000579 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000580}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000581def PPCS17ImmAsmOperand : AsmOperandClass {
582 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000583 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000584}
585def s17imm : Operand<i32> {
586 // This operand type is used for addis/lis to allow the assembler parser
587 // to accept immediates in the range -65536..65535 for compatibility with
588 // the GNU assembler. The operand is treated as 16-bit otherwise.
589 let PrintMethod = "printS16ImmOperand";
590 let EncoderMethod = "getImm16Encoding";
591 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000592 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000593}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000594def PPCDirectBrAsmOperand : AsmOperandClass {
595 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
596 let RenderMethod = "addBranchTargetOperands";
597}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000598def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000599 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000600 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000601 let ParserMatchClass = PPCDirectBrAsmOperand;
602}
603def absdirectbrtarget : Operand<OtherVT> {
604 let PrintMethod = "printAbsBranchOperand";
605 let EncoderMethod = "getAbsDirectBrEncoding";
606 let ParserMatchClass = PPCDirectBrAsmOperand;
607}
608def PPCCondBrAsmOperand : AsmOperandClass {
609 let Name = "CondBr"; let PredicateMethod = "isCondBr";
610 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000611}
612def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000613 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000614 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000615 let ParserMatchClass = PPCCondBrAsmOperand;
616}
617def abscondbrtarget : Operand<OtherVT> {
618 let PrintMethod = "printAbsBranchOperand";
619 let EncoderMethod = "getAbsCondBrEncoding";
620 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000621}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000622def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000623 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000624 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000625 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000626}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000627def abscalltarget : Operand<iPTR> {
628 let PrintMethod = "printAbsBranchOperand";
629 let EncoderMethod = "getAbsDirectBrEncoding";
630 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000631}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000632def PPCCRBitMaskOperand : AsmOperandClass {
633 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000634}
Nate Begeman8465fe82005-07-20 22:42:00 +0000635def crbitm: Operand<i8> {
636 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000637 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000638 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000639 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000640}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000641// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000642// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000643def PPCRegGxRCNoR0Operand : AsmOperandClass {
644 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
645}
646def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
647 let ParserMatchClass = PPCRegGxRCNoR0Operand;
648}
649// A version of ptr_rc usable with the asm parser.
650def PPCRegGxRCOperand : AsmOperandClass {
651 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
652}
653def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
654 let ParserMatchClass = PPCRegGxRCOperand;
655}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000656
Ulrich Weigand640192d2013-05-03 19:49:39 +0000657def PPCDispRIOperand : AsmOperandClass {
658 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000659 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000660}
661def dispRI : Operand<iPTR> {
662 let ParserMatchClass = PPCDispRIOperand;
663}
664def PPCDispRIXOperand : AsmOperandClass {
665 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000666 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000667}
668def dispRIX : Operand<iPTR> {
669 let ParserMatchClass = PPCDispRIXOperand;
670}
Kit Bartonba532dc2016-03-08 03:49:13 +0000671def PPCDispRIX16Operand : AsmOperandClass {
672 let Name = "DispRIX16"; let PredicateMethod = "isS16ImmX16";
673 let RenderMethod = "addImmOperands";
674}
675def dispRIX16 : Operand<iPTR> {
676 let ParserMatchClass = PPCDispRIX16Operand;
677}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000678def PPCDispSPE8Operand : AsmOperandClass {
679 let Name = "DispSPE8"; let PredicateMethod = "isU8ImmX8";
680 let RenderMethod = "addImmOperands";
681}
682def dispSPE8 : Operand<iPTR> {
683 let ParserMatchClass = PPCDispSPE8Operand;
684}
685def PPCDispSPE4Operand : AsmOperandClass {
686 let Name = "DispSPE4"; let PredicateMethod = "isU7ImmX4";
687 let RenderMethod = "addImmOperands";
688}
689def dispSPE4 : Operand<iPTR> {
690 let ParserMatchClass = PPCDispSPE4Operand;
691}
692def PPCDispSPE2Operand : AsmOperandClass {
693 let Name = "DispSPE2"; let PredicateMethod = "isU6ImmX2";
694 let RenderMethod = "addImmOperands";
695}
696def dispSPE2 : Operand<iPTR> {
697 let ParserMatchClass = PPCDispSPE2Operand;
698}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000699
Chris Lattnera5190ae2006-06-16 21:01:35 +0000700def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000701 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000702 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000703 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000704 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000705}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000706def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000707 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000708 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000709}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000710def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
711 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000712 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000713 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000714 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000715}
Kit Bartonba532dc2016-03-08 03:49:13 +0000716def memrix16 : Operand<iPTR> { // memri, imm is 16-aligned, 12-bit, Inst{16:27}
717 let PrintMethod = "printMemRegImm";
718 let MIOperandInfo = (ops dispRIX16:$imm, ptr_rc_nor0:$reg);
719 let EncoderMethod = "getMemRIX16Encoding";
720 let DecoderMethod = "decodeMemRIX16Operands";
721}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000722def spe8dis : Operand<iPTR> { // SPE displacement where the imm is 8-aligned.
723 let PrintMethod = "printMemRegImm";
724 let MIOperandInfo = (ops dispSPE8:$imm, ptr_rc_nor0:$reg);
725 let EncoderMethod = "getSPE8DisEncoding";
726}
727def spe4dis : Operand<iPTR> { // SPE displacement where the imm is 4-aligned.
728 let PrintMethod = "printMemRegImm";
729 let MIOperandInfo = (ops dispSPE4:$imm, ptr_rc_nor0:$reg);
730 let EncoderMethod = "getSPE4DisEncoding";
731}
732def spe2dis : Operand<iPTR> { // SPE displacement where the imm is 2-aligned.
733 let PrintMethod = "printMemRegImm";
734 let MIOperandInfo = (ops dispSPE2:$imm, ptr_rc_nor0:$reg);
735 let EncoderMethod = "getSPE2DisEncoding";
736}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000737
Hal Finkel756810f2013-03-21 21:37:52 +0000738// A single-register address. This is used with the SjLj
739// pseudo-instructions.
740def memr : Operand<iPTR> {
741 let MIOperandInfo = (ops ptr_rc:$ptrreg);
742}
Roman Divacky32143e22013-12-20 18:08:54 +0000743def PPCTLSRegOperand : AsmOperandClass {
744 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
745 let RenderMethod = "addTLSRegOperands";
746}
747def tlsreg32 : Operand<i32> {
748 let EncoderMethod = "getTLSRegEncoding";
749 let ParserMatchClass = PPCTLSRegOperand;
750}
Hal Finkel7c8ae532014-07-25 17:47:22 +0000751def tlsgd32 : Operand<i32> {}
752def tlscall32 : Operand<i32> {
753 let PrintMethod = "printTLSCall";
754 let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym);
755 let EncoderMethod = "getTLSCallEncoding";
756}
Hal Finkel756810f2013-03-21 21:37:52 +0000757
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000758// PowerPC Predicate operand.
759def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000760 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000761 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000762}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000763
Chris Lattner268d3582006-01-12 02:05:36 +0000764// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000765def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
766def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
767def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000768def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000769
Hal Finkel756810f2013-03-21 21:37:52 +0000770// The address in a single register. This is used with the SjLj
771// pseudo-instructions.
772def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
773
Chris Lattner6f5840c2006-11-16 00:41:37 +0000774/// This is just the offset part of iaddr, used for preinc.
775def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000776
Evan Cheng3db275d2005-12-14 22:07:12 +0000777//===----------------------------------------------------------------------===//
778// PowerPC Instruction Predicate Definitions.
Eric Christopher1b8e7632014-05-22 01:07:24 +0000779def In32BitMode : Predicate<"!PPCSubTarget->isPPC64()">;
780def In64BitMode : Predicate<"PPCSubTarget->isPPC64()">;
781def IsBookE : Predicate<"PPCSubTarget->isBookE()">;
782def IsNotBookE : Predicate<"!PPCSubTarget->isBookE()">;
Hal Finkelfe3368c2014-10-02 22:34:22 +0000783def HasOnlyMSYNC : Predicate<"PPCSubTarget->hasOnlyMSYNC()">;
784def HasSYNC : Predicate<"!PPCSubTarget->hasOnlyMSYNC()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000785def IsPPC4xx : Predicate<"PPCSubTarget->isPPC4xx()">;
Joerg Sonnenberger74052102014-08-04 17:07:41 +0000786def IsPPC6xx : Predicate<"PPCSubTarget->isPPC6xx()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000787def IsE500 : Predicate<"PPCSubTarget->isE500()">;
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +0000788def HasSPE : Predicate<"PPCSubTarget->HasSPE()">;
Bill Schmidt082cfc02015-01-14 20:17:10 +0000789def HasICBT : Predicate<"PPCSubTarget->hasICBT()">;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000790def HasPartwordAtomics : Predicate<"PPCSubTarget->hasPartwordAtomics()">;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000791def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">;
792def NaNsFPMath : Predicate<"!TM.Options.NoNaNsFPMath">;
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000793def HasBPERMD : Predicate<"PPCSubTarget->hasBPERMD()">;
794def HasExtDiv : Predicate<"PPCSubTarget->hasExtDiv()">;
Nemanja Ivanovica621a7f2016-03-31 15:26:37 +0000795def IsISA3_0 : Predicate<"PPCSubTarget->isISA3_0()">;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000796
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000797//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000798// PowerPC Multiclass Definitions.
799
800multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
801 string asmbase, string asmstr, InstrItinClass itin,
802 list<dag> pattern> {
803 let BaseName = asmbase in {
804 def NAME : XForm_6<opcode, xo, OOL, IOL,
805 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
806 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000807 let Defs = [CR0] in
808 def o : XForm_6<opcode, xo, OOL, IOL,
809 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
810 []>, isDOT, RecFormRel;
811 }
812}
813
814multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
815 string asmbase, string asmstr, InstrItinClass itin,
816 list<dag> pattern> {
817 let BaseName = asmbase in {
818 let Defs = [CARRY] in
819 def NAME : XForm_6<opcode, xo, OOL, IOL,
820 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
821 pattern>, RecFormRel;
822 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000823 def o : XForm_6<opcode, xo, OOL, IOL,
824 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
825 []>, isDOT, RecFormRel;
826 }
827}
828
Hal Finkel1b58f332013-04-12 18:17:57 +0000829multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
830 string asmbase, string asmstr, InstrItinClass itin,
831 list<dag> pattern> {
832 let BaseName = asmbase in {
833 let Defs = [CARRY] in
834 def NAME : XForm_10<opcode, xo, OOL, IOL,
835 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
836 pattern>, RecFormRel;
837 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000838 def o : XForm_10<opcode, xo, OOL, IOL,
839 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
840 []>, isDOT, RecFormRel;
841 }
842}
843
844multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
845 string asmbase, string asmstr, InstrItinClass itin,
846 list<dag> pattern> {
847 let BaseName = asmbase in {
848 def NAME : XForm_11<opcode, xo, OOL, IOL,
849 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
850 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000851 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000852 def o : XForm_11<opcode, xo, OOL, IOL,
853 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
854 []>, isDOT, RecFormRel;
855 }
856}
857
858multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
859 string asmbase, string asmstr, InstrItinClass itin,
860 list<dag> pattern> {
861 let BaseName = asmbase in {
862 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
863 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
864 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000865 let Defs = [CR0] in
866 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
867 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
868 []>, isDOT, RecFormRel;
869 }
870}
871
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000872// Multiclass for instructions for which the non record form is not cracked
873// and the record form is cracked (i.e. divw, mullw, etc.)
874multiclass XOForm_1rcr<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
875 string asmbase, string asmstr, InstrItinClass itin,
876 list<dag> pattern> {
877 let BaseName = asmbase in {
878 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
879 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
880 pattern>, RecFormRel;
881 let Defs = [CR0] in
882 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
883 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
884 []>, isDOT, RecFormRel, PPC970_DGroup_First,
885 PPC970_DGroup_Cracked;
886 }
887}
888
Hal Finkel1b58f332013-04-12 18:17:57 +0000889multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
890 string asmbase, string asmstr, InstrItinClass itin,
891 list<dag> pattern> {
892 let BaseName = asmbase in {
893 let Defs = [CARRY] in
894 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
895 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
896 pattern>, RecFormRel;
897 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000898 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
899 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
900 []>, isDOT, RecFormRel;
901 }
902}
903
904multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
905 string asmbase, string asmstr, InstrItinClass itin,
906 list<dag> pattern> {
907 let BaseName = asmbase in {
908 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
909 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
910 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000911 let Defs = [CR0] in
912 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
913 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
914 []>, isDOT, RecFormRel;
915 }
916}
917
918multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
919 string asmbase, string asmstr, InstrItinClass itin,
920 list<dag> pattern> {
921 let BaseName = asmbase in {
922 let Defs = [CARRY] in
923 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
924 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
925 pattern>, RecFormRel;
926 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000927 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
928 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
929 []>, isDOT, RecFormRel;
930 }
931}
932
933multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
934 string asmbase, string asmstr, InstrItinClass itin,
935 list<dag> pattern> {
936 let BaseName = asmbase in {
937 def NAME : MForm_2<opcode, OOL, IOL,
938 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
939 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000940 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000941 def o : MForm_2<opcode, OOL, IOL,
942 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
943 []>, isDOT, RecFormRel;
944 }
945}
946
947multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
948 string asmbase, string asmstr, InstrItinClass itin,
949 list<dag> pattern> {
950 let BaseName = asmbase in {
951 def NAME : MDForm_1<opcode, xo, OOL, IOL,
952 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
953 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000954 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000955 def o : MDForm_1<opcode, xo, OOL, IOL,
956 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
957 []>, isDOT, RecFormRel;
958 }
959}
960
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000961multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
962 string asmbase, string asmstr, InstrItinClass itin,
963 list<dag> pattern> {
964 let BaseName = asmbase in {
965 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
966 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
967 pattern>, RecFormRel;
968 let Defs = [CR0] in
969 def o : MDSForm_1<opcode, xo, OOL, IOL,
970 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
971 []>, isDOT, RecFormRel;
972 }
973}
974
Hal Finkel1b58f332013-04-12 18:17:57 +0000975multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
976 string asmbase, string asmstr, InstrItinClass itin,
977 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000978 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000979 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000980 def NAME : XSForm_1<opcode, xo, OOL, IOL,
981 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
982 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000983 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000984 def o : XSForm_1<opcode, xo, OOL, IOL,
985 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
986 []>, isDOT, RecFormRel;
987 }
988}
989
990multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
991 string asmbase, string asmstr, InstrItinClass itin,
992 list<dag> pattern> {
993 let BaseName = asmbase in {
994 def NAME : XForm_26<opcode, xo, OOL, IOL,
995 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
996 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000997 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000998 def o : XForm_26<opcode, xo, OOL, IOL,
999 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +00001000 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +00001001 }
1002}
1003
Hal Finkeldbc78e12013-08-19 05:01:02 +00001004multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
1005 string asmbase, string asmstr, InstrItinClass itin,
1006 list<dag> pattern> {
1007 let BaseName = asmbase in {
1008 def NAME : XForm_28<opcode, xo, OOL, IOL,
1009 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
1010 pattern>, RecFormRel;
1011 let Defs = [CR1] in
1012 def o : XForm_28<opcode, xo, OOL, IOL,
1013 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
1014 []>, isDOT, RecFormRel;
1015 }
1016}
1017
Hal Finkel654d43b2013-04-12 02:18:09 +00001018multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
1019 string asmbase, string asmstr, InstrItinClass itin,
1020 list<dag> pattern> {
1021 let BaseName = asmbase in {
1022 def NAME : AForm_1<opcode, xo, OOL, IOL,
1023 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
1024 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00001025 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +00001026 def o : AForm_1<opcode, xo, OOL, IOL,
1027 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +00001028 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +00001029 }
1030}
1031
1032multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
1033 string asmbase, string asmstr, InstrItinClass itin,
1034 list<dag> pattern> {
1035 let BaseName = asmbase in {
1036 def NAME : AForm_2<opcode, xo, OOL, IOL,
1037 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
1038 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00001039 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +00001040 def o : AForm_2<opcode, xo, OOL, IOL,
1041 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +00001042 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +00001043 }
1044}
1045
1046multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
1047 string asmbase, string asmstr, InstrItinClass itin,
1048 list<dag> pattern> {
1049 let BaseName = asmbase in {
1050 def NAME : AForm_3<opcode, xo, OOL, IOL,
1051 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
1052 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00001053 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +00001054 def o : AForm_3<opcode, xo, OOL, IOL,
1055 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +00001056 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +00001057 }
1058}
1059
1060//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001061// PowerPC Instruction Definitions.
1062
Misha Brukmane05203f2004-06-21 16:55:25 +00001063// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001064
Chris Lattner51348c52006-03-12 09:13:49 +00001065let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +00001066let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001067def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +00001068 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001069def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +00001070 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00001071}
Chris Lattner02e2c182006-03-13 21:52:10 +00001072
Ulrich Weigand136ac222013-04-26 16:53:15 +00001073def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +00001074 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001075}
Jim Laskey48850c12006-11-16 22:43:37 +00001076
Evan Cheng3e18e502007-09-11 19:55:27 +00001077let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001078def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001079 [(set i32:$result,
1080 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Yury Gribovd7dbb662015-12-01 11:40:55 +00001081def DYNAREAOFFSET : Pseudo<(outs i32imm:$result), (ins memri:$fpsi), "#DYNAREAOFFSET",
1082 [(set i32:$result, (PPCdynareaoffset iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +00001083
Dan Gohman453d64c2009-10-29 18:10:34 +00001084// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
1085// instruction selection into a branch sequence.
1086let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +00001087 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +00001088 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
1089 // because either operand might become the first operand in an isel, and
1090 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001091 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
1092 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001093 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001094 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001095 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
1096 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001097 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001098 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001099 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001100 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001101 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001102 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001103 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001104 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001105 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001106 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +00001107 []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001108
1109 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition
1110 // register bit directly.
1111 def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond,
1112 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4",
1113 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>;
1114 def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond,
1115 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8",
1116 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>;
1117 def SELECT_F4 : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond,
1118 f4rc:$T, f4rc:$F), "#SELECT_F4",
1119 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>;
1120 def SELECT_F8 : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond,
1121 f8rc:$T, f8rc:$F), "#SELECT_F8",
1122 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>;
1123 def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond,
1124 vrrc:$T, vrrc:$F), "#SELECT_VRRC",
1125 [(set v4i32:$dst,
1126 (select i1:$cond, v4i32:$T, v4i32:$F))]>;
Chris Lattner9b577f12005-08-26 21:23:58 +00001127}
1128
Bill Wendling632ea652008-03-03 22:19:16 +00001129// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
1130// scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001131let mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001132def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001133 "#SPILL_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001134def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F),
1135 "#SPILL_CRBIT", []>;
1136}
Bill Wendling632ea652008-03-03 22:19:16 +00001137
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001138// RESTORE_CR - Indicate that we're restoring the CR register (previously
1139// spilled), so we'll need to scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001140let mayLoad = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001141def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001142 "#RESTORE_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001143def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F),
1144 "#RESTORE_CRBIT", []>;
1145}
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001146
Evan Chengac1591b2007-07-21 00:34:19 +00001147let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +00001148 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001149 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Hal Finkelf4a22c02015-01-13 17:47:54 +00001150 [(retflag)]>, Requires<[In32BitMode]>;
Hal Finkel500b0042013-04-10 06:42:34 +00001151 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +00001152 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1153 []>;
Hal Finkel500b0042013-04-10 06:42:34 +00001154
Hal Finkel940ab932014-02-28 00:27:01 +00001155 let isCodeGenOnly = 1 in {
1156 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
1157 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
1158 []>;
1159
1160 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
1161 "bcctr 12, $bi, 0", IIC_BrB, []>;
1162 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
1163 "bcctr 4, $bi, 0", IIC_BrB, []>;
1164 }
Hal Finkel500b0042013-04-10 06:42:34 +00001165 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001166}
1167
Chris Lattner915fd0d2005-02-15 20:26:49 +00001168let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001169 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +00001170 PPC970_Unit_BRU;
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001171let Defs = [LR] in
1172 def MoveGOTtoLR : Pseudo<(outs), (ins), "#MoveGOTtoLR", []>,
1173 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +00001174
Evan Chengac1591b2007-07-21 00:34:19 +00001175let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +00001176 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +00001177 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001178 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +00001179 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001180 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001181 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +00001182 }
Chris Lattner40565d72004-11-22 23:07:01 +00001183
Chris Lattnerbe9377a2006-11-17 22:37:34 +00001184 // BCC represents an arbitrary conditional branch on a predicate.
1185 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +00001186 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001187 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +00001188 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001189 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +00001190 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001191 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001192 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001193
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001194 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel940ab932014-02-28 00:27:01 +00001195 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001196 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001197 }
Hal Finkel5711eca2013-04-09 22:58:37 +00001198
Hal Finkel940ab932014-02-28 00:27:01 +00001199 let isCodeGenOnly = 1 in {
1200 let Pattern = [(brcond i1:$bi, bb:$dst)] in
1201 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1202 "bc 12, $bi, $dst">;
1203
1204 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in
1205 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1206 "bc 4, $bi, $dst">;
1207
1208 let isReturn = 1, Uses = [LR, RM] in
1209 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi),
1210 "bclr 12, $bi, 0", IIC_BrB, []>;
1211 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi),
1212 "bclr 4, $bi, 0", IIC_BrB, []>;
1213 }
1214
Ulrich Weigand86247b62013-06-24 16:52:04 +00001215 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
1216 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001217 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001218 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001219 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001220 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001221 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001222 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001223 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001224 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001225 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001226 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001227 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001228 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001229
1230 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +00001231 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
1232 "bdz $dst">;
1233 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
1234 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001235 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
1236 "bdza $dst">;
1237 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
1238 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001239 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
1240 "bdz+ $dst">;
1241 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
1242 "bdnz+ $dst">;
1243 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
1244 "bdza+ $dst">;
1245 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
1246 "bdnza+ $dst">;
1247 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
1248 "bdz- $dst">;
1249 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
1250 "bdnz- $dst">;
1251 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
1252 "bdza- $dst">;
1253 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
1254 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001255 }
Misha Brukman767fa112004-06-28 18:23:35 +00001256}
1257
Hal Finkele5680b32013-04-04 22:55:54 +00001258// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001259let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001260 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +00001261 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
1262 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +00001263 }
1264}
1265
Roman Divackyef21be22012-03-06 16:41:49 +00001266let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +00001267 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001268 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001269 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001270 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001271 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001272 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001273
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001274 let isCodeGenOnly = 1 in {
Hal Finkel7c8ae532014-07-25 17:47:22 +00001275 def BL_TLS : IForm<18, 0, 1, (outs), (ins tlscall32:$func),
1276 "bl $func", IIC_BrB, []>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001277 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001278 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001279 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001280 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Hal Finkel940ab932014-02-28 00:27:01 +00001281
1282 def BCL : BForm_4<16, 12, 0, 1, (outs),
1283 (ins crbitrc:$bi, condbrtarget:$dst),
1284 "bcl 12, $bi, $dst">;
1285 def BCLn : BForm_4<16, 4, 0, 1, (outs),
1286 (ins crbitrc:$bi, condbrtarget:$dst),
1287 "bcl 4, $bi, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001288 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001289 }
1290 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001291 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001292 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001293 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001294
Hal Finkel940ab932014-02-28 00:27:01 +00001295 let isCodeGenOnly = 1 in {
1296 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
1297 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1298 []>;
1299
1300 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
1301 "bcctrl 12, $bi, 0", IIC_BrB, []>;
1302 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
1303 "bcctrl 4, $bi, 0", IIC_BrB, []>;
1304 }
Dale Johannesene395d782008-10-23 20:41:28 +00001305 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001306 let Uses = [LR, RM] in {
1307 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001308 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001309
Hal Finkel940ab932014-02-28 00:27:01 +00001310 let isCodeGenOnly = 1 in {
1311 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
1312 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1313 []>;
1314
1315 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi),
1316 "bclrl 12, $bi, 0", IIC_BrB, []>;
1317 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi),
1318 "bclrl 4, $bi, 0", IIC_BrB, []>;
1319 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001320 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001321 let Defs = [CTR], Uses = [CTR, RM] in {
1322 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1323 "bdzl $dst">;
1324 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1325 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001326 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1327 "bdzla $dst">;
1328 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1329 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001330 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1331 "bdzl+ $dst">;
1332 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1333 "bdnzl+ $dst">;
1334 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1335 "bdzla+ $dst">;
1336 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1337 "bdnzla+ $dst">;
1338 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1339 "bdzl- $dst">;
1340 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1341 "bdnzl- $dst">;
1342 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1343 "bdzla- $dst">;
1344 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1345 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001346 }
1347 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1348 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001349 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001350 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001351 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001352 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001353 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001354 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001355 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001356 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001357 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001358 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001359 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001360 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001361}
1362
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001363let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001364def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001365 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001366 "#TC_RETURNd $dst $offset",
1367 []>;
1368
1369
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001370let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001371def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001372 "#TC_RETURNa $func $offset",
1373 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1374
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001375let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001376def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001377 "#TC_RETURNr $dst $offset",
1378 []>;
1379
1380
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001381let isCodeGenOnly = 1 in {
1382
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001383let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001384 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001385def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1386 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001387
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001388let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001389 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001390def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001391 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001392 []>;
1393
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001394let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001395 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001396def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001397 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001398 []>;
1399
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001400}
1401
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001402let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001403 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001404 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001405 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001406 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001407 Requires<[In32BitMode]>;
1408 let isTerminator = 1 in
1409 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1410 "#EH_SJLJ_LONGJMP32",
1411 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1412 Requires<[In32BitMode]>;
1413}
1414
Marcin Koscielnicki7b329572016-04-28 21:24:37 +00001415// This pseudo is never removed from the function, as it serves as
1416// a terminator. Size is set to 0 to prevent the builtin assembler
1417// from emitting it.
1418let isBranch = 1, isTerminator = 1, Size = 0 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001419 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1420 "#EH_SjLj_Setup\t$dst", []>;
1421}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001422
Bill Schmidta87a7e22013-05-14 19:35:45 +00001423// System call.
1424let PPC970_Unit = 7 in {
1425 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001426 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001427}
1428
Bill Schmidte26236e2015-05-22 16:44:10 +00001429// Branch history rolling buffer.
1430def CLRBHRB : XForm_0<31, 430, (outs), (ins), "clrbhrb", IIC_BrB,
1431 [(PPCclrbhrb)]>,
1432 PPC970_DGroup_Single;
1433// The $dmy argument used for MFBHRBE is not needed; however, including
1434// it avoids automatic generation of PPCFastISel::fastEmit_i(), which
1435// interferes with necessary special handling (see PPCFastISel.cpp).
1436def MFBHRBE : XFXForm_3p<31, 302, (outs gprc:$rD),
1437 (ins u10imm:$imm, u10imm:$dmy),
1438 "mfbhrbe $rD, $imm", IIC_BrB,
1439 [(set i32:$rD,
1440 (PPCmfbhrbe imm:$imm, imm:$dmy))]>,
1441 PPC970_DGroup_First;
1442
1443def RFEBB : XLForm_S<19, 146, (outs), (ins u1imm:$imm), "rfebb $imm",
1444 IIC_BrB, [(PPCrfebb (i32 imm:$imm))]>,
1445 PPC970_DGroup_Single;
1446
Chris Lattnerc8587d42006-06-06 21:29:23 +00001447// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001448def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1449 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001450 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001451def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1452 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001453 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001454def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1455 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001456 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001457def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1458 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001459 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001460def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1461 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001462 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001463def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1464 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001465 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001466
Hal Finkelfefcfff2015-04-23 22:47:57 +00001467let hasSideEffects = 0, mayLoad = 1, mayStore = 1 in {
1468def DCBT : DCB_Form_hint<278, (outs), (ins u5imm:$TH, memrr:$dst),
1469 "dcbt $dst, $TH", IIC_LdStDCBF, []>,
1470 PPC970_DGroup_Single;
1471def DCBTST : DCB_Form_hint<246, (outs), (ins u5imm:$TH, memrr:$dst),
1472 "dcbtst $dst, $TH", IIC_LdStDCBF, []>,
1473 PPC970_DGroup_Single;
1474} // hasSideEffects = 0
1475
Hal Finkel584a70c2014-08-23 23:21:04 +00001476def ICBT : XForm_icbt<31, 22, (outs), (ins u4imm:$CT, memrr:$src),
Bill Schmidt082cfc02015-01-14 20:17:10 +00001477 "icbt $CT, $src", IIC_LdStLoad>, Requires<[HasICBT]>;
Hal Finkel584a70c2014-08-23 23:21:04 +00001478
Hal Finkelfefcfff2015-04-23 22:47:57 +00001479def : Pat<(int_ppc_dcbt xoaddr:$dst),
1480 (DCBT 0, xoaddr:$dst)>;
1481def : Pat<(int_ppc_dcbtst xoaddr:$dst),
1482 (DCBTST 0, xoaddr:$dst)>;
1483
Hal Finkel322e41a2012-04-01 20:08:17 +00001484def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
Hal Finkelfefcfff2015-04-23 22:47:57 +00001485 (DCBT 0, xoaddr:$dst)>; // data prefetch for loads
Hal Finkel584a70c2014-08-23 23:21:04 +00001486def : Pat<(prefetch xoaddr:$dst, (i32 1), imm, (i32 1)),
Hal Finkelfefcfff2015-04-23 22:47:57 +00001487 (DCBTST 0, xoaddr:$dst)>; // data prefetch for stores
Hal Finkel584a70c2014-08-23 23:21:04 +00001488def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 0)),
Bill Schmidt082cfc02015-01-14 20:17:10 +00001489 (ICBT 0, xoaddr:$dst)>, Requires<[HasICBT]>; // inst prefetch (for read)
Hal Finkel322e41a2012-04-01 20:08:17 +00001490
Evan Cheng32e376f2008-07-12 02:23:19 +00001491// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001492let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001493 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001494 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001495 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001496 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001497 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001498 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001499 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001500 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001501 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001502 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001503 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001504 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001505 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001506 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001507 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001508 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001509 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001510 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001511 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Hal Finkel57282002016-08-28 16:17:58 +00001512 def ATOMIC_LOAD_MIN_I8 : Pseudo<
1513 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MIN_I8",
1514 [(set i32:$dst, (atomic_load_min_8 xoaddr:$ptr, i32:$incr))]>;
1515 def ATOMIC_LOAD_MAX_I8 : Pseudo<
1516 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MAX_I8",
1517 [(set i32:$dst, (atomic_load_max_8 xoaddr:$ptr, i32:$incr))]>;
1518 def ATOMIC_LOAD_UMIN_I8 : Pseudo<
1519 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMIN_I8",
1520 [(set i32:$dst, (atomic_load_umin_8 xoaddr:$ptr, i32:$incr))]>;
1521 def ATOMIC_LOAD_UMAX_I8 : Pseudo<
1522 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMAX_I8",
1523 [(set i32:$dst, (atomic_load_umax_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001524 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001525 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001526 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001527 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001528 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001529 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001530 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001531 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001532 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001533 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001534 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001535 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001536 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001537 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001538 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001539 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001540 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001541 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Hal Finkel57282002016-08-28 16:17:58 +00001542 def ATOMIC_LOAD_MIN_I16 : Pseudo<
1543 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MIN_I16",
1544 [(set i32:$dst, (atomic_load_min_16 xoaddr:$ptr, i32:$incr))]>;
1545 def ATOMIC_LOAD_MAX_I16 : Pseudo<
1546 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MAX_I16",
1547 [(set i32:$dst, (atomic_load_max_16 xoaddr:$ptr, i32:$incr))]>;
1548 def ATOMIC_LOAD_UMIN_I16 : Pseudo<
1549 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMIN_I16",
1550 [(set i32:$dst, (atomic_load_umin_16 xoaddr:$ptr, i32:$incr))]>;
1551 def ATOMIC_LOAD_UMAX_I16 : Pseudo<
1552 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMAX_I16",
1553 [(set i32:$dst, (atomic_load_umax_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001554 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001555 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001556 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001557 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001558 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001559 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001560 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001561 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001562 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001563 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001564 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001565 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001566 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001567 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001568 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001569 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001570 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001571 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Hal Finkel57282002016-08-28 16:17:58 +00001572 def ATOMIC_LOAD_MIN_I32 : Pseudo<
1573 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MIN_I32",
1574 [(set i32:$dst, (atomic_load_min_32 xoaddr:$ptr, i32:$incr))]>;
1575 def ATOMIC_LOAD_MAX_I32 : Pseudo<
1576 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MAX_I32",
1577 [(set i32:$dst, (atomic_load_max_32 xoaddr:$ptr, i32:$incr))]>;
1578 def ATOMIC_LOAD_UMIN_I32 : Pseudo<
1579 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMIN_I32",
1580 [(set i32:$dst, (atomic_load_umin_32 xoaddr:$ptr, i32:$incr))]>;
1581 def ATOMIC_LOAD_UMAX_I32 : Pseudo<
1582 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMAX_I32",
1583 [(set i32:$dst, (atomic_load_umax_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001584
Dale Johannesena32affb2008-08-28 17:53:09 +00001585 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001586 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001587 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001588 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001589 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001590 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001591 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001592 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001593 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001594
Dale Johannesena32affb2008-08-28 17:53:09 +00001595 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001596 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001597 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001598 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001599 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001600 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001601 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001602 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001603 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001604 }
Evan Cheng51096af2008-04-19 01:30:48 +00001605}
1606
Evan Cheng32e376f2008-07-12 02:23:19 +00001607// Instructions to support atomic operations
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001608let mayLoad = 1, hasSideEffects = 0 in {
1609def LBARX : XForm_1<31, 52, (outs gprc:$rD), (ins memrr:$src),
1610 "lbarx $rD, $src", IIC_LdStLWARX, []>,
1611 Requires<[HasPartwordAtomics]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001612
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001613def LHARX : XForm_1<31, 116, (outs gprc:$rD), (ins memrr:$src),
1614 "lharx $rD, $src", IIC_LdStLWARX, []>,
1615 Requires<[HasPartwordAtomics]>;
1616
1617def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
1618 "lwarx $rD, $src", IIC_LdStLWARX, []>;
1619
1620// Instructions to support lock versions of atomics
1621// (EH=1 - see Power ISA 2.07 Book II 4.4.2)
1622def LBARXL : XForm_1<31, 52, (outs gprc:$rD), (ins memrr:$src),
1623 "lbarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT,
1624 Requires<[HasPartwordAtomics]>;
1625
1626def LHARXL : XForm_1<31, 116, (outs gprc:$rD), (ins memrr:$src),
1627 "lharx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT,
1628 Requires<[HasPartwordAtomics]>;
1629
1630def LWARXL : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
1631 "lwarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT;
Nemanja Ivanovica621a7f2016-03-31 15:26:37 +00001632
1633// The atomic instructions use the destination register as well as the next one
1634// or two registers in order (modulo 31).
1635let hasExtraSrcRegAllocReq = 1 in
1636def LWAT : X_RD5_RS5_IM5<31, 582, (outs gprc:$rD), (ins gprc:$rA, u5imm:$FC),
1637 "lwat $rD, $rA, $FC", IIC_LdStLoad>,
1638 Requires<[IsISA3_0]>;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001639}
1640
1641let Defs = [CR0], mayStore = 1, hasSideEffects = 0 in {
1642def STBCX : XForm_1<31, 694, (outs), (ins gprc:$rS, memrr:$dst),
1643 "stbcx. $rS, $dst", IIC_LdStSTWCX, []>,
1644 isDOT, Requires<[HasPartwordAtomics]>;
1645
1646def STHCX : XForm_1<31, 726, (outs), (ins gprc:$rS, memrr:$dst),
1647 "sthcx. $rS, $dst", IIC_LdStSTWCX, []>,
1648 isDOT, Requires<[HasPartwordAtomics]>;
1649
Ulrich Weigand136ac222013-04-26 16:53:15 +00001650def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00001651 "stwcx. $rS, $dst", IIC_LdStSTWCX, []>, isDOT;
1652}
Evan Cheng32e376f2008-07-12 02:23:19 +00001653
Nemanja Ivanovica621a7f2016-03-31 15:26:37 +00001654let mayStore = 1, hasSideEffects = 0 in
1655def STWAT : X_RD5_RS5_IM5<31, 710, (outs), (ins gprc:$rS, gprc:$rA, u5imm:$FC),
1656 "stwat $rS, $rA, $FC", IIC_LdStStore>,
1657 Requires<[IsISA3_0]>;
1658
Dan Gohman30e3db22010-05-14 16:46:02 +00001659let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001660def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001661
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001662def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001663 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001664def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001665 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001666def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001667 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001668def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001669 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001670
Chris Lattnere79a4512006-11-14 19:19:53 +00001671//===----------------------------------------------------------------------===//
1672// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001673//
Chris Lattnere79a4512006-11-14 19:19:53 +00001674
Chris Lattner13969612006-11-15 02:43:19 +00001675// Unindexed (r+i) Loads.
Hal Finkel6a778fb2015-03-11 23:28:38 +00001676let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001677def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001678 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001679 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001680def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001681 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001682 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001683 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001684def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001685 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001686 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001687def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001688 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001689 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001690
Ulrich Weigand136ac222013-04-26 16:53:15 +00001691def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001692 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001693 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001694def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001695 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001696 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001697
Chris Lattnerce645542006-11-10 02:08:47 +00001698
Chris Lattner13969612006-11-15 02:43:19 +00001699// Unindexed (r+i) Loads with Update (preinc).
Craig Topperc50d64b2014-11-26 00:46:26 +00001700let mayLoad = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001701def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001702 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001703 []>, RegConstraint<"$addr.reg = $ea_result">,
1704 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001705
Ulrich Weigand136ac222013-04-26 16:53:15 +00001706def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001707 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001708 []>, RegConstraint<"$addr.reg = $ea_result">,
1709 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001710
Ulrich Weigand136ac222013-04-26 16:53:15 +00001711def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001712 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001713 []>, RegConstraint<"$addr.reg = $ea_result">,
1714 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001715
Ulrich Weigand136ac222013-04-26 16:53:15 +00001716def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001717 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001718 []>, RegConstraint<"$addr.reg = $ea_result">,
1719 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001720
Ulrich Weigand136ac222013-04-26 16:53:15 +00001721def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001722 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001723 []>, RegConstraint<"$addr.reg = $ea_result">,
1724 NoEncode<"$ea_result">;
1725
Ulrich Weigand136ac222013-04-26 16:53:15 +00001726def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001727 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001728 []>, RegConstraint<"$addr.reg = $ea_result">,
1729 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001730
1731
1732// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001733def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001734 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001735 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001736 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001737 NoEncode<"$ea_result">;
1738
Ulrich Weigand136ac222013-04-26 16:53:15 +00001739def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001740 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001741 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001742 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001743 NoEncode<"$ea_result">;
1744
Ulrich Weigand136ac222013-04-26 16:53:15 +00001745def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001746 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001747 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001748 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001749 NoEncode<"$ea_result">;
1750
Ulrich Weigand136ac222013-04-26 16:53:15 +00001751def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001752 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001753 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001754 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001755 NoEncode<"$ea_result">;
1756
Ulrich Weigand136ac222013-04-26 16:53:15 +00001757def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001758 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001759 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001760 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001761 NoEncode<"$ea_result">;
1762
Ulrich Weigand136ac222013-04-26 16:53:15 +00001763def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001764 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001765 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001766 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001767 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001768}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001769}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001770
Chris Lattner13969612006-11-15 02:43:19 +00001771// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001772//
Hal Finkel6a778fb2015-03-11 23:28:38 +00001773let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001774def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001775 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001776 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001777def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001778 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001779 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001780 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001781def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001782 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001783 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001784def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001785 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001786 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001787
1788
Ulrich Weigand136ac222013-04-26 16:53:15 +00001789def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001790 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001791 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001792def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001793 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001794 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001795
Ulrich Weigand136ac222013-04-26 16:53:15 +00001796def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001797 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001798 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001799def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001800 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001801 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001802
Ulrich Weigand136ac222013-04-26 16:53:15 +00001803def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001804 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001805 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001806def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001807 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001808 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001809}
1810
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001811// Load Multiple
1812def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001813 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001814
Chris Lattnere79a4512006-11-14 19:19:53 +00001815//===----------------------------------------------------------------------===//
1816// PPC32 Store Instructions.
1817//
1818
Chris Lattner13969612006-11-15 02:43:19 +00001819// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001820let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001821def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001822 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001823 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001824def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001825 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001826 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001827def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001828 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001829 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001830def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001831 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001832 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001833def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001834 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001835 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001836}
1837
Chris Lattner13969612006-11-15 02:43:19 +00001838// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001839let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001840def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001841 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001842 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001843def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001844 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001845 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001846def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001847 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001848 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001849def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001850 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001851 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001852def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001853 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001854 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001855}
1856
Ulrich Weigandd8501672013-03-19 19:52:04 +00001857// Patterns to match the pre-inc stores. We can't put the patterns on
1858// the instruction definitions directly as ISel wants the address base
1859// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001860def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1861 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1862def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1863 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1864def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1865 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1866def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1867 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1868def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1869 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001870
Chris Lattnere79a4512006-11-14 19:19:53 +00001871// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001872let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001873def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001874 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001875 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001876 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001877def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001878 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001879 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001880 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001881def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001882 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001883 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001884 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001885
Ulrich Weigand136ac222013-04-26 16:53:15 +00001886def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001887 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001888 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001889 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001890def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001891 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001892 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001893 PPC970_DGroup_Cracked;
1894
Ulrich Weigand136ac222013-04-26 16:53:15 +00001895def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001896 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001897 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001898
Ulrich Weigand136ac222013-04-26 16:53:15 +00001899def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001900 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001901 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001902def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001903 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001904 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001905}
1906
Ulrich Weigandd8501672013-03-19 19:52:04 +00001907// Indexed (r+r) Stores with Update (preinc).
1908let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001909def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001910 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001911 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001912 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001913def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001914 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001915 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001916 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001917def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001918 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001919 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001920 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001921def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001922 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001923 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001924 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001925def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001926 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001927 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001928 PPC970_DGroup_Cracked;
1929}
1930
1931// Patterns to match the pre-inc stores. We can't put the patterns on
1932// the instruction definitions directly as ISel wants the address base
1933// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001934def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1935 (STBUX $rS, $ptrreg, $ptroff)>;
1936def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1937 (STHUX $rS, $ptrreg, $ptroff)>;
1938def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1939 (STWUX $rS, $ptrreg, $ptroff)>;
1940def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1941 (STFSUX $rS, $ptrreg, $ptroff)>;
1942def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1943 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001944
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001945// Store Multiple
1946def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001947 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001948
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001949def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001950 "sync $L", IIC_LdStSync, []>;
Rafael Espindola28a85a82014-01-22 20:20:52 +00001951
1952let isCodeGenOnly = 1 in {
1953 def MSYNC : XForm_24_sync<31, 598, (outs), (ins),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001954 "msync", IIC_LdStSync, []> {
Rafael Espindola28a85a82014-01-22 20:20:52 +00001955 let L = 0;
1956 }
1957}
1958
Hal Finkelfe3368c2014-10-02 22:34:22 +00001959def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[HasSYNC]>;
1960def : Pat<(int_ppc_lwsync), (SYNC 1)>, Requires<[HasSYNC]>;
1961def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
1962def : Pat<(int_ppc_lwsync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001963
1964//===----------------------------------------------------------------------===//
1965// PPC32 Arithmetic Instructions.
1966//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001967
Chris Lattner51348c52006-03-12 09:13:49 +00001968let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001969def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001970 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001971 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001972let BaseName = "addic" in {
1973let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001974def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001975 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001976 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001977 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001978let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001979def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001980 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001981 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001982}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001983def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001984 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001985 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001986let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001987def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001988 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001989 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001990 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001991def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001992 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001993 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001994let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001995def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001996 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001997 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001998
Hal Finkel686f2ee2012-08-28 02:10:33 +00001999let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00002000 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002001 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00002002 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00002003 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002004 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002005 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00002006}
Chris Lattner51348c52006-03-12 09:13:49 +00002007}
Chris Lattnere79a4512006-11-14 19:19:53 +00002008
Chris Lattner51348c52006-03-12 09:13:49 +00002009let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00002010let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002011def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002012 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002013 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00002014 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002015def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002016 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002017 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00002018 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00002019}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002020def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002021 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002022 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002023def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002024 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002025 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002026def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002027 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002028 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002029def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002030 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002031 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00002032
Hal Finkel3e5a3602013-11-27 23:26:09 +00002033def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00002034 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00002035let isCodeGenOnly = 1 in {
2036// The POWER6 and POWER7 have special group-terminating nops.
2037def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
2038 "ori 1, 1, 0", IIC_IntSimple, []>;
2039def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
2040 "ori 2, 2, 0", IIC_IntSimple, []>;
2041}
2042
Craig Topperc50d64b2014-11-26 00:46:26 +00002043let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002044 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002045 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002046 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002047 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Nemanja Ivanovic87bcae32016-04-13 18:51:18 +00002048 def CMPRB : X_BF3_L1_RS5_RS5<31, 192, (outs crbitrc:$BF),
2049 (ins u1imm:$L, g8rc:$rA, g8rc:$rB),
2050 "cmprb $BF, $L, $rA, $rB", IIC_IntCompare, []>,
2051 Requires<[IsISA3_0]>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00002052}
Chris Lattner51348c52006-03-12 09:13:49 +00002053}
Nate Begeman4bfceb12004-09-04 05:00:00 +00002054
Craig Topperc50d64b2014-11-26 00:46:26 +00002055let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations.
Hal Finkele01d3212014-03-24 15:07:28 +00002056let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002057defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002058 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002059 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002060defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002061 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002062 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002063} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002064defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002065 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002066 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002067let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002068defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002069 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002070 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002071defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002072 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002073 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002074} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002075defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002076 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002077 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002078let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002079defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002080 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002081 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002082defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002083 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002084 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002085} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002086defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002087 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002088 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002089defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002090 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002091 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002092defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002093 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00002094 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002095}
Chris Lattnere79a4512006-11-14 19:19:53 +00002096
Chris Lattner51348c52006-03-12 09:13:49 +00002097let PPC970_Unit = 1 in { // FXU Operations.
Craig Topperc50d64b2014-11-26 00:46:26 +00002098let hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002099defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002100 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00002101 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002102defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002103 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002104 [(set i32:$rA, (ctlz i32:$rS))]>;
Nemanja Ivanovic87bcae32016-04-13 18:51:18 +00002105defm CNTTZW : XForm_11r<31, 538, (outs gprc:$rA), (ins gprc:$rS),
2106 "cnttzw", "$rA, $rS", IIC_IntGeneral,
2107 [(set i32:$rA, (cttz i32:$rS))]>, Requires<[IsISA3_0]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002108defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002109 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002110 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002111defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002112 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002113 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
Hal Finkel4edc66b2015-01-03 01:16:37 +00002114
2115let isCommutable = 1 in
2116def CMPB : XForm_6<31, 508, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
2117 "cmpb $rA, $rS, $rB", IIC_IntGeneral,
2118 [(set i32:$rA, (PPCcmpb i32:$rS, i32:$rB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002119}
Craig Topperc50d64b2014-11-26 00:46:26 +00002120let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002121 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002122 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002123 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002124 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00002125}
Chris Lattner51348c52006-03-12 09:13:49 +00002126}
2127let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00002128//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002129// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Craig Topperc50d64b2014-11-26 00:46:26 +00002130let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002131 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002132 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002133 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002134 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002135 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00002136}
Chris Lattnere79a4512006-11-14 19:19:53 +00002137
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002138let Uses = [RM] in {
Craig Topperc50d64b2014-11-26 00:46:26 +00002139 let hasSideEffects = 0 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00002140 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002141 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00002142 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002143 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002144 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002145 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002146
Ulrich Weigand136ac222013-04-26 16:53:15 +00002147 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002148 "frsp", "$frD, $frB", IIC_FPGeneral,
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00002149 [(set f32:$frD, (fpround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002150
Hal Finkelb4b99e52013-12-17 23:05:18 +00002151 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002152 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002153 "frin", "$frD, $frB", IIC_FPGeneral,
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00002154 [(set f64:$frD, (fround f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002155 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002156 "frin", "$frD, $frB", IIC_FPGeneral,
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00002157 [(set f32:$frD, (fround f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00002158 }
2159
Craig Topperc50d64b2014-11-26 00:46:26 +00002160 let hasSideEffects = 0 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00002161 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002162 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002163 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002164 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002165 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002166 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002167 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002168 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002169 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002170 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002171 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002172 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002173 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002174 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002175 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002176 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002177 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002178 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002179 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002180 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002181 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00002182
Ulrich Weigand136ac222013-04-26 16:53:15 +00002183 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00002184 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002185 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002186 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00002187 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002188 [(set f32:$frD, (fsqrt f32:$frB))]>;
2189 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002190 }
Chris Lattner51348c52006-03-12 09:13:49 +00002191}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002192
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002193/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00002194/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00002195/// that they will fill slots (which could cause the load of a LSU reject to
2196/// sneak into a d-group with a store).
Craig Topperc50d64b2014-11-26 00:46:26 +00002197let hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002198defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002199 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002200 []>, // (set f32:$frD, f32:$frB)
2201 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002202
Craig Topperc50d64b2014-11-26 00:46:26 +00002203let PPC970_Unit = 3, hasSideEffects = 0 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00002204// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002205defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002206 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002207 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002208let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002209defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002210 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002211 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002212defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002213 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002214 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002215let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002216defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002217 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002218 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002219defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002220 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002221 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002222let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002223defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002224 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002225 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00002226
Hal Finkeldbc78e12013-08-19 05:01:02 +00002227defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002228 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00002229 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00002230let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00002231defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002232 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00002233 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
2234
Hal Finkel2e103312013-04-03 04:01:11 +00002235// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002236defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002237 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002238 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002239defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002240 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002241 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002242defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002243 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002244 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002245defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002246 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002247 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002248}
Nate Begeman6cdbd222004-08-29 22:45:13 +00002249
Nate Begeman143cf942004-08-30 02:28:06 +00002250// XL-Form instructions. condition register logical ops.
2251//
Craig Topperc50d64b2014-11-26 00:46:26 +00002252let hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002253def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002254 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002255 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00002256
Hal Finkelb0e9b352015-01-07 00:15:29 +00002257// FIXME: According to the ISA (section 2.5.1 of version 2.06), the
2258// condition-register logical instructions have preferred forms. Specifically,
2259// it is preferred that the bit specified by the BT field be in the same
2260// condition register as that specified by the bit BB. We might want to account
2261// for this via hinting the register allocator and anti-dep breakers, or we
2262// could constrain the register class to force this constraint and then loosen
2263// it during register allocation via convertToThreeAddress or some similar
2264// mechanism.
2265
Hal Finkele01d3212014-03-24 15:07:28 +00002266let isCommutable = 1 in {
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002267def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
2268 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002269 "crand $CRD, $CRA, $CRB", IIC_BrCR,
2270 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002271
2272def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
2273 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002274 "crnand $CRD, $CRA, $CRB", IIC_BrCR,
2275 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002276
2277def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
2278 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002279 "cror $CRD, $CRA, $CRB", IIC_BrCR,
2280 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002281
2282def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
2283 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002284 "crxor $CRD, $CRA, $CRB", IIC_BrCR,
2285 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002286
2287def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
2288 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002289 "crnor $CRD, $CRA, $CRB", IIC_BrCR,
2290 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002291
Ulrich Weigand136ac222013-04-26 16:53:15 +00002292def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
2293 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002294 "creqv $CRD, $CRA, $CRB", IIC_BrCR,
2295 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002296} // isCommutable
Chris Lattner43df5b32007-02-25 05:34:32 +00002297
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002298def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00002299 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002300 "crandc $CRD, $CRA, $CRB", IIC_BrCR,
2301 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002302
2303def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
2304 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002305 "crorc $CRD, $CRA, $CRB", IIC_BrCR,
2306 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00002307
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002308let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002309def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002310 "creqv $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002311 [(set i1:$dst, 1)]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00002312
Ulrich Weigand136ac222013-04-26 16:53:15 +00002313def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002314 "crxor $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002315 [(set i1:$dst, 0)]>;
Roman Divacky71038e72011-08-30 17:04:16 +00002316
Hal Finkel5ab37802012-08-28 02:10:27 +00002317let Defs = [CR1EQ], CRD = 6 in {
2318def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002319 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002320 [(PPCcr6set)]>;
2321
2322def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002323 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002324 [(PPCcr6unset)]>;
2325}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002326}
Hal Finkel5ab37802012-08-28 02:10:27 +00002327
Chris Lattner51348c52006-03-12 09:13:49 +00002328// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00002329//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002330
2331def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002332 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002333def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002334 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002335
Ulrich Weigande840ee22013-07-08 15:20:38 +00002336def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Kit Barton4f79f962015-06-16 16:01:15 +00002337 "mftb $RT, $SPR", IIC_SprMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00002338
Hal Finkelbbdee932014-12-02 22:01:00 +00002339// A pseudo-instruction used to implement the read of the 64-bit cycle counter
2340// on a 32-bit target.
2341let hasSideEffects = 1, usesCustomInserter = 1 in
2342def ReadTB : Pseudo<(outs gprc:$lo, gprc:$hi), (ins),
2343 "#ReadTB", []>;
2344
Dale Johannesene395d782008-10-23 20:41:28 +00002345let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002346def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002347 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002348 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002349}
Ulrich Weigandc8868102013-03-25 19:05:30 +00002350let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002351def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002352 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002353 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002354}
Hal Finkel25c19922013-05-15 21:37:41 +00002355let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
2356let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00002357def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002358 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00002359 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00002360}
Chris Lattner02e2c182006-03-13 21:52:10 +00002361
Dale Johannesene395d782008-10-23 20:41:28 +00002362let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002363def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002364 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002365 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002366}
2367let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002368def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002369 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002370 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002371}
Chris Lattner02e2c182006-03-13 21:52:10 +00002372
Hal Finkela1431df2013-03-21 19:03:21 +00002373let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002374 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
2375 // like a GPR on the PPC970. As such, copies in and out have the same
2376 // performance characteristics as an OR instruction.
2377 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002378 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002379 PPC970_DGroup_Single, PPC970_Unit_FXU;
2380 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002381 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002382 PPC970_DGroup_First, PPC970_Unit_FXU;
2383
Hal Finkela1431df2013-03-21 19:03:21 +00002384 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002385 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002386 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002387 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002388 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00002389 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002390 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002391 PPC970_DGroup_First, PPC970_Unit_FXU;
2392}
2393
Eric Christopher1dbb23e2016-06-09 23:27:48 +00002394// Aliases for mtvrsave/mfvrsave to mfspr/mtspr.
2395def : InstAlias<"mtvrsave $rS", (MTVRSAVE gprc:$rS)>;
2396def : InstAlias<"mfvrsave $rS", (MFVRSAVE gprc:$rS)>;
2397
Hal Finkela1431df2013-03-21 19:03:21 +00002398// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
2399// so we'll need to scavenge a register for it.
2400let mayStore = 1 in
2401def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
2402 "#SPILL_VRSAVE", []>;
2403
2404// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
2405// spilled), so we'll need to scavenge a register for it.
2406let mayLoad = 1 in
2407def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
2408 "#RESTORE_VRSAVE", []>;
2409
Craig Topperc50d64b2014-11-26 00:46:26 +00002410let hasSideEffects = 0 in {
Nemanja Ivanovic2314e832016-01-08 13:09:54 +00002411// mtocrf's input needs to be prepared by shifting by an amount dependent
2412// on the cr register selected. Thus, post-ra anti-dep breaking must not
2413// later change that register assignment.
2414let hasExtraDefRegAllocReq = 1 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002415def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002416 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002417 PPC970_DGroup_First, PPC970_Unit_CRU;
2418
Nemanja Ivanovic2314e832016-01-08 13:09:54 +00002419// Similarly to mtocrf, the mask for mtcrf must be prepared in a way that
2420// is dependent on the cr fields being set.
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002421def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002422 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00002423 PPC970_MicroCode, PPC970_Unit_CRU;
Nemanja Ivanovic2314e832016-01-08 13:09:54 +00002424} // hasExtraDefRegAllocReq = 1
Dale Johannesend7d66382010-05-20 17:48:26 +00002425
Nemanja Ivanovic2314e832016-01-08 13:09:54 +00002426// mfocrf's input needs to be prepared by shifting by an amount dependent
2427// on the cr register selected. Thus, post-ra anti-dep breaking must not
2428// later change that register assignment.
2429let hasExtraSrcRegAllocReq = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002430def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00002431 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00002432 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00002433
Nemanja Ivanovic2314e832016-01-08 13:09:54 +00002434// Similarly to mfocrf, the mask for mfcrf must be prepared in a way that
2435// is dependent on the cr fields being copied.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002436def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002437 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00002438 PPC970_MicroCode, PPC970_Unit_CRU;
Nemanja Ivanovic2314e832016-01-08 13:09:54 +00002439} // hasExtraSrcRegAllocReq = 1
Nemanja Ivanovica621a7f2016-03-31 15:26:37 +00002440
2441def MCRXRX : X_BF3<31, 576, (outs crrc:$BF), (ins),
2442 "mcrxrx $BF", IIC_BrMCRX>, Requires<[IsISA3_0]>;
Craig Topperc50d64b2014-11-26 00:46:26 +00002443} // hasSideEffects = 0
Nate Begeman143cf942004-08-30 02:28:06 +00002444
Ulrich Weigand874fc622013-03-26 10:56:22 +00002445// Pseudo instruction to perform FADD in round-to-zero mode.
2446let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002447 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00002448 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
2449}
Dale Johannesen666323e2007-10-10 01:01:31 +00002450
Ulrich Weigand874fc622013-03-26 10:56:22 +00002451// The above pseudo gets expanded to make use of the following instructions
2452// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002453let Uses = [RM], Defs = [RM] in {
2454 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002455 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002456 PPC970_DGroup_Single, PPC970_Unit_FPU;
2457 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002458 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002459 PPC970_DGroup_Single, PPC970_Unit_FPU;
Hal Finkel64202162015-01-15 01:00:53 +00002460 let isCodeGenOnly = 1 in
2461 def MTFSFb : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
2462 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
2463 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002464}
2465let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002466 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002467 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002468 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002469 PPC970_DGroup_Single, PPC970_Unit_FPU;
Hal Finkel64202162015-01-15 01:00:53 +00002470
2471 let Defs = [CR1] in
2472 def MFFSo : XForm_42<63, 583, (outs f8rc:$rT), (ins),
2473 "mffs. $rT", IIC_IntMFFS, []>, isDOT;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002474}
2475
Dale Johannesen666323e2007-10-10 01:01:31 +00002476
Craig Topperc50d64b2014-11-26 00:46:26 +00002477let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00002478// XO-Form instructions. Arithmetic instructions that can set overflow bit
Hal Finkele01d3212014-03-24 15:07:28 +00002479let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002480defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002481 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002482 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002483let isCodeGenOnly = 1 in
2484def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB),
2485 "add $rT, $rA, $rB", IIC_IntSimple,
2486 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002487let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002488defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002489 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002490 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2491 PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002492
Nemanja Ivanovicc0904792015-04-09 23:54:37 +00002493defm DIVW : XOForm_1rcr<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2494 "divw", "$rT, $rA, $rB", IIC_IntDivW,
2495 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>;
2496defm DIVWU : XOForm_1rcr<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2497 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
2498 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>;
2499def DIVWE : XOForm_1<31, 427, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2500 "divwe $rT, $rA, $rB", IIC_IntDivW,
2501 [(set i32:$rT, (int_ppc_divwe gprc:$rA, gprc:$rB))]>,
2502 Requires<[HasExtDiv]>;
2503let Defs = [CR0] in
2504def DIVWEo : XOForm_1<31, 427, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2505 "divwe. $rT, $rA, $rB", IIC_IntDivW,
2506 []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First,
2507 Requires<[HasExtDiv]>;
2508def DIVWEU : XOForm_1<31, 395, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2509 "divweu $rT, $rA, $rB", IIC_IntDivW,
2510 [(set i32:$rT, (int_ppc_divweu gprc:$rA, gprc:$rB))]>,
2511 Requires<[HasExtDiv]>;
2512let Defs = [CR0] in
2513def DIVWEUo : XOForm_1<31, 395, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
2514 "divweu. $rT, $rA, $rB", IIC_IntDivW,
2515 []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First,
2516 Requires<[HasExtDiv]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002517let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002518defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002519 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002520 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002521defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002522 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002523 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002524defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002525 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002526 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002527} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002528defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002529 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002530 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002531defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002532 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002533 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2534 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002535defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002536 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002537 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002538let Uses = [CARRY] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002539let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002540defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002541 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002542 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002543defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002544 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002545 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002546defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002547 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002548 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002549defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002550 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002551 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002552defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002553 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002554 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002555defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002556 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002557 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002558}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002559}
Nate Begeman143cf942004-08-30 02:28:06 +00002560
2561// A-Form instructions. Most of the instructions executed in the FPU are of
2562// this type.
2563//
Craig Topperc50d64b2014-11-26 00:46:26 +00002564let PPC970_Unit = 3, hasSideEffects = 0 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002565let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002566let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002567 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002568 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002569 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002570 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002571 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002572 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002573 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002574 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002575 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002576 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002577 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002578 [(set f64:$FRT,
2579 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002580 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002581 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002582 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002583 [(set f32:$FRT,
2584 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002585 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002586 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002587 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002588 [(set f64:$FRT,
2589 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002590 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002591 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002592 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002593 [(set f32:$FRT,
2594 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002595 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002596 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002597 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002598 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2599 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002600 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002601 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002602 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002603 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2604 (fneg f32:$FRB))))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002605} // isCommutable
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002606}
Chris Lattner3734d202005-10-02 07:07:49 +00002607// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2608// having 4 of these, force the comparison to always be an 8-byte double (code
2609// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002610// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002611let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002612defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002613 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002614 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002615 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2616defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002617 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002618 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002619 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002620let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002621 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002622 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002623 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002624 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002625 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2626 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002627 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002628 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002629 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002630 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002631 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002632 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002633 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002634 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2635 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002636 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002637 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002638 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002639 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002640 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002641 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002642 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002643 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2644 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002645 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002646 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002647 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002648 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002649 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002650 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002651 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002652 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2653 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002654 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002655 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002656 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002657 }
Chris Lattner51348c52006-03-12 09:13:49 +00002658}
Nate Begeman143cf942004-08-30 02:28:06 +00002659
Craig Topperc50d64b2014-11-26 00:46:26 +00002660let hasSideEffects = 0 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002661let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002662 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002663 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002664 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel11d3c562015-02-01 17:52:16 +00002665 "isel $rT, $rA, $rB, $cond", IIC_IntISEL,
Hal Finkel460e94d2012-06-22 23:10:08 +00002666 []>;
2667}
2668
2669let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002670// M-Form instructions. rotate and mask instructions.
2671//
Chris Lattner57711562006-11-15 23:24:18 +00002672let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002673// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002674defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2675 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002676 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2677 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2678 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002679}
Hal Finkel654d43b2013-04-12 02:18:09 +00002680let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002681def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002682 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002683 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002684 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002685let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002686def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002687 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002688 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002689 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2690}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002691defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2692 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002693 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002694 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002695}
Craig Topperc50d64b2014-11-26 00:46:26 +00002696} // hasSideEffects = 0
Chris Lattner382f3562006-03-20 06:15:45 +00002697
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002698//===----------------------------------------------------------------------===//
2699// PowerPC Instruction Patterns
2700//
2701
Chris Lattner4435b142005-09-26 22:20:16 +00002702// Arbitrary immediate support. Implement in terms of LIS/ORI.
2703def : Pat<(i32 imm:$imm),
2704 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002705
2706// Implement the 'not' operation with the NOR instruction.
Hal Finkel940ab932014-02-28 00:27:01 +00002707def i32not : OutPatFrag<(ops node:$in),
2708 (NOR $in, $in)>;
2709def : Pat<(not i32:$in),
2710 (i32not $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002711
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002712// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002713def : Pat<(add i32:$in, imm:$imm),
2714 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002715// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002716def : Pat<(or i32:$in, imm:$imm),
2717 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002718// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002719def : Pat<(xor i32:$in, imm:$imm),
2720 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002721// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002722def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002723 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002724
Chris Lattnerb4299832006-06-16 20:22:01 +00002725// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002726def : Pat<(shl i32:$in, (i32 imm:$imm)),
2727 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2728def : Pat<(srl i32:$in, (i32 imm:$imm)),
2729 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002730
Nate Begeman1b8121b2006-01-11 21:21:00 +00002731// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002732def : Pat<(rotl i32:$in, i32:$sh),
2733 (RLWNM $in, $sh, 0, 31)>;
2734def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2735 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002736
Nate Begemand31efd12006-09-22 05:01:56 +00002737// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002738def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2739 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002740
Chris Lattnereb755fc2006-05-17 19:00:46 +00002741// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002742def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2743 (BL tglobaladdr:$dst)>;
2744def : Pat<(PPCcall (i32 texternalsym:$dst)),
2745 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002746
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002747def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2748 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2749
2750def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2751 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2752
2753def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2754 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2755
2756
2757
Chris Lattner595088a2005-11-17 07:30:41 +00002758// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002759def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2760def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2761def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2762def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002763def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2764def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002765def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2766def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002767def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2768 (ADDIS $in, tglobaltlsaddr:$g)>;
2769def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002770 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002771def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2772 (ADDIS $in, tglobaladdr:$g)>;
2773def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2774 (ADDIS $in, tconstpool:$g)>;
2775def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2776 (ADDIS $in, tjumptable:$g)>;
2777def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2778 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002779
Roman Divacky32143e22013-12-20 18:08:54 +00002780// Support for thread-local storage.
2781def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT",
2782 [(set i32:$rD, (PPCppc32GOT))]>;
2783
Hal Finkel7c8ae532014-07-25 17:47:22 +00002784// Get the _GLOBAL_OFFSET_TABLE_ in PIC mode.
2785// This uses two output registers, the first as the real output, the second as a
2786// temporary register, used internally in code generation.
2787def PPC32PICGOT: Pseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT",
2788 []>, NoEncode<"$rT">;
2789
Roman Divacky32143e22013-12-20 18:08:54 +00002790def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg),
Hal Finkel7c8ae532014-07-25 17:47:22 +00002791 "#LDgotTprelL32",
2792 [(set i32:$rD,
2793 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002794def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g),
2795 (ADD4TLS $in, tglobaltlsaddr:$g)>;
2796
Hal Finkel7c8ae532014-07-25 17:47:22 +00002797def ADDItlsgdL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2798 "#ADDItlsgdL32",
2799 [(set i32:$rD,
2800 (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>;
Bill Schmidt82f1c772015-02-10 19:09:05 +00002801// LR is a true define, while the rest of the Defs are clobbers. R3 is
2802// explicitly defined when this op is created, so not mentioned here.
2803let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2804 Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2805def GETtlsADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2806 "GETtlsADDR32",
2807 [(set i32:$rD,
2808 (PPCgetTlsAddr i32:$reg, tglobaltlsaddr:$sym))]>;
2809// Combined op for ADDItlsgdL32 and GETtlsADDR32, late expanded. R3 and LR
2810// are true defines while the rest of the Defs are clobbers.
2811let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2812 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2813def ADDItlsgdLADDR32 : Pseudo<(outs gprc:$rD),
2814 (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym),
2815 "#ADDItlsgdLADDR32",
2816 [(set i32:$rD,
2817 (PPCaddiTlsgdLAddr i32:$reg,
2818 tglobaltlsaddr:$disp,
2819 tglobaltlsaddr:$sym))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002820def ADDItlsldL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2821 "#ADDItlsldL32",
2822 [(set i32:$rD,
2823 (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>;
Bill Schmidt82f1c772015-02-10 19:09:05 +00002824// LR is a true define, while the rest of the Defs are clobbers. R3 is
2825// explicitly defined when this op is created, so not mentioned here.
2826let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2827 Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2828def GETtlsldADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym),
2829 "GETtlsldADDR32",
2830 [(set i32:$rD,
2831 (PPCgetTlsldAddr i32:$reg,
2832 tglobaltlsaddr:$sym))]>;
2833// Combined op for ADDItlsldL32 and GETtlsADDR32, late expanded. R3 and LR
2834// are true defines while the rest of the Defs are clobbers.
2835let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1,
2836 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in
2837def ADDItlsldLADDR32 : Pseudo<(outs gprc:$rD),
2838 (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym),
2839 "#ADDItlsldLADDR32",
2840 [(set i32:$rD,
2841 (PPCaddiTlsldLAddr i32:$reg,
2842 tglobaltlsaddr:$disp,
2843 tglobaltlsaddr:$sym))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002844def ADDIdtprelL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2845 "#ADDIdtprelL32",
2846 [(set i32:$rD,
2847 (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>;
2848def ADDISdtprelHA32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2849 "#ADDISdtprelHA32",
2850 [(set i32:$rD,
2851 (PPCaddisDtprelHA i32:$reg,
2852 tglobaltlsaddr:$disp))]>;
2853
Hal Finkel3ee2af72014-07-18 23:29:49 +00002854// Support for Position-independent code
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002855def LWZtoc : Pseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg),
2856 "#LWZtoc",
2857 [(set i32:$rD,
2858 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002859// Get Global (GOT) Base Register offset, from the word immediately preceding
2860// the function label.
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002861def UpdateGBR : Pseudo<(outs gprc:$rD, gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002862
2863
Chris Lattnerfea33f72005-12-06 02:10:38 +00002864// Standard shifts. These are represented separately from the real shifts above
2865// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2866// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002867def : Pat<(sra i32:$rS, i32:$rB),
2868 (SRAW $rS, $rB)>;
2869def : Pat<(srl i32:$rS, i32:$rB),
2870 (SRW $rS, $rB)>;
2871def : Pat<(shl i32:$rS, i32:$rB),
2872 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002873
Evan Chenge71fe34d2006-10-09 20:57:25 +00002874def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002875 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002876def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002877 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002878def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002879 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002880def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002881 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002882def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002883 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002884def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002885 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002886def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002887 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002888def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002889 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002890def : Pat<(f64 (extloadf32 iaddr:$src)),
2891 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2892def : Pat<(f64 (extloadf32 xaddr:$src)),
2893 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2894
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00002895def : Pat<(f64 (fpextend f32:$src)),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002896 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002897
Robin Morisset9098fee2014-10-03 18:04:36 +00002898// Only seq_cst fences require the heavyweight sync (SYNC 0).
2899// All others can use the lightweight sync (SYNC 1).
2900// source: http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
2901// The rule for seq_cst is duplicated to work with both 64 bits and 32 bits
2902// versions of Power.
2903def : Pat<(atomic_fence (i64 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2904def : Pat<(atomic_fence (i32 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2905def : Pat<(atomic_fence (imm), (imm)), (SYNC 1)>, Requires<[HasSYNC]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +00002906def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Eli Friedman26a48482011-07-27 22:21:52 +00002907
Hal Finkel2e103312013-04-03 04:01:11 +00002908// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2909def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2910 (FNMSUB $A, $C, $B)>;
2911def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2912 (FNMSUB $A, $C, $B)>;
2913def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2914 (FNMSUBS $A, $C, $B)>;
2915def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2916 (FNMSUBS $A, $C, $B)>;
2917
Hal Finkeldbc78e12013-08-19 05:01:02 +00002918// FCOPYSIGN's operand types need not agree.
2919def : Pat<(fcopysign f64:$frB, f32:$frA),
2920 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2921def : Pat<(fcopysign f32:$frB, f64:$frA),
2922 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2923
Chris Lattner2a85fa12006-03-25 07:51:43 +00002924include "PPCInstrAltivec.td"
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00002925include "PPCInstrSPE.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002926include "PPCInstr64Bit.td"
Hal Finkel27774d92014-03-13 07:58:58 +00002927include "PPCInstrVSX.td"
Hal Finkelc93a9a22015-02-25 01:06:45 +00002928include "PPCInstrQPX.td"
Kit Barton535e69d2015-03-25 19:36:23 +00002929include "PPCInstrHTM.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002930
Hal Finkel940ab932014-02-28 00:27:01 +00002931def crnot : OutPatFrag<(ops node:$in),
2932 (CRNOR $in, $in)>;
2933def : Pat<(not i1:$in),
2934 (crnot $in)>;
2935
2936// Patterns for arithmetic i1 operations.
2937def : Pat<(add i1:$a, i1:$b),
2938 (CRXOR $a, $b)>;
2939def : Pat<(sub i1:$a, i1:$b),
2940 (CRXOR $a, $b)>;
2941def : Pat<(mul i1:$a, i1:$b),
2942 (CRAND $a, $b)>;
2943
2944// We're sometimes asked to materialize i1 -1, which is just 1 in this case
2945// (-1 is used to mean all bits set).
2946def : Pat<(i1 -1), (CRSET)>;
2947
2948// i1 extensions, implemented in terms of isel.
2949def : Pat<(i32 (zext i1:$in)),
2950 (SELECT_I4 $in, (LI 1), (LI 0))>;
2951def : Pat<(i32 (sext i1:$in)),
2952 (SELECT_I4 $in, (LI -1), (LI 0))>;
2953
2954def : Pat<(i64 (zext i1:$in)),
2955 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2956def : Pat<(i64 (sext i1:$in)),
2957 (SELECT_I8 $in, (LI8 -1), (LI8 0))>;
2958
2959// FIXME: We should choose either a zext or a sext based on other constants
2960// already around.
2961def : Pat<(i32 (anyext i1:$in)),
2962 (SELECT_I4 $in, (LI 1), (LI 0))>;
2963def : Pat<(i64 (anyext i1:$in)),
2964 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2965
2966// match setcc on i1 variables.
Hal Finkela2cdbce2015-08-30 22:12:50 +00002967// CRANDC is:
2968// 1 1 : F
2969// 1 0 : T
2970// 0 1 : F
2971// 0 0 : F
2972//
2973// LT is:
2974// -1 -1 : F
2975// -1 0 : T
2976// 0 -1 : F
2977// 0 0 : F
2978//
2979// ULT is:
2980// 1 1 : F
2981// 1 0 : F
2982// 0 1 : T
2983// 0 0 : F
Hal Finkel940ab932014-02-28 00:27:01 +00002984def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00002985 (CRANDC $s1, $s2)>;
Hal Finkel940ab932014-02-28 00:27:01 +00002986def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)),
2987 (CRANDC $s2, $s1)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00002988// CRORC is:
2989// 1 1 : T
2990// 1 0 : T
2991// 0 1 : F
2992// 0 0 : T
2993//
2994// LE is:
2995// -1 -1 : T
2996// -1 0 : T
2997// 0 -1 : F
2998// 0 0 : T
2999//
3000// ULE is:
3001// 1 1 : T
3002// 1 0 : F
3003// 0 1 : T
3004// 0 0 : T
Hal Finkel940ab932014-02-28 00:27:01 +00003005def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003006 (CRORC $s1, $s2)>;
Hal Finkel940ab932014-02-28 00:27:01 +00003007def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)),
3008 (CRORC $s2, $s1)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00003009
Hal Finkel940ab932014-02-28 00:27:01 +00003010def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)),
3011 (CREQV $s1, $s2)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00003012
3013// GE is:
3014// -1 -1 : T
3015// -1 0 : F
3016// 0 -1 : T
3017// 0 0 : T
3018//
3019// UGE is:
3020// 1 1 : T
3021// 1 0 : T
3022// 0 1 : F
3023// 0 0 : T
Hal Finkel940ab932014-02-28 00:27:01 +00003024def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003025 (CRORC $s2, $s1)>;
Hal Finkel940ab932014-02-28 00:27:01 +00003026def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)),
3027 (CRORC $s1, $s2)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00003028
3029// GT is:
3030// -1 -1 : F
3031// -1 0 : F
3032// 0 -1 : T
3033// 0 0 : F
3034//
3035// UGT is:
3036// 1 1 : F
3037// 1 0 : T
3038// 0 1 : F
3039// 0 0 : F
Hal Finkel940ab932014-02-28 00:27:01 +00003040def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003041 (CRANDC $s2, $s1)>;
Hal Finkel940ab932014-02-28 00:27:01 +00003042def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)),
3043 (CRANDC $s1, $s2)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00003044
Hal Finkel940ab932014-02-28 00:27:01 +00003045def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)),
3046 (CRXOR $s1, $s2)>;
3047
3048// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE,
3049// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for
3050// floating-point types.
3051
3052multiclass CRNotPat<dag pattern, dag result> {
3053 def : Pat<pattern, (crnot result)>;
3054 def : Pat<(not pattern), result>;
3055
3056 // We can also fold the crnot into an extension:
3057 def : Pat<(i32 (zext pattern)),
3058 (SELECT_I4 result, (LI 0), (LI 1))>;
3059 def : Pat<(i32 (sext pattern)),
3060 (SELECT_I4 result, (LI 0), (LI -1))>;
3061
3062 // We can also fold the crnot into an extension:
3063 def : Pat<(i64 (zext pattern)),
3064 (SELECT_I8 result, (LI8 0), (LI8 1))>;
3065 def : Pat<(i64 (sext pattern)),
3066 (SELECT_I8 result, (LI8 0), (LI8 -1))>;
3067
3068 // FIXME: We should choose either a zext or a sext based on other constants
3069 // already around.
3070 def : Pat<(i32 (anyext pattern)),
3071 (SELECT_I4 result, (LI 0), (LI 1))>;
3072
3073 def : Pat<(i64 (anyext pattern)),
3074 (SELECT_I8 result, (LI8 0), (LI8 1))>;
3075}
3076
3077// FIXME: Because of what seems like a bug in TableGen's type-inference code,
3078// we need to write imm:$imm in the output patterns below, not just $imm, or
3079// else the resulting matcher will not correctly add the immediate operand
3080// (making it a register operand instead).
3081
3082// extended SETCC.
3083multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag,
3084 OutPatFrag rfrag, OutPatFrag rfrag8> {
3085 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))),
3086 (rfrag $s1)>;
3087 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))),
3088 (rfrag8 $s1)>;
3089 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))),
3090 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
3091 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))),
3092 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
3093
3094 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))),
3095 (rfrag $s1)>;
3096 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))),
3097 (rfrag8 $s1)>;
3098 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))),
3099 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
3100 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))),
3101 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
3102}
3103
3104// Note that we do all inversions below with i(32|64)not, instead of using
3105// (xori x, 1) because on the A2 nor has single-cycle latency while xori
3106// has 2-cycle latency.
3107
3108defm : ExtSetCCPat<SETEQ,
3109 PatFrag<(ops node:$in, node:$cc),
3110 (setcc $in, 0, $cc)>,
3111 OutPatFrag<(ops node:$in),
3112 (RLWINM (CNTLZW $in), 27, 31, 31)>,
3113 OutPatFrag<(ops node:$in),
3114 (RLDICL (CNTLZD $in), 58, 63)> >;
3115
3116defm : ExtSetCCPat<SETNE,
3117 PatFrag<(ops node:$in, node:$cc),
3118 (setcc $in, 0, $cc)>,
3119 OutPatFrag<(ops node:$in),
3120 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>,
3121 OutPatFrag<(ops node:$in),
3122 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >;
3123
3124defm : ExtSetCCPat<SETLT,
3125 PatFrag<(ops node:$in, node:$cc),
3126 (setcc $in, 0, $cc)>,
3127 OutPatFrag<(ops node:$in),
3128 (RLWINM $in, 1, 31, 31)>,
3129 OutPatFrag<(ops node:$in),
3130 (RLDICL $in, 1, 63)> >;
3131
3132defm : ExtSetCCPat<SETGE,
3133 PatFrag<(ops node:$in, node:$cc),
3134 (setcc $in, 0, $cc)>,
3135 OutPatFrag<(ops node:$in),
3136 (RLWINM (i32not $in), 1, 31, 31)>,
3137 OutPatFrag<(ops node:$in),
3138 (RLDICL (i64not $in), 1, 63)> >;
3139
3140defm : ExtSetCCPat<SETGT,
3141 PatFrag<(ops node:$in, node:$cc),
3142 (setcc $in, 0, $cc)>,
3143 OutPatFrag<(ops node:$in),
3144 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>,
3145 OutPatFrag<(ops node:$in),
3146 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >;
3147
3148defm : ExtSetCCPat<SETLE,
3149 PatFrag<(ops node:$in, node:$cc),
3150 (setcc $in, 0, $cc)>,
3151 OutPatFrag<(ops node:$in),
3152 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>,
3153 OutPatFrag<(ops node:$in),
3154 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >;
3155
3156defm : ExtSetCCPat<SETLT,
3157 PatFrag<(ops node:$in, node:$cc),
3158 (setcc $in, -1, $cc)>,
3159 OutPatFrag<(ops node:$in),
3160 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>,
3161 OutPatFrag<(ops node:$in),
3162 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
3163
3164defm : ExtSetCCPat<SETGE,
3165 PatFrag<(ops node:$in, node:$cc),
3166 (setcc $in, -1, $cc)>,
3167 OutPatFrag<(ops node:$in),
3168 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>,
3169 OutPatFrag<(ops node:$in),
3170 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
3171
3172defm : ExtSetCCPat<SETGT,
3173 PatFrag<(ops node:$in, node:$cc),
3174 (setcc $in, -1, $cc)>,
3175 OutPatFrag<(ops node:$in),
3176 (RLWINM (i32not $in), 1, 31, 31)>,
3177 OutPatFrag<(ops node:$in),
3178 (RLDICL (i64not $in), 1, 63)> >;
3179
3180defm : ExtSetCCPat<SETLE,
3181 PatFrag<(ops node:$in, node:$cc),
3182 (setcc $in, -1, $cc)>,
3183 OutPatFrag<(ops node:$in),
3184 (RLWINM $in, 1, 31, 31)>,
3185 OutPatFrag<(ops node:$in),
3186 (RLDICL $in, 1, 63)> >;
3187
Hal Finkela39fd4b2016-09-02 02:34:44 +00003188// An extended SETCC with shift amount.
3189multiclass ExtSetCCShiftPat<CondCode cc, PatFrag pfrag,
3190 OutPatFrag rfrag, OutPatFrag rfrag8> {
3191 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, i32:$sa, cc)))),
3192 (rfrag $s1, $sa)>;
3193 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, i32:$sa, cc)))),
3194 (rfrag8 $s1, $sa)>;
3195 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, i32:$sa, cc)))),
3196 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1, $sa), sub_32)>;
3197 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, i32:$sa, cc)))),
3198 (EXTRACT_SUBREG (rfrag8 $s1, $sa), sub_32)>;
3199
3200 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, i32:$sa, cc)))),
3201 (rfrag $s1, $sa)>;
3202 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, i32:$sa, cc)))),
3203 (rfrag8 $s1, $sa)>;
3204 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, i32:$sa, cc)))),
3205 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1, $sa), sub_32)>;
3206 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, i32:$sa, cc)))),
3207 (EXTRACT_SUBREG (rfrag8 $s1, $sa), sub_32)>;
3208}
3209
3210defm : ExtSetCCShiftPat<SETNE,
3211 PatFrag<(ops node:$in, node:$sa, node:$cc),
3212 (setcc (and $in, (shl 1, $sa)), 0, $cc)>,
3213 OutPatFrag<(ops node:$in, node:$sa),
3214 (RLWNM $in, (SUBFIC $sa, 32), 31, 31)>,
3215 OutPatFrag<(ops node:$in, node:$sa),
3216 (RLDCL $in, (SUBFIC $sa, 64), 63)> >;
3217
3218defm : ExtSetCCShiftPat<SETEQ,
3219 PatFrag<(ops node:$in, node:$sa, node:$cc),
3220 (setcc (and $in, (shl 1, $sa)), 0, $cc)>,
3221 OutPatFrag<(ops node:$in, node:$sa),
3222 (RLWNM (i32not $in),
3223 (SUBFIC $sa, 32), 31, 31)>,
3224 OutPatFrag<(ops node:$in, node:$sa),
3225 (RLDCL (i64not $in),
3226 (SUBFIC $sa, 64), 63)> >;
3227
Hal Finkel940ab932014-02-28 00:27:01 +00003228// SETCC for i32.
3229def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)),
3230 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
3231def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)),
3232 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
3233def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)),
3234 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
3235def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)),
3236 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
3237def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)),
3238 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
3239def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)),
3240 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
3241
3242// For non-equality comparisons, the default code would materialize the
3243// constant, then compare against it, like this:
3244// lis r2, 4660
3245// ori r2, r2, 22136
3246// cmpw cr0, r3, r2
3247// beq cr0,L6
3248// Since we are just comparing for equality, we can emit this instead:
3249// xoris r0,r3,0x1234
3250// cmplwi cr0,r0,0x5678
3251// beq cr0,L6
3252
3253def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)),
3254 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
3255 (LO16 imm:$imm)), sub_eq)>;
3256
3257defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)),
3258 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
3259defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)),
3260 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
3261defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)),
3262 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
3263defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)),
3264 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
3265defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)),
3266 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
3267defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)),
3268 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
3269
3270defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)),
3271 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
3272 (LO16 imm:$imm)), sub_eq)>;
3273
3274def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)),
3275 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
3276def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)),
3277 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
3278def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)),
3279 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
3280def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)),
3281 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
3282def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)),
3283 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
3284
3285defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)),
3286 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
3287defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)),
3288 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
3289defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)),
3290 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
3291defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)),
3292 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
3293defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)),
3294 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
3295
3296// SETCC for i64.
3297def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)),
3298 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
3299def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)),
3300 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
3301def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)),
3302 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
3303def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)),
3304 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
3305def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)),
3306 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
3307def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)),
3308 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
3309
3310// For non-equality comparisons, the default code would materialize the
3311// constant, then compare against it, like this:
3312// lis r2, 4660
3313// ori r2, r2, 22136
3314// cmpd cr0, r3, r2
3315// beq cr0,L6
3316// Since we are just comparing for equality, we can emit this instead:
3317// xoris r0,r3,0x1234
3318// cmpldi cr0,r0,0x5678
3319// beq cr0,L6
3320
3321def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)),
3322 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
3323 (LO16 imm:$imm)), sub_eq)>;
3324
3325defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)),
3326 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
3327defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)),
3328 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
3329defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)),
3330 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
3331defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)),
3332 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
3333defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)),
3334 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
3335defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)),
3336 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
3337
3338defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)),
3339 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
3340 (LO16 imm:$imm)), sub_eq)>;
3341
3342def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)),
3343 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
3344def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)),
3345 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
3346def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)),
3347 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
3348def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)),
3349 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
3350def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)),
3351 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
3352
3353defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)),
3354 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
3355defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)),
3356 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
3357defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)),
3358 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
3359defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)),
3360 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
3361defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)),
3362 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
3363
3364// SETCC for f32.
3365def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)),
3366 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3367def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)),
3368 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3369def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)),
3370 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3371def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)),
3372 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3373def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)),
3374 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3375def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)),
3376 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3377def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)),
3378 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
3379
3380defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)),
3381 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3382defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)),
3383 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
3384defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)),
3385 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3386defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)),
3387 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
3388defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)),
3389 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3390defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)),
3391 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
3392defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)),
3393 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
3394
3395// SETCC for f64.
3396def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)),
3397 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3398def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)),
3399 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3400def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)),
3401 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3402def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)),
3403 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3404def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)),
3405 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3406def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)),
3407 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3408def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)),
3409 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
3410
3411defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)),
3412 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3413defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)),
3414 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
3415defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)),
3416 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3417defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)),
3418 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
3419defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)),
3420 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3421defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)),
3422 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3423defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)),
3424 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
3425
3426// match select on i1 variables:
3427def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)),
3428 (CROR (CRAND $cond , $tval),
3429 (CRAND (crnot $cond), $fval))>;
3430
3431// match selectcc on i1 variables:
3432// select (lhs == rhs), tval, fval is:
3433// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval)
3434def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003435 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
3436 (CRAND (CRORC $rhs, $lhs), $fval))>;
3437def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003438 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
3439 (CRAND (CRORC $lhs, $rhs), $fval))>;
3440def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003441 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
3442 (CRAND (CRANDC $rhs, $lhs), $fval))>;
3443def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003444 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
3445 (CRAND (CRANDC $lhs, $rhs), $fval))>;
3446def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)),
3447 (CROR (CRAND (CREQV $lhs, $rhs), $tval),
3448 (CRAND (CRXOR $lhs, $rhs), $fval))>;
3449def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003450 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
3451 (CRAND (CRANDC $lhs, $rhs), $fval))>;
3452def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003453 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
3454 (CRAND (CRANDC $rhs, $lhs), $fval))>;
3455def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003456 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
3457 (CRAND (CRORC $lhs, $rhs), $fval))>;
3458def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003459 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
3460 (CRAND (CRORC $rhs, $lhs), $fval))>;
3461def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)),
3462 (CROR (CRAND (CREQV $lhs, $rhs), $fval),
3463 (CRAND (CRXOR $lhs, $rhs), $tval))>;
3464
3465// match selectcc on i1 variables with non-i1 output.
3466def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003467 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3468def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003469 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3470def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003471 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
3472def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003473 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
3474def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)),
3475 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>;
3476def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003477 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
3478def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003479 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
3480def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003481 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3482def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003483 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3484def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)),
3485 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3486
3487def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003488 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3489def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003490 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3491def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003492 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3493def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003494 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3495def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)),
3496 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>;
3497def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003498 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3499def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003500 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3501def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003502 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3503def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003504 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3505def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)),
3506 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3507
3508def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003509 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3510def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003511 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3512def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003513 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3514def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003515 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3516def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
3517 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>;
3518def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003519 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3520def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003521 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3522def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003523 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3524def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003525 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3526def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
3527 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3528
3529def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003530 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3531def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003532 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3533def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003534 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3535def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003536 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3537def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
3538 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>;
3539def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003540 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3541def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003542 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3543def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003544 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3545def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003546 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3547def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
3548 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3549
3550def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003551 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3552def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETULT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003553 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3554def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003555 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3556def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETULE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003557 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3558def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)),
3559 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>;
3560def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003561 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3562def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETUGE)),
Hal Finkel940ab932014-02-28 00:27:01 +00003563 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3564def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00003565 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3566def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETUGT)),
Hal Finkel940ab932014-02-28 00:27:01 +00003567 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3568def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)),
3569 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>;
3570
3571let usesCustomInserter = 1 in {
3572def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3573 "#ANDIo_1_EQ_BIT",
3574 [(set i1:$dst, (trunc (not i32:$in)))]>;
3575def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3576 "#ANDIo_1_GT_BIT",
3577 [(set i1:$dst, (trunc i32:$in))]>;
3578
3579def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3580 "#ANDIo_1_EQ_BIT8",
3581 [(set i1:$dst, (trunc (not i64:$in)))]>;
3582def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3583 "#ANDIo_1_GT_BIT8",
3584 [(set i1:$dst, (trunc i64:$in))]>;
3585}
3586
3587def : Pat<(i1 (not (trunc i32:$in))),
3588 (ANDIo_1_EQ_BIT $in)>;
3589def : Pat<(i1 (not (trunc i64:$in))),
3590 (ANDIo_1_EQ_BIT8 $in)>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003591
3592//===----------------------------------------------------------------------===//
3593// PowerPC Instructions used for assembler/disassembler only
3594//
3595
Joerg Sonnenberger9dedceb2014-08-05 13:34:01 +00003596// FIXME: For B=0 or B > 8, the registers following RT are used.
3597// WARNING: Do not add patterns for this instruction without fixing this.
3598def LSWI : XForm_base_r3xo<31, 597, (outs gprc:$RT), (ins gprc:$A, u5imm:$B),
3599 "lswi $RT, $A, $B", IIC_LdStLoad, []>;
3600
3601// FIXME: For B=0 or B > 8, the registers following RT are used.
3602// WARNING: Do not add patterns for this instruction without fixing this.
3603def STSWI : XForm_base_r3xo<31, 725, (outs), (ins gprc:$RT, gprc:$A, u5imm:$B),
3604 "stswi $RT, $A, $B", IIC_LdStLoad, []>;
3605
Ulrich Weigand300b6872013-05-03 19:51:09 +00003606def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003607 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003608
3609def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003610 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003611
Sylvestre Ledru9be0b772015-02-05 18:57:02 +00003612// We used to have EIEIO as value but E[0-9A-Z] is a reserved name
3613def EnforceIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003614 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003615
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003616def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003617 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003618
Joerg Sonnenberger99ef10f2014-07-29 23:16:31 +00003619def MBAR : XForm_mbar<31, 854, (outs), (ins u5imm:$MO),
3620 "mbar $MO", IIC_LdStLoad>, Requires<[IsBookE]>;
3621
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +00003622def MTSR: XForm_sr<31, 210, (outs), (ins gprc:$RS, u4imm:$SR),
3623 "mtsr $SR, $RS", IIC_SprMTSR>;
3624
3625def MFSR: XForm_sr<31, 595, (outs gprc:$RS), (ins u4imm:$SR),
3626 "mfsr $RS, $SR", IIC_SprMFSR>;
3627
3628def MTSRIN: XForm_srin<31, 242, (outs), (ins gprc:$RS, gprc:$RB),
3629 "mtsrin $RS, $RB", IIC_SprMTSR>;
3630
3631def MFSRIN: XForm_srin<31, 659, (outs gprc:$RS), (ins gprc:$RB),
3632 "mfsrin $RS, $RB", IIC_SprMFSR>;
3633
Roman Divacky62cb6352013-09-12 17:50:54 +00003634def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003635 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003636
Joerg Sonnenbergerb97f3192014-07-30 10:32:51 +00003637def WRTEE: XForm_mtmsr<31, 131, (outs), (ins gprc:$RS),
3638 "wrtee $RS", IIC_SprMTMSR>, Requires<[IsBookE]> {
3639 let L = 0;
3640}
3641
3642def WRTEEI: I<31, (outs), (ins i1imm:$E), "wrteei $E", IIC_SprMTMSR>,
3643 Requires<[IsBookE]> {
3644 bits<1> E;
3645
3646 let Inst{16} = E;
3647 let Inst{21-30} = 163;
3648}
3649
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003650def DCCCI : XForm_tlb<454, (outs), (ins gprc:$A, gprc:$B),
3651 "dccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
3652def ICCCI : XForm_tlb<966, (outs), (ins gprc:$A, gprc:$B),
3653 "iccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003654
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003655def : InstAlias<"dci 0", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3656def : InstAlias<"dccci", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3657def : InstAlias<"ici 0", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
3658def : InstAlias<"iccci", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003659
Roman Divacky62cb6352013-09-12 17:50:54 +00003660def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003661 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003662
3663def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003664 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003665
Hal Finkel64202162015-01-15 01:00:53 +00003666def MCRFS : XLForm_3<63, 64, (outs crrc:$BF), (ins crrc:$BFA),
3667 "mcrfs $BF, $BFA", IIC_BrMCR>;
3668
3669def MTFSFI : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W),
3670 "mtfsfi $BF, $U, $W", IIC_IntMFFS>;
3671
3672def MTFSFIo : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W),
3673 "mtfsfi. $BF, $U, $W", IIC_IntMFFS>, isDOT;
3674
3675def : InstAlias<"mtfsfi $BF, $U", (MTFSFI crrc:$BF, i32imm:$U, 0)>;
3676def : InstAlias<"mtfsfi. $BF, $U", (MTFSFIo crrc:$BF, i32imm:$U, 0)>;
3677
3678def MTFSF : XFLForm_1<63, 711, (outs),
3679 (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W),
3680 "mtfsf $FLM, $FRB, $L, $W", IIC_IntMFFS, []>;
3681def MTFSFo : XFLForm_1<63, 711, (outs),
3682 (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W),
3683 "mtfsf. $FLM, $FRB, $L, $W", IIC_IntMFFS, []>, isDOT;
3684
3685def : InstAlias<"mtfsf $FLM, $FRB", (MTFSF i32imm:$FLM, f8rc:$FRB, 0, 0)>;
3686def : InstAlias<"mtfsf. $FLM, $FRB", (MTFSFo i32imm:$FLM, f8rc:$FRB, 0, 0)>;
3687
Roman Divacky62cb6352013-09-12 17:50:54 +00003688def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003689 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003690
3691def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003692 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003693
3694def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003695 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003696
Hal Finkel3e5a3602013-11-27 23:26:09 +00003697def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003698
Joerg Sonnenbergerc03105b2014-08-02 20:16:29 +00003699def TLBIA : XForm_0<31, 370, (outs), (ins),
3700 "tlbia", IIC_SprTLBIA, []>;
3701
Roman Divacky62cb6352013-09-12 17:50:54 +00003702def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003703 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003704
3705def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003706 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003707
Joerg Sonnenberger5995e002014-08-04 23:49:45 +00003708def TLBLD : XForm_16b<31, 978, (outs), (ins gprc:$RB),
3709 "tlbld $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3710def TLBLI : XForm_16b<31, 1010, (outs), (ins gprc:$RB),
3711 "tlbli $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3712
Roman Divacky62cb6352013-09-12 17:50:54 +00003713def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003714 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003715
Joerg Sonnenbergerc5fe19d2014-07-30 22:51:15 +00003716def TLBSX : XForm_tlb<914, (outs), (ins gprc:$A, gprc:$B), "tlbsx $A, $B",
3717 IIC_LdStLoad>, Requires<[IsBookE]>;
3718
3719def TLBIVAX : XForm_tlb<786, (outs), (ins gprc:$A, gprc:$B), "tlbivax $A, $B",
3720 IIC_LdStLoad>, Requires<[IsBookE]>;
Joerg Sonnenbergerfee94b42014-07-30 20:44:04 +00003721
3722def TLBRE : XForm_24_eieio<31, 946, (outs), (ins),
3723 "tlbre", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3724
3725def TLBWE : XForm_24_eieio<31, 978, (outs), (ins),
3726 "tlbwe", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3727
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003728def TLBRE2 : XForm_tlbws<31, 946, (outs gprc:$RS), (ins gprc:$A, i1imm:$WS),
3729 "tlbre $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3730
3731def TLBWE2 : XForm_tlbws<31, 978, (outs), (ins gprc:$RS, gprc:$A, i1imm:$WS),
3732 "tlbwe $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3733
3734def TLBSX2 : XForm_base_r3xo<31, 914, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3735 "tlbsx $RST, $A, $B", IIC_LdStLoad, []>,
3736 Requires<[IsPPC4xx]>;
3737def TLBSX2D : XForm_base_r3xo<31, 914, (outs),
3738 (ins gprc:$RST, gprc:$A, gprc:$B),
3739 "tlbsx. $RST, $A, $B", IIC_LdStLoad, []>,
3740 Requires<[IsPPC4xx]>, isDOT;
3741
Joerg Sonnenbergera3d4dc92014-08-07 12:39:59 +00003742def RFID : XForm_0<19, 18, (outs), (ins), "rfid", IIC_IntRFID, []>;
3743
Joerg Sonnenberger83ef5c72014-08-07 12:35:16 +00003744def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_SprRFI, []>,
Joerg Sonnenberger13076552014-07-29 23:45:20 +00003745 Requires<[IsBookE]>;
3746def RFCI : XForm_0<19, 51, (outs), (ins), "rfci", IIC_BrB, []>,
3747 Requires<[IsBookE]>;
Joerg Sonnenbergeraccbc942014-07-29 15:49:09 +00003748
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003749def RFDI : XForm_0<19, 39, (outs), (ins), "rfdi", IIC_BrB, []>,
3750 Requires<[IsE500]>;
3751def RFMCI : XForm_0<19, 38, (outs), (ins), "rfmci", IIC_BrB, []>,
3752 Requires<[IsE500]>;
Joerg Sonnenberger68092872014-07-30 21:09:03 +00003753
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003754def MFDCR : XFXForm_1<31, 323, (outs gprc:$RT), (ins i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003755 "mfdcr $RT, $SPR", IIC_SprMFSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003756def MTDCR : XFXForm_1<31, 451, (outs), (ins gprc:$RT, i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003757 "mtdcr $SPR, $RT", IIC_SprMTSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003758
Hal Finkel59016762014-11-25 00:30:11 +00003759def ATTN : XForm_attn<0, 256, (outs), (ins), "attn", IIC_BrB>;
3760
Hal Finkel378107d2014-11-30 10:15:56 +00003761def LBZCIX : XForm_base_r3xo<31, 853, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3762 "lbzcix $RST, $A, $B", IIC_LdStLoad, []>;
3763def LHZCIX : XForm_base_r3xo<31, 821, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3764 "lhzcix $RST, $A, $B", IIC_LdStLoad, []>;
3765def LWZCIX : XForm_base_r3xo<31, 789, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3766 "lwzcix $RST, $A, $B", IIC_LdStLoad, []>;
3767def LDCIX : XForm_base_r3xo<31, 885, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3768 "ldcix $RST, $A, $B", IIC_LdStLoad, []>;
3769
3770def STBCIX : XForm_base_r3xo<31, 981, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3771 "stbcix $RST, $A, $B", IIC_LdStLoad, []>;
3772def STHCIX : XForm_base_r3xo<31, 949, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3773 "sthcix $RST, $A, $B", IIC_LdStLoad, []>;
3774def STWCIX : XForm_base_r3xo<31, 917, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3775 "stwcix $RST, $A, $B", IIC_LdStLoad, []>;
3776def STDCIX : XForm_base_r3xo<31, 1013, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3777 "stdcix $RST, $A, $B", IIC_LdStLoad, []>;
3778
Ulrich Weigandd8394902013-05-03 19:50:27 +00003779//===----------------------------------------------------------------------===//
3780// PowerPC Assembler Instruction Aliases
3781//
3782
3783// Pseudo-instructions for alternate assembly syntax (never used by codegen).
3784// These are aliases that require C++ handling to convert to the target
3785// instruction, while InstAliases can be handled directly by tblgen.
3786class PPCAsmPseudo<string asm, dag iops>
3787 : Instruction {
3788 let Namespace = "PPC";
3789 bit PPC64 = 0; // Default value, override with isPPC64
3790
3791 let OutOperandList = (outs);
3792 let InOperandList = iops;
3793 let Pattern = [];
3794 let AsmString = asm;
3795 let isAsmParserOnly = 1;
3796 let isPseudo = 1;
3797}
3798
Ulrich Weigand4c440322013-06-10 17:19:43 +00003799def : InstAlias<"sc", (SC 0)>;
3800
Hal Finkelfe3368c2014-10-02 22:34:22 +00003801def : InstAlias<"sync", (SYNC 0)>, Requires<[HasSYNC]>;
Hal Finkeld86e90a2015-04-23 23:05:08 +00003802def : InstAlias<"msync", (SYNC 0), 0>, Requires<[HasSYNC]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +00003803def : InstAlias<"lwsync", (SYNC 1)>, Requires<[HasSYNC]>;
3804def : InstAlias<"ptesync", (SYNC 2)>, Requires<[HasSYNC]>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00003805
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003806def : InstAlias<"wait", (WAIT 0)>;
3807def : InstAlias<"waitrsv", (WAIT 1)>;
3808def : InstAlias<"waitimpl", (WAIT 2)>;
3809
Joerg Sonnenberger24507682014-07-29 23:31:27 +00003810def : InstAlias<"mbar", (MBAR 0)>, Requires<[IsBookE]>;
3811
Hal Finkelfefcfff2015-04-23 22:47:57 +00003812def DCBTx : PPCAsmPseudo<"dcbt $dst", (ins memrr:$dst)>;
3813def DCBTSTx : PPCAsmPseudo<"dcbtst $dst", (ins memrr:$dst)>;
3814
3815def DCBTCT : PPCAsmPseudo<"dcbtct $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3816def DCBTDS : PPCAsmPseudo<"dcbtds $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3817def DCBTT : PPCAsmPseudo<"dcbtt $dst", (ins memrr:$dst)>;
3818
3819def DCBTSTCT : PPCAsmPseudo<"dcbtstct $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3820def DCBTSTDS : PPCAsmPseudo<"dcbtstds $dst, $TH", (ins memrr:$dst, u5imm:$TH)>;
3821def DCBTSTT : PPCAsmPseudo<"dcbtstt $dst", (ins memrr:$dst)>;
3822
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00003823def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3824def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3825def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3826def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3827
Ulrich Weigandae9cf582013-07-03 12:32:41 +00003828def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
3829def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
3830
Joerg Sonnenberger853feaa2014-08-07 13:16:58 +00003831def : InstAlias<"mfrtcu $Rx", (MFSPR gprc:$Rx, 4)>;
3832def : InstAlias<"mfrtcl $Rx", (MFSPR gprc:$Rx, 5)>;
3833
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003834def : InstAlias<"mtdscr $Rx", (MTSPR 17, gprc:$Rx)>;
3835def : InstAlias<"mfdscr $Rx", (MFSPR gprc:$Rx, 17)>;
3836
Joerg Sonnenberger053566a2014-07-29 22:42:44 +00003837def : InstAlias<"mtdsisr $Rx", (MTSPR 18, gprc:$Rx)>;
3838def : InstAlias<"mfdsisr $Rx", (MFSPR gprc:$Rx, 18)>;
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003839
3840def : InstAlias<"mtdar $Rx", (MTSPR 19, gprc:$Rx)>;
3841def : InstAlias<"mfdar $Rx", (MFSPR gprc:$Rx, 19)>;
3842
3843def : InstAlias<"mtdec $Rx", (MTSPR 22, gprc:$Rx)>;
3844def : InstAlias<"mfdec $Rx", (MFSPR gprc:$Rx, 22)>;
3845
3846def : InstAlias<"mtsdr1 $Rx", (MTSPR 25, gprc:$Rx)>;
3847def : InstAlias<"mfsdr1 $Rx", (MFSPR gprc:$Rx, 25)>;
3848
3849def : InstAlias<"mtsrr0 $Rx", (MTSPR 26, gprc:$Rx)>;
3850def : InstAlias<"mfsrr0 $Rx", (MFSPR gprc:$Rx, 26)>;
3851
3852def : InstAlias<"mtsrr1 $Rx", (MTSPR 27, gprc:$Rx)>;
3853def : InstAlias<"mfsrr1 $Rx", (MFSPR gprc:$Rx, 27)>;
3854
Joerg Sonnenberger936a4c82014-08-05 14:53:05 +00003855def : InstAlias<"mtsrr2 $Rx", (MTSPR 990, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3856def : InstAlias<"mfsrr2 $Rx", (MFSPR gprc:$Rx, 990)>, Requires<[IsPPC4xx]>;
3857
3858def : InstAlias<"mtsrr3 $Rx", (MTSPR 991, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3859def : InstAlias<"mfsrr3 $Rx", (MFSPR gprc:$Rx, 991)>, Requires<[IsPPC4xx]>;
3860
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003861def : InstAlias<"mtcfar $Rx", (MTSPR 28, gprc:$Rx)>;
3862def : InstAlias<"mfcfar $Rx", (MFSPR gprc:$Rx, 28)>;
3863
3864def : InstAlias<"mtamr $Rx", (MTSPR 29, gprc:$Rx)>;
3865def : InstAlias<"mfamr $Rx", (MFSPR gprc:$Rx, 29)>;
3866
Joerg Sonnenberger9e281bf2014-07-30 23:59:11 +00003867def : InstAlias<"mtpid $Rx", (MTSPR 48, gprc:$Rx)>, Requires<[IsBookE]>;
3868def : InstAlias<"mfpid $Rx", (MFSPR gprc:$Rx, 48)>, Requires<[IsBookE]>;
3869
Ulrich Weigande840ee22013-07-08 15:20:38 +00003870def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
Joerg Sonnenberger6e842b32014-08-04 20:28:34 +00003871def : InstAlias<"mftbl $Rx", (MFTB gprc:$Rx, 268)>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00003872def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
3873
Joerg Sonnenberger1837a7b2014-08-07 13:06:23 +00003874def : InstAlias<"mttbl $Rx", (MTSPR 284, gprc:$Rx)>;
3875def : InstAlias<"mttbu $Rx", (MTSPR 285, gprc:$Rx)>;
3876
Joerg Sonnenberger048284e2014-08-05 14:18:16 +00003877def : InstAlias<"mftblo $Rx", (MFSPR gprc:$Rx, 989)>, Requires<[IsPPC4xx]>;
3878def : InstAlias<"mttblo $Rx", (MTSPR 989, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3879def : InstAlias<"mftbhi $Rx", (MFSPR gprc:$Rx, 988)>, Requires<[IsPPC4xx]>;
3880def : InstAlias<"mttbhi $Rx", (MTSPR 988, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3881
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003882def : InstAlias<"xnop", (XORI R0, R0, 0)>;
3883
Ulrich Weigandd8394902013-05-03 19:50:27 +00003884def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003885def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3886
3887def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3888def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3889
Ulrich Weigand49f487e2013-07-03 17:59:07 +00003890def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
3891
Joerg Sonnenberger74052102014-08-04 17:07:41 +00003892foreach BATR = 0-3 in {
3893 def : InstAlias<"mtdbatu "#BATR#", $Rx",
3894 (MTSPR !add(BATR, !add(BATR, 536)), gprc:$Rx)>,
3895 Requires<[IsPPC6xx]>;
3896 def : InstAlias<"mfdbatu $Rx, "#BATR,
3897 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 536)))>,
3898 Requires<[IsPPC6xx]>;
3899 def : InstAlias<"mtdbatl "#BATR#", $Rx",
3900 (MTSPR !add(BATR, !add(BATR, 537)), gprc:$Rx)>,
3901 Requires<[IsPPC6xx]>;
3902 def : InstAlias<"mfdbatl $Rx, "#BATR,
3903 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 537)))>,
3904 Requires<[IsPPC6xx]>;
3905 def : InstAlias<"mtibatu "#BATR#", $Rx",
3906 (MTSPR !add(BATR, !add(BATR, 528)), gprc:$Rx)>,
3907 Requires<[IsPPC6xx]>;
3908 def : InstAlias<"mfibatu $Rx, "#BATR,
3909 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 528)))>,
3910 Requires<[IsPPC6xx]>;
3911 def : InstAlias<"mtibatl "#BATR#", $Rx",
3912 (MTSPR !add(BATR, !add(BATR, 529)), gprc:$Rx)>,
3913 Requires<[IsPPC6xx]>;
3914 def : InstAlias<"mfibatl $Rx, "#BATR,
3915 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 529)))>,
3916 Requires<[IsPPC6xx]>;
3917}
3918
Joerg Sonnenbergerc4ce4292014-08-05 15:45:15 +00003919foreach BR = 0-7 in {
3920 def : InstAlias<"mfbr"#BR#" $Rx",
3921 (MFDCR gprc:$Rx, !add(BR, 0x80))>,
3922 Requires<[IsPPC4xx]>;
3923 def : InstAlias<"mtbr"#BR#" $Rx",
3924 (MTDCR gprc:$Rx, !add(BR, 0x80))>,
3925 Requires<[IsPPC4xx]>;
3926}
3927
Joerg Sonnenberger51cf7332014-08-04 22:56:42 +00003928def : InstAlias<"mtdccr $Rx", (MTSPR 1018, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3929def : InstAlias<"mfdccr $Rx", (MFSPR gprc:$Rx, 1018)>, Requires<[IsPPC4xx]>;
3930
3931def : InstAlias<"mticcr $Rx", (MTSPR 1019, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3932def : InstAlias<"mficcr $Rx", (MFSPR gprc:$Rx, 1019)>, Requires<[IsPPC4xx]>;
3933
3934def : InstAlias<"mtdear $Rx", (MTSPR 981, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3935def : InstAlias<"mfdear $Rx", (MFSPR gprc:$Rx, 981)>, Requires<[IsPPC4xx]>;
3936
3937def : InstAlias<"mtesr $Rx", (MTSPR 980, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3938def : InstAlias<"mfesr $Rx", (MFSPR gprc:$Rx, 980)>, Requires<[IsPPC4xx]>;
3939
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00003940def : InstAlias<"mfspefscr $Rx", (MFSPR gprc:$Rx, 512)>;
3941def : InstAlias<"mtspefscr $Rx", (MTSPR 512, gprc:$Rx)>;
3942
Joerg Sonnenberger755ffa92014-08-04 23:53:42 +00003943def : InstAlias<"mttcr $Rx", (MTSPR 986, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3944def : InstAlias<"mftcr $Rx", (MFSPR gprc:$Rx, 986)>, Requires<[IsPPC4xx]>;
3945
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003946def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003947
Ulrich Weigand4069e242013-06-25 13:16:48 +00003948def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
3949 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3950def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
3951 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3952def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
3953 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3954def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
3955 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3956
3957def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3958def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3959def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3960def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3961
Roman Divacky62cb6352013-09-12 17:50:54 +00003962def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
3963def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
3964
Joerg Sonnenberger84d35df2014-08-07 13:35:34 +00003965def : InstAlias<"mfasr $RT", (MFSPR gprc:$RT, 280)>;
3966def : InstAlias<"mtasr $RT", (MTSPR 280, gprc:$RT)>;
3967
Joerg Sonnenberger5002fb52014-08-04 17:26:15 +00003968foreach SPRG = 0-3 in {
3969 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 272))>;
3970 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 272))>;
3971 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3972 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3973}
3974foreach SPRG = 4-7 in {
3975 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 256))>,
3976 Requires<[IsBookE]>;
3977 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 256))>,
3978 Requires<[IsBookE]>;
3979 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3980 Requires<[IsBookE]>;
3981 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3982 Requires<[IsBookE]>;
3983}
Roman Divacky62cb6352013-09-12 17:50:54 +00003984
3985def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
3986
3987def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
3988def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
3989
3990def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
3991
3992def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
3993def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
3994
3995def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
3996def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
3997def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
3998def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
3999
4000def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
4001
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00004002def : InstAlias<"tlbrehi $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 0)>,
4003 Requires<[IsPPC4xx]>;
4004def : InstAlias<"tlbrelo $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 1)>,
4005 Requires<[IsPPC4xx]>;
4006def : InstAlias<"tlbwehi $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 0)>,
4007 Requires<[IsPPC4xx]>;
4008def : InstAlias<"tlbwelo $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 1)>,
4009 Requires<[IsPPC4xx]>;
4010
Ulrich Weigandad873cd2013-06-25 13:17:41 +00004011def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
4012 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
4013def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
4014 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
4015def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
4016 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
4017def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
4018 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
4019def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
4020 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
4021def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
4022 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
4023def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
4024 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
4025def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
4026 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
4027def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
4028 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
4029def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
4030 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00004031def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
4032 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00004033def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
4034 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00004035def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
4036 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00004037def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
4038 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
4039def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
4040 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
4041def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
4042 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
4043def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
4044 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
4045def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
4046 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
4047
4048def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
4049def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
4050def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
4051def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
4052def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
4053def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
4054
Hal Finkelf4052342015-10-28 03:26:45 +00004055def : InstAlias<"cntlzw $rA, $rS", (CNTLZW gprc:$rA, gprc:$rS)>;
4056def : InstAlias<"cntlzw. $rA, $rS", (CNTLZWo gprc:$rA, gprc:$rS)>;
4057// The POWER variant
4058def : MnemonicAlias<"cntlz", "cntlzw">;
4059def : MnemonicAlias<"cntlz.", "cntlzw.">;
Hal Finkel57c6ac5e2015-02-10 18:45:02 +00004060
Ulrich Weigandad873cd2013-06-25 13:17:41 +00004061def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
4062 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
4063def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
4064 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
4065def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
4066 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
4067def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
4068 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
4069def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
4070 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
4071def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
4072 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
4073def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
4074 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
4075def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
4076 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00004077def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
4078 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00004079def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
4080 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00004081def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
4082 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00004083def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
4084 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
4085def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
4086 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
4087def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
4088 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
4089def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
4090 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
4091def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
4092 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
4093
4094def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
4095def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
4096def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
4097def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
4098def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
4099def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00004100
Hal Finkel6e9110a2015-03-28 19:42:41 +00004101def RLWINMbm : PPCAsmPseudo<"rlwinm $rA, $rS, $n, $b",
4102 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
4103def RLWINMobm : PPCAsmPseudo<"rlwinm. $rA, $rS, $n, $b",
4104 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
4105def RLWIMIbm : PPCAsmPseudo<"rlwimi $rA, $rS, $n, $b",
4106 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
4107def RLWIMIobm : PPCAsmPseudo<"rlwimi. $rA, $rS, $n, $b",
4108 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
4109def RLWNMbm : PPCAsmPseudo<"rlwnm $rA, $rS, $n, $b",
4110 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
4111def RLWNMobm : PPCAsmPseudo<"rlwnm. $rA, $rS, $n, $b",
4112 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>;
4113
Ulrich Weigand824b7d82013-06-24 11:55:21 +00004114// These generic branch instruction forms are used for the assembler parser only.
4115// Defs and Uses are conservative, since we don't know the BO value.
4116let PPC970_Unit = 7 in {
4117 let Defs = [CTR], Uses = [CTR, RM] in {
4118 def gBC : BForm_3<16, 0, 0, (outs),
4119 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
4120 "bc $bo, $bi, $dst">;
4121 def gBCA : BForm_3<16, 1, 0, (outs),
4122 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
4123 "bca $bo, $bi, $dst">;
4124 }
4125 let Defs = [LR, CTR], Uses = [CTR, RM] in {
4126 def gBCL : BForm_3<16, 0, 1, (outs),
4127 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
4128 "bcl $bo, $bi, $dst">;
4129 def gBCLA : BForm_3<16, 1, 1, (outs),
4130 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
4131 "bcla $bo, $bi, $dst">;
4132 }
4133 let Defs = [CTR], Uses = [CTR, LR, RM] in
4134 def gBCLR : XLForm_2<19, 16, 0, (outs),
4135 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00004136 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00004137 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
4138 def gBCLRL : XLForm_2<19, 16, 1, (outs),
4139 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00004140 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00004141 let Defs = [CTR], Uses = [CTR, LR, RM] in
4142 def gBCCTR : XLForm_2<19, 528, 0, (outs),
4143 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00004144 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00004145 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
4146 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
4147 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00004148 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00004149}
4150def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
4151def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
4152def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
4153def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
4154
Ulrich Weigand86247b62013-06-24 16:52:04 +00004155multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
4156 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
4157 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
4158 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
4159 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
4160 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
4161 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00004162}
Ulrich Weigand86247b62013-06-24 16:52:04 +00004163multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
4164 : BranchSimpleMnemonic1<name, pm, bo> {
4165 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
4166 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00004167}
Ulrich Weigand86247b62013-06-24 16:52:04 +00004168defm : BranchSimpleMnemonic2<"t", "", 12>;
4169defm : BranchSimpleMnemonic2<"f", "", 4>;
4170defm : BranchSimpleMnemonic2<"t", "-", 14>;
4171defm : BranchSimpleMnemonic2<"f", "-", 6>;
4172defm : BranchSimpleMnemonic2<"t", "+", 15>;
4173defm : BranchSimpleMnemonic2<"f", "+", 7>;
4174defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
4175defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
4176defm : BranchSimpleMnemonic1<"dzt", "", 10>;
4177defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00004178
Ulrich Weigand86247b62013-06-24 16:52:04 +00004179multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
4180 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00004181 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004182 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00004183 (BCC bibo, CR0, condbrtarget:$dst)>;
4184
Ulrich Weigand86247b62013-06-24 16:52:04 +00004185 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004186 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004187 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004188 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
4189
Ulrich Weigand86247b62013-06-24 16:52:04 +00004190 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004191 (BCCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004192 def : InstAlias<"b"#name#"lr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004193 (BCCLR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00004194
Ulrich Weigand86247b62013-06-24 16:52:04 +00004195 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004196 (BCCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004197 def : InstAlias<"b"#name#"ctr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004198 (BCCCTR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00004199
Ulrich Weigand86247b62013-06-24 16:52:04 +00004200 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00004201 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004202 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00004203 (BCCL bibo, CR0, condbrtarget:$dst)>;
4204
Ulrich Weigand86247b62013-06-24 16:52:04 +00004205 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004206 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004207 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00004208 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
4209
Ulrich Weigand86247b62013-06-24 16:52:04 +00004210 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004211 (BCCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004212 def : InstAlias<"b"#name#"lrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004213 (BCCLRL bibo, CR0)>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00004214
Ulrich Weigand86247b62013-06-24 16:52:04 +00004215 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00004216 (BCCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00004217 def : InstAlias<"b"#name#"ctrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00004218 (BCCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00004219}
Ulrich Weigand86247b62013-06-24 16:52:04 +00004220multiclass BranchExtendedMnemonic<string name, int bibo> {
4221 defm : BranchExtendedMnemonicPM<name, "", bibo>;
4222 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
4223 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
4224}
Ulrich Weigand39740622013-06-10 17:18:29 +00004225defm : BranchExtendedMnemonic<"lt", 12>;
4226defm : BranchExtendedMnemonic<"gt", 44>;
4227defm : BranchExtendedMnemonic<"eq", 76>;
4228defm : BranchExtendedMnemonic<"un", 108>;
4229defm : BranchExtendedMnemonic<"so", 108>;
4230defm : BranchExtendedMnemonic<"ge", 4>;
4231defm : BranchExtendedMnemonic<"nl", 4>;
4232defm : BranchExtendedMnemonic<"le", 36>;
4233defm : BranchExtendedMnemonic<"ng", 36>;
4234defm : BranchExtendedMnemonic<"ne", 68>;
4235defm : BranchExtendedMnemonic<"nu", 100>;
4236defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00004237
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00004238def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
4239def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
4240def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
4241def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004242def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00004243def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004244def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00004245def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
4246
Ulrich Weigandc0944b52013-07-08 14:49:37 +00004247def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
4248def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
4249def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
4250def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004251def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00004252def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00004253def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00004254def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
4255
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00004256multiclass TrapExtendedMnemonic<string name, int to> {
4257 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
4258 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
4259 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
4260 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
4261}
4262defm : TrapExtendedMnemonic<"lt", 16>;
4263defm : TrapExtendedMnemonic<"le", 20>;
4264defm : TrapExtendedMnemonic<"eq", 4>;
4265defm : TrapExtendedMnemonic<"ge", 12>;
4266defm : TrapExtendedMnemonic<"gt", 8>;
4267defm : TrapExtendedMnemonic<"nl", 12>;
4268defm : TrapExtendedMnemonic<"ne", 24>;
4269defm : TrapExtendedMnemonic<"ng", 20>;
4270defm : TrapExtendedMnemonic<"llt", 2>;
4271defm : TrapExtendedMnemonic<"lle", 6>;
4272defm : TrapExtendedMnemonic<"lge", 5>;
4273defm : TrapExtendedMnemonic<"lgt", 1>;
4274defm : TrapExtendedMnemonic<"lnl", 5>;
4275defm : TrapExtendedMnemonic<"lng", 6>;
4276defm : TrapExtendedMnemonic<"u", 31>;
Robin Morissete1ca44b2014-10-02 22:27:07 +00004277
4278// Atomic loads
4279def : Pat<(atomic_load_8 iaddr:$src), (LBZ memri:$src)>;
4280def : Pat<(atomic_load_16 iaddr:$src), (LHZ memri:$src)>;
4281def : Pat<(atomic_load_32 iaddr:$src), (LWZ memri:$src)>;
4282def : Pat<(atomic_load_8 xaddr:$src), (LBZX memrr:$src)>;
4283def : Pat<(atomic_load_16 xaddr:$src), (LHZX memrr:$src)>;
4284def : Pat<(atomic_load_32 xaddr:$src), (LWZX memrr:$src)>;
4285
4286// Atomic stores
4287def : Pat<(atomic_store_8 iaddr:$ptr, i32:$val), (STB gprc:$val, memri:$ptr)>;
4288def : Pat<(atomic_store_16 iaddr:$ptr, i32:$val), (STH gprc:$val, memri:$ptr)>;
4289def : Pat<(atomic_store_32 iaddr:$ptr, i32:$val), (STW gprc:$val, memri:$ptr)>;
4290def : Pat<(atomic_store_8 xaddr:$ptr, i32:$val), (STBX gprc:$val, memrr:$ptr)>;
4291def : Pat<(atomic_store_16 xaddr:$ptr, i32:$val), (STHX gprc:$val, memrr:$ptr)>;
4292def : Pat<(atomic_store_32 xaddr:$ptr, i32:$val), (STWX gprc:$val, memrr:$ptr)>;
Chuang-Yu Chengeaf4b3d2016-04-06 01:46:45 +00004293
4294let Predicates = [IsISA3_0] in {
4295
4296// Copy-Paste Facility
4297// We prefix 'CP' to COPY due to name conflict in Target.td. We also prefix to
4298// PASTE for naming consistency.
4299let mayLoad = 1 in
4300def CP_COPY : X_L1_RA5_RB5<31, 774, "copy" , gprc, IIC_LdStCOPY, []>;
4301
4302let mayStore = 1 in
4303def CP_PASTE : X_L1_RA5_RB5<31, 902, "paste" , gprc, IIC_LdStPASTE, []>;
4304
4305let mayStore = 1, Defs = [CR0] in
4306def CP_PASTEo : X_L1_RA5_RB5<31, 902, "paste.", gprc, IIC_LdStPASTE, []>, isDOT;
4307
4308def CP_COPYx : PPCAsmPseudo<"copy $rA, $rB" , (ins gprc:$rA, gprc:$rB)>;
4309def CP_PASTEx : PPCAsmPseudo<"paste $rA, $rB", (ins gprc:$rA, gprc:$rB)>;
4310def CP_COPY_FIRST : PPCAsmPseudo<"copy_first $rA, $rB",
4311 (ins gprc:$rA, gprc:$rB)>;
4312def CP_PASTE_LAST : PPCAsmPseudo<"paste_last $rA, $rB",
4313 (ins gprc:$rA, gprc:$rB)>;
4314def CP_ABORT : XForm_0<31, 838, (outs), (ins), "cp_abort", IIC_SprABORT, []>;
4315
4316// Message Synchronize
4317def MSGSYNC : XForm_0<31, 886, (outs), (ins), "msgsync", IIC_SprMSGSYNC, []>;
4318
4319// Power-Saving Mode Instruction:
4320def STOP : XForm_0<19, 370, (outs), (ins), "stop", IIC_SprSTOP, []>;
4321
4322} // IsISA3_0