| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===// | 
|  | 2 | // | 
| Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // | 
| Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
| Misha Brukman | 5295e1d | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 10 | // This file describes the subset of the 32-bit PowerPC instruction set, as used | 
|  | 11 | // by the PowerPC instruction selector. | 
| Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
| Chris Lattner | 7503d46 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 15 | include "PPCInstrFormats.td" | 
| Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 16 |  | 
| Chris Lattner | cd7f101 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 17 | //===----------------------------------------------------------------------===// | 
| Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 18 | // PowerPC specific type constraints. | 
|  | 19 | // | 
|  | 20 | def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx | 
|  | 21 | SDTCisVT<0, f64>, SDTCisPtrTy<1> | 
|  | 22 | ]>; | 
| Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 23 | def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x | 
| Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 24 | SDTCisVT<0, f64>, SDTCisPtrTy<1> | 
|  | 25 | ]>; | 
|  | 26 |  | 
| Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 27 | def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; | 
|  | 28 | def SDT_PPCCallSeqEnd   : SDCallSeqEnd<[ SDTCisVT<0, i32>, | 
|  | 29 | SDTCisVT<1, i32> ]>; | 
| Chris Lattner | a8713b1 | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 30 | def SDT_PPCvperm   : SDTypeProfile<1, 3, [ | 
|  | 31 | SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2> | 
|  | 32 | ]>; | 
|  | 33 |  | 
| Nemanja Ivanovic | 1a2b2f0 | 2016-05-04 16:04:02 +0000 | [diff] [blame] | 34 | def SDT_PPCVecSplat : SDTypeProfile<1, 2, [ SDTCisVec<0>, | 
|  | 35 | SDTCisVec<1>, SDTCisInt<2> | 
|  | 36 | ]>; | 
|  | 37 |  | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 38 | def SDT_PPCVecShift : SDTypeProfile<1, 3, [ SDTCisVec<0>, | 
|  | 39 | SDTCisVec<1>, SDTCisVec<2>, SDTCisInt<3> | 
|  | 40 | ]>; | 
|  | 41 |  | 
|  | 42 | def SDT_PPCVecInsert : SDTypeProfile<1, 3, [ SDTCisVec<0>, | 
|  | 43 | SDTCisVec<1>, SDTCisVec<2>, SDTCisInt<3> | 
|  | 44 | ]>; | 
|  | 45 |  | 
| Chris Lattner | d7495ae | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 46 | def SDT_PPCvcmp : SDTypeProfile<1, 3, [ | 
| Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 47 | SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32> | 
|  | 48 | ]>; | 
|  | 49 |  | 
| Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 50 | def SDT_PPCcondbr : SDTypeProfile<0, 3, [ | 
| Chris Lattner | be9377a | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 51 | SDTCisVT<0, i32>, SDTCisVT<2, OtherVT> | 
| Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 52 | ]>; | 
|  | 53 |  | 
| Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 54 | def SDT_PPClbrx : SDTypeProfile<1, 2, [ | 
| Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 55 | SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT> | 
| Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 56 | ]>; | 
| Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 57 | def SDT_PPCstbrx : SDTypeProfile<0, 3, [ | 
| Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 58 | SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT> | 
| Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 59 | ]>; | 
|  | 60 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 61 | def SDT_PPCTC_ret : SDTypeProfile<0, 2, [ | 
|  | 62 | SDTCisPtrTy<0>, SDTCisVT<1, i32> | 
|  | 63 | ]>; | 
|  | 64 |  | 
| Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 65 | def tocentry32 : Operand<iPTR> { | 
|  | 66 | let MIOperandInfo = (ops i32imm:$imm); | 
|  | 67 | } | 
| Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 68 |  | 
| Hal Finkel | c93a9a2 | 2015-02-25 01:06:45 +0000 | [diff] [blame] | 69 | def SDT_PPCqvfperm   : SDTypeProfile<1, 3, [ | 
|  | 70 | SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVec<3> | 
|  | 71 | ]>; | 
|  | 72 | def SDT_PPCqvgpci   : SDTypeProfile<1, 1, [ | 
|  | 73 | SDTCisVec<0>, SDTCisInt<1> | 
|  | 74 | ]>; | 
|  | 75 | def SDT_PPCqvaligni   : SDTypeProfile<1, 3, [ | 
|  | 76 | SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<3> | 
|  | 77 | ]>; | 
|  | 78 | def SDT_PPCqvesplati   : SDTypeProfile<1, 2, [ | 
|  | 79 | SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisInt<2> | 
|  | 80 | ]>; | 
|  | 81 |  | 
|  | 82 | def SDT_PPCqbflt : SDTypeProfile<1, 1, [ | 
|  | 83 | SDTCisVec<0>, SDTCisVec<1> | 
|  | 84 | ]>; | 
|  | 85 |  | 
|  | 86 | def SDT_PPCqvlfsb : SDTypeProfile<1, 1, [ | 
|  | 87 | SDTCisVec<0>, SDTCisPtrTy<1> | 
|  | 88 | ]>; | 
|  | 89 |  | 
| Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 90 | //===----------------------------------------------------------------------===// | 
| Chris Lattner | cd7f101 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 91 | // PowerPC specific DAG Nodes. | 
|  | 92 | // | 
|  | 93 |  | 
| Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 94 | def PPCfre    : SDNode<"PPCISD::FRE",     SDTFPUnaryOp, []>; | 
|  | 95 | def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>; | 
|  | 96 |  | 
| Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 97 | def PPCfcfid  : SDNode<"PPCISD::FCFID",   SDTFPUnaryOp, []>; | 
|  | 98 | def PPCfcfidu : SDNode<"PPCISD::FCFIDU",  SDTFPUnaryOp, []>; | 
|  | 99 | def PPCfcfids : SDNode<"PPCISD::FCFIDS",  SDTFPRoundOp, []>; | 
|  | 100 | def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>; | 
| Chris Lattner | cd7f101 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 101 | def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>; | 
|  | 102 | def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>; | 
| Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 103 | def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>; | 
|  | 104 | def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>; | 
| Chris Lattner | a348f55 | 2008-01-06 06:44:58 +0000 | [diff] [blame] | 105 | def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, | 
|  | 106 | [SDNPHasChain, SDNPMayStore]>; | 
| Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 107 | def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx, | 
|  | 108 | [SDNPHasChain, SDNPMayLoad]>; | 
|  | 109 | def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx, | 
| Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 110 | [SDNPHasChain, SDNPMayLoad]>; | 
| Chris Lattner | cd7f101 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 111 |  | 
| Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 112 | // Extract FPSCR (not modeled at the DAG level). | 
|  | 113 | def PPCmffs   : SDNode<"PPCISD::MFFS", | 
|  | 114 | SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>; | 
|  | 115 |  | 
|  | 116 | // Perform FADD in round-to-zero mode. | 
|  | 117 | def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>; | 
|  | 118 |  | 
| Dale Johannesen | 666323e | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 119 |  | 
| Chris Lattner | 261009a | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 120 | def PPCfsel   : SDNode<"PPCISD::FSEL", | 
|  | 121 | // Type constraint for fsel. | 
|  | 122 | SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, | 
|  | 123 | SDTCisFP<0>, SDTCisVT<1, f64>]>, []>; | 
| Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 124 |  | 
| Nate Begeman | 69caef2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 125 | def PPChi       : SDNode<"PPCISD::Hi", SDTIntBinOp, []>; | 
|  | 126 | def PPClo       : SDNode<"PPCISD::Lo", SDTIntBinOp, []>; | 
| Hal Finkel | cf59921 | 2015-02-25 21:36:59 +0000 | [diff] [blame] | 127 | def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, | 
|  | 128 | [SDNPMayLoad, SDNPMemOperand]>; | 
| Nate Begeman | 69caef2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 129 | def PPCvmaddfp  : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>; | 
|  | 130 | def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>; | 
| Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 131 |  | 
| Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 132 | def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>; | 
|  | 133 |  | 
| Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 134 | def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>; | 
|  | 135 | def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp, | 
|  | 136 | [SDNPMayLoad]>; | 
| Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 137 | def PPCaddTls     : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>; | 
| Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 138 | def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>; | 
|  | 139 | def PPCaddiTlsgdL   : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>; | 
| Bill Schmidt | 82f1c77 | 2015-02-10 19:09:05 +0000 | [diff] [blame] | 140 | def PPCgetTlsAddr   : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>; | 
|  | 141 | def PPCaddiTlsgdLAddr : SDNode<"PPCISD::ADDI_TLSGD_L_ADDR", | 
|  | 142 | SDTypeProfile<1, 3, [ | 
|  | 143 | SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, | 
|  | 144 | SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>; | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 145 | def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>; | 
|  | 146 | def PPCaddiTlsldL   : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>; | 
| Bill Schmidt | 82f1c77 | 2015-02-10 19:09:05 +0000 | [diff] [blame] | 147 | def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>; | 
|  | 148 | def PPCaddiTlsldLAddr : SDNode<"PPCISD::ADDI_TLSLD_L_ADDR", | 
|  | 149 | SDTypeProfile<1, 3, [ | 
|  | 150 | SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, | 
|  | 151 | SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>; | 
|  | 152 | def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp>; | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 153 | def PPCaddiDtprelL   : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>; | 
| Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 154 |  | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 155 | def PPCvperm     : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>; | 
| Nemanja Ivanovic | 1a2b2f0 | 2016-05-04 16:04:02 +0000 | [diff] [blame] | 156 | def PPCxxsplt    : SDNode<"PPCISD::XXSPLT", SDT_PPCVecSplat, []>; | 
| Nemanja Ivanovic | b43bb61 | 2016-07-12 21:00:10 +0000 | [diff] [blame] | 157 | def PPCxxinsert  : SDNode<"PPCISD::XXINSERT", SDT_PPCVecInsert, []>; | 
|  | 158 | def PPCvecshl    : SDNode<"PPCISD::VECSHL", SDT_PPCVecShift, []>; | 
| Chris Lattner | 7e9440a | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 159 |  | 
| Hal Finkel | c93a9a2 | 2015-02-25 01:06:45 +0000 | [diff] [blame] | 160 | def PPCqvfperm   : SDNode<"PPCISD::QVFPERM", SDT_PPCqvfperm, []>; | 
|  | 161 | def PPCqvgpci    : SDNode<"PPCISD::QVGPCI", SDT_PPCqvgpci, []>; | 
|  | 162 | def PPCqvaligni  : SDNode<"PPCISD::QVALIGNI", SDT_PPCqvaligni, []>; | 
|  | 163 | def PPCqvesplati : SDNode<"PPCISD::QVESPLATI", SDT_PPCqvesplati, []>; | 
|  | 164 |  | 
|  | 165 | def PPCqbflt     : SDNode<"PPCISD::QBFLT", SDT_PPCqbflt, []>; | 
|  | 166 |  | 
|  | 167 | def PPCqvlfsb    : SDNode<"PPCISD::QVLFSb", SDT_PPCqvlfsb, | 
|  | 168 | [SDNPHasChain, SDNPMayLoad]>; | 
|  | 169 |  | 
| Hal Finkel | 4edc66b | 2015-01-03 01:16:37 +0000 | [diff] [blame] | 170 | def PPCcmpb     : SDNode<"PPCISD::CMPB", SDTIntBinOp, []>; | 
|  | 171 |  | 
| Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 172 | // These nodes represent the 32-bit PPC shifts that operate on 6-bit shift | 
|  | 173 | // amounts.  These nodes are generated by the multi-precision shift code. | 
| Chris Lattner | 20b5a2b | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 174 | def PPCsrl        : SDNode<"PPCISD::SRL"       , SDTIntShiftOp>; | 
|  | 175 | def PPCsra        : SDNode<"PPCISD::SRA"       , SDTIntShiftOp>; | 
|  | 176 | def PPCshl        : SDNode<"PPCISD::SHL"       , SDTIntShiftOp>; | 
| Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 177 |  | 
| Chris Lattner | f979794 | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 178 | // These are target-independent nodes, but have target-specific formats. | 
| Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 179 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 180 | [SDNPHasChain, SDNPOutGlue]>; | 
| Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 181 | def callseq_end   : SDNode<"ISD::CALLSEQ_END",   SDT_PPCCallSeqEnd, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 182 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; | 
| Chris Lattner | f979794 | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 183 |  | 
| Chris Lattner | 3b58734 | 2006-06-27 18:36:44 +0000 | [diff] [blame] | 184 | def SDT_PPCCall   : SDTypeProfile<0, -1, [SDTCisInt<0>]>; | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 185 | def PPCcall  : SDNode<"PPCISD::CALL", SDT_PPCCall, | 
|  | 186 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, | 
|  | 187 | SDNPVariadic]>; | 
|  | 188 | def PPCcall_nop  : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall, | 
|  | 189 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, | 
|  | 190 | SDNPVariadic]>; | 
| Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 191 | def PPCmtctr      : SDNode<"PPCISD::MTCTR", SDT_PPCCall, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 192 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 193 | def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone, | 
|  | 194 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, | 
|  | 195 | SDNPVariadic]>; | 
| Hal Finkel | fc096c9 | 2014-12-23 22:29:40 +0000 | [diff] [blame] | 196 | def PPCbctrl_load_toc : SDNode<"PPCISD::BCTRL_LOAD_TOC", | 
|  | 197 | SDTypeProfile<0, 1, []>, | 
|  | 198 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, | 
|  | 199 | SDNPVariadic]>; | 
| Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 200 |  | 
| Chris Lattner | 9a249b0 | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 201 | def retflag       : SDNode<"PPCISD::RET_FLAG", SDTNone, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 202 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; | 
| Nate Begeman | b11b8e4 | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 203 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 204 | def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 205 | [SDNPHasChain,  SDNPOptInGlue, SDNPVariadic]>; | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 206 |  | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 207 | def PPCeh_sjlj_setjmp  : SDNode<"PPCISD::EH_SJLJ_SETJMP", | 
|  | 208 | SDTypeProfile<1, 1, [SDTCisInt<0>, | 
|  | 209 | SDTCisPtrTy<1>]>, | 
|  | 210 | [SDNPHasChain, SDNPSideEffect]>; | 
|  | 211 | def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP", | 
|  | 212 | SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>, | 
|  | 213 | [SDNPHasChain, SDNPSideEffect]>; | 
|  | 214 |  | 
| Bill Schmidt | a87a7e2 | 2013-05-14 19:35:45 +0000 | [diff] [blame] | 215 | def SDT_PPCsc     : SDTypeProfile<0, 1, [SDTCisInt<0>]>; | 
|  | 216 | def PPCsc         : SDNode<"PPCISD::SC", SDT_PPCsc, | 
|  | 217 | [SDNPHasChain, SDNPSideEffect]>; | 
|  | 218 |  | 
| Bill Schmidt | e26236e | 2015-05-22 16:44:10 +0000 | [diff] [blame] | 219 | def PPCclrbhrb    : SDNode<"PPCISD::CLRBHRB", SDTNone, | 
|  | 220 | [SDNPHasChain, SDNPSideEffect]>; | 
|  | 221 | def PPCmfbhrbe    : SDNode<"PPCISD::MFBHRBE", SDTIntBinOp, [SDNPHasChain]>; | 
|  | 222 | def PPCrfebb      : SDNode<"PPCISD::RFEBB", SDT_PPCsc, | 
|  | 223 | [SDNPHasChain, SDNPSideEffect]>; | 
|  | 224 |  | 
| Chris Lattner | d7495ae | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 225 | def PPCvcmp       : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>; | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 226 | def PPCvcmp_o     : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>; | 
| Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 227 |  | 
| Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 228 | def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 229 | [SDNPHasChain, SDNPOptInGlue]>; | 
| Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 230 |  | 
| Chris Lattner | 94de7bc | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 231 | def PPClbrx       : SDNode<"PPCISD::LBRX", SDT_PPClbrx, | 
|  | 232 | [SDNPHasChain, SDNPMayLoad]>; | 
| Chris Lattner | a348f55 | 2008-01-06 06:44:58 +0000 | [diff] [blame] | 233 | def PPCstbrx      : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, | 
|  | 234 | [SDNPHasChain, SDNPMayStore]>; | 
| Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 235 |  | 
| Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 236 | // Instructions to set/unset CR bit 6 for SVR4 vararg calls | 
|  | 237 | def PPCcr6set   : SDNode<"PPCISD::CR6SET", SDTNone, | 
|  | 238 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; | 
|  | 239 | def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone, | 
|  | 240 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; | 
|  | 241 |  | 
| Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 242 | // Instructions to support dynamic alloca. | 
|  | 243 | def SDTDynOp  : SDTypeProfile<1, 2, []>; | 
| Yury Gribov | d7dbb66 | 2015-12-01 11:40:55 +0000 | [diff] [blame] | 244 | def SDTDynAreaOp  : SDTypeProfile<1, 1, []>; | 
| Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 245 | def PPCdynalloc   : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>; | 
| Yury Gribov | d7dbb66 | 2015-12-01 11:40:55 +0000 | [diff] [blame] | 246 | def PPCdynareaoffset   : SDNode<"PPCISD::DYNAREAOFFSET", SDTDynAreaOp, [SDNPHasChain]>; | 
| Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 247 |  | 
| Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 248 | //===----------------------------------------------------------------------===// | 
| Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 249 | // PowerPC specific transformation functions and pattern fragments. | 
|  | 250 | // | 
| Nate Begeman | 9eaa6ba | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 251 |  | 
| Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 252 | def SHL32 : SDNodeXForm<imm, [{ | 
|  | 253 | // Transformation function: 31 - imm | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 254 | return getI32Imm(31 - N->getZExtValue(), SDLoc(N)); | 
| Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 255 | }]>; | 
|  | 256 |  | 
| Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 257 | def SRL32 : SDNodeXForm<imm, [{ | 
|  | 258 | // Transformation function: 32 - imm | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 259 | return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue(), SDLoc(N)) | 
|  | 260 | : getI32Imm(0, SDLoc(N)); | 
| Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 261 | }]>; | 
|  | 262 |  | 
| Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 263 | def LO16 : SDNodeXForm<imm, [{ | 
|  | 264 | // Transformation function: get the low 16 bits. | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 265 | return getI32Imm((unsigned short)N->getZExtValue(), SDLoc(N)); | 
| Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 266 | }]>; | 
|  | 267 |  | 
|  | 268 | def HI16 : SDNodeXForm<imm, [{ | 
|  | 269 | // Transformation function: shift the immediate value down into the low bits. | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 270 | return getI32Imm((unsigned)N->getZExtValue() >> 16, SDLoc(N)); | 
| Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 271 | }]>; | 
| Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 272 |  | 
| Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 273 | def HA16 : SDNodeXForm<imm, [{ | 
|  | 274 | // Transformation function: shift the immediate value down into the low bits. | 
| David Majnemer | e61e4bf | 2016-06-21 05:10:24 +0000 | [diff] [blame] | 275 | int Val = N->getZExtValue(); | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 276 | return getI32Imm((Val - (signed short)Val) >> 16, SDLoc(N)); | 
| Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 277 | }]>; | 
| Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 278 | def MB : SDNodeXForm<imm, [{ | 
|  | 279 | // Transformation function: get the start bit of a mask | 
| Duncan Sands | dc84511 | 2008-10-16 13:02:33 +0000 | [diff] [blame] | 280 | unsigned mb = 0, me; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 281 | (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me); | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 282 | return getI32Imm(mb, SDLoc(N)); | 
| Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 283 | }]>; | 
| Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 284 |  | 
| Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 285 | def ME : SDNodeXForm<imm, [{ | 
|  | 286 | // Transformation function: get the end bit of a mask | 
| Duncan Sands | dc84511 | 2008-10-16 13:02:33 +0000 | [diff] [blame] | 287 | unsigned mb, me = 0; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 288 | (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me); | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 289 | return getI32Imm(me, SDLoc(N)); | 
| Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 290 | }]>; | 
|  | 291 | def maskimm32 : PatLeaf<(imm), [{ | 
|  | 292 | // maskImm predicate - True if immediate is a run of ones. | 
|  | 293 | unsigned mb, me; | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 294 | if (N->getValueType(0) == MVT::i32) | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 295 | return isRunOfOnes((unsigned)N->getZExtValue(), mb, me); | 
| Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 296 | else | 
|  | 297 | return false; | 
|  | 298 | }]>; | 
| Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 299 |  | 
| Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 300 | def imm32SExt16  : Operand<i32>, ImmLeaf<i32, [{ | 
|  | 301 | // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit | 
|  | 302 | // sign extended field.  Used by instructions like 'addi'. | 
|  | 303 | return (int32_t)Imm == (short)Imm; | 
|  | 304 | }]>; | 
|  | 305 | def imm64SExt16  : Operand<i64>, ImmLeaf<i64, [{ | 
|  | 306 | // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit | 
|  | 307 | // sign extended field.  Used by instructions like 'addi'. | 
|  | 308 | return (int64_t)Imm == (short)Imm; | 
| Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 309 | }]>; | 
| Chris Lattner | 76cb006 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 310 | def immZExt16  : PatLeaf<(imm), [{ | 
|  | 311 | // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended | 
|  | 312 | // field.  Used by instructions like 'ori'. | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 313 | return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); | 
| Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 314 | }], LO16>; | 
|  | 315 |  | 
| Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 316 | // imm16Shifted* - These match immediates where the low 16-bits are zero.  There | 
|  | 317 | // are two forms: imm16ShiftedSExt and imm16ShiftedZExt.  These two forms are | 
|  | 318 | // identical in 32-bit mode, but in 64-bit mode, they return true if the | 
|  | 319 | // immediate fits into a sign/zero extended 32-bit immediate (with the low bits | 
|  | 320 | // clear). | 
|  | 321 | def imm16ShiftedZExt : PatLeaf<(imm), [{ | 
|  | 322 | // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the | 
|  | 323 | // immediate are set.  Used by instructions like 'xoris'. | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 324 | return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0; | 
| Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 325 | }], HI16>; | 
|  | 326 |  | 
|  | 327 | def imm16ShiftedSExt : PatLeaf<(imm), [{ | 
|  | 328 | // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the | 
|  | 329 | // immediate are set.  Used by instructions like 'addis'.  Identical to | 
|  | 330 | // imm16ShiftedZExt in 32-bit mode. | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 331 | if (N->getZExtValue() & 0xFFFF) return false; | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 332 | if (N->getValueType(0) == MVT::i32) | 
| Chris Lattner | d6e160d | 2006-06-20 21:39:30 +0000 | [diff] [blame] | 333 | return true; | 
|  | 334 | // For 64-bit, make sure it is sext right. | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 335 | return N->getZExtValue() == (uint64_t)(int)N->getZExtValue(); | 
| Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 336 | }], HI16>; | 
| Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 337 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 338 | def imm64ZExt32  : Operand<i64>, ImmLeaf<i64, [{ | 
|  | 339 | // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit | 
|  | 340 | // zero extended field. | 
|  | 341 | return isUInt<32>(Imm); | 
|  | 342 | }]>; | 
|  | 343 |  | 
| Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 344 | // Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require | 
| Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 345 | // restricted memrix (4-aligned) constants are alignment sensitive. If these | 
| Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 346 | // offsets are hidden behind TOC entries than the values of the lower-order | 
|  | 347 | // bits cannot be checked directly. As a result, we need to also incorporate | 
|  | 348 | // an alignment check into the relevant patterns. | 
|  | 349 |  | 
|  | 350 | def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{ | 
|  | 351 | return cast<LoadSDNode>(N)->getAlignment() >= 4; | 
|  | 352 | }]>; | 
|  | 353 | def aligned4store : PatFrag<(ops node:$val, node:$ptr), | 
|  | 354 | (store node:$val, node:$ptr), [{ | 
|  | 355 | return cast<StoreSDNode>(N)->getAlignment() >= 4; | 
|  | 356 | }]>; | 
|  | 357 | def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{ | 
|  | 358 | return cast<LoadSDNode>(N)->getAlignment() >= 4; | 
|  | 359 | }]>; | 
|  | 360 | def aligned4pre_store : PatFrag< | 
|  | 361 | (ops node:$val, node:$base, node:$offset), | 
|  | 362 | (pre_store node:$val, node:$base, node:$offset), [{ | 
|  | 363 | return cast<StoreSDNode>(N)->getAlignment() >= 4; | 
|  | 364 | }]>; | 
|  | 365 |  | 
|  | 366 | def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{ | 
|  | 367 | return cast<LoadSDNode>(N)->getAlignment() < 4; | 
|  | 368 | }]>; | 
|  | 369 | def unaligned4store : PatFrag<(ops node:$val, node:$ptr), | 
|  | 370 | (store node:$val, node:$ptr), [{ | 
|  | 371 | return cast<StoreSDNode>(N)->getAlignment() < 4; | 
|  | 372 | }]>; | 
|  | 373 | def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{ | 
|  | 374 | return cast<LoadSDNode>(N)->getAlignment() < 4; | 
|  | 375 | }]>; | 
| Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 376 |  | 
| Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 377 | //===----------------------------------------------------------------------===// | 
|  | 378 | // PowerPC Flag Definitions. | 
|  | 379 |  | 
| Chris Lattner | c7cb8c7 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 380 | class isPPC64 { bit PPC64 = 1; } | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 381 | class isDOT   { bit RC = 1; } | 
| Chris Lattner | c7cb8c7 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 382 |  | 
| Chris Lattner | 6a5a4f8 | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 383 | class RegConstraint<string C> { | 
|  | 384 | string Constraints = C; | 
|  | 385 | } | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 386 | class NoEncode<string E> { | 
|  | 387 | string DisableEncoding = E; | 
|  | 388 | } | 
| Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 389 |  | 
|  | 390 |  | 
|  | 391 | //===----------------------------------------------------------------------===// | 
|  | 392 | // PowerPC Operand Definitions. | 
| Chris Lattner | ec1cc1b | 2004-08-14 23:27:29 +0000 | [diff] [blame] | 393 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 394 | // In the default PowerPC assembler syntax, registers are specified simply | 
|  | 395 | // by number, so they cannot be distinguished from immediate values (without | 
|  | 396 | // looking at the opcode).  This means that the default operand matching logic | 
|  | 397 | // for the asm parser does not work, and we need to specify custom matchers. | 
|  | 398 | // Since those can only be specified with RegisterOperand classes and not | 
|  | 399 | // directly on the RegisterClass, all instructions patterns used by the asm | 
|  | 400 | // parser need to use a RegisterOperand (instead of a RegisterClass) for | 
|  | 401 | // all their register operands. | 
|  | 402 | // For this purpose, we define one RegisterOperand for each RegisterClass, | 
|  | 403 | // using the same name as the class, just in lower case. | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 404 |  | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 405 | def PPCRegGPRCAsmOperand : AsmOperandClass { | 
|  | 406 | let Name = "RegGPRC"; let PredicateMethod = "isRegNumber"; | 
|  | 407 | } | 
|  | 408 | def gprc : RegisterOperand<GPRC> { | 
|  | 409 | let ParserMatchClass = PPCRegGPRCAsmOperand; | 
|  | 410 | } | 
|  | 411 | def PPCRegG8RCAsmOperand : AsmOperandClass { | 
|  | 412 | let Name = "RegG8RC"; let PredicateMethod = "isRegNumber"; | 
|  | 413 | } | 
|  | 414 | def g8rc : RegisterOperand<G8RC> { | 
|  | 415 | let ParserMatchClass = PPCRegG8RCAsmOperand; | 
|  | 416 | } | 
|  | 417 | def PPCRegGPRCNoR0AsmOperand : AsmOperandClass { | 
|  | 418 | let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber"; | 
|  | 419 | } | 
|  | 420 | def gprc_nor0 : RegisterOperand<GPRC_NOR0> { | 
|  | 421 | let ParserMatchClass = PPCRegGPRCNoR0AsmOperand; | 
|  | 422 | } | 
|  | 423 | def PPCRegG8RCNoX0AsmOperand : AsmOperandClass { | 
|  | 424 | let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber"; | 
|  | 425 | } | 
|  | 426 | def g8rc_nox0 : RegisterOperand<G8RC_NOX0> { | 
|  | 427 | let ParserMatchClass = PPCRegG8RCNoX0AsmOperand; | 
|  | 428 | } | 
|  | 429 | def PPCRegF8RCAsmOperand : AsmOperandClass { | 
|  | 430 | let Name = "RegF8RC"; let PredicateMethod = "isRegNumber"; | 
|  | 431 | } | 
|  | 432 | def f8rc : RegisterOperand<F8RC> { | 
|  | 433 | let ParserMatchClass = PPCRegF8RCAsmOperand; | 
|  | 434 | } | 
|  | 435 | def PPCRegF4RCAsmOperand : AsmOperandClass { | 
|  | 436 | let Name = "RegF4RC"; let PredicateMethod = "isRegNumber"; | 
|  | 437 | } | 
|  | 438 | def f4rc : RegisterOperand<F4RC> { | 
|  | 439 | let ParserMatchClass = PPCRegF4RCAsmOperand; | 
|  | 440 | } | 
|  | 441 | def PPCRegVRRCAsmOperand : AsmOperandClass { | 
|  | 442 | let Name = "RegVRRC"; let PredicateMethod = "isRegNumber"; | 
|  | 443 | } | 
|  | 444 | def vrrc : RegisterOperand<VRRC> { | 
|  | 445 | let ParserMatchClass = PPCRegVRRCAsmOperand; | 
|  | 446 | } | 
|  | 447 | def PPCRegCRBITRCAsmOperand : AsmOperandClass { | 
| Ulrich Weigand | b86cb7d | 2013-07-04 14:24:00 +0000 | [diff] [blame] | 448 | let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 449 | } | 
|  | 450 | def crbitrc : RegisterOperand<CRBITRC> { | 
|  | 451 | let ParserMatchClass = PPCRegCRBITRCAsmOperand; | 
|  | 452 | } | 
|  | 453 | def PPCRegCRRCAsmOperand : AsmOperandClass { | 
|  | 454 | let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber"; | 
|  | 455 | } | 
|  | 456 | def crrc : RegisterOperand<CRRC> { | 
|  | 457 | let ParserMatchClass = PPCRegCRRCAsmOperand; | 
|  | 458 | } | 
| Kit Barton | 535e69d | 2015-03-25 19:36:23 +0000 | [diff] [blame] | 459 | def crrc0 : RegisterOperand<CRRC0> { | 
|  | 460 | let ParserMatchClass = PPCRegCRRCAsmOperand; | 
|  | 461 | } | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 462 |  | 
| Nemanja Ivanovic | e8effe1 | 2015-03-04 20:44:33 +0000 | [diff] [blame] | 463 | def PPCU1ImmAsmOperand : AsmOperandClass { | 
|  | 464 | let Name = "U1Imm"; let PredicateMethod = "isU1Imm"; | 
|  | 465 | let RenderMethod = "addImmOperands"; | 
|  | 466 | } | 
|  | 467 | def u1imm   : Operand<i32> { | 
|  | 468 | let PrintMethod = "printU1ImmOperand"; | 
|  | 469 | let ParserMatchClass = PPCU1ImmAsmOperand; | 
|  | 470 | } | 
|  | 471 |  | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 472 | def PPCU2ImmAsmOperand : AsmOperandClass { | 
|  | 473 | let Name = "U2Imm"; let PredicateMethod = "isU2Imm"; | 
|  | 474 | let RenderMethod = "addImmOperands"; | 
|  | 475 | } | 
|  | 476 | def u2imm   : Operand<i32> { | 
|  | 477 | let PrintMethod = "printU2ImmOperand"; | 
|  | 478 | let ParserMatchClass = PPCU2ImmAsmOperand; | 
|  | 479 | } | 
| Joerg Sonnenberger | 9e9623c | 2014-07-29 22:21:57 +0000 | [diff] [blame] | 480 |  | 
| Kit Barton | 535e69d | 2015-03-25 19:36:23 +0000 | [diff] [blame] | 481 | def PPCU3ImmAsmOperand : AsmOperandClass { | 
|  | 482 | let Name = "U3Imm"; let PredicateMethod = "isU3Imm"; | 
|  | 483 | let RenderMethod = "addImmOperands"; | 
|  | 484 | } | 
|  | 485 | def u3imm   : Operand<i32> { | 
|  | 486 | let PrintMethod = "printU3ImmOperand"; | 
|  | 487 | let ParserMatchClass = PPCU3ImmAsmOperand; | 
|  | 488 | } | 
|  | 489 |  | 
| Joerg Sonnenberger | 9e9623c | 2014-07-29 22:21:57 +0000 | [diff] [blame] | 490 | def PPCU4ImmAsmOperand : AsmOperandClass { | 
|  | 491 | let Name = "U4Imm"; let PredicateMethod = "isU4Imm"; | 
|  | 492 | let RenderMethod = "addImmOperands"; | 
|  | 493 | } | 
|  | 494 | def u4imm   : Operand<i32> { | 
|  | 495 | let PrintMethod = "printU4ImmOperand"; | 
|  | 496 | let ParserMatchClass = PPCU4ImmAsmOperand; | 
|  | 497 | } | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 498 | def PPCS5ImmAsmOperand : AsmOperandClass { | 
|  | 499 | let Name = "S5Imm"; let PredicateMethod = "isS5Imm"; | 
|  | 500 | let RenderMethod = "addImmOperands"; | 
|  | 501 | } | 
| Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 502 | def s5imm   : Operand<i32> { | 
|  | 503 | let PrintMethod = "printS5ImmOperand"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 504 | let ParserMatchClass = PPCS5ImmAsmOperand; | 
| Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 505 | let DecoderMethod = "decodeSImmOperand<5>"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 506 | } | 
|  | 507 | def PPCU5ImmAsmOperand : AsmOperandClass { | 
|  | 508 | let Name = "U5Imm"; let PredicateMethod = "isU5Imm"; | 
|  | 509 | let RenderMethod = "addImmOperands"; | 
| Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 510 | } | 
| Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 511 | def u5imm   : Operand<i32> { | 
| Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 512 | let PrintMethod = "printU5ImmOperand"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 513 | let ParserMatchClass = PPCU5ImmAsmOperand; | 
| Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 514 | let DecoderMethod = "decodeUImmOperand<5>"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 515 | } | 
|  | 516 | def PPCU6ImmAsmOperand : AsmOperandClass { | 
|  | 517 | let Name = "U6Imm"; let PredicateMethod = "isU6Imm"; | 
|  | 518 | let RenderMethod = "addImmOperands"; | 
| Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 519 | } | 
| Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 520 | def u6imm   : Operand<i32> { | 
| Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 521 | let PrintMethod = "printU6ImmOperand"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 522 | let ParserMatchClass = PPCU6ImmAsmOperand; | 
| Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 523 | let DecoderMethod = "decodeUImmOperand<6>"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 524 | } | 
| Chuang-Yu Cheng | 8072271 | 2016-03-28 08:34:28 +0000 | [diff] [blame] | 525 | def PPCU7ImmAsmOperand : AsmOperandClass { | 
|  | 526 | let Name = "U7Imm"; let PredicateMethod = "isU7Imm"; | 
|  | 527 | let RenderMethod = "addImmOperands"; | 
|  | 528 | } | 
|  | 529 | def u7imm   : Operand<i32> { | 
|  | 530 | let PrintMethod = "printU7ImmOperand"; | 
|  | 531 | let ParserMatchClass = PPCU7ImmAsmOperand; | 
|  | 532 | let DecoderMethod = "decodeUImmOperand<7>"; | 
|  | 533 | } | 
|  | 534 | def PPCU8ImmAsmOperand : AsmOperandClass { | 
|  | 535 | let Name = "U8Imm"; let PredicateMethod = "isU8Imm"; | 
|  | 536 | let RenderMethod = "addImmOperands"; | 
|  | 537 | } | 
|  | 538 | def u8imm   : Operand<i32> { | 
|  | 539 | let PrintMethod = "printU8ImmOperand"; | 
|  | 540 | let ParserMatchClass = PPCU8ImmAsmOperand; | 
|  | 541 | let DecoderMethod = "decodeUImmOperand<8>"; | 
|  | 542 | } | 
| Bill Schmidt | e26236e | 2015-05-22 16:44:10 +0000 | [diff] [blame] | 543 | def PPCU10ImmAsmOperand : AsmOperandClass { | 
|  | 544 | let Name = "U10Imm"; let PredicateMethod = "isU10Imm"; | 
|  | 545 | let RenderMethod = "addImmOperands"; | 
|  | 546 | } | 
|  | 547 | def u10imm  : Operand<i32> { | 
|  | 548 | let PrintMethod = "printU10ImmOperand"; | 
|  | 549 | let ParserMatchClass = PPCU10ImmAsmOperand; | 
|  | 550 | let DecoderMethod = "decodeUImmOperand<10>"; | 
|  | 551 | } | 
| Hal Finkel | c93a9a2 | 2015-02-25 01:06:45 +0000 | [diff] [blame] | 552 | def PPCU12ImmAsmOperand : AsmOperandClass { | 
|  | 553 | let Name = "U12Imm"; let PredicateMethod = "isU12Imm"; | 
|  | 554 | let RenderMethod = "addImmOperands"; | 
|  | 555 | } | 
|  | 556 | def u12imm  : Operand<i32> { | 
|  | 557 | let PrintMethod = "printU12ImmOperand"; | 
|  | 558 | let ParserMatchClass = PPCU12ImmAsmOperand; | 
|  | 559 | let DecoderMethod = "decodeUImmOperand<12>"; | 
|  | 560 | } | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 561 | def PPCS16ImmAsmOperand : AsmOperandClass { | 
|  | 562 | let Name = "S16Imm"; let PredicateMethod = "isS16Imm"; | 
| Joerg Sonnenberger | bfef1dd | 2014-08-10 12:41:50 +0000 | [diff] [blame] | 563 | let RenderMethod = "addS16ImmOperands"; | 
| Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 564 | } | 
| Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 565 | def s16imm  : Operand<i32> { | 
| Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 566 | let PrintMethod = "printS16ImmOperand"; | 
| Ulrich Weigand | fd3ad69 | 2013-06-26 13:49:15 +0000 | [diff] [blame] | 567 | let EncoderMethod = "getImm16Encoding"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 568 | let ParserMatchClass = PPCS16ImmAsmOperand; | 
| Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 569 | let DecoderMethod = "decodeSImmOperand<16>"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 570 | } | 
|  | 571 | def PPCU16ImmAsmOperand : AsmOperandClass { | 
|  | 572 | let Name = "U16Imm"; let PredicateMethod = "isU16Imm"; | 
| Joerg Sonnenberger | bfef1dd | 2014-08-10 12:41:50 +0000 | [diff] [blame] | 573 | let RenderMethod = "addU16ImmOperands"; | 
| Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 574 | } | 
| Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 575 | def u16imm  : Operand<i32> { | 
| Chris Lattner | 8a79685 | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 576 | let PrintMethod = "printU16ImmOperand"; | 
| Ulrich Weigand | fd3ad69 | 2013-06-26 13:49:15 +0000 | [diff] [blame] | 577 | let EncoderMethod = "getImm16Encoding"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 578 | let ParserMatchClass = PPCU16ImmAsmOperand; | 
| Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 579 | let DecoderMethod = "decodeUImmOperand<16>"; | 
| Chris Lattner | 8a79685 | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 580 | } | 
| Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 581 | def PPCS17ImmAsmOperand : AsmOperandClass { | 
|  | 582 | let Name = "S17Imm"; let PredicateMethod = "isS17Imm"; | 
| Joerg Sonnenberger | bfef1dd | 2014-08-10 12:41:50 +0000 | [diff] [blame] | 583 | let RenderMethod = "addS16ImmOperands"; | 
| Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 584 | } | 
|  | 585 | def s17imm  : Operand<i32> { | 
|  | 586 | // This operand type is used for addis/lis to allow the assembler parser | 
|  | 587 | // to accept immediates in the range -65536..65535 for compatibility with | 
|  | 588 | // the GNU assembler.  The operand is treated as 16-bit otherwise. | 
|  | 589 | let PrintMethod = "printS16ImmOperand"; | 
|  | 590 | let EncoderMethod = "getImm16Encoding"; | 
|  | 591 | let ParserMatchClass = PPCS17ImmAsmOperand; | 
| Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 592 | let DecoderMethod = "decodeSImmOperand<16>"; | 
| Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 593 | } | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 594 | def PPCDirectBrAsmOperand : AsmOperandClass { | 
|  | 595 | let Name = "DirectBr"; let PredicateMethod = "isDirectBr"; | 
|  | 596 | let RenderMethod = "addBranchTargetOperands"; | 
|  | 597 | } | 
| Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 598 | def directbrtarget : Operand<OtherVT> { | 
| Nate Begeman | 6173878 | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 599 | let PrintMethod = "printBranchOperand"; | 
| Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 600 | let EncoderMethod = "getDirectBrEncoding"; | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 601 | let ParserMatchClass = PPCDirectBrAsmOperand; | 
|  | 602 | } | 
|  | 603 | def absdirectbrtarget : Operand<OtherVT> { | 
|  | 604 | let PrintMethod = "printAbsBranchOperand"; | 
|  | 605 | let EncoderMethod = "getAbsDirectBrEncoding"; | 
|  | 606 | let ParserMatchClass = PPCDirectBrAsmOperand; | 
|  | 607 | } | 
|  | 608 | def PPCCondBrAsmOperand : AsmOperandClass { | 
|  | 609 | let Name = "CondBr"; let PredicateMethod = "isCondBr"; | 
|  | 610 | let RenderMethod = "addBranchTargetOperands"; | 
| Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 611 | } | 
|  | 612 | def condbrtarget : Operand<OtherVT> { | 
| Chris Lattner | cfedba7 | 2010-11-16 01:45:05 +0000 | [diff] [blame] | 613 | let PrintMethod = "printBranchOperand"; | 
| Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 614 | let EncoderMethod = "getCondBrEncoding"; | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 615 | let ParserMatchClass = PPCCondBrAsmOperand; | 
|  | 616 | } | 
|  | 617 | def abscondbrtarget : Operand<OtherVT> { | 
|  | 618 | let PrintMethod = "printAbsBranchOperand"; | 
|  | 619 | let EncoderMethod = "getAbsCondBrEncoding"; | 
|  | 620 | let ParserMatchClass = PPCCondBrAsmOperand; | 
| Nate Begeman | 6173878 | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 621 | } | 
| Chris Lattner | a5190ae | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 622 | def calltarget : Operand<iPTR> { | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 623 | let PrintMethod = "printBranchOperand"; | 
| Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 624 | let EncoderMethod = "getDirectBrEncoding"; | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 625 | let ParserMatchClass = PPCDirectBrAsmOperand; | 
| Chris Lattner | bd9efdb | 2005-11-17 19:16:08 +0000 | [diff] [blame] | 626 | } | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 627 | def abscalltarget : Operand<iPTR> { | 
|  | 628 | let PrintMethod = "printAbsBranchOperand"; | 
|  | 629 | let EncoderMethod = "getAbsDirectBrEncoding"; | 
|  | 630 | let ParserMatchClass = PPCDirectBrAsmOperand; | 
| Nate Begeman | a171f6b | 2005-11-16 00:48:01 +0000 | [diff] [blame] | 631 | } | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 632 | def PPCCRBitMaskOperand : AsmOperandClass { | 
|  | 633 | let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask"; | 
| Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 634 | } | 
| Nate Begeman | 8465fe8 | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 635 | def crbitm: Operand<i8> { | 
|  | 636 | let PrintMethod = "printcrbitm"; | 
| Chris Lattner | d6a07cc | 2010-11-15 05:19:25 +0000 | [diff] [blame] | 637 | let EncoderMethod = "get_crbitm_encoding"; | 
| Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 638 | let DecoderMethod = "decodeCRBitMOperand"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 639 | let ParserMatchClass = PPCCRBitMaskOperand; | 
| Nate Begeman | 8465fe8 | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 640 | } | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 641 | // Address operands | 
| Hal Finkel | 638a9fa | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 642 | // A version of ptr_rc which excludes R0 (or X0 in 64-bit mode). | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 643 | def PPCRegGxRCNoR0Operand : AsmOperandClass { | 
|  | 644 | let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber"; | 
|  | 645 | } | 
|  | 646 | def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> { | 
|  | 647 | let ParserMatchClass = PPCRegGxRCNoR0Operand; | 
|  | 648 | } | 
|  | 649 | // A version of ptr_rc usable with the asm parser. | 
|  | 650 | def PPCRegGxRCOperand : AsmOperandClass { | 
|  | 651 | let Name = "RegGxRC"; let PredicateMethod = "isRegNumber"; | 
|  | 652 | } | 
|  | 653 | def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> { | 
|  | 654 | let ParserMatchClass = PPCRegGxRCOperand; | 
|  | 655 | } | 
| Hal Finkel | 638a9fa | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 656 |  | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 657 | def PPCDispRIOperand : AsmOperandClass { | 
|  | 658 | let Name = "DispRI"; let PredicateMethod = "isS16Imm"; | 
| Joerg Sonnenberger | bfef1dd | 2014-08-10 12:41:50 +0000 | [diff] [blame] | 659 | let RenderMethod = "addS16ImmOperands"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 660 | } | 
|  | 661 | def dispRI : Operand<iPTR> { | 
|  | 662 | let ParserMatchClass = PPCDispRIOperand; | 
|  | 663 | } | 
|  | 664 | def PPCDispRIXOperand : AsmOperandClass { | 
|  | 665 | let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4"; | 
| Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 666 | let RenderMethod = "addImmOperands"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 667 | } | 
|  | 668 | def dispRIX : Operand<iPTR> { | 
|  | 669 | let ParserMatchClass = PPCDispRIXOperand; | 
|  | 670 | } | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 671 | def PPCDispRIX16Operand : AsmOperandClass { | 
|  | 672 | let Name = "DispRIX16"; let PredicateMethod = "isS16ImmX16"; | 
|  | 673 | let RenderMethod = "addImmOperands"; | 
|  | 674 | } | 
|  | 675 | def dispRIX16 : Operand<iPTR> { | 
|  | 676 | let ParserMatchClass = PPCDispRIX16Operand; | 
|  | 677 | } | 
| Joerg Sonnenberger | 0013b92 | 2014-08-08 16:43:49 +0000 | [diff] [blame] | 678 | def PPCDispSPE8Operand : AsmOperandClass { | 
|  | 679 | let Name = "DispSPE8"; let PredicateMethod = "isU8ImmX8"; | 
|  | 680 | let RenderMethod = "addImmOperands"; | 
|  | 681 | } | 
|  | 682 | def dispSPE8 : Operand<iPTR> { | 
|  | 683 | let ParserMatchClass = PPCDispSPE8Operand; | 
|  | 684 | } | 
|  | 685 | def PPCDispSPE4Operand : AsmOperandClass { | 
|  | 686 | let Name = "DispSPE4"; let PredicateMethod = "isU7ImmX4"; | 
|  | 687 | let RenderMethod = "addImmOperands"; | 
|  | 688 | } | 
|  | 689 | def dispSPE4 : Operand<iPTR> { | 
|  | 690 | let ParserMatchClass = PPCDispSPE4Operand; | 
|  | 691 | } | 
|  | 692 | def PPCDispSPE2Operand : AsmOperandClass { | 
|  | 693 | let Name = "DispSPE2"; let PredicateMethod = "isU6ImmX2"; | 
|  | 694 | let RenderMethod = "addImmOperands"; | 
|  | 695 | } | 
|  | 696 | def dispSPE2 : Operand<iPTR> { | 
|  | 697 | let ParserMatchClass = PPCDispSPE2Operand; | 
|  | 698 | } | 
| Ulrich Weigand | 4a08388 | 2013-03-26 10:55:45 +0000 | [diff] [blame] | 699 |  | 
| Chris Lattner | a5190ae | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 700 | def memri : Operand<iPTR> { | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 701 | let PrintMethod = "printMemRegImm"; | 
| Ulrich Weigand | 4a08388 | 2013-03-26 10:55:45 +0000 | [diff] [blame] | 702 | let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg); | 
| Chris Lattner | efacb9e | 2010-11-15 08:22:03 +0000 | [diff] [blame] | 703 | let EncoderMethod = "getMemRIEncoding"; | 
| Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 704 | let DecoderMethod = "decodeMemRIOperands"; | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 705 | } | 
| Chris Lattner | a5190ae | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 706 | def memrr : Operand<iPTR> { | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 707 | let PrintMethod = "printMemRegReg"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 708 | let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg); | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 709 | } | 
| Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 710 | def memrix : Operand<iPTR> {   // memri where the imm is 4-aligned. | 
|  | 711 | let PrintMethod = "printMemRegImm"; | 
| Ulrich Weigand | 4a08388 | 2013-03-26 10:55:45 +0000 | [diff] [blame] | 712 | let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg); | 
| Chris Lattner | 8f4444d | 2010-11-15 08:02:41 +0000 | [diff] [blame] | 713 | let EncoderMethod = "getMemRIXEncoding"; | 
| Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 714 | let DecoderMethod = "decodeMemRIXOperands"; | 
| Chris Lattner | 4a66d69 | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 715 | } | 
| Kit Barton | ba532dc | 2016-03-08 03:49:13 +0000 | [diff] [blame] | 716 | def memrix16 : Operand<iPTR> { // memri, imm is 16-aligned, 12-bit, Inst{16:27} | 
|  | 717 | let PrintMethod = "printMemRegImm"; | 
|  | 718 | let MIOperandInfo = (ops dispRIX16:$imm, ptr_rc_nor0:$reg); | 
|  | 719 | let EncoderMethod = "getMemRIX16Encoding"; | 
|  | 720 | let DecoderMethod = "decodeMemRIX16Operands"; | 
|  | 721 | } | 
| Joerg Sonnenberger | 0013b92 | 2014-08-08 16:43:49 +0000 | [diff] [blame] | 722 | def spe8dis : Operand<iPTR> {   // SPE displacement where the imm is 8-aligned. | 
|  | 723 | let PrintMethod = "printMemRegImm"; | 
|  | 724 | let MIOperandInfo = (ops dispSPE8:$imm, ptr_rc_nor0:$reg); | 
|  | 725 | let EncoderMethod = "getSPE8DisEncoding"; | 
|  | 726 | } | 
|  | 727 | def spe4dis : Operand<iPTR> {   // SPE displacement where the imm is 4-aligned. | 
|  | 728 | let PrintMethod = "printMemRegImm"; | 
|  | 729 | let MIOperandInfo = (ops dispSPE4:$imm, ptr_rc_nor0:$reg); | 
|  | 730 | let EncoderMethod = "getSPE4DisEncoding"; | 
|  | 731 | } | 
|  | 732 | def spe2dis : Operand<iPTR> {   // SPE displacement where the imm is 2-aligned. | 
|  | 733 | let PrintMethod = "printMemRegImm"; | 
|  | 734 | let MIOperandInfo = (ops dispSPE2:$imm, ptr_rc_nor0:$reg); | 
|  | 735 | let EncoderMethod = "getSPE2DisEncoding"; | 
|  | 736 | } | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 737 |  | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 738 | // A single-register address. This is used with the SjLj | 
|  | 739 | // pseudo-instructions. | 
|  | 740 | def memr : Operand<iPTR> { | 
|  | 741 | let MIOperandInfo = (ops ptr_rc:$ptrreg); | 
|  | 742 | } | 
| Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 743 | def PPCTLSRegOperand : AsmOperandClass { | 
|  | 744 | let Name = "TLSReg"; let PredicateMethod = "isTLSReg"; | 
|  | 745 | let RenderMethod = "addTLSRegOperands"; | 
|  | 746 | } | 
|  | 747 | def tlsreg32 : Operand<i32> { | 
|  | 748 | let EncoderMethod = "getTLSRegEncoding"; | 
|  | 749 | let ParserMatchClass = PPCTLSRegOperand; | 
|  | 750 | } | 
| Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 751 | def tlsgd32 : Operand<i32> {} | 
|  | 752 | def tlscall32 : Operand<i32> { | 
|  | 753 | let PrintMethod = "printTLSCall"; | 
|  | 754 | let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym); | 
|  | 755 | let EncoderMethod = "getTLSCallEncoding"; | 
|  | 756 | } | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 757 |  | 
| Ulrich Weigand | 63aa852 | 2013-03-26 10:53:27 +0000 | [diff] [blame] | 758 | // PowerPC Predicate operand. | 
|  | 759 | def pred : Operand<OtherVT> { | 
| Chris Lattner | 6be7260 | 2006-11-04 05:27:39 +0000 | [diff] [blame] | 760 | let PrintMethod = "printPredicateOperand"; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 761 | let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg); | 
| Chris Lattner | 6be7260 | 2006-11-04 05:27:39 +0000 | [diff] [blame] | 762 | } | 
| Chris Lattner | c8a68d0 | 2006-11-03 23:53:25 +0000 | [diff] [blame] | 763 |  | 
| Chris Lattner | 268d358 | 2006-01-12 02:05:36 +0000 | [diff] [blame] | 764 | // Define PowerPC specific addressing mode. | 
| Evan Cheng | 577ef76 | 2006-10-11 21:03:53 +0000 | [diff] [blame] | 765 | def iaddr  : ComplexPattern<iPTR, 2, "SelectAddrImm",    [], []>; | 
|  | 766 | def xaddr  : ComplexPattern<iPTR, 2, "SelectAddrIdx",    [], []>; | 
|  | 767 | def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>; | 
| Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 768 | def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4",  [], []>; // "std" | 
| Chris Lattner | 8a79685 | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 769 |  | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 770 | // The address in a single register. This is used with the SjLj | 
|  | 771 | // pseudo-instructions. | 
|  | 772 | def addr   : ComplexPattern<iPTR, 1, "SelectAddr",[], []>; | 
|  | 773 |  | 
| Chris Lattner | 6f5840c | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 774 | /// This is just the offset part of iaddr, used for preinc. | 
|  | 775 | def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>; | 
| Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 776 |  | 
| Evan Cheng | 3db275d | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 777 | //===----------------------------------------------------------------------===// | 
|  | 778 | // PowerPC Instruction Predicate Definitions. | 
| Eric Christopher | 1b8e763 | 2014-05-22 01:07:24 +0000 | [diff] [blame] | 779 | def In32BitMode  : Predicate<"!PPCSubTarget->isPPC64()">; | 
|  | 780 | def In64BitMode  : Predicate<"PPCSubTarget->isPPC64()">; | 
|  | 781 | def IsBookE  : Predicate<"PPCSubTarget->isBookE()">; | 
|  | 782 | def IsNotBookE  : Predicate<"!PPCSubTarget->isBookE()">; | 
| Hal Finkel | fe3368c | 2014-10-02 22:34:22 +0000 | [diff] [blame] | 783 | def HasOnlyMSYNC : Predicate<"PPCSubTarget->hasOnlyMSYNC()">; | 
|  | 784 | def HasSYNC   : Predicate<"!PPCSubTarget->hasOnlyMSYNC()">; | 
| Joerg Sonnenberger | 0b2ebcb | 2014-08-04 15:47:38 +0000 | [diff] [blame] | 785 | def IsPPC4xx  : Predicate<"PPCSubTarget->isPPC4xx()">; | 
| Joerg Sonnenberger | 7405210 | 2014-08-04 17:07:41 +0000 | [diff] [blame] | 786 | def IsPPC6xx  : Predicate<"PPCSubTarget->isPPC6xx()">; | 
| Joerg Sonnenberger | 0b2ebcb | 2014-08-04 15:47:38 +0000 | [diff] [blame] | 787 | def IsE500  : Predicate<"PPCSubTarget->isE500()">; | 
| Joerg Sonnenberger | 39f095a | 2014-08-07 12:18:21 +0000 | [diff] [blame] | 788 | def HasSPE  : Predicate<"PPCSubTarget->HasSPE()">; | 
| Bill Schmidt | 082cfc0 | 2015-01-14 20:17:10 +0000 | [diff] [blame] | 789 | def HasICBT : Predicate<"PPCSubTarget->hasICBT()">; | 
| Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 790 | def HasPartwordAtomics : Predicate<"PPCSubTarget->hasPartwordAtomics()">; | 
| Hal Finkel | c93a9a2 | 2015-02-25 01:06:45 +0000 | [diff] [blame] | 791 | def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">; | 
|  | 792 | def NaNsFPMath   : Predicate<"!TM.Options.NoNaNsFPMath">; | 
| Nemanja Ivanovic | c090479 | 2015-04-09 23:54:37 +0000 | [diff] [blame] | 793 | def HasBPERMD : Predicate<"PPCSubTarget->hasBPERMD()">; | 
|  | 794 | def HasExtDiv : Predicate<"PPCSubTarget->hasExtDiv()">; | 
| Nemanja Ivanovic | a621a7f | 2016-03-31 15:26:37 +0000 | [diff] [blame] | 795 | def IsISA3_0 : Predicate<"PPCSubTarget->isISA3_0()">; | 
| Hal Finkel | c93a9a2 | 2015-02-25 01:06:45 +0000 | [diff] [blame] | 796 |  | 
| Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 797 | //===----------------------------------------------------------------------===// | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 798 | // PowerPC Multiclass Definitions. | 
|  | 799 |  | 
|  | 800 | multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, | 
|  | 801 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 802 | list<dag> pattern> { | 
|  | 803 | let BaseName = asmbase in { | 
|  | 804 | def NAME : XForm_6<opcode, xo, OOL, IOL, | 
|  | 805 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 806 | pattern>, RecFormRel; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 807 | let Defs = [CR0] in | 
|  | 808 | def o    : XForm_6<opcode, xo, OOL, IOL, | 
|  | 809 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 810 | []>, isDOT, RecFormRel; | 
|  | 811 | } | 
|  | 812 | } | 
|  | 813 |  | 
|  | 814 | multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, | 
|  | 815 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 816 | list<dag> pattern> { | 
|  | 817 | let BaseName = asmbase in { | 
|  | 818 | let Defs = [CARRY] in | 
|  | 819 | def NAME : XForm_6<opcode, xo, OOL, IOL, | 
|  | 820 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 821 | pattern>, RecFormRel; | 
|  | 822 | let Defs = [CARRY, CR0] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 823 | def o    : XForm_6<opcode, xo, OOL, IOL, | 
|  | 824 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 825 | []>, isDOT, RecFormRel; | 
|  | 826 | } | 
|  | 827 | } | 
|  | 828 |  | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 829 | multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, | 
|  | 830 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 831 | list<dag> pattern> { | 
|  | 832 | let BaseName = asmbase in { | 
|  | 833 | let Defs = [CARRY] in | 
|  | 834 | def NAME : XForm_10<opcode, xo, OOL, IOL, | 
|  | 835 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 836 | pattern>, RecFormRel; | 
|  | 837 | let Defs = [CARRY, CR0] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 838 | def o    : XForm_10<opcode, xo, OOL, IOL, | 
|  | 839 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 840 | []>, isDOT, RecFormRel; | 
|  | 841 | } | 
|  | 842 | } | 
|  | 843 |  | 
|  | 844 | multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, | 
|  | 845 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 846 | list<dag> pattern> { | 
|  | 847 | let BaseName = asmbase in { | 
|  | 848 | def NAME : XForm_11<opcode, xo, OOL, IOL, | 
|  | 849 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 850 | pattern>, RecFormRel; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 851 | let Defs = [CR0] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 852 | def o    : XForm_11<opcode, xo, OOL, IOL, | 
|  | 853 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 854 | []>, isDOT, RecFormRel; | 
|  | 855 | } | 
|  | 856 | } | 
|  | 857 |  | 
|  | 858 | multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, | 
|  | 859 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 860 | list<dag> pattern> { | 
|  | 861 | let BaseName = asmbase in { | 
|  | 862 | def NAME : XOForm_1<opcode, xo, oe, OOL, IOL, | 
|  | 863 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 864 | pattern>, RecFormRel; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 865 | let Defs = [CR0] in | 
|  | 866 | def o    : XOForm_1<opcode, xo, oe, OOL, IOL, | 
|  | 867 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 868 | []>, isDOT, RecFormRel; | 
|  | 869 | } | 
|  | 870 | } | 
|  | 871 |  | 
| Nemanja Ivanovic | c090479 | 2015-04-09 23:54:37 +0000 | [diff] [blame] | 872 | // Multiclass for instructions for which the non record form is not cracked | 
|  | 873 | // and the record form is cracked (i.e. divw, mullw, etc.) | 
|  | 874 | multiclass XOForm_1rcr<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, | 
|  | 875 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 876 | list<dag> pattern> { | 
|  | 877 | let BaseName = asmbase in { | 
|  | 878 | def NAME : XOForm_1<opcode, xo, oe, OOL, IOL, | 
|  | 879 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 880 | pattern>, RecFormRel; | 
|  | 881 | let Defs = [CR0] in | 
|  | 882 | def o    : XOForm_1<opcode, xo, oe, OOL, IOL, | 
|  | 883 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 884 | []>, isDOT, RecFormRel, PPC970_DGroup_First, | 
|  | 885 | PPC970_DGroup_Cracked; | 
|  | 886 | } | 
|  | 887 | } | 
|  | 888 |  | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 889 | multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, | 
|  | 890 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 891 | list<dag> pattern> { | 
|  | 892 | let BaseName = asmbase in { | 
|  | 893 | let Defs = [CARRY] in | 
|  | 894 | def NAME : XOForm_1<opcode, xo, oe, OOL, IOL, | 
|  | 895 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 896 | pattern>, RecFormRel; | 
|  | 897 | let Defs = [CARRY, CR0] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 898 | def o    : XOForm_1<opcode, xo, oe, OOL, IOL, | 
|  | 899 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 900 | []>, isDOT, RecFormRel; | 
|  | 901 | } | 
|  | 902 | } | 
|  | 903 |  | 
|  | 904 | multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, | 
|  | 905 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 906 | list<dag> pattern> { | 
|  | 907 | let BaseName = asmbase in { | 
|  | 908 | def NAME : XOForm_3<opcode, xo, oe, OOL, IOL, | 
|  | 909 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 910 | pattern>, RecFormRel; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 911 | let Defs = [CR0] in | 
|  | 912 | def o    : XOForm_3<opcode, xo, oe, OOL, IOL, | 
|  | 913 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 914 | []>, isDOT, RecFormRel; | 
|  | 915 | } | 
|  | 916 | } | 
|  | 917 |  | 
|  | 918 | multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, | 
|  | 919 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 920 | list<dag> pattern> { | 
|  | 921 | let BaseName = asmbase in { | 
|  | 922 | let Defs = [CARRY] in | 
|  | 923 | def NAME : XOForm_3<opcode, xo, oe, OOL, IOL, | 
|  | 924 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 925 | pattern>, RecFormRel; | 
|  | 926 | let Defs = [CARRY, CR0] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 927 | def o    : XOForm_3<opcode, xo, oe, OOL, IOL, | 
|  | 928 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 929 | []>, isDOT, RecFormRel; | 
|  | 930 | } | 
|  | 931 | } | 
|  | 932 |  | 
|  | 933 | multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL, | 
|  | 934 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 935 | list<dag> pattern> { | 
|  | 936 | let BaseName = asmbase in { | 
|  | 937 | def NAME : MForm_2<opcode, OOL, IOL, | 
|  | 938 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 939 | pattern>, RecFormRel; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 940 | let Defs = [CR0] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 941 | def o    : MForm_2<opcode, OOL, IOL, | 
|  | 942 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 943 | []>, isDOT, RecFormRel; | 
|  | 944 | } | 
|  | 945 | } | 
|  | 946 |  | 
|  | 947 | multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL, | 
|  | 948 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 949 | list<dag> pattern> { | 
|  | 950 | let BaseName = asmbase in { | 
|  | 951 | def NAME : MDForm_1<opcode, xo, OOL, IOL, | 
|  | 952 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 953 | pattern>, RecFormRel; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 954 | let Defs = [CR0] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 955 | def o    : MDForm_1<opcode, xo, OOL, IOL, | 
|  | 956 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 957 | []>, isDOT, RecFormRel; | 
|  | 958 | } | 
|  | 959 | } | 
|  | 960 |  | 
| Ulrich Weigand | fa451ba | 2013-04-26 15:39:12 +0000 | [diff] [blame] | 961 | multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL, | 
|  | 962 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 963 | list<dag> pattern> { | 
|  | 964 | let BaseName = asmbase in { | 
|  | 965 | def NAME : MDSForm_1<opcode, xo, OOL, IOL, | 
|  | 966 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 967 | pattern>, RecFormRel; | 
|  | 968 | let Defs = [CR0] in | 
|  | 969 | def o    : MDSForm_1<opcode, xo, OOL, IOL, | 
|  | 970 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 971 | []>, isDOT, RecFormRel; | 
|  | 972 | } | 
|  | 973 | } | 
|  | 974 |  | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 975 | multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL, | 
|  | 976 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 977 | list<dag> pattern> { | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 978 | let BaseName = asmbase in { | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 979 | let Defs = [CARRY] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 980 | def NAME : XSForm_1<opcode, xo, OOL, IOL, | 
|  | 981 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 982 | pattern>, RecFormRel; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 983 | let Defs = [CARRY, CR0] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 984 | def o    : XSForm_1<opcode, xo, OOL, IOL, | 
|  | 985 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 986 | []>, isDOT, RecFormRel; | 
|  | 987 | } | 
|  | 988 | } | 
|  | 989 |  | 
|  | 990 | multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, | 
|  | 991 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 992 | list<dag> pattern> { | 
|  | 993 | let BaseName = asmbase in { | 
|  | 994 | def NAME : XForm_26<opcode, xo, OOL, IOL, | 
|  | 995 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 996 | pattern>, RecFormRel; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 997 | let Defs = [CR1] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 998 | def o    : XForm_26<opcode, xo, OOL, IOL, | 
|  | 999 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1000 | []>, isDOT, RecFormRel; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1001 | } | 
|  | 1002 | } | 
|  | 1003 |  | 
| Hal Finkel | dbc78e1 | 2013-08-19 05:01:02 +0000 | [diff] [blame] | 1004 | multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, | 
|  | 1005 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 1006 | list<dag> pattern> { | 
|  | 1007 | let BaseName = asmbase in { | 
|  | 1008 | def NAME : XForm_28<opcode, xo, OOL, IOL, | 
|  | 1009 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 1010 | pattern>, RecFormRel; | 
|  | 1011 | let Defs = [CR1] in | 
|  | 1012 | def o    : XForm_28<opcode, xo, OOL, IOL, | 
|  | 1013 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
|  | 1014 | []>, isDOT, RecFormRel; | 
|  | 1015 | } | 
|  | 1016 | } | 
|  | 1017 |  | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1018 | multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, | 
|  | 1019 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 1020 | list<dag> pattern> { | 
|  | 1021 | let BaseName = asmbase in { | 
|  | 1022 | def NAME : AForm_1<opcode, xo, OOL, IOL, | 
|  | 1023 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 1024 | pattern>, RecFormRel; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1025 | let Defs = [CR1] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1026 | def o    : AForm_1<opcode, xo, OOL, IOL, | 
|  | 1027 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1028 | []>, isDOT, RecFormRel; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1029 | } | 
|  | 1030 | } | 
|  | 1031 |  | 
|  | 1032 | multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, | 
|  | 1033 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 1034 | list<dag> pattern> { | 
|  | 1035 | let BaseName = asmbase in { | 
|  | 1036 | def NAME : AForm_2<opcode, xo, OOL, IOL, | 
|  | 1037 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 1038 | pattern>, RecFormRel; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1039 | let Defs = [CR1] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1040 | def o    : AForm_2<opcode, xo, OOL, IOL, | 
|  | 1041 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1042 | []>, isDOT, RecFormRel; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1043 | } | 
|  | 1044 | } | 
|  | 1045 |  | 
|  | 1046 | multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, | 
|  | 1047 | string asmbase, string asmstr, InstrItinClass itin, | 
|  | 1048 | list<dag> pattern> { | 
|  | 1049 | let BaseName = asmbase in { | 
|  | 1050 | def NAME : AForm_3<opcode, xo, OOL, IOL, | 
|  | 1051 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, | 
|  | 1052 | pattern>, RecFormRel; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1053 | let Defs = [CR1] in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1054 | def o    : AForm_3<opcode, xo, OOL, IOL, | 
|  | 1055 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1056 | []>, isDOT, RecFormRel; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1057 | } | 
|  | 1058 | } | 
|  | 1059 |  | 
|  | 1060 | //===----------------------------------------------------------------------===// | 
| Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 1061 | // PowerPC Instruction Definitions. | 
|  | 1062 |  | 
| Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 1063 | // Pseudo-instructions: | 
| Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 1064 |  | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1065 | let hasCtrlDep = 1 in { | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1066 | let Defs = [R1], Uses = [R1] in { | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 1067 | def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt", | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1068 | [(callseq_start timm:$amt)]>; | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 1069 | def ADJCALLSTACKUP   : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2", | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1070 | [(callseq_end timm:$amt1, timm:$amt2)]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1071 | } | 
| Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1072 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1073 | def UPDATE_VRSAVE    : Pseudo<(outs gprc:$rD), (ins gprc:$rS), | 
| Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1074 | "UPDATE_VRSAVE $rD, $rS", []>; | 
| Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 1075 | } | 
| Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 1076 |  | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1077 | let Defs = [R1], Uses = [R1] in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1078 | def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1079 | [(set i32:$result, | 
|  | 1080 | (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>; | 
| Yury Gribov | d7dbb66 | 2015-12-01 11:40:55 +0000 | [diff] [blame] | 1081 | def DYNAREAOFFSET : Pseudo<(outs i32imm:$result), (ins memri:$fpsi), "#DYNAREAOFFSET", | 
|  | 1082 | [(set i32:$result, (PPCdynareaoffset iaddr:$fpsi))]>; | 
| Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 1083 |  | 
| Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 1084 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation.  Expanded after | 
|  | 1085 | // instruction selection into a branch sequence. | 
|  | 1086 | let usesCustomInserter = 1,    // Expanded after instruction selection. | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1087 | PPC970_Single = 1 in { | 
| Hal Finkel | 3fa362a | 2013-03-27 05:57:58 +0000 | [diff] [blame] | 1088 | // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes | 
|  | 1089 | // because either operand might become the first operand in an isel, and | 
|  | 1090 | // that operand cannot be r0. | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1091 | def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond, | 
|  | 1092 | gprc_nor0:$T, gprc_nor0:$F, | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 1093 | i32imm:$BROPC), "#SELECT_CC_I4", | 
| Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 1094 | []>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1095 | def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond, | 
|  | 1096 | g8rc_nox0:$T, g8rc_nox0:$F, | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 1097 | i32imm:$BROPC), "#SELECT_CC_I8", | 
| Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 1098 | []>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1099 | def SELECT_CC_F4  : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F, | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 1100 | i32imm:$BROPC), "#SELECT_CC_F4", | 
| Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 1101 | []>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1102 | def SELECT_CC_F8  : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F, | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 1103 | i32imm:$BROPC), "#SELECT_CC_F8", | 
| Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 1104 | []>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1105 | def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F, | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 1106 | i32imm:$BROPC), "#SELECT_CC_VRRC", | 
| Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 1107 | []>; | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1108 |  | 
|  | 1109 | // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition | 
|  | 1110 | // register bit directly. | 
|  | 1111 | def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond, | 
|  | 1112 | gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4", | 
|  | 1113 | [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>; | 
|  | 1114 | def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond, | 
|  | 1115 | g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8", | 
|  | 1116 | [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>; | 
|  | 1117 | def SELECT_F4  : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond, | 
|  | 1118 | f4rc:$T, f4rc:$F), "#SELECT_F4", | 
|  | 1119 | [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>; | 
|  | 1120 | def SELECT_F8  : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond, | 
|  | 1121 | f8rc:$T, f8rc:$F), "#SELECT_F8", | 
|  | 1122 | [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>; | 
|  | 1123 | def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond, | 
|  | 1124 | vrrc:$T, vrrc:$F), "#SELECT_VRRC", | 
|  | 1125 | [(set v4i32:$dst, | 
|  | 1126 | (select i1:$cond, v4i32:$T, v4i32:$F))]>; | 
| Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 1127 | } | 
|  | 1128 |  | 
| Bill Wendling | 632ea65 | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 1129 | // SPILL_CR - Indicate that we're dumping the CR register, so we'll need to | 
|  | 1130 | // scavenge a register for it. | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1131 | let mayStore = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1132 | def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F), | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 1133 | "#SPILL_CR", []>; | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1134 | def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F), | 
|  | 1135 | "#SPILL_CRBIT", []>; | 
|  | 1136 | } | 
| Bill Wendling | 632ea65 | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 1137 |  | 
| Hal Finkel | bde7f8f | 2011-12-06 20:55:36 +0000 | [diff] [blame] | 1138 | // RESTORE_CR - Indicate that we're restoring the CR register (previously | 
|  | 1139 | // spilled), so we'll need to scavenge a register for it. | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1140 | let mayLoad = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1141 | def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F), | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 1142 | "#RESTORE_CR", []>; | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1143 | def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F), | 
|  | 1144 | "#RESTORE_CRBIT", []>; | 
|  | 1145 | } | 
| Hal Finkel | bde7f8f | 2011-12-06 20:55:36 +0000 | [diff] [blame] | 1146 |  | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 1147 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in { | 
| Ulrich Weigand | 63aa852 | 2013-03-26 10:53:27 +0000 | [diff] [blame] | 1148 | let isReturn = 1, Uses = [LR, RM] in | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1149 | def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB, | 
| Hal Finkel | f4a22c0 | 2015-01-13 17:47:54 +0000 | [diff] [blame] | 1150 | [(retflag)]>, Requires<[In32BitMode]>; | 
| Hal Finkel | 500b004 | 2013-04-10 06:42:34 +0000 | [diff] [blame] | 1151 | let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in { | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1152 | def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB, | 
|  | 1153 | []>; | 
| Hal Finkel | 500b004 | 2013-04-10 06:42:34 +0000 | [diff] [blame] | 1154 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1155 | let isCodeGenOnly = 1 in { | 
|  | 1156 | def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond), | 
|  | 1157 | "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB, | 
|  | 1158 | []>; | 
|  | 1159 |  | 
|  | 1160 | def BCCTR :  XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi), | 
|  | 1161 | "bcctr 12, $bi, 0", IIC_BrB, []>; | 
|  | 1162 | def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi), | 
|  | 1163 | "bcctr 4, $bi, 0", IIC_BrB, []>; | 
|  | 1164 | } | 
| Hal Finkel | 500b004 | 2013-04-10 06:42:34 +0000 | [diff] [blame] | 1165 | } | 
| Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 1166 | } | 
|  | 1167 |  | 
| Chris Lattner | 915fd0d | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 1168 | let Defs = [LR] in | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 1169 | def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>, | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1170 | PPC970_Unit_BRU; | 
| Justin Hibbits | a88b605 | 2014-11-12 15:16:30 +0000 | [diff] [blame] | 1171 | let Defs = [LR] in | 
|  | 1172 | def MoveGOTtoLR : Pseudo<(outs), (ins), "#MoveGOTtoLR", []>, | 
|  | 1173 | PPC970_Unit_BRU; | 
| Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 1174 |  | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 1175 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in { | 
| Chris Lattner | cf56917 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 1176 | let isBarrier = 1 in { | 
| Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 1177 | def B   : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1178 | "b $dst", IIC_BrB, | 
| Chris Lattner | d9d18af | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 1179 | [(br bb:$dst)]>; | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1180 | def BA  : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1181 | "ba $dst", IIC_BrB, []>; | 
| Chris Lattner | cf56917 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 1182 | } | 
| Chris Lattner | 40565d7 | 2004-11-22 23:07:01 +0000 | [diff] [blame] | 1183 |  | 
| Chris Lattner | be9377a | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 1184 | // BCC represents an arbitrary conditional branch on a predicate. | 
|  | 1185 | // FIXME: should be able to write a pattern for PPCcondbranch, but can't use | 
| Will Schmidt | 314c6c4 | 2012-10-05 15:16:11 +0000 | [diff] [blame] | 1186 | // a two-value operand where a dag node expects two operands. :( | 
| Hal Finkel | b5aa7e5 | 2013-04-08 16:24:03 +0000 | [diff] [blame] | 1187 | let isCodeGenOnly = 1 in { | 
| Will Schmidt | 314c6c4 | 2012-10-05 15:16:11 +0000 | [diff] [blame] | 1188 | def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst), | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1189 | "b${cond:cc}${cond:pm} ${cond:reg}, $dst" | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1190 | /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>; | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1191 | def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst), | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1192 | "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">; | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1193 |  | 
| Hal Finkel | b5aa7e5 | 2013-04-08 16:24:03 +0000 | [diff] [blame] | 1194 | let isReturn = 1, Uses = [LR, RM] in | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1195 | def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1196 | "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1197 | } | 
| Hal Finkel | 5711eca | 2013-04-09 22:58:37 +0000 | [diff] [blame] | 1198 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1199 | let isCodeGenOnly = 1 in { | 
|  | 1200 | let Pattern = [(brcond i1:$bi, bb:$dst)] in | 
|  | 1201 | def BC  : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst), | 
|  | 1202 | "bc 12, $bi, $dst">; | 
|  | 1203 |  | 
|  | 1204 | let Pattern = [(brcond (not i1:$bi), bb:$dst)] in | 
|  | 1205 | def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst), | 
|  | 1206 | "bc 4, $bi, $dst">; | 
|  | 1207 |  | 
|  | 1208 | let isReturn = 1, Uses = [LR, RM] in | 
|  | 1209 | def BCLR  : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi), | 
|  | 1210 | "bclr 12, $bi, 0", IIC_BrB, []>; | 
|  | 1211 | def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi), | 
|  | 1212 | "bclr 4, $bi, 0", IIC_BrB, []>; | 
|  | 1213 | } | 
|  | 1214 |  | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1215 | let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in { | 
|  | 1216 | def BDZLR  : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1217 | "bdzlr", IIC_BrB, []>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1218 | def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1219 | "bdnzlr", IIC_BrB, []>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1220 | def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1221 | "bdzlr+", IIC_BrB, []>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1222 | def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1223 | "bdnzlr+", IIC_BrB, []>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1224 | def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1225 | "bdzlr-", IIC_BrB, []>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1226 | def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1227 | "bdnzlr-", IIC_BrB, []>; | 
| Hal Finkel | b5aa7e5 | 2013-04-08 16:24:03 +0000 | [diff] [blame] | 1228 | } | 
| Hal Finkel | 96c2d4d | 2012-06-08 15:38:21 +0000 | [diff] [blame] | 1229 |  | 
|  | 1230 | let Defs = [CTR], Uses = [CTR] in { | 
| Ulrich Weigand | 0117718 | 2012-11-13 19:15:52 +0000 | [diff] [blame] | 1231 | def BDZ  : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst), | 
|  | 1232 | "bdz $dst">; | 
|  | 1233 | def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst), | 
|  | 1234 | "bdnz $dst">; | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1235 | def BDZA  : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst), | 
|  | 1236 | "bdza $dst">; | 
|  | 1237 | def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst), | 
|  | 1238 | "bdnza $dst">; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1239 | def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst), | 
|  | 1240 | "bdz+ $dst">; | 
|  | 1241 | def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst), | 
|  | 1242 | "bdnz+ $dst">; | 
|  | 1243 | def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst), | 
|  | 1244 | "bdza+ $dst">; | 
|  | 1245 | def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst), | 
|  | 1246 | "bdnza+ $dst">; | 
|  | 1247 | def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst), | 
|  | 1248 | "bdz- $dst">; | 
|  | 1249 | def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst), | 
|  | 1250 | "bdnz- $dst">; | 
|  | 1251 | def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst), | 
|  | 1252 | "bdza- $dst">; | 
|  | 1253 | def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst), | 
|  | 1254 | "bdnza- $dst">; | 
| Hal Finkel | 96c2d4d | 2012-06-08 15:38:21 +0000 | [diff] [blame] | 1255 | } | 
| Misha Brukman | 767fa11 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 1256 | } | 
|  | 1257 |  | 
| Hal Finkel | e5680b3 | 2013-04-04 22:55:54 +0000 | [diff] [blame] | 1258 | // The unconditional BCL used by the SjLj setjmp code. | 
| Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 1259 | let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in { | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 1260 | let Defs = [LR], Uses = [RM] in { | 
| Hal Finkel | e5680b3 | 2013-04-04 22:55:54 +0000 | [diff] [blame] | 1261 | def BCLalways  : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst), | 
|  | 1262 | "bcl 20, 31, $dst">; | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 1263 | } | 
|  | 1264 | } | 
|  | 1265 |  | 
| Roman Divacky | ef21be2 | 2012-03-06 16:41:49 +0000 | [diff] [blame] | 1266 | let isCall = 1, PPC970_Unit = 7, Defs = [LR] in { | 
| Misha Brukman | 0648a90 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 1267 | // Convenient aliases for call instructions | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1268 | let Uses = [RM] in { | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 1269 | def BL  : IForm<18, 0, 1, (outs), (ins calltarget:$func), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1270 | "bl $func", IIC_BrB, []>;  // See Pat patterns below. | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1271 | def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1272 | "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>; | 
| Ulrich Weigand | d20e91e | 2013-06-24 11:02:19 +0000 | [diff] [blame] | 1273 |  | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1274 | let isCodeGenOnly = 1 in { | 
| Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 1275 | def BL_TLS  : IForm<18, 0, 1, (outs), (ins tlscall32:$func), | 
|  | 1276 | "bl $func", IIC_BrB, []>; | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1277 | def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst), | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1278 | "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">; | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1279 | def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst), | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1280 | "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">; | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1281 |  | 
|  | 1282 | def BCL  : BForm_4<16, 12, 0, 1, (outs), | 
|  | 1283 | (ins crbitrc:$bi, condbrtarget:$dst), | 
|  | 1284 | "bcl 12, $bi, $dst">; | 
|  | 1285 | def BCLn : BForm_4<16, 4, 0, 1, (outs), | 
|  | 1286 | (ins crbitrc:$bi, condbrtarget:$dst), | 
|  | 1287 | "bcl 4, $bi, $dst">; | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1288 | } | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1289 | } | 
|  | 1290 | let Uses = [CTR, RM] in { | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 1291 | def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1292 | "bctrl", IIC_BrB, [(PPCbctrl)]>, | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 1293 | Requires<[In32BitMode]>; | 
| Ulrich Weigand | d0585d8 | 2013-04-17 17:19:05 +0000 | [diff] [blame] | 1294 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1295 | let isCodeGenOnly = 1 in { | 
|  | 1296 | def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond), | 
|  | 1297 | "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB, | 
|  | 1298 | []>; | 
|  | 1299 |  | 
|  | 1300 | def BCCTRL  : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi), | 
|  | 1301 | "bcctrl 12, $bi, 0", IIC_BrB, []>; | 
|  | 1302 | def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi), | 
|  | 1303 | "bcctrl 4, $bi, 0", IIC_BrB, []>; | 
|  | 1304 | } | 
| Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 1305 | } | 
| Ulrich Weigand | 1847bb8 | 2013-06-24 11:01:55 +0000 | [diff] [blame] | 1306 | let Uses = [LR, RM] in { | 
|  | 1307 | def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1308 | "blrl", IIC_BrB, []>; | 
| Ulrich Weigand | 1847bb8 | 2013-06-24 11:01:55 +0000 | [diff] [blame] | 1309 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1310 | let isCodeGenOnly = 1 in { | 
|  | 1311 | def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond), | 
|  | 1312 | "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB, | 
|  | 1313 | []>; | 
|  | 1314 |  | 
|  | 1315 | def BCLRL  : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi), | 
|  | 1316 | "bclrl 12, $bi, 0", IIC_BrB, []>; | 
|  | 1317 | def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi), | 
|  | 1318 | "bclrl 4, $bi, 0", IIC_BrB, []>; | 
|  | 1319 | } | 
| Ulrich Weigand | 1847bb8 | 2013-06-24 11:01:55 +0000 | [diff] [blame] | 1320 | } | 
| Ulrich Weigand | 5b9d591 | 2013-06-24 11:02:38 +0000 | [diff] [blame] | 1321 | let Defs = [CTR], Uses = [CTR, RM] in { | 
|  | 1322 | def BDZL  : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst), | 
|  | 1323 | "bdzl $dst">; | 
|  | 1324 | def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst), | 
|  | 1325 | "bdnzl $dst">; | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1326 | def BDZLA  : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst), | 
|  | 1327 | "bdzla $dst">; | 
|  | 1328 | def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst), | 
|  | 1329 | "bdnzla $dst">; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1330 | def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst), | 
|  | 1331 | "bdzl+ $dst">; | 
|  | 1332 | def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst), | 
|  | 1333 | "bdnzl+ $dst">; | 
|  | 1334 | def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst), | 
|  | 1335 | "bdzla+ $dst">; | 
|  | 1336 | def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst), | 
|  | 1337 | "bdnzla+ $dst">; | 
|  | 1338 | def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst), | 
|  | 1339 | "bdzl- $dst">; | 
|  | 1340 | def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst), | 
|  | 1341 | "bdnzl- $dst">; | 
|  | 1342 | def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst), | 
|  | 1343 | "bdzla- $dst">; | 
|  | 1344 | def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst), | 
|  | 1345 | "bdnzla- $dst">; | 
| Ulrich Weigand | 5b9d591 | 2013-06-24 11:02:38 +0000 | [diff] [blame] | 1346 | } | 
|  | 1347 | let Defs = [CTR], Uses = [CTR, LR, RM] in { | 
|  | 1348 | def BDZLRL  : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1349 | "bdzlrl", IIC_BrB, []>; | 
| Ulrich Weigand | 5b9d591 | 2013-06-24 11:02:38 +0000 | [diff] [blame] | 1350 | def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1351 | "bdnzlrl", IIC_BrB, []>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1352 | def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1353 | "bdzlrl+", IIC_BrB, []>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1354 | def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1355 | "bdnzlrl+", IIC_BrB, []>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1356 | def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1357 | "bdzlrl-", IIC_BrB, []>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1358 | def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1359 | "bdnzlrl-", IIC_BrB, []>; | 
| Ulrich Weigand | 5b9d591 | 2013-06-24 11:02:38 +0000 | [diff] [blame] | 1360 | } | 
| Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 1361 | } | 
|  | 1362 |  | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1363 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1364 | def TCRETURNdi :Pseudo< (outs), | 
| Jakob Stoklund Olesen | ed6c040 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 1365 | (ins calltarget:$dst, i32imm:$offset), | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1366 | "#TC_RETURNd $dst $offset", | 
|  | 1367 | []>; | 
|  | 1368 |  | 
|  | 1369 |  | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1370 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1371 | def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset), | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1372 | "#TC_RETURNa $func $offset", | 
|  | 1373 | [(PPCtc_return (i32 imm:$func), imm:$offset)]>; | 
|  | 1374 |  | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1375 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in | 
| Jakob Stoklund Olesen | ed6c040 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 1376 | def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset), | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1377 | "#TC_RETURNr $dst $offset", | 
|  | 1378 | []>; | 
|  | 1379 |  | 
|  | 1380 |  | 
| Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 1381 | let isCodeGenOnly = 1 in { | 
|  | 1382 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1383 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1, | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1384 | isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM]  in | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1385 | def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB, | 
|  | 1386 | []>, Requires<[In32BitMode]>; | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1387 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1388 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1389 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1390 | def TAILB   : IForm<18, 0, 0, (outs), (ins calltarget:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1391 | "b $dst", IIC_BrB, | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1392 | []>; | 
|  | 1393 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1394 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1395 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1396 | def TAILBA   : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1397 | "ba $dst", IIC_BrB, | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1398 | []>; | 
|  | 1399 |  | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1400 | } | 
|  | 1401 |  | 
| Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 1402 | let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in { | 
| Hal Finkel | 40f76d5 | 2013-07-17 05:35:44 +0000 | [diff] [blame] | 1403 | let Defs = [CTR] in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1404 | def EH_SjLj_SetJmp32  : Pseudo<(outs gprc:$dst), (ins memr:$buf), | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 1405 | "#EH_SJLJ_SETJMP32", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1406 | [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>, | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 1407 | Requires<[In32BitMode]>; | 
|  | 1408 | let isTerminator = 1 in | 
|  | 1409 | def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf), | 
|  | 1410 | "#EH_SJLJ_LONGJMP32", | 
|  | 1411 | [(PPCeh_sjlj_longjmp addr:$buf)]>, | 
|  | 1412 | Requires<[In32BitMode]>; | 
|  | 1413 | } | 
|  | 1414 |  | 
| Marcin Koscielnicki | 7b32957 | 2016-04-28 21:24:37 +0000 | [diff] [blame] | 1415 | // This pseudo is never removed from the function, as it serves as | 
|  | 1416 | // a terminator.  Size is set to 0 to prevent the builtin assembler | 
|  | 1417 | // from emitting it. | 
|  | 1418 | let isBranch = 1, isTerminator = 1, Size = 0 in { | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 1419 | def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst), | 
|  | 1420 | "#EH_SjLj_Setup\t$dst", []>; | 
|  | 1421 | } | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1422 |  | 
| Bill Schmidt | a87a7e2 | 2013-05-14 19:35:45 +0000 | [diff] [blame] | 1423 | // System call. | 
|  | 1424 | let PPC970_Unit = 7 in { | 
|  | 1425 | def SC     : SCForm<17, 1, (outs), (ins i32imm:$lev), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1426 | "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>; | 
| Bill Schmidt | a87a7e2 | 2013-05-14 19:35:45 +0000 | [diff] [blame] | 1427 | } | 
|  | 1428 |  | 
| Bill Schmidt | e26236e | 2015-05-22 16:44:10 +0000 | [diff] [blame] | 1429 | // Branch history rolling buffer. | 
|  | 1430 | def CLRBHRB : XForm_0<31, 430, (outs), (ins), "clrbhrb", IIC_BrB, | 
|  | 1431 | [(PPCclrbhrb)]>, | 
|  | 1432 | PPC970_DGroup_Single; | 
|  | 1433 | // The $dmy argument used for MFBHRBE is not needed; however, including | 
|  | 1434 | // it avoids automatic generation of PPCFastISel::fastEmit_i(), which | 
|  | 1435 | // interferes with necessary special handling (see PPCFastISel.cpp). | 
|  | 1436 | def MFBHRBE : XFXForm_3p<31, 302, (outs gprc:$rD), | 
|  | 1437 | (ins u10imm:$imm, u10imm:$dmy), | 
|  | 1438 | "mfbhrbe $rD, $imm", IIC_BrB, | 
|  | 1439 | [(set i32:$rD, | 
|  | 1440 | (PPCmfbhrbe imm:$imm, imm:$dmy))]>, | 
|  | 1441 | PPC970_DGroup_First; | 
|  | 1442 |  | 
|  | 1443 | def RFEBB : XLForm_S<19, 146, (outs), (ins u1imm:$imm), "rfebb $imm", | 
|  | 1444 | IIC_BrB, [(PPCrfebb (i32 imm:$imm))]>, | 
|  | 1445 | PPC970_DGroup_Single; | 
|  | 1446 |  | 
| Chris Lattner | c8587d4 | 2006-06-06 21:29:23 +0000 | [diff] [blame] | 1447 | // DCB* instructions. | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1448 | def DCBA   : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst", | 
|  | 1449 | IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>, | 
| Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1450 | PPC970_DGroup_Single; | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1451 | def DCBF   : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst", | 
|  | 1452 | IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>, | 
| Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1453 | PPC970_DGroup_Single; | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1454 | def DCBI   : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst", | 
|  | 1455 | IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>, | 
| Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1456 | PPC970_DGroup_Single; | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1457 | def DCBST  : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst", | 
|  | 1458 | IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>, | 
| Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1459 | PPC970_DGroup_Single; | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1460 | def DCBZ   : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst", | 
|  | 1461 | IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>, | 
| Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1462 | PPC970_DGroup_Single; | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1463 | def DCBZL  : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst", | 
|  | 1464 | IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>, | 
| Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1465 | PPC970_DGroup_Single; | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1466 |  | 
| Hal Finkel | fefcfff | 2015-04-23 22:47:57 +0000 | [diff] [blame] | 1467 | let hasSideEffects = 0, mayLoad = 1, mayStore = 1 in { | 
|  | 1468 | def DCBT   : DCB_Form_hint<278, (outs), (ins u5imm:$TH, memrr:$dst), | 
|  | 1469 | "dcbt $dst, $TH", IIC_LdStDCBF, []>, | 
|  | 1470 | PPC970_DGroup_Single; | 
|  | 1471 | def DCBTST : DCB_Form_hint<246, (outs), (ins u5imm:$TH, memrr:$dst), | 
|  | 1472 | "dcbtst $dst, $TH", IIC_LdStDCBF, []>, | 
|  | 1473 | PPC970_DGroup_Single; | 
|  | 1474 | } // hasSideEffects = 0 | 
|  | 1475 |  | 
| Hal Finkel | 584a70c | 2014-08-23 23:21:04 +0000 | [diff] [blame] | 1476 | def ICBT  : XForm_icbt<31, 22, (outs), (ins u4imm:$CT, memrr:$src), | 
| Bill Schmidt | 082cfc0 | 2015-01-14 20:17:10 +0000 | [diff] [blame] | 1477 | "icbt $CT, $src", IIC_LdStLoad>, Requires<[HasICBT]>; | 
| Hal Finkel | 584a70c | 2014-08-23 23:21:04 +0000 | [diff] [blame] | 1478 |  | 
| Hal Finkel | fefcfff | 2015-04-23 22:47:57 +0000 | [diff] [blame] | 1479 | def : Pat<(int_ppc_dcbt xoaddr:$dst), | 
|  | 1480 | (DCBT 0, xoaddr:$dst)>; | 
|  | 1481 | def : Pat<(int_ppc_dcbtst xoaddr:$dst), | 
|  | 1482 | (DCBTST 0, xoaddr:$dst)>; | 
|  | 1483 |  | 
| Hal Finkel | 322e41a | 2012-04-01 20:08:17 +0000 | [diff] [blame] | 1484 | def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)), | 
| Hal Finkel | fefcfff | 2015-04-23 22:47:57 +0000 | [diff] [blame] | 1485 | (DCBT 0, xoaddr:$dst)>;   // data prefetch for loads | 
| Hal Finkel | 584a70c | 2014-08-23 23:21:04 +0000 | [diff] [blame] | 1486 | def : Pat<(prefetch xoaddr:$dst, (i32 1), imm, (i32 1)), | 
| Hal Finkel | fefcfff | 2015-04-23 22:47:57 +0000 | [diff] [blame] | 1487 | (DCBTST 0, xoaddr:$dst)>; // data prefetch for stores | 
| Hal Finkel | 584a70c | 2014-08-23 23:21:04 +0000 | [diff] [blame] | 1488 | def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 0)), | 
| Bill Schmidt | 082cfc0 | 2015-01-14 20:17:10 +0000 | [diff] [blame] | 1489 | (ICBT 0, xoaddr:$dst)>, Requires<[HasICBT]>; // inst prefetch (for read) | 
| Hal Finkel | 322e41a | 2012-04-01 20:08:17 +0000 | [diff] [blame] | 1490 |  | 
| Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 1491 | // Atomic operations | 
| Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 1492 | let usesCustomInserter = 1 in { | 
| Jakob Stoklund Olesen | 86e1a65 | 2011-04-04 17:07:09 +0000 | [diff] [blame] | 1493 | let Defs = [CR0] in { | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1494 | def ATOMIC_LOAD_ADD_I8 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1495 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1496 | [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1497 | def ATOMIC_LOAD_SUB_I8 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1498 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1499 | [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1500 | def ATOMIC_LOAD_AND_I8 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1501 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1502 | [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1503 | def ATOMIC_LOAD_OR_I8 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1504 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1505 | [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1506 | def ATOMIC_LOAD_XOR_I8 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1507 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1508 | [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1509 | def ATOMIC_LOAD_NAND_I8 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1510 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1511 | [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>; | 
| Hal Finkel | 5728200 | 2016-08-28 16:17:58 +0000 | [diff] [blame] | 1512 | def ATOMIC_LOAD_MIN_I8 : Pseudo< | 
|  | 1513 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MIN_I8", | 
|  | 1514 | [(set i32:$dst, (atomic_load_min_8 xoaddr:$ptr, i32:$incr))]>; | 
|  | 1515 | def ATOMIC_LOAD_MAX_I8 : Pseudo< | 
|  | 1516 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MAX_I8", | 
|  | 1517 | [(set i32:$dst, (atomic_load_max_8 xoaddr:$ptr, i32:$incr))]>; | 
|  | 1518 | def ATOMIC_LOAD_UMIN_I8 : Pseudo< | 
|  | 1519 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMIN_I8", | 
|  | 1520 | [(set i32:$dst, (atomic_load_umin_8 xoaddr:$ptr, i32:$incr))]>; | 
|  | 1521 | def ATOMIC_LOAD_UMAX_I8 : Pseudo< | 
|  | 1522 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMAX_I8", | 
|  | 1523 | [(set i32:$dst, (atomic_load_umax_8 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1524 | def ATOMIC_LOAD_ADD_I16 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1525 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1526 | [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1527 | def ATOMIC_LOAD_SUB_I16 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1528 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1529 | [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1530 | def ATOMIC_LOAD_AND_I16 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1531 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1532 | [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1533 | def ATOMIC_LOAD_OR_I16 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1534 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1535 | [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1536 | def ATOMIC_LOAD_XOR_I16 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1537 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1538 | [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1539 | def ATOMIC_LOAD_NAND_I16 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1540 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1541 | [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>; | 
| Hal Finkel | 5728200 | 2016-08-28 16:17:58 +0000 | [diff] [blame] | 1542 | def ATOMIC_LOAD_MIN_I16 : Pseudo< | 
|  | 1543 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MIN_I16", | 
|  | 1544 | [(set i32:$dst, (atomic_load_min_16 xoaddr:$ptr, i32:$incr))]>; | 
|  | 1545 | def ATOMIC_LOAD_MAX_I16 : Pseudo< | 
|  | 1546 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MAX_I16", | 
|  | 1547 | [(set i32:$dst, (atomic_load_max_16 xoaddr:$ptr, i32:$incr))]>; | 
|  | 1548 | def ATOMIC_LOAD_UMIN_I16 : Pseudo< | 
|  | 1549 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMIN_I16", | 
|  | 1550 | [(set i32:$dst, (atomic_load_umin_16 xoaddr:$ptr, i32:$incr))]>; | 
|  | 1551 | def ATOMIC_LOAD_UMAX_I16 : Pseudo< | 
|  | 1552 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMAX_I16", | 
|  | 1553 | [(set i32:$dst, (atomic_load_umax_16 xoaddr:$ptr, i32:$incr))]>; | 
| Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 1554 | def ATOMIC_LOAD_ADD_I32 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1555 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1556 | [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1557 | def ATOMIC_LOAD_SUB_I32 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1558 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1559 | [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1560 | def ATOMIC_LOAD_AND_I32 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1561 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1562 | [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1563 | def ATOMIC_LOAD_OR_I32 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1564 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1565 | [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1566 | def ATOMIC_LOAD_XOR_I32 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1567 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1568 | [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1569 | def ATOMIC_LOAD_NAND_I32 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1570 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1571 | [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>; | 
| Hal Finkel | 5728200 | 2016-08-28 16:17:58 +0000 | [diff] [blame] | 1572 | def ATOMIC_LOAD_MIN_I32 : Pseudo< | 
|  | 1573 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MIN_I32", | 
|  | 1574 | [(set i32:$dst, (atomic_load_min_32 xoaddr:$ptr, i32:$incr))]>; | 
|  | 1575 | def ATOMIC_LOAD_MAX_I32 : Pseudo< | 
|  | 1576 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MAX_I32", | 
|  | 1577 | [(set i32:$dst, (atomic_load_max_32 xoaddr:$ptr, i32:$incr))]>; | 
|  | 1578 | def ATOMIC_LOAD_UMIN_I32 : Pseudo< | 
|  | 1579 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMIN_I32", | 
|  | 1580 | [(set i32:$dst, (atomic_load_umin_32 xoaddr:$ptr, i32:$incr))]>; | 
|  | 1581 | def ATOMIC_LOAD_UMAX_I32 : Pseudo< | 
|  | 1582 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMAX_I32", | 
|  | 1583 | [(set i32:$dst, (atomic_load_umax_32 xoaddr:$ptr, i32:$incr))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1584 |  | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1585 | def ATOMIC_CMP_SWAP_I8 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1586 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1587 | [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1588 | def ATOMIC_CMP_SWAP_I16 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1589 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1590 | [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>; | 
| Dale Johannesen | dec5170 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 1591 | def ATOMIC_CMP_SWAP_I32 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1592 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1593 | [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1594 |  | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1595 | def ATOMIC_SWAP_I8 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1596 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1597 | [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>; | 
| Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1598 | def ATOMIC_SWAP_I16 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1599 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1600 | [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>; | 
| Dale Johannesen | 765065c | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 1601 | def ATOMIC_SWAP_I32 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1602 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1603 | [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>; | 
| Dale Johannesen | dec5170 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 1604 | } | 
| Evan Cheng | 51096af | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 1605 | } | 
|  | 1606 |  | 
| Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 1607 | // Instructions to support atomic operations | 
| Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 1608 | let mayLoad = 1, hasSideEffects = 0 in { | 
|  | 1609 | def LBARX : XForm_1<31,  52, (outs gprc:$rD), (ins memrr:$src), | 
|  | 1610 | "lbarx $rD, $src", IIC_LdStLWARX, []>, | 
|  | 1611 | Requires<[HasPartwordAtomics]>; | 
| Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 1612 |  | 
| Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 1613 | def LHARX : XForm_1<31,  116, (outs gprc:$rD), (ins memrr:$src), | 
|  | 1614 | "lharx $rD, $src", IIC_LdStLWARX, []>, | 
|  | 1615 | Requires<[HasPartwordAtomics]>; | 
|  | 1616 |  | 
|  | 1617 | def LWARX : XForm_1<31,  20, (outs gprc:$rD), (ins memrr:$src), | 
|  | 1618 | "lwarx $rD, $src", IIC_LdStLWARX, []>; | 
|  | 1619 |  | 
|  | 1620 | // Instructions to support lock versions of atomics | 
|  | 1621 | // (EH=1 - see Power ISA 2.07 Book II 4.4.2) | 
|  | 1622 | def LBARXL : XForm_1<31,  52, (outs gprc:$rD), (ins memrr:$src), | 
|  | 1623 | "lbarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT, | 
|  | 1624 | Requires<[HasPartwordAtomics]>; | 
|  | 1625 |  | 
|  | 1626 | def LHARXL : XForm_1<31,  116, (outs gprc:$rD), (ins memrr:$src), | 
|  | 1627 | "lharx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT, | 
|  | 1628 | Requires<[HasPartwordAtomics]>; | 
|  | 1629 |  | 
|  | 1630 | def LWARXL : XForm_1<31,  20, (outs gprc:$rD), (ins memrr:$src), | 
|  | 1631 | "lwarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT; | 
| Nemanja Ivanovic | a621a7f | 2016-03-31 15:26:37 +0000 | [diff] [blame] | 1632 |  | 
|  | 1633 | // The atomic instructions use the destination register as well as the next one | 
|  | 1634 | // or two registers in order (modulo 31). | 
|  | 1635 | let hasExtraSrcRegAllocReq = 1 in | 
|  | 1636 | def LWAT : X_RD5_RS5_IM5<31, 582, (outs gprc:$rD), (ins gprc:$rA, u5imm:$FC), | 
|  | 1637 | "lwat $rD, $rA, $FC", IIC_LdStLoad>, | 
|  | 1638 | Requires<[IsISA3_0]>; | 
| Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 1639 | } | 
|  | 1640 |  | 
|  | 1641 | let Defs = [CR0], mayStore = 1, hasSideEffects = 0 in { | 
|  | 1642 | def STBCX : XForm_1<31, 694, (outs), (ins gprc:$rS, memrr:$dst), | 
|  | 1643 | "stbcx. $rS, $dst", IIC_LdStSTWCX, []>, | 
|  | 1644 | isDOT, Requires<[HasPartwordAtomics]>; | 
|  | 1645 |  | 
|  | 1646 | def STHCX : XForm_1<31, 726, (outs), (ins gprc:$rS, memrr:$dst), | 
|  | 1647 | "sthcx. $rS, $dst", IIC_LdStSTWCX, []>, | 
|  | 1648 | isDOT, Requires<[HasPartwordAtomics]>; | 
|  | 1649 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1650 | def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst), | 
| Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 1651 | "stwcx. $rS, $dst", IIC_LdStSTWCX, []>, isDOT; | 
|  | 1652 | } | 
| Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 1653 |  | 
| Nemanja Ivanovic | a621a7f | 2016-03-31 15:26:37 +0000 | [diff] [blame] | 1654 | let mayStore = 1, hasSideEffects = 0 in | 
|  | 1655 | def STWAT : X_RD5_RS5_IM5<31, 710, (outs), (ins gprc:$rS, gprc:$rA, u5imm:$FC), | 
|  | 1656 | "stwat $rS, $rA, $FC", IIC_LdStStore>, | 
|  | 1657 | Requires<[IsISA3_0]>; | 
|  | 1658 |  | 
| Dan Gohman | 30e3db2 | 2010-05-14 16:46:02 +0000 | [diff] [blame] | 1659 | let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1660 | def TRAP  : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>; | 
| Nate Begeman | f69d13b | 2008-08-11 17:36:31 +0000 | [diff] [blame] | 1661 |  | 
| Ulrich Weigand | 56b0e7b | 2013-07-04 14:40:12 +0000 | [diff] [blame] | 1662 | def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1663 | "twi $to, $rA, $imm", IIC_IntTrapW, []>; | 
| Ulrich Weigand | 56b0e7b | 2013-07-04 14:40:12 +0000 | [diff] [blame] | 1664 | def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1665 | "tw $to, $rA, $rB", IIC_IntTrapW, []>; | 
| Ulrich Weigand | 56b0e7b | 2013-07-04 14:40:12 +0000 | [diff] [blame] | 1666 | def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1667 | "tdi $to, $rA, $imm", IIC_IntTrapD, []>; | 
| Ulrich Weigand | 56b0e7b | 2013-07-04 14:40:12 +0000 | [diff] [blame] | 1668 | def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1669 | "td $to, $rA, $rB", IIC_IntTrapD, []>; | 
| Ulrich Weigand | 56b0e7b | 2013-07-04 14:40:12 +0000 | [diff] [blame] | 1670 |  | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1671 | //===----------------------------------------------------------------------===// | 
|  | 1672 | // PPC32 Load Instructions. | 
| Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1673 | // | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1674 |  | 
| Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1675 | // Unindexed (r+i) Loads. | 
| Hal Finkel | 6a778fb | 2015-03-11 23:28:38 +0000 | [diff] [blame] | 1676 | let PPC970_Unit = 2 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1677 | def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1678 | "lbz $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1679 | [(set i32:$rD, (zextloadi8 iaddr:$src))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1680 | def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1681 | "lha $rD, $src", IIC_LdStLHA, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1682 | [(set i32:$rD, (sextloadi16 iaddr:$src))]>, | 
| Chris Lattner | 7579cfb | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 1683 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1684 | def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1685 | "lhz $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1686 | [(set i32:$rD, (zextloadi16 iaddr:$src))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1687 | def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1688 | "lwz $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1689 | [(set i32:$rD, (load iaddr:$src))]>; | 
| Chris Lattner | 6a5a4f8 | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 1690 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1691 | def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1692 | "lfs $rD, $src", IIC_LdStLFD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1693 | [(set f32:$rD, (load iaddr:$src))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1694 | def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1695 | "lfd $rD, $src", IIC_LdStLFD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1696 | [(set f64:$rD, (load iaddr:$src))]>; | 
| Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1697 |  | 
| Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1698 |  | 
| Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1699 | // Unindexed (r+i) Loads with Update (preinc). | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 1700 | let mayLoad = 1, hasSideEffects = 0 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1701 | def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1702 | "lbzu $rD, $addr", IIC_LdStLoadUpd, | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1703 | []>, RegConstraint<"$addr.reg = $ea_result">, | 
|  | 1704 | NoEncode<"$ea_result">; | 
| Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1705 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1706 | def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1707 | "lhau $rD, $addr", IIC_LdStLHAU, | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1708 | []>, RegConstraint<"$addr.reg = $ea_result">, | 
|  | 1709 | NoEncode<"$ea_result">; | 
| Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1710 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1711 | def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1712 | "lhzu $rD, $addr", IIC_LdStLoadUpd, | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1713 | []>, RegConstraint<"$addr.reg = $ea_result">, | 
|  | 1714 | NoEncode<"$ea_result">; | 
| Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1715 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1716 | def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1717 | "lwzu $rD, $addr", IIC_LdStLoadUpd, | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1718 | []>, RegConstraint<"$addr.reg = $ea_result">, | 
|  | 1719 | NoEncode<"$ea_result">; | 
| Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1720 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1721 | def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1722 | "lfsu $rD, $addr", IIC_LdStLFDU, | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1723 | []>, RegConstraint<"$addr.reg = $ea_result">, | 
|  | 1724 | NoEncode<"$ea_result">; | 
|  | 1725 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1726 | def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1727 | "lfdu $rD, $addr", IIC_LdStLFDU, | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1728 | []>, RegConstraint<"$addr.reg = $ea_result">, | 
|  | 1729 | NoEncode<"$ea_result">; | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1730 |  | 
|  | 1731 |  | 
|  | 1732 | // Indexed (r+r) Loads with Update (preinc). | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1733 | def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result), | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1734 | (ins memrr:$addr), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 1735 | "lbzux $rD, $addr", IIC_LdStLoadUpdX, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1736 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1737 | NoEncode<"$ea_result">; | 
|  | 1738 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1739 | def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result), | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1740 | (ins memrr:$addr), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 1741 | "lhaux $rD, $addr", IIC_LdStLHAUX, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1742 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1743 | NoEncode<"$ea_result">; | 
|  | 1744 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1745 | def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result), | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1746 | (ins memrr:$addr), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 1747 | "lhzux $rD, $addr", IIC_LdStLoadUpdX, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1748 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1749 | NoEncode<"$ea_result">; | 
|  | 1750 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1751 | def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result), | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1752 | (ins memrr:$addr), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 1753 | "lwzux $rD, $addr", IIC_LdStLoadUpdX, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1754 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1755 | NoEncode<"$ea_result">; | 
|  | 1756 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1757 | def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1758 | (ins memrr:$addr), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 1759 | "lfsux $rD, $addr", IIC_LdStLFDUX, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1760 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1761 | NoEncode<"$ea_result">; | 
|  | 1762 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1763 | def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1764 | (ins memrr:$addr), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 1765 | "lfdux $rD, $addr", IIC_LdStLFDUX, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1766 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1767 | NoEncode<"$ea_result">; | 
| Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 1768 | } | 
| Dan Gohman | ae3ba45 | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 1769 | } | 
| Chris Lattner | 6a5a4f8 | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 1770 |  | 
| Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1771 | // Indexed (r+r) Loads. | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1772 | // | 
| Hal Finkel | 6a778fb | 2015-03-11 23:28:38 +0000 | [diff] [blame] | 1773 | let PPC970_Unit = 2 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1774 | def LBZX : XForm_1<31,  87, (outs gprc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1775 | "lbzx $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1776 | [(set i32:$rD, (zextloadi8 xaddr:$src))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1777 | def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1778 | "lhax $rD, $src", IIC_LdStLHA, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1779 | [(set i32:$rD, (sextloadi16 xaddr:$src))]>, | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1780 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1781 | def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1782 | "lhzx $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1783 | [(set i32:$rD, (zextloadi16 xaddr:$src))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1784 | def LWZX : XForm_1<31,  23, (outs gprc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1785 | "lwzx $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1786 | [(set i32:$rD, (load xaddr:$src))]>; | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1787 |  | 
|  | 1788 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1789 | def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1790 | "lhbrx $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1791 | [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1792 | def LWBRX : XForm_1<31,  534, (outs gprc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1793 | "lwbrx $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1794 | [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>; | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1795 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1796 | def LFSX   : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1797 | "lfsx $frD, $src", IIC_LdStLFD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1798 | [(set f32:$frD, (load xaddr:$src))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1799 | def LFDX   : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1800 | "lfdx $frD, $src", IIC_LdStLFD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1801 | [(set f64:$frD, (load xaddr:$src))]>; | 
| Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 1802 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1803 | def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1804 | "lfiwax $frD, $src", IIC_LdStLFD, | 
| Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 1805 | [(set f64:$frD, (PPClfiwax xoaddr:$src))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1806 | def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1807 | "lfiwzx $frD, $src", IIC_LdStLFD, | 
| Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 1808 | [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>; | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1809 | } | 
|  | 1810 |  | 
| Ulrich Weigand | 2542b3b | 2013-07-03 18:29:47 +0000 | [diff] [blame] | 1811 | // Load Multiple | 
|  | 1812 | def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1813 | "lmw $rD, $src", IIC_LdStLMW, []>; | 
| Ulrich Weigand | 2542b3b | 2013-07-03 18:29:47 +0000 | [diff] [blame] | 1814 |  | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1815 | //===----------------------------------------------------------------------===// | 
|  | 1816 | // PPC32 Store Instructions. | 
|  | 1817 | // | 
|  | 1818 |  | 
| Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1819 | // Unindexed (r+i) Stores. | 
| Chris Lattner | e20f380 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 1820 | let PPC970_Unit = 2 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1821 | def STB  : DForm_1<38, (outs), (ins gprc:$rS, memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1822 | "stb $rS, $src", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1823 | [(truncstorei8 i32:$rS, iaddr:$src)]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1824 | def STH  : DForm_1<44, (outs), (ins gprc:$rS, memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1825 | "sth $rS, $src", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1826 | [(truncstorei16 i32:$rS, iaddr:$src)]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1827 | def STW  : DForm_1<36, (outs), (ins gprc:$rS, memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1828 | "stw $rS, $src", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1829 | [(store i32:$rS, iaddr:$src)]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1830 | def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1831 | "stfs $rS, $dst", IIC_LdStSTFD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1832 | [(store f32:$rS, iaddr:$dst)]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1833 | def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1834 | "stfd $rS, $dst", IIC_LdStSTFD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1835 | [(store f64:$rS, iaddr:$dst)]>; | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1836 | } | 
|  | 1837 |  | 
| Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1838 | // Unindexed (r+i) Stores with Update (preinc). | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1839 | let PPC970_Unit = 2, mayStore = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1840 | def STBU  : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1841 | "stbu $rS, $dst", IIC_LdStStoreUpd, []>, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1842 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1843 | def STHU  : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1844 | "sthu $rS, $dst", IIC_LdStStoreUpd, []>, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1845 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1846 | def STWU  : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1847 | "stwu $rS, $dst", IIC_LdStStoreUpd, []>, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1848 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1849 | def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1850 | "stfsu $rS, $dst", IIC_LdStSTFDU, []>, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1851 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1852 | def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1853 | "stfdu $rS, $dst", IIC_LdStSTFDU, []>, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1854 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; | 
| Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1855 | } | 
|  | 1856 |  | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1857 | // Patterns to match the pre-inc stores.  We can't put the patterns on | 
|  | 1858 | // the instruction definitions directly as ISel wants the address base | 
|  | 1859 | // and offset to be separate operands, not a single complex operand. | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1860 | def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff), | 
|  | 1861 | (STBU $rS, iaddroff:$ptroff, $ptrreg)>; | 
|  | 1862 | def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff), | 
|  | 1863 | (STHU $rS, iaddroff:$ptroff, $ptrreg)>; | 
|  | 1864 | def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff), | 
|  | 1865 | (STWU $rS, iaddroff:$ptroff, $ptrreg)>; | 
|  | 1866 | def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff), | 
|  | 1867 | (STFSU $rS, iaddroff:$ptroff, $ptrreg)>; | 
|  | 1868 | def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), | 
|  | 1869 | (STFDU $rS, iaddroff:$ptroff, $ptrreg)>; | 
| Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1870 |  | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1871 | // Indexed (r+r) Stores. | 
| Chris Lattner | e20f380 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 1872 | let PPC970_Unit = 2 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1873 | def STBX  : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1874 | "stbx $rS, $dst", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1875 | [(truncstorei8 i32:$rS, xaddr:$dst)]>, | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1876 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1877 | def STHX  : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1878 | "sthx $rS, $dst", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1879 | [(truncstorei16 i32:$rS, xaddr:$dst)]>, | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1880 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1881 | def STWX  : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1882 | "stwx $rS, $dst", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1883 | [(store i32:$rS, xaddr:$dst)]>, | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1884 | PPC970_DGroup_Cracked; | 
| Hal Finkel | 1cc27e4 | 2012-06-19 02:34:32 +0000 | [diff] [blame] | 1885 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1886 | def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1887 | "sthbrx $rS, $dst", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1888 | [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>, | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1889 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1890 | def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1891 | "stwbrx $rS, $dst", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1892 | [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>, | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1893 | PPC970_DGroup_Cracked; | 
|  | 1894 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1895 | def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1896 | "stfiwx $frS, $dst", IIC_LdStSTFD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1897 | [(PPCstfiwx f64:$frS, xoaddr:$dst)]>; | 
| Chris Lattner | a348f55 | 2008-01-06 06:44:58 +0000 | [diff] [blame] | 1898 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1899 | def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1900 | "stfsx $frS, $dst", IIC_LdStSTFD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1901 | [(store f32:$frS, xaddr:$dst)]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1902 | def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1903 | "stfdx $frS, $dst", IIC_LdStSTFD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1904 | [(store f64:$frS, xaddr:$dst)]>; | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1905 | } | 
|  | 1906 |  | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1907 | // Indexed (r+r) Stores with Update (preinc). | 
|  | 1908 | let PPC970_Unit = 2, mayStore = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1909 | def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1910 | "stbux $rS, $dst", IIC_LdStStoreUpd, []>, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1911 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1912 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1913 | def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1914 | "sthux $rS, $dst", IIC_LdStStoreUpd, []>, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1915 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1916 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1917 | def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1918 | "stwux $rS, $dst", IIC_LdStStoreUpd, []>, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1919 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1920 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1921 | def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1922 | "stfsux $rS, $dst", IIC_LdStSTFDU, []>, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1923 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1924 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1925 | def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1926 | "stfdux $rS, $dst", IIC_LdStSTFDU, []>, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1927 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1928 | PPC970_DGroup_Cracked; | 
|  | 1929 | } | 
|  | 1930 |  | 
|  | 1931 | // Patterns to match the pre-inc stores.  We can't put the patterns on | 
|  | 1932 | // the instruction definitions directly as ISel wants the address base | 
|  | 1933 | // and offset to be separate operands, not a single complex operand. | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1934 | def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff), | 
|  | 1935 | (STBUX $rS, $ptrreg, $ptroff)>; | 
|  | 1936 | def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff), | 
|  | 1937 | (STHUX $rS, $ptrreg, $ptroff)>; | 
|  | 1938 | def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff), | 
|  | 1939 | (STWUX $rS, $ptrreg, $ptroff)>; | 
|  | 1940 | def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff), | 
|  | 1941 | (STFSUX $rS, $ptrreg, $ptroff)>; | 
|  | 1942 | def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff), | 
|  | 1943 | (STFDUX $rS, $ptrreg, $ptroff)>; | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1944 |  | 
| Ulrich Weigand | 2542b3b | 2013-07-03 18:29:47 +0000 | [diff] [blame] | 1945 | // Store Multiple | 
|  | 1946 | def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1947 | "stmw $rS, $dst", IIC_LdStLMW, []>; | 
| Ulrich Weigand | 2542b3b | 2013-07-03 18:29:47 +0000 | [diff] [blame] | 1948 |  | 
| Ulrich Weigand | 797f1a3 | 2013-07-01 16:37:52 +0000 | [diff] [blame] | 1949 | def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L), | 
| Hal Finkel | fe3368c | 2014-10-02 22:34:22 +0000 | [diff] [blame] | 1950 | "sync $L", IIC_LdStSync, []>; | 
| Rafael Espindola | 28a85a8 | 2014-01-22 20:20:52 +0000 | [diff] [blame] | 1951 |  | 
|  | 1952 | let isCodeGenOnly = 1 in { | 
|  | 1953 | def MSYNC : XForm_24_sync<31, 598, (outs), (ins), | 
| Hal Finkel | fe3368c | 2014-10-02 22:34:22 +0000 | [diff] [blame] | 1954 | "msync", IIC_LdStSync, []> { | 
| Rafael Espindola | 28a85a8 | 2014-01-22 20:20:52 +0000 | [diff] [blame] | 1955 | let L = 0; | 
|  | 1956 | } | 
|  | 1957 | } | 
|  | 1958 |  | 
| Hal Finkel | fe3368c | 2014-10-02 22:34:22 +0000 | [diff] [blame] | 1959 | def : Pat<(int_ppc_sync),   (SYNC 0)>, Requires<[HasSYNC]>; | 
|  | 1960 | def : Pat<(int_ppc_lwsync), (SYNC 1)>, Requires<[HasSYNC]>; | 
|  | 1961 | def : Pat<(int_ppc_sync),   (MSYNC)>, Requires<[HasOnlyMSYNC]>; | 
|  | 1962 | def : Pat<(int_ppc_lwsync), (MSYNC)>, Requires<[HasOnlyMSYNC]>; | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1963 |  | 
|  | 1964 | //===----------------------------------------------------------------------===// | 
|  | 1965 | // PPC32 Arithmetic Instructions. | 
|  | 1966 | // | 
| Chris Lattner | 6a5a4f8 | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 1967 |  | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1968 | let PPC970_Unit = 1 in {  // FXU Operations. | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 1969 | def ADDI   : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1970 | "addi $rD, $rA, $imm", IIC_IntSimple, | 
| Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 1971 | [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1972 | let BaseName = "addic" in { | 
|  | 1973 | let Defs = [CARRY] in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1974 | def ADDIC  : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1975 | "addic $rD, $rA, $imm", IIC_IntGeneral, | 
| Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 1976 | [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1977 | RecFormRel, PPC970_DGroup_Cracked; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1978 | let Defs = [CARRY, CR0] in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1979 | def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1980 | "addic. $rD, $rA, $imm", IIC_IntGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1981 | []>, isDOT, RecFormRel; | 
| Dale Johannesen | 5e9a5c3 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 1982 | } | 
| Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 1983 | def ADDIS  : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1984 | "addis $rD, $rA, $imm", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1985 | [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>; | 
| Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 1986 | let isCodeGenOnly = 1 in | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 1987 | def LA     : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1988 | "la $rD, $sym($rA)", IIC_IntGeneral, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1989 | [(set i32:$rD, (add i32:$rA, | 
| Chris Lattner | 4b11fa2 | 2005-11-17 17:52:01 +0000 | [diff] [blame] | 1990 | (PPClo tglobaladdr:$sym, 0)))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1991 | def MULLI  : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1992 | "mulli $rD, $rA, $imm", IIC_IntMulLI, | 
| Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 1993 | [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1994 | let Defs = [CARRY] in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1995 | def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1996 | "subfic $rD, $rA, $imm", IIC_IntGeneral, | 
| Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 1997 | [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>; | 
| Bill Wendling | fb706bc | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 1998 |  | 
| Hal Finkel | 686f2ee | 2012-08-28 02:10:33 +0000 | [diff] [blame] | 1999 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in { | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 2000 | def LI  : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2001 | "li $rD, $imm", IIC_IntSimple, | 
| Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 2002 | [(set i32:$rD, imm32SExt16:$imm)]>; | 
| Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 2003 | def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2004 | "lis $rD, $imm", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2005 | [(set i32:$rD, imm16ShiftedSExt:$imm)]>; | 
| Bill Wendling | fb706bc | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 2006 | } | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2007 | } | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 2008 |  | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2009 | let PPC970_Unit = 1 in {  // FXU Operations. | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2010 | let Defs = [CR0] in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2011 | def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2012 | "andi. $dst, $src1, $src2", IIC_IntGeneral, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2013 | [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>, | 
| Nate Begeman | bc3ec1d | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 2014 | isDOT; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2015 | def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2016 | "andis. $dst, $src1, $src2", IIC_IntGeneral, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2017 | [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>, | 
| Nate Begeman | bc3ec1d | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 2018 | isDOT; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2019 | } | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2020 | def ORI   : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2021 | "ori $dst, $src1, $src2", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2022 | [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2023 | def ORIS  : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2024 | "oris $dst, $src1, $src2", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2025 | [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2026 | def XORI  : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2027 | "xori $dst, $src1, $src2", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2028 | [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2029 | def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2030 | "xoris $dst, $src1, $src2", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2031 | [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>; | 
| Hal Finkel | ceb1f12 | 2013-12-12 00:19:11 +0000 | [diff] [blame] | 2032 |  | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2033 | def NOP   : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple, | 
| Nate Begeman | ade6f9a | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 2034 | []>; | 
| Hal Finkel | ceb1f12 | 2013-12-12 00:19:11 +0000 | [diff] [blame] | 2035 | let isCodeGenOnly = 1 in { | 
|  | 2036 | // The POWER6 and POWER7 have special group-terminating nops. | 
|  | 2037 | def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins), | 
|  | 2038 | "ori 1, 1, 0", IIC_IntSimple, []>; | 
|  | 2039 | def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins), | 
|  | 2040 | "ori 2, 2, 0", IIC_IntSimple, []>; | 
|  | 2041 | } | 
|  | 2042 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2043 | let isCompare = 1, hasSideEffects = 0 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2044 | def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2045 | "cmpwi $crD, $rA, $imm", IIC_IntCompare>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2046 | def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2047 | "cmplwi $dst, $src1, $src2", IIC_IntCompare>; | 
| Nemanja Ivanovic | 87bcae3 | 2016-04-13 18:51:18 +0000 | [diff] [blame] | 2048 | def CMPRB  : X_BF3_L1_RS5_RS5<31, 192, (outs crbitrc:$BF), | 
|  | 2049 | (ins u1imm:$L, g8rc:$rA, g8rc:$rB), | 
|  | 2050 | "cmprb $BF, $L, $rA, $rB", IIC_IntCompare, []>, | 
|  | 2051 | Requires<[IsISA3_0]>; | 
| Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 2052 | } | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2053 | } | 
| Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 2054 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2055 | let PPC970_Unit = 1, hasSideEffects = 0 in {  // FXU Operations. | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2056 | let isCommutable = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2057 | defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2058 | "nand", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2059 | [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2060 | defm AND  : XForm_6r<31,  28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2061 | "and", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2062 | [(set i32:$rA, (and i32:$rS, i32:$rB))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2063 | } // isCommutable | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2064 | defm ANDC : XForm_6r<31,  60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2065 | "andc", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2066 | [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2067 | let isCommutable = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2068 | defm OR   : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2069 | "or", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2070 | [(set i32:$rA, (or i32:$rS, i32:$rB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2071 | defm NOR  : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2072 | "nor", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2073 | [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2074 | } // isCommutable | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2075 | defm ORC  : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2076 | "orc", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2077 | [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2078 | let isCommutable = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2079 | defm EQV  : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2080 | "eqv", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2081 | [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2082 | defm XOR  : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2083 | "xor", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2084 | [(set i32:$rA, (xor i32:$rS, i32:$rB))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2085 | } // isCommutable | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2086 | defm SLW  : XForm_6r<31,  24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2087 | "slw", "$rA, $rS, $rB", IIC_IntGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2088 | [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2089 | defm SRW  : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2090 | "srw", "$rA, $rS, $rB", IIC_IntGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2091 | [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2092 | defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2093 | "sraw", "$rA, $rS, $rB", IIC_IntShift, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2094 | [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>; | 
| Dale Johannesen | 5e9a5c3 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 2095 | } | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 2096 |  | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2097 | let PPC970_Unit = 1 in {  // FXU Operations. | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2098 | let hasSideEffects = 0 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2099 | defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2100 | "srawi", "$rA, $rS, $SH", IIC_IntShift, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2101 | [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2102 | defm CNTLZW : XForm_11r<31,  26, (outs gprc:$rA), (ins gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2103 | "cntlzw", "$rA, $rS", IIC_IntGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2104 | [(set i32:$rA, (ctlz i32:$rS))]>; | 
| Nemanja Ivanovic | 87bcae3 | 2016-04-13 18:51:18 +0000 | [diff] [blame] | 2105 | defm CNTTZW : XForm_11r<31, 538, (outs gprc:$rA), (ins gprc:$rS), | 
|  | 2106 | "cnttzw", "$rA, $rS", IIC_IntGeneral, | 
|  | 2107 | [(set i32:$rA, (cttz i32:$rS))]>, Requires<[IsISA3_0]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2108 | defm EXTSB  : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2109 | "extsb", "$rA, $rS", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2110 | [(set i32:$rA, (sext_inreg i32:$rS, i8))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2111 | defm EXTSH  : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2112 | "extsh", "$rA, $rS", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2113 | [(set i32:$rA, (sext_inreg i32:$rS, i16))]>; | 
| Hal Finkel | 4edc66b | 2015-01-03 01:16:37 +0000 | [diff] [blame] | 2114 |  | 
|  | 2115 | let isCommutable = 1 in | 
|  | 2116 | def CMPB : XForm_6<31, 508, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), | 
|  | 2117 | "cmpb $rA, $rS, $rB", IIC_IntGeneral, | 
|  | 2118 | [(set i32:$rA, (PPCcmpb i32:$rS, i32:$rB))]>; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2119 | } | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2120 | let isCompare = 1, hasSideEffects = 0 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2121 | def CMPW   : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2122 | "cmpw $crD, $rA, $rB", IIC_IntCompare>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2123 | def CMPLW  : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2124 | "cmplw $crD, $rA, $rB", IIC_IntCompare>; | 
| Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 2125 | } | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2126 | } | 
|  | 2127 | let PPC970_Unit = 3 in {  // FPU Operations. | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2128 | //def FCMPO  : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2129 | //                      "fcmpo $crD, $fA, $fB", IIC_FPCompare>; | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2130 | let isCompare = 1, hasSideEffects = 0 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2131 | def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2132 | "fcmpu $crD, $fA, $fB", IIC_FPCompare>; | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 2133 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2134 | def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2135 | "fcmpu $crD, $fA, $fB", IIC_FPCompare>; | 
| Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 2136 | } | 
| Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 2137 |  | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2138 | let Uses = [RM] in { | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2139 | let hasSideEffects = 0 in { | 
| David Majnemer | 6ad26d3 | 2013-09-26 04:11:24 +0000 | [diff] [blame] | 2140 | defm FCTIW  : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2141 | "fctiw", "$frD, $frB", IIC_FPGeneral, | 
| David Majnemer | 08249a3 | 2013-09-26 05:22:11 +0000 | [diff] [blame] | 2142 | []>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2143 | defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2144 | "fctiwz", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2145 | [(set f64:$frD, (PPCfctiwz f64:$frB))]>; | 
| Hal Finkel | c20a08d | 2013-03-29 08:57:48 +0000 | [diff] [blame] | 2146 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2147 | defm FRSP   : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2148 | "frsp", "$frD, $frB", IIC_FPGeneral, | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 2149 | [(set f32:$frD, (fpround f64:$frB))]>; | 
| Hal Finkel | c20a08d | 2013-03-29 08:57:48 +0000 | [diff] [blame] | 2150 |  | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 2151 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2152 | defm FRIND  : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2153 | "frin", "$frD, $frB", IIC_FPGeneral, | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 2154 | [(set f64:$frD, (fround f64:$frB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2155 | defm FRINS  : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2156 | "frin", "$frD, $frB", IIC_FPGeneral, | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 2157 | [(set f32:$frD, (fround f32:$frB))]>; | 
| Hal Finkel | f8ac57e | 2013-03-29 19:41:55 +0000 | [diff] [blame] | 2158 | } | 
|  | 2159 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2160 | let hasSideEffects = 0 in { | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 2161 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2162 | defm FRIPD  : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2163 | "frip", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2164 | [(set f64:$frD, (fceil f64:$frB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2165 | defm FRIPS  : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2166 | "frip", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2167 | [(set f32:$frD, (fceil f32:$frB))]>; | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 2168 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2169 | defm FRIZD  : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2170 | "friz", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2171 | [(set f64:$frD, (ftrunc f64:$frB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2172 | defm FRIZS  : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2173 | "friz", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2174 | [(set f32:$frD, (ftrunc f32:$frB))]>; | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 2175 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2176 | defm FRIMD  : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2177 | "frim", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2178 | [(set f64:$frD, (ffloor f64:$frB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2179 | defm FRIMS  : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2180 | "frim", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2181 | [(set f32:$frD, (ffloor f32:$frB))]>; | 
| Hal Finkel | c20a08d | 2013-03-29 08:57:48 +0000 | [diff] [blame] | 2182 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2183 | defm FSQRT  : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 2184 | "fsqrt", "$frD, $frB", IIC_FPSqrtD, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2185 | [(set f64:$frD, (fsqrt f64:$frB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2186 | defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 2187 | "fsqrts", "$frD, $frB", IIC_FPSqrtS, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2188 | [(set f32:$frD, (fsqrt f32:$frB))]>; | 
|  | 2189 | } | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2190 | } | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2191 | } | 
| Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 2192 |  | 
| Jakob Stoklund Olesen | 44629eb | 2010-07-16 21:03:52 +0000 | [diff] [blame] | 2193 | /// Note that FMR is defined as pseudo-ops on the PPC970 because they are | 
| Chris Lattner | f5efddf | 2006-03-24 07:12:19 +0000 | [diff] [blame] | 2194 | /// often coalesced away and we don't want the dispatch group builder to think | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2195 | /// that they will fill slots (which could cause the load of a LSU reject to | 
|  | 2196 | /// sneak into a d-group with a store). | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2197 | let hasSideEffects = 0 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2198 | defm FMR   : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2199 | "fmr", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2200 | []>,  // (set f32:$frD, f32:$frB) | 
|  | 2201 | PPC970_Unit_Pseudo; | 
| Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 2202 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2203 | let PPC970_Unit = 3, hasSideEffects = 0 in {  // FPU Operations. | 
| Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 2204 | // These are artificially split into two different forms, for 4/8 byte FP. | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2205 | defm FABSS  : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2206 | "fabs", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2207 | [(set f32:$frD, (fabs f32:$frB))]>; | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 2208 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2209 | defm FABSD  : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2210 | "fabs", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2211 | [(set f64:$frD, (fabs f64:$frB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2212 | defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2213 | "fnabs", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2214 | [(set f32:$frD, (fneg (fabs f32:$frB)))]>; | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 2215 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2216 | defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2217 | "fnabs", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2218 | [(set f64:$frD, (fneg (fabs f64:$frB)))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2219 | defm FNEGS  : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2220 | "fneg", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2221 | [(set f32:$frD, (fneg f32:$frB))]>; | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 2222 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2223 | defm FNEGD  : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2224 | "fneg", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2225 | [(set f64:$frD, (fneg f64:$frB))]>; | 
| Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 2226 |  | 
| Hal Finkel | dbc78e1 | 2013-08-19 05:01:02 +0000 | [diff] [blame] | 2227 | defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2228 | "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral, | 
| Hal Finkel | dbc78e1 | 2013-08-19 05:01:02 +0000 | [diff] [blame] | 2229 | [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>; | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 2230 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Hal Finkel | dbc78e1 | 2013-08-19 05:01:02 +0000 | [diff] [blame] | 2231 | defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2232 | "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral, | 
| Hal Finkel | dbc78e1 | 2013-08-19 05:01:02 +0000 | [diff] [blame] | 2233 | [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>; | 
|  | 2234 |  | 
| Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 2235 | // Reciprocal estimates. | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2236 | defm FRE      : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2237 | "fre", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2238 | [(set f64:$frD, (PPCfre f64:$frB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2239 | defm FRES     : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2240 | "fres", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2241 | [(set f32:$frD, (PPCfre f32:$frB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2242 | defm FRSQRTE  : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2243 | "frsqrte", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2244 | [(set f64:$frD, (PPCfrsqrte f64:$frB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2245 | defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2246 | "frsqrtes", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2247 | [(set f32:$frD, (PPCfrsqrte f32:$frB))]>; | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2248 | } | 
| Nate Begeman | 6cdbd22 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 2249 |  | 
| Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 2250 | // XL-Form instructions.  condition register logical ops. | 
|  | 2251 | // | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2252 | let hasSideEffects = 0 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2253 | def MCRF   : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2254 | "mcrf $BF, $BFA", IIC_BrMCR>, | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2255 | PPC970_DGroup_First, PPC970_Unit_CRU; | 
| Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 2256 |  | 
| Hal Finkel | b0e9b35 | 2015-01-07 00:15:29 +0000 | [diff] [blame] | 2257 | // FIXME: According to the ISA (section 2.5.1 of version 2.06), the | 
|  | 2258 | // condition-register logical instructions have preferred forms. Specifically, | 
|  | 2259 | // it is preferred that the bit specified by the BT field be in the same | 
|  | 2260 | // condition register as that specified by the bit BB. We might want to account | 
|  | 2261 | // for this via hinting the register allocator and anti-dep breakers, or we | 
|  | 2262 | // could constrain the register class to force this constraint and then loosen | 
|  | 2263 | // it during register allocation via convertToThreeAddress or some similar | 
|  | 2264 | // mechanism. | 
|  | 2265 |  | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2266 | let isCommutable = 1 in { | 
| Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 2267 | def CRAND  : XLForm_1<19, 257, (outs crbitrc:$CRD), | 
|  | 2268 | (ins crbitrc:$CRA, crbitrc:$CRB), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2269 | "crand $CRD, $CRA, $CRB", IIC_BrCR, | 
|  | 2270 | [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>; | 
| Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 2271 |  | 
|  | 2272 | def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD), | 
|  | 2273 | (ins crbitrc:$CRA, crbitrc:$CRB), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2274 | "crnand $CRD, $CRA, $CRB", IIC_BrCR, | 
|  | 2275 | [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>; | 
| Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 2276 |  | 
|  | 2277 | def CROR   : XLForm_1<19, 449, (outs crbitrc:$CRD), | 
|  | 2278 | (ins crbitrc:$CRA, crbitrc:$CRB), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2279 | "cror $CRD, $CRA, $CRB", IIC_BrCR, | 
|  | 2280 | [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>; | 
| Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 2281 |  | 
|  | 2282 | def CRXOR  : XLForm_1<19, 193, (outs crbitrc:$CRD), | 
|  | 2283 | (ins crbitrc:$CRA, crbitrc:$CRB), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2284 | "crxor $CRD, $CRA, $CRB", IIC_BrCR, | 
|  | 2285 | [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>; | 
| Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 2286 |  | 
|  | 2287 | def CRNOR  : XLForm_1<19, 33, (outs crbitrc:$CRD), | 
|  | 2288 | (ins crbitrc:$CRA, crbitrc:$CRB), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2289 | "crnor $CRD, $CRA, $CRB", IIC_BrCR, | 
|  | 2290 | [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>; | 
| Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 2291 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2292 | def CREQV  : XLForm_1<19, 289, (outs crbitrc:$CRD), | 
|  | 2293 | (ins crbitrc:$CRA, crbitrc:$CRB), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2294 | "creqv $CRD, $CRA, $CRB", IIC_BrCR, | 
|  | 2295 | [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2296 | } // isCommutable | 
| Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 2297 |  | 
| Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 2298 | def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD), | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2299 | (ins crbitrc:$CRA, crbitrc:$CRB), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2300 | "crandc $CRD, $CRA, $CRB", IIC_BrCR, | 
|  | 2301 | [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>; | 
| Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 2302 |  | 
|  | 2303 | def CRORC  : XLForm_1<19, 417, (outs crbitrc:$CRD), | 
|  | 2304 | (ins crbitrc:$CRA, crbitrc:$CRB), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2305 | "crorc $CRD, $CRA, $CRB", IIC_BrCR, | 
|  | 2306 | [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>; | 
| Nicolas Geoffray | b1de7a3 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 2307 |  | 
| Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 2308 | let isCodeGenOnly = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2309 | def CRSET  : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2310 | "creqv $dst, $dst, $dst", IIC_BrCR, | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2311 | [(set i1:$dst, 1)]>; | 
| Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 2312 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2313 | def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2314 | "crxor $dst, $dst, $dst", IIC_BrCR, | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2315 | [(set i1:$dst, 0)]>; | 
| Roman Divacky | 71038e7 | 2011-08-30 17:04:16 +0000 | [diff] [blame] | 2316 |  | 
| Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 2317 | let Defs = [CR1EQ], CRD = 6 in { | 
|  | 2318 | def CR6SET  : XLForm_1_ext<19, 289, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2319 | "creqv 6, 6, 6", IIC_BrCR, | 
| Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 2320 | [(PPCcr6set)]>; | 
|  | 2321 |  | 
|  | 2322 | def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2323 | "crxor 6, 6, 6", IIC_BrCR, | 
| Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 2324 | [(PPCcr6unset)]>; | 
|  | 2325 | } | 
| Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 2326 | } | 
| Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 2327 |  | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2328 | // XFX-Form instructions.  Instructions that deal with SPRs. | 
| Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 2329 | // | 
| Ulrich Weigand | ae9cf58 | 2013-07-03 12:32:41 +0000 | [diff] [blame] | 2330 |  | 
|  | 2331 | def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2332 | "mfspr $RT, $SPR", IIC_SprMFSPR>; | 
| Ulrich Weigand | ae9cf58 | 2013-07-03 12:32:41 +0000 | [diff] [blame] | 2333 | def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2334 | "mtspr $SPR, $RT", IIC_SprMTSPR>; | 
| Ulrich Weigand | ae9cf58 | 2013-07-03 12:32:41 +0000 | [diff] [blame] | 2335 |  | 
| Ulrich Weigand | e840ee2 | 2013-07-08 15:20:38 +0000 | [diff] [blame] | 2336 | def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR), | 
| Kit Barton | 4f79f96 | 2015-06-16 16:01:15 +0000 | [diff] [blame] | 2337 | "mftb $RT, $SPR", IIC_SprMFTB>; | 
| Ulrich Weigand | e840ee2 | 2013-07-08 15:20:38 +0000 | [diff] [blame] | 2338 |  | 
| Hal Finkel | bbdee93 | 2014-12-02 22:01:00 +0000 | [diff] [blame] | 2339 | // A pseudo-instruction used to implement the read of the 64-bit cycle counter | 
|  | 2340 | // on a 32-bit target. | 
|  | 2341 | let hasSideEffects = 1, usesCustomInserter = 1 in | 
|  | 2342 | def ReadTB : Pseudo<(outs gprc:$lo, gprc:$hi), (ins), | 
|  | 2343 | "#ReadTB", []>; | 
|  | 2344 |  | 
| Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 2345 | let Uses = [CTR] in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2346 | def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2347 | "mfctr $rT", IIC_SprMFSPR>, | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2348 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
| Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 2349 | } | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2350 | let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2351 | def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2352 | "mtctr $rS", IIC_SprMTSPR>, | 
| Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 2353 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
| Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 2354 | } | 
| Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 2355 | let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in { | 
|  | 2356 | let Pattern = [(int_ppc_mtctr i32:$rS)] in | 
| Hal Finkel | 0859ef2 | 2013-05-20 16:08:37 +0000 | [diff] [blame] | 2357 | def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2358 | "mtctr $rS", IIC_SprMTSPR>, | 
| Hal Finkel | 0859ef2 | 2013-05-20 16:08:37 +0000 | [diff] [blame] | 2359 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
| Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 2360 | } | 
| Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 2361 |  | 
| Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 2362 | let Defs = [LR] in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2363 | def MTLR  : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2364 | "mtlr $rS", IIC_SprMTSPR>, | 
| Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 2365 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
| Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 2366 | } | 
|  | 2367 | let Uses = [LR] in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2368 | def MFLR  : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2369 | "mflr $rT", IIC_SprMFSPR>, | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2370 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
| Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 2371 | } | 
| Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 2372 |  | 
| Hal Finkel | a1431df | 2013-03-21 19:03:21 +0000 | [diff] [blame] | 2373 | let isCodeGenOnly = 1 in { | 
| Ulrich Weigand | ae9cf58 | 2013-07-03 12:32:41 +0000 | [diff] [blame] | 2374 | // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed | 
|  | 2375 | // like a GPR on the PPC970.  As such, copies in and out have the same | 
|  | 2376 | // performance characteristics as an OR instruction. | 
|  | 2377 | def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2378 | "mtspr 256, $rS", IIC_IntGeneral>, | 
| Ulrich Weigand | ae9cf58 | 2013-07-03 12:32:41 +0000 | [diff] [blame] | 2379 | PPC970_DGroup_Single, PPC970_Unit_FXU; | 
|  | 2380 | def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2381 | "mfspr $rT, 256", IIC_IntGeneral>, | 
| Ulrich Weigand | ae9cf58 | 2013-07-03 12:32:41 +0000 | [diff] [blame] | 2382 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
|  | 2383 |  | 
| Hal Finkel | a1431df | 2013-03-21 19:03:21 +0000 | [diff] [blame] | 2384 | def MTVRSAVEv : XFXForm_7_ext<31, 467, 256, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2385 | (outs VRSAVERC:$reg), (ins gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2386 | "mtspr 256, $rS", IIC_IntGeneral>, | 
| Hal Finkel | a1431df | 2013-03-21 19:03:21 +0000 | [diff] [blame] | 2387 | PPC970_DGroup_Single, PPC970_Unit_FXU; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2388 | def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), | 
| Hal Finkel | a1431df | 2013-03-21 19:03:21 +0000 | [diff] [blame] | 2389 | (ins VRSAVERC:$reg), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2390 | "mfspr $rT, 256", IIC_IntGeneral>, | 
| Hal Finkel | a1431df | 2013-03-21 19:03:21 +0000 | [diff] [blame] | 2391 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
|  | 2392 | } | 
|  | 2393 |  | 
| Eric Christopher | 1dbb23e | 2016-06-09 23:27:48 +0000 | [diff] [blame] | 2394 | // Aliases for mtvrsave/mfvrsave to mfspr/mtspr. | 
|  | 2395 | def : InstAlias<"mtvrsave $rS", (MTVRSAVE gprc:$rS)>; | 
|  | 2396 | def : InstAlias<"mfvrsave $rS", (MFVRSAVE gprc:$rS)>; | 
|  | 2397 |  | 
| Hal Finkel | a1431df | 2013-03-21 19:03:21 +0000 | [diff] [blame] | 2398 | // SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register, | 
|  | 2399 | // so we'll need to scavenge a register for it. | 
|  | 2400 | let mayStore = 1 in | 
|  | 2401 | def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F), | 
|  | 2402 | "#SPILL_VRSAVE", []>; | 
|  | 2403 |  | 
|  | 2404 | // RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously | 
|  | 2405 | // spilled), so we'll need to scavenge a register for it. | 
|  | 2406 | let mayLoad = 1 in | 
|  | 2407 | def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F), | 
|  | 2408 | "#RESTORE_VRSAVE", []>; | 
|  | 2409 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2410 | let hasSideEffects = 0 in { | 
| Nemanja Ivanovic | 2314e83 | 2016-01-08 13:09:54 +0000 | [diff] [blame] | 2411 | // mtocrf's input needs to be prepared by shifting by an amount dependent | 
|  | 2412 | // on the cr register selected. Thus, post-ra anti-dep breaking must not | 
|  | 2413 | // later change that register assignment. | 
|  | 2414 | let hasExtraDefRegAllocReq = 1 in { | 
| Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 2415 | def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2416 | "mtocrf $FXM, $ST", IIC_BrMCRX>, | 
| Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 2417 | PPC970_DGroup_First, PPC970_Unit_CRU; | 
|  | 2418 |  | 
| Nemanja Ivanovic | 2314e83 | 2016-01-08 13:09:54 +0000 | [diff] [blame] | 2419 | // Similarly to mtocrf, the mask for mtcrf must be prepared in a way that | 
|  | 2420 | // is dependent on the cr fields being set. | 
| Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 2421 | def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2422 | "mtcrf $FXM, $rS", IIC_BrMCRX>, | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2423 | PPC970_MicroCode, PPC970_Unit_CRU; | 
| Nemanja Ivanovic | 2314e83 | 2016-01-08 13:09:54 +0000 | [diff] [blame] | 2424 | } // hasExtraDefRegAllocReq = 1 | 
| Dale Johannesen | d7d6638 | 2010-05-20 17:48:26 +0000 | [diff] [blame] | 2425 |  | 
| Nemanja Ivanovic | 2314e83 | 2016-01-08 13:09:54 +0000 | [diff] [blame] | 2426 | // mfocrf's input needs to be prepared by shifting by an amount dependent | 
|  | 2427 | // on the cr register selected. Thus, post-ra anti-dep breaking must not | 
|  | 2428 | // later change that register assignment. | 
|  | 2429 | let hasExtraSrcRegAllocReq = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2430 | def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 2431 | "mfocrf $rT, $FXM", IIC_SprMFCRF>, | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2432 | PPC970_DGroup_First, PPC970_Unit_CRU; | 
| Hal Finkel | b47a69a | 2013-04-07 14:33:13 +0000 | [diff] [blame] | 2433 |  | 
| Nemanja Ivanovic | 2314e83 | 2016-01-08 13:09:54 +0000 | [diff] [blame] | 2434 | // Similarly to mfocrf, the mask for mfcrf must be prepared in a way that | 
|  | 2435 | // is dependent on the cr fields being copied. | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2436 | def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2437 | "mfcr $rT", IIC_SprMFCR>, | 
| Hal Finkel | b47a69a | 2013-04-07 14:33:13 +0000 | [diff] [blame] | 2438 | PPC970_MicroCode, PPC970_Unit_CRU; | 
| Nemanja Ivanovic | 2314e83 | 2016-01-08 13:09:54 +0000 | [diff] [blame] | 2439 | } // hasExtraSrcRegAllocReq = 1 | 
| Nemanja Ivanovic | a621a7f | 2016-03-31 15:26:37 +0000 | [diff] [blame] | 2440 |  | 
|  | 2441 | def MCRXRX : X_BF3<31, 576, (outs crrc:$BF), (ins), | 
|  | 2442 | "mcrxrx $BF", IIC_BrMCRX>, Requires<[IsISA3_0]>; | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2443 | } // hasSideEffects = 0 | 
| Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 2444 |  | 
| Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 2445 | // Pseudo instruction to perform FADD in round-to-zero mode. | 
|  | 2446 | let usesCustomInserter = 1, Uses = [RM] in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2447 | def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "", | 
| Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 2448 | [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>; | 
|  | 2449 | } | 
| Dale Johannesen | 666323e | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 2450 |  | 
| Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 2451 | // The above pseudo gets expanded to make use of the following instructions | 
|  | 2452 | // to manipulate FPSCR.  Note that FPSCR is not modeled at the DAG level. | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2453 | let Uses = [RM], Defs = [RM] in { | 
|  | 2454 | def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2455 | "mtfsb0 $FM", IIC_IntMTFSB0, []>, | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2456 | PPC970_DGroup_Single, PPC970_Unit_FPU; | 
|  | 2457 | def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2458 | "mtfsb1 $FM", IIC_IntMTFSB0, []>, | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2459 | PPC970_DGroup_Single, PPC970_Unit_FPU; | 
| Hal Finkel | 6420216 | 2015-01-15 01:00:53 +0000 | [diff] [blame] | 2460 | let isCodeGenOnly = 1 in | 
|  | 2461 | def MTFSFb  : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT), | 
|  | 2462 | "mtfsf $FM, $rT", IIC_IntMTFSB0, []>, | 
|  | 2463 | PPC970_DGroup_Single, PPC970_Unit_FPU; | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2464 | } | 
|  | 2465 | let Uses = [RM] in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2466 | def MFFS   : XForm_42<63, 583, (outs f8rc:$rT), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2467 | "mffs $rT", IIC_IntMFFS, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2468 | [(set f64:$rT, (PPCmffs))]>, | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2469 | PPC970_DGroup_Single, PPC970_Unit_FPU; | 
| Hal Finkel | 6420216 | 2015-01-15 01:00:53 +0000 | [diff] [blame] | 2470 |  | 
|  | 2471 | let Defs = [CR1] in | 
|  | 2472 | def MFFSo : XForm_42<63, 583, (outs f8rc:$rT), (ins), | 
|  | 2473 | "mffs. $rT", IIC_IntMFFS, []>, isDOT; | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2474 | } | 
|  | 2475 |  | 
| Dale Johannesen | 666323e | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 2476 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2477 | let PPC970_Unit = 1, hasSideEffects = 0 in {  // FXU Operations. | 
| Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 2478 | // XO-Form instructions.  Arithmetic instructions that can set overflow bit | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2479 | let isCommutable = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2480 | defm ADD4  : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2481 | "add", "$rT, $rA, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2482 | [(set i32:$rT, (add i32:$rA, i32:$rB))]>; | 
| Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 2483 | let isCodeGenOnly = 1 in | 
|  | 2484 | def ADD4TLS  : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB), | 
|  | 2485 | "add $rT, $rA, $rB", IIC_IntSimple, | 
|  | 2486 | [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2487 | let isCommutable = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2488 | defm ADDC  : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2489 | "addc", "$rT, $rA, $rB", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2490 | [(set i32:$rT, (addc i32:$rA, i32:$rB))]>, | 
|  | 2491 | PPC970_DGroup_Cracked; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2492 |  | 
| Nemanja Ivanovic | c090479 | 2015-04-09 23:54:37 +0000 | [diff] [blame] | 2493 | defm DIVW  : XOForm_1rcr<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
|  | 2494 | "divw", "$rT, $rA, $rB", IIC_IntDivW, | 
|  | 2495 | [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>; | 
|  | 2496 | defm DIVWU : XOForm_1rcr<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
|  | 2497 | "divwu", "$rT, $rA, $rB", IIC_IntDivW, | 
|  | 2498 | [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>; | 
|  | 2499 | def DIVWE : XOForm_1<31, 427, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
|  | 2500 | "divwe $rT, $rA, $rB", IIC_IntDivW, | 
|  | 2501 | [(set i32:$rT, (int_ppc_divwe gprc:$rA, gprc:$rB))]>, | 
|  | 2502 | Requires<[HasExtDiv]>; | 
|  | 2503 | let Defs = [CR0] in | 
|  | 2504 | def DIVWEo : XOForm_1<31, 427, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
|  | 2505 | "divwe. $rT, $rA, $rB", IIC_IntDivW, | 
|  | 2506 | []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First, | 
|  | 2507 | Requires<[HasExtDiv]>; | 
|  | 2508 | def DIVWEU : XOForm_1<31, 395, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
|  | 2509 | "divweu $rT, $rA, $rB", IIC_IntDivW, | 
|  | 2510 | [(set i32:$rT, (int_ppc_divweu gprc:$rA, gprc:$rB))]>, | 
|  | 2511 | Requires<[HasExtDiv]>; | 
|  | 2512 | let Defs = [CR0] in | 
|  | 2513 | def DIVWEUo : XOForm_1<31, 395, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
|  | 2514 | "divweu. $rT, $rA, $rB", IIC_IntDivW, | 
|  | 2515 | []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First, | 
|  | 2516 | Requires<[HasExtDiv]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2517 | let isCommutable = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2518 | defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2519 | "mulhw", "$rT, $rA, $rB", IIC_IntMulHW, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2520 | [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2521 | defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2522 | "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2523 | [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2524 | defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2525 | "mullw", "$rT, $rA, $rB", IIC_IntMulHW, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2526 | [(set i32:$rT, (mul i32:$rA, i32:$rB))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2527 | } // isCommutable | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2528 | defm SUBF  : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2529 | "subf", "$rT, $rA, $rB", IIC_IntGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2530 | [(set i32:$rT, (sub i32:$rB, i32:$rA))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2531 | defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2532 | "subfc", "$rT, $rA, $rB", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2533 | [(set i32:$rT, (subc i32:$rB, i32:$rA))]>, | 
|  | 2534 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2535 | defm NEG    : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2536 | "neg", "$rT, $rA", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2537 | [(set i32:$rT, (ineg i32:$rA))]>; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2538 | let Uses = [CARRY] in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2539 | let isCommutable = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2540 | defm ADDE  : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2541 | "adde", "$rT, $rA, $rB", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2542 | [(set i32:$rT, (adde i32:$rA, i32:$rB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2543 | defm ADDME  : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2544 | "addme", "$rT, $rA", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2545 | [(set i32:$rT, (adde i32:$rA, -1))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2546 | defm ADDZE  : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2547 | "addze", "$rT, $rA", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2548 | [(set i32:$rT, (adde i32:$rA, 0))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2549 | defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2550 | "subfe", "$rT, $rA, $rB", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2551 | [(set i32:$rT, (sube i32:$rB, i32:$rA))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2552 | defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2553 | "subfme", "$rT, $rA", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2554 | [(set i32:$rT, (sube -1, i32:$rA))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2555 | defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2556 | "subfze", "$rT, $rA", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2557 | [(set i32:$rT, (sube 0, i32:$rA))]>; | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2558 | } | 
| Dale Johannesen | 5e9a5c3 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 2559 | } | 
| Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 2560 |  | 
|  | 2561 | // A-Form instructions.  Most of the instructions executed in the FPU are of | 
|  | 2562 | // this type. | 
|  | 2563 | // | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2564 | let PPC970_Unit = 3, hasSideEffects = 0 in {  // FPU Operations. | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2565 | let Uses = [RM] in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2566 | let isCommutable = 1 in { | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2567 | defm FMADD : AForm_1r<63, 29, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2568 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2569 | "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2570 | [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2571 | defm FMADDS : AForm_1r<59, 29, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2572 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2573 | "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2574 | [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2575 | defm FMSUB : AForm_1r<63, 28, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2576 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2577 | "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2578 | [(set f64:$FRT, | 
|  | 2579 | (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2580 | defm FMSUBS : AForm_1r<59, 28, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2581 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2582 | "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2583 | [(set f32:$FRT, | 
|  | 2584 | (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2585 | defm FNMADD : AForm_1r<63, 31, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2586 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2587 | "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2588 | [(set f64:$FRT, | 
|  | 2589 | (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2590 | defm FNMADDS : AForm_1r<59, 31, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2591 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2592 | "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2593 | [(set f32:$FRT, | 
|  | 2594 | (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2595 | defm FNMSUB : AForm_1r<63, 30, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2596 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2597 | "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2598 | [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC, | 
|  | 2599 | (fneg f64:$FRB))))]>; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2600 | defm FNMSUBS : AForm_1r<59, 30, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2601 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2602 | "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2603 | [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC, | 
|  | 2604 | (fneg f32:$FRB))))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2605 | } // isCommutable | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2606 | } | 
| Chris Lattner | 3734d20 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 2607 | // FSEL is artificially split into 4 and 8-byte forms for the result.  To avoid | 
|  | 2608 | // having 4 of these, force the comparison to always be an 8-byte double (code | 
|  | 2609 | // should use an FMRSD if the input comparison value really wants to be a float) | 
| Chris Lattner | 9e98672 | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 2610 | // and 4/8 byte forms for the result and operand type.. | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 2611 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2612 | defm FSELD : AForm_1r<63, 23, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2613 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2614 | "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2615 | [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>; | 
|  | 2616 | defm FSELS : AForm_1r<63, 23, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2617 | (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2618 | "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2619 | [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>; | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2620 | let Uses = [RM] in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2621 | let isCommutable = 1 in { | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2622 | defm FADD  : AForm_2r<63, 21, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2623 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2624 | "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2625 | [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>; | 
|  | 2626 | defm FADDS : AForm_2r<59, 21, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2627 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2628 | "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2629 | [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2630 | } // isCommutable | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2631 | defm FDIV  : AForm_2r<63, 18, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2632 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2633 | "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2634 | [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>; | 
|  | 2635 | defm FDIVS : AForm_2r<59, 18, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2636 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2637 | "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2638 | [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2639 | let isCommutable = 1 in { | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2640 | defm FMUL  : AForm_3r<63, 25, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2641 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2642 | "fmul", "$FRT, $FRA, $FRC", IIC_FPFused, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2643 | [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>; | 
|  | 2644 | defm FMULS : AForm_3r<59, 25, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2645 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2646 | "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2647 | [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 2648 | } // isCommutable | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2649 | defm FSUB  : AForm_2r<63, 20, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2650 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2651 | "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2652 | [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>; | 
|  | 2653 | defm FSUBS : AForm_2r<59, 20, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2654 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2655 | "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2656 | [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>; | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2657 | } | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2658 | } | 
| Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 2659 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2660 | let hasSideEffects = 0 in { | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2661 | let PPC970_Unit = 1 in {  // FXU Operations. | 
| Hal Finkel | 7795e47 | 2013-04-07 15:06:53 +0000 | [diff] [blame] | 2662 | let isSelect = 1 in | 
| Ulrich Weigand | 84ee76a | 2012-11-13 19:14:19 +0000 | [diff] [blame] | 2663 | def ISEL  : AForm_4<31, 15, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2664 | (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond), | 
| Hal Finkel | 11d3c56 | 2015-02-01 17:52:16 +0000 | [diff] [blame] | 2665 | "isel $rT, $rA, $rB, $cond", IIC_IntISEL, | 
| Hal Finkel | 460e94d | 2012-06-22 23:10:08 +0000 | [diff] [blame] | 2666 | []>; | 
|  | 2667 | } | 
|  | 2668 |  | 
|  | 2669 | let PPC970_Unit = 1 in {  // FXU Operations. | 
| Nate Begeman | a113d74 | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 2670 | // M-Form instructions.  rotate and mask instructions. | 
|  | 2671 | // | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 2672 | let isCommutable = 1 in { | 
| Chris Lattner | c37a2f1 | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 2673 | // RLWIMI can be commuted if the rotate amount is zero. | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2674 | defm RLWIMI : MForm_2r<20, (outs gprc:$rA), | 
|  | 2675 | (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB, | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2676 | u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME", | 
|  | 2677 | IIC_IntRotate, []>, PPC970_DGroup_Cracked, | 
|  | 2678 | RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">; | 
| Nate Begeman | 29dc5f2 | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 2679 | } | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2680 | let BaseName = "rlwinm" in { | 
| Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 2681 | def RLWINM : MForm_2<21, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2682 | (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2683 | "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2684 | []>, RecFormRel; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2685 | let Defs = [CR0] in | 
| Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 2686 | def RLWINMo : MForm_2<21, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2687 | (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2688 | "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2689 | []>, isDOT, RecFormRel, PPC970_DGroup_Cracked; | 
|  | 2690 | } | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2691 | defm RLWNM  : MForm_2r<23, (outs gprc:$rA), | 
|  | 2692 | (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 2693 | "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2694 | []>; | 
| Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2695 | } | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 2696 | } // hasSideEffects = 0 | 
| Chris Lattner | 382f356 | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 2697 |  | 
| Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 2698 | //===----------------------------------------------------------------------===// | 
|  | 2699 | // PowerPC Instruction Patterns | 
|  | 2700 | // | 
|  | 2701 |  | 
| Chris Lattner | 4435b14 | 2005-09-26 22:20:16 +0000 | [diff] [blame] | 2702 | // Arbitrary immediate support.  Implement in terms of LIS/ORI. | 
|  | 2703 | def : Pat<(i32 imm:$imm), | 
|  | 2704 | (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>; | 
| Chris Lattner | 8cd7b88 | 2005-09-28 17:13:15 +0000 | [diff] [blame] | 2705 |  | 
|  | 2706 | // Implement the 'not' operation with the NOR instruction. | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2707 | def i32not : OutPatFrag<(ops node:$in), | 
|  | 2708 | (NOR $in, $in)>; | 
|  | 2709 | def        : Pat<(not i32:$in), | 
|  | 2710 | (i32not $in)>; | 
| Chris Lattner | 8cd7b88 | 2005-09-28 17:13:15 +0000 | [diff] [blame] | 2711 |  | 
| Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 2712 | // ADD an arbitrary immediate. | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2713 | def : Pat<(add i32:$in, imm:$imm), | 
|  | 2714 | (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>; | 
| Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 2715 | // OR an arbitrary immediate. | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2716 | def : Pat<(or i32:$in, imm:$imm), | 
|  | 2717 | (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>; | 
| Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 2718 | // XOR an arbitrary immediate. | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2719 | def : Pat<(xor i32:$in, imm:$imm), | 
|  | 2720 | (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>; | 
| Nate Begeman | 5965bd1 | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 2721 | // SUBFIC | 
| Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 2722 | def : Pat<(sub imm32SExt16:$imm, i32:$in), | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2723 | (SUBFIC $in, imm:$imm)>; | 
| Chris Lattner | 5b6f4dc | 2005-10-19 01:38:02 +0000 | [diff] [blame] | 2724 |  | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 2725 | // SHL/SRL | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2726 | def : Pat<(shl i32:$in, (i32 imm:$imm)), | 
|  | 2727 | (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>; | 
|  | 2728 | def : Pat<(srl i32:$in, (i32 imm:$imm)), | 
|  | 2729 | (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>; | 
| Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 2730 |  | 
| Nate Begeman | 1b8121b | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 2731 | // ROTL | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2732 | def : Pat<(rotl i32:$in, i32:$sh), | 
|  | 2733 | (RLWNM $in, $sh, 0, 31)>; | 
|  | 2734 | def : Pat<(rotl i32:$in, (i32 imm:$imm)), | 
|  | 2735 | (RLWINM $in, imm:$imm, 0, 31)>; | 
| Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 2736 |  | 
| Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 2737 | // RLWNM | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2738 | def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm), | 
|  | 2739 | (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>; | 
| Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 2740 |  | 
| Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 2741 | // Calls | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 2742 | def : Pat<(PPCcall (i32 tglobaladdr:$dst)), | 
|  | 2743 | (BL tglobaladdr:$dst)>; | 
|  | 2744 | def : Pat<(PPCcall (i32 texternalsym:$dst)), | 
|  | 2745 | (BL texternalsym:$dst)>; | 
| Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 2746 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2747 | def : Pat<(PPCtc_return (i32 tglobaladdr:$dst),  imm:$imm), | 
|  | 2748 | (TCRETURNdi tglobaladdr:$dst, imm:$imm)>; | 
|  | 2749 |  | 
|  | 2750 | def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm), | 
|  | 2751 | (TCRETURNdi texternalsym:$dst, imm:$imm)>; | 
|  | 2752 |  | 
|  | 2753 | def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm), | 
|  | 2754 | (TCRETURNri CTRRC:$dst, imm:$imm)>; | 
|  | 2755 |  | 
|  | 2756 |  | 
|  | 2757 |  | 
| Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 2758 | // Hi and Lo for Darwin Global Addresses. | 
| Chris Lattner | 090eed0 | 2005-12-11 07:45:47 +0000 | [diff] [blame] | 2759 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>; | 
|  | 2760 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>; | 
|  | 2761 | def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>; | 
|  | 2762 | def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>; | 
| Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 2763 | def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>; | 
|  | 2764 | def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>; | 
| Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 2765 | def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>; | 
|  | 2766 | def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>; | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2767 | def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in), | 
|  | 2768 | (ADDIS $in, tglobaltlsaddr:$g)>; | 
|  | 2769 | def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in), | 
| Ulrich Weigand | 35f9fdf | 2013-03-26 10:55:20 +0000 | [diff] [blame] | 2770 | (ADDI $in, tglobaltlsaddr:$g)>; | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2771 | def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)), | 
|  | 2772 | (ADDIS $in, tglobaladdr:$g)>; | 
|  | 2773 | def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)), | 
|  | 2774 | (ADDIS $in, tconstpool:$g)>; | 
|  | 2775 | def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)), | 
|  | 2776 | (ADDIS $in, tjumptable:$g)>; | 
|  | 2777 | def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)), | 
|  | 2778 | (ADDIS $in, tblockaddress:$g)>; | 
| Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 2779 |  | 
| Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 2780 | // Support for thread-local storage. | 
|  | 2781 | def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT", | 
|  | 2782 | [(set i32:$rD, (PPCppc32GOT))]>; | 
|  | 2783 |  | 
| Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 2784 | // Get the _GLOBAL_OFFSET_TABLE_ in PIC mode. | 
|  | 2785 | // This uses two output registers, the first as the real output, the second as a | 
|  | 2786 | // temporary register, used internally in code generation. | 
|  | 2787 | def PPC32PICGOT: Pseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT", | 
|  | 2788 | []>, NoEncode<"$rT">; | 
|  | 2789 |  | 
| Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 2790 | def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg), | 
| Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 2791 | "#LDgotTprelL32", | 
|  | 2792 | [(set i32:$rD, | 
|  | 2793 | (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>; | 
| Roman Divacky | 32143e2 | 2013-12-20 18:08:54 +0000 | [diff] [blame] | 2794 | def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g), | 
|  | 2795 | (ADD4TLS $in, tglobaltlsaddr:$g)>; | 
|  | 2796 |  | 
| Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 2797 | def ADDItlsgdL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp), | 
|  | 2798 | "#ADDItlsgdL32", | 
|  | 2799 | [(set i32:$rD, | 
|  | 2800 | (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>; | 
| Bill Schmidt | 82f1c77 | 2015-02-10 19:09:05 +0000 | [diff] [blame] | 2801 | // LR is a true define, while the rest of the Defs are clobbers.  R3 is | 
|  | 2802 | // explicitly defined when this op is created, so not mentioned here. | 
|  | 2803 | let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, | 
|  | 2804 | Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in | 
|  | 2805 | def GETtlsADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym), | 
|  | 2806 | "GETtlsADDR32", | 
|  | 2807 | [(set i32:$rD, | 
|  | 2808 | (PPCgetTlsAddr i32:$reg, tglobaltlsaddr:$sym))]>; | 
|  | 2809 | // Combined op for ADDItlsgdL32 and GETtlsADDR32, late expanded.  R3 and LR | 
|  | 2810 | // are true defines while the rest of the Defs are clobbers. | 
|  | 2811 | let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, | 
|  | 2812 | Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in | 
|  | 2813 | def ADDItlsgdLADDR32 : Pseudo<(outs gprc:$rD), | 
|  | 2814 | (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym), | 
|  | 2815 | "#ADDItlsgdLADDR32", | 
|  | 2816 | [(set i32:$rD, | 
|  | 2817 | (PPCaddiTlsgdLAddr i32:$reg, | 
|  | 2818 | tglobaltlsaddr:$disp, | 
|  | 2819 | tglobaltlsaddr:$sym))]>; | 
| Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 2820 | def ADDItlsldL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp), | 
|  | 2821 | "#ADDItlsldL32", | 
|  | 2822 | [(set i32:$rD, | 
|  | 2823 | (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>; | 
| Bill Schmidt | 82f1c77 | 2015-02-10 19:09:05 +0000 | [diff] [blame] | 2824 | // LR is a true define, while the rest of the Defs are clobbers.  R3 is | 
|  | 2825 | // explicitly defined when this op is created, so not mentioned here. | 
|  | 2826 | let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, | 
|  | 2827 | Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in | 
|  | 2828 | def GETtlsldADDR32 : Pseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym), | 
|  | 2829 | "GETtlsldADDR32", | 
|  | 2830 | [(set i32:$rD, | 
|  | 2831 | (PPCgetTlsldAddr i32:$reg, | 
|  | 2832 | tglobaltlsaddr:$sym))]>; | 
|  | 2833 | // Combined op for ADDItlsldL32 and GETtlsADDR32, late expanded.  R3 and LR | 
|  | 2834 | // are true defines while the rest of the Defs are clobbers. | 
|  | 2835 | let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, | 
|  | 2836 | Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in | 
|  | 2837 | def ADDItlsldLADDR32 : Pseudo<(outs gprc:$rD), | 
|  | 2838 | (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym), | 
|  | 2839 | "#ADDItlsldLADDR32", | 
|  | 2840 | [(set i32:$rD, | 
|  | 2841 | (PPCaddiTlsldLAddr i32:$reg, | 
|  | 2842 | tglobaltlsaddr:$disp, | 
|  | 2843 | tglobaltlsaddr:$sym))]>; | 
| Hal Finkel | 7c8ae53 | 2014-07-25 17:47:22 +0000 | [diff] [blame] | 2844 | def ADDIdtprelL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp), | 
|  | 2845 | "#ADDIdtprelL32", | 
|  | 2846 | [(set i32:$rD, | 
|  | 2847 | (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>; | 
|  | 2848 | def ADDISdtprelHA32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp), | 
|  | 2849 | "#ADDISdtprelHA32", | 
|  | 2850 | [(set i32:$rD, | 
|  | 2851 | (PPCaddisDtprelHA i32:$reg, | 
|  | 2852 | tglobaltlsaddr:$disp))]>; | 
|  | 2853 |  | 
| Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 2854 | // Support for Position-independent code | 
| Justin Hibbits | a88b605 | 2014-11-12 15:16:30 +0000 | [diff] [blame] | 2855 | def LWZtoc : Pseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg), | 
|  | 2856 | "#LWZtoc", | 
|  | 2857 | [(set i32:$rD, | 
|  | 2858 | (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>; | 
| Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 2859 | // Get Global (GOT) Base Register offset, from the word immediately preceding | 
|  | 2860 | // the function label. | 
| Justin Hibbits | a88b605 | 2014-11-12 15:16:30 +0000 | [diff] [blame] | 2861 | def UpdateGBR : Pseudo<(outs gprc:$rD, gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>; | 
| Hal Finkel | 3ee2af7 | 2014-07-18 23:29:49 +0000 | [diff] [blame] | 2862 |  | 
|  | 2863 |  | 
| Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 2864 | // Standard shifts.  These are represented separately from the real shifts above | 
|  | 2865 | // so that we can distinguish between shifts that allow 5-bit and 6-bit shift | 
|  | 2866 | // amounts. | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2867 | def : Pat<(sra i32:$rS, i32:$rB), | 
|  | 2868 | (SRAW $rS, $rB)>; | 
|  | 2869 | def : Pat<(srl i32:$rS, i32:$rB), | 
|  | 2870 | (SRW $rS, $rB)>; | 
|  | 2871 | def : Pat<(shl i32:$rS, i32:$rB), | 
|  | 2872 | (SLW $rS, $rB)>; | 
| Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 2873 |  | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2874 | def : Pat<(zextloadi1 iaddr:$src), | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2875 | (LBZ iaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2876 | def : Pat<(zextloadi1 xaddr:$src), | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2877 | (LBZX xaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2878 | def : Pat<(extloadi1 iaddr:$src), | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2879 | (LBZ iaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2880 | def : Pat<(extloadi1 xaddr:$src), | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2881 | (LBZX xaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2882 | def : Pat<(extloadi8 iaddr:$src), | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2883 | (LBZ iaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2884 | def : Pat<(extloadi8 xaddr:$src), | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2885 | (LBZX xaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2886 | def : Pat<(extloadi16 iaddr:$src), | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2887 | (LHZ iaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2888 | def : Pat<(extloadi16 xaddr:$src), | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2889 | (LHZX xaddr:$src)>; | 
| Jakob Stoklund Olesen | 44629eb | 2010-07-16 21:03:52 +0000 | [diff] [blame] | 2890 | def : Pat<(f64 (extloadf32 iaddr:$src)), | 
|  | 2891 | (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>; | 
|  | 2892 | def : Pat<(f64 (extloadf32 xaddr:$src)), | 
|  | 2893 | (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>; | 
|  | 2894 |  | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 2895 | def : Pat<(f64 (fpextend f32:$src)), | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2896 | (COPY_TO_REGCLASS $src, F8RC)>; | 
| Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2897 |  | 
| Robin Morisset | 9098fee | 2014-10-03 18:04:36 +0000 | [diff] [blame] | 2898 | // Only seq_cst fences require the heavyweight sync (SYNC 0). | 
|  | 2899 | // All others can use the lightweight sync (SYNC 1). | 
|  | 2900 | // source: http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html | 
|  | 2901 | // The rule for seq_cst is duplicated to work with both 64 bits and 32 bits | 
|  | 2902 | // versions of Power. | 
|  | 2903 | def : Pat<(atomic_fence (i64 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>; | 
|  | 2904 | def : Pat<(atomic_fence (i32 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>; | 
|  | 2905 | def : Pat<(atomic_fence (imm),   (imm)), (SYNC 1)>, Requires<[HasSYNC]>; | 
| Hal Finkel | fe3368c | 2014-10-02 22:34:22 +0000 | [diff] [blame] | 2906 | def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[HasOnlyMSYNC]>; | 
| Eli Friedman | 26a4848 | 2011-07-27 22:21:52 +0000 | [diff] [blame] | 2907 |  | 
| Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 2908 | // Additional FNMSUB patterns: -a*c + b == -(a*c - b) | 
|  | 2909 | def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B), | 
|  | 2910 | (FNMSUB $A, $C, $B)>; | 
|  | 2911 | def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B), | 
|  | 2912 | (FNMSUB $A, $C, $B)>; | 
|  | 2913 | def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B), | 
|  | 2914 | (FNMSUBS $A, $C, $B)>; | 
|  | 2915 | def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B), | 
|  | 2916 | (FNMSUBS $A, $C, $B)>; | 
|  | 2917 |  | 
| Hal Finkel | dbc78e1 | 2013-08-19 05:01:02 +0000 | [diff] [blame] | 2918 | // FCOPYSIGN's operand types need not agree. | 
|  | 2919 | def : Pat<(fcopysign f64:$frB, f32:$frA), | 
|  | 2920 | (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>; | 
|  | 2921 | def : Pat<(fcopysign f32:$frB, f64:$frA), | 
|  | 2922 | (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>; | 
|  | 2923 |  | 
| Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 2924 | include "PPCInstrAltivec.td" | 
| Joerg Sonnenberger | 39f095a | 2014-08-07 12:18:21 +0000 | [diff] [blame] | 2925 | include "PPCInstrSPE.td" | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 2926 | include "PPCInstr64Bit.td" | 
| Hal Finkel | 27774d9 | 2014-03-13 07:58:58 +0000 | [diff] [blame] | 2927 | include "PPCInstrVSX.td" | 
| Hal Finkel | c93a9a2 | 2015-02-25 01:06:45 +0000 | [diff] [blame] | 2928 | include "PPCInstrQPX.td" | 
| Kit Barton | 535e69d | 2015-03-25 19:36:23 +0000 | [diff] [blame] | 2929 | include "PPCInstrHTM.td" | 
| Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 2930 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2931 | def crnot : OutPatFrag<(ops node:$in), | 
|  | 2932 | (CRNOR $in, $in)>; | 
|  | 2933 | def       : Pat<(not i1:$in), | 
|  | 2934 | (crnot $in)>; | 
|  | 2935 |  | 
|  | 2936 | // Patterns for arithmetic i1 operations. | 
|  | 2937 | def : Pat<(add i1:$a, i1:$b), | 
|  | 2938 | (CRXOR $a, $b)>; | 
|  | 2939 | def : Pat<(sub i1:$a, i1:$b), | 
|  | 2940 | (CRXOR $a, $b)>; | 
|  | 2941 | def : Pat<(mul i1:$a, i1:$b), | 
|  | 2942 | (CRAND $a, $b)>; | 
|  | 2943 |  | 
|  | 2944 | // We're sometimes asked to materialize i1 -1, which is just 1 in this case | 
|  | 2945 | // (-1 is used to mean all bits set). | 
|  | 2946 | def : Pat<(i1 -1), (CRSET)>; | 
|  | 2947 |  | 
|  | 2948 | // i1 extensions, implemented in terms of isel. | 
|  | 2949 | def : Pat<(i32 (zext i1:$in)), | 
|  | 2950 | (SELECT_I4 $in, (LI 1), (LI 0))>; | 
|  | 2951 | def : Pat<(i32 (sext i1:$in)), | 
|  | 2952 | (SELECT_I4 $in, (LI -1), (LI 0))>; | 
|  | 2953 |  | 
|  | 2954 | def : Pat<(i64 (zext i1:$in)), | 
|  | 2955 | (SELECT_I8 $in, (LI8 1), (LI8 0))>; | 
|  | 2956 | def : Pat<(i64 (sext i1:$in)), | 
|  | 2957 | (SELECT_I8 $in, (LI8 -1), (LI8 0))>; | 
|  | 2958 |  | 
|  | 2959 | // FIXME: We should choose either a zext or a sext based on other constants | 
|  | 2960 | // already around. | 
|  | 2961 | def : Pat<(i32 (anyext i1:$in)), | 
|  | 2962 | (SELECT_I4 $in, (LI 1), (LI 0))>; | 
|  | 2963 | def : Pat<(i64 (anyext i1:$in)), | 
|  | 2964 | (SELECT_I8 $in, (LI8 1), (LI8 0))>; | 
|  | 2965 |  | 
|  | 2966 | // match setcc on i1 variables. | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 2967 | // CRANDC is: | 
|  | 2968 | //   1 1 : F | 
|  | 2969 | //   1 0 : T | 
|  | 2970 | //   0 1 : F | 
|  | 2971 | //   0 0 : F | 
|  | 2972 | // | 
|  | 2973 | // LT is: | 
|  | 2974 | //  -1 -1  : F | 
|  | 2975 | //  -1  0  : T | 
|  | 2976 | //   0 -1  : F | 
|  | 2977 | //   0  0  : F | 
|  | 2978 | // | 
|  | 2979 | // ULT is: | 
|  | 2980 | //   1 1 : F | 
|  | 2981 | //   1 0 : F | 
|  | 2982 | //   0 1 : T | 
|  | 2983 | //   0 0 : F | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2984 | def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 2985 | (CRANDC $s1, $s2)>; | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 2986 | def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)), | 
|  | 2987 | (CRANDC $s2, $s1)>; | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 2988 | // CRORC is: | 
|  | 2989 | //   1 1 : T | 
|  | 2990 | //   1 0 : T | 
|  | 2991 | //   0 1 : F | 
|  | 2992 | //   0 0 : T | 
|  | 2993 | // | 
|  | 2994 | // LE is: | 
|  | 2995 | //  -1 -1 : T | 
|  | 2996 | //  -1  0 : T | 
|  | 2997 | //   0 -1 : F | 
|  | 2998 | //   0  0 : T | 
|  | 2999 | // | 
|  | 3000 | // ULE is: | 
|  | 3001 | //   1 1 : T | 
|  | 3002 | //   1 0 : F | 
|  | 3003 | //   0 1 : T | 
|  | 3004 | //   0 0 : T | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3005 | def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3006 | (CRORC $s1, $s2)>; | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3007 | def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)), | 
|  | 3008 | (CRORC $s2, $s1)>; | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3009 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3010 | def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)), | 
|  | 3011 | (CREQV $s1, $s2)>; | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3012 |  | 
|  | 3013 | // GE is: | 
|  | 3014 | //  -1 -1 : T | 
|  | 3015 | //  -1  0 : F | 
|  | 3016 | //   0 -1 : T | 
|  | 3017 | //   0  0 : T | 
|  | 3018 | // | 
|  | 3019 | // UGE is: | 
|  | 3020 | //   1 1 : T | 
|  | 3021 | //   1 0 : T | 
|  | 3022 | //   0 1 : F | 
|  | 3023 | //   0 0 : T | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3024 | def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3025 | (CRORC $s2, $s1)>; | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3026 | def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)), | 
|  | 3027 | (CRORC $s1, $s2)>; | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3028 |  | 
|  | 3029 | // GT is: | 
|  | 3030 | //  -1 -1 : F | 
|  | 3031 | //  -1  0 : F | 
|  | 3032 | //   0 -1 : T | 
|  | 3033 | //   0  0 : F | 
|  | 3034 | // | 
|  | 3035 | // UGT is: | 
|  | 3036 | //  1 1 : F | 
|  | 3037 | //  1 0 : T | 
|  | 3038 | //  0 1 : F | 
|  | 3039 | //  0 0 : F | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3040 | def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3041 | (CRANDC $s2, $s1)>; | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3042 | def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)), | 
|  | 3043 | (CRANDC $s1, $s2)>; | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3044 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3045 | def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)), | 
|  | 3046 | (CRXOR $s1, $s2)>; | 
|  | 3047 |  | 
|  | 3048 | // match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE, | 
|  | 3049 | // SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for | 
|  | 3050 | // floating-point types. | 
|  | 3051 |  | 
|  | 3052 | multiclass CRNotPat<dag pattern, dag result> { | 
|  | 3053 | def : Pat<pattern, (crnot result)>; | 
|  | 3054 | def : Pat<(not pattern), result>; | 
|  | 3055 |  | 
|  | 3056 | // We can also fold the crnot into an extension: | 
|  | 3057 | def : Pat<(i32 (zext pattern)), | 
|  | 3058 | (SELECT_I4 result, (LI 0), (LI 1))>; | 
|  | 3059 | def : Pat<(i32 (sext pattern)), | 
|  | 3060 | (SELECT_I4 result, (LI 0), (LI -1))>; | 
|  | 3061 |  | 
|  | 3062 | // We can also fold the crnot into an extension: | 
|  | 3063 | def : Pat<(i64 (zext pattern)), | 
|  | 3064 | (SELECT_I8 result, (LI8 0), (LI8 1))>; | 
|  | 3065 | def : Pat<(i64 (sext pattern)), | 
|  | 3066 | (SELECT_I8 result, (LI8 0), (LI8 -1))>; | 
|  | 3067 |  | 
|  | 3068 | // FIXME: We should choose either a zext or a sext based on other constants | 
|  | 3069 | // already around. | 
|  | 3070 | def : Pat<(i32 (anyext pattern)), | 
|  | 3071 | (SELECT_I4 result, (LI 0), (LI 1))>; | 
|  | 3072 |  | 
|  | 3073 | def : Pat<(i64 (anyext pattern)), | 
|  | 3074 | (SELECT_I8 result, (LI8 0), (LI8 1))>; | 
|  | 3075 | } | 
|  | 3076 |  | 
|  | 3077 | // FIXME: Because of what seems like a bug in TableGen's type-inference code, | 
|  | 3078 | // we need to write imm:$imm in the output patterns below, not just $imm, or | 
|  | 3079 | // else the resulting matcher will not correctly add the immediate operand | 
|  | 3080 | // (making it a register operand instead). | 
|  | 3081 |  | 
|  | 3082 | // extended SETCC. | 
|  | 3083 | multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag, | 
|  | 3084 | OutPatFrag rfrag, OutPatFrag rfrag8> { | 
|  | 3085 | def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))), | 
|  | 3086 | (rfrag $s1)>; | 
|  | 3087 | def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))), | 
|  | 3088 | (rfrag8 $s1)>; | 
|  | 3089 | def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))), | 
|  | 3090 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>; | 
|  | 3091 | def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))), | 
|  | 3092 | (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>; | 
|  | 3093 |  | 
|  | 3094 | def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))), | 
|  | 3095 | (rfrag $s1)>; | 
|  | 3096 | def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))), | 
|  | 3097 | (rfrag8 $s1)>; | 
|  | 3098 | def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))), | 
|  | 3099 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>; | 
|  | 3100 | def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))), | 
|  | 3101 | (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>; | 
|  | 3102 | } | 
|  | 3103 |  | 
|  | 3104 | // Note that we do all inversions below with i(32|64)not, instead of using | 
|  | 3105 | // (xori x, 1) because on the A2 nor has single-cycle latency while xori | 
|  | 3106 | // has 2-cycle latency. | 
|  | 3107 |  | 
|  | 3108 | defm : ExtSetCCPat<SETEQ, | 
|  | 3109 | PatFrag<(ops node:$in, node:$cc), | 
|  | 3110 | (setcc $in, 0, $cc)>, | 
|  | 3111 | OutPatFrag<(ops node:$in), | 
|  | 3112 | (RLWINM (CNTLZW $in), 27, 31, 31)>, | 
|  | 3113 | OutPatFrag<(ops node:$in), | 
|  | 3114 | (RLDICL (CNTLZD $in), 58, 63)> >; | 
|  | 3115 |  | 
|  | 3116 | defm : ExtSetCCPat<SETNE, | 
|  | 3117 | PatFrag<(ops node:$in, node:$cc), | 
|  | 3118 | (setcc $in, 0, $cc)>, | 
|  | 3119 | OutPatFrag<(ops node:$in), | 
|  | 3120 | (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>, | 
|  | 3121 | OutPatFrag<(ops node:$in), | 
|  | 3122 | (RLDICL (i64not (CNTLZD $in)), 58, 63)> >; | 
|  | 3123 |  | 
|  | 3124 | defm : ExtSetCCPat<SETLT, | 
|  | 3125 | PatFrag<(ops node:$in, node:$cc), | 
|  | 3126 | (setcc $in, 0, $cc)>, | 
|  | 3127 | OutPatFrag<(ops node:$in), | 
|  | 3128 | (RLWINM $in, 1, 31, 31)>, | 
|  | 3129 | OutPatFrag<(ops node:$in), | 
|  | 3130 | (RLDICL $in, 1, 63)> >; | 
|  | 3131 |  | 
|  | 3132 | defm : ExtSetCCPat<SETGE, | 
|  | 3133 | PatFrag<(ops node:$in, node:$cc), | 
|  | 3134 | (setcc $in, 0, $cc)>, | 
|  | 3135 | OutPatFrag<(ops node:$in), | 
|  | 3136 | (RLWINM (i32not $in), 1, 31, 31)>, | 
|  | 3137 | OutPatFrag<(ops node:$in), | 
|  | 3138 | (RLDICL (i64not $in), 1, 63)> >; | 
|  | 3139 |  | 
|  | 3140 | defm : ExtSetCCPat<SETGT, | 
|  | 3141 | PatFrag<(ops node:$in, node:$cc), | 
|  | 3142 | (setcc $in, 0, $cc)>, | 
|  | 3143 | OutPatFrag<(ops node:$in), | 
|  | 3144 | (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>, | 
|  | 3145 | OutPatFrag<(ops node:$in), | 
|  | 3146 | (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >; | 
|  | 3147 |  | 
|  | 3148 | defm : ExtSetCCPat<SETLE, | 
|  | 3149 | PatFrag<(ops node:$in, node:$cc), | 
|  | 3150 | (setcc $in, 0, $cc)>, | 
|  | 3151 | OutPatFrag<(ops node:$in), | 
|  | 3152 | (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>, | 
|  | 3153 | OutPatFrag<(ops node:$in), | 
|  | 3154 | (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >; | 
|  | 3155 |  | 
|  | 3156 | defm : ExtSetCCPat<SETLT, | 
|  | 3157 | PatFrag<(ops node:$in, node:$cc), | 
|  | 3158 | (setcc $in, -1, $cc)>, | 
|  | 3159 | OutPatFrag<(ops node:$in), | 
|  | 3160 | (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>, | 
|  | 3161 | OutPatFrag<(ops node:$in), | 
|  | 3162 | (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >; | 
|  | 3163 |  | 
|  | 3164 | defm : ExtSetCCPat<SETGE, | 
|  | 3165 | PatFrag<(ops node:$in, node:$cc), | 
|  | 3166 | (setcc $in, -1, $cc)>, | 
|  | 3167 | OutPatFrag<(ops node:$in), | 
|  | 3168 | (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>, | 
|  | 3169 | OutPatFrag<(ops node:$in), | 
|  | 3170 | (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >; | 
|  | 3171 |  | 
|  | 3172 | defm : ExtSetCCPat<SETGT, | 
|  | 3173 | PatFrag<(ops node:$in, node:$cc), | 
|  | 3174 | (setcc $in, -1, $cc)>, | 
|  | 3175 | OutPatFrag<(ops node:$in), | 
|  | 3176 | (RLWINM (i32not $in), 1, 31, 31)>, | 
|  | 3177 | OutPatFrag<(ops node:$in), | 
|  | 3178 | (RLDICL (i64not $in), 1, 63)> >; | 
|  | 3179 |  | 
|  | 3180 | defm : ExtSetCCPat<SETLE, | 
|  | 3181 | PatFrag<(ops node:$in, node:$cc), | 
|  | 3182 | (setcc $in, -1, $cc)>, | 
|  | 3183 | OutPatFrag<(ops node:$in), | 
|  | 3184 | (RLWINM $in, 1, 31, 31)>, | 
|  | 3185 | OutPatFrag<(ops node:$in), | 
|  | 3186 | (RLDICL $in, 1, 63)> >; | 
|  | 3187 |  | 
| Hal Finkel | a39fd4b | 2016-09-02 02:34:44 +0000 | [diff] [blame^] | 3188 | // An extended SETCC with shift amount. | 
|  | 3189 | multiclass ExtSetCCShiftPat<CondCode cc, PatFrag pfrag, | 
|  | 3190 | OutPatFrag rfrag, OutPatFrag rfrag8> { | 
|  | 3191 | def : Pat<(i32 (zext (i1 (pfrag i32:$s1, i32:$sa, cc)))), | 
|  | 3192 | (rfrag $s1, $sa)>; | 
|  | 3193 | def : Pat<(i64 (zext (i1 (pfrag i64:$s1, i32:$sa, cc)))), | 
|  | 3194 | (rfrag8 $s1, $sa)>; | 
|  | 3195 | def : Pat<(i64 (zext (i1 (pfrag i32:$s1, i32:$sa, cc)))), | 
|  | 3196 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1, $sa), sub_32)>; | 
|  | 3197 | def : Pat<(i32 (zext (i1 (pfrag i64:$s1, i32:$sa, cc)))), | 
|  | 3198 | (EXTRACT_SUBREG (rfrag8 $s1, $sa), sub_32)>; | 
|  | 3199 |  | 
|  | 3200 | def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, i32:$sa, cc)))), | 
|  | 3201 | (rfrag $s1, $sa)>; | 
|  | 3202 | def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, i32:$sa, cc)))), | 
|  | 3203 | (rfrag8 $s1, $sa)>; | 
|  | 3204 | def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, i32:$sa, cc)))), | 
|  | 3205 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1, $sa), sub_32)>; | 
|  | 3206 | def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, i32:$sa, cc)))), | 
|  | 3207 | (EXTRACT_SUBREG (rfrag8 $s1, $sa), sub_32)>; | 
|  | 3208 | } | 
|  | 3209 |  | 
|  | 3210 | defm : ExtSetCCShiftPat<SETNE, | 
|  | 3211 | PatFrag<(ops node:$in, node:$sa, node:$cc), | 
|  | 3212 | (setcc (and $in, (shl 1, $sa)), 0, $cc)>, | 
|  | 3213 | OutPatFrag<(ops node:$in, node:$sa), | 
|  | 3214 | (RLWNM $in, (SUBFIC $sa, 32), 31, 31)>, | 
|  | 3215 | OutPatFrag<(ops node:$in, node:$sa), | 
|  | 3216 | (RLDCL $in, (SUBFIC $sa, 64), 63)> >; | 
|  | 3217 |  | 
|  | 3218 | defm : ExtSetCCShiftPat<SETEQ, | 
|  | 3219 | PatFrag<(ops node:$in, node:$sa, node:$cc), | 
|  | 3220 | (setcc (and $in, (shl 1, $sa)), 0, $cc)>, | 
|  | 3221 | OutPatFrag<(ops node:$in, node:$sa), | 
|  | 3222 | (RLWNM (i32not $in), | 
|  | 3223 | (SUBFIC $sa, 32), 31, 31)>, | 
|  | 3224 | OutPatFrag<(ops node:$in, node:$sa), | 
|  | 3225 | (RLDCL (i64not $in), | 
|  | 3226 | (SUBFIC $sa, 64), 63)> >; | 
|  | 3227 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3228 | // SETCC for i32. | 
|  | 3229 | def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)), | 
|  | 3230 | (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>; | 
|  | 3231 | def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)), | 
|  | 3232 | (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>; | 
|  | 3233 | def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)), | 
|  | 3234 | (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>; | 
|  | 3235 | def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)), | 
|  | 3236 | (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>; | 
|  | 3237 | def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)), | 
|  | 3238 | (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>; | 
|  | 3239 | def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)), | 
|  | 3240 | (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>; | 
|  | 3241 |  | 
|  | 3242 | // For non-equality comparisons, the default code would materialize the | 
|  | 3243 | // constant, then compare against it, like this: | 
|  | 3244 | //   lis r2, 4660 | 
|  | 3245 | //   ori r2, r2, 22136 | 
|  | 3246 | //   cmpw cr0, r3, r2 | 
|  | 3247 | //   beq cr0,L6 | 
|  | 3248 | // Since we are just comparing for equality, we can emit this instead: | 
|  | 3249 | //   xoris r0,r3,0x1234 | 
|  | 3250 | //   cmplwi cr0,r0,0x5678 | 
|  | 3251 | //   beq cr0,L6 | 
|  | 3252 |  | 
|  | 3253 | def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)), | 
|  | 3254 | (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)), | 
|  | 3255 | (LO16 imm:$imm)), sub_eq)>; | 
|  | 3256 |  | 
|  | 3257 | defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)), | 
|  | 3258 | (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>; | 
|  | 3259 | defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)), | 
|  | 3260 | (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>; | 
|  | 3261 | defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)), | 
|  | 3262 | (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>; | 
|  | 3263 | defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)), | 
|  | 3264 | (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>; | 
|  | 3265 | defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)), | 
|  | 3266 | (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>; | 
|  | 3267 | defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)), | 
|  | 3268 | (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>; | 
|  | 3269 |  | 
|  | 3270 | defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)), | 
|  | 3271 | (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)), | 
|  | 3272 | (LO16 imm:$imm)), sub_eq)>; | 
|  | 3273 |  | 
|  | 3274 | def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)), | 
|  | 3275 | (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>; | 
|  | 3276 | def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)), | 
|  | 3277 | (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>; | 
|  | 3278 | def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)), | 
|  | 3279 | (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>; | 
|  | 3280 | def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)), | 
|  | 3281 | (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>; | 
|  | 3282 | def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)), | 
|  | 3283 | (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>; | 
|  | 3284 |  | 
|  | 3285 | defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)), | 
|  | 3286 | (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>; | 
|  | 3287 | defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)), | 
|  | 3288 | (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>; | 
|  | 3289 | defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)), | 
|  | 3290 | (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>; | 
|  | 3291 | defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)), | 
|  | 3292 | (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>; | 
|  | 3293 | defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)), | 
|  | 3294 | (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>; | 
|  | 3295 |  | 
|  | 3296 | // SETCC for i64. | 
|  | 3297 | def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)), | 
|  | 3298 | (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>; | 
|  | 3299 | def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)), | 
|  | 3300 | (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>; | 
|  | 3301 | def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)), | 
|  | 3302 | (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>; | 
|  | 3303 | def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)), | 
|  | 3304 | (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>; | 
|  | 3305 | def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)), | 
|  | 3306 | (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>; | 
|  | 3307 | def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)), | 
|  | 3308 | (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>; | 
|  | 3309 |  | 
|  | 3310 | // For non-equality comparisons, the default code would materialize the | 
|  | 3311 | // constant, then compare against it, like this: | 
|  | 3312 | //   lis r2, 4660 | 
|  | 3313 | //   ori r2, r2, 22136 | 
|  | 3314 | //   cmpd cr0, r3, r2 | 
|  | 3315 | //   beq cr0,L6 | 
|  | 3316 | // Since we are just comparing for equality, we can emit this instead: | 
|  | 3317 | //   xoris r0,r3,0x1234 | 
|  | 3318 | //   cmpldi cr0,r0,0x5678 | 
|  | 3319 | //   beq cr0,L6 | 
|  | 3320 |  | 
|  | 3321 | def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)), | 
|  | 3322 | (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)), | 
|  | 3323 | (LO16 imm:$imm)), sub_eq)>; | 
|  | 3324 |  | 
|  | 3325 | defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)), | 
|  | 3326 | (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>; | 
|  | 3327 | defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)), | 
|  | 3328 | (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>; | 
|  | 3329 | defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)), | 
|  | 3330 | (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>; | 
|  | 3331 | defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)), | 
|  | 3332 | (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>; | 
|  | 3333 | defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)), | 
|  | 3334 | (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>; | 
|  | 3335 | defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)), | 
|  | 3336 | (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>; | 
|  | 3337 |  | 
|  | 3338 | defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)), | 
|  | 3339 | (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)), | 
|  | 3340 | (LO16 imm:$imm)), sub_eq)>; | 
|  | 3341 |  | 
|  | 3342 | def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)), | 
|  | 3343 | (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>; | 
|  | 3344 | def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)), | 
|  | 3345 | (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>; | 
|  | 3346 | def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)), | 
|  | 3347 | (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>; | 
|  | 3348 | def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)), | 
|  | 3349 | (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>; | 
|  | 3350 | def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)), | 
|  | 3351 | (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>; | 
|  | 3352 |  | 
|  | 3353 | defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)), | 
|  | 3354 | (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>; | 
|  | 3355 | defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)), | 
|  | 3356 | (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>; | 
|  | 3357 | defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)), | 
|  | 3358 | (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>; | 
|  | 3359 | defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)), | 
|  | 3360 | (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>; | 
|  | 3361 | defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)), | 
|  | 3362 | (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>; | 
|  | 3363 |  | 
|  | 3364 | // SETCC for f32. | 
|  | 3365 | def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)), | 
|  | 3366 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>; | 
|  | 3367 | def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)), | 
|  | 3368 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>; | 
|  | 3369 | def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)), | 
|  | 3370 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>; | 
|  | 3371 | def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)), | 
|  | 3372 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>; | 
|  | 3373 | def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)), | 
|  | 3374 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>; | 
|  | 3375 | def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)), | 
|  | 3376 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>; | 
|  | 3377 | def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)), | 
|  | 3378 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>; | 
|  | 3379 |  | 
|  | 3380 | defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)), | 
|  | 3381 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>; | 
|  | 3382 | defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)), | 
|  | 3383 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>; | 
|  | 3384 | defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)), | 
|  | 3385 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>; | 
|  | 3386 | defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)), | 
|  | 3387 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>; | 
|  | 3388 | defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)), | 
|  | 3389 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>; | 
|  | 3390 | defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)), | 
|  | 3391 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>; | 
|  | 3392 | defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)), | 
|  | 3393 | (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>; | 
|  | 3394 |  | 
|  | 3395 | // SETCC for f64. | 
|  | 3396 | def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)), | 
|  | 3397 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>; | 
|  | 3398 | def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)), | 
|  | 3399 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>; | 
|  | 3400 | def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)), | 
|  | 3401 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>; | 
|  | 3402 | def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)), | 
|  | 3403 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>; | 
|  | 3404 | def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)), | 
|  | 3405 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>; | 
|  | 3406 | def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)), | 
|  | 3407 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>; | 
|  | 3408 | def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)), | 
|  | 3409 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>; | 
|  | 3410 |  | 
|  | 3411 | defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)), | 
|  | 3412 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>; | 
|  | 3413 | defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)), | 
|  | 3414 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>; | 
|  | 3415 | defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)), | 
|  | 3416 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>; | 
|  | 3417 | defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)), | 
|  | 3418 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>; | 
|  | 3419 | defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)), | 
|  | 3420 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>; | 
|  | 3421 | defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)), | 
|  | 3422 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>; | 
|  | 3423 | defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)), | 
|  | 3424 | (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>; | 
|  | 3425 |  | 
|  | 3426 | // match select on i1 variables: | 
|  | 3427 | def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)), | 
|  | 3428 | (CROR (CRAND        $cond , $tval), | 
|  | 3429 | (CRAND (crnot $cond), $fval))>; | 
|  | 3430 |  | 
|  | 3431 | // match selectcc on i1 variables: | 
|  | 3432 | //   select (lhs == rhs), tval, fval is: | 
|  | 3433 | //   ((lhs == rhs) & tval) | (!(lhs == rhs) & fval) | 
|  | 3434 | def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3435 | (CROR (CRAND (CRANDC $lhs, $rhs), $tval), | 
|  | 3436 | (CRAND (CRORC  $rhs, $lhs), $fval))>; | 
|  | 3437 | def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETULT)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3438 | (CROR (CRAND (CRANDC $rhs, $lhs), $tval), | 
|  | 3439 | (CRAND (CRORC  $lhs, $rhs), $fval))>; | 
|  | 3440 | def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3441 | (CROR (CRAND (CRORC  $lhs, $rhs), $tval), | 
|  | 3442 | (CRAND (CRANDC $rhs, $lhs), $fval))>; | 
|  | 3443 | def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETULE)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3444 | (CROR (CRAND (CRORC  $rhs, $lhs), $tval), | 
|  | 3445 | (CRAND (CRANDC $lhs, $rhs), $fval))>; | 
|  | 3446 | def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)), | 
|  | 3447 | (CROR (CRAND (CREQV $lhs, $rhs), $tval), | 
|  | 3448 | (CRAND (CRXOR $lhs, $rhs), $fval))>; | 
|  | 3449 | def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3450 | (CROR (CRAND (CRORC  $rhs, $lhs), $tval), | 
|  | 3451 | (CRAND (CRANDC $lhs, $rhs), $fval))>; | 
|  | 3452 | def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETUGE)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3453 | (CROR (CRAND (CRORC  $lhs, $rhs), $tval), | 
|  | 3454 | (CRAND (CRANDC $rhs, $lhs), $fval))>; | 
|  | 3455 | def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3456 | (CROR (CRAND (CRANDC $rhs, $lhs), $tval), | 
|  | 3457 | (CRAND (CRORC  $lhs, $rhs), $fval))>; | 
|  | 3458 | def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETUGT)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3459 | (CROR (CRAND (CRANDC $lhs, $rhs), $tval), | 
|  | 3460 | (CRAND (CRORC  $rhs, $lhs), $fval))>; | 
|  | 3461 | def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)), | 
|  | 3462 | (CROR (CRAND (CREQV $lhs, $rhs), $fval), | 
|  | 3463 | (CRAND (CRXOR $lhs, $rhs), $tval))>; | 
|  | 3464 |  | 
|  | 3465 | // match selectcc on i1 variables with non-i1 output. | 
|  | 3466 | def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3467 | (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 3468 | def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETULT)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3469 | (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 3470 | def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3471 | (SELECT_I4 (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 3472 | def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETULE)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3473 | (SELECT_I4 (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 3474 | def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)), | 
|  | 3475 | (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>; | 
|  | 3476 | def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3477 | (SELECT_I4 (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 3478 | def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETUGE)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3479 | (SELECT_I4 (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 3480 | def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3481 | (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 3482 | def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETUGT)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3483 | (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 3484 | def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)), | 
|  | 3485 | (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>; | 
|  | 3486 |  | 
|  | 3487 | def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3488 | (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 3489 | def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETULT)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3490 | (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 3491 | def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3492 | (SELECT_I8 (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 3493 | def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETULE)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3494 | (SELECT_I8 (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 3495 | def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)), | 
|  | 3496 | (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>; | 
|  | 3497 | def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3498 | (SELECT_I8 (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 3499 | def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETUGE)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3500 | (SELECT_I8 (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 3501 | def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3502 | (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 3503 | def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETUGT)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3504 | (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 3505 | def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)), | 
|  | 3506 | (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>; | 
|  | 3507 |  | 
|  | 3508 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3509 | (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 3510 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULT)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3511 | (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 3512 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3513 | (SELECT_F4 (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 3514 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULE)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3515 | (SELECT_F4 (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 3516 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)), | 
|  | 3517 | (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>; | 
|  | 3518 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3519 | (SELECT_F4 (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 3520 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGE)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3521 | (SELECT_F4 (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 3522 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3523 | (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 3524 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGT)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3525 | (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 3526 | def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)), | 
|  | 3527 | (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>; | 
|  | 3528 |  | 
|  | 3529 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3530 | (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 3531 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULT)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3532 | (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 3533 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3534 | (SELECT_F8 (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 3535 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULE)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3536 | (SELECT_F8 (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 3537 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)), | 
|  | 3538 | (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>; | 
|  | 3539 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3540 | (SELECT_F8 (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 3541 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGE)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3542 | (SELECT_F8 (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 3543 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3544 | (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 3545 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGT)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3546 | (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 3547 | def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)), | 
|  | 3548 | (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>; | 
|  | 3549 |  | 
|  | 3550 | def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3551 | (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 3552 | def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETULT)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3553 | (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 3554 | def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3555 | (SELECT_VRRC (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 3556 | def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETULE)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3557 | (SELECT_VRRC (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 3558 | def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)), | 
|  | 3559 | (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>; | 
|  | 3560 | def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3561 | (SELECT_VRRC (CRORC  $rhs, $lhs), $tval, $fval)>; | 
|  | 3562 | def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETUGE)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3563 | (SELECT_VRRC (CRORC  $lhs, $rhs), $tval, $fval)>; | 
|  | 3564 | def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)), | 
| Hal Finkel | a2cdbce | 2015-08-30 22:12:50 +0000 | [diff] [blame] | 3565 | (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>; | 
|  | 3566 | def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETUGT)), | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 3567 | (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>; | 
|  | 3568 | def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)), | 
|  | 3569 | (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>; | 
|  | 3570 |  | 
|  | 3571 | let usesCustomInserter = 1 in { | 
|  | 3572 | def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in), | 
|  | 3573 | "#ANDIo_1_EQ_BIT", | 
|  | 3574 | [(set i1:$dst, (trunc (not i32:$in)))]>; | 
|  | 3575 | def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in), | 
|  | 3576 | "#ANDIo_1_GT_BIT", | 
|  | 3577 | [(set i1:$dst, (trunc i32:$in))]>; | 
|  | 3578 |  | 
|  | 3579 | def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in), | 
|  | 3580 | "#ANDIo_1_EQ_BIT8", | 
|  | 3581 | [(set i1:$dst, (trunc (not i64:$in)))]>; | 
|  | 3582 | def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in), | 
|  | 3583 | "#ANDIo_1_GT_BIT8", | 
|  | 3584 | [(set i1:$dst, (trunc i64:$in))]>; | 
|  | 3585 | } | 
|  | 3586 |  | 
|  | 3587 | def : Pat<(i1 (not (trunc i32:$in))), | 
|  | 3588 | (ANDIo_1_EQ_BIT $in)>; | 
|  | 3589 | def : Pat<(i1 (not (trunc i64:$in))), | 
|  | 3590 | (ANDIo_1_EQ_BIT8 $in)>; | 
| Ulrich Weigand | 300b687 | 2013-05-03 19:51:09 +0000 | [diff] [blame] | 3591 |  | 
|  | 3592 | //===----------------------------------------------------------------------===// | 
|  | 3593 | // PowerPC Instructions used for assembler/disassembler only | 
|  | 3594 | // | 
|  | 3595 |  | 
| Joerg Sonnenberger | 9dedceb | 2014-08-05 13:34:01 +0000 | [diff] [blame] | 3596 | // FIXME: For B=0 or B > 8, the registers following RT are used. | 
|  | 3597 | // WARNING: Do not add patterns for this instruction without fixing this. | 
|  | 3598 | def LSWI  : XForm_base_r3xo<31, 597, (outs gprc:$RT), (ins gprc:$A, u5imm:$B), | 
|  | 3599 | "lswi $RT, $A, $B", IIC_LdStLoad, []>; | 
|  | 3600 |  | 
|  | 3601 | // FIXME: For B=0 or B > 8, the registers following RT are used. | 
|  | 3602 | // WARNING: Do not add patterns for this instruction without fixing this. | 
|  | 3603 | def STSWI : XForm_base_r3xo<31, 725, (outs), (ins gprc:$RT, gprc:$A, u5imm:$B), | 
|  | 3604 | "stswi $RT, $A, $B", IIC_LdStLoad, []>; | 
|  | 3605 |  | 
| Ulrich Weigand | 300b687 | 2013-05-03 19:51:09 +0000 | [diff] [blame] | 3606 | def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3607 | "isync", IIC_SprISYNC, []>; | 
| Ulrich Weigand | 300b687 | 2013-05-03 19:51:09 +0000 | [diff] [blame] | 3608 |  | 
|  | 3609 | def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3610 | "icbi $src", IIC_LdStICBI, []>; | 
| Ulrich Weigand | 300b687 | 2013-05-03 19:51:09 +0000 | [diff] [blame] | 3611 |  | 
| Sylvestre Ledru | 9be0b77 | 2015-02-05 18:57:02 +0000 | [diff] [blame] | 3612 | // We used to have EIEIO as value but E[0-9A-Z] is a reserved name | 
|  | 3613 | def EnforceIEIO : XForm_24_eieio<31, 854, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3614 | "eieio", IIC_LdStLoad, []>; | 
| Ulrich Weigand | 98fcc7b | 2013-07-01 17:06:26 +0000 | [diff] [blame] | 3615 |  | 
| Ulrich Weigand | 7a9fcdf | 2013-07-01 17:21:23 +0000 | [diff] [blame] | 3616 | def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3617 | "wait $L", IIC_LdStLoad, []>; | 
| Ulrich Weigand | 7a9fcdf | 2013-07-01 17:21:23 +0000 | [diff] [blame] | 3618 |  | 
| Joerg Sonnenberger | 99ef10f | 2014-07-29 23:16:31 +0000 | [diff] [blame] | 3619 | def MBAR : XForm_mbar<31, 854, (outs), (ins u5imm:$MO), | 
|  | 3620 | "mbar $MO", IIC_LdStLoad>, Requires<[IsBookE]>; | 
|  | 3621 |  | 
| Joerg Sonnenberger | 9e9623c | 2014-07-29 22:21:57 +0000 | [diff] [blame] | 3622 | def MTSR: XForm_sr<31, 210, (outs), (ins gprc:$RS, u4imm:$SR), | 
|  | 3623 | "mtsr $SR, $RS", IIC_SprMTSR>; | 
|  | 3624 |  | 
|  | 3625 | def MFSR: XForm_sr<31, 595, (outs gprc:$RS), (ins u4imm:$SR), | 
|  | 3626 | "mfsr $RS, $SR", IIC_SprMFSR>; | 
|  | 3627 |  | 
|  | 3628 | def MTSRIN: XForm_srin<31, 242, (outs), (ins gprc:$RS, gprc:$RB), | 
|  | 3629 | "mtsrin $RS, $RB", IIC_SprMTSR>; | 
|  | 3630 |  | 
|  | 3631 | def MFSRIN: XForm_srin<31, 659, (outs gprc:$RS), (ins gprc:$RB), | 
|  | 3632 | "mfsrin $RS, $RB", IIC_SprMFSR>; | 
|  | 3633 |  | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3634 | def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3635 | "mtmsr $RS, $L", IIC_SprMTMSR>; | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3636 |  | 
| Joerg Sonnenberger | b97f319 | 2014-07-30 10:32:51 +0000 | [diff] [blame] | 3637 | def WRTEE: XForm_mtmsr<31, 131, (outs), (ins gprc:$RS), | 
|  | 3638 | "wrtee $RS", IIC_SprMTMSR>, Requires<[IsBookE]> { | 
|  | 3639 | let L = 0; | 
|  | 3640 | } | 
|  | 3641 |  | 
|  | 3642 | def WRTEEI: I<31, (outs), (ins i1imm:$E), "wrteei $E", IIC_SprMTMSR>, | 
|  | 3643 | Requires<[IsBookE]> { | 
|  | 3644 | bits<1> E; | 
|  | 3645 |  | 
|  | 3646 | let Inst{16} = E; | 
|  | 3647 | let Inst{21-30} = 163; | 
|  | 3648 | } | 
|  | 3649 |  | 
| Joerg Sonnenberger | 0d5e068 | 2014-08-09 13:58:31 +0000 | [diff] [blame] | 3650 | def DCCCI : XForm_tlb<454, (outs), (ins gprc:$A, gprc:$B), | 
|  | 3651 | "dccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>; | 
|  | 3652 | def ICCCI : XForm_tlb<966, (outs), (ins gprc:$A, gprc:$B), | 
|  | 3653 | "iccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>; | 
| Joerg Sonnenberger | 4124712 | 2014-08-05 14:40:32 +0000 | [diff] [blame] | 3654 |  | 
| Joerg Sonnenberger | 0d5e068 | 2014-08-09 13:58:31 +0000 | [diff] [blame] | 3655 | def : InstAlias<"dci 0", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>; | 
|  | 3656 | def : InstAlias<"dccci", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>; | 
|  | 3657 | def : InstAlias<"ici 0", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>; | 
|  | 3658 | def : InstAlias<"iccci", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>; | 
| Joerg Sonnenberger | 4124712 | 2014-08-05 14:40:32 +0000 | [diff] [blame] | 3659 |  | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3660 | def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3661 | "mfmsr $RT", IIC_SprMFMSR, []>; | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3662 |  | 
|  | 3663 | def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3664 | "mtmsrd $RS, $L", IIC_SprMTMSRD>; | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3665 |  | 
| Hal Finkel | 6420216 | 2015-01-15 01:00:53 +0000 | [diff] [blame] | 3666 | def MCRFS : XLForm_3<63, 64, (outs crrc:$BF), (ins crrc:$BFA), | 
|  | 3667 | "mcrfs $BF, $BFA", IIC_BrMCR>; | 
|  | 3668 |  | 
|  | 3669 | def MTFSFI : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W), | 
|  | 3670 | "mtfsfi $BF, $U, $W", IIC_IntMFFS>; | 
|  | 3671 |  | 
|  | 3672 | def MTFSFIo : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W), | 
|  | 3673 | "mtfsfi. $BF, $U, $W", IIC_IntMFFS>, isDOT; | 
|  | 3674 |  | 
|  | 3675 | def : InstAlias<"mtfsfi $BF, $U", (MTFSFI crrc:$BF, i32imm:$U, 0)>; | 
|  | 3676 | def : InstAlias<"mtfsfi. $BF, $U", (MTFSFIo crrc:$BF, i32imm:$U, 0)>; | 
|  | 3677 |  | 
|  | 3678 | def MTFSF : XFLForm_1<63, 711, (outs), | 
|  | 3679 | (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W), | 
|  | 3680 | "mtfsf $FLM, $FRB, $L, $W", IIC_IntMFFS, []>; | 
|  | 3681 | def MTFSFo : XFLForm_1<63, 711, (outs), | 
|  | 3682 | (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W), | 
|  | 3683 | "mtfsf. $FLM, $FRB, $L, $W", IIC_IntMFFS, []>, isDOT; | 
|  | 3684 |  | 
|  | 3685 | def : InstAlias<"mtfsf $FLM, $FRB", (MTFSF i32imm:$FLM, f8rc:$FRB, 0, 0)>; | 
|  | 3686 | def : InstAlias<"mtfsf. $FLM, $FRB", (MTFSFo i32imm:$FLM, f8rc:$FRB, 0, 0)>; | 
|  | 3687 |  | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3688 | def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3689 | "slbie $RB", IIC_SprSLBIE, []>; | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3690 |  | 
|  | 3691 | def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3692 | "slbmte $RS, $RB", IIC_SprSLBMTE, []>; | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3693 |  | 
|  | 3694 | def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3695 | "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>; | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3696 |  | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3697 | def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>; | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3698 |  | 
| Joerg Sonnenberger | c03105b | 2014-08-02 20:16:29 +0000 | [diff] [blame] | 3699 | def TLBIA : XForm_0<31, 370, (outs), (ins), | 
|  | 3700 | "tlbia", IIC_SprTLBIA, []>; | 
|  | 3701 |  | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3702 | def TLBSYNC : XForm_0<31, 566, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3703 | "tlbsync", IIC_SprTLBSYNC, []>; | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3704 |  | 
|  | 3705 | def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3706 | "tlbiel $RB", IIC_SprTLBIEL, []>; | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3707 |  | 
| Joerg Sonnenberger | 5995e00 | 2014-08-04 23:49:45 +0000 | [diff] [blame] | 3708 | def TLBLD : XForm_16b<31, 978, (outs), (ins gprc:$RB), | 
|  | 3709 | "tlbld $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>; | 
|  | 3710 | def TLBLI : XForm_16b<31, 1010, (outs), (ins gprc:$RB), | 
|  | 3711 | "tlbli $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>; | 
|  | 3712 |  | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3713 | def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 3714 | "tlbie $RB,$RS", IIC_SprTLBIE, []>; | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3715 |  | 
| Joerg Sonnenberger | c5fe19d | 2014-07-30 22:51:15 +0000 | [diff] [blame] | 3716 | def TLBSX : XForm_tlb<914, (outs), (ins gprc:$A, gprc:$B), "tlbsx $A, $B", | 
|  | 3717 | IIC_LdStLoad>, Requires<[IsBookE]>; | 
|  | 3718 |  | 
|  | 3719 | def TLBIVAX : XForm_tlb<786, (outs), (ins gprc:$A, gprc:$B), "tlbivax $A, $B", | 
|  | 3720 | IIC_LdStLoad>, Requires<[IsBookE]>; | 
| Joerg Sonnenberger | fee94b4 | 2014-07-30 20:44:04 +0000 | [diff] [blame] | 3721 |  | 
|  | 3722 | def TLBRE : XForm_24_eieio<31, 946, (outs), (ins), | 
|  | 3723 | "tlbre", IIC_LdStLoad, []>, Requires<[IsBookE]>; | 
|  | 3724 |  | 
|  | 3725 | def TLBWE : XForm_24_eieio<31, 978, (outs), (ins), | 
|  | 3726 | "tlbwe", IIC_LdStLoad, []>, Requires<[IsBookE]>; | 
|  | 3727 |  | 
| Joerg Sonnenberger | 6c3e385 | 2014-08-04 21:28:22 +0000 | [diff] [blame] | 3728 | def TLBRE2 : XForm_tlbws<31, 946, (outs gprc:$RS), (ins gprc:$A, i1imm:$WS), | 
|  | 3729 | "tlbre $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>; | 
|  | 3730 |  | 
|  | 3731 | def TLBWE2 : XForm_tlbws<31, 978, (outs), (ins gprc:$RS, gprc:$A, i1imm:$WS), | 
|  | 3732 | "tlbwe $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>; | 
|  | 3733 |  | 
|  | 3734 | def TLBSX2 : XForm_base_r3xo<31, 914, (outs), (ins gprc:$RST, gprc:$A, gprc:$B), | 
|  | 3735 | "tlbsx $RST, $A, $B", IIC_LdStLoad, []>, | 
|  | 3736 | Requires<[IsPPC4xx]>; | 
|  | 3737 | def TLBSX2D : XForm_base_r3xo<31, 914, (outs), | 
|  | 3738 | (ins gprc:$RST, gprc:$A, gprc:$B), | 
|  | 3739 | "tlbsx. $RST, $A, $B", IIC_LdStLoad, []>, | 
|  | 3740 | Requires<[IsPPC4xx]>, isDOT; | 
|  | 3741 |  | 
| Joerg Sonnenberger | a3d4dc9 | 2014-08-07 12:39:59 +0000 | [diff] [blame] | 3742 | def RFID : XForm_0<19, 18, (outs), (ins), "rfid", IIC_IntRFID, []>; | 
|  | 3743 |  | 
| Joerg Sonnenberger | 83ef5c7 | 2014-08-07 12:35:16 +0000 | [diff] [blame] | 3744 | def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_SprRFI, []>, | 
| Joerg Sonnenberger | 1307655 | 2014-07-29 23:45:20 +0000 | [diff] [blame] | 3745 | Requires<[IsBookE]>; | 
|  | 3746 | def RFCI : XForm_0<19, 51, (outs), (ins), "rfci", IIC_BrB, []>, | 
|  | 3747 | Requires<[IsBookE]>; | 
| Joerg Sonnenberger | accbc94 | 2014-07-29 15:49:09 +0000 | [diff] [blame] | 3748 |  | 
| Joerg Sonnenberger | 0b2ebcb | 2014-08-04 15:47:38 +0000 | [diff] [blame] | 3749 | def RFDI : XForm_0<19, 39, (outs), (ins), "rfdi", IIC_BrB, []>, | 
|  | 3750 | Requires<[IsE500]>; | 
|  | 3751 | def RFMCI : XForm_0<19, 38, (outs), (ins), "rfmci", IIC_BrB, []>, | 
|  | 3752 | Requires<[IsE500]>; | 
| Joerg Sonnenberger | 6809287 | 2014-07-30 21:09:03 +0000 | [diff] [blame] | 3753 |  | 
| Joerg Sonnenberger | e8a167c | 2014-08-02 20:00:26 +0000 | [diff] [blame] | 3754 | def MFDCR : XFXForm_1<31, 323, (outs gprc:$RT), (ins i32imm:$SPR), | 
| Joerg Sonnenberger | 0b2ebcb | 2014-08-04 15:47:38 +0000 | [diff] [blame] | 3755 | "mfdcr $RT, $SPR", IIC_SprMFSPR>, Requires<[IsPPC4xx]>; | 
| Joerg Sonnenberger | e8a167c | 2014-08-02 20:00:26 +0000 | [diff] [blame] | 3756 | def MTDCR : XFXForm_1<31, 451, (outs), (ins gprc:$RT, i32imm:$SPR), | 
| Joerg Sonnenberger | 0b2ebcb | 2014-08-04 15:47:38 +0000 | [diff] [blame] | 3757 | "mtdcr $SPR, $RT", IIC_SprMTSPR>, Requires<[IsPPC4xx]>; | 
| Joerg Sonnenberger | e8a167c | 2014-08-02 20:00:26 +0000 | [diff] [blame] | 3758 |  | 
| Hal Finkel | 5901676 | 2014-11-25 00:30:11 +0000 | [diff] [blame] | 3759 | def ATTN : XForm_attn<0, 256, (outs), (ins), "attn", IIC_BrB>; | 
|  | 3760 |  | 
| Hal Finkel | 378107d | 2014-11-30 10:15:56 +0000 | [diff] [blame] | 3761 | def LBZCIX : XForm_base_r3xo<31, 853, (outs gprc:$RST), (ins gprc:$A, gprc:$B), | 
|  | 3762 | "lbzcix $RST, $A, $B", IIC_LdStLoad, []>; | 
|  | 3763 | def LHZCIX : XForm_base_r3xo<31, 821, (outs gprc:$RST), (ins gprc:$A, gprc:$B), | 
|  | 3764 | "lhzcix $RST, $A, $B", IIC_LdStLoad, []>; | 
|  | 3765 | def LWZCIX : XForm_base_r3xo<31, 789, (outs gprc:$RST), (ins gprc:$A, gprc:$B), | 
|  | 3766 | "lwzcix $RST, $A, $B", IIC_LdStLoad, []>; | 
|  | 3767 | def LDCIX :  XForm_base_r3xo<31, 885, (outs gprc:$RST), (ins gprc:$A, gprc:$B), | 
|  | 3768 | "ldcix $RST, $A, $B", IIC_LdStLoad, []>; | 
|  | 3769 |  | 
|  | 3770 | def STBCIX : XForm_base_r3xo<31, 981, (outs), (ins gprc:$RST, gprc:$A, gprc:$B), | 
|  | 3771 | "stbcix $RST, $A, $B", IIC_LdStLoad, []>; | 
|  | 3772 | def STHCIX : XForm_base_r3xo<31, 949, (outs), (ins gprc:$RST, gprc:$A, gprc:$B), | 
|  | 3773 | "sthcix $RST, $A, $B", IIC_LdStLoad, []>; | 
|  | 3774 | def STWCIX : XForm_base_r3xo<31, 917, (outs), (ins gprc:$RST, gprc:$A, gprc:$B), | 
|  | 3775 | "stwcix $RST, $A, $B", IIC_LdStLoad, []>; | 
|  | 3776 | def STDCIX : XForm_base_r3xo<31, 1013, (outs), (ins gprc:$RST, gprc:$A, gprc:$B), | 
|  | 3777 | "stdcix $RST, $A, $B", IIC_LdStLoad, []>; | 
|  | 3778 |  | 
| Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 3779 | //===----------------------------------------------------------------------===// | 
|  | 3780 | // PowerPC Assembler Instruction Aliases | 
|  | 3781 | // | 
|  | 3782 |  | 
|  | 3783 | // Pseudo-instructions for alternate assembly syntax (never used by codegen). | 
|  | 3784 | // These are aliases that require C++ handling to convert to the target | 
|  | 3785 | // instruction, while InstAliases can be handled directly by tblgen. | 
|  | 3786 | class PPCAsmPseudo<string asm, dag iops> | 
|  | 3787 | : Instruction { | 
|  | 3788 | let Namespace = "PPC"; | 
|  | 3789 | bit PPC64 = 0;  // Default value, override with isPPC64 | 
|  | 3790 |  | 
|  | 3791 | let OutOperandList = (outs); | 
|  | 3792 | let InOperandList = iops; | 
|  | 3793 | let Pattern = []; | 
|  | 3794 | let AsmString = asm; | 
|  | 3795 | let isAsmParserOnly = 1; | 
|  | 3796 | let isPseudo = 1; | 
|  | 3797 | } | 
|  | 3798 |  | 
| Ulrich Weigand | 4c44032 | 2013-06-10 17:19:43 +0000 | [diff] [blame] | 3799 | def : InstAlias<"sc", (SC 0)>; | 
|  | 3800 |  | 
| Hal Finkel | fe3368c | 2014-10-02 22:34:22 +0000 | [diff] [blame] | 3801 | def : InstAlias<"sync", (SYNC 0)>, Requires<[HasSYNC]>; | 
| Hal Finkel | d86e90a | 2015-04-23 23:05:08 +0000 | [diff] [blame] | 3802 | def : InstAlias<"msync", (SYNC 0), 0>, Requires<[HasSYNC]>; | 
| Hal Finkel | fe3368c | 2014-10-02 22:34:22 +0000 | [diff] [blame] | 3803 | def : InstAlias<"lwsync", (SYNC 1)>, Requires<[HasSYNC]>; | 
|  | 3804 | def : InstAlias<"ptesync", (SYNC 2)>, Requires<[HasSYNC]>; | 
| Ulrich Weigand | 797f1a3 | 2013-07-01 16:37:52 +0000 | [diff] [blame] | 3805 |  | 
| Ulrich Weigand | 7a9fcdf | 2013-07-01 17:21:23 +0000 | [diff] [blame] | 3806 | def : InstAlias<"wait", (WAIT 0)>; | 
|  | 3807 | def : InstAlias<"waitrsv", (WAIT 1)>; | 
|  | 3808 | def : InstAlias<"waitimpl", (WAIT 2)>; | 
|  | 3809 |  | 
| Joerg Sonnenberger | 2450768 | 2014-07-29 23:31:27 +0000 | [diff] [blame] | 3810 | def : InstAlias<"mbar", (MBAR 0)>, Requires<[IsBookE]>; | 
|  | 3811 |  | 
| Hal Finkel | fefcfff | 2015-04-23 22:47:57 +0000 | [diff] [blame] | 3812 | def DCBTx   : PPCAsmPseudo<"dcbt $dst", (ins memrr:$dst)>; | 
|  | 3813 | def DCBTSTx : PPCAsmPseudo<"dcbtst $dst", (ins memrr:$dst)>; | 
|  | 3814 |  | 
|  | 3815 | def DCBTCT : PPCAsmPseudo<"dcbtct $dst, $TH", (ins memrr:$dst, u5imm:$TH)>; | 
|  | 3816 | def DCBTDS : PPCAsmPseudo<"dcbtds $dst, $TH", (ins memrr:$dst, u5imm:$TH)>; | 
|  | 3817 | def DCBTT  : PPCAsmPseudo<"dcbtt $dst", (ins memrr:$dst)>; | 
|  | 3818 |  | 
|  | 3819 | def DCBTSTCT : PPCAsmPseudo<"dcbtstct $dst, $TH", (ins memrr:$dst, u5imm:$TH)>; | 
|  | 3820 | def DCBTSTDS : PPCAsmPseudo<"dcbtstds $dst, $TH", (ins memrr:$dst, u5imm:$TH)>; | 
|  | 3821 | def DCBTSTT  : PPCAsmPseudo<"dcbtstt $dst", (ins memrr:$dst)>; | 
|  | 3822 |  | 
| Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 3823 | def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>; | 
|  | 3824 | def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>; | 
|  | 3825 | def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>; | 
|  | 3826 | def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>; | 
|  | 3827 |  | 
| Ulrich Weigand | ae9cf58 | 2013-07-03 12:32:41 +0000 | [diff] [blame] | 3828 | def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>; | 
|  | 3829 | def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>; | 
|  | 3830 |  | 
| Joerg Sonnenberger | 853feaa | 2014-08-07 13:16:58 +0000 | [diff] [blame] | 3831 | def : InstAlias<"mfrtcu $Rx", (MFSPR gprc:$Rx, 4)>; | 
|  | 3832 | def : InstAlias<"mfrtcl $Rx", (MFSPR gprc:$Rx, 5)>; | 
|  | 3833 |  | 
| Joerg Sonnenberger | b1ccf56 | 2014-07-29 18:55:43 +0000 | [diff] [blame] | 3834 | def : InstAlias<"mtdscr $Rx", (MTSPR 17, gprc:$Rx)>; | 
|  | 3835 | def : InstAlias<"mfdscr $Rx", (MFSPR gprc:$Rx, 17)>; | 
|  | 3836 |  | 
| Joerg Sonnenberger | 053566a | 2014-07-29 22:42:44 +0000 | [diff] [blame] | 3837 | def : InstAlias<"mtdsisr $Rx", (MTSPR 18, gprc:$Rx)>; | 
|  | 3838 | def : InstAlias<"mfdsisr $Rx", (MFSPR gprc:$Rx, 18)>; | 
| Joerg Sonnenberger | b1ccf56 | 2014-07-29 18:55:43 +0000 | [diff] [blame] | 3839 |  | 
|  | 3840 | def : InstAlias<"mtdar $Rx", (MTSPR 19, gprc:$Rx)>; | 
|  | 3841 | def : InstAlias<"mfdar $Rx", (MFSPR gprc:$Rx, 19)>; | 
|  | 3842 |  | 
|  | 3843 | def : InstAlias<"mtdec $Rx", (MTSPR 22, gprc:$Rx)>; | 
|  | 3844 | def : InstAlias<"mfdec $Rx", (MFSPR gprc:$Rx, 22)>; | 
|  | 3845 |  | 
|  | 3846 | def : InstAlias<"mtsdr1 $Rx", (MTSPR 25, gprc:$Rx)>; | 
|  | 3847 | def : InstAlias<"mfsdr1 $Rx", (MFSPR gprc:$Rx, 25)>; | 
|  | 3848 |  | 
|  | 3849 | def : InstAlias<"mtsrr0 $Rx", (MTSPR 26, gprc:$Rx)>; | 
|  | 3850 | def : InstAlias<"mfsrr0 $Rx", (MFSPR gprc:$Rx, 26)>; | 
|  | 3851 |  | 
|  | 3852 | def : InstAlias<"mtsrr1 $Rx", (MTSPR 27, gprc:$Rx)>; | 
|  | 3853 | def : InstAlias<"mfsrr1 $Rx", (MFSPR gprc:$Rx, 27)>; | 
|  | 3854 |  | 
| Joerg Sonnenberger | 936a4c8 | 2014-08-05 14:53:05 +0000 | [diff] [blame] | 3855 | def : InstAlias<"mtsrr2 $Rx", (MTSPR 990, gprc:$Rx)>, Requires<[IsPPC4xx]>; | 
|  | 3856 | def : InstAlias<"mfsrr2 $Rx", (MFSPR gprc:$Rx, 990)>, Requires<[IsPPC4xx]>; | 
|  | 3857 |  | 
|  | 3858 | def : InstAlias<"mtsrr3 $Rx", (MTSPR 991, gprc:$Rx)>, Requires<[IsPPC4xx]>; | 
|  | 3859 | def : InstAlias<"mfsrr3 $Rx", (MFSPR gprc:$Rx, 991)>, Requires<[IsPPC4xx]>; | 
|  | 3860 |  | 
| Joerg Sonnenberger | b1ccf56 | 2014-07-29 18:55:43 +0000 | [diff] [blame] | 3861 | def : InstAlias<"mtcfar $Rx", (MTSPR 28, gprc:$Rx)>; | 
|  | 3862 | def : InstAlias<"mfcfar $Rx", (MFSPR gprc:$Rx, 28)>; | 
|  | 3863 |  | 
|  | 3864 | def : InstAlias<"mtamr $Rx", (MTSPR 29, gprc:$Rx)>; | 
|  | 3865 | def : InstAlias<"mfamr $Rx", (MFSPR gprc:$Rx, 29)>; | 
|  | 3866 |  | 
| Joerg Sonnenberger | 9e281bf | 2014-07-30 23:59:11 +0000 | [diff] [blame] | 3867 | def : InstAlias<"mtpid $Rx", (MTSPR 48, gprc:$Rx)>, Requires<[IsBookE]>; | 
|  | 3868 | def : InstAlias<"mfpid $Rx", (MFSPR gprc:$Rx, 48)>, Requires<[IsBookE]>; | 
|  | 3869 |  | 
| Ulrich Weigand | e840ee2 | 2013-07-08 15:20:38 +0000 | [diff] [blame] | 3870 | def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>; | 
| Joerg Sonnenberger | 6e842b3 | 2014-08-04 20:28:34 +0000 | [diff] [blame] | 3871 | def : InstAlias<"mftbl $Rx", (MFTB gprc:$Rx, 268)>; | 
| Ulrich Weigand | e840ee2 | 2013-07-08 15:20:38 +0000 | [diff] [blame] | 3872 | def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>; | 
|  | 3873 |  | 
| Joerg Sonnenberger | 1837a7b | 2014-08-07 13:06:23 +0000 | [diff] [blame] | 3874 | def : InstAlias<"mttbl $Rx", (MTSPR 284, gprc:$Rx)>; | 
|  | 3875 | def : InstAlias<"mttbu $Rx", (MTSPR 285, gprc:$Rx)>; | 
|  | 3876 |  | 
| Joerg Sonnenberger | 048284e | 2014-08-05 14:18:16 +0000 | [diff] [blame] | 3877 | def : InstAlias<"mftblo $Rx", (MFSPR gprc:$Rx, 989)>, Requires<[IsPPC4xx]>; | 
|  | 3878 | def : InstAlias<"mttblo $Rx", (MTSPR 989, gprc:$Rx)>, Requires<[IsPPC4xx]>; | 
|  | 3879 | def : InstAlias<"mftbhi $Rx", (MFSPR gprc:$Rx, 988)>, Requires<[IsPPC4xx]>; | 
|  | 3880 | def : InstAlias<"mttbhi $Rx", (MTSPR 988, gprc:$Rx)>, Requires<[IsPPC4xx]>; | 
|  | 3881 |  | 
| Ulrich Weigand | 6ca7157 | 2013-06-24 18:08:03 +0000 | [diff] [blame] | 3882 | def : InstAlias<"xnop", (XORI R0, R0, 0)>; | 
|  | 3883 |  | 
| Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 3884 | def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>; | 
| Ulrich Weigand | 6ca7157 | 2013-06-24 18:08:03 +0000 | [diff] [blame] | 3885 | def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>; | 
|  | 3886 |  | 
|  | 3887 | def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>; | 
|  | 3888 | def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>; | 
|  | 3889 |  | 
| Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 3890 | def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>; | 
|  | 3891 |  | 
| Joerg Sonnenberger | 7405210 | 2014-08-04 17:07:41 +0000 | [diff] [blame] | 3892 | foreach BATR = 0-3 in { | 
|  | 3893 | def : InstAlias<"mtdbatu "#BATR#", $Rx", | 
|  | 3894 | (MTSPR !add(BATR, !add(BATR, 536)), gprc:$Rx)>, | 
|  | 3895 | Requires<[IsPPC6xx]>; | 
|  | 3896 | def : InstAlias<"mfdbatu $Rx, "#BATR, | 
|  | 3897 | (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 536)))>, | 
|  | 3898 | Requires<[IsPPC6xx]>; | 
|  | 3899 | def : InstAlias<"mtdbatl "#BATR#", $Rx", | 
|  | 3900 | (MTSPR !add(BATR, !add(BATR, 537)), gprc:$Rx)>, | 
|  | 3901 | Requires<[IsPPC6xx]>; | 
|  | 3902 | def : InstAlias<"mfdbatl $Rx, "#BATR, | 
|  | 3903 | (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 537)))>, | 
|  | 3904 | Requires<[IsPPC6xx]>; | 
|  | 3905 | def : InstAlias<"mtibatu "#BATR#", $Rx", | 
|  | 3906 | (MTSPR !add(BATR, !add(BATR, 528)), gprc:$Rx)>, | 
|  | 3907 | Requires<[IsPPC6xx]>; | 
|  | 3908 | def : InstAlias<"mfibatu $Rx, "#BATR, | 
|  | 3909 | (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 528)))>, | 
|  | 3910 | Requires<[IsPPC6xx]>; | 
|  | 3911 | def : InstAlias<"mtibatl "#BATR#", $Rx", | 
|  | 3912 | (MTSPR !add(BATR, !add(BATR, 529)), gprc:$Rx)>, | 
|  | 3913 | Requires<[IsPPC6xx]>; | 
|  | 3914 | def : InstAlias<"mfibatl $Rx, "#BATR, | 
|  | 3915 | (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 529)))>, | 
|  | 3916 | Requires<[IsPPC6xx]>; | 
|  | 3917 | } | 
|  | 3918 |  | 
| Joerg Sonnenberger | c4ce429 | 2014-08-05 15:45:15 +0000 | [diff] [blame] | 3919 | foreach BR = 0-7 in { | 
|  | 3920 | def : InstAlias<"mfbr"#BR#" $Rx", | 
|  | 3921 | (MFDCR gprc:$Rx, !add(BR, 0x80))>, | 
|  | 3922 | Requires<[IsPPC4xx]>; | 
|  | 3923 | def : InstAlias<"mtbr"#BR#" $Rx", | 
|  | 3924 | (MTDCR gprc:$Rx, !add(BR, 0x80))>, | 
|  | 3925 | Requires<[IsPPC4xx]>; | 
|  | 3926 | } | 
|  | 3927 |  | 
| Joerg Sonnenberger | 51cf733 | 2014-08-04 22:56:42 +0000 | [diff] [blame] | 3928 | def : InstAlias<"mtdccr $Rx", (MTSPR 1018, gprc:$Rx)>, Requires<[IsPPC4xx]>; | 
|  | 3929 | def : InstAlias<"mfdccr $Rx", (MFSPR gprc:$Rx, 1018)>, Requires<[IsPPC4xx]>; | 
|  | 3930 |  | 
|  | 3931 | def : InstAlias<"mticcr $Rx", (MTSPR 1019, gprc:$Rx)>, Requires<[IsPPC4xx]>; | 
|  | 3932 | def : InstAlias<"mficcr $Rx", (MFSPR gprc:$Rx, 1019)>, Requires<[IsPPC4xx]>; | 
|  | 3933 |  | 
|  | 3934 | def : InstAlias<"mtdear $Rx", (MTSPR 981, gprc:$Rx)>, Requires<[IsPPC4xx]>; | 
|  | 3935 | def : InstAlias<"mfdear $Rx", (MFSPR gprc:$Rx, 981)>, Requires<[IsPPC4xx]>; | 
|  | 3936 |  | 
|  | 3937 | def : InstAlias<"mtesr $Rx", (MTSPR 980, gprc:$Rx)>, Requires<[IsPPC4xx]>; | 
|  | 3938 | def : InstAlias<"mfesr $Rx", (MFSPR gprc:$Rx, 980)>, Requires<[IsPPC4xx]>; | 
|  | 3939 |  | 
| Joerg Sonnenberger | 39f095a | 2014-08-07 12:18:21 +0000 | [diff] [blame] | 3940 | def : InstAlias<"mfspefscr $Rx", (MFSPR gprc:$Rx, 512)>; | 
|  | 3941 | def : InstAlias<"mtspefscr $Rx", (MTSPR 512, gprc:$Rx)>; | 
|  | 3942 |  | 
| Joerg Sonnenberger | 755ffa9 | 2014-08-04 23:53:42 +0000 | [diff] [blame] | 3943 | def : InstAlias<"mttcr $Rx", (MTSPR 986, gprc:$Rx)>, Requires<[IsPPC4xx]>; | 
|  | 3944 | def : InstAlias<"mftcr $Rx", (MFSPR gprc:$Rx, 986)>, Requires<[IsPPC4xx]>; | 
|  | 3945 |  | 
| Ulrich Weigand | 6ca7157 | 2013-06-24 18:08:03 +0000 | [diff] [blame] | 3946 | def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>; | 
| Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 3947 |  | 
| Ulrich Weigand | 4069e24 | 2013-06-25 13:16:48 +0000 | [diff] [blame] | 3948 | def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm", | 
|  | 3949 | (ins gprc:$rA, gprc:$rB, s16imm:$imm)>; | 
|  | 3950 | def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm", | 
|  | 3951 | (ins gprc:$rA, gprc:$rB, s16imm:$imm)>; | 
|  | 3952 | def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm", | 
|  | 3953 | (ins gprc:$rA, gprc:$rB, s16imm:$imm)>; | 
|  | 3954 | def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm", | 
|  | 3955 | (ins gprc:$rA, gprc:$rB, s16imm:$imm)>; | 
|  | 3956 |  | 
|  | 3957 | def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>; | 
|  | 3958 | def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>; | 
|  | 3959 | def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>; | 
|  | 3960 | def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>; | 
|  | 3961 |  | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3962 | def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>; | 
|  | 3963 | def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>; | 
|  | 3964 |  | 
| Joerg Sonnenberger | 84d35df | 2014-08-07 13:35:34 +0000 | [diff] [blame] | 3965 | def : InstAlias<"mfasr $RT", (MFSPR gprc:$RT, 280)>; | 
|  | 3966 | def : InstAlias<"mtasr $RT", (MTSPR 280, gprc:$RT)>; | 
|  | 3967 |  | 
| Joerg Sonnenberger | 5002fb5 | 2014-08-04 17:26:15 +0000 | [diff] [blame] | 3968 | foreach SPRG = 0-3 in { | 
|  | 3969 | def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 272))>; | 
|  | 3970 | def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 272))>; | 
|  | 3971 | def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>; | 
|  | 3972 | def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>; | 
|  | 3973 | } | 
|  | 3974 | foreach SPRG = 4-7 in { | 
|  | 3975 | def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 256))>, | 
|  | 3976 | Requires<[IsBookE]>; | 
|  | 3977 | def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 256))>, | 
|  | 3978 | Requires<[IsBookE]>; | 
|  | 3979 | def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>, | 
|  | 3980 | Requires<[IsBookE]>; | 
|  | 3981 | def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>, | 
|  | 3982 | Requires<[IsBookE]>; | 
|  | 3983 | } | 
| Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame] | 3984 |  | 
|  | 3985 | def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>; | 
|  | 3986 |  | 
|  | 3987 | def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>; | 
|  | 3988 | def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>; | 
|  | 3989 |  | 
|  | 3990 | def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>; | 
|  | 3991 |  | 
|  | 3992 | def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>; | 
|  | 3993 | def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>; | 
|  | 3994 |  | 
|  | 3995 | def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>; | 
|  | 3996 | def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>; | 
|  | 3997 | def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>; | 
|  | 3998 | def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>; | 
|  | 3999 |  | 
|  | 4000 | def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>; | 
|  | 4001 |  | 
| Joerg Sonnenberger | 6c3e385 | 2014-08-04 21:28:22 +0000 | [diff] [blame] | 4002 | def : InstAlias<"tlbrehi $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 0)>, | 
|  | 4003 | Requires<[IsPPC4xx]>; | 
|  | 4004 | def : InstAlias<"tlbrelo $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 1)>, | 
|  | 4005 | Requires<[IsPPC4xx]>; | 
|  | 4006 | def : InstAlias<"tlbwehi $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 0)>, | 
|  | 4007 | Requires<[IsPPC4xx]>; | 
|  | 4008 | def : InstAlias<"tlbwelo $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 1)>, | 
|  | 4009 | Requires<[IsPPC4xx]>; | 
|  | 4010 |  | 
| Ulrich Weigand | ad873cd | 2013-06-25 13:17:41 +0000 | [diff] [blame] | 4011 | def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b", | 
|  | 4012 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; | 
|  | 4013 | def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b", | 
|  | 4014 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; | 
|  | 4015 | def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b", | 
|  | 4016 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; | 
|  | 4017 | def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b", | 
|  | 4018 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; | 
|  | 4019 | def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b", | 
|  | 4020 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; | 
|  | 4021 | def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b", | 
|  | 4022 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; | 
|  | 4023 | def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b", | 
|  | 4024 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; | 
|  | 4025 | def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b", | 
|  | 4026 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; | 
|  | 4027 | def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n", | 
|  | 4028 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; | 
|  | 4029 | def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n", | 
|  | 4030 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; | 
| Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 4031 | def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n", | 
|  | 4032 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; | 
| Ulrich Weigand | ad873cd | 2013-06-25 13:17:41 +0000 | [diff] [blame] | 4033 | def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n", | 
|  | 4034 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; | 
| Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 4035 | def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n", | 
|  | 4036 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; | 
| Ulrich Weigand | ad873cd | 2013-06-25 13:17:41 +0000 | [diff] [blame] | 4037 | def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n", | 
|  | 4038 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; | 
|  | 4039 | def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n", | 
|  | 4040 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; | 
|  | 4041 | def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n", | 
|  | 4042 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; | 
|  | 4043 | def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n", | 
|  | 4044 | (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>; | 
|  | 4045 | def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n", | 
|  | 4046 | (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>; | 
|  | 4047 |  | 
|  | 4048 | def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>; | 
|  | 4049 | def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>; | 
|  | 4050 | def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>; | 
|  | 4051 | def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>; | 
|  | 4052 | def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>; | 
|  | 4053 | def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>; | 
|  | 4054 |  | 
| Hal Finkel | f405234 | 2015-10-28 03:26:45 +0000 | [diff] [blame] | 4055 | def : InstAlias<"cntlzw $rA, $rS", (CNTLZW gprc:$rA, gprc:$rS)>; | 
|  | 4056 | def : InstAlias<"cntlzw. $rA, $rS", (CNTLZWo gprc:$rA, gprc:$rS)>; | 
|  | 4057 | // The POWER variant | 
|  | 4058 | def : MnemonicAlias<"cntlz",  "cntlzw">; | 
|  | 4059 | def : MnemonicAlias<"cntlz.", "cntlzw.">; | 
| Hal Finkel | 57c6ac5e | 2015-02-10 18:45:02 +0000 | [diff] [blame] | 4060 |  | 
| Ulrich Weigand | ad873cd | 2013-06-25 13:17:41 +0000 | [diff] [blame] | 4061 | def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b", | 
|  | 4062 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; | 
|  | 4063 | def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b", | 
|  | 4064 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; | 
|  | 4065 | def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b", | 
|  | 4066 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; | 
|  | 4067 | def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b", | 
|  | 4068 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; | 
|  | 4069 | def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b", | 
|  | 4070 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; | 
|  | 4071 | def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b", | 
|  | 4072 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; | 
|  | 4073 | def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n", | 
|  | 4074 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; | 
|  | 4075 | def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n", | 
|  | 4076 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; | 
| Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 4077 | def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n", | 
|  | 4078 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; | 
| Ulrich Weigand | ad873cd | 2013-06-25 13:17:41 +0000 | [diff] [blame] | 4079 | def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n", | 
|  | 4080 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; | 
| Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 4081 | def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n", | 
|  | 4082 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; | 
| Ulrich Weigand | ad873cd | 2013-06-25 13:17:41 +0000 | [diff] [blame] | 4083 | def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n", | 
|  | 4084 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; | 
|  | 4085 | def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n", | 
|  | 4086 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; | 
|  | 4087 | def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n", | 
|  | 4088 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; | 
|  | 4089 | def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n", | 
|  | 4090 | (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>; | 
|  | 4091 | def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n", | 
|  | 4092 | (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>; | 
|  | 4093 |  | 
|  | 4094 | def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>; | 
|  | 4095 | def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>; | 
|  | 4096 | def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>; | 
|  | 4097 | def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>; | 
|  | 4098 | def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>; | 
|  | 4099 | def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>; | 
| Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 4100 |  | 
| Hal Finkel | 6e9110a | 2015-03-28 19:42:41 +0000 | [diff] [blame] | 4101 | def RLWINMbm : PPCAsmPseudo<"rlwinm $rA, $rS, $n, $b", | 
|  | 4102 | (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>; | 
|  | 4103 | def RLWINMobm : PPCAsmPseudo<"rlwinm. $rA, $rS, $n, $b", | 
|  | 4104 | (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>; | 
|  | 4105 | def RLWIMIbm : PPCAsmPseudo<"rlwimi $rA, $rS, $n, $b", | 
|  | 4106 | (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>; | 
|  | 4107 | def RLWIMIobm : PPCAsmPseudo<"rlwimi. $rA, $rS, $n, $b", | 
|  | 4108 | (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>; | 
|  | 4109 | def RLWNMbm : PPCAsmPseudo<"rlwnm $rA, $rS, $n, $b", | 
|  | 4110 | (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>; | 
|  | 4111 | def RLWNMobm : PPCAsmPseudo<"rlwnm. $rA, $rS, $n, $b", | 
|  | 4112 | (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>; | 
|  | 4113 |  | 
| Ulrich Weigand | 824b7d8 | 2013-06-24 11:55:21 +0000 | [diff] [blame] | 4114 | // These generic branch instruction forms are used for the assembler parser only. | 
|  | 4115 | // Defs and Uses are conservative, since we don't know the BO value. | 
|  | 4116 | let PPC970_Unit = 7 in { | 
|  | 4117 | let Defs = [CTR], Uses = [CTR, RM] in { | 
|  | 4118 | def gBC : BForm_3<16, 0, 0, (outs), | 
|  | 4119 | (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst), | 
|  | 4120 | "bc $bo, $bi, $dst">; | 
|  | 4121 | def gBCA : BForm_3<16, 1, 0, (outs), | 
|  | 4122 | (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst), | 
|  | 4123 | "bca $bo, $bi, $dst">; | 
|  | 4124 | } | 
|  | 4125 | let Defs = [LR, CTR], Uses = [CTR, RM] in { | 
|  | 4126 | def gBCL : BForm_3<16, 0, 1, (outs), | 
|  | 4127 | (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst), | 
|  | 4128 | "bcl $bo, $bi, $dst">; | 
|  | 4129 | def gBCLA : BForm_3<16, 1, 1, (outs), | 
|  | 4130 | (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst), | 
|  | 4131 | "bcla $bo, $bi, $dst">; | 
|  | 4132 | } | 
|  | 4133 | let Defs = [CTR], Uses = [CTR, LR, RM] in | 
|  | 4134 | def gBCLR : XLForm_2<19, 16, 0, (outs), | 
|  | 4135 | (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 4136 | "bclr $bo, $bi, $bh", IIC_BrB, []>; | 
| Ulrich Weigand | 824b7d8 | 2013-06-24 11:55:21 +0000 | [diff] [blame] | 4137 | let Defs = [LR, CTR], Uses = [CTR, LR, RM] in | 
|  | 4138 | def gBCLRL : XLForm_2<19, 16, 1, (outs), | 
|  | 4139 | (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 4140 | "bclrl $bo, $bi, $bh", IIC_BrB, []>; | 
| Ulrich Weigand | 824b7d8 | 2013-06-24 11:55:21 +0000 | [diff] [blame] | 4141 | let Defs = [CTR], Uses = [CTR, LR, RM] in | 
|  | 4142 | def gBCCTR : XLForm_2<19, 528, 0, (outs), | 
|  | 4143 | (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 4144 | "bcctr $bo, $bi, $bh", IIC_BrB, []>; | 
| Ulrich Weigand | 824b7d8 | 2013-06-24 11:55:21 +0000 | [diff] [blame] | 4145 | let Defs = [LR, CTR], Uses = [CTR, LR, RM] in | 
|  | 4146 | def gBCCTRL : XLForm_2<19, 528, 1, (outs), | 
|  | 4147 | (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 4148 | "bcctrl $bo, $bi, $bh", IIC_BrB, []>; | 
| Ulrich Weigand | 824b7d8 | 2013-06-24 11:55:21 +0000 | [diff] [blame] | 4149 | } | 
|  | 4150 | def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>; | 
|  | 4151 | def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>; | 
|  | 4152 | def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>; | 
|  | 4153 | def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>; | 
|  | 4154 |  | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4155 | multiclass BranchSimpleMnemonic1<string name, string pm, int bo> { | 
|  | 4156 | def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>; | 
|  | 4157 | def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>; | 
|  | 4158 | def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>; | 
|  | 4159 | def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>; | 
|  | 4160 | def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>; | 
|  | 4161 | def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>; | 
| Ulrich Weigand | fedd5a7 | 2013-06-24 12:49:20 +0000 | [diff] [blame] | 4162 | } | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4163 | multiclass BranchSimpleMnemonic2<string name, string pm, int bo> | 
|  | 4164 | : BranchSimpleMnemonic1<name, pm, bo> { | 
|  | 4165 | def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>; | 
|  | 4166 | def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>; | 
| Ulrich Weigand | fedd5a7 | 2013-06-24 12:49:20 +0000 | [diff] [blame] | 4167 | } | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4168 | defm : BranchSimpleMnemonic2<"t", "", 12>; | 
|  | 4169 | defm : BranchSimpleMnemonic2<"f", "", 4>; | 
|  | 4170 | defm : BranchSimpleMnemonic2<"t", "-", 14>; | 
|  | 4171 | defm : BranchSimpleMnemonic2<"f", "-", 6>; | 
|  | 4172 | defm : BranchSimpleMnemonic2<"t", "+", 15>; | 
|  | 4173 | defm : BranchSimpleMnemonic2<"f", "+", 7>; | 
|  | 4174 | defm : BranchSimpleMnemonic1<"dnzt", "", 8>; | 
|  | 4175 | defm : BranchSimpleMnemonic1<"dnzf", "", 0>; | 
|  | 4176 | defm : BranchSimpleMnemonic1<"dzt", "", 10>; | 
|  | 4177 | defm : BranchSimpleMnemonic1<"dzf", "", 2>; | 
| Ulrich Weigand | fedd5a7 | 2013-06-24 12:49:20 +0000 | [diff] [blame] | 4178 |  | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4179 | multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> { | 
|  | 4180 | def : InstAlias<"b"#name#pm#" $cc, $dst", | 
| Ulrich Weigand | 3974062 | 2013-06-10 17:18:29 +0000 | [diff] [blame] | 4181 | (BCC bibo, crrc:$cc, condbrtarget:$dst)>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4182 | def : InstAlias<"b"#name#pm#" $dst", | 
| Ulrich Weigand | aa4a2d7 | 2013-06-10 17:19:15 +0000 | [diff] [blame] | 4183 | (BCC bibo, CR0, condbrtarget:$dst)>; | 
|  | 4184 |  | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4185 | def : InstAlias<"b"#name#"a"#pm#" $cc, $dst", | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 4186 | (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4187 | def : InstAlias<"b"#name#"a"#pm#" $dst", | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 4188 | (BCCA bibo, CR0, abscondbrtarget:$dst)>; | 
|  | 4189 |  | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4190 | def : InstAlias<"b"#name#"lr"#pm#" $cc", | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 4191 | (BCCLR bibo, crrc:$cc)>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4192 | def : InstAlias<"b"#name#"lr"#pm, | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 4193 | (BCCLR bibo, CR0)>; | 
| Ulrich Weigand | aa4a2d7 | 2013-06-10 17:19:15 +0000 | [diff] [blame] | 4194 |  | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4195 | def : InstAlias<"b"#name#"ctr"#pm#" $cc", | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 4196 | (BCCCTR bibo, crrc:$cc)>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4197 | def : InstAlias<"b"#name#"ctr"#pm, | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 4198 | (BCCCTR bibo, CR0)>; | 
| Ulrich Weigand | aa4a2d7 | 2013-06-10 17:19:15 +0000 | [diff] [blame] | 4199 |  | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4200 | def : InstAlias<"b"#name#"l"#pm#" $cc, $dst", | 
| Ulrich Weigand | d20e91e | 2013-06-24 11:02:19 +0000 | [diff] [blame] | 4201 | (BCCL bibo, crrc:$cc, condbrtarget:$dst)>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4202 | def : InstAlias<"b"#name#"l"#pm#" $dst", | 
| Ulrich Weigand | d20e91e | 2013-06-24 11:02:19 +0000 | [diff] [blame] | 4203 | (BCCL bibo, CR0, condbrtarget:$dst)>; | 
|  | 4204 |  | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4205 | def : InstAlias<"b"#name#"la"#pm#" $cc, $dst", | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 4206 | (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4207 | def : InstAlias<"b"#name#"la"#pm#" $dst", | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 4208 | (BCCLA bibo, CR0, abscondbrtarget:$dst)>; | 
|  | 4209 |  | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4210 | def : InstAlias<"b"#name#"lrl"#pm#" $cc", | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 4211 | (BCCLRL bibo, crrc:$cc)>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4212 | def : InstAlias<"b"#name#"lrl"#pm, | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 4213 | (BCCLRL bibo, CR0)>; | 
| Ulrich Weigand | 1847bb8 | 2013-06-24 11:01:55 +0000 | [diff] [blame] | 4214 |  | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4215 | def : InstAlias<"b"#name#"ctrl"#pm#" $cc", | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 4216 | (BCCCTRL bibo, crrc:$cc)>; | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4217 | def : InstAlias<"b"#name#"ctrl"#pm, | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 4218 | (BCCCTRL bibo, CR0)>; | 
| Ulrich Weigand | 3974062 | 2013-06-10 17:18:29 +0000 | [diff] [blame] | 4219 | } | 
| Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 4220 | multiclass BranchExtendedMnemonic<string name, int bibo> { | 
|  | 4221 | defm : BranchExtendedMnemonicPM<name, "", bibo>; | 
|  | 4222 | defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>; | 
|  | 4223 | defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>; | 
|  | 4224 | } | 
| Ulrich Weigand | 3974062 | 2013-06-10 17:18:29 +0000 | [diff] [blame] | 4225 | defm : BranchExtendedMnemonic<"lt", 12>; | 
|  | 4226 | defm : BranchExtendedMnemonic<"gt", 44>; | 
|  | 4227 | defm : BranchExtendedMnemonic<"eq", 76>; | 
|  | 4228 | defm : BranchExtendedMnemonic<"un", 108>; | 
|  | 4229 | defm : BranchExtendedMnemonic<"so", 108>; | 
|  | 4230 | defm : BranchExtendedMnemonic<"ge", 4>; | 
|  | 4231 | defm : BranchExtendedMnemonic<"nl", 4>; | 
|  | 4232 | defm : BranchExtendedMnemonic<"le", 36>; | 
|  | 4233 | defm : BranchExtendedMnemonic<"ng", 36>; | 
|  | 4234 | defm : BranchExtendedMnemonic<"ne", 68>; | 
|  | 4235 | defm : BranchExtendedMnemonic<"nu", 100>; | 
|  | 4236 | defm : BranchExtendedMnemonic<"ns", 100>; | 
| Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 4237 |  | 
| Ulrich Weigand | 865a1ef | 2013-06-20 16:15:12 +0000 | [diff] [blame] | 4238 | def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>; | 
|  | 4239 | def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>; | 
|  | 4240 | def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>; | 
|  | 4241 | def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>; | 
| Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 4242 | def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>; | 
| Ulrich Weigand | 865a1ef | 2013-06-20 16:15:12 +0000 | [diff] [blame] | 4243 | def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>; | 
| Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 4244 | def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>; | 
| Ulrich Weigand | 865a1ef | 2013-06-20 16:15:12 +0000 | [diff] [blame] | 4245 | def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>; | 
|  | 4246 |  | 
| Ulrich Weigand | c0944b5 | 2013-07-08 14:49:37 +0000 | [diff] [blame] | 4247 | def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>; | 
|  | 4248 | def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>; | 
|  | 4249 | def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>; | 
|  | 4250 | def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>; | 
| Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 4251 | def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>; | 
| Ulrich Weigand | c0944b5 | 2013-07-08 14:49:37 +0000 | [diff] [blame] | 4252 | def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>; | 
| Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 4253 | def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>; | 
| Ulrich Weigand | c0944b5 | 2013-07-08 14:49:37 +0000 | [diff] [blame] | 4254 | def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>; | 
|  | 4255 |  | 
| Ulrich Weigand | 56b0e7b | 2013-07-04 14:40:12 +0000 | [diff] [blame] | 4256 | multiclass TrapExtendedMnemonic<string name, int to> { | 
|  | 4257 | def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>; | 
|  | 4258 | def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>; | 
|  | 4259 | def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>; | 
|  | 4260 | def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>; | 
|  | 4261 | } | 
|  | 4262 | defm : TrapExtendedMnemonic<"lt", 16>; | 
|  | 4263 | defm : TrapExtendedMnemonic<"le", 20>; | 
|  | 4264 | defm : TrapExtendedMnemonic<"eq", 4>; | 
|  | 4265 | defm : TrapExtendedMnemonic<"ge", 12>; | 
|  | 4266 | defm : TrapExtendedMnemonic<"gt", 8>; | 
|  | 4267 | defm : TrapExtendedMnemonic<"nl", 12>; | 
|  | 4268 | defm : TrapExtendedMnemonic<"ne", 24>; | 
|  | 4269 | defm : TrapExtendedMnemonic<"ng", 20>; | 
|  | 4270 | defm : TrapExtendedMnemonic<"llt", 2>; | 
|  | 4271 | defm : TrapExtendedMnemonic<"lle", 6>; | 
|  | 4272 | defm : TrapExtendedMnemonic<"lge", 5>; | 
|  | 4273 | defm : TrapExtendedMnemonic<"lgt", 1>; | 
|  | 4274 | defm : TrapExtendedMnemonic<"lnl", 5>; | 
|  | 4275 | defm : TrapExtendedMnemonic<"lng", 6>; | 
|  | 4276 | defm : TrapExtendedMnemonic<"u", 31>; | 
| Robin Morisset | e1ca44b | 2014-10-02 22:27:07 +0000 | [diff] [blame] | 4277 |  | 
|  | 4278 | // Atomic loads | 
|  | 4279 | def : Pat<(atomic_load_8  iaddr:$src), (LBZ  memri:$src)>; | 
|  | 4280 | def : Pat<(atomic_load_16 iaddr:$src), (LHZ  memri:$src)>; | 
|  | 4281 | def : Pat<(atomic_load_32 iaddr:$src), (LWZ  memri:$src)>; | 
|  | 4282 | def : Pat<(atomic_load_8  xaddr:$src), (LBZX memrr:$src)>; | 
|  | 4283 | def : Pat<(atomic_load_16 xaddr:$src), (LHZX memrr:$src)>; | 
|  | 4284 | def : Pat<(atomic_load_32 xaddr:$src), (LWZX memrr:$src)>; | 
|  | 4285 |  | 
|  | 4286 | // Atomic stores | 
|  | 4287 | def : Pat<(atomic_store_8  iaddr:$ptr, i32:$val), (STB  gprc:$val, memri:$ptr)>; | 
|  | 4288 | def : Pat<(atomic_store_16 iaddr:$ptr, i32:$val), (STH  gprc:$val, memri:$ptr)>; | 
|  | 4289 | def : Pat<(atomic_store_32 iaddr:$ptr, i32:$val), (STW  gprc:$val, memri:$ptr)>; | 
|  | 4290 | def : Pat<(atomic_store_8  xaddr:$ptr, i32:$val), (STBX gprc:$val, memrr:$ptr)>; | 
|  | 4291 | def : Pat<(atomic_store_16 xaddr:$ptr, i32:$val), (STHX gprc:$val, memrr:$ptr)>; | 
|  | 4292 | def : Pat<(atomic_store_32 xaddr:$ptr, i32:$val), (STWX gprc:$val, memrr:$ptr)>; | 
| Chuang-Yu Cheng | eaf4b3d | 2016-04-06 01:46:45 +0000 | [diff] [blame] | 4293 |  | 
|  | 4294 | let Predicates = [IsISA3_0] in { | 
|  | 4295 |  | 
|  | 4296 | // Copy-Paste Facility | 
|  | 4297 | // We prefix 'CP' to COPY due to name conflict in Target.td. We also prefix to | 
|  | 4298 | // PASTE for naming consistency. | 
|  | 4299 | let mayLoad = 1 in | 
|  | 4300 | def CP_COPY   : X_L1_RA5_RB5<31, 774, "copy"  , gprc, IIC_LdStCOPY, []>; | 
|  | 4301 |  | 
|  | 4302 | let mayStore = 1 in | 
|  | 4303 | def CP_PASTE  : X_L1_RA5_RB5<31, 902, "paste" , gprc, IIC_LdStPASTE, []>; | 
|  | 4304 |  | 
|  | 4305 | let mayStore = 1, Defs = [CR0] in | 
|  | 4306 | def CP_PASTEo : X_L1_RA5_RB5<31, 902, "paste.", gprc, IIC_LdStPASTE, []>, isDOT; | 
|  | 4307 |  | 
|  | 4308 | def CP_COPYx  : PPCAsmPseudo<"copy $rA, $rB" , (ins gprc:$rA, gprc:$rB)>; | 
|  | 4309 | def CP_PASTEx : PPCAsmPseudo<"paste $rA, $rB", (ins gprc:$rA, gprc:$rB)>; | 
|  | 4310 | def CP_COPY_FIRST : PPCAsmPseudo<"copy_first $rA, $rB", | 
|  | 4311 | (ins gprc:$rA, gprc:$rB)>; | 
|  | 4312 | def CP_PASTE_LAST : PPCAsmPseudo<"paste_last $rA, $rB", | 
|  | 4313 | (ins gprc:$rA, gprc:$rB)>; | 
|  | 4314 | def CP_ABORT : XForm_0<31, 838, (outs), (ins), "cp_abort", IIC_SprABORT, []>; | 
|  | 4315 |  | 
|  | 4316 | // Message Synchronize | 
|  | 4317 | def MSGSYNC : XForm_0<31, 886, (outs), (ins), "msgsync", IIC_SprMSGSYNC, []>; | 
|  | 4318 |  | 
|  | 4319 | // Power-Saving Mode Instruction: | 
|  | 4320 | def STOP : XForm_0<19, 370, (outs), (ins), "stop", IIC_SprSTOP, []>; | 
|  | 4321 |  | 
|  | 4322 | } // IsISA3_0 |