blob: 74a1de03ddad3492204f0b7c66df665acab96454 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// The AMDGPU target machine contains all of the hardware specific
Tom Stellard45bb48e2015-06-13 03:28:10 +000012/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000018#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000019#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000020#include "AMDGPUInstructionSelector.h"
21#include "AMDGPULegalizerInfo.h"
Matt Arsenault9aa45f02017-07-06 20:57:05 +000022#include "AMDGPUMacroFusion.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000023#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000024#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000025#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000026#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "R600MachineScheduler.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000028#include "SIMachineScheduler.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000029#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellardca166212017-01-30 21:56:46 +000031#include "llvm/CodeGen/GlobalISel/Legalizer.h"
32#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000033#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000034#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000035#include "llvm/IR/Attributes.h"
36#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000037#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000038#include "llvm/Pass.h"
39#include "llvm/Support/CommandLine.h"
40#include "llvm/Support/Compiler.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000041#include "llvm/Support/TargetRegistry.h"
David Blaikie6054e652018-03-23 23:58:19 +000042#include "llvm/Target/TargetLoweringObjectFile.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000043#include "llvm/Transforms/IPO.h"
44#include "llvm/Transforms/IPO/AlwaysInliner.h"
45#include "llvm/Transforms/IPO/PassManagerBuilder.h"
46#include "llvm/Transforms/Scalar.h"
47#include "llvm/Transforms/Scalar/GVN.h"
48#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000049#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000050
51using namespace llvm;
52
Matt Arsenaultc5816112016-06-24 06:30:22 +000053static cl::opt<bool> EnableR600StructurizeCFG(
54 "r600-ir-structurize",
55 cl::desc("Use StructurizeCFG IR pass"),
56 cl::init(true));
57
Matt Arsenault03d85842016-06-27 20:32:13 +000058static cl::opt<bool> EnableSROA(
59 "amdgpu-sroa",
60 cl::desc("Run SROA after promote alloca pass"),
61 cl::ReallyHidden,
62 cl::init(true));
63
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000064static cl::opt<bool>
65EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
66 cl::desc("Run early if-conversion"),
67 cl::init(false));
68
Matt Arsenault03d85842016-06-27 20:32:13 +000069static cl::opt<bool> EnableR600IfConvert(
70 "r600-if-convert",
71 cl::desc("Use if conversion pass"),
72 cl::ReallyHidden,
73 cl::init(true));
74
Matt Arsenault908b9e22016-07-01 03:33:52 +000075// Option to disable vectorizer for tests.
76static cl::opt<bool> EnableLoadStoreVectorizer(
77 "amdgpu-load-store-vectorizer",
78 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000079 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000080 cl::Hidden);
81
Hiroshi Inouec8e92452018-01-29 05:17:03 +000082// Option to control global loads scalarization
Alexander Timofeev18009562016-12-08 17:28:47 +000083static cl::opt<bool> ScalarizeGlobal(
84 "amdgpu-scalarize-global-loads",
85 cl::desc("Enable global load scalarization"),
Alexander Timofeev982aee62017-07-04 17:32:00 +000086 cl::init(true),
Alexander Timofeev18009562016-12-08 17:28:47 +000087 cl::Hidden);
88
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000089// Option to run internalize pass.
90static cl::opt<bool> InternalizeSymbols(
91 "amdgpu-internalize-symbols",
92 cl::desc("Enable elimination of non-kernel functions and unused globals"),
93 cl::init(false),
94 cl::Hidden);
95
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +000096// Option to inline all early.
97static cl::opt<bool> EarlyInlineAll(
98 "amdgpu-early-inline-all",
99 cl::desc("Inline all functions early"),
100 cl::init(false),
101 cl::Hidden);
102
Sam Koltonf60ad582017-03-21 12:51:34 +0000103static cl::opt<bool> EnableSDWAPeephole(
104 "amdgpu-sdwa-peephole",
105 cl::desc("Enable SDWA peepholer"),
Sam Kolton9fa16962017-04-06 15:03:28 +0000106 cl::init(true));
Sam Koltonf60ad582017-03-21 12:51:34 +0000107
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000108// Enable address space based alias analysis
109static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
110 cl::desc("Enable AMDGPU Alias Analysis"),
111 cl::init(true));
112
Jan Sjodina06bfe02017-05-15 20:18:37 +0000113// Option to run late CFG structurizer
Matt Arsenaultcc852232017-10-10 20:22:07 +0000114static cl::opt<bool, true> LateCFGStructurize(
Jan Sjodina06bfe02017-05-15 20:18:37 +0000115 "amdgpu-late-structurize",
116 cl::desc("Enable late CFG structurization"),
Matt Arsenaultcc852232017-10-10 20:22:07 +0000117 cl::location(AMDGPUTargetMachine::EnableLateStructurizeCFG),
Jan Sjodina06bfe02017-05-15 20:18:37 +0000118 cl::Hidden);
119
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000120static cl::opt<bool> EnableAMDGPUFunctionCalls(
121 "amdgpu-function-calls",
122 cl::Hidden,
123 cl::desc("Enable AMDGPU function call support"),
124 cl::init(false));
125
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000126// Enable lib calls simplifications
127static cl::opt<bool> EnableLibCallSimplify(
128 "amdgpu-simplify-libcall",
Matt Arsenault2e4d3382018-05-29 19:35:46 +0000129 cl::desc("Enable amdgpu library simplifications"),
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000130 cl::init(true),
131 cl::Hidden);
132
Tom Stellard45bb48e2015-06-13 03:28:10 +0000133extern "C" void LLVMInitializeAMDGPUTarget() {
134 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000135 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
136 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000137
138 PassRegistry *PR = PassRegistry::getPassRegistry();
Tom Stellarda2f57be2017-08-02 22:19:45 +0000139 initializeR600ClauseMergePassPass(*PR);
140 initializeR600ControlFlowFinalizerPass(*PR);
141 initializeR600PacketizerPass(*PR);
142 initializeR600ExpandSpecialInstrsPassPass(*PR);
143 initializeR600VectorRegMergerPass(*PR);
Tom Stellarde753c522018-04-09 16:09:13 +0000144 initializeGlobalISel(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000145 initializeAMDGPUDAGToDAGISelPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000146 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000147 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000148 initializeSIFixVGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000149 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000150 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000151 initializeSIShrinkInstructionsPass(*PR);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000152 initializeSIOptimizeExecMaskingPreRAPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000153 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault746e0652017-06-02 18:02:42 +0000154 initializeAMDGPUAlwaysInlinePass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000155 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000156 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000157 initializeAMDGPUArgumentUsageInfoPass(*PR);
Matt Arsenault372d7962018-05-18 21:35:00 +0000158 initializeAMDGPULowerKernelAttributesPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000159 initializeAMDGPULowerIntrinsicsPass(*PR);
Yaxun Liude4b88d2017-10-10 19:39:48 +0000160 initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000161 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000162 initializeAMDGPUCodeGenPreparePass(*PR);
Matt Arsenaultc06574f2017-07-28 18:40:05 +0000163 initializeAMDGPURewriteOutArgumentsPass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000164 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000165 initializeSIAnnotateControlFlowPass(*PR);
Kannan Narayananacb089e2017-04-12 03:25:12 +0000166 initializeSIInsertWaitcntsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000167 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000168 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000169 initializeSIInsertSkipsPass(*PR);
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000170 initializeSIMemoryLegalizerPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +0000171 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000172 initializeSIOptimizeExecMaskingPass(*PR);
Connor Abbott92638ab2017-08-04 18:36:52 +0000173 initializeSIFixWWMLivenessPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000174 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000175 initializeAMDGPUAAWrapperPassPass(*PR);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000176 initializeAMDGPUUseNativeCallsPass(*PR);
177 initializeAMDGPUSimplifyLibCallsPass(*PR);
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000178 initializeAMDGPUInlinerPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000179}
180
Tom Stellarde135ffd2015-09-25 21:41:28 +0000181static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000182 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000183}
184
Tom Stellard45bb48e2015-06-13 03:28:10 +0000185static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000186 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000187}
188
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000189static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
190 return new SIScheduleDAGMI(C);
191}
192
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000193static ScheduleDAGInstrs *
194createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
195 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000196 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000197 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
198 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Matt Arsenault9aa45f02017-07-06 20:57:05 +0000199 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000200 return DAG;
201}
202
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000203static ScheduleDAGInstrs *
204createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
205 auto DAG = new GCNIterativeScheduler(C,
206 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
207 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
208 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
209 return DAG;
210}
211
212static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
213 return new GCNIterativeScheduler(C,
214 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
215}
216
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000217static ScheduleDAGInstrs *
218createIterativeILPMachineScheduler(MachineSchedContext *C) {
219 auto DAG = new GCNIterativeScheduler(C,
220 GCNIterativeScheduler::SCHEDULE_ILP);
221 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
222 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
223 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
224 return DAG;
225}
226
Tom Stellard45bb48e2015-06-13 03:28:10 +0000227static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000228R600SchedRegistry("r600", "Run R600's custom scheduler",
229 createR600MachineScheduler);
230
231static MachineSchedRegistry
232SISchedRegistry("si", "Run SI's custom scheduler",
233 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000234
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000235static MachineSchedRegistry
236GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
237 "Run GCN scheduler to maximize occupancy",
238 createGCNMaxOccupancyMachineScheduler);
239
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000240static MachineSchedRegistry
241IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
242 "Run GCN scheduler to maximize occupancy (experimental)",
243 createIterativeGCNMaxOccupancyMachineScheduler);
244
245static MachineSchedRegistry
246GCNMinRegSchedRegistry("gcn-minreg",
247 "Run GCN iterative scheduler for minimal register usage (experimental)",
248 createMinRegScheduler);
249
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000250static MachineSchedRegistry
251GCNILPSchedRegistry("gcn-ilp",
252 "Run GCN iterative scheduler for ILP scheduling (experimental)",
253 createIterativeILPMachineScheduler);
254
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000255static StringRef computeDataLayout(const Triple &TT) {
256 if (TT.getArch() == Triple::r600) {
257 // 32-bit pointers.
Yaxun Liucc56a8b2017-11-06 14:32:33 +0000258 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Matt Arsenault95329f82018-03-27 19:26:40 +0000259 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000260 }
261
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000262 // 32-bit private, local, and region pointers. 64-bit global, constant and
263 // flat.
Yaxun Liu0124b542018-02-13 18:00:25 +0000264 return "e-p:64:64-p1:64:64-p2:32:32-p3:32:32-p4:64:64-p5:32:32-p6:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000265 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Matt Arsenault95329f82018-03-27 19:26:40 +0000266 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000267}
268
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000269LLVM_READNONE
270static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
271 if (!GPU.empty())
272 return GPU;
273
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000274 if (TT.getArch() == Triple::amdgcn)
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000275 return "generic";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000276
Matt Arsenault8e001942016-06-02 18:37:16 +0000277 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000278}
279
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000280static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000281 // The AMDGPU toolchain only supports generating shared objects, so we
282 // must always use PIC.
283 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000284}
285
Rafael Espindola79e238a2017-08-03 02:16:21 +0000286static CodeModel::Model getEffectiveCodeModel(Optional<CodeModel::Model> CM) {
287 if (CM)
288 return *CM;
289 return CodeModel::Small;
290}
291
Tom Stellard45bb48e2015-06-13 03:28:10 +0000292AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
293 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000294 TargetOptions Options,
295 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000296 Optional<CodeModel::Model> CM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000297 CodeGenOpt::Level OptLevel)
Matthias Braunbb8507e2017-10-12 22:57:28 +0000298 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
299 FS, Options, getEffectiveRelocModel(RM),
300 getEffectiveCodeModel(CM), OptLevel),
Rafael Espindola79e238a2017-08-03 02:16:21 +0000301 TLOF(createTLOF(getTargetTriple())) {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000302 AS = AMDGPU::getAMDGPUAS(TT);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000303 initAsmInfo();
304}
305
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000306AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000307
Matt Arsenaultcc852232017-10-10 20:22:07 +0000308bool AMDGPUTargetMachine::EnableLateStructurizeCFG = false;
309
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000310StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
311 Attribute GPUAttr = F.getFnAttribute("target-cpu");
312 return GPUAttr.hasAttribute(Attribute::None) ?
313 getTargetCPU() : GPUAttr.getValueAsString();
314}
315
316StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
317 Attribute FSAttr = F.getFnAttribute("target-features");
318
319 return FSAttr.hasAttribute(Attribute::None) ?
320 getTargetFeatureString() :
321 FSAttr.getValueAsString();
322}
323
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000324static ImmutablePass *createAMDGPUExternalAAWrapperPass() {
325 return createExternalAAWrapperPass([](Pass &P, Function &, AAResults &AAR) {
326 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
327 AAR.addAAResult(WrapperPass->getResult());
328 });
329}
330
Matt Arsenaulte745d992017-09-19 07:40:11 +0000331/// Predicate for Internalize pass.
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000332static bool mustPreserveGV(const GlobalValue &GV) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000333 if (const Function *F = dyn_cast<Function>(&GV))
334 return F->isDeclaration() || AMDGPU::isEntryFunctionCC(F->getCallingConv());
335
336 return !GV.use_empty();
337}
338
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000339void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000340 Builder.DivergentTarget = true;
341
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000342 bool EnableOpt = getOptLevel() > CodeGenOpt::None;
Matt Arsenaulte745d992017-09-19 07:40:11 +0000343 bool Internalize = InternalizeSymbols;
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000344 bool EarlyInline = EarlyInlineAll && EnableOpt && !EnableAMDGPUFunctionCalls;
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000345 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && EnableOpt;
346 bool LibCallSimplify = EnableLibCallSimplify && EnableOpt;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000347
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000348 if (EnableAMDGPUFunctionCalls) {
349 delete Builder.Inliner;
Stanislav Mekhanoshin56418202017-09-20 06:10:15 +0000350 Builder.Inliner = createAMDGPUFunctionInliningPass();
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000351 }
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000352
Matt Arsenaulte745d992017-09-19 07:40:11 +0000353 if (Internalize) {
354 // If we're generating code, we always have the whole program available. The
355 // relocations expected for externally visible functions aren't supported,
356 // so make sure every non-entry function is hidden.
357 Builder.addExtension(
358 PassManagerBuilder::EP_EnabledOnOptLevel0,
359 [](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
360 PM.add(createInternalizePass(mustPreserveGV));
361 });
362 }
363
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000364 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000365 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000366 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
367 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000368 if (AMDGPUAA) {
369 PM.add(createAMDGPUAAWrapperPass());
370 PM.add(createAMDGPUExternalAAWrapperPass());
371 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000372 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000373 if (Internalize) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000374 PM.add(createInternalizePass(mustPreserveGV));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000375 PM.add(createGlobalDCEPass());
376 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000377 if (EarlyInline)
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000378 PM.add(createAMDGPUAlwaysInlinePass(false));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000379 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000380
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000381 const auto &Opt = Options;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000382 Builder.addExtension(
383 PassManagerBuilder::EP_EarlyAsPossible,
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000384 [AMDGPUAA, LibCallSimplify, &Opt](const PassManagerBuilder &,
385 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000386 if (AMDGPUAA) {
387 PM.add(createAMDGPUAAWrapperPass());
388 PM.add(createAMDGPUExternalAAWrapperPass());
389 }
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000390 PM.add(llvm::createAMDGPUUseNativeCallsPass());
391 if (LibCallSimplify)
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000392 PM.add(llvm::createAMDGPUSimplifyLibCallsPass(Opt));
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000393 });
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000394
395 Builder.addExtension(
396 PassManagerBuilder::EP_CGSCCOptimizerLate,
397 [](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
398 // Add infer address spaces pass to the opt pipeline after inlining
399 // but before SROA to increase SROA opportunities.
400 PM.add(createInferAddressSpacesPass());
Matt Arsenault372d7962018-05-18 21:35:00 +0000401
402 // This should run after inlining to have any chance of doing anything,
403 // and before other cleanup optimizations.
404 PM.add(createAMDGPULowerKernelAttributesPass());
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000405 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000406}
407
Tom Stellard45bb48e2015-06-13 03:28:10 +0000408//===----------------------------------------------------------------------===//
409// R600 Target Machine (R600 -> Cayman)
410//===----------------------------------------------------------------------===//
411
412R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000413 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000414 TargetOptions Options,
415 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000416 Optional<CodeModel::Model> CM,
417 CodeGenOpt::Level OL, bool JIT)
418 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000419 setRequiresStructuredCFG(true);
420}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000421
422const R600Subtarget *R600TargetMachine::getSubtargetImpl(
423 const Function &F) const {
424 StringRef GPU = getGPUName(F);
425 StringRef FS = getFeatureString(F);
426
427 SmallString<128> SubtargetKey(GPU);
428 SubtargetKey.append(FS);
429
430 auto &I = SubtargetMap[SubtargetKey];
431 if (!I) {
432 // This needs to be done before we create a new subtarget since any
433 // creation will depend on the TM and the code generation flags on the
434 // function that reside in TargetOptions.
435 resetTargetOptions(F);
436 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
437 }
438
439 return I.get();
440}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000441
Tom Stellardc7624312018-05-30 22:55:35 +0000442TargetTransformInfo
443R600TargetMachine::getTargetTransformInfo(const Function &F) {
444 return TargetTransformInfo(R600TTIImpl(this, F));
445}
446
Tom Stellard45bb48e2015-06-13 03:28:10 +0000447//===----------------------------------------------------------------------===//
448// GCN Target Machine (SI+)
449//===----------------------------------------------------------------------===//
450
451GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000452 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000453 TargetOptions Options,
454 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000455 Optional<CodeModel::Model> CM,
456 CodeGenOpt::Level OL, bool JIT)
457 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000458
459const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
460 StringRef GPU = getGPUName(F);
461 StringRef FS = getFeatureString(F);
462
463 SmallString<128> SubtargetKey(GPU);
464 SubtargetKey.append(FS);
465
466 auto &I = SubtargetMap[SubtargetKey];
467 if (!I) {
468 // This needs to be done before we create a new subtarget since any
469 // creation will depend on the TM and the code generation flags on the
470 // function that reside in TargetOptions.
471 resetTargetOptions(F);
472 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000473 }
474
Alexander Timofeev18009562016-12-08 17:28:47 +0000475 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
476
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000477 return I.get();
478}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000479
Tom Stellardc7624312018-05-30 22:55:35 +0000480TargetTransformInfo
481GCNTargetMachine::getTargetTransformInfo(const Function &F) {
482 return TargetTransformInfo(GCNTTIImpl(this, F));
483}
484
Tom Stellard45bb48e2015-06-13 03:28:10 +0000485//===----------------------------------------------------------------------===//
486// AMDGPU Pass Setup
487//===----------------------------------------------------------------------===//
488
489namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000490
Tom Stellard45bb48e2015-06-13 03:28:10 +0000491class AMDGPUPassConfig : public TargetPassConfig {
492public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000493 AMDGPUPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000494 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000495 // Exceptions and StackMaps are not supported, so these passes will never do
496 // anything.
497 disablePass(&StackMapLivenessID);
498 disablePass(&FuncletLayoutID);
499 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000500
501 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
502 return getTM<AMDGPUTargetMachine>();
503 }
504
Matthias Braun115efcd2016-11-28 20:11:54 +0000505 ScheduleDAGInstrs *
506 createMachineScheduler(MachineSchedContext *C) const override {
507 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
508 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
509 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
510 return DAG;
511 }
512
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000513 void addEarlyCSEOrGVNPass();
514 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000515 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000516 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000517 bool addPreISel() override;
518 bool addInstSelector() override;
519 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000520};
521
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000522class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000523public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000524 R600PassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000525 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000526
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000527 ScheduleDAGInstrs *createMachineScheduler(
528 MachineSchedContext *C) const override {
529 return createR600MachineScheduler(C);
530 }
531
Tom Stellard45bb48e2015-06-13 03:28:10 +0000532 bool addPreISel() override;
Tom Stellard20287692017-08-08 04:57:55 +0000533 bool addInstSelector() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000534 void addPreRegAlloc() override;
535 void addPreSched2() override;
536 void addPreEmitPass() override;
537};
538
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000539class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000540public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000541 GCNPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000542 : AMDGPUPassConfig(TM, PM) {
Matt Arsenaulta2025382017-08-03 23:24:05 +0000543 // It is necessary to know the register usage of the entire call graph. We
544 // allow calls without EnableAMDGPUFunctionCalls if they are marked
545 // noinline, so this is always required.
546 setRequiresCodeGenSCCOrder(true);
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000547 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000548
549 GCNTargetMachine &getGCNTargetMachine() const {
550 return getTM<GCNTargetMachine>();
551 }
552
553 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000554 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000555
Tom Stellard45bb48e2015-06-13 03:28:10 +0000556 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000557 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000558 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000559 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000560 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000561 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000562 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000563 bool addGlobalInstructionSelect() override;
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000564 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
565 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000566 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000567 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000568 void addPreSched2() override;
569 void addPreEmitPass() override;
570};
571
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000572} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000573
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000574void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
575 if (getOptLevel() == CodeGenOpt::Aggressive)
576 addPass(createGVNPass());
577 else
578 addPass(createEarlyCSEPass());
579}
580
581void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
582 addPass(createSeparateConstOffsetFromGEPPass());
583 addPass(createSpeculativeExecutionPass());
584 // ReassociateGEPs exposes more opportunites for SLSR. See
585 // the example in reassociate-geps-and-slsr.ll.
586 addPass(createStraightLineStrengthReducePass());
587 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
588 // EarlyCSE can reuse.
589 addEarlyCSEOrGVNPass();
590 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
591 addPass(createNaryReassociatePass());
592 // NaryReassociate on GEPs creates redundant common expressions, so run
593 // EarlyCSE after it.
594 addPass(createEarlyCSEPass());
595}
596
Tom Stellard45bb48e2015-06-13 03:28:10 +0000597void AMDGPUPassConfig::addIRPasses() {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000598 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
599
Matt Arsenaultbde80342016-05-18 15:41:07 +0000600 // There is no reason to run these.
601 disablePass(&StackMapLivenessID);
602 disablePass(&FuncletLayoutID);
603 disablePass(&PatchableFunctionID);
604
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000605 addPass(createAMDGPULowerIntrinsicsPass());
Matt Arsenault0699ef32017-02-09 22:00:42 +0000606
Matt Arsenaulta2025382017-08-03 23:24:05 +0000607 if (TM.getTargetTriple().getArch() == Triple::r600 ||
608 !EnableAMDGPUFunctionCalls) {
609 // Function calls are not supported, so make sure we inline everything.
610 addPass(createAMDGPUAlwaysInlinePass());
611 addPass(createAlwaysInlinerLegacyPass());
612 // We need to add the barrier noop pass, otherwise adding the function
613 // inlining pass will cause all of the PassConfigs passes to be run
614 // one function at a time, which means if we have a nodule with two
615 // functions, then we will generate code for the first function
616 // without ever running any passes on the second.
617 addPass(createBarrierNoopPass());
618 }
Matt Arsenault39319482015-11-06 18:01:57 +0000619
Matt Arsenault0c329382017-01-30 18:40:29 +0000620 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
621 // TODO: May want to move later or split into an early and late one.
622
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000623 addPass(createAMDGPUCodeGenPreparePass());
Matt Arsenault0c329382017-01-30 18:40:29 +0000624 }
625
Tom Stellardfd253952015-08-07 23:19:30 +0000626 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
Matt Arsenault432aaea2018-05-13 10:04:48 +0000627 if (TM.getTargetTriple().getArch() == Triple::r600)
628 addPass(createR600OpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000629
Yaxun Liude4b88d2017-10-10 19:39:48 +0000630 // Replace OpenCL enqueued block function pointers with global variables.
631 addPass(createAMDGPUOpenCLEnqueuedBlockLoweringPass());
632
Matt Arsenault03d85842016-06-27 20:32:13 +0000633 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000634 addPass(createInferAddressSpacesPass());
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000635 addPass(createAMDGPUPromoteAlloca());
Matt Arsenault03d85842016-06-27 20:32:13 +0000636
637 if (EnableSROA)
638 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000639
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000640 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000641
642 if (EnableAMDGPUAliasAnalysis) {
643 addPass(createAMDGPUAAWrapperPass());
644 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
645 AAResults &AAR) {
646 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
647 AAR.addAAResult(WrapperPass->getResult());
648 }));
649 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000650 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000651
652 TargetPassConfig::addIRPasses();
653
654 // EarlyCSE is not always strong enough to clean up what LSR produces. For
655 // example, GVN can combine
656 //
657 // %0 = add %a, %b
658 // %1 = add %b, %a
659 //
660 // and
661 //
662 // %0 = shl nsw %a, 2
663 // %1 = shl %a, 2
664 //
665 // but EarlyCSE can do neither of them.
666 if (getOptLevel() != CodeGenOpt::None)
667 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000668}
669
Matt Arsenault908b9e22016-07-01 03:33:52 +0000670void AMDGPUPassConfig::addCodeGenPrepare() {
671 TargetPassConfig::addCodeGenPrepare();
672
673 if (EnableLoadStoreVectorizer)
674 addPass(createLoadStoreVectorizerPass());
675}
676
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000677bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000678 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000679 return false;
680}
681
682bool AMDGPUPassConfig::addInstSelector() {
Matt Arsenault7016f132017-08-03 22:30:46 +0000683 addPass(createAMDGPUISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000684 return false;
685}
686
Matt Arsenault0a109002015-09-25 17:41:20 +0000687bool AMDGPUPassConfig::addGCPasses() {
688 // Do nothing. GC is not supported.
689 return false;
690}
691
Tom Stellard45bb48e2015-06-13 03:28:10 +0000692//===----------------------------------------------------------------------===//
693// R600 Pass Setup
694//===----------------------------------------------------------------------===//
695
696bool R600PassConfig::addPreISel() {
697 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000698
699 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000700 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000701 return false;
702}
703
Tom Stellard20287692017-08-08 04:57:55 +0000704bool R600PassConfig::addInstSelector() {
705 addPass(createR600ISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
706 return false;
707}
708
Tom Stellard45bb48e2015-06-13 03:28:10 +0000709void R600PassConfig::addPreRegAlloc() {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000710 addPass(createR600VectorRegMerger());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000711}
712
713void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000714 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000715 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000716 addPass(&IfConverterID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000717 addPass(createR600ClauseMergePass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000718}
719
720void R600PassConfig::addPreEmitPass() {
721 addPass(createAMDGPUCFGStructurizerPass(), false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000722 addPass(createR600ExpandSpecialInstrsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000723 addPass(&FinalizeMachineBundlesID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000724 addPass(createR600Packetizer(), false);
725 addPass(createR600ControlFlowFinalizer(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000726}
727
728TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000729 return new R600PassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000730}
731
732//===----------------------------------------------------------------------===//
733// GCN Pass Setup
734//===----------------------------------------------------------------------===//
735
Matt Arsenault03d85842016-06-27 20:32:13 +0000736ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
737 MachineSchedContext *C) const {
738 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
739 if (ST.enableSIScheduler())
740 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000741 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000742}
743
Tom Stellard45bb48e2015-06-13 03:28:10 +0000744bool GCNPassConfig::addPreISel() {
745 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000746
747 // FIXME: We need to run a pass to propagate the attributes when calls are
748 // supported.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000749 addPass(createAMDGPUAnnotateKernelFeaturesPass());
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000750
751 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
752 // regions formed by them.
753 addPass(&AMDGPUUnifyDivergentExitNodesID);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000754 if (!LateCFGStructurize) {
755 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
756 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000757 addPass(createSinkingPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000758 addPass(createAMDGPUAnnotateUniformValues());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000759 if (!LateCFGStructurize) {
760 addPass(createSIAnnotateControlFlowPass());
761 }
Tom Stellarda6f24c62015-12-15 20:55:55 +0000762
Tom Stellard45bb48e2015-06-13 03:28:10 +0000763 return false;
764}
765
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000766void GCNPassConfig::addMachineSSAOptimization() {
767 TargetPassConfig::addMachineSSAOptimization();
768
769 // We want to fold operands after PeepholeOptimizer has run (or as part of
770 // it), because it will eliminate extra copies making it easier to fold the
771 // real source operand. We want to eliminate dead instructions after, so that
772 // we see fewer uses of the copies. We then need to clean up the dead
773 // instructions leftover after the operands are folded as well.
774 //
775 // XXX - Can we get away without running DeadMachineInstructionElim again?
776 addPass(&SIFoldOperandsID);
777 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000778 addPass(&SILoadStoreOptimizerID);
Sam Kolton6e795292017-04-07 10:53:12 +0000779 if (EnableSDWAPeephole) {
780 addPass(&SIPeepholeSDWAID);
Matthias Braun4a7c8e72018-01-19 06:46:10 +0000781 addPass(&EarlyMachineLICMID);
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000782 addPass(&MachineCSEID);
783 addPass(&SIFoldOperandsID);
Sam Kolton6e795292017-04-07 10:53:12 +0000784 addPass(&DeadMachineInstructionElimID);
785 }
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000786 addPass(createSIShrinkInstructionsPass());
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000787}
788
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000789bool GCNPassConfig::addILPOpts() {
790 if (EnableEarlyIfConversion)
791 addPass(&EarlyIfConverterID);
792
793 TargetPassConfig::addILPOpts();
794 return false;
795}
796
Tom Stellard45bb48e2015-06-13 03:28:10 +0000797bool GCNPassConfig::addInstSelector() {
798 AMDGPUPassConfig::addInstSelector();
799 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000800 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000801 return false;
802}
803
Tom Stellard000c5af2016-04-14 19:09:28 +0000804bool GCNPassConfig::addIRTranslator() {
805 addPass(new IRTranslator());
806 return false;
807}
808
Tim Northover33b07d62016-07-22 20:03:43 +0000809bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000810 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000811 return false;
812}
813
Tom Stellard000c5af2016-04-14 19:09:28 +0000814bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000815 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000816 return false;
817}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000818
819bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000820 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000821 return false;
822}
Tom Stellardca166212017-01-30 21:56:46 +0000823
Tom Stellard45bb48e2015-06-13 03:28:10 +0000824void GCNPassConfig::addPreRegAlloc() {
Jan Sjodina06bfe02017-05-15 20:18:37 +0000825 if (LateCFGStructurize) {
826 addPass(createAMDGPUMachineCFGStructurizerPass());
827 }
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000828 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000829}
830
831void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000832 // FIXME: We have to disable the verifier here because of PHIElimination +
833 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000834
835 // This must be run immediately after phi elimination and before
836 // TwoAddressInstructions, otherwise the processing of the tied operand of
837 // SI_ELSE will introduce a copy of the tied operand source after the else.
838 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000839
Connor Abbott92638ab2017-08-04 18:36:52 +0000840 // This must be run after SILowerControlFlow, since it needs to use the
841 // machine-level CFG, but before register allocation.
842 insertPass(&SILowerControlFlowID, &SIFixWWMLivenessID, false);
843
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000844 TargetPassConfig::addFastRegAlloc(RegAllocPass);
845}
846
847void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault9d288e62017-08-07 18:12:48 +0000848 insertPass(&MachineSchedulerID, &SIOptimizeExecMaskingPreRAID);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000849
Matt Arsenaulte6740752016-09-29 01:44:16 +0000850 // This must be run immediately after phi elimination and before
851 // TwoAddressInstructions, otherwise the processing of the tied operand of
852 // SI_ELSE will introduce a copy of the tied operand source after the else.
853 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000854
Connor Abbott92638ab2017-08-04 18:36:52 +0000855 // This must be run after SILowerControlFlow, since it needs to use the
856 // machine-level CFG, but before register allocation.
857 insertPass(&SILowerControlFlowID, &SIFixWWMLivenessID, false);
858
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000859 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000860}
861
Matt Arsenaulte6740752016-09-29 01:44:16 +0000862void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000863 addPass(&SIFixVGPRCopiesID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000864 addPass(&SIOptimizeExecMaskingID);
865 TargetPassConfig::addPostRegAlloc();
866}
867
Tom Stellard45bb48e2015-06-13 03:28:10 +0000868void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000869}
870
871void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000872 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000873 // guarantee to be able handle all hazards correctly. This is because if there
874 // are multiple scheduling regions in a basic block, the regions are scheduled
875 // bottom up, so when we begin to schedule a region we don't know what
876 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000877 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000878 // Here we add a stand-alone hazard recognizer pass which can handle all
879 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000880 addPass(&PostRAHazardRecognizerID);
881
Mark Searles24c92ee2018-02-07 02:21:21 +0000882 addPass(createSIMemoryLegalizerPass());
Mark Searles4a0f2c52018-05-07 14:43:28 +0000883 addPass(createSIInsertWaitcntsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000884 addPass(createSIShrinkInstructionsPass());
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000885 addPass(&SIInsertSkipsPassID);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000886 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000887 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000888}
889
890TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000891 return new GCNPassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000892}