blob: 0f4fc5bbe276f836d0b85dd80ae6202846f47674 [file] [log] [blame]
Eugene Zelenko59e12822017-08-08 00:47:13 +00001//===- SIInstrInfo.cpp - SI Instruction Information ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// SI Implementation of TargetInstrInfo.
Tom Stellard75aadc22012-12-11 21:25:42 +000011//
12//===----------------------------------------------------------------------===//
13
Tom Stellard75aadc22012-12-11 21:25:42 +000014#include "SIInstrInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000015#include "AMDGPU.h"
16#include "AMDGPUSubtarget.h"
Tom Stellardcb6ba622016-04-30 00:23:06 +000017#include "GCNHazardRecognizer.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000020#include "SIRegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000021#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000022#include "Utils/AMDGPUBaseInfo.h"
23#include "llvm/ADT/APInt.h"
24#include "llvm/ADT/ArrayRef.h"
25#include "llvm/ADT/SmallVector.h"
26#include "llvm/ADT/StringRef.h"
27#include "llvm/ADT/iterator_range.h"
28#include "llvm/Analysis/AliasAnalysis.h"
29#include "llvm/Analysis/MemoryLocation.h"
Stanislav Mekhanoshin7fe9a5d2017-09-13 22:20:47 +000030#include "llvm/Analysis/ValueTracking.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000031#include "llvm/CodeGen/MachineBasicBlock.h"
Scott Linder823549a2018-10-08 18:47:01 +000032#include "llvm/CodeGen/MachineDominators.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000033#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000034#include "llvm/CodeGen/MachineFunction.h"
35#include "llvm/CodeGen/MachineInstr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000036#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000037#include "llvm/CodeGen/MachineInstrBundle.h"
38#include "llvm/CodeGen/MachineMemOperand.h"
39#include "llvm/CodeGen/MachineOperand.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000041#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellardcb6ba622016-04-30 00:23:06 +000042#include "llvm/CodeGen/ScheduleDAG.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000043#include "llvm/CodeGen/SelectionDAGNodes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000044#include "llvm/CodeGen/TargetOpcodes.h"
45#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000046#include "llvm/IR/DebugLoc.h"
Matt Arsenault21a43822017-04-06 21:09:53 +000047#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000048#include "llvm/IR/Function.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000049#include "llvm/IR/InlineAsm.h"
50#include "llvm/IR/LLVMContext.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000051#include "llvm/MC/MCInstrDesc.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000052#include "llvm/Support/Casting.h"
53#include "llvm/Support/CommandLine.h"
54#include "llvm/Support/Compiler.h"
55#include "llvm/Support/ErrorHandling.h"
David Blaikie13e77db2018-03-23 23:58:25 +000056#include "llvm/Support/MachineValueType.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000057#include "llvm/Support/MathExtras.h"
58#include "llvm/Target/TargetMachine.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000059#include <cassert>
60#include <cstdint>
61#include <iterator>
62#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000063
64using namespace llvm;
65
Tom Stellardc5a154d2018-06-28 23:47:12 +000066#define GET_INSTRINFO_CTOR_DTOR
67#include "AMDGPUGenInstrInfo.inc"
68
69namespace llvm {
70namespace AMDGPU {
71#define GET_D16ImageDimIntrinsics_IMPL
72#define GET_ImageDimIntrinsicTable_IMPL
73#define GET_RsrcIntrinsics_IMPL
74#include "AMDGPUGenSearchableTables.inc"
75}
76}
77
78
Matt Arsenault6bc43d82016-10-06 16:20:41 +000079// Must be at least 4 to be able to branch over minimum unconditional branch
80// code. This is only for making it possible to write reasonably small tests for
81// long branches.
82static cl::opt<unsigned>
83BranchOffsetBits("amdgpu-s-branch-bits", cl::ReallyHidden, cl::init(16),
84 cl::desc("Restrict range of branch instructions (DEBUG)"));
85
Tom Stellard5bfbae52018-07-11 20:59:01 +000086SIInstrInfo::SIInstrInfo(const GCNSubtarget &ST)
Tom Stellardc5a154d2018-06-28 23:47:12 +000087 : AMDGPUGenInstrInfo(AMDGPU::ADJCALLSTACKUP, AMDGPU::ADJCALLSTACKDOWN),
88 RI(ST), ST(ST) {}
Tom Stellard75aadc22012-12-11 21:25:42 +000089
Tom Stellard82166022013-11-13 23:36:37 +000090//===----------------------------------------------------------------------===//
91// TargetInstrInfo callbacks
92//===----------------------------------------------------------------------===//
93
Matt Arsenaultc10853f2014-08-06 00:29:43 +000094static unsigned getNumOperandsNoGlue(SDNode *Node) {
95 unsigned N = Node->getNumOperands();
96 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
97 --N;
98 return N;
99}
100
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000101/// Returns true if both nodes have the same value for the given
Tom Stellard155bbb72014-08-11 22:18:17 +0000102/// operand \p Op, or if both nodes do not have this operand.
103static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
104 unsigned Opc0 = N0->getMachineOpcode();
105 unsigned Opc1 = N1->getMachineOpcode();
106
107 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
108 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
109
110 if (Op0Idx == -1 && Op1Idx == -1)
111 return true;
112
113
114 if ((Op0Idx == -1 && Op1Idx != -1) ||
115 (Op1Idx == -1 && Op0Idx != -1))
116 return false;
117
118 // getNamedOperandIdx returns the index for the MachineInstr's operands,
119 // which includes the result as the first operand. We are indexing into the
120 // MachineSDNode's operands, so we need to skip the result operand to get
121 // the real index.
122 --Op0Idx;
123 --Op1Idx;
124
Tom Stellardb8b84132014-09-03 15:22:39 +0000125 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +0000126}
127
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000128bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr &MI,
Matt Arsenaulta48b8662015-04-23 23:34:48 +0000129 AliasAnalysis *AA) const {
130 // TODO: The generic check fails for VALU instructions that should be
131 // rematerializable due to implicit reads of exec. We really want all of the
132 // generic logic for this except for this.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000133 switch (MI.getOpcode()) {
Matt Arsenaulta48b8662015-04-23 23:34:48 +0000134 case AMDGPU::V_MOV_B32_e32:
135 case AMDGPU::V_MOV_B32_e64:
Matt Arsenault80f766a2015-09-10 01:23:28 +0000136 case AMDGPU::V_MOV_B64_PSEUDO:
Matt Arsenaultcba0c6d2019-02-04 22:26:21 +0000137 // No implicit operands.
138 return MI.getNumOperands() == MI.getDesc().getNumOperands();
Matt Arsenaulta48b8662015-04-23 23:34:48 +0000139 default:
140 return false;
141 }
142}
143
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000144bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
145 int64_t &Offset0,
146 int64_t &Offset1) const {
147 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
148 return false;
149
150 unsigned Opc0 = Load0->getMachineOpcode();
151 unsigned Opc1 = Load1->getMachineOpcode();
152
153 // Make sure both are actually loads.
154 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
155 return false;
156
157 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +0000158
159 // FIXME: Handle this case:
160 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
161 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000162
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000163 // Check base reg.
Matt Arsenault07f904b2019-03-08 20:30:50 +0000164 if (Load0->getOperand(0) != Load1->getOperand(0))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000165 return false;
166
Matt Arsenault972c12a2014-09-17 17:48:32 +0000167 // Skip read2 / write2 variants for simplicity.
168 // TODO: We should report true if the used offsets are adjacent (excluded
169 // st64 versions).
Matt Arsenaultbbc59d82019-03-27 15:41:00 +0000170 int Offset0Idx = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
171 int Offset1Idx = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
172 if (Offset0Idx == -1 || Offset1Idx == -1)
Matt Arsenault972c12a2014-09-17 17:48:32 +0000173 return false;
174
Matt Arsenaultbbc59d82019-03-27 15:41:00 +0000175 // XXX - be careful of datalesss loads
176 // getNamedOperandIdx returns the index for MachineInstrs. Since they
177 // include the output in the operand list, but SDNodes don't, we need to
178 // subtract the index by one.
179 Offset0Idx -= get(Opc0).NumDefs;
180 Offset1Idx -= get(Opc1).NumDefs;
181 Offset0 = cast<ConstantSDNode>(Load0->getOperand(Offset0Idx))->getZExtValue();
182 Offset1 = cast<ConstantSDNode>(Load1->getOperand(Offset1Idx))->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000183 return true;
184 }
185
186 if (isSMRD(Opc0) && isSMRD(Opc1)) {
Nicolai Haehnleef449782017-04-24 16:53:52 +0000187 // Skip time and cache invalidation instructions.
188 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::sbase) == -1 ||
189 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::sbase) == -1)
190 return false;
191
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000192 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
193
194 // Check base reg.
195 if (Load0->getOperand(0) != Load1->getOperand(0))
196 return false;
197
Tom Stellardf0a575f2015-03-23 16:06:01 +0000198 const ConstantSDNode *Load0Offset =
199 dyn_cast<ConstantSDNode>(Load0->getOperand(1));
200 const ConstantSDNode *Load1Offset =
201 dyn_cast<ConstantSDNode>(Load1->getOperand(1));
202
203 if (!Load0Offset || !Load1Offset)
204 return false;
205
Tom Stellardf0a575f2015-03-23 16:06:01 +0000206 Offset0 = Load0Offset->getZExtValue();
207 Offset1 = Load1Offset->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000208 return true;
209 }
210
211 // MUBUF and MTBUF can access the same addresses.
212 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000213
214 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000215 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
Tom Stellard155bbb72014-08-11 22:18:17 +0000216 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000217 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000218 return false;
219
Tom Stellard155bbb72014-08-11 22:18:17 +0000220 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
221 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
222
223 if (OffIdx0 == -1 || OffIdx1 == -1)
224 return false;
225
226 // getNamedOperandIdx returns the index for MachineInstrs. Since they
Matt Arsenault07f904b2019-03-08 20:30:50 +0000227 // include the output in the operand list, but SDNodes don't, we need to
Tom Stellard155bbb72014-08-11 22:18:17 +0000228 // subtract the index by one.
Matt Arsenault28f97f12019-03-27 16:12:29 +0000229 OffIdx0 -= get(Opc0).NumDefs;
230 OffIdx1 -= get(Opc1).NumDefs;
Tom Stellard155bbb72014-08-11 22:18:17 +0000231
232 SDValue Off0 = Load0->getOperand(OffIdx0);
233 SDValue Off1 = Load1->getOperand(OffIdx1);
234
235 // The offset might be a FrameIndexSDNode.
236 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
237 return false;
238
239 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
240 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000241 return true;
242 }
243
244 return false;
245}
246
Matt Arsenault2e991122014-09-10 23:26:16 +0000247static bool isStride64(unsigned Opc) {
248 switch (Opc) {
249 case AMDGPU::DS_READ2ST64_B32:
250 case AMDGPU::DS_READ2ST64_B64:
251 case AMDGPU::DS_WRITE2ST64_B32:
252 case AMDGPU::DS_WRITE2ST64_B64:
253 return true;
254 default:
255 return false;
256 }
257}
258
Bjorn Pettersson238c9d6302019-04-19 09:08:38 +0000259bool SIInstrInfo::getMemOperandWithOffset(const MachineInstr &LdSt,
260 const MachineOperand *&BaseOp,
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000261 int64_t &Offset,
262 const TargetRegisterInfo *TRI) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000263 unsigned Opc = LdSt.getOpcode();
Matt Arsenault3add6432015-10-20 04:35:43 +0000264
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000265 if (isDS(LdSt)) {
266 const MachineOperand *OffsetImm =
267 getNamedOperand(LdSt, AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000268 if (OffsetImm) {
269 // Normal, single offset LDS instruction.
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000270 BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::addr);
Matt Arsenaultcdd191d2019-01-28 20:14:49 +0000271 // TODO: ds_consume/ds_append use M0 for the base address. Is it safe to
272 // report that here?
273 if (!BaseOp)
274 return false;
275
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000276 Offset = OffsetImm->getImm();
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000277 assert(BaseOp->isReg() && "getMemOperandWithOffset only supports base "
278 "operands of type register.");
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000279 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000280 }
281
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000282 // The 2 offset instructions use offset0 and offset1 instead. We can treat
283 // these as a load with a single offset if the 2 offsets are consecutive. We
284 // will use this for some partially aligned loads.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000285 const MachineOperand *Offset0Imm =
286 getNamedOperand(LdSt, AMDGPU::OpName::offset0);
287 const MachineOperand *Offset1Imm =
288 getNamedOperand(LdSt, AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000289
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000290 uint8_t Offset0 = Offset0Imm->getImm();
291 uint8_t Offset1 = Offset1Imm->getImm();
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000292
Matt Arsenault84db5d92015-07-14 17:57:36 +0000293 if (Offset1 > Offset0 && Offset1 - Offset0 == 1) {
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000294 // Each of these offsets is in element sized units, so we need to convert
295 // to bytes of the individual reads.
296
297 unsigned EltSize;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000298 if (LdSt.mayLoad())
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000299 EltSize = TRI->getRegSizeInBits(*getOpRegClass(LdSt, 0)) / 16;
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000300 else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000301 assert(LdSt.mayStore());
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000302 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000303 EltSize = TRI->getRegSizeInBits(*getOpRegClass(LdSt, Data0Idx)) / 8;
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000304 }
305
Matt Arsenault2e991122014-09-10 23:26:16 +0000306 if (isStride64(Opc))
307 EltSize *= 64;
308
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000309 BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::addr);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000310 Offset = EltSize * Offset0;
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000311 assert(BaseOp->isReg() && "getMemOperandWithOffset only supports base "
312 "operands of type register.");
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000313 return true;
314 }
315
316 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000317 }
318
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000319 if (isMUBUF(LdSt) || isMTBUF(LdSt)) {
Matt Arsenault36666292016-11-15 20:14:27 +0000320 const MachineOperand *SOffset = getNamedOperand(LdSt, AMDGPU::OpName::soffset);
321 if (SOffset && SOffset->isReg())
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000322 return false;
323
Bjorn Pettersson238c9d6302019-04-19 09:08:38 +0000324 const MachineOperand *AddrReg = getNamedOperand(LdSt, AMDGPU::OpName::vaddr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000325 if (!AddrReg)
326 return false;
327
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000328 const MachineOperand *OffsetImm =
329 getNamedOperand(LdSt, AMDGPU::OpName::offset);
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000330 BaseOp = AddrReg;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000331 Offset = OffsetImm->getImm();
Matt Arsenault36666292016-11-15 20:14:27 +0000332
333 if (SOffset) // soffset can be an inline immediate.
334 Offset += SOffset->getImm();
335
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000336 assert(BaseOp->isReg() && "getMemOperandWithOffset only supports base "
337 "operands of type register.");
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000338 return true;
339 }
340
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000341 if (isSMRD(LdSt)) {
342 const MachineOperand *OffsetImm =
343 getNamedOperand(LdSt, AMDGPU::OpName::offset);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000344 if (!OffsetImm)
345 return false;
346
Bjorn Pettersson238c9d6302019-04-19 09:08:38 +0000347 const MachineOperand *SBaseReg = getNamedOperand(LdSt, AMDGPU::OpName::sbase);
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000348 BaseOp = SBaseReg;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000349 Offset = OffsetImm->getImm();
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000350 assert(BaseOp->isReg() && "getMemOperandWithOffset only supports base "
351 "operands of type register.");
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000352 return true;
353 }
354
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000355 if (isFLAT(LdSt)) {
Bjorn Pettersson238c9d6302019-04-19 09:08:38 +0000356 const MachineOperand *VAddr = getNamedOperand(LdSt, AMDGPU::OpName::vaddr);
Matt Arsenault37a58e02017-07-21 18:06:36 +0000357 if (VAddr) {
358 // Can't analyze 2 offsets.
359 if (getNamedOperand(LdSt, AMDGPU::OpName::saddr))
360 return false;
361
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000362 BaseOp = VAddr;
Matt Arsenault37a58e02017-07-21 18:06:36 +0000363 } else {
364 // scratch instructions have either vaddr or saddr.
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000365 BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::saddr);
Matt Arsenault37a58e02017-07-21 18:06:36 +0000366 }
367
368 Offset = getNamedOperand(LdSt, AMDGPU::OpName::offset)->getImm();
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000369 assert(BaseOp->isReg() && "getMemOperandWithOffset only supports base "
370 "operands of type register.");
Matt Arsenault43578ec2016-06-02 20:05:20 +0000371 return true;
372 }
373
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000374 return false;
375}
376
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000377static bool memOpsHaveSameBasePtr(const MachineInstr &MI1,
378 const MachineOperand &BaseOp1,
379 const MachineInstr &MI2,
380 const MachineOperand &BaseOp2) {
381 // Support only base operands with base registers.
382 // Note: this could be extended to support FI operands.
383 if (!BaseOp1.isReg() || !BaseOp2.isReg())
384 return false;
385
386 if (BaseOp1.isIdenticalTo(BaseOp2))
Stanislav Mekhanoshin7fe9a5d2017-09-13 22:20:47 +0000387 return true;
388
389 if (!MI1.hasOneMemOperand() || !MI2.hasOneMemOperand())
390 return false;
391
392 auto MO1 = *MI1.memoperands_begin();
393 auto MO2 = *MI2.memoperands_begin();
394 if (MO1->getAddrSpace() != MO2->getAddrSpace())
395 return false;
396
397 auto Base1 = MO1->getValue();
398 auto Base2 = MO2->getValue();
399 if (!Base1 || !Base2)
400 return false;
401 const MachineFunction &MF = *MI1.getParent()->getParent();
Matthias Braunf1caa282017-12-15 22:22:58 +0000402 const DataLayout &DL = MF.getFunction().getParent()->getDataLayout();
Stanislav Mekhanoshin7fe9a5d2017-09-13 22:20:47 +0000403 Base1 = GetUnderlyingObject(Base1, DL);
404 Base2 = GetUnderlyingObject(Base1, DL);
405
406 if (isa<UndefValue>(Base1) || isa<UndefValue>(Base2))
407 return false;
408
409 return Base1 == Base2;
410}
411
Bjorn Pettersson238c9d6302019-04-19 09:08:38 +0000412bool SIInstrInfo::shouldClusterMemOps(const MachineOperand &BaseOp1,
413 const MachineOperand &BaseOp2,
Jun Bum Lim4c5bd582016-04-15 14:58:38 +0000414 unsigned NumLoads) const {
Bjorn Pettersson238c9d6302019-04-19 09:08:38 +0000415 const MachineInstr &FirstLdSt = *BaseOp1.getParent();
416 const MachineInstr &SecondLdSt = *BaseOp2.getParent();
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000417
418 if (!memOpsHaveSameBasePtr(FirstLdSt, BaseOp1, SecondLdSt, BaseOp2))
Stanislav Mekhanoshin7fe9a5d2017-09-13 22:20:47 +0000419 return false;
420
NAKAMURA Takumife1202c2016-06-20 00:37:41 +0000421 const MachineOperand *FirstDst = nullptr;
422 const MachineOperand *SecondDst = nullptr;
Tom Stellarda76bcc22016-03-28 16:10:13 +0000423
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000424 if ((isMUBUF(FirstLdSt) && isMUBUF(SecondLdSt)) ||
Matt Arsenault74f64832017-02-01 20:22:51 +0000425 (isMTBUF(FirstLdSt) && isMTBUF(SecondLdSt)) ||
426 (isFLAT(FirstLdSt) && isFLAT(SecondLdSt))) {
Stanislav Mekhanoshin7fe9a5d2017-09-13 22:20:47 +0000427 const unsigned MaxGlobalLoadCluster = 6;
428 if (NumLoads > MaxGlobalLoadCluster)
429 return false;
430
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000431 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdata);
Stanislav Mekhanoshin949fac92017-09-06 15:31:30 +0000432 if (!FirstDst)
433 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000434 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdata);
Stanislav Mekhanoshin949fac92017-09-06 15:31:30 +0000435 if (!SecondDst)
436 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdst);
Matt Arsenault437fd712016-11-29 19:30:41 +0000437 } else if (isSMRD(FirstLdSt) && isSMRD(SecondLdSt)) {
438 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::sdst);
439 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::sdst);
440 } else if (isDS(FirstLdSt) && isDS(SecondLdSt)) {
441 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdst);
442 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdst);
Tom Stellarda76bcc22016-03-28 16:10:13 +0000443 }
444
445 if (!FirstDst || !SecondDst)
Matt Arsenault0e75a062014-09-17 17:48:30 +0000446 return false;
447
Tom Stellarda76bcc22016-03-28 16:10:13 +0000448 // Try to limit clustering based on the total number of bytes loaded
449 // rather than the number of instructions. This is done to help reduce
450 // register pressure. The method used is somewhat inexact, though,
451 // because it assumes that all loads in the cluster will load the
452 // same number of bytes as FirstLdSt.
Matt Arsenault0e75a062014-09-17 17:48:30 +0000453
Tom Stellarda76bcc22016-03-28 16:10:13 +0000454 // The unit of this value is bytes.
455 // FIXME: This needs finer tuning.
456 unsigned LoadClusterThreshold = 16;
Matt Arsenault0e75a062014-09-17 17:48:30 +0000457
Tom Stellarda76bcc22016-03-28 16:10:13 +0000458 const MachineRegisterInfo &MRI =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000459 FirstLdSt.getParent()->getParent()->getRegInfo();
Neil Henning0a30f332019-04-01 15:19:52 +0000460
Daniel Sanders0c476112019-08-15 19:22:08 +0000461 const Register Reg = FirstDst->getReg();
Neil Henning0a30f332019-04-01 15:19:52 +0000462
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000463 const TargetRegisterClass *DstRC = Register::isVirtualRegister(Reg)
Neil Henning0a30f332019-04-01 15:19:52 +0000464 ? MRI.getRegClass(Reg)
465 : RI.getPhysRegClass(Reg);
Tom Stellarda76bcc22016-03-28 16:10:13 +0000466
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000467 return (NumLoads * (RI.getRegSizeInBits(*DstRC) / 8)) <= LoadClusterThreshold;
Matt Arsenault0e75a062014-09-17 17:48:30 +0000468}
469
Tom Stellardc5a154d2018-06-28 23:47:12 +0000470// FIXME: This behaves strangely. If, for example, you have 32 load + stores,
471// the first 16 loads will be interleaved with the stores, and the next 16 will
472// be clustered as expected. It should really split into 2 16 store batches.
473//
474// Loads are clustered until this returns false, rather than trying to schedule
475// groups of stores. This also means we have to deal with saying different
476// address space loads should be clustered, and ones which might cause bank
477// conflicts.
478//
479// This might be deprecated so it might not be worth that much effort to fix.
480bool SIInstrInfo::shouldScheduleLoadsNear(SDNode *Load0, SDNode *Load1,
481 int64_t Offset0, int64_t Offset1,
482 unsigned NumLoads) const {
483 assert(Offset1 > Offset0 &&
484 "Second offset should be larger than first offset!");
485 // If we have less than 16 loads in a row, and the offsets are within 64
486 // bytes, then schedule together.
487
488 // A cacheline is 64 bytes (for global memory).
489 return (NumLoads <= 16 && (Offset1 - Offset0) < 64);
490}
491
Matt Arsenault21a43822017-04-06 21:09:53 +0000492static void reportIllegalCopy(const SIInstrInfo *TII, MachineBasicBlock &MBB,
493 MachineBasicBlock::iterator MI,
494 const DebugLoc &DL, unsigned DestReg,
495 unsigned SrcReg, bool KillSrc) {
496 MachineFunction *MF = MBB.getParent();
Matthias Braunf1caa282017-12-15 22:22:58 +0000497 DiagnosticInfoUnsupported IllegalCopy(MF->getFunction(),
Matt Arsenault21a43822017-04-06 21:09:53 +0000498 "illegal SGPR to VGPR copy",
499 DL, DS_Error);
Matthias Braunf1caa282017-12-15 22:22:58 +0000500 LLVMContext &C = MF->getFunction().getContext();
Matt Arsenault21a43822017-04-06 21:09:53 +0000501 C.diagnose(IllegalCopy);
502
503 BuildMI(MBB, MI, DL, TII->get(AMDGPU::SI_ILLEGAL_COPY), DestReg)
504 .addReg(SrcReg, getKillRegState(KillSrc));
505}
506
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000507void SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
508 MachineBasicBlock::iterator MI,
509 const DebugLoc &DL, unsigned DestReg,
510 unsigned SrcReg, bool KillSrc) const {
Matt Arsenault314cbf72016-11-07 16:39:22 +0000511 const TargetRegisterClass *RC = RI.getPhysRegClass(DestReg);
Christian Konigd0e3da12013-03-01 09:46:27 +0000512
Matt Arsenault314cbf72016-11-07 16:39:22 +0000513 if (RC == &AMDGPU::VGPR_32RegClass) {
514 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +0000515 AMDGPU::SReg_32RegClass.contains(SrcReg) ||
516 AMDGPU::AGPR_32RegClass.contains(SrcReg));
517 unsigned Opc = AMDGPU::AGPR_32RegClass.contains(SrcReg) ?
518 AMDGPU::V_ACCVGPR_READ_B32 : AMDGPU::V_MOV_B32_e32;
519 BuildMI(MBB, MI, DL, get(Opc), DestReg)
Matt Arsenault314cbf72016-11-07 16:39:22 +0000520 .addReg(SrcReg, getKillRegState(KillSrc));
521 return;
522 }
Christian Konigd0e3da12013-03-01 09:46:27 +0000523
Marek Olsak79c05872016-11-25 17:37:09 +0000524 if (RC == &AMDGPU::SReg_32_XM0RegClass ||
525 RC == &AMDGPU::SReg_32RegClass) {
Nicolai Haehnlee58e0e32016-09-12 16:25:20 +0000526 if (SrcReg == AMDGPU::SCC) {
527 BuildMI(MBB, MI, DL, get(AMDGPU::S_CSELECT_B32), DestReg)
528 .addImm(-1)
529 .addImm(0);
530 return;
531 }
532
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000533 if (DestReg == AMDGPU::VCC_LO) {
534 if (AMDGPU::SReg_32RegClass.contains(SrcReg)) {
535 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), AMDGPU::VCC_LO)
536 .addReg(SrcReg, getKillRegState(KillSrc));
537 } else {
538 // FIXME: Hack until VReg_1 removed.
539 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
540 BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_U32_e32))
541 .addImm(0)
542 .addReg(SrcReg, getKillRegState(KillSrc));
543 }
544
545 return;
546 }
547
Matt Arsenault21a43822017-04-06 21:09:53 +0000548 if (!AMDGPU::SReg_32RegClass.contains(SrcReg)) {
549 reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc);
550 return;
551 }
552
Christian Konigd0e3da12013-03-01 09:46:27 +0000553 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
554 .addReg(SrcReg, getKillRegState(KillSrc));
555 return;
Matt Arsenault314cbf72016-11-07 16:39:22 +0000556 }
Christian Konigd0e3da12013-03-01 09:46:27 +0000557
Matt Arsenault314cbf72016-11-07 16:39:22 +0000558 if (RC == &AMDGPU::SReg_64RegClass) {
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000559 if (DestReg == AMDGPU::VCC) {
Matt Arsenault99981682015-02-14 02:55:56 +0000560 if (AMDGPU::SReg_64RegClass.contains(SrcReg)) {
561 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC)
562 .addReg(SrcReg, getKillRegState(KillSrc));
563 } else {
564 // FIXME: Hack until VReg_1 removed.
565 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000566 BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_U32_e32))
Matt Arsenault99981682015-02-14 02:55:56 +0000567 .addImm(0)
568 .addReg(SrcReg, getKillRegState(KillSrc));
569 }
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000570
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000571 return;
572 }
573
Matt Arsenault21a43822017-04-06 21:09:53 +0000574 if (!AMDGPU::SReg_64RegClass.contains(SrcReg)) {
575 reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc);
576 return;
577 }
578
Tom Stellard75aadc22012-12-11 21:25:42 +0000579 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
580 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000581 return;
Christian Konigd0e3da12013-03-01 09:46:27 +0000582 }
583
Matt Arsenault314cbf72016-11-07 16:39:22 +0000584 if (DestReg == AMDGPU::SCC) {
585 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
586 BuildMI(MBB, MI, DL, get(AMDGPU::S_CMP_LG_U32))
587 .addReg(SrcReg, getKillRegState(KillSrc))
588 .addImm(0);
589 return;
590 }
591
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +0000592 if (RC == &AMDGPU::AGPR_32RegClass) {
593 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
594 AMDGPU::SReg_32RegClass.contains(SrcReg) ||
595 AMDGPU::AGPR_32RegClass.contains(SrcReg));
596 if (!AMDGPU::VGPR_32RegClass.contains(SrcReg)) {
597 // First try to find defining accvgpr_write to avoid temporary registers.
598 for (auto Def = MI, E = MBB.begin(); Def != E; ) {
599 --Def;
600 if (!Def->definesRegister(SrcReg, &RI))
601 continue;
602 if (Def->getOpcode() != AMDGPU::V_ACCVGPR_WRITE_B32)
603 break;
604
605 MachineOperand &DefOp = Def->getOperand(1);
606 assert(DefOp.isReg() || DefOp.isImm());
607
608 if (DefOp.isReg()) {
609 // Check that register source operand if not clobbered before MI.
610 // Immediate operands are always safe to propagate.
611 bool SafeToPropagate = true;
612 for (auto I = Def; I != MI && SafeToPropagate; ++I)
613 if (I->modifiesRegister(DefOp.getReg(), &RI))
614 SafeToPropagate = false;
615
616 if (!SafeToPropagate)
617 break;
618
619 DefOp.setIsKill(false);
620 }
621
622 BuildMI(MBB, MI, DL, get(AMDGPU::V_ACCVGPR_WRITE_B32), DestReg)
623 .add(DefOp);
624 return;
625 }
626
627 RegScavenger RS;
628 RS.enterBasicBlock(MBB);
629 RS.forward(MI);
630
631 // Ideally we want to have three registers for a long reg_sequence copy
632 // to hide 2 waitstates between v_mov_b32 and accvgpr_write.
633 unsigned MaxVGPRs = RI.getRegPressureLimit(&AMDGPU::VGPR_32RegClass,
634 *MBB.getParent());
635
636 // Registers in the sequence are allocated contiguously so we can just
637 // use register number to pick one of three round-robin temps.
638 unsigned RegNo = DestReg % 3;
639 unsigned Tmp = RS.scavengeRegister(&AMDGPU::VGPR_32RegClass, 0);
640 if (!Tmp)
641 report_fatal_error("Cannot scavenge VGPR to copy to AGPR");
642 RS.setRegUsed(Tmp);
643 // Only loop through if there are any free registers left, otherwise
644 // scavenger may report a fatal error without emergency spill slot
645 // or spill with the slot.
646 while (RegNo-- && RS.FindUnusedReg(&AMDGPU::VGPR_32RegClass)) {
647 unsigned Tmp2 = RS.scavengeRegister(&AMDGPU::VGPR_32RegClass, 0);
648 if (!Tmp2 || RI.getHWRegIndex(Tmp2) >= MaxVGPRs)
649 break;
650 Tmp = Tmp2;
651 RS.setRegUsed(Tmp);
652 }
653 copyPhysReg(MBB, MI, DL, Tmp, SrcReg, KillSrc);
654 BuildMI(MBB, MI, DL, get(AMDGPU::V_ACCVGPR_WRITE_B32), DestReg)
655 .addReg(Tmp, RegState::Kill);
656 return;
657 }
658
659 BuildMI(MBB, MI, DL, get(AMDGPU::V_ACCVGPR_WRITE_B32), DestReg)
660 .addReg(SrcReg, getKillRegState(KillSrc));
661 return;
662 }
663
Matt Arsenault314cbf72016-11-07 16:39:22 +0000664 unsigned EltSize = 4;
665 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
666 if (RI.isSGPRClass(RC)) {
Tim Renouf361b5b22019-03-21 12:01:21 +0000667 // TODO: Copy vec3/vec5 with s_mov_b64s then final s_mov_b32.
668 if (!(RI.getRegSizeInBits(*RC) % 64)) {
Matt Arsenault314cbf72016-11-07 16:39:22 +0000669 Opcode = AMDGPU::S_MOV_B64;
670 EltSize = 8;
671 } else {
672 Opcode = AMDGPU::S_MOV_B32;
673 EltSize = 4;
674 }
Matt Arsenault21a43822017-04-06 21:09:53 +0000675
676 if (!RI.isSGPRClass(RI.getPhysRegClass(SrcReg))) {
677 reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc);
678 return;
679 }
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +0000680 } else if (RI.hasAGPRs(RC)) {
681 Opcode = RI.hasVGPRs(RI.getPhysRegClass(SrcReg)) ?
682 AMDGPU::V_ACCVGPR_WRITE_B32 : AMDGPU::COPY;
683 } else if (RI.hasVGPRs(RC) && RI.hasAGPRs(RI.getPhysRegClass(SrcReg))) {
684 Opcode = AMDGPU::V_ACCVGPR_READ_B32;
Matt Arsenault314cbf72016-11-07 16:39:22 +0000685 }
686
687 ArrayRef<int16_t> SubIndices = RI.getRegSplitParts(RC, EltSize);
Matt Arsenault73d2f892016-07-15 22:32:02 +0000688 bool Forward = RI.getHWRegIndex(DestReg) <= RI.getHWRegIndex(SrcReg);
Nicolai Haehnledd587052015-12-19 01:16:06 +0000689
690 for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) {
691 unsigned SubIdx;
692 if (Forward)
693 SubIdx = SubIndices[Idx];
694 else
695 SubIdx = SubIndices[SubIndices.size() - Idx - 1];
696
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +0000697 if (Opcode == TargetOpcode::COPY) {
698 copyPhysReg(MBB, MI, DL, RI.getSubReg(DestReg, SubIdx),
699 RI.getSubReg(SrcReg, SubIdx), KillSrc);
700 continue;
701 }
702
Christian Konigd0e3da12013-03-01 09:46:27 +0000703 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
704 get(Opcode), RI.getSubReg(DestReg, SubIdx));
705
Nicolai Haehnledd587052015-12-19 01:16:06 +0000706 Builder.addReg(RI.getSubReg(SrcReg, SubIdx));
Christian Konigd0e3da12013-03-01 09:46:27 +0000707
Nicolai Haehnledd587052015-12-19 01:16:06 +0000708 if (Idx == 0)
Christian Konigd0e3da12013-03-01 09:46:27 +0000709 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Matt Arsenault73d2f892016-07-15 22:32:02 +0000710
Matt Arsenault05c26472017-06-12 17:19:20 +0000711 bool UseKill = KillSrc && Idx == SubIndices.size() - 1;
712 Builder.addReg(SrcReg, getKillRegState(UseKill) | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000713 }
714}
715
Matt Arsenaultbbb47da2016-09-08 17:19:29 +0000716int SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000717 int NewOpc;
718
719 // Try to map original to commuted opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000720 NewOpc = AMDGPU::getCommuteRev(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000721 if (NewOpc != -1)
722 // Check if the commuted (REV) opcode exists on the target.
723 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000724
725 // Try to map commuted to original opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000726 NewOpc = AMDGPU::getCommuteOrig(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000727 if (NewOpc != -1)
728 // Check if the original (non-REV) opcode exists on the target.
729 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000730
731 return Opcode;
732}
733
Jan Sjodina06bfe02017-05-15 20:18:37 +0000734void SIInstrInfo::materializeImmediate(MachineBasicBlock &MBB,
735 MachineBasicBlock::iterator MI,
736 const DebugLoc &DL, unsigned DestReg,
737 int64_t Value) const {
738 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
739 const TargetRegisterClass *RegClass = MRI.getRegClass(DestReg);
740 if (RegClass == &AMDGPU::SReg_32RegClass ||
741 RegClass == &AMDGPU::SGPR_32RegClass ||
742 RegClass == &AMDGPU::SReg_32_XM0RegClass ||
743 RegClass == &AMDGPU::SReg_32_XM0_XEXECRegClass) {
744 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
745 .addImm(Value);
746 return;
747 }
748
749 if (RegClass == &AMDGPU::SReg_64RegClass ||
750 RegClass == &AMDGPU::SGPR_64RegClass ||
751 RegClass == &AMDGPU::SReg_64_XEXECRegClass) {
752 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
753 .addImm(Value);
754 return;
755 }
756
757 if (RegClass == &AMDGPU::VGPR_32RegClass) {
758 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
759 .addImm(Value);
760 return;
761 }
762 if (RegClass == &AMDGPU::VReg_64RegClass) {
763 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B64_PSEUDO), DestReg)
764 .addImm(Value);
765 return;
766 }
767
768 unsigned EltSize = 4;
769 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
770 if (RI.isSGPRClass(RegClass)) {
771 if (RI.getRegSizeInBits(*RegClass) > 32) {
772 Opcode = AMDGPU::S_MOV_B64;
773 EltSize = 8;
774 } else {
775 Opcode = AMDGPU::S_MOV_B32;
776 EltSize = 4;
777 }
778 }
779
780 ArrayRef<int16_t> SubIndices = RI.getRegSplitParts(RegClass, EltSize);
781 for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) {
782 int64_t IdxValue = Idx == 0 ? Value : 0;
783
784 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
785 get(Opcode), RI.getSubReg(DestReg, Idx));
786 Builder.addImm(IdxValue);
787 }
788}
789
790const TargetRegisterClass *
791SIInstrInfo::getPreferredSelectRegClass(unsigned Size) const {
792 return &AMDGPU::VGPR_32RegClass;
793}
794
795void SIInstrInfo::insertVectorSelect(MachineBasicBlock &MBB,
796 MachineBasicBlock::iterator I,
797 const DebugLoc &DL, unsigned DstReg,
798 ArrayRef<MachineOperand> Cond,
799 unsigned TrueReg,
800 unsigned FalseReg) const {
801 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000802 MachineFunction *MF = MBB.getParent();
803 const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>();
804 const TargetRegisterClass *BoolXExecRC =
805 RI.getRegClass(AMDGPU::SReg_1_XEXECRegClassID);
NAKAMURA Takumi994a43d2017-05-16 04:01:23 +0000806 assert(MRI.getRegClass(DstReg) == &AMDGPU::VGPR_32RegClass &&
807 "Not a VGPR32 reg");
Jan Sjodina06bfe02017-05-15 20:18:37 +0000808
809 if (Cond.size() == 1) {
Daniel Sanders0c476112019-08-15 19:22:08 +0000810 Register SReg = MRI.createVirtualRegister(BoolXExecRC);
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000811 BuildMI(MBB, I, DL, get(AMDGPU::COPY), SReg)
812 .add(Cond[0]);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000813 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000814 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000815 .addReg(FalseReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000816 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000817 .addReg(TrueReg)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000818 .addReg(SReg);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000819 } else if (Cond.size() == 2) {
820 assert(Cond[0].isImm() && "Cond[0] is not an immediate");
821 switch (Cond[0].getImm()) {
822 case SIInstrInfo::SCC_TRUE: {
Daniel Sanders0c476112019-08-15 19:22:08 +0000823 Register SReg = MRI.createVirtualRegister(BoolXExecRC);
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000824 BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_CSELECT_B32
825 : AMDGPU::S_CSELECT_B64), SReg)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000826 .addImm(-1)
827 .addImm(0);
828 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000829 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000830 .addReg(FalseReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000831 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000832 .addReg(TrueReg)
833 .addReg(SReg);
834 break;
835 }
836 case SIInstrInfo::SCC_FALSE: {
Daniel Sanders0c476112019-08-15 19:22:08 +0000837 Register SReg = MRI.createVirtualRegister(BoolXExecRC);
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000838 BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_CSELECT_B32
839 : AMDGPU::S_CSELECT_B64), SReg)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000840 .addImm(0)
841 .addImm(-1);
842 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000843 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000844 .addReg(FalseReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000845 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000846 .addReg(TrueReg)
847 .addReg(SReg);
848 break;
849 }
850 case SIInstrInfo::VCCNZ: {
851 MachineOperand RegOp = Cond[1];
852 RegOp.setImplicit(false);
Daniel Sanders0c476112019-08-15 19:22:08 +0000853 Register SReg = MRI.createVirtualRegister(BoolXExecRC);
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000854 BuildMI(MBB, I, DL, get(AMDGPU::COPY), SReg)
855 .add(RegOp);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000856 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000857 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000858 .addReg(FalseReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000859 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000860 .addReg(TrueReg)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000861 .addReg(SReg);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000862 break;
863 }
864 case SIInstrInfo::VCCZ: {
865 MachineOperand RegOp = Cond[1];
866 RegOp.setImplicit(false);
Daniel Sanders0c476112019-08-15 19:22:08 +0000867 Register SReg = MRI.createVirtualRegister(BoolXExecRC);
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000868 BuildMI(MBB, I, DL, get(AMDGPU::COPY), SReg)
869 .add(RegOp);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000870 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000871 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000872 .addReg(TrueReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000873 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000874 .addReg(FalseReg)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000875 .addReg(SReg);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000876 break;
877 }
878 case SIInstrInfo::EXECNZ: {
Daniel Sanders0c476112019-08-15 19:22:08 +0000879 Register SReg = MRI.createVirtualRegister(BoolXExecRC);
880 Register SReg2 = MRI.createVirtualRegister(RI.getBoolRC());
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000881 BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_OR_SAVEEXEC_B32
882 : AMDGPU::S_OR_SAVEEXEC_B64), SReg2)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000883 .addImm(0);
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000884 BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_CSELECT_B32
885 : AMDGPU::S_CSELECT_B64), SReg)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000886 .addImm(-1)
887 .addImm(0);
888 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000889 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000890 .addReg(FalseReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000891 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000892 .addReg(TrueReg)
893 .addReg(SReg);
894 break;
895 }
896 case SIInstrInfo::EXECZ: {
Daniel Sanders0c476112019-08-15 19:22:08 +0000897 Register SReg = MRI.createVirtualRegister(BoolXExecRC);
898 Register SReg2 = MRI.createVirtualRegister(RI.getBoolRC());
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000899 BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_OR_SAVEEXEC_B32
900 : AMDGPU::S_OR_SAVEEXEC_B64), SReg2)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000901 .addImm(0);
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000902 BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_CSELECT_B32
903 : AMDGPU::S_CSELECT_B64), SReg)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000904 .addImm(0)
905 .addImm(-1);
906 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000907 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000908 .addReg(FalseReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000909 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000910 .addReg(TrueReg)
911 .addReg(SReg);
912 llvm_unreachable("Unhandled branch predicate EXECZ");
913 break;
914 }
915 default:
916 llvm_unreachable("invalid branch predicate");
917 }
918 } else {
919 llvm_unreachable("Can only handle Cond size 1 or 2");
920 }
921}
922
923unsigned SIInstrInfo::insertEQ(MachineBasicBlock *MBB,
924 MachineBasicBlock::iterator I,
925 const DebugLoc &DL,
926 unsigned SrcReg, int Value) const {
927 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Daniel Sanders0c476112019-08-15 19:22:08 +0000928 Register Reg = MRI.createVirtualRegister(RI.getBoolRC());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000929 BuildMI(*MBB, I, DL, get(AMDGPU::V_CMP_EQ_I32_e64), Reg)
930 .addImm(Value)
931 .addReg(SrcReg);
932
933 return Reg;
934}
935
936unsigned SIInstrInfo::insertNE(MachineBasicBlock *MBB,
937 MachineBasicBlock::iterator I,
938 const DebugLoc &DL,
939 unsigned SrcReg, int Value) const {
940 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Daniel Sanders0c476112019-08-15 19:22:08 +0000941 Register Reg = MRI.createVirtualRegister(RI.getBoolRC());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000942 BuildMI(*MBB, I, DL, get(AMDGPU::V_CMP_NE_I32_e64), Reg)
943 .addImm(Value)
944 .addReg(SrcReg);
945
946 return Reg;
947}
948
Tom Stellardef3b8642015-01-07 19:56:17 +0000949unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const {
950
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +0000951 if (RI.hasAGPRs(DstRC))
952 return AMDGPU::COPY;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000953 if (RI.getRegSizeInBits(*DstRC) == 32) {
Tom Stellardef3b8642015-01-07 19:56:17 +0000954 return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000955 } else if (RI.getRegSizeInBits(*DstRC) == 64 && RI.isSGPRClass(DstRC)) {
Tom Stellardef3b8642015-01-07 19:56:17 +0000956 return AMDGPU::S_MOV_B64;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000957 } else if (RI.getRegSizeInBits(*DstRC) == 64 && !RI.isSGPRClass(DstRC)) {
Tom Stellard4842c052015-01-07 20:27:25 +0000958 return AMDGPU::V_MOV_B64_PSEUDO;
Tom Stellardef3b8642015-01-07 19:56:17 +0000959 }
960 return AMDGPU::COPY;
961}
962
Matt Arsenault08f14de2015-11-06 18:07:53 +0000963static unsigned getSGPRSpillSaveOpcode(unsigned Size) {
964 switch (Size) {
965 case 4:
966 return AMDGPU::SI_SPILL_S32_SAVE;
967 case 8:
968 return AMDGPU::SI_SPILL_S64_SAVE;
Tim Renouf361b5b22019-03-21 12:01:21 +0000969 case 12:
970 return AMDGPU::SI_SPILL_S96_SAVE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000971 case 16:
972 return AMDGPU::SI_SPILL_S128_SAVE;
Tim Renouf033f99a2019-03-22 10:11:21 +0000973 case 20:
974 return AMDGPU::SI_SPILL_S160_SAVE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000975 case 32:
976 return AMDGPU::SI_SPILL_S256_SAVE;
977 case 64:
978 return AMDGPU::SI_SPILL_S512_SAVE;
Stanislav Mekhanoshin937ff6e72019-07-11 21:54:13 +0000979 case 128:
980 return AMDGPU::SI_SPILL_S1024_SAVE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000981 default:
982 llvm_unreachable("unknown register size");
983 }
984}
985
986static unsigned getVGPRSpillSaveOpcode(unsigned Size) {
987 switch (Size) {
988 case 4:
989 return AMDGPU::SI_SPILL_V32_SAVE;
990 case 8:
991 return AMDGPU::SI_SPILL_V64_SAVE;
Tom Stellard703b2ec2016-04-12 23:57:30 +0000992 case 12:
993 return AMDGPU::SI_SPILL_V96_SAVE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000994 case 16:
995 return AMDGPU::SI_SPILL_V128_SAVE;
Tim Renouf033f99a2019-03-22 10:11:21 +0000996 case 20:
997 return AMDGPU::SI_SPILL_V160_SAVE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000998 case 32:
999 return AMDGPU::SI_SPILL_V256_SAVE;
1000 case 64:
1001 return AMDGPU::SI_SPILL_V512_SAVE;
Stanislav Mekhanoshin937ff6e72019-07-11 21:54:13 +00001002 case 128:
1003 return AMDGPU::SI_SPILL_V1024_SAVE;
1004 default:
1005 llvm_unreachable("unknown register size");
1006 }
1007}
1008
1009static unsigned getAGPRSpillSaveOpcode(unsigned Size) {
1010 switch (Size) {
1011 case 4:
1012 return AMDGPU::SI_SPILL_A32_SAVE;
1013 case 8:
1014 return AMDGPU::SI_SPILL_A64_SAVE;
1015 case 16:
1016 return AMDGPU::SI_SPILL_A128_SAVE;
1017 case 64:
1018 return AMDGPU::SI_SPILL_A512_SAVE;
1019 case 128:
1020 return AMDGPU::SI_SPILL_A1024_SAVE;
Matt Arsenault08f14de2015-11-06 18:07:53 +00001021 default:
1022 llvm_unreachable("unknown register size");
1023 }
1024}
1025
Tom Stellardc149dc02013-11-27 21:23:35 +00001026void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
1027 MachineBasicBlock::iterator MI,
1028 unsigned SrcReg, bool isKill,
1029 int FrameIndex,
1030 const TargetRegisterClass *RC,
1031 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +00001032 MachineFunction *MF = MBB.getParent();
Tom Stellard42fb60e2015-01-14 15:42:31 +00001033 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Matthias Braun941a7052016-07-28 18:40:00 +00001034 MachineFrameInfo &FrameInfo = MF->getFrameInfo();
Graham Sellersba559ac2018-12-01 12:27:53 +00001035 const DebugLoc &DL = MBB.findDebugLoc(MI);
Matt Arsenault08f14de2015-11-06 18:07:53 +00001036
Matthias Braun941a7052016-07-28 18:40:00 +00001037 unsigned Size = FrameInfo.getObjectSize(FrameIndex);
1038 unsigned Align = FrameInfo.getObjectAlignment(FrameIndex);
Matt Arsenault08f14de2015-11-06 18:07:53 +00001039 MachinePointerInfo PtrInfo
1040 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
1041 MachineMemOperand *MMO
1042 = MF->getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore,
1043 Size, Align);
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001044 unsigned SpillSize = TRI->getSpillSize(*RC);
Tom Stellardc149dc02013-11-27 21:23:35 +00001045
Tom Stellard96468902014-09-24 01:33:17 +00001046 if (RI.isSGPRClass(RC)) {
Matt Arsenault5b22dfa2015-11-05 05:27:10 +00001047 MFI->setHasSpilledSGPRs();
1048
Matt Arsenault2510a312016-09-03 06:57:55 +00001049 // We are only allowed to create one new instruction when spilling
1050 // registers, so we need to use pseudo instruction for spilling SGPRs.
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001051 const MCInstrDesc &OpDesc = get(getSGPRSpillSaveOpcode(SpillSize));
Matt Arsenault2510a312016-09-03 06:57:55 +00001052
1053 // The SGPR spill/restore instructions only work on number sgprs, so we need
1054 // to make sure we are using the correct register class.
Daniel Sanders2bea69b2019-08-01 23:27:28 +00001055 if (Register::isVirtualRegister(SrcReg) && SpillSize == 4) {
Matt Arsenaultb6e1cc22016-05-21 00:53:42 +00001056 MachineRegisterInfo &MRI = MF->getRegInfo();
1057 MRI.constrainRegClass(SrcReg, &AMDGPU::SReg_32_XM0RegClass);
1058 }
1059
Marek Olsak79c05872016-11-25 17:37:09 +00001060 MachineInstrBuilder Spill = BuildMI(MBB, MI, DL, OpDesc)
Matt Arsenault3354f422016-09-10 01:20:33 +00001061 .addReg(SrcReg, getKillRegState(isKill)) // data
1062 .addFrameIndex(FrameIndex) // addr
Matt Arsenault08906a32016-10-28 19:43:31 +00001063 .addMemOperand(MMO)
1064 .addReg(MFI->getScratchRSrcReg(), RegState::Implicit)
Matt Arsenaultb812b7a2019-06-05 22:20:47 +00001065 .addReg(MFI->getStackPtrOffsetReg(), RegState::Implicit);
Matt Arsenault08906a32016-10-28 19:43:31 +00001066 // Add the scratch resource registers as implicit uses because we may end up
1067 // needing them, and need to ensure that the reserved registers are
1068 // correctly handled.
Matt Arsenault71dfb7e2019-07-08 19:03:38 +00001069 if (RI.spillSGPRToVGPR())
1070 FrameInfo.setStackID(FrameIndex, TargetStackID::SGPRSpill);
Marek Olsak79c05872016-11-25 17:37:09 +00001071 if (ST.hasScalarStores()) {
1072 // m0 is used for offset to scalar stores if used to spill.
Nicolai Haehnle43cc6c42017-06-27 08:04:13 +00001073 Spill.addReg(AMDGPU::M0, RegState::ImplicitDefine | RegState::Dead);
Marek Olsak79c05872016-11-25 17:37:09 +00001074 }
1075
Matt Arsenault08f14de2015-11-06 18:07:53 +00001076 return;
Tom Stellard96468902014-09-24 01:33:17 +00001077 }
Tom Stellardeba61072014-05-02 15:41:42 +00001078
Stanislav Mekhanoshin937ff6e72019-07-11 21:54:13 +00001079 unsigned Opcode = RI.hasAGPRs(RC) ? getAGPRSpillSaveOpcode(SpillSize)
1080 : getVGPRSpillSaveOpcode(SpillSize);
Matt Arsenault08f14de2015-11-06 18:07:53 +00001081 MFI->setHasSpilledVGPRs();
Stanislav Mekhanoshin937ff6e72019-07-11 21:54:13 +00001082
1083 auto MIB = BuildMI(MBB, MI, DL, get(Opcode));
1084 if (RI.hasAGPRs(RC)) {
1085 MachineRegisterInfo &MRI = MF->getRegInfo();
Daniel Sanders0c476112019-08-15 19:22:08 +00001086 Register Tmp = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Stanislav Mekhanoshin937ff6e72019-07-11 21:54:13 +00001087 MIB.addReg(Tmp, RegState::Define);
1088 }
1089 MIB.addReg(SrcReg, getKillRegState(isKill)) // data
1090 .addFrameIndex(FrameIndex) // addr
1091 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
1092 .addReg(MFI->getStackPtrOffsetReg()) // scratch_offset
1093 .addImm(0) // offset
1094 .addMemOperand(MMO);
Matt Arsenault08f14de2015-11-06 18:07:53 +00001095}
1096
1097static unsigned getSGPRSpillRestoreOpcode(unsigned Size) {
1098 switch (Size) {
1099 case 4:
1100 return AMDGPU::SI_SPILL_S32_RESTORE;
1101 case 8:
1102 return AMDGPU::SI_SPILL_S64_RESTORE;
Tim Renouf361b5b22019-03-21 12:01:21 +00001103 case 12:
1104 return AMDGPU::SI_SPILL_S96_RESTORE;
Matt Arsenault08f14de2015-11-06 18:07:53 +00001105 case 16:
1106 return AMDGPU::SI_SPILL_S128_RESTORE;
Tim Renouf033f99a2019-03-22 10:11:21 +00001107 case 20:
1108 return AMDGPU::SI_SPILL_S160_RESTORE;
Matt Arsenault08f14de2015-11-06 18:07:53 +00001109 case 32:
1110 return AMDGPU::SI_SPILL_S256_RESTORE;
1111 case 64:
1112 return AMDGPU::SI_SPILL_S512_RESTORE;
Stanislav Mekhanoshin937ff6e72019-07-11 21:54:13 +00001113 case 128:
1114 return AMDGPU::SI_SPILL_S1024_RESTORE;
Matt Arsenault08f14de2015-11-06 18:07:53 +00001115 default:
1116 llvm_unreachable("unknown register size");
1117 }
1118}
1119
1120static unsigned getVGPRSpillRestoreOpcode(unsigned Size) {
1121 switch (Size) {
1122 case 4:
1123 return AMDGPU::SI_SPILL_V32_RESTORE;
1124 case 8:
1125 return AMDGPU::SI_SPILL_V64_RESTORE;
Tom Stellard703b2ec2016-04-12 23:57:30 +00001126 case 12:
1127 return AMDGPU::SI_SPILL_V96_RESTORE;
Matt Arsenault08f14de2015-11-06 18:07:53 +00001128 case 16:
1129 return AMDGPU::SI_SPILL_V128_RESTORE;
Tim Renouf033f99a2019-03-22 10:11:21 +00001130 case 20:
1131 return AMDGPU::SI_SPILL_V160_RESTORE;
Matt Arsenault08f14de2015-11-06 18:07:53 +00001132 case 32:
1133 return AMDGPU::SI_SPILL_V256_RESTORE;
1134 case 64:
1135 return AMDGPU::SI_SPILL_V512_RESTORE;
Stanislav Mekhanoshin937ff6e72019-07-11 21:54:13 +00001136 case 128:
1137 return AMDGPU::SI_SPILL_V1024_RESTORE;
1138 default:
1139 llvm_unreachable("unknown register size");
1140 }
1141}
1142
1143static unsigned getAGPRSpillRestoreOpcode(unsigned Size) {
1144 switch (Size) {
1145 case 4:
1146 return AMDGPU::SI_SPILL_A32_RESTORE;
1147 case 8:
1148 return AMDGPU::SI_SPILL_A64_RESTORE;
1149 case 16:
1150 return AMDGPU::SI_SPILL_A128_RESTORE;
1151 case 64:
1152 return AMDGPU::SI_SPILL_A512_RESTORE;
1153 case 128:
1154 return AMDGPU::SI_SPILL_A1024_RESTORE;
Matt Arsenault08f14de2015-11-06 18:07:53 +00001155 default:
1156 llvm_unreachable("unknown register size");
Tom Stellardc149dc02013-11-27 21:23:35 +00001157 }
1158}
1159
1160void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
1161 MachineBasicBlock::iterator MI,
1162 unsigned DestReg, int FrameIndex,
1163 const TargetRegisterClass *RC,
1164 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +00001165 MachineFunction *MF = MBB.getParent();
Matt Arsenault88ce3dc2018-11-26 21:28:40 +00001166 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Matthias Braun941a7052016-07-28 18:40:00 +00001167 MachineFrameInfo &FrameInfo = MF->getFrameInfo();
Graham Sellersba559ac2018-12-01 12:27:53 +00001168 const DebugLoc &DL = MBB.findDebugLoc(MI);
Matthias Braun941a7052016-07-28 18:40:00 +00001169 unsigned Align = FrameInfo.getObjectAlignment(FrameIndex);
1170 unsigned Size = FrameInfo.getObjectSize(FrameIndex);
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001171 unsigned SpillSize = TRI->getSpillSize(*RC);
Tom Stellard4e07b1d2014-06-10 21:20:41 +00001172
Matt Arsenault08f14de2015-11-06 18:07:53 +00001173 MachinePointerInfo PtrInfo
1174 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
1175
1176 MachineMemOperand *MMO = MF->getMachineMemOperand(
1177 PtrInfo, MachineMemOperand::MOLoad, Size, Align);
1178
1179 if (RI.isSGPRClass(RC)) {
Matt Arsenault88ce3dc2018-11-26 21:28:40 +00001180 MFI->setHasSpilledSGPRs();
1181
Matt Arsenault08f14de2015-11-06 18:07:53 +00001182 // FIXME: Maybe this should not include a memoperand because it will be
1183 // lowered to non-memory instructions.
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001184 const MCInstrDesc &OpDesc = get(getSGPRSpillRestoreOpcode(SpillSize));
Daniel Sanders2bea69b2019-08-01 23:27:28 +00001185 if (Register::isVirtualRegister(DestReg) && SpillSize == 4) {
Matt Arsenaultb6e1cc22016-05-21 00:53:42 +00001186 MachineRegisterInfo &MRI = MF->getRegInfo();
1187 MRI.constrainRegClass(DestReg, &AMDGPU::SReg_32_XM0RegClass);
1188 }
1189
Matt Arsenault71dfb7e2019-07-08 19:03:38 +00001190 if (RI.spillSGPRToVGPR())
1191 FrameInfo.setStackID(FrameIndex, TargetStackID::SGPRSpill);
Marek Olsak79c05872016-11-25 17:37:09 +00001192 MachineInstrBuilder Spill = BuildMI(MBB, MI, DL, OpDesc, DestReg)
Matt Arsenault3354f422016-09-10 01:20:33 +00001193 .addFrameIndex(FrameIndex) // addr
Matt Arsenault08906a32016-10-28 19:43:31 +00001194 .addMemOperand(MMO)
1195 .addReg(MFI->getScratchRSrcReg(), RegState::Implicit)
Matt Arsenaultb812b7a2019-06-05 22:20:47 +00001196 .addReg(MFI->getStackPtrOffsetReg(), RegState::Implicit);
Matt Arsenault08f14de2015-11-06 18:07:53 +00001197
Marek Olsak79c05872016-11-25 17:37:09 +00001198 if (ST.hasScalarStores()) {
1199 // m0 is used for offset to scalar stores if used to spill.
Nicolai Haehnle43cc6c42017-06-27 08:04:13 +00001200 Spill.addReg(AMDGPU::M0, RegState::ImplicitDefine | RegState::Dead);
Marek Olsak79c05872016-11-25 17:37:09 +00001201 }
1202
Matt Arsenault08f14de2015-11-06 18:07:53 +00001203 return;
Tom Stellard96468902014-09-24 01:33:17 +00001204 }
Tom Stellardeba61072014-05-02 15:41:42 +00001205
Stanislav Mekhanoshin937ff6e72019-07-11 21:54:13 +00001206 unsigned Opcode = RI.hasAGPRs(RC) ? getAGPRSpillRestoreOpcode(SpillSize)
1207 : getVGPRSpillRestoreOpcode(SpillSize);
1208 auto MIB = BuildMI(MBB, MI, DL, get(Opcode), DestReg);
1209 if (RI.hasAGPRs(RC)) {
1210 MachineRegisterInfo &MRI = MF->getRegInfo();
Daniel Sanders0c476112019-08-15 19:22:08 +00001211 Register Tmp = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Stanislav Mekhanoshin937ff6e72019-07-11 21:54:13 +00001212 MIB.addReg(Tmp, RegState::Define);
1213 }
1214 MIB.addFrameIndex(FrameIndex) // vaddr
1215 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
1216 .addReg(MFI->getStackPtrOffsetReg()) // scratch_offset
1217 .addImm(0) // offset
1218 .addMemOperand(MMO);
Tom Stellardc149dc02013-11-27 21:23:35 +00001219}
1220
Tom Stellard96468902014-09-24 01:33:17 +00001221/// \param @Offset Offset in bytes of the FrameIndex being spilled
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001222unsigned SIInstrInfo::calculateLDSSpillAddress(
1223 MachineBasicBlock &MBB, MachineInstr &MI, RegScavenger *RS, unsigned TmpReg,
1224 unsigned FrameOffset, unsigned Size) const {
Tom Stellard96468902014-09-24 01:33:17 +00001225 MachineFunction *MF = MBB.getParent();
1226 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellard5bfbae52018-07-11 20:59:01 +00001227 const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>();
Graham Sellersba559ac2018-12-01 12:27:53 +00001228 const DebugLoc &DL = MBB.findDebugLoc(MI);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +00001229 unsigned WorkGroupSize = MFI->getMaxFlatWorkGroupSize();
Tom Stellard96468902014-09-24 01:33:17 +00001230 unsigned WavefrontSize = ST.getWavefrontSize();
1231
1232 unsigned TIDReg = MFI->getTIDReg();
1233 if (!MFI->hasCalculatedTID()) {
1234 MachineBasicBlock &Entry = MBB.getParent()->front();
1235 MachineBasicBlock::iterator Insert = Entry.front();
Graham Sellersba559ac2018-12-01 12:27:53 +00001236 const DebugLoc &DL = Insert->getDebugLoc();
Tom Stellard96468902014-09-24 01:33:17 +00001237
Tom Stellard19f43012016-07-28 14:30:43 +00001238 TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass,
1239 *MF);
Tom Stellard96468902014-09-24 01:33:17 +00001240 if (TIDReg == AMDGPU::NoRegister)
1241 return TIDReg;
1242
Matthias Braunf1caa282017-12-15 22:22:58 +00001243 if (!AMDGPU::isShader(MF->getFunction().getCallingConv()) &&
Tom Stellard96468902014-09-24 01:33:17 +00001244 WorkGroupSize > WavefrontSize) {
Daniel Sanders0c476112019-08-15 19:22:08 +00001245 Register TIDIGXReg =
1246 MFI->getPreloadedReg(AMDGPUFunctionArgInfo::WORKGROUP_ID_X);
1247 Register TIDIGYReg =
1248 MFI->getPreloadedReg(AMDGPUFunctionArgInfo::WORKGROUP_ID_Y);
1249 Register TIDIGZReg =
1250 MFI->getPreloadedReg(AMDGPUFunctionArgInfo::WORKGROUP_ID_Z);
1251 Register InputPtrReg =
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001252 MFI->getPreloadedReg(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
Benjamin Kramer7149aab2015-03-01 18:09:56 +00001253 for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) {
Tom Stellard96468902014-09-24 01:33:17 +00001254 if (!Entry.isLiveIn(Reg))
1255 Entry.addLiveIn(Reg);
1256 }
1257
Matthias Braun7dc03f02016-04-06 02:47:09 +00001258 RS->enterBasicBlock(Entry);
Matt Arsenault0c90e952015-11-06 18:17:45 +00001259 // FIXME: Can we scavenge an SReg_64 and access the subregs?
Tom Stellard96468902014-09-24 01:33:17 +00001260 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
1261 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
1262 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
1263 .addReg(InputPtrReg)
1264 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
1265 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
1266 .addReg(InputPtrReg)
1267 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
1268
1269 // NGROUPS.X * NGROUPS.Y
1270 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
1271 .addReg(STmp1)
1272 .addReg(STmp0);
1273 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
1274 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
1275 .addReg(STmp1)
1276 .addReg(TIDIGXReg);
1277 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
1278 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
1279 .addReg(STmp0)
1280 .addReg(TIDIGYReg)
1281 .addReg(TIDReg);
1282 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
Matt Arsenault84445dd2017-11-30 22:51:26 +00001283 getAddNoCarry(Entry, Insert, DL, TIDReg)
1284 .addReg(TIDReg)
Tim Renoufcfdfba92019-03-18 19:35:44 +00001285 .addReg(TIDIGZReg)
1286 .addImm(0); // clamp bit
Tom Stellard96468902014-09-24 01:33:17 +00001287 } else {
1288 // Get the wave id
1289 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
1290 TIDReg)
1291 .addImm(-1)
1292 .addImm(0);
1293
Marek Olsakc5368502015-01-15 18:43:01 +00001294 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64),
Tom Stellard96468902014-09-24 01:33:17 +00001295 TIDReg)
1296 .addImm(-1)
1297 .addReg(TIDReg);
1298 }
1299
1300 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
1301 TIDReg)
1302 .addImm(2)
1303 .addReg(TIDReg);
1304 MFI->setTIDReg(TIDReg);
1305 }
1306
1307 // Add FrameIndex to LDS offset
Matt Arsenault52ef4012016-07-26 16:45:58 +00001308 unsigned LDSOffset = MFI->getLDSSize() + (FrameOffset * WorkGroupSize);
Matt Arsenault84445dd2017-11-30 22:51:26 +00001309 getAddNoCarry(MBB, MI, DL, TmpReg)
1310 .addImm(LDSOffset)
Tim Renoufcfdfba92019-03-18 19:35:44 +00001311 .addReg(TIDReg)
1312 .addImm(0); // clamp bit
Tom Stellard96468902014-09-24 01:33:17 +00001313
1314 return TmpReg;
1315}
1316
Tom Stellardd37630e2016-04-07 14:47:07 +00001317void SIInstrInfo::insertWaitStates(MachineBasicBlock &MBB,
1318 MachineBasicBlock::iterator MI,
Nicolai Haehnle87323da2015-12-17 16:46:42 +00001319 int Count) const {
Tom Stellard341e2932016-05-02 18:02:24 +00001320 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellardeba61072014-05-02 15:41:42 +00001321 while (Count > 0) {
1322 int Arg;
1323 if (Count >= 8)
1324 Arg = 7;
1325 else
1326 Arg = Count - 1;
1327 Count -= 8;
Tom Stellard341e2932016-05-02 18:02:24 +00001328 BuildMI(MBB, MI, DL, get(AMDGPU::S_NOP))
Tom Stellardeba61072014-05-02 15:41:42 +00001329 .addImm(Arg);
1330 }
1331}
1332
Tom Stellardcb6ba622016-04-30 00:23:06 +00001333void SIInstrInfo::insertNoop(MachineBasicBlock &MBB,
1334 MachineBasicBlock::iterator MI) const {
1335 insertWaitStates(MBB, MI, 1);
1336}
1337
Jan Sjodina06bfe02017-05-15 20:18:37 +00001338void SIInstrInfo::insertReturn(MachineBasicBlock &MBB) const {
1339 auto MF = MBB.getParent();
1340 SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
1341
1342 assert(Info->isEntryFunction());
1343
1344 if (MBB.succ_empty()) {
1345 bool HasNoTerminator = MBB.getFirstTerminator() == MBB.end();
David Stuttard20ea21c2019-03-12 09:52:58 +00001346 if (HasNoTerminator) {
1347 if (Info->returnsVoid()) {
1348 BuildMI(MBB, MBB.end(), DebugLoc(), get(AMDGPU::S_ENDPGM)).addImm(0);
1349 } else {
1350 BuildMI(MBB, MBB.end(), DebugLoc(), get(AMDGPU::SI_RETURN_TO_EPILOG));
1351 }
1352 }
Jan Sjodina06bfe02017-05-15 20:18:37 +00001353 }
1354}
1355
Stanislav Mekhanoshinf92ed692019-01-21 19:11:26 +00001356unsigned SIInstrInfo::getNumWaitStates(const MachineInstr &MI) {
Tom Stellardcb6ba622016-04-30 00:23:06 +00001357 switch (MI.getOpcode()) {
1358 default: return 1; // FIXME: Do wait states equal cycles?
1359
1360 case AMDGPU::S_NOP:
1361 return MI.getOperand(0).getImm() + 1;
1362 }
1363}
1364
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001365bool SIInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
1366 MachineBasicBlock &MBB = *MI.getParent();
Tom Stellardeba61072014-05-02 15:41:42 +00001367 DebugLoc DL = MBB.findDebugLoc(MI);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001368 switch (MI.getOpcode()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001369 default: return TargetInstrInfo::expandPostRAPseudo(MI);
Eugene Zelenko59e12822017-08-08 00:47:13 +00001370 case AMDGPU::S_MOV_B64_term:
Matt Arsenaulte6740752016-09-29 01:44:16 +00001371 // This is only a terminator to get the correct spill code placement during
1372 // register allocation.
1373 MI.setDesc(get(AMDGPU::S_MOV_B64));
1374 break;
Eugene Zelenko59e12822017-08-08 00:47:13 +00001375
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00001376 case AMDGPU::S_MOV_B32_term:
1377 // This is only a terminator to get the correct spill code placement during
1378 // register allocation.
1379 MI.setDesc(get(AMDGPU::S_MOV_B32));
1380 break;
1381
Eugene Zelenko59e12822017-08-08 00:47:13 +00001382 case AMDGPU::S_XOR_B64_term:
Matt Arsenaulte6740752016-09-29 01:44:16 +00001383 // This is only a terminator to get the correct spill code placement during
1384 // register allocation.
1385 MI.setDesc(get(AMDGPU::S_XOR_B64));
1386 break;
Eugene Zelenko59e12822017-08-08 00:47:13 +00001387
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00001388 case AMDGPU::S_XOR_B32_term:
1389 // This is only a terminator to get the correct spill code placement during
1390 // register allocation.
1391 MI.setDesc(get(AMDGPU::S_XOR_B32));
1392 break;
1393
1394 case AMDGPU::S_OR_B32_term:
1395 // This is only a terminator to get the correct spill code placement during
1396 // register allocation.
1397 MI.setDesc(get(AMDGPU::S_OR_B32));
1398 break;
1399
Eugene Zelenko59e12822017-08-08 00:47:13 +00001400 case AMDGPU::S_ANDN2_B64_term:
Matt Arsenaulte6740752016-09-29 01:44:16 +00001401 // This is only a terminator to get the correct spill code placement during
1402 // register allocation.
1403 MI.setDesc(get(AMDGPU::S_ANDN2_B64));
1404 break;
Eugene Zelenko59e12822017-08-08 00:47:13 +00001405
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00001406 case AMDGPU::S_ANDN2_B32_term:
1407 // This is only a terminator to get the correct spill code placement during
1408 // register allocation.
1409 MI.setDesc(get(AMDGPU::S_ANDN2_B32));
1410 break;
1411
Tom Stellard4842c052015-01-07 20:27:25 +00001412 case AMDGPU::V_MOV_B64_PSEUDO: {
Daniel Sanders0c476112019-08-15 19:22:08 +00001413 Register Dst = MI.getOperand(0).getReg();
1414 Register DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
1415 Register DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
Tom Stellard4842c052015-01-07 20:27:25 +00001416
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001417 const MachineOperand &SrcOp = MI.getOperand(1);
Tom Stellard4842c052015-01-07 20:27:25 +00001418 // FIXME: Will this work for 64-bit floating point immediates?
1419 assert(!SrcOp.isFPImm());
1420 if (SrcOp.isImm()) {
1421 APInt Imm(64, SrcOp.getImm());
1422 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
Matt Arsenault80bc3552016-06-13 15:53:52 +00001423 .addImm(Imm.getLoBits(32).getZExtValue())
1424 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +00001425 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
Matt Arsenault80bc3552016-06-13 15:53:52 +00001426 .addImm(Imm.getHiBits(32).getZExtValue())
1427 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +00001428 } else {
1429 assert(SrcOp.isReg());
1430 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
Matt Arsenault80bc3552016-06-13 15:53:52 +00001431 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0))
1432 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +00001433 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
Matt Arsenault80bc3552016-06-13 15:53:52 +00001434 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1))
1435 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +00001436 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001437 MI.eraseFromParent();
Tom Stellard4842c052015-01-07 20:27:25 +00001438 break;
1439 }
Connor Abbott66b9bd62017-08-04 18:36:54 +00001440 case AMDGPU::V_SET_INACTIVE_B32: {
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00001441 unsigned NotOpc = ST.isWave32() ? AMDGPU::S_NOT_B32 : AMDGPU::S_NOT_B64;
1442 unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
1443 BuildMI(MBB, MI, DL, get(NotOpc), Exec)
1444 .addReg(Exec);
Connor Abbott66b9bd62017-08-04 18:36:54 +00001445 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), MI.getOperand(0).getReg())
1446 .add(MI.getOperand(2));
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00001447 BuildMI(MBB, MI, DL, get(NotOpc), Exec)
1448 .addReg(Exec);
Connor Abbott66b9bd62017-08-04 18:36:54 +00001449 MI.eraseFromParent();
1450 break;
1451 }
1452 case AMDGPU::V_SET_INACTIVE_B64: {
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00001453 unsigned NotOpc = ST.isWave32() ? AMDGPU::S_NOT_B32 : AMDGPU::S_NOT_B64;
1454 unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
1455 BuildMI(MBB, MI, DL, get(NotOpc), Exec)
1456 .addReg(Exec);
Connor Abbott66b9bd62017-08-04 18:36:54 +00001457 MachineInstr *Copy = BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B64_PSEUDO),
1458 MI.getOperand(0).getReg())
1459 .add(MI.getOperand(2));
1460 expandPostRAPseudo(*Copy);
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00001461 BuildMI(MBB, MI, DL, get(NotOpc), Exec)
1462 .addReg(Exec);
Connor Abbott66b9bd62017-08-04 18:36:54 +00001463 MI.eraseFromParent();
1464 break;
1465 }
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001466 case AMDGPU::V_MOVRELD_B32_V1:
1467 case AMDGPU::V_MOVRELD_B32_V2:
1468 case AMDGPU::V_MOVRELD_B32_V4:
1469 case AMDGPU::V_MOVRELD_B32_V8:
1470 case AMDGPU::V_MOVRELD_B32_V16: {
1471 const MCInstrDesc &MovRelDesc = get(AMDGPU::V_MOVRELD_B32_e32);
Daniel Sanders0c476112019-08-15 19:22:08 +00001472 Register VecReg = MI.getOperand(0).getReg();
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001473 bool IsUndef = MI.getOperand(1).isUndef();
1474 unsigned SubReg = AMDGPU::sub0 + MI.getOperand(3).getImm();
1475 assert(VecReg == MI.getOperand(1).getReg());
1476
1477 MachineInstr *MovRel =
1478 BuildMI(MBB, MI, DL, MovRelDesc)
1479 .addReg(RI.getSubReg(VecReg, SubReg), RegState::Undef)
Diana Picus116bbab2017-01-13 09:58:52 +00001480 .add(MI.getOperand(2))
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001481 .addReg(VecReg, RegState::ImplicitDefine)
Diana Picus116bbab2017-01-13 09:58:52 +00001482 .addReg(VecReg,
1483 RegState::Implicit | (IsUndef ? RegState::Undef : 0));
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001484
1485 const int ImpDefIdx =
1486 MovRelDesc.getNumOperands() + MovRelDesc.getNumImplicitUses();
1487 const int ImpUseIdx = ImpDefIdx + 1;
1488 MovRel->tieOperands(ImpDefIdx, ImpUseIdx);
1489
1490 MI.eraseFromParent();
1491 break;
1492 }
Tom Stellardbf3e6e52016-06-14 20:29:59 +00001493 case AMDGPU::SI_PC_ADD_REL_OFFSET: {
Tom Stellardc93fc112015-12-10 02:13:01 +00001494 MachineFunction &MF = *MBB.getParent();
Daniel Sanders0c476112019-08-15 19:22:08 +00001495 Register Reg = MI.getOperand(0).getReg();
1496 Register RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
1497 Register RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
Tom Stellardc93fc112015-12-10 02:13:01 +00001498
1499 // Create a bundle so these instructions won't be re-ordered by the
1500 // post-RA scheduler.
1501 MIBundleBuilder Bundler(MBB, MI);
1502 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_GETPC_B64), Reg));
1503
1504 // Add 32-bit offset from this instruction to the start of the
1505 // constant data.
1506 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADD_U32), RegLo)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001507 .addReg(RegLo)
Diana Picus116bbab2017-01-13 09:58:52 +00001508 .add(MI.getOperand(1)));
Tom Stellardc93fc112015-12-10 02:13:01 +00001509
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00001510 MachineInstrBuilder MIB = BuildMI(MF, DL, get(AMDGPU::S_ADDC_U32), RegHi)
1511 .addReg(RegHi);
Nicolai Haehnle6d71be42019-06-16 17:32:01 +00001512 MIB.add(MI.getOperand(2));
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00001513
1514 Bundler.append(MIB);
Eugene Zelenko59e12822017-08-08 00:47:13 +00001515 finalizeBundle(MBB, Bundler.begin());
Tom Stellardc93fc112015-12-10 02:13:01 +00001516
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001517 MI.eraseFromParent();
Tom Stellardc93fc112015-12-10 02:13:01 +00001518 break;
1519 }
Neil Henning0a30f332019-04-01 15:19:52 +00001520 case AMDGPU::ENTER_WWM: {
1521 // This only gets its own opcode so that SIPreAllocateWWMRegs can tell when
1522 // WWM is entered.
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00001523 MI.setDesc(get(ST.isWave32() ? AMDGPU::S_OR_SAVEEXEC_B32
1524 : AMDGPU::S_OR_SAVEEXEC_B64));
Neil Henning0a30f332019-04-01 15:19:52 +00001525 break;
1526 }
Connor Abbott92638ab2017-08-04 18:36:52 +00001527 case AMDGPU::EXIT_WWM: {
Neil Henning0a30f332019-04-01 15:19:52 +00001528 // This only gets its own opcode so that SIPreAllocateWWMRegs can tell when
1529 // WWM is exited.
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00001530 MI.setDesc(get(ST.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64));
Connor Abbott92638ab2017-08-04 18:36:52 +00001531 break;
1532 }
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +00001533 case TargetOpcode::BUNDLE: {
Matt Arsenault85f38902019-07-19 19:47:30 +00001534 if (!MI.mayLoad() || MI.hasUnmodeledSideEffects())
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +00001535 return false;
1536
1537 // If it is a load it must be a memory clause
1538 for (MachineBasicBlock::instr_iterator I = MI.getIterator();
1539 I->isBundledWithSucc(); ++I) {
1540 I->unbundleFromSucc();
1541 for (MachineOperand &MO : I->operands())
1542 if (MO.isReg())
1543 MO.setIsInternalRead(false);
1544 }
1545
1546 MI.eraseFromParent();
1547 break;
1548 }
Tom Stellardeba61072014-05-02 15:41:42 +00001549 }
1550 return true;
1551}
1552
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001553bool SIInstrInfo::swapSourceModifiers(MachineInstr &MI,
1554 MachineOperand &Src0,
1555 unsigned Src0OpName,
1556 MachineOperand &Src1,
1557 unsigned Src1OpName) const {
1558 MachineOperand *Src0Mods = getNamedOperand(MI, Src0OpName);
1559 if (!Src0Mods)
1560 return false;
1561
1562 MachineOperand *Src1Mods = getNamedOperand(MI, Src1OpName);
1563 assert(Src1Mods &&
1564 "All commutable instructions have both src0 and src1 modifiers");
1565
1566 int Src0ModsVal = Src0Mods->getImm();
1567 int Src1ModsVal = Src1Mods->getImm();
1568
1569 Src1Mods->setImm(Src0ModsVal);
1570 Src0Mods->setImm(Src1ModsVal);
1571 return true;
1572}
1573
1574static MachineInstr *swapRegAndNonRegOperand(MachineInstr &MI,
1575 MachineOperand &RegOp,
Matt Arsenault25dba302016-09-13 19:03:12 +00001576 MachineOperand &NonRegOp) {
Daniel Sanders0c476112019-08-15 19:22:08 +00001577 Register Reg = RegOp.getReg();
Matt Arsenault25dba302016-09-13 19:03:12 +00001578 unsigned SubReg = RegOp.getSubReg();
1579 bool IsKill = RegOp.isKill();
1580 bool IsDead = RegOp.isDead();
1581 bool IsUndef = RegOp.isUndef();
1582 bool IsDebug = RegOp.isDebug();
1583
1584 if (NonRegOp.isImm())
1585 RegOp.ChangeToImmediate(NonRegOp.getImm());
1586 else if (NonRegOp.isFI())
1587 RegOp.ChangeToFrameIndex(NonRegOp.getIndex());
1588 else
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001589 return nullptr;
1590
Matt Arsenault25dba302016-09-13 19:03:12 +00001591 NonRegOp.ChangeToRegister(Reg, false, false, IsKill, IsDead, IsUndef, IsDebug);
1592 NonRegOp.setSubReg(SubReg);
1593
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001594 return &MI;
1595}
1596
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001597MachineInstr *SIInstrInfo::commuteInstructionImpl(MachineInstr &MI, bool NewMI,
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001598 unsigned Src0Idx,
1599 unsigned Src1Idx) const {
1600 assert(!NewMI && "this should never be used");
1601
1602 unsigned Opc = MI.getOpcode();
1603 int CommutedOpcode = commuteOpcode(Opc);
Marek Olsakcfbdba22015-06-26 20:29:10 +00001604 if (CommutedOpcode == -1)
1605 return nullptr;
1606
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001607 assert(AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0) ==
1608 static_cast<int>(Src0Idx) &&
1609 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1) ==
1610 static_cast<int>(Src1Idx) &&
1611 "inconsistency with findCommutedOpIndices");
1612
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001613 MachineOperand &Src0 = MI.getOperand(Src0Idx);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001614 MachineOperand &Src1 = MI.getOperand(Src1Idx);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +00001615
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001616 MachineInstr *CommutedMI = nullptr;
1617 if (Src0.isReg() && Src1.isReg()) {
1618 if (isOperandLegal(MI, Src1Idx, &Src0)) {
1619 // Be sure to copy the source modifiers to the right place.
1620 CommutedMI
1621 = TargetInstrInfo::commuteInstructionImpl(MI, NewMI, Src0Idx, Src1Idx);
Matt Arsenaultd282ada2014-10-17 18:00:48 +00001622 }
1623
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001624 } else if (Src0.isReg() && !Src1.isReg()) {
1625 // src0 should always be able to support any operand type, so no need to
1626 // check operand legality.
1627 CommutedMI = swapRegAndNonRegOperand(MI, Src0, Src1);
1628 } else if (!Src0.isReg() && Src1.isReg()) {
1629 if (isOperandLegal(MI, Src1Idx, &Src0))
1630 CommutedMI = swapRegAndNonRegOperand(MI, Src1, Src0);
Tom Stellard82166022013-11-13 23:36:37 +00001631 } else {
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001632 // FIXME: Found two non registers to commute. This does happen.
1633 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001634 }
Christian Konig3c145802013-03-27 09:12:59 +00001635
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001636 if (CommutedMI) {
1637 swapSourceModifiers(MI, Src0, AMDGPU::OpName::src0_modifiers,
1638 Src1, AMDGPU::OpName::src1_modifiers);
1639
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001640 CommutedMI->setDesc(get(CommutedOpcode));
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001641 }
Christian Konig3c145802013-03-27 09:12:59 +00001642
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001643 return CommutedMI;
Christian Konig76edd4f2013-02-26 17:52:29 +00001644}
1645
Matt Arsenault92befe72014-09-26 17:54:54 +00001646// This needs to be implemented because the source modifiers may be inserted
1647// between the true commutable operands, and the base
1648// TargetInstrInfo::commuteInstruction uses it.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001649bool SIInstrInfo::findCommutedOpIndices(MachineInstr &MI, unsigned &SrcOpIdx0,
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001650 unsigned &SrcOpIdx1) const {
Alexander Timofeevdb7ee762018-09-11 11:56:50 +00001651 return findCommutedOpIndices(MI.getDesc(), SrcOpIdx0, SrcOpIdx1);
1652}
1653
1654bool SIInstrInfo::findCommutedOpIndices(MCInstrDesc Desc, unsigned &SrcOpIdx0,
1655 unsigned &SrcOpIdx1) const {
1656 if (!Desc.isCommutable())
Matt Arsenault92befe72014-09-26 17:54:54 +00001657 return false;
1658
Alexander Timofeevdb7ee762018-09-11 11:56:50 +00001659 unsigned Opc = Desc.getOpcode();
Matt Arsenault92befe72014-09-26 17:54:54 +00001660 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1661 if (Src0Idx == -1)
1662 return false;
1663
Matt Arsenault92befe72014-09-26 17:54:54 +00001664 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
1665 if (Src1Idx == -1)
1666 return false;
1667
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001668 return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx);
Matt Arsenault92befe72014-09-26 17:54:54 +00001669}
1670
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001671bool SIInstrInfo::isBranchOffsetInRange(unsigned BranchOp,
1672 int64_t BrOffset) const {
1673 // BranchRelaxation should never have to check s_setpc_b64 because its dest
1674 // block is unanalyzable.
1675 assert(BranchOp != AMDGPU::S_SETPC_B64);
1676
1677 // Convert to dwords.
1678 BrOffset /= 4;
1679
1680 // The branch instructions do PC += signext(SIMM16 * 4) + 4, so the offset is
1681 // from the next instruction.
1682 BrOffset -= 1;
1683
1684 return isIntN(BranchOffsetBits, BrOffset);
1685}
1686
1687MachineBasicBlock *SIInstrInfo::getBranchDestBlock(
1688 const MachineInstr &MI) const {
1689 if (MI.getOpcode() == AMDGPU::S_SETPC_B64) {
1690 // This would be a difficult analysis to perform, but can always be legal so
1691 // there's no need to analyze it.
1692 return nullptr;
1693 }
1694
1695 return MI.getOperand(0).getMBB();
1696}
1697
1698unsigned SIInstrInfo::insertIndirectBranch(MachineBasicBlock &MBB,
1699 MachineBasicBlock &DestBB,
1700 const DebugLoc &DL,
1701 int64_t BrOffset,
1702 RegScavenger *RS) const {
1703 assert(RS && "RegScavenger required for long branching");
1704 assert(MBB.empty() &&
1705 "new block should be inserted for expanding unconditional branch");
1706 assert(MBB.pred_size() == 1);
1707
1708 MachineFunction *MF = MBB.getParent();
1709 MachineRegisterInfo &MRI = MF->getRegInfo();
1710
1711 // FIXME: Virtual register workaround for RegScavenger not working with empty
1712 // blocks.
Daniel Sanders0c476112019-08-15 19:22:08 +00001713 Register PCReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001714
1715 auto I = MBB.end();
1716
1717 // We need to compute the offset relative to the instruction immediately after
1718 // s_getpc_b64. Insert pc arithmetic code before last terminator.
1719 MachineInstr *GetPC = BuildMI(MBB, I, DL, get(AMDGPU::S_GETPC_B64), PCReg);
1720
1721 // TODO: Handle > 32-bit block address.
1722 if (BrOffset >= 0) {
1723 BuildMI(MBB, I, DL, get(AMDGPU::S_ADD_U32))
1724 .addReg(PCReg, RegState::Define, AMDGPU::sub0)
1725 .addReg(PCReg, 0, AMDGPU::sub0)
Matt Arsenault0f8a7642019-06-05 20:32:25 +00001726 .addMBB(&DestBB, MO_LONG_BRANCH_FORWARD);
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001727 BuildMI(MBB, I, DL, get(AMDGPU::S_ADDC_U32))
1728 .addReg(PCReg, RegState::Define, AMDGPU::sub1)
1729 .addReg(PCReg, 0, AMDGPU::sub1)
1730 .addImm(0);
1731 } else {
1732 // Backwards branch.
1733 BuildMI(MBB, I, DL, get(AMDGPU::S_SUB_U32))
1734 .addReg(PCReg, RegState::Define, AMDGPU::sub0)
1735 .addReg(PCReg, 0, AMDGPU::sub0)
Matt Arsenault0f8a7642019-06-05 20:32:25 +00001736 .addMBB(&DestBB, MO_LONG_BRANCH_BACKWARD);
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001737 BuildMI(MBB, I, DL, get(AMDGPU::S_SUBB_U32))
1738 .addReg(PCReg, RegState::Define, AMDGPU::sub1)
1739 .addReg(PCReg, 0, AMDGPU::sub1)
1740 .addImm(0);
1741 }
1742
1743 // Insert the indirect branch after the other terminator.
1744 BuildMI(&MBB, DL, get(AMDGPU::S_SETPC_B64))
1745 .addReg(PCReg);
1746
1747 // FIXME: If spilling is necessary, this will fail because this scavenger has
1748 // no emergency stack slots. It is non-trivial to spill in this situation,
1749 // because the restore code needs to be specially placed after the
1750 // jump. BranchRelaxation then needs to be made aware of the newly inserted
1751 // block.
1752 //
1753 // If a spill is needed for the pc register pair, we need to insert a spill
1754 // restore block right before the destination block, and insert a short branch
1755 // into the old destination block's fallthrough predecessor.
1756 // e.g.:
1757 //
1758 // s_cbranch_scc0 skip_long_branch:
1759 //
1760 // long_branch_bb:
1761 // spill s[8:9]
1762 // s_getpc_b64 s[8:9]
1763 // s_add_u32 s8, s8, restore_bb
1764 // s_addc_u32 s9, s9, 0
1765 // s_setpc_b64 s[8:9]
1766 //
1767 // skip_long_branch:
1768 // foo;
1769 //
1770 // .....
1771 //
1772 // dest_bb_fallthrough_predecessor:
1773 // bar;
1774 // s_branch dest_bb
1775 //
1776 // restore_bb:
1777 // restore s[8:9]
1778 // fallthrough dest_bb
1779 ///
1780 // dest_bb:
1781 // buzz;
1782
1783 RS->enterBasicBlockEnd(MBB);
Matt Arsenaultb0b741e2018-10-30 01:33:14 +00001784 unsigned Scav = RS->scavengeRegisterBackwards(
1785 AMDGPU::SReg_64RegClass,
1786 MachineBasicBlock::iterator(GetPC), false, 0);
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001787 MRI.replaceRegWith(PCReg, Scav);
1788 MRI.clearVirtRegs();
1789 RS->setRegUsed(Scav);
1790
1791 return 4 + 8 + 4 + 4;
1792}
1793
Matt Arsenault6d093802016-05-21 00:29:27 +00001794unsigned SIInstrInfo::getBranchOpcode(SIInstrInfo::BranchPredicate Cond) {
1795 switch (Cond) {
1796 case SIInstrInfo::SCC_TRUE:
1797 return AMDGPU::S_CBRANCH_SCC1;
1798 case SIInstrInfo::SCC_FALSE:
1799 return AMDGPU::S_CBRANCH_SCC0;
Matt Arsenault49459052016-05-21 00:29:40 +00001800 case SIInstrInfo::VCCNZ:
1801 return AMDGPU::S_CBRANCH_VCCNZ;
1802 case SIInstrInfo::VCCZ:
1803 return AMDGPU::S_CBRANCH_VCCZ;
1804 case SIInstrInfo::EXECNZ:
1805 return AMDGPU::S_CBRANCH_EXECNZ;
1806 case SIInstrInfo::EXECZ:
1807 return AMDGPU::S_CBRANCH_EXECZ;
Matt Arsenault6d093802016-05-21 00:29:27 +00001808 default:
1809 llvm_unreachable("invalid branch predicate");
1810 }
1811}
1812
1813SIInstrInfo::BranchPredicate SIInstrInfo::getBranchPredicate(unsigned Opcode) {
1814 switch (Opcode) {
1815 case AMDGPU::S_CBRANCH_SCC0:
1816 return SCC_FALSE;
1817 case AMDGPU::S_CBRANCH_SCC1:
1818 return SCC_TRUE;
Matt Arsenault49459052016-05-21 00:29:40 +00001819 case AMDGPU::S_CBRANCH_VCCNZ:
1820 return VCCNZ;
1821 case AMDGPU::S_CBRANCH_VCCZ:
1822 return VCCZ;
1823 case AMDGPU::S_CBRANCH_EXECNZ:
1824 return EXECNZ;
1825 case AMDGPU::S_CBRANCH_EXECZ:
1826 return EXECZ;
Matt Arsenault6d093802016-05-21 00:29:27 +00001827 default:
1828 return INVALID_BR;
1829 }
1830}
1831
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001832bool SIInstrInfo::analyzeBranchImpl(MachineBasicBlock &MBB,
1833 MachineBasicBlock::iterator I,
1834 MachineBasicBlock *&TBB,
1835 MachineBasicBlock *&FBB,
1836 SmallVectorImpl<MachineOperand> &Cond,
1837 bool AllowModify) const {
Matt Arsenault6d093802016-05-21 00:29:27 +00001838 if (I->getOpcode() == AMDGPU::S_BRANCH) {
1839 // Unconditional Branch
1840 TBB = I->getOperand(0).getMBB();
1841 return false;
1842 }
1843
Jan Sjodina06bfe02017-05-15 20:18:37 +00001844 MachineBasicBlock *CondBB = nullptr;
Matt Arsenault6d093802016-05-21 00:29:27 +00001845
Jan Sjodina06bfe02017-05-15 20:18:37 +00001846 if (I->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO) {
1847 CondBB = I->getOperand(1).getMBB();
1848 Cond.push_back(I->getOperand(0));
1849 } else {
1850 BranchPredicate Pred = getBranchPredicate(I->getOpcode());
1851 if (Pred == INVALID_BR)
1852 return true;
Matt Arsenault6d093802016-05-21 00:29:27 +00001853
Jan Sjodina06bfe02017-05-15 20:18:37 +00001854 CondBB = I->getOperand(0).getMBB();
1855 Cond.push_back(MachineOperand::CreateImm(Pred));
1856 Cond.push_back(I->getOperand(1)); // Save the branch register.
1857 }
Matt Arsenault6d093802016-05-21 00:29:27 +00001858 ++I;
1859
1860 if (I == MBB.end()) {
1861 // Conditional branch followed by fall-through.
1862 TBB = CondBB;
1863 return false;
1864 }
1865
1866 if (I->getOpcode() == AMDGPU::S_BRANCH) {
1867 TBB = CondBB;
1868 FBB = I->getOperand(0).getMBB();
1869 return false;
1870 }
1871
1872 return true;
1873}
1874
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001875bool SIInstrInfo::analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
1876 MachineBasicBlock *&FBB,
1877 SmallVectorImpl<MachineOperand> &Cond,
1878 bool AllowModify) const {
1879 MachineBasicBlock::iterator I = MBB.getFirstTerminator();
Matt Arsenaulteabb8dd2018-11-16 05:03:02 +00001880 auto E = MBB.end();
1881 if (I == E)
1882 return false;
1883
1884 // Skip over the instructions that are artificially terminators for special
1885 // exec management.
1886 while (I != E && !I->isBranch() && !I->isReturn() &&
1887 I->getOpcode() != AMDGPU::SI_MASK_BRANCH) {
1888 switch (I->getOpcode()) {
1889 case AMDGPU::SI_MASK_BRANCH:
1890 case AMDGPU::S_MOV_B64_term:
1891 case AMDGPU::S_XOR_B64_term:
1892 case AMDGPU::S_ANDN2_B64_term:
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00001893 case AMDGPU::S_MOV_B32_term:
1894 case AMDGPU::S_XOR_B32_term:
1895 case AMDGPU::S_OR_B32_term:
1896 case AMDGPU::S_ANDN2_B32_term:
Matt Arsenaulteabb8dd2018-11-16 05:03:02 +00001897 break;
1898 case AMDGPU::SI_IF:
1899 case AMDGPU::SI_ELSE:
1900 case AMDGPU::SI_KILL_I1_TERMINATOR:
1901 case AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR:
1902 // FIXME: It's messy that these need to be considered here at all.
1903 return true;
1904 default:
1905 llvm_unreachable("unexpected non-branch terminator inst");
1906 }
1907
1908 ++I;
1909 }
1910
1911 if (I == E)
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001912 return false;
1913
1914 if (I->getOpcode() != AMDGPU::SI_MASK_BRANCH)
1915 return analyzeBranchImpl(MBB, I, TBB, FBB, Cond, AllowModify);
1916
1917 ++I;
1918
1919 // TODO: Should be able to treat as fallthrough?
1920 if (I == MBB.end())
1921 return true;
1922
1923 if (analyzeBranchImpl(MBB, I, TBB, FBB, Cond, AllowModify))
1924 return true;
1925
1926 MachineBasicBlock *MaskBrDest = I->getOperand(0).getMBB();
1927
1928 // Specifically handle the case where the conditional branch is to the same
1929 // destination as the mask branch. e.g.
1930 //
1931 // si_mask_branch BB8
1932 // s_cbranch_execz BB8
1933 // s_cbranch BB9
1934 //
1935 // This is required to understand divergent loops which may need the branches
1936 // to be relaxed.
1937 if (TBB != MaskBrDest || Cond.empty())
1938 return true;
1939
1940 auto Pred = Cond[0].getImm();
1941 return (Pred != EXECZ && Pred != EXECNZ);
1942}
1943
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +00001944unsigned SIInstrInfo::removeBranch(MachineBasicBlock &MBB,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001945 int *BytesRemoved) const {
Matt Arsenault6d093802016-05-21 00:29:27 +00001946 MachineBasicBlock::iterator I = MBB.getFirstTerminator();
1947
1948 unsigned Count = 0;
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001949 unsigned RemovedSize = 0;
Matt Arsenault6d093802016-05-21 00:29:27 +00001950 while (I != MBB.end()) {
1951 MachineBasicBlock::iterator Next = std::next(I);
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001952 if (I->getOpcode() == AMDGPU::SI_MASK_BRANCH) {
1953 I = Next;
1954 continue;
1955 }
1956
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001957 RemovedSize += getInstSizeInBytes(*I);
Matt Arsenault6d093802016-05-21 00:29:27 +00001958 I->eraseFromParent();
1959 ++Count;
1960 I = Next;
1961 }
1962
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001963 if (BytesRemoved)
1964 *BytesRemoved = RemovedSize;
1965
Matt Arsenault6d093802016-05-21 00:29:27 +00001966 return Count;
1967}
1968
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00001969// Copy the flags onto the implicit condition register operand.
1970static void preserveCondRegFlags(MachineOperand &CondReg,
1971 const MachineOperand &OrigCond) {
1972 CondReg.setIsUndef(OrigCond.isUndef());
1973 CondReg.setIsKill(OrigCond.isKill());
1974}
1975
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +00001976unsigned SIInstrInfo::insertBranch(MachineBasicBlock &MBB,
Matt Arsenault6d093802016-05-21 00:29:27 +00001977 MachineBasicBlock *TBB,
1978 MachineBasicBlock *FBB,
1979 ArrayRef<MachineOperand> Cond,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001980 const DebugLoc &DL,
1981 int *BytesAdded) const {
Matt Arsenault6d093802016-05-21 00:29:27 +00001982 if (!FBB && Cond.empty()) {
1983 BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH))
1984 .addMBB(TBB);
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001985 if (BytesAdded)
1986 *BytesAdded = 4;
Matt Arsenault6d093802016-05-21 00:29:27 +00001987 return 1;
1988 }
1989
Jan Sjodina06bfe02017-05-15 20:18:37 +00001990 if(Cond.size() == 1 && Cond[0].isReg()) {
1991 BuildMI(&MBB, DL, get(AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO))
1992 .add(Cond[0])
1993 .addMBB(TBB);
1994 return 1;
1995 }
1996
Matt Arsenault6d093802016-05-21 00:29:27 +00001997 assert(TBB && Cond[0].isImm());
1998
1999 unsigned Opcode
2000 = getBranchOpcode(static_cast<BranchPredicate>(Cond[0].getImm()));
2001
2002 if (!FBB) {
Matt Arsenault52f14ec2016-11-07 19:09:27 +00002003 Cond[1].isUndef();
2004 MachineInstr *CondBr =
2005 BuildMI(&MBB, DL, get(Opcode))
Matt Arsenault6d093802016-05-21 00:29:27 +00002006 .addMBB(TBB);
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00002007
Matt Arsenault52f14ec2016-11-07 19:09:27 +00002008 // Copy the flags onto the implicit condition register operand.
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00002009 preserveCondRegFlags(CondBr->getOperand(1), Cond[1]);
Matt Arsenault52f14ec2016-11-07 19:09:27 +00002010
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00002011 if (BytesAdded)
2012 *BytesAdded = 4;
Matt Arsenault6d093802016-05-21 00:29:27 +00002013 return 1;
2014 }
2015
2016 assert(TBB && FBB);
2017
Matt Arsenault52f14ec2016-11-07 19:09:27 +00002018 MachineInstr *CondBr =
2019 BuildMI(&MBB, DL, get(Opcode))
Matt Arsenault6d093802016-05-21 00:29:27 +00002020 .addMBB(TBB);
2021 BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH))
2022 .addMBB(FBB);
2023
Matt Arsenault52f14ec2016-11-07 19:09:27 +00002024 MachineOperand &CondReg = CondBr->getOperand(1);
2025 CondReg.setIsUndef(Cond[1].isUndef());
2026 CondReg.setIsKill(Cond[1].isKill());
2027
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00002028 if (BytesAdded)
2029 *BytesAdded = 8;
2030
Matt Arsenault6d093802016-05-21 00:29:27 +00002031 return 2;
2032}
2033
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +00002034bool SIInstrInfo::reverseBranchCondition(
Matt Arsenault72fcd5f2016-05-21 00:29:34 +00002035 SmallVectorImpl<MachineOperand> &Cond) const {
Jan Sjodina06bfe02017-05-15 20:18:37 +00002036 if (Cond.size() != 2) {
2037 return true;
2038 }
2039
2040 if (Cond[0].isImm()) {
2041 Cond[0].setImm(-Cond[0].getImm());
2042 return false;
2043 }
2044
2045 return true;
Matt Arsenault72fcd5f2016-05-21 00:29:34 +00002046}
2047
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00002048bool SIInstrInfo::canInsertSelect(const MachineBasicBlock &MBB,
2049 ArrayRef<MachineOperand> Cond,
2050 unsigned TrueReg, unsigned FalseReg,
2051 int &CondCycles,
2052 int &TrueCycles, int &FalseCycles) const {
2053 switch (Cond[0].getImm()) {
2054 case VCCNZ:
2055 case VCCZ: {
2056 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2057 const TargetRegisterClass *RC = MRI.getRegClass(TrueReg);
2058 assert(MRI.getRegClass(FalseReg) == RC);
2059
2060 int NumInsts = AMDGPU::getRegBitWidth(RC->getID()) / 32;
2061 CondCycles = TrueCycles = FalseCycles = NumInsts; // ???
2062
2063 // Limit to equal cost for branch vs. N v_cndmask_b32s.
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00002064 return RI.hasVGPRs(RC) && NumInsts <= 6;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00002065 }
2066 case SCC_TRUE:
2067 case SCC_FALSE: {
2068 // FIXME: We could insert for VGPRs if we could replace the original compare
2069 // with a vector one.
2070 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2071 const TargetRegisterClass *RC = MRI.getRegClass(TrueReg);
2072 assert(MRI.getRegClass(FalseReg) == RC);
2073
2074 int NumInsts = AMDGPU::getRegBitWidth(RC->getID()) / 32;
2075
2076 // Multiples of 8 can do s_cselect_b64
2077 if (NumInsts % 2 == 0)
2078 NumInsts /= 2;
2079
2080 CondCycles = TrueCycles = FalseCycles = NumInsts; // ???
2081 return RI.isSGPRClass(RC);
2082 }
2083 default:
2084 return false;
2085 }
2086}
2087
2088void SIInstrInfo::insertSelect(MachineBasicBlock &MBB,
2089 MachineBasicBlock::iterator I, const DebugLoc &DL,
2090 unsigned DstReg, ArrayRef<MachineOperand> Cond,
2091 unsigned TrueReg, unsigned FalseReg) const {
2092 BranchPredicate Pred = static_cast<BranchPredicate>(Cond[0].getImm());
2093 if (Pred == VCCZ || Pred == SCC_FALSE) {
2094 Pred = static_cast<BranchPredicate>(-Pred);
2095 std::swap(TrueReg, FalseReg);
2096 }
2097
2098 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2099 const TargetRegisterClass *DstRC = MRI.getRegClass(DstReg);
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002100 unsigned DstSize = RI.getRegSizeInBits(*DstRC);
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00002101
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002102 if (DstSize == 32) {
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00002103 unsigned SelOp = Pred == SCC_TRUE ?
2104 AMDGPU::S_CSELECT_B32 : AMDGPU::V_CNDMASK_B32_e32;
2105
2106 // Instruction's operands are backwards from what is expected.
2107 MachineInstr *Select =
2108 BuildMI(MBB, I, DL, get(SelOp), DstReg)
2109 .addReg(FalseReg)
2110 .addReg(TrueReg);
2111
2112 preserveCondRegFlags(Select->getOperand(3), Cond[1]);
2113 return;
2114 }
2115
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002116 if (DstSize == 64 && Pred == SCC_TRUE) {
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00002117 MachineInstr *Select =
2118 BuildMI(MBB, I, DL, get(AMDGPU::S_CSELECT_B64), DstReg)
2119 .addReg(FalseReg)
2120 .addReg(TrueReg);
2121
2122 preserveCondRegFlags(Select->getOperand(3), Cond[1]);
2123 return;
2124 }
2125
2126 static const int16_t Sub0_15[] = {
2127 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
2128 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
2129 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
2130 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15,
2131 };
2132
2133 static const int16_t Sub0_15_64[] = {
2134 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
2135 AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
2136 AMDGPU::sub8_sub9, AMDGPU::sub10_sub11,
2137 AMDGPU::sub12_sub13, AMDGPU::sub14_sub15,
2138 };
2139
2140 unsigned SelOp = AMDGPU::V_CNDMASK_B32_e32;
2141 const TargetRegisterClass *EltRC = &AMDGPU::VGPR_32RegClass;
2142 const int16_t *SubIndices = Sub0_15;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002143 int NElts = DstSize / 32;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00002144
Tim Renouf361b5b22019-03-21 12:01:21 +00002145 // 64-bit select is only available for SALU.
2146 // TODO: Split 96-bit into 64-bit and 32-bit, not 3x 32-bit.
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00002147 if (Pred == SCC_TRUE) {
Tim Renouf361b5b22019-03-21 12:01:21 +00002148 if (NElts % 2) {
2149 SelOp = AMDGPU::S_CSELECT_B32;
2150 EltRC = &AMDGPU::SGPR_32RegClass;
2151 } else {
2152 SelOp = AMDGPU::S_CSELECT_B64;
2153 EltRC = &AMDGPU::SGPR_64RegClass;
2154 SubIndices = Sub0_15_64;
2155 NElts /= 2;
2156 }
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00002157 }
2158
2159 MachineInstrBuilder MIB = BuildMI(
2160 MBB, I, DL, get(AMDGPU::REG_SEQUENCE), DstReg);
2161
2162 I = MIB->getIterator();
2163
2164 SmallVector<unsigned, 8> Regs;
2165 for (int Idx = 0; Idx != NElts; ++Idx) {
Daniel Sanders0c476112019-08-15 19:22:08 +00002166 Register DstElt = MRI.createVirtualRegister(EltRC);
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00002167 Regs.push_back(DstElt);
2168
2169 unsigned SubIdx = SubIndices[Idx];
2170
2171 MachineInstr *Select =
2172 BuildMI(MBB, I, DL, get(SelOp), DstElt)
2173 .addReg(FalseReg, 0, SubIdx)
2174 .addReg(TrueReg, 0, SubIdx);
2175 preserveCondRegFlags(Select->getOperand(3), Cond[1]);
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00002176 fixImplicitOperands(*Select);
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00002177
2178 MIB.addReg(DstElt)
2179 .addImm(SubIdx);
2180 }
2181}
2182
Sam Kolton27e0f8b2017-03-31 11:42:43 +00002183bool SIInstrInfo::isFoldableCopy(const MachineInstr &MI) const {
2184 switch (MI.getOpcode()) {
2185 case AMDGPU::V_MOV_B32_e32:
2186 case AMDGPU::V_MOV_B32_e64:
2187 case AMDGPU::V_MOV_B64_PSEUDO: {
2188 // If there are additional implicit register operands, this may be used for
2189 // register indexing so the source register operand isn't simply copied.
2190 unsigned NumOps = MI.getDesc().getNumOperands() +
2191 MI.getDesc().getNumImplicitUses();
2192
2193 return MI.getNumOperands() == NumOps;
2194 }
2195 case AMDGPU::S_MOV_B32:
2196 case AMDGPU::S_MOV_B64:
2197 case AMDGPU::COPY:
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00002198 case AMDGPU::V_ACCVGPR_WRITE_B32:
2199 case AMDGPU::V_ACCVGPR_READ_B32:
Sam Kolton27e0f8b2017-03-31 11:42:43 +00002200 return true;
2201 default:
2202 return false;
2203 }
2204}
2205
Jan Sjodin312ccf72017-09-14 20:53:51 +00002206unsigned SIInstrInfo::getAddressSpaceForPseudoSourceKind(
Marcello Maggioni5ca41282018-08-20 19:23:45 +00002207 unsigned Kind) const {
Jan Sjodin312ccf72017-09-14 20:53:51 +00002208 switch(Kind) {
2209 case PseudoSourceValue::Stack:
2210 case PseudoSourceValue::FixedStack:
Matt Arsenault0da63502018-08-31 05:49:54 +00002211 return AMDGPUAS::PRIVATE_ADDRESS;
Jan Sjodin312ccf72017-09-14 20:53:51 +00002212 case PseudoSourceValue::ConstantPool:
2213 case PseudoSourceValue::GOT:
2214 case PseudoSourceValue::JumpTable:
2215 case PseudoSourceValue::GlobalValueCallEntry:
2216 case PseudoSourceValue::ExternalSymbolCallEntry:
2217 case PseudoSourceValue::TargetCustom:
Matt Arsenault0da63502018-08-31 05:49:54 +00002218 return AMDGPUAS::CONSTANT_ADDRESS;
Jan Sjodin312ccf72017-09-14 20:53:51 +00002219 }
Matt Arsenault0da63502018-08-31 05:49:54 +00002220 return AMDGPUAS::FLAT_ADDRESS;
Jan Sjodin312ccf72017-09-14 20:53:51 +00002221}
2222
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002223static void removeModOperands(MachineInstr &MI) {
2224 unsigned Opc = MI.getOpcode();
2225 int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc,
2226 AMDGPU::OpName::src0_modifiers);
2227 int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc,
2228 AMDGPU::OpName::src1_modifiers);
2229 int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc,
2230 AMDGPU::OpName::src2_modifiers);
2231
2232 MI.RemoveOperand(Src2ModIdx);
2233 MI.RemoveOperand(Src1ModIdx);
2234 MI.RemoveOperand(Src0ModIdx);
2235}
2236
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002237bool SIInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002238 unsigned Reg, MachineRegisterInfo *MRI) const {
2239 if (!MRI->hasOneNonDBGUse(Reg))
2240 return false;
2241
Nicolai Haehnle39980da2017-11-28 08:41:50 +00002242 switch (DefMI.getOpcode()) {
2243 default:
2244 return false;
2245 case AMDGPU::S_MOV_B64:
2246 // TODO: We could fold 64-bit immediates, but this get compilicated
2247 // when there are sub-registers.
2248 return false;
2249
2250 case AMDGPU::V_MOV_B32_e32:
2251 case AMDGPU::S_MOV_B32:
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00002252 case AMDGPU::V_ACCVGPR_WRITE_B32:
Nicolai Haehnle39980da2017-11-28 08:41:50 +00002253 break;
2254 }
2255
2256 const MachineOperand *ImmOp = getNamedOperand(DefMI, AMDGPU::OpName::src0);
2257 assert(ImmOp);
2258 // FIXME: We could handle FrameIndex values here.
2259 if (!ImmOp->isImm())
2260 return false;
2261
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002262 unsigned Opc = UseMI.getOpcode();
Tom Stellard2add8a12016-09-06 20:00:26 +00002263 if (Opc == AMDGPU::COPY) {
2264 bool isVGPRCopy = RI.isVGPR(*MRI, UseMI.getOperand(0).getReg());
Tom Stellard2add8a12016-09-06 20:00:26 +00002265 unsigned NewOpc = isVGPRCopy ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32;
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00002266 if (RI.isAGPR(*MRI, UseMI.getOperand(0).getReg())) {
2267 if (!isInlineConstant(*ImmOp, AMDGPU::OPERAND_REG_INLINE_AC_INT32))
2268 return false;
2269 NewOpc = AMDGPU::V_ACCVGPR_WRITE_B32;
2270 }
Tom Stellard2add8a12016-09-06 20:00:26 +00002271 UseMI.setDesc(get(NewOpc));
2272 UseMI.getOperand(1).ChangeToImmediate(ImmOp->getImm());
2273 UseMI.addImplicitDefUseOperands(*UseMI.getParent()->getParent());
2274 return true;
2275 }
2276
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002277 if (Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64 ||
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002278 Opc == AMDGPU::V_MAD_F16 || Opc == AMDGPU::V_MAC_F16_e64 ||
2279 Opc == AMDGPU::V_FMA_F32 || Opc == AMDGPU::V_FMAC_F32_e64 ||
2280 Opc == AMDGPU::V_FMA_F16 || Opc == AMDGPU::V_FMAC_F16_e64) {
Matt Arsenault2ed21932017-02-27 20:21:31 +00002281 // Don't fold if we are using source or output modifiers. The new VOP2
2282 // instructions don't have them.
2283 if (hasAnyModifiersSet(UseMI))
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002284 return false;
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002285
Matt Arsenault3d1c1de2016-04-14 21:58:24 +00002286 // If this is a free constant, there's no reason to do this.
2287 // TODO: We could fold this here instead of letting SIFoldOperands do it
2288 // later.
Matt Arsenault4bd72362016-12-10 00:39:12 +00002289 MachineOperand *Src0 = getNamedOperand(UseMI, AMDGPU::OpName::src0);
2290
2291 // Any src operand can be used for the legality check.
Nicolai Haehnle39980da2017-11-28 08:41:50 +00002292 if (isInlineConstant(UseMI, *Src0, *ImmOp))
Matt Arsenault3d1c1de2016-04-14 21:58:24 +00002293 return false;
2294
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002295 bool IsF32 = Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64 ||
2296 Opc == AMDGPU::V_FMA_F32 || Opc == AMDGPU::V_FMAC_F32_e64;
2297 bool IsFMA = Opc == AMDGPU::V_FMA_F32 || Opc == AMDGPU::V_FMAC_F32_e64 ||
2298 Opc == AMDGPU::V_FMA_F16 || Opc == AMDGPU::V_FMAC_F16_e64;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002299 MachineOperand *Src1 = getNamedOperand(UseMI, AMDGPU::OpName::src1);
2300 MachineOperand *Src2 = getNamedOperand(UseMI, AMDGPU::OpName::src2);
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002301
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002302 // Multiplied part is the constant: Use v_madmk_{f16, f32}.
Matt Arsenaultf0783302015-02-21 21:29:10 +00002303 // We should only expect these to be on src0 due to canonicalizations.
2304 if (Src0->isReg() && Src0->getReg() == Reg) {
Matt Arsenaulta266bd82016-03-02 04:05:14 +00002305 if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))
Matt Arsenaultf0783302015-02-21 21:29:10 +00002306 return false;
2307
Matt Arsenaulta266bd82016-03-02 04:05:14 +00002308 if (!Src2->isReg() || RI.isSGPRClass(MRI->getRegClass(Src2->getReg())))
Matt Arsenaultf0783302015-02-21 21:29:10 +00002309 return false;
2310
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002311 unsigned NewOpc =
2312 IsFMA ? (IsF32 ? AMDGPU::V_FMAMK_F32 : AMDGPU::V_FMAMK_F16)
2313 : (IsF32 ? AMDGPU::V_MADMK_F32 : AMDGPU::V_MADMK_F16);
2314 if (pseudoToMCOpcode(NewOpc) == -1)
2315 return false;
2316
Nikolay Haustov65607812016-03-11 09:27:25 +00002317 // We need to swap operands 0 and 1 since madmk constant is at operand 1.
Matt Arsenaultf0783302015-02-21 21:29:10 +00002318
Nicolai Haehnle39980da2017-11-28 08:41:50 +00002319 const int64_t Imm = ImmOp->getImm();
Matt Arsenaultf0783302015-02-21 21:29:10 +00002320
2321 // FIXME: This would be a lot easier if we could return a new instruction
2322 // instead of having to modify in place.
2323
2324 // Remove these first since they are at the end.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002325 UseMI.RemoveOperand(
2326 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::omod));
2327 UseMI.RemoveOperand(
2328 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::clamp));
Matt Arsenaultf0783302015-02-21 21:29:10 +00002329
Daniel Sanders0c476112019-08-15 19:22:08 +00002330 Register Src1Reg = Src1->getReg();
Matt Arsenaultf0783302015-02-21 21:29:10 +00002331 unsigned Src1SubReg = Src1->getSubReg();
Matt Arsenaultf0783302015-02-21 21:29:10 +00002332 Src0->setReg(Src1Reg);
2333 Src0->setSubReg(Src1SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +00002334 Src0->setIsKill(Src1->isKill());
2335
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002336 if (Opc == AMDGPU::V_MAC_F32_e64 ||
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002337 Opc == AMDGPU::V_MAC_F16_e64 ||
2338 Opc == AMDGPU::V_FMAC_F32_e64 ||
2339 Opc == AMDGPU::V_FMAC_F16_e64)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002340 UseMI.untieRegOperand(
2341 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002342
Nikolay Haustov65607812016-03-11 09:27:25 +00002343 Src1->ChangeToImmediate(Imm);
Matt Arsenaultf0783302015-02-21 21:29:10 +00002344
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002345 removeModOperands(UseMI);
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002346 UseMI.setDesc(get(NewOpc));
Matt Arsenaultf0783302015-02-21 21:29:10 +00002347
2348 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
2349 if (DeleteDef)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002350 DefMI.eraseFromParent();
Matt Arsenaultf0783302015-02-21 21:29:10 +00002351
2352 return true;
2353 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002354
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002355 // Added part is the constant: Use v_madak_{f16, f32}.
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002356 if (Src2->isReg() && Src2->getReg() == Reg) {
2357 // Not allowed to use constant bus for another operand.
2358 // We can however allow an inline immediate as src0.
Alexander Timofeev20cbe6f2018-09-10 16:42:49 +00002359 bool Src0Inlined = false;
2360 if (Src0->isReg()) {
2361 // Try to inline constant if possible.
2362 // If the Def moves immediate and the use is single
2363 // We are saving VGPR here.
2364 MachineInstr *Def = MRI->getUniqueVRegDef(Src0->getReg());
2365 if (Def && Def->isMoveImmediate() &&
2366 isInlineConstant(Def->getOperand(1)) &&
2367 MRI->hasOneUse(Src0->getReg())) {
2368 Src0->ChangeToImmediate(Def->getOperand(1).getImm());
2369 Src0Inlined = true;
Daniel Sanders2bea69b2019-08-01 23:27:28 +00002370 } else if ((Register::isPhysicalRegister(Src0->getReg()) &&
2371 (ST.getConstantBusLimit(Opc) <= 1 &&
2372 RI.isSGPRClass(RI.getPhysRegClass(Src0->getReg())))) ||
2373 (Register::isVirtualRegister(Src0->getReg()) &&
2374 (ST.getConstantBusLimit(Opc) <= 1 &&
2375 RI.isSGPRClass(MRI->getRegClass(Src0->getReg())))))
Alexander Timofeev20cbe6f2018-09-10 16:42:49 +00002376 return false;
2377 // VGPR is okay as Src0 - fallthrough
2378 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002379
Alexander Timofeev20cbe6f2018-09-10 16:42:49 +00002380 if (Src1->isReg() && !Src0Inlined ) {
2381 // We have one slot for inlinable constant so far - try to fill it
2382 MachineInstr *Def = MRI->getUniqueVRegDef(Src1->getReg());
2383 if (Def && Def->isMoveImmediate() &&
2384 isInlineConstant(Def->getOperand(1)) &&
2385 MRI->hasOneUse(Src1->getReg()) &&
2386 commuteInstruction(UseMI)) {
2387 Src0->ChangeToImmediate(Def->getOperand(1).getImm());
Daniel Sanders2bea69b2019-08-01 23:27:28 +00002388 } else if ((Register::isPhysicalRegister(Src1->getReg()) &&
2389 RI.isSGPRClass(RI.getPhysRegClass(Src1->getReg()))) ||
2390 (Register::isVirtualRegister(Src1->getReg()) &&
2391 RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))))
Alexander Timofeev20cbe6f2018-09-10 16:42:49 +00002392 return false;
2393 // VGPR is okay as Src1 - fallthrough
2394 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002395
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002396 unsigned NewOpc =
2397 IsFMA ? (IsF32 ? AMDGPU::V_FMAAK_F32 : AMDGPU::V_FMAAK_F16)
2398 : (IsF32 ? AMDGPU::V_MADAK_F32 : AMDGPU::V_MADAK_F16);
2399 if (pseudoToMCOpcode(NewOpc) == -1)
2400 return false;
2401
Nicolai Haehnle39980da2017-11-28 08:41:50 +00002402 const int64_t Imm = ImmOp->getImm();
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002403
2404 // FIXME: This would be a lot easier if we could return a new instruction
2405 // instead of having to modify in place.
2406
2407 // Remove these first since they are at the end.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002408 UseMI.RemoveOperand(
2409 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::omod));
2410 UseMI.RemoveOperand(
2411 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::clamp));
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002412
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002413 if (Opc == AMDGPU::V_MAC_F32_e64 ||
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002414 Opc == AMDGPU::V_MAC_F16_e64 ||
2415 Opc == AMDGPU::V_FMAC_F32_e64 ||
2416 Opc == AMDGPU::V_FMAC_F16_e64)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002417 UseMI.untieRegOperand(
2418 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002419
2420 // ChangingToImmediate adds Src2 back to the instruction.
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002421 Src2->ChangeToImmediate(Imm);
2422
2423 // These come before src2.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002424 removeModOperands(UseMI);
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002425 UseMI.setDesc(get(NewOpc));
Alexander Timofeevba447ba2019-05-26 20:33:26 +00002426 // It might happen that UseMI was commuted
2427 // and we now have SGPR as SRC1. If so 2 inlined
2428 // constant and SGPR are illegal.
2429 legalizeOperands(UseMI);
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002430
2431 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
2432 if (DeleteDef)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002433 DefMI.eraseFromParent();
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002434
2435 return true;
2436 }
2437 }
2438
2439 return false;
2440}
2441
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002442static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
2443 int WidthB, int OffsetB) {
2444 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
2445 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
2446 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
2447 return LowOffset + LowWidth <= HighOffset;
2448}
2449
Bjorn Pettersson238c9d6302019-04-19 09:08:38 +00002450bool SIInstrInfo::checkInstOffsetsDoNotOverlap(const MachineInstr &MIa,
2451 const MachineInstr &MIb) const {
2452 const MachineOperand *BaseOp0, *BaseOp1;
Chad Rosierc27a18f2016-03-09 16:00:35 +00002453 int64_t Offset0, Offset1;
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002454
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00002455 if (getMemOperandWithOffset(MIa, BaseOp0, Offset0, &RI) &&
2456 getMemOperandWithOffset(MIb, BaseOp1, Offset1, &RI)) {
2457 if (!BaseOp0->isIdenticalTo(*BaseOp1))
2458 return false;
Tom Stellardcb6ba622016-04-30 00:23:06 +00002459
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002460 if (!MIa.hasOneMemOperand() || !MIb.hasOneMemOperand()) {
Tom Stellardcb6ba622016-04-30 00:23:06 +00002461 // FIXME: Handle ds_read2 / ds_write2.
2462 return false;
2463 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002464 unsigned Width0 = (*MIa.memoperands_begin())->getSize();
2465 unsigned Width1 = (*MIb.memoperands_begin())->getSize();
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00002466 if (offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002467 return true;
2468 }
2469 }
2470
2471 return false;
2472}
2473
Bjorn Pettersson238c9d6302019-04-19 09:08:38 +00002474bool SIInstrInfo::areMemAccessesTriviallyDisjoint(const MachineInstr &MIa,
2475 const MachineInstr &MIb,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002476 AliasAnalysis *AA) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002477 assert((MIa.mayLoad() || MIa.mayStore()) &&
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002478 "MIa must load from or modify a memory location");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002479 assert((MIb.mayLoad() || MIb.mayStore()) &&
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002480 "MIb must load from or modify a memory location");
2481
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002482 if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects())
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002483 return false;
2484
2485 // XXX - Can we relax this between address spaces?
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002486 if (MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002487 return false;
2488
2489 // TODO: Should we check the address space from the MachineMemOperand? That
2490 // would allow us to distinguish objects we know don't alias based on the
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00002491 // underlying address space, even if it was lowered to a different one,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002492 // e.g. private accesses lowered to use MUBUF instructions on a scratch
2493 // buffer.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002494 if (isDS(MIa)) {
2495 if (isDS(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002496 return checkInstOffsetsDoNotOverlap(MIa, MIb);
2497
Matt Arsenault9608a2892017-07-29 01:26:21 +00002498 return !isFLAT(MIb) || isSegmentSpecificFLAT(MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002499 }
2500
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002501 if (isMUBUF(MIa) || isMTBUF(MIa)) {
2502 if (isMUBUF(MIb) || isMTBUF(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002503 return checkInstOffsetsDoNotOverlap(MIa, MIb);
2504
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002505 return !isFLAT(MIb) && !isSMRD(MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002506 }
2507
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002508 if (isSMRD(MIa)) {
2509 if (isSMRD(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002510 return checkInstOffsetsDoNotOverlap(MIa, MIb);
2511
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002512 return !isFLAT(MIb) && !isMUBUF(MIa) && !isMTBUF(MIa);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002513 }
2514
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002515 if (isFLAT(MIa)) {
2516 if (isFLAT(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002517 return checkInstOffsetsDoNotOverlap(MIa, MIb);
2518
2519 return false;
2520 }
2521
2522 return false;
2523}
2524
Stanislav Mekhanoshin710da422017-09-11 17:13:57 +00002525static int64_t getFoldableImm(const MachineOperand* MO) {
2526 if (!MO->isReg())
2527 return false;
2528 const MachineFunction *MF = MO->getParent()->getParent()->getParent();
2529 const MachineRegisterInfo &MRI = MF->getRegInfo();
2530 auto Def = MRI.getUniqueVRegDef(MO->getReg());
Matt Arsenaultc3172872017-09-14 20:54:29 +00002531 if (Def && Def->getOpcode() == AMDGPU::V_MOV_B32_e32 &&
2532 Def->getOperand(1).isImm())
Stanislav Mekhanoshin710da422017-09-11 17:13:57 +00002533 return Def->getOperand(1).getImm();
2534 return AMDGPU::NoRegister;
2535}
2536
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002537MachineInstr *SIInstrInfo::convertToThreeAddress(MachineFunction::iterator &MBB,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002538 MachineInstr &MI,
2539 LiveVariables *LV) const {
Matt Arsenault0084adc2018-04-30 19:08:16 +00002540 unsigned Opc = MI.getOpcode();
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002541 bool IsF16 = false;
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002542 bool IsFMA = Opc == AMDGPU::V_FMAC_F32_e32 || Opc == AMDGPU::V_FMAC_F32_e64 ||
2543 Opc == AMDGPU::V_FMAC_F16_e32 || Opc == AMDGPU::V_FMAC_F16_e64;
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002544
Matt Arsenault0084adc2018-04-30 19:08:16 +00002545 switch (Opc) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002546 default:
2547 return nullptr;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002548 case AMDGPU::V_MAC_F16_e64:
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002549 case AMDGPU::V_FMAC_F16_e64:
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002550 IsF16 = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +00002551 LLVM_FALLTHROUGH;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002552 case AMDGPU::V_MAC_F32_e64:
Matt Arsenault0084adc2018-04-30 19:08:16 +00002553 case AMDGPU::V_FMAC_F32_e64:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002554 break;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002555 case AMDGPU::V_MAC_F16_e32:
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002556 case AMDGPU::V_FMAC_F16_e32:
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002557 IsF16 = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +00002558 LLVM_FALLTHROUGH;
Matt Arsenault0084adc2018-04-30 19:08:16 +00002559 case AMDGPU::V_MAC_F32_e32:
2560 case AMDGPU::V_FMAC_F32_e32: {
Matt Arsenault4bd72362016-12-10 00:39:12 +00002561 int Src0Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
2562 AMDGPU::OpName::src0);
2563 const MachineOperand *Src0 = &MI.getOperand(Src0Idx);
Matt Arsenaultfdcdd882017-09-21 00:45:59 +00002564 if (!Src0->isReg() && !Src0->isImm())
2565 return nullptr;
2566
Matt Arsenault4bd72362016-12-10 00:39:12 +00002567 if (Src0->isImm() && !isInlineConstant(MI, Src0Idx, *Src0))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002568 return nullptr;
Matt Arsenaultfdcdd882017-09-21 00:45:59 +00002569
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002570 break;
2571 }
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002572 }
2573
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002574 const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst);
2575 const MachineOperand *Src0 = getNamedOperand(MI, AMDGPU::OpName::src0);
Matt Arsenault3cb9ff82017-03-11 05:40:40 +00002576 const MachineOperand *Src0Mods =
2577 getNamedOperand(MI, AMDGPU::OpName::src0_modifiers);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002578 const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1);
Matt Arsenault3cb9ff82017-03-11 05:40:40 +00002579 const MachineOperand *Src1Mods =
2580 getNamedOperand(MI, AMDGPU::OpName::src1_modifiers);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002581 const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2);
Matt Arsenault3cb9ff82017-03-11 05:40:40 +00002582 const MachineOperand *Clamp = getNamedOperand(MI, AMDGPU::OpName::clamp);
2583 const MachineOperand *Omod = getNamedOperand(MI, AMDGPU::OpName::omod);
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002584
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002585 if (!Src0Mods && !Src1Mods && !Clamp && !Omod &&
Matt Arsenaultc3172872017-09-14 20:54:29 +00002586 // If we have an SGPR input, we will violate the constant bus restriction.
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00002587 (ST.getConstantBusLimit(Opc) > 1 ||
2588 !Src0->isReg() ||
2589 !RI.isSGPRReg(MBB->getParent()->getRegInfo(), Src0->getReg()))) {
Stanislav Mekhanoshin710da422017-09-11 17:13:57 +00002590 if (auto Imm = getFoldableImm(Src2)) {
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002591 unsigned NewOpc =
2592 IsFMA ? (IsF16 ? AMDGPU::V_FMAAK_F16 : AMDGPU::V_FMAAK_F32)
2593 : (IsF16 ? AMDGPU::V_MADAK_F16 : AMDGPU::V_MADAK_F32);
2594 if (pseudoToMCOpcode(NewOpc) != -1)
2595 return BuildMI(*MBB, MI, MI.getDebugLoc(), get(NewOpc))
2596 .add(*Dst)
2597 .add(*Src0)
2598 .add(*Src1)
2599 .addImm(Imm);
Stanislav Mekhanoshin710da422017-09-11 17:13:57 +00002600 }
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002601 unsigned NewOpc =
2602 IsFMA ? (IsF16 ? AMDGPU::V_FMAMK_F16 : AMDGPU::V_FMAMK_F32)
2603 : (IsF16 ? AMDGPU::V_MADMK_F16 : AMDGPU::V_MADMK_F32);
Stanislav Mekhanoshin710da422017-09-11 17:13:57 +00002604 if (auto Imm = getFoldableImm(Src1)) {
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002605 if (pseudoToMCOpcode(NewOpc) != -1)
2606 return BuildMI(*MBB, MI, MI.getDebugLoc(), get(NewOpc))
2607 .add(*Dst)
2608 .add(*Src0)
2609 .addImm(Imm)
2610 .add(*Src2);
Stanislav Mekhanoshin710da422017-09-11 17:13:57 +00002611 }
2612 if (auto Imm = getFoldableImm(Src0)) {
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002613 if (pseudoToMCOpcode(NewOpc) != -1 &&
2614 isOperandLegal(MI, AMDGPU::getNamedOperandIdx(NewOpc,
Stanislav Mekhanoshin710da422017-09-11 17:13:57 +00002615 AMDGPU::OpName::src0), Src1))
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002616 return BuildMI(*MBB, MI, MI.getDebugLoc(), get(NewOpc))
Stanislav Mekhanoshin710da422017-09-11 17:13:57 +00002617 .add(*Dst)
2618 .add(*Src1)
2619 .addImm(Imm)
2620 .add(*Src2);
2621 }
2622 }
2623
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002624 unsigned NewOpc = IsFMA ? (IsF16 ? AMDGPU::V_FMA_F16 : AMDGPU::V_FMA_F32)
2625 : (IsF16 ? AMDGPU::V_MAD_F16 : AMDGPU::V_MAD_F32);
2626 if (pseudoToMCOpcode(NewOpc) == -1)
2627 return nullptr;
2628
Matt Arsenault0084adc2018-04-30 19:08:16 +00002629 return BuildMI(*MBB, MI, MI.getDebugLoc(), get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00002630 .add(*Dst)
Matt Arsenault3cb9ff82017-03-11 05:40:40 +00002631 .addImm(Src0Mods ? Src0Mods->getImm() : 0)
Diana Picus116bbab2017-01-13 09:58:52 +00002632 .add(*Src0)
Matt Arsenault3cb9ff82017-03-11 05:40:40 +00002633 .addImm(Src1Mods ? Src1Mods->getImm() : 0)
Diana Picus116bbab2017-01-13 09:58:52 +00002634 .add(*Src1)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002635 .addImm(0) // Src mods
Diana Picus116bbab2017-01-13 09:58:52 +00002636 .add(*Src2)
Matt Arsenault3cb9ff82017-03-11 05:40:40 +00002637 .addImm(Clamp ? Clamp->getImm() : 0)
2638 .addImm(Omod ? Omod->getImm() : 0);
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002639}
2640
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002641// It's not generally safe to move VALU instructions across these since it will
2642// start using the register as a base index rather than directly.
2643// XXX - Why isn't hasSideEffects sufficient for these?
2644static bool changesVGPRIndexingMode(const MachineInstr &MI) {
2645 switch (MI.getOpcode()) {
2646 case AMDGPU::S_SET_GPR_IDX_ON:
2647 case AMDGPU::S_SET_GPR_IDX_MODE:
2648 case AMDGPU::S_SET_GPR_IDX_OFF:
2649 return true;
2650 default:
2651 return false;
2652 }
2653}
2654
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002655bool SIInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00002656 const MachineBasicBlock *MBB,
2657 const MachineFunction &MF) const {
Matt Arsenault95c78972016-07-09 01:13:51 +00002658 // XXX - Do we want the SP check in the base implementation?
2659
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00002660 // Target-independent instructions do not have an implicit-use of EXEC, even
2661 // when they operate on VGPRs. Treating EXEC modifications as scheduling
2662 // boundaries prevents incorrect movements of such instructions.
Matt Arsenault95c78972016-07-09 01:13:51 +00002663 return TargetInstrInfo::isSchedulingBoundary(MI, MBB, MF) ||
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002664 MI.modifiesRegister(AMDGPU::EXEC, &RI) ||
Tom Stellard8485fa02016-12-07 02:42:15 +00002665 MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32 ||
2666 MI.getOpcode() == AMDGPU::S_SETREG_B32 ||
Austin Kerbowa05c3842019-08-06 02:16:11 +00002667 MI.getOpcode() == AMDGPU::S_DENORM_MODE ||
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002668 changesVGPRIndexingMode(MI);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00002669}
2670
Marek Olsakc5cec5e2019-01-16 15:43:53 +00002671bool SIInstrInfo::isAlwaysGDS(uint16_t Opcode) const {
2672 return Opcode == AMDGPU::DS_ORDERED_COUNT ||
2673 Opcode == AMDGPU::DS_GWS_INIT ||
2674 Opcode == AMDGPU::DS_GWS_SEMA_V ||
2675 Opcode == AMDGPU::DS_GWS_SEMA_BR ||
2676 Opcode == AMDGPU::DS_GWS_SEMA_P ||
2677 Opcode == AMDGPU::DS_GWS_SEMA_RELEASE_ALL ||
2678 Opcode == AMDGPU::DS_GWS_BARRIER;
2679}
2680
Nicolai Haehnle7f0d05d2018-07-30 09:23:59 +00002681bool SIInstrInfo::hasUnwantedEffectsWhenEXECEmpty(const MachineInstr &MI) const {
2682 unsigned Opcode = MI.getOpcode();
2683
2684 if (MI.mayStore() && isSMRD(MI))
2685 return true; // scalar store or atomic
2686
Matt Arsenaultb6cfa122019-06-06 22:51:51 +00002687 // This will terminate the function when other lanes may need to continue.
2688 if (MI.isReturn())
2689 return true;
2690
Nicolai Haehnle7f0d05d2018-07-30 09:23:59 +00002691 // These instructions cause shader I/O that may cause hardware lockups
2692 // when executed with an empty EXEC mask.
2693 //
2694 // Note: exp with VM = DONE = 0 is automatically skipped by hardware when
2695 // EXEC = 0, but checking for that case here seems not worth it
2696 // given the typical code patterns.
2697 if (Opcode == AMDGPU::S_SENDMSG || Opcode == AMDGPU::S_SENDMSGHALT ||
Marek Olsakc5cec5e2019-01-16 15:43:53 +00002698 Opcode == AMDGPU::EXP || Opcode == AMDGPU::EXP_DONE ||
Matt Arsenault4d55d022019-06-19 19:55:27 +00002699 Opcode == AMDGPU::DS_ORDERED_COUNT || Opcode == AMDGPU::S_TRAP ||
2700 Opcode == AMDGPU::DS_GWS_INIT || Opcode == AMDGPU::DS_GWS_BARRIER)
Nicolai Haehnle7f0d05d2018-07-30 09:23:59 +00002701 return true;
2702
Matt Arsenault6dd08e32019-05-20 22:04:42 +00002703 if (MI.isCall() || MI.isInlineAsm())
Nicolai Haehnle7f0d05d2018-07-30 09:23:59 +00002704 return true; // conservative assumption
2705
2706 // These are like SALU instructions in terms of effects, so it's questionable
2707 // whether we should return true for those.
2708 //
2709 // However, executing them with EXEC = 0 causes them to operate on undefined
2710 // data, which we avoid by returning true here.
2711 if (Opcode == AMDGPU::V_READFIRSTLANE_B32 || Opcode == AMDGPU::V_READLANE_B32)
2712 return true;
2713
2714 return false;
2715}
2716
Matt Arsenaulta353fd52019-03-28 14:01:39 +00002717bool SIInstrInfo::mayReadEXEC(const MachineRegisterInfo &MRI,
2718 const MachineInstr &MI) const {
2719 if (MI.isMetaInstruction())
2720 return false;
2721
2722 // This won't read exec if this is an SGPR->SGPR copy.
2723 if (MI.isCopyLike()) {
2724 if (!RI.isSGPRReg(MRI, MI.getOperand(0).getReg()))
2725 return true;
2726
2727 // Make sure this isn't copying exec as a normal operand
2728 return MI.readsRegister(AMDGPU::EXEC, &RI);
2729 }
2730
Matt Arsenault2cba91b2019-05-21 23:23:16 +00002731 // Make a conservative assumption about the callee.
2732 if (MI.isCall())
2733 return true;
2734
Matt Arsenaulta353fd52019-03-28 14:01:39 +00002735 // Be conservative with any unhandled generic opcodes.
2736 if (!isTargetSpecificOpcode(MI.getOpcode()))
2737 return true;
2738
2739 return !isSALU(MI) || MI.readsRegister(AMDGPU::EXEC, &RI);
2740}
2741
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00002742bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
Matt Arsenault26faed32016-12-05 22:26:17 +00002743 switch (Imm.getBitWidth()) {
Stanislav Mekhanoshin05791d92019-05-14 16:18:00 +00002744 case 1: // This likely will be a condition code mask.
2745 return true;
2746
Matt Arsenault26faed32016-12-05 22:26:17 +00002747 case 32:
2748 return AMDGPU::isInlinableLiteral32(Imm.getSExtValue(),
2749 ST.hasInv2PiInlineImm());
2750 case 64:
2751 return AMDGPU::isInlinableLiteral64(Imm.getSExtValue(),
2752 ST.hasInv2PiInlineImm());
Matt Arsenault4bd72362016-12-10 00:39:12 +00002753 case 16:
Matt Arsenault9dba9bd2017-02-02 02:27:04 +00002754 return ST.has16BitInsts() &&
2755 AMDGPU::isInlinableLiteral16(Imm.getSExtValue(),
Matt Arsenault4bd72362016-12-10 00:39:12 +00002756 ST.hasInv2PiInlineImm());
Matt Arsenault26faed32016-12-05 22:26:17 +00002757 default:
2758 llvm_unreachable("invalid bitwidth");
Matt Arsenault303011a2014-12-17 21:04:08 +00002759 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00002760}
2761
Matt Arsenault11a4d672015-02-13 19:05:03 +00002762bool SIInstrInfo::isInlineConstant(const MachineOperand &MO,
Matt Arsenault4bd72362016-12-10 00:39:12 +00002763 uint8_t OperandType) const {
Sam Kolton549c89d2017-06-21 08:53:38 +00002764 if (!MO.isImm() ||
2765 OperandType < AMDGPU::OPERAND_SRC_FIRST ||
2766 OperandType > AMDGPU::OPERAND_SRC_LAST)
Matt Arsenault4bd72362016-12-10 00:39:12 +00002767 return false;
2768
2769 // MachineOperand provides no way to tell the true operand size, since it only
2770 // records a 64-bit value. We need to know the size to determine if a 32-bit
2771 // floating point immediate bit pattern is legal for an integer immediate. It
2772 // would be for any 32-bit integer operand, but would not be for a 64-bit one.
2773
2774 int64_t Imm = MO.getImm();
Matt Arsenaulteb522e62017-02-27 22:15:25 +00002775 switch (OperandType) {
2776 case AMDGPU::OPERAND_REG_IMM_INT32:
2777 case AMDGPU::OPERAND_REG_IMM_FP32:
2778 case AMDGPU::OPERAND_REG_INLINE_C_INT32:
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00002779 case AMDGPU::OPERAND_REG_INLINE_C_FP32:
2780 case AMDGPU::OPERAND_REG_INLINE_AC_INT32:
2781 case AMDGPU::OPERAND_REG_INLINE_AC_FP32: {
Matt Arsenault4bd72362016-12-10 00:39:12 +00002782 int32_t Trunc = static_cast<int32_t>(Imm);
Nicolai Haehnle283b9952018-08-29 07:46:09 +00002783 return AMDGPU::isInlinableLiteral32(Trunc, ST.hasInv2PiInlineImm());
Matt Arsenault11a4d672015-02-13 19:05:03 +00002784 }
Matt Arsenaulteb522e62017-02-27 22:15:25 +00002785 case AMDGPU::OPERAND_REG_IMM_INT64:
2786 case AMDGPU::OPERAND_REG_IMM_FP64:
2787 case AMDGPU::OPERAND_REG_INLINE_C_INT64:
Eugene Zelenko59e12822017-08-08 00:47:13 +00002788 case AMDGPU::OPERAND_REG_INLINE_C_FP64:
Matt Arsenault4bd72362016-12-10 00:39:12 +00002789 return AMDGPU::isInlinableLiteral64(MO.getImm(),
2790 ST.hasInv2PiInlineImm());
Matt Arsenaulteb522e62017-02-27 22:15:25 +00002791 case AMDGPU::OPERAND_REG_IMM_INT16:
2792 case AMDGPU::OPERAND_REG_IMM_FP16:
2793 case AMDGPU::OPERAND_REG_INLINE_C_INT16:
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00002794 case AMDGPU::OPERAND_REG_INLINE_C_FP16:
2795 case AMDGPU::OPERAND_REG_INLINE_AC_INT16:
2796 case AMDGPU::OPERAND_REG_INLINE_AC_FP16: {
Matt Arsenault4bd72362016-12-10 00:39:12 +00002797 if (isInt<16>(Imm) || isUInt<16>(Imm)) {
Matt Arsenault9dba9bd2017-02-02 02:27:04 +00002798 // A few special case instructions have 16-bit operands on subtargets
2799 // where 16-bit instructions are not legal.
2800 // TODO: Do the 32-bit immediates work? We shouldn't really need to handle
2801 // constants in these cases
Matt Arsenault4bd72362016-12-10 00:39:12 +00002802 int16_t Trunc = static_cast<int16_t>(Imm);
Matt Arsenault9dba9bd2017-02-02 02:27:04 +00002803 return ST.has16BitInsts() &&
2804 AMDGPU::isInlinableLiteral16(Trunc, ST.hasInv2PiInlineImm());
Matt Arsenault4bd72362016-12-10 00:39:12 +00002805 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00002806
Matt Arsenault4bd72362016-12-10 00:39:12 +00002807 return false;
2808 }
Stanislav Mekhanoshin5cf81672019-05-02 04:01:39 +00002809 case AMDGPU::OPERAND_REG_IMM_V2INT16:
2810 case AMDGPU::OPERAND_REG_IMM_V2FP16:
Matt Arsenaulteb522e62017-02-27 22:15:25 +00002811 case AMDGPU::OPERAND_REG_INLINE_C_V2INT16:
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00002812 case AMDGPU::OPERAND_REG_INLINE_C_V2FP16:
2813 case AMDGPU::OPERAND_REG_INLINE_AC_V2INT16:
2814 case AMDGPU::OPERAND_REG_INLINE_AC_V2FP16: {
Matt Arsenaulteb522e62017-02-27 22:15:25 +00002815 uint32_t Trunc = static_cast<uint32_t>(Imm);
Stanislav Mekhanoshin5cf81672019-05-02 04:01:39 +00002816 return AMDGPU::isInlinableLiteralV216(Trunc, ST.hasInv2PiInlineImm());
Matt Arsenaulteb522e62017-02-27 22:15:25 +00002817 }
Matt Arsenault4bd72362016-12-10 00:39:12 +00002818 default:
2819 llvm_unreachable("invalid bitwidth");
2820 }
Tom Stellard93fabce2013-10-10 17:11:55 +00002821}
2822
Matt Arsenaultc1ebd822016-08-13 01:43:54 +00002823bool SIInstrInfo::isLiteralConstantLike(const MachineOperand &MO,
Matt Arsenault4bd72362016-12-10 00:39:12 +00002824 const MCOperandInfo &OpInfo) const {
Matt Arsenaultc1ebd822016-08-13 01:43:54 +00002825 switch (MO.getType()) {
2826 case MachineOperand::MO_Register:
2827 return false;
2828 case MachineOperand::MO_Immediate:
Matt Arsenault4bd72362016-12-10 00:39:12 +00002829 return !isInlineConstant(MO, OpInfo);
Matt Arsenaultc1ebd822016-08-13 01:43:54 +00002830 case MachineOperand::MO_FrameIndex:
2831 case MachineOperand::MO_MachineBasicBlock:
2832 case MachineOperand::MO_ExternalSymbol:
2833 case MachineOperand::MO_GlobalAddress:
2834 case MachineOperand::MO_MCSymbol:
2835 return true;
2836 default:
2837 llvm_unreachable("unexpected operand type");
2838 }
2839}
2840
Matt Arsenaultbecb1402014-06-23 18:28:31 +00002841static bool compareMachineOp(const MachineOperand &Op0,
2842 const MachineOperand &Op1) {
2843 if (Op0.getType() != Op1.getType())
2844 return false;
2845
2846 switch (Op0.getType()) {
2847 case MachineOperand::MO_Register:
2848 return Op0.getReg() == Op1.getReg();
2849 case MachineOperand::MO_Immediate:
2850 return Op0.getImm() == Op1.getImm();
Matt Arsenaultbecb1402014-06-23 18:28:31 +00002851 default:
2852 llvm_unreachable("Didn't expect to be comparing these operand types");
2853 }
2854}
2855
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002856bool SIInstrInfo::isImmOperandLegal(const MachineInstr &MI, unsigned OpNo,
2857 const MachineOperand &MO) const {
Stanislav Mekhanoshin5cf81672019-05-02 04:01:39 +00002858 const MCInstrDesc &InstDesc = MI.getDesc();
2859 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpNo];
Tom Stellardb02094e2014-07-21 15:45:01 +00002860
Nicolai Haehnle27101712019-06-25 11:52:30 +00002861 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI() || MO.isGlobal());
Tom Stellardb02094e2014-07-21 15:45:01 +00002862
2863 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
2864 return true;
2865
2866 if (OpInfo.RegClass < 0)
2867 return false;
2868
Stanislav Mekhanoshine6e1c4ea2019-08-23 22:22:29 +00002869 const MachineFunction *MF = MI.getParent()->getParent();
2870 const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>();
2871
2872 if (MO.isImm() && isInlineConstant(MO, OpInfo)) {
2873 if (isMAI(MI) && ST.hasMFMAInlineLiteralBug() &&
2874 OpNo ==(unsigned)AMDGPU::getNamedOperandIdx(MI.getOpcode(),
2875 AMDGPU::OpName::src2))
2876 return false;
Matt Arsenault4bd72362016-12-10 00:39:12 +00002877 return RI.opCanUseInlineConstant(OpInfo.OperandType);
Stanislav Mekhanoshine6e1c4ea2019-08-23 22:22:29 +00002878 }
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002879
Stanislav Mekhanoshin5cf81672019-05-02 04:01:39 +00002880 if (!RI.opCanUseLiteralConstant(OpInfo.OperandType))
2881 return false;
2882
2883 if (!isVOP3(MI) || !AMDGPU::isSISrcOperand(InstDesc, OpNo))
2884 return true;
2885
Stanislav Mekhanoshin5cf81672019-05-02 04:01:39 +00002886 return ST.hasVOP3Literal();
Tom Stellardb02094e2014-07-21 15:45:01 +00002887}
2888
Tom Stellard86d12eb2014-08-01 00:32:28 +00002889bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
Marek Olsaka93603d2015-01-15 18:42:51 +00002890 int Op32 = AMDGPU::getVOPe32(Opcode);
2891 if (Op32 == -1)
2892 return false;
2893
2894 return pseudoToMCOpcode(Op32) != -1;
Tom Stellard86d12eb2014-08-01 00:32:28 +00002895}
2896
Tom Stellardb4a313a2014-08-01 00:32:39 +00002897bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
2898 // The src0_modifier operand is present on all instructions
2899 // that have modifiers.
2900
2901 return AMDGPU::getNamedOperandIdx(Opcode,
2902 AMDGPU::OpName::src0_modifiers) != -1;
2903}
2904
Matt Arsenaultace5b762014-10-17 18:00:43 +00002905bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
2906 unsigned OpName) const {
2907 const MachineOperand *Mods = getNamedOperand(MI, OpName);
2908 return Mods && Mods->getImm();
2909}
2910
Matt Arsenault2ed21932017-02-27 20:21:31 +00002911bool SIInstrInfo::hasAnyModifiersSet(const MachineInstr &MI) const {
2912 return hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers) ||
2913 hasModifiersSet(MI, AMDGPU::OpName::src1_modifiers) ||
2914 hasModifiersSet(MI, AMDGPU::OpName::src2_modifiers) ||
2915 hasModifiersSet(MI, AMDGPU::OpName::clamp) ||
2916 hasModifiersSet(MI, AMDGPU::OpName::omod);
2917}
2918
Matt Arsenault35b19022018-08-28 18:22:34 +00002919bool SIInstrInfo::canShrink(const MachineInstr &MI,
2920 const MachineRegisterInfo &MRI) const {
2921 const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2);
2922 // Can't shrink instruction with three operands.
2923 // FIXME: v_cndmask_b32 has 3 operands and is shrinkable, but we need to add
2924 // a special case for it. It can only be shrunk if the third operand
Tim Renouf2e94f6e2019-03-18 19:25:39 +00002925 // is vcc, and src0_modifiers and src1_modifiers are not set.
2926 // We should handle this the same way we handle vopc, by addding
Matt Arsenault35b19022018-08-28 18:22:34 +00002927 // a register allocation hint pre-regalloc and then do the shrinking
2928 // post-regalloc.
2929 if (Src2) {
2930 switch (MI.getOpcode()) {
2931 default: return false;
2932
2933 case AMDGPU::V_ADDC_U32_e64:
2934 case AMDGPU::V_SUBB_U32_e64:
2935 case AMDGPU::V_SUBBREV_U32_e64: {
2936 const MachineOperand *Src1
2937 = getNamedOperand(MI, AMDGPU::OpName::src1);
2938 if (!Src1->isReg() || !RI.isVGPR(MRI, Src1->getReg()))
2939 return false;
2940 // Additional verification is needed for sdst/src2.
2941 return true;
2942 }
2943 case AMDGPU::V_MAC_F32_e64:
2944 case AMDGPU::V_MAC_F16_e64:
2945 case AMDGPU::V_FMAC_F32_e64:
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00002946 case AMDGPU::V_FMAC_F16_e64:
Matt Arsenault35b19022018-08-28 18:22:34 +00002947 if (!Src2->isReg() || !RI.isVGPR(MRI, Src2->getReg()) ||
2948 hasModifiersSet(MI, AMDGPU::OpName::src2_modifiers))
2949 return false;
2950 break;
2951
2952 case AMDGPU::V_CNDMASK_B32_e64:
2953 break;
2954 }
2955 }
2956
2957 const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1);
2958 if (Src1 && (!Src1->isReg() || !RI.isVGPR(MRI, Src1->getReg()) ||
2959 hasModifiersSet(MI, AMDGPU::OpName::src1_modifiers)))
2960 return false;
2961
2962 // We don't need to check src0, all input types are legal, so just make sure
2963 // src0 isn't using any modifiers.
2964 if (hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers))
2965 return false;
2966
Ron Lieberman16de4fd2018-12-03 13:04:54 +00002967 // Can it be shrunk to a valid 32 bit opcode?
2968 if (!hasVALU32BitEncoding(MI.getOpcode()))
2969 return false;
2970
Matt Arsenault35b19022018-08-28 18:22:34 +00002971 // Check output modifiers
2972 return !hasModifiersSet(MI, AMDGPU::OpName::omod) &&
2973 !hasModifiersSet(MI, AMDGPU::OpName::clamp);
Matt Arsenaultde6c4212018-08-28 18:34:24 +00002974}
Matt Arsenault35b19022018-08-28 18:22:34 +00002975
Matt Arsenaultde6c4212018-08-28 18:34:24 +00002976// Set VCC operand with all flags from \p Orig, except for setting it as
2977// implicit.
2978static void copyFlagsToImplicitVCC(MachineInstr &MI,
2979 const MachineOperand &Orig) {
2980
2981 for (MachineOperand &Use : MI.implicit_operands()) {
2982 if (Use.isUse() && Use.getReg() == AMDGPU::VCC) {
2983 Use.setIsUndef(Orig.isUndef());
2984 Use.setIsKill(Orig.isKill());
2985 return;
2986 }
2987 }
2988}
2989
2990MachineInstr *SIInstrInfo::buildShrunkInst(MachineInstr &MI,
2991 unsigned Op32) const {
2992 MachineBasicBlock *MBB = MI.getParent();;
2993 MachineInstrBuilder Inst32 =
2994 BuildMI(*MBB, MI, MI.getDebugLoc(), get(Op32));
2995
2996 // Add the dst operand if the 32-bit encoding also has an explicit $vdst.
2997 // For VOPC instructions, this is replaced by an implicit def of vcc.
2998 int Op32DstIdx = AMDGPU::getNamedOperandIdx(Op32, AMDGPU::OpName::vdst);
2999 if (Op32DstIdx != -1) {
3000 // dst
3001 Inst32.add(MI.getOperand(0));
3002 } else {
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00003003 assert(((MI.getOperand(0).getReg() == AMDGPU::VCC) ||
3004 (MI.getOperand(0).getReg() == AMDGPU::VCC_LO)) &&
Matt Arsenaultde6c4212018-08-28 18:34:24 +00003005 "Unexpected case");
3006 }
3007
3008 Inst32.add(*getNamedOperand(MI, AMDGPU::OpName::src0));
3009
3010 const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1);
3011 if (Src1)
3012 Inst32.add(*Src1);
3013
3014 const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2);
3015
3016 if (Src2) {
3017 int Op32Src2Idx = AMDGPU::getNamedOperandIdx(Op32, AMDGPU::OpName::src2);
3018 if (Op32Src2Idx != -1) {
3019 Inst32.add(*Src2);
3020 } else {
3021 // In the case of V_CNDMASK_B32_e32, the explicit operand src2 is
3022 // replaced with an implicit read of vcc. This was already added
3023 // during the initial BuildMI, so find it to preserve the flags.
3024 copyFlagsToImplicitVCC(*Inst32, *Src2);
3025 }
3026 }
3027
3028 return Inst32;
Matt Arsenault35b19022018-08-28 18:22:34 +00003029}
3030
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003031bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
Matt Arsenault11a4d672015-02-13 19:05:03 +00003032 const MachineOperand &MO,
Matt Arsenault4bd72362016-12-10 00:39:12 +00003033 const MCOperandInfo &OpInfo) const {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003034 // Literal constants use the constant bus.
Matt Arsenault4bd72362016-12-10 00:39:12 +00003035 //if (isLiteralConstantLike(MO, OpInfo))
3036 // return true;
3037 if (MO.isImm())
3038 return !isInlineConstant(MO, OpInfo);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003039
Matt Arsenault4bd72362016-12-10 00:39:12 +00003040 if (!MO.isReg())
3041 return true; // Misc other operands like FrameIndex
3042
3043 if (!MO.isUse())
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003044 return false;
3045
Daniel Sanders2bea69b2019-08-01 23:27:28 +00003046 if (Register::isVirtualRegister(MO.getReg()))
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003047 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
3048
Dmitry Preobrazhensky9111f352019-06-03 13:51:24 +00003049 // Null is free
3050 if (MO.getReg() == AMDGPU::SGPR_NULL)
3051 return false;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003052
3053 // SGPRs use the constant bus
Dmitry Preobrazhensky9111f352019-06-03 13:51:24 +00003054 if (MO.isImplicit()) {
3055 return MO.getReg() == AMDGPU::M0 ||
3056 MO.getReg() == AMDGPU::VCC ||
3057 MO.getReg() == AMDGPU::VCC_LO;
3058 } else {
3059 return AMDGPU::SReg_32RegClass.contains(MO.getReg()) ||
3060 AMDGPU::SReg_64RegClass.contains(MO.getReg());
3061 }
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003062}
3063
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00003064static unsigned findImplicitSGPRRead(const MachineInstr &MI) {
3065 for (const MachineOperand &MO : MI.implicit_operands()) {
3066 // We only care about reads.
3067 if (MO.isDef())
3068 continue;
3069
3070 switch (MO.getReg()) {
3071 case AMDGPU::VCC:
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00003072 case AMDGPU::VCC_LO:
3073 case AMDGPU::VCC_HI:
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00003074 case AMDGPU::M0:
3075 case AMDGPU::FLAT_SCR:
3076 return MO.getReg();
3077
3078 default:
3079 break;
3080 }
3081 }
3082
3083 return AMDGPU::NoRegister;
3084}
3085
Matt Arsenault529cf252016-06-23 01:26:16 +00003086static bool shouldReadExec(const MachineInstr &MI) {
3087 if (SIInstrInfo::isVALU(MI)) {
3088 switch (MI.getOpcode()) {
3089 case AMDGPU::V_READLANE_B32:
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +00003090 case AMDGPU::V_READLANE_B32_gfx6_gfx7:
Stanislav Mekhanoshin61beff02019-04-26 17:56:03 +00003091 case AMDGPU::V_READLANE_B32_gfx10:
Matt Arsenault529cf252016-06-23 01:26:16 +00003092 case AMDGPU::V_READLANE_B32_vi:
3093 case AMDGPU::V_WRITELANE_B32:
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +00003094 case AMDGPU::V_WRITELANE_B32_gfx6_gfx7:
Stanislav Mekhanoshin61beff02019-04-26 17:56:03 +00003095 case AMDGPU::V_WRITELANE_B32_gfx10:
Matt Arsenault529cf252016-06-23 01:26:16 +00003096 case AMDGPU::V_WRITELANE_B32_vi:
3097 return false;
3098 }
3099
3100 return true;
3101 }
3102
3103 if (SIInstrInfo::isGenericOpcode(MI.getOpcode()) ||
3104 SIInstrInfo::isSALU(MI) ||
3105 SIInstrInfo::isSMRD(MI))
3106 return false;
3107
3108 return true;
3109}
3110
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003111static bool isSubRegOf(const SIRegisterInfo &TRI,
3112 const MachineOperand &SuperVec,
3113 const MachineOperand &SubReg) {
Daniel Sanders2bea69b2019-08-01 23:27:28 +00003114 if (Register::isPhysicalRegister(SubReg.getReg()))
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003115 return TRI.isSubRegister(SuperVec.getReg(), SubReg.getReg());
3116
3117 return SubReg.getSubReg() != AMDGPU::NoSubRegister &&
3118 SubReg.getReg() == SuperVec.getReg();
3119}
3120
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003121bool SIInstrInfo::verifyInstruction(const MachineInstr &MI,
Tom Stellard93fabce2013-10-10 17:11:55 +00003122 StringRef &ErrInfo) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003123 uint16_t Opcode = MI.getOpcode();
Tom Stellarddde28a82017-05-26 16:40:03 +00003124 if (SIInstrInfo::isGenericOpcode(MI.getOpcode()))
3125 return true;
3126
Matt Arsenault89ad17c2017-06-12 16:37:55 +00003127 const MachineFunction *MF = MI.getParent()->getParent();
3128 const MachineRegisterInfo &MRI = MF->getRegInfo();
3129
Tom Stellard93fabce2013-10-10 17:11:55 +00003130 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
3131 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
3132 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
3133
Tom Stellardca700e42014-03-17 17:03:49 +00003134 // Make sure the number of operands is correct.
3135 const MCInstrDesc &Desc = get(Opcode);
3136 if (!Desc.isVariadic() &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003137 Desc.getNumOperands() != MI.getNumExplicitOperands()) {
3138 ErrInfo = "Instruction has wrong number of operands.";
3139 return false;
Tom Stellardca700e42014-03-17 17:03:49 +00003140 }
3141
Matt Arsenault3d463192016-11-01 22:55:07 +00003142 if (MI.isInlineAsm()) {
3143 // Verify register classes for inlineasm constraints.
3144 for (unsigned I = InlineAsm::MIOp_FirstOperand, E = MI.getNumOperands();
3145 I != E; ++I) {
3146 const TargetRegisterClass *RC = MI.getRegClassConstraint(I, this, &RI);
3147 if (!RC)
3148 continue;
3149
3150 const MachineOperand &Op = MI.getOperand(I);
3151 if (!Op.isReg())
3152 continue;
3153
Daniel Sanders0c476112019-08-15 19:22:08 +00003154 Register Reg = Op.getReg();
Daniel Sanders2bea69b2019-08-01 23:27:28 +00003155 if (!Register::isVirtualRegister(Reg) && !RC->contains(Reg)) {
Matt Arsenault3d463192016-11-01 22:55:07 +00003156 ErrInfo = "inlineasm operand has incorrect register class.";
3157 return false;
3158 }
3159 }
3160
3161 return true;
3162 }
3163
Changpeng Fangc9963932015-12-18 20:04:28 +00003164 // Make sure the register classes are correct.
Tom Stellardb4a313a2014-08-01 00:32:39 +00003165 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003166 if (MI.getOperand(i).isFPImm()) {
Tom Stellardfb77f002015-01-13 22:59:41 +00003167 ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast "
3168 "all fp values to integers.";
3169 return false;
3170 }
3171
Marek Olsak8eeebcc2015-02-18 22:12:41 +00003172 int RegClass = Desc.OpInfo[i].RegClass;
3173
Tom Stellardca700e42014-03-17 17:03:49 +00003174 switch (Desc.OpInfo[i].OperandType) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00003175 case MCOI::OPERAND_REGISTER:
Nicolai Haehnle27101712019-06-25 11:52:30 +00003176 if (MI.getOperand(i).isImm() || MI.getOperand(i).isGlobal()) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00003177 ErrInfo = "Illegal immediate value for operand.";
3178 return false;
3179 }
3180 break;
Matt Arsenault4bd72362016-12-10 00:39:12 +00003181 case AMDGPU::OPERAND_REG_IMM_INT32:
3182 case AMDGPU::OPERAND_REG_IMM_FP32:
Tom Stellard1106b1c2015-01-20 17:49:41 +00003183 break;
Matt Arsenault4bd72362016-12-10 00:39:12 +00003184 case AMDGPU::OPERAND_REG_INLINE_C_INT32:
3185 case AMDGPU::OPERAND_REG_INLINE_C_FP32:
3186 case AMDGPU::OPERAND_REG_INLINE_C_INT64:
3187 case AMDGPU::OPERAND_REG_INLINE_C_FP64:
3188 case AMDGPU::OPERAND_REG_INLINE_C_INT16:
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00003189 case AMDGPU::OPERAND_REG_INLINE_C_FP16:
3190 case AMDGPU::OPERAND_REG_INLINE_AC_INT32:
3191 case AMDGPU::OPERAND_REG_INLINE_AC_FP32:
3192 case AMDGPU::OPERAND_REG_INLINE_AC_INT16:
3193 case AMDGPU::OPERAND_REG_INLINE_AC_FP16: {
Matt Arsenault4bd72362016-12-10 00:39:12 +00003194 const MachineOperand &MO = MI.getOperand(i);
3195 if (!MO.isReg() && (!MO.isImm() || !isInlineConstant(MI, i))) {
Marek Olsak8eeebcc2015-02-18 22:12:41 +00003196 ErrInfo = "Illegal immediate value for operand.";
3197 return false;
Tom Stellarda305f932014-07-02 20:53:44 +00003198 }
Tom Stellardca700e42014-03-17 17:03:49 +00003199 break;
Matt Arsenault4bd72362016-12-10 00:39:12 +00003200 }
Tom Stellardca700e42014-03-17 17:03:49 +00003201 case MCOI::OPERAND_IMMEDIATE:
Matt Arsenaultffc82752016-07-05 17:09:01 +00003202 case AMDGPU::OPERAND_KIMM32:
Tom Stellardb02094e2014-07-21 15:45:01 +00003203 // Check if this operand is an immediate.
3204 // FrameIndex operands will be replaced by immediates, so they are
3205 // allowed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003206 if (!MI.getOperand(i).isImm() && !MI.getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00003207 ErrInfo = "Expected immediate, but got non-immediate";
3208 return false;
3209 }
Justin Bognerb03fd122016-08-17 05:10:15 +00003210 LLVM_FALLTHROUGH;
Tom Stellardca700e42014-03-17 17:03:49 +00003211 default:
3212 continue;
3213 }
3214
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003215 if (!MI.getOperand(i).isReg())
Tom Stellardca700e42014-03-17 17:03:49 +00003216 continue;
3217
Tom Stellardca700e42014-03-17 17:03:49 +00003218 if (RegClass != -1) {
Daniel Sanders0c476112019-08-15 19:22:08 +00003219 Register Reg = MI.getOperand(i).getReg();
Daniel Sanders2bea69b2019-08-01 23:27:28 +00003220 if (Reg == AMDGPU::NoRegister || Register::isVirtualRegister(Reg))
Tom Stellardca700e42014-03-17 17:03:49 +00003221 continue;
3222
3223 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
3224 if (!RC->contains(Reg)) {
3225 ErrInfo = "Operand has incorrect register class.";
3226 return false;
3227 }
3228 }
3229 }
3230
Sam Kolton549c89d2017-06-21 08:53:38 +00003231 // Verify SDWA
3232 if (isSDWA(MI)) {
Sam Kolton549c89d2017-06-21 08:53:38 +00003233 if (!ST.hasSDWA()) {
3234 ErrInfo = "SDWA is not supported on this target";
3235 return false;
3236 }
3237
3238 int DstIdx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::vdst);
Sam Kolton549c89d2017-06-21 08:53:38 +00003239
3240 const int OpIndicies[] = { DstIdx, Src0Idx, Src1Idx, Src2Idx };
3241
3242 for (int OpIdx: OpIndicies) {
3243 if (OpIdx == -1)
3244 continue;
3245 const MachineOperand &MO = MI.getOperand(OpIdx);
3246
Sam Kolton3c4933f2017-06-22 06:26:41 +00003247 if (!ST.hasSDWAScalar()) {
Sam Kolton549c89d2017-06-21 08:53:38 +00003248 // Only VGPRS on VI
3249 if (!MO.isReg() || !RI.hasVGPRs(RI.getRegClassForReg(MRI, MO.getReg()))) {
3250 ErrInfo = "Only VGPRs allowed as operands in SDWA instructions on VI";
3251 return false;
3252 }
3253 } else {
3254 // No immediates on GFX9
3255 if (!MO.isReg()) {
3256 ErrInfo = "Only reg allowed as operands in SDWA instructions on GFX9";
3257 return false;
3258 }
3259 }
3260 }
3261
Sam Kolton3c4933f2017-06-22 06:26:41 +00003262 if (!ST.hasSDWAOmod()) {
Sam Kolton549c89d2017-06-21 08:53:38 +00003263 // No omod allowed on VI
3264 const MachineOperand *OMod = getNamedOperand(MI, AMDGPU::OpName::omod);
3265 if (OMod != nullptr &&
3266 (!OMod->isImm() || OMod->getImm() != 0)) {
3267 ErrInfo = "OMod not allowed in SDWA instructions on VI";
3268 return false;
3269 }
3270 }
3271
3272 uint16_t BasicOpcode = AMDGPU::getBasicFromSDWAOp(Opcode);
3273 if (isVOPC(BasicOpcode)) {
Sam Kolton3c4933f2017-06-22 06:26:41 +00003274 if (!ST.hasSDWASdst() && DstIdx != -1) {
Sam Kolton549c89d2017-06-21 08:53:38 +00003275 // Only vcc allowed as dst on VI for VOPC
3276 const MachineOperand &Dst = MI.getOperand(DstIdx);
3277 if (!Dst.isReg() || Dst.getReg() != AMDGPU::VCC) {
3278 ErrInfo = "Only VCC allowed as dst in SDWA instructions on VI";
3279 return false;
3280 }
Sam Koltona179d252017-06-27 15:02:23 +00003281 } else if (!ST.hasSDWAOutModsVOPC()) {
Sam Kolton549c89d2017-06-21 08:53:38 +00003282 // No clamp allowed on GFX9 for VOPC
3283 const MachineOperand *Clamp = getNamedOperand(MI, AMDGPU::OpName::clamp);
Sam Koltona179d252017-06-27 15:02:23 +00003284 if (Clamp && (!Clamp->isImm() || Clamp->getImm() != 0)) {
Sam Kolton549c89d2017-06-21 08:53:38 +00003285 ErrInfo = "Clamp not allowed in VOPC SDWA instructions on VI";
3286 return false;
3287 }
Sam Koltona179d252017-06-27 15:02:23 +00003288
3289 // No omod allowed on GFX9 for VOPC
3290 const MachineOperand *OMod = getNamedOperand(MI, AMDGPU::OpName::omod);
3291 if (OMod && (!OMod->isImm() || OMod->getImm() != 0)) {
3292 ErrInfo = "OMod not allowed in VOPC SDWA instructions on VI";
3293 return false;
3294 }
Sam Kolton549c89d2017-06-21 08:53:38 +00003295 }
3296 }
Sam Kolton5f7f32c2017-12-04 16:22:32 +00003297
3298 const MachineOperand *DstUnused = getNamedOperand(MI, AMDGPU::OpName::dst_unused);
3299 if (DstUnused && DstUnused->isImm() &&
3300 DstUnused->getImm() == AMDGPU::SDWA::UNUSED_PRESERVE) {
3301 const MachineOperand &Dst = MI.getOperand(DstIdx);
3302 if (!Dst.isReg() || !Dst.isTied()) {
3303 ErrInfo = "Dst register should have tied register";
3304 return false;
3305 }
3306
3307 const MachineOperand &TiedMO =
3308 MI.getOperand(MI.findTiedOperandIdx(DstIdx));
3309 if (!TiedMO.isReg() || !TiedMO.isImplicit() || !TiedMO.isUse()) {
3310 ErrInfo =
3311 "Dst register should be tied to implicit use of preserved register";
3312 return false;
Daniel Sanders2bea69b2019-08-01 23:27:28 +00003313 } else if (Register::isPhysicalRegister(TiedMO.getReg()) &&
Sam Kolton5f7f32c2017-12-04 16:22:32 +00003314 Dst.getReg() != TiedMO.getReg()) {
3315 ErrInfo = "Dst register should use same physical register as preserved";
3316 return false;
3317 }
3318 }
Sam Kolton549c89d2017-06-21 08:53:38 +00003319 }
3320
David Stuttardf77079f2019-01-14 11:55:24 +00003321 // Verify MIMG
3322 if (isMIMG(MI.getOpcode()) && !MI.mayStore()) {
3323 // Ensure that the return type used is large enough for all the options
3324 // being used TFE/LWE require an extra result register.
3325 const MachineOperand *DMask = getNamedOperand(MI, AMDGPU::OpName::dmask);
3326 if (DMask) {
3327 uint64_t DMaskImm = DMask->getImm();
3328 uint32_t RegCount =
3329 isGather4(MI.getOpcode()) ? 4 : countPopulation(DMaskImm);
3330 const MachineOperand *TFE = getNamedOperand(MI, AMDGPU::OpName::tfe);
3331 const MachineOperand *LWE = getNamedOperand(MI, AMDGPU::OpName::lwe);
3332 const MachineOperand *D16 = getNamedOperand(MI, AMDGPU::OpName::d16);
3333
3334 // Adjust for packed 16 bit values
3335 if (D16 && D16->getImm() && !ST.hasUnpackedD16VMem())
3336 RegCount >>= 1;
3337
3338 // Adjust if using LWE or TFE
3339 if ((LWE && LWE->getImm()) || (TFE && TFE->getImm()))
3340 RegCount += 1;
3341
3342 const uint32_t DstIdx =
3343 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vdata);
3344 const MachineOperand &Dst = MI.getOperand(DstIdx);
3345 if (Dst.isReg()) {
3346 const TargetRegisterClass *DstRC = getOpRegClass(MI, DstIdx);
3347 uint32_t DstSize = RI.getRegSizeInBits(*DstRC) / 32;
3348 if (RegCount > DstSize) {
3349 ErrInfo = "MIMG instruction returns too many registers for dst "
3350 "register class";
3351 return false;
3352 }
3353 }
3354 }
3355 }
3356
Tim Renouf2a99fa22018-02-28 19:10:32 +00003357 // Verify VOP*. Ignore multiple sgpr operands on writelane.
3358 if (Desc.getOpcode() != AMDGPU::V_WRITELANE_B32
3359 && (isVOP1(MI) || isVOP2(MI) || isVOP3(MI) || isVOPC(MI) || isSDWA(MI))) {
Matt Arsenaulte368cb32014-12-11 23:37:32 +00003360 // Only look at the true operands. Only a real operand can use the constant
3361 // bus, and we don't want to check pseudo-operands like the source modifier
3362 // flags.
3363 const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
3364
Tom Stellard93fabce2013-10-10 17:11:55 +00003365 unsigned ConstantBusCount = 0;
Stanislav Mekhanoshina4bfb3c2018-04-24 18:17:55 +00003366 unsigned LiteralCount = 0;
Matt Arsenaultffc82752016-07-05 17:09:01 +00003367
3368 if (AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::imm) != -1)
3369 ++ConstantBusCount;
3370
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003371 SmallVector<unsigned, 2> SGPRsUsed;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003372 unsigned SGPRUsed = findImplicitSGPRRead(MI);
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003373 if (SGPRUsed != AMDGPU::NoRegister) {
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00003374 ++ConstantBusCount;
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003375 SGPRsUsed.push_back(SGPRUsed);
3376 }
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00003377
Matt Arsenaulte368cb32014-12-11 23:37:32 +00003378 for (int OpIdx : OpIndices) {
3379 if (OpIdx == -1)
3380 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003381 const MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenault4bd72362016-12-10 00:39:12 +00003382 if (usesConstantBus(MRI, MO, MI.getDesc().OpInfo[OpIdx])) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003383 if (MO.isReg()) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003384 SGPRUsed = MO.getReg();
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003385 if (llvm::all_of(SGPRsUsed, [this, SGPRUsed](unsigned SGPR) {
3386 return !RI.regsOverlap(SGPRUsed, SGPR);
3387 })) {
3388 ++ConstantBusCount;
3389 SGPRsUsed.push_back(SGPRUsed);
3390 }
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003391 } else {
3392 ++ConstantBusCount;
Stanislav Mekhanoshina4bfb3c2018-04-24 18:17:55 +00003393 ++LiteralCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00003394 }
3395 }
Tom Stellard93fabce2013-10-10 17:11:55 +00003396 }
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003397 const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>();
3398 // v_writelane_b32 is an exception from constant bus restriction:
3399 // vsrc0 can be sgpr, const or m0 and lane select sgpr, m0 or inline-const
3400 if (ConstantBusCount > ST.getConstantBusLimit(Opcode) &&
3401 Opcode != AMDGPU::V_WRITELANE_B32) {
3402 ErrInfo = "VOP* instruction violates constant bus restriction";
Tom Stellard93fabce2013-10-10 17:11:55 +00003403 return false;
3404 }
Stanislav Mekhanoshina4bfb3c2018-04-24 18:17:55 +00003405
3406 if (isVOP3(MI) && LiteralCount) {
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003407 if (LiteralCount && !ST.hasVOP3Literal()) {
3408 ErrInfo = "VOP3 instruction uses literal";
3409 return false;
3410 }
3411 if (LiteralCount > 1) {
3412 ErrInfo = "VOP3 instruction uses more than one literal";
3413 return false;
3414 }
Stanislav Mekhanoshina4bfb3c2018-04-24 18:17:55 +00003415 }
Tom Stellard93fabce2013-10-10 17:11:55 +00003416 }
3417
Matt Arsenaultbecb1402014-06-23 18:28:31 +00003418 // Verify misc. restrictions on specific instructions.
3419 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
3420 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003421 const MachineOperand &Src0 = MI.getOperand(Src0Idx);
3422 const MachineOperand &Src1 = MI.getOperand(Src1Idx);
3423 const MachineOperand &Src2 = MI.getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00003424 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
3425 if (!compareMachineOp(Src0, Src1) &&
3426 !compareMachineOp(Src0, Src2)) {
3427 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
3428 return false;
3429 }
3430 }
3431 }
3432
Nicolai Haehnle79ea85c2019-05-07 09:19:09 +00003433 if (isSOP2(MI) || isSOPC(MI)) {
3434 const MachineOperand &Src0 = MI.getOperand(Src0Idx);
3435 const MachineOperand &Src1 = MI.getOperand(Src1Idx);
3436 unsigned Immediates = 0;
3437
3438 if (!Src0.isReg() &&
3439 !isInlineConstant(Src0, Desc.OpInfo[Src0Idx].OperandType))
3440 Immediates++;
3441 if (!Src1.isReg() &&
3442 !isInlineConstant(Src1, Desc.OpInfo[Src1Idx].OperandType))
3443 Immediates++;
3444
3445 if (Immediates > 1) {
3446 ErrInfo = "SOP2/SOPC instruction requires too many immediate constants";
3447 return false;
3448 }
3449 }
3450
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +00003451 if (isSOPK(MI)) {
Stanislav Mekhanoshin491746a2019-05-06 22:49:45 +00003452 auto Op = getNamedOperand(MI, AMDGPU::OpName::simm16);
3453 if (Desc.isBranch()) {
3454 if (!Op->isMBB()) {
3455 ErrInfo = "invalid branch target for SOPK instruction";
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +00003456 return false;
3457 }
3458 } else {
Stanislav Mekhanoshin491746a2019-05-06 22:49:45 +00003459 uint64_t Imm = Op->getImm();
3460 if (sopkIsZext(MI)) {
3461 if (!isUInt<16>(Imm)) {
3462 ErrInfo = "invalid immediate for SOPK instruction";
3463 return false;
3464 }
3465 } else {
3466 if (!isInt<16>(Imm)) {
3467 ErrInfo = "invalid immediate for SOPK instruction";
3468 return false;
3469 }
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +00003470 }
3471 }
3472 }
3473
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003474 if (Desc.getOpcode() == AMDGPU::V_MOVRELS_B32_e32 ||
3475 Desc.getOpcode() == AMDGPU::V_MOVRELS_B32_e64 ||
3476 Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e32 ||
3477 Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e64) {
3478 const bool IsDst = Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e32 ||
3479 Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e64;
3480
3481 const unsigned StaticNumOps = Desc.getNumOperands() +
3482 Desc.getNumImplicitUses();
3483 const unsigned NumImplicitOps = IsDst ? 2 : 1;
3484
Nicolai Haehnle368972c2016-11-02 17:03:11 +00003485 // Allow additional implicit operands. This allows a fixup done by the post
3486 // RA scheduler where the main implicit operand is killed and implicit-defs
3487 // are added for sub-registers that remain live after this instruction.
3488 if (MI.getNumOperands() < StaticNumOps + NumImplicitOps) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003489 ErrInfo = "missing implicit register operands";
3490 return false;
3491 }
3492
3493 const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst);
3494 if (IsDst) {
3495 if (!Dst->isUse()) {
3496 ErrInfo = "v_movreld_b32 vdst should be a use operand";
3497 return false;
3498 }
3499
3500 unsigned UseOpIdx;
3501 if (!MI.isRegTiedToUseOperand(StaticNumOps, &UseOpIdx) ||
3502 UseOpIdx != StaticNumOps + 1) {
3503 ErrInfo = "movrel implicit operands should be tied";
3504 return false;
3505 }
3506 }
3507
3508 const MachineOperand &Src0 = MI.getOperand(Src0Idx);
3509 const MachineOperand &ImpUse
3510 = MI.getOperand(StaticNumOps + NumImplicitOps - 1);
3511 if (!ImpUse.isReg() || !ImpUse.isUse() ||
3512 !isSubRegOf(RI, ImpUse, IsDst ? *Dst : Src0)) {
3513 ErrInfo = "src0 should be subreg of implicit vector use";
3514 return false;
3515 }
3516 }
3517
Matt Arsenaultd092a062015-10-02 18:58:37 +00003518 // Make sure we aren't losing exec uses in the td files. This mostly requires
3519 // being careful when using let Uses to try to add other use registers.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003520 if (shouldReadExec(MI)) {
3521 if (!MI.hasRegisterImplicitUseOperand(AMDGPU::EXEC)) {
Matt Arsenaultd092a062015-10-02 18:58:37 +00003522 ErrInfo = "VALU instruction does not implicitly read exec mask";
3523 return false;
3524 }
3525 }
3526
Matt Arsenault7b647552016-10-28 21:55:15 +00003527 if (isSMRD(MI)) {
3528 if (MI.mayStore()) {
3529 // The register offset form of scalar stores may only use m0 as the
3530 // soffset register.
3531 const MachineOperand *Soff = getNamedOperand(MI, AMDGPU::OpName::soff);
3532 if (Soff && Soff->getReg() != AMDGPU::M0) {
3533 ErrInfo = "scalar stores must use m0 as offset register";
3534 return false;
3535 }
3536 }
3537 }
3538
Tom Stellard5bfbae52018-07-11 20:59:01 +00003539 if (isFLAT(MI) && !MF->getSubtarget<GCNSubtarget>().hasFlatInstOffsets()) {
Matt Arsenault89ad17c2017-06-12 16:37:55 +00003540 const MachineOperand *Offset = getNamedOperand(MI, AMDGPU::OpName::offset);
3541 if (Offset->getImm() != 0) {
3542 ErrInfo = "subtarget does not support offsets in flat instructions";
3543 return false;
3544 }
3545 }
3546
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +00003547 if (isMIMG(MI)) {
3548 const MachineOperand *DimOp = getNamedOperand(MI, AMDGPU::OpName::dim);
3549 if (DimOp) {
3550 int VAddr0Idx = AMDGPU::getNamedOperandIdx(Opcode,
3551 AMDGPU::OpName::vaddr0);
3552 int SRsrcIdx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::srsrc);
3553 const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(Opcode);
3554 const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode =
3555 AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode);
3556 const AMDGPU::MIMGDimInfo *Dim =
3557 AMDGPU::getMIMGDimInfoByEncoding(DimOp->getImm());
3558
3559 if (!Dim) {
3560 ErrInfo = "dim is out of range";
3561 return false;
3562 }
3563
3564 bool IsNSA = SRsrcIdx - VAddr0Idx > 1;
3565 unsigned AddrWords = BaseOpcode->NumExtraArgs +
3566 (BaseOpcode->Gradients ? Dim->NumGradients : 0) +
3567 (BaseOpcode->Coordinates ? Dim->NumCoords : 0) +
3568 (BaseOpcode->LodOrClampOrMip ? 1 : 0);
3569
3570 unsigned VAddrWords;
3571 if (IsNSA) {
3572 VAddrWords = SRsrcIdx - VAddr0Idx;
3573 } else {
3574 const TargetRegisterClass *RC = getOpRegClass(MI, VAddr0Idx);
3575 VAddrWords = MRI.getTargetRegisterInfo()->getRegSizeInBits(*RC) / 32;
3576 if (AddrWords > 8)
3577 AddrWords = 16;
3578 else if (AddrWords > 4)
3579 AddrWords = 8;
3580 else if (AddrWords == 3 && VAddrWords == 4) {
3581 // CodeGen uses the V4 variant of instructions for three addresses,
3582 // because the selection DAG does not support non-power-of-two types.
3583 AddrWords = 4;
3584 }
3585 }
3586
3587 if (VAddrWords != AddrWords) {
3588 ErrInfo = "bad vaddr size";
3589 return false;
3590 }
3591 }
3592 }
3593
Stanislav Mekhanoshin43293612018-05-08 16:53:02 +00003594 const MachineOperand *DppCt = getNamedOperand(MI, AMDGPU::OpName::dpp_ctrl);
3595 if (DppCt) {
3596 using namespace AMDGPU::DPP;
3597
3598 unsigned DC = DppCt->getImm();
3599 if (DC == DppCtrl::DPP_UNUSED1 || DC == DppCtrl::DPP_UNUSED2 ||
3600 DC == DppCtrl::DPP_UNUSED3 || DC > DppCtrl::DPP_LAST ||
3601 (DC >= DppCtrl::DPP_UNUSED4_FIRST && DC <= DppCtrl::DPP_UNUSED4_LAST) ||
3602 (DC >= DppCtrl::DPP_UNUSED5_FIRST && DC <= DppCtrl::DPP_UNUSED5_LAST) ||
3603 (DC >= DppCtrl::DPP_UNUSED6_FIRST && DC <= DppCtrl::DPP_UNUSED6_LAST) ||
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +00003604 (DC >= DppCtrl::DPP_UNUSED7_FIRST && DC <= DppCtrl::DPP_UNUSED7_LAST) ||
3605 (DC >= DppCtrl::DPP_UNUSED8_FIRST && DC <= DppCtrl::DPP_UNUSED8_LAST)) {
Stanislav Mekhanoshin43293612018-05-08 16:53:02 +00003606 ErrInfo = "Invalid dpp_ctrl value";
3607 return false;
3608 }
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +00003609 if (DC >= DppCtrl::WAVE_SHL1 && DC <= DppCtrl::WAVE_ROR1 &&
3610 ST.getGeneration() >= AMDGPUSubtarget::GFX10) {
3611 ErrInfo = "Invalid dpp_ctrl value: "
3612 "wavefront shifts are not supported on GFX10+";
3613 return false;
3614 }
3615 if (DC >= DppCtrl::BCAST15 && DC <= DppCtrl::BCAST31 &&
3616 ST.getGeneration() >= AMDGPUSubtarget::GFX10) {
3617 ErrInfo = "Invalid dpp_ctrl value: "
Jay Foad3bdcedb2019-07-29 16:17:13 +00003618 "broadcasts are not supported on GFX10+";
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +00003619 return false;
3620 }
3621 if (DC >= DppCtrl::ROW_SHARE_FIRST && DC <= DppCtrl::ROW_XMASK_LAST &&
3622 ST.getGeneration() < AMDGPUSubtarget::GFX10) {
3623 ErrInfo = "Invalid dpp_ctrl value: "
3624 "row_share and row_xmask are not supported before GFX10";
3625 return false;
3626 }
Stanislav Mekhanoshin43293612018-05-08 16:53:02 +00003627 }
3628
Tom Stellard93fabce2013-10-10 17:11:55 +00003629 return true;
3630}
3631
Matt Arsenault84445dd2017-11-30 22:51:26 +00003632unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) const {
Tom Stellard82166022013-11-13 23:36:37 +00003633 switch (MI.getOpcode()) {
3634 default: return AMDGPU::INSTRUCTION_LIST_END;
3635 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
3636 case AMDGPU::COPY: return AMDGPU::COPY;
3637 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00003638 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Connor Abbott8c217d02017-08-04 18:36:49 +00003639 case AMDGPU::WQM: return AMDGPU::WQM;
Carl Ritson00e89b42019-07-26 09:54:12 +00003640 case AMDGPU::SOFT_WQM: return AMDGPU::SOFT_WQM;
Connor Abbott92638ab2017-08-04 18:36:52 +00003641 case AMDGPU::WWM: return AMDGPU::WWM;
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00003642 case AMDGPU::S_MOV_B32: {
3643 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
3644 return MI.getOperand(1).isReg() ||
3645 RI.isAGPR(MRI, MI.getOperand(0).getReg()) ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00003646 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00003647 }
Tom Stellard80942a12014-09-05 14:07:59 +00003648 case AMDGPU::S_ADD_I32:
Matt Arsenault84445dd2017-11-30 22:51:26 +00003649 return ST.hasAddNoCarry() ? AMDGPU::V_ADD_U32_e64 : AMDGPU::V_ADD_I32_e32;
3650 case AMDGPU::S_ADDC_U32:
3651 return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00003652 case AMDGPU::S_SUB_I32:
Matt Arsenault84445dd2017-11-30 22:51:26 +00003653 return ST.hasAddNoCarry() ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_SUB_I32_e32;
3654 // FIXME: These are not consistently handled, and selected when the carry is
3655 // used.
3656 case AMDGPU::S_ADD_U32:
3657 return AMDGPU::V_ADD_I32_e32;
3658 case AMDGPU::S_SUB_U32:
3659 return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00003660 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Stanislav Mekhanoshin971cb8b2019-05-06 22:27:05 +00003661 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_U32;
Michael Liaoefb4f9e2019-03-18 20:40:09 +00003662 case AMDGPU::S_MUL_HI_U32: return AMDGPU::V_MUL_HI_U32;
3663 case AMDGPU::S_MUL_HI_I32: return AMDGPU::V_MUL_HI_I32;
Matt Arsenault124384f2016-09-09 23:32:53 +00003664 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e64;
3665 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e64;
3666 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e64;
Graham Sellers04f7a4d2018-11-29 16:05:38 +00003667 case AMDGPU::S_XNOR_B32:
3668 return ST.hasDLInsts() ? AMDGPU::V_XNOR_B32_e64 : AMDGPU::INSTRUCTION_LIST_END;
Matt Arsenault124384f2016-09-09 23:32:53 +00003669 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e64;
3670 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e64;
3671 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e64;
3672 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e64;
Tom Stellard82166022013-11-13 23:36:37 +00003673 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
3674 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
3675 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
3676 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
3677 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
3678 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00003679 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
3680 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00003681 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
3682 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Marek Olsak63a7b082015-03-24 13:40:21 +00003683 case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64;
Matt Arsenault43160e72014-06-18 17:13:57 +00003684 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00003685 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00003686 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00003687 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
3688 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
3689 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
3690 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
3691 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
3692 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellardbc4497b2016-02-12 23:45:29 +00003693 case AMDGPU::S_CMP_EQ_U32: return AMDGPU::V_CMP_EQ_U32_e32;
3694 case AMDGPU::S_CMP_LG_U32: return AMDGPU::V_CMP_NE_U32_e32;
3695 case AMDGPU::S_CMP_GT_U32: return AMDGPU::V_CMP_GT_U32_e32;
3696 case AMDGPU::S_CMP_GE_U32: return AMDGPU::V_CMP_GE_U32_e32;
3697 case AMDGPU::S_CMP_LT_U32: return AMDGPU::V_CMP_LT_U32_e32;
3698 case AMDGPU::S_CMP_LE_U32: return AMDGPU::V_CMP_LE_U32_e32;
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +00003699 case AMDGPU::S_CMP_EQ_U64: return AMDGPU::V_CMP_EQ_U64_e32;
3700 case AMDGPU::S_CMP_LG_U64: return AMDGPU::V_CMP_NE_U64_e32;
Marek Olsakc5368502015-01-15 18:43:01 +00003701 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64;
Matt Arsenault295b86e2014-06-17 17:36:27 +00003702 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00003703 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Marek Olsakd2af89d2015-03-04 17:33:45 +00003704 case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64;
Tom Stellardbc4497b2016-02-12 23:45:29 +00003705 case AMDGPU::S_CBRANCH_SCC0: return AMDGPU::S_CBRANCH_VCCZ;
3706 case AMDGPU::S_CBRANCH_SCC1: return AMDGPU::S_CBRANCH_VCCNZ;
Tom Stellard82166022013-11-13 23:36:37 +00003707 }
Michael Liaoefb4f9e2019-03-18 20:40:09 +00003708 llvm_unreachable(
3709 "Unexpected scalar opcode without corresponding vector one!");
Tom Stellard82166022013-11-13 23:36:37 +00003710}
3711
Tom Stellard82166022013-11-13 23:36:37 +00003712const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
3713 unsigned OpNo) const {
3714 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
3715 const MCInstrDesc &Desc = get(MI.getOpcode());
3716 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
Matt Arsenault102a7042014-12-11 23:37:34 +00003717 Desc.OpInfo[OpNo].RegClass == -1) {
Daniel Sanders0c476112019-08-15 19:22:08 +00003718 Register Reg = MI.getOperand(OpNo).getReg();
Matt Arsenault102a7042014-12-11 23:37:34 +00003719
Daniel Sanders2bea69b2019-08-01 23:27:28 +00003720 if (Register::isVirtualRegister(Reg))
Matt Arsenault102a7042014-12-11 23:37:34 +00003721 return MRI.getRegClass(Reg);
Matt Arsenault11a4d672015-02-13 19:05:03 +00003722 return RI.getPhysRegClass(Reg);
Matt Arsenault102a7042014-12-11 23:37:34 +00003723 }
Tom Stellard82166022013-11-13 23:36:37 +00003724
3725 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
3726 return RI.getRegClass(RCID);
3727}
3728
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003729void SIInstrInfo::legalizeOpWithMove(MachineInstr &MI, unsigned OpIdx) const {
Tom Stellard82166022013-11-13 23:36:37 +00003730 MachineBasicBlock::iterator I = MI;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003731 MachineBasicBlock *MBB = MI.getParent();
3732 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003733 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00003734 const SIRegisterInfo *TRI =
3735 static_cast<const SIRegisterInfo*>(MRI.getTargetRegisterInfo());
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003736 unsigned RCID = get(MI.getOpcode()).OpInfo[OpIdx].RegClass;
Tom Stellard82166022013-11-13 23:36:37 +00003737 const TargetRegisterClass *RC = RI.getRegClass(RCID);
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00003738 unsigned Size = TRI->getRegSizeInBits(*RC);
3739 unsigned Opcode = (Size == 64) ? AMDGPU::V_MOV_B64_PSEUDO : AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003740 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00003741 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003742 else if (RI.isSGPRClass(RC))
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00003743 Opcode = (Size == 64) ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003744
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00003745 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003746 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00003747 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003748 else
Tom Stellard45c0b3a2015-01-07 20:59:25 +00003749 VRC = &AMDGPU::VGPR_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003750
Daniel Sanders0c476112019-08-15 19:22:08 +00003751 Register Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003752 DebugLoc DL = MBB->findDebugLoc(I);
Diana Picus116bbab2017-01-13 09:58:52 +00003753 BuildMI(*MI.getParent(), I, DL, get(Opcode), Reg).add(MO);
Tom Stellard82166022013-11-13 23:36:37 +00003754 MO.ChangeToRegister(Reg, false);
3755}
3756
Tom Stellard15834092014-03-21 15:51:57 +00003757unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
3758 MachineRegisterInfo &MRI,
3759 MachineOperand &SuperReg,
3760 const TargetRegisterClass *SuperRC,
3761 unsigned SubIdx,
3762 const TargetRegisterClass *SubRC)
3763 const {
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00003764 MachineBasicBlock *MBB = MI->getParent();
3765 DebugLoc DL = MI->getDebugLoc();
Daniel Sanders0c476112019-08-15 19:22:08 +00003766 Register SubReg = MRI.createVirtualRegister(SubRC);
Tom Stellard15834092014-03-21 15:51:57 +00003767
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00003768 if (SuperReg.getSubReg() == AMDGPU::NoSubRegister) {
3769 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
3770 .addReg(SuperReg.getReg(), 0, SubIdx);
3771 return SubReg;
3772 }
3773
Tom Stellard15834092014-03-21 15:51:57 +00003774 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00003775 // value so we don't need to worry about merging its subreg index with the
3776 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00003777 // eliminate this extra copy.
Daniel Sanders0c476112019-08-15 19:22:08 +00003778 Register NewSuperReg = MRI.createVirtualRegister(SuperRC);
Tom Stellard15834092014-03-21 15:51:57 +00003779
Matt Arsenault7480a0e2014-11-17 21:11:37 +00003780 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
3781 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
3782
3783 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
3784 .addReg(NewSuperReg, 0, SubIdx);
3785
Tom Stellard15834092014-03-21 15:51:57 +00003786 return SubReg;
3787}
3788
Matt Arsenault248b7b62014-03-24 20:08:09 +00003789MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
3790 MachineBasicBlock::iterator MII,
3791 MachineRegisterInfo &MRI,
3792 MachineOperand &Op,
3793 const TargetRegisterClass *SuperRC,
3794 unsigned SubIdx,
3795 const TargetRegisterClass *SubRC) const {
3796 if (Op.isImm()) {
Matt Arsenault248b7b62014-03-24 20:08:09 +00003797 if (SubIdx == AMDGPU::sub0)
Matt Arsenaultd745c282016-09-08 17:44:36 +00003798 return MachineOperand::CreateImm(static_cast<int32_t>(Op.getImm()));
Matt Arsenault248b7b62014-03-24 20:08:09 +00003799 if (SubIdx == AMDGPU::sub1)
Matt Arsenaultd745c282016-09-08 17:44:36 +00003800 return MachineOperand::CreateImm(static_cast<int32_t>(Op.getImm() >> 32));
Matt Arsenault248b7b62014-03-24 20:08:09 +00003801
3802 llvm_unreachable("Unhandled register index for immediate");
3803 }
3804
3805 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
3806 SubIdx, SubRC);
3807 return MachineOperand::CreateReg(SubReg, false);
3808}
3809
Marek Olsakbe047802014-12-07 12:19:03 +00003810// Change the order of operands from (0, 1, 2) to (0, 2, 1)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003811void SIInstrInfo::swapOperands(MachineInstr &Inst) const {
3812 assert(Inst.getNumExplicitOperands() == 3);
3813 MachineOperand Op1 = Inst.getOperand(1);
3814 Inst.RemoveOperand(1);
3815 Inst.addOperand(Op1);
Marek Olsakbe047802014-12-07 12:19:03 +00003816}
3817
Matt Arsenault856d1922015-12-01 19:57:17 +00003818bool SIInstrInfo::isLegalRegOperand(const MachineRegisterInfo &MRI,
3819 const MCOperandInfo &OpInfo,
3820 const MachineOperand &MO) const {
3821 if (!MO.isReg())
3822 return false;
3823
Daniel Sanders0c476112019-08-15 19:22:08 +00003824 Register Reg = MO.getReg();
Daniel Sanders2bea69b2019-08-01 23:27:28 +00003825 const TargetRegisterClass *RC = Register::isVirtualRegister(Reg)
3826 ? MRI.getRegClass(Reg)
3827 : RI.getPhysRegClass(Reg);
Matt Arsenault856d1922015-12-01 19:57:17 +00003828
Nicolai Haehnle82fc9622016-01-07 17:10:29 +00003829 const SIRegisterInfo *TRI =
3830 static_cast<const SIRegisterInfo*>(MRI.getTargetRegisterInfo());
3831 RC = TRI->getSubRegClass(RC, MO.getSubReg());
3832
Matt Arsenault856d1922015-12-01 19:57:17 +00003833 // In order to be legal, the common sub-class must be equal to the
3834 // class of the current operand. For example:
3835 //
Sam Kolton1eeb11b2016-09-09 14:44:04 +00003836 // v_mov_b32 s0 ; Operand defined as vsrc_b32
3837 // ; RI.getCommonSubClass(s0,vsrc_b32) = sgpr ; LEGAL
Matt Arsenault856d1922015-12-01 19:57:17 +00003838 //
3839 // s_sendmsg 0, s0 ; Operand defined as m0reg
3840 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
3841
3842 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
3843}
3844
3845bool SIInstrInfo::isLegalVSrcOperand(const MachineRegisterInfo &MRI,
3846 const MCOperandInfo &OpInfo,
3847 const MachineOperand &MO) const {
3848 if (MO.isReg())
3849 return isLegalRegOperand(MRI, OpInfo, MO);
3850
3851 // Handle non-register types that are treated like immediates.
Nicolai Haehnle27101712019-06-25 11:52:30 +00003852 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI() || MO.isGlobal());
Matt Arsenault856d1922015-12-01 19:57:17 +00003853 return true;
3854}
3855
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003856bool SIInstrInfo::isOperandLegal(const MachineInstr &MI, unsigned OpIdx,
Tom Stellard0e975cf2014-08-01 00:32:35 +00003857 const MachineOperand *MO) const {
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003858 const MachineFunction &MF = *MI.getParent()->getParent();
3859 const MachineRegisterInfo &MRI = MF.getRegInfo();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003860 const MCInstrDesc &InstDesc = MI.getDesc();
Tom Stellard0e975cf2014-08-01 00:32:35 +00003861 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003862 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Tom Stellard0e975cf2014-08-01 00:32:35 +00003863 const TargetRegisterClass *DefinedRC =
3864 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
3865 if (!MO)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003866 MO = &MI.getOperand(OpIdx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00003867
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003868 int ConstantBusLimit = ST.getConstantBusLimit(MI.getOpcode());
3869 int VOP3LiteralLimit = ST.hasVOP3Literal() ? 1 : 0;
Matt Arsenault4bd72362016-12-10 00:39:12 +00003870 if (isVALU(MI) && usesConstantBus(MRI, *MO, OpInfo)) {
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003871 if (isVOP3(MI) && isLiteralConstantLike(*MO, OpInfo) && !VOP3LiteralLimit--)
3872 return false;
Matt Arsenaultfcb345f2016-02-11 06:15:39 +00003873
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003874 SmallDenseSet<RegSubRegPair> SGPRsUsed;
Matt Arsenaultfcb345f2016-02-11 06:15:39 +00003875 if (MO->isReg())
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003876 SGPRsUsed.insert(RegSubRegPair(MO->getReg(), MO->getSubReg()));
Matt Arsenaultfcb345f2016-02-11 06:15:39 +00003877
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003878 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003879 if (i == OpIdx)
3880 continue;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003881 const MachineOperand &Op = MI.getOperand(i);
Matt Arsenaultffc82752016-07-05 17:09:01 +00003882 if (Op.isReg()) {
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003883 RegSubRegPair SGPR(Op.getReg(), Op.getSubReg());
3884 if (!SGPRsUsed.count(SGPR) &&
Matt Arsenault4bd72362016-12-10 00:39:12 +00003885 usesConstantBus(MRI, Op, InstDesc.OpInfo[i])) {
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003886 if (--ConstantBusLimit <= 0)
3887 return false;
3888 SGPRsUsed.insert(SGPR);
Matt Arsenaultffc82752016-07-05 17:09:01 +00003889 }
3890 } else if (InstDesc.OpInfo[i].OperandType == AMDGPU::OPERAND_KIMM32) {
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00003891 if (--ConstantBusLimit <= 0)
3892 return false;
3893 } else if (isVOP3(MI) && AMDGPU::isSISrcOperand(InstDesc, i) &&
3894 isLiteralConstantLike(Op, InstDesc.OpInfo[i])) {
3895 if (!VOP3LiteralLimit--)
3896 return false;
3897 if (--ConstantBusLimit <= 0)
3898 return false;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003899 }
3900 }
3901 }
3902
Tom Stellard0e975cf2014-08-01 00:32:35 +00003903 if (MO->isReg()) {
3904 assert(DefinedRC);
Matt Arsenault856d1922015-12-01 19:57:17 +00003905 return isLegalRegOperand(MRI, OpInfo, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00003906 }
3907
Tom Stellard0e975cf2014-08-01 00:32:35 +00003908 // Handle non-register types that are treated like immediates.
Nicolai Haehnle27101712019-06-25 11:52:30 +00003909 assert(MO->isImm() || MO->isTargetIndex() || MO->isFI() || MO->isGlobal());
Tom Stellard0e975cf2014-08-01 00:32:35 +00003910
Matt Arsenault4364fef2014-09-23 18:30:57 +00003911 if (!DefinedRC) {
3912 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00003913 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00003914 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00003915
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003916 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00003917}
3918
Matt Arsenault856d1922015-12-01 19:57:17 +00003919void SIInstrInfo::legalizeOperandsVOP2(MachineRegisterInfo &MRI,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003920 MachineInstr &MI) const {
3921 unsigned Opc = MI.getOpcode();
Matt Arsenault856d1922015-12-01 19:57:17 +00003922 const MCInstrDesc &InstrDesc = get(Opc);
3923
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00003924 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
3925 MachineOperand &Src0 = MI.getOperand(Src0Idx);
3926
Matt Arsenault856d1922015-12-01 19:57:17 +00003927 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003928 MachineOperand &Src1 = MI.getOperand(Src1Idx);
Matt Arsenault856d1922015-12-01 19:57:17 +00003929
3930 // If there is an implicit SGPR use such as VCC use for v_addc_u32/v_subb_u32
Stanislav Mekhanoshin5cf81672019-05-02 04:01:39 +00003931 // we need to only have one constant bus use before GFX10.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003932 bool HasImplicitSGPR = findImplicitSGPRRead(MI) != AMDGPU::NoRegister;
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00003933 if (HasImplicitSGPR && ST.getConstantBusLimit(Opc) <= 1 &&
3934 Src0.isReg() && (RI.isSGPRReg(MRI, Src0.getReg()) ||
3935 isLiteralConstantLike(Src0, InstrDesc.OpInfo[Src0Idx])))
3936 legalizeOpWithMove(MI, Src0Idx);
Matt Arsenault856d1922015-12-01 19:57:17 +00003937
Tim Renouf2a99fa22018-02-28 19:10:32 +00003938 // Special case: V_WRITELANE_B32 accepts only immediate or SGPR operands for
3939 // both the value to write (src0) and lane select (src1). Fix up non-SGPR
3940 // src0/src1 with V_READFIRSTLANE.
3941 if (Opc == AMDGPU::V_WRITELANE_B32) {
Tim Renouf2a99fa22018-02-28 19:10:32 +00003942 const DebugLoc &DL = MI.getDebugLoc();
3943 if (Src0.isReg() && RI.isVGPR(MRI, Src0.getReg())) {
Daniel Sanders0c476112019-08-15 19:22:08 +00003944 Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
Tim Renouf2a99fa22018-02-28 19:10:32 +00003945 BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg)
3946 .add(Src0);
3947 Src0.ChangeToRegister(Reg, false);
3948 }
3949 if (Src1.isReg() && RI.isVGPR(MRI, Src1.getReg())) {
Daniel Sanders0c476112019-08-15 19:22:08 +00003950 Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
Tim Renouf2a99fa22018-02-28 19:10:32 +00003951 const DebugLoc &DL = MI.getDebugLoc();
3952 BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg)
3953 .add(Src1);
3954 Src1.ChangeToRegister(Reg, false);
3955 }
3956 return;
3957 }
3958
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00003959 // No VOP2 instructions support AGPRs.
3960 if (Src0.isReg() && RI.isAGPR(MRI, Src0.getReg()))
3961 legalizeOpWithMove(MI, Src0Idx);
3962
3963 if (Src1.isReg() && RI.isAGPR(MRI, Src1.getReg()))
3964 legalizeOpWithMove(MI, Src1Idx);
3965
Matt Arsenault856d1922015-12-01 19:57:17 +00003966 // VOP2 src0 instructions support all operand types, so we don't need to check
3967 // their legality. If src1 is already legal, we don't need to do anything.
3968 if (isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src1))
3969 return;
3970
Nicolai Haehnle5dea6452017-04-24 17:17:36 +00003971 // Special case: V_READLANE_B32 accepts only immediate or SGPR operands for
3972 // lane select. Fix up using V_READFIRSTLANE, since we assume that the lane
3973 // select is uniform.
3974 if (Opc == AMDGPU::V_READLANE_B32 && Src1.isReg() &&
3975 RI.isVGPR(MRI, Src1.getReg())) {
Daniel Sanders0c476112019-08-15 19:22:08 +00003976 Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
Nicolai Haehnle5dea6452017-04-24 17:17:36 +00003977 const DebugLoc &DL = MI.getDebugLoc();
3978 BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg)
3979 .add(Src1);
3980 Src1.ChangeToRegister(Reg, false);
3981 return;
3982 }
3983
Matt Arsenault856d1922015-12-01 19:57:17 +00003984 // We do not use commuteInstruction here because it is too aggressive and will
3985 // commute if it is possible. We only want to commute here if it improves
3986 // legality. This can be called a fairly large number of times so don't waste
3987 // compile time pointlessly swapping and checking legality again.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003988 if (HasImplicitSGPR || !MI.isCommutable()) {
Matt Arsenault856d1922015-12-01 19:57:17 +00003989 legalizeOpWithMove(MI, Src1Idx);
3990 return;
3991 }
3992
Matt Arsenault856d1922015-12-01 19:57:17 +00003993 // If src0 can be used as src1, commuting will make the operands legal.
3994 // Otherwise we have to give up and insert a move.
3995 //
3996 // TODO: Other immediate-like operand kinds could be commuted if there was a
3997 // MachineOperand::ChangeTo* for them.
3998 if ((!Src1.isImm() && !Src1.isReg()) ||
3999 !isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0)) {
4000 legalizeOpWithMove(MI, Src1Idx);
4001 return;
4002 }
4003
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004004 int CommutedOpc = commuteOpcode(MI);
Matt Arsenault856d1922015-12-01 19:57:17 +00004005 if (CommutedOpc == -1) {
4006 legalizeOpWithMove(MI, Src1Idx);
4007 return;
4008 }
4009
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004010 MI.setDesc(get(CommutedOpc));
Matt Arsenault856d1922015-12-01 19:57:17 +00004011
Daniel Sanders0c476112019-08-15 19:22:08 +00004012 Register Src0Reg = Src0.getReg();
Matt Arsenault856d1922015-12-01 19:57:17 +00004013 unsigned Src0SubReg = Src0.getSubReg();
4014 bool Src0Kill = Src0.isKill();
4015
4016 if (Src1.isImm())
4017 Src0.ChangeToImmediate(Src1.getImm());
4018 else if (Src1.isReg()) {
4019 Src0.ChangeToRegister(Src1.getReg(), false, false, Src1.isKill());
4020 Src0.setSubReg(Src1.getSubReg());
4021 } else
4022 llvm_unreachable("Should only have register or immediate operands");
4023
4024 Src1.ChangeToRegister(Src0Reg, false, false, Src0Kill);
4025 Src1.setSubReg(Src0SubReg);
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00004026 fixImplicitOperands(MI);
Matt Arsenault856d1922015-12-01 19:57:17 +00004027}
4028
Stanislav Mekhanoshin5cf81672019-05-02 04:01:39 +00004029// Legalize VOP3 operands. All operand types are supported for any operand
4030// but only one literal constant and only starting from GFX10.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004031void SIInstrInfo::legalizeOperandsVOP3(MachineRegisterInfo &MRI,
4032 MachineInstr &MI) const {
4033 unsigned Opc = MI.getOpcode();
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004034
4035 int VOP3Idx[3] = {
4036 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0),
4037 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1),
4038 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)
4039 };
4040
Stanislav Mekhanoshin5f581c92019-06-12 17:52:51 +00004041 if (Opc == AMDGPU::V_PERMLANE16_B32 ||
4042 Opc == AMDGPU::V_PERMLANEX16_B32) {
4043 // src1 and src2 must be scalar
4044 MachineOperand &Src1 = MI.getOperand(VOP3Idx[1]);
4045 MachineOperand &Src2 = MI.getOperand(VOP3Idx[2]);
4046 const DebugLoc &DL = MI.getDebugLoc();
4047 if (Src1.isReg() && !RI.isSGPRClass(MRI.getRegClass(Src1.getReg()))) {
Daniel Sanders0c476112019-08-15 19:22:08 +00004048 Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
Stanislav Mekhanoshin5f581c92019-06-12 17:52:51 +00004049 BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg)
4050 .add(Src1);
4051 Src1.ChangeToRegister(Reg, false);
4052 }
4053 if (Src2.isReg() && !RI.isSGPRClass(MRI.getRegClass(Src2.getReg()))) {
Daniel Sanders0c476112019-08-15 19:22:08 +00004054 Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
Stanislav Mekhanoshin5f581c92019-06-12 17:52:51 +00004055 BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg)
4056 .add(Src2);
4057 Src2.ChangeToRegister(Reg, false);
4058 }
4059 }
4060
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004061 // Find the one SGPR operand we are allowed to use.
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00004062 int ConstantBusLimit = ST.getConstantBusLimit(Opc);
4063 int LiteralLimit = ST.hasVOP3Literal() ? 1 : 0;
4064 SmallDenseSet<unsigned> SGPRsUsed;
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004065 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00004066 if (SGPRReg != AMDGPU::NoRegister) {
4067 SGPRsUsed.insert(SGPRReg);
4068 --ConstantBusLimit;
4069 }
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004070
4071 for (unsigned i = 0; i < 3; ++i) {
4072 int Idx = VOP3Idx[i];
4073 if (Idx == -1)
4074 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004075 MachineOperand &MO = MI.getOperand(Idx);
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004076
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00004077 if (!MO.isReg()) {
4078 if (!isLiteralConstantLike(MO, get(Opc).OpInfo[Idx]))
4079 continue;
4080
4081 if (LiteralLimit > 0 && ConstantBusLimit > 0) {
4082 --LiteralLimit;
4083 --ConstantBusLimit;
4084 continue;
4085 }
4086
4087 --LiteralLimit;
4088 --ConstantBusLimit;
4089 legalizeOpWithMove(MI, Idx);
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004090 continue;
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00004091 }
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004092
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00004093 if (RI.hasAGPRs(MRI.getRegClass(MO.getReg())) &&
4094 !isOperandLegal(MI, Idx, &MO)) {
4095 legalizeOpWithMove(MI, Idx);
4096 continue;
4097 }
4098
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004099 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
4100 continue; // VGPRs are legal
4101
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +00004102 // We can use one SGPR in each VOP3 instruction prior to GFX10
4103 // and two starting from GFX10.
4104 if (SGPRsUsed.count(MO.getReg()))
4105 continue;
4106 if (ConstantBusLimit > 0) {
4107 SGPRsUsed.insert(MO.getReg());
4108 --ConstantBusLimit;
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004109 continue;
4110 }
4111
4112 // If we make it this far, then the operand is not legal and we must
4113 // legalize it.
4114 legalizeOpWithMove(MI, Idx);
4115 }
4116}
4117
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004118unsigned SIInstrInfo::readlaneVGPRToSGPR(unsigned SrcReg, MachineInstr &UseMI,
4119 MachineRegisterInfo &MRI) const {
Tom Stellard1397d492016-02-11 21:45:07 +00004120 const TargetRegisterClass *VRC = MRI.getRegClass(SrcReg);
4121 const TargetRegisterClass *SRC = RI.getEquivalentSGPRClass(VRC);
Daniel Sanders0c476112019-08-15 19:22:08 +00004122 Register DstReg = MRI.createVirtualRegister(SRC);
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00004123 unsigned SubRegs = RI.getRegSizeInBits(*VRC) / 32;
Tom Stellard1397d492016-02-11 21:45:07 +00004124
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00004125 if (RI.hasAGPRs(VRC)) {
4126 VRC = RI.getEquivalentVGPRClass(VRC);
Daniel Sanders0c476112019-08-15 19:22:08 +00004127 Register NewSrcReg = MRI.createVirtualRegister(VRC);
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00004128 BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
4129 get(TargetOpcode::COPY), NewSrcReg)
4130 .addReg(SrcReg);
4131 SrcReg = NewSrcReg;
4132 }
4133
Nicolai Haehnle7a879772018-04-20 07:14:25 +00004134 if (SubRegs == 1) {
4135 BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
4136 get(AMDGPU::V_READFIRSTLANE_B32), DstReg)
4137 .addReg(SrcReg);
4138 return DstReg;
4139 }
4140
Tom Stellard1397d492016-02-11 21:45:07 +00004141 SmallVector<unsigned, 8> SRegs;
4142 for (unsigned i = 0; i < SubRegs; ++i) {
Daniel Sanders0c476112019-08-15 19:22:08 +00004143 Register SGPR = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004144 BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
Tom Stellard1397d492016-02-11 21:45:07 +00004145 get(AMDGPU::V_READFIRSTLANE_B32), SGPR)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004146 .addReg(SrcReg, 0, RI.getSubRegFromChannel(i));
Tom Stellard1397d492016-02-11 21:45:07 +00004147 SRegs.push_back(SGPR);
4148 }
4149
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004150 MachineInstrBuilder MIB =
4151 BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
4152 get(AMDGPU::REG_SEQUENCE), DstReg);
Tom Stellard1397d492016-02-11 21:45:07 +00004153 for (unsigned i = 0; i < SubRegs; ++i) {
4154 MIB.addReg(SRegs[i]);
4155 MIB.addImm(RI.getSubRegFromChannel(i));
4156 }
4157 return DstReg;
4158}
4159
Tom Stellard467b5b92016-02-20 00:37:25 +00004160void SIInstrInfo::legalizeOperandsSMRD(MachineRegisterInfo &MRI,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004161 MachineInstr &MI) const {
Tom Stellard467b5b92016-02-20 00:37:25 +00004162
4163 // If the pointer is store in VGPRs, then we need to move them to
4164 // SGPRs using v_readfirstlane. This is safe because we only select
4165 // loads with uniform pointers to SMRD instruction so we know the
4166 // pointer value is uniform.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004167 MachineOperand *SBase = getNamedOperand(MI, AMDGPU::OpName::sbase);
Tom Stellard467b5b92016-02-20 00:37:25 +00004168 if (SBase && !RI.isSGPRClass(MRI.getRegClass(SBase->getReg()))) {
Nicolai Haehnlea7b00052018-11-30 22:55:38 +00004169 unsigned SGPR = readlaneVGPRToSGPR(SBase->getReg(), MI, MRI);
4170 SBase->setReg(SGPR);
4171 }
4172 MachineOperand *SOff = getNamedOperand(MI, AMDGPU::OpName::soff);
4173 if (SOff && !RI.isSGPRClass(MRI.getRegClass(SOff->getReg()))) {
4174 unsigned SGPR = readlaneVGPRToSGPR(SOff->getReg(), MI, MRI);
4175 SOff->setReg(SGPR);
Tom Stellard467b5b92016-02-20 00:37:25 +00004176 }
4177}
4178
Tom Stellard0d162b12016-11-16 18:42:17 +00004179void SIInstrInfo::legalizeGenericOperand(MachineBasicBlock &InsertMBB,
4180 MachineBasicBlock::iterator I,
4181 const TargetRegisterClass *DstRC,
4182 MachineOperand &Op,
4183 MachineRegisterInfo &MRI,
4184 const DebugLoc &DL) const {
Daniel Sanders0c476112019-08-15 19:22:08 +00004185 Register OpReg = Op.getReg();
Tom Stellard0d162b12016-11-16 18:42:17 +00004186 unsigned OpSubReg = Op.getSubReg();
4187
4188 const TargetRegisterClass *OpRC = RI.getSubClassWithSubReg(
4189 RI.getRegClassForReg(MRI, OpReg), OpSubReg);
4190
4191 // Check if operand is already the correct register class.
4192 if (DstRC == OpRC)
4193 return;
4194
Daniel Sanders0c476112019-08-15 19:22:08 +00004195 Register DstReg = MRI.createVirtualRegister(DstRC);
Diana Picus116bbab2017-01-13 09:58:52 +00004196 MachineInstr *Copy =
4197 BuildMI(InsertMBB, I, DL, get(AMDGPU::COPY), DstReg).add(Op);
Tom Stellard0d162b12016-11-16 18:42:17 +00004198
4199 Op.setReg(DstReg);
4200 Op.setSubReg(0);
4201
4202 MachineInstr *Def = MRI.getVRegDef(OpReg);
4203 if (!Def)
4204 return;
4205
4206 // Try to eliminate the copy if it is copying an immediate value.
Alexander Timofeev37bd9bd2019-06-06 21:13:02 +00004207 if (Def->isMoveImmediate())
Tom Stellard0d162b12016-11-16 18:42:17 +00004208 FoldImmediate(*Copy, *Def, OpReg, &MRI);
Alexander Timofeev78347c92019-08-21 15:15:04 +00004209
4210 bool ImpDef = Def->isImplicitDef();
4211 while (!ImpDef && Def && Def->isCopy()) {
4212 Def = MRI.getUniqueVRegDef(Def->getOperand(1).getReg());
4213 ImpDef = Def && Def->isImplicitDef();
4214 }
4215 if (!RI.isSGPRClass(DstRC) && !Copy->readsRegister(AMDGPU::EXEC, &RI) &&
4216 !ImpDef)
4217 Copy->addOperand(MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
Tom Stellard0d162b12016-11-16 18:42:17 +00004218}
4219
Scott Linder823549a2018-10-08 18:47:01 +00004220// Emit the actual waterfall loop, executing the wrapped instruction for each
4221// unique value of \p Rsrc across all lanes. In the best case we execute 1
4222// iteration, in the worst case we execute 64 (once per lane).
4223static void
4224emitLoadSRsrcFromVGPRLoop(const SIInstrInfo &TII, MachineRegisterInfo &MRI,
4225 MachineBasicBlock &OrigBB, MachineBasicBlock &LoopBB,
4226 const DebugLoc &DL, MachineOperand &Rsrc) {
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00004227 MachineFunction &MF = *OrigBB.getParent();
4228 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
4229 const SIRegisterInfo *TRI = ST.getRegisterInfo();
4230 unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
4231 unsigned SaveExecOpc =
4232 ST.isWave32() ? AMDGPU::S_AND_SAVEEXEC_B32 : AMDGPU::S_AND_SAVEEXEC_B64;
4233 unsigned XorTermOpc =
4234 ST.isWave32() ? AMDGPU::S_XOR_B32_term : AMDGPU::S_XOR_B64_term;
4235 unsigned AndOpc =
4236 ST.isWave32() ? AMDGPU::S_AND_B32 : AMDGPU::S_AND_B64;
4237 const auto *BoolXExecRC = TRI->getRegClass(AMDGPU::SReg_1_XEXECRegClassID);
4238
Scott Linder823549a2018-10-08 18:47:01 +00004239 MachineBasicBlock::iterator I = LoopBB.begin();
4240
Daniel Sanders0c476112019-08-15 19:22:08 +00004241 Register VRsrc = Rsrc.getReg();
Scott Linder823549a2018-10-08 18:47:01 +00004242 unsigned VRsrcUndef = getUndefRegState(Rsrc.isUndef());
4243
Daniel Sanders0c476112019-08-15 19:22:08 +00004244 Register SaveExec = MRI.createVirtualRegister(BoolXExecRC);
4245 Register CondReg0 = MRI.createVirtualRegister(BoolXExecRC);
4246 Register CondReg1 = MRI.createVirtualRegister(BoolXExecRC);
4247 Register AndCond = MRI.createVirtualRegister(BoolXExecRC);
4248 Register SRsrcSub0 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
4249 Register SRsrcSub1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
4250 Register SRsrcSub2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
4251 Register SRsrcSub3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
4252 Register SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Scott Linder823549a2018-10-08 18:47:01 +00004253
4254 // Beginning of the loop, read the next Rsrc variant.
4255 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), SRsrcSub0)
4256 .addReg(VRsrc, VRsrcUndef, AMDGPU::sub0);
4257 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), SRsrcSub1)
4258 .addReg(VRsrc, VRsrcUndef, AMDGPU::sub1);
4259 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), SRsrcSub2)
4260 .addReg(VRsrc, VRsrcUndef, AMDGPU::sub2);
4261 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), SRsrcSub3)
4262 .addReg(VRsrc, VRsrcUndef, AMDGPU::sub3);
4263
4264 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), SRsrc)
4265 .addReg(SRsrcSub0)
4266 .addImm(AMDGPU::sub0)
4267 .addReg(SRsrcSub1)
4268 .addImm(AMDGPU::sub1)
4269 .addReg(SRsrcSub2)
4270 .addImm(AMDGPU::sub2)
4271 .addReg(SRsrcSub3)
4272 .addImm(AMDGPU::sub3);
4273
4274 // Update Rsrc operand to use the SGPR Rsrc.
4275 Rsrc.setReg(SRsrc);
4276 Rsrc.setIsKill(true);
4277
4278 // Identify all lanes with identical Rsrc operands in their VGPRs.
4279 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_CMP_EQ_U64_e64), CondReg0)
4280 .addReg(SRsrc, 0, AMDGPU::sub0_sub1)
4281 .addReg(VRsrc, 0, AMDGPU::sub0_sub1);
4282 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_CMP_EQ_U64_e64), CondReg1)
4283 .addReg(SRsrc, 0, AMDGPU::sub2_sub3)
4284 .addReg(VRsrc, 0, AMDGPU::sub2_sub3);
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00004285 BuildMI(LoopBB, I, DL, TII.get(AndOpc), AndCond)
Scott Linder823549a2018-10-08 18:47:01 +00004286 .addReg(CondReg0)
4287 .addReg(CondReg1);
4288
4289 MRI.setSimpleHint(SaveExec, AndCond);
4290
4291 // Update EXEC to matching lanes, saving original to SaveExec.
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00004292 BuildMI(LoopBB, I, DL, TII.get(SaveExecOpc), SaveExec)
Scott Linder823549a2018-10-08 18:47:01 +00004293 .addReg(AndCond, RegState::Kill);
4294
4295 // The original instruction is here; we insert the terminators after it.
4296 I = LoopBB.end();
4297
4298 // Update EXEC, switch all done bits to 0 and all todo bits to 1.
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00004299 BuildMI(LoopBB, I, DL, TII.get(XorTermOpc), Exec)
4300 .addReg(Exec)
Scott Linder823549a2018-10-08 18:47:01 +00004301 .addReg(SaveExec);
4302 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::S_CBRANCH_EXECNZ)).addMBB(&LoopBB);
4303}
4304
4305// Build a waterfall loop around \p MI, replacing the VGPR \p Rsrc register
4306// with SGPRs by iterating over all unique values across all lanes.
4307static void loadSRsrcFromVGPR(const SIInstrInfo &TII, MachineInstr &MI,
4308 MachineOperand &Rsrc, MachineDominatorTree *MDT) {
4309 MachineBasicBlock &MBB = *MI.getParent();
4310 MachineFunction &MF = *MBB.getParent();
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00004311 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
4312 const SIRegisterInfo *TRI = ST.getRegisterInfo();
Scott Linder823549a2018-10-08 18:47:01 +00004313 MachineRegisterInfo &MRI = MF.getRegInfo();
4314 MachineBasicBlock::iterator I(&MI);
4315 const DebugLoc &DL = MI.getDebugLoc();
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00004316 unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
4317 unsigned MovExecOpc = ST.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64;
4318 const auto *BoolXExecRC = TRI->getRegClass(AMDGPU::SReg_1_XEXECRegClassID);
Scott Linder823549a2018-10-08 18:47:01 +00004319
Daniel Sanders0c476112019-08-15 19:22:08 +00004320 Register SaveExec = MRI.createVirtualRegister(BoolXExecRC);
Scott Linder823549a2018-10-08 18:47:01 +00004321
4322 // Save the EXEC mask
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00004323 BuildMI(MBB, I, DL, TII.get(MovExecOpc), SaveExec).addReg(Exec);
Scott Linder823549a2018-10-08 18:47:01 +00004324
4325 // Killed uses in the instruction we are waterfalling around will be
4326 // incorrect due to the added control-flow.
4327 for (auto &MO : MI.uses()) {
4328 if (MO.isReg() && MO.isUse()) {
4329 MRI.clearKillFlags(MO.getReg());
4330 }
4331 }
4332
4333 // To insert the loop we need to split the block. Move everything after this
4334 // point to a new block, and insert a new empty block between the two.
4335 MachineBasicBlock *LoopBB = MF.CreateMachineBasicBlock();
4336 MachineBasicBlock *RemainderBB = MF.CreateMachineBasicBlock();
4337 MachineFunction::iterator MBBI(MBB);
4338 ++MBBI;
4339
4340 MF.insert(MBBI, LoopBB);
4341 MF.insert(MBBI, RemainderBB);
4342
4343 LoopBB->addSuccessor(LoopBB);
4344 LoopBB->addSuccessor(RemainderBB);
4345
4346 // Move MI to the LoopBB, and the remainder of the block to RemainderBB.
4347 MachineBasicBlock::iterator J = I++;
4348 RemainderBB->transferSuccessorsAndUpdatePHIs(&MBB);
4349 RemainderBB->splice(RemainderBB->begin(), &MBB, I, MBB.end());
4350 LoopBB->splice(LoopBB->begin(), &MBB, J);
4351
4352 MBB.addSuccessor(LoopBB);
4353
4354 // Update dominators. We know that MBB immediately dominates LoopBB, that
4355 // LoopBB immediately dominates RemainderBB, and that RemainderBB immediately
4356 // dominates all of the successors transferred to it from MBB that MBB used
4357 // to dominate.
4358 if (MDT) {
4359 MDT->addNewBlock(LoopBB, &MBB);
4360 MDT->addNewBlock(RemainderBB, LoopBB);
4361 for (auto &Succ : RemainderBB->successors()) {
4362 if (MDT->dominates(&MBB, Succ)) {
4363 MDT->changeImmediateDominator(Succ, RemainderBB);
4364 }
4365 }
4366 }
4367
4368 emitLoadSRsrcFromVGPRLoop(TII, MRI, MBB, *LoopBB, DL, Rsrc);
4369
4370 // Restore the EXEC mask
4371 MachineBasicBlock::iterator First = RemainderBB->begin();
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00004372 BuildMI(*RemainderBB, First, DL, TII.get(MovExecOpc), Exec).addReg(SaveExec);
Scott Linder823549a2018-10-08 18:47:01 +00004373}
4374
4375// Extract pointer from Rsrc and return a zero-value Rsrc replacement.
4376static std::tuple<unsigned, unsigned>
4377extractRsrcPtr(const SIInstrInfo &TII, MachineInstr &MI, MachineOperand &Rsrc) {
4378 MachineBasicBlock &MBB = *MI.getParent();
4379 MachineFunction &MF = *MBB.getParent();
4380 MachineRegisterInfo &MRI = MF.getRegInfo();
4381
4382 // Extract the ptr from the resource descriptor.
4383 unsigned RsrcPtr =
4384 TII.buildExtractSubReg(MI, MRI, Rsrc, &AMDGPU::VReg_128RegClass,
4385 AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass);
4386
4387 // Create an empty resource descriptor
Daniel Sanders0c476112019-08-15 19:22:08 +00004388 Register Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
4389 Register SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
4390 Register SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
4391 Register NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Scott Linder823549a2018-10-08 18:47:01 +00004392 uint64_t RsrcDataFormat = TII.getDefaultRsrcDataFormat();
4393
4394 // Zero64 = 0
4395 BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::S_MOV_B64), Zero64)
4396 .addImm(0);
4397
4398 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
4399 BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), SRsrcFormatLo)
4400 .addImm(RsrcDataFormat & 0xFFFFFFFF);
4401
4402 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
4403 BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), SRsrcFormatHi)
4404 .addImm(RsrcDataFormat >> 32);
4405
4406 // NewSRsrc = {Zero64, SRsrcFormat}
4407 BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::REG_SEQUENCE), NewSRsrc)
4408 .addReg(Zero64)
4409 .addImm(AMDGPU::sub0_sub1)
4410 .addReg(SRsrcFormatLo)
4411 .addImm(AMDGPU::sub2)
4412 .addReg(SRsrcFormatHi)
4413 .addImm(AMDGPU::sub3);
4414
4415 return std::make_tuple(RsrcPtr, NewSRsrc);
4416}
4417
4418void SIInstrInfo::legalizeOperands(MachineInstr &MI,
4419 MachineDominatorTree *MDT) const {
Nicolai Haehnlece2b5892016-11-18 11:55:52 +00004420 MachineFunction &MF = *MI.getParent()->getParent();
4421 MachineRegisterInfo &MRI = MF.getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00004422
4423 // Legalize VOP2
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004424 if (isVOP2(MI) || isVOPC(MI)) {
Matt Arsenault856d1922015-12-01 19:57:17 +00004425 legalizeOperandsVOP2(MRI, MI);
Tom Stellard0e975cf2014-08-01 00:32:35 +00004426 return;
Tom Stellard82166022013-11-13 23:36:37 +00004427 }
4428
4429 // Legalize VOP3
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004430 if (isVOP3(MI)) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004431 legalizeOperandsVOP3(MRI, MI);
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00004432 return;
Tom Stellard82166022013-11-13 23:36:37 +00004433 }
4434
Tom Stellard467b5b92016-02-20 00:37:25 +00004435 // Legalize SMRD
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004436 if (isSMRD(MI)) {
Tom Stellard467b5b92016-02-20 00:37:25 +00004437 legalizeOperandsSMRD(MRI, MI);
4438 return;
4439 }
4440
Tom Stellard4f3b04d2014-04-17 21:00:07 +00004441 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00004442 // The register class of the operands much be the same type as the register
4443 // class of the output.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004444 if (MI.getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00004445 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004446 for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) {
4447 if (!MI.getOperand(i).isReg() ||
Daniel Sanders2bea69b2019-08-01 23:27:28 +00004448 !Register::isVirtualRegister(MI.getOperand(i).getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00004449 continue;
4450 const TargetRegisterClass *OpRC =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004451 MRI.getRegClass(MI.getOperand(i).getReg());
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00004452 if (RI.hasVectorRegisters(OpRC)) {
Tom Stellard82166022013-11-13 23:36:37 +00004453 VRC = OpRC;
4454 } else {
4455 SRC = OpRC;
4456 }
4457 }
4458
4459 // If any of the operands are VGPR registers, then they all most be
4460 // otherwise we will create illegal VGPR->SGPR copies when legalizing
4461 // them.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004462 if (VRC || !RI.isSGPRClass(getOpRegClass(MI, 0))) {
Tom Stellard82166022013-11-13 23:36:37 +00004463 if (!VRC) {
4464 assert(SRC);
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00004465 VRC = RI.hasAGPRs(getOpRegClass(MI, 0)) ? RI.getEquivalentAGPRClass(SRC)
4466 : RI.getEquivalentVGPRClass(SRC);
Tom Stellard82166022013-11-13 23:36:37 +00004467 }
4468 RC = VRC;
4469 } else {
4470 RC = SRC;
4471 }
4472
4473 // Update all the operands so they have the same type.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004474 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
4475 MachineOperand &Op = MI.getOperand(I);
Daniel Sanders2bea69b2019-08-01 23:27:28 +00004476 if (!Op.isReg() || !Register::isVirtualRegister(Op.getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00004477 continue;
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004478
4479 // MI is a PHI instruction.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004480 MachineBasicBlock *InsertBB = MI.getOperand(I + 1).getMBB();
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004481 MachineBasicBlock::iterator Insert = InsertBB->getFirstTerminator();
4482
Tom Stellard0d162b12016-11-16 18:42:17 +00004483 // Avoid creating no-op copies with the same src and dst reg class. These
4484 // confuse some of the machine passes.
4485 legalizeGenericOperand(*InsertBB, Insert, RC, Op, MRI, MI.getDebugLoc());
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004486 }
4487 }
4488
4489 // REG_SEQUENCE doesn't really require operand legalization, but if one has a
4490 // VGPR dest type and SGPR sources, insert copies so all operands are
4491 // VGPRs. This seems to help operand folding / the register coalescer.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004492 if (MI.getOpcode() == AMDGPU::REG_SEQUENCE) {
4493 MachineBasicBlock *MBB = MI.getParent();
4494 const TargetRegisterClass *DstRC = getOpRegClass(MI, 0);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004495 if (RI.hasVGPRs(DstRC)) {
4496 // Update all the operands so they are VGPR register classes. These may
4497 // not be the same register class because REG_SEQUENCE supports mixing
4498 // subregister index types e.g. sub0_sub1 + sub2 + sub3
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004499 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
4500 MachineOperand &Op = MI.getOperand(I);
Daniel Sanders2bea69b2019-08-01 23:27:28 +00004501 if (!Op.isReg() || !Register::isVirtualRegister(Op.getReg()))
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004502 continue;
4503
4504 const TargetRegisterClass *OpRC = MRI.getRegClass(Op.getReg());
4505 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(OpRC);
4506 if (VRC == OpRC)
4507 continue;
4508
Tom Stellard0d162b12016-11-16 18:42:17 +00004509 legalizeGenericOperand(*MBB, MI, VRC, Op, MRI, MI.getDebugLoc());
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004510 Op.setIsKill();
Tom Stellard4f3b04d2014-04-17 21:00:07 +00004511 }
Tom Stellard82166022013-11-13 23:36:37 +00004512 }
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00004513
4514 return;
Tom Stellard82166022013-11-13 23:36:37 +00004515 }
Tom Stellard15834092014-03-21 15:51:57 +00004516
Tom Stellarda5687382014-05-15 14:41:55 +00004517 // Legalize INSERT_SUBREG
4518 // src0 must have the same register class as dst
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004519 if (MI.getOpcode() == AMDGPU::INSERT_SUBREG) {
Daniel Sanders0c476112019-08-15 19:22:08 +00004520 Register Dst = MI.getOperand(0).getReg();
4521 Register Src0 = MI.getOperand(1).getReg();
Tom Stellarda5687382014-05-15 14:41:55 +00004522 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
4523 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
4524 if (DstRC != Src0RC) {
Tom Stellard0d162b12016-11-16 18:42:17 +00004525 MachineBasicBlock *MBB = MI.getParent();
4526 MachineOperand &Op = MI.getOperand(1);
4527 legalizeGenericOperand(*MBB, MI, DstRC, Op, MRI, MI.getDebugLoc());
Tom Stellarda5687382014-05-15 14:41:55 +00004528 }
4529 return;
4530 }
4531
Nicolai Haehnle7a879772018-04-20 07:14:25 +00004532 // Legalize SI_INIT_M0
4533 if (MI.getOpcode() == AMDGPU::SI_INIT_M0) {
4534 MachineOperand &Src = MI.getOperand(0);
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00004535 if (Src.isReg() && RI.hasVectorRegisters(MRI.getRegClass(Src.getReg())))
Nicolai Haehnle7a879772018-04-20 07:14:25 +00004536 Src.setReg(readlaneVGPRToSGPR(Src.getReg(), MI, MRI));
4537 return;
4538 }
4539
Nicolai Haehnlece2b5892016-11-18 11:55:52 +00004540 // Legalize MIMG and MUBUF/MTBUF for shaders.
4541 //
4542 // Shaders only generate MUBUF/MTBUF instructions via intrinsics or via
4543 // scratch memory access. In both cases, the legalization never involves
4544 // conversion to the addr64 form.
4545 if (isMIMG(MI) ||
Matthias Braunf1caa282017-12-15 22:22:58 +00004546 (AMDGPU::isShader(MF.getFunction().getCallingConv()) &&
Nicolai Haehnlece2b5892016-11-18 11:55:52 +00004547 (isMUBUF(MI) || isMTBUF(MI)))) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004548 MachineOperand *SRsrc = getNamedOperand(MI, AMDGPU::OpName::srsrc);
Tom Stellard1397d492016-02-11 21:45:07 +00004549 if (SRsrc && !RI.isSGPRClass(MRI.getRegClass(SRsrc->getReg()))) {
4550 unsigned SGPR = readlaneVGPRToSGPR(SRsrc->getReg(), MI, MRI);
4551 SRsrc->setReg(SGPR);
4552 }
4553
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004554 MachineOperand *SSamp = getNamedOperand(MI, AMDGPU::OpName::ssamp);
Tom Stellard1397d492016-02-11 21:45:07 +00004555 if (SSamp && !RI.isSGPRClass(MRI.getRegClass(SSamp->getReg()))) {
4556 unsigned SGPR = readlaneVGPRToSGPR(SSamp->getReg(), MI, MRI);
4557 SSamp->setReg(SGPR);
4558 }
4559 return;
4560 }
4561
Scott Linder823549a2018-10-08 18:47:01 +00004562 // Legalize MUBUF* instructions.
4563 int RsrcIdx =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004564 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
Scott Linder823549a2018-10-08 18:47:01 +00004565 if (RsrcIdx != -1) {
Tom Stellard155bbb72014-08-11 22:18:17 +00004566 // We have an MUBUF instruction
Scott Linder823549a2018-10-08 18:47:01 +00004567 MachineOperand *Rsrc = &MI.getOperand(RsrcIdx);
4568 unsigned RsrcRC = get(MI.getOpcode()).OpInfo[RsrcIdx].RegClass;
4569 if (RI.getCommonSubClass(MRI.getRegClass(Rsrc->getReg()),
4570 RI.getRegClass(RsrcRC))) {
Tom Stellard155bbb72014-08-11 22:18:17 +00004571 // The operands are legal.
4572 // FIXME: We may need to legalize operands besided srsrc.
4573 return;
4574 }
Tom Stellard15834092014-03-21 15:51:57 +00004575
Scott Linder823549a2018-10-08 18:47:01 +00004576 // Legalize a VGPR Rsrc.
4577 //
4578 // If the instruction is _ADDR64, we can avoid a waterfall by extracting
4579 // the base pointer from the VGPR Rsrc, adding it to the VAddr, then using
4580 // a zero-value SRsrc.
4581 //
4582 // If the instruction is _OFFSET (both idxen and offen disabled), and we
4583 // support ADDR64 instructions, we can convert to ADDR64 and do the same as
4584 // above.
4585 //
4586 // Otherwise we are on non-ADDR64 hardware, and/or we have
4587 // idxen/offen/bothen and we fall back to a waterfall loop.
4588
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004589 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenaultef67d762015-09-09 17:03:29 +00004590
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004591 MachineOperand *VAddr = getNamedOperand(MI, AMDGPU::OpName::vaddr);
Scott Linder823549a2018-10-08 18:47:01 +00004592 if (VAddr && AMDGPU::getIfAddr64Inst(MI.getOpcode()) != -1) {
Tom Stellard155bbb72014-08-11 22:18:17 +00004593 // This is already an ADDR64 instruction so we need to add the pointer
4594 // extracted from the resource descriptor to the current value of VAddr.
Daniel Sanders0c476112019-08-15 19:22:08 +00004595 Register NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4596 Register NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4597 Register NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00004598
Matt Arsenaultc67c4842019-06-20 00:51:28 +00004599 const auto *BoolXExecRC = RI.getRegClass(AMDGPU::SReg_1_XEXECRegClassID);
Daniel Sanders0c476112019-08-15 19:22:08 +00004600 Register CondReg0 = MRI.createVirtualRegister(BoolXExecRC);
4601 Register CondReg1 = MRI.createVirtualRegister(BoolXExecRC);
Matt Arsenaultc67c4842019-06-20 00:51:28 +00004602
Scott Linder823549a2018-10-08 18:47:01 +00004603 unsigned RsrcPtr, NewSRsrc;
4604 std::tie(RsrcPtr, NewSRsrc) = extractRsrcPtr(*this, MI, *Rsrc);
4605
4606 // NewVaddrLo = RsrcPtr:sub0 + VAddr:sub0
Matt Arsenaultc67c4842019-06-20 00:51:28 +00004607 const DebugLoc &DL = MI.getDebugLoc();
4608 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e64), NewVAddrLo)
4609 .addDef(CondReg0)
4610 .addReg(RsrcPtr, 0, AMDGPU::sub0)
4611 .addReg(VAddr->getReg(), 0, AMDGPU::sub0)
4612 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00004613
Scott Linder823549a2018-10-08 18:47:01 +00004614 // NewVaddrHi = RsrcPtr:sub1 + VAddr:sub1
Matt Arsenaultc67c4842019-06-20 00:51:28 +00004615 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e64), NewVAddrHi)
4616 .addDef(CondReg1, RegState::Dead)
4617 .addReg(RsrcPtr, 0, AMDGPU::sub1)
4618 .addReg(VAddr->getReg(), 0, AMDGPU::sub1)
4619 .addReg(CondReg0, RegState::Kill)
4620 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00004621
Matt Arsenaultef67d762015-09-09 17:03:29 +00004622 // NewVaddr = {NewVaddrHi, NewVaddrLo}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004623 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
4624 .addReg(NewVAddrLo)
4625 .addImm(AMDGPU::sub0)
4626 .addReg(NewVAddrHi)
4627 .addImm(AMDGPU::sub1);
Scott Linder823549a2018-10-08 18:47:01 +00004628
4629 VAddr->setReg(NewVAddr);
4630 Rsrc->setReg(NewSRsrc);
4631 } else if (!VAddr && ST.hasAddr64()) {
Tom Stellard155bbb72014-08-11 22:18:17 +00004632 // This instructions is the _OFFSET variant, so we need to convert it to
4633 // ADDR64.
Tom Stellard5bfbae52018-07-11 20:59:01 +00004634 assert(MBB.getParent()->getSubtarget<GCNSubtarget>().getGeneration()
4635 < AMDGPUSubtarget::VOLCANIC_ISLANDS &&
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004636 "FIXME: Need to emit flat atomics here");
4637
Scott Linder823549a2018-10-08 18:47:01 +00004638 unsigned RsrcPtr, NewSRsrc;
4639 std::tie(RsrcPtr, NewSRsrc) = extractRsrcPtr(*this, MI, *Rsrc);
4640
Daniel Sanders0c476112019-08-15 19:22:08 +00004641 Register NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004642 MachineOperand *VData = getNamedOperand(MI, AMDGPU::OpName::vdata);
4643 MachineOperand *Offset = getNamedOperand(MI, AMDGPU::OpName::offset);
4644 MachineOperand *SOffset = getNamedOperand(MI, AMDGPU::OpName::soffset);
4645 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI.getOpcode());
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004646
4647 // Atomics rith return have have an additional tied operand and are
4648 // missing some of the special bits.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004649 MachineOperand *VDataIn = getNamedOperand(MI, AMDGPU::OpName::vdata_in);
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004650 MachineInstr *Addr64;
4651
4652 if (!VDataIn) {
4653 // Regular buffer load / store.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004654 MachineInstrBuilder MIB =
4655 BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode))
Diana Picus116bbab2017-01-13 09:58:52 +00004656 .add(*VData)
Scott Linder823549a2018-10-08 18:47:01 +00004657 .addReg(NewVAddr)
4658 .addReg(NewSRsrc)
Diana Picus116bbab2017-01-13 09:58:52 +00004659 .add(*SOffset)
4660 .add(*Offset);
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004661
4662 // Atomics do not have this operand.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004663 if (const MachineOperand *GLC =
4664 getNamedOperand(MI, AMDGPU::OpName::glc)) {
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004665 MIB.addImm(GLC->getImm());
4666 }
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +00004667 if (const MachineOperand *DLC =
4668 getNamedOperand(MI, AMDGPU::OpName::dlc)) {
4669 MIB.addImm(DLC->getImm());
4670 }
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004671
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004672 MIB.addImm(getNamedImmOperand(MI, AMDGPU::OpName::slc));
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004673
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004674 if (const MachineOperand *TFE =
4675 getNamedOperand(MI, AMDGPU::OpName::tfe)) {
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004676 MIB.addImm(TFE->getImm());
4677 }
4678
Chandler Carruthc73c0302018-08-16 21:30:05 +00004679 MIB.cloneMemRefs(MI);
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004680 Addr64 = MIB;
4681 } else {
4682 // Atomics with return.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004683 Addr64 = BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode))
Diana Picus116bbab2017-01-13 09:58:52 +00004684 .add(*VData)
4685 .add(*VDataIn)
Scott Linder823549a2018-10-08 18:47:01 +00004686 .addReg(NewVAddr)
4687 .addReg(NewSRsrc)
Diana Picus116bbab2017-01-13 09:58:52 +00004688 .add(*SOffset)
4689 .add(*Offset)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004690 .addImm(getNamedImmOperand(MI, AMDGPU::OpName::slc))
Chandler Carruthc73c0302018-08-16 21:30:05 +00004691 .cloneMemRefs(MI);
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004692 }
Tom Stellard15834092014-03-21 15:51:57 +00004693
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004694 MI.removeFromParent();
Tom Stellard15834092014-03-21 15:51:57 +00004695
Matt Arsenaultef67d762015-09-09 17:03:29 +00004696 // NewVaddr = {NewVaddrHi, NewVaddrLo}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004697 BuildMI(MBB, Addr64, Addr64->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
4698 NewVAddr)
Scott Linder823549a2018-10-08 18:47:01 +00004699 .addReg(RsrcPtr, 0, AMDGPU::sub0)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004700 .addImm(AMDGPU::sub0)
Scott Linder823549a2018-10-08 18:47:01 +00004701 .addReg(RsrcPtr, 0, AMDGPU::sub1)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004702 .addImm(AMDGPU::sub1);
Scott Linder823549a2018-10-08 18:47:01 +00004703 } else {
4704 // This is another variant; legalize Rsrc with waterfall loop from VGPRs
4705 // to SGPRs.
4706 loadSRsrcFromVGPR(*this, MI, *Rsrc, MDT);
Tom Stellard15834092014-03-21 15:51:57 +00004707 }
4708 }
Tom Stellard82166022013-11-13 23:36:37 +00004709}
4710
Scott Linder823549a2018-10-08 18:47:01 +00004711void SIInstrInfo::moveToVALU(MachineInstr &TopInst,
4712 MachineDominatorTree *MDT) const {
Alfred Huang5b270722017-07-14 17:56:55 +00004713 SetVectorType Worklist;
4714 Worklist.insert(&TopInst);
Tom Stellard82166022013-11-13 23:36:37 +00004715
4716 while (!Worklist.empty()) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004717 MachineInstr &Inst = *Worklist.pop_back_val();
4718 MachineBasicBlock *MBB = Inst.getParent();
Tom Stellarde0387202014-03-21 15:51:54 +00004719 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
4720
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004721 unsigned Opcode = Inst.getOpcode();
4722 unsigned NewOpcode = getVALUOp(Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00004723
Tom Stellarde0387202014-03-21 15:51:54 +00004724 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00004725 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00004726 default:
Tom Stellard0c354f22014-04-30 15:31:29 +00004727 break;
Matt Arsenault301162c2017-11-15 21:51:43 +00004728 case AMDGPU::S_ADD_U64_PSEUDO:
4729 case AMDGPU::S_SUB_U64_PSEUDO:
Scott Linder823549a2018-10-08 18:47:01 +00004730 splitScalar64BitAddSub(Worklist, Inst, MDT);
Matt Arsenault301162c2017-11-15 21:51:43 +00004731 Inst.eraseFromParent();
4732 continue;
Matt Arsenault84445dd2017-11-30 22:51:26 +00004733 case AMDGPU::S_ADD_I32:
4734 case AMDGPU::S_SUB_I32:
4735 // FIXME: The u32 versions currently selected use the carry.
Scott Linder823549a2018-10-08 18:47:01 +00004736 if (moveScalarAddSub(Worklist, Inst, MDT))
Matt Arsenault84445dd2017-11-30 22:51:26 +00004737 continue;
4738
4739 // Default handling
4740 break;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004741 case AMDGPU::S_AND_B64:
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004742 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32, MDT);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004743 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004744 continue;
4745
4746 case AMDGPU::S_OR_B64:
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004747 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32, MDT);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004748 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004749 continue;
4750
4751 case AMDGPU::S_XOR_B64:
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004752 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32, MDT);
4753 Inst.eraseFromParent();
4754 continue;
4755
4756 case AMDGPU::S_NAND_B64:
4757 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_NAND_B32, MDT);
4758 Inst.eraseFromParent();
4759 continue;
4760
4761 case AMDGPU::S_NOR_B64:
4762 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_NOR_B32, MDT);
4763 Inst.eraseFromParent();
4764 continue;
4765
4766 case AMDGPU::S_XNOR_B64:
Graham Sellersba559ac2018-12-01 12:27:53 +00004767 if (ST.hasDLInsts())
4768 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XNOR_B32, MDT);
4769 else
4770 splitScalar64BitXnor(Worklist, Inst, MDT);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004771 Inst.eraseFromParent();
4772 continue;
4773
4774 case AMDGPU::S_ANDN2_B64:
4775 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_ANDN2_B32, MDT);
4776 Inst.eraseFromParent();
4777 continue;
4778
4779 case AMDGPU::S_ORN2_B64:
4780 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_ORN2_B32, MDT);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004781 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004782 continue;
4783
4784 case AMDGPU::S_NOT_B64:
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004785 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004786 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004787 continue;
4788
Matt Arsenault8333e432014-06-10 19:18:24 +00004789 case AMDGPU::S_BCNT1_I32_B64:
4790 splitScalar64BitBCNT(Worklist, Inst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004791 Inst.eraseFromParent();
Matt Arsenault8333e432014-06-10 19:18:24 +00004792 continue;
4793
Eugene Zelenko59e12822017-08-08 00:47:13 +00004794 case AMDGPU::S_BFE_I64:
Matt Arsenault94812212014-11-14 18:18:16 +00004795 splitScalar64BitBFE(Worklist, Inst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004796 Inst.eraseFromParent();
Matt Arsenault94812212014-11-14 18:18:16 +00004797 continue;
Matt Arsenault94812212014-11-14 18:18:16 +00004798
Marek Olsakbe047802014-12-07 12:19:03 +00004799 case AMDGPU::S_LSHL_B32:
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +00004800 if (ST.hasOnlyRevVALUShifts()) {
Marek Olsakbe047802014-12-07 12:19:03 +00004801 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
4802 swapOperands(Inst);
4803 }
4804 break;
4805 case AMDGPU::S_ASHR_I32:
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +00004806 if (ST.hasOnlyRevVALUShifts()) {
Marek Olsakbe047802014-12-07 12:19:03 +00004807 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
4808 swapOperands(Inst);
4809 }
4810 break;
4811 case AMDGPU::S_LSHR_B32:
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +00004812 if (ST.hasOnlyRevVALUShifts()) {
Marek Olsakbe047802014-12-07 12:19:03 +00004813 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
4814 swapOperands(Inst);
4815 }
4816 break;
Marek Olsak707a6d02015-02-03 21:53:01 +00004817 case AMDGPU::S_LSHL_B64:
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +00004818 if (ST.hasOnlyRevVALUShifts()) {
Marek Olsak707a6d02015-02-03 21:53:01 +00004819 NewOpcode = AMDGPU::V_LSHLREV_B64;
4820 swapOperands(Inst);
4821 }
4822 break;
4823 case AMDGPU::S_ASHR_I64:
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +00004824 if (ST.hasOnlyRevVALUShifts()) {
Marek Olsak707a6d02015-02-03 21:53:01 +00004825 NewOpcode = AMDGPU::V_ASHRREV_I64;
4826 swapOperands(Inst);
4827 }
4828 break;
4829 case AMDGPU::S_LSHR_B64:
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +00004830 if (ST.hasOnlyRevVALUShifts()) {
Marek Olsak707a6d02015-02-03 21:53:01 +00004831 NewOpcode = AMDGPU::V_LSHRREV_B64;
4832 swapOperands(Inst);
4833 }
4834 break;
Marek Olsakbe047802014-12-07 12:19:03 +00004835
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00004836 case AMDGPU::S_ABS_I32:
4837 lowerScalarAbs(Worklist, Inst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004838 Inst.eraseFromParent();
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00004839 continue;
4840
Tom Stellardbc4497b2016-02-12 23:45:29 +00004841 case AMDGPU::S_CBRANCH_SCC0:
4842 case AMDGPU::S_CBRANCH_SCC1:
4843 // Clear unused bits of vcc
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00004844 if (ST.isWave32())
4845 BuildMI(*MBB, Inst, Inst.getDebugLoc(), get(AMDGPU::S_AND_B32),
4846 AMDGPU::VCC_LO)
4847 .addReg(AMDGPU::EXEC_LO)
4848 .addReg(AMDGPU::VCC_LO);
4849 else
4850 BuildMI(*MBB, Inst, Inst.getDebugLoc(), get(AMDGPU::S_AND_B64),
4851 AMDGPU::VCC)
4852 .addReg(AMDGPU::EXEC)
4853 .addReg(AMDGPU::VCC);
Tom Stellardbc4497b2016-02-12 23:45:29 +00004854 break;
4855
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004856 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004857 case AMDGPU::S_BFM_B64:
4858 llvm_unreachable("Moving this op to VALU not implemented");
Matt Arsenaulteb522e62017-02-27 22:15:25 +00004859
4860 case AMDGPU::S_PACK_LL_B32_B16:
4861 case AMDGPU::S_PACK_LH_B32_B16:
Eugene Zelenko59e12822017-08-08 00:47:13 +00004862 case AMDGPU::S_PACK_HH_B32_B16:
Matt Arsenaulteb522e62017-02-27 22:15:25 +00004863 movePackToVALU(Worklist, MRI, Inst);
4864 Inst.eraseFromParent();
4865 continue;
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +00004866
4867 case AMDGPU::S_XNOR_B32:
4868 lowerScalarXnor(Worklist, Inst);
4869 Inst.eraseFromParent();
4870 continue;
4871
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004872 case AMDGPU::S_NAND_B32:
4873 splitScalarNotBinop(Worklist, Inst, AMDGPU::S_AND_B32);
4874 Inst.eraseFromParent();
4875 continue;
4876
4877 case AMDGPU::S_NOR_B32:
4878 splitScalarNotBinop(Worklist, Inst, AMDGPU::S_OR_B32);
4879 Inst.eraseFromParent();
4880 continue;
4881
4882 case AMDGPU::S_ANDN2_B32:
4883 splitScalarBinOpN2(Worklist, Inst, AMDGPU::S_AND_B32);
4884 Inst.eraseFromParent();
4885 continue;
4886
4887 case AMDGPU::S_ORN2_B32:
4888 splitScalarBinOpN2(Worklist, Inst, AMDGPU::S_OR_B32);
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +00004889 Inst.eraseFromParent();
4890 continue;
Matt Arsenaulteb522e62017-02-27 22:15:25 +00004891 }
Tom Stellarde0387202014-03-21 15:51:54 +00004892
Tom Stellard15834092014-03-21 15:51:57 +00004893 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
4894 // We cannot move this instruction to the VALU, so we should try to
4895 // legalize its operands instead.
Scott Linder823549a2018-10-08 18:47:01 +00004896 legalizeOperands(Inst, MDT);
Tom Stellard82166022013-11-13 23:36:37 +00004897 continue;
Tom Stellard15834092014-03-21 15:51:57 +00004898 }
Tom Stellard82166022013-11-13 23:36:37 +00004899
Tom Stellard82166022013-11-13 23:36:37 +00004900 // Use the new VALU Opcode.
4901 const MCInstrDesc &NewDesc = get(NewOpcode);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004902 Inst.setDesc(NewDesc);
Tom Stellard82166022013-11-13 23:36:37 +00004903
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00004904 // Remove any references to SCC. Vector instructions can't read from it, and
4905 // We're just about to add the implicit use / defs of VCC, and we don't want
4906 // both.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004907 for (unsigned i = Inst.getNumOperands() - 1; i > 0; --i) {
4908 MachineOperand &Op = Inst.getOperand(i);
Tom Stellardbc4497b2016-02-12 23:45:29 +00004909 if (Op.isReg() && Op.getReg() == AMDGPU::SCC) {
Michael Liao6883d7e2019-03-15 12:42:21 +00004910 // Only propagate through live-def of SCC.
4911 if (Op.isDef() && !Op.isDead())
4912 addSCCDefUsersToVALUWorklist(Op, Inst, Worklist);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004913 Inst.RemoveOperand(i);
Tom Stellardbc4497b2016-02-12 23:45:29 +00004914 }
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00004915 }
4916
Matt Arsenault27cc9582014-04-18 01:53:18 +00004917 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
4918 // We are converting these to a BFE, so we need to add the missing
4919 // operands for the size and offset.
4920 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004921 Inst.addOperand(MachineOperand::CreateImm(0));
4922 Inst.addOperand(MachineOperand::CreateImm(Size));
Matt Arsenault27cc9582014-04-18 01:53:18 +00004923
Matt Arsenaultb5b51102014-06-10 19:18:21 +00004924 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
4925 // The VALU version adds the second operand to the result, so insert an
4926 // extra 0 operand.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004927 Inst.addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00004928 }
4929
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004930 Inst.addImplicitDefUseOperands(*Inst.getParent()->getParent());
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00004931 fixImplicitOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00004932
Matt Arsenault78b86702014-04-18 05:19:26 +00004933 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004934 const MachineOperand &OffsetWidthOp = Inst.getOperand(2);
Matt Arsenault78b86702014-04-18 05:19:26 +00004935 // If we need to move this to VGPRs, we need to unpack the second operand
4936 // back into the 2 separate ones for bit offset and width.
4937 assert(OffsetWidthOp.isImm() &&
4938 "Scalar BFE is only implemented for constant width and offset");
4939 uint32_t Imm = OffsetWidthOp.getImm();
4940
4941 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
4942 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004943 Inst.RemoveOperand(2); // Remove old immediate.
4944 Inst.addOperand(MachineOperand::CreateImm(Offset));
4945 Inst.addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00004946 }
4947
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004948 bool HasDst = Inst.getOperand(0).isReg() && Inst.getOperand(0).isDef();
Tom Stellardbc4497b2016-02-12 23:45:29 +00004949 unsigned NewDstReg = AMDGPU::NoRegister;
4950 if (HasDst) {
Daniel Sanders0c476112019-08-15 19:22:08 +00004951 Register DstReg = Inst.getOperand(0).getReg();
Daniel Sanders2bea69b2019-08-01 23:27:28 +00004952 if (Register::isPhysicalRegister(DstReg))
Matt Arsenault21a43822017-04-06 21:09:53 +00004953 continue;
4954
Tom Stellardbc4497b2016-02-12 23:45:29 +00004955 // Update the destination register class.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004956 const TargetRegisterClass *NewDstRC = getDestEquivalentVGPRClass(Inst);
Tom Stellardbc4497b2016-02-12 23:45:29 +00004957 if (!NewDstRC)
4958 continue;
Tom Stellard82166022013-11-13 23:36:37 +00004959
Tom Stellard0d162b12016-11-16 18:42:17 +00004960 if (Inst.isCopy() &&
Daniel Sanders2bea69b2019-08-01 23:27:28 +00004961 Register::isVirtualRegister(Inst.getOperand(1).getReg()) &&
Tom Stellard0d162b12016-11-16 18:42:17 +00004962 NewDstRC == RI.getRegClassForReg(MRI, Inst.getOperand(1).getReg())) {
4963 // Instead of creating a copy where src and dst are the same register
4964 // class, we just replace all uses of dst with src. These kinds of
4965 // copies interfere with the heuristics MachineSink uses to decide
4966 // whether or not to split a critical edge. Since the pass assumes
4967 // that copies will end up as machine instructions and not be
4968 // eliminated.
4969 addUsersToMoveToVALUWorklist(DstReg, MRI, Worklist);
4970 MRI.replaceRegWith(DstReg, Inst.getOperand(1).getReg());
4971 MRI.clearKillFlags(Inst.getOperand(1).getReg());
4972 Inst.getOperand(0).setReg(DstReg);
Matt Arsenault69932e42018-03-19 14:07:15 +00004973
4974 // Make sure we don't leave around a dead VGPR->SGPR copy. Normally
4975 // these are deleted later, but at -O0 it would leave a suspicious
4976 // looking illegal copy of an undef register.
4977 for (unsigned I = Inst.getNumOperands() - 1; I != 0; --I)
4978 Inst.RemoveOperand(I);
4979 Inst.setDesc(get(AMDGPU::IMPLICIT_DEF));
Tom Stellard0d162b12016-11-16 18:42:17 +00004980 continue;
4981 }
4982
Tom Stellardbc4497b2016-02-12 23:45:29 +00004983 NewDstReg = MRI.createVirtualRegister(NewDstRC);
4984 MRI.replaceRegWith(DstReg, NewDstReg);
4985 }
Tom Stellard82166022013-11-13 23:36:37 +00004986
Tom Stellarde1a24452014-04-17 21:00:01 +00004987 // Legalize the operands
Scott Linder823549a2018-10-08 18:47:01 +00004988 legalizeOperands(Inst, MDT);
Tom Stellarde1a24452014-04-17 21:00:01 +00004989
Tom Stellardbc4497b2016-02-12 23:45:29 +00004990 if (HasDst)
4991 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard82166022013-11-13 23:36:37 +00004992 }
4993}
4994
Matt Arsenault84445dd2017-11-30 22:51:26 +00004995// Add/sub require special handling to deal with carry outs.
Scott Linder823549a2018-10-08 18:47:01 +00004996bool SIInstrInfo::moveScalarAddSub(SetVectorType &Worklist, MachineInstr &Inst,
4997 MachineDominatorTree *MDT) const {
Matt Arsenault84445dd2017-11-30 22:51:26 +00004998 if (ST.hasAddNoCarry()) {
4999 // Assume there is no user of scc since we don't select this in that case.
5000 // Since scc isn't used, it doesn't really matter if the i32 or u32 variant
5001 // is used.
5002
5003 MachineBasicBlock &MBB = *Inst.getParent();
5004 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
5005
Daniel Sanders0c476112019-08-15 19:22:08 +00005006 Register OldDstReg = Inst.getOperand(0).getReg();
5007 Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Matt Arsenault84445dd2017-11-30 22:51:26 +00005008
5009 unsigned Opc = Inst.getOpcode();
5010 assert(Opc == AMDGPU::S_ADD_I32 || Opc == AMDGPU::S_SUB_I32);
5011
5012 unsigned NewOpc = Opc == AMDGPU::S_ADD_I32 ?
5013 AMDGPU::V_ADD_U32_e64 : AMDGPU::V_SUB_U32_e64;
5014
5015 assert(Inst.getOperand(3).getReg() == AMDGPU::SCC);
5016 Inst.RemoveOperand(3);
5017
5018 Inst.setDesc(get(NewOpc));
Tim Renoufcfdfba92019-03-18 19:35:44 +00005019 Inst.addOperand(MachineOperand::CreateImm(0)); // clamp bit
Matt Arsenault84445dd2017-11-30 22:51:26 +00005020 Inst.addImplicitDefUseOperands(*MBB.getParent());
5021 MRI.replaceRegWith(OldDstReg, ResultReg);
Scott Linder823549a2018-10-08 18:47:01 +00005022 legalizeOperands(Inst, MDT);
Matt Arsenault84445dd2017-11-30 22:51:26 +00005023
5024 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
5025 return true;
5026 }
5027
5028 return false;
5029}
5030
Alfred Huang5b270722017-07-14 17:56:55 +00005031void SIInstrInfo::lowerScalarAbs(SetVectorType &Worklist,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005032 MachineInstr &Inst) const {
5033 MachineBasicBlock &MBB = *Inst.getParent();
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00005034 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
5035 MachineBasicBlock::iterator MII = Inst;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005036 DebugLoc DL = Inst.getDebugLoc();
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00005037
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005038 MachineOperand &Dest = Inst.getOperand(0);
5039 MachineOperand &Src = Inst.getOperand(1);
Daniel Sanders0c476112019-08-15 19:22:08 +00005040 Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
5041 Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00005042
Matt Arsenault84445dd2017-11-30 22:51:26 +00005043 unsigned SubOp = ST.hasAddNoCarry() ?
5044 AMDGPU::V_SUB_U32_e32 : AMDGPU::V_SUB_I32_e32;
5045
5046 BuildMI(MBB, MII, DL, get(SubOp), TmpReg)
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00005047 .addImm(0)
5048 .addReg(Src.getReg());
5049
5050 BuildMI(MBB, MII, DL, get(AMDGPU::V_MAX_I32_e64), ResultReg)
5051 .addReg(Src.getReg())
5052 .addReg(TmpReg);
5053
5054 MRI.replaceRegWith(Dest.getReg(), ResultReg);
5055 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
5056}
5057
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +00005058void SIInstrInfo::lowerScalarXnor(SetVectorType &Worklist,
5059 MachineInstr &Inst) const {
5060 MachineBasicBlock &MBB = *Inst.getParent();
5061 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
5062 MachineBasicBlock::iterator MII = Inst;
5063 const DebugLoc &DL = Inst.getDebugLoc();
5064
5065 MachineOperand &Dest = Inst.getOperand(0);
5066 MachineOperand &Src0 = Inst.getOperand(1);
5067 MachineOperand &Src1 = Inst.getOperand(2);
5068
Matt Arsenault0084adc2018-04-30 19:08:16 +00005069 if (ST.hasDLInsts()) {
Daniel Sanders0c476112019-08-15 19:22:08 +00005070 Register NewDest = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005071 legalizeGenericOperand(MBB, MII, &AMDGPU::VGPR_32RegClass, Src0, MRI, DL);
5072 legalizeGenericOperand(MBB, MII, &AMDGPU::VGPR_32RegClass, Src1, MRI, DL);
5073
Matt Arsenault0084adc2018-04-30 19:08:16 +00005074 BuildMI(MBB, MII, DL, get(AMDGPU::V_XNOR_B32_e64), NewDest)
5075 .add(Src0)
5076 .add(Src1);
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +00005077
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005078 MRI.replaceRegWith(Dest.getReg(), NewDest);
5079 addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist);
5080 } else {
5081 // Using the identity !(x ^ y) == (!x ^ y) == (x ^ !y), we can
5082 // invert either source and then perform the XOR. If either source is a
5083 // scalar register, then we can leave the inversion on the scalar unit to
5084 // acheive a better distrubution of scalar and vector instructions.
5085 bool Src0IsSGPR = Src0.isReg() &&
5086 RI.isSGPRClass(MRI.getRegClass(Src0.getReg()));
5087 bool Src1IsSGPR = Src1.isReg() &&
5088 RI.isSGPRClass(MRI.getRegClass(Src1.getReg()));
Fangrui Songb251cc02019-07-12 14:58:15 +00005089 MachineInstr *Xor;
Daniel Sanders0c476112019-08-15 19:22:08 +00005090 Register Temp = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
5091 Register NewDest = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005092
5093 // Build a pair of scalar instructions and add them to the work list.
5094 // The next iteration over the work list will lower these to the vector
5095 // unit as necessary.
5096 if (Src0IsSGPR) {
Fangrui Songb251cc02019-07-12 14:58:15 +00005097 BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), Temp).add(Src0);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005098 Xor = BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B32), NewDest)
5099 .addReg(Temp)
5100 .add(Src1);
5101 } else if (Src1IsSGPR) {
Fangrui Songb251cc02019-07-12 14:58:15 +00005102 BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), Temp).add(Src1);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005103 Xor = BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B32), NewDest)
5104 .add(Src0)
5105 .addReg(Temp);
5106 } else {
5107 Xor = BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B32), Temp)
5108 .add(Src0)
5109 .add(Src1);
Fangrui Songb251cc02019-07-12 14:58:15 +00005110 MachineInstr *Not =
5111 BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), NewDest).addReg(Temp);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005112 Worklist.insert(Not);
5113 }
5114
5115 MRI.replaceRegWith(Dest.getReg(), NewDest);
5116
5117 Worklist.insert(Xor);
5118
5119 addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist);
Matt Arsenault0084adc2018-04-30 19:08:16 +00005120 }
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005121}
5122
5123void SIInstrInfo::splitScalarNotBinop(SetVectorType &Worklist,
5124 MachineInstr &Inst,
5125 unsigned Opcode) const {
5126 MachineBasicBlock &MBB = *Inst.getParent();
5127 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
5128 MachineBasicBlock::iterator MII = Inst;
5129 const DebugLoc &DL = Inst.getDebugLoc();
5130
5131 MachineOperand &Dest = Inst.getOperand(0);
5132 MachineOperand &Src0 = Inst.getOperand(1);
5133 MachineOperand &Src1 = Inst.getOperand(2);
5134
Daniel Sanders0c476112019-08-15 19:22:08 +00005135 Register NewDest = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
5136 Register Interm = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005137
5138 MachineInstr &Op = *BuildMI(MBB, MII, DL, get(Opcode), Interm)
5139 .add(Src0)
5140 .add(Src1);
5141
5142 MachineInstr &Not = *BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), NewDest)
5143 .addReg(Interm);
5144
5145 Worklist.insert(&Op);
5146 Worklist.insert(&Not);
5147
5148 MRI.replaceRegWith(Dest.getReg(), NewDest);
5149 addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist);
5150}
5151
5152void SIInstrInfo::splitScalarBinOpN2(SetVectorType& Worklist,
5153 MachineInstr &Inst,
5154 unsigned Opcode) const {
5155 MachineBasicBlock &MBB = *Inst.getParent();
5156 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
5157 MachineBasicBlock::iterator MII = Inst;
5158 const DebugLoc &DL = Inst.getDebugLoc();
5159
5160 MachineOperand &Dest = Inst.getOperand(0);
5161 MachineOperand &Src0 = Inst.getOperand(1);
5162 MachineOperand &Src1 = Inst.getOperand(2);
5163
Daniel Sanders0c476112019-08-15 19:22:08 +00005164 Register NewDest = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
5165 Register Interm = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005166
5167 MachineInstr &Not = *BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), Interm)
5168 .add(Src1);
5169
5170 MachineInstr &Op = *BuildMI(MBB, MII, DL, get(Opcode), NewDest)
5171 .add(Src0)
5172 .addReg(Interm);
5173
5174 Worklist.insert(&Not);
5175 Worklist.insert(&Op);
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +00005176
Matt Arsenault0084adc2018-04-30 19:08:16 +00005177 MRI.replaceRegWith(Dest.getReg(), NewDest);
5178 addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist);
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +00005179}
5180
Matt Arsenault689f3252014-06-09 16:36:31 +00005181void SIInstrInfo::splitScalar64BitUnaryOp(
Alfred Huang5b270722017-07-14 17:56:55 +00005182 SetVectorType &Worklist, MachineInstr &Inst,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005183 unsigned Opcode) const {
5184 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenault689f3252014-06-09 16:36:31 +00005185 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
5186
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005187 MachineOperand &Dest = Inst.getOperand(0);
5188 MachineOperand &Src0 = Inst.getOperand(1);
5189 DebugLoc DL = Inst.getDebugLoc();
Matt Arsenault689f3252014-06-09 16:36:31 +00005190
5191 MachineBasicBlock::iterator MII = Inst;
5192
5193 const MCInstrDesc &InstDesc = get(Opcode);
5194 const TargetRegisterClass *Src0RC = Src0.isReg() ?
5195 MRI.getRegClass(Src0.getReg()) :
5196 &AMDGPU::SGPR_32RegClass;
5197
5198 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
5199
5200 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
5201 AMDGPU::sub0, Src0SubRC);
5202
5203 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00005204 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
5205 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault689f3252014-06-09 16:36:31 +00005206
Daniel Sanders0c476112019-08-15 19:22:08 +00005207 Register DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005208 MachineInstr &LoHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub0).add(SrcReg0Sub0);
Matt Arsenault689f3252014-06-09 16:36:31 +00005209
5210 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
5211 AMDGPU::sub1, Src0SubRC);
5212
Daniel Sanders0c476112019-08-15 19:22:08 +00005213 Register DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005214 MachineInstr &HiHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub1).add(SrcReg0Sub1);
Matt Arsenault689f3252014-06-09 16:36:31 +00005215
Daniel Sanders0c476112019-08-15 19:22:08 +00005216 Register FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenault689f3252014-06-09 16:36:31 +00005217 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
5218 .addReg(DestSub0)
5219 .addImm(AMDGPU::sub0)
5220 .addReg(DestSub1)
5221 .addImm(AMDGPU::sub1);
5222
5223 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
5224
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005225 Worklist.insert(&LoHalf);
5226 Worklist.insert(&HiHalf);
5227
Matt Arsenaultf003c382015-08-26 20:47:50 +00005228 // We don't need to legalizeOperands here because for a single operand, src0
5229 // will support any kind of input.
5230
5231 // Move all users of this moved value.
5232 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenault689f3252014-06-09 16:36:31 +00005233}
5234
Scott Linder823549a2018-10-08 18:47:01 +00005235void SIInstrInfo::splitScalar64BitAddSub(SetVectorType &Worklist,
5236 MachineInstr &Inst,
5237 MachineDominatorTree *MDT) const {
Matt Arsenault301162c2017-11-15 21:51:43 +00005238 bool IsAdd = (Inst.getOpcode() == AMDGPU::S_ADD_U64_PSEUDO);
5239
5240 MachineBasicBlock &MBB = *Inst.getParent();
5241 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00005242 const auto *CarryRC = RI.getRegClass(AMDGPU::SReg_1_XEXECRegClassID);
Matt Arsenault301162c2017-11-15 21:51:43 +00005243
Daniel Sanders0c476112019-08-15 19:22:08 +00005244 Register FullDestReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
5245 Register DestSub0 = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
5246 Register DestSub1 = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Matt Arsenault301162c2017-11-15 21:51:43 +00005247
Daniel Sanders0c476112019-08-15 19:22:08 +00005248 Register CarryReg = MRI.createVirtualRegister(CarryRC);
5249 Register DeadCarryReg = MRI.createVirtualRegister(CarryRC);
Matt Arsenault301162c2017-11-15 21:51:43 +00005250
5251 MachineOperand &Dest = Inst.getOperand(0);
5252 MachineOperand &Src0 = Inst.getOperand(1);
5253 MachineOperand &Src1 = Inst.getOperand(2);
5254 const DebugLoc &DL = Inst.getDebugLoc();
5255 MachineBasicBlock::iterator MII = Inst;
5256
5257 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0.getReg());
5258 const TargetRegisterClass *Src1RC = MRI.getRegClass(Src1.getReg());
5259 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
5260 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
5261
5262 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
5263 AMDGPU::sub0, Src0SubRC);
5264 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
5265 AMDGPU::sub0, Src1SubRC);
5266
5267
5268 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
5269 AMDGPU::sub1, Src0SubRC);
5270 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
5271 AMDGPU::sub1, Src1SubRC);
5272
5273 unsigned LoOpc = IsAdd ? AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64;
5274 MachineInstr *LoHalf =
5275 BuildMI(MBB, MII, DL, get(LoOpc), DestSub0)
5276 .addReg(CarryReg, RegState::Define)
5277 .add(SrcReg0Sub0)
Tim Renoufcfdfba92019-03-18 19:35:44 +00005278 .add(SrcReg1Sub0)
5279 .addImm(0); // clamp bit
Matt Arsenault301162c2017-11-15 21:51:43 +00005280
5281 unsigned HiOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64;
5282 MachineInstr *HiHalf =
5283 BuildMI(MBB, MII, DL, get(HiOpc), DestSub1)
5284 .addReg(DeadCarryReg, RegState::Define | RegState::Dead)
5285 .add(SrcReg0Sub1)
5286 .add(SrcReg1Sub1)
Tim Renoufcfdfba92019-03-18 19:35:44 +00005287 .addReg(CarryReg, RegState::Kill)
5288 .addImm(0); // clamp bit
Matt Arsenault301162c2017-11-15 21:51:43 +00005289
5290 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
5291 .addReg(DestSub0)
5292 .addImm(AMDGPU::sub0)
5293 .addReg(DestSub1)
5294 .addImm(AMDGPU::sub1);
5295
5296 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
5297
5298 // Try to legalize the operands in case we need to swap the order to keep it
5299 // valid.
Scott Linder823549a2018-10-08 18:47:01 +00005300 legalizeOperands(*LoHalf, MDT);
5301 legalizeOperands(*HiHalf, MDT);
Matt Arsenault301162c2017-11-15 21:51:43 +00005302
5303 // Move all users of this moved vlaue.
5304 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
5305}
5306
Scott Linder823549a2018-10-08 18:47:01 +00005307void SIInstrInfo::splitScalar64BitBinaryOp(SetVectorType &Worklist,
5308 MachineInstr &Inst, unsigned Opcode,
5309 MachineDominatorTree *MDT) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005310 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00005311 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
5312
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005313 MachineOperand &Dest = Inst.getOperand(0);
5314 MachineOperand &Src0 = Inst.getOperand(1);
5315 MachineOperand &Src1 = Inst.getOperand(2);
5316 DebugLoc DL = Inst.getDebugLoc();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00005317
5318 MachineBasicBlock::iterator MII = Inst;
5319
5320 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00005321 const TargetRegisterClass *Src0RC = Src0.isReg() ?
5322 MRI.getRegClass(Src0.getReg()) :
5323 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00005324
Matt Arsenault684dc802014-03-24 20:08:13 +00005325 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
5326 const TargetRegisterClass *Src1RC = Src1.isReg() ?
5327 MRI.getRegClass(Src1.getReg()) :
5328 &AMDGPU::SGPR_32RegClass;
5329
5330 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
5331
5332 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
5333 AMDGPU::sub0, Src0SubRC);
5334 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
5335 AMDGPU::sub0, Src1SubRC);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005336 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
5337 AMDGPU::sub1, Src0SubRC);
5338 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
5339 AMDGPU::sub1, Src1SubRC);
Matt Arsenault684dc802014-03-24 20:08:13 +00005340
5341 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00005342 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
5343 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault684dc802014-03-24 20:08:13 +00005344
Daniel Sanders0c476112019-08-15 19:22:08 +00005345 Register DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005346 MachineInstr &LoHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Diana Picus116bbab2017-01-13 09:58:52 +00005347 .add(SrcReg0Sub0)
5348 .add(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00005349
Daniel Sanders0c476112019-08-15 19:22:08 +00005350 Register DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005351 MachineInstr &HiHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Diana Picus116bbab2017-01-13 09:58:52 +00005352 .add(SrcReg0Sub1)
5353 .add(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00005354
Daniel Sanders0c476112019-08-15 19:22:08 +00005355 Register FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00005356 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
5357 .addReg(DestSub0)
5358 .addImm(AMDGPU::sub0)
5359 .addReg(DestSub1)
5360 .addImm(AMDGPU::sub1);
5361
5362 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
5363
Graham Sellers04f7a4d2018-11-29 16:05:38 +00005364 Worklist.insert(&LoHalf);
5365 Worklist.insert(&HiHalf);
Matt Arsenaultf003c382015-08-26 20:47:50 +00005366
5367 // Move all users of this moved vlaue.
5368 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00005369}
5370
Graham Sellersba559ac2018-12-01 12:27:53 +00005371void SIInstrInfo::splitScalar64BitXnor(SetVectorType &Worklist,
5372 MachineInstr &Inst,
5373 MachineDominatorTree *MDT) const {
5374 MachineBasicBlock &MBB = *Inst.getParent();
5375 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
5376
5377 MachineOperand &Dest = Inst.getOperand(0);
5378 MachineOperand &Src0 = Inst.getOperand(1);
5379 MachineOperand &Src1 = Inst.getOperand(2);
5380 const DebugLoc &DL = Inst.getDebugLoc();
5381
5382 MachineBasicBlock::iterator MII = Inst;
5383
5384 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
5385
Daniel Sanders0c476112019-08-15 19:22:08 +00005386 Register Interm = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
Graham Sellersba559ac2018-12-01 12:27:53 +00005387
5388 MachineOperand* Op0;
5389 MachineOperand* Op1;
5390
5391 if (Src0.isReg() && RI.isSGPRReg(MRI, Src0.getReg())) {
5392 Op0 = &Src0;
5393 Op1 = &Src1;
5394 } else {
5395 Op0 = &Src1;
5396 Op1 = &Src0;
5397 }
5398
5399 BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B64), Interm)
5400 .add(*Op0);
5401
Daniel Sanders0c476112019-08-15 19:22:08 +00005402 Register NewDest = MRI.createVirtualRegister(DestRC);
Graham Sellersba559ac2018-12-01 12:27:53 +00005403
5404 MachineInstr &Xor = *BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B64), NewDest)
5405 .addReg(Interm)
5406 .add(*Op1);
5407
5408 MRI.replaceRegWith(Dest.getReg(), NewDest);
5409
5410 Worklist.insert(&Xor);
5411}
5412
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005413void SIInstrInfo::splitScalar64BitBCNT(
Alfred Huang5b270722017-07-14 17:56:55 +00005414 SetVectorType &Worklist, MachineInstr &Inst) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005415 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenault8333e432014-06-10 19:18:24 +00005416 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
5417
5418 MachineBasicBlock::iterator MII = Inst;
Graham Sellersba559ac2018-12-01 12:27:53 +00005419 const DebugLoc &DL = Inst.getDebugLoc();
Matt Arsenault8333e432014-06-10 19:18:24 +00005420
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005421 MachineOperand &Dest = Inst.getOperand(0);
5422 MachineOperand &Src = Inst.getOperand(1);
Matt Arsenault8333e432014-06-10 19:18:24 +00005423
Marek Olsakc5368502015-01-15 18:43:01 +00005424 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64);
Matt Arsenault8333e432014-06-10 19:18:24 +00005425 const TargetRegisterClass *SrcRC = Src.isReg() ?
5426 MRI.getRegClass(Src.getReg()) :
5427 &AMDGPU::SGPR_32RegClass;
5428
Daniel Sanders0c476112019-08-15 19:22:08 +00005429 Register MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
5430 Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Matt Arsenault8333e432014-06-10 19:18:24 +00005431
5432 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
5433
5434 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
5435 AMDGPU::sub0, SrcSubRC);
5436 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
5437 AMDGPU::sub1, SrcSubRC);
5438
Diana Picus116bbab2017-01-13 09:58:52 +00005439 BuildMI(MBB, MII, DL, InstDesc, MidReg).add(SrcRegSub0).addImm(0);
Matt Arsenault8333e432014-06-10 19:18:24 +00005440
Diana Picus116bbab2017-01-13 09:58:52 +00005441 BuildMI(MBB, MII, DL, InstDesc, ResultReg).add(SrcRegSub1).addReg(MidReg);
Matt Arsenault8333e432014-06-10 19:18:24 +00005442
5443 MRI.replaceRegWith(Dest.getReg(), ResultReg);
5444
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00005445 // We don't need to legalize operands here. src0 for etiher instruction can be
5446 // an SGPR, and the second input is unused or determined here.
5447 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault8333e432014-06-10 19:18:24 +00005448}
5449
Alfred Huang5b270722017-07-14 17:56:55 +00005450void SIInstrInfo::splitScalar64BitBFE(SetVectorType &Worklist,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005451 MachineInstr &Inst) const {
5452 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenault94812212014-11-14 18:18:16 +00005453 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
5454 MachineBasicBlock::iterator MII = Inst;
Graham Sellersba559ac2018-12-01 12:27:53 +00005455 const DebugLoc &DL = Inst.getDebugLoc();
Matt Arsenault94812212014-11-14 18:18:16 +00005456
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005457 MachineOperand &Dest = Inst.getOperand(0);
5458 uint32_t Imm = Inst.getOperand(2).getImm();
Matt Arsenault94812212014-11-14 18:18:16 +00005459 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
5460 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
5461
Matt Arsenault6ad34262014-11-14 18:40:49 +00005462 (void) Offset;
5463
Matt Arsenault94812212014-11-14 18:18:16 +00005464 // Only sext_inreg cases handled.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005465 assert(Inst.getOpcode() == AMDGPU::S_BFE_I64 && BitWidth <= 32 &&
5466 Offset == 0 && "Not implemented");
Matt Arsenault94812212014-11-14 18:18:16 +00005467
5468 if (BitWidth < 32) {
Daniel Sanders0c476112019-08-15 19:22:08 +00005469 Register MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
5470 Register MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
5471 Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Matt Arsenault94812212014-11-14 18:18:16 +00005472
5473 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005474 .addReg(Inst.getOperand(1).getReg(), 0, AMDGPU::sub0)
5475 .addImm(0)
5476 .addImm(BitWidth);
Matt Arsenault94812212014-11-14 18:18:16 +00005477
5478 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
5479 .addImm(31)
5480 .addReg(MidRegLo);
5481
5482 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
5483 .addReg(MidRegLo)
5484 .addImm(AMDGPU::sub0)
5485 .addReg(MidRegHi)
5486 .addImm(AMDGPU::sub1);
5487
5488 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00005489 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00005490 return;
5491 }
5492
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005493 MachineOperand &Src = Inst.getOperand(1);
Daniel Sanders0c476112019-08-15 19:22:08 +00005494 Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
5495 Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Matt Arsenault94812212014-11-14 18:18:16 +00005496
5497 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
5498 .addImm(31)
5499 .addReg(Src.getReg(), 0, AMDGPU::sub0);
5500
5501 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
5502 .addReg(Src.getReg(), 0, AMDGPU::sub0)
5503 .addImm(AMDGPU::sub0)
5504 .addReg(TmpReg)
5505 .addImm(AMDGPU::sub1);
5506
5507 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00005508 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00005509}
5510
Matt Arsenaultf003c382015-08-26 20:47:50 +00005511void SIInstrInfo::addUsersToMoveToVALUWorklist(
5512 unsigned DstReg,
5513 MachineRegisterInfo &MRI,
Alfred Huang5b270722017-07-14 17:56:55 +00005514 SetVectorType &Worklist) const {
Matt Arsenaultf003c382015-08-26 20:47:50 +00005515 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg),
Matt Arsenault4c1e9ec2016-12-20 18:55:06 +00005516 E = MRI.use_end(); I != E;) {
Matt Arsenaultf003c382015-08-26 20:47:50 +00005517 MachineInstr &UseMI = *I->getParent();
Neil Henning07993522019-01-29 14:28:17 +00005518
5519 unsigned OpNo = 0;
5520
5521 switch (UseMI.getOpcode()) {
5522 case AMDGPU::COPY:
5523 case AMDGPU::WQM:
Carl Ritson00e89b42019-07-26 09:54:12 +00005524 case AMDGPU::SOFT_WQM:
Neil Henning07993522019-01-29 14:28:17 +00005525 case AMDGPU::WWM:
5526 case AMDGPU::REG_SEQUENCE:
5527 case AMDGPU::PHI:
5528 case AMDGPU::INSERT_SUBREG:
5529 break;
5530 default:
5531 OpNo = I.getOperandNo();
5532 break;
5533 }
5534
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00005535 if (!RI.hasVectorRegisters(getOpRegClass(UseMI, OpNo))) {
Alfred Huang5b270722017-07-14 17:56:55 +00005536 Worklist.insert(&UseMI);
Matt Arsenault4c1e9ec2016-12-20 18:55:06 +00005537
5538 do {
5539 ++I;
5540 } while (I != E && I->getParent() == &UseMI);
5541 } else {
5542 ++I;
Matt Arsenaultf003c382015-08-26 20:47:50 +00005543 }
5544 }
5545}
5546
Alfred Huang5b270722017-07-14 17:56:55 +00005547void SIInstrInfo::movePackToVALU(SetVectorType &Worklist,
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005548 MachineRegisterInfo &MRI,
5549 MachineInstr &Inst) const {
Daniel Sanders0c476112019-08-15 19:22:08 +00005550 Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005551 MachineBasicBlock *MBB = Inst.getParent();
5552 MachineOperand &Src0 = Inst.getOperand(1);
5553 MachineOperand &Src1 = Inst.getOperand(2);
5554 const DebugLoc &DL = Inst.getDebugLoc();
5555
5556 switch (Inst.getOpcode()) {
5557 case AMDGPU::S_PACK_LL_B32_B16: {
Daniel Sanders0c476112019-08-15 19:22:08 +00005558 Register ImmReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
5559 Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005560
Konstantin Zhuravlyovd24aeb22017-04-13 23:17:00 +00005561 // FIXME: Can do a lot better if we know the high bits of src0 or src1 are
5562 // 0.
5563 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_MOV_B32_e32), ImmReg)
5564 .addImm(0xffff);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005565
Konstantin Zhuravlyovd24aeb22017-04-13 23:17:00 +00005566 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_AND_B32_e64), TmpReg)
5567 .addReg(ImmReg, RegState::Kill)
5568 .add(Src0);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005569
Konstantin Zhuravlyovd24aeb22017-04-13 23:17:00 +00005570 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_LSHL_OR_B32), ResultReg)
5571 .add(Src1)
5572 .addImm(16)
5573 .addReg(TmpReg, RegState::Kill);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005574 break;
5575 }
5576 case AMDGPU::S_PACK_LH_B32_B16: {
Daniel Sanders0c476112019-08-15 19:22:08 +00005577 Register ImmReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005578 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_MOV_B32_e32), ImmReg)
5579 .addImm(0xffff);
5580 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_BFI_B32), ResultReg)
5581 .addReg(ImmReg, RegState::Kill)
5582 .add(Src0)
5583 .add(Src1);
5584 break;
5585 }
5586 case AMDGPU::S_PACK_HH_B32_B16: {
Daniel Sanders0c476112019-08-15 19:22:08 +00005587 Register ImmReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
5588 Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005589 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_LSHRREV_B32_e64), TmpReg)
5590 .addImm(16)
5591 .add(Src0);
5592 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_MOV_B32_e32), ImmReg)
Konstantin Zhuravlyov88938d42017-04-21 19:35:05 +00005593 .addImm(0xffff0000);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005594 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_AND_OR_B32), ResultReg)
5595 .add(Src1)
5596 .addReg(ImmReg, RegState::Kill)
5597 .addReg(TmpReg, RegState::Kill);
5598 break;
5599 }
5600 default:
5601 llvm_unreachable("unhandled s_pack_* instruction");
5602 }
5603
5604 MachineOperand &Dest = Inst.getOperand(0);
5605 MRI.replaceRegWith(Dest.getReg(), ResultReg);
5606 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
5607}
5608
Michael Liao6883d7e2019-03-15 12:42:21 +00005609void SIInstrInfo::addSCCDefUsersToVALUWorklist(MachineOperand &Op,
5610 MachineInstr &SCCDefInst,
5611 SetVectorType &Worklist) const {
5612 // Ensure that def inst defines SCC, which is still live.
5613 assert(Op.isReg() && Op.getReg() == AMDGPU::SCC && Op.isDef() &&
5614 !Op.isDead() && Op.getParent() == &SCCDefInst);
Tom Stellardbc4497b2016-02-12 23:45:29 +00005615 // This assumes that all the users of SCC are in the same block
5616 // as the SCC def.
Michael Liao6883d7e2019-03-15 12:42:21 +00005617 for (MachineInstr &MI : // Skip the def inst itself.
5618 make_range(std::next(MachineBasicBlock::iterator(SCCDefInst)),
5619 SCCDefInst.getParent()->end())) {
5620 // Check if SCC is used first.
5621 if (MI.findRegisterUseOperandIdx(AMDGPU::SCC, false, &RI) != -1)
5622 Worklist.insert(&MI);
Tom Stellardbc4497b2016-02-12 23:45:29 +00005623 // Exit if we find another SCC def.
Stanislav Mekhanoshin13d33712018-11-09 17:58:59 +00005624 if (MI.findRegisterDefOperandIdx(AMDGPU::SCC, false, false, &RI) != -1)
Tom Stellardbc4497b2016-02-12 23:45:29 +00005625 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00005626 }
5627}
5628
Matt Arsenaultba6aae72015-09-28 20:54:57 +00005629const TargetRegisterClass *SIInstrInfo::getDestEquivalentVGPRClass(
5630 const MachineInstr &Inst) const {
5631 const TargetRegisterClass *NewDstRC = getOpRegClass(Inst, 0);
5632
5633 switch (Inst.getOpcode()) {
5634 // For target instructions, getOpRegClass just returns the virtual register
5635 // class associated with the operand, so we need to find an equivalent VGPR
5636 // register class in order to move the instruction to the VALU.
5637 case AMDGPU::COPY:
5638 case AMDGPU::PHI:
5639 case AMDGPU::REG_SEQUENCE:
5640 case AMDGPU::INSERT_SUBREG:
Connor Abbott8c217d02017-08-04 18:36:49 +00005641 case AMDGPU::WQM:
Carl Ritson00e89b42019-07-26 09:54:12 +00005642 case AMDGPU::SOFT_WQM:
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00005643 case AMDGPU::WWM: {
5644 const TargetRegisterClass *SrcRC = getOpRegClass(Inst, 1);
5645 if (RI.hasAGPRs(SrcRC)) {
5646 if (RI.hasAGPRs(NewDstRC))
5647 return nullptr;
Matt Arsenaultba6aae72015-09-28 20:54:57 +00005648
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00005649 NewDstRC = RI.getEquivalentAGPRClass(NewDstRC);
5650 if (!NewDstRC)
5651 return nullptr;
5652 } else {
5653 if (RI.hasVGPRs(NewDstRC))
5654 return nullptr;
5655
5656 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
5657 if (!NewDstRC)
5658 return nullptr;
5659 }
5660
Matt Arsenaultba6aae72015-09-28 20:54:57 +00005661 return NewDstRC;
Stanislav Mekhanoshine67cc382019-07-11 21:19:33 +00005662 }
Matt Arsenaultba6aae72015-09-28 20:54:57 +00005663 default:
5664 return NewDstRC;
5665 }
5666}
5667
Matt Arsenault6c067412015-11-03 22:30:15 +00005668// Find the one SGPR operand we are allowed to use.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005669unsigned SIInstrInfo::findUsedSGPR(const MachineInstr &MI,
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005670 int OpIndices[3]) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005671 const MCInstrDesc &Desc = MI.getDesc();
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005672
5673 // Find the one SGPR operand we are allowed to use.
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00005674 //
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005675 // First we need to consider the instruction's operand requirements before
5676 // legalizing. Some operands are required to be SGPRs, such as implicit uses
5677 // of VCC, but we are still bound by the constant bus requirement to only use
5678 // one.
5679 //
5680 // If the operand's class is an SGPR, we can never move it.
5681
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005682 unsigned SGPRReg = findImplicitSGPRRead(MI);
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00005683 if (SGPRReg != AMDGPU::NoRegister)
5684 return SGPRReg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005685
5686 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005687 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005688
5689 for (unsigned i = 0; i < 3; ++i) {
5690 int Idx = OpIndices[i];
5691 if (Idx == -1)
5692 break;
5693
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005694 const MachineOperand &MO = MI.getOperand(Idx);
Matt Arsenault6c067412015-11-03 22:30:15 +00005695 if (!MO.isReg())
5696 continue;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005697
Matt Arsenault6c067412015-11-03 22:30:15 +00005698 // Is this operand statically required to be an SGPR based on the operand
5699 // constraints?
5700 const TargetRegisterClass *OpRC = RI.getRegClass(Desc.OpInfo[Idx].RegClass);
5701 bool IsRequiredSGPR = RI.isSGPRClass(OpRC);
5702 if (IsRequiredSGPR)
5703 return MO.getReg();
5704
5705 // If this could be a VGPR or an SGPR, Check the dynamic register class.
Daniel Sanders0c476112019-08-15 19:22:08 +00005706 Register Reg = MO.getReg();
Matt Arsenault6c067412015-11-03 22:30:15 +00005707 const TargetRegisterClass *RegRC = MRI.getRegClass(Reg);
5708 if (RI.isSGPRClass(RegRC))
5709 UsedSGPRs[i] = Reg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005710 }
5711
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005712 // We don't have a required SGPR operand, so we have a bit more freedom in
5713 // selecting operands to move.
5714
5715 // Try to select the most used SGPR. If an SGPR is equal to one of the
5716 // others, we choose that.
5717 //
5718 // e.g.
5719 // V_FMA_F32 v0, s0, s0, s0 -> No moves
5720 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
5721
Matt Arsenault6c067412015-11-03 22:30:15 +00005722 // TODO: If some of the operands are 64-bit SGPRs and some 32, we should
5723 // prefer those.
5724
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005725 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
5726 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
5727 SGPRReg = UsedSGPRs[0];
5728 }
5729
5730 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
5731 if (UsedSGPRs[1] == UsedSGPRs[2])
5732 SGPRReg = UsedSGPRs[1];
5733 }
5734
5735 return SGPRReg;
5736}
5737
Tom Stellard6407e1e2014-08-01 00:32:33 +00005738MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00005739 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00005740 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
5741 if (Idx == -1)
5742 return nullptr;
5743
5744 return &MI.getOperand(Idx);
5745}
Tom Stellard794c8c02014-12-02 17:05:41 +00005746
5747uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00005748 if (ST.getGeneration() >= AMDGPUSubtarget::GFX10) {
Nicolai Haehnle7cfd99a2019-07-01 15:43:00 +00005749 return (22ULL << 44) | // IMG_FORMAT_32_FLOAT
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00005750 (1ULL << 56) | // RESOURCE_LEVEL = 1
5751 (3ULL << 60); // OOB_SELECT = 3
5752 }
5753
Tom Stellard794c8c02014-12-02 17:05:41 +00005754 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
Tom Stellard4694ed02015-06-26 21:58:42 +00005755 if (ST.isAmdHsaOS()) {
Marek Olsak5c7a61d2017-03-21 17:00:39 +00005756 // Set ATC = 1. GFX9 doesn't have this bit.
Tom Stellard5bfbae52018-07-11 20:59:01 +00005757 if (ST.getGeneration() <= AMDGPUSubtarget::VOLCANIC_ISLANDS)
Marek Olsak5c7a61d2017-03-21 17:00:39 +00005758 RsrcDataFormat |= (1ULL << 56);
Tom Stellard794c8c02014-12-02 17:05:41 +00005759
Marek Olsak5c7a61d2017-03-21 17:00:39 +00005760 // Set MTYPE = 2 (MTYPE_UC = uncached). GFX9 doesn't have this.
5761 // BTW, it disables TC L2 and therefore decreases performance.
Tom Stellard5bfbae52018-07-11 20:59:01 +00005762 if (ST.getGeneration() == AMDGPUSubtarget::VOLCANIC_ISLANDS)
Michel Danzerbeb79ce2016-03-16 09:10:35 +00005763 RsrcDataFormat |= (2ULL << 59);
Tom Stellard4694ed02015-06-26 21:58:42 +00005764 }
5765
Tom Stellard794c8c02014-12-02 17:05:41 +00005766 return RsrcDataFormat;
5767}
Marek Olsakd1a69a22015-09-29 23:37:32 +00005768
5769uint64_t SIInstrInfo::getScratchRsrcWords23() const {
5770 uint64_t Rsrc23 = getDefaultRsrcDataFormat() |
5771 AMDGPU::RSRC_TID_ENABLE |
5772 0xffffffff; // Size;
5773
Marek Olsak5c7a61d2017-03-21 17:00:39 +00005774 // GFX9 doesn't have ELEMENT_SIZE.
Tom Stellard5bfbae52018-07-11 20:59:01 +00005775 if (ST.getGeneration() <= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
Marek Olsak5c7a61d2017-03-21 17:00:39 +00005776 uint64_t EltSizeValue = Log2_32(ST.getMaxPrivateElementSize()) - 1;
5777 Rsrc23 |= EltSizeValue << AMDGPU::RSRC_ELEMENT_SIZE_SHIFT;
5778 }
Matt Arsenault24ee0782016-02-12 02:40:47 +00005779
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00005780 // IndexStride = 64 / 32.
Nicolai Haehnle7cfd99a2019-07-01 15:43:00 +00005781 uint64_t IndexStride = ST.getWavefrontSize() == 64 ? 3 : 2;
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00005782 Rsrc23 |= IndexStride << AMDGPU::RSRC_INDEX_STRIDE_SHIFT;
Matt Arsenault24ee0782016-02-12 02:40:47 +00005783
Marek Olsakd1a69a22015-09-29 23:37:32 +00005784 // If TID_ENABLE is set, DATA_FORMAT specifies stride bits [14:17].
5785 // Clear them unless we want a huge stride.
Stanislav Mekhanoshin28a19362019-05-04 04:20:37 +00005786 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
5787 ST.getGeneration() <= AMDGPUSubtarget::GFX9)
Marek Olsakd1a69a22015-09-29 23:37:32 +00005788 Rsrc23 &= ~AMDGPU::RSRC_DATA_FORMAT;
5789
5790 return Rsrc23;
5791}
Nicolai Haehnle02c32912016-01-13 16:10:10 +00005792
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005793bool SIInstrInfo::isLowLatencyInstruction(const MachineInstr &MI) const {
5794 unsigned Opc = MI.getOpcode();
Nicolai Haehnle02c32912016-01-13 16:10:10 +00005795
5796 return isSMRD(Opc);
5797}
5798
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005799bool SIInstrInfo::isHighLatencyInstruction(const MachineInstr &MI) const {
5800 unsigned Opc = MI.getOpcode();
Nicolai Haehnle02c32912016-01-13 16:10:10 +00005801
5802 return isMUBUF(Opc) || isMTBUF(Opc) || isMIMG(Opc);
5803}
Tom Stellard2ff72622016-01-28 16:04:37 +00005804
Matt Arsenault3354f422016-09-10 01:20:33 +00005805unsigned SIInstrInfo::isStackAccess(const MachineInstr &MI,
5806 int &FrameIndex) const {
5807 const MachineOperand *Addr = getNamedOperand(MI, AMDGPU::OpName::vaddr);
5808 if (!Addr || !Addr->isFI())
5809 return AMDGPU::NoRegister;
5810
5811 assert(!MI.memoperands_empty() &&
Matt Arsenault0da63502018-08-31 05:49:54 +00005812 (*MI.memoperands_begin())->getAddrSpace() == AMDGPUAS::PRIVATE_ADDRESS);
Matt Arsenault3354f422016-09-10 01:20:33 +00005813
5814 FrameIndex = Addr->getIndex();
5815 return getNamedOperand(MI, AMDGPU::OpName::vdata)->getReg();
5816}
5817
5818unsigned SIInstrInfo::isSGPRStackAccess(const MachineInstr &MI,
5819 int &FrameIndex) const {
5820 const MachineOperand *Addr = getNamedOperand(MI, AMDGPU::OpName::addr);
5821 assert(Addr && Addr->isFI());
5822 FrameIndex = Addr->getIndex();
5823 return getNamedOperand(MI, AMDGPU::OpName::data)->getReg();
5824}
5825
5826unsigned SIInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
5827 int &FrameIndex) const {
Matt Arsenault3354f422016-09-10 01:20:33 +00005828 if (!MI.mayLoad())
5829 return AMDGPU::NoRegister;
5830
5831 if (isMUBUF(MI) || isVGPRSpill(MI))
5832 return isStackAccess(MI, FrameIndex);
5833
5834 if (isSGPRSpill(MI))
5835 return isSGPRStackAccess(MI, FrameIndex);
5836
5837 return AMDGPU::NoRegister;
5838}
5839
5840unsigned SIInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
5841 int &FrameIndex) const {
5842 if (!MI.mayStore())
5843 return AMDGPU::NoRegister;
5844
5845 if (isMUBUF(MI) || isVGPRSpill(MI))
5846 return isStackAccess(MI, FrameIndex);
5847
5848 if (isSGPRSpill(MI))
5849 return isSGPRStackAccess(MI, FrameIndex);
5850
5851 return AMDGPU::NoRegister;
5852}
5853
Matt Arsenault9ab1fa62017-10-04 22:59:12 +00005854unsigned SIInstrInfo::getInstBundleSize(const MachineInstr &MI) const {
5855 unsigned Size = 0;
5856 MachineBasicBlock::const_instr_iterator I = MI.getIterator();
5857 MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end();
5858 while (++I != E && I->isInsideBundle()) {
5859 assert(!I->isBundle() && "No nested bundle!");
5860 Size += getInstSizeInBytes(*I);
5861 }
5862
5863 return Size;
5864}
5865
Matt Arsenault02458c22016-06-06 20:10:33 +00005866unsigned SIInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const {
5867 unsigned Opc = MI.getOpcode();
5868 const MCInstrDesc &Desc = getMCOpcodeFromPseudo(Opc);
5869 unsigned DescSize = Desc.getSize();
5870
5871 // If we have a definitive size, we can use it. Otherwise we need to inspect
5872 // the operands to know the size.
Matt Arsenault0183c562018-07-27 09:15:03 +00005873 if (isFixedSize(MI))
5874 return DescSize;
5875
Matt Arsenault02458c22016-06-06 20:10:33 +00005876 // 4-byte instructions may have a 32-bit literal encoded after them. Check
5877 // operands that coud ever be literals.
5878 if (isVALU(MI) || isSALU(MI)) {
5879 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
5880 if (Src0Idx == -1)
Nicolai Haehnle283b9952018-08-29 07:46:09 +00005881 return DescSize; // No operands.
Matt Arsenault02458c22016-06-06 20:10:33 +00005882
Matt Arsenault4bd72362016-12-10 00:39:12 +00005883 if (isLiteralConstantLike(MI.getOperand(Src0Idx), Desc.OpInfo[Src0Idx]))
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +00005884 return isVOP3(MI) ? 12 : (DescSize + 4);
Matt Arsenault02458c22016-06-06 20:10:33 +00005885
5886 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
5887 if (Src1Idx == -1)
Nicolai Haehnle283b9952018-08-29 07:46:09 +00005888 return DescSize;
Matt Arsenault02458c22016-06-06 20:10:33 +00005889
Matt Arsenault4bd72362016-12-10 00:39:12 +00005890 if (isLiteralConstantLike(MI.getOperand(Src1Idx), Desc.OpInfo[Src1Idx]))
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +00005891 return isVOP3(MI) ? 12 : (DescSize + 4);
Matt Arsenault02458c22016-06-06 20:10:33 +00005892
Nicolai Haehnle283b9952018-08-29 07:46:09 +00005893 int Src2Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2);
5894 if (Src2Idx == -1)
5895 return DescSize;
5896
5897 if (isLiteralConstantLike(MI.getOperand(Src2Idx), Desc.OpInfo[Src2Idx]))
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +00005898 return isVOP3(MI) ? 12 : (DescSize + 4);
Nicolai Haehnle283b9952018-08-29 07:46:09 +00005899
5900 return DescSize;
Matt Arsenault02458c22016-06-06 20:10:33 +00005901 }
5902
Stanislav Mekhanoshin692560d2019-05-01 16:32:58 +00005903 // Check whether we have extra NSA words.
5904 if (isMIMG(MI)) {
5905 int VAddr0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vaddr0);
5906 if (VAddr0Idx < 0)
5907 return 8;
5908
5909 int RSrcIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::srsrc);
5910 return 8 + 4 * ((RSrcIdx - VAddr0Idx + 2) / 4);
5911 }
5912
Matt Arsenault02458c22016-06-06 20:10:33 +00005913 switch (Opc) {
5914 case TargetOpcode::IMPLICIT_DEF:
5915 case TargetOpcode::KILL:
5916 case TargetOpcode::DBG_VALUE:
Matt Arsenault02458c22016-06-06 20:10:33 +00005917 case TargetOpcode::EH_LABEL:
5918 return 0;
Matt Arsenault9ab1fa62017-10-04 22:59:12 +00005919 case TargetOpcode::BUNDLE:
5920 return getInstBundleSize(MI);
Craig Topper784929d2019-02-08 20:48:56 +00005921 case TargetOpcode::INLINEASM:
5922 case TargetOpcode::INLINEASM_BR: {
Matt Arsenault02458c22016-06-06 20:10:33 +00005923 const MachineFunction *MF = MI.getParent()->getParent();
5924 const char *AsmStr = MI.getOperand(0).getSymbolName();
Matt Arsenaultca64ef22019-05-22 16:28:41 +00005925 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo(),
5926 &MF->getSubtarget());
Matt Arsenault02458c22016-06-06 20:10:33 +00005927 }
5928 default:
Nicolai Haehnle283b9952018-08-29 07:46:09 +00005929 return DescSize;
Matt Arsenault02458c22016-06-06 20:10:33 +00005930 }
5931}
5932
Tom Stellard6695ba02016-10-28 23:53:48 +00005933bool SIInstrInfo::mayAccessFlatAddressSpace(const MachineInstr &MI) const {
5934 if (!isFLAT(MI))
5935 return false;
5936
5937 if (MI.memoperands_empty())
5938 return true;
5939
5940 for (const MachineMemOperand *MMO : MI.memoperands()) {
Matt Arsenault0da63502018-08-31 05:49:54 +00005941 if (MMO->getAddrSpace() == AMDGPUAS::FLAT_ADDRESS)
Tom Stellard6695ba02016-10-28 23:53:48 +00005942 return true;
5943 }
5944 return false;
5945}
5946
Jan Sjodina06bfe02017-05-15 20:18:37 +00005947bool SIInstrInfo::isNonUniformBranchInstr(MachineInstr &Branch) const {
5948 return Branch.getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO;
5949}
5950
5951void SIInstrInfo::convertNonUniformIfRegion(MachineBasicBlock *IfEntry,
5952 MachineBasicBlock *IfEnd) const {
5953 MachineBasicBlock::iterator TI = IfEntry->getFirstTerminator();
5954 assert(TI != IfEntry->end());
5955
5956 MachineInstr *Branch = &(*TI);
5957 MachineFunction *MF = IfEntry->getParent();
5958 MachineRegisterInfo &MRI = IfEntry->getParent()->getRegInfo();
5959
5960 if (Branch->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO) {
Daniel Sanders0c476112019-08-15 19:22:08 +00005961 Register DstReg = MRI.createVirtualRegister(RI.getBoolRC());
Jan Sjodina06bfe02017-05-15 20:18:37 +00005962 MachineInstr *SIIF =
5963 BuildMI(*MF, Branch->getDebugLoc(), get(AMDGPU::SI_IF), DstReg)
5964 .add(Branch->getOperand(0))
5965 .add(Branch->getOperand(1));
5966 MachineInstr *SIEND =
5967 BuildMI(*MF, Branch->getDebugLoc(), get(AMDGPU::SI_END_CF))
5968 .addReg(DstReg);
5969
5970 IfEntry->erase(TI);
5971 IfEntry->insert(IfEntry->end(), SIIF);
5972 IfEnd->insert(IfEnd->getFirstNonPHI(), SIEND);
5973 }
5974}
5975
5976void SIInstrInfo::convertNonUniformLoopRegion(
5977 MachineBasicBlock *LoopEntry, MachineBasicBlock *LoopEnd) const {
5978 MachineBasicBlock::iterator TI = LoopEnd->getFirstTerminator();
5979 // We expect 2 terminators, one conditional and one unconditional.
5980 assert(TI != LoopEnd->end());
5981
5982 MachineInstr *Branch = &(*TI);
5983 MachineFunction *MF = LoopEnd->getParent();
5984 MachineRegisterInfo &MRI = LoopEnd->getParent()->getRegInfo();
5985
5986 if (Branch->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO) {
5987
Daniel Sanders0c476112019-08-15 19:22:08 +00005988 Register DstReg = MRI.createVirtualRegister(RI.getBoolRC());
5989 Register BackEdgeReg = MRI.createVirtualRegister(RI.getBoolRC());
Jan Sjodina06bfe02017-05-15 20:18:37 +00005990 MachineInstrBuilder HeaderPHIBuilder =
5991 BuildMI(*(MF), Branch->getDebugLoc(), get(TargetOpcode::PHI), DstReg);
5992 for (MachineBasicBlock::pred_iterator PI = LoopEntry->pred_begin(),
5993 E = LoopEntry->pred_end();
5994 PI != E; ++PI) {
5995 if (*PI == LoopEnd) {
5996 HeaderPHIBuilder.addReg(BackEdgeReg);
5997 } else {
5998 MachineBasicBlock *PMBB = *PI;
Daniel Sanders0c476112019-08-15 19:22:08 +00005999 Register ZeroReg = MRI.createVirtualRegister(RI.getBoolRC());
Jan Sjodina06bfe02017-05-15 20:18:37 +00006000 materializeImmediate(*PMBB, PMBB->getFirstTerminator(), DebugLoc(),
6001 ZeroReg, 0);
6002 HeaderPHIBuilder.addReg(ZeroReg);
6003 }
6004 HeaderPHIBuilder.addMBB(*PI);
6005 }
6006 MachineInstr *HeaderPhi = HeaderPHIBuilder;
6007 MachineInstr *SIIFBREAK = BuildMI(*(MF), Branch->getDebugLoc(),
6008 get(AMDGPU::SI_IF_BREAK), BackEdgeReg)
6009 .addReg(DstReg)
6010 .add(Branch->getOperand(0));
6011 MachineInstr *SILOOP =
6012 BuildMI(*(MF), Branch->getDebugLoc(), get(AMDGPU::SI_LOOP))
6013 .addReg(BackEdgeReg)
6014 .addMBB(LoopEntry);
6015
6016 LoopEntry->insert(LoopEntry->begin(), HeaderPhi);
6017 LoopEnd->erase(TI);
6018 LoopEnd->insert(LoopEnd->end(), SIIFBREAK);
6019 LoopEnd->insert(LoopEnd->end(), SILOOP);
6020 }
6021}
6022
Tom Stellard2ff72622016-01-28 16:04:37 +00006023ArrayRef<std::pair<int, const char *>>
6024SIInstrInfo::getSerializableTargetIndices() const {
6025 static const std::pair<int, const char *> TargetIndices[] = {
6026 {AMDGPU::TI_CONSTDATA_START, "amdgpu-constdata-start"},
6027 {AMDGPU::TI_SCRATCH_RSRC_DWORD0, "amdgpu-scratch-rsrc-dword0"},
6028 {AMDGPU::TI_SCRATCH_RSRC_DWORD1, "amdgpu-scratch-rsrc-dword1"},
6029 {AMDGPU::TI_SCRATCH_RSRC_DWORD2, "amdgpu-scratch-rsrc-dword2"},
6030 {AMDGPU::TI_SCRATCH_RSRC_DWORD3, "amdgpu-scratch-rsrc-dword3"}};
6031 return makeArrayRef(TargetIndices);
6032}
Tom Stellardcb6ba622016-04-30 00:23:06 +00006033
6034/// This is used by the post-RA scheduler (SchedulePostRAList.cpp). The
6035/// post-RA version of misched uses CreateTargetMIHazardRecognizer.
6036ScheduleHazardRecognizer *
6037SIInstrInfo::CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
6038 const ScheduleDAG *DAG) const {
6039 return new GCNHazardRecognizer(DAG->MF);
6040}
6041
6042/// This is the hazard recognizer used at -O0 by the PostRAHazardRecognizer
6043/// pass.
6044ScheduleHazardRecognizer *
6045SIInstrInfo::CreateTargetPostRAHazardRecognizer(const MachineFunction &MF) const {
6046 return new GCNHazardRecognizer(MF);
6047}
Stanislav Mekhanoshin6ec3e3a2017-01-20 00:44:31 +00006048
Matt Arsenault3f031e72017-07-02 23:21:48 +00006049std::pair<unsigned, unsigned>
6050SIInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const {
6051 return std::make_pair(TF & MO_MASK, TF & ~MO_MASK);
6052}
6053
6054ArrayRef<std::pair<unsigned, const char *>>
6055SIInstrInfo::getSerializableDirectMachineOperandTargetFlags() const {
6056 static const std::pair<unsigned, const char *> TargetFlags[] = {
6057 { MO_GOTPCREL, "amdgpu-gotprel" },
6058 { MO_GOTPCREL32_LO, "amdgpu-gotprel32-lo" },
6059 { MO_GOTPCREL32_HI, "amdgpu-gotprel32-hi" },
6060 { MO_REL32_LO, "amdgpu-rel32-lo" },
Nicolai Haehnle41abf272019-06-16 17:43:37 +00006061 { MO_REL32_HI, "amdgpu-rel32-hi" },
6062 { MO_ABS32_LO, "amdgpu-abs32-lo" },
6063 { MO_ABS32_HI, "amdgpu-abs32-hi" },
Matt Arsenault3f031e72017-07-02 23:21:48 +00006064 };
6065
6066 return makeArrayRef(TargetFlags);
6067}
6068
Stanislav Mekhanoshin6ec3e3a2017-01-20 00:44:31 +00006069bool SIInstrInfo::isBasicBlockPrologue(const MachineInstr &MI) const {
6070 return !MI.isTerminator() && MI.getOpcode() != AMDGPU::COPY &&
6071 MI.modifiesRegister(AMDGPU::EXEC, &RI);
6072}
Stanislav Mekhanoshin86b0a542017-04-14 00:33:44 +00006073
6074MachineInstrBuilder
6075SIInstrInfo::getAddNoCarry(MachineBasicBlock &MBB,
6076 MachineBasicBlock::iterator I,
6077 const DebugLoc &DL,
6078 unsigned DestReg) const {
Matt Arsenault686d5c72017-11-30 23:42:30 +00006079 if (ST.hasAddNoCarry())
6080 return BuildMI(MBB, I, DL, get(AMDGPU::V_ADD_U32_e64), DestReg);
Stanislav Mekhanoshin86b0a542017-04-14 00:33:44 +00006081
Matt Arsenault686d5c72017-11-30 23:42:30 +00006082 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
Daniel Sanders0c476112019-08-15 19:22:08 +00006083 Register UnusedCarry = MRI.createVirtualRegister(RI.getBoolRC());
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00006084 MRI.setRegAllocationHint(UnusedCarry, 0, RI.getVCC());
Stanislav Mekhanoshin86b0a542017-04-14 00:33:44 +00006085
6086 return BuildMI(MBB, I, DL, get(AMDGPU::V_ADD_I32_e64), DestReg)
6087 .addReg(UnusedCarry, RegState::Define | RegState::Dead);
6088}
Marek Olsakce76ea02017-10-24 10:27:13 +00006089
6090bool SIInstrInfo::isKillTerminator(unsigned Opcode) {
6091 switch (Opcode) {
6092 case AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR:
6093 case AMDGPU::SI_KILL_I1_TERMINATOR:
6094 return true;
6095 default:
6096 return false;
6097 }
6098}
6099
6100const MCInstrDesc &SIInstrInfo::getKillTerminatorFromPseudo(unsigned Opcode) const {
6101 switch (Opcode) {
6102 case AMDGPU::SI_KILL_F32_COND_IMM_PSEUDO:
6103 return get(AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR);
6104 case AMDGPU::SI_KILL_I1_PSEUDO:
6105 return get(AMDGPU::SI_KILL_I1_TERMINATOR);
6106 default:
6107 llvm_unreachable("invalid opcode, expected SI_KILL_*_PSEUDO");
6108 }
6109}
Tom Stellard44b30b42018-05-22 02:03:23 +00006110
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00006111void SIInstrInfo::fixImplicitOperands(MachineInstr &MI) const {
6112 MachineBasicBlock *MBB = MI.getParent();
6113 MachineFunction *MF = MBB->getParent();
6114 const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>();
6115
6116 if (!ST.isWave32())
6117 return;
6118
6119 for (auto &Op : MI.implicit_operands()) {
6120 if (Op.isReg() && Op.getReg() == AMDGPU::VCC)
6121 Op.setReg(AMDGPU::VCC_LO);
6122 }
6123}
6124
Tom Stellard44b30b42018-05-22 02:03:23 +00006125bool SIInstrInfo::isBufferSMRD(const MachineInstr &MI) const {
6126 if (!isSMRD(MI))
6127 return false;
6128
6129 // Check that it is using a buffer resource.
6130 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sbase);
6131 if (Idx == -1) // e.g. s_memtime
6132 return false;
6133
6134 const auto RCID = MI.getDesc().OpInfo[Idx].RegClass;
6135 return RCID == AMDGPU::SReg_128RegClassID;
6136}
Tom Stellardc5a154d2018-06-28 23:47:12 +00006137
Matt Arsenault35c96592019-07-16 18:05:29 +00006138bool SIInstrInfo::isLegalFLATOffset(int64_t Offset, unsigned AddrSpace,
6139 bool Signed) const {
6140 // TODO: Should 0 be special cased?
6141 if (!ST.hasFlatInstOffsets())
6142 return false;
6143
6144 if (ST.hasFlatSegmentOffsetBug() && AddrSpace == AMDGPUAS::FLAT_ADDRESS)
6145 return false;
6146
6147 if (ST.getGeneration() >= AMDGPUSubtarget::GFX10) {
6148 return (Signed && isInt<12>(Offset)) ||
6149 (!Signed && isUInt<11>(Offset));
6150 }
6151
6152 return (Signed && isInt<13>(Offset)) ||
6153 (!Signed && isUInt<12>(Offset));
6154}
6155
6156
Tom Stellardc5a154d2018-06-28 23:47:12 +00006157// This must be kept in sync with the SIEncodingFamily class in SIInstrInfo.td
6158enum SIEncodingFamily {
6159 SI = 0,
6160 VI = 1,
6161 SDWA = 2,
6162 SDWA9 = 3,
6163 GFX80 = 4,
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +00006164 GFX9 = 5,
6165 GFX10 = 6,
6166 SDWA10 = 7
Tom Stellardc5a154d2018-06-28 23:47:12 +00006167};
6168
Tom Stellard5bfbae52018-07-11 20:59:01 +00006169static SIEncodingFamily subtargetEncodingFamily(const GCNSubtarget &ST) {
Tom Stellardc5a154d2018-06-28 23:47:12 +00006170 switch (ST.getGeneration()) {
Tom Stellard5bfbae52018-07-11 20:59:01 +00006171 default:
6172 break;
6173 case AMDGPUSubtarget::SOUTHERN_ISLANDS:
6174 case AMDGPUSubtarget::SEA_ISLANDS:
Tom Stellardc5a154d2018-06-28 23:47:12 +00006175 return SIEncodingFamily::SI;
Tom Stellard5bfbae52018-07-11 20:59:01 +00006176 case AMDGPUSubtarget::VOLCANIC_ISLANDS:
6177 case AMDGPUSubtarget::GFX9:
Tom Stellardc5a154d2018-06-28 23:47:12 +00006178 return SIEncodingFamily::VI;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +00006179 case AMDGPUSubtarget::GFX10:
6180 return SIEncodingFamily::GFX10;
Tom Stellardc5a154d2018-06-28 23:47:12 +00006181 }
6182 llvm_unreachable("Unknown subtarget generation!");
6183}
6184
6185int SIInstrInfo::pseudoToMCOpcode(int Opcode) const {
6186 SIEncodingFamily Gen = subtargetEncodingFamily(ST);
6187
6188 if ((get(Opcode).TSFlags & SIInstrFlags::renamedInGFX9) != 0 &&
Stanislav Mekhanoshin5cf81672019-05-02 04:01:39 +00006189 ST.getGeneration() == AMDGPUSubtarget::GFX9)
Tom Stellardc5a154d2018-06-28 23:47:12 +00006190 Gen = SIEncodingFamily::GFX9;
6191
Tom Stellardc5a154d2018-06-28 23:47:12 +00006192 // Adjust the encoding family to GFX80 for D16 buffer instructions when the
6193 // subtarget has UnpackedD16VMem feature.
6194 // TODO: remove this when we discard GFX80 encoding.
6195 if (ST.hasUnpackedD16VMem() && (get(Opcode).TSFlags & SIInstrFlags::D16Buf))
6196 Gen = SIEncodingFamily::GFX80;
6197
Stanislav Mekhanoshin5cf81672019-05-02 04:01:39 +00006198 if (get(Opcode).TSFlags & SIInstrFlags::SDWA) {
6199 switch (ST.getGeneration()) {
6200 default:
6201 Gen = SIEncodingFamily::SDWA;
6202 break;
6203 case AMDGPUSubtarget::GFX9:
6204 Gen = SIEncodingFamily::SDWA9;
6205 break;
6206 case AMDGPUSubtarget::GFX10:
6207 Gen = SIEncodingFamily::SDWA10;
6208 break;
6209 }
6210 }
6211
Tom Stellardc5a154d2018-06-28 23:47:12 +00006212 int MCOp = AMDGPU::getMCOpcode(Opcode, Gen);
6213
6214 // -1 means that Opcode is already a native instruction.
6215 if (MCOp == -1)
6216 return Opcode;
6217
6218 // (uint16_t)-1 means that Opcode is a pseudo instruction that has
6219 // no encoding in the given subtarget generation.
6220 if (MCOp == (uint16_t)-1)
6221 return -1;
6222
6223 return MCOp;
6224}
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00006225
6226static
6227TargetInstrInfo::RegSubRegPair getRegOrUndef(const MachineOperand &RegOpnd) {
6228 assert(RegOpnd.isReg());
6229 return RegOpnd.isUndef() ? TargetInstrInfo::RegSubRegPair() :
6230 getRegSubRegPair(RegOpnd);
6231}
6232
6233TargetInstrInfo::RegSubRegPair
6234llvm::getRegSequenceSubReg(MachineInstr &MI, unsigned SubReg) {
6235 assert(MI.isRegSequence());
6236 for (unsigned I = 0, E = (MI.getNumOperands() - 1)/ 2; I < E; ++I)
6237 if (MI.getOperand(1 + 2 * I + 1).getImm() == SubReg) {
6238 auto &RegOp = MI.getOperand(1 + 2 * I);
6239 return getRegOrUndef(RegOp);
6240 }
6241 return TargetInstrInfo::RegSubRegPair();
6242}
6243
6244// Try to find the definition of reg:subreg in subreg-manipulation pseudos
6245// Following a subreg of reg:subreg isn't supported
6246static bool followSubRegDef(MachineInstr &MI,
6247 TargetInstrInfo::RegSubRegPair &RSR) {
6248 if (!RSR.SubReg)
6249 return false;
6250 switch (MI.getOpcode()) {
6251 default: break;
6252 case AMDGPU::REG_SEQUENCE:
6253 RSR = getRegSequenceSubReg(MI, RSR.SubReg);
6254 return true;
6255 // EXTRACT_SUBREG ins't supported as this would follow a subreg of subreg
6256 case AMDGPU::INSERT_SUBREG:
6257 if (RSR.SubReg == (unsigned)MI.getOperand(3).getImm())
6258 // inserted the subreg we're looking for
6259 RSR = getRegOrUndef(MI.getOperand(2));
6260 else { // the subreg in the rest of the reg
6261 auto R1 = getRegOrUndef(MI.getOperand(1));
6262 if (R1.SubReg) // subreg of subreg isn't supported
6263 return false;
6264 RSR.Reg = R1.Reg;
6265 }
6266 return true;
6267 }
6268 return false;
6269}
6270
6271MachineInstr *llvm::getVRegSubRegDef(const TargetInstrInfo::RegSubRegPair &P,
6272 MachineRegisterInfo &MRI) {
6273 assert(MRI.isSSA());
Daniel Sanders2bea69b2019-08-01 23:27:28 +00006274 if (!Register::isVirtualRegister(P.Reg))
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00006275 return nullptr;
6276
6277 auto RSR = P;
6278 auto *DefInst = MRI.getVRegDef(RSR.Reg);
6279 while (auto *MI = DefInst) {
6280 DefInst = nullptr;
6281 switch (MI->getOpcode()) {
6282 case AMDGPU::COPY:
6283 case AMDGPU::V_MOV_B32_e32: {
6284 auto &Op1 = MI->getOperand(1);
Daniel Sanders2bea69b2019-08-01 23:27:28 +00006285 if (Op1.isReg() && Register::isVirtualRegister(Op1.getReg())) {
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00006286 if (Op1.isUndef())
6287 return nullptr;
6288 RSR = getRegSubRegPair(Op1);
6289 DefInst = MRI.getVRegDef(RSR.Reg);
6290 }
6291 break;
6292 }
6293 default:
6294 if (followSubRegDef(*MI, RSR)) {
6295 if (!RSR.Reg)
6296 return nullptr;
6297 DefInst = MRI.getVRegDef(RSR.Reg);
6298 }
6299 }
6300 if (!DefInst)
6301 return MI;
6302 }
6303 return nullptr;
6304}
Valery Pykhtin7fe97f82019-02-08 11:59:48 +00006305
Matt Arsenaultf39f3bd2019-06-18 12:48:36 +00006306bool llvm::execMayBeModifiedBeforeUse(const MachineRegisterInfo &MRI,
Jay Foad27ec1952019-07-12 15:59:40 +00006307 Register VReg,
Matt Arsenaultf39f3bd2019-06-18 12:48:36 +00006308 const MachineInstr &DefMI,
Jay Foad27ec1952019-07-12 15:59:40 +00006309 const MachineInstr &UseMI) {
Valery Pykhtin7fe97f82019-02-08 11:59:48 +00006310 assert(MRI.isSSA() && "Must be run on SSA");
Matt Arsenaultf39f3bd2019-06-18 12:48:36 +00006311
Valery Pykhtin7fe97f82019-02-08 11:59:48 +00006312 auto *TRI = MRI.getTargetRegisterInfo();
Matt Arsenaultf39f3bd2019-06-18 12:48:36 +00006313 auto *DefBB = DefMI.getParent();
Valery Pykhtin7fe97f82019-02-08 11:59:48 +00006314
Jay Foad27ec1952019-07-12 15:59:40 +00006315 // Don't bother searching between blocks, although it is possible this block
6316 // doesn't modify exec.
6317 if (UseMI.getParent() != DefBB)
6318 return true;
Valery Pykhtin7fe97f82019-02-08 11:59:48 +00006319
Matt Arsenaultf39f3bd2019-06-18 12:48:36 +00006320 const int MaxInstScan = 20;
Jay Foad27ec1952019-07-12 15:59:40 +00006321 int NumInst = 0;
Matt Arsenaultf39f3bd2019-06-18 12:48:36 +00006322
Jay Foad27ec1952019-07-12 15:59:40 +00006323 // Stop scan at the use.
6324 auto E = UseMI.getIterator();
Matt Arsenaultf39f3bd2019-06-18 12:48:36 +00006325 for (auto I = std::next(DefMI.getIterator()); I != E; ++I) {
6326 if (I->isDebugInstr())
6327 continue;
6328
Jay Foad27ec1952019-07-12 15:59:40 +00006329 if (++NumInst > MaxInstScan)
Matt Arsenaultf39f3bd2019-06-18 12:48:36 +00006330 return true;
6331
6332 if (I->modifiesRegister(AMDGPU::EXEC, TRI))
6333 return true;
Valery Pykhtin7fe97f82019-02-08 11:59:48 +00006334 }
Matt Arsenaultf39f3bd2019-06-18 12:48:36 +00006335
6336 return false;
Valery Pykhtin7fe97f82019-02-08 11:59:48 +00006337}
Jay Foad27ec1952019-07-12 15:59:40 +00006338
6339bool llvm::execMayBeModifiedBeforeAnyUse(const MachineRegisterInfo &MRI,
6340 Register VReg,
6341 const MachineInstr &DefMI) {
6342 assert(MRI.isSSA() && "Must be run on SSA");
6343
6344 auto *TRI = MRI.getTargetRegisterInfo();
6345 auto *DefBB = DefMI.getParent();
6346
6347 const int MaxUseInstScan = 10;
6348 int NumUseInst = 0;
6349
6350 for (auto &UseInst : MRI.use_nodbg_instructions(VReg)) {
6351 // Don't bother searching between blocks, although it is possible this block
6352 // doesn't modify exec.
6353 if (UseInst.getParent() != DefBB)
6354 return true;
6355
6356 if (++NumUseInst > MaxUseInstScan)
6357 return true;
6358 }
6359
6360 const int MaxInstScan = 20;
6361 int NumInst = 0;
6362
6363 // Stop scan when we have seen all the uses.
6364 for (auto I = std::next(DefMI.getIterator()); ; ++I) {
6365 if (I->isDebugInstr())
6366 continue;
6367
6368 if (++NumInst > MaxInstScan)
6369 return true;
6370
6371 if (I->readsRegister(VReg))
6372 if (--NumUseInst == 0)
6373 return false;
6374
6375 if (I->modifiesRegister(AMDGPU::EXEC, TRI))
6376 return true;
6377 }
6378}