blob: 8a35ef014573e9666ff5a7bd36c47b3532f69119 [file] [log] [blame]
Eugene Zelenko59e12822017-08-08 00:47:13 +00001//===- SIInstrInfo.cpp - SI Instruction Information ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// SI Implementation of TargetInstrInfo.
Tom Stellard75aadc22012-12-11 21:25:42 +000011//
12//===----------------------------------------------------------------------===//
13
Tom Stellard75aadc22012-12-11 21:25:42 +000014#include "SIInstrInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000015#include "AMDGPU.h"
16#include "AMDGPUSubtarget.h"
Tom Stellardcb6ba622016-04-30 00:23:06 +000017#include "GCNHazardRecognizer.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000020#include "SIRegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000021#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000022#include "Utils/AMDGPUBaseInfo.h"
23#include "llvm/ADT/APInt.h"
24#include "llvm/ADT/ArrayRef.h"
25#include "llvm/ADT/SmallVector.h"
26#include "llvm/ADT/StringRef.h"
27#include "llvm/ADT/iterator_range.h"
28#include "llvm/Analysis/AliasAnalysis.h"
29#include "llvm/Analysis/MemoryLocation.h"
Stanislav Mekhanoshin7fe9a5d2017-09-13 22:20:47 +000030#include "llvm/Analysis/ValueTracking.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000031#include "llvm/CodeGen/MachineBasicBlock.h"
Scott Linder823549a2018-10-08 18:47:01 +000032#include "llvm/CodeGen/MachineDominators.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000033#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000034#include "llvm/CodeGen/MachineFunction.h"
35#include "llvm/CodeGen/MachineInstr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000036#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000037#include "llvm/CodeGen/MachineInstrBundle.h"
38#include "llvm/CodeGen/MachineMemOperand.h"
39#include "llvm/CodeGen/MachineOperand.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000041#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellardcb6ba622016-04-30 00:23:06 +000042#include "llvm/CodeGen/ScheduleDAG.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000043#include "llvm/CodeGen/SelectionDAGNodes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000044#include "llvm/CodeGen/TargetOpcodes.h"
45#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000046#include "llvm/IR/DebugLoc.h"
Matt Arsenault21a43822017-04-06 21:09:53 +000047#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000048#include "llvm/IR/Function.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000049#include "llvm/IR/InlineAsm.h"
50#include "llvm/IR/LLVMContext.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000051#include "llvm/MC/MCInstrDesc.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000052#include "llvm/Support/Casting.h"
53#include "llvm/Support/CommandLine.h"
54#include "llvm/Support/Compiler.h"
55#include "llvm/Support/ErrorHandling.h"
David Blaikie13e77db2018-03-23 23:58:25 +000056#include "llvm/Support/MachineValueType.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000057#include "llvm/Support/MathExtras.h"
58#include "llvm/Target/TargetMachine.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000059#include <cassert>
60#include <cstdint>
61#include <iterator>
62#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000063
64using namespace llvm;
65
Tom Stellardc5a154d2018-06-28 23:47:12 +000066#define GET_INSTRINFO_CTOR_DTOR
67#include "AMDGPUGenInstrInfo.inc"
68
69namespace llvm {
70namespace AMDGPU {
71#define GET_D16ImageDimIntrinsics_IMPL
72#define GET_ImageDimIntrinsicTable_IMPL
73#define GET_RsrcIntrinsics_IMPL
74#include "AMDGPUGenSearchableTables.inc"
75}
76}
77
78
Matt Arsenault6bc43d82016-10-06 16:20:41 +000079// Must be at least 4 to be able to branch over minimum unconditional branch
80// code. This is only for making it possible to write reasonably small tests for
81// long branches.
82static cl::opt<unsigned>
83BranchOffsetBits("amdgpu-s-branch-bits", cl::ReallyHidden, cl::init(16),
84 cl::desc("Restrict range of branch instructions (DEBUG)"));
85
Tom Stellard5bfbae52018-07-11 20:59:01 +000086SIInstrInfo::SIInstrInfo(const GCNSubtarget &ST)
Tom Stellardc5a154d2018-06-28 23:47:12 +000087 : AMDGPUGenInstrInfo(AMDGPU::ADJCALLSTACKUP, AMDGPU::ADJCALLSTACKDOWN),
88 RI(ST), ST(ST) {}
Tom Stellard75aadc22012-12-11 21:25:42 +000089
Tom Stellard82166022013-11-13 23:36:37 +000090//===----------------------------------------------------------------------===//
91// TargetInstrInfo callbacks
92//===----------------------------------------------------------------------===//
93
Matt Arsenaultc10853f2014-08-06 00:29:43 +000094static unsigned getNumOperandsNoGlue(SDNode *Node) {
95 unsigned N = Node->getNumOperands();
96 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
97 --N;
98 return N;
99}
100
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000101/// Returns true if both nodes have the same value for the given
Tom Stellard155bbb72014-08-11 22:18:17 +0000102/// operand \p Op, or if both nodes do not have this operand.
103static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
104 unsigned Opc0 = N0->getMachineOpcode();
105 unsigned Opc1 = N1->getMachineOpcode();
106
107 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
108 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
109
110 if (Op0Idx == -1 && Op1Idx == -1)
111 return true;
112
113
114 if ((Op0Idx == -1 && Op1Idx != -1) ||
115 (Op1Idx == -1 && Op0Idx != -1))
116 return false;
117
118 // getNamedOperandIdx returns the index for the MachineInstr's operands,
119 // which includes the result as the first operand. We are indexing into the
120 // MachineSDNode's operands, so we need to skip the result operand to get
121 // the real index.
122 --Op0Idx;
123 --Op1Idx;
124
Tom Stellardb8b84132014-09-03 15:22:39 +0000125 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +0000126}
127
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000128bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr &MI,
Matt Arsenaulta48b8662015-04-23 23:34:48 +0000129 AliasAnalysis *AA) const {
130 // TODO: The generic check fails for VALU instructions that should be
131 // rematerializable due to implicit reads of exec. We really want all of the
132 // generic logic for this except for this.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000133 switch (MI.getOpcode()) {
Matt Arsenaulta48b8662015-04-23 23:34:48 +0000134 case AMDGPU::V_MOV_B32_e32:
135 case AMDGPU::V_MOV_B32_e64:
Matt Arsenault80f766a2015-09-10 01:23:28 +0000136 case AMDGPU::V_MOV_B64_PSEUDO:
Matt Arsenaultcba0c6d2019-02-04 22:26:21 +0000137 // No implicit operands.
138 return MI.getNumOperands() == MI.getDesc().getNumOperands();
Matt Arsenaulta48b8662015-04-23 23:34:48 +0000139 default:
140 return false;
141 }
142}
143
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000144bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
145 int64_t &Offset0,
146 int64_t &Offset1) const {
147 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
148 return false;
149
150 unsigned Opc0 = Load0->getMachineOpcode();
151 unsigned Opc1 = Load1->getMachineOpcode();
152
153 // Make sure both are actually loads.
154 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
155 return false;
156
157 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +0000158
159 // FIXME: Handle this case:
160 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
161 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000162
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000163 // Check base reg.
Matt Arsenault07f904b2019-03-08 20:30:50 +0000164 if (Load0->getOperand(0) != Load1->getOperand(0))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000165 return false;
166
Matt Arsenault972c12a2014-09-17 17:48:32 +0000167 // Skip read2 / write2 variants for simplicity.
168 // TODO: We should report true if the used offsets are adjacent (excluded
169 // st64 versions).
170 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
171 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
172 return false;
173
Matt Arsenault07f904b2019-03-08 20:30:50 +0000174 Offset0 = cast<ConstantSDNode>(Load0->getOperand(1))->getZExtValue();
175 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000176 return true;
177 }
178
179 if (isSMRD(Opc0) && isSMRD(Opc1)) {
Nicolai Haehnleef449782017-04-24 16:53:52 +0000180 // Skip time and cache invalidation instructions.
181 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::sbase) == -1 ||
182 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::sbase) == -1)
183 return false;
184
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000185 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
186
187 // Check base reg.
188 if (Load0->getOperand(0) != Load1->getOperand(0))
189 return false;
190
Tom Stellardf0a575f2015-03-23 16:06:01 +0000191 const ConstantSDNode *Load0Offset =
192 dyn_cast<ConstantSDNode>(Load0->getOperand(1));
193 const ConstantSDNode *Load1Offset =
194 dyn_cast<ConstantSDNode>(Load1->getOperand(1));
195
196 if (!Load0Offset || !Load1Offset)
197 return false;
198
Tom Stellardf0a575f2015-03-23 16:06:01 +0000199 Offset0 = Load0Offset->getZExtValue();
200 Offset1 = Load1Offset->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000201 return true;
202 }
203
204 // MUBUF and MTBUF can access the same addresses.
205 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000206
207 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000208 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
Tom Stellard155bbb72014-08-11 22:18:17 +0000209 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000210 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000211 return false;
212
Tom Stellard155bbb72014-08-11 22:18:17 +0000213 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
214 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
215
216 if (OffIdx0 == -1 || OffIdx1 == -1)
217 return false;
218
219 // getNamedOperandIdx returns the index for MachineInstrs. Since they
Matt Arsenault07f904b2019-03-08 20:30:50 +0000220 // include the output in the operand list, but SDNodes don't, we need to
Tom Stellard155bbb72014-08-11 22:18:17 +0000221 // subtract the index by one.
222 --OffIdx0;
223 --OffIdx1;
224
225 SDValue Off0 = Load0->getOperand(OffIdx0);
226 SDValue Off1 = Load1->getOperand(OffIdx1);
227
228 // The offset might be a FrameIndexSDNode.
229 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
230 return false;
231
232 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
233 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000234 return true;
235 }
236
237 return false;
238}
239
Matt Arsenault2e991122014-09-10 23:26:16 +0000240static bool isStride64(unsigned Opc) {
241 switch (Opc) {
242 case AMDGPU::DS_READ2ST64_B32:
243 case AMDGPU::DS_READ2ST64_B64:
244 case AMDGPU::DS_WRITE2ST64_B32:
245 case AMDGPU::DS_WRITE2ST64_B64:
246 return true;
247 default:
248 return false;
249 }
250}
251
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000252bool SIInstrInfo::getMemOperandWithOffset(MachineInstr &LdSt,
253 MachineOperand *&BaseOp,
254 int64_t &Offset,
255 const TargetRegisterInfo *TRI) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000256 unsigned Opc = LdSt.getOpcode();
Matt Arsenault3add6432015-10-20 04:35:43 +0000257
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000258 if (isDS(LdSt)) {
259 const MachineOperand *OffsetImm =
260 getNamedOperand(LdSt, AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000261 if (OffsetImm) {
262 // Normal, single offset LDS instruction.
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000263 BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::addr);
Matt Arsenaultcdd191d2019-01-28 20:14:49 +0000264 // TODO: ds_consume/ds_append use M0 for the base address. Is it safe to
265 // report that here?
266 if (!BaseOp)
267 return false;
268
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000269 Offset = OffsetImm->getImm();
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000270 assert(BaseOp->isReg() && "getMemOperandWithOffset only supports base "
271 "operands of type register.");
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000272 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000273 }
274
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000275 // The 2 offset instructions use offset0 and offset1 instead. We can treat
276 // these as a load with a single offset if the 2 offsets are consecutive. We
277 // will use this for some partially aligned loads.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000278 const MachineOperand *Offset0Imm =
279 getNamedOperand(LdSt, AMDGPU::OpName::offset0);
280 const MachineOperand *Offset1Imm =
281 getNamedOperand(LdSt, AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000282
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000283 uint8_t Offset0 = Offset0Imm->getImm();
284 uint8_t Offset1 = Offset1Imm->getImm();
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000285
Matt Arsenault84db5d92015-07-14 17:57:36 +0000286 if (Offset1 > Offset0 && Offset1 - Offset0 == 1) {
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000287 // Each of these offsets is in element sized units, so we need to convert
288 // to bytes of the individual reads.
289
290 unsigned EltSize;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000291 if (LdSt.mayLoad())
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000292 EltSize = TRI->getRegSizeInBits(*getOpRegClass(LdSt, 0)) / 16;
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000293 else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000294 assert(LdSt.mayStore());
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000295 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000296 EltSize = TRI->getRegSizeInBits(*getOpRegClass(LdSt, Data0Idx)) / 8;
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000297 }
298
Matt Arsenault2e991122014-09-10 23:26:16 +0000299 if (isStride64(Opc))
300 EltSize *= 64;
301
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000302 BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::addr);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000303 Offset = EltSize * Offset0;
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000304 assert(BaseOp->isReg() && "getMemOperandWithOffset only supports base "
305 "operands of type register.");
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000306 return true;
307 }
308
309 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000310 }
311
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000312 if (isMUBUF(LdSt) || isMTBUF(LdSt)) {
Matt Arsenault36666292016-11-15 20:14:27 +0000313 const MachineOperand *SOffset = getNamedOperand(LdSt, AMDGPU::OpName::soffset);
314 if (SOffset && SOffset->isReg())
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000315 return false;
316
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000317 MachineOperand *AddrReg = getNamedOperand(LdSt, AMDGPU::OpName::vaddr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000318 if (!AddrReg)
319 return false;
320
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000321 const MachineOperand *OffsetImm =
322 getNamedOperand(LdSt, AMDGPU::OpName::offset);
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000323 BaseOp = AddrReg;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000324 Offset = OffsetImm->getImm();
Matt Arsenault36666292016-11-15 20:14:27 +0000325
326 if (SOffset) // soffset can be an inline immediate.
327 Offset += SOffset->getImm();
328
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000329 assert(BaseOp->isReg() && "getMemOperandWithOffset only supports base "
330 "operands of type register.");
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000331 return true;
332 }
333
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000334 if (isSMRD(LdSt)) {
335 const MachineOperand *OffsetImm =
336 getNamedOperand(LdSt, AMDGPU::OpName::offset);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000337 if (!OffsetImm)
338 return false;
339
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000340 MachineOperand *SBaseReg = getNamedOperand(LdSt, AMDGPU::OpName::sbase);
341 BaseOp = SBaseReg;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000342 Offset = OffsetImm->getImm();
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000343 assert(BaseOp->isReg() && "getMemOperandWithOffset only supports base "
344 "operands of type register.");
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000345 return true;
346 }
347
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000348 if (isFLAT(LdSt)) {
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000349 MachineOperand *VAddr = getNamedOperand(LdSt, AMDGPU::OpName::vaddr);
Matt Arsenault37a58e02017-07-21 18:06:36 +0000350 if (VAddr) {
351 // Can't analyze 2 offsets.
352 if (getNamedOperand(LdSt, AMDGPU::OpName::saddr))
353 return false;
354
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000355 BaseOp = VAddr;
Matt Arsenault37a58e02017-07-21 18:06:36 +0000356 } else {
357 // scratch instructions have either vaddr or saddr.
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000358 BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::saddr);
Matt Arsenault37a58e02017-07-21 18:06:36 +0000359 }
360
361 Offset = getNamedOperand(LdSt, AMDGPU::OpName::offset)->getImm();
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000362 assert(BaseOp->isReg() && "getMemOperandWithOffset only supports base "
363 "operands of type register.");
Matt Arsenault43578ec2016-06-02 20:05:20 +0000364 return true;
365 }
366
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000367 return false;
368}
369
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000370static bool memOpsHaveSameBasePtr(const MachineInstr &MI1,
371 const MachineOperand &BaseOp1,
372 const MachineInstr &MI2,
373 const MachineOperand &BaseOp2) {
374 // Support only base operands with base registers.
375 // Note: this could be extended to support FI operands.
376 if (!BaseOp1.isReg() || !BaseOp2.isReg())
377 return false;
378
379 if (BaseOp1.isIdenticalTo(BaseOp2))
Stanislav Mekhanoshin7fe9a5d2017-09-13 22:20:47 +0000380 return true;
381
382 if (!MI1.hasOneMemOperand() || !MI2.hasOneMemOperand())
383 return false;
384
385 auto MO1 = *MI1.memoperands_begin();
386 auto MO2 = *MI2.memoperands_begin();
387 if (MO1->getAddrSpace() != MO2->getAddrSpace())
388 return false;
389
390 auto Base1 = MO1->getValue();
391 auto Base2 = MO2->getValue();
392 if (!Base1 || !Base2)
393 return false;
394 const MachineFunction &MF = *MI1.getParent()->getParent();
Matthias Braunf1caa282017-12-15 22:22:58 +0000395 const DataLayout &DL = MF.getFunction().getParent()->getDataLayout();
Stanislav Mekhanoshin7fe9a5d2017-09-13 22:20:47 +0000396 Base1 = GetUnderlyingObject(Base1, DL);
397 Base2 = GetUnderlyingObject(Base1, DL);
398
399 if (isa<UndefValue>(Base1) || isa<UndefValue>(Base2))
400 return false;
401
402 return Base1 == Base2;
403}
404
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000405bool SIInstrInfo::shouldClusterMemOps(MachineOperand &BaseOp1,
406 MachineOperand &BaseOp2,
Jun Bum Lim4c5bd582016-04-15 14:58:38 +0000407 unsigned NumLoads) const {
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +0000408 MachineInstr &FirstLdSt = *BaseOp1.getParent();
409 MachineInstr &SecondLdSt = *BaseOp2.getParent();
410
411 if (!memOpsHaveSameBasePtr(FirstLdSt, BaseOp1, SecondLdSt, BaseOp2))
Stanislav Mekhanoshin7fe9a5d2017-09-13 22:20:47 +0000412 return false;
413
NAKAMURA Takumife1202c2016-06-20 00:37:41 +0000414 const MachineOperand *FirstDst = nullptr;
415 const MachineOperand *SecondDst = nullptr;
Tom Stellarda76bcc22016-03-28 16:10:13 +0000416
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000417 if ((isMUBUF(FirstLdSt) && isMUBUF(SecondLdSt)) ||
Matt Arsenault74f64832017-02-01 20:22:51 +0000418 (isMTBUF(FirstLdSt) && isMTBUF(SecondLdSt)) ||
419 (isFLAT(FirstLdSt) && isFLAT(SecondLdSt))) {
Stanislav Mekhanoshin7fe9a5d2017-09-13 22:20:47 +0000420 const unsigned MaxGlobalLoadCluster = 6;
421 if (NumLoads > MaxGlobalLoadCluster)
422 return false;
423
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000424 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdata);
Stanislav Mekhanoshin949fac92017-09-06 15:31:30 +0000425 if (!FirstDst)
426 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000427 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdata);
Stanislav Mekhanoshin949fac92017-09-06 15:31:30 +0000428 if (!SecondDst)
429 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdst);
Matt Arsenault437fd712016-11-29 19:30:41 +0000430 } else if (isSMRD(FirstLdSt) && isSMRD(SecondLdSt)) {
431 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::sdst);
432 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::sdst);
433 } else if (isDS(FirstLdSt) && isDS(SecondLdSt)) {
434 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdst);
435 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdst);
Tom Stellarda76bcc22016-03-28 16:10:13 +0000436 }
437
438 if (!FirstDst || !SecondDst)
Matt Arsenault0e75a062014-09-17 17:48:30 +0000439 return false;
440
Tom Stellarda76bcc22016-03-28 16:10:13 +0000441 // Try to limit clustering based on the total number of bytes loaded
442 // rather than the number of instructions. This is done to help reduce
443 // register pressure. The method used is somewhat inexact, though,
444 // because it assumes that all loads in the cluster will load the
445 // same number of bytes as FirstLdSt.
Matt Arsenault0e75a062014-09-17 17:48:30 +0000446
Tom Stellarda76bcc22016-03-28 16:10:13 +0000447 // The unit of this value is bytes.
448 // FIXME: This needs finer tuning.
449 unsigned LoadClusterThreshold = 16;
Matt Arsenault0e75a062014-09-17 17:48:30 +0000450
Tom Stellarda76bcc22016-03-28 16:10:13 +0000451 const MachineRegisterInfo &MRI =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000452 FirstLdSt.getParent()->getParent()->getRegInfo();
Tom Stellarda76bcc22016-03-28 16:10:13 +0000453 const TargetRegisterClass *DstRC = MRI.getRegClass(FirstDst->getReg());
454
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000455 return (NumLoads * (RI.getRegSizeInBits(*DstRC) / 8)) <= LoadClusterThreshold;
Matt Arsenault0e75a062014-09-17 17:48:30 +0000456}
457
Tom Stellardc5a154d2018-06-28 23:47:12 +0000458// FIXME: This behaves strangely. If, for example, you have 32 load + stores,
459// the first 16 loads will be interleaved with the stores, and the next 16 will
460// be clustered as expected. It should really split into 2 16 store batches.
461//
462// Loads are clustered until this returns false, rather than trying to schedule
463// groups of stores. This also means we have to deal with saying different
464// address space loads should be clustered, and ones which might cause bank
465// conflicts.
466//
467// This might be deprecated so it might not be worth that much effort to fix.
468bool SIInstrInfo::shouldScheduleLoadsNear(SDNode *Load0, SDNode *Load1,
469 int64_t Offset0, int64_t Offset1,
470 unsigned NumLoads) const {
471 assert(Offset1 > Offset0 &&
472 "Second offset should be larger than first offset!");
473 // If we have less than 16 loads in a row, and the offsets are within 64
474 // bytes, then schedule together.
475
476 // A cacheline is 64 bytes (for global memory).
477 return (NumLoads <= 16 && (Offset1 - Offset0) < 64);
478}
479
Matt Arsenault21a43822017-04-06 21:09:53 +0000480static void reportIllegalCopy(const SIInstrInfo *TII, MachineBasicBlock &MBB,
481 MachineBasicBlock::iterator MI,
482 const DebugLoc &DL, unsigned DestReg,
483 unsigned SrcReg, bool KillSrc) {
484 MachineFunction *MF = MBB.getParent();
Matthias Braunf1caa282017-12-15 22:22:58 +0000485 DiagnosticInfoUnsupported IllegalCopy(MF->getFunction(),
Matt Arsenault21a43822017-04-06 21:09:53 +0000486 "illegal SGPR to VGPR copy",
487 DL, DS_Error);
Matthias Braunf1caa282017-12-15 22:22:58 +0000488 LLVMContext &C = MF->getFunction().getContext();
Matt Arsenault21a43822017-04-06 21:09:53 +0000489 C.diagnose(IllegalCopy);
490
491 BuildMI(MBB, MI, DL, TII->get(AMDGPU::SI_ILLEGAL_COPY), DestReg)
492 .addReg(SrcReg, getKillRegState(KillSrc));
493}
494
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000495void SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
496 MachineBasicBlock::iterator MI,
497 const DebugLoc &DL, unsigned DestReg,
498 unsigned SrcReg, bool KillSrc) const {
Matt Arsenault314cbf72016-11-07 16:39:22 +0000499 const TargetRegisterClass *RC = RI.getPhysRegClass(DestReg);
Christian Konigd0e3da12013-03-01 09:46:27 +0000500
Matt Arsenault314cbf72016-11-07 16:39:22 +0000501 if (RC == &AMDGPU::VGPR_32RegClass) {
502 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
503 AMDGPU::SReg_32RegClass.contains(SrcReg));
504 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
505 .addReg(SrcReg, getKillRegState(KillSrc));
506 return;
507 }
Christian Konigd0e3da12013-03-01 09:46:27 +0000508
Marek Olsak79c05872016-11-25 17:37:09 +0000509 if (RC == &AMDGPU::SReg_32_XM0RegClass ||
510 RC == &AMDGPU::SReg_32RegClass) {
Nicolai Haehnlee58e0e32016-09-12 16:25:20 +0000511 if (SrcReg == AMDGPU::SCC) {
512 BuildMI(MBB, MI, DL, get(AMDGPU::S_CSELECT_B32), DestReg)
513 .addImm(-1)
514 .addImm(0);
515 return;
516 }
517
Matt Arsenault21a43822017-04-06 21:09:53 +0000518 if (!AMDGPU::SReg_32RegClass.contains(SrcReg)) {
519 reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc);
520 return;
521 }
522
Christian Konigd0e3da12013-03-01 09:46:27 +0000523 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
524 .addReg(SrcReg, getKillRegState(KillSrc));
525 return;
Matt Arsenault314cbf72016-11-07 16:39:22 +0000526 }
Christian Konigd0e3da12013-03-01 09:46:27 +0000527
Matt Arsenault314cbf72016-11-07 16:39:22 +0000528 if (RC == &AMDGPU::SReg_64RegClass) {
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000529 if (DestReg == AMDGPU::VCC) {
Matt Arsenault99981682015-02-14 02:55:56 +0000530 if (AMDGPU::SReg_64RegClass.contains(SrcReg)) {
531 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC)
532 .addReg(SrcReg, getKillRegState(KillSrc));
533 } else {
534 // FIXME: Hack until VReg_1 removed.
535 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000536 BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_U32_e32))
Matt Arsenault99981682015-02-14 02:55:56 +0000537 .addImm(0)
538 .addReg(SrcReg, getKillRegState(KillSrc));
539 }
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000540
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000541 return;
542 }
543
Matt Arsenault21a43822017-04-06 21:09:53 +0000544 if (!AMDGPU::SReg_64RegClass.contains(SrcReg)) {
545 reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc);
546 return;
547 }
548
Tom Stellard75aadc22012-12-11 21:25:42 +0000549 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
550 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000551 return;
Christian Konigd0e3da12013-03-01 09:46:27 +0000552 }
553
Matt Arsenault314cbf72016-11-07 16:39:22 +0000554 if (DestReg == AMDGPU::SCC) {
555 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
556 BuildMI(MBB, MI, DL, get(AMDGPU::S_CMP_LG_U32))
557 .addReg(SrcReg, getKillRegState(KillSrc))
558 .addImm(0);
559 return;
560 }
561
562 unsigned EltSize = 4;
563 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
564 if (RI.isSGPRClass(RC)) {
Tim Renouf361b5b22019-03-21 12:01:21 +0000565 // TODO: Copy vec3/vec5 with s_mov_b64s then final s_mov_b32.
566 if (!(RI.getRegSizeInBits(*RC) % 64)) {
Matt Arsenault314cbf72016-11-07 16:39:22 +0000567 Opcode = AMDGPU::S_MOV_B64;
568 EltSize = 8;
569 } else {
570 Opcode = AMDGPU::S_MOV_B32;
571 EltSize = 4;
572 }
Matt Arsenault21a43822017-04-06 21:09:53 +0000573
574 if (!RI.isSGPRClass(RI.getPhysRegClass(SrcReg))) {
575 reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc);
576 return;
577 }
Matt Arsenault314cbf72016-11-07 16:39:22 +0000578 }
579
580 ArrayRef<int16_t> SubIndices = RI.getRegSplitParts(RC, EltSize);
Matt Arsenault73d2f892016-07-15 22:32:02 +0000581 bool Forward = RI.getHWRegIndex(DestReg) <= RI.getHWRegIndex(SrcReg);
Nicolai Haehnledd587052015-12-19 01:16:06 +0000582
583 for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) {
584 unsigned SubIdx;
585 if (Forward)
586 SubIdx = SubIndices[Idx];
587 else
588 SubIdx = SubIndices[SubIndices.size() - Idx - 1];
589
Christian Konigd0e3da12013-03-01 09:46:27 +0000590 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
591 get(Opcode), RI.getSubReg(DestReg, SubIdx));
592
Nicolai Haehnledd587052015-12-19 01:16:06 +0000593 Builder.addReg(RI.getSubReg(SrcReg, SubIdx));
Christian Konigd0e3da12013-03-01 09:46:27 +0000594
Nicolai Haehnledd587052015-12-19 01:16:06 +0000595 if (Idx == 0)
Christian Konigd0e3da12013-03-01 09:46:27 +0000596 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Matt Arsenault73d2f892016-07-15 22:32:02 +0000597
Matt Arsenault05c26472017-06-12 17:19:20 +0000598 bool UseKill = KillSrc && Idx == SubIndices.size() - 1;
599 Builder.addReg(SrcReg, getKillRegState(UseKill) | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000600 }
601}
602
Matt Arsenaultbbb47da2016-09-08 17:19:29 +0000603int SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000604 int NewOpc;
605
606 // Try to map original to commuted opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000607 NewOpc = AMDGPU::getCommuteRev(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000608 if (NewOpc != -1)
609 // Check if the commuted (REV) opcode exists on the target.
610 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000611
612 // Try to map commuted to original opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000613 NewOpc = AMDGPU::getCommuteOrig(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000614 if (NewOpc != -1)
615 // Check if the original (non-REV) opcode exists on the target.
616 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000617
618 return Opcode;
619}
620
Jan Sjodina06bfe02017-05-15 20:18:37 +0000621void SIInstrInfo::materializeImmediate(MachineBasicBlock &MBB,
622 MachineBasicBlock::iterator MI,
623 const DebugLoc &DL, unsigned DestReg,
624 int64_t Value) const {
625 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
626 const TargetRegisterClass *RegClass = MRI.getRegClass(DestReg);
627 if (RegClass == &AMDGPU::SReg_32RegClass ||
628 RegClass == &AMDGPU::SGPR_32RegClass ||
629 RegClass == &AMDGPU::SReg_32_XM0RegClass ||
630 RegClass == &AMDGPU::SReg_32_XM0_XEXECRegClass) {
631 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
632 .addImm(Value);
633 return;
634 }
635
636 if (RegClass == &AMDGPU::SReg_64RegClass ||
637 RegClass == &AMDGPU::SGPR_64RegClass ||
638 RegClass == &AMDGPU::SReg_64_XEXECRegClass) {
639 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
640 .addImm(Value);
641 return;
642 }
643
644 if (RegClass == &AMDGPU::VGPR_32RegClass) {
645 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
646 .addImm(Value);
647 return;
648 }
649 if (RegClass == &AMDGPU::VReg_64RegClass) {
650 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B64_PSEUDO), DestReg)
651 .addImm(Value);
652 return;
653 }
654
655 unsigned EltSize = 4;
656 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
657 if (RI.isSGPRClass(RegClass)) {
658 if (RI.getRegSizeInBits(*RegClass) > 32) {
659 Opcode = AMDGPU::S_MOV_B64;
660 EltSize = 8;
661 } else {
662 Opcode = AMDGPU::S_MOV_B32;
663 EltSize = 4;
664 }
665 }
666
667 ArrayRef<int16_t> SubIndices = RI.getRegSplitParts(RegClass, EltSize);
668 for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) {
669 int64_t IdxValue = Idx == 0 ? Value : 0;
670
671 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
672 get(Opcode), RI.getSubReg(DestReg, Idx));
673 Builder.addImm(IdxValue);
674 }
675}
676
677const TargetRegisterClass *
678SIInstrInfo::getPreferredSelectRegClass(unsigned Size) const {
679 return &AMDGPU::VGPR_32RegClass;
680}
681
682void SIInstrInfo::insertVectorSelect(MachineBasicBlock &MBB,
683 MachineBasicBlock::iterator I,
684 const DebugLoc &DL, unsigned DstReg,
685 ArrayRef<MachineOperand> Cond,
686 unsigned TrueReg,
687 unsigned FalseReg) const {
688 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
NAKAMURA Takumi994a43d2017-05-16 04:01:23 +0000689 assert(MRI.getRegClass(DstReg) == &AMDGPU::VGPR_32RegClass &&
690 "Not a VGPR32 reg");
Jan Sjodina06bfe02017-05-15 20:18:37 +0000691
692 if (Cond.size() == 1) {
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000693 unsigned SReg = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
694 BuildMI(MBB, I, DL, get(AMDGPU::COPY), SReg)
695 .add(Cond[0]);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000696 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000697 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000698 .addReg(FalseReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000699 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000700 .addReg(TrueReg)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000701 .addReg(SReg);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000702 } else if (Cond.size() == 2) {
703 assert(Cond[0].isImm() && "Cond[0] is not an immediate");
704 switch (Cond[0].getImm()) {
705 case SIInstrInfo::SCC_TRUE: {
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000706 unsigned SReg = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000707 BuildMI(MBB, I, DL, get(AMDGPU::S_CSELECT_B64), SReg)
708 .addImm(-1)
709 .addImm(0);
710 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000711 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000712 .addReg(FalseReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000713 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000714 .addReg(TrueReg)
715 .addReg(SReg);
716 break;
717 }
718 case SIInstrInfo::SCC_FALSE: {
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000719 unsigned SReg = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000720 BuildMI(MBB, I, DL, get(AMDGPU::S_CSELECT_B64), SReg)
721 .addImm(0)
722 .addImm(-1);
723 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000724 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000725 .addReg(FalseReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000726 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000727 .addReg(TrueReg)
728 .addReg(SReg);
729 break;
730 }
731 case SIInstrInfo::VCCNZ: {
732 MachineOperand RegOp = Cond[1];
733 RegOp.setImplicit(false);
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000734 unsigned SReg = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
735 BuildMI(MBB, I, DL, get(AMDGPU::COPY), SReg)
736 .add(RegOp);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000737 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000738 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000739 .addReg(FalseReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000740 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000741 .addReg(TrueReg)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000742 .addReg(SReg);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000743 break;
744 }
745 case SIInstrInfo::VCCZ: {
746 MachineOperand RegOp = Cond[1];
747 RegOp.setImplicit(false);
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000748 unsigned SReg = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
749 BuildMI(MBB, I, DL, get(AMDGPU::COPY), SReg)
750 .add(RegOp);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000751 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000752 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000753 .addReg(TrueReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000754 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000755 .addReg(FalseReg)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000756 .addReg(SReg);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000757 break;
758 }
759 case SIInstrInfo::EXECNZ: {
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000760 unsigned SReg = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000761 unsigned SReg2 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
762 BuildMI(MBB, I, DL, get(AMDGPU::S_OR_SAVEEXEC_B64), SReg2)
763 .addImm(0);
764 BuildMI(MBB, I, DL, get(AMDGPU::S_CSELECT_B64), SReg)
765 .addImm(-1)
766 .addImm(0);
767 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000768 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000769 .addReg(FalseReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000770 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000771 .addReg(TrueReg)
772 .addReg(SReg);
773 break;
774 }
775 case SIInstrInfo::EXECZ: {
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000776 unsigned SReg = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000777 unsigned SReg2 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
778 BuildMI(MBB, I, DL, get(AMDGPU::S_OR_SAVEEXEC_B64), SReg2)
779 .addImm(0);
780 BuildMI(MBB, I, DL, get(AMDGPU::S_CSELECT_B64), SReg)
781 .addImm(0)
782 .addImm(-1);
783 BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000784 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000785 .addReg(FalseReg)
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000786 .addImm(0)
Jan Sjodina06bfe02017-05-15 20:18:37 +0000787 .addReg(TrueReg)
788 .addReg(SReg);
789 llvm_unreachable("Unhandled branch predicate EXECZ");
790 break;
791 }
792 default:
793 llvm_unreachable("invalid branch predicate");
794 }
795 } else {
796 llvm_unreachable("Can only handle Cond size 1 or 2");
797 }
798}
799
800unsigned SIInstrInfo::insertEQ(MachineBasicBlock *MBB,
801 MachineBasicBlock::iterator I,
802 const DebugLoc &DL,
803 unsigned SrcReg, int Value) const {
804 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
805 unsigned Reg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
806 BuildMI(*MBB, I, DL, get(AMDGPU::V_CMP_EQ_I32_e64), Reg)
807 .addImm(Value)
808 .addReg(SrcReg);
809
810 return Reg;
811}
812
813unsigned SIInstrInfo::insertNE(MachineBasicBlock *MBB,
814 MachineBasicBlock::iterator I,
815 const DebugLoc &DL,
816 unsigned SrcReg, int Value) const {
817 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
818 unsigned Reg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
819 BuildMI(*MBB, I, DL, get(AMDGPU::V_CMP_NE_I32_e64), Reg)
820 .addImm(Value)
821 .addReg(SrcReg);
822
823 return Reg;
824}
825
Tom Stellardef3b8642015-01-07 19:56:17 +0000826unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const {
827
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000828 if (RI.getRegSizeInBits(*DstRC) == 32) {
Tom Stellardef3b8642015-01-07 19:56:17 +0000829 return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000830 } else if (RI.getRegSizeInBits(*DstRC) == 64 && RI.isSGPRClass(DstRC)) {
Tom Stellardef3b8642015-01-07 19:56:17 +0000831 return AMDGPU::S_MOV_B64;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000832 } else if (RI.getRegSizeInBits(*DstRC) == 64 && !RI.isSGPRClass(DstRC)) {
Tom Stellard4842c052015-01-07 20:27:25 +0000833 return AMDGPU::V_MOV_B64_PSEUDO;
Tom Stellardef3b8642015-01-07 19:56:17 +0000834 }
835 return AMDGPU::COPY;
836}
837
Matt Arsenault08f14de2015-11-06 18:07:53 +0000838static unsigned getSGPRSpillSaveOpcode(unsigned Size) {
839 switch (Size) {
840 case 4:
841 return AMDGPU::SI_SPILL_S32_SAVE;
842 case 8:
843 return AMDGPU::SI_SPILL_S64_SAVE;
Tim Renouf361b5b22019-03-21 12:01:21 +0000844 case 12:
845 return AMDGPU::SI_SPILL_S96_SAVE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000846 case 16:
847 return AMDGPU::SI_SPILL_S128_SAVE;
848 case 32:
849 return AMDGPU::SI_SPILL_S256_SAVE;
850 case 64:
851 return AMDGPU::SI_SPILL_S512_SAVE;
852 default:
853 llvm_unreachable("unknown register size");
854 }
855}
856
857static unsigned getVGPRSpillSaveOpcode(unsigned Size) {
858 switch (Size) {
859 case 4:
860 return AMDGPU::SI_SPILL_V32_SAVE;
861 case 8:
862 return AMDGPU::SI_SPILL_V64_SAVE;
Tom Stellard703b2ec2016-04-12 23:57:30 +0000863 case 12:
864 return AMDGPU::SI_SPILL_V96_SAVE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000865 case 16:
866 return AMDGPU::SI_SPILL_V128_SAVE;
867 case 32:
868 return AMDGPU::SI_SPILL_V256_SAVE;
869 case 64:
870 return AMDGPU::SI_SPILL_V512_SAVE;
871 default:
872 llvm_unreachable("unknown register size");
873 }
874}
875
Tom Stellardc149dc02013-11-27 21:23:35 +0000876void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
877 MachineBasicBlock::iterator MI,
878 unsigned SrcReg, bool isKill,
879 int FrameIndex,
880 const TargetRegisterClass *RC,
881 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000882 MachineFunction *MF = MBB.getParent();
Tom Stellard42fb60e2015-01-14 15:42:31 +0000883 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Matthias Braun941a7052016-07-28 18:40:00 +0000884 MachineFrameInfo &FrameInfo = MF->getFrameInfo();
Graham Sellersba559ac2018-12-01 12:27:53 +0000885 const DebugLoc &DL = MBB.findDebugLoc(MI);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000886
Matthias Braun941a7052016-07-28 18:40:00 +0000887 unsigned Size = FrameInfo.getObjectSize(FrameIndex);
888 unsigned Align = FrameInfo.getObjectAlignment(FrameIndex);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000889 MachinePointerInfo PtrInfo
890 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
891 MachineMemOperand *MMO
892 = MF->getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore,
893 Size, Align);
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000894 unsigned SpillSize = TRI->getSpillSize(*RC);
Tom Stellardc149dc02013-11-27 21:23:35 +0000895
Tom Stellard96468902014-09-24 01:33:17 +0000896 if (RI.isSGPRClass(RC)) {
Matt Arsenault5b22dfa2015-11-05 05:27:10 +0000897 MFI->setHasSpilledSGPRs();
898
Matt Arsenault2510a312016-09-03 06:57:55 +0000899 // We are only allowed to create one new instruction when spilling
900 // registers, so we need to use pseudo instruction for spilling SGPRs.
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000901 const MCInstrDesc &OpDesc = get(getSGPRSpillSaveOpcode(SpillSize));
Matt Arsenault2510a312016-09-03 06:57:55 +0000902
903 // The SGPR spill/restore instructions only work on number sgprs, so we need
904 // to make sure we are using the correct register class.
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000905 if (TargetRegisterInfo::isVirtualRegister(SrcReg) && SpillSize == 4) {
Matt Arsenaultb6e1cc22016-05-21 00:53:42 +0000906 MachineRegisterInfo &MRI = MF->getRegInfo();
907 MRI.constrainRegClass(SrcReg, &AMDGPU::SReg_32_XM0RegClass);
908 }
909
Marek Olsak79c05872016-11-25 17:37:09 +0000910 MachineInstrBuilder Spill = BuildMI(MBB, MI, DL, OpDesc)
Matt Arsenault3354f422016-09-10 01:20:33 +0000911 .addReg(SrcReg, getKillRegState(isKill)) // data
912 .addFrameIndex(FrameIndex) // addr
Matt Arsenault08906a32016-10-28 19:43:31 +0000913 .addMemOperand(MMO)
914 .addReg(MFI->getScratchRSrcReg(), RegState::Implicit)
Matt Arsenaultea8a4ed2017-05-17 19:37:57 +0000915 .addReg(MFI->getFrameOffsetReg(), RegState::Implicit);
Matt Arsenault08906a32016-10-28 19:43:31 +0000916 // Add the scratch resource registers as implicit uses because we may end up
917 // needing them, and need to ensure that the reserved registers are
918 // correctly handled.
Tom Stellard42fb60e2015-01-14 15:42:31 +0000919
Matt Arsenaultadc59d72018-04-23 15:51:26 +0000920 FrameInfo.setStackID(FrameIndex, SIStackID::SGPR_SPILL);
Marek Olsak79c05872016-11-25 17:37:09 +0000921 if (ST.hasScalarStores()) {
922 // m0 is used for offset to scalar stores if used to spill.
Nicolai Haehnle43cc6c42017-06-27 08:04:13 +0000923 Spill.addReg(AMDGPU::M0, RegState::ImplicitDefine | RegState::Dead);
Marek Olsak79c05872016-11-25 17:37:09 +0000924 }
925
Matt Arsenault08f14de2015-11-06 18:07:53 +0000926 return;
Tom Stellard96468902014-09-24 01:33:17 +0000927 }
Tom Stellardeba61072014-05-02 15:41:42 +0000928
Matt Arsenault08f14de2015-11-06 18:07:53 +0000929 assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
930
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000931 unsigned Opcode = getVGPRSpillSaveOpcode(SpillSize);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000932 MFI->setHasSpilledVGPRs();
933 BuildMI(MBB, MI, DL, get(Opcode))
Matt Arsenault3354f422016-09-10 01:20:33 +0000934 .addReg(SrcReg, getKillRegState(isKill)) // data
935 .addFrameIndex(FrameIndex) // addr
Matt Arsenault2510a312016-09-03 06:57:55 +0000936 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
Matt Arsenaultea8a4ed2017-05-17 19:37:57 +0000937 .addReg(MFI->getFrameOffsetReg()) // scratch_offset
Matt Arsenault2510a312016-09-03 06:57:55 +0000938 .addImm(0) // offset
Matt Arsenault08f14de2015-11-06 18:07:53 +0000939 .addMemOperand(MMO);
940}
941
942static unsigned getSGPRSpillRestoreOpcode(unsigned Size) {
943 switch (Size) {
944 case 4:
945 return AMDGPU::SI_SPILL_S32_RESTORE;
946 case 8:
947 return AMDGPU::SI_SPILL_S64_RESTORE;
Tim Renouf361b5b22019-03-21 12:01:21 +0000948 case 12:
949 return AMDGPU::SI_SPILL_S96_RESTORE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000950 case 16:
951 return AMDGPU::SI_SPILL_S128_RESTORE;
952 case 32:
953 return AMDGPU::SI_SPILL_S256_RESTORE;
954 case 64:
955 return AMDGPU::SI_SPILL_S512_RESTORE;
956 default:
957 llvm_unreachable("unknown register size");
958 }
959}
960
961static unsigned getVGPRSpillRestoreOpcode(unsigned Size) {
962 switch (Size) {
963 case 4:
964 return AMDGPU::SI_SPILL_V32_RESTORE;
965 case 8:
966 return AMDGPU::SI_SPILL_V64_RESTORE;
Tom Stellard703b2ec2016-04-12 23:57:30 +0000967 case 12:
968 return AMDGPU::SI_SPILL_V96_RESTORE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000969 case 16:
970 return AMDGPU::SI_SPILL_V128_RESTORE;
971 case 32:
972 return AMDGPU::SI_SPILL_V256_RESTORE;
973 case 64:
974 return AMDGPU::SI_SPILL_V512_RESTORE;
975 default:
976 llvm_unreachable("unknown register size");
Tom Stellardc149dc02013-11-27 21:23:35 +0000977 }
978}
979
980void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
981 MachineBasicBlock::iterator MI,
982 unsigned DestReg, int FrameIndex,
983 const TargetRegisterClass *RC,
984 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000985 MachineFunction *MF = MBB.getParent();
Matt Arsenault88ce3dc2018-11-26 21:28:40 +0000986 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Matthias Braun941a7052016-07-28 18:40:00 +0000987 MachineFrameInfo &FrameInfo = MF->getFrameInfo();
Graham Sellersba559ac2018-12-01 12:27:53 +0000988 const DebugLoc &DL = MBB.findDebugLoc(MI);
Matthias Braun941a7052016-07-28 18:40:00 +0000989 unsigned Align = FrameInfo.getObjectAlignment(FrameIndex);
990 unsigned Size = FrameInfo.getObjectSize(FrameIndex);
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000991 unsigned SpillSize = TRI->getSpillSize(*RC);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000992
Matt Arsenault08f14de2015-11-06 18:07:53 +0000993 MachinePointerInfo PtrInfo
994 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
995
996 MachineMemOperand *MMO = MF->getMachineMemOperand(
997 PtrInfo, MachineMemOperand::MOLoad, Size, Align);
998
999 if (RI.isSGPRClass(RC)) {
Matt Arsenault88ce3dc2018-11-26 21:28:40 +00001000 MFI->setHasSpilledSGPRs();
1001
Matt Arsenault08f14de2015-11-06 18:07:53 +00001002 // FIXME: Maybe this should not include a memoperand because it will be
1003 // lowered to non-memory instructions.
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001004 const MCInstrDesc &OpDesc = get(getSGPRSpillRestoreOpcode(SpillSize));
1005 if (TargetRegisterInfo::isVirtualRegister(DestReg) && SpillSize == 4) {
Matt Arsenaultb6e1cc22016-05-21 00:53:42 +00001006 MachineRegisterInfo &MRI = MF->getRegInfo();
1007 MRI.constrainRegClass(DestReg, &AMDGPU::SReg_32_XM0RegClass);
1008 }
1009
Matt Arsenaultadc59d72018-04-23 15:51:26 +00001010 FrameInfo.setStackID(FrameIndex, SIStackID::SGPR_SPILL);
Marek Olsak79c05872016-11-25 17:37:09 +00001011 MachineInstrBuilder Spill = BuildMI(MBB, MI, DL, OpDesc, DestReg)
Matt Arsenault3354f422016-09-10 01:20:33 +00001012 .addFrameIndex(FrameIndex) // addr
Matt Arsenault08906a32016-10-28 19:43:31 +00001013 .addMemOperand(MMO)
1014 .addReg(MFI->getScratchRSrcReg(), RegState::Implicit)
Matt Arsenaultea8a4ed2017-05-17 19:37:57 +00001015 .addReg(MFI->getFrameOffsetReg(), RegState::Implicit);
Matt Arsenault08f14de2015-11-06 18:07:53 +00001016
Marek Olsak79c05872016-11-25 17:37:09 +00001017 if (ST.hasScalarStores()) {
1018 // m0 is used for offset to scalar stores if used to spill.
Nicolai Haehnle43cc6c42017-06-27 08:04:13 +00001019 Spill.addReg(AMDGPU::M0, RegState::ImplicitDefine | RegState::Dead);
Marek Olsak79c05872016-11-25 17:37:09 +00001020 }
1021
Matt Arsenault08f14de2015-11-06 18:07:53 +00001022 return;
Tom Stellard96468902014-09-24 01:33:17 +00001023 }
Tom Stellardeba61072014-05-02 15:41:42 +00001024
Matt Arsenault08f14de2015-11-06 18:07:53 +00001025 assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
1026
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001027 unsigned Opcode = getVGPRSpillRestoreOpcode(SpillSize);
Matt Arsenault08f14de2015-11-06 18:07:53 +00001028 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
Matt Arsenaultea8a4ed2017-05-17 19:37:57 +00001029 .addFrameIndex(FrameIndex) // vaddr
1030 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
1031 .addReg(MFI->getFrameOffsetReg()) // scratch_offset
1032 .addImm(0) // offset
Matt Arsenault08f14de2015-11-06 18:07:53 +00001033 .addMemOperand(MMO);
Tom Stellardc149dc02013-11-27 21:23:35 +00001034}
1035
Tom Stellard96468902014-09-24 01:33:17 +00001036/// \param @Offset Offset in bytes of the FrameIndex being spilled
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001037unsigned SIInstrInfo::calculateLDSSpillAddress(
1038 MachineBasicBlock &MBB, MachineInstr &MI, RegScavenger *RS, unsigned TmpReg,
1039 unsigned FrameOffset, unsigned Size) const {
Tom Stellard96468902014-09-24 01:33:17 +00001040 MachineFunction *MF = MBB.getParent();
1041 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellard5bfbae52018-07-11 20:59:01 +00001042 const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>();
Graham Sellersba559ac2018-12-01 12:27:53 +00001043 const DebugLoc &DL = MBB.findDebugLoc(MI);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +00001044 unsigned WorkGroupSize = MFI->getMaxFlatWorkGroupSize();
Tom Stellard96468902014-09-24 01:33:17 +00001045 unsigned WavefrontSize = ST.getWavefrontSize();
1046
1047 unsigned TIDReg = MFI->getTIDReg();
1048 if (!MFI->hasCalculatedTID()) {
1049 MachineBasicBlock &Entry = MBB.getParent()->front();
1050 MachineBasicBlock::iterator Insert = Entry.front();
Graham Sellersba559ac2018-12-01 12:27:53 +00001051 const DebugLoc &DL = Insert->getDebugLoc();
Tom Stellard96468902014-09-24 01:33:17 +00001052
Tom Stellard19f43012016-07-28 14:30:43 +00001053 TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass,
1054 *MF);
Tom Stellard96468902014-09-24 01:33:17 +00001055 if (TIDReg == AMDGPU::NoRegister)
1056 return TIDReg;
1057
Matthias Braunf1caa282017-12-15 22:22:58 +00001058 if (!AMDGPU::isShader(MF->getFunction().getCallingConv()) &&
Tom Stellard96468902014-09-24 01:33:17 +00001059 WorkGroupSize > WavefrontSize) {
Matt Arsenaultac234b62015-11-30 21:15:57 +00001060 unsigned TIDIGXReg
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001061 = MFI->getPreloadedReg(AMDGPUFunctionArgInfo::WORKGROUP_ID_X);
Matt Arsenaultac234b62015-11-30 21:15:57 +00001062 unsigned TIDIGYReg
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001063 = MFI->getPreloadedReg(AMDGPUFunctionArgInfo::WORKGROUP_ID_Y);
Matt Arsenaultac234b62015-11-30 21:15:57 +00001064 unsigned TIDIGZReg
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001065 = MFI->getPreloadedReg(AMDGPUFunctionArgInfo::WORKGROUP_ID_Z);
Tom Stellard96468902014-09-24 01:33:17 +00001066 unsigned InputPtrReg =
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001067 MFI->getPreloadedReg(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
Benjamin Kramer7149aab2015-03-01 18:09:56 +00001068 for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) {
Tom Stellard96468902014-09-24 01:33:17 +00001069 if (!Entry.isLiveIn(Reg))
1070 Entry.addLiveIn(Reg);
1071 }
1072
Matthias Braun7dc03f02016-04-06 02:47:09 +00001073 RS->enterBasicBlock(Entry);
Matt Arsenault0c90e952015-11-06 18:17:45 +00001074 // FIXME: Can we scavenge an SReg_64 and access the subregs?
Tom Stellard96468902014-09-24 01:33:17 +00001075 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
1076 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
1077 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
1078 .addReg(InputPtrReg)
1079 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
1080 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
1081 .addReg(InputPtrReg)
1082 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
1083
1084 // NGROUPS.X * NGROUPS.Y
1085 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
1086 .addReg(STmp1)
1087 .addReg(STmp0);
1088 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
1089 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
1090 .addReg(STmp1)
1091 .addReg(TIDIGXReg);
1092 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
1093 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
1094 .addReg(STmp0)
1095 .addReg(TIDIGYReg)
1096 .addReg(TIDReg);
1097 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
Matt Arsenault84445dd2017-11-30 22:51:26 +00001098 getAddNoCarry(Entry, Insert, DL, TIDReg)
1099 .addReg(TIDReg)
Tim Renoufcfdfba92019-03-18 19:35:44 +00001100 .addReg(TIDIGZReg)
1101 .addImm(0); // clamp bit
Tom Stellard96468902014-09-24 01:33:17 +00001102 } else {
1103 // Get the wave id
1104 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
1105 TIDReg)
1106 .addImm(-1)
1107 .addImm(0);
1108
Marek Olsakc5368502015-01-15 18:43:01 +00001109 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64),
Tom Stellard96468902014-09-24 01:33:17 +00001110 TIDReg)
1111 .addImm(-1)
1112 .addReg(TIDReg);
1113 }
1114
1115 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
1116 TIDReg)
1117 .addImm(2)
1118 .addReg(TIDReg);
1119 MFI->setTIDReg(TIDReg);
1120 }
1121
1122 // Add FrameIndex to LDS offset
Matt Arsenault52ef4012016-07-26 16:45:58 +00001123 unsigned LDSOffset = MFI->getLDSSize() + (FrameOffset * WorkGroupSize);
Matt Arsenault84445dd2017-11-30 22:51:26 +00001124 getAddNoCarry(MBB, MI, DL, TmpReg)
1125 .addImm(LDSOffset)
Tim Renoufcfdfba92019-03-18 19:35:44 +00001126 .addReg(TIDReg)
1127 .addImm(0); // clamp bit
Tom Stellard96468902014-09-24 01:33:17 +00001128
1129 return TmpReg;
1130}
1131
Tom Stellardd37630e2016-04-07 14:47:07 +00001132void SIInstrInfo::insertWaitStates(MachineBasicBlock &MBB,
1133 MachineBasicBlock::iterator MI,
Nicolai Haehnle87323da2015-12-17 16:46:42 +00001134 int Count) const {
Tom Stellard341e2932016-05-02 18:02:24 +00001135 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellardeba61072014-05-02 15:41:42 +00001136 while (Count > 0) {
1137 int Arg;
1138 if (Count >= 8)
1139 Arg = 7;
1140 else
1141 Arg = Count - 1;
1142 Count -= 8;
Tom Stellard341e2932016-05-02 18:02:24 +00001143 BuildMI(MBB, MI, DL, get(AMDGPU::S_NOP))
Tom Stellardeba61072014-05-02 15:41:42 +00001144 .addImm(Arg);
1145 }
1146}
1147
Tom Stellardcb6ba622016-04-30 00:23:06 +00001148void SIInstrInfo::insertNoop(MachineBasicBlock &MBB,
1149 MachineBasicBlock::iterator MI) const {
1150 insertWaitStates(MBB, MI, 1);
1151}
1152
Jan Sjodina06bfe02017-05-15 20:18:37 +00001153void SIInstrInfo::insertReturn(MachineBasicBlock &MBB) const {
1154 auto MF = MBB.getParent();
1155 SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
1156
1157 assert(Info->isEntryFunction());
1158
1159 if (MBB.succ_empty()) {
1160 bool HasNoTerminator = MBB.getFirstTerminator() == MBB.end();
David Stuttard20ea21c2019-03-12 09:52:58 +00001161 if (HasNoTerminator) {
1162 if (Info->returnsVoid()) {
1163 BuildMI(MBB, MBB.end(), DebugLoc(), get(AMDGPU::S_ENDPGM)).addImm(0);
1164 } else {
1165 BuildMI(MBB, MBB.end(), DebugLoc(), get(AMDGPU::SI_RETURN_TO_EPILOG));
1166 }
1167 }
Jan Sjodina06bfe02017-05-15 20:18:37 +00001168 }
1169}
1170
Stanislav Mekhanoshinf92ed692019-01-21 19:11:26 +00001171unsigned SIInstrInfo::getNumWaitStates(const MachineInstr &MI) {
Tom Stellardcb6ba622016-04-30 00:23:06 +00001172 switch (MI.getOpcode()) {
1173 default: return 1; // FIXME: Do wait states equal cycles?
1174
1175 case AMDGPU::S_NOP:
1176 return MI.getOperand(0).getImm() + 1;
1177 }
1178}
1179
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001180bool SIInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
1181 MachineBasicBlock &MBB = *MI.getParent();
Tom Stellardeba61072014-05-02 15:41:42 +00001182 DebugLoc DL = MBB.findDebugLoc(MI);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001183 switch (MI.getOpcode()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001184 default: return TargetInstrInfo::expandPostRAPseudo(MI);
Eugene Zelenko59e12822017-08-08 00:47:13 +00001185 case AMDGPU::S_MOV_B64_term:
Matt Arsenaulte6740752016-09-29 01:44:16 +00001186 // This is only a terminator to get the correct spill code placement during
1187 // register allocation.
1188 MI.setDesc(get(AMDGPU::S_MOV_B64));
1189 break;
Eugene Zelenko59e12822017-08-08 00:47:13 +00001190
1191 case AMDGPU::S_XOR_B64_term:
Matt Arsenaulte6740752016-09-29 01:44:16 +00001192 // This is only a terminator to get the correct spill code placement during
1193 // register allocation.
1194 MI.setDesc(get(AMDGPU::S_XOR_B64));
1195 break;
Eugene Zelenko59e12822017-08-08 00:47:13 +00001196
1197 case AMDGPU::S_ANDN2_B64_term:
Matt Arsenaulte6740752016-09-29 01:44:16 +00001198 // This is only a terminator to get the correct spill code placement during
1199 // register allocation.
1200 MI.setDesc(get(AMDGPU::S_ANDN2_B64));
1201 break;
Eugene Zelenko59e12822017-08-08 00:47:13 +00001202
Tom Stellard4842c052015-01-07 20:27:25 +00001203 case AMDGPU::V_MOV_B64_PSEUDO: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001204 unsigned Dst = MI.getOperand(0).getReg();
Tom Stellard4842c052015-01-07 20:27:25 +00001205 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
1206 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
1207
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001208 const MachineOperand &SrcOp = MI.getOperand(1);
Tom Stellard4842c052015-01-07 20:27:25 +00001209 // FIXME: Will this work for 64-bit floating point immediates?
1210 assert(!SrcOp.isFPImm());
1211 if (SrcOp.isImm()) {
1212 APInt Imm(64, SrcOp.getImm());
1213 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
Matt Arsenault80bc3552016-06-13 15:53:52 +00001214 .addImm(Imm.getLoBits(32).getZExtValue())
1215 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +00001216 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
Matt Arsenault80bc3552016-06-13 15:53:52 +00001217 .addImm(Imm.getHiBits(32).getZExtValue())
1218 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +00001219 } else {
1220 assert(SrcOp.isReg());
1221 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
Matt Arsenault80bc3552016-06-13 15:53:52 +00001222 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0))
1223 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +00001224 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
Matt Arsenault80bc3552016-06-13 15:53:52 +00001225 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1))
1226 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +00001227 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001228 MI.eraseFromParent();
Tom Stellard4842c052015-01-07 20:27:25 +00001229 break;
1230 }
Connor Abbott66b9bd62017-08-04 18:36:54 +00001231 case AMDGPU::V_SET_INACTIVE_B32: {
1232 BuildMI(MBB, MI, DL, get(AMDGPU::S_NOT_B64), AMDGPU::EXEC)
1233 .addReg(AMDGPU::EXEC);
1234 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), MI.getOperand(0).getReg())
1235 .add(MI.getOperand(2));
1236 BuildMI(MBB, MI, DL, get(AMDGPU::S_NOT_B64), AMDGPU::EXEC)
1237 .addReg(AMDGPU::EXEC);
1238 MI.eraseFromParent();
1239 break;
1240 }
1241 case AMDGPU::V_SET_INACTIVE_B64: {
1242 BuildMI(MBB, MI, DL, get(AMDGPU::S_NOT_B64), AMDGPU::EXEC)
1243 .addReg(AMDGPU::EXEC);
1244 MachineInstr *Copy = BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B64_PSEUDO),
1245 MI.getOperand(0).getReg())
1246 .add(MI.getOperand(2));
1247 expandPostRAPseudo(*Copy);
1248 BuildMI(MBB, MI, DL, get(AMDGPU::S_NOT_B64), AMDGPU::EXEC)
1249 .addReg(AMDGPU::EXEC);
1250 MI.eraseFromParent();
1251 break;
1252 }
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001253 case AMDGPU::V_MOVRELD_B32_V1:
1254 case AMDGPU::V_MOVRELD_B32_V2:
1255 case AMDGPU::V_MOVRELD_B32_V4:
1256 case AMDGPU::V_MOVRELD_B32_V8:
1257 case AMDGPU::V_MOVRELD_B32_V16: {
1258 const MCInstrDesc &MovRelDesc = get(AMDGPU::V_MOVRELD_B32_e32);
1259 unsigned VecReg = MI.getOperand(0).getReg();
1260 bool IsUndef = MI.getOperand(1).isUndef();
1261 unsigned SubReg = AMDGPU::sub0 + MI.getOperand(3).getImm();
1262 assert(VecReg == MI.getOperand(1).getReg());
1263
1264 MachineInstr *MovRel =
1265 BuildMI(MBB, MI, DL, MovRelDesc)
1266 .addReg(RI.getSubReg(VecReg, SubReg), RegState::Undef)
Diana Picus116bbab2017-01-13 09:58:52 +00001267 .add(MI.getOperand(2))
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001268 .addReg(VecReg, RegState::ImplicitDefine)
Diana Picus116bbab2017-01-13 09:58:52 +00001269 .addReg(VecReg,
1270 RegState::Implicit | (IsUndef ? RegState::Undef : 0));
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001271
1272 const int ImpDefIdx =
1273 MovRelDesc.getNumOperands() + MovRelDesc.getNumImplicitUses();
1274 const int ImpUseIdx = ImpDefIdx + 1;
1275 MovRel->tieOperands(ImpDefIdx, ImpUseIdx);
1276
1277 MI.eraseFromParent();
1278 break;
1279 }
Tom Stellardbf3e6e52016-06-14 20:29:59 +00001280 case AMDGPU::SI_PC_ADD_REL_OFFSET: {
Tom Stellardc93fc112015-12-10 02:13:01 +00001281 MachineFunction &MF = *MBB.getParent();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001282 unsigned Reg = MI.getOperand(0).getReg();
Matt Arsenault11587d92016-08-10 19:11:45 +00001283 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
1284 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
Tom Stellardc93fc112015-12-10 02:13:01 +00001285
1286 // Create a bundle so these instructions won't be re-ordered by the
1287 // post-RA scheduler.
1288 MIBundleBuilder Bundler(MBB, MI);
1289 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_GETPC_B64), Reg));
1290
1291 // Add 32-bit offset from this instruction to the start of the
1292 // constant data.
1293 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADD_U32), RegLo)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001294 .addReg(RegLo)
Diana Picus116bbab2017-01-13 09:58:52 +00001295 .add(MI.getOperand(1)));
Tom Stellardc93fc112015-12-10 02:13:01 +00001296
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00001297 MachineInstrBuilder MIB = BuildMI(MF, DL, get(AMDGPU::S_ADDC_U32), RegHi)
1298 .addReg(RegHi);
1299 if (MI.getOperand(2).getTargetFlags() == SIInstrInfo::MO_NONE)
1300 MIB.addImm(0);
1301 else
Diana Picus116bbab2017-01-13 09:58:52 +00001302 MIB.add(MI.getOperand(2));
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00001303
1304 Bundler.append(MIB);
Eugene Zelenko59e12822017-08-08 00:47:13 +00001305 finalizeBundle(MBB, Bundler.begin());
Tom Stellardc93fc112015-12-10 02:13:01 +00001306
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001307 MI.eraseFromParent();
Tom Stellardc93fc112015-12-10 02:13:01 +00001308 break;
1309 }
Connor Abbott92638ab2017-08-04 18:36:52 +00001310 case AMDGPU::EXIT_WWM: {
1311 // This only gets its own opcode so that SIFixWWMLiveness can tell when WWM
1312 // is exited.
1313 MI.setDesc(get(AMDGPU::S_MOV_B64));
1314 break;
1315 }
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +00001316 case TargetOpcode::BUNDLE: {
1317 if (!MI.mayLoad())
1318 return false;
1319
1320 // If it is a load it must be a memory clause
1321 for (MachineBasicBlock::instr_iterator I = MI.getIterator();
1322 I->isBundledWithSucc(); ++I) {
1323 I->unbundleFromSucc();
1324 for (MachineOperand &MO : I->operands())
1325 if (MO.isReg())
1326 MO.setIsInternalRead(false);
1327 }
1328
1329 MI.eraseFromParent();
1330 break;
1331 }
Tom Stellardeba61072014-05-02 15:41:42 +00001332 }
1333 return true;
1334}
1335
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001336bool SIInstrInfo::swapSourceModifiers(MachineInstr &MI,
1337 MachineOperand &Src0,
1338 unsigned Src0OpName,
1339 MachineOperand &Src1,
1340 unsigned Src1OpName) const {
1341 MachineOperand *Src0Mods = getNamedOperand(MI, Src0OpName);
1342 if (!Src0Mods)
1343 return false;
1344
1345 MachineOperand *Src1Mods = getNamedOperand(MI, Src1OpName);
1346 assert(Src1Mods &&
1347 "All commutable instructions have both src0 and src1 modifiers");
1348
1349 int Src0ModsVal = Src0Mods->getImm();
1350 int Src1ModsVal = Src1Mods->getImm();
1351
1352 Src1Mods->setImm(Src0ModsVal);
1353 Src0Mods->setImm(Src1ModsVal);
1354 return true;
1355}
1356
1357static MachineInstr *swapRegAndNonRegOperand(MachineInstr &MI,
1358 MachineOperand &RegOp,
Matt Arsenault25dba302016-09-13 19:03:12 +00001359 MachineOperand &NonRegOp) {
1360 unsigned Reg = RegOp.getReg();
1361 unsigned SubReg = RegOp.getSubReg();
1362 bool IsKill = RegOp.isKill();
1363 bool IsDead = RegOp.isDead();
1364 bool IsUndef = RegOp.isUndef();
1365 bool IsDebug = RegOp.isDebug();
1366
1367 if (NonRegOp.isImm())
1368 RegOp.ChangeToImmediate(NonRegOp.getImm());
1369 else if (NonRegOp.isFI())
1370 RegOp.ChangeToFrameIndex(NonRegOp.getIndex());
1371 else
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001372 return nullptr;
1373
Matt Arsenault25dba302016-09-13 19:03:12 +00001374 NonRegOp.ChangeToRegister(Reg, false, false, IsKill, IsDead, IsUndef, IsDebug);
1375 NonRegOp.setSubReg(SubReg);
1376
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001377 return &MI;
1378}
1379
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001380MachineInstr *SIInstrInfo::commuteInstructionImpl(MachineInstr &MI, bool NewMI,
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001381 unsigned Src0Idx,
1382 unsigned Src1Idx) const {
1383 assert(!NewMI && "this should never be used");
1384
1385 unsigned Opc = MI.getOpcode();
1386 int CommutedOpcode = commuteOpcode(Opc);
Marek Olsakcfbdba22015-06-26 20:29:10 +00001387 if (CommutedOpcode == -1)
1388 return nullptr;
1389
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001390 assert(AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0) ==
1391 static_cast<int>(Src0Idx) &&
1392 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1) ==
1393 static_cast<int>(Src1Idx) &&
1394 "inconsistency with findCommutedOpIndices");
1395
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001396 MachineOperand &Src0 = MI.getOperand(Src0Idx);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001397 MachineOperand &Src1 = MI.getOperand(Src1Idx);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +00001398
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001399 MachineInstr *CommutedMI = nullptr;
1400 if (Src0.isReg() && Src1.isReg()) {
1401 if (isOperandLegal(MI, Src1Idx, &Src0)) {
1402 // Be sure to copy the source modifiers to the right place.
1403 CommutedMI
1404 = TargetInstrInfo::commuteInstructionImpl(MI, NewMI, Src0Idx, Src1Idx);
Matt Arsenaultd282ada2014-10-17 18:00:48 +00001405 }
1406
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001407 } else if (Src0.isReg() && !Src1.isReg()) {
1408 // src0 should always be able to support any operand type, so no need to
1409 // check operand legality.
1410 CommutedMI = swapRegAndNonRegOperand(MI, Src0, Src1);
1411 } else if (!Src0.isReg() && Src1.isReg()) {
1412 if (isOperandLegal(MI, Src1Idx, &Src0))
1413 CommutedMI = swapRegAndNonRegOperand(MI, Src1, Src0);
Tom Stellard82166022013-11-13 23:36:37 +00001414 } else {
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001415 // FIXME: Found two non registers to commute. This does happen.
1416 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001417 }
Christian Konig3c145802013-03-27 09:12:59 +00001418
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001419 if (CommutedMI) {
1420 swapSourceModifiers(MI, Src0, AMDGPU::OpName::src0_modifiers,
1421 Src1, AMDGPU::OpName::src1_modifiers);
1422
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001423 CommutedMI->setDesc(get(CommutedOpcode));
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001424 }
Christian Konig3c145802013-03-27 09:12:59 +00001425
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001426 return CommutedMI;
Christian Konig76edd4f2013-02-26 17:52:29 +00001427}
1428
Matt Arsenault92befe72014-09-26 17:54:54 +00001429// This needs to be implemented because the source modifiers may be inserted
1430// between the true commutable operands, and the base
1431// TargetInstrInfo::commuteInstruction uses it.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001432bool SIInstrInfo::findCommutedOpIndices(MachineInstr &MI, unsigned &SrcOpIdx0,
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001433 unsigned &SrcOpIdx1) const {
Alexander Timofeevdb7ee762018-09-11 11:56:50 +00001434 return findCommutedOpIndices(MI.getDesc(), SrcOpIdx0, SrcOpIdx1);
1435}
1436
1437bool SIInstrInfo::findCommutedOpIndices(MCInstrDesc Desc, unsigned &SrcOpIdx0,
1438 unsigned &SrcOpIdx1) const {
1439 if (!Desc.isCommutable())
Matt Arsenault92befe72014-09-26 17:54:54 +00001440 return false;
1441
Alexander Timofeevdb7ee762018-09-11 11:56:50 +00001442 unsigned Opc = Desc.getOpcode();
Matt Arsenault92befe72014-09-26 17:54:54 +00001443 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1444 if (Src0Idx == -1)
1445 return false;
1446
Matt Arsenault92befe72014-09-26 17:54:54 +00001447 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
1448 if (Src1Idx == -1)
1449 return false;
1450
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001451 return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx);
Matt Arsenault92befe72014-09-26 17:54:54 +00001452}
1453
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001454bool SIInstrInfo::isBranchOffsetInRange(unsigned BranchOp,
1455 int64_t BrOffset) const {
1456 // BranchRelaxation should never have to check s_setpc_b64 because its dest
1457 // block is unanalyzable.
1458 assert(BranchOp != AMDGPU::S_SETPC_B64);
1459
1460 // Convert to dwords.
1461 BrOffset /= 4;
1462
1463 // The branch instructions do PC += signext(SIMM16 * 4) + 4, so the offset is
1464 // from the next instruction.
1465 BrOffset -= 1;
1466
1467 return isIntN(BranchOffsetBits, BrOffset);
1468}
1469
1470MachineBasicBlock *SIInstrInfo::getBranchDestBlock(
1471 const MachineInstr &MI) const {
1472 if (MI.getOpcode() == AMDGPU::S_SETPC_B64) {
1473 // This would be a difficult analysis to perform, but can always be legal so
1474 // there's no need to analyze it.
1475 return nullptr;
1476 }
1477
1478 return MI.getOperand(0).getMBB();
1479}
1480
1481unsigned SIInstrInfo::insertIndirectBranch(MachineBasicBlock &MBB,
1482 MachineBasicBlock &DestBB,
1483 const DebugLoc &DL,
1484 int64_t BrOffset,
1485 RegScavenger *RS) const {
1486 assert(RS && "RegScavenger required for long branching");
1487 assert(MBB.empty() &&
1488 "new block should be inserted for expanding unconditional branch");
1489 assert(MBB.pred_size() == 1);
1490
1491 MachineFunction *MF = MBB.getParent();
1492 MachineRegisterInfo &MRI = MF->getRegInfo();
1493
1494 // FIXME: Virtual register workaround for RegScavenger not working with empty
1495 // blocks.
1496 unsigned PCReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1497
1498 auto I = MBB.end();
1499
1500 // We need to compute the offset relative to the instruction immediately after
1501 // s_getpc_b64. Insert pc arithmetic code before last terminator.
1502 MachineInstr *GetPC = BuildMI(MBB, I, DL, get(AMDGPU::S_GETPC_B64), PCReg);
1503
1504 // TODO: Handle > 32-bit block address.
1505 if (BrOffset >= 0) {
1506 BuildMI(MBB, I, DL, get(AMDGPU::S_ADD_U32))
1507 .addReg(PCReg, RegState::Define, AMDGPU::sub0)
1508 .addReg(PCReg, 0, AMDGPU::sub0)
1509 .addMBB(&DestBB, AMDGPU::TF_LONG_BRANCH_FORWARD);
1510 BuildMI(MBB, I, DL, get(AMDGPU::S_ADDC_U32))
1511 .addReg(PCReg, RegState::Define, AMDGPU::sub1)
1512 .addReg(PCReg, 0, AMDGPU::sub1)
1513 .addImm(0);
1514 } else {
1515 // Backwards branch.
1516 BuildMI(MBB, I, DL, get(AMDGPU::S_SUB_U32))
1517 .addReg(PCReg, RegState::Define, AMDGPU::sub0)
1518 .addReg(PCReg, 0, AMDGPU::sub0)
1519 .addMBB(&DestBB, AMDGPU::TF_LONG_BRANCH_BACKWARD);
1520 BuildMI(MBB, I, DL, get(AMDGPU::S_SUBB_U32))
1521 .addReg(PCReg, RegState::Define, AMDGPU::sub1)
1522 .addReg(PCReg, 0, AMDGPU::sub1)
1523 .addImm(0);
1524 }
1525
1526 // Insert the indirect branch after the other terminator.
1527 BuildMI(&MBB, DL, get(AMDGPU::S_SETPC_B64))
1528 .addReg(PCReg);
1529
1530 // FIXME: If spilling is necessary, this will fail because this scavenger has
1531 // no emergency stack slots. It is non-trivial to spill in this situation,
1532 // because the restore code needs to be specially placed after the
1533 // jump. BranchRelaxation then needs to be made aware of the newly inserted
1534 // block.
1535 //
1536 // If a spill is needed for the pc register pair, we need to insert a spill
1537 // restore block right before the destination block, and insert a short branch
1538 // into the old destination block's fallthrough predecessor.
1539 // e.g.:
1540 //
1541 // s_cbranch_scc0 skip_long_branch:
1542 //
1543 // long_branch_bb:
1544 // spill s[8:9]
1545 // s_getpc_b64 s[8:9]
1546 // s_add_u32 s8, s8, restore_bb
1547 // s_addc_u32 s9, s9, 0
1548 // s_setpc_b64 s[8:9]
1549 //
1550 // skip_long_branch:
1551 // foo;
1552 //
1553 // .....
1554 //
1555 // dest_bb_fallthrough_predecessor:
1556 // bar;
1557 // s_branch dest_bb
1558 //
1559 // restore_bb:
1560 // restore s[8:9]
1561 // fallthrough dest_bb
1562 ///
1563 // dest_bb:
1564 // buzz;
1565
1566 RS->enterBasicBlockEnd(MBB);
Matt Arsenaultb0b741e2018-10-30 01:33:14 +00001567 unsigned Scav = RS->scavengeRegisterBackwards(
1568 AMDGPU::SReg_64RegClass,
1569 MachineBasicBlock::iterator(GetPC), false, 0);
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001570 MRI.replaceRegWith(PCReg, Scav);
1571 MRI.clearVirtRegs();
1572 RS->setRegUsed(Scav);
1573
1574 return 4 + 8 + 4 + 4;
1575}
1576
Matt Arsenault6d093802016-05-21 00:29:27 +00001577unsigned SIInstrInfo::getBranchOpcode(SIInstrInfo::BranchPredicate Cond) {
1578 switch (Cond) {
1579 case SIInstrInfo::SCC_TRUE:
1580 return AMDGPU::S_CBRANCH_SCC1;
1581 case SIInstrInfo::SCC_FALSE:
1582 return AMDGPU::S_CBRANCH_SCC0;
Matt Arsenault49459052016-05-21 00:29:40 +00001583 case SIInstrInfo::VCCNZ:
1584 return AMDGPU::S_CBRANCH_VCCNZ;
1585 case SIInstrInfo::VCCZ:
1586 return AMDGPU::S_CBRANCH_VCCZ;
1587 case SIInstrInfo::EXECNZ:
1588 return AMDGPU::S_CBRANCH_EXECNZ;
1589 case SIInstrInfo::EXECZ:
1590 return AMDGPU::S_CBRANCH_EXECZ;
Matt Arsenault6d093802016-05-21 00:29:27 +00001591 default:
1592 llvm_unreachable("invalid branch predicate");
1593 }
1594}
1595
1596SIInstrInfo::BranchPredicate SIInstrInfo::getBranchPredicate(unsigned Opcode) {
1597 switch (Opcode) {
1598 case AMDGPU::S_CBRANCH_SCC0:
1599 return SCC_FALSE;
1600 case AMDGPU::S_CBRANCH_SCC1:
1601 return SCC_TRUE;
Matt Arsenault49459052016-05-21 00:29:40 +00001602 case AMDGPU::S_CBRANCH_VCCNZ:
1603 return VCCNZ;
1604 case AMDGPU::S_CBRANCH_VCCZ:
1605 return VCCZ;
1606 case AMDGPU::S_CBRANCH_EXECNZ:
1607 return EXECNZ;
1608 case AMDGPU::S_CBRANCH_EXECZ:
1609 return EXECZ;
Matt Arsenault6d093802016-05-21 00:29:27 +00001610 default:
1611 return INVALID_BR;
1612 }
1613}
1614
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001615bool SIInstrInfo::analyzeBranchImpl(MachineBasicBlock &MBB,
1616 MachineBasicBlock::iterator I,
1617 MachineBasicBlock *&TBB,
1618 MachineBasicBlock *&FBB,
1619 SmallVectorImpl<MachineOperand> &Cond,
1620 bool AllowModify) const {
Matt Arsenault6d093802016-05-21 00:29:27 +00001621 if (I->getOpcode() == AMDGPU::S_BRANCH) {
1622 // Unconditional Branch
1623 TBB = I->getOperand(0).getMBB();
1624 return false;
1625 }
1626
Jan Sjodina06bfe02017-05-15 20:18:37 +00001627 MachineBasicBlock *CondBB = nullptr;
Matt Arsenault6d093802016-05-21 00:29:27 +00001628
Jan Sjodina06bfe02017-05-15 20:18:37 +00001629 if (I->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO) {
1630 CondBB = I->getOperand(1).getMBB();
1631 Cond.push_back(I->getOperand(0));
1632 } else {
1633 BranchPredicate Pred = getBranchPredicate(I->getOpcode());
1634 if (Pred == INVALID_BR)
1635 return true;
Matt Arsenault6d093802016-05-21 00:29:27 +00001636
Jan Sjodina06bfe02017-05-15 20:18:37 +00001637 CondBB = I->getOperand(0).getMBB();
1638 Cond.push_back(MachineOperand::CreateImm(Pred));
1639 Cond.push_back(I->getOperand(1)); // Save the branch register.
1640 }
Matt Arsenault6d093802016-05-21 00:29:27 +00001641 ++I;
1642
1643 if (I == MBB.end()) {
1644 // Conditional branch followed by fall-through.
1645 TBB = CondBB;
1646 return false;
1647 }
1648
1649 if (I->getOpcode() == AMDGPU::S_BRANCH) {
1650 TBB = CondBB;
1651 FBB = I->getOperand(0).getMBB();
1652 return false;
1653 }
1654
1655 return true;
1656}
1657
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001658bool SIInstrInfo::analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
1659 MachineBasicBlock *&FBB,
1660 SmallVectorImpl<MachineOperand> &Cond,
1661 bool AllowModify) const {
1662 MachineBasicBlock::iterator I = MBB.getFirstTerminator();
Matt Arsenaulteabb8dd2018-11-16 05:03:02 +00001663 auto E = MBB.end();
1664 if (I == E)
1665 return false;
1666
1667 // Skip over the instructions that are artificially terminators for special
1668 // exec management.
1669 while (I != E && !I->isBranch() && !I->isReturn() &&
1670 I->getOpcode() != AMDGPU::SI_MASK_BRANCH) {
1671 switch (I->getOpcode()) {
1672 case AMDGPU::SI_MASK_BRANCH:
1673 case AMDGPU::S_MOV_B64_term:
1674 case AMDGPU::S_XOR_B64_term:
1675 case AMDGPU::S_ANDN2_B64_term:
1676 break;
1677 case AMDGPU::SI_IF:
1678 case AMDGPU::SI_ELSE:
1679 case AMDGPU::SI_KILL_I1_TERMINATOR:
1680 case AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR:
1681 // FIXME: It's messy that these need to be considered here at all.
1682 return true;
1683 default:
1684 llvm_unreachable("unexpected non-branch terminator inst");
1685 }
1686
1687 ++I;
1688 }
1689
1690 if (I == E)
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001691 return false;
1692
1693 if (I->getOpcode() != AMDGPU::SI_MASK_BRANCH)
1694 return analyzeBranchImpl(MBB, I, TBB, FBB, Cond, AllowModify);
1695
1696 ++I;
1697
1698 // TODO: Should be able to treat as fallthrough?
1699 if (I == MBB.end())
1700 return true;
1701
1702 if (analyzeBranchImpl(MBB, I, TBB, FBB, Cond, AllowModify))
1703 return true;
1704
1705 MachineBasicBlock *MaskBrDest = I->getOperand(0).getMBB();
1706
1707 // Specifically handle the case where the conditional branch is to the same
1708 // destination as the mask branch. e.g.
1709 //
1710 // si_mask_branch BB8
1711 // s_cbranch_execz BB8
1712 // s_cbranch BB9
1713 //
1714 // This is required to understand divergent loops which may need the branches
1715 // to be relaxed.
1716 if (TBB != MaskBrDest || Cond.empty())
1717 return true;
1718
1719 auto Pred = Cond[0].getImm();
1720 return (Pred != EXECZ && Pred != EXECNZ);
1721}
1722
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +00001723unsigned SIInstrInfo::removeBranch(MachineBasicBlock &MBB,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001724 int *BytesRemoved) const {
Matt Arsenault6d093802016-05-21 00:29:27 +00001725 MachineBasicBlock::iterator I = MBB.getFirstTerminator();
1726
1727 unsigned Count = 0;
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001728 unsigned RemovedSize = 0;
Matt Arsenault6d093802016-05-21 00:29:27 +00001729 while (I != MBB.end()) {
1730 MachineBasicBlock::iterator Next = std::next(I);
Matt Arsenault6bc43d82016-10-06 16:20:41 +00001731 if (I->getOpcode() == AMDGPU::SI_MASK_BRANCH) {
1732 I = Next;
1733 continue;
1734 }
1735
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001736 RemovedSize += getInstSizeInBytes(*I);
Matt Arsenault6d093802016-05-21 00:29:27 +00001737 I->eraseFromParent();
1738 ++Count;
1739 I = Next;
1740 }
1741
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001742 if (BytesRemoved)
1743 *BytesRemoved = RemovedSize;
1744
Matt Arsenault6d093802016-05-21 00:29:27 +00001745 return Count;
1746}
1747
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00001748// Copy the flags onto the implicit condition register operand.
1749static void preserveCondRegFlags(MachineOperand &CondReg,
1750 const MachineOperand &OrigCond) {
1751 CondReg.setIsUndef(OrigCond.isUndef());
1752 CondReg.setIsKill(OrigCond.isKill());
1753}
1754
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +00001755unsigned SIInstrInfo::insertBranch(MachineBasicBlock &MBB,
Matt Arsenault6d093802016-05-21 00:29:27 +00001756 MachineBasicBlock *TBB,
1757 MachineBasicBlock *FBB,
1758 ArrayRef<MachineOperand> Cond,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001759 const DebugLoc &DL,
1760 int *BytesAdded) const {
Matt Arsenault6d093802016-05-21 00:29:27 +00001761 if (!FBB && Cond.empty()) {
1762 BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH))
1763 .addMBB(TBB);
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001764 if (BytesAdded)
1765 *BytesAdded = 4;
Matt Arsenault6d093802016-05-21 00:29:27 +00001766 return 1;
1767 }
1768
Jan Sjodina06bfe02017-05-15 20:18:37 +00001769 if(Cond.size() == 1 && Cond[0].isReg()) {
1770 BuildMI(&MBB, DL, get(AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO))
1771 .add(Cond[0])
1772 .addMBB(TBB);
1773 return 1;
1774 }
1775
Matt Arsenault6d093802016-05-21 00:29:27 +00001776 assert(TBB && Cond[0].isImm());
1777
1778 unsigned Opcode
1779 = getBranchOpcode(static_cast<BranchPredicate>(Cond[0].getImm()));
1780
1781 if (!FBB) {
Matt Arsenault52f14ec2016-11-07 19:09:27 +00001782 Cond[1].isUndef();
1783 MachineInstr *CondBr =
1784 BuildMI(&MBB, DL, get(Opcode))
Matt Arsenault6d093802016-05-21 00:29:27 +00001785 .addMBB(TBB);
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001786
Matt Arsenault52f14ec2016-11-07 19:09:27 +00001787 // Copy the flags onto the implicit condition register operand.
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00001788 preserveCondRegFlags(CondBr->getOperand(1), Cond[1]);
Matt Arsenault52f14ec2016-11-07 19:09:27 +00001789
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001790 if (BytesAdded)
1791 *BytesAdded = 4;
Matt Arsenault6d093802016-05-21 00:29:27 +00001792 return 1;
1793 }
1794
1795 assert(TBB && FBB);
1796
Matt Arsenault52f14ec2016-11-07 19:09:27 +00001797 MachineInstr *CondBr =
1798 BuildMI(&MBB, DL, get(Opcode))
Matt Arsenault6d093802016-05-21 00:29:27 +00001799 .addMBB(TBB);
1800 BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH))
1801 .addMBB(FBB);
1802
Matt Arsenault52f14ec2016-11-07 19:09:27 +00001803 MachineOperand &CondReg = CondBr->getOperand(1);
1804 CondReg.setIsUndef(Cond[1].isUndef());
1805 CondReg.setIsKill(Cond[1].isKill());
1806
Matt Arsenaulta2b036e2016-09-14 17:23:48 +00001807 if (BytesAdded)
1808 *BytesAdded = 8;
1809
Matt Arsenault6d093802016-05-21 00:29:27 +00001810 return 2;
1811}
1812
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +00001813bool SIInstrInfo::reverseBranchCondition(
Matt Arsenault72fcd5f2016-05-21 00:29:34 +00001814 SmallVectorImpl<MachineOperand> &Cond) const {
Jan Sjodina06bfe02017-05-15 20:18:37 +00001815 if (Cond.size() != 2) {
1816 return true;
1817 }
1818
1819 if (Cond[0].isImm()) {
1820 Cond[0].setImm(-Cond[0].getImm());
1821 return false;
1822 }
1823
1824 return true;
Matt Arsenault72fcd5f2016-05-21 00:29:34 +00001825}
1826
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00001827bool SIInstrInfo::canInsertSelect(const MachineBasicBlock &MBB,
1828 ArrayRef<MachineOperand> Cond,
1829 unsigned TrueReg, unsigned FalseReg,
1830 int &CondCycles,
1831 int &TrueCycles, int &FalseCycles) const {
1832 switch (Cond[0].getImm()) {
1833 case VCCNZ:
1834 case VCCZ: {
1835 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1836 const TargetRegisterClass *RC = MRI.getRegClass(TrueReg);
1837 assert(MRI.getRegClass(FalseReg) == RC);
1838
1839 int NumInsts = AMDGPU::getRegBitWidth(RC->getID()) / 32;
1840 CondCycles = TrueCycles = FalseCycles = NumInsts; // ???
1841
1842 // Limit to equal cost for branch vs. N v_cndmask_b32s.
1843 return !RI.isSGPRClass(RC) && NumInsts <= 6;
1844 }
1845 case SCC_TRUE:
1846 case SCC_FALSE: {
1847 // FIXME: We could insert for VGPRs if we could replace the original compare
1848 // with a vector one.
1849 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1850 const TargetRegisterClass *RC = MRI.getRegClass(TrueReg);
1851 assert(MRI.getRegClass(FalseReg) == RC);
1852
1853 int NumInsts = AMDGPU::getRegBitWidth(RC->getID()) / 32;
1854
1855 // Multiples of 8 can do s_cselect_b64
1856 if (NumInsts % 2 == 0)
1857 NumInsts /= 2;
1858
1859 CondCycles = TrueCycles = FalseCycles = NumInsts; // ???
1860 return RI.isSGPRClass(RC);
1861 }
1862 default:
1863 return false;
1864 }
1865}
1866
1867void SIInstrInfo::insertSelect(MachineBasicBlock &MBB,
1868 MachineBasicBlock::iterator I, const DebugLoc &DL,
1869 unsigned DstReg, ArrayRef<MachineOperand> Cond,
1870 unsigned TrueReg, unsigned FalseReg) const {
1871 BranchPredicate Pred = static_cast<BranchPredicate>(Cond[0].getImm());
1872 if (Pred == VCCZ || Pred == SCC_FALSE) {
1873 Pred = static_cast<BranchPredicate>(-Pred);
1874 std::swap(TrueReg, FalseReg);
1875 }
1876
1877 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1878 const TargetRegisterClass *DstRC = MRI.getRegClass(DstReg);
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001879 unsigned DstSize = RI.getRegSizeInBits(*DstRC);
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00001880
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001881 if (DstSize == 32) {
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00001882 unsigned SelOp = Pred == SCC_TRUE ?
1883 AMDGPU::S_CSELECT_B32 : AMDGPU::V_CNDMASK_B32_e32;
1884
1885 // Instruction's operands are backwards from what is expected.
1886 MachineInstr *Select =
1887 BuildMI(MBB, I, DL, get(SelOp), DstReg)
1888 .addReg(FalseReg)
1889 .addReg(TrueReg);
1890
1891 preserveCondRegFlags(Select->getOperand(3), Cond[1]);
1892 return;
1893 }
1894
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001895 if (DstSize == 64 && Pred == SCC_TRUE) {
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00001896 MachineInstr *Select =
1897 BuildMI(MBB, I, DL, get(AMDGPU::S_CSELECT_B64), DstReg)
1898 .addReg(FalseReg)
1899 .addReg(TrueReg);
1900
1901 preserveCondRegFlags(Select->getOperand(3), Cond[1]);
1902 return;
1903 }
1904
1905 static const int16_t Sub0_15[] = {
1906 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
1907 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
1908 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
1909 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15,
1910 };
1911
1912 static const int16_t Sub0_15_64[] = {
1913 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
1914 AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
1915 AMDGPU::sub8_sub9, AMDGPU::sub10_sub11,
1916 AMDGPU::sub12_sub13, AMDGPU::sub14_sub15,
1917 };
1918
1919 unsigned SelOp = AMDGPU::V_CNDMASK_B32_e32;
1920 const TargetRegisterClass *EltRC = &AMDGPU::VGPR_32RegClass;
1921 const int16_t *SubIndices = Sub0_15;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001922 int NElts = DstSize / 32;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00001923
Tim Renouf361b5b22019-03-21 12:01:21 +00001924 // 64-bit select is only available for SALU.
1925 // TODO: Split 96-bit into 64-bit and 32-bit, not 3x 32-bit.
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00001926 if (Pred == SCC_TRUE) {
Tim Renouf361b5b22019-03-21 12:01:21 +00001927 if (NElts % 2) {
1928 SelOp = AMDGPU::S_CSELECT_B32;
1929 EltRC = &AMDGPU::SGPR_32RegClass;
1930 } else {
1931 SelOp = AMDGPU::S_CSELECT_B64;
1932 EltRC = &AMDGPU::SGPR_64RegClass;
1933 SubIndices = Sub0_15_64;
1934 NElts /= 2;
1935 }
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +00001936 }
1937
1938 MachineInstrBuilder MIB = BuildMI(
1939 MBB, I, DL, get(AMDGPU::REG_SEQUENCE), DstReg);
1940
1941 I = MIB->getIterator();
1942
1943 SmallVector<unsigned, 8> Regs;
1944 for (int Idx = 0; Idx != NElts; ++Idx) {
1945 unsigned DstElt = MRI.createVirtualRegister(EltRC);
1946 Regs.push_back(DstElt);
1947
1948 unsigned SubIdx = SubIndices[Idx];
1949
1950 MachineInstr *Select =
1951 BuildMI(MBB, I, DL, get(SelOp), DstElt)
1952 .addReg(FalseReg, 0, SubIdx)
1953 .addReg(TrueReg, 0, SubIdx);
1954 preserveCondRegFlags(Select->getOperand(3), Cond[1]);
1955
1956 MIB.addReg(DstElt)
1957 .addImm(SubIdx);
1958 }
1959}
1960
Sam Kolton27e0f8b2017-03-31 11:42:43 +00001961bool SIInstrInfo::isFoldableCopy(const MachineInstr &MI) const {
1962 switch (MI.getOpcode()) {
1963 case AMDGPU::V_MOV_B32_e32:
1964 case AMDGPU::V_MOV_B32_e64:
1965 case AMDGPU::V_MOV_B64_PSEUDO: {
1966 // If there are additional implicit register operands, this may be used for
1967 // register indexing so the source register operand isn't simply copied.
1968 unsigned NumOps = MI.getDesc().getNumOperands() +
1969 MI.getDesc().getNumImplicitUses();
1970
1971 return MI.getNumOperands() == NumOps;
1972 }
1973 case AMDGPU::S_MOV_B32:
1974 case AMDGPU::S_MOV_B64:
1975 case AMDGPU::COPY:
1976 return true;
1977 default:
1978 return false;
1979 }
1980}
1981
Jan Sjodin312ccf72017-09-14 20:53:51 +00001982unsigned SIInstrInfo::getAddressSpaceForPseudoSourceKind(
Marcello Maggioni5ca41282018-08-20 19:23:45 +00001983 unsigned Kind) const {
Jan Sjodin312ccf72017-09-14 20:53:51 +00001984 switch(Kind) {
1985 case PseudoSourceValue::Stack:
1986 case PseudoSourceValue::FixedStack:
Matt Arsenault0da63502018-08-31 05:49:54 +00001987 return AMDGPUAS::PRIVATE_ADDRESS;
Jan Sjodin312ccf72017-09-14 20:53:51 +00001988 case PseudoSourceValue::ConstantPool:
1989 case PseudoSourceValue::GOT:
1990 case PseudoSourceValue::JumpTable:
1991 case PseudoSourceValue::GlobalValueCallEntry:
1992 case PseudoSourceValue::ExternalSymbolCallEntry:
1993 case PseudoSourceValue::TargetCustom:
Matt Arsenault0da63502018-08-31 05:49:54 +00001994 return AMDGPUAS::CONSTANT_ADDRESS;
Jan Sjodin312ccf72017-09-14 20:53:51 +00001995 }
Matt Arsenault0da63502018-08-31 05:49:54 +00001996 return AMDGPUAS::FLAT_ADDRESS;
Jan Sjodin312ccf72017-09-14 20:53:51 +00001997}
1998
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001999static void removeModOperands(MachineInstr &MI) {
2000 unsigned Opc = MI.getOpcode();
2001 int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc,
2002 AMDGPU::OpName::src0_modifiers);
2003 int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc,
2004 AMDGPU::OpName::src1_modifiers);
2005 int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc,
2006 AMDGPU::OpName::src2_modifiers);
2007
2008 MI.RemoveOperand(Src2ModIdx);
2009 MI.RemoveOperand(Src1ModIdx);
2010 MI.RemoveOperand(Src0ModIdx);
2011}
2012
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002013bool SIInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002014 unsigned Reg, MachineRegisterInfo *MRI) const {
2015 if (!MRI->hasOneNonDBGUse(Reg))
2016 return false;
2017
Nicolai Haehnle39980da2017-11-28 08:41:50 +00002018 switch (DefMI.getOpcode()) {
2019 default:
2020 return false;
2021 case AMDGPU::S_MOV_B64:
2022 // TODO: We could fold 64-bit immediates, but this get compilicated
2023 // when there are sub-registers.
2024 return false;
2025
2026 case AMDGPU::V_MOV_B32_e32:
2027 case AMDGPU::S_MOV_B32:
2028 break;
2029 }
2030
2031 const MachineOperand *ImmOp = getNamedOperand(DefMI, AMDGPU::OpName::src0);
2032 assert(ImmOp);
2033 // FIXME: We could handle FrameIndex values here.
2034 if (!ImmOp->isImm())
2035 return false;
2036
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002037 unsigned Opc = UseMI.getOpcode();
Tom Stellard2add8a12016-09-06 20:00:26 +00002038 if (Opc == AMDGPU::COPY) {
2039 bool isVGPRCopy = RI.isVGPR(*MRI, UseMI.getOperand(0).getReg());
Tom Stellard2add8a12016-09-06 20:00:26 +00002040 unsigned NewOpc = isVGPRCopy ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32;
Tom Stellard2add8a12016-09-06 20:00:26 +00002041 UseMI.setDesc(get(NewOpc));
2042 UseMI.getOperand(1).ChangeToImmediate(ImmOp->getImm());
2043 UseMI.addImplicitDefUseOperands(*UseMI.getParent()->getParent());
2044 return true;
2045 }
2046
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002047 if (Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64 ||
2048 Opc == AMDGPU::V_MAD_F16 || Opc == AMDGPU::V_MAC_F16_e64) {
Matt Arsenault2ed21932017-02-27 20:21:31 +00002049 // Don't fold if we are using source or output modifiers. The new VOP2
2050 // instructions don't have them.
2051 if (hasAnyModifiersSet(UseMI))
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002052 return false;
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002053
Matt Arsenault3d1c1de2016-04-14 21:58:24 +00002054 // If this is a free constant, there's no reason to do this.
2055 // TODO: We could fold this here instead of letting SIFoldOperands do it
2056 // later.
Matt Arsenault4bd72362016-12-10 00:39:12 +00002057 MachineOperand *Src0 = getNamedOperand(UseMI, AMDGPU::OpName::src0);
2058
2059 // Any src operand can be used for the legality check.
Nicolai Haehnle39980da2017-11-28 08:41:50 +00002060 if (isInlineConstant(UseMI, *Src0, *ImmOp))
Matt Arsenault3d1c1de2016-04-14 21:58:24 +00002061 return false;
2062
Matt Arsenault2ed21932017-02-27 20:21:31 +00002063 bool IsF32 = Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002064 MachineOperand *Src1 = getNamedOperand(UseMI, AMDGPU::OpName::src1);
2065 MachineOperand *Src2 = getNamedOperand(UseMI, AMDGPU::OpName::src2);
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002066
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002067 // Multiplied part is the constant: Use v_madmk_{f16, f32}.
Matt Arsenaultf0783302015-02-21 21:29:10 +00002068 // We should only expect these to be on src0 due to canonicalizations.
2069 if (Src0->isReg() && Src0->getReg() == Reg) {
Matt Arsenaulta266bd82016-03-02 04:05:14 +00002070 if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))
Matt Arsenaultf0783302015-02-21 21:29:10 +00002071 return false;
2072
Matt Arsenaulta266bd82016-03-02 04:05:14 +00002073 if (!Src2->isReg() || RI.isSGPRClass(MRI->getRegClass(Src2->getReg())))
Matt Arsenaultf0783302015-02-21 21:29:10 +00002074 return false;
2075
Nikolay Haustov65607812016-03-11 09:27:25 +00002076 // We need to swap operands 0 and 1 since madmk constant is at operand 1.
Matt Arsenaultf0783302015-02-21 21:29:10 +00002077
Nicolai Haehnle39980da2017-11-28 08:41:50 +00002078 const int64_t Imm = ImmOp->getImm();
Matt Arsenaultf0783302015-02-21 21:29:10 +00002079
2080 // FIXME: This would be a lot easier if we could return a new instruction
2081 // instead of having to modify in place.
2082
2083 // Remove these first since they are at the end.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002084 UseMI.RemoveOperand(
2085 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::omod));
2086 UseMI.RemoveOperand(
2087 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::clamp));
Matt Arsenaultf0783302015-02-21 21:29:10 +00002088
2089 unsigned Src1Reg = Src1->getReg();
2090 unsigned Src1SubReg = Src1->getSubReg();
Matt Arsenaultf0783302015-02-21 21:29:10 +00002091 Src0->setReg(Src1Reg);
2092 Src0->setSubReg(Src1SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +00002093 Src0->setIsKill(Src1->isKill());
2094
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002095 if (Opc == AMDGPU::V_MAC_F32_e64 ||
2096 Opc == AMDGPU::V_MAC_F16_e64)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002097 UseMI.untieRegOperand(
2098 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002099
Nikolay Haustov65607812016-03-11 09:27:25 +00002100 Src1->ChangeToImmediate(Imm);
Matt Arsenaultf0783302015-02-21 21:29:10 +00002101
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002102 removeModOperands(UseMI);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002103 UseMI.setDesc(get(IsF32 ? AMDGPU::V_MADMK_F32 : AMDGPU::V_MADMK_F16));
Matt Arsenaultf0783302015-02-21 21:29:10 +00002104
2105 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
2106 if (DeleteDef)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002107 DefMI.eraseFromParent();
Matt Arsenaultf0783302015-02-21 21:29:10 +00002108
2109 return true;
2110 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002111
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002112 // Added part is the constant: Use v_madak_{f16, f32}.
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002113 if (Src2->isReg() && Src2->getReg() == Reg) {
2114 // Not allowed to use constant bus for another operand.
2115 // We can however allow an inline immediate as src0.
Alexander Timofeev20cbe6f2018-09-10 16:42:49 +00002116 bool Src0Inlined = false;
2117 if (Src0->isReg()) {
2118 // Try to inline constant if possible.
2119 // If the Def moves immediate and the use is single
2120 // We are saving VGPR here.
2121 MachineInstr *Def = MRI->getUniqueVRegDef(Src0->getReg());
2122 if (Def && Def->isMoveImmediate() &&
2123 isInlineConstant(Def->getOperand(1)) &&
2124 MRI->hasOneUse(Src0->getReg())) {
2125 Src0->ChangeToImmediate(Def->getOperand(1).getImm());
2126 Src0Inlined = true;
2127 } else if ((RI.isPhysicalRegister(Src0->getReg()) &&
2128 RI.isSGPRClass(RI.getPhysRegClass(Src0->getReg()))) ||
2129 (RI.isVirtualRegister(Src0->getReg()) &&
2130 RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))
2131 return false;
2132 // VGPR is okay as Src0 - fallthrough
2133 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002134
Alexander Timofeev20cbe6f2018-09-10 16:42:49 +00002135 if (Src1->isReg() && !Src0Inlined ) {
2136 // We have one slot for inlinable constant so far - try to fill it
2137 MachineInstr *Def = MRI->getUniqueVRegDef(Src1->getReg());
2138 if (Def && Def->isMoveImmediate() &&
2139 isInlineConstant(Def->getOperand(1)) &&
2140 MRI->hasOneUse(Src1->getReg()) &&
2141 commuteInstruction(UseMI)) {
2142 Src0->ChangeToImmediate(Def->getOperand(1).getImm());
2143 } else if ((RI.isPhysicalRegister(Src1->getReg()) &&
2144 RI.isSGPRClass(RI.getPhysRegClass(Src1->getReg()))) ||
2145 (RI.isVirtualRegister(Src1->getReg()) &&
2146 RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))))
2147 return false;
2148 // VGPR is okay as Src1 - fallthrough
2149 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002150
Nicolai Haehnle39980da2017-11-28 08:41:50 +00002151 const int64_t Imm = ImmOp->getImm();
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002152
2153 // FIXME: This would be a lot easier if we could return a new instruction
2154 // instead of having to modify in place.
2155
2156 // Remove these first since they are at the end.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002157 UseMI.RemoveOperand(
2158 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::omod));
2159 UseMI.RemoveOperand(
2160 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::clamp));
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002161
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002162 if (Opc == AMDGPU::V_MAC_F32_e64 ||
2163 Opc == AMDGPU::V_MAC_F16_e64)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002164 UseMI.untieRegOperand(
2165 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002166
2167 // ChangingToImmediate adds Src2 back to the instruction.
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002168 Src2->ChangeToImmediate(Imm);
2169
2170 // These come before src2.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002171 removeModOperands(UseMI);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002172 UseMI.setDesc(get(IsF32 ? AMDGPU::V_MADAK_F32 : AMDGPU::V_MADAK_F16));
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002173
2174 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
2175 if (DeleteDef)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002176 DefMI.eraseFromParent();
Matt Arsenault0325d3d2015-02-21 21:29:07 +00002177
2178 return true;
2179 }
2180 }
2181
2182 return false;
2183}
2184
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002185static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
2186 int WidthB, int OffsetB) {
2187 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
2188 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
2189 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
2190 return LowOffset + LowWidth <= HighOffset;
2191}
2192
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002193bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr &MIa,
2194 MachineInstr &MIb) const {
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00002195 MachineOperand *BaseOp0, *BaseOp1;
Chad Rosierc27a18f2016-03-09 16:00:35 +00002196 int64_t Offset0, Offset1;
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002197
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00002198 if (getMemOperandWithOffset(MIa, BaseOp0, Offset0, &RI) &&
2199 getMemOperandWithOffset(MIb, BaseOp1, Offset1, &RI)) {
2200 if (!BaseOp0->isIdenticalTo(*BaseOp1))
2201 return false;
Tom Stellardcb6ba622016-04-30 00:23:06 +00002202
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002203 if (!MIa.hasOneMemOperand() || !MIb.hasOneMemOperand()) {
Tom Stellardcb6ba622016-04-30 00:23:06 +00002204 // FIXME: Handle ds_read2 / ds_write2.
2205 return false;
2206 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002207 unsigned Width0 = (*MIa.memoperands_begin())->getSize();
2208 unsigned Width1 = (*MIb.memoperands_begin())->getSize();
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00002209 if (offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002210 return true;
2211 }
2212 }
2213
2214 return false;
2215}
2216
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002217bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr &MIa,
2218 MachineInstr &MIb,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002219 AliasAnalysis *AA) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002220 assert((MIa.mayLoad() || MIa.mayStore()) &&
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002221 "MIa must load from or modify a memory location");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002222 assert((MIb.mayLoad() || MIb.mayStore()) &&
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002223 "MIb must load from or modify a memory location");
2224
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002225 if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects())
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002226 return false;
2227
2228 // XXX - Can we relax this between address spaces?
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002229 if (MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002230 return false;
2231
2232 // TODO: Should we check the address space from the MachineMemOperand? That
2233 // would allow us to distinguish objects we know don't alias based on the
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00002234 // underlying address space, even if it was lowered to a different one,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002235 // e.g. private accesses lowered to use MUBUF instructions on a scratch
2236 // buffer.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002237 if (isDS(MIa)) {
2238 if (isDS(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002239 return checkInstOffsetsDoNotOverlap(MIa, MIb);
2240
Matt Arsenault9608a2892017-07-29 01:26:21 +00002241 return !isFLAT(MIb) || isSegmentSpecificFLAT(MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002242 }
2243
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002244 if (isMUBUF(MIa) || isMTBUF(MIa)) {
2245 if (isMUBUF(MIb) || isMTBUF(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002246 return checkInstOffsetsDoNotOverlap(MIa, MIb);
2247
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002248 return !isFLAT(MIb) && !isSMRD(MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002249 }
2250
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002251 if (isSMRD(MIa)) {
2252 if (isSMRD(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002253 return checkInstOffsetsDoNotOverlap(MIa, MIb);
2254
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002255 return !isFLAT(MIb) && !isMUBUF(MIa) && !isMTBUF(MIa);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002256 }
2257
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002258 if (isFLAT(MIa)) {
2259 if (isFLAT(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00002260 return checkInstOffsetsDoNotOverlap(MIa, MIb);
2261
2262 return false;
2263 }
2264
2265 return false;
2266}
2267
Stanislav Mekhanoshin710da422017-09-11 17:13:57 +00002268static int64_t getFoldableImm(const MachineOperand* MO) {
2269 if (!MO->isReg())
2270 return false;
2271 const MachineFunction *MF = MO->getParent()->getParent()->getParent();
2272 const MachineRegisterInfo &MRI = MF->getRegInfo();
2273 auto Def = MRI.getUniqueVRegDef(MO->getReg());
Matt Arsenaultc3172872017-09-14 20:54:29 +00002274 if (Def && Def->getOpcode() == AMDGPU::V_MOV_B32_e32 &&
2275 Def->getOperand(1).isImm())
Stanislav Mekhanoshin710da422017-09-11 17:13:57 +00002276 return Def->getOperand(1).getImm();
2277 return AMDGPU::NoRegister;
2278}
2279
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002280MachineInstr *SIInstrInfo::convertToThreeAddress(MachineFunction::iterator &MBB,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002281 MachineInstr &MI,
2282 LiveVariables *LV) const {
Matt Arsenault0084adc2018-04-30 19:08:16 +00002283 unsigned Opc = MI.getOpcode();
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002284 bool IsF16 = false;
Matt Arsenault0084adc2018-04-30 19:08:16 +00002285 bool IsFMA = Opc == AMDGPU::V_FMAC_F32_e32 || Opc == AMDGPU::V_FMAC_F32_e64;
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002286
Matt Arsenault0084adc2018-04-30 19:08:16 +00002287 switch (Opc) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002288 default:
2289 return nullptr;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002290 case AMDGPU::V_MAC_F16_e64:
2291 IsF16 = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +00002292 LLVM_FALLTHROUGH;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002293 case AMDGPU::V_MAC_F32_e64:
Matt Arsenault0084adc2018-04-30 19:08:16 +00002294 case AMDGPU::V_FMAC_F32_e64:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002295 break;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002296 case AMDGPU::V_MAC_F16_e32:
2297 IsF16 = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +00002298 LLVM_FALLTHROUGH;
Matt Arsenault0084adc2018-04-30 19:08:16 +00002299 case AMDGPU::V_MAC_F32_e32:
2300 case AMDGPU::V_FMAC_F32_e32: {
Matt Arsenault4bd72362016-12-10 00:39:12 +00002301 int Src0Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
2302 AMDGPU::OpName::src0);
2303 const MachineOperand *Src0 = &MI.getOperand(Src0Idx);
Matt Arsenaultfdcdd882017-09-21 00:45:59 +00002304 if (!Src0->isReg() && !Src0->isImm())
2305 return nullptr;
2306
Matt Arsenault4bd72362016-12-10 00:39:12 +00002307 if (Src0->isImm() && !isInlineConstant(MI, Src0Idx, *Src0))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002308 return nullptr;
Matt Arsenaultfdcdd882017-09-21 00:45:59 +00002309
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002310 break;
2311 }
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002312 }
2313
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002314 const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst);
2315 const MachineOperand *Src0 = getNamedOperand(MI, AMDGPU::OpName::src0);
Matt Arsenault3cb9ff82017-03-11 05:40:40 +00002316 const MachineOperand *Src0Mods =
2317 getNamedOperand(MI, AMDGPU::OpName::src0_modifiers);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002318 const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1);
Matt Arsenault3cb9ff82017-03-11 05:40:40 +00002319 const MachineOperand *Src1Mods =
2320 getNamedOperand(MI, AMDGPU::OpName::src1_modifiers);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002321 const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2);
Matt Arsenault3cb9ff82017-03-11 05:40:40 +00002322 const MachineOperand *Clamp = getNamedOperand(MI, AMDGPU::OpName::clamp);
2323 const MachineOperand *Omod = getNamedOperand(MI, AMDGPU::OpName::omod);
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002324
Matt Arsenault0084adc2018-04-30 19:08:16 +00002325 if (!IsFMA && !Src0Mods && !Src1Mods && !Clamp && !Omod &&
Matt Arsenaultc3172872017-09-14 20:54:29 +00002326 // If we have an SGPR input, we will violate the constant bus restriction.
Matt Arsenaultfdcdd882017-09-21 00:45:59 +00002327 (!Src0->isReg() || !RI.isSGPRReg(MBB->getParent()->getRegInfo(), Src0->getReg()))) {
Stanislav Mekhanoshin710da422017-09-11 17:13:57 +00002328 if (auto Imm = getFoldableImm(Src2)) {
2329 return BuildMI(*MBB, MI, MI.getDebugLoc(),
2330 get(IsF16 ? AMDGPU::V_MADAK_F16 : AMDGPU::V_MADAK_F32))
2331 .add(*Dst)
2332 .add(*Src0)
2333 .add(*Src1)
2334 .addImm(Imm);
2335 }
2336 if (auto Imm = getFoldableImm(Src1)) {
2337 return BuildMI(*MBB, MI, MI.getDebugLoc(),
2338 get(IsF16 ? AMDGPU::V_MADMK_F16 : AMDGPU::V_MADMK_F32))
2339 .add(*Dst)
2340 .add(*Src0)
2341 .addImm(Imm)
2342 .add(*Src2);
2343 }
2344 if (auto Imm = getFoldableImm(Src0)) {
2345 if (isOperandLegal(MI, AMDGPU::getNamedOperandIdx(AMDGPU::V_MADMK_F32,
2346 AMDGPU::OpName::src0), Src1))
2347 return BuildMI(*MBB, MI, MI.getDebugLoc(),
2348 get(IsF16 ? AMDGPU::V_MADMK_F16 : AMDGPU::V_MADMK_F32))
2349 .add(*Dst)
2350 .add(*Src1)
2351 .addImm(Imm)
2352 .add(*Src2);
2353 }
2354 }
2355
Matt Arsenault0084adc2018-04-30 19:08:16 +00002356 assert((!IsFMA || !IsF16) && "fmac only expected with f32");
2357 unsigned NewOpc = IsFMA ? AMDGPU::V_FMA_F32 :
2358 (IsF16 ? AMDGPU::V_MAD_F16 : AMDGPU::V_MAD_F32);
2359 return BuildMI(*MBB, MI, MI.getDebugLoc(), get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00002360 .add(*Dst)
Matt Arsenault3cb9ff82017-03-11 05:40:40 +00002361 .addImm(Src0Mods ? Src0Mods->getImm() : 0)
Diana Picus116bbab2017-01-13 09:58:52 +00002362 .add(*Src0)
Matt Arsenault3cb9ff82017-03-11 05:40:40 +00002363 .addImm(Src1Mods ? Src1Mods->getImm() : 0)
Diana Picus116bbab2017-01-13 09:58:52 +00002364 .add(*Src1)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002365 .addImm(0) // Src mods
Diana Picus116bbab2017-01-13 09:58:52 +00002366 .add(*Src2)
Matt Arsenault3cb9ff82017-03-11 05:40:40 +00002367 .addImm(Clamp ? Clamp->getImm() : 0)
2368 .addImm(Omod ? Omod->getImm() : 0);
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002369}
2370
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002371// It's not generally safe to move VALU instructions across these since it will
2372// start using the register as a base index rather than directly.
2373// XXX - Why isn't hasSideEffects sufficient for these?
2374static bool changesVGPRIndexingMode(const MachineInstr &MI) {
2375 switch (MI.getOpcode()) {
2376 case AMDGPU::S_SET_GPR_IDX_ON:
2377 case AMDGPU::S_SET_GPR_IDX_MODE:
2378 case AMDGPU::S_SET_GPR_IDX_OFF:
2379 return true;
2380 default:
2381 return false;
2382 }
2383}
2384
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002385bool SIInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00002386 const MachineBasicBlock *MBB,
2387 const MachineFunction &MF) const {
Matt Arsenault95c78972016-07-09 01:13:51 +00002388 // XXX - Do we want the SP check in the base implementation?
2389
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00002390 // Target-independent instructions do not have an implicit-use of EXEC, even
2391 // when they operate on VGPRs. Treating EXEC modifications as scheduling
2392 // boundaries prevents incorrect movements of such instructions.
Matt Arsenault95c78972016-07-09 01:13:51 +00002393 return TargetInstrInfo::isSchedulingBoundary(MI, MBB, MF) ||
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002394 MI.modifiesRegister(AMDGPU::EXEC, &RI) ||
Tom Stellard8485fa02016-12-07 02:42:15 +00002395 MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32 ||
2396 MI.getOpcode() == AMDGPU::S_SETREG_B32 ||
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002397 changesVGPRIndexingMode(MI);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00002398}
2399
Marek Olsakc5cec5e2019-01-16 15:43:53 +00002400bool SIInstrInfo::isAlwaysGDS(uint16_t Opcode) const {
2401 return Opcode == AMDGPU::DS_ORDERED_COUNT ||
2402 Opcode == AMDGPU::DS_GWS_INIT ||
2403 Opcode == AMDGPU::DS_GWS_SEMA_V ||
2404 Opcode == AMDGPU::DS_GWS_SEMA_BR ||
2405 Opcode == AMDGPU::DS_GWS_SEMA_P ||
2406 Opcode == AMDGPU::DS_GWS_SEMA_RELEASE_ALL ||
2407 Opcode == AMDGPU::DS_GWS_BARRIER;
2408}
2409
Nicolai Haehnle7f0d05d2018-07-30 09:23:59 +00002410bool SIInstrInfo::hasUnwantedEffectsWhenEXECEmpty(const MachineInstr &MI) const {
2411 unsigned Opcode = MI.getOpcode();
2412
2413 if (MI.mayStore() && isSMRD(MI))
2414 return true; // scalar store or atomic
2415
2416 // These instructions cause shader I/O that may cause hardware lockups
2417 // when executed with an empty EXEC mask.
2418 //
2419 // Note: exp with VM = DONE = 0 is automatically skipped by hardware when
2420 // EXEC = 0, but checking for that case here seems not worth it
2421 // given the typical code patterns.
2422 if (Opcode == AMDGPU::S_SENDMSG || Opcode == AMDGPU::S_SENDMSGHALT ||
Marek Olsakc5cec5e2019-01-16 15:43:53 +00002423 Opcode == AMDGPU::EXP || Opcode == AMDGPU::EXP_DONE ||
2424 Opcode == AMDGPU::DS_ORDERED_COUNT)
Nicolai Haehnle7f0d05d2018-07-30 09:23:59 +00002425 return true;
2426
2427 if (MI.isInlineAsm())
2428 return true; // conservative assumption
2429
2430 // These are like SALU instructions in terms of effects, so it's questionable
2431 // whether we should return true for those.
2432 //
2433 // However, executing them with EXEC = 0 causes them to operate on undefined
2434 // data, which we avoid by returning true here.
2435 if (Opcode == AMDGPU::V_READFIRSTLANE_B32 || Opcode == AMDGPU::V_READLANE_B32)
2436 return true;
2437
2438 return false;
2439}
2440
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00002441bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
Matt Arsenault26faed32016-12-05 22:26:17 +00002442 switch (Imm.getBitWidth()) {
2443 case 32:
2444 return AMDGPU::isInlinableLiteral32(Imm.getSExtValue(),
2445 ST.hasInv2PiInlineImm());
2446 case 64:
2447 return AMDGPU::isInlinableLiteral64(Imm.getSExtValue(),
2448 ST.hasInv2PiInlineImm());
Matt Arsenault4bd72362016-12-10 00:39:12 +00002449 case 16:
Matt Arsenault9dba9bd2017-02-02 02:27:04 +00002450 return ST.has16BitInsts() &&
2451 AMDGPU::isInlinableLiteral16(Imm.getSExtValue(),
Matt Arsenault4bd72362016-12-10 00:39:12 +00002452 ST.hasInv2PiInlineImm());
Matt Arsenault26faed32016-12-05 22:26:17 +00002453 default:
2454 llvm_unreachable("invalid bitwidth");
Matt Arsenault303011a2014-12-17 21:04:08 +00002455 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00002456}
2457
Matt Arsenault11a4d672015-02-13 19:05:03 +00002458bool SIInstrInfo::isInlineConstant(const MachineOperand &MO,
Matt Arsenault4bd72362016-12-10 00:39:12 +00002459 uint8_t OperandType) const {
Sam Kolton549c89d2017-06-21 08:53:38 +00002460 if (!MO.isImm() ||
2461 OperandType < AMDGPU::OPERAND_SRC_FIRST ||
2462 OperandType > AMDGPU::OPERAND_SRC_LAST)
Matt Arsenault4bd72362016-12-10 00:39:12 +00002463 return false;
2464
2465 // MachineOperand provides no way to tell the true operand size, since it only
2466 // records a 64-bit value. We need to know the size to determine if a 32-bit
2467 // floating point immediate bit pattern is legal for an integer immediate. It
2468 // would be for any 32-bit integer operand, but would not be for a 64-bit one.
2469
2470 int64_t Imm = MO.getImm();
Matt Arsenaulteb522e62017-02-27 22:15:25 +00002471 switch (OperandType) {
2472 case AMDGPU::OPERAND_REG_IMM_INT32:
2473 case AMDGPU::OPERAND_REG_IMM_FP32:
2474 case AMDGPU::OPERAND_REG_INLINE_C_INT32:
2475 case AMDGPU::OPERAND_REG_INLINE_C_FP32: {
Matt Arsenault4bd72362016-12-10 00:39:12 +00002476 int32_t Trunc = static_cast<int32_t>(Imm);
Nicolai Haehnle283b9952018-08-29 07:46:09 +00002477 return AMDGPU::isInlinableLiteral32(Trunc, ST.hasInv2PiInlineImm());
Matt Arsenault11a4d672015-02-13 19:05:03 +00002478 }
Matt Arsenaulteb522e62017-02-27 22:15:25 +00002479 case AMDGPU::OPERAND_REG_IMM_INT64:
2480 case AMDGPU::OPERAND_REG_IMM_FP64:
2481 case AMDGPU::OPERAND_REG_INLINE_C_INT64:
Eugene Zelenko59e12822017-08-08 00:47:13 +00002482 case AMDGPU::OPERAND_REG_INLINE_C_FP64:
Matt Arsenault4bd72362016-12-10 00:39:12 +00002483 return AMDGPU::isInlinableLiteral64(MO.getImm(),
2484 ST.hasInv2PiInlineImm());
Matt Arsenaulteb522e62017-02-27 22:15:25 +00002485 case AMDGPU::OPERAND_REG_IMM_INT16:
2486 case AMDGPU::OPERAND_REG_IMM_FP16:
2487 case AMDGPU::OPERAND_REG_INLINE_C_INT16:
2488 case AMDGPU::OPERAND_REG_INLINE_C_FP16: {
Matt Arsenault4bd72362016-12-10 00:39:12 +00002489 if (isInt<16>(Imm) || isUInt<16>(Imm)) {
Matt Arsenault9dba9bd2017-02-02 02:27:04 +00002490 // A few special case instructions have 16-bit operands on subtargets
2491 // where 16-bit instructions are not legal.
2492 // TODO: Do the 32-bit immediates work? We shouldn't really need to handle
2493 // constants in these cases
Matt Arsenault4bd72362016-12-10 00:39:12 +00002494 int16_t Trunc = static_cast<int16_t>(Imm);
Matt Arsenault9dba9bd2017-02-02 02:27:04 +00002495 return ST.has16BitInsts() &&
2496 AMDGPU::isInlinableLiteral16(Trunc, ST.hasInv2PiInlineImm());
Matt Arsenault4bd72362016-12-10 00:39:12 +00002497 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00002498
Matt Arsenault4bd72362016-12-10 00:39:12 +00002499 return false;
2500 }
Matt Arsenaulteb522e62017-02-27 22:15:25 +00002501 case AMDGPU::OPERAND_REG_INLINE_C_V2INT16:
2502 case AMDGPU::OPERAND_REG_INLINE_C_V2FP16: {
Stanislav Mekhanoshin160f8572018-04-19 21:16:50 +00002503 if (isUInt<16>(Imm)) {
2504 int16_t Trunc = static_cast<int16_t>(Imm);
2505 return ST.has16BitInsts() &&
2506 AMDGPU::isInlinableLiteral16(Trunc, ST.hasInv2PiInlineImm());
2507 }
2508 if (!(Imm & 0xffff)) {
2509 return ST.has16BitInsts() &&
2510 AMDGPU::isInlinableLiteral16(Imm >> 16, ST.hasInv2PiInlineImm());
2511 }
Matt Arsenaulteb522e62017-02-27 22:15:25 +00002512 uint32_t Trunc = static_cast<uint32_t>(Imm);
2513 return AMDGPU::isInlinableLiteralV216(Trunc, ST.hasInv2PiInlineImm());
2514 }
Matt Arsenault4bd72362016-12-10 00:39:12 +00002515 default:
2516 llvm_unreachable("invalid bitwidth");
2517 }
Tom Stellard93fabce2013-10-10 17:11:55 +00002518}
2519
Matt Arsenaultc1ebd822016-08-13 01:43:54 +00002520bool SIInstrInfo::isLiteralConstantLike(const MachineOperand &MO,
Matt Arsenault4bd72362016-12-10 00:39:12 +00002521 const MCOperandInfo &OpInfo) const {
Matt Arsenaultc1ebd822016-08-13 01:43:54 +00002522 switch (MO.getType()) {
2523 case MachineOperand::MO_Register:
2524 return false;
2525 case MachineOperand::MO_Immediate:
Matt Arsenault4bd72362016-12-10 00:39:12 +00002526 return !isInlineConstant(MO, OpInfo);
Matt Arsenaultc1ebd822016-08-13 01:43:54 +00002527 case MachineOperand::MO_FrameIndex:
2528 case MachineOperand::MO_MachineBasicBlock:
2529 case MachineOperand::MO_ExternalSymbol:
2530 case MachineOperand::MO_GlobalAddress:
2531 case MachineOperand::MO_MCSymbol:
2532 return true;
2533 default:
2534 llvm_unreachable("unexpected operand type");
2535 }
2536}
2537
Matt Arsenaultbecb1402014-06-23 18:28:31 +00002538static bool compareMachineOp(const MachineOperand &Op0,
2539 const MachineOperand &Op1) {
2540 if (Op0.getType() != Op1.getType())
2541 return false;
2542
2543 switch (Op0.getType()) {
2544 case MachineOperand::MO_Register:
2545 return Op0.getReg() == Op1.getReg();
2546 case MachineOperand::MO_Immediate:
2547 return Op0.getImm() == Op1.getImm();
Matt Arsenaultbecb1402014-06-23 18:28:31 +00002548 default:
2549 llvm_unreachable("Didn't expect to be comparing these operand types");
2550 }
2551}
2552
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002553bool SIInstrInfo::isImmOperandLegal(const MachineInstr &MI, unsigned OpNo,
2554 const MachineOperand &MO) const {
2555 const MCOperandInfo &OpInfo = get(MI.getOpcode()).OpInfo[OpNo];
Tom Stellardb02094e2014-07-21 15:45:01 +00002556
Tom Stellardfb77f002015-01-13 22:59:41 +00002557 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +00002558
2559 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
2560 return true;
2561
2562 if (OpInfo.RegClass < 0)
2563 return false;
2564
Matt Arsenault4bd72362016-12-10 00:39:12 +00002565 if (MO.isImm() && isInlineConstant(MO, OpInfo))
2566 return RI.opCanUseInlineConstant(OpInfo.OperandType);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002567
Matt Arsenault4bd72362016-12-10 00:39:12 +00002568 return RI.opCanUseLiteralConstant(OpInfo.OperandType);
Tom Stellardb02094e2014-07-21 15:45:01 +00002569}
2570
Tom Stellard86d12eb2014-08-01 00:32:28 +00002571bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
Marek Olsaka93603d2015-01-15 18:42:51 +00002572 int Op32 = AMDGPU::getVOPe32(Opcode);
2573 if (Op32 == -1)
2574 return false;
2575
2576 return pseudoToMCOpcode(Op32) != -1;
Tom Stellard86d12eb2014-08-01 00:32:28 +00002577}
2578
Tom Stellardb4a313a2014-08-01 00:32:39 +00002579bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
2580 // The src0_modifier operand is present on all instructions
2581 // that have modifiers.
2582
2583 return AMDGPU::getNamedOperandIdx(Opcode,
2584 AMDGPU::OpName::src0_modifiers) != -1;
2585}
2586
Matt Arsenaultace5b762014-10-17 18:00:43 +00002587bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
2588 unsigned OpName) const {
2589 const MachineOperand *Mods = getNamedOperand(MI, OpName);
2590 return Mods && Mods->getImm();
2591}
2592
Matt Arsenault2ed21932017-02-27 20:21:31 +00002593bool SIInstrInfo::hasAnyModifiersSet(const MachineInstr &MI) const {
2594 return hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers) ||
2595 hasModifiersSet(MI, AMDGPU::OpName::src1_modifiers) ||
2596 hasModifiersSet(MI, AMDGPU::OpName::src2_modifiers) ||
2597 hasModifiersSet(MI, AMDGPU::OpName::clamp) ||
2598 hasModifiersSet(MI, AMDGPU::OpName::omod);
2599}
2600
Matt Arsenault35b19022018-08-28 18:22:34 +00002601bool SIInstrInfo::canShrink(const MachineInstr &MI,
2602 const MachineRegisterInfo &MRI) const {
2603 const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2);
2604 // Can't shrink instruction with three operands.
2605 // FIXME: v_cndmask_b32 has 3 operands and is shrinkable, but we need to add
2606 // a special case for it. It can only be shrunk if the third operand
Tim Renouf2e94f6e2019-03-18 19:25:39 +00002607 // is vcc, and src0_modifiers and src1_modifiers are not set.
2608 // We should handle this the same way we handle vopc, by addding
Matt Arsenault35b19022018-08-28 18:22:34 +00002609 // a register allocation hint pre-regalloc and then do the shrinking
2610 // post-regalloc.
2611 if (Src2) {
2612 switch (MI.getOpcode()) {
2613 default: return false;
2614
2615 case AMDGPU::V_ADDC_U32_e64:
2616 case AMDGPU::V_SUBB_U32_e64:
2617 case AMDGPU::V_SUBBREV_U32_e64: {
2618 const MachineOperand *Src1
2619 = getNamedOperand(MI, AMDGPU::OpName::src1);
2620 if (!Src1->isReg() || !RI.isVGPR(MRI, Src1->getReg()))
2621 return false;
2622 // Additional verification is needed for sdst/src2.
2623 return true;
2624 }
2625 case AMDGPU::V_MAC_F32_e64:
2626 case AMDGPU::V_MAC_F16_e64:
2627 case AMDGPU::V_FMAC_F32_e64:
2628 if (!Src2->isReg() || !RI.isVGPR(MRI, Src2->getReg()) ||
2629 hasModifiersSet(MI, AMDGPU::OpName::src2_modifiers))
2630 return false;
2631 break;
2632
2633 case AMDGPU::V_CNDMASK_B32_e64:
2634 break;
2635 }
2636 }
2637
2638 const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1);
2639 if (Src1 && (!Src1->isReg() || !RI.isVGPR(MRI, Src1->getReg()) ||
2640 hasModifiersSet(MI, AMDGPU::OpName::src1_modifiers)))
2641 return false;
2642
2643 // We don't need to check src0, all input types are legal, so just make sure
2644 // src0 isn't using any modifiers.
2645 if (hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers))
2646 return false;
2647
Ron Lieberman16de4fd2018-12-03 13:04:54 +00002648 // Can it be shrunk to a valid 32 bit opcode?
2649 if (!hasVALU32BitEncoding(MI.getOpcode()))
2650 return false;
2651
Matt Arsenault35b19022018-08-28 18:22:34 +00002652 // Check output modifiers
2653 return !hasModifiersSet(MI, AMDGPU::OpName::omod) &&
2654 !hasModifiersSet(MI, AMDGPU::OpName::clamp);
Matt Arsenaultde6c4212018-08-28 18:34:24 +00002655}
Matt Arsenault35b19022018-08-28 18:22:34 +00002656
Matt Arsenaultde6c4212018-08-28 18:34:24 +00002657// Set VCC operand with all flags from \p Orig, except for setting it as
2658// implicit.
2659static void copyFlagsToImplicitVCC(MachineInstr &MI,
2660 const MachineOperand &Orig) {
2661
2662 for (MachineOperand &Use : MI.implicit_operands()) {
2663 if (Use.isUse() && Use.getReg() == AMDGPU::VCC) {
2664 Use.setIsUndef(Orig.isUndef());
2665 Use.setIsKill(Orig.isKill());
2666 return;
2667 }
2668 }
2669}
2670
2671MachineInstr *SIInstrInfo::buildShrunkInst(MachineInstr &MI,
2672 unsigned Op32) const {
2673 MachineBasicBlock *MBB = MI.getParent();;
2674 MachineInstrBuilder Inst32 =
2675 BuildMI(*MBB, MI, MI.getDebugLoc(), get(Op32));
2676
2677 // Add the dst operand if the 32-bit encoding also has an explicit $vdst.
2678 // For VOPC instructions, this is replaced by an implicit def of vcc.
2679 int Op32DstIdx = AMDGPU::getNamedOperandIdx(Op32, AMDGPU::OpName::vdst);
2680 if (Op32DstIdx != -1) {
2681 // dst
2682 Inst32.add(MI.getOperand(0));
2683 } else {
2684 assert(MI.getOperand(0).getReg() == AMDGPU::VCC &&
2685 "Unexpected case");
2686 }
2687
2688 Inst32.add(*getNamedOperand(MI, AMDGPU::OpName::src0));
2689
2690 const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1);
2691 if (Src1)
2692 Inst32.add(*Src1);
2693
2694 const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2);
2695
2696 if (Src2) {
2697 int Op32Src2Idx = AMDGPU::getNamedOperandIdx(Op32, AMDGPU::OpName::src2);
2698 if (Op32Src2Idx != -1) {
2699 Inst32.add(*Src2);
2700 } else {
2701 // In the case of V_CNDMASK_B32_e32, the explicit operand src2 is
2702 // replaced with an implicit read of vcc. This was already added
2703 // during the initial BuildMI, so find it to preserve the flags.
2704 copyFlagsToImplicitVCC(*Inst32, *Src2);
2705 }
2706 }
2707
2708 return Inst32;
Matt Arsenault35b19022018-08-28 18:22:34 +00002709}
2710
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002711bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
Matt Arsenault11a4d672015-02-13 19:05:03 +00002712 const MachineOperand &MO,
Matt Arsenault4bd72362016-12-10 00:39:12 +00002713 const MCOperandInfo &OpInfo) const {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002714 // Literal constants use the constant bus.
Matt Arsenault4bd72362016-12-10 00:39:12 +00002715 //if (isLiteralConstantLike(MO, OpInfo))
2716 // return true;
2717 if (MO.isImm())
2718 return !isInlineConstant(MO, OpInfo);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002719
Matt Arsenault4bd72362016-12-10 00:39:12 +00002720 if (!MO.isReg())
2721 return true; // Misc other operands like FrameIndex
2722
2723 if (!MO.isUse())
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002724 return false;
2725
2726 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
2727 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
2728
2729 // FLAT_SCR is just an SGPR pair.
2730 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
2731 return true;
2732
2733 // EXEC register uses the constant bus.
2734 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
2735 return true;
2736
2737 // SGPRs use the constant bus
Matt Arsenault8226fc42016-03-02 23:00:21 +00002738 return (MO.getReg() == AMDGPU::VCC || MO.getReg() == AMDGPU::M0 ||
2739 (!MO.isImplicit() &&
2740 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
2741 AMDGPU::SGPR_64RegClass.contains(MO.getReg()))));
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002742}
2743
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002744static unsigned findImplicitSGPRRead(const MachineInstr &MI) {
2745 for (const MachineOperand &MO : MI.implicit_operands()) {
2746 // We only care about reads.
2747 if (MO.isDef())
2748 continue;
2749
2750 switch (MO.getReg()) {
2751 case AMDGPU::VCC:
2752 case AMDGPU::M0:
2753 case AMDGPU::FLAT_SCR:
2754 return MO.getReg();
2755
2756 default:
2757 break;
2758 }
2759 }
2760
2761 return AMDGPU::NoRegister;
2762}
2763
Matt Arsenault529cf252016-06-23 01:26:16 +00002764static bool shouldReadExec(const MachineInstr &MI) {
2765 if (SIInstrInfo::isVALU(MI)) {
2766 switch (MI.getOpcode()) {
2767 case AMDGPU::V_READLANE_B32:
2768 case AMDGPU::V_READLANE_B32_si:
2769 case AMDGPU::V_READLANE_B32_vi:
2770 case AMDGPU::V_WRITELANE_B32:
2771 case AMDGPU::V_WRITELANE_B32_si:
2772 case AMDGPU::V_WRITELANE_B32_vi:
2773 return false;
2774 }
2775
2776 return true;
2777 }
2778
2779 if (SIInstrInfo::isGenericOpcode(MI.getOpcode()) ||
2780 SIInstrInfo::isSALU(MI) ||
2781 SIInstrInfo::isSMRD(MI))
2782 return false;
2783
2784 return true;
2785}
2786
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002787static bool isSubRegOf(const SIRegisterInfo &TRI,
2788 const MachineOperand &SuperVec,
2789 const MachineOperand &SubReg) {
2790 if (TargetRegisterInfo::isPhysicalRegister(SubReg.getReg()))
2791 return TRI.isSubRegister(SuperVec.getReg(), SubReg.getReg());
2792
2793 return SubReg.getSubReg() != AMDGPU::NoSubRegister &&
2794 SubReg.getReg() == SuperVec.getReg();
2795}
2796
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002797bool SIInstrInfo::verifyInstruction(const MachineInstr &MI,
Tom Stellard93fabce2013-10-10 17:11:55 +00002798 StringRef &ErrInfo) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002799 uint16_t Opcode = MI.getOpcode();
Tom Stellarddde28a82017-05-26 16:40:03 +00002800 if (SIInstrInfo::isGenericOpcode(MI.getOpcode()))
2801 return true;
2802
Matt Arsenault89ad17c2017-06-12 16:37:55 +00002803 const MachineFunction *MF = MI.getParent()->getParent();
2804 const MachineRegisterInfo &MRI = MF->getRegInfo();
2805
Tom Stellard93fabce2013-10-10 17:11:55 +00002806 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
2807 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
2808 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
2809
Tom Stellardca700e42014-03-17 17:03:49 +00002810 // Make sure the number of operands is correct.
2811 const MCInstrDesc &Desc = get(Opcode);
2812 if (!Desc.isVariadic() &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002813 Desc.getNumOperands() != MI.getNumExplicitOperands()) {
2814 ErrInfo = "Instruction has wrong number of operands.";
2815 return false;
Tom Stellardca700e42014-03-17 17:03:49 +00002816 }
2817
Matt Arsenault3d463192016-11-01 22:55:07 +00002818 if (MI.isInlineAsm()) {
2819 // Verify register classes for inlineasm constraints.
2820 for (unsigned I = InlineAsm::MIOp_FirstOperand, E = MI.getNumOperands();
2821 I != E; ++I) {
2822 const TargetRegisterClass *RC = MI.getRegClassConstraint(I, this, &RI);
2823 if (!RC)
2824 continue;
2825
2826 const MachineOperand &Op = MI.getOperand(I);
2827 if (!Op.isReg())
2828 continue;
2829
2830 unsigned Reg = Op.getReg();
2831 if (!TargetRegisterInfo::isVirtualRegister(Reg) && !RC->contains(Reg)) {
2832 ErrInfo = "inlineasm operand has incorrect register class.";
2833 return false;
2834 }
2835 }
2836
2837 return true;
2838 }
2839
Changpeng Fangc9963932015-12-18 20:04:28 +00002840 // Make sure the register classes are correct.
Tom Stellardb4a313a2014-08-01 00:32:39 +00002841 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002842 if (MI.getOperand(i).isFPImm()) {
Tom Stellardfb77f002015-01-13 22:59:41 +00002843 ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast "
2844 "all fp values to integers.";
2845 return false;
2846 }
2847
Marek Olsak8eeebcc2015-02-18 22:12:41 +00002848 int RegClass = Desc.OpInfo[i].RegClass;
2849
Tom Stellardca700e42014-03-17 17:03:49 +00002850 switch (Desc.OpInfo[i].OperandType) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00002851 case MCOI::OPERAND_REGISTER:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002852 if (MI.getOperand(i).isImm()) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00002853 ErrInfo = "Illegal immediate value for operand.";
2854 return false;
2855 }
2856 break;
Matt Arsenault4bd72362016-12-10 00:39:12 +00002857 case AMDGPU::OPERAND_REG_IMM_INT32:
2858 case AMDGPU::OPERAND_REG_IMM_FP32:
Tom Stellard1106b1c2015-01-20 17:49:41 +00002859 break;
Matt Arsenault4bd72362016-12-10 00:39:12 +00002860 case AMDGPU::OPERAND_REG_INLINE_C_INT32:
2861 case AMDGPU::OPERAND_REG_INLINE_C_FP32:
2862 case AMDGPU::OPERAND_REG_INLINE_C_INT64:
2863 case AMDGPU::OPERAND_REG_INLINE_C_FP64:
2864 case AMDGPU::OPERAND_REG_INLINE_C_INT16:
2865 case AMDGPU::OPERAND_REG_INLINE_C_FP16: {
2866 const MachineOperand &MO = MI.getOperand(i);
2867 if (!MO.isReg() && (!MO.isImm() || !isInlineConstant(MI, i))) {
Marek Olsak8eeebcc2015-02-18 22:12:41 +00002868 ErrInfo = "Illegal immediate value for operand.";
2869 return false;
Tom Stellarda305f932014-07-02 20:53:44 +00002870 }
Tom Stellardca700e42014-03-17 17:03:49 +00002871 break;
Matt Arsenault4bd72362016-12-10 00:39:12 +00002872 }
Tom Stellardca700e42014-03-17 17:03:49 +00002873 case MCOI::OPERAND_IMMEDIATE:
Matt Arsenaultffc82752016-07-05 17:09:01 +00002874 case AMDGPU::OPERAND_KIMM32:
Tom Stellardb02094e2014-07-21 15:45:01 +00002875 // Check if this operand is an immediate.
2876 // FrameIndex operands will be replaced by immediates, so they are
2877 // allowed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002878 if (!MI.getOperand(i).isImm() && !MI.getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00002879 ErrInfo = "Expected immediate, but got non-immediate";
2880 return false;
2881 }
Justin Bognerb03fd122016-08-17 05:10:15 +00002882 LLVM_FALLTHROUGH;
Tom Stellardca700e42014-03-17 17:03:49 +00002883 default:
2884 continue;
2885 }
2886
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002887 if (!MI.getOperand(i).isReg())
Tom Stellardca700e42014-03-17 17:03:49 +00002888 continue;
2889
Tom Stellardca700e42014-03-17 17:03:49 +00002890 if (RegClass != -1) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002891 unsigned Reg = MI.getOperand(i).getReg();
Matt Arsenault1322b6f2016-07-09 01:13:56 +00002892 if (Reg == AMDGPU::NoRegister ||
2893 TargetRegisterInfo::isVirtualRegister(Reg))
Tom Stellardca700e42014-03-17 17:03:49 +00002894 continue;
2895
2896 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
2897 if (!RC->contains(Reg)) {
2898 ErrInfo = "Operand has incorrect register class.";
2899 return false;
2900 }
2901 }
2902 }
2903
Sam Kolton549c89d2017-06-21 08:53:38 +00002904 // Verify SDWA
2905 if (isSDWA(MI)) {
Sam Kolton549c89d2017-06-21 08:53:38 +00002906 if (!ST.hasSDWA()) {
2907 ErrInfo = "SDWA is not supported on this target";
2908 return false;
2909 }
2910
2911 int DstIdx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::vdst);
Sam Kolton549c89d2017-06-21 08:53:38 +00002912
2913 const int OpIndicies[] = { DstIdx, Src0Idx, Src1Idx, Src2Idx };
2914
2915 for (int OpIdx: OpIndicies) {
2916 if (OpIdx == -1)
2917 continue;
2918 const MachineOperand &MO = MI.getOperand(OpIdx);
2919
Sam Kolton3c4933f2017-06-22 06:26:41 +00002920 if (!ST.hasSDWAScalar()) {
Sam Kolton549c89d2017-06-21 08:53:38 +00002921 // Only VGPRS on VI
2922 if (!MO.isReg() || !RI.hasVGPRs(RI.getRegClassForReg(MRI, MO.getReg()))) {
2923 ErrInfo = "Only VGPRs allowed as operands in SDWA instructions on VI";
2924 return false;
2925 }
2926 } else {
2927 // No immediates on GFX9
2928 if (!MO.isReg()) {
2929 ErrInfo = "Only reg allowed as operands in SDWA instructions on GFX9";
2930 return false;
2931 }
2932 }
2933 }
2934
Sam Kolton3c4933f2017-06-22 06:26:41 +00002935 if (!ST.hasSDWAOmod()) {
Sam Kolton549c89d2017-06-21 08:53:38 +00002936 // No omod allowed on VI
2937 const MachineOperand *OMod = getNamedOperand(MI, AMDGPU::OpName::omod);
2938 if (OMod != nullptr &&
2939 (!OMod->isImm() || OMod->getImm() != 0)) {
2940 ErrInfo = "OMod not allowed in SDWA instructions on VI";
2941 return false;
2942 }
2943 }
2944
2945 uint16_t BasicOpcode = AMDGPU::getBasicFromSDWAOp(Opcode);
2946 if (isVOPC(BasicOpcode)) {
Sam Kolton3c4933f2017-06-22 06:26:41 +00002947 if (!ST.hasSDWASdst() && DstIdx != -1) {
Sam Kolton549c89d2017-06-21 08:53:38 +00002948 // Only vcc allowed as dst on VI for VOPC
2949 const MachineOperand &Dst = MI.getOperand(DstIdx);
2950 if (!Dst.isReg() || Dst.getReg() != AMDGPU::VCC) {
2951 ErrInfo = "Only VCC allowed as dst in SDWA instructions on VI";
2952 return false;
2953 }
Sam Koltona179d252017-06-27 15:02:23 +00002954 } else if (!ST.hasSDWAOutModsVOPC()) {
Sam Kolton549c89d2017-06-21 08:53:38 +00002955 // No clamp allowed on GFX9 for VOPC
2956 const MachineOperand *Clamp = getNamedOperand(MI, AMDGPU::OpName::clamp);
Sam Koltona179d252017-06-27 15:02:23 +00002957 if (Clamp && (!Clamp->isImm() || Clamp->getImm() != 0)) {
Sam Kolton549c89d2017-06-21 08:53:38 +00002958 ErrInfo = "Clamp not allowed in VOPC SDWA instructions on VI";
2959 return false;
2960 }
Sam Koltona179d252017-06-27 15:02:23 +00002961
2962 // No omod allowed on GFX9 for VOPC
2963 const MachineOperand *OMod = getNamedOperand(MI, AMDGPU::OpName::omod);
2964 if (OMod && (!OMod->isImm() || OMod->getImm() != 0)) {
2965 ErrInfo = "OMod not allowed in VOPC SDWA instructions on VI";
2966 return false;
2967 }
Sam Kolton549c89d2017-06-21 08:53:38 +00002968 }
2969 }
Sam Kolton5f7f32c2017-12-04 16:22:32 +00002970
2971 const MachineOperand *DstUnused = getNamedOperand(MI, AMDGPU::OpName::dst_unused);
2972 if (DstUnused && DstUnused->isImm() &&
2973 DstUnused->getImm() == AMDGPU::SDWA::UNUSED_PRESERVE) {
2974 const MachineOperand &Dst = MI.getOperand(DstIdx);
2975 if (!Dst.isReg() || !Dst.isTied()) {
2976 ErrInfo = "Dst register should have tied register";
2977 return false;
2978 }
2979
2980 const MachineOperand &TiedMO =
2981 MI.getOperand(MI.findTiedOperandIdx(DstIdx));
2982 if (!TiedMO.isReg() || !TiedMO.isImplicit() || !TiedMO.isUse()) {
2983 ErrInfo =
2984 "Dst register should be tied to implicit use of preserved register";
2985 return false;
2986 } else if (TargetRegisterInfo::isPhysicalRegister(TiedMO.getReg()) &&
2987 Dst.getReg() != TiedMO.getReg()) {
2988 ErrInfo = "Dst register should use same physical register as preserved";
2989 return false;
2990 }
2991 }
Sam Kolton549c89d2017-06-21 08:53:38 +00002992 }
2993
David Stuttardf77079f2019-01-14 11:55:24 +00002994 // Verify MIMG
2995 if (isMIMG(MI.getOpcode()) && !MI.mayStore()) {
2996 // Ensure that the return type used is large enough for all the options
2997 // being used TFE/LWE require an extra result register.
2998 const MachineOperand *DMask = getNamedOperand(MI, AMDGPU::OpName::dmask);
2999 if (DMask) {
3000 uint64_t DMaskImm = DMask->getImm();
3001 uint32_t RegCount =
3002 isGather4(MI.getOpcode()) ? 4 : countPopulation(DMaskImm);
3003 const MachineOperand *TFE = getNamedOperand(MI, AMDGPU::OpName::tfe);
3004 const MachineOperand *LWE = getNamedOperand(MI, AMDGPU::OpName::lwe);
3005 const MachineOperand *D16 = getNamedOperand(MI, AMDGPU::OpName::d16);
3006
3007 // Adjust for packed 16 bit values
3008 if (D16 && D16->getImm() && !ST.hasUnpackedD16VMem())
3009 RegCount >>= 1;
3010
3011 // Adjust if using LWE or TFE
3012 if ((LWE && LWE->getImm()) || (TFE && TFE->getImm()))
3013 RegCount += 1;
3014
3015 const uint32_t DstIdx =
3016 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vdata);
3017 const MachineOperand &Dst = MI.getOperand(DstIdx);
3018 if (Dst.isReg()) {
3019 const TargetRegisterClass *DstRC = getOpRegClass(MI, DstIdx);
3020 uint32_t DstSize = RI.getRegSizeInBits(*DstRC) / 32;
3021 if (RegCount > DstSize) {
3022 ErrInfo = "MIMG instruction returns too many registers for dst "
3023 "register class";
3024 return false;
3025 }
3026 }
3027 }
3028 }
3029
Tim Renouf2a99fa22018-02-28 19:10:32 +00003030 // Verify VOP*. Ignore multiple sgpr operands on writelane.
3031 if (Desc.getOpcode() != AMDGPU::V_WRITELANE_B32
3032 && (isVOP1(MI) || isVOP2(MI) || isVOP3(MI) || isVOPC(MI) || isSDWA(MI))) {
Matt Arsenaulte368cb32014-12-11 23:37:32 +00003033 // Only look at the true operands. Only a real operand can use the constant
3034 // bus, and we don't want to check pseudo-operands like the source modifier
3035 // flags.
3036 const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
3037
Tom Stellard93fabce2013-10-10 17:11:55 +00003038 unsigned ConstantBusCount = 0;
Stanislav Mekhanoshina4bfb3c2018-04-24 18:17:55 +00003039 unsigned LiteralCount = 0;
Matt Arsenaultffc82752016-07-05 17:09:01 +00003040
3041 if (AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::imm) != -1)
3042 ++ConstantBusCount;
3043
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003044 unsigned SGPRUsed = findImplicitSGPRRead(MI);
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00003045 if (SGPRUsed != AMDGPU::NoRegister)
3046 ++ConstantBusCount;
3047
Matt Arsenaulte368cb32014-12-11 23:37:32 +00003048 for (int OpIdx : OpIndices) {
3049 if (OpIdx == -1)
3050 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003051 const MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenault4bd72362016-12-10 00:39:12 +00003052 if (usesConstantBus(MRI, MO, MI.getDesc().OpInfo[OpIdx])) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003053 if (MO.isReg()) {
3054 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00003055 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003056 SGPRUsed = MO.getReg();
3057 } else {
3058 ++ConstantBusCount;
Stanislav Mekhanoshina4bfb3c2018-04-24 18:17:55 +00003059 ++LiteralCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00003060 }
3061 }
Tom Stellard93fabce2013-10-10 17:11:55 +00003062 }
3063 if (ConstantBusCount > 1) {
3064 ErrInfo = "VOP* instruction uses the constant bus more than once";
3065 return false;
3066 }
Stanislav Mekhanoshina4bfb3c2018-04-24 18:17:55 +00003067
3068 if (isVOP3(MI) && LiteralCount) {
3069 ErrInfo = "VOP3 instruction uses literal";
3070 return false;
3071 }
Tom Stellard93fabce2013-10-10 17:11:55 +00003072 }
3073
Matt Arsenaultbecb1402014-06-23 18:28:31 +00003074 // Verify misc. restrictions on specific instructions.
3075 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
3076 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003077 const MachineOperand &Src0 = MI.getOperand(Src0Idx);
3078 const MachineOperand &Src1 = MI.getOperand(Src1Idx);
3079 const MachineOperand &Src2 = MI.getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00003080 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
3081 if (!compareMachineOp(Src0, Src1) &&
3082 !compareMachineOp(Src0, Src2)) {
3083 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
3084 return false;
3085 }
3086 }
3087 }
3088
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +00003089 if (isSOPK(MI)) {
3090 int64_t Imm = getNamedOperand(MI, AMDGPU::OpName::simm16)->getImm();
3091 if (sopkIsZext(MI)) {
3092 if (!isUInt<16>(Imm)) {
3093 ErrInfo = "invalid immediate for SOPK instruction";
3094 return false;
3095 }
3096 } else {
3097 if (!isInt<16>(Imm)) {
3098 ErrInfo = "invalid immediate for SOPK instruction";
3099 return false;
3100 }
3101 }
3102 }
3103
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003104 if (Desc.getOpcode() == AMDGPU::V_MOVRELS_B32_e32 ||
3105 Desc.getOpcode() == AMDGPU::V_MOVRELS_B32_e64 ||
3106 Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e32 ||
3107 Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e64) {
3108 const bool IsDst = Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e32 ||
3109 Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e64;
3110
3111 const unsigned StaticNumOps = Desc.getNumOperands() +
3112 Desc.getNumImplicitUses();
3113 const unsigned NumImplicitOps = IsDst ? 2 : 1;
3114
Nicolai Haehnle368972c2016-11-02 17:03:11 +00003115 // Allow additional implicit operands. This allows a fixup done by the post
3116 // RA scheduler where the main implicit operand is killed and implicit-defs
3117 // are added for sub-registers that remain live after this instruction.
3118 if (MI.getNumOperands() < StaticNumOps + NumImplicitOps) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003119 ErrInfo = "missing implicit register operands";
3120 return false;
3121 }
3122
3123 const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst);
3124 if (IsDst) {
3125 if (!Dst->isUse()) {
3126 ErrInfo = "v_movreld_b32 vdst should be a use operand";
3127 return false;
3128 }
3129
3130 unsigned UseOpIdx;
3131 if (!MI.isRegTiedToUseOperand(StaticNumOps, &UseOpIdx) ||
3132 UseOpIdx != StaticNumOps + 1) {
3133 ErrInfo = "movrel implicit operands should be tied";
3134 return false;
3135 }
3136 }
3137
3138 const MachineOperand &Src0 = MI.getOperand(Src0Idx);
3139 const MachineOperand &ImpUse
3140 = MI.getOperand(StaticNumOps + NumImplicitOps - 1);
3141 if (!ImpUse.isReg() || !ImpUse.isUse() ||
3142 !isSubRegOf(RI, ImpUse, IsDst ? *Dst : Src0)) {
3143 ErrInfo = "src0 should be subreg of implicit vector use";
3144 return false;
3145 }
3146 }
3147
Matt Arsenaultd092a062015-10-02 18:58:37 +00003148 // Make sure we aren't losing exec uses in the td files. This mostly requires
3149 // being careful when using let Uses to try to add other use registers.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003150 if (shouldReadExec(MI)) {
3151 if (!MI.hasRegisterImplicitUseOperand(AMDGPU::EXEC)) {
Matt Arsenaultd092a062015-10-02 18:58:37 +00003152 ErrInfo = "VALU instruction does not implicitly read exec mask";
3153 return false;
3154 }
3155 }
3156
Matt Arsenault7b647552016-10-28 21:55:15 +00003157 if (isSMRD(MI)) {
3158 if (MI.mayStore()) {
3159 // The register offset form of scalar stores may only use m0 as the
3160 // soffset register.
3161 const MachineOperand *Soff = getNamedOperand(MI, AMDGPU::OpName::soff);
3162 if (Soff && Soff->getReg() != AMDGPU::M0) {
3163 ErrInfo = "scalar stores must use m0 as offset register";
3164 return false;
3165 }
3166 }
3167 }
3168
Tom Stellard5bfbae52018-07-11 20:59:01 +00003169 if (isFLAT(MI) && !MF->getSubtarget<GCNSubtarget>().hasFlatInstOffsets()) {
Matt Arsenault89ad17c2017-06-12 16:37:55 +00003170 const MachineOperand *Offset = getNamedOperand(MI, AMDGPU::OpName::offset);
3171 if (Offset->getImm() != 0) {
3172 ErrInfo = "subtarget does not support offsets in flat instructions";
3173 return false;
3174 }
3175 }
3176
Stanislav Mekhanoshin43293612018-05-08 16:53:02 +00003177 const MachineOperand *DppCt = getNamedOperand(MI, AMDGPU::OpName::dpp_ctrl);
3178 if (DppCt) {
3179 using namespace AMDGPU::DPP;
3180
3181 unsigned DC = DppCt->getImm();
3182 if (DC == DppCtrl::DPP_UNUSED1 || DC == DppCtrl::DPP_UNUSED2 ||
3183 DC == DppCtrl::DPP_UNUSED3 || DC > DppCtrl::DPP_LAST ||
3184 (DC >= DppCtrl::DPP_UNUSED4_FIRST && DC <= DppCtrl::DPP_UNUSED4_LAST) ||
3185 (DC >= DppCtrl::DPP_UNUSED5_FIRST && DC <= DppCtrl::DPP_UNUSED5_LAST) ||
3186 (DC >= DppCtrl::DPP_UNUSED6_FIRST && DC <= DppCtrl::DPP_UNUSED6_LAST) ||
3187 (DC >= DppCtrl::DPP_UNUSED7_FIRST && DC <= DppCtrl::DPP_UNUSED7_LAST)) {
3188 ErrInfo = "Invalid dpp_ctrl value";
3189 return false;
3190 }
3191 }
3192
Tom Stellard93fabce2013-10-10 17:11:55 +00003193 return true;
3194}
3195
Matt Arsenault84445dd2017-11-30 22:51:26 +00003196unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) const {
Tom Stellard82166022013-11-13 23:36:37 +00003197 switch (MI.getOpcode()) {
3198 default: return AMDGPU::INSTRUCTION_LIST_END;
3199 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
3200 case AMDGPU::COPY: return AMDGPU::COPY;
3201 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00003202 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Connor Abbott8c217d02017-08-04 18:36:49 +00003203 case AMDGPU::WQM: return AMDGPU::WQM;
Connor Abbott92638ab2017-08-04 18:36:52 +00003204 case AMDGPU::WWM: return AMDGPU::WWM;
Tom Stellarde0387202014-03-21 15:51:54 +00003205 case AMDGPU::S_MOV_B32:
3206 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00003207 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00003208 case AMDGPU::S_ADD_I32:
Matt Arsenault84445dd2017-11-30 22:51:26 +00003209 return ST.hasAddNoCarry() ? AMDGPU::V_ADD_U32_e64 : AMDGPU::V_ADD_I32_e32;
3210 case AMDGPU::S_ADDC_U32:
3211 return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00003212 case AMDGPU::S_SUB_I32:
Matt Arsenault84445dd2017-11-30 22:51:26 +00003213 return ST.hasAddNoCarry() ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_SUB_I32_e32;
3214 // FIXME: These are not consistently handled, and selected when the carry is
3215 // used.
3216 case AMDGPU::S_ADD_U32:
3217 return AMDGPU::V_ADD_I32_e32;
3218 case AMDGPU::S_SUB_U32:
3219 return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00003220 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00003221 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Michael Liaoefb4f9e2019-03-18 20:40:09 +00003222 case AMDGPU::S_MUL_HI_U32: return AMDGPU::V_MUL_HI_U32;
3223 case AMDGPU::S_MUL_HI_I32: return AMDGPU::V_MUL_HI_I32;
Matt Arsenault124384f2016-09-09 23:32:53 +00003224 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e64;
3225 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e64;
3226 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e64;
Graham Sellers04f7a4d2018-11-29 16:05:38 +00003227 case AMDGPU::S_XNOR_B32:
3228 return ST.hasDLInsts() ? AMDGPU::V_XNOR_B32_e64 : AMDGPU::INSTRUCTION_LIST_END;
Matt Arsenault124384f2016-09-09 23:32:53 +00003229 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e64;
3230 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e64;
3231 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e64;
3232 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e64;
Tom Stellard82166022013-11-13 23:36:37 +00003233 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
3234 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
3235 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
3236 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
3237 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
3238 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00003239 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
3240 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00003241 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
3242 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Marek Olsak63a7b082015-03-24 13:40:21 +00003243 case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64;
Matt Arsenault43160e72014-06-18 17:13:57 +00003244 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00003245 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00003246 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00003247 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
3248 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
3249 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
3250 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
3251 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
3252 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellardbc4497b2016-02-12 23:45:29 +00003253 case AMDGPU::S_CMP_EQ_U32: return AMDGPU::V_CMP_EQ_U32_e32;
3254 case AMDGPU::S_CMP_LG_U32: return AMDGPU::V_CMP_NE_U32_e32;
3255 case AMDGPU::S_CMP_GT_U32: return AMDGPU::V_CMP_GT_U32_e32;
3256 case AMDGPU::S_CMP_GE_U32: return AMDGPU::V_CMP_GE_U32_e32;
3257 case AMDGPU::S_CMP_LT_U32: return AMDGPU::V_CMP_LT_U32_e32;
3258 case AMDGPU::S_CMP_LE_U32: return AMDGPU::V_CMP_LE_U32_e32;
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +00003259 case AMDGPU::S_CMP_EQ_U64: return AMDGPU::V_CMP_EQ_U64_e32;
3260 case AMDGPU::S_CMP_LG_U64: return AMDGPU::V_CMP_NE_U64_e32;
Marek Olsakc5368502015-01-15 18:43:01 +00003261 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64;
Matt Arsenault295b86e2014-06-17 17:36:27 +00003262 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00003263 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Marek Olsakd2af89d2015-03-04 17:33:45 +00003264 case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64;
Tom Stellardbc4497b2016-02-12 23:45:29 +00003265 case AMDGPU::S_CBRANCH_SCC0: return AMDGPU::S_CBRANCH_VCCZ;
3266 case AMDGPU::S_CBRANCH_SCC1: return AMDGPU::S_CBRANCH_VCCNZ;
Tom Stellard82166022013-11-13 23:36:37 +00003267 }
Michael Liaoefb4f9e2019-03-18 20:40:09 +00003268 llvm_unreachable(
3269 "Unexpected scalar opcode without corresponding vector one!");
Tom Stellard82166022013-11-13 23:36:37 +00003270}
3271
Tom Stellard82166022013-11-13 23:36:37 +00003272const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
3273 unsigned OpNo) const {
3274 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
3275 const MCInstrDesc &Desc = get(MI.getOpcode());
3276 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
Matt Arsenault102a7042014-12-11 23:37:34 +00003277 Desc.OpInfo[OpNo].RegClass == -1) {
3278 unsigned Reg = MI.getOperand(OpNo).getReg();
3279
3280 if (TargetRegisterInfo::isVirtualRegister(Reg))
3281 return MRI.getRegClass(Reg);
Matt Arsenault11a4d672015-02-13 19:05:03 +00003282 return RI.getPhysRegClass(Reg);
Matt Arsenault102a7042014-12-11 23:37:34 +00003283 }
Tom Stellard82166022013-11-13 23:36:37 +00003284
3285 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
3286 return RI.getRegClass(RCID);
3287}
3288
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003289void SIInstrInfo::legalizeOpWithMove(MachineInstr &MI, unsigned OpIdx) const {
Tom Stellard82166022013-11-13 23:36:37 +00003290 MachineBasicBlock::iterator I = MI;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003291 MachineBasicBlock *MBB = MI.getParent();
3292 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003293 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003294 unsigned RCID = get(MI.getOpcode()).OpInfo[OpIdx].RegClass;
Tom Stellard82166022013-11-13 23:36:37 +00003295 const TargetRegisterClass *RC = RI.getRegClass(RCID);
3296 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003297 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00003298 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003299 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00003300 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003301
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00003302 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003303 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00003304 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003305 else
Tom Stellard45c0b3a2015-01-07 20:59:25 +00003306 VRC = &AMDGPU::VGPR_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003307
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00003308 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00003309 DebugLoc DL = MBB->findDebugLoc(I);
Diana Picus116bbab2017-01-13 09:58:52 +00003310 BuildMI(*MI.getParent(), I, DL, get(Opcode), Reg).add(MO);
Tom Stellard82166022013-11-13 23:36:37 +00003311 MO.ChangeToRegister(Reg, false);
3312}
3313
Tom Stellard15834092014-03-21 15:51:57 +00003314unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
3315 MachineRegisterInfo &MRI,
3316 MachineOperand &SuperReg,
3317 const TargetRegisterClass *SuperRC,
3318 unsigned SubIdx,
3319 const TargetRegisterClass *SubRC)
3320 const {
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00003321 MachineBasicBlock *MBB = MI->getParent();
3322 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00003323 unsigned SubReg = MRI.createVirtualRegister(SubRC);
3324
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00003325 if (SuperReg.getSubReg() == AMDGPU::NoSubRegister) {
3326 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
3327 .addReg(SuperReg.getReg(), 0, SubIdx);
3328 return SubReg;
3329 }
3330
Tom Stellard15834092014-03-21 15:51:57 +00003331 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00003332 // value so we don't need to worry about merging its subreg index with the
3333 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00003334 // eliminate this extra copy.
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00003335 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
Tom Stellard15834092014-03-21 15:51:57 +00003336
Matt Arsenault7480a0e2014-11-17 21:11:37 +00003337 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
3338 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
3339
3340 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
3341 .addReg(NewSuperReg, 0, SubIdx);
3342
Tom Stellard15834092014-03-21 15:51:57 +00003343 return SubReg;
3344}
3345
Matt Arsenault248b7b62014-03-24 20:08:09 +00003346MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
3347 MachineBasicBlock::iterator MII,
3348 MachineRegisterInfo &MRI,
3349 MachineOperand &Op,
3350 const TargetRegisterClass *SuperRC,
3351 unsigned SubIdx,
3352 const TargetRegisterClass *SubRC) const {
3353 if (Op.isImm()) {
Matt Arsenault248b7b62014-03-24 20:08:09 +00003354 if (SubIdx == AMDGPU::sub0)
Matt Arsenaultd745c282016-09-08 17:44:36 +00003355 return MachineOperand::CreateImm(static_cast<int32_t>(Op.getImm()));
Matt Arsenault248b7b62014-03-24 20:08:09 +00003356 if (SubIdx == AMDGPU::sub1)
Matt Arsenaultd745c282016-09-08 17:44:36 +00003357 return MachineOperand::CreateImm(static_cast<int32_t>(Op.getImm() >> 32));
Matt Arsenault248b7b62014-03-24 20:08:09 +00003358
3359 llvm_unreachable("Unhandled register index for immediate");
3360 }
3361
3362 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
3363 SubIdx, SubRC);
3364 return MachineOperand::CreateReg(SubReg, false);
3365}
3366
Marek Olsakbe047802014-12-07 12:19:03 +00003367// Change the order of operands from (0, 1, 2) to (0, 2, 1)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003368void SIInstrInfo::swapOperands(MachineInstr &Inst) const {
3369 assert(Inst.getNumExplicitOperands() == 3);
3370 MachineOperand Op1 = Inst.getOperand(1);
3371 Inst.RemoveOperand(1);
3372 Inst.addOperand(Op1);
Marek Olsakbe047802014-12-07 12:19:03 +00003373}
3374
Matt Arsenault856d1922015-12-01 19:57:17 +00003375bool SIInstrInfo::isLegalRegOperand(const MachineRegisterInfo &MRI,
3376 const MCOperandInfo &OpInfo,
3377 const MachineOperand &MO) const {
3378 if (!MO.isReg())
3379 return false;
3380
3381 unsigned Reg = MO.getReg();
3382 const TargetRegisterClass *RC =
3383 TargetRegisterInfo::isVirtualRegister(Reg) ?
3384 MRI.getRegClass(Reg) :
3385 RI.getPhysRegClass(Reg);
3386
Nicolai Haehnle82fc9622016-01-07 17:10:29 +00003387 const SIRegisterInfo *TRI =
3388 static_cast<const SIRegisterInfo*>(MRI.getTargetRegisterInfo());
3389 RC = TRI->getSubRegClass(RC, MO.getSubReg());
3390
Matt Arsenault856d1922015-12-01 19:57:17 +00003391 // In order to be legal, the common sub-class must be equal to the
3392 // class of the current operand. For example:
3393 //
Sam Kolton1eeb11b2016-09-09 14:44:04 +00003394 // v_mov_b32 s0 ; Operand defined as vsrc_b32
3395 // ; RI.getCommonSubClass(s0,vsrc_b32) = sgpr ; LEGAL
Matt Arsenault856d1922015-12-01 19:57:17 +00003396 //
3397 // s_sendmsg 0, s0 ; Operand defined as m0reg
3398 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
3399
3400 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
3401}
3402
3403bool SIInstrInfo::isLegalVSrcOperand(const MachineRegisterInfo &MRI,
3404 const MCOperandInfo &OpInfo,
3405 const MachineOperand &MO) const {
3406 if (MO.isReg())
3407 return isLegalRegOperand(MRI, OpInfo, MO);
3408
3409 // Handle non-register types that are treated like immediates.
3410 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
3411 return true;
3412}
3413
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003414bool SIInstrInfo::isOperandLegal(const MachineInstr &MI, unsigned OpIdx,
Tom Stellard0e975cf2014-08-01 00:32:35 +00003415 const MachineOperand *MO) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003416 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
3417 const MCInstrDesc &InstDesc = MI.getDesc();
Tom Stellard0e975cf2014-08-01 00:32:35 +00003418 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
3419 const TargetRegisterClass *DefinedRC =
3420 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
3421 if (!MO)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003422 MO = &MI.getOperand(OpIdx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00003423
Matt Arsenault4bd72362016-12-10 00:39:12 +00003424 if (isVALU(MI) && usesConstantBus(MRI, *MO, OpInfo)) {
Matt Arsenaultfcb345f2016-02-11 06:15:39 +00003425
3426 RegSubRegPair SGPRUsed;
3427 if (MO->isReg())
3428 SGPRUsed = RegSubRegPair(MO->getReg(), MO->getSubReg());
3429
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003430 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003431 if (i == OpIdx)
3432 continue;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003433 const MachineOperand &Op = MI.getOperand(i);
Matt Arsenaultffc82752016-07-05 17:09:01 +00003434 if (Op.isReg()) {
3435 if ((Op.getReg() != SGPRUsed.Reg || Op.getSubReg() != SGPRUsed.SubReg) &&
Matt Arsenault4bd72362016-12-10 00:39:12 +00003436 usesConstantBus(MRI, Op, InstDesc.OpInfo[i])) {
Matt Arsenaultffc82752016-07-05 17:09:01 +00003437 return false;
3438 }
3439 } else if (InstDesc.OpInfo[i].OperandType == AMDGPU::OPERAND_KIMM32) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003440 return false;
3441 }
3442 }
3443 }
3444
Tom Stellard0e975cf2014-08-01 00:32:35 +00003445 if (MO->isReg()) {
3446 assert(DefinedRC);
Matt Arsenault856d1922015-12-01 19:57:17 +00003447 return isLegalRegOperand(MRI, OpInfo, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00003448 }
3449
Tom Stellard0e975cf2014-08-01 00:32:35 +00003450 // Handle non-register types that are treated like immediates.
Tom Stellardfb77f002015-01-13 22:59:41 +00003451 assert(MO->isImm() || MO->isTargetIndex() || MO->isFI());
Tom Stellard0e975cf2014-08-01 00:32:35 +00003452
Matt Arsenault4364fef2014-09-23 18:30:57 +00003453 if (!DefinedRC) {
3454 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00003455 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00003456 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00003457
Tom Stellard73ae1cb2014-09-23 21:26:25 +00003458 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00003459}
3460
Matt Arsenault856d1922015-12-01 19:57:17 +00003461void SIInstrInfo::legalizeOperandsVOP2(MachineRegisterInfo &MRI,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003462 MachineInstr &MI) const {
3463 unsigned Opc = MI.getOpcode();
Matt Arsenault856d1922015-12-01 19:57:17 +00003464 const MCInstrDesc &InstrDesc = get(Opc);
3465
3466 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003467 MachineOperand &Src1 = MI.getOperand(Src1Idx);
Matt Arsenault856d1922015-12-01 19:57:17 +00003468
3469 // If there is an implicit SGPR use such as VCC use for v_addc_u32/v_subb_u32
3470 // we need to only have one constant bus use.
3471 //
3472 // Note we do not need to worry about literal constants here. They are
3473 // disabled for the operand type for instructions because they will always
3474 // violate the one constant bus use rule.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003475 bool HasImplicitSGPR = findImplicitSGPRRead(MI) != AMDGPU::NoRegister;
Matt Arsenault856d1922015-12-01 19:57:17 +00003476 if (HasImplicitSGPR) {
3477 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003478 MachineOperand &Src0 = MI.getOperand(Src0Idx);
Matt Arsenault856d1922015-12-01 19:57:17 +00003479
3480 if (Src0.isReg() && RI.isSGPRReg(MRI, Src0.getReg()))
3481 legalizeOpWithMove(MI, Src0Idx);
3482 }
3483
Tim Renouf2a99fa22018-02-28 19:10:32 +00003484 // Special case: V_WRITELANE_B32 accepts only immediate or SGPR operands for
3485 // both the value to write (src0) and lane select (src1). Fix up non-SGPR
3486 // src0/src1 with V_READFIRSTLANE.
3487 if (Opc == AMDGPU::V_WRITELANE_B32) {
3488 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
3489 MachineOperand &Src0 = MI.getOperand(Src0Idx);
3490 const DebugLoc &DL = MI.getDebugLoc();
3491 if (Src0.isReg() && RI.isVGPR(MRI, Src0.getReg())) {
3492 unsigned Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
3493 BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg)
3494 .add(Src0);
3495 Src0.ChangeToRegister(Reg, false);
3496 }
3497 if (Src1.isReg() && RI.isVGPR(MRI, Src1.getReg())) {
3498 unsigned Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
3499 const DebugLoc &DL = MI.getDebugLoc();
3500 BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg)
3501 .add(Src1);
3502 Src1.ChangeToRegister(Reg, false);
3503 }
3504 return;
3505 }
3506
Matt Arsenault856d1922015-12-01 19:57:17 +00003507 // VOP2 src0 instructions support all operand types, so we don't need to check
3508 // their legality. If src1 is already legal, we don't need to do anything.
3509 if (isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src1))
3510 return;
3511
Nicolai Haehnle5dea6452017-04-24 17:17:36 +00003512 // Special case: V_READLANE_B32 accepts only immediate or SGPR operands for
3513 // lane select. Fix up using V_READFIRSTLANE, since we assume that the lane
3514 // select is uniform.
3515 if (Opc == AMDGPU::V_READLANE_B32 && Src1.isReg() &&
3516 RI.isVGPR(MRI, Src1.getReg())) {
3517 unsigned Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
3518 const DebugLoc &DL = MI.getDebugLoc();
3519 BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg)
3520 .add(Src1);
3521 Src1.ChangeToRegister(Reg, false);
3522 return;
3523 }
3524
Matt Arsenault856d1922015-12-01 19:57:17 +00003525 // We do not use commuteInstruction here because it is too aggressive and will
3526 // commute if it is possible. We only want to commute here if it improves
3527 // legality. This can be called a fairly large number of times so don't waste
3528 // compile time pointlessly swapping and checking legality again.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003529 if (HasImplicitSGPR || !MI.isCommutable()) {
Matt Arsenault856d1922015-12-01 19:57:17 +00003530 legalizeOpWithMove(MI, Src1Idx);
3531 return;
3532 }
3533
3534 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003535 MachineOperand &Src0 = MI.getOperand(Src0Idx);
Matt Arsenault856d1922015-12-01 19:57:17 +00003536
3537 // If src0 can be used as src1, commuting will make the operands legal.
3538 // Otherwise we have to give up and insert a move.
3539 //
3540 // TODO: Other immediate-like operand kinds could be commuted if there was a
3541 // MachineOperand::ChangeTo* for them.
3542 if ((!Src1.isImm() && !Src1.isReg()) ||
3543 !isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0)) {
3544 legalizeOpWithMove(MI, Src1Idx);
3545 return;
3546 }
3547
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003548 int CommutedOpc = commuteOpcode(MI);
Matt Arsenault856d1922015-12-01 19:57:17 +00003549 if (CommutedOpc == -1) {
3550 legalizeOpWithMove(MI, Src1Idx);
3551 return;
3552 }
3553
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003554 MI.setDesc(get(CommutedOpc));
Matt Arsenault856d1922015-12-01 19:57:17 +00003555
3556 unsigned Src0Reg = Src0.getReg();
3557 unsigned Src0SubReg = Src0.getSubReg();
3558 bool Src0Kill = Src0.isKill();
3559
3560 if (Src1.isImm())
3561 Src0.ChangeToImmediate(Src1.getImm());
3562 else if (Src1.isReg()) {
3563 Src0.ChangeToRegister(Src1.getReg(), false, false, Src1.isKill());
3564 Src0.setSubReg(Src1.getSubReg());
3565 } else
3566 llvm_unreachable("Should only have register or immediate operands");
3567
3568 Src1.ChangeToRegister(Src0Reg, false, false, Src0Kill);
3569 Src1.setSubReg(Src0SubReg);
3570}
3571
Matt Arsenault6005fcb2015-10-21 21:51:02 +00003572// Legalize VOP3 operands. Because all operand types are supported for any
3573// operand, and since literal constants are not allowed and should never be
3574// seen, we only need to worry about inserting copies if we use multiple SGPR
3575// operands.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003576void SIInstrInfo::legalizeOperandsVOP3(MachineRegisterInfo &MRI,
3577 MachineInstr &MI) const {
3578 unsigned Opc = MI.getOpcode();
Matt Arsenault6005fcb2015-10-21 21:51:02 +00003579
3580 int VOP3Idx[3] = {
3581 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0),
3582 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1),
3583 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)
3584 };
3585
3586 // Find the one SGPR operand we are allowed to use.
3587 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
3588
3589 for (unsigned i = 0; i < 3; ++i) {
3590 int Idx = VOP3Idx[i];
3591 if (Idx == -1)
3592 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003593 MachineOperand &MO = MI.getOperand(Idx);
Matt Arsenault6005fcb2015-10-21 21:51:02 +00003594
3595 // We should never see a VOP3 instruction with an illegal immediate operand.
3596 if (!MO.isReg())
3597 continue;
3598
3599 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
3600 continue; // VGPRs are legal
3601
3602 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
3603 SGPRReg = MO.getReg();
3604 // We can use one SGPR in each VOP3 instruction.
3605 continue;
3606 }
3607
3608 // If we make it this far, then the operand is not legal and we must
3609 // legalize it.
3610 legalizeOpWithMove(MI, Idx);
3611 }
3612}
3613
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003614unsigned SIInstrInfo::readlaneVGPRToSGPR(unsigned SrcReg, MachineInstr &UseMI,
3615 MachineRegisterInfo &MRI) const {
Tom Stellard1397d492016-02-11 21:45:07 +00003616 const TargetRegisterClass *VRC = MRI.getRegClass(SrcReg);
3617 const TargetRegisterClass *SRC = RI.getEquivalentSGPRClass(VRC);
3618 unsigned DstReg = MRI.createVirtualRegister(SRC);
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00003619 unsigned SubRegs = RI.getRegSizeInBits(*VRC) / 32;
Tom Stellard1397d492016-02-11 21:45:07 +00003620
Nicolai Haehnle7a879772018-04-20 07:14:25 +00003621 if (SubRegs == 1) {
3622 BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
3623 get(AMDGPU::V_READFIRSTLANE_B32), DstReg)
3624 .addReg(SrcReg);
3625 return DstReg;
3626 }
3627
Tom Stellard1397d492016-02-11 21:45:07 +00003628 SmallVector<unsigned, 8> SRegs;
3629 for (unsigned i = 0; i < SubRegs; ++i) {
3630 unsigned SGPR = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003631 BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
Tom Stellard1397d492016-02-11 21:45:07 +00003632 get(AMDGPU::V_READFIRSTLANE_B32), SGPR)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003633 .addReg(SrcReg, 0, RI.getSubRegFromChannel(i));
Tom Stellard1397d492016-02-11 21:45:07 +00003634 SRegs.push_back(SGPR);
3635 }
3636
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003637 MachineInstrBuilder MIB =
3638 BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
3639 get(AMDGPU::REG_SEQUENCE), DstReg);
Tom Stellard1397d492016-02-11 21:45:07 +00003640 for (unsigned i = 0; i < SubRegs; ++i) {
3641 MIB.addReg(SRegs[i]);
3642 MIB.addImm(RI.getSubRegFromChannel(i));
3643 }
3644 return DstReg;
3645}
3646
Tom Stellard467b5b92016-02-20 00:37:25 +00003647void SIInstrInfo::legalizeOperandsSMRD(MachineRegisterInfo &MRI,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003648 MachineInstr &MI) const {
Tom Stellard467b5b92016-02-20 00:37:25 +00003649
3650 // If the pointer is store in VGPRs, then we need to move them to
3651 // SGPRs using v_readfirstlane. This is safe because we only select
3652 // loads with uniform pointers to SMRD instruction so we know the
3653 // pointer value is uniform.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003654 MachineOperand *SBase = getNamedOperand(MI, AMDGPU::OpName::sbase);
Tom Stellard467b5b92016-02-20 00:37:25 +00003655 if (SBase && !RI.isSGPRClass(MRI.getRegClass(SBase->getReg()))) {
Nicolai Haehnlea7b00052018-11-30 22:55:38 +00003656 unsigned SGPR = readlaneVGPRToSGPR(SBase->getReg(), MI, MRI);
3657 SBase->setReg(SGPR);
3658 }
3659 MachineOperand *SOff = getNamedOperand(MI, AMDGPU::OpName::soff);
3660 if (SOff && !RI.isSGPRClass(MRI.getRegClass(SOff->getReg()))) {
3661 unsigned SGPR = readlaneVGPRToSGPR(SOff->getReg(), MI, MRI);
3662 SOff->setReg(SGPR);
Tom Stellard467b5b92016-02-20 00:37:25 +00003663 }
3664}
3665
Tom Stellard0d162b12016-11-16 18:42:17 +00003666void SIInstrInfo::legalizeGenericOperand(MachineBasicBlock &InsertMBB,
3667 MachineBasicBlock::iterator I,
3668 const TargetRegisterClass *DstRC,
3669 MachineOperand &Op,
3670 MachineRegisterInfo &MRI,
3671 const DebugLoc &DL) const {
Tom Stellard0d162b12016-11-16 18:42:17 +00003672 unsigned OpReg = Op.getReg();
3673 unsigned OpSubReg = Op.getSubReg();
3674
3675 const TargetRegisterClass *OpRC = RI.getSubClassWithSubReg(
3676 RI.getRegClassForReg(MRI, OpReg), OpSubReg);
3677
3678 // Check if operand is already the correct register class.
3679 if (DstRC == OpRC)
3680 return;
3681
3682 unsigned DstReg = MRI.createVirtualRegister(DstRC);
Diana Picus116bbab2017-01-13 09:58:52 +00003683 MachineInstr *Copy =
3684 BuildMI(InsertMBB, I, DL, get(AMDGPU::COPY), DstReg).add(Op);
Tom Stellard0d162b12016-11-16 18:42:17 +00003685
3686 Op.setReg(DstReg);
3687 Op.setSubReg(0);
3688
3689 MachineInstr *Def = MRI.getVRegDef(OpReg);
3690 if (!Def)
3691 return;
3692
3693 // Try to eliminate the copy if it is copying an immediate value.
3694 if (Def->isMoveImmediate())
3695 FoldImmediate(*Copy, *Def, OpReg, &MRI);
3696}
3697
Scott Linder823549a2018-10-08 18:47:01 +00003698// Emit the actual waterfall loop, executing the wrapped instruction for each
3699// unique value of \p Rsrc across all lanes. In the best case we execute 1
3700// iteration, in the worst case we execute 64 (once per lane).
3701static void
3702emitLoadSRsrcFromVGPRLoop(const SIInstrInfo &TII, MachineRegisterInfo &MRI,
3703 MachineBasicBlock &OrigBB, MachineBasicBlock &LoopBB,
3704 const DebugLoc &DL, MachineOperand &Rsrc) {
3705 MachineBasicBlock::iterator I = LoopBB.begin();
3706
3707 unsigned VRsrc = Rsrc.getReg();
3708 unsigned VRsrcUndef = getUndefRegState(Rsrc.isUndef());
3709
3710 unsigned SaveExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
3711 unsigned CondReg0 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
3712 unsigned CondReg1 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
3713 unsigned AndCond = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
3714 unsigned SRsrcSub0 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
3715 unsigned SRsrcSub1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
3716 unsigned SRsrcSub2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
3717 unsigned SRsrcSub3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
3718 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
3719
3720 // Beginning of the loop, read the next Rsrc variant.
3721 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), SRsrcSub0)
3722 .addReg(VRsrc, VRsrcUndef, AMDGPU::sub0);
3723 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), SRsrcSub1)
3724 .addReg(VRsrc, VRsrcUndef, AMDGPU::sub1);
3725 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), SRsrcSub2)
3726 .addReg(VRsrc, VRsrcUndef, AMDGPU::sub2);
3727 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), SRsrcSub3)
3728 .addReg(VRsrc, VRsrcUndef, AMDGPU::sub3);
3729
3730 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), SRsrc)
3731 .addReg(SRsrcSub0)
3732 .addImm(AMDGPU::sub0)
3733 .addReg(SRsrcSub1)
3734 .addImm(AMDGPU::sub1)
3735 .addReg(SRsrcSub2)
3736 .addImm(AMDGPU::sub2)
3737 .addReg(SRsrcSub3)
3738 .addImm(AMDGPU::sub3);
3739
3740 // Update Rsrc operand to use the SGPR Rsrc.
3741 Rsrc.setReg(SRsrc);
3742 Rsrc.setIsKill(true);
3743
3744 // Identify all lanes with identical Rsrc operands in their VGPRs.
3745 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_CMP_EQ_U64_e64), CondReg0)
3746 .addReg(SRsrc, 0, AMDGPU::sub0_sub1)
3747 .addReg(VRsrc, 0, AMDGPU::sub0_sub1);
3748 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_CMP_EQ_U64_e64), CondReg1)
3749 .addReg(SRsrc, 0, AMDGPU::sub2_sub3)
3750 .addReg(VRsrc, 0, AMDGPU::sub2_sub3);
3751 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::S_AND_B64), AndCond)
3752 .addReg(CondReg0)
3753 .addReg(CondReg1);
3754
3755 MRI.setSimpleHint(SaveExec, AndCond);
3756
3757 // Update EXEC to matching lanes, saving original to SaveExec.
3758 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::S_AND_SAVEEXEC_B64), SaveExec)
3759 .addReg(AndCond, RegState::Kill);
3760
3761 // The original instruction is here; we insert the terminators after it.
3762 I = LoopBB.end();
3763
3764 // Update EXEC, switch all done bits to 0 and all todo bits to 1.
3765 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::S_XOR_B64_term), AMDGPU::EXEC)
3766 .addReg(AMDGPU::EXEC)
3767 .addReg(SaveExec);
3768 BuildMI(LoopBB, I, DL, TII.get(AMDGPU::S_CBRANCH_EXECNZ)).addMBB(&LoopBB);
3769}
3770
3771// Build a waterfall loop around \p MI, replacing the VGPR \p Rsrc register
3772// with SGPRs by iterating over all unique values across all lanes.
3773static void loadSRsrcFromVGPR(const SIInstrInfo &TII, MachineInstr &MI,
3774 MachineOperand &Rsrc, MachineDominatorTree *MDT) {
3775 MachineBasicBlock &MBB = *MI.getParent();
3776 MachineFunction &MF = *MBB.getParent();
3777 MachineRegisterInfo &MRI = MF.getRegInfo();
3778 MachineBasicBlock::iterator I(&MI);
3779 const DebugLoc &DL = MI.getDebugLoc();
3780
3781 unsigned SaveExec = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
3782
3783 // Save the EXEC mask
3784 BuildMI(MBB, I, DL, TII.get(AMDGPU::S_MOV_B64), SaveExec)
3785 .addReg(AMDGPU::EXEC);
3786
3787 // Killed uses in the instruction we are waterfalling around will be
3788 // incorrect due to the added control-flow.
3789 for (auto &MO : MI.uses()) {
3790 if (MO.isReg() && MO.isUse()) {
3791 MRI.clearKillFlags(MO.getReg());
3792 }
3793 }
3794
3795 // To insert the loop we need to split the block. Move everything after this
3796 // point to a new block, and insert a new empty block between the two.
3797 MachineBasicBlock *LoopBB = MF.CreateMachineBasicBlock();
3798 MachineBasicBlock *RemainderBB = MF.CreateMachineBasicBlock();
3799 MachineFunction::iterator MBBI(MBB);
3800 ++MBBI;
3801
3802 MF.insert(MBBI, LoopBB);
3803 MF.insert(MBBI, RemainderBB);
3804
3805 LoopBB->addSuccessor(LoopBB);
3806 LoopBB->addSuccessor(RemainderBB);
3807
3808 // Move MI to the LoopBB, and the remainder of the block to RemainderBB.
3809 MachineBasicBlock::iterator J = I++;
3810 RemainderBB->transferSuccessorsAndUpdatePHIs(&MBB);
3811 RemainderBB->splice(RemainderBB->begin(), &MBB, I, MBB.end());
3812 LoopBB->splice(LoopBB->begin(), &MBB, J);
3813
3814 MBB.addSuccessor(LoopBB);
3815
3816 // Update dominators. We know that MBB immediately dominates LoopBB, that
3817 // LoopBB immediately dominates RemainderBB, and that RemainderBB immediately
3818 // dominates all of the successors transferred to it from MBB that MBB used
3819 // to dominate.
3820 if (MDT) {
3821 MDT->addNewBlock(LoopBB, &MBB);
3822 MDT->addNewBlock(RemainderBB, LoopBB);
3823 for (auto &Succ : RemainderBB->successors()) {
3824 if (MDT->dominates(&MBB, Succ)) {
3825 MDT->changeImmediateDominator(Succ, RemainderBB);
3826 }
3827 }
3828 }
3829
3830 emitLoadSRsrcFromVGPRLoop(TII, MRI, MBB, *LoopBB, DL, Rsrc);
3831
3832 // Restore the EXEC mask
3833 MachineBasicBlock::iterator First = RemainderBB->begin();
3834 BuildMI(*RemainderBB, First, DL, TII.get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
3835 .addReg(SaveExec);
3836}
3837
3838// Extract pointer from Rsrc and return a zero-value Rsrc replacement.
3839static std::tuple<unsigned, unsigned>
3840extractRsrcPtr(const SIInstrInfo &TII, MachineInstr &MI, MachineOperand &Rsrc) {
3841 MachineBasicBlock &MBB = *MI.getParent();
3842 MachineFunction &MF = *MBB.getParent();
3843 MachineRegisterInfo &MRI = MF.getRegInfo();
3844
3845 // Extract the ptr from the resource descriptor.
3846 unsigned RsrcPtr =
3847 TII.buildExtractSubReg(MI, MRI, Rsrc, &AMDGPU::VReg_128RegClass,
3848 AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass);
3849
3850 // Create an empty resource descriptor
3851 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
3852 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
3853 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
3854 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
3855 uint64_t RsrcDataFormat = TII.getDefaultRsrcDataFormat();
3856
3857 // Zero64 = 0
3858 BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::S_MOV_B64), Zero64)
3859 .addImm(0);
3860
3861 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
3862 BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), SRsrcFormatLo)
3863 .addImm(RsrcDataFormat & 0xFFFFFFFF);
3864
3865 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
3866 BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), SRsrcFormatHi)
3867 .addImm(RsrcDataFormat >> 32);
3868
3869 // NewSRsrc = {Zero64, SRsrcFormat}
3870 BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::REG_SEQUENCE), NewSRsrc)
3871 .addReg(Zero64)
3872 .addImm(AMDGPU::sub0_sub1)
3873 .addReg(SRsrcFormatLo)
3874 .addImm(AMDGPU::sub2)
3875 .addReg(SRsrcFormatHi)
3876 .addImm(AMDGPU::sub3);
3877
3878 return std::make_tuple(RsrcPtr, NewSRsrc);
3879}
3880
3881void SIInstrInfo::legalizeOperands(MachineInstr &MI,
3882 MachineDominatorTree *MDT) const {
Nicolai Haehnlece2b5892016-11-18 11:55:52 +00003883 MachineFunction &MF = *MI.getParent()->getParent();
3884 MachineRegisterInfo &MRI = MF.getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00003885
3886 // Legalize VOP2
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003887 if (isVOP2(MI) || isVOPC(MI)) {
Matt Arsenault856d1922015-12-01 19:57:17 +00003888 legalizeOperandsVOP2(MRI, MI);
Tom Stellard0e975cf2014-08-01 00:32:35 +00003889 return;
Tom Stellard82166022013-11-13 23:36:37 +00003890 }
3891
3892 // Legalize VOP3
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003893 if (isVOP3(MI)) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00003894 legalizeOperandsVOP3(MRI, MI);
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00003895 return;
Tom Stellard82166022013-11-13 23:36:37 +00003896 }
3897
Tom Stellard467b5b92016-02-20 00:37:25 +00003898 // Legalize SMRD
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003899 if (isSMRD(MI)) {
Tom Stellard467b5b92016-02-20 00:37:25 +00003900 legalizeOperandsSMRD(MRI, MI);
3901 return;
3902 }
3903
Tom Stellard4f3b04d2014-04-17 21:00:07 +00003904 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00003905 // The register class of the operands much be the same type as the register
3906 // class of the output.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003907 if (MI.getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00003908 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003909 for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) {
3910 if (!MI.getOperand(i).isReg() ||
3911 !TargetRegisterInfo::isVirtualRegister(MI.getOperand(i).getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00003912 continue;
3913 const TargetRegisterClass *OpRC =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003914 MRI.getRegClass(MI.getOperand(i).getReg());
Tom Stellard82166022013-11-13 23:36:37 +00003915 if (RI.hasVGPRs(OpRC)) {
3916 VRC = OpRC;
3917 } else {
3918 SRC = OpRC;
3919 }
3920 }
3921
3922 // If any of the operands are VGPR registers, then they all most be
3923 // otherwise we will create illegal VGPR->SGPR copies when legalizing
3924 // them.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003925 if (VRC || !RI.isSGPRClass(getOpRegClass(MI, 0))) {
Tom Stellard82166022013-11-13 23:36:37 +00003926 if (!VRC) {
3927 assert(SRC);
3928 VRC = RI.getEquivalentVGPRClass(SRC);
3929 }
3930 RC = VRC;
3931 } else {
3932 RC = SRC;
3933 }
3934
3935 // Update all the operands so they have the same type.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003936 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
3937 MachineOperand &Op = MI.getOperand(I);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00003938 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00003939 continue;
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00003940
3941 // MI is a PHI instruction.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003942 MachineBasicBlock *InsertBB = MI.getOperand(I + 1).getMBB();
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00003943 MachineBasicBlock::iterator Insert = InsertBB->getFirstTerminator();
3944
Tom Stellard0d162b12016-11-16 18:42:17 +00003945 // Avoid creating no-op copies with the same src and dst reg class. These
3946 // confuse some of the machine passes.
3947 legalizeGenericOperand(*InsertBB, Insert, RC, Op, MRI, MI.getDebugLoc());
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00003948 }
3949 }
3950
3951 // REG_SEQUENCE doesn't really require operand legalization, but if one has a
3952 // VGPR dest type and SGPR sources, insert copies so all operands are
3953 // VGPRs. This seems to help operand folding / the register coalescer.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003954 if (MI.getOpcode() == AMDGPU::REG_SEQUENCE) {
3955 MachineBasicBlock *MBB = MI.getParent();
3956 const TargetRegisterClass *DstRC = getOpRegClass(MI, 0);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00003957 if (RI.hasVGPRs(DstRC)) {
3958 // Update all the operands so they are VGPR register classes. These may
3959 // not be the same register class because REG_SEQUENCE supports mixing
3960 // subregister index types e.g. sub0_sub1 + sub2 + sub3
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003961 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
3962 MachineOperand &Op = MI.getOperand(I);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00003963 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
3964 continue;
3965
3966 const TargetRegisterClass *OpRC = MRI.getRegClass(Op.getReg());
3967 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(OpRC);
3968 if (VRC == OpRC)
3969 continue;
3970
Tom Stellard0d162b12016-11-16 18:42:17 +00003971 legalizeGenericOperand(*MBB, MI, VRC, Op, MRI, MI.getDebugLoc());
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00003972 Op.setIsKill();
Tom Stellard4f3b04d2014-04-17 21:00:07 +00003973 }
Tom Stellard82166022013-11-13 23:36:37 +00003974 }
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00003975
3976 return;
Tom Stellard82166022013-11-13 23:36:37 +00003977 }
Tom Stellard15834092014-03-21 15:51:57 +00003978
Tom Stellarda5687382014-05-15 14:41:55 +00003979 // Legalize INSERT_SUBREG
3980 // src0 must have the same register class as dst
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003981 if (MI.getOpcode() == AMDGPU::INSERT_SUBREG) {
3982 unsigned Dst = MI.getOperand(0).getReg();
3983 unsigned Src0 = MI.getOperand(1).getReg();
Tom Stellarda5687382014-05-15 14:41:55 +00003984 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
3985 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
3986 if (DstRC != Src0RC) {
Tom Stellard0d162b12016-11-16 18:42:17 +00003987 MachineBasicBlock *MBB = MI.getParent();
3988 MachineOperand &Op = MI.getOperand(1);
3989 legalizeGenericOperand(*MBB, MI, DstRC, Op, MRI, MI.getDebugLoc());
Tom Stellarda5687382014-05-15 14:41:55 +00003990 }
3991 return;
3992 }
3993
Nicolai Haehnle7a879772018-04-20 07:14:25 +00003994 // Legalize SI_INIT_M0
3995 if (MI.getOpcode() == AMDGPU::SI_INIT_M0) {
3996 MachineOperand &Src = MI.getOperand(0);
3997 if (Src.isReg() && RI.hasVGPRs(MRI.getRegClass(Src.getReg())))
3998 Src.setReg(readlaneVGPRToSGPR(Src.getReg(), MI, MRI));
3999 return;
4000 }
4001
Nicolai Haehnlece2b5892016-11-18 11:55:52 +00004002 // Legalize MIMG and MUBUF/MTBUF for shaders.
4003 //
4004 // Shaders only generate MUBUF/MTBUF instructions via intrinsics or via
4005 // scratch memory access. In both cases, the legalization never involves
4006 // conversion to the addr64 form.
4007 if (isMIMG(MI) ||
Matthias Braunf1caa282017-12-15 22:22:58 +00004008 (AMDGPU::isShader(MF.getFunction().getCallingConv()) &&
Nicolai Haehnlece2b5892016-11-18 11:55:52 +00004009 (isMUBUF(MI) || isMTBUF(MI)))) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004010 MachineOperand *SRsrc = getNamedOperand(MI, AMDGPU::OpName::srsrc);
Tom Stellard1397d492016-02-11 21:45:07 +00004011 if (SRsrc && !RI.isSGPRClass(MRI.getRegClass(SRsrc->getReg()))) {
4012 unsigned SGPR = readlaneVGPRToSGPR(SRsrc->getReg(), MI, MRI);
4013 SRsrc->setReg(SGPR);
4014 }
4015
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004016 MachineOperand *SSamp = getNamedOperand(MI, AMDGPU::OpName::ssamp);
Tom Stellard1397d492016-02-11 21:45:07 +00004017 if (SSamp && !RI.isSGPRClass(MRI.getRegClass(SSamp->getReg()))) {
4018 unsigned SGPR = readlaneVGPRToSGPR(SSamp->getReg(), MI, MRI);
4019 SSamp->setReg(SGPR);
4020 }
4021 return;
4022 }
4023
Scott Linder823549a2018-10-08 18:47:01 +00004024 // Legalize MUBUF* instructions.
4025 int RsrcIdx =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004026 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
Scott Linder823549a2018-10-08 18:47:01 +00004027 if (RsrcIdx != -1) {
Tom Stellard155bbb72014-08-11 22:18:17 +00004028 // We have an MUBUF instruction
Scott Linder823549a2018-10-08 18:47:01 +00004029 MachineOperand *Rsrc = &MI.getOperand(RsrcIdx);
4030 unsigned RsrcRC = get(MI.getOpcode()).OpInfo[RsrcIdx].RegClass;
4031 if (RI.getCommonSubClass(MRI.getRegClass(Rsrc->getReg()),
4032 RI.getRegClass(RsrcRC))) {
Tom Stellard155bbb72014-08-11 22:18:17 +00004033 // The operands are legal.
4034 // FIXME: We may need to legalize operands besided srsrc.
4035 return;
4036 }
Tom Stellard15834092014-03-21 15:51:57 +00004037
Scott Linder823549a2018-10-08 18:47:01 +00004038 // Legalize a VGPR Rsrc.
4039 //
4040 // If the instruction is _ADDR64, we can avoid a waterfall by extracting
4041 // the base pointer from the VGPR Rsrc, adding it to the VAddr, then using
4042 // a zero-value SRsrc.
4043 //
4044 // If the instruction is _OFFSET (both idxen and offen disabled), and we
4045 // support ADDR64 instructions, we can convert to ADDR64 and do the same as
4046 // above.
4047 //
4048 // Otherwise we are on non-ADDR64 hardware, and/or we have
4049 // idxen/offen/bothen and we fall back to a waterfall loop.
4050
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004051 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenaultef67d762015-09-09 17:03:29 +00004052
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004053 MachineOperand *VAddr = getNamedOperand(MI, AMDGPU::OpName::vaddr);
Scott Linder823549a2018-10-08 18:47:01 +00004054 if (VAddr && AMDGPU::getIfAddr64Inst(MI.getOpcode()) != -1) {
Tom Stellard155bbb72014-08-11 22:18:17 +00004055 // This is already an ADDR64 instruction so we need to add the pointer
4056 // extracted from the resource descriptor to the current value of VAddr.
Matt Arsenaultef67d762015-09-09 17:03:29 +00004057 unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4058 unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Scott Linder823549a2018-10-08 18:47:01 +00004059 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00004060
Scott Linder823549a2018-10-08 18:47:01 +00004061 unsigned RsrcPtr, NewSRsrc;
4062 std::tie(RsrcPtr, NewSRsrc) = extractRsrcPtr(*this, MI, *Rsrc);
4063
4064 // NewVaddrLo = RsrcPtr:sub0 + VAddr:sub0
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004065 DebugLoc DL = MI.getDebugLoc();
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00004066 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), NewVAddrLo)
Scott Linder823549a2018-10-08 18:47:01 +00004067 .addReg(RsrcPtr, 0, AMDGPU::sub0)
4068 .addReg(VAddr->getReg(), 0, AMDGPU::sub0);
Tom Stellard15834092014-03-21 15:51:57 +00004069
Scott Linder823549a2018-10-08 18:47:01 +00004070 // NewVaddrHi = RsrcPtr:sub1 + VAddr:sub1
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00004071 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e32), NewVAddrHi)
Scott Linder823549a2018-10-08 18:47:01 +00004072 .addReg(RsrcPtr, 0, AMDGPU::sub1)
4073 .addReg(VAddr->getReg(), 0, AMDGPU::sub1);
Tom Stellard15834092014-03-21 15:51:57 +00004074
Matt Arsenaultef67d762015-09-09 17:03:29 +00004075 // NewVaddr = {NewVaddrHi, NewVaddrLo}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004076 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
4077 .addReg(NewVAddrLo)
4078 .addImm(AMDGPU::sub0)
4079 .addReg(NewVAddrHi)
4080 .addImm(AMDGPU::sub1);
Scott Linder823549a2018-10-08 18:47:01 +00004081
4082 VAddr->setReg(NewVAddr);
4083 Rsrc->setReg(NewSRsrc);
4084 } else if (!VAddr && ST.hasAddr64()) {
Tom Stellard155bbb72014-08-11 22:18:17 +00004085 // This instructions is the _OFFSET variant, so we need to convert it to
4086 // ADDR64.
Tom Stellard5bfbae52018-07-11 20:59:01 +00004087 assert(MBB.getParent()->getSubtarget<GCNSubtarget>().getGeneration()
4088 < AMDGPUSubtarget::VOLCANIC_ISLANDS &&
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004089 "FIXME: Need to emit flat atomics here");
4090
Scott Linder823549a2018-10-08 18:47:01 +00004091 unsigned RsrcPtr, NewSRsrc;
4092 std::tie(RsrcPtr, NewSRsrc) = extractRsrcPtr(*this, MI, *Rsrc);
4093
4094 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004095 MachineOperand *VData = getNamedOperand(MI, AMDGPU::OpName::vdata);
4096 MachineOperand *Offset = getNamedOperand(MI, AMDGPU::OpName::offset);
4097 MachineOperand *SOffset = getNamedOperand(MI, AMDGPU::OpName::soffset);
4098 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI.getOpcode());
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004099
4100 // Atomics rith return have have an additional tied operand and are
4101 // missing some of the special bits.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004102 MachineOperand *VDataIn = getNamedOperand(MI, AMDGPU::OpName::vdata_in);
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004103 MachineInstr *Addr64;
4104
4105 if (!VDataIn) {
4106 // Regular buffer load / store.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004107 MachineInstrBuilder MIB =
4108 BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode))
Diana Picus116bbab2017-01-13 09:58:52 +00004109 .add(*VData)
Scott Linder823549a2018-10-08 18:47:01 +00004110 .addReg(NewVAddr)
4111 .addReg(NewSRsrc)
Diana Picus116bbab2017-01-13 09:58:52 +00004112 .add(*SOffset)
4113 .add(*Offset);
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004114
4115 // Atomics do not have this operand.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004116 if (const MachineOperand *GLC =
4117 getNamedOperand(MI, AMDGPU::OpName::glc)) {
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004118 MIB.addImm(GLC->getImm());
4119 }
4120
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004121 MIB.addImm(getNamedImmOperand(MI, AMDGPU::OpName::slc));
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004122
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004123 if (const MachineOperand *TFE =
4124 getNamedOperand(MI, AMDGPU::OpName::tfe)) {
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004125 MIB.addImm(TFE->getImm());
4126 }
4127
Chandler Carruthc73c0302018-08-16 21:30:05 +00004128 MIB.cloneMemRefs(MI);
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004129 Addr64 = MIB;
4130 } else {
4131 // Atomics with return.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004132 Addr64 = BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode))
Diana Picus116bbab2017-01-13 09:58:52 +00004133 .add(*VData)
4134 .add(*VDataIn)
Scott Linder823549a2018-10-08 18:47:01 +00004135 .addReg(NewVAddr)
4136 .addReg(NewSRsrc)
Diana Picus116bbab2017-01-13 09:58:52 +00004137 .add(*SOffset)
4138 .add(*Offset)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004139 .addImm(getNamedImmOperand(MI, AMDGPU::OpName::slc))
Chandler Carruthc73c0302018-08-16 21:30:05 +00004140 .cloneMemRefs(MI);
Matt Arsenaulta40450c2015-11-05 02:46:56 +00004141 }
Tom Stellard15834092014-03-21 15:51:57 +00004142
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004143 MI.removeFromParent();
Tom Stellard15834092014-03-21 15:51:57 +00004144
Matt Arsenaultef67d762015-09-09 17:03:29 +00004145 // NewVaddr = {NewVaddrHi, NewVaddrLo}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004146 BuildMI(MBB, Addr64, Addr64->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
4147 NewVAddr)
Scott Linder823549a2018-10-08 18:47:01 +00004148 .addReg(RsrcPtr, 0, AMDGPU::sub0)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004149 .addImm(AMDGPU::sub0)
Scott Linder823549a2018-10-08 18:47:01 +00004150 .addReg(RsrcPtr, 0, AMDGPU::sub1)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004151 .addImm(AMDGPU::sub1);
Scott Linder823549a2018-10-08 18:47:01 +00004152 } else {
4153 // This is another variant; legalize Rsrc with waterfall loop from VGPRs
4154 // to SGPRs.
4155 loadSRsrcFromVGPR(*this, MI, *Rsrc, MDT);
Tom Stellard15834092014-03-21 15:51:57 +00004156 }
4157 }
Tom Stellard82166022013-11-13 23:36:37 +00004158}
4159
Scott Linder823549a2018-10-08 18:47:01 +00004160void SIInstrInfo::moveToVALU(MachineInstr &TopInst,
4161 MachineDominatorTree *MDT) const {
Alfred Huang5b270722017-07-14 17:56:55 +00004162 SetVectorType Worklist;
4163 Worklist.insert(&TopInst);
Tom Stellard82166022013-11-13 23:36:37 +00004164
4165 while (!Worklist.empty()) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004166 MachineInstr &Inst = *Worklist.pop_back_val();
4167 MachineBasicBlock *MBB = Inst.getParent();
Tom Stellarde0387202014-03-21 15:51:54 +00004168 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
4169
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004170 unsigned Opcode = Inst.getOpcode();
4171 unsigned NewOpcode = getVALUOp(Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00004172
Tom Stellarde0387202014-03-21 15:51:54 +00004173 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00004174 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00004175 default:
Tom Stellard0c354f22014-04-30 15:31:29 +00004176 break;
Matt Arsenault301162c2017-11-15 21:51:43 +00004177 case AMDGPU::S_ADD_U64_PSEUDO:
4178 case AMDGPU::S_SUB_U64_PSEUDO:
Scott Linder823549a2018-10-08 18:47:01 +00004179 splitScalar64BitAddSub(Worklist, Inst, MDT);
Matt Arsenault301162c2017-11-15 21:51:43 +00004180 Inst.eraseFromParent();
4181 continue;
Matt Arsenault84445dd2017-11-30 22:51:26 +00004182 case AMDGPU::S_ADD_I32:
4183 case AMDGPU::S_SUB_I32:
4184 // FIXME: The u32 versions currently selected use the carry.
Scott Linder823549a2018-10-08 18:47:01 +00004185 if (moveScalarAddSub(Worklist, Inst, MDT))
Matt Arsenault84445dd2017-11-30 22:51:26 +00004186 continue;
4187
4188 // Default handling
4189 break;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004190 case AMDGPU::S_AND_B64:
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004191 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32, MDT);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004192 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004193 continue;
4194
4195 case AMDGPU::S_OR_B64:
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004196 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32, MDT);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004197 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004198 continue;
4199
4200 case AMDGPU::S_XOR_B64:
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004201 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32, MDT);
4202 Inst.eraseFromParent();
4203 continue;
4204
4205 case AMDGPU::S_NAND_B64:
4206 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_NAND_B32, MDT);
4207 Inst.eraseFromParent();
4208 continue;
4209
4210 case AMDGPU::S_NOR_B64:
4211 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_NOR_B32, MDT);
4212 Inst.eraseFromParent();
4213 continue;
4214
4215 case AMDGPU::S_XNOR_B64:
Graham Sellersba559ac2018-12-01 12:27:53 +00004216 if (ST.hasDLInsts())
4217 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XNOR_B32, MDT);
4218 else
4219 splitScalar64BitXnor(Worklist, Inst, MDT);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004220 Inst.eraseFromParent();
4221 continue;
4222
4223 case AMDGPU::S_ANDN2_B64:
4224 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_ANDN2_B32, MDT);
4225 Inst.eraseFromParent();
4226 continue;
4227
4228 case AMDGPU::S_ORN2_B64:
4229 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_ORN2_B32, MDT);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004230 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004231 continue;
4232
4233 case AMDGPU::S_NOT_B64:
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004234 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004235 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004236 continue;
4237
Matt Arsenault8333e432014-06-10 19:18:24 +00004238 case AMDGPU::S_BCNT1_I32_B64:
4239 splitScalar64BitBCNT(Worklist, Inst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004240 Inst.eraseFromParent();
Matt Arsenault8333e432014-06-10 19:18:24 +00004241 continue;
4242
Eugene Zelenko59e12822017-08-08 00:47:13 +00004243 case AMDGPU::S_BFE_I64:
Matt Arsenault94812212014-11-14 18:18:16 +00004244 splitScalar64BitBFE(Worklist, Inst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004245 Inst.eraseFromParent();
Matt Arsenault94812212014-11-14 18:18:16 +00004246 continue;
Matt Arsenault94812212014-11-14 18:18:16 +00004247
Marek Olsakbe047802014-12-07 12:19:03 +00004248 case AMDGPU::S_LSHL_B32:
Tom Stellard5bfbae52018-07-11 20:59:01 +00004249 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
Marek Olsakbe047802014-12-07 12:19:03 +00004250 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
4251 swapOperands(Inst);
4252 }
4253 break;
4254 case AMDGPU::S_ASHR_I32:
Tom Stellard5bfbae52018-07-11 20:59:01 +00004255 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
Marek Olsakbe047802014-12-07 12:19:03 +00004256 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
4257 swapOperands(Inst);
4258 }
4259 break;
4260 case AMDGPU::S_LSHR_B32:
Tom Stellard5bfbae52018-07-11 20:59:01 +00004261 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
Marek Olsakbe047802014-12-07 12:19:03 +00004262 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
4263 swapOperands(Inst);
4264 }
4265 break;
Marek Olsak707a6d02015-02-03 21:53:01 +00004266 case AMDGPU::S_LSHL_B64:
Tom Stellard5bfbae52018-07-11 20:59:01 +00004267 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
Marek Olsak707a6d02015-02-03 21:53:01 +00004268 NewOpcode = AMDGPU::V_LSHLREV_B64;
4269 swapOperands(Inst);
4270 }
4271 break;
4272 case AMDGPU::S_ASHR_I64:
Tom Stellard5bfbae52018-07-11 20:59:01 +00004273 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
Marek Olsak707a6d02015-02-03 21:53:01 +00004274 NewOpcode = AMDGPU::V_ASHRREV_I64;
4275 swapOperands(Inst);
4276 }
4277 break;
4278 case AMDGPU::S_LSHR_B64:
Tom Stellard5bfbae52018-07-11 20:59:01 +00004279 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
Marek Olsak707a6d02015-02-03 21:53:01 +00004280 NewOpcode = AMDGPU::V_LSHRREV_B64;
4281 swapOperands(Inst);
4282 }
4283 break;
Marek Olsakbe047802014-12-07 12:19:03 +00004284
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00004285 case AMDGPU::S_ABS_I32:
4286 lowerScalarAbs(Worklist, Inst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004287 Inst.eraseFromParent();
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00004288 continue;
4289
Tom Stellardbc4497b2016-02-12 23:45:29 +00004290 case AMDGPU::S_CBRANCH_SCC0:
4291 case AMDGPU::S_CBRANCH_SCC1:
4292 // Clear unused bits of vcc
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004293 BuildMI(*MBB, Inst, Inst.getDebugLoc(), get(AMDGPU::S_AND_B64),
4294 AMDGPU::VCC)
4295 .addReg(AMDGPU::EXEC)
4296 .addReg(AMDGPU::VCC);
Tom Stellardbc4497b2016-02-12 23:45:29 +00004297 break;
4298
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004299 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004300 case AMDGPU::S_BFM_B64:
4301 llvm_unreachable("Moving this op to VALU not implemented");
Matt Arsenaulteb522e62017-02-27 22:15:25 +00004302
4303 case AMDGPU::S_PACK_LL_B32_B16:
4304 case AMDGPU::S_PACK_LH_B32_B16:
Eugene Zelenko59e12822017-08-08 00:47:13 +00004305 case AMDGPU::S_PACK_HH_B32_B16:
Matt Arsenaulteb522e62017-02-27 22:15:25 +00004306 movePackToVALU(Worklist, MRI, Inst);
4307 Inst.eraseFromParent();
4308 continue;
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +00004309
4310 case AMDGPU::S_XNOR_B32:
4311 lowerScalarXnor(Worklist, Inst);
4312 Inst.eraseFromParent();
4313 continue;
4314
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004315 case AMDGPU::S_NAND_B32:
4316 splitScalarNotBinop(Worklist, Inst, AMDGPU::S_AND_B32);
4317 Inst.eraseFromParent();
4318 continue;
4319
4320 case AMDGPU::S_NOR_B32:
4321 splitScalarNotBinop(Worklist, Inst, AMDGPU::S_OR_B32);
4322 Inst.eraseFromParent();
4323 continue;
4324
4325 case AMDGPU::S_ANDN2_B32:
4326 splitScalarBinOpN2(Worklist, Inst, AMDGPU::S_AND_B32);
4327 Inst.eraseFromParent();
4328 continue;
4329
4330 case AMDGPU::S_ORN2_B32:
4331 splitScalarBinOpN2(Worklist, Inst, AMDGPU::S_OR_B32);
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +00004332 Inst.eraseFromParent();
4333 continue;
Matt Arsenaulteb522e62017-02-27 22:15:25 +00004334 }
Tom Stellarde0387202014-03-21 15:51:54 +00004335
Tom Stellard15834092014-03-21 15:51:57 +00004336 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
4337 // We cannot move this instruction to the VALU, so we should try to
4338 // legalize its operands instead.
Scott Linder823549a2018-10-08 18:47:01 +00004339 legalizeOperands(Inst, MDT);
Tom Stellard82166022013-11-13 23:36:37 +00004340 continue;
Tom Stellard15834092014-03-21 15:51:57 +00004341 }
Tom Stellard82166022013-11-13 23:36:37 +00004342
Tom Stellard82166022013-11-13 23:36:37 +00004343 // Use the new VALU Opcode.
4344 const MCInstrDesc &NewDesc = get(NewOpcode);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004345 Inst.setDesc(NewDesc);
Tom Stellard82166022013-11-13 23:36:37 +00004346
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00004347 // Remove any references to SCC. Vector instructions can't read from it, and
4348 // We're just about to add the implicit use / defs of VCC, and we don't want
4349 // both.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004350 for (unsigned i = Inst.getNumOperands() - 1; i > 0; --i) {
4351 MachineOperand &Op = Inst.getOperand(i);
Tom Stellardbc4497b2016-02-12 23:45:29 +00004352 if (Op.isReg() && Op.getReg() == AMDGPU::SCC) {
Michael Liao6883d7e2019-03-15 12:42:21 +00004353 // Only propagate through live-def of SCC.
4354 if (Op.isDef() && !Op.isDead())
4355 addSCCDefUsersToVALUWorklist(Op, Inst, Worklist);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004356 Inst.RemoveOperand(i);
Tom Stellardbc4497b2016-02-12 23:45:29 +00004357 }
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00004358 }
4359
Matt Arsenault27cc9582014-04-18 01:53:18 +00004360 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
4361 // We are converting these to a BFE, so we need to add the missing
4362 // operands for the size and offset.
4363 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004364 Inst.addOperand(MachineOperand::CreateImm(0));
4365 Inst.addOperand(MachineOperand::CreateImm(Size));
Matt Arsenault27cc9582014-04-18 01:53:18 +00004366
Matt Arsenaultb5b51102014-06-10 19:18:21 +00004367 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
4368 // The VALU version adds the second operand to the result, so insert an
4369 // extra 0 operand.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004370 Inst.addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00004371 }
4372
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004373 Inst.addImplicitDefUseOperands(*Inst.getParent()->getParent());
Tom Stellard82166022013-11-13 23:36:37 +00004374
Matt Arsenault78b86702014-04-18 05:19:26 +00004375 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004376 const MachineOperand &OffsetWidthOp = Inst.getOperand(2);
Matt Arsenault78b86702014-04-18 05:19:26 +00004377 // If we need to move this to VGPRs, we need to unpack the second operand
4378 // back into the 2 separate ones for bit offset and width.
4379 assert(OffsetWidthOp.isImm() &&
4380 "Scalar BFE is only implemented for constant width and offset");
4381 uint32_t Imm = OffsetWidthOp.getImm();
4382
4383 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
4384 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004385 Inst.RemoveOperand(2); // Remove old immediate.
4386 Inst.addOperand(MachineOperand::CreateImm(Offset));
4387 Inst.addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00004388 }
4389
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004390 bool HasDst = Inst.getOperand(0).isReg() && Inst.getOperand(0).isDef();
Tom Stellardbc4497b2016-02-12 23:45:29 +00004391 unsigned NewDstReg = AMDGPU::NoRegister;
4392 if (HasDst) {
Matt Arsenault21a43822017-04-06 21:09:53 +00004393 unsigned DstReg = Inst.getOperand(0).getReg();
4394 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
4395 continue;
4396
Tom Stellardbc4497b2016-02-12 23:45:29 +00004397 // Update the destination register class.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004398 const TargetRegisterClass *NewDstRC = getDestEquivalentVGPRClass(Inst);
Tom Stellardbc4497b2016-02-12 23:45:29 +00004399 if (!NewDstRC)
4400 continue;
Tom Stellard82166022013-11-13 23:36:37 +00004401
Tom Stellard0d162b12016-11-16 18:42:17 +00004402 if (Inst.isCopy() &&
4403 TargetRegisterInfo::isVirtualRegister(Inst.getOperand(1).getReg()) &&
4404 NewDstRC == RI.getRegClassForReg(MRI, Inst.getOperand(1).getReg())) {
4405 // Instead of creating a copy where src and dst are the same register
4406 // class, we just replace all uses of dst with src. These kinds of
4407 // copies interfere with the heuristics MachineSink uses to decide
4408 // whether or not to split a critical edge. Since the pass assumes
4409 // that copies will end up as machine instructions and not be
4410 // eliminated.
4411 addUsersToMoveToVALUWorklist(DstReg, MRI, Worklist);
4412 MRI.replaceRegWith(DstReg, Inst.getOperand(1).getReg());
4413 MRI.clearKillFlags(Inst.getOperand(1).getReg());
4414 Inst.getOperand(0).setReg(DstReg);
Matt Arsenault69932e42018-03-19 14:07:15 +00004415
4416 // Make sure we don't leave around a dead VGPR->SGPR copy. Normally
4417 // these are deleted later, but at -O0 it would leave a suspicious
4418 // looking illegal copy of an undef register.
4419 for (unsigned I = Inst.getNumOperands() - 1; I != 0; --I)
4420 Inst.RemoveOperand(I);
4421 Inst.setDesc(get(AMDGPU::IMPLICIT_DEF));
Tom Stellard0d162b12016-11-16 18:42:17 +00004422 continue;
4423 }
4424
Tom Stellardbc4497b2016-02-12 23:45:29 +00004425 NewDstReg = MRI.createVirtualRegister(NewDstRC);
4426 MRI.replaceRegWith(DstReg, NewDstReg);
4427 }
Tom Stellard82166022013-11-13 23:36:37 +00004428
Tom Stellarde1a24452014-04-17 21:00:01 +00004429 // Legalize the operands
Scott Linder823549a2018-10-08 18:47:01 +00004430 legalizeOperands(Inst, MDT);
Tom Stellarde1a24452014-04-17 21:00:01 +00004431
Tom Stellardbc4497b2016-02-12 23:45:29 +00004432 if (HasDst)
4433 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard82166022013-11-13 23:36:37 +00004434 }
4435}
4436
Matt Arsenault84445dd2017-11-30 22:51:26 +00004437// Add/sub require special handling to deal with carry outs.
Scott Linder823549a2018-10-08 18:47:01 +00004438bool SIInstrInfo::moveScalarAddSub(SetVectorType &Worklist, MachineInstr &Inst,
4439 MachineDominatorTree *MDT) const {
Matt Arsenault84445dd2017-11-30 22:51:26 +00004440 if (ST.hasAddNoCarry()) {
4441 // Assume there is no user of scc since we don't select this in that case.
4442 // Since scc isn't used, it doesn't really matter if the i32 or u32 variant
4443 // is used.
4444
4445 MachineBasicBlock &MBB = *Inst.getParent();
4446 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
4447
4448 unsigned OldDstReg = Inst.getOperand(0).getReg();
4449 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4450
4451 unsigned Opc = Inst.getOpcode();
4452 assert(Opc == AMDGPU::S_ADD_I32 || Opc == AMDGPU::S_SUB_I32);
4453
4454 unsigned NewOpc = Opc == AMDGPU::S_ADD_I32 ?
4455 AMDGPU::V_ADD_U32_e64 : AMDGPU::V_SUB_U32_e64;
4456
4457 assert(Inst.getOperand(3).getReg() == AMDGPU::SCC);
4458 Inst.RemoveOperand(3);
4459
4460 Inst.setDesc(get(NewOpc));
Tim Renoufcfdfba92019-03-18 19:35:44 +00004461 Inst.addOperand(MachineOperand::CreateImm(0)); // clamp bit
Matt Arsenault84445dd2017-11-30 22:51:26 +00004462 Inst.addImplicitDefUseOperands(*MBB.getParent());
4463 MRI.replaceRegWith(OldDstReg, ResultReg);
Scott Linder823549a2018-10-08 18:47:01 +00004464 legalizeOperands(Inst, MDT);
Matt Arsenault84445dd2017-11-30 22:51:26 +00004465
4466 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
4467 return true;
4468 }
4469
4470 return false;
4471}
4472
Alfred Huang5b270722017-07-14 17:56:55 +00004473void SIInstrInfo::lowerScalarAbs(SetVectorType &Worklist,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004474 MachineInstr &Inst) const {
4475 MachineBasicBlock &MBB = *Inst.getParent();
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00004476 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
4477 MachineBasicBlock::iterator MII = Inst;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004478 DebugLoc DL = Inst.getDebugLoc();
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00004479
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004480 MachineOperand &Dest = Inst.getOperand(0);
4481 MachineOperand &Src = Inst.getOperand(1);
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00004482 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4483 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4484
Matt Arsenault84445dd2017-11-30 22:51:26 +00004485 unsigned SubOp = ST.hasAddNoCarry() ?
4486 AMDGPU::V_SUB_U32_e32 : AMDGPU::V_SUB_I32_e32;
4487
4488 BuildMI(MBB, MII, DL, get(SubOp), TmpReg)
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00004489 .addImm(0)
4490 .addReg(Src.getReg());
4491
4492 BuildMI(MBB, MII, DL, get(AMDGPU::V_MAX_I32_e64), ResultReg)
4493 .addReg(Src.getReg())
4494 .addReg(TmpReg);
4495
4496 MRI.replaceRegWith(Dest.getReg(), ResultReg);
4497 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
4498}
4499
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +00004500void SIInstrInfo::lowerScalarXnor(SetVectorType &Worklist,
4501 MachineInstr &Inst) const {
4502 MachineBasicBlock &MBB = *Inst.getParent();
4503 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
4504 MachineBasicBlock::iterator MII = Inst;
4505 const DebugLoc &DL = Inst.getDebugLoc();
4506
4507 MachineOperand &Dest = Inst.getOperand(0);
4508 MachineOperand &Src0 = Inst.getOperand(1);
4509 MachineOperand &Src1 = Inst.getOperand(2);
4510
Matt Arsenault0084adc2018-04-30 19:08:16 +00004511 if (ST.hasDLInsts()) {
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004512 unsigned NewDest = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4513 legalizeGenericOperand(MBB, MII, &AMDGPU::VGPR_32RegClass, Src0, MRI, DL);
4514 legalizeGenericOperand(MBB, MII, &AMDGPU::VGPR_32RegClass, Src1, MRI, DL);
4515
Matt Arsenault0084adc2018-04-30 19:08:16 +00004516 BuildMI(MBB, MII, DL, get(AMDGPU::V_XNOR_B32_e64), NewDest)
4517 .add(Src0)
4518 .add(Src1);
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +00004519
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004520 MRI.replaceRegWith(Dest.getReg(), NewDest);
4521 addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist);
4522 } else {
4523 // Using the identity !(x ^ y) == (!x ^ y) == (x ^ !y), we can
4524 // invert either source and then perform the XOR. If either source is a
4525 // scalar register, then we can leave the inversion on the scalar unit to
4526 // acheive a better distrubution of scalar and vector instructions.
4527 bool Src0IsSGPR = Src0.isReg() &&
4528 RI.isSGPRClass(MRI.getRegClass(Src0.getReg()));
4529 bool Src1IsSGPR = Src1.isReg() &&
4530 RI.isSGPRClass(MRI.getRegClass(Src1.getReg()));
4531 MachineInstr *Not = nullptr;
4532 MachineInstr *Xor = nullptr;
4533 unsigned Temp = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
4534 unsigned NewDest = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
4535
4536 // Build a pair of scalar instructions and add them to the work list.
4537 // The next iteration over the work list will lower these to the vector
4538 // unit as necessary.
4539 if (Src0IsSGPR) {
4540 Not = BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), Temp)
4541 .add(Src0);
4542 Xor = BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B32), NewDest)
4543 .addReg(Temp)
4544 .add(Src1);
4545 } else if (Src1IsSGPR) {
4546 Not = BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), Temp)
4547 .add(Src1);
4548 Xor = BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B32), NewDest)
4549 .add(Src0)
4550 .addReg(Temp);
4551 } else {
4552 Xor = BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B32), Temp)
4553 .add(Src0)
4554 .add(Src1);
4555 Not = BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), NewDest)
4556 .addReg(Temp);
4557 Worklist.insert(Not);
4558 }
4559
4560 MRI.replaceRegWith(Dest.getReg(), NewDest);
4561
4562 Worklist.insert(Xor);
4563
4564 addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist);
Matt Arsenault0084adc2018-04-30 19:08:16 +00004565 }
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004566}
4567
4568void SIInstrInfo::splitScalarNotBinop(SetVectorType &Worklist,
4569 MachineInstr &Inst,
4570 unsigned Opcode) const {
4571 MachineBasicBlock &MBB = *Inst.getParent();
4572 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
4573 MachineBasicBlock::iterator MII = Inst;
4574 const DebugLoc &DL = Inst.getDebugLoc();
4575
4576 MachineOperand &Dest = Inst.getOperand(0);
4577 MachineOperand &Src0 = Inst.getOperand(1);
4578 MachineOperand &Src1 = Inst.getOperand(2);
4579
4580 unsigned NewDest = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
4581 unsigned Interm = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
4582
4583 MachineInstr &Op = *BuildMI(MBB, MII, DL, get(Opcode), Interm)
4584 .add(Src0)
4585 .add(Src1);
4586
4587 MachineInstr &Not = *BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), NewDest)
4588 .addReg(Interm);
4589
4590 Worklist.insert(&Op);
4591 Worklist.insert(&Not);
4592
4593 MRI.replaceRegWith(Dest.getReg(), NewDest);
4594 addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist);
4595}
4596
4597void SIInstrInfo::splitScalarBinOpN2(SetVectorType& Worklist,
4598 MachineInstr &Inst,
4599 unsigned Opcode) const {
4600 MachineBasicBlock &MBB = *Inst.getParent();
4601 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
4602 MachineBasicBlock::iterator MII = Inst;
4603 const DebugLoc &DL = Inst.getDebugLoc();
4604
4605 MachineOperand &Dest = Inst.getOperand(0);
4606 MachineOperand &Src0 = Inst.getOperand(1);
4607 MachineOperand &Src1 = Inst.getOperand(2);
4608
4609 unsigned NewDest = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
4610 unsigned Interm = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
4611
4612 MachineInstr &Not = *BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), Interm)
4613 .add(Src1);
4614
4615 MachineInstr &Op = *BuildMI(MBB, MII, DL, get(Opcode), NewDest)
4616 .add(Src0)
4617 .addReg(Interm);
4618
4619 Worklist.insert(&Not);
4620 Worklist.insert(&Op);
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +00004621
Matt Arsenault0084adc2018-04-30 19:08:16 +00004622 MRI.replaceRegWith(Dest.getReg(), NewDest);
4623 addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist);
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +00004624}
4625
Matt Arsenault689f3252014-06-09 16:36:31 +00004626void SIInstrInfo::splitScalar64BitUnaryOp(
Alfred Huang5b270722017-07-14 17:56:55 +00004627 SetVectorType &Worklist, MachineInstr &Inst,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004628 unsigned Opcode) const {
4629 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenault689f3252014-06-09 16:36:31 +00004630 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
4631
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004632 MachineOperand &Dest = Inst.getOperand(0);
4633 MachineOperand &Src0 = Inst.getOperand(1);
4634 DebugLoc DL = Inst.getDebugLoc();
Matt Arsenault689f3252014-06-09 16:36:31 +00004635
4636 MachineBasicBlock::iterator MII = Inst;
4637
4638 const MCInstrDesc &InstDesc = get(Opcode);
4639 const TargetRegisterClass *Src0RC = Src0.isReg() ?
4640 MRI.getRegClass(Src0.getReg()) :
4641 &AMDGPU::SGPR_32RegClass;
4642
4643 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
4644
4645 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
4646 AMDGPU::sub0, Src0SubRC);
4647
4648 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00004649 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
4650 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault689f3252014-06-09 16:36:31 +00004651
Matt Arsenaultf003c382015-08-26 20:47:50 +00004652 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004653 MachineInstr &LoHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub0).add(SrcReg0Sub0);
Matt Arsenault689f3252014-06-09 16:36:31 +00004654
4655 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
4656 AMDGPU::sub1, Src0SubRC);
4657
Matt Arsenaultf003c382015-08-26 20:47:50 +00004658 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004659 MachineInstr &HiHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub1).add(SrcReg0Sub1);
Matt Arsenault689f3252014-06-09 16:36:31 +00004660
Matt Arsenaultf003c382015-08-26 20:47:50 +00004661 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenault689f3252014-06-09 16:36:31 +00004662 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
4663 .addReg(DestSub0)
4664 .addImm(AMDGPU::sub0)
4665 .addReg(DestSub1)
4666 .addImm(AMDGPU::sub1);
4667
4668 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
4669
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004670 Worklist.insert(&LoHalf);
4671 Worklist.insert(&HiHalf);
4672
Matt Arsenaultf003c382015-08-26 20:47:50 +00004673 // We don't need to legalizeOperands here because for a single operand, src0
4674 // will support any kind of input.
4675
4676 // Move all users of this moved value.
4677 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenault689f3252014-06-09 16:36:31 +00004678}
4679
Scott Linder823549a2018-10-08 18:47:01 +00004680void SIInstrInfo::splitScalar64BitAddSub(SetVectorType &Worklist,
4681 MachineInstr &Inst,
4682 MachineDominatorTree *MDT) const {
Matt Arsenault301162c2017-11-15 21:51:43 +00004683 bool IsAdd = (Inst.getOpcode() == AMDGPU::S_ADD_U64_PSEUDO);
4684
4685 MachineBasicBlock &MBB = *Inst.getParent();
4686 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
4687
4688 unsigned FullDestReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
4689 unsigned DestSub0 = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4690 unsigned DestSub1 = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4691
4692 unsigned CarryReg = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
4693 unsigned DeadCarryReg = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
4694
4695 MachineOperand &Dest = Inst.getOperand(0);
4696 MachineOperand &Src0 = Inst.getOperand(1);
4697 MachineOperand &Src1 = Inst.getOperand(2);
4698 const DebugLoc &DL = Inst.getDebugLoc();
4699 MachineBasicBlock::iterator MII = Inst;
4700
4701 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0.getReg());
4702 const TargetRegisterClass *Src1RC = MRI.getRegClass(Src1.getReg());
4703 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
4704 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
4705
4706 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
4707 AMDGPU::sub0, Src0SubRC);
4708 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
4709 AMDGPU::sub0, Src1SubRC);
4710
4711
4712 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
4713 AMDGPU::sub1, Src0SubRC);
4714 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
4715 AMDGPU::sub1, Src1SubRC);
4716
4717 unsigned LoOpc = IsAdd ? AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64;
4718 MachineInstr *LoHalf =
4719 BuildMI(MBB, MII, DL, get(LoOpc), DestSub0)
4720 .addReg(CarryReg, RegState::Define)
4721 .add(SrcReg0Sub0)
Tim Renoufcfdfba92019-03-18 19:35:44 +00004722 .add(SrcReg1Sub0)
4723 .addImm(0); // clamp bit
Matt Arsenault301162c2017-11-15 21:51:43 +00004724
4725 unsigned HiOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64;
4726 MachineInstr *HiHalf =
4727 BuildMI(MBB, MII, DL, get(HiOpc), DestSub1)
4728 .addReg(DeadCarryReg, RegState::Define | RegState::Dead)
4729 .add(SrcReg0Sub1)
4730 .add(SrcReg1Sub1)
Tim Renoufcfdfba92019-03-18 19:35:44 +00004731 .addReg(CarryReg, RegState::Kill)
4732 .addImm(0); // clamp bit
Matt Arsenault301162c2017-11-15 21:51:43 +00004733
4734 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
4735 .addReg(DestSub0)
4736 .addImm(AMDGPU::sub0)
4737 .addReg(DestSub1)
4738 .addImm(AMDGPU::sub1);
4739
4740 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
4741
4742 // Try to legalize the operands in case we need to swap the order to keep it
4743 // valid.
Scott Linder823549a2018-10-08 18:47:01 +00004744 legalizeOperands(*LoHalf, MDT);
4745 legalizeOperands(*HiHalf, MDT);
Matt Arsenault301162c2017-11-15 21:51:43 +00004746
4747 // Move all users of this moved vlaue.
4748 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
4749}
4750
Scott Linder823549a2018-10-08 18:47:01 +00004751void SIInstrInfo::splitScalar64BitBinaryOp(SetVectorType &Worklist,
4752 MachineInstr &Inst, unsigned Opcode,
4753 MachineDominatorTree *MDT) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004754 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004755 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
4756
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004757 MachineOperand &Dest = Inst.getOperand(0);
4758 MachineOperand &Src0 = Inst.getOperand(1);
4759 MachineOperand &Src1 = Inst.getOperand(2);
4760 DebugLoc DL = Inst.getDebugLoc();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004761
4762 MachineBasicBlock::iterator MII = Inst;
4763
4764 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00004765 const TargetRegisterClass *Src0RC = Src0.isReg() ?
4766 MRI.getRegClass(Src0.getReg()) :
4767 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004768
Matt Arsenault684dc802014-03-24 20:08:13 +00004769 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
4770 const TargetRegisterClass *Src1RC = Src1.isReg() ?
4771 MRI.getRegClass(Src1.getReg()) :
4772 &AMDGPU::SGPR_32RegClass;
4773
4774 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
4775
4776 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
4777 AMDGPU::sub0, Src0SubRC);
4778 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
4779 AMDGPU::sub0, Src1SubRC);
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004780 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
4781 AMDGPU::sub1, Src0SubRC);
4782 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
4783 AMDGPU::sub1, Src1SubRC);
Matt Arsenault684dc802014-03-24 20:08:13 +00004784
4785 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00004786 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
4787 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault684dc802014-03-24 20:08:13 +00004788
Matt Arsenaultf003c382015-08-26 20:47:50 +00004789 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004790 MachineInstr &LoHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Diana Picus116bbab2017-01-13 09:58:52 +00004791 .add(SrcReg0Sub0)
4792 .add(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004793
Matt Arsenaultf003c382015-08-26 20:47:50 +00004794 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004795 MachineInstr &HiHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Diana Picus116bbab2017-01-13 09:58:52 +00004796 .add(SrcReg0Sub1)
4797 .add(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004798
Matt Arsenaultf003c382015-08-26 20:47:50 +00004799 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004800 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
4801 .addReg(DestSub0)
4802 .addImm(AMDGPU::sub0)
4803 .addReg(DestSub1)
4804 .addImm(AMDGPU::sub1);
4805
4806 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
4807
Graham Sellers04f7a4d2018-11-29 16:05:38 +00004808 Worklist.insert(&LoHalf);
4809 Worklist.insert(&HiHalf);
Matt Arsenaultf003c382015-08-26 20:47:50 +00004810
4811 // Move all users of this moved vlaue.
4812 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00004813}
4814
Graham Sellersba559ac2018-12-01 12:27:53 +00004815void SIInstrInfo::splitScalar64BitXnor(SetVectorType &Worklist,
4816 MachineInstr &Inst,
4817 MachineDominatorTree *MDT) const {
4818 MachineBasicBlock &MBB = *Inst.getParent();
4819 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
4820
4821 MachineOperand &Dest = Inst.getOperand(0);
4822 MachineOperand &Src0 = Inst.getOperand(1);
4823 MachineOperand &Src1 = Inst.getOperand(2);
4824 const DebugLoc &DL = Inst.getDebugLoc();
4825
4826 MachineBasicBlock::iterator MII = Inst;
4827
4828 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
4829
4830 unsigned Interm = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
4831
4832 MachineOperand* Op0;
4833 MachineOperand* Op1;
4834
4835 if (Src0.isReg() && RI.isSGPRReg(MRI, Src0.getReg())) {
4836 Op0 = &Src0;
4837 Op1 = &Src1;
4838 } else {
4839 Op0 = &Src1;
4840 Op1 = &Src0;
4841 }
4842
4843 BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B64), Interm)
4844 .add(*Op0);
4845
4846 unsigned NewDest = MRI.createVirtualRegister(DestRC);
4847
4848 MachineInstr &Xor = *BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B64), NewDest)
4849 .addReg(Interm)
4850 .add(*Op1);
4851
4852 MRI.replaceRegWith(Dest.getReg(), NewDest);
4853
4854 Worklist.insert(&Xor);
4855}
4856
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004857void SIInstrInfo::splitScalar64BitBCNT(
Alfred Huang5b270722017-07-14 17:56:55 +00004858 SetVectorType &Worklist, MachineInstr &Inst) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004859 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenault8333e432014-06-10 19:18:24 +00004860 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
4861
4862 MachineBasicBlock::iterator MII = Inst;
Graham Sellersba559ac2018-12-01 12:27:53 +00004863 const DebugLoc &DL = Inst.getDebugLoc();
Matt Arsenault8333e432014-06-10 19:18:24 +00004864
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004865 MachineOperand &Dest = Inst.getOperand(0);
4866 MachineOperand &Src = Inst.getOperand(1);
Matt Arsenault8333e432014-06-10 19:18:24 +00004867
Marek Olsakc5368502015-01-15 18:43:01 +00004868 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64);
Matt Arsenault8333e432014-06-10 19:18:24 +00004869 const TargetRegisterClass *SrcRC = Src.isReg() ?
4870 MRI.getRegClass(Src.getReg()) :
4871 &AMDGPU::SGPR_32RegClass;
4872
4873 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4874 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4875
4876 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
4877
4878 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
4879 AMDGPU::sub0, SrcSubRC);
4880 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
4881 AMDGPU::sub1, SrcSubRC);
4882
Diana Picus116bbab2017-01-13 09:58:52 +00004883 BuildMI(MBB, MII, DL, InstDesc, MidReg).add(SrcRegSub0).addImm(0);
Matt Arsenault8333e432014-06-10 19:18:24 +00004884
Diana Picus116bbab2017-01-13 09:58:52 +00004885 BuildMI(MBB, MII, DL, InstDesc, ResultReg).add(SrcRegSub1).addReg(MidReg);
Matt Arsenault8333e432014-06-10 19:18:24 +00004886
4887 MRI.replaceRegWith(Dest.getReg(), ResultReg);
4888
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00004889 // We don't need to legalize operands here. src0 for etiher instruction can be
4890 // an SGPR, and the second input is unused or determined here.
4891 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault8333e432014-06-10 19:18:24 +00004892}
4893
Alfred Huang5b270722017-07-14 17:56:55 +00004894void SIInstrInfo::splitScalar64BitBFE(SetVectorType &Worklist,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004895 MachineInstr &Inst) const {
4896 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenault94812212014-11-14 18:18:16 +00004897 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
4898 MachineBasicBlock::iterator MII = Inst;
Graham Sellersba559ac2018-12-01 12:27:53 +00004899 const DebugLoc &DL = Inst.getDebugLoc();
Matt Arsenault94812212014-11-14 18:18:16 +00004900
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004901 MachineOperand &Dest = Inst.getOperand(0);
4902 uint32_t Imm = Inst.getOperand(2).getImm();
Matt Arsenault94812212014-11-14 18:18:16 +00004903 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
4904 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
4905
Matt Arsenault6ad34262014-11-14 18:40:49 +00004906 (void) Offset;
4907
Matt Arsenault94812212014-11-14 18:18:16 +00004908 // Only sext_inreg cases handled.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004909 assert(Inst.getOpcode() == AMDGPU::S_BFE_I64 && BitWidth <= 32 &&
4910 Offset == 0 && "Not implemented");
Matt Arsenault94812212014-11-14 18:18:16 +00004911
4912 if (BitWidth < 32) {
4913 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4914 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4915 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
4916
4917 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004918 .addReg(Inst.getOperand(1).getReg(), 0, AMDGPU::sub0)
4919 .addImm(0)
4920 .addImm(BitWidth);
Matt Arsenault94812212014-11-14 18:18:16 +00004921
4922 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
4923 .addImm(31)
4924 .addReg(MidRegLo);
4925
4926 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
4927 .addReg(MidRegLo)
4928 .addImm(AMDGPU::sub0)
4929 .addReg(MidRegHi)
4930 .addImm(AMDGPU::sub1);
4931
4932 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00004933 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00004934 return;
4935 }
4936
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00004937 MachineOperand &Src = Inst.getOperand(1);
Matt Arsenault94812212014-11-14 18:18:16 +00004938 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4939 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
4940
4941 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
4942 .addImm(31)
4943 .addReg(Src.getReg(), 0, AMDGPU::sub0);
4944
4945 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
4946 .addReg(Src.getReg(), 0, AMDGPU::sub0)
4947 .addImm(AMDGPU::sub0)
4948 .addReg(TmpReg)
4949 .addImm(AMDGPU::sub1);
4950
4951 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00004952 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00004953}
4954
Matt Arsenaultf003c382015-08-26 20:47:50 +00004955void SIInstrInfo::addUsersToMoveToVALUWorklist(
4956 unsigned DstReg,
4957 MachineRegisterInfo &MRI,
Alfred Huang5b270722017-07-14 17:56:55 +00004958 SetVectorType &Worklist) const {
Matt Arsenaultf003c382015-08-26 20:47:50 +00004959 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg),
Matt Arsenault4c1e9ec2016-12-20 18:55:06 +00004960 E = MRI.use_end(); I != E;) {
Matt Arsenaultf003c382015-08-26 20:47:50 +00004961 MachineInstr &UseMI = *I->getParent();
Neil Henning07993522019-01-29 14:28:17 +00004962
4963 unsigned OpNo = 0;
4964
4965 switch (UseMI.getOpcode()) {
4966 case AMDGPU::COPY:
4967 case AMDGPU::WQM:
4968 case AMDGPU::WWM:
4969 case AMDGPU::REG_SEQUENCE:
4970 case AMDGPU::PHI:
4971 case AMDGPU::INSERT_SUBREG:
4972 break;
4973 default:
4974 OpNo = I.getOperandNo();
4975 break;
4976 }
4977
4978 if (!RI.hasVGPRs(getOpRegClass(UseMI, OpNo))) {
Alfred Huang5b270722017-07-14 17:56:55 +00004979 Worklist.insert(&UseMI);
Matt Arsenault4c1e9ec2016-12-20 18:55:06 +00004980
4981 do {
4982 ++I;
4983 } while (I != E && I->getParent() == &UseMI);
4984 } else {
4985 ++I;
Matt Arsenaultf003c382015-08-26 20:47:50 +00004986 }
4987 }
4988}
4989
Alfred Huang5b270722017-07-14 17:56:55 +00004990void SIInstrInfo::movePackToVALU(SetVectorType &Worklist,
Matt Arsenaulteb522e62017-02-27 22:15:25 +00004991 MachineRegisterInfo &MRI,
4992 MachineInstr &Inst) const {
4993 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
4994 MachineBasicBlock *MBB = Inst.getParent();
4995 MachineOperand &Src0 = Inst.getOperand(1);
4996 MachineOperand &Src1 = Inst.getOperand(2);
4997 const DebugLoc &DL = Inst.getDebugLoc();
4998
4999 switch (Inst.getOpcode()) {
5000 case AMDGPU::S_PACK_LL_B32_B16: {
Konstantin Zhuravlyovd24aeb22017-04-13 23:17:00 +00005001 unsigned ImmReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
5002 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005003
Konstantin Zhuravlyovd24aeb22017-04-13 23:17:00 +00005004 // FIXME: Can do a lot better if we know the high bits of src0 or src1 are
5005 // 0.
5006 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_MOV_B32_e32), ImmReg)
5007 .addImm(0xffff);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005008
Konstantin Zhuravlyovd24aeb22017-04-13 23:17:00 +00005009 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_AND_B32_e64), TmpReg)
5010 .addReg(ImmReg, RegState::Kill)
5011 .add(Src0);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005012
Konstantin Zhuravlyovd24aeb22017-04-13 23:17:00 +00005013 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_LSHL_OR_B32), ResultReg)
5014 .add(Src1)
5015 .addImm(16)
5016 .addReg(TmpReg, RegState::Kill);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005017 break;
5018 }
5019 case AMDGPU::S_PACK_LH_B32_B16: {
5020 unsigned ImmReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
5021 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_MOV_B32_e32), ImmReg)
5022 .addImm(0xffff);
5023 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_BFI_B32), ResultReg)
5024 .addReg(ImmReg, RegState::Kill)
5025 .add(Src0)
5026 .add(Src1);
5027 break;
5028 }
5029 case AMDGPU::S_PACK_HH_B32_B16: {
5030 unsigned ImmReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
5031 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
5032 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_LSHRREV_B32_e64), TmpReg)
5033 .addImm(16)
5034 .add(Src0);
5035 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_MOV_B32_e32), ImmReg)
Konstantin Zhuravlyov88938d42017-04-21 19:35:05 +00005036 .addImm(0xffff0000);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005037 BuildMI(*MBB, Inst, DL, get(AMDGPU::V_AND_OR_B32), ResultReg)
5038 .add(Src1)
5039 .addReg(ImmReg, RegState::Kill)
5040 .addReg(TmpReg, RegState::Kill);
5041 break;
5042 }
5043 default:
5044 llvm_unreachable("unhandled s_pack_* instruction");
5045 }
5046
5047 MachineOperand &Dest = Inst.getOperand(0);
5048 MRI.replaceRegWith(Dest.getReg(), ResultReg);
5049 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
5050}
5051
Michael Liao6883d7e2019-03-15 12:42:21 +00005052void SIInstrInfo::addSCCDefUsersToVALUWorklist(MachineOperand &Op,
5053 MachineInstr &SCCDefInst,
5054 SetVectorType &Worklist) const {
5055 // Ensure that def inst defines SCC, which is still live.
5056 assert(Op.isReg() && Op.getReg() == AMDGPU::SCC && Op.isDef() &&
5057 !Op.isDead() && Op.getParent() == &SCCDefInst);
Tom Stellardbc4497b2016-02-12 23:45:29 +00005058 // This assumes that all the users of SCC are in the same block
5059 // as the SCC def.
Michael Liao6883d7e2019-03-15 12:42:21 +00005060 for (MachineInstr &MI : // Skip the def inst itself.
5061 make_range(std::next(MachineBasicBlock::iterator(SCCDefInst)),
5062 SCCDefInst.getParent()->end())) {
5063 // Check if SCC is used first.
5064 if (MI.findRegisterUseOperandIdx(AMDGPU::SCC, false, &RI) != -1)
5065 Worklist.insert(&MI);
Tom Stellardbc4497b2016-02-12 23:45:29 +00005066 // Exit if we find another SCC def.
Stanislav Mekhanoshin13d33712018-11-09 17:58:59 +00005067 if (MI.findRegisterDefOperandIdx(AMDGPU::SCC, false, false, &RI) != -1)
Tom Stellardbc4497b2016-02-12 23:45:29 +00005068 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00005069 }
5070}
5071
Matt Arsenaultba6aae72015-09-28 20:54:57 +00005072const TargetRegisterClass *SIInstrInfo::getDestEquivalentVGPRClass(
5073 const MachineInstr &Inst) const {
5074 const TargetRegisterClass *NewDstRC = getOpRegClass(Inst, 0);
5075
5076 switch (Inst.getOpcode()) {
5077 // For target instructions, getOpRegClass just returns the virtual register
5078 // class associated with the operand, so we need to find an equivalent VGPR
5079 // register class in order to move the instruction to the VALU.
5080 case AMDGPU::COPY:
5081 case AMDGPU::PHI:
5082 case AMDGPU::REG_SEQUENCE:
5083 case AMDGPU::INSERT_SUBREG:
Connor Abbott8c217d02017-08-04 18:36:49 +00005084 case AMDGPU::WQM:
Connor Abbott92638ab2017-08-04 18:36:52 +00005085 case AMDGPU::WWM:
Matt Arsenaultba6aae72015-09-28 20:54:57 +00005086 if (RI.hasVGPRs(NewDstRC))
5087 return nullptr;
5088
5089 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
5090 if (!NewDstRC)
5091 return nullptr;
5092 return NewDstRC;
5093 default:
5094 return NewDstRC;
5095 }
5096}
5097
Matt Arsenault6c067412015-11-03 22:30:15 +00005098// Find the one SGPR operand we are allowed to use.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005099unsigned SIInstrInfo::findUsedSGPR(const MachineInstr &MI,
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005100 int OpIndices[3]) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005101 const MCInstrDesc &Desc = MI.getDesc();
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005102
5103 // Find the one SGPR operand we are allowed to use.
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00005104 //
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005105 // First we need to consider the instruction's operand requirements before
5106 // legalizing. Some operands are required to be SGPRs, such as implicit uses
5107 // of VCC, but we are still bound by the constant bus requirement to only use
5108 // one.
5109 //
5110 // If the operand's class is an SGPR, we can never move it.
5111
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005112 unsigned SGPRReg = findImplicitSGPRRead(MI);
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00005113 if (SGPRReg != AMDGPU::NoRegister)
5114 return SGPRReg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005115
5116 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005117 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005118
5119 for (unsigned i = 0; i < 3; ++i) {
5120 int Idx = OpIndices[i];
5121 if (Idx == -1)
5122 break;
5123
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005124 const MachineOperand &MO = MI.getOperand(Idx);
Matt Arsenault6c067412015-11-03 22:30:15 +00005125 if (!MO.isReg())
5126 continue;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005127
Matt Arsenault6c067412015-11-03 22:30:15 +00005128 // Is this operand statically required to be an SGPR based on the operand
5129 // constraints?
5130 const TargetRegisterClass *OpRC = RI.getRegClass(Desc.OpInfo[Idx].RegClass);
5131 bool IsRequiredSGPR = RI.isSGPRClass(OpRC);
5132 if (IsRequiredSGPR)
5133 return MO.getReg();
5134
5135 // If this could be a VGPR or an SGPR, Check the dynamic register class.
5136 unsigned Reg = MO.getReg();
5137 const TargetRegisterClass *RegRC = MRI.getRegClass(Reg);
5138 if (RI.isSGPRClass(RegRC))
5139 UsedSGPRs[i] = Reg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005140 }
5141
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005142 // We don't have a required SGPR operand, so we have a bit more freedom in
5143 // selecting operands to move.
5144
5145 // Try to select the most used SGPR. If an SGPR is equal to one of the
5146 // others, we choose that.
5147 //
5148 // e.g.
5149 // V_FMA_F32 v0, s0, s0, s0 -> No moves
5150 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
5151
Matt Arsenault6c067412015-11-03 22:30:15 +00005152 // TODO: If some of the operands are 64-bit SGPRs and some 32, we should
5153 // prefer those.
5154
Matt Arsenaultee522bf2014-09-26 17:55:06 +00005155 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
5156 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
5157 SGPRReg = UsedSGPRs[0];
5158 }
5159
5160 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
5161 if (UsedSGPRs[1] == UsedSGPRs[2])
5162 SGPRReg = UsedSGPRs[1];
5163 }
5164
5165 return SGPRReg;
5166}
5167
Tom Stellard6407e1e2014-08-01 00:32:33 +00005168MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00005169 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00005170 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
5171 if (Idx == -1)
5172 return nullptr;
5173
5174 return &MI.getOperand(Idx);
5175}
Tom Stellard794c8c02014-12-02 17:05:41 +00005176
5177uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
5178 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
Tom Stellard4694ed02015-06-26 21:58:42 +00005179 if (ST.isAmdHsaOS()) {
Marek Olsak5c7a61d2017-03-21 17:00:39 +00005180 // Set ATC = 1. GFX9 doesn't have this bit.
Tom Stellard5bfbae52018-07-11 20:59:01 +00005181 if (ST.getGeneration() <= AMDGPUSubtarget::VOLCANIC_ISLANDS)
Marek Olsak5c7a61d2017-03-21 17:00:39 +00005182 RsrcDataFormat |= (1ULL << 56);
Tom Stellard794c8c02014-12-02 17:05:41 +00005183
Marek Olsak5c7a61d2017-03-21 17:00:39 +00005184 // Set MTYPE = 2 (MTYPE_UC = uncached). GFX9 doesn't have this.
5185 // BTW, it disables TC L2 and therefore decreases performance.
Tom Stellard5bfbae52018-07-11 20:59:01 +00005186 if (ST.getGeneration() == AMDGPUSubtarget::VOLCANIC_ISLANDS)
Michel Danzerbeb79ce2016-03-16 09:10:35 +00005187 RsrcDataFormat |= (2ULL << 59);
Tom Stellard4694ed02015-06-26 21:58:42 +00005188 }
5189
Tom Stellard794c8c02014-12-02 17:05:41 +00005190 return RsrcDataFormat;
5191}
Marek Olsakd1a69a22015-09-29 23:37:32 +00005192
5193uint64_t SIInstrInfo::getScratchRsrcWords23() const {
5194 uint64_t Rsrc23 = getDefaultRsrcDataFormat() |
5195 AMDGPU::RSRC_TID_ENABLE |
5196 0xffffffff; // Size;
5197
Marek Olsak5c7a61d2017-03-21 17:00:39 +00005198 // GFX9 doesn't have ELEMENT_SIZE.
Tom Stellard5bfbae52018-07-11 20:59:01 +00005199 if (ST.getGeneration() <= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
Marek Olsak5c7a61d2017-03-21 17:00:39 +00005200 uint64_t EltSizeValue = Log2_32(ST.getMaxPrivateElementSize()) - 1;
5201 Rsrc23 |= EltSizeValue << AMDGPU::RSRC_ELEMENT_SIZE_SHIFT;
5202 }
Matt Arsenault24ee0782016-02-12 02:40:47 +00005203
Marek Olsak5c7a61d2017-03-21 17:00:39 +00005204 // IndexStride = 64.
5205 Rsrc23 |= UINT64_C(3) << AMDGPU::RSRC_INDEX_STRIDE_SHIFT;
Matt Arsenault24ee0782016-02-12 02:40:47 +00005206
Marek Olsakd1a69a22015-09-29 23:37:32 +00005207 // If TID_ENABLE is set, DATA_FORMAT specifies stride bits [14:17].
5208 // Clear them unless we want a huge stride.
Tom Stellard5bfbae52018-07-11 20:59:01 +00005209 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
Marek Olsakd1a69a22015-09-29 23:37:32 +00005210 Rsrc23 &= ~AMDGPU::RSRC_DATA_FORMAT;
5211
5212 return Rsrc23;
5213}
Nicolai Haehnle02c32912016-01-13 16:10:10 +00005214
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005215bool SIInstrInfo::isLowLatencyInstruction(const MachineInstr &MI) const {
5216 unsigned Opc = MI.getOpcode();
Nicolai Haehnle02c32912016-01-13 16:10:10 +00005217
5218 return isSMRD(Opc);
5219}
5220
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00005221bool SIInstrInfo::isHighLatencyInstruction(const MachineInstr &MI) const {
5222 unsigned Opc = MI.getOpcode();
Nicolai Haehnle02c32912016-01-13 16:10:10 +00005223
5224 return isMUBUF(Opc) || isMTBUF(Opc) || isMIMG(Opc);
5225}
Tom Stellard2ff72622016-01-28 16:04:37 +00005226
Matt Arsenault3354f422016-09-10 01:20:33 +00005227unsigned SIInstrInfo::isStackAccess(const MachineInstr &MI,
5228 int &FrameIndex) const {
5229 const MachineOperand *Addr = getNamedOperand(MI, AMDGPU::OpName::vaddr);
5230 if (!Addr || !Addr->isFI())
5231 return AMDGPU::NoRegister;
5232
5233 assert(!MI.memoperands_empty() &&
Matt Arsenault0da63502018-08-31 05:49:54 +00005234 (*MI.memoperands_begin())->getAddrSpace() == AMDGPUAS::PRIVATE_ADDRESS);
Matt Arsenault3354f422016-09-10 01:20:33 +00005235
5236 FrameIndex = Addr->getIndex();
5237 return getNamedOperand(MI, AMDGPU::OpName::vdata)->getReg();
5238}
5239
5240unsigned SIInstrInfo::isSGPRStackAccess(const MachineInstr &MI,
5241 int &FrameIndex) const {
5242 const MachineOperand *Addr = getNamedOperand(MI, AMDGPU::OpName::addr);
5243 assert(Addr && Addr->isFI());
5244 FrameIndex = Addr->getIndex();
5245 return getNamedOperand(MI, AMDGPU::OpName::data)->getReg();
5246}
5247
5248unsigned SIInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
5249 int &FrameIndex) const {
Matt Arsenault3354f422016-09-10 01:20:33 +00005250 if (!MI.mayLoad())
5251 return AMDGPU::NoRegister;
5252
5253 if (isMUBUF(MI) || isVGPRSpill(MI))
5254 return isStackAccess(MI, FrameIndex);
5255
5256 if (isSGPRSpill(MI))
5257 return isSGPRStackAccess(MI, FrameIndex);
5258
5259 return AMDGPU::NoRegister;
5260}
5261
5262unsigned SIInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
5263 int &FrameIndex) const {
5264 if (!MI.mayStore())
5265 return AMDGPU::NoRegister;
5266
5267 if (isMUBUF(MI) || isVGPRSpill(MI))
5268 return isStackAccess(MI, FrameIndex);
5269
5270 if (isSGPRSpill(MI))
5271 return isSGPRStackAccess(MI, FrameIndex);
5272
5273 return AMDGPU::NoRegister;
5274}
5275
Matt Arsenault9ab1fa62017-10-04 22:59:12 +00005276unsigned SIInstrInfo::getInstBundleSize(const MachineInstr &MI) const {
5277 unsigned Size = 0;
5278 MachineBasicBlock::const_instr_iterator I = MI.getIterator();
5279 MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end();
5280 while (++I != E && I->isInsideBundle()) {
5281 assert(!I->isBundle() && "No nested bundle!");
5282 Size += getInstSizeInBytes(*I);
5283 }
5284
5285 return Size;
5286}
5287
Matt Arsenault02458c22016-06-06 20:10:33 +00005288unsigned SIInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const {
5289 unsigned Opc = MI.getOpcode();
5290 const MCInstrDesc &Desc = getMCOpcodeFromPseudo(Opc);
5291 unsigned DescSize = Desc.getSize();
5292
5293 // If we have a definitive size, we can use it. Otherwise we need to inspect
5294 // the operands to know the size.
Matt Arsenault0183c562018-07-27 09:15:03 +00005295 if (isFixedSize(MI))
5296 return DescSize;
5297
Matt Arsenault02458c22016-06-06 20:10:33 +00005298 // 4-byte instructions may have a 32-bit literal encoded after them. Check
5299 // operands that coud ever be literals.
5300 if (isVALU(MI) || isSALU(MI)) {
5301 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
5302 if (Src0Idx == -1)
Nicolai Haehnle283b9952018-08-29 07:46:09 +00005303 return DescSize; // No operands.
Matt Arsenault02458c22016-06-06 20:10:33 +00005304
Matt Arsenault4bd72362016-12-10 00:39:12 +00005305 if (isLiteralConstantLike(MI.getOperand(Src0Idx), Desc.OpInfo[Src0Idx]))
Nicolai Haehnle283b9952018-08-29 07:46:09 +00005306 return DescSize + 4;
Matt Arsenault02458c22016-06-06 20:10:33 +00005307
5308 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
5309 if (Src1Idx == -1)
Nicolai Haehnle283b9952018-08-29 07:46:09 +00005310 return DescSize;
Matt Arsenault02458c22016-06-06 20:10:33 +00005311
Matt Arsenault4bd72362016-12-10 00:39:12 +00005312 if (isLiteralConstantLike(MI.getOperand(Src1Idx), Desc.OpInfo[Src1Idx]))
Nicolai Haehnle283b9952018-08-29 07:46:09 +00005313 return DescSize + 4;
Matt Arsenault02458c22016-06-06 20:10:33 +00005314
Nicolai Haehnle283b9952018-08-29 07:46:09 +00005315 int Src2Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2);
5316 if (Src2Idx == -1)
5317 return DescSize;
5318
5319 if (isLiteralConstantLike(MI.getOperand(Src2Idx), Desc.OpInfo[Src2Idx]))
5320 return DescSize + 4;
5321
5322 return DescSize;
Matt Arsenault02458c22016-06-06 20:10:33 +00005323 }
5324
5325 switch (Opc) {
5326 case TargetOpcode::IMPLICIT_DEF:
5327 case TargetOpcode::KILL:
5328 case TargetOpcode::DBG_VALUE:
Matt Arsenault02458c22016-06-06 20:10:33 +00005329 case TargetOpcode::EH_LABEL:
5330 return 0;
Matt Arsenault9ab1fa62017-10-04 22:59:12 +00005331 case TargetOpcode::BUNDLE:
5332 return getInstBundleSize(MI);
Craig Topper784929d2019-02-08 20:48:56 +00005333 case TargetOpcode::INLINEASM:
5334 case TargetOpcode::INLINEASM_BR: {
Matt Arsenault02458c22016-06-06 20:10:33 +00005335 const MachineFunction *MF = MI.getParent()->getParent();
5336 const char *AsmStr = MI.getOperand(0).getSymbolName();
5337 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
5338 }
5339 default:
Nicolai Haehnle283b9952018-08-29 07:46:09 +00005340 return DescSize;
Matt Arsenault02458c22016-06-06 20:10:33 +00005341 }
5342}
5343
Tom Stellard6695ba02016-10-28 23:53:48 +00005344bool SIInstrInfo::mayAccessFlatAddressSpace(const MachineInstr &MI) const {
5345 if (!isFLAT(MI))
5346 return false;
5347
5348 if (MI.memoperands_empty())
5349 return true;
5350
5351 for (const MachineMemOperand *MMO : MI.memoperands()) {
Matt Arsenault0da63502018-08-31 05:49:54 +00005352 if (MMO->getAddrSpace() == AMDGPUAS::FLAT_ADDRESS)
Tom Stellard6695ba02016-10-28 23:53:48 +00005353 return true;
5354 }
5355 return false;
5356}
5357
Jan Sjodina06bfe02017-05-15 20:18:37 +00005358bool SIInstrInfo::isNonUniformBranchInstr(MachineInstr &Branch) const {
5359 return Branch.getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO;
5360}
5361
5362void SIInstrInfo::convertNonUniformIfRegion(MachineBasicBlock *IfEntry,
5363 MachineBasicBlock *IfEnd) const {
5364 MachineBasicBlock::iterator TI = IfEntry->getFirstTerminator();
5365 assert(TI != IfEntry->end());
5366
5367 MachineInstr *Branch = &(*TI);
5368 MachineFunction *MF = IfEntry->getParent();
5369 MachineRegisterInfo &MRI = IfEntry->getParent()->getRegInfo();
5370
5371 if (Branch->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO) {
5372 unsigned DstReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
5373 MachineInstr *SIIF =
5374 BuildMI(*MF, Branch->getDebugLoc(), get(AMDGPU::SI_IF), DstReg)
5375 .add(Branch->getOperand(0))
5376 .add(Branch->getOperand(1));
5377 MachineInstr *SIEND =
5378 BuildMI(*MF, Branch->getDebugLoc(), get(AMDGPU::SI_END_CF))
5379 .addReg(DstReg);
5380
5381 IfEntry->erase(TI);
5382 IfEntry->insert(IfEntry->end(), SIIF);
5383 IfEnd->insert(IfEnd->getFirstNonPHI(), SIEND);
5384 }
5385}
5386
5387void SIInstrInfo::convertNonUniformLoopRegion(
5388 MachineBasicBlock *LoopEntry, MachineBasicBlock *LoopEnd) const {
5389 MachineBasicBlock::iterator TI = LoopEnd->getFirstTerminator();
5390 // We expect 2 terminators, one conditional and one unconditional.
5391 assert(TI != LoopEnd->end());
5392
5393 MachineInstr *Branch = &(*TI);
5394 MachineFunction *MF = LoopEnd->getParent();
5395 MachineRegisterInfo &MRI = LoopEnd->getParent()->getRegInfo();
5396
5397 if (Branch->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO) {
5398
5399 unsigned DstReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
5400 unsigned BackEdgeReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
5401 MachineInstrBuilder HeaderPHIBuilder =
5402 BuildMI(*(MF), Branch->getDebugLoc(), get(TargetOpcode::PHI), DstReg);
5403 for (MachineBasicBlock::pred_iterator PI = LoopEntry->pred_begin(),
5404 E = LoopEntry->pred_end();
5405 PI != E; ++PI) {
5406 if (*PI == LoopEnd) {
5407 HeaderPHIBuilder.addReg(BackEdgeReg);
5408 } else {
5409 MachineBasicBlock *PMBB = *PI;
5410 unsigned ZeroReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
5411 materializeImmediate(*PMBB, PMBB->getFirstTerminator(), DebugLoc(),
5412 ZeroReg, 0);
5413 HeaderPHIBuilder.addReg(ZeroReg);
5414 }
5415 HeaderPHIBuilder.addMBB(*PI);
5416 }
5417 MachineInstr *HeaderPhi = HeaderPHIBuilder;
5418 MachineInstr *SIIFBREAK = BuildMI(*(MF), Branch->getDebugLoc(),
5419 get(AMDGPU::SI_IF_BREAK), BackEdgeReg)
5420 .addReg(DstReg)
5421 .add(Branch->getOperand(0));
5422 MachineInstr *SILOOP =
5423 BuildMI(*(MF), Branch->getDebugLoc(), get(AMDGPU::SI_LOOP))
5424 .addReg(BackEdgeReg)
5425 .addMBB(LoopEntry);
5426
5427 LoopEntry->insert(LoopEntry->begin(), HeaderPhi);
5428 LoopEnd->erase(TI);
5429 LoopEnd->insert(LoopEnd->end(), SIIFBREAK);
5430 LoopEnd->insert(LoopEnd->end(), SILOOP);
5431 }
5432}
5433
Tom Stellard2ff72622016-01-28 16:04:37 +00005434ArrayRef<std::pair<int, const char *>>
5435SIInstrInfo::getSerializableTargetIndices() const {
5436 static const std::pair<int, const char *> TargetIndices[] = {
5437 {AMDGPU::TI_CONSTDATA_START, "amdgpu-constdata-start"},
5438 {AMDGPU::TI_SCRATCH_RSRC_DWORD0, "amdgpu-scratch-rsrc-dword0"},
5439 {AMDGPU::TI_SCRATCH_RSRC_DWORD1, "amdgpu-scratch-rsrc-dword1"},
5440 {AMDGPU::TI_SCRATCH_RSRC_DWORD2, "amdgpu-scratch-rsrc-dword2"},
5441 {AMDGPU::TI_SCRATCH_RSRC_DWORD3, "amdgpu-scratch-rsrc-dword3"}};
5442 return makeArrayRef(TargetIndices);
5443}
Tom Stellardcb6ba622016-04-30 00:23:06 +00005444
5445/// This is used by the post-RA scheduler (SchedulePostRAList.cpp). The
5446/// post-RA version of misched uses CreateTargetMIHazardRecognizer.
5447ScheduleHazardRecognizer *
5448SIInstrInfo::CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
5449 const ScheduleDAG *DAG) const {
5450 return new GCNHazardRecognizer(DAG->MF);
5451}
5452
5453/// This is the hazard recognizer used at -O0 by the PostRAHazardRecognizer
5454/// pass.
5455ScheduleHazardRecognizer *
5456SIInstrInfo::CreateTargetPostRAHazardRecognizer(const MachineFunction &MF) const {
5457 return new GCNHazardRecognizer(MF);
5458}
Stanislav Mekhanoshin6ec3e3a2017-01-20 00:44:31 +00005459
Matt Arsenault3f031e72017-07-02 23:21:48 +00005460std::pair<unsigned, unsigned>
5461SIInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const {
5462 return std::make_pair(TF & MO_MASK, TF & ~MO_MASK);
5463}
5464
5465ArrayRef<std::pair<unsigned, const char *>>
5466SIInstrInfo::getSerializableDirectMachineOperandTargetFlags() const {
5467 static const std::pair<unsigned, const char *> TargetFlags[] = {
5468 { MO_GOTPCREL, "amdgpu-gotprel" },
5469 { MO_GOTPCREL32_LO, "amdgpu-gotprel32-lo" },
5470 { MO_GOTPCREL32_HI, "amdgpu-gotprel32-hi" },
5471 { MO_REL32_LO, "amdgpu-rel32-lo" },
5472 { MO_REL32_HI, "amdgpu-rel32-hi" }
5473 };
5474
5475 return makeArrayRef(TargetFlags);
5476}
5477
Stanislav Mekhanoshin6ec3e3a2017-01-20 00:44:31 +00005478bool SIInstrInfo::isBasicBlockPrologue(const MachineInstr &MI) const {
5479 return !MI.isTerminator() && MI.getOpcode() != AMDGPU::COPY &&
5480 MI.modifiesRegister(AMDGPU::EXEC, &RI);
5481}
Stanislav Mekhanoshin86b0a542017-04-14 00:33:44 +00005482
5483MachineInstrBuilder
5484SIInstrInfo::getAddNoCarry(MachineBasicBlock &MBB,
5485 MachineBasicBlock::iterator I,
5486 const DebugLoc &DL,
5487 unsigned DestReg) const {
Matt Arsenault686d5c72017-11-30 23:42:30 +00005488 if (ST.hasAddNoCarry())
5489 return BuildMI(MBB, I, DL, get(AMDGPU::V_ADD_U32_e64), DestReg);
Stanislav Mekhanoshin86b0a542017-04-14 00:33:44 +00005490
Matt Arsenault686d5c72017-11-30 23:42:30 +00005491 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
Stanislav Mekhanoshin86b0a542017-04-14 00:33:44 +00005492 unsigned UnusedCarry = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
Matt Arsenault686d5c72017-11-30 23:42:30 +00005493 MRI.setRegAllocationHint(UnusedCarry, 0, AMDGPU::VCC);
Stanislav Mekhanoshin86b0a542017-04-14 00:33:44 +00005494
5495 return BuildMI(MBB, I, DL, get(AMDGPU::V_ADD_I32_e64), DestReg)
5496 .addReg(UnusedCarry, RegState::Define | RegState::Dead);
5497}
Marek Olsakce76ea02017-10-24 10:27:13 +00005498
5499bool SIInstrInfo::isKillTerminator(unsigned Opcode) {
5500 switch (Opcode) {
5501 case AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR:
5502 case AMDGPU::SI_KILL_I1_TERMINATOR:
5503 return true;
5504 default:
5505 return false;
5506 }
5507}
5508
5509const MCInstrDesc &SIInstrInfo::getKillTerminatorFromPseudo(unsigned Opcode) const {
5510 switch (Opcode) {
5511 case AMDGPU::SI_KILL_F32_COND_IMM_PSEUDO:
5512 return get(AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR);
5513 case AMDGPU::SI_KILL_I1_PSEUDO:
5514 return get(AMDGPU::SI_KILL_I1_TERMINATOR);
5515 default:
5516 llvm_unreachable("invalid opcode, expected SI_KILL_*_PSEUDO");
5517 }
5518}
Tom Stellard44b30b42018-05-22 02:03:23 +00005519
5520bool SIInstrInfo::isBufferSMRD(const MachineInstr &MI) const {
5521 if (!isSMRD(MI))
5522 return false;
5523
5524 // Check that it is using a buffer resource.
5525 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sbase);
5526 if (Idx == -1) // e.g. s_memtime
5527 return false;
5528
5529 const auto RCID = MI.getDesc().OpInfo[Idx].RegClass;
5530 return RCID == AMDGPU::SReg_128RegClassID;
5531}
Tom Stellardc5a154d2018-06-28 23:47:12 +00005532
5533// This must be kept in sync with the SIEncodingFamily class in SIInstrInfo.td
5534enum SIEncodingFamily {
5535 SI = 0,
5536 VI = 1,
5537 SDWA = 2,
5538 SDWA9 = 3,
5539 GFX80 = 4,
5540 GFX9 = 5
5541};
5542
Tom Stellard5bfbae52018-07-11 20:59:01 +00005543static SIEncodingFamily subtargetEncodingFamily(const GCNSubtarget &ST) {
Tom Stellardc5a154d2018-06-28 23:47:12 +00005544 switch (ST.getGeneration()) {
Tom Stellard5bfbae52018-07-11 20:59:01 +00005545 default:
5546 break;
5547 case AMDGPUSubtarget::SOUTHERN_ISLANDS:
5548 case AMDGPUSubtarget::SEA_ISLANDS:
Tom Stellardc5a154d2018-06-28 23:47:12 +00005549 return SIEncodingFamily::SI;
Tom Stellard5bfbae52018-07-11 20:59:01 +00005550 case AMDGPUSubtarget::VOLCANIC_ISLANDS:
5551 case AMDGPUSubtarget::GFX9:
Tom Stellardc5a154d2018-06-28 23:47:12 +00005552 return SIEncodingFamily::VI;
5553 }
5554 llvm_unreachable("Unknown subtarget generation!");
5555}
5556
5557int SIInstrInfo::pseudoToMCOpcode(int Opcode) const {
5558 SIEncodingFamily Gen = subtargetEncodingFamily(ST);
5559
5560 if ((get(Opcode).TSFlags & SIInstrFlags::renamedInGFX9) != 0 &&
Tom Stellard5bfbae52018-07-11 20:59:01 +00005561 ST.getGeneration() >= AMDGPUSubtarget::GFX9)
Tom Stellardc5a154d2018-06-28 23:47:12 +00005562 Gen = SIEncodingFamily::GFX9;
5563
5564 if (get(Opcode).TSFlags & SIInstrFlags::SDWA)
Tom Stellard5bfbae52018-07-11 20:59:01 +00005565 Gen = ST.getGeneration() == AMDGPUSubtarget::GFX9 ? SIEncodingFamily::SDWA9
Tom Stellardc5a154d2018-06-28 23:47:12 +00005566 : SIEncodingFamily::SDWA;
5567 // Adjust the encoding family to GFX80 for D16 buffer instructions when the
5568 // subtarget has UnpackedD16VMem feature.
5569 // TODO: remove this when we discard GFX80 encoding.
5570 if (ST.hasUnpackedD16VMem() && (get(Opcode).TSFlags & SIInstrFlags::D16Buf))
5571 Gen = SIEncodingFamily::GFX80;
5572
5573 int MCOp = AMDGPU::getMCOpcode(Opcode, Gen);
5574
5575 // -1 means that Opcode is already a native instruction.
5576 if (MCOp == -1)
5577 return Opcode;
5578
5579 // (uint16_t)-1 means that Opcode is a pseudo instruction that has
5580 // no encoding in the given subtarget generation.
5581 if (MCOp == (uint16_t)-1)
5582 return -1;
5583
5584 return MCOp;
5585}
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00005586
5587static
5588TargetInstrInfo::RegSubRegPair getRegOrUndef(const MachineOperand &RegOpnd) {
5589 assert(RegOpnd.isReg());
5590 return RegOpnd.isUndef() ? TargetInstrInfo::RegSubRegPair() :
5591 getRegSubRegPair(RegOpnd);
5592}
5593
5594TargetInstrInfo::RegSubRegPair
5595llvm::getRegSequenceSubReg(MachineInstr &MI, unsigned SubReg) {
5596 assert(MI.isRegSequence());
5597 for (unsigned I = 0, E = (MI.getNumOperands() - 1)/ 2; I < E; ++I)
5598 if (MI.getOperand(1 + 2 * I + 1).getImm() == SubReg) {
5599 auto &RegOp = MI.getOperand(1 + 2 * I);
5600 return getRegOrUndef(RegOp);
5601 }
5602 return TargetInstrInfo::RegSubRegPair();
5603}
5604
5605// Try to find the definition of reg:subreg in subreg-manipulation pseudos
5606// Following a subreg of reg:subreg isn't supported
5607static bool followSubRegDef(MachineInstr &MI,
5608 TargetInstrInfo::RegSubRegPair &RSR) {
5609 if (!RSR.SubReg)
5610 return false;
5611 switch (MI.getOpcode()) {
5612 default: break;
5613 case AMDGPU::REG_SEQUENCE:
5614 RSR = getRegSequenceSubReg(MI, RSR.SubReg);
5615 return true;
5616 // EXTRACT_SUBREG ins't supported as this would follow a subreg of subreg
5617 case AMDGPU::INSERT_SUBREG:
5618 if (RSR.SubReg == (unsigned)MI.getOperand(3).getImm())
5619 // inserted the subreg we're looking for
5620 RSR = getRegOrUndef(MI.getOperand(2));
5621 else { // the subreg in the rest of the reg
5622 auto R1 = getRegOrUndef(MI.getOperand(1));
5623 if (R1.SubReg) // subreg of subreg isn't supported
5624 return false;
5625 RSR.Reg = R1.Reg;
5626 }
5627 return true;
5628 }
5629 return false;
5630}
5631
5632MachineInstr *llvm::getVRegSubRegDef(const TargetInstrInfo::RegSubRegPair &P,
5633 MachineRegisterInfo &MRI) {
5634 assert(MRI.isSSA());
5635 if (!TargetRegisterInfo::isVirtualRegister(P.Reg))
5636 return nullptr;
5637
5638 auto RSR = P;
5639 auto *DefInst = MRI.getVRegDef(RSR.Reg);
5640 while (auto *MI = DefInst) {
5641 DefInst = nullptr;
5642 switch (MI->getOpcode()) {
5643 case AMDGPU::COPY:
5644 case AMDGPU::V_MOV_B32_e32: {
5645 auto &Op1 = MI->getOperand(1);
5646 if (Op1.isReg() &&
5647 TargetRegisterInfo::isVirtualRegister(Op1.getReg())) {
5648 if (Op1.isUndef())
5649 return nullptr;
5650 RSR = getRegSubRegPair(Op1);
5651 DefInst = MRI.getVRegDef(RSR.Reg);
5652 }
5653 break;
5654 }
5655 default:
5656 if (followSubRegDef(*MI, RSR)) {
5657 if (!RSR.Reg)
5658 return nullptr;
5659 DefInst = MRI.getVRegDef(RSR.Reg);
5660 }
5661 }
5662 if (!DefInst)
5663 return MI;
5664 }
5665 return nullptr;
5666}
Valery Pykhtin7fe97f82019-02-08 11:59:48 +00005667
5668bool llvm::isEXECMaskConstantBetweenDefAndUses(unsigned VReg,
5669 MachineRegisterInfo &MRI) {
5670 assert(MRI.isSSA() && "Must be run on SSA");
5671 auto *TRI = MRI.getTargetRegisterInfo();
5672
5673 auto *DefI = MRI.getVRegDef(VReg);
5674 auto *BB = DefI->getParent();
5675
5676 DenseSet<MachineInstr*> Uses;
5677 for (auto &Use : MRI.use_nodbg_operands(VReg)) {
5678 auto *I = Use.getParent();
5679 if (I->getParent() != BB)
5680 return false;
5681 Uses.insert(I);
5682 }
5683
5684 auto E = BB->end();
5685 for (auto I = std::next(DefI->getIterator()); I != E; ++I) {
5686 Uses.erase(&*I);
5687 // don't check the last use
5688 if (Uses.empty() || I->modifiesRegister(AMDGPU::EXEC, TRI))
5689 break;
5690 }
5691 return Uses.empty();
5692}