Eric Christopher | 49ac3d7 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 1 | //===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Eric Christopher | 49ac3d7 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file contains the Mips implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 13 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 14 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 15 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 16 | // Mips profiles and nodes |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 17 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 18 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 19 | def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>; |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 20 | def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, |
Akira Hatanaka | 0bf3dfb | 2011-04-15 21:00:26 +0000 | [diff] [blame] | 21 | SDTCisSameAs<1, 2>, |
| 22 | SDTCisSameAs<3, 4>, |
| 23 | SDTCisInt<4>]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 24 | def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>; |
| 25 | def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 26 | def SDT_MipsMAddMSub : SDTypeProfile<0, 4, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 27 | [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>, |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 28 | SDTCisSameAs<1, 2>, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 29 | SDTCisSameAs<2, 3>]>; |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 30 | def SDT_MipsDivRem : SDTypeProfile<0, 2, |
Akira Hatanaka | dda4a07 | 2011-10-03 21:06:13 +0000 | [diff] [blame] | 31 | [SDTCisInt<0>, |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 32 | SDTCisSameAs<0, 1>]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 33 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 34 | def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
| 35 | |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 36 | def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>; |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 37 | |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 38 | def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 39 | SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>; |
| 40 | def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 41 | SDTCisVT<2, i32>, SDTCisSameAs<2, 3>, |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 42 | SDTCisSameAs<0, 4>]>; |
| 43 | |
Akira Hatanaka | b6f1dc2 | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 44 | def SDTMipsLoadLR : SDTypeProfile<1, 2, |
| 45 | [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 46 | SDTCisSameAs<0, 2>]>; |
| 47 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 48 | // Call |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 49 | def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 50 | [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 51 | SDNPVariadic]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 52 | |
Akira Hatanaka | 58d1e3f | 2012-10-19 20:59:39 +0000 | [diff] [blame] | 53 | // Tail call |
| 54 | def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink, |
| 55 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
| 56 | |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 57 | // Hi and Lo nodes are used to handle global addresses. Used on |
| 58 | // MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 59 | // static model. (nothing to do with Mips Registers Hi and Lo) |
Bruno Cardoso Lopes | 91fd532 | 2008-07-21 18:52:34 +0000 | [diff] [blame] | 60 | def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>; |
| 61 | def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>; |
| 62 | def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>; |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 63 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 64 | // TlsGd node is used to handle General Dynamic TLS |
| 65 | def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>; |
| 66 | |
| 67 | // TprelHi and TprelLo nodes are used to handle Local Exec TLS |
| 68 | def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>; |
| 69 | def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>; |
| 70 | |
| 71 | // Thread pointer |
| 72 | def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>; |
| 73 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 74 | // Return |
Jakob Stoklund Olesen | d073596 | 2013-02-05 18:12:03 +0000 | [diff] [blame] | 75 | def MipsRet : SDNode<"MipsISD::Ret", SDTNone, |
| 76 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 77 | |
| 78 | // These are target-independent nodes, but have target-specific formats. |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 79 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart, |
Jakob Stoklund Olesen | ea47628 | 2012-08-24 14:43:27 +0000 | [diff] [blame] | 80 | [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 81 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd, |
Jakob Stoklund Olesen | ea47628 | 2012-08-24 14:43:27 +0000 | [diff] [blame] | 82 | [SDNPHasChain, SDNPSideEffect, |
| 83 | SDNPOptInGlue, SDNPOutGlue]>; |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 84 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 85 | // MAdd*/MSub* nodes |
| 86 | def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub, |
| 87 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 88 | def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub, |
| 89 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 90 | def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub, |
| 91 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 92 | def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub, |
| 93 | [SDNPOptInGlue, SDNPOutGlue]>; |
| 94 | |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 95 | // DivRem(u) nodes |
| 96 | def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem, |
| 97 | [SDNPOutGlue]>; |
| 98 | def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem, |
| 99 | [SDNPOutGlue]>; |
| 100 | |
Akira Hatanaka | 6cd4b4e | 2011-06-07 18:00:14 +0000 | [diff] [blame] | 101 | // Target constant nodes that are not part of any isel patterns and remain |
| 102 | // unchanged can cause instructions with illegal operands to be emitted. |
| 103 | // Wrapper node patterns give the instruction selector a chance to replace |
| 104 | // target constant nodes that would otherwise remain unchanged with ADDiu |
| 105 | // nodes. Without these wrapper node patterns, the following conditional move |
| 106 | // instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 107 | // compiled: |
Akira Hatanaka | 6cd4b4e | 2011-06-07 18:00:14 +0000 | [diff] [blame] | 108 | // movn %got(d)($gp), %got(c)($gp), $4 |
| 109 | // This instruction is illegal since movn can take only register operands. |
| 110 | |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 111 | def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>; |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 112 | |
Jakob Stoklund Olesen | ea47628 | 2012-08-24 14:43:27 +0000 | [diff] [blame] | 113 | def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 114 | |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 115 | def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>; |
| 116 | def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>; |
| 117 | |
Akira Hatanaka | b6f1dc2 | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 118 | def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR, |
| 119 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 120 | def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR, |
| 121 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 122 | def MipsSWL : SDNode<"MipsISD::SWL", SDTStore, |
| 123 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; |
| 124 | def MipsSWR : SDNode<"MipsISD::SWR", SDTStore, |
| 125 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; |
| 126 | def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR, |
| 127 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 128 | def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR, |
| 129 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 130 | def MipsSDL : SDNode<"MipsISD::SDL", SDTStore, |
| 131 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; |
| 132 | def MipsSDR : SDNode<"MipsISD::SDR", SDTStore, |
| 133 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; |
| 134 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 135 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 136 | // Mips Instruction Predicate Definitions. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 137 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 138 | def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">, |
| 139 | AssemblerPredicate<"FeatureSEInReg">; |
| 140 | def HasBitCount : Predicate<"Subtarget.hasBitCount()">, |
| 141 | AssemblerPredicate<"FeatureBitCount">; |
| 142 | def HasSwap : Predicate<"Subtarget.hasSwap()">, |
| 143 | AssemblerPredicate<"FeatureSwap">; |
| 144 | def HasCondMov : Predicate<"Subtarget.hasCondMov()">, |
| 145 | AssemblerPredicate<"FeatureCondMov">; |
Akira Hatanaka | 0301bc5 | 2012-11-15 21:17:13 +0000 | [diff] [blame] | 146 | def HasFPIdx : Predicate<"Subtarget.hasFPIdx()">, |
| 147 | AssemblerPredicate<"FeatureFPIdx">; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 148 | def HasMips32 : Predicate<"Subtarget.hasMips32()">, |
| 149 | AssemblerPredicate<"FeatureMips32">; |
| 150 | def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">, |
| 151 | AssemblerPredicate<"FeatureMips32r2">; |
| 152 | def HasMips64 : Predicate<"Subtarget.hasMips64()">, |
| 153 | AssemblerPredicate<"FeatureMips64">; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 154 | def NotMips64 : Predicate<"!Subtarget.hasMips64()">, |
| 155 | AssemblerPredicate<"!FeatureMips64">; |
| 156 | def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">, |
| 157 | AssemblerPredicate<"FeatureMips64r2">; |
| 158 | def IsN64 : Predicate<"Subtarget.isABI_N64()">, |
| 159 | AssemblerPredicate<"FeatureN64">; |
| 160 | def NotN64 : Predicate<"!Subtarget.isABI_N64()">, |
| 161 | AssemblerPredicate<"!FeatureN64">; |
Akira Hatanaka | 4a5a894 | 2012-05-24 18:32:33 +0000 | [diff] [blame] | 162 | def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">, |
| 163 | AssemblerPredicate<"FeatureMips16">; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 164 | def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">, |
| 165 | AssemblerPredicate<"FeatureMips32">; |
| 166 | def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">, |
| 167 | AssemblerPredicate<"FeatureMips32">; |
| 168 | def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">, |
| 169 | AssemblerPredicate<"FeatureMips32">; |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 170 | def HasStdEnc : Predicate<"Subtarget.hasStandardEncoding()">, |
| 171 | AssemblerPredicate<"!FeatureMips16">; |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 172 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 173 | class MipsPat<dag pattern, dag result> : Pat<pattern, result> { |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 174 | let Predicates = [HasStdEnc]; |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 175 | } |
| 176 | |
Akira Hatanaka | 0232064 | 2012-12-13 00:32:01 +0000 | [diff] [blame] | 177 | class IsCommutable { |
| 178 | bit isCommutable = 1; |
| 179 | } |
| 180 | |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 181 | class IsBranch { |
| 182 | bit isBranch = 1; |
| 183 | } |
| 184 | |
| 185 | class IsReturn { |
| 186 | bit isReturn = 1; |
| 187 | } |
| 188 | |
| 189 | class IsCall { |
| 190 | bit isCall = 1; |
| 191 | } |
| 192 | |
Akira Hatanaka | 01a75c4 | 2012-10-19 21:14:34 +0000 | [diff] [blame] | 193 | class IsTailCall { |
| 194 | bit isCall = 1; |
| 195 | bit isTerminator = 1; |
| 196 | bit isReturn = 1; |
| 197 | bit isBarrier = 1; |
| 198 | bit hasExtraSrcRegAllocReq = 1; |
| 199 | bit isCodeGenOnly = 1; |
| 200 | } |
| 201 | |
Akira Hatanaka | 497204a | 2012-10-31 18:37:55 +0000 | [diff] [blame] | 202 | class IsAsCheapAsAMove { |
| 203 | bit isAsCheapAsAMove = 1; |
| 204 | } |
| 205 | |
Akira Hatanaka | 3c77033 | 2012-11-03 00:53:12 +0000 | [diff] [blame] | 206 | class NeverHasSideEffects { |
| 207 | bit neverHasSideEffects = 1; |
| 208 | } |
| 209 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 210 | //===----------------------------------------------------------------------===// |
| 211 | // Instruction format superclass |
| 212 | //===----------------------------------------------------------------------===// |
| 213 | |
| 214 | include "MipsInstrFormats.td" |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 215 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 216 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 217 | // Mips Operand, Complex Patterns and Transformations Definitions. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 218 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 219 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 220 | // Instruction operand types |
Bruno Cardoso Lopes | 47b92f3 | 2011-11-11 22:58:42 +0000 | [diff] [blame] | 221 | def jmptarget : Operand<OtherVT> { |
| 222 | let EncoderMethod = "getJumpTargetOpValue"; |
| 223 | } |
| 224 | def brtarget : Operand<OtherVT> { |
| 225 | let EncoderMethod = "getBranchTargetOpValue"; |
| 226 | let OperandType = "OPERAND_PCREL"; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 227 | let DecoderMethod = "DecodeBranchTarget"; |
Bruno Cardoso Lopes | 47b92f3 | 2011-11-11 22:58:42 +0000 | [diff] [blame] | 228 | } |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 229 | def calltarget : Operand<iPTR> { |
| 230 | let EncoderMethod = "getJumpTargetOpValue"; |
| 231 | } |
Akira Hatanaka | 642b109 | 2011-11-11 04:03:54 +0000 | [diff] [blame] | 232 | def calltarget64: Operand<i64>; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 233 | def simm16 : Operand<i32> { |
| 234 | let DecoderMethod= "DecodeSimm16"; |
| 235 | } |
Reed Kotler | 63f3312 | 2013-02-02 04:07:35 +0000 | [diff] [blame] | 236 | |
| 237 | def simm20 : Operand<i32> { |
| 238 | } |
| 239 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 240 | def simm16_64 : Operand<i64>; |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 241 | def shamt : Operand<i32>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 242 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 243 | // Unsigned Operand |
| 244 | def uimm16 : Operand<i32> { |
| 245 | let PrintMethod = "printUnsignedImm"; |
| 246 | } |
| 247 | |
Akira Hatanaka | 72e9b6a | 2012-08-17 20:16:42 +0000 | [diff] [blame] | 248 | def MipsMemAsmOperand : AsmOperandClass { |
| 249 | let Name = "Mem"; |
| 250 | let ParserMethod = "parseMemOperand"; |
| 251 | } |
| 252 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 253 | // Address operand |
| 254 | def mem : Operand<i32> { |
| 255 | let PrintMethod = "printMemOperand"; |
Akira Hatanaka | d3ac47f | 2011-07-07 18:57:00 +0000 | [diff] [blame] | 256 | let MIOperandInfo = (ops CPURegs, simm16); |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 257 | let EncoderMethod = "getMemEncoding"; |
Akira Hatanaka | 72e9b6a | 2012-08-17 20:16:42 +0000 | [diff] [blame] | 258 | let ParserMatchClass = MipsMemAsmOperand; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 259 | } |
| 260 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 261 | def mem64 : Operand<i64> { |
| 262 | let PrintMethod = "printMemOperand"; |
| 263 | let MIOperandInfo = (ops CPU64Regs, simm16_64); |
Jack Carter | a6d6ef6 | 2012-06-27 23:13:42 +0000 | [diff] [blame] | 264 | let EncoderMethod = "getMemEncoding"; |
Akira Hatanaka | 72e9b6a | 2012-08-17 20:16:42 +0000 | [diff] [blame] | 265 | let ParserMatchClass = MipsMemAsmOperand; |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 266 | } |
| 267 | |
Akira Hatanaka | 03236be | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 268 | def mem_ea : Operand<i32> { |
| 269 | let PrintMethod = "printMemOperandEA"; |
| 270 | let MIOperandInfo = (ops CPURegs, simm16); |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 271 | let EncoderMethod = "getMemEncoding"; |
| 272 | } |
| 273 | |
Akira Hatanaka | c742e4f | 2011-11-11 04:06:38 +0000 | [diff] [blame] | 274 | def mem_ea_64 : Operand<i64> { |
| 275 | let PrintMethod = "printMemOperandEA"; |
| 276 | let MIOperandInfo = (ops CPU64Regs, simm16_64); |
| 277 | let EncoderMethod = "getMemEncoding"; |
| 278 | } |
| 279 | |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 280 | // size operand of ext instruction |
| 281 | def size_ext : Operand<i32> { |
| 282 | let EncoderMethod = "getSizeExtEncoding"; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 283 | let DecoderMethod = "DecodeExtSize"; |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 284 | } |
| 285 | |
| 286 | // size operand of ins instruction |
| 287 | def size_ins : Operand<i32> { |
| 288 | let EncoderMethod = "getSizeInsEncoding"; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 289 | let DecoderMethod = "DecodeInsSize"; |
Akira Hatanaka | 03236be | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 290 | } |
| 291 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 292 | // Transformation Function - get the lower 16 bits. |
| 293 | def LO16 : SDNodeXForm<imm, [{ |
Akira Hatanaka | 4d0eb63 | 2011-12-07 20:10:24 +0000 | [diff] [blame] | 294 | return getImm(N, N->getZExtValue() & 0xFFFF); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 295 | }]>; |
| 296 | |
| 297 | // Transformation Function - get the higher 16 bits. |
| 298 | def HI16 : SDNodeXForm<imm, [{ |
Akira Hatanaka | 4d0eb63 | 2011-12-07 20:10:24 +0000 | [diff] [blame] | 299 | return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 300 | }]>; |
| 301 | |
Akira Hatanaka | ee767fe | 2013-03-01 21:52:08 +0000 | [diff] [blame] | 302 | // Plus 1. |
| 303 | def Plus1 : SDNodeXForm<imm, [{ return getImm(N, N->getSExtValue() + 1); }]>; |
| 304 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 305 | // Node immediate fits as 16-bit sign extended on target immediate. |
| 306 | // e.g. addi, andi |
Reed Kotler | b2d1275 | 2013-02-08 21:42:56 +0000 | [diff] [blame] | 307 | def immSExt8 : PatLeaf<(imm), [{ return isInt<8>(N->getSExtValue()); }]>; |
| 308 | |
| 309 | // Node immediate fits as 16-bit sign extended on target immediate. |
| 310 | // e.g. addi, andi |
Jakob Stoklund Olesen | 7552a3d | 2010-08-18 23:56:46 +0000 | [diff] [blame] | 311 | def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 312 | |
Reed Kotler | 0fd83132 | 2012-12-20 06:57:00 +0000 | [diff] [blame] | 313 | // Node immediate fits as 15-bit sign extended on target immediate. |
| 314 | // e.g. addi, andi |
| 315 | def immSExt15 : PatLeaf<(imm), [{ return isInt<15>(N->getSExtValue()); }]>; |
| 316 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 317 | // Node immediate fits as 16-bit zero extended on target immediate. |
| 318 | // The LO16 param means that only the lower 16 bits of the node |
| 319 | // immediate are caught. |
| 320 | // e.g. addiu, sltiu |
| 321 | def immZExt16 : PatLeaf<(imm), [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 322 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 323 | return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 324 | else |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 325 | return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 326 | }], LO16>; |
| 327 | |
Akira Hatanaka | f06cb2b | 2011-12-19 20:21:18 +0000 | [diff] [blame] | 328 | // Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared). |
Akira Hatanaka | 2010325 | 2012-01-04 03:09:26 +0000 | [diff] [blame] | 329 | def immLow16Zero : PatLeaf<(imm), [{ |
Akira Hatanaka | f06cb2b | 2011-12-19 20:21:18 +0000 | [diff] [blame] | 330 | int64_t Val = N->getSExtValue(); |
| 331 | return isInt<32>(Val) && !(Val & 0xffff); |
| 332 | }]>; |
| 333 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 334 | // shamt field must fit in 5 bits. |
Akira Hatanaka | a01820a | 2011-10-17 18:01:00 +0000 | [diff] [blame] | 335 | def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 336 | |
Akira Hatanaka | ee767fe | 2013-03-01 21:52:08 +0000 | [diff] [blame] | 337 | // True if (N + 1) fits in 16-bit field. |
| 338 | def immSExt16Plus1 : PatLeaf<(imm), [{ |
| 339 | return isInt<17>(N->getSExtValue()) && isInt<16>(N->getSExtValue() + 1); |
| 340 | }]>; |
| 341 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 342 | // Mips Address Mode! SDNode frameindex could possibily be a match |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 343 | // since load and store instructions from stack used it. |
Akira Hatanaka | 4a5a894 | 2012-05-24 18:32:33 +0000 | [diff] [blame] | 344 | def addr : |
Akira Hatanaka | abbf9df | 2013-02-16 00:14:37 +0000 | [diff] [blame] | 345 | ComplexPattern<iPTR, 2, "selectIntAddr", [frameindex]>; |
Akira Hatanaka | dc2f792 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 346 | |
| 347 | def addrRegImm : |
Akira Hatanaka | abbf9df | 2013-02-16 00:14:37 +0000 | [diff] [blame] | 348 | ComplexPattern<iPTR, 2, "selectAddrRegImm", [frameindex]>; |
Akira Hatanaka | dc2f792 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 349 | |
| 350 | def addrDefault : |
Akira Hatanaka | abbf9df | 2013-02-16 00:14:37 +0000 | [diff] [blame] | 351 | ComplexPattern<iPTR, 2, "selectAddrDefault", [frameindex]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 352 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 353 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 354 | // Instructions specific format |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 355 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 356 | |
Akira Hatanaka | 76d9f1c | 2011-10-11 23:12:12 +0000 | [diff] [blame] | 357 | // Arithmetic and logical instructions with 3 register operands. |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 358 | class ArithLogicR<string opstr, RegisterOperand RO, bit isComm = 0, |
Akira Hatanaka | 2427773 | 2012-12-20 03:52:08 +0000 | [diff] [blame] | 359 | InstrItinClass Itin = NoItinerary, |
| 360 | SDPatternOperator OpNode = null_frag>: |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 361 | InstSE<(outs RO:$rd), (ins RO:$rs, RO:$rt), |
Akira Hatanaka | 23a3da0 | 2012-12-20 03:34:05 +0000 | [diff] [blame] | 362 | !strconcat(opstr, "\t$rd, $rs, $rt"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 363 | [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> { |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 364 | let isCommutable = isComm; |
Akira Hatanaka | a695349 | 2012-04-18 18:52:10 +0000 | [diff] [blame] | 365 | let isReMaterializable = 1; |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 366 | string BaseOpcode; |
| 367 | string Arch; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 368 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 369 | |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 370 | // Arithmetic and logical instructions with 2 register operands. |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 371 | class ArithLogicI<string opstr, Operand Od, RegisterOperand RO, |
Akira Hatanaka | 2427773 | 2012-12-20 03:52:08 +0000 | [diff] [blame] | 372 | SDPatternOperator imm_type = null_frag, |
| 373 | SDPatternOperator OpNode = null_frag> : |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 374 | InstSE<(outs RO:$rt), (ins RO:$rs, Od:$imm16), |
Akira Hatanaka | ab48c50 | 2012-12-20 03:40:03 +0000 | [diff] [blame] | 375 | !strconcat(opstr, "\t$rt, $rs, $imm16"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 376 | [(set RO:$rt, (OpNode RO:$rs, imm_type:$imm16))], IIAlu, FrmI> { |
Akira Hatanaka | a695349 | 2012-04-18 18:52:10 +0000 | [diff] [blame] | 377 | let isReMaterializable = 1; |
| 378 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 379 | |
| 380 | // Arithmetic Multiply ADD/SUB |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 381 | class MArithR<string opstr, SDPatternOperator op = null_frag, bit isComm = 0> : |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 382 | InstSE<(outs), (ins CPURegsOpnd:$rs, CPURegsOpnd:$rt), |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 383 | !strconcat(opstr, "\t$rs, $rt"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 384 | [(op CPURegsOpnd:$rs, CPURegsOpnd:$rt, LO, HI)], IIImul, FrmR> { |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 385 | let Defs = [HI, LO]; |
| 386 | let Uses = [HI, LO]; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 387 | let isCommutable = isComm; |
| 388 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 389 | |
| 390 | // Logical |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 391 | class LogicNOR<string opstr, RegisterOperand RC>: |
Akira Hatanaka | 2a732ec | 2012-12-21 22:35:47 +0000 | [diff] [blame] | 392 | InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt), |
| 393 | !strconcat(opstr, "\t$rd, $rs, $rt"), |
| 394 | [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu, FrmR> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 395 | let isCommutable = 1; |
| 396 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 397 | |
| 398 | // Shifts |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 399 | class shift_rotate_imm<string opstr, Operand ImmOpnd, |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 400 | RegisterOperand RC, SDPatternOperator OpNode = null_frag, |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 401 | SDPatternOperator PF = null_frag> : |
Akira Hatanaka | 0dad34a | 2012-12-20 03:44:41 +0000 | [diff] [blame] | 402 | InstSE<(outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt), |
| 403 | !strconcat(opstr, "\t$rd, $rt, $shamt"), |
| 404 | [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu, FrmR>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 405 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 406 | class shift_rotate_reg<string opstr, RegisterOperand RC, |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 407 | SDPatternOperator OpNode = null_frag>: |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 408 | InstSE<(outs RC:$rd), (ins CPURegsOpnd:$rs, RC:$rt), |
Akira Hatanaka | cdc0c59 | 2012-12-20 03:48:24 +0000 | [diff] [blame] | 409 | !strconcat(opstr, "\t$rd, $rt, $rs"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 410 | [(set RC:$rd, (OpNode RC:$rt, CPURegsOpnd:$rs))], IIAlu, FrmR>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 411 | |
| 412 | // Load Upper Imediate |
Akira Hatanaka | 8e719fa | 2012-12-21 22:46:07 +0000 | [diff] [blame] | 413 | class LoadUpper<string opstr, RegisterClass RC, Operand Imm>: |
| 414 | InstSE<(outs RC:$rt), (ins Imm:$imm16), !strconcat(opstr, "\t$rt, $imm16"), |
| 415 | [], IIAlu, FrmI>, IsAsCheapAsAMove { |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 416 | let neverHasSideEffects = 1; |
Akira Hatanaka | a695349 | 2012-04-18 18:52:10 +0000 | [diff] [blame] | 417 | let isReMaterializable = 1; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 418 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 419 | |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 420 | class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern, |
| 421 | InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> { |
| 422 | bits<21> addr; |
| 423 | let Inst{25-21} = addr{20-16}; |
| 424 | let Inst{15-0} = addr{15-0}; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 425 | let DecoderMethod = "DecodeMem"; |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 426 | } |
| 427 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 428 | // Memory Load/Store |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 429 | class Load<string opstr, SDPatternOperator OpNode, RegisterClass RC, |
| 430 | Operand MemOpnd> : |
Akira Hatanaka | 1616465 | 2012-12-21 22:58:55 +0000 | [diff] [blame] | 431 | InstSE<(outs RC:$rt), (ins MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"), |
| 432 | [(set RC:$rt, (OpNode addr:$addr))], NoItinerary, FrmI> { |
| 433 | let DecoderMethod = "DecodeMem"; |
| 434 | let canFoldAsLoad = 1; |
| 435 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 436 | |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 437 | class Store<string opstr, SDPatternOperator OpNode, RegisterClass RC, |
| 438 | Operand MemOpnd> : |
Akira Hatanaka | 1616465 | 2012-12-21 22:58:55 +0000 | [diff] [blame] | 439 | InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"), |
| 440 | [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> { |
| 441 | let DecoderMethod = "DecodeMem"; |
| 442 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 443 | |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 444 | multiclass LoadM<string opstr, RegisterClass RC, |
| 445 | SDPatternOperator OpNode = null_frag> { |
Craig Topper | 71ab7a7 | 2013-01-07 05:45:56 +0000 | [diff] [blame] | 446 | def NAME : Load<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>; |
| 447 | def _P8 : Load<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 448 | let DecoderNamespace = "Mips64"; |
| 449 | let isCodeGenOnly = 1; |
| 450 | } |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 451 | } |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 452 | |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 453 | multiclass StoreM<string opstr, RegisterClass RC, |
| 454 | SDPatternOperator OpNode = null_frag> { |
Craig Topper | 71ab7a7 | 2013-01-07 05:45:56 +0000 | [diff] [blame] | 455 | def NAME : Store<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>; |
| 456 | def _P8 : Store<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 457 | let DecoderNamespace = "Mips64"; |
| 458 | let isCodeGenOnly = 1; |
| 459 | } |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 460 | } |
| 461 | |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 462 | // Load/Store Left/Right |
| 463 | let canFoldAsLoad = 1 in |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 464 | class LoadLeftRight<string opstr, SDNode OpNode, RegisterClass RC, |
| 465 | Operand MemOpnd> : |
| 466 | InstSE<(outs RC:$rt), (ins MemOpnd:$addr, RC:$src), |
| 467 | !strconcat(opstr, "\t$rt, $addr"), |
| 468 | [(set RC:$rt, (OpNode addr:$addr, RC:$src))], NoItinerary, FrmI> { |
| 469 | let DecoderMethod = "DecodeMem"; |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 470 | string Constraints = "$src = $rt"; |
| 471 | } |
| 472 | |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 473 | class StoreLeftRight<string opstr, SDNode OpNode, RegisterClass RC, |
| 474 | Operand MemOpnd>: |
| 475 | InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"), |
| 476 | [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> { |
| 477 | let DecoderMethod = "DecodeMem"; |
| 478 | } |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 479 | |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 480 | multiclass LoadLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> { |
Craig Topper | 71ab7a7 | 2013-01-07 05:45:56 +0000 | [diff] [blame] | 481 | def NAME : LoadLeftRight<opstr, OpNode, RC, mem>, |
| 482 | Requires<[NotN64, HasStdEnc]>; |
| 483 | def _P8 : LoadLeftRight<opstr, OpNode, RC, mem64>, |
| 484 | Requires<[IsN64, HasStdEnc]> { |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 485 | let DecoderNamespace = "Mips64"; |
| 486 | let isCodeGenOnly = 1; |
| 487 | } |
| 488 | } |
| 489 | |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 490 | multiclass StoreLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> { |
Craig Topper | 71ab7a7 | 2013-01-07 05:45:56 +0000 | [diff] [blame] | 491 | def NAME : StoreLeftRight<opstr, OpNode, RC, mem>, |
| 492 | Requires<[NotN64, HasStdEnc]>; |
| 493 | def _P8 : StoreLeftRight<opstr, OpNode, RC, mem64>, |
| 494 | Requires<[IsN64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 495 | let DecoderNamespace = "Mips64"; |
| 496 | let isCodeGenOnly = 1; |
| 497 | } |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 498 | } |
| 499 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 500 | // Conditional Branch |
Akira Hatanaka | c488901 | 2012-12-20 04:10:13 +0000 | [diff] [blame] | 501 | class CBranch<string opstr, PatFrag cond_op, RegisterClass RC> : |
| 502 | InstSE<(outs), (ins RC:$rs, RC:$rt, brtarget:$offset), |
| 503 | !strconcat(opstr, "\t$rs, $rt, $offset"), |
| 504 | [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$offset)], IIBranch, |
| 505 | FrmI> { |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 506 | let isBranch = 1; |
| 507 | let isTerminator = 1; |
| 508 | let hasDelaySlot = 1; |
Akira Hatanaka | 91625aa | 2012-06-14 01:17:59 +0000 | [diff] [blame] | 509 | let Defs = [AT]; |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 510 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 511 | |
Akira Hatanaka | 5c54025 | 2012-12-20 04:13:23 +0000 | [diff] [blame] | 512 | class CBranchZero<string opstr, PatFrag cond_op, RegisterClass RC> : |
| 513 | InstSE<(outs), (ins RC:$rs, brtarget:$offset), |
| 514 | !strconcat(opstr, "\t$rs, $offset"), |
| 515 | [(brcond (i32 (cond_op RC:$rs, 0)), bb:$offset)], IIBranch, FrmI> { |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 516 | let isBranch = 1; |
| 517 | let isTerminator = 1; |
| 518 | let hasDelaySlot = 1; |
Akira Hatanaka | 91625aa | 2012-06-14 01:17:59 +0000 | [diff] [blame] | 519 | let Defs = [AT]; |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 520 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 521 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 522 | // SetCC |
Akira Hatanaka | 9bf571f | 2012-12-20 04:27:52 +0000 | [diff] [blame] | 523 | class SetCC_R<string opstr, PatFrag cond_op, RegisterClass RC> : |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 524 | InstSE<(outs CPURegsOpnd:$rd), (ins RC:$rs, RC:$rt), |
Akira Hatanaka | 9bf571f | 2012-12-20 04:27:52 +0000 | [diff] [blame] | 525 | !strconcat(opstr, "\t$rd, $rs, $rt"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 526 | [(set CPURegsOpnd:$rd, (cond_op RC:$rs, RC:$rt))], IIAlu, FrmR>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 527 | |
Akira Hatanaka | 9bf571f | 2012-12-20 04:27:52 +0000 | [diff] [blame] | 528 | class SetCC_I<string opstr, PatFrag cond_op, Operand Od, PatLeaf imm_type, |
| 529 | RegisterClass RC>: |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 530 | InstSE<(outs CPURegsOpnd:$rt), (ins RC:$rs, Od:$imm16), |
Akira Hatanaka | 9bf571f | 2012-12-20 04:27:52 +0000 | [diff] [blame] | 531 | !strconcat(opstr, "\t$rt, $rs, $imm16"), |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 532 | [(set CPURegsOpnd:$rt, (cond_op RC:$rs, imm_type:$imm16))], |
| 533 | IIAlu, FrmI>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 534 | |
Akira Hatanaka | 6e55ff5 | 2011-12-12 22:39:35 +0000 | [diff] [blame] | 535 | // Jump |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 536 | class JumpFJ<DAGOperand opnd, string opstr, SDPatternOperator operator, |
| 537 | SDPatternOperator targetoperator> : |
| 538 | InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"), |
| 539 | [(operator targetoperator:$target)], IIBranch, FrmJ> { |
Akira Hatanaka | 6e55ff5 | 2011-12-12 22:39:35 +0000 | [diff] [blame] | 540 | let isTerminator=1; |
| 541 | let isBarrier=1; |
| 542 | let hasDelaySlot = 1; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 543 | let DecoderMethod = "DecodeJumpTarget"; |
Akira Hatanaka | 91625aa | 2012-06-14 01:17:59 +0000 | [diff] [blame] | 544 | let Defs = [AT]; |
Akira Hatanaka | 6e55ff5 | 2011-12-12 22:39:35 +0000 | [diff] [blame] | 545 | } |
| 546 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 547 | // Unconditional branch |
Akira Hatanaka | c230615 | 2012-12-20 04:22:39 +0000 | [diff] [blame] | 548 | class UncondBranch<string opstr> : |
| 549 | InstSE<(outs), (ins brtarget:$offset), !strconcat(opstr, "\t$offset"), |
| 550 | [(br bb:$offset)], IIBranch, FrmI> { |
Bruno Cardoso Lopes | ff452f5 | 2011-12-06 03:34:48 +0000 | [diff] [blame] | 551 | let isBranch = 1; |
| 552 | let isTerminator = 1; |
| 553 | let isBarrier = 1; |
| 554 | let hasDelaySlot = 1; |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 555 | let Predicates = [RelocPIC, HasStdEnc]; |
Akira Hatanaka | 91625aa | 2012-06-14 01:17:59 +0000 | [diff] [blame] | 556 | let Defs = [AT]; |
Bruno Cardoso Lopes | ff452f5 | 2011-12-06 03:34:48 +0000 | [diff] [blame] | 557 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 558 | |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 559 | // Base class for indirect branch and return instruction classes. |
| 560 | let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 561 | class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>: |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 562 | InstSE<(outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch, FrmR>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 563 | |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 564 | // Indirect branch |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 565 | class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> { |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 566 | let isBranch = 1; |
| 567 | let isIndirectBranch = 1; |
| 568 | } |
| 569 | |
| 570 | // Return instruction |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 571 | class RetBase<RegisterClass RC>: JumpFR<RC> { |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 572 | let isReturn = 1; |
| 573 | let isCodeGenOnly = 1; |
| 574 | let hasCtrlDep = 1; |
| 575 | let hasExtraSrcRegAllocReq = 1; |
| 576 | } |
| 577 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 578 | // Jump and Link (Call) |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 579 | let isCall=1, hasDelaySlot=1, Defs = [RA] in { |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 580 | class JumpLink<string opstr> : |
| 581 | InstSE<(outs), (ins calltarget:$target), !strconcat(opstr, "\t$target"), |
| 582 | [(MipsJmpLink imm:$target)], IIBranch, FrmJ> { |
| 583 | let DecoderMethod = "DecodeJumpTarget"; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 584 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 585 | |
Akira Hatanaka | 0c66403 | 2013-02-07 19:48:00 +0000 | [diff] [blame] | 586 | class JumpLinkRegPseudo<RegisterClass RC, Instruction JALRInst, |
| 587 | Register RetReg>: |
| 588 | PseudoSE<(outs), (ins RC:$rs), [(MipsJmpLink RC:$rs)], IIBranch>, |
| 589 | PseudoInstExpansion<(JALRInst RetReg, RC:$rs)>; |
| 590 | |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 591 | class JumpLinkReg<string opstr, RegisterClass RC>: |
Akira Hatanaka | 0c66403 | 2013-02-07 19:48:00 +0000 | [diff] [blame] | 592 | InstSE<(outs RC:$rd), (ins RC:$rs), !strconcat(opstr, "\t$rd, $rs"), |
| 593 | [], IIBranch, FrmR>; |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 594 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 595 | class BGEZAL_FT<string opstr, RegisterOperand RO> : |
| 596 | InstSE<(outs), (ins RO:$rs, brtarget:$offset), |
Akira Hatanaka | aa7c9cd | 2012-12-21 23:15:59 +0000 | [diff] [blame] | 597 | !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI>; |
| 598 | |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 599 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 600 | |
Akira Hatanaka | aa7c9cd | 2012-12-21 23:15:59 +0000 | [diff] [blame] | 601 | class BAL_FT : |
| 602 | InstSE<(outs), (ins brtarget:$offset), "bal\t$offset", [], IIBranch, FrmI> { |
| 603 | let isBranch = 1; |
| 604 | let isTerminator = 1; |
| 605 | let isBarrier = 1; |
| 606 | let hasDelaySlot = 1; |
| 607 | let Defs = [RA]; |
| 608 | } |
| 609 | |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 610 | // Sync |
| 611 | let hasSideEffects = 1 in |
| 612 | class SYNC_FT : |
| 613 | InstSE<(outs), (ins i32imm:$stype), "sync $stype", [(MipsSync imm:$stype)], |
| 614 | NoItinerary, FrmOther>; |
Akira Hatanaka | aa7c9cd | 2012-12-21 23:15:59 +0000 | [diff] [blame] | 615 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 616 | // Mul, Div |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 617 | class Mult<string opstr, InstrItinClass itin, RegisterOperand RO, |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 618 | list<Register> DefRegs> : |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 619 | InstSE<(outs), (ins RO:$rs, RO:$rt), !strconcat(opstr, "\t$rs, $rt"), [], |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 620 | itin, FrmR> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 621 | let isCommutable = 1; |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 622 | let Defs = DefRegs; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 623 | let neverHasSideEffects = 1; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 624 | } |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 625 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 626 | class Div<SDNode op, string opstr, InstrItinClass itin, RegisterOperand RO, |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 627 | list<Register> DefRegs> : |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 628 | InstSE<(outs), (ins RO:$rs, RO:$rt), |
| 629 | !strconcat(opstr, "\t$$zero, $rs, $rt"), [(op RO:$rs, RO:$rt)], itin, |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 630 | FrmR> { |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 631 | let Defs = DefRegs; |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 632 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 633 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 634 | // Move from Hi/Lo |
Akira Hatanaka | 7de001b | 2012-12-21 22:39:17 +0000 | [diff] [blame] | 635 | class MoveFromLOHI<string opstr, RegisterClass RC, list<Register> UseRegs>: |
| 636 | InstSE<(outs RC:$rd), (ins), !strconcat(opstr, "\t$rd"), [], IIHiLo, FrmR> { |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 637 | let Uses = UseRegs; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 638 | let neverHasSideEffects = 1; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 639 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 640 | |
Akira Hatanaka | 7de001b | 2012-12-21 22:39:17 +0000 | [diff] [blame] | 641 | class MoveToLOHI<string opstr, RegisterClass RC, list<Register> DefRegs>: |
| 642 | InstSE<(outs), (ins RC:$rs), !strconcat(opstr, "\t$rs"), [], IIHiLo, FrmR> { |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 643 | let Defs = DefRegs; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 644 | let neverHasSideEffects = 1; |
Akira Hatanaka | 3678793 | 2011-10-03 19:28:44 +0000 | [diff] [blame] | 645 | } |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 646 | |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 647 | class EffectiveAddress<string opstr, RegisterClass RC, Operand Mem> : |
| 648 | InstSE<(outs RC:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"), |
| 649 | [(set RC:$rt, addr:$addr)], NoItinerary, FrmI> { |
| 650 | let isCodeGenOnly = 1; |
| 651 | let DecoderMethod = "DecodeMem"; |
Jack Carter | 61de70d | 2012-08-06 23:29:06 +0000 | [diff] [blame] | 652 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 653 | |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 654 | // Count Leading Ones/Zeros in Word |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 655 | class CountLeading0<string opstr, RegisterOperand RO>: |
| 656 | InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"), |
| 657 | [(set RO:$rd, (ctlz RO:$rs))], IIAlu, FrmR>, |
Akira Hatanaka | 35242e2 | 2012-12-21 22:43:58 +0000 | [diff] [blame] | 658 | Requires<[HasBitCount, HasStdEnc]>; |
Akira Hatanaka | bdfd98a | 2011-10-17 18:26:37 +0000 | [diff] [blame] | 659 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 660 | class CountLeading1<string opstr, RegisterOperand RO>: |
| 661 | InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"), |
| 662 | [(set RO:$rd, (ctlz (not RO:$rs)))], IIAlu, FrmR>, |
Akira Hatanaka | 35242e2 | 2012-12-21 22:43:58 +0000 | [diff] [blame] | 663 | Requires<[HasBitCount, HasStdEnc]>; |
| 664 | |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 665 | |
| 666 | // Sign Extend in Register. |
Akira Hatanaka | 8aaed99 | 2012-12-21 22:41:52 +0000 | [diff] [blame] | 667 | class SignExtInReg<string opstr, ValueType vt, RegisterClass RC> : |
| 668 | InstSE<(outs RC:$rd), (ins RC:$rt), !strconcat(opstr, "\t$rd, $rt"), |
| 669 | [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary, FrmR> { |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 670 | let Predicates = [HasSEInReg, HasStdEnc]; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 671 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 672 | |
Akira Hatanaka | 4d2b0f3 | 2011-12-20 23:47:44 +0000 | [diff] [blame] | 673 | // Subword Swap |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 674 | class SubwordSwap<string opstr, RegisterOperand RO>: |
| 675 | InstSE<(outs RO:$rd), (ins RO:$rt), !strconcat(opstr, "\t$rd, $rt"), [], |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 676 | NoItinerary, FrmR> { |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 677 | let Predicates = [HasSwap, HasStdEnc]; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 678 | let neverHasSideEffects = 1; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 679 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 680 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 681 | // Read Hardware |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 682 | class ReadHardware<RegisterClass CPURegClass, RegisterOperand RO> : |
| 683 | InstSE<(outs CPURegClass:$rt), (ins RO:$rd), "rdhwr\t$rt, $rd", [], |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 684 | IIAlu, FrmR>; |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 685 | |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 686 | // Ext and Ins |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 687 | class ExtBase<string opstr, RegisterOperand RO>: |
| 688 | InstSE<(outs RO:$rt), (ins RO:$rs, uimm16:$pos, size_ext:$size), |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 689 | !strconcat(opstr, " $rt, $rs, $pos, $size"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 690 | [(set RO:$rt, (MipsExt RO:$rs, imm:$pos, imm:$size))], NoItinerary, |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 691 | FrmR> { |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 692 | let Predicates = [HasMips32r2, HasStdEnc]; |
Akira Hatanaka | cee46ab | 2011-12-05 21:14:28 +0000 | [diff] [blame] | 693 | } |
| 694 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 695 | class InsBase<string opstr, RegisterOperand RO>: |
| 696 | InstSE<(outs RO:$rt), (ins RO:$rs, uimm16:$pos, size_ins:$size, RO:$src), |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 697 | !strconcat(opstr, " $rt, $rs, $pos, $size"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 698 | [(set RO:$rt, (MipsIns RO:$rs, imm:$pos, imm:$size, RO:$src))], |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 699 | NoItinerary, FrmR> { |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 700 | let Predicates = [HasMips32r2, HasStdEnc]; |
Akira Hatanaka | cee46ab | 2011-12-05 21:14:28 +0000 | [diff] [blame] | 701 | let Constraints = "$src = $rt"; |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 702 | } |
| 703 | |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 704 | // Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*). |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 705 | class Atomic2Ops<PatFrag Op, RegisterClass DRC, RegisterClass PRC> : |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 706 | PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr), |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 707 | [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 708 | |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 709 | multiclass Atomic2Ops32<PatFrag Op> { |
Craig Topper | 71ab7a7 | 2013-01-07 05:45:56 +0000 | [diff] [blame] | 710 | def NAME : Atomic2Ops<Op, CPURegs, CPURegs>, Requires<[NotN64, HasStdEnc]>; |
| 711 | def _P8 : Atomic2Ops<Op, CPURegs, CPU64Regs>, |
| 712 | Requires<[IsN64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 713 | let DecoderNamespace = "Mips64"; |
| 714 | } |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 715 | } |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 716 | |
| 717 | // Atomic Compare & Swap. |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 718 | class AtomicCmpSwap<PatFrag Op, RegisterClass DRC, RegisterClass PRC> : |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 719 | PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap), |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 720 | [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 721 | |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 722 | multiclass AtomicCmpSwap32<PatFrag Op> { |
Craig Topper | 71ab7a7 | 2013-01-07 05:45:56 +0000 | [diff] [blame] | 723 | def NAME : AtomicCmpSwap<Op, CPURegs, CPURegs>, |
| 724 | Requires<[NotN64, HasStdEnc]>; |
| 725 | def _P8 : AtomicCmpSwap<Op, CPURegs, CPU64Regs>, |
| 726 | Requires<[IsN64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 727 | let DecoderNamespace = "Mips64"; |
| 728 | } |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 729 | } |
| 730 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 731 | class LLBase<string opstr, RegisterOperand RO, Operand Mem> : |
| 732 | InstSE<(outs RO:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"), |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 733 | [], NoItinerary, FrmI> { |
| 734 | let DecoderMethod = "DecodeMem"; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 735 | let mayLoad = 1; |
| 736 | } |
| 737 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 738 | class SCBase<string opstr, RegisterOperand RO, Operand Mem> : |
| 739 | InstSE<(outs RO:$dst), (ins RO:$rt, Mem:$addr), |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 740 | !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> { |
| 741 | let DecoderMethod = "DecodeMem"; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 742 | let mayStore = 1; |
| 743 | let Constraints = "$rt = $dst"; |
| 744 | } |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 745 | |
Akira Hatanaka | 5f560bb | 2013-01-04 19:13:49 +0000 | [diff] [blame] | 746 | class MFC3OP<dag outs, dag ins, string asmstr> : |
| 747 | InstSE<outs, ins, asmstr, [], NoItinerary, FrmFR>; |
| 748 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 749 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 750 | // Pseudo instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 751 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 752 | |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 753 | // Return RA. |
| 754 | let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 755 | def RetRA : PseudoSE<(outs), (ins), [(MipsRet)]>; |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 756 | |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 757 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
| 758 | def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt), |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 759 | [(callseq_start timm:$amt)]>; |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 760 | def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2), |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 761 | [(callseq_end timm:$amt1, timm:$amt2)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 762 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 763 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 764 | let usesCustomInserter = 1 in { |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 765 | defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8>; |
| 766 | defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16>; |
| 767 | defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32>; |
| 768 | defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8>; |
| 769 | defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16>; |
| 770 | defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32>; |
| 771 | defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8>; |
| 772 | defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16>; |
| 773 | defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32>; |
| 774 | defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8>; |
| 775 | defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16>; |
| 776 | defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32>; |
| 777 | defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8>; |
| 778 | defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16>; |
| 779 | defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32>; |
| 780 | defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8>; |
| 781 | defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16>; |
| 782 | defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32>; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 783 | |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 784 | defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8>; |
| 785 | defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16>; |
| 786 | defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32>; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 787 | |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 788 | defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8>; |
| 789 | defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16>; |
| 790 | defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32>; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 791 | } |
| 792 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 793 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 794 | // Instruction definition |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 795 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 796 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 797 | // MipsI Instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 798 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 799 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 800 | /// Arithmetic Instructions (ALU Immediate) |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 801 | def ADDiu : ArithLogicI<"addiu", simm16, CPURegsOpnd, immSExt16, add>, |
Akira Hatanaka | ab48c50 | 2012-12-20 03:40:03 +0000 | [diff] [blame] | 802 | ADDI_FM<0x9>, IsAsCheapAsAMove; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 803 | def ADDi : ArithLogicI<"addi", simm16, CPURegsOpnd>, ADDI_FM<0x8>; |
Akira Hatanaka | 9bf571f | 2012-12-20 04:27:52 +0000 | [diff] [blame] | 804 | def SLTi : SetCC_I<"slti", setlt, simm16, immSExt16, CPURegs>, SLTI_FM<0xa>; |
| 805 | def SLTiu : SetCC_I<"sltiu", setult, simm16, immSExt16, CPURegs>, SLTI_FM<0xb>; |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 806 | def ANDi : ArithLogicI<"andi", uimm16, CPURegsOpnd, immZExt16, and>, |
| 807 | ADDI_FM<0xc>; |
| 808 | def ORi : ArithLogicI<"ori", uimm16, CPURegsOpnd, immZExt16, or>, |
| 809 | ADDI_FM<0xd>; |
| 810 | def XORi : ArithLogicI<"xori", uimm16, CPURegsOpnd, immZExt16, xor>, |
| 811 | ADDI_FM<0xe>; |
Akira Hatanaka | 8e719fa | 2012-12-21 22:46:07 +0000 | [diff] [blame] | 812 | def LUi : LoadUpper<"lui", CPURegs, uimm16>, LUI_FM; |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 813 | |
| 814 | /// Arithmetic Instructions (3-Operand, R-Type) |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 815 | def ADDu : ArithLogicR<"addu", CPURegsOpnd, 1, IIAlu, add>, ADD_FM<0, 0x21>; |
| 816 | def SUBu : ArithLogicR<"subu", CPURegsOpnd, 0, IIAlu, sub>, ADD_FM<0, 0x23>; |
| 817 | def MUL : ArithLogicR<"mul", CPURegsOpnd, 1, IIImul, mul>, ADD_FM<0x1c, 2>; |
| 818 | def ADD : ArithLogicR<"add", CPURegsOpnd>, ADD_FM<0, 0x20>; |
| 819 | def SUB : ArithLogicR<"sub", CPURegsOpnd>, ADD_FM<0, 0x22>; |
Akira Hatanaka | 9bf571f | 2012-12-20 04:27:52 +0000 | [diff] [blame] | 820 | def SLT : SetCC_R<"slt", setlt, CPURegs>, ADD_FM<0, 0x2a>; |
| 821 | def SLTu : SetCC_R<"sltu", setult, CPURegs>, ADD_FM<0, 0x2b>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 822 | def AND : ArithLogicR<"and", CPURegsOpnd, 1, IIAlu, and>, ADD_FM<0, 0x24>; |
| 823 | def OR : ArithLogicR<"or", CPURegsOpnd, 1, IIAlu, or>, ADD_FM<0, 0x25>; |
| 824 | def XOR : ArithLogicR<"xor", CPURegsOpnd, 1, IIAlu, xor>, ADD_FM<0, 0x26>; |
| 825 | def NOR : LogicNOR<"nor", CPURegsOpnd>, ADD_FM<0, 0x27>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 826 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 827 | /// Shift Instructions |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 828 | def SLL : shift_rotate_imm<"sll", shamt, CPURegsOpnd, shl, immZExt5>, |
| 829 | SRA_FM<0, 0>; |
| 830 | def SRL : shift_rotate_imm<"srl", shamt, CPURegsOpnd, srl, immZExt5>, |
| 831 | SRA_FM<2, 0>; |
| 832 | def SRA : shift_rotate_imm<"sra", shamt, CPURegsOpnd, sra, immZExt5>, |
| 833 | SRA_FM<3, 0>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 834 | def SLLV : shift_rotate_reg<"sllv", CPURegsOpnd, shl>, SRLV_FM<4, 0>; |
| 835 | def SRLV : shift_rotate_reg<"srlv", CPURegsOpnd, srl>, SRLV_FM<6, 0>; |
| 836 | def SRAV : shift_rotate_reg<"srav", CPURegsOpnd, sra>, SRLV_FM<7, 0>; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 837 | |
| 838 | // Rotate Instructions |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 839 | let Predicates = [HasMips32r2, HasStdEnc] in { |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 840 | def ROTR : shift_rotate_imm<"rotr", shamt, CPURegsOpnd, rotr, immZExt5>, |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 841 | SRA_FM<2, 1>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 842 | def ROTRV : shift_rotate_reg<"rotrv", CPURegsOpnd, rotr>, SRLV_FM<6, 1>; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 843 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 844 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 845 | /// Load and Store Instructions |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 846 | /// aligned |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 847 | defm LB : LoadM<"lb", CPURegs, sextloadi8>, LW_FM<0x20>; |
| 848 | defm LBu : LoadM<"lbu", CPURegs, zextloadi8>, LW_FM<0x24>; |
| 849 | defm LH : LoadM<"lh", CPURegs, sextloadi16>, LW_FM<0x21>; |
| 850 | defm LHu : LoadM<"lhu", CPURegs, zextloadi16>, LW_FM<0x25>; |
| 851 | defm LW : LoadM<"lw", CPURegs, load>, LW_FM<0x23>; |
| 852 | defm SB : StoreM<"sb", CPURegs, truncstorei8>, LW_FM<0x28>; |
| 853 | defm SH : StoreM<"sh", CPURegs, truncstorei16>, LW_FM<0x29>; |
| 854 | defm SW : StoreM<"sw", CPURegs, store>, LW_FM<0x2b>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 855 | |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 856 | /// load/store left/right |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 857 | defm LWL : LoadLeftRightM<"lwl", MipsLWL, CPURegs>, LW_FM<0x22>; |
| 858 | defm LWR : LoadLeftRightM<"lwr", MipsLWR, CPURegs>, LW_FM<0x26>; |
| 859 | defm SWL : StoreLeftRightM<"swl", MipsSWL, CPURegs>, LW_FM<0x2a>; |
| 860 | defm SWR : StoreLeftRightM<"swr", MipsSWR, CPURegs>, LW_FM<0x2e>; |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 861 | |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 862 | def SYNC : SYNC_FT, SYNC_FM; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 863 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 864 | /// Load-linked, Store-conditional |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 865 | let Predicates = [NotN64, HasStdEnc] in { |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 866 | def LL : LLBase<"ll", CPURegsOpnd, mem>, LW_FM<0x30>; |
| 867 | def SC : SCBase<"sc", CPURegsOpnd, mem>, LW_FM<0x38>; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 868 | } |
| 869 | |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 870 | let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in { |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 871 | def LL_P8 : LLBase<"ll", CPURegsOpnd, mem64>, LW_FM<0x30>; |
| 872 | def SC_P8 : SCBase<"sc", CPURegsOpnd, mem64>, LW_FM<0x38>; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 873 | } |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 874 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 875 | /// Jump and Branch Instructions |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 876 | def J : JumpFJ<jmptarget, "j", br, bb>, FJ<2>, |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 877 | Requires<[RelocStatic, HasStdEnc]>, IsBranch; |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 878 | def JR : IndirectBranch<CPURegs>, MTLO_FM<8>; |
Akira Hatanaka | c230615 | 2012-12-20 04:22:39 +0000 | [diff] [blame] | 879 | def B : UncondBranch<"b">, B_FM; |
Akira Hatanaka | c488901 | 2012-12-20 04:10:13 +0000 | [diff] [blame] | 880 | def BEQ : CBranch<"beq", seteq, CPURegs>, BEQ_FM<4>; |
| 881 | def BNE : CBranch<"bne", setne, CPURegs>, BEQ_FM<5>; |
Akira Hatanaka | 5c54025 | 2012-12-20 04:13:23 +0000 | [diff] [blame] | 882 | def BGEZ : CBranchZero<"bgez", setge, CPURegs>, BGEZ_FM<1, 1>; |
| 883 | def BGTZ : CBranchZero<"bgtz", setgt, CPURegs>, BGEZ_FM<7, 0>; |
| 884 | def BLEZ : CBranchZero<"blez", setle, CPURegs>, BGEZ_FM<6, 0>; |
| 885 | def BLTZ : CBranchZero<"bltz", setlt, CPURegs>, BGEZ_FM<1, 0>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 886 | |
Akira Hatanaka | aa7c9cd | 2012-12-21 23:15:59 +0000 | [diff] [blame] | 887 | def BAL_BR: BAL_FT, BAL_FM; |
Akira Hatanaka | 6028796 | 2012-07-21 03:30:44 +0000 | [diff] [blame] | 888 | |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 889 | def JAL : JumpLink<"jal">, FJ<3>; |
| 890 | def JALR : JumpLinkReg<"jalr", CPURegs>, JALR_FM; |
Akira Hatanaka | 0c66403 | 2013-02-07 19:48:00 +0000 | [diff] [blame] | 891 | def JALRPseudo : JumpLinkRegPseudo<CPURegs, JALR, RA>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 892 | def BGEZAL : BGEZAL_FT<"bgezal", CPURegsOpnd>, BGEZAL_FM<0x11>; |
| 893 | def BLTZAL : BGEZAL_FT<"bltzal", CPURegsOpnd>, BGEZAL_FM<0x10>; |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 894 | def TAILCALL : JumpFJ<calltarget, "j", MipsTailCall, imm>, FJ<2>, IsTailCall; |
| 895 | def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, MTLO_FM<8>, IsTailCall; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 896 | |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 897 | def RET : RetBase<CPURegs>, MTLO_FM<8>; |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 898 | |
Akira Hatanaka | 544cc21 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 899 | // Exception handling related node and instructions. |
| 900 | // The conversion sequence is: |
| 901 | // ISD::EH_RETURN -> MipsISD::EH_RETURN -> |
| 902 | // MIPSeh_return -> (stack change + indirect branch) |
| 903 | // |
| 904 | // MIPSeh_return takes the place of regular return instruction |
| 905 | // but takes two arguments (V1, V0) which are used for storing |
| 906 | // the offset and return address respectively. |
| 907 | def SDT_MipsEHRET : SDTypeProfile<0, 2, [SDTCisInt<0>, SDTCisPtrTy<1>]>; |
| 908 | |
| 909 | def MIPSehret : SDNode<"MipsISD::EH_RETURN", SDT_MipsEHRET, |
| 910 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
| 911 | |
| 912 | let Uses = [V0, V1], isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 913 | def MIPSeh_return32 : MipsPseudo<(outs), (ins CPURegs:$spoff, CPURegs:$dst), |
| 914 | [(MIPSehret CPURegs:$spoff, CPURegs:$dst)]>; |
| 915 | def MIPSeh_return64 : MipsPseudo<(outs), (ins CPU64Regs:$spoff, |
| 916 | CPU64Regs:$dst), |
| 917 | [(MIPSehret CPU64Regs:$spoff, CPU64Regs:$dst)]>; |
| 918 | } |
| 919 | |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 920 | /// Multiply and Divide Instructions. |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 921 | def MULT : Mult<"mult", IIImul, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x18>; |
| 922 | def MULTu : Mult<"multu", IIImul, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x19>; |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 923 | def SDIV : Div<MipsDivRem, "div", IIIdiv, CPURegsOpnd, [HI, LO]>, |
| 924 | MULT_FM<0, 0x1a>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 925 | def UDIV : Div<MipsDivRemU, "divu", IIIdiv, CPURegsOpnd, [HI, LO]>, |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 926 | MULT_FM<0, 0x1b>; |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 927 | |
Akira Hatanaka | 7de001b | 2012-12-21 22:39:17 +0000 | [diff] [blame] | 928 | def MTHI : MoveToLOHI<"mthi", CPURegs, [HI]>, MTLO_FM<0x11>; |
| 929 | def MTLO : MoveToLOHI<"mtlo", CPURegs, [LO]>, MTLO_FM<0x13>; |
| 930 | def MFHI : MoveFromLOHI<"mfhi", CPURegs, [HI]>, MFLO_FM<0x10>; |
| 931 | def MFLO : MoveFromLOHI<"mflo", CPURegs, [LO]>, MFLO_FM<0x12>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 932 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 933 | /// Sign Ext In Register Instructions. |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 934 | def SEB : SignExtInReg<"seb", i8, CPURegs>, SEB_FM<0x10, 0x20>; |
| 935 | def SEH : SignExtInReg<"seh", i16, CPURegs>, SEB_FM<0x18, 0x20>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 936 | |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 937 | /// Count Leading |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 938 | def CLZ : CountLeading0<"clz", CPURegsOpnd>, CLO_FM<0x20>; |
| 939 | def CLO : CountLeading1<"clo", CPURegsOpnd>, CLO_FM<0x21>; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 940 | |
Akira Hatanaka | 4d2b0f3 | 2011-12-20 23:47:44 +0000 | [diff] [blame] | 941 | /// Word Swap Bytes Within Halfwords |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 942 | def WSBH : SubwordSwap<"wsbh", CPURegsOpnd>, SEB_FM<2, 0x20>; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 943 | |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 944 | /// No operation. |
Akira Hatanaka | 6c59c9f | 2013-02-06 21:50:15 +0000 | [diff] [blame] | 945 | def NOP : PseudoSE<(outs), (ins), []>, PseudoInstExpansion<(SLL ZERO, ZERO, 0)>; |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 946 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 947 | // FrameIndexes are legalized when they are operands from load/store |
Bruno Cardoso Lopes | b42abeb | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 948 | // instructions. The same not happens for stack address copies, so an |
| 949 | // add op with mem ComplexPattern is used and the stack address copy |
| 950 | // can be matched. It's similar to Sparc LEA_ADDRi |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 951 | def LEA_ADDiu : EffectiveAddress<"addiu", CPURegs, mem_ea>, LW_FM<9>; |
Bruno Cardoso Lopes | b42abeb | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 952 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 953 | // MADD*/MSUB* |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 954 | def MADD : MArithR<"madd", MipsMAdd, 1>, MULT_FM<0x1c, 0>; |
| 955 | def MADDU : MArithR<"maddu", MipsMAddu, 1>, MULT_FM<0x1c, 1>; |
| 956 | def MSUB : MArithR<"msub", MipsMSub>, MULT_FM<0x1c, 4>; |
| 957 | def MSUBU : MArithR<"msubu", MipsMSubu>, MULT_FM<0x1c, 5>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 958 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 959 | def RDHWR : ReadHardware<CPURegs, HWRegsOpnd>, RDHWR_FM; |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 960 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 961 | def EXT : ExtBase<"ext", CPURegsOpnd>, EXT_FM<0>; |
| 962 | def INS : InsBase<"ins", CPURegsOpnd>, EXT_FM<4>; |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 963 | |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 964 | /// Move Control Registers From/To CPU Registers |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 965 | def MFC0_3OP : MFC3OP<(outs CPURegsOpnd:$rt), |
| 966 | (ins CPURegsOpnd:$rd, uimm16:$sel), |
Akira Hatanaka | 5f560bb | 2013-01-04 19:13:49 +0000 | [diff] [blame] | 967 | "mfc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 0>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 968 | |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 969 | def MTC0_3OP : MFC3OP<(outs CPURegsOpnd:$rd, uimm16:$sel), |
| 970 | (ins CPURegsOpnd:$rt), |
Akira Hatanaka | 5f560bb | 2013-01-04 19:13:49 +0000 | [diff] [blame] | 971 | "mtc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 4>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 972 | |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 973 | def MFC2_3OP : MFC3OP<(outs CPURegsOpnd:$rt), |
| 974 | (ins CPURegsOpnd:$rd, uimm16:$sel), |
Akira Hatanaka | 5f560bb | 2013-01-04 19:13:49 +0000 | [diff] [blame] | 975 | "mfc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 0>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 976 | |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 977 | def MTC2_3OP : MFC3OP<(outs CPURegsOpnd:$rd, uimm16:$sel), |
| 978 | (ins CPURegsOpnd:$rt), |
Akira Hatanaka | 5f560bb | 2013-01-04 19:13:49 +0000 | [diff] [blame] | 979 | "mtc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 4>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 980 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 981 | //===----------------------------------------------------------------------===// |
Jack Carter | 04376eb | 2012-09-07 01:42:38 +0000 | [diff] [blame] | 982 | // Instruction aliases |
| 983 | //===----------------------------------------------------------------------===// |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 984 | def : InstAlias<"move $dst, $src", |
| 985 | (ADDu CPURegsOpnd:$dst, CPURegsOpnd:$src,ZERO), 1>, |
| 986 | Requires<[NotMips64]>; |
| 987 | def : InstAlias<"move $dst, $src", |
Akira Hatanaka | 1ae08e0 | 2013-03-04 22:25:01 +0000 | [diff] [blame^] | 988 | (OR CPURegsOpnd:$dst, CPURegsOpnd:$src,ZERO), 1>, |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 989 | Requires<[NotMips64]>; |
| 990 | def : InstAlias<"bal $offset", (BGEZAL RA, brtarget:$offset), 1>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 991 | def : InstAlias<"addu $rs, $rt, $imm", |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 992 | (ADDiu CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 993 | def : InstAlias<"add $rs, $rt, $imm", |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 994 | (ADDi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 995 | def : InstAlias<"and $rs, $rt, $imm", |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 996 | (ANDi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>; |
| 997 | def : InstAlias<"j $rs", (JR CPURegs:$rs), 0>, |
| 998 | Requires<[NotMips64]>; |
Akira Hatanaka | 0c66403 | 2013-02-07 19:48:00 +0000 | [diff] [blame] | 999 | def : InstAlias<"jalr $rs", (JALR RA, CPURegs:$rs)>, Requires<[NotMips64]>; |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 1000 | def : InstAlias<"not $rt, $rs", |
| 1001 | (NOR CPURegsOpnd:$rt, CPURegsOpnd:$rs, ZERO), 1>; |
| 1002 | def : InstAlias<"neg $rt, $rs", |
| 1003 | (SUB CPURegsOpnd:$rt, ZERO, CPURegsOpnd:$rs), 1>; |
| 1004 | def : InstAlias<"negu $rt, $rs", |
| 1005 | (SUBu CPURegsOpnd:$rt, ZERO, CPURegsOpnd:$rs), 1>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1006 | def : InstAlias<"slt $rs, $rt, $imm", |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 1007 | (SLTi CPURegsOpnd:$rs, CPURegs:$rt, simm16:$imm), 0>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1008 | def : InstAlias<"xor $rs, $rt, $imm", |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 1009 | (XORi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>, |
| 1010 | Requires<[NotMips64]>; |
| 1011 | def : InstAlias<"nop", (SLL ZERO, ZERO, 0), 1>; |
| 1012 | def : InstAlias<"mfc0 $rt, $rd", |
| 1013 | (MFC0_3OP CPURegsOpnd:$rt, CPURegsOpnd:$rd, 0), 0>; |
| 1014 | def : InstAlias<"mtc0 $rt, $rd", |
| 1015 | (MTC0_3OP CPURegsOpnd:$rd, 0, CPURegsOpnd:$rt), 0>; |
| 1016 | def : InstAlias<"mfc2 $rt, $rd", |
| 1017 | (MFC2_3OP CPURegsOpnd:$rt, CPURegsOpnd:$rd, 0), 0>; |
| 1018 | def : InstAlias<"mtc2 $rt, $rd", |
| 1019 | (MTC2_3OP CPURegsOpnd:$rd, 0, CPURegsOpnd:$rt), 0>; |
Jack Carter | 04376eb | 2012-09-07 01:42:38 +0000 | [diff] [blame] | 1020 | |
| 1021 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1022 | // Assembler Pseudo Instructions |
| 1023 | //===----------------------------------------------------------------------===// |
| 1024 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1025 | class LoadImm32< string instr_asm, Operand Od, RegisterOperand RO> : |
| 1026 | MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32), |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1027 | !strconcat(instr_asm, "\t$rt, $imm32")> ; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1028 | def LoadImm32Reg : LoadImm32<"li", shamt,CPURegsOpnd>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1029 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1030 | class LoadAddress<string instr_asm, Operand MemOpnd, RegisterOperand RO> : |
| 1031 | MipsAsmPseudoInst<(outs RO:$rt), (ins MemOpnd:$addr), |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1032 | !strconcat(instr_asm, "\t$rt, $addr")> ; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1033 | def LoadAddr32Reg : LoadAddress<"la", mem, CPURegsOpnd>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1034 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1035 | class LoadAddressImm<string instr_asm, Operand Od, RegisterOperand RO> : |
| 1036 | MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32), |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1037 | !strconcat(instr_asm, "\t$rt, $imm32")> ; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1038 | def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegsOpnd>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1039 | |
| 1040 | |
| 1041 | |
| 1042 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1043 | // Arbitrary patterns that map to one or more instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1044 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1045 | |
| 1046 | // Small immediates |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1047 | def : MipsPat<(i32 immSExt16:$in), |
| 1048 | (ADDiu ZERO, imm:$in)>; |
| 1049 | def : MipsPat<(i32 immZExt16:$in), |
| 1050 | (ORi ZERO, imm:$in)>; |
| 1051 | def : MipsPat<(i32 immLow16Zero:$in), |
| 1052 | (LUi (HI16 imm:$in))>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1053 | |
| 1054 | // Arbitrary immediates |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1055 | def : MipsPat<(i32 imm:$imm), |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1056 | (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>; |
| 1057 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1058 | // Carry MipsPatterns |
| 1059 | def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs), |
| 1060 | (SUBu CPURegs:$lhs, CPURegs:$rhs)>; |
| 1061 | def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs), |
| 1062 | (ADDu CPURegs:$lhs, CPURegs:$rhs)>; |
| 1063 | def : MipsPat<(addc CPURegs:$src, immSExt16:$imm), |
| 1064 | (ADDiu CPURegs:$src, imm:$imm)>; |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 1065 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1066 | // Call |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1067 | def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)), |
| 1068 | (JAL tglobaladdr:$dst)>; |
| 1069 | def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)), |
| 1070 | (JAL texternalsym:$dst)>; |
| 1071 | //def : MipsPat<(MipsJmpLink CPURegs:$dst), |
| 1072 | // (JALR CPURegs:$dst)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1073 | |
Akira Hatanaka | e050902 | 2012-10-19 21:30:15 +0000 | [diff] [blame] | 1074 | // Tail call |
| 1075 | def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)), |
| 1076 | (TAILCALL tglobaladdr:$dst)>; |
| 1077 | def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)), |
| 1078 | (TAILCALL texternalsym:$dst)>; |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 1079 | // hi/lo relocs |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1080 | def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>; |
| 1081 | def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>; |
| 1082 | def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>; |
| 1083 | def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>; |
| 1084 | def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>; |
Akira Hatanaka | f09a037 | 2012-11-21 20:40:38 +0000 | [diff] [blame] | 1085 | def : MipsPat<(MipsHi texternalsym:$in), (LUi texternalsym:$in)>; |
Akira Hatanaka | 74c7634 | 2011-11-16 22:39:56 +0000 | [diff] [blame] | 1086 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1087 | def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>; |
| 1088 | def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>; |
| 1089 | def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>; |
| 1090 | def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>; |
| 1091 | def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>; |
Akira Hatanaka | f09a037 | 2012-11-21 20:40:38 +0000 | [diff] [blame] | 1092 | def : MipsPat<(MipsLo texternalsym:$in), (ADDiu ZERO, texternalsym:$in)>; |
Akira Hatanaka | 74c7634 | 2011-11-16 22:39:56 +0000 | [diff] [blame] | 1093 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1094 | def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)), |
| 1095 | (ADDiu CPURegs:$hi, tglobaladdr:$lo)>; |
| 1096 | def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)), |
| 1097 | (ADDiu CPURegs:$hi, tblockaddress:$lo)>; |
| 1098 | def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)), |
| 1099 | (ADDiu CPURegs:$hi, tjumptable:$lo)>; |
| 1100 | def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)), |
| 1101 | (ADDiu CPURegs:$hi, tconstpool:$lo)>; |
| 1102 | def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)), |
| 1103 | (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>; |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 1104 | |
| 1105 | // gp_rel relocs |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1106 | def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)), |
| 1107 | (ADDiu CPURegs:$gp, tglobaladdr:$in)>; |
| 1108 | def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)), |
| 1109 | (ADDiu CPURegs:$gp, tconstpool:$in)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1110 | |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 1111 | // wrapper_pic |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 1112 | class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>: |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1113 | MipsPat<(MipsWrapper RC:$gp, node:$in), |
| 1114 | (ADDiuOp RC:$gp, node:$in)>; |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 1115 | |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 1116 | def : WrapperPat<tglobaladdr, ADDiu, CPURegs>; |
| 1117 | def : WrapperPat<tconstpool, ADDiu, CPURegs>; |
| 1118 | def : WrapperPat<texternalsym, ADDiu, CPURegs>; |
| 1119 | def : WrapperPat<tblockaddress, ADDiu, CPURegs>; |
| 1120 | def : WrapperPat<tjumptable, ADDiu, CPURegs>; |
| 1121 | def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>; |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 1122 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1123 | // Mips does not have "not", so we expand our way |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1124 | def : MipsPat<(not CPURegs:$in), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1125 | (NOR CPURegsOpnd:$in, ZERO)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1126 | |
Akira Hatanaka | ab05b6c | 2011-12-20 22:33:53 +0000 | [diff] [blame] | 1127 | // extended loads |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 1128 | let Predicates = [NotN64, HasStdEnc] in { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1129 | def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>; |
| 1130 | def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>; |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 1131 | def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>; |
Akira Hatanaka | ab05b6c | 2011-12-20 22:33:53 +0000 | [diff] [blame] | 1132 | } |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 1133 | let Predicates = [IsN64, HasStdEnc] in { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1134 | def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>; |
| 1135 | def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>; |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 1136 | def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>; |
Akira Hatanaka | ab05b6c | 2011-12-20 22:33:53 +0000 | [diff] [blame] | 1137 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1138 | |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 1139 | // peepholes |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 1140 | let Predicates = [NotN64, HasStdEnc] in { |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 1141 | def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>; |
Akira Hatanaka | c7541c4 | 2011-12-21 00:31:10 +0000 | [diff] [blame] | 1142 | } |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 1143 | let Predicates = [IsN64, HasStdEnc] in { |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 1144 | def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>; |
Akira Hatanaka | c7541c4 | 2011-12-21 00:31:10 +0000 | [diff] [blame] | 1145 | } |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 1146 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1147 | // brcond patterns |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 1148 | multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp, |
| 1149 | Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp, |
| 1150 | Instruction SLTiuOp, Register ZEROReg> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1151 | def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst), |
| 1152 | (BNEOp RC:$lhs, ZEROReg, bb:$dst)>; |
| 1153 | def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst), |
| 1154 | (BEQOp RC:$lhs, ZEROReg, bb:$dst)>; |
Bruno Cardoso Lopes | 332a3d2 | 2007-07-11 22:47:02 +0000 | [diff] [blame] | 1155 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1156 | def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst), |
| 1157 | (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>; |
| 1158 | def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst), |
| 1159 | (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>; |
| 1160 | def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst), |
| 1161 | (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>; |
| 1162 | def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst), |
| 1163 | (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1164 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1165 | def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst), |
| 1166 | (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>; |
| 1167 | def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst), |
| 1168 | (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1169 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1170 | def : MipsPat<(brcond RC:$cond, bb:$dst), |
| 1171 | (BNEOp RC:$cond, ZEROReg, bb:$dst)>; |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 1172 | } |
| 1173 | |
| 1174 | defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1175 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 1176 | // setcc patterns |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1177 | multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp, |
| 1178 | Instruction SLTuOp, Register ZEROReg> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1179 | def : MipsPat<(seteq RC:$lhs, RC:$rhs), |
| 1180 | (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>; |
| 1181 | def : MipsPat<(setne RC:$lhs, RC:$rhs), |
| 1182 | (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1183 | } |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 1184 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1185 | multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1186 | def : MipsPat<(setle RC:$lhs, RC:$rhs), |
| 1187 | (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>; |
| 1188 | def : MipsPat<(setule RC:$lhs, RC:$rhs), |
| 1189 | (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1190 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1191 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1192 | multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1193 | def : MipsPat<(setgt RC:$lhs, RC:$rhs), |
| 1194 | (SLTOp RC:$rhs, RC:$lhs)>; |
| 1195 | def : MipsPat<(setugt RC:$lhs, RC:$rhs), |
| 1196 | (SLTuOp RC:$rhs, RC:$lhs)>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1197 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1198 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1199 | multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1200 | def : MipsPat<(setge RC:$lhs, RC:$rhs), |
| 1201 | (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>; |
| 1202 | def : MipsPat<(setuge RC:$lhs, RC:$rhs), |
| 1203 | (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1204 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1205 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1206 | multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp, |
| 1207 | Instruction SLTiuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1208 | def : MipsPat<(setge RC:$lhs, immSExt16:$rhs), |
| 1209 | (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>; |
| 1210 | def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs), |
| 1211 | (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1212 | } |
| 1213 | |
| 1214 | defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>; |
| 1215 | defm : SetlePats<CPURegs, SLT, SLTu>; |
| 1216 | defm : SetgtPats<CPURegs, SLT, SLTu>; |
| 1217 | defm : SetgePats<CPURegs, SLT, SLTu>; |
| 1218 | defm : SetgeImmPats<CPURegs, SLTi, SLTiu>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1219 | |
Akira Hatanaka | 4d2b0f3 | 2011-12-20 23:47:44 +0000 | [diff] [blame] | 1220 | // bswap pattern |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1221 | def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>; |
Akira Hatanaka | 4d2b0f3 | 2011-12-20 23:47:44 +0000 | [diff] [blame] | 1222 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1223 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1224 | // Floating Point Support |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1225 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1226 | |
| 1227 | include "MipsInstrFPU.td" |
Akira Hatanaka | 9593484 | 2011-09-24 01:34:44 +0000 | [diff] [blame] | 1228 | include "Mips64InstrInfo.td" |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 1229 | include "MipsCondMov.td" |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1230 | |
Akira Hatanaka | e10d972 | 2012-05-08 19:08:58 +0000 | [diff] [blame] | 1231 | // |
| 1232 | // Mips16 |
| 1233 | |
| 1234 | include "Mips16InstrFormats.td" |
Akira Hatanaka | 4a5a894 | 2012-05-24 18:32:33 +0000 | [diff] [blame] | 1235 | include "Mips16InstrInfo.td" |
Akira Hatanaka | 7509ec1 | 2012-09-27 01:50:59 +0000 | [diff] [blame] | 1236 | |
| 1237 | // DSP |
| 1238 | include "MipsDSPInstrFormats.td" |
| 1239 | include "MipsDSPInstrInfo.td" |
| 1240 | |