blob: 25b5d240be069d3e59f57a462a7947a3793cfc1b [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakadb548262011-07-19 23:30:50 +000036def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000037
Akira Hatanaka40eda462011-09-22 23:31:54 +000038def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
39 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
40def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000042 SDTCisSameAs<0, 4>]>;
43
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000044def SDTMipsLoadLR : SDTypeProfile<1, 2,
45 [SDTCisInt<0>, SDTCisPtrTy<1>,
46 SDTCisSameAs<0, 2>]>;
47
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000048// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000049def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000050 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000051 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000053// Tail call
54def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink,
55 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
56
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +000075def MipsRet : SDNode<"MipsISD::Ret", SDTNone,
76 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000080 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000082 [SDNPHasChain, SDNPSideEffect,
83 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000084
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000085// MAdd*/MSub* nodes
86def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
87 [SDNPOptInGlue, SDNPOutGlue]>;
88def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
89 [SDNPOptInGlue, SDNPOutGlue]>;
90def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
91 [SDNPOptInGlue, SDNPOutGlue]>;
92def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
93 [SDNPOptInGlue, SDNPOutGlue]>;
94
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000095// DivRem(u) nodes
96def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
97 [SDNPOutGlue]>;
98def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
99 [SDNPOutGlue]>;
100
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000101// Target constant nodes that are not part of any isel patterns and remain
102// unchanged can cause instructions with illegal operands to be emitted.
103// Wrapper node patterns give the instruction selector a chance to replace
104// target constant nodes that would otherwise remain unchanged with ADDiu
105// nodes. Without these wrapper node patterns, the following conditional move
106// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000107// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000108// movn %got(d)($gp), %got(c)($gp), $4
109// This instruction is illegal since movn can take only register operands.
110
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000111def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000112
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000113def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000114
Akira Hatanakabb15e112011-08-17 02:05:42 +0000115def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
116def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
117
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000118def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
119 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
120def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
121 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
122def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
123 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
124def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
125 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
126def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
127 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
128def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
129 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
130def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
131 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
132def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
133 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
134
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000135//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000136// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000137//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000138def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
139 AssemblerPredicate<"FeatureSEInReg">;
140def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
141 AssemblerPredicate<"FeatureBitCount">;
142def HasSwap : Predicate<"Subtarget.hasSwap()">,
143 AssemblerPredicate<"FeatureSwap">;
144def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
145 AssemblerPredicate<"FeatureCondMov">;
Akira Hatanaka0301bc52012-11-15 21:17:13 +0000146def HasFPIdx : Predicate<"Subtarget.hasFPIdx()">,
147 AssemblerPredicate<"FeatureFPIdx">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000148def HasMips32 : Predicate<"Subtarget.hasMips32()">,
149 AssemblerPredicate<"FeatureMips32">;
150def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
151 AssemblerPredicate<"FeatureMips32r2">;
152def HasMips64 : Predicate<"Subtarget.hasMips64()">,
153 AssemblerPredicate<"FeatureMips64">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000154def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
155 AssemblerPredicate<"!FeatureMips64">;
156def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
157 AssemblerPredicate<"FeatureMips64r2">;
158def IsN64 : Predicate<"Subtarget.isABI_N64()">,
159 AssemblerPredicate<"FeatureN64">;
160def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
161 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000162def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
163 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000164def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
165 AssemblerPredicate<"FeatureMips32">;
166def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
167 AssemblerPredicate<"FeatureMips32">;
168def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
169 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000170def HasStdEnc : Predicate<"Subtarget.hasStandardEncoding()">,
171 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000172
Akira Hatanaka14180452012-06-14 21:03:23 +0000173class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000174 let Predicates = [HasStdEnc];
Akira Hatanaka14180452012-06-14 21:03:23 +0000175}
176
Akira Hatanaka02320642012-12-13 00:32:01 +0000177class IsCommutable {
178 bit isCommutable = 1;
179}
180
Akira Hatanaka1f027132012-10-19 21:11:03 +0000181class IsBranch {
182 bit isBranch = 1;
183}
184
185class IsReturn {
186 bit isReturn = 1;
187}
188
189class IsCall {
190 bit isCall = 1;
191}
192
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000193class IsTailCall {
194 bit isCall = 1;
195 bit isTerminator = 1;
196 bit isReturn = 1;
197 bit isBarrier = 1;
198 bit hasExtraSrcRegAllocReq = 1;
199 bit isCodeGenOnly = 1;
200}
201
Akira Hatanaka497204a2012-10-31 18:37:55 +0000202class IsAsCheapAsAMove {
203 bit isAsCheapAsAMove = 1;
204}
205
Akira Hatanaka3c770332012-11-03 00:53:12 +0000206class NeverHasSideEffects {
207 bit neverHasSideEffects = 1;
208}
209
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000210//===----------------------------------------------------------------------===//
211// Instruction format superclass
212//===----------------------------------------------------------------------===//
213
214include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000215
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000216//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000217// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000218//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000219
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000221def jmptarget : Operand<OtherVT> {
222 let EncoderMethod = "getJumpTargetOpValue";
223}
224def brtarget : Operand<OtherVT> {
225 let EncoderMethod = "getBranchTargetOpValue";
226 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000227 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000228}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000229def calltarget : Operand<iPTR> {
230 let EncoderMethod = "getJumpTargetOpValue";
231}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000232def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000233def simm16 : Operand<i32> {
234 let DecoderMethod= "DecodeSimm16";
235}
Reed Kotler63f33122013-02-02 04:07:35 +0000236
237def simm20 : Operand<i32> {
238}
239
Akira Hatanakad55bb382011-10-11 00:11:12 +0000240def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000241def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000242
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000243// Unsigned Operand
244def uimm16 : Operand<i32> {
245 let PrintMethod = "printUnsignedImm";
246}
247
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000248def MipsMemAsmOperand : AsmOperandClass {
249 let Name = "Mem";
250 let ParserMethod = "parseMemOperand";
251}
252
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000253// Address operand
254def mem : Operand<i32> {
255 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000256 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000257 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000258 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000259}
260
Akira Hatanakad55bb382011-10-11 00:11:12 +0000261def mem64 : Operand<i64> {
262 let PrintMethod = "printMemOperand";
263 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000264 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000265 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000266}
267
Akira Hatanaka03236be2011-07-07 20:54:20 +0000268def mem_ea : Operand<i32> {
269 let PrintMethod = "printMemOperandEA";
270 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000271 let EncoderMethod = "getMemEncoding";
272}
273
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000274def mem_ea_64 : Operand<i64> {
275 let PrintMethod = "printMemOperandEA";
276 let MIOperandInfo = (ops CPU64Regs, simm16_64);
277 let EncoderMethod = "getMemEncoding";
278}
279
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000280// size operand of ext instruction
281def size_ext : Operand<i32> {
282 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000283 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000284}
285
286// size operand of ins instruction
287def size_ins : Operand<i32> {
288 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000289 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000290}
291
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000292// Transformation Function - get the lower 16 bits.
293def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000294 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000295}]>;
296
297// Transformation Function - get the higher 16 bits.
298def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000299 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000300}]>;
301
Akira Hatanakaee767fe2013-03-01 21:52:08 +0000302// Plus 1.
303def Plus1 : SDNodeXForm<imm, [{ return getImm(N, N->getSExtValue() + 1); }]>;
304
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000305// Node immediate fits as 16-bit sign extended on target immediate.
306// e.g. addi, andi
Reed Kotlerb2d12752013-02-08 21:42:56 +0000307def immSExt8 : PatLeaf<(imm), [{ return isInt<8>(N->getSExtValue()); }]>;
308
309// Node immediate fits as 16-bit sign extended on target immediate.
310// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000311def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000312
Reed Kotler0fd831322012-12-20 06:57:00 +0000313// Node immediate fits as 15-bit sign extended on target immediate.
314// e.g. addi, andi
315def immSExt15 : PatLeaf<(imm), [{ return isInt<15>(N->getSExtValue()); }]>;
316
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000317// Node immediate fits as 16-bit zero extended on target immediate.
318// The LO16 param means that only the lower 16 bits of the node
319// immediate are caught.
320// e.g. addiu, sltiu
321def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000323 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000324 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000325 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000326}], LO16>;
327
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000328// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000329def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000330 int64_t Val = N->getSExtValue();
331 return isInt<32>(Val) && !(Val & 0xffff);
332}]>;
333
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000334// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000335def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000336
Akira Hatanakaee767fe2013-03-01 21:52:08 +0000337// True if (N + 1) fits in 16-bit field.
338def immSExt16Plus1 : PatLeaf<(imm), [{
339 return isInt<17>(N->getSExtValue()) && isInt<16>(N->getSExtValue() + 1);
340}]>;
341
Eric Christopher3c999a22007-10-26 04:00:13 +0000342// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000343// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000344def addr :
Akira Hatanakaabbf9df2013-02-16 00:14:37 +0000345 ComplexPattern<iPTR, 2, "selectIntAddr", [frameindex]>;
Akira Hatanakadc2f7922013-02-15 21:20:45 +0000346
347def addrRegImm :
Akira Hatanakaabbf9df2013-02-16 00:14:37 +0000348 ComplexPattern<iPTR, 2, "selectAddrRegImm", [frameindex]>;
Akira Hatanakadc2f7922013-02-15 21:20:45 +0000349
350def addrDefault :
Akira Hatanakaabbf9df2013-02-16 00:14:37 +0000351 ComplexPattern<iPTR, 2, "selectAddrDefault", [frameindex]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000352
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000353//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000354// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000355//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000356
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000357// Arithmetic and logical instructions with 3 register operands.
Jack Carterec3199f2013-01-12 01:03:14 +0000358class ArithLogicR<string opstr, RegisterOperand RO, bit isComm = 0,
Akira Hatanaka24277732012-12-20 03:52:08 +0000359 InstrItinClass Itin = NoItinerary,
360 SDPatternOperator OpNode = null_frag>:
Jack Carterec3199f2013-01-12 01:03:14 +0000361 InstSE<(outs RO:$rd), (ins RO:$rs, RO:$rt),
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000362 !strconcat(opstr, "\t$rd, $rs, $rt"),
Jack Carterec3199f2013-01-12 01:03:14 +0000363 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000364 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000365 let isReMaterializable = 1;
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000366 string BaseOpcode;
367 string Arch;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000368}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000369
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000370// Arithmetic and logical instructions with 2 register operands.
Jack Carterec3199f2013-01-12 01:03:14 +0000371class ArithLogicI<string opstr, Operand Od, RegisterOperand RO,
Akira Hatanaka24277732012-12-20 03:52:08 +0000372 SDPatternOperator imm_type = null_frag,
373 SDPatternOperator OpNode = null_frag> :
Jack Carterec3199f2013-01-12 01:03:14 +0000374 InstSE<(outs RO:$rt), (ins RO:$rs, Od:$imm16),
Akira Hatanakaab48c502012-12-20 03:40:03 +0000375 !strconcat(opstr, "\t$rt, $rs, $imm16"),
Jack Carterec3199f2013-01-12 01:03:14 +0000376 [(set RO:$rt, (OpNode RO:$rs, imm_type:$imm16))], IIAlu, FrmI> {
Akira Hatanakaa6953492012-04-18 18:52:10 +0000377 let isReMaterializable = 1;
378}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000379
380// Arithmetic Multiply ADD/SUB
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000381class MArithR<string opstr, SDPatternOperator op = null_frag, bit isComm = 0> :
Jack Carterec3199f2013-01-12 01:03:14 +0000382 InstSE<(outs), (ins CPURegsOpnd:$rs, CPURegsOpnd:$rt),
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000383 !strconcat(opstr, "\t$rs, $rt"),
Jack Carterec3199f2013-01-12 01:03:14 +0000384 [(op CPURegsOpnd:$rs, CPURegsOpnd:$rt, LO, HI)], IIImul, FrmR> {
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000385 let Defs = [HI, LO];
386 let Uses = [HI, LO];
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000387 let isCommutable = isComm;
388}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000389
390// Logical
Jack Carterec3199f2013-01-12 01:03:14 +0000391class LogicNOR<string opstr, RegisterOperand RC>:
Akira Hatanaka2a732ec2012-12-21 22:35:47 +0000392 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt),
393 !strconcat(opstr, "\t$rd, $rs, $rt"),
394 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu, FrmR> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000395 let isCommutable = 1;
396}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000397
398// Shifts
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000399class shift_rotate_imm<string opstr, Operand ImmOpnd,
Jack Carterec3199f2013-01-12 01:03:14 +0000400 RegisterOperand RC, SDPatternOperator OpNode = null_frag,
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000401 SDPatternOperator PF = null_frag> :
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000402 InstSE<(outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
403 !strconcat(opstr, "\t$rd, $rt, $shamt"),
404 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000405
Jack Carterec3199f2013-01-12 01:03:14 +0000406class shift_rotate_reg<string opstr, RegisterOperand RC,
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000407 SDPatternOperator OpNode = null_frag>:
Jack Carterec3199f2013-01-12 01:03:14 +0000408 InstSE<(outs RC:$rd), (ins CPURegsOpnd:$rs, RC:$rt),
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000409 !strconcat(opstr, "\t$rd, $rt, $rs"),
Jack Carterec3199f2013-01-12 01:03:14 +0000410 [(set RC:$rd, (OpNode RC:$rt, CPURegsOpnd:$rs))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000411
412// Load Upper Imediate
Akira Hatanaka8e719fa2012-12-21 22:46:07 +0000413class LoadUpper<string opstr, RegisterClass RC, Operand Imm>:
414 InstSE<(outs RC:$rt), (ins Imm:$imm16), !strconcat(opstr, "\t$rt, $imm16"),
415 [], IIAlu, FrmI>, IsAsCheapAsAMove {
Akira Hatanaka02365942012-04-03 02:51:09 +0000416 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000417 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000418}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000419
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000420class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
421 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
422 bits<21> addr;
423 let Inst{25-21} = addr{20-16};
424 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000425 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000426}
427
Eric Christopher3c999a22007-10-26 04:00:13 +0000428// Memory Load/Store
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000429class Load<string opstr, SDPatternOperator OpNode, RegisterClass RC,
430 Operand MemOpnd> :
Akira Hatanaka16164652012-12-21 22:58:55 +0000431 InstSE<(outs RC:$rt), (ins MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
432 [(set RC:$rt, (OpNode addr:$addr))], NoItinerary, FrmI> {
433 let DecoderMethod = "DecodeMem";
434 let canFoldAsLoad = 1;
435}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000436
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000437class Store<string opstr, SDPatternOperator OpNode, RegisterClass RC,
438 Operand MemOpnd> :
Akira Hatanaka16164652012-12-21 22:58:55 +0000439 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
440 [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> {
441 let DecoderMethod = "DecodeMem";
442}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000443
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000444multiclass LoadM<string opstr, RegisterClass RC,
445 SDPatternOperator OpNode = null_frag> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000446 def NAME : Load<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>;
447 def _P8 : Load<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000448 let DecoderNamespace = "Mips64";
449 let isCodeGenOnly = 1;
450 }
Jia Liubb481f82012-02-28 07:46:26 +0000451}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000452
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000453multiclass StoreM<string opstr, RegisterClass RC,
454 SDPatternOperator OpNode = null_frag> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000455 def NAME : Store<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>;
456 def _P8 : Store<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000457 let DecoderNamespace = "Mips64";
458 let isCodeGenOnly = 1;
459 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000460}
461
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000462// Load/Store Left/Right
463let canFoldAsLoad = 1 in
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000464class LoadLeftRight<string opstr, SDNode OpNode, RegisterClass RC,
465 Operand MemOpnd> :
466 InstSE<(outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
467 !strconcat(opstr, "\t$rt, $addr"),
468 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], NoItinerary, FrmI> {
469 let DecoderMethod = "DecodeMem";
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000470 string Constraints = "$src = $rt";
471}
472
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000473class StoreLeftRight<string opstr, SDNode OpNode, RegisterClass RC,
474 Operand MemOpnd>:
475 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
476 [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> {
477 let DecoderMethod = "DecodeMem";
478}
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000479
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000480multiclass LoadLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000481 def NAME : LoadLeftRight<opstr, OpNode, RC, mem>,
482 Requires<[NotN64, HasStdEnc]>;
483 def _P8 : LoadLeftRight<opstr, OpNode, RC, mem64>,
484 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000485 let DecoderNamespace = "Mips64";
486 let isCodeGenOnly = 1;
487 }
488}
489
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000490multiclass StoreLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000491 def NAME : StoreLeftRight<opstr, OpNode, RC, mem>,
492 Requires<[NotN64, HasStdEnc]>;
493 def _P8 : StoreLeftRight<opstr, OpNode, RC, mem64>,
494 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000495 let DecoderNamespace = "Mips64";
496 let isCodeGenOnly = 1;
497 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000498}
499
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000500// Conditional Branch
Akira Hatanakac4889012012-12-20 04:10:13 +0000501class CBranch<string opstr, PatFrag cond_op, RegisterClass RC> :
502 InstSE<(outs), (ins RC:$rs, RC:$rt, brtarget:$offset),
503 !strconcat(opstr, "\t$rs, $rt, $offset"),
504 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$offset)], IIBranch,
505 FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000506 let isBranch = 1;
507 let isTerminator = 1;
508 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000509 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000510}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000511
Akira Hatanaka5c540252012-12-20 04:13:23 +0000512class CBranchZero<string opstr, PatFrag cond_op, RegisterClass RC> :
513 InstSE<(outs), (ins RC:$rs, brtarget:$offset),
514 !strconcat(opstr, "\t$rs, $offset"),
515 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$offset)], IIBranch, FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000516 let isBranch = 1;
517 let isTerminator = 1;
518 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000519 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000520}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000521
Eric Christopher3c999a22007-10-26 04:00:13 +0000522// SetCC
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000523class SetCC_R<string opstr, PatFrag cond_op, RegisterClass RC> :
Jack Carterec3199f2013-01-12 01:03:14 +0000524 InstSE<(outs CPURegsOpnd:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000525 !strconcat(opstr, "\t$rd, $rs, $rt"),
Jack Carterec3199f2013-01-12 01:03:14 +0000526 [(set CPURegsOpnd:$rd, (cond_op RC:$rs, RC:$rt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000527
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000528class SetCC_I<string opstr, PatFrag cond_op, Operand Od, PatLeaf imm_type,
529 RegisterClass RC>:
Jack Carterec3199f2013-01-12 01:03:14 +0000530 InstSE<(outs CPURegsOpnd:$rt), (ins RC:$rs, Od:$imm16),
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000531 !strconcat(opstr, "\t$rt, $rs, $imm16"),
Jack Cartere72fac62013-01-18 20:15:06 +0000532 [(set CPURegsOpnd:$rt, (cond_op RC:$rs, imm_type:$imm16))],
533 IIAlu, FrmI>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000534
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000535// Jump
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000536class JumpFJ<DAGOperand opnd, string opstr, SDPatternOperator operator,
537 SDPatternOperator targetoperator> :
538 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
539 [(operator targetoperator:$target)], IIBranch, FrmJ> {
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000540 let isTerminator=1;
541 let isBarrier=1;
542 let hasDelaySlot = 1;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000543 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000544 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000545}
546
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000547// Unconditional branch
Akira Hatanakac2306152012-12-20 04:22:39 +0000548class UncondBranch<string opstr> :
549 InstSE<(outs), (ins brtarget:$offset), !strconcat(opstr, "\t$offset"),
550 [(br bb:$offset)], IIBranch, FrmI> {
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000551 let isBranch = 1;
552 let isTerminator = 1;
553 let isBarrier = 1;
554 let hasDelaySlot = 1;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000555 let Predicates = [RelocPIC, HasStdEnc];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000556 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000557}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000558
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000559// Base class for indirect branch and return instruction classes.
560let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Akira Hatanaka1f027132012-10-19 21:11:03 +0000561class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>:
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000562 InstSE<(outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000563
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000564// Indirect branch
Akira Hatanaka1f027132012-10-19 21:11:03 +0000565class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000566 let isBranch = 1;
567 let isIndirectBranch = 1;
568}
569
570// Return instruction
Akira Hatanaka1f027132012-10-19 21:11:03 +0000571class RetBase<RegisterClass RC>: JumpFR<RC> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000572 let isReturn = 1;
573 let isCodeGenOnly = 1;
574 let hasCtrlDep = 1;
575 let hasExtraSrcRegAllocReq = 1;
576}
577
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000578// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000579let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000580 class JumpLink<string opstr> :
581 InstSE<(outs), (ins calltarget:$target), !strconcat(opstr, "\t$target"),
582 [(MipsJmpLink imm:$target)], IIBranch, FrmJ> {
583 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000584 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000585
Akira Hatanaka0c664032013-02-07 19:48:00 +0000586 class JumpLinkRegPseudo<RegisterClass RC, Instruction JALRInst,
587 Register RetReg>:
588 PseudoSE<(outs), (ins RC:$rs), [(MipsJmpLink RC:$rs)], IIBranch>,
589 PseudoInstExpansion<(JALRInst RetReg, RC:$rs)>;
590
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000591 class JumpLinkReg<string opstr, RegisterClass RC>:
Akira Hatanaka0c664032013-02-07 19:48:00 +0000592 InstSE<(outs RC:$rd), (ins RC:$rs), !strconcat(opstr, "\t$rd, $rs"),
593 [], IIBranch, FrmR>;
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000594
Jack Carterec3199f2013-01-12 01:03:14 +0000595 class BGEZAL_FT<string opstr, RegisterOperand RO> :
596 InstSE<(outs), (ins RO:$rs, brtarget:$offset),
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000597 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI>;
598
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000599}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000600
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000601class BAL_FT :
602 InstSE<(outs), (ins brtarget:$offset), "bal\t$offset", [], IIBranch, FrmI> {
603 let isBranch = 1;
604 let isTerminator = 1;
605 let isBarrier = 1;
606 let hasDelaySlot = 1;
607 let Defs = [RA];
608}
609
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000610// Sync
611let hasSideEffects = 1 in
612class SYNC_FT :
613 InstSE<(outs), (ins i32imm:$stype), "sync $stype", [(MipsSync imm:$stype)],
614 NoItinerary, FrmOther>;
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000615
Eric Christopher3c999a22007-10-26 04:00:13 +0000616// Mul, Div
Jack Carterec3199f2013-01-12 01:03:14 +0000617class Mult<string opstr, InstrItinClass itin, RegisterOperand RO,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000618 list<Register> DefRegs> :
Jack Carterec3199f2013-01-12 01:03:14 +0000619 InstSE<(outs), (ins RO:$rs, RO:$rt), !strconcat(opstr, "\t$rs, $rt"), [],
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000620 itin, FrmR> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000621 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000622 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000623 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000624}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000625
Jack Carterec3199f2013-01-12 01:03:14 +0000626class Div<SDNode op, string opstr, InstrItinClass itin, RegisterOperand RO,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000627 list<Register> DefRegs> :
Jack Carterec3199f2013-01-12 01:03:14 +0000628 InstSE<(outs), (ins RO:$rs, RO:$rt),
629 !strconcat(opstr, "\t$$zero, $rs, $rt"), [(op RO:$rs, RO:$rt)], itin,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000630 FrmR> {
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000631 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000632}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000633
Eric Christopher3c999a22007-10-26 04:00:13 +0000634// Move from Hi/Lo
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000635class MoveFromLOHI<string opstr, RegisterClass RC, list<Register> UseRegs>:
636 InstSE<(outs RC:$rd), (ins), !strconcat(opstr, "\t$rd"), [], IIHiLo, FrmR> {
Akira Hatanaka89d30662011-10-17 18:24:15 +0000637 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000638 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000639}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000640
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000641class MoveToLOHI<string opstr, RegisterClass RC, list<Register> DefRegs>:
642 InstSE<(outs), (ins RC:$rs), !strconcat(opstr, "\t$rs"), [], IIHiLo, FrmR> {
Akira Hatanaka89d30662011-10-17 18:24:15 +0000643 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000644 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000645}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000646
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000647class EffectiveAddress<string opstr, RegisterClass RC, Operand Mem> :
648 InstSE<(outs RC:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
649 [(set RC:$rt, addr:$addr)], NoItinerary, FrmI> {
650 let isCodeGenOnly = 1;
651 let DecoderMethod = "DecodeMem";
Jack Carter61de70d2012-08-06 23:29:06 +0000652}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000653
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000654// Count Leading Ones/Zeros in Word
Jack Carterec3199f2013-01-12 01:03:14 +0000655class CountLeading0<string opstr, RegisterOperand RO>:
656 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
657 [(set RO:$rd, (ctlz RO:$rs))], IIAlu, FrmR>,
Akira Hatanaka35242e22012-12-21 22:43:58 +0000658 Requires<[HasBitCount, HasStdEnc]>;
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000659
Jack Carterec3199f2013-01-12 01:03:14 +0000660class CountLeading1<string opstr, RegisterOperand RO>:
661 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
662 [(set RO:$rd, (ctlz (not RO:$rs)))], IIAlu, FrmR>,
Akira Hatanaka35242e22012-12-21 22:43:58 +0000663 Requires<[HasBitCount, HasStdEnc]>;
664
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000665
666// Sign Extend in Register.
Akira Hatanaka8aaed992012-12-21 22:41:52 +0000667class SignExtInReg<string opstr, ValueType vt, RegisterClass RC> :
668 InstSE<(outs RC:$rd), (ins RC:$rt), !strconcat(opstr, "\t$rd, $rt"),
669 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000670 let Predicates = [HasSEInReg, HasStdEnc];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000671}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000672
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000673// Subword Swap
Jack Carterec3199f2013-01-12 01:03:14 +0000674class SubwordSwap<string opstr, RegisterOperand RO>:
675 InstSE<(outs RO:$rd), (ins RO:$rt), !strconcat(opstr, "\t$rd, $rt"), [],
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000676 NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000677 let Predicates = [HasSwap, HasStdEnc];
Akira Hatanaka02365942012-04-03 02:51:09 +0000678 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000679}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000680
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000681// Read Hardware
Jack Carterec3199f2013-01-12 01:03:14 +0000682class ReadHardware<RegisterClass CPURegClass, RegisterOperand RO> :
683 InstSE<(outs CPURegClass:$rt), (ins RO:$rd), "rdhwr\t$rt, $rd", [],
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000684 IIAlu, FrmR>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000685
Akira Hatanaka667645f2011-08-17 22:59:46 +0000686// Ext and Ins
Jack Carterec3199f2013-01-12 01:03:14 +0000687class ExtBase<string opstr, RegisterOperand RO>:
688 InstSE<(outs RO:$rt), (ins RO:$rs, uimm16:$pos, size_ext:$size),
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000689 !strconcat(opstr, " $rt, $rs, $pos, $size"),
Jack Carterec3199f2013-01-12 01:03:14 +0000690 [(set RO:$rt, (MipsExt RO:$rs, imm:$pos, imm:$size))], NoItinerary,
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000691 FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000692 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000693}
694
Jack Carterec3199f2013-01-12 01:03:14 +0000695class InsBase<string opstr, RegisterOperand RO>:
696 InstSE<(outs RO:$rt), (ins RO:$rs, uimm16:$pos, size_ins:$size, RO:$src),
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000697 !strconcat(opstr, " $rt, $rs, $pos, $size"),
Jack Carterec3199f2013-01-12 01:03:14 +0000698 [(set RO:$rt, (MipsIns RO:$rs, imm:$pos, imm:$size, RO:$src))],
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000699 NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000700 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000701 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000702}
703
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000704// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000705class Atomic2Ops<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000706 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000707 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000708
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000709multiclass Atomic2Ops32<PatFrag Op> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000710 def NAME : Atomic2Ops<Op, CPURegs, CPURegs>, Requires<[NotN64, HasStdEnc]>;
711 def _P8 : Atomic2Ops<Op, CPURegs, CPU64Regs>,
712 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000713 let DecoderNamespace = "Mips64";
714 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000715}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000716
717// Atomic Compare & Swap.
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000718class AtomicCmpSwap<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000719 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000720 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000721
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000722multiclass AtomicCmpSwap32<PatFrag Op> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000723 def NAME : AtomicCmpSwap<Op, CPURegs, CPURegs>,
724 Requires<[NotN64, HasStdEnc]>;
725 def _P8 : AtomicCmpSwap<Op, CPURegs, CPU64Regs>,
726 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000727 let DecoderNamespace = "Mips64";
728 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000729}
730
Jack Carterec3199f2013-01-12 01:03:14 +0000731class LLBase<string opstr, RegisterOperand RO, Operand Mem> :
732 InstSE<(outs RO:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000733 [], NoItinerary, FrmI> {
734 let DecoderMethod = "DecodeMem";
Akira Hatanaka59068062011-11-11 04:14:30 +0000735 let mayLoad = 1;
736}
737
Jack Carterec3199f2013-01-12 01:03:14 +0000738class SCBase<string opstr, RegisterOperand RO, Operand Mem> :
739 InstSE<(outs RO:$dst), (ins RO:$rt, Mem:$addr),
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000740 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
741 let DecoderMethod = "DecodeMem";
Akira Hatanaka59068062011-11-11 04:14:30 +0000742 let mayStore = 1;
743 let Constraints = "$rt = $dst";
744}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000745
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000746class MFC3OP<dag outs, dag ins, string asmstr> :
747 InstSE<outs, ins, asmstr, [], NoItinerary, FrmFR>;
748
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000749//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000750// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000751//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000753// Return RA.
754let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000755def RetRA : PseudoSE<(outs), (ins), [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000756
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000757let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
758def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000759 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000760def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000761 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000762}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000763
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000764let usesCustomInserter = 1 in {
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000765 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8>;
766 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16>;
767 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32>;
768 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8>;
769 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16>;
770 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32>;
771 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8>;
772 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16>;
773 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32>;
774 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8>;
775 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16>;
776 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32>;
777 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8>;
778 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16>;
779 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32>;
780 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8>;
781 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16>;
782 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000783
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000784 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8>;
785 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16>;
786 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000787
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000788 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8>;
789 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16>;
790 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000791}
792
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000793//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000794// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000795//===----------------------------------------------------------------------===//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000796//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000797// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000798//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000799
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000800/// Arithmetic Instructions (ALU Immediate)
Jack Carterec3199f2013-01-12 01:03:14 +0000801def ADDiu : ArithLogicI<"addiu", simm16, CPURegsOpnd, immSExt16, add>,
Akira Hatanakaab48c502012-12-20 03:40:03 +0000802 ADDI_FM<0x9>, IsAsCheapAsAMove;
Jack Carterec3199f2013-01-12 01:03:14 +0000803def ADDi : ArithLogicI<"addi", simm16, CPURegsOpnd>, ADDI_FM<0x8>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000804def SLTi : SetCC_I<"slti", setlt, simm16, immSExt16, CPURegs>, SLTI_FM<0xa>;
805def SLTiu : SetCC_I<"sltiu", setult, simm16, immSExt16, CPURegs>, SLTI_FM<0xb>;
Jack Cartere72fac62013-01-18 20:15:06 +0000806def ANDi : ArithLogicI<"andi", uimm16, CPURegsOpnd, immZExt16, and>,
807 ADDI_FM<0xc>;
808def ORi : ArithLogicI<"ori", uimm16, CPURegsOpnd, immZExt16, or>,
809 ADDI_FM<0xd>;
810def XORi : ArithLogicI<"xori", uimm16, CPURegsOpnd, immZExt16, xor>,
811 ADDI_FM<0xe>;
Akira Hatanaka8e719fa2012-12-21 22:46:07 +0000812def LUi : LoadUpper<"lui", CPURegs, uimm16>, LUI_FM;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000813
814/// Arithmetic Instructions (3-Operand, R-Type)
Jack Carterec3199f2013-01-12 01:03:14 +0000815def ADDu : ArithLogicR<"addu", CPURegsOpnd, 1, IIAlu, add>, ADD_FM<0, 0x21>;
816def SUBu : ArithLogicR<"subu", CPURegsOpnd, 0, IIAlu, sub>, ADD_FM<0, 0x23>;
817def MUL : ArithLogicR<"mul", CPURegsOpnd, 1, IIImul, mul>, ADD_FM<0x1c, 2>;
818def ADD : ArithLogicR<"add", CPURegsOpnd>, ADD_FM<0, 0x20>;
819def SUB : ArithLogicR<"sub", CPURegsOpnd>, ADD_FM<0, 0x22>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000820def SLT : SetCC_R<"slt", setlt, CPURegs>, ADD_FM<0, 0x2a>;
821def SLTu : SetCC_R<"sltu", setult, CPURegs>, ADD_FM<0, 0x2b>;
Jack Carterec3199f2013-01-12 01:03:14 +0000822def AND : ArithLogicR<"and", CPURegsOpnd, 1, IIAlu, and>, ADD_FM<0, 0x24>;
823def OR : ArithLogicR<"or", CPURegsOpnd, 1, IIAlu, or>, ADD_FM<0, 0x25>;
824def XOR : ArithLogicR<"xor", CPURegsOpnd, 1, IIAlu, xor>, ADD_FM<0, 0x26>;
825def NOR : LogicNOR<"nor", CPURegsOpnd>, ADD_FM<0, 0x27>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000826
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000827/// Shift Instructions
Jack Cartere72fac62013-01-18 20:15:06 +0000828def SLL : shift_rotate_imm<"sll", shamt, CPURegsOpnd, shl, immZExt5>,
829 SRA_FM<0, 0>;
830def SRL : shift_rotate_imm<"srl", shamt, CPURegsOpnd, srl, immZExt5>,
831 SRA_FM<2, 0>;
832def SRA : shift_rotate_imm<"sra", shamt, CPURegsOpnd, sra, immZExt5>,
833 SRA_FM<3, 0>;
Jack Carterec3199f2013-01-12 01:03:14 +0000834def SLLV : shift_rotate_reg<"sllv", CPURegsOpnd, shl>, SRLV_FM<4, 0>;
835def SRLV : shift_rotate_reg<"srlv", CPURegsOpnd, srl>, SRLV_FM<6, 0>;
836def SRAV : shift_rotate_reg<"srav", CPURegsOpnd, sra>, SRLV_FM<7, 0>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000837
838// Rotate Instructions
Akira Hatanaka249330e2012-12-07 03:06:09 +0000839let Predicates = [HasMips32r2, HasStdEnc] in {
Jack Carterec3199f2013-01-12 01:03:14 +0000840 def ROTR : shift_rotate_imm<"rotr", shamt, CPURegsOpnd, rotr, immZExt5>,
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000841 SRA_FM<2, 1>;
Jack Carterec3199f2013-01-12 01:03:14 +0000842 def ROTRV : shift_rotate_reg<"rotrv", CPURegsOpnd, rotr>, SRLV_FM<6, 1>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000843}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000844
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000845/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000846/// aligned
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000847defm LB : LoadM<"lb", CPURegs, sextloadi8>, LW_FM<0x20>;
848defm LBu : LoadM<"lbu", CPURegs, zextloadi8>, LW_FM<0x24>;
849defm LH : LoadM<"lh", CPURegs, sextloadi16>, LW_FM<0x21>;
850defm LHu : LoadM<"lhu", CPURegs, zextloadi16>, LW_FM<0x25>;
851defm LW : LoadM<"lw", CPURegs, load>, LW_FM<0x23>;
852defm SB : StoreM<"sb", CPURegs, truncstorei8>, LW_FM<0x28>;
853defm SH : StoreM<"sh", CPURegs, truncstorei16>, LW_FM<0x29>;
854defm SW : StoreM<"sw", CPURegs, store>, LW_FM<0x2b>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000855
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000856/// load/store left/right
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000857defm LWL : LoadLeftRightM<"lwl", MipsLWL, CPURegs>, LW_FM<0x22>;
858defm LWR : LoadLeftRightM<"lwr", MipsLWR, CPURegs>, LW_FM<0x26>;
859defm SWL : StoreLeftRightM<"swl", MipsSWL, CPURegs>, LW_FM<0x2a>;
860defm SWR : StoreLeftRightM<"swr", MipsSWR, CPURegs>, LW_FM<0x2e>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000861
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000862def SYNC : SYNC_FT, SYNC_FM;
Akira Hatanakadb548262011-07-19 23:30:50 +0000863
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000864/// Load-linked, Store-conditional
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000865let Predicates = [NotN64, HasStdEnc] in {
Jack Carterec3199f2013-01-12 01:03:14 +0000866 def LL : LLBase<"ll", CPURegsOpnd, mem>, LW_FM<0x30>;
867 def SC : SCBase<"sc", CPURegsOpnd, mem>, LW_FM<0x38>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000868}
869
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000870let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in {
Jack Carterec3199f2013-01-12 01:03:14 +0000871 def LL_P8 : LLBase<"ll", CPURegsOpnd, mem64>, LW_FM<0x30>;
872 def SC_P8 : SCBase<"sc", CPURegsOpnd, mem64>, LW_FM<0x38>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000873}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000874
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000875/// Jump and Branch Instructions
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000876def J : JumpFJ<jmptarget, "j", br, bb>, FJ<2>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000877 Requires<[RelocStatic, HasStdEnc]>, IsBranch;
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000878def JR : IndirectBranch<CPURegs>, MTLO_FM<8>;
Akira Hatanakac2306152012-12-20 04:22:39 +0000879def B : UncondBranch<"b">, B_FM;
Akira Hatanakac4889012012-12-20 04:10:13 +0000880def BEQ : CBranch<"beq", seteq, CPURegs>, BEQ_FM<4>;
881def BNE : CBranch<"bne", setne, CPURegs>, BEQ_FM<5>;
Akira Hatanaka5c540252012-12-20 04:13:23 +0000882def BGEZ : CBranchZero<"bgez", setge, CPURegs>, BGEZ_FM<1, 1>;
883def BGTZ : CBranchZero<"bgtz", setgt, CPURegs>, BGEZ_FM<7, 0>;
884def BLEZ : CBranchZero<"blez", setle, CPURegs>, BGEZ_FM<6, 0>;
885def BLTZ : CBranchZero<"bltz", setlt, CPURegs>, BGEZ_FM<1, 0>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000886
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000887def BAL_BR: BAL_FT, BAL_FM;
Akira Hatanaka60287962012-07-21 03:30:44 +0000888
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000889def JAL : JumpLink<"jal">, FJ<3>;
890def JALR : JumpLinkReg<"jalr", CPURegs>, JALR_FM;
Akira Hatanaka0c664032013-02-07 19:48:00 +0000891def JALRPseudo : JumpLinkRegPseudo<CPURegs, JALR, RA>;
Jack Carterec3199f2013-01-12 01:03:14 +0000892def BGEZAL : BGEZAL_FT<"bgezal", CPURegsOpnd>, BGEZAL_FM<0x11>;
893def BLTZAL : BGEZAL_FT<"bltzal", CPURegsOpnd>, BGEZAL_FM<0x10>;
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000894def TAILCALL : JumpFJ<calltarget, "j", MipsTailCall, imm>, FJ<2>, IsTailCall;
895def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, MTLO_FM<8>, IsTailCall;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000896
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000897def RET : RetBase<CPURegs>, MTLO_FM<8>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000898
Akira Hatanaka544cc212013-01-30 00:26:49 +0000899// Exception handling related node and instructions.
900// The conversion sequence is:
901// ISD::EH_RETURN -> MipsISD::EH_RETURN ->
902// MIPSeh_return -> (stack change + indirect branch)
903//
904// MIPSeh_return takes the place of regular return instruction
905// but takes two arguments (V1, V0) which are used for storing
906// the offset and return address respectively.
907def SDT_MipsEHRET : SDTypeProfile<0, 2, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
908
909def MIPSehret : SDNode<"MipsISD::EH_RETURN", SDT_MipsEHRET,
910 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
911
912let Uses = [V0, V1], isTerminator = 1, isReturn = 1, isBarrier = 1 in {
913 def MIPSeh_return32 : MipsPseudo<(outs), (ins CPURegs:$spoff, CPURegs:$dst),
914 [(MIPSehret CPURegs:$spoff, CPURegs:$dst)]>;
915 def MIPSeh_return64 : MipsPseudo<(outs), (ins CPU64Regs:$spoff,
916 CPU64Regs:$dst),
917 [(MIPSehret CPU64Regs:$spoff, CPU64Regs:$dst)]>;
918}
919
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000920/// Multiply and Divide Instructions.
Jack Carterec3199f2013-01-12 01:03:14 +0000921def MULT : Mult<"mult", IIImul, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x18>;
922def MULTu : Mult<"multu", IIImul, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x19>;
Jack Cartere72fac62013-01-18 20:15:06 +0000923def SDIV : Div<MipsDivRem, "div", IIIdiv, CPURegsOpnd, [HI, LO]>,
924 MULT_FM<0, 0x1a>;
Jack Carterec3199f2013-01-12 01:03:14 +0000925def UDIV : Div<MipsDivRemU, "divu", IIIdiv, CPURegsOpnd, [HI, LO]>,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000926 MULT_FM<0, 0x1b>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000927
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000928def MTHI : MoveToLOHI<"mthi", CPURegs, [HI]>, MTLO_FM<0x11>;
929def MTLO : MoveToLOHI<"mtlo", CPURegs, [LO]>, MTLO_FM<0x13>;
930def MFHI : MoveFromLOHI<"mfhi", CPURegs, [HI]>, MFLO_FM<0x10>;
931def MFLO : MoveFromLOHI<"mflo", CPURegs, [LO]>, MFLO_FM<0x12>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000932
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000933/// Sign Ext In Register Instructions.
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000934def SEB : SignExtInReg<"seb", i8, CPURegs>, SEB_FM<0x10, 0x20>;
935def SEH : SignExtInReg<"seh", i16, CPURegs>, SEB_FM<0x18, 0x20>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000936
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000937/// Count Leading
Jack Carterec3199f2013-01-12 01:03:14 +0000938def CLZ : CountLeading0<"clz", CPURegsOpnd>, CLO_FM<0x20>;
939def CLO : CountLeading1<"clo", CPURegsOpnd>, CLO_FM<0x21>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000940
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000941/// Word Swap Bytes Within Halfwords
Jack Carterec3199f2013-01-12 01:03:14 +0000942def WSBH : SubwordSwap<"wsbh", CPURegsOpnd>, SEB_FM<2, 0x20>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000943
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000944/// No operation.
Akira Hatanaka6c59c9f2013-02-06 21:50:15 +0000945def NOP : PseudoSE<(outs), (ins), []>, PseudoInstExpansion<(SLL ZERO, ZERO, 0)>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000946
Eric Christopher3c999a22007-10-26 04:00:13 +0000947// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000948// instructions. The same not happens for stack address copies, so an
949// add op with mem ComplexPattern is used and the stack address copy
950// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000951def LEA_ADDiu : EffectiveAddress<"addiu", CPURegs, mem_ea>, LW_FM<9>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000952
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000953// MADD*/MSUB*
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000954def MADD : MArithR<"madd", MipsMAdd, 1>, MULT_FM<0x1c, 0>;
955def MADDU : MArithR<"maddu", MipsMAddu, 1>, MULT_FM<0x1c, 1>;
956def MSUB : MArithR<"msub", MipsMSub>, MULT_FM<0x1c, 4>;
957def MSUBU : MArithR<"msubu", MipsMSubu>, MULT_FM<0x1c, 5>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000958
Jack Carterec3199f2013-01-12 01:03:14 +0000959def RDHWR : ReadHardware<CPURegs, HWRegsOpnd>, RDHWR_FM;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000960
Jack Carterec3199f2013-01-12 01:03:14 +0000961def EXT : ExtBase<"ext", CPURegsOpnd>, EXT_FM<0>;
962def INS : InsBase<"ins", CPURegsOpnd>, EXT_FM<4>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000963
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000964/// Move Control Registers From/To CPU Registers
Jack Cartere72fac62013-01-18 20:15:06 +0000965def MFC0_3OP : MFC3OP<(outs CPURegsOpnd:$rt),
966 (ins CPURegsOpnd:$rd, uimm16:$sel),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000967 "mfc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 0>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000968
Jack Cartere72fac62013-01-18 20:15:06 +0000969def MTC0_3OP : MFC3OP<(outs CPURegsOpnd:$rd, uimm16:$sel),
970 (ins CPURegsOpnd:$rt),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000971 "mtc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 4>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000972
Jack Cartere72fac62013-01-18 20:15:06 +0000973def MFC2_3OP : MFC3OP<(outs CPURegsOpnd:$rt),
974 (ins CPURegsOpnd:$rd, uimm16:$sel),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000975 "mfc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 0>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000976
Jack Cartere72fac62013-01-18 20:15:06 +0000977def MTC2_3OP : MFC3OP<(outs CPURegsOpnd:$rd, uimm16:$sel),
978 (ins CPURegsOpnd:$rt),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000979 "mtc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 4>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000980
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000981//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +0000982// Instruction aliases
983//===----------------------------------------------------------------------===//
Jack Carter37ef65b2013-02-05 08:32:10 +0000984def : InstAlias<"move $dst, $src",
985 (ADDu CPURegsOpnd:$dst, CPURegsOpnd:$src,ZERO), 1>,
986 Requires<[NotMips64]>;
987def : InstAlias<"move $dst, $src",
Akira Hatanaka1ae08e02013-03-04 22:25:01 +0000988 (OR CPURegsOpnd:$dst, CPURegsOpnd:$src,ZERO), 1>,
Jack Carter37ef65b2013-02-05 08:32:10 +0000989 Requires<[NotMips64]>;
990def : InstAlias<"bal $offset", (BGEZAL RA, brtarget:$offset), 1>;
Jack Carterec3199f2013-01-12 01:03:14 +0000991def : InstAlias<"addu $rs, $rt, $imm",
Jack Carter37ef65b2013-02-05 08:32:10 +0000992 (ADDiu CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>;
Jack Carterec3199f2013-01-12 01:03:14 +0000993def : InstAlias<"add $rs, $rt, $imm",
Jack Carter37ef65b2013-02-05 08:32:10 +0000994 (ADDi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>;
Jack Carterec3199f2013-01-12 01:03:14 +0000995def : InstAlias<"and $rs, $rt, $imm",
Jack Carter37ef65b2013-02-05 08:32:10 +0000996 (ANDi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>;
997def : InstAlias<"j $rs", (JR CPURegs:$rs), 0>,
998 Requires<[NotMips64]>;
Akira Hatanaka0c664032013-02-07 19:48:00 +0000999def : InstAlias<"jalr $rs", (JALR RA, CPURegs:$rs)>, Requires<[NotMips64]>;
Jack Carter37ef65b2013-02-05 08:32:10 +00001000def : InstAlias<"not $rt, $rs",
1001 (NOR CPURegsOpnd:$rt, CPURegsOpnd:$rs, ZERO), 1>;
1002def : InstAlias<"neg $rt, $rs",
1003 (SUB CPURegsOpnd:$rt, ZERO, CPURegsOpnd:$rs), 1>;
1004def : InstAlias<"negu $rt, $rs",
1005 (SUBu CPURegsOpnd:$rt, ZERO, CPURegsOpnd:$rs), 1>;
Jack Carterec3199f2013-01-12 01:03:14 +00001006def : InstAlias<"slt $rs, $rt, $imm",
Jack Carter37ef65b2013-02-05 08:32:10 +00001007 (SLTi CPURegsOpnd:$rs, CPURegs:$rt, simm16:$imm), 0>;
Jack Carterec3199f2013-01-12 01:03:14 +00001008def : InstAlias<"xor $rs, $rt, $imm",
Jack Carter37ef65b2013-02-05 08:32:10 +00001009 (XORi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>,
1010 Requires<[NotMips64]>;
1011def : InstAlias<"nop", (SLL ZERO, ZERO, 0), 1>;
1012def : InstAlias<"mfc0 $rt, $rd",
1013 (MFC0_3OP CPURegsOpnd:$rt, CPURegsOpnd:$rd, 0), 0>;
1014def : InstAlias<"mtc0 $rt, $rd",
1015 (MTC0_3OP CPURegsOpnd:$rd, 0, CPURegsOpnd:$rt), 0>;
1016def : InstAlias<"mfc2 $rt, $rd",
1017 (MFC2_3OP CPURegsOpnd:$rt, CPURegsOpnd:$rd, 0), 0>;
1018def : InstAlias<"mtc2 $rt, $rd",
1019 (MTC2_3OP CPURegsOpnd:$rd, 0, CPURegsOpnd:$rt), 0>;
Jack Carter04376eb2012-09-07 01:42:38 +00001020
1021//===----------------------------------------------------------------------===//
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001022// Assembler Pseudo Instructions
1023//===----------------------------------------------------------------------===//
1024
Jack Carterec3199f2013-01-12 01:03:14 +00001025class LoadImm32< string instr_asm, Operand Od, RegisterOperand RO> :
1026 MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32),
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001027 !strconcat(instr_asm, "\t$rt, $imm32")> ;
Jack Carterec3199f2013-01-12 01:03:14 +00001028def LoadImm32Reg : LoadImm32<"li", shamt,CPURegsOpnd>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001029
Jack Carterec3199f2013-01-12 01:03:14 +00001030class LoadAddress<string instr_asm, Operand MemOpnd, RegisterOperand RO> :
1031 MipsAsmPseudoInst<(outs RO:$rt), (ins MemOpnd:$addr),
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001032 !strconcat(instr_asm, "\t$rt, $addr")> ;
Jack Carterec3199f2013-01-12 01:03:14 +00001033def LoadAddr32Reg : LoadAddress<"la", mem, CPURegsOpnd>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001034
Jack Carterec3199f2013-01-12 01:03:14 +00001035class LoadAddressImm<string instr_asm, Operand Od, RegisterOperand RO> :
1036 MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32),
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001037 !strconcat(instr_asm, "\t$rt, $imm32")> ;
Jack Carterec3199f2013-01-12 01:03:14 +00001038def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegsOpnd>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001039
1040
1041
1042//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001043// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001044//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001045
1046// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001047def : MipsPat<(i32 immSExt16:$in),
1048 (ADDiu ZERO, imm:$in)>;
1049def : MipsPat<(i32 immZExt16:$in),
1050 (ORi ZERO, imm:$in)>;
1051def : MipsPat<(i32 immLow16Zero:$in),
1052 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001053
1054// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001055def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001056 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1057
Akira Hatanaka14180452012-06-14 21:03:23 +00001058// Carry MipsPatterns
1059def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1060 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1061def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1062 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1063def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1064 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001065
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001066// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001067def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1068 (JAL tglobaladdr:$dst)>;
1069def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1070 (JAL texternalsym:$dst)>;
1071//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1072// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001073
Akira Hatanakae0509022012-10-19 21:30:15 +00001074// Tail call
1075def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
1076 (TAILCALL tglobaladdr:$dst)>;
1077def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
1078 (TAILCALL texternalsym:$dst)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001079// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001080def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1081def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1082def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1083def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1084def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001085def : MipsPat<(MipsHi texternalsym:$in), (LUi texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001086
Akira Hatanaka14180452012-06-14 21:03:23 +00001087def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1088def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1089def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1090def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1091def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001092def : MipsPat<(MipsLo texternalsym:$in), (ADDiu ZERO, texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001093
Akira Hatanaka14180452012-06-14 21:03:23 +00001094def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1095 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1096def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1097 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1098def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1099 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1100def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1101 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1102def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1103 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001104
1105// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001106def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1107 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1108def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1109 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001110
Akira Hatanaka342837d2011-05-28 01:07:07 +00001111// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001112class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001113 MipsPat<(MipsWrapper RC:$gp, node:$in),
1114 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001115
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001116def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1117def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1118def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1119def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1120def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1121def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001122
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001123// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001124def : MipsPat<(not CPURegs:$in),
Jack Carterec3199f2013-01-12 01:03:14 +00001125 (NOR CPURegsOpnd:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001126
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001127// extended loads
Akira Hatanaka249330e2012-12-07 03:06:09 +00001128let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001129 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1130 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001131 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001132}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001133let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001134 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1135 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001136 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001137}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001138
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001139// peepholes
Akira Hatanaka249330e2012-12-07 03:06:09 +00001140let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001141 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001142}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001143let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001144 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001145}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001146
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001147// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001148multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1149 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1150 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001151def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1152 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1153def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1154 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001155
Akira Hatanaka14180452012-06-14 21:03:23 +00001156def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1157 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1158def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1159 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1160def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1161 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1162def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1163 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001164
Akira Hatanaka14180452012-06-14 21:03:23 +00001165def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1166 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1167def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1168 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001169
Akira Hatanaka14180452012-06-14 21:03:23 +00001170def : MipsPat<(brcond RC:$cond, bb:$dst),
1171 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001172}
1173
1174defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001175
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001176// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001177multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1178 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001179 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1180 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1181 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1182 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001183}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001184
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001185multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001186 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1187 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1188 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1189 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001190}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001191
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001192multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001193 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1194 (SLTOp RC:$rhs, RC:$lhs)>;
1195 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1196 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001197}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001198
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001199multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001200 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1201 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1202 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1203 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001204}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001205
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001206multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1207 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001208 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1209 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1210 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1211 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001212}
1213
1214defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1215defm : SetlePats<CPURegs, SLT, SLTu>;
1216defm : SetgtPats<CPURegs, SLT, SLTu>;
1217defm : SetgePats<CPURegs, SLT, SLTu>;
1218defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001219
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001220// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001221def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001222
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001223//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001224// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001225//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001226
1227include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001228include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001229include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001230
Akira Hatanakae10d9722012-05-08 19:08:58 +00001231//
1232// Mips16
1233
1234include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001235include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001236
1237// DSP
1238include "MipsDSPInstrFormats.td"
1239include "MipsDSPInstrInfo.td"
1240