blob: 431c67a5377d0c3d380a6e79c8c91f31e296f66c [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Anton Korobeynikov52237112009-06-17 18:13:58 +000031// Shifted operands. No register controlled shifts for Thumb2.
32// Note: We do not support rrx shifted operands yet.
33def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000036 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000037 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000038 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000039 let ParserMatchClass = ShiftedImmAsmOperand;
40 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
44def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000046}]>;
47
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
49def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000050 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000051}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000052
Evan Chengf49810c2009-06-23 17:48:47 +000053// t2_so_imm - Match a 32-bit immediate operand, which is an
54// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000055// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000056def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000057def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
58 return ARM_AM::getT2SOImmVal(Imm) != -1;
59 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000060 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000061 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000062 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000063}
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Jim Grosbach64171712010-02-16 21:07:46 +000065// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000066// of a t2_so_imm.
67def t2_so_imm_not : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
70}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
72// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
73def t2_so_imm_neg : Operand<i32>,
74 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000075 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000076}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000077
Evan Chenga67efd12009-06-23 19:39:13 +000078/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Owen Anderson6d746312011-08-08 20:42:17 +000079def imm1_31 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +000080 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000081}]>;
82
Evan Chengf49810c2009-06-23 17:48:47 +000083/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000084def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000085 ImmLeaf<i32, [{
86 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000087}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000088
Jim Grosbach64171712010-02-16 21:07:46 +000089def imm0_4095_neg : PatLeaf<(i32 imm), [{
90 return (uint32_t)(-N->getZExtValue()) < 4096;
91}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000092
Evan Chengfa2ea1a2009-08-04 01:41:15 +000093def imm0_255_neg : PatLeaf<(i32 imm), [{
94 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000095}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000096
Jim Grosbach502e0aa2010-07-14 17:45:16 +000097def imm0_255_not : PatLeaf<(i32 imm), [{
98 return (uint32_t)(~N->getZExtValue()) < 255;
99}], imm_comp_XFORM>;
100
Andrew Trickd49ffe82011-04-29 14:18:15 +0000101def lo5AllOne : PatLeaf<(i32 imm), [{
102 // Returns true if all low 5-bits are 1.
103 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
104}]>;
105
Evan Cheng055b0312009-06-29 07:51:04 +0000106// Define Thumb2 specific addressing modes.
107
108// t2addrmode_imm12 := reg + imm12
109def t2addrmode_imm12 : Operand<i32>,
110 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000111 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000112 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 let DecoderMethod = "DecodeT2AddrModeImm12";
Evan Cheng055b0312009-06-29 07:51:04 +0000114 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
115}
116
Owen Andersonc9bd4962011-03-18 17:42:55 +0000117// t2ldrlabel := imm12
118def t2ldrlabel : Operand<i32> {
119 let EncoderMethod = "getAddrModeImm12OpValue";
120}
121
122
Owen Andersona838a252010-12-14 00:36:49 +0000123// ADR instruction labels.
124def t2adrlabel : Operand<i32> {
125 let EncoderMethod = "getT2AdrLabelOpValue";
126}
127
128
Johnny Chen0635fc52010-03-04 17:40:44 +0000129// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000130def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000131def t2addrmode_imm8 : Operand<i32>,
132 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
133 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000134 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000136 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000137 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
138}
139
Evan Cheng6d94f112009-07-03 00:06:39 +0000140def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000141 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
142 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000143 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000144 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000146}
147
Evan Cheng5c874172009-07-09 22:21:59 +0000148// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000149def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000150 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000151 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000152 let DecoderMethod = "DecodeT2AddrModeImm8s4";
David Goodwin6647cea2009-06-30 22:50:01 +0000153 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
154}
155
Johnny Chenae1757b2010-03-11 01:13:36 +0000156def t2am_imm8s4_offset : Operand<i32> {
157 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Owen Anderson14c903a2011-08-04 23:18:05 +0000158 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000159}
160
Evan Chengcba962d2009-07-09 20:40:44 +0000161// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000162def t2addrmode_so_reg : Operand<i32>,
163 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
164 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000165 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000166 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000167 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000168}
169
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000170// t2addrmode_reg := reg
171// Used by load/store exclusive instructions. Useful to enable right assembly
172// parsing and printing. Not used for any codegen matching.
173//
174def t2addrmode_reg : Operand<i32> {
175 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000176 let DecoderMethod = "DecodeGPRRegisterClass";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000177 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000178}
Evan Cheng055b0312009-06-29 07:51:04 +0000179
Anton Korobeynikov52237112009-06-17 18:13:58 +0000180//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000181// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000182//
183
Owen Andersona99e7782010-11-15 18:45:17 +0000184
185class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000186 string opc, string asm, list<dag> pattern>
187 : T2I<oops, iops, itin, opc, asm, pattern> {
188 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000189 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000190
Jim Grosbach86386922010-12-08 22:10:43 +0000191 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000192 let Inst{26} = imm{11};
193 let Inst{14-12} = imm{10-8};
194 let Inst{7-0} = imm{7-0};
195}
196
Owen Andersonbb6315d2010-11-15 19:58:36 +0000197
Owen Andersona99e7782010-11-15 18:45:17 +0000198class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
199 string opc, string asm, list<dag> pattern>
200 : T2sI<oops, iops, itin, opc, asm, pattern> {
201 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000202 bits<4> Rn;
203 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000204
Jim Grosbach86386922010-12-08 22:10:43 +0000205 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000206 let Inst{26} = imm{11};
207 let Inst{14-12} = imm{10-8};
208 let Inst{7-0} = imm{7-0};
209}
210
Owen Andersonbb6315d2010-11-15 19:58:36 +0000211class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
212 string opc, string asm, list<dag> pattern>
213 : T2I<oops, iops, itin, opc, asm, pattern> {
214 bits<4> Rn;
215 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000216
Jim Grosbach86386922010-12-08 22:10:43 +0000217 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000218 let Inst{26} = imm{11};
219 let Inst{14-12} = imm{10-8};
220 let Inst{7-0} = imm{7-0};
221}
222
223
Owen Andersona99e7782010-11-15 18:45:17 +0000224class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
225 string opc, string asm, list<dag> pattern>
226 : T2I<oops, iops, itin, opc, asm, pattern> {
227 bits<4> Rd;
228 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000229
Jim Grosbach86386922010-12-08 22:10:43 +0000230 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000231 let Inst{3-0} = ShiftedRm{3-0};
232 let Inst{5-4} = ShiftedRm{6-5};
233 let Inst{14-12} = ShiftedRm{11-9};
234 let Inst{7-6} = ShiftedRm{8-7};
235}
236
237class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
238 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000239 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000240 bits<4> Rd;
241 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000242
Jim Grosbach86386922010-12-08 22:10:43 +0000243 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000244 let Inst{3-0} = ShiftedRm{3-0};
245 let Inst{5-4} = ShiftedRm{6-5};
246 let Inst{14-12} = ShiftedRm{11-9};
247 let Inst{7-6} = ShiftedRm{8-7};
248}
249
Owen Andersonbb6315d2010-11-15 19:58:36 +0000250class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
251 string opc, string asm, list<dag> pattern>
252 : T2I<oops, iops, itin, opc, asm, pattern> {
253 bits<4> Rn;
254 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000255
Jim Grosbach86386922010-12-08 22:10:43 +0000256 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000257 let Inst{3-0} = ShiftedRm{3-0};
258 let Inst{5-4} = ShiftedRm{6-5};
259 let Inst{14-12} = ShiftedRm{11-9};
260 let Inst{7-6} = ShiftedRm{8-7};
261}
262
Owen Andersona99e7782010-11-15 18:45:17 +0000263class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
264 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000265 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000266 bits<4> Rd;
267 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000268
Jim Grosbach86386922010-12-08 22:10:43 +0000269 let Inst{11-8} = Rd;
270 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000271}
272
273class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
274 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000275 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000276 bits<4> Rd;
277 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000278
Jim Grosbach86386922010-12-08 22:10:43 +0000279 let Inst{11-8} = Rd;
280 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000281}
282
Owen Andersonbb6315d2010-11-15 19:58:36 +0000283class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000285 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000286 bits<4> Rn;
287 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000288
Jim Grosbach86386922010-12-08 22:10:43 +0000289 let Inst{19-16} = Rn;
290 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000291}
292
Owen Andersona99e7782010-11-15 18:45:17 +0000293
294class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
295 string opc, string asm, list<dag> pattern>
296 : T2I<oops, iops, itin, opc, asm, pattern> {
297 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000298 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000299 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000300
Jim Grosbach86386922010-12-08 22:10:43 +0000301 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000302 let Inst{19-16} = Rn;
303 let Inst{26} = imm{11};
304 let Inst{14-12} = imm{10-8};
305 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000306}
307
Owen Anderson83da6cd2010-11-14 05:37:38 +0000308class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000309 string opc, string asm, list<dag> pattern>
310 : T2sI<oops, iops, itin, opc, asm, pattern> {
311 bits<4> Rd;
312 bits<4> Rn;
313 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000314
Jim Grosbach86386922010-12-08 22:10:43 +0000315 let Inst{11-8} = Rd;
316 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000317 let Inst{26} = imm{11};
318 let Inst{14-12} = imm{10-8};
319 let Inst{7-0} = imm{7-0};
320}
321
Owen Andersonbb6315d2010-11-15 19:58:36 +0000322class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
323 string opc, string asm, list<dag> pattern>
324 : T2I<oops, iops, itin, opc, asm, pattern> {
325 bits<4> Rd;
326 bits<4> Rm;
327 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000328
Jim Grosbach86386922010-12-08 22:10:43 +0000329 let Inst{11-8} = Rd;
330 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000331 let Inst{14-12} = imm{4-2};
332 let Inst{7-6} = imm{1-0};
333}
334
335class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
336 string opc, string asm, list<dag> pattern>
337 : T2sI<oops, iops, itin, opc, asm, pattern> {
338 bits<4> Rd;
339 bits<4> Rm;
340 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000341
Jim Grosbach86386922010-12-08 22:10:43 +0000342 let Inst{11-8} = Rd;
343 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000344 let Inst{14-12} = imm{4-2};
345 let Inst{7-6} = imm{1-0};
346}
347
Owen Anderson5de6d842010-11-12 21:12:40 +0000348class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
349 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000350 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000351 bits<4> Rd;
352 bits<4> Rn;
353 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000354
Jim Grosbach86386922010-12-08 22:10:43 +0000355 let Inst{11-8} = Rd;
356 let Inst{19-16} = Rn;
357 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000358}
359
360class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
361 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000362 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000363 bits<4> Rd;
364 bits<4> Rn;
365 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000366
Jim Grosbach86386922010-12-08 22:10:43 +0000367 let Inst{11-8} = Rd;
368 let Inst{19-16} = Rn;
369 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000370}
371
372class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
373 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000374 : T2I<oops, iops, itin, opc, asm, pattern> {
375 bits<4> Rd;
376 bits<4> Rn;
377 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000378
Jim Grosbach86386922010-12-08 22:10:43 +0000379 let Inst{11-8} = Rd;
380 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000381 let Inst{3-0} = ShiftedRm{3-0};
382 let Inst{5-4} = ShiftedRm{6-5};
383 let Inst{14-12} = ShiftedRm{11-9};
384 let Inst{7-6} = ShiftedRm{8-7};
385}
386
387class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
388 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000389 : T2sI<oops, iops, itin, opc, asm, pattern> {
390 bits<4> Rd;
391 bits<4> Rn;
392 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000393
Jim Grosbach86386922010-12-08 22:10:43 +0000394 let Inst{11-8} = Rd;
395 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000396 let Inst{3-0} = ShiftedRm{3-0};
397 let Inst{5-4} = ShiftedRm{6-5};
398 let Inst{14-12} = ShiftedRm{11-9};
399 let Inst{7-6} = ShiftedRm{8-7};
400}
401
Owen Anderson35141a92010-11-18 01:08:42 +0000402class T2FourReg<dag oops, dag iops, InstrItinClass itin,
403 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000404 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000405 bits<4> Rd;
406 bits<4> Rn;
407 bits<4> Rm;
408 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000409
Jim Grosbach86386922010-12-08 22:10:43 +0000410 let Inst{19-16} = Rn;
411 let Inst{15-12} = Ra;
412 let Inst{11-8} = Rd;
413 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000414}
415
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000416class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
417 dag oops, dag iops, InstrItinClass itin,
418 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000419 : T2I<oops, iops, itin, opc, asm, pattern> {
420 bits<4> RdLo;
421 bits<4> RdHi;
422 bits<4> Rn;
423 bits<4> Rm;
424
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000425 let Inst{31-23} = 0b111110111;
426 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000427 let Inst{19-16} = Rn;
428 let Inst{15-12} = RdLo;
429 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000430 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000431 let Inst{3-0} = Rm;
432}
433
Owen Anderson35141a92010-11-18 01:08:42 +0000434
Evan Chenga67efd12009-06-23 19:39:13 +0000435/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000436/// unary operation that produces a value. These are predicable and can be
437/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000438multiclass T2I_un_irs<bits<4> opcod, string opc,
439 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
440 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000441 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000442 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
443 opc, "\t$Rd, $imm",
444 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000445 let isAsCheapAsAMove = Cheap;
446 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{31-27} = 0b11110;
448 let Inst{25} = 0;
449 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000450 let Inst{19-16} = 0b1111; // Rn
451 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000452 }
453 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000454 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
455 opc, ".w\t$Rd, $Rm",
456 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000457 let Inst{31-27} = 0b11101;
458 let Inst{26-25} = 0b01;
459 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000460 let Inst{19-16} = 0b1111; // Rn
461 let Inst{14-12} = 0b000; // imm3
462 let Inst{7-6} = 0b00; // imm2
463 let Inst{5-4} = 0b00; // type
464 }
Evan Chenga67efd12009-06-23 19:39:13 +0000465 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000466 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
467 opc, ".w\t$Rd, $ShiftedRm",
468 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000469 let Inst{31-27} = 0b11101;
470 let Inst{26-25} = 0b01;
471 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000472 let Inst{19-16} = 0b1111; // Rn
473 }
Evan Chenga67efd12009-06-23 19:39:13 +0000474}
475
476/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000477/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000478/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000479multiclass T2I_bin_irs<bits<4> opcod, string opc,
480 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000481 PatFrag opnode, string baseOpc, bit Commutable = 0,
482 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000483 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000484 def ri : T2sTwoRegImm<
485 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
486 opc, "\t$Rd, $Rn, $imm",
487 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000488 let Inst{31-27} = 0b11110;
489 let Inst{25} = 0;
490 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000491 let Inst{15} = 0;
492 }
Evan Chenga67efd12009-06-23 19:39:13 +0000493 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000494 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
495 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
496 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000497 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000498 let Inst{31-27} = 0b11101;
499 let Inst{26-25} = 0b01;
500 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000501 let Inst{14-12} = 0b000; // imm3
502 let Inst{7-6} = 0b00; // imm2
503 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000504 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000505 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000506 def rs : T2sTwoRegShiftedReg<
507 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
508 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
509 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000510 let Inst{31-27} = 0b11101;
511 let Inst{26-25} = 0b01;
512 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000513 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000514 // Assembly aliases for optional destination operand when it's the same
515 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000516 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000517 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
518 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000519 cc_out:$s)>;
520 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000521 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
522 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000523 cc_out:$s)>;
524 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000525 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
526 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000527 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000528}
529
David Goodwin1f096272009-07-27 23:34:12 +0000530/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000531// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000532multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
533 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000534 PatFrag opnode, string baseOpc, bit Commutable = 0> :
535 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000536
Evan Cheng1e249e32009-06-25 20:59:23 +0000537/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000538/// reversed. The 'rr' form is only defined for the disassembler; for codegen
539/// it is equivalent to the T2I_bin_irs counterpart.
540multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000541 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000542 def ri : T2sTwoRegImm<
543 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
544 opc, ".w\t$Rd, $Rn, $imm",
545 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000546 let Inst{31-27} = 0b11110;
547 let Inst{25} = 0;
548 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000549 let Inst{15} = 0;
550 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000551 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000552 def rr : T2sThreeReg<
553 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
554 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000555 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000556 let Inst{31-27} = 0b11101;
557 let Inst{26-25} = 0b01;
558 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000559 let Inst{14-12} = 0b000; // imm3
560 let Inst{7-6} = 0b00; // imm2
561 let Inst{5-4} = 0b00; // type
562 }
Evan Chengf49810c2009-06-23 17:48:47 +0000563 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000564 def rs : T2sTwoRegShiftedReg<
565 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
566 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
567 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000568 let Inst{31-27} = 0b11101;
569 let Inst{26-25} = 0b01;
570 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000571 }
Evan Chengf49810c2009-06-23 17:48:47 +0000572}
573
Evan Chenga67efd12009-06-23 19:39:13 +0000574/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000575/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000576let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000577multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
578 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
579 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000580 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000581 def ri : T2TwoRegImm<
582 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
583 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000584 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000585 let Inst{31-27} = 0b11110;
586 let Inst{25} = 0;
587 let Inst{24-21} = opcod;
588 let Inst{20} = 1; // The S bit.
589 let Inst{15} = 0;
590 }
Evan Chenga67efd12009-06-23 19:39:13 +0000591 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000592 def rr : T2ThreeReg<
593 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
594 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000595 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000596 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000597 let Inst{31-27} = 0b11101;
598 let Inst{26-25} = 0b01;
599 let Inst{24-21} = opcod;
600 let Inst{20} = 1; // The S bit.
601 let Inst{14-12} = 0b000; // imm3
602 let Inst{7-6} = 0b00; // imm2
603 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000604 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000605 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000606 def rs : T2TwoRegShiftedReg<
607 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
608 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000609 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000610 let Inst{31-27} = 0b11101;
611 let Inst{26-25} = 0b01;
612 let Inst{24-21} = opcod;
613 let Inst{20} = 1; // The S bit.
614 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000615}
616}
617
Evan Chenga67efd12009-06-23 19:39:13 +0000618/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
619/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000620multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
621 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000622 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000623 // The register-immediate version is re-materializable. This is useful
624 // in particular for taking the address of a local.
625 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000626 def ri : T2sTwoRegImm<
627 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
628 opc, ".w\t$Rd, $Rn, $imm",
629 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000630 let Inst{31-27} = 0b11110;
631 let Inst{25} = 0;
632 let Inst{24} = 1;
633 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000634 let Inst{15} = 0;
635 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000636 }
Evan Chengf49810c2009-06-23 17:48:47 +0000637 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000638 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000639 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
640 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
641 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000642 bits<4> Rd;
643 bits<4> Rn;
644 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000645 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000646 let Inst{26} = imm{11};
647 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000648 let Inst{23-21} = op23_21;
649 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000650 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000651 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000652 let Inst{14-12} = imm{10-8};
653 let Inst{11-8} = Rd;
654 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000655 }
Evan Chenga67efd12009-06-23 19:39:13 +0000656 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000657 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
658 opc, ".w\t$Rd, $Rn, $Rm",
659 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000660 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000661 let Inst{31-27} = 0b11101;
662 let Inst{26-25} = 0b01;
663 let Inst{24} = 1;
664 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000665 let Inst{14-12} = 0b000; // imm3
666 let Inst{7-6} = 0b00; // imm2
667 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000668 }
Evan Chengf49810c2009-06-23 17:48:47 +0000669 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000670 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000671 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000672 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
673 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000674 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000675 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000676 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000677 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000678 }
Evan Chengf49810c2009-06-23 17:48:47 +0000679}
680
Jim Grosbach6935efc2009-11-24 00:20:27 +0000681/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000682/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000683/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000684let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000685multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
686 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000687 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000688 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000689 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000690 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000691 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000692 let Inst{31-27} = 0b11110;
693 let Inst{25} = 0;
694 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000695 let Inst{15} = 0;
696 }
Evan Chenga67efd12009-06-23 19:39:13 +0000697 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000698 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000699 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000700 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000701 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000702 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000703 let Inst{31-27} = 0b11101;
704 let Inst{26-25} = 0b01;
705 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000706 let Inst{14-12} = 0b000; // imm3
707 let Inst{7-6} = 0b00; // imm2
708 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000709 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000710 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000711 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000712 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000713 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000714 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000715 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000716 let Inst{31-27} = 0b11101;
717 let Inst{26-25} = 0b01;
718 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000719 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000720}
Andrew Trick1c3af772011-04-23 03:55:32 +0000721}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000722
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000723/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
724/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000725let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000726multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000727 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000728 def ri : T2TwoRegImm<
729 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
730 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000731 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000732 let Inst{31-27} = 0b11110;
733 let Inst{25} = 0;
734 let Inst{24-21} = opcod;
735 let Inst{20} = 1; // The S bit.
736 let Inst{15} = 0;
737 }
Evan Chengf49810c2009-06-23 17:48:47 +0000738 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000739 def rs : T2TwoRegShiftedReg<
740 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
741 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000742 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000743 let Inst{31-27} = 0b11101;
744 let Inst{26-25} = 0b01;
745 let Inst{24-21} = opcod;
746 let Inst{20} = 1; // The S bit.
747 }
Evan Chengf49810c2009-06-23 17:48:47 +0000748}
749}
750
Evan Chenga67efd12009-06-23 19:39:13 +0000751/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
752// rotate operation that produces a value.
Owen Anderson6d746312011-08-08 20:42:17 +0000753multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000754 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000755 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000756 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000757 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000758 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000759 let Inst{31-27} = 0b11101;
760 let Inst{26-21} = 0b010010;
761 let Inst{19-16} = 0b1111; // Rn
762 let Inst{5-4} = opcod;
763 }
Evan Chenga67efd12009-06-23 19:39:13 +0000764 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000765 def rr : T2sThreeReg<
766 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
767 opc, ".w\t$Rd, $Rn, $Rm",
768 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000769 let Inst{31-27} = 0b11111;
770 let Inst{26-23} = 0b0100;
771 let Inst{22-21} = opcod;
772 let Inst{15-12} = 0b1111;
773 let Inst{7-4} = 0b0000;
774 }
Evan Chenga67efd12009-06-23 19:39:13 +0000775}
Evan Chengf49810c2009-06-23 17:48:47 +0000776
Johnny Chend68e1192009-12-15 17:24:14 +0000777/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000778/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000779/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000780let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000781multiclass T2I_cmp_irs<bits<4> opcod, string opc,
782 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
783 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000784 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000785 def ri : T2OneRegCmpImm<
786 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
787 opc, ".w\t$Rn, $imm",
788 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000789 let Inst{31-27} = 0b11110;
790 let Inst{25} = 0;
791 let Inst{24-21} = opcod;
792 let Inst{20} = 1; // The S bit.
793 let Inst{15} = 0;
794 let Inst{11-8} = 0b1111; // Rd
795 }
Evan Chenga67efd12009-06-23 19:39:13 +0000796 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000797 def rr : T2TwoRegCmp<
Owen Andersone732cb02011-08-23 17:37:32 +0000798 (outs), (ins GPR:$Rn, rGPR:$Rm), iir,
799 opc, ".w\t$Rn, $Rm",
800 [(opnode GPR:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000801 let Inst{31-27} = 0b11101;
802 let Inst{26-25} = 0b01;
803 let Inst{24-21} = opcod;
804 let Inst{20} = 1; // The S bit.
805 let Inst{14-12} = 0b000; // imm3
806 let Inst{11-8} = 0b1111; // Rd
807 let Inst{7-6} = 0b00; // imm2
808 let Inst{5-4} = 0b00; // type
809 }
Evan Chengf49810c2009-06-23 17:48:47 +0000810 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000811 def rs : T2OneRegCmpShiftedReg<
812 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
813 opc, ".w\t$Rn, $ShiftedRm",
814 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000815 let Inst{31-27} = 0b11101;
816 let Inst{26-25} = 0b01;
817 let Inst{24-21} = opcod;
818 let Inst{20} = 1; // The S bit.
819 let Inst{11-8} = 0b1111; // Rd
820 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000821}
822}
823
Evan Chengf3c21b82009-06-30 02:15:48 +0000824/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000825multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000826 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
827 PatFrag opnode> {
828 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000829 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000830 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000831 let Inst{31-27} = 0b11111;
832 let Inst{26-25} = 0b00;
833 let Inst{24} = signed;
834 let Inst{23} = 1;
835 let Inst{22-21} = opcod;
836 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000837
Owen Anderson75579f72010-11-29 22:44:32 +0000838 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000839 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000840
Owen Anderson80dd3e02010-11-30 22:45:47 +0000841 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000842 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000843 let Inst{19-16} = addr{16-13}; // Rn
844 let Inst{23} = addr{12}; // U
845 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000846 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000847 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000848 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000849 [(set target:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000850 let Inst{31-27} = 0b11111;
851 let Inst{26-25} = 0b00;
852 let Inst{24} = signed;
853 let Inst{23} = 0;
854 let Inst{22-21} = opcod;
855 let Inst{20} = 1; // load
856 let Inst{11} = 1;
857 // Offset: index==TRUE, wback==FALSE
858 let Inst{10} = 1; // The P bit.
859 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000860
Owen Anderson75579f72010-11-29 22:44:32 +0000861 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000862 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000863
Owen Anderson75579f72010-11-29 22:44:32 +0000864 bits<13> addr;
865 let Inst{19-16} = addr{12-9}; // Rn
866 let Inst{9} = addr{8}; // U
867 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000868 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000869 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000870 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000871 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000872 let Inst{31-27} = 0b11111;
873 let Inst{26-25} = 0b00;
874 let Inst{24} = signed;
875 let Inst{23} = 0;
876 let Inst{22-21} = opcod;
877 let Inst{20} = 1; // load
878 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000879
Owen Anderson75579f72010-11-29 22:44:32 +0000880 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000881 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000882
Owen Anderson75579f72010-11-29 22:44:32 +0000883 bits<10> addr;
884 let Inst{19-16} = addr{9-6}; // Rn
885 let Inst{3-0} = addr{5-2}; // Rm
886 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000887
888 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000889 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000890
Owen Anderson971b83b2011-02-08 22:39:40 +0000891 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000892 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000893 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000894 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000895 let isReMaterializable = 1;
896 let Inst{31-27} = 0b11111;
897 let Inst{26-25} = 0b00;
898 let Inst{24} = signed;
899 let Inst{23} = ?; // add = (U == '1')
900 let Inst{22-21} = opcod;
901 let Inst{20} = 1; // load
902 let Inst{19-16} = 0b1111; // Rn
903 bits<4> Rt;
904 bits<12> addr;
905 let Inst{15-12} = Rt{3-0};
906 let Inst{11-0} = addr{11-0};
907 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000908}
909
David Goodwin73b8f162009-06-30 22:11:34 +0000910/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000911multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000912 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
913 PatFrag opnode> {
914 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000915 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000916 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000917 let Inst{31-27} = 0b11111;
918 let Inst{26-23} = 0b0001;
919 let Inst{22-21} = opcod;
920 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000921
Owen Anderson75579f72010-11-29 22:44:32 +0000922 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000923 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000924
Owen Anderson80dd3e02010-11-30 22:45:47 +0000925 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000926 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000927 let Inst{19-16} = addr{16-13}; // Rn
928 let Inst{23} = addr{12}; // U
929 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000930 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000931 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000932 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000933 [(opnode target:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000934 let Inst{31-27} = 0b11111;
935 let Inst{26-23} = 0b0000;
936 let Inst{22-21} = opcod;
937 let Inst{20} = 0; // !load
938 let Inst{11} = 1;
939 // Offset: index==TRUE, wback==FALSE
940 let Inst{10} = 1; // The P bit.
941 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000942
Owen Anderson75579f72010-11-29 22:44:32 +0000943 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000944 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000945
Owen Anderson75579f72010-11-29 22:44:32 +0000946 bits<13> addr;
947 let Inst{19-16} = addr{12-9}; // Rn
948 let Inst{9} = addr{8}; // U
949 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000950 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000951 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000952 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000953 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000954 let Inst{31-27} = 0b11111;
955 let Inst{26-23} = 0b0000;
956 let Inst{22-21} = opcod;
957 let Inst{20} = 0; // !load
958 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000959
Owen Anderson75579f72010-11-29 22:44:32 +0000960 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000961 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000962
Owen Anderson75579f72010-11-29 22:44:32 +0000963 bits<10> addr;
964 let Inst{19-16} = addr{9-6}; // Rn
965 let Inst{3-0} = addr{5-2}; // Rm
966 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000967 }
David Goodwin73b8f162009-06-30 22:11:34 +0000968}
969
Evan Cheng0e55fd62010-09-30 01:08:25 +0000970/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000971/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000972class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
973 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
974 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +0000975 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
976 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000977 let Inst{31-27} = 0b11111;
978 let Inst{26-23} = 0b0100;
979 let Inst{22-20} = opcod;
980 let Inst{19-16} = 0b1111; // Rn
981 let Inst{15-12} = 0b1111;
982 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000983
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000984 bits<2> rot;
985 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +0000986}
987
Eli Friedman761fa7a2010-06-24 18:20:04 +0000988// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +0000989class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +0000990 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
991 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
992 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +0000993 Requires<[HasT2ExtractPack, IsThumb2]> {
994 bits<2> rot;
995 let Inst{31-27} = 0b11111;
996 let Inst{26-23} = 0b0100;
997 let Inst{22-20} = opcod;
998 let Inst{19-16} = 0b1111; // Rn
999 let Inst{15-12} = 0b1111;
1000 let Inst{7} = 1;
1001 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001002}
1003
Eli Friedman761fa7a2010-06-24 18:20:04 +00001004// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1005// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001006class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1007 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1008 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001009 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001010 bits<2> rot;
1011 let Inst{31-27} = 0b11111;
1012 let Inst{26-23} = 0b0100;
1013 let Inst{22-20} = opcod;
1014 let Inst{19-16} = 0b1111; // Rn
1015 let Inst{15-12} = 0b1111;
1016 let Inst{7} = 1;
1017 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001018}
1019
Evan Cheng0e55fd62010-09-30 01:08:25 +00001020/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001021/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001022class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1023 : T2ThreeReg<(outs rGPR:$Rd),
1024 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1025 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1026 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1027 Requires<[HasT2ExtractPack, IsThumb2]> {
1028 bits<2> rot;
1029 let Inst{31-27} = 0b11111;
1030 let Inst{26-23} = 0b0100;
1031 let Inst{22-20} = opcod;
1032 let Inst{15-12} = 0b1111;
1033 let Inst{7} = 1;
1034 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001035}
1036
Jim Grosbach70327412011-07-27 17:48:13 +00001037class T2I_exta_rrot_np<bits<3> opcod, string opc>
1038 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1039 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1040 bits<2> rot;
1041 let Inst{31-27} = 0b11111;
1042 let Inst{26-23} = 0b0100;
1043 let Inst{22-20} = opcod;
1044 let Inst{15-12} = 0b1111;
1045 let Inst{7} = 1;
1046 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001047}
1048
Anton Korobeynikov52237112009-06-17 18:13:58 +00001049//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001050// Instructions
1051//===----------------------------------------------------------------------===//
1052
1053//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001054// Miscellaneous Instructions.
1055//
1056
Owen Andersonda663f72010-11-15 21:30:39 +00001057class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1058 string asm, list<dag> pattern>
1059 : T2XI<oops, iops, itin, asm, pattern> {
1060 bits<4> Rd;
1061 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001062
Jim Grosbach86386922010-12-08 22:10:43 +00001063 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001064 let Inst{26} = label{11};
1065 let Inst{14-12} = label{10-8};
1066 let Inst{7-0} = label{7-0};
1067}
1068
Evan Chenga09b9ca2009-06-24 23:47:58 +00001069// LEApcrel - Load a pc-relative address into a register without offending the
1070// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001071def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1072 (ins t2adrlabel:$addr, pred:$p),
1073 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001074 let Inst{31-27} = 0b11110;
1075 let Inst{25-24} = 0b10;
1076 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1077 let Inst{22} = 0;
1078 let Inst{20} = 0;
1079 let Inst{19-16} = 0b1111; // Rn
1080 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001081
Owen Andersona838a252010-12-14 00:36:49 +00001082 bits<4> Rd;
1083 bits<13> addr;
1084 let Inst{11-8} = Rd;
1085 let Inst{23} = addr{12};
1086 let Inst{21} = addr{12};
1087 let Inst{26} = addr{11};
1088 let Inst{14-12} = addr{10-8};
1089 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001090}
Owen Andersona838a252010-12-14 00:36:49 +00001091
1092let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001093def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001094 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001095def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1096 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001097 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001098 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001099
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001100
Evan Chenga09b9ca2009-06-24 23:47:58 +00001101//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001102// Load / store Instructions.
1103//
1104
Evan Cheng055b0312009-06-29 07:51:04 +00001105// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001106let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001107defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001108 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001109
Evan Chengf3c21b82009-06-30 02:15:48 +00001110// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001111defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001112 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001113defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001114 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001115
Evan Chengf3c21b82009-06-30 02:15:48 +00001116// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001117defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001118 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001119defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001120 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001121
Owen Anderson9d63d902010-12-01 19:18:46 +00001122let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001123// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001124def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001125 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001126 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001127} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001128
1129// zextload i1 -> zextload i8
1130def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1131 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1132def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1133 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1134def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1135 (t2LDRBs t2addrmode_so_reg:$addr)>;
1136def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1137 (t2LDRBpci tconstpool:$addr)>;
1138
1139// extload -> zextload
1140// FIXME: Reduce the number of patterns by legalizing extload to zextload
1141// earlier?
1142def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1143 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1144def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1145 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1146def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1147 (t2LDRBs t2addrmode_so_reg:$addr)>;
1148def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1149 (t2LDRBpci tconstpool:$addr)>;
1150
1151def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1152 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1153def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1154 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1155def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1156 (t2LDRBs t2addrmode_so_reg:$addr)>;
1157def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1158 (t2LDRBpci tconstpool:$addr)>;
1159
1160def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1161 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1162def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1163 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1164def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1165 (t2LDRHs t2addrmode_so_reg:$addr)>;
1166def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1167 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001168
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001169// FIXME: The destination register of the loads and stores can't be PC, but
1170// can be SP. We need another regclass (similar to rGPR) to represent
1171// that. Not a pressing issue since these are selected manually,
1172// not via pattern.
1173
Evan Chenge88d5ce2009-07-02 07:28:31 +00001174// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001175
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001176let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001177def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001178 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001179 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001180 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001181 []>;
1182
Owen Anderson6b0fa632010-12-09 02:56:12 +00001183def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1184 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001185 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001186 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001187 []>;
1188
Owen Anderson6b0fa632010-12-09 02:56:12 +00001189def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001190 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001191 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001192 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001193 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001194def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1195 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001196 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001197 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001198 []>;
1199
Owen Anderson6b0fa632010-12-09 02:56:12 +00001200def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001201 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001202 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001203 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001204 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001205def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1206 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001207 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001208 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001209 []>;
1210
Owen Anderson6b0fa632010-12-09 02:56:12 +00001211def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001212 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001213 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001214 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001215 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001216def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1217 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001218 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001219 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001220 []>;
1221
Owen Anderson6b0fa632010-12-09 02:56:12 +00001222def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001223 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001224 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001225 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001226 []>;
Owen Anderson2379fc22011-08-22 23:22:05 +00001227def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
Owen Anderson6b0fa632010-12-09 02:56:12 +00001228 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001229 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson2379fc22011-08-22 23:22:05 +00001230 "ldrsh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001231 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001232} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001233
Johnny Chene54a3ef2010-03-03 18:45:36 +00001234// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1235// for disassembly only.
1236// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001237class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001238 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001239 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001240 let Inst{31-27} = 0b11111;
1241 let Inst{26-25} = 0b00;
1242 let Inst{24} = signed;
1243 let Inst{23} = 0;
1244 let Inst{22-21} = type;
1245 let Inst{20} = 1; // load
1246 let Inst{11} = 1;
1247 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001248
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001249 bits<4> Rt;
1250 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001251 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001252 let Inst{19-16} = addr{12-9};
1253 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001254}
1255
Evan Cheng0e55fd62010-09-30 01:08:25 +00001256def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1257def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1258def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1259def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1260def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001261
David Goodwin73b8f162009-06-30 22:11:34 +00001262// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001263defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001264 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001265defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001266 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001267defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001268 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001269
David Goodwin6647cea2009-06-30 22:50:01 +00001270// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001271let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001272def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001273 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1274 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001275
Evan Cheng6d94f112009-07-03 00:06:39 +00001276// Indexed stores
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001277def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPRnopc:$base_wb),
1278 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001279 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001280 "str", "\t$Rt, [$Rn, $addr]!",
1281 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001282 [(set GPRnopc:$base_wb,
1283 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001284
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001285def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPRnopc:$base_wb),
1286 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001287 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001288 "str", "\t$Rt, [$Rn], $addr",
1289 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001290 [(set GPRnopc:$base_wb,
1291 (post_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001292
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001293def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPRnopc:$base_wb),
1294 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001295 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001296 "strh", "\t$Rt, [$Rn, $addr]!",
1297 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001298 [(set GPRnopc:$base_wb,
1299 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001300
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001301def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPRnopc:$base_wb),
1302 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001303 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001304 "strh", "\t$Rt, [$Rn], $addr",
1305 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001306 [(set GPRnopc:$base_wb,
1307 (post_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001308
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001309def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPRnopc:$base_wb),
1310 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001311 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001312 "strb", "\t$Rt, [$Rn, $addr]!",
1313 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001314 [(set GPRnopc:$base_wb,
1315 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001316
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001317def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPRnopc:$base_wb),
1318 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001319 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001320 "strb", "\t$Rt, [$Rn], $addr",
1321 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001322 [(set GPRnopc:$base_wb,
1323 (post_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001324
Johnny Chene54a3ef2010-03-03 18:45:36 +00001325// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1326// only.
1327// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001328class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001329 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001330 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001331 let Inst{31-27} = 0b11111;
1332 let Inst{26-25} = 0b00;
1333 let Inst{24} = 0; // not signed
1334 let Inst{23} = 0;
1335 let Inst{22-21} = type;
1336 let Inst{20} = 0; // store
1337 let Inst{11} = 1;
1338 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001339
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001340 bits<4> Rt;
1341 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001342 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001343 let Inst{19-16} = addr{12-9};
1344 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001345}
1346
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1348def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1349def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001350
Johnny Chenae1757b2010-03-11 01:13:36 +00001351// ldrd / strd pre / post variants
1352// For disassembly only.
1353
Owen Anderson14c903a2011-08-04 23:18:05 +00001354def t2LDRD_PRE : T2Ii8s4Tied<1, 1, 1,
1355 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001356 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001357 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001358
Owen Anderson14c903a2011-08-04 23:18:05 +00001359def t2LDRD_POST : T2Ii8s4Tied<0, 1, 1,
1360 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001361 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001362 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001363
Owen Anderson14c903a2011-08-04 23:18:05 +00001364def t2STRD_PRE : T2Ii8s4Tied<1, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001365 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001366 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001367
Owen Anderson14c903a2011-08-04 23:18:05 +00001368def t2STRD_POST : T2Ii8s4Tied<0, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001369 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001370 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001371
Johnny Chen0635fc52010-03-04 17:40:44 +00001372// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1373// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001374// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1375// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001376multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001377
Evan Chengdfed19f2010-11-03 06:34:55 +00001378 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001379 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001380 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001381 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001382 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001383 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001384 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001385 let Inst{20} = 1;
1386 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001387
Owen Anderson80dd3e02010-11-30 22:45:47 +00001388 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001389 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001390 let Inst{19-16} = addr{16-13}; // Rn
1391 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001392 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001393 }
1394
Evan Chengdfed19f2010-11-03 06:34:55 +00001395 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001396 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001397 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001398 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001399 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001400 let Inst{23} = 0; // U = 0
1401 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001402 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001403 let Inst{20} = 1;
1404 let Inst{15-12} = 0b1111;
1405 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001406
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001407 bits<13> addr;
1408 let Inst{19-16} = addr{12-9}; // Rn
1409 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001410 }
1411
Evan Chengdfed19f2010-11-03 06:34:55 +00001412 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001413 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001414 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001415 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001416 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001417 let Inst{23} = 0; // add = TRUE for T1
1418 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001419 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001420 let Inst{20} = 1;
1421 let Inst{15-12} = 0b1111;
1422 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001423
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001424 bits<10> addr;
1425 let Inst{19-16} = addr{9-6}; // Rn
1426 let Inst{3-0} = addr{5-2}; // Rm
1427 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001428
1429 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001430 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001431}
1432
Evan Cheng416941d2010-11-04 05:19:35 +00001433defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1434defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1435defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001436
Evan Cheng2889cce2009-07-03 00:18:36 +00001437//===----------------------------------------------------------------------===//
1438// Load / store multiple Instructions.
1439//
1440
Bill Wendling6c470b82010-11-13 09:09:38 +00001441multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1442 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001443 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001444 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001445 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001446 bits<4> Rn;
1447 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001448
Bill Wendling6c470b82010-11-13 09:09:38 +00001449 let Inst{31-27} = 0b11101;
1450 let Inst{26-25} = 0b00;
1451 let Inst{24-23} = 0b01; // Increment After
1452 let Inst{22} = 0;
1453 let Inst{21} = 0; // No writeback
1454 let Inst{20} = L_bit;
1455 let Inst{19-16} = Rn;
1456 let Inst{15-0} = regs;
1457 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001458 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001459 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001460 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001461 bits<4> Rn;
1462 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001463
Bill Wendling6c470b82010-11-13 09:09:38 +00001464 let Inst{31-27} = 0b11101;
1465 let Inst{26-25} = 0b00;
1466 let Inst{24-23} = 0b01; // Increment After
1467 let Inst{22} = 0;
1468 let Inst{21} = 1; // Writeback
1469 let Inst{20} = L_bit;
1470 let Inst{19-16} = Rn;
1471 let Inst{15-0} = regs;
1472 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001473 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001474 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1475 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1476 bits<4> Rn;
1477 bits<16> regs;
1478
1479 let Inst{31-27} = 0b11101;
1480 let Inst{26-25} = 0b00;
1481 let Inst{24-23} = 0b10; // Decrement Before
1482 let Inst{22} = 0;
1483 let Inst{21} = 0; // No writeback
1484 let Inst{20} = L_bit;
1485 let Inst{19-16} = Rn;
1486 let Inst{15-0} = regs;
1487 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001488 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001489 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1490 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1491 bits<4> Rn;
1492 bits<16> regs;
1493
1494 let Inst{31-27} = 0b11101;
1495 let Inst{26-25} = 0b00;
1496 let Inst{24-23} = 0b10; // Decrement Before
1497 let Inst{22} = 0;
1498 let Inst{21} = 1; // Writeback
1499 let Inst{20} = L_bit;
1500 let Inst{19-16} = Rn;
1501 let Inst{15-0} = regs;
1502 }
1503}
1504
Bill Wendlingc93989a2010-11-13 11:20:05 +00001505let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001506
1507let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1508defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1509
1510let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1511defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1512
1513} // neverHasSideEffects
1514
Bob Wilson815baeb2010-03-13 01:08:20 +00001515
Evan Cheng9cb9e672009-06-27 02:26:13 +00001516//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001517// Move Instructions.
1518//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001519
Evan Chengf49810c2009-06-23 17:48:47 +00001520let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001521def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1522 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001523 let Inst{31-27} = 0b11101;
1524 let Inst{26-25} = 0b01;
1525 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001526 let Inst{19-16} = 0b1111; // Rn
1527 let Inst{14-12} = 0b000;
1528 let Inst{7-4} = 0b0000;
1529}
Evan Chengf49810c2009-06-23 17:48:47 +00001530
Evan Cheng5adb66a2009-09-28 09:14:39 +00001531// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001532let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1533 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001534def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1535 "mov", ".w\t$Rd, $imm",
1536 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001537 let Inst{31-27} = 0b11110;
1538 let Inst{25} = 0;
1539 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001540 let Inst{19-16} = 0b1111; // Rn
1541 let Inst{15} = 0;
1542}
David Goodwin83b35932009-06-26 16:10:07 +00001543
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001544def : t2InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1545 pred:$p, cc_out:$s)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001546
Evan Chengc4af4632010-11-17 20:13:28 +00001547let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001548def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001549 "movw", "\t$Rd, $imm",
1550 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001551 let Inst{31-27} = 0b11110;
1552 let Inst{25} = 1;
1553 let Inst{24-21} = 0b0010;
1554 let Inst{20} = 0; // The S bit.
1555 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001556
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001557 bits<4> Rd;
1558 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001559
Jim Grosbach86386922010-12-08 22:10:43 +00001560 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001561 let Inst{19-16} = imm{15-12};
1562 let Inst{26} = imm{11};
1563 let Inst{14-12} = imm{10-8};
1564 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001565}
Evan Chengf49810c2009-06-23 17:48:47 +00001566
Evan Cheng53519f02011-01-21 18:55:51 +00001567def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001568 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1569
1570let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001571def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001572 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001573 "movt", "\t$Rd, $imm",
1574 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001575 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001576 let Inst{31-27} = 0b11110;
1577 let Inst{25} = 1;
1578 let Inst{24-21} = 0b0110;
1579 let Inst{20} = 0; // The S bit.
1580 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001581
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001582 bits<4> Rd;
1583 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001584
Jim Grosbach86386922010-12-08 22:10:43 +00001585 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001586 let Inst{19-16} = imm{15-12};
1587 let Inst{26} = imm{11};
1588 let Inst{14-12} = imm{10-8};
1589 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001590}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001591
Evan Cheng53519f02011-01-21 18:55:51 +00001592def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001593 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1594} // Constraints
1595
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001596def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001597
Anton Korobeynikov52237112009-06-17 18:13:58 +00001598//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001599// Extend Instructions.
1600//
1601
1602// Sign extenders
1603
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001604def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001605 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001606def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001607 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001608def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001609
Jim Grosbach70327412011-07-27 17:48:13 +00001610def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001611 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001612def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001613 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001614def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001615
Jim Grosbach70327412011-07-27 17:48:13 +00001616// TODO: SXT(A){B|H}16
Evan Chengd27c9fc2009-07-03 01:43:10 +00001617
1618// Zero extenders
1619
1620let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001621def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001622 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001623def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001624 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001625def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001626 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001627
Jim Grosbach79464942010-07-28 23:17:45 +00001628// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1629// The transformation should probably be done as a combiner action
1630// instead so we can include a check for masking back in the upper
1631// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001632//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001633// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001634// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001635def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001636 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001637 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001638
Jim Grosbach70327412011-07-27 17:48:13 +00001639def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001640 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001641def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001642 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001643def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001644}
1645
1646//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001647// Arithmetic Instructions.
1648//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001649
Johnny Chend68e1192009-12-15 17:24:14 +00001650defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1651 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1652defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1653 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001654
Evan Chengf49810c2009-06-23 17:48:47 +00001655// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001656defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001657 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001658 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001659defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001660 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001661 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001662
Evan Cheng37fefc22011-08-30 19:09:48 +00001663let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001664defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001665 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001666defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001667 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Evan Cheng37fefc22011-08-30 19:09:48 +00001668}
Evan Chengf49810c2009-06-23 17:48:47 +00001669
David Goodwin752aa7d2009-07-27 16:39:05 +00001670// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001671defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001672 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1673defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001674 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001675
1676// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001677// The assume-no-carry-in form uses the negation of the input since add/sub
1678// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1679// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1680// details.
1681// The AddedComplexity preferences the first variant over the others since
1682// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001683let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001684def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1685 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1686def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1687 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1688def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1689 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1690let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001691def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001692 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001693def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001694 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001695// The with-carry-in form matches bitwise not instead of the negation.
1696// Effectively, the inverse interpretation of the carry flag already accounts
1697// for part of the negation.
1698let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001699def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001700 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001701def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001702 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001703
Johnny Chen93042d12010-03-02 18:14:57 +00001704// Select Bytes -- for disassembly only
1705
Owen Andersonc7373f82010-11-30 20:00:01 +00001706def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001707 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1708 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001709 let Inst{31-27} = 0b11111;
1710 let Inst{26-24} = 0b010;
1711 let Inst{23} = 0b1;
1712 let Inst{22-20} = 0b010;
1713 let Inst{15-12} = 0b1111;
1714 let Inst{7} = 0b1;
1715 let Inst{6-4} = 0b000;
1716}
1717
Johnny Chenadc77332010-02-26 22:04:29 +00001718// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1719// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001720class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001721 list<dag> pat = [/* For disassembly only; pattern left blank */],
1722 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1723 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001724 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1725 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001726 let Inst{31-27} = 0b11111;
1727 let Inst{26-23} = 0b0101;
1728 let Inst{22-20} = op22_20;
1729 let Inst{15-12} = 0b1111;
1730 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001731
Owen Anderson46c478e2010-11-17 19:57:38 +00001732 bits<4> Rd;
1733 bits<4> Rn;
1734 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001735
Jim Grosbach86386922010-12-08 22:10:43 +00001736 let Inst{11-8} = Rd;
1737 let Inst{19-16} = Rn;
1738 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001739}
1740
1741// Saturating add/subtract -- for disassembly only
1742
Nate Begeman692433b2010-07-29 17:56:55 +00001743def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001744 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1745 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001746def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1747def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1748def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001749def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1750 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1751def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1752 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001753def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001754def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001755 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1756 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001757def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1758def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1759def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1760def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1761def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1762def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1763def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1764def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1765
1766// Signed/Unsigned add/subtract -- for disassembly only
1767
1768def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1769def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1770def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1771def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1772def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1773def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1774def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1775def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1776def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1777def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1778def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1779def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1780
1781// Signed/Unsigned halving add/subtract -- for disassembly only
1782
1783def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1784def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1785def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1786def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1787def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1788def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1789def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1790def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1791def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1792def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1793def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1794def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1795
Owen Anderson821752e2010-11-18 20:32:18 +00001796// Helper class for disassembly only
1797// A6.3.16 & A6.3.17
1798// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1799class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1800 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1801 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1802 let Inst{31-27} = 0b11111;
1803 let Inst{26-24} = 0b011;
1804 let Inst{23} = long;
1805 let Inst{22-20} = op22_20;
1806 let Inst{7-4} = op7_4;
1807}
1808
1809class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1810 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1811 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1812 let Inst{31-27} = 0b11111;
1813 let Inst{26-24} = 0b011;
1814 let Inst{23} = long;
1815 let Inst{22-20} = op22_20;
1816 let Inst{7-4} = op7_4;
1817}
1818
Johnny Chenadc77332010-02-26 22:04:29 +00001819// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1820
Owen Anderson821752e2010-11-18 20:32:18 +00001821def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1822 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001823 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
1824 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001825 let Inst{15-12} = 0b1111;
1826}
Owen Anderson821752e2010-11-18 20:32:18 +00001827def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001828 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00001829 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
1830 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001831
1832// Signed/Unsigned saturate -- for disassembly only
1833
Owen Anderson46c478e2010-11-17 19:57:38 +00001834class T2SatI<dag oops, dag iops, InstrItinClass itin,
1835 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001836 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001837 bits<4> Rd;
1838 bits<4> Rn;
1839 bits<5> sat_imm;
1840 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001841
Jim Grosbach86386922010-12-08 22:10:43 +00001842 let Inst{11-8} = Rd;
1843 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001844 let Inst{4-0} = sat_imm;
1845 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00001846 let Inst{14-12} = sh{4-2};
1847 let Inst{7-6} = sh{1-0};
1848}
1849
Owen Andersonc7373f82010-11-30 20:00:01 +00001850def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001851 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001852 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1853 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001854 let Inst{31-27} = 0b11110;
1855 let Inst{25-22} = 0b1100;
1856 let Inst{20} = 0;
1857 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001858}
1859
Owen Andersonc7373f82010-11-30 20:00:01 +00001860def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00001861 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001862 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001863 [/* For disassembly only; pattern left blank */]>,
1864 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001865 let Inst{31-27} = 0b11110;
1866 let Inst{25-22} = 0b1100;
1867 let Inst{20} = 0;
1868 let Inst{15} = 0;
1869 let Inst{21} = 1; // sh = '1'
1870 let Inst{14-12} = 0b000; // imm3 = '000'
1871 let Inst{7-6} = 0b00; // imm2 = '00'
1872}
1873
Owen Andersonc7373f82010-11-30 20:00:01 +00001874def t2USAT: T2SatI<
1875 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1876 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001877 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001878 let Inst{31-27} = 0b11110;
1879 let Inst{25-22} = 0b1110;
1880 let Inst{20} = 0;
1881 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001882}
1883
Owen Anderson22d35082011-08-22 23:27:47 +00001884def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001885 NoItinerary,
Owen Anderson22d35082011-08-22 23:27:47 +00001886 "usat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001887 [/* For disassembly only; pattern left blank */]>,
1888 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001889 let Inst{31-27} = 0b11110;
1890 let Inst{25-22} = 0b1110;
1891 let Inst{20} = 0;
1892 let Inst{15} = 0;
1893 let Inst{21} = 1; // sh = '1'
1894 let Inst{14-12} = 0b000; // imm3 = '000'
1895 let Inst{7-6} = 0b00; // imm2 = '00'
1896}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001897
Bob Wilson38aa2872010-08-13 21:48:10 +00001898def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1899def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001900
Evan Chengf49810c2009-06-23 17:48:47 +00001901//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001902// Shift and rotate Instructions.
1903//
1904
Owen Anderson6d746312011-08-08 20:42:17 +00001905defm t2LSL : T2I_sh_ir<0b00, "lsl", imm1_31, BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1906defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr, BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1907defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr, BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1908defm t2ROR : T2I_sh_ir<0b11, "ror", imm1_31, BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001909
Andrew Trickd49ffe82011-04-29 14:18:15 +00001910// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
1911def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
1912 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
1913
David Goodwinca01a8d2009-09-01 18:32:09 +00001914let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001915def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1916 "rrx", "\t$Rd, $Rm",
1917 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001918 let Inst{31-27} = 0b11101;
1919 let Inst{26-25} = 0b01;
1920 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001921 let Inst{19-16} = 0b1111; // Rn
1922 let Inst{14-12} = 0b000;
1923 let Inst{7-4} = 0b0011;
1924}
David Goodwinca01a8d2009-09-01 18:32:09 +00001925}
Evan Chenga67efd12009-06-23 19:39:13 +00001926
Daniel Dunbar8d66b782011-01-10 15:26:39 +00001927let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00001928def t2MOVsrl_flag : T2TwoRegShiftImm<
1929 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1930 "lsrs", ".w\t$Rd, $Rm, #1",
1931 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001932 let Inst{31-27} = 0b11101;
1933 let Inst{26-25} = 0b01;
1934 let Inst{24-21} = 0b0010;
1935 let Inst{20} = 1; // The S bit.
1936 let Inst{19-16} = 0b1111; // Rn
1937 let Inst{5-4} = 0b01; // Shift type.
1938 // Shift amount = Inst{14-12:7-6} = 1.
1939 let Inst{14-12} = 0b000;
1940 let Inst{7-6} = 0b01;
1941}
Owen Andersonbb6315d2010-11-15 19:58:36 +00001942def t2MOVsra_flag : T2TwoRegShiftImm<
1943 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1944 "asrs", ".w\t$Rd, $Rm, #1",
1945 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001946 let Inst{31-27} = 0b11101;
1947 let Inst{26-25} = 0b01;
1948 let Inst{24-21} = 0b0010;
1949 let Inst{20} = 1; // The S bit.
1950 let Inst{19-16} = 0b1111; // Rn
1951 let Inst{5-4} = 0b10; // Shift type.
1952 // Shift amount = Inst{14-12:7-6} = 1.
1953 let Inst{14-12} = 0b000;
1954 let Inst{7-6} = 0b01;
1955}
David Goodwin3583df72009-07-28 17:06:49 +00001956}
1957
Evan Chenga67efd12009-06-23 19:39:13 +00001958//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001959// Bitwise Instructions.
1960//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001961
Johnny Chend68e1192009-12-15 17:24:14 +00001962defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001963 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001964 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001965defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001966 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001967 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001968defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001969 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001970 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001971
Johnny Chend68e1192009-12-15 17:24:14 +00001972defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001973 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001974 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
1975 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00001976
Owen Anderson2f7aed32010-11-17 22:16:31 +00001977class T2BitFI<dag oops, dag iops, InstrItinClass itin,
1978 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001979 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00001980 bits<4> Rd;
1981 bits<5> msb;
1982 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00001983
Jim Grosbach86386922010-12-08 22:10:43 +00001984 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00001985 let Inst{4-0} = msb{4-0};
1986 let Inst{14-12} = lsb{4-2};
1987 let Inst{7-6} = lsb{1-0};
1988}
1989
1990class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
1991 string opc, string asm, list<dag> pattern>
1992 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
1993 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00001994
Jim Grosbach86386922010-12-08 22:10:43 +00001995 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00001996}
1997
1998let Constraints = "$src = $Rd" in
1999def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2000 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2001 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002002 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002003 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002004 let Inst{25} = 1;
2005 let Inst{24-20} = 0b10110;
2006 let Inst{19-16} = 0b1111; // Rn
2007 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002008 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002009
Owen Anderson2f7aed32010-11-17 22:16:31 +00002010 bits<10> imm;
2011 let msb{4-0} = imm{9-5};
2012 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002013}
Evan Chengf49810c2009-06-23 17:48:47 +00002014
Owen Anderson2f7aed32010-11-17 22:16:31 +00002015def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002016 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002017 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002018 let Inst{31-27} = 0b11110;
2019 let Inst{25} = 1;
2020 let Inst{24-20} = 0b10100;
2021 let Inst{15} = 0;
2022}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002023
Owen Anderson2f7aed32010-11-17 22:16:31 +00002024def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002025 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002026 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002027 let Inst{31-27} = 0b11110;
2028 let Inst{25} = 1;
2029 let Inst{24-20} = 0b11100;
2030 let Inst{15} = 0;
2031}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002032
Johnny Chen9474d552010-02-02 19:31:58 +00002033// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002034let Constraints = "$src = $Rd" in {
2035 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2036 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2037 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2038 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2039 bf_inv_mask_imm:$imm))]> {
2040 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002041 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002042 let Inst{25} = 1;
2043 let Inst{24-20} = 0b10110;
2044 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002045 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002046
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002047 bits<10> imm;
2048 let msb{4-0} = imm{9-5};
2049 let lsb{4-0} = imm{4-0};
2050 }
2051
2052 // GNU as only supports this form of bfi (w/ 4 arguments)
2053 let isAsmParserOnly = 1 in
2054 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2055 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2056 width_imm:$width),
2057 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2058 []> {
2059 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002060 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002061 let Inst{25} = 1;
2062 let Inst{24-20} = 0b10110;
2063 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002064 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002065
2066 bits<5> lsbit;
2067 bits<5> width;
2068 let msb{4-0} = width; // Custom encoder => lsb+width-1
2069 let lsb{4-0} = lsbit;
2070 }
Johnny Chen9474d552010-02-02 19:31:58 +00002071}
Evan Chengf49810c2009-06-23 17:48:47 +00002072
Evan Cheng7e1bf302010-09-29 00:27:46 +00002073defm t2ORN : T2I_bin_irs<0b0011, "orn",
2074 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002075 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2076 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002077
2078// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2079let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002080defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002081 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002082 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002083
2084
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002085let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002086def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2087 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002088
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002089// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002090def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2091 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002092 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002093
2094def : T2Pat<(t2_so_imm_not:$src),
2095 (t2MVNi t2_so_imm_not:$src)>;
2096
Evan Chengf49810c2009-06-23 17:48:47 +00002097//===----------------------------------------------------------------------===//
2098// Multiply Instructions.
2099//
Evan Cheng8de898a2009-06-26 00:19:44 +00002100let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002101def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2102 "mul", "\t$Rd, $Rn, $Rm",
2103 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002104 let Inst{31-27} = 0b11111;
2105 let Inst{26-23} = 0b0110;
2106 let Inst{22-20} = 0b000;
2107 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2108 let Inst{7-4} = 0b0000; // Multiply
2109}
Evan Chengf49810c2009-06-23 17:48:47 +00002110
Owen Anderson35141a92010-11-18 01:08:42 +00002111def t2MLA: T2FourReg<
2112 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2113 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2114 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002115 let Inst{31-27} = 0b11111;
2116 let Inst{26-23} = 0b0110;
2117 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002118 let Inst{7-4} = 0b0000; // Multiply
2119}
Evan Chengf49810c2009-06-23 17:48:47 +00002120
Owen Anderson35141a92010-11-18 01:08:42 +00002121def t2MLS: T2FourReg<
2122 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2123 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2124 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002125 let Inst{31-27} = 0b11111;
2126 let Inst{26-23} = 0b0110;
2127 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002128 let Inst{7-4} = 0b0001; // Multiply and Subtract
2129}
Evan Chengf49810c2009-06-23 17:48:47 +00002130
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002131// Extra precision multiplies with low / high results
2132let neverHasSideEffects = 1 in {
2133let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002134def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002135 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002136 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002137 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002138
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002139def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002140 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002141 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002142 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002143} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002144
2145// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002146def t2SMLAL : T2MulLong<0b100, 0b0000,
2147 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002148 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002149 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002150
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002151def t2UMLAL : T2MulLong<0b110, 0b0000,
2152 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002153 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002154 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002155
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002156def t2UMAAL : T2MulLong<0b110, 0b0110,
2157 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002158 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002159 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2160 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002161} // neverHasSideEffects
2162
Johnny Chen93042d12010-03-02 18:14:57 +00002163// Rounding variants of the below included for disassembly only
2164
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002165// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002166def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2167 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002168 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2169 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002170 let Inst{31-27} = 0b11111;
2171 let Inst{26-23} = 0b0110;
2172 let Inst{22-20} = 0b101;
2173 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2174 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2175}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002176
Owen Anderson821752e2010-11-18 20:32:18 +00002177def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002178 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2179 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002180 let Inst{31-27} = 0b11111;
2181 let Inst{26-23} = 0b0110;
2182 let Inst{22-20} = 0b101;
2183 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2184 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2185}
2186
Owen Anderson821752e2010-11-18 20:32:18 +00002187def t2SMMLA : T2FourReg<
2188 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2189 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002190 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2191 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002192 let Inst{31-27} = 0b11111;
2193 let Inst{26-23} = 0b0110;
2194 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002195 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2196}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002197
Owen Anderson821752e2010-11-18 20:32:18 +00002198def t2SMMLAR: T2FourReg<
2199 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002200 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2201 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002202 let Inst{31-27} = 0b11111;
2203 let Inst{26-23} = 0b0110;
2204 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002205 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2206}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002207
Owen Anderson821752e2010-11-18 20:32:18 +00002208def t2SMMLS: T2FourReg<
2209 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2210 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002211 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2212 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002213 let Inst{31-27} = 0b11111;
2214 let Inst{26-23} = 0b0110;
2215 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002216 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2217}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002218
Owen Anderson821752e2010-11-18 20:32:18 +00002219def t2SMMLSR:T2FourReg<
2220 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002221 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2222 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002223 let Inst{31-27} = 0b11111;
2224 let Inst{26-23} = 0b0110;
2225 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002226 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2227}
2228
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002229multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002230 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2231 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2232 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002233 (sext_inreg rGPR:$Rm, i16)))]>,
2234 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002235 let Inst{31-27} = 0b11111;
2236 let Inst{26-23} = 0b0110;
2237 let Inst{22-20} = 0b001;
2238 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2239 let Inst{7-6} = 0b00;
2240 let Inst{5-4} = 0b00;
2241 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002242
Owen Anderson821752e2010-11-18 20:32:18 +00002243 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2244 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2245 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002246 (sra rGPR:$Rm, (i32 16))))]>,
2247 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002248 let Inst{31-27} = 0b11111;
2249 let Inst{26-23} = 0b0110;
2250 let Inst{22-20} = 0b001;
2251 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2252 let Inst{7-6} = 0b00;
2253 let Inst{5-4} = 0b01;
2254 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002255
Owen Anderson821752e2010-11-18 20:32:18 +00002256 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2257 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2258 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002259 (sext_inreg rGPR:$Rm, i16)))]>,
2260 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002261 let Inst{31-27} = 0b11111;
2262 let Inst{26-23} = 0b0110;
2263 let Inst{22-20} = 0b001;
2264 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2265 let Inst{7-6} = 0b00;
2266 let Inst{5-4} = 0b10;
2267 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002268
Owen Anderson821752e2010-11-18 20:32:18 +00002269 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2270 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2271 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002272 (sra rGPR:$Rm, (i32 16))))]>,
2273 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002274 let Inst{31-27} = 0b11111;
2275 let Inst{26-23} = 0b0110;
2276 let Inst{22-20} = 0b001;
2277 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2278 let Inst{7-6} = 0b00;
2279 let Inst{5-4} = 0b11;
2280 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002281
Owen Anderson821752e2010-11-18 20:32:18 +00002282 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2283 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2284 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002285 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2286 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002287 let Inst{31-27} = 0b11111;
2288 let Inst{26-23} = 0b0110;
2289 let Inst{22-20} = 0b011;
2290 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2291 let Inst{7-6} = 0b00;
2292 let Inst{5-4} = 0b00;
2293 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002294
Owen Anderson821752e2010-11-18 20:32:18 +00002295 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2296 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2297 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002298 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2299 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002300 let Inst{31-27} = 0b11111;
2301 let Inst{26-23} = 0b0110;
2302 let Inst{22-20} = 0b011;
2303 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2304 let Inst{7-6} = 0b00;
2305 let Inst{5-4} = 0b01;
2306 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002307}
2308
2309
2310multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002311 def BB : T2FourReg<
2312 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2313 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2314 [(set rGPR:$Rd, (add rGPR:$Ra,
2315 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002316 (sext_inreg rGPR:$Rm, i16))))]>,
2317 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002318 let Inst{31-27} = 0b11111;
2319 let Inst{26-23} = 0b0110;
2320 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002321 let Inst{7-6} = 0b00;
2322 let Inst{5-4} = 0b00;
2323 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002324
Owen Anderson821752e2010-11-18 20:32:18 +00002325 def BT : T2FourReg<
2326 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2327 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2328 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002329 (sra rGPR:$Rm, (i32 16)))))]>,
2330 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002331 let Inst{31-27} = 0b11111;
2332 let Inst{26-23} = 0b0110;
2333 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002334 let Inst{7-6} = 0b00;
2335 let Inst{5-4} = 0b01;
2336 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002337
Owen Anderson821752e2010-11-18 20:32:18 +00002338 def TB : T2FourReg<
2339 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2340 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2341 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002342 (sext_inreg rGPR:$Rm, i16))))]>,
2343 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002344 let Inst{31-27} = 0b11111;
2345 let Inst{26-23} = 0b0110;
2346 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002347 let Inst{7-6} = 0b00;
2348 let Inst{5-4} = 0b10;
2349 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002350
Owen Anderson821752e2010-11-18 20:32:18 +00002351 def TT : T2FourReg<
2352 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2353 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2354 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002355 (sra rGPR:$Rm, (i32 16)))))]>,
2356 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002357 let Inst{31-27} = 0b11111;
2358 let Inst{26-23} = 0b0110;
2359 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002360 let Inst{7-6} = 0b00;
2361 let Inst{5-4} = 0b11;
2362 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002363
Owen Anderson821752e2010-11-18 20:32:18 +00002364 def WB : T2FourReg<
2365 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2366 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2367 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002368 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2369 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002370 let Inst{31-27} = 0b11111;
2371 let Inst{26-23} = 0b0110;
2372 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002373 let Inst{7-6} = 0b00;
2374 let Inst{5-4} = 0b00;
2375 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002376
Owen Anderson821752e2010-11-18 20:32:18 +00002377 def WT : T2FourReg<
2378 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2379 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2380 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002381 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2382 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002383 let Inst{31-27} = 0b11111;
2384 let Inst{26-23} = 0b0110;
2385 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002386 let Inst{7-6} = 0b00;
2387 let Inst{5-4} = 0b01;
2388 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002389}
2390
2391defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2392defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2393
Johnny Chenadc77332010-02-26 22:04:29 +00002394// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002395def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2396 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002397 [/* For disassembly only; pattern left blank */]>,
2398 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002399def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2400 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002401 [/* For disassembly only; pattern left blank */]>,
2402 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002403def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2404 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002405 [/* For disassembly only; pattern left blank */]>,
2406 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002407def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2408 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002409 [/* For disassembly only; pattern left blank */]>,
2410 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002411
Johnny Chenadc77332010-02-26 22:04:29 +00002412// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2413// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002414
Owen Anderson821752e2010-11-18 20:32:18 +00002415def t2SMUAD: T2ThreeReg_mac<
2416 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002417 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2418 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002419 let Inst{15-12} = 0b1111;
2420}
Owen Anderson821752e2010-11-18 20:32:18 +00002421def t2SMUADX:T2ThreeReg_mac<
2422 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002423 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2424 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002425 let Inst{15-12} = 0b1111;
2426}
Owen Anderson821752e2010-11-18 20:32:18 +00002427def t2SMUSD: T2ThreeReg_mac<
2428 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002429 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2430 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002431 let Inst{15-12} = 0b1111;
2432}
Owen Anderson821752e2010-11-18 20:32:18 +00002433def t2SMUSDX:T2ThreeReg_mac<
2434 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002435 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2436 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002437 let Inst{15-12} = 0b1111;
2438}
Owen Andersonc6788c82011-08-22 23:31:45 +00002439def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002440 0, 0b010, 0b0000, (outs rGPR:$Rd),
2441 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002442 "\t$Rd, $Rn, $Rm, $Ra", []>,
2443 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002444def t2SMLADX : T2FourReg_mac<
2445 0, 0b010, 0b0001, (outs rGPR:$Rd),
2446 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002447 "\t$Rd, $Rn, $Rm, $Ra", []>,
2448 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002449def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2450 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002451 "\t$Rd, $Rn, $Rm, $Ra", []>,
2452 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002453def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2454 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002455 "\t$Rd, $Rn, $Rm, $Ra", []>,
2456 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002457def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2458 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
Jim Grosbacha7603982011-07-01 21:12:19 +00002459 "\t$Ra, $Rd, $Rm, $Rn", []>,
2460 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002461def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2462 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002463 "\t$Ra, $Rd, $Rm, $Rn", []>,
2464 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002465def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2466 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
Jim Grosbacha7603982011-07-01 21:12:19 +00002467 "\t$Ra, $Rd, $Rm, $Rn", []>,
2468 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002469def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2470 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002471 "\t$Ra, $Rd, $Rm, $Rn", []>,
2472 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002473
2474//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002475// Division Instructions.
2476// Signed and unsigned division on v7-M
2477//
2478def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2479 "sdiv", "\t$Rd, $Rn, $Rm",
2480 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2481 Requires<[HasDivide, IsThumb2]> {
2482 let Inst{31-27} = 0b11111;
2483 let Inst{26-21} = 0b011100;
2484 let Inst{20} = 0b1;
2485 let Inst{15-12} = 0b1111;
2486 let Inst{7-4} = 0b1111;
2487}
2488
2489def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2490 "udiv", "\t$Rd, $Rn, $Rm",
2491 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2492 Requires<[HasDivide, IsThumb2]> {
2493 let Inst{31-27} = 0b11111;
2494 let Inst{26-21} = 0b011101;
2495 let Inst{20} = 0b1;
2496 let Inst{15-12} = 0b1111;
2497 let Inst{7-4} = 0b1111;
2498}
2499
2500//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002501// Misc. Arithmetic Instructions.
2502//
2503
Jim Grosbach80dc1162010-02-16 21:23:02 +00002504class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2505 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002506 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002507 let Inst{31-27} = 0b11111;
2508 let Inst{26-22} = 0b01010;
2509 let Inst{21-20} = op1;
2510 let Inst{15-12} = 0b1111;
2511 let Inst{7-6} = 0b10;
2512 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002513 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002514}
Evan Chengf49810c2009-06-23 17:48:47 +00002515
Owen Anderson612fb5b2010-11-18 21:15:19 +00002516def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2517 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002518
Owen Anderson612fb5b2010-11-18 21:15:19 +00002519def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2520 "rbit", "\t$Rd, $Rm",
2521 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002522
Owen Anderson612fb5b2010-11-18 21:15:19 +00002523def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2524 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002525
Owen Anderson612fb5b2010-11-18 21:15:19 +00002526def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2527 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002528 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002529
Owen Anderson612fb5b2010-11-18 21:15:19 +00002530def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2531 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002532 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002533
Evan Chengf60ceac2011-06-15 17:17:48 +00002534def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002535 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002536 (t2REVSH rGPR:$Rm)>;
2537
Owen Anderson612fb5b2010-11-18 21:15:19 +00002538def t2PKHBT : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002539 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2540 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002541 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002542 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002543 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002544 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002545 let Inst{31-27} = 0b11101;
2546 let Inst{26-25} = 0b01;
2547 let Inst{24-20} = 0b01100;
2548 let Inst{5} = 0; // BT form
2549 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002550
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002551 bits<5> sh;
2552 let Inst{14-12} = sh{4-2};
2553 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002554}
Evan Cheng40289b02009-07-07 05:35:52 +00002555
2556// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002557def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2558 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002559 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002560def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002561 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002562 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002563
Bob Wilsondc66eda2010-08-16 22:26:55 +00002564// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2565// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002566def t2PKHTB : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002567 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2568 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002569 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002570 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002571 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002572 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002573 let Inst{31-27} = 0b11101;
2574 let Inst{26-25} = 0b01;
2575 let Inst{24-20} = 0b01100;
2576 let Inst{5} = 1; // TB form
2577 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002578
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002579 bits<5> sh;
2580 let Inst{14-12} = sh{4-2};
2581 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002582}
Evan Cheng40289b02009-07-07 05:35:52 +00002583
2584// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2585// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002586def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002587 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002588 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002589def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002590 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002591 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002592 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002593
2594//===----------------------------------------------------------------------===//
2595// Comparison Instructions...
2596//
Johnny Chend68e1192009-12-15 17:24:14 +00002597defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002598 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002599 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002600
2601def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2602 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2603def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2604 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2605def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2606 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002607
Dan Gohman4b7dff92010-08-26 15:50:25 +00002608//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2609// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002610//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2611// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002612defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002613 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002614 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2615
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002616//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2617// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002618
2619def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2620 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002621
Johnny Chend68e1192009-12-15 17:24:14 +00002622defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002623 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002624 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002625defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002626 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002627 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002628
Evan Chenge253c952009-07-07 20:39:03 +00002629// Conditional moves
2630// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002631// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002632let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002633def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2634 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002635 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002636 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002637 RegConstraint<"$false = $Rd">;
2638
2639let isMoveImm = 1 in
2640def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2641 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002642 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002643[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2644 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002645
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002646// FIXME: Pseudo-ize these. For now, just mark codegen only.
2647let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002648let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002649def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002650 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002651 "movw", "\t$Rd, $imm", []>,
2652 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002653 let Inst{31-27} = 0b11110;
2654 let Inst{25} = 1;
2655 let Inst{24-21} = 0b0010;
2656 let Inst{20} = 0; // The S bit.
2657 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002658
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002659 bits<4> Rd;
2660 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002661
Jim Grosbach86386922010-12-08 22:10:43 +00002662 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002663 let Inst{19-16} = imm{15-12};
2664 let Inst{26} = imm{11};
2665 let Inst{14-12} = imm{10-8};
2666 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002667}
2668
Evan Chengc4af4632010-11-17 20:13:28 +00002669let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002670def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2671 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002672 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002673
Evan Chengc4af4632010-11-17 20:13:28 +00002674let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002675def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2676 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2677[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002678 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002679 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002680 let Inst{31-27} = 0b11110;
2681 let Inst{25} = 0;
2682 let Inst{24-21} = 0b0011;
2683 let Inst{20} = 0; // The S bit.
2684 let Inst{19-16} = 0b1111; // Rn
2685 let Inst{15} = 0;
2686}
2687
Johnny Chend68e1192009-12-15 17:24:14 +00002688class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2689 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002690 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002691 let Inst{31-27} = 0b11101;
2692 let Inst{26-25} = 0b01;
2693 let Inst{24-21} = 0b0010;
2694 let Inst{20} = 0; // The S bit.
2695 let Inst{19-16} = 0b1111; // Rn
2696 let Inst{5-4} = opcod; // Shift type.
2697}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002698def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2699 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2700 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2701 RegConstraint<"$false = $Rd">;
2702def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2703 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2704 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2705 RegConstraint<"$false = $Rd">;
2706def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2707 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2708 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2709 RegConstraint<"$false = $Rd">;
2710def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2711 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2712 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2713 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002714} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002715} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002716
David Goodwin5e47a9a2009-06-30 18:04:13 +00002717//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002718// Atomic operations intrinsics
2719//
2720
2721// memory barriers protect the atomic sequences
2722let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002723def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2724 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2725 Requires<[IsThumb, HasDB]> {
2726 bits<4> opt;
2727 let Inst{31-4} = 0xf3bf8f5;
2728 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002729}
2730}
2731
Bob Wilsonf74a4292010-10-30 00:54:37 +00002732def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2733 "dsb", "\t$opt",
2734 [/* For disassembly only; pattern left blank */]>,
2735 Requires<[IsThumb, HasDB]> {
2736 bits<4> opt;
2737 let Inst{31-4} = 0xf3bf8f4;
2738 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002739}
2740
Johnny Chena4339822010-03-03 00:16:28 +00002741// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002742def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002743 [/* For disassembly only; pattern left blank */]>,
2744 Requires<[IsThumb2, HasV7]> {
2745 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002746 let Inst{3-0} = 0b1111;
2747}
2748
Owen Anderson16884412011-07-13 23:22:26 +00002749class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002750 InstrItinClass itin, string opc, string asm, string cstr,
2751 list<dag> pattern, bits<4> rt2 = 0b1111>
2752 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2753 let Inst{31-27} = 0b11101;
2754 let Inst{26-20} = 0b0001101;
2755 let Inst{11-8} = rt2;
2756 let Inst{7-6} = 0b01;
2757 let Inst{5-4} = opcod;
2758 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002759
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002760 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002761 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002762 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002763 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002764}
Owen Anderson16884412011-07-13 23:22:26 +00002765class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002766 InstrItinClass itin, string opc, string asm, string cstr,
2767 list<dag> pattern, bits<4> rt2 = 0b1111>
2768 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2769 let Inst{31-27} = 0b11101;
2770 let Inst{26-20} = 0b0001100;
2771 let Inst{11-8} = rt2;
2772 let Inst{7-6} = 0b01;
2773 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002774
Owen Anderson91a7c592010-11-19 00:28:38 +00002775 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002776 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002777 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002778 let Inst{3-0} = Rd;
2779 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002780 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002781}
2782
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002783let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002784def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002785 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002786 "ldrexb", "\t$Rt, $addr", "", []>;
2787def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002788 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002789 "ldrexh", "\t$Rt, $addr", "", []>;
2790def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002791 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002792 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002793 let Inst{31-27} = 0b11101;
2794 let Inst{26-20} = 0b0000101;
2795 let Inst{11-8} = 0b1111;
2796 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002797
Owen Anderson808c7d12010-12-10 21:52:38 +00002798 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002799 bits<4> addr;
2800 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002801 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002802}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002803let hasExtraDefRegAllocReq = 1 in
2804def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2805 (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002806 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002807 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002808 [], {?, ?, ?, ?}> {
2809 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002810 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002811}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002812}
2813
Owen Anderson91a7c592010-11-19 00:28:38 +00002814let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002815def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2816 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002817 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002818 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2819def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2820 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002821 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002822 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002823def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002824 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002825 "strex", "\t$Rd, $Rt, $addr", "",
2826 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002827 let Inst{31-27} = 0b11101;
2828 let Inst{26-20} = 0b0000100;
2829 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002830
Owen Anderson808c7d12010-12-10 21:52:38 +00002831 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002832 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002833 bits<4> Rt;
2834 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002835 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002836 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002837}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002838}
2839
2840let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002841def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002842 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002843 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002844 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002845 {?, ?, ?, ?}> {
2846 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002847 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002848}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002849
Johnny Chen10a77e12010-03-02 22:11:06 +00002850// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002851def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2852 [/* For disassembly only; pattern left blank */]>,
2853 Requires<[IsThumb2, HasV7]> {
2854 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002855 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002856 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002857 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002858 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002859 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002860 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002861}
2862
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002863//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002864// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002865// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002866// address and save #0 in R0 for the non-longjmp case.
2867// Since by its nature we may be coming from some other function to get
2868// here, and we're using the stack frame for the containing function to
2869// save/restore registers, we can't keep anything live in regs across
2870// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002871// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002872// except for our own input by listing the relevant registers in Defs. By
2873// doing so, we also cause the prologue/epilogue code to actively preserve
2874// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002875// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002876let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002877 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002878 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2879 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002880 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002881 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002882 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002883 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002884}
2885
Bob Wilsonec80e262010-04-09 20:41:18 +00002886let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002887 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002888 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002889 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002890 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002891 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002892 Requires<[IsThumb2, NoVFP]>;
2893}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002894
2895
2896//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002897// Control-Flow Instructions
2898//
2899
Evan Chengc50a1cb2009-07-09 22:58:39 +00002900// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00002901// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002902let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002903 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002904def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00002905 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002906 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002907 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00002908 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00002909
David Goodwin5e47a9a2009-06-30 18:04:13 +00002910let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2911let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002912def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002913 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002914 [(br bb:$target)]> {
2915 let Inst{31-27} = 0b11110;
2916 let Inst{15-14} = 0b10;
2917 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002918
2919 bits<20> target;
2920 let Inst{26} = target{19};
2921 let Inst{11} = target{18};
2922 let Inst{13} = target{17};
2923 let Inst{21-16} = target{16-11};
2924 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002925}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002926
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002927let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00002928def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002929 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002930 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002931 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002932
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002933// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00002934def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002935 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002936 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002937
Jim Grosbachd4811102010-12-15 19:03:16 +00002938def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002939 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002940 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002941
2942def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2943 "tbb", "\t[$Rn, $Rm]", []> {
2944 bits<4> Rn;
2945 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002946 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002947 let Inst{19-16} = Rn;
2948 let Inst{15-5} = 0b11110000000;
2949 let Inst{4} = 0; // B form
2950 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002951}
Evan Cheng5657c012009-07-29 02:18:14 +00002952
Jim Grosbach5ca66692010-11-29 22:37:40 +00002953def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2954 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
2955 bits<4> Rn;
2956 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002957 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002958 let Inst{19-16} = Rn;
2959 let Inst{15-5} = 0b11110000000;
2960 let Inst{4} = 1; // H form
2961 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00002962}
Evan Cheng5657c012009-07-29 02:18:14 +00002963} // isNotDuplicable, isIndirectBranch
2964
David Goodwinc9a59b52009-06-30 19:50:22 +00002965} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002966
2967// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2968// a two-value operand where a dag node expects two operands. :(
2969let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002970def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002971 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002972 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2973 let Inst{31-27} = 0b11110;
2974 let Inst{15-14} = 0b10;
2975 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002976
Owen Andersonfb20d892010-12-09 00:27:41 +00002977 bits<4> p;
2978 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00002979
Owen Andersonfb20d892010-12-09 00:27:41 +00002980 bits<21> target;
2981 let Inst{26} = target{20};
2982 let Inst{11} = target{19};
2983 let Inst{13} = target{18};
2984 let Inst{21-16} = target{17-12};
2985 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002986
2987 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00002988}
Evan Chengf49810c2009-06-23 17:48:47 +00002989
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00002990// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
2991// it goes here.
2992let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2993 // Darwin version.
2994 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2995 Uses = [SP] in
2996 def tTAILJMPd: tPseudoExpand<(outs), (ins uncondbrtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002997 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00002998 (t2B uncondbrtarget:$dst)>,
2999 Requires<[IsThumb2, IsDarwin]>;
3000}
Evan Cheng06e16582009-07-10 01:54:42 +00003001
3002// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003003let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003004def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003005 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003006 "it$mask\t$cc", "", []> {
3007 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003008 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003009 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003010
3011 bits<4> cc;
3012 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003013 let Inst{7-4} = cc;
3014 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003015
3016 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003017}
Evan Cheng06e16582009-07-10 01:54:42 +00003018
Johnny Chence6275f2010-02-25 19:05:29 +00003019// Branch and Exchange Jazelle -- for disassembly only
3020// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003021def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003022 [/* For disassembly only; pattern left blank */]> {
3023 let Inst{31-27} = 0b11110;
3024 let Inst{26} = 0;
3025 let Inst{25-20} = 0b111100;
3026 let Inst{15-14} = 0b10;
3027 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003028
Owen Anderson05bf5952010-11-29 18:54:38 +00003029 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003030 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003031}
3032
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003033// Compare and branch on zero / non-zero
3034let isBranch = 1, isTerminator = 1 in {
3035 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3036 "cbz\t$Rn, $target", []>,
3037 T1Misc<{0,0,?,1,?,?,?}>,
3038 Requires<[IsThumb2]> {
3039 // A8.6.27
3040 bits<6> target;
3041 bits<3> Rn;
3042 let Inst{9} = target{5};
3043 let Inst{7-3} = target{4-0};
3044 let Inst{2-0} = Rn;
3045 }
3046
3047 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3048 "cbnz\t$Rn, $target", []>,
3049 T1Misc<{1,0,?,1,?,?,?}>,
3050 Requires<[IsThumb2]> {
3051 // A8.6.27
3052 bits<6> target;
3053 bits<3> Rn;
3054 let Inst{9} = target{5};
3055 let Inst{7-3} = target{4-0};
3056 let Inst{2-0} = Rn;
3057 }
3058}
3059
3060
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003061// Change Processor State is a system instruction -- for disassembly and
3062// parsing only.
3063// FIXME: Since the asm parser has currently no clean way to handle optional
3064// operands, create 3 versions of the same instruction. Once there's a clean
3065// framework to represent optional operands, change this behavior.
3066class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3067 !strconcat("cps", asm_op),
3068 [/* For disassembly only; pattern left blank */]> {
3069 bits<2> imod;
3070 bits<3> iflags;
3071 bits<5> mode;
3072 bit M;
3073
Johnny Chen93042d12010-03-02 18:14:57 +00003074 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003075 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003076 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003077 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003078 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003079 let Inst{12} = 0;
3080 let Inst{10-9} = imod;
3081 let Inst{8} = M;
3082 let Inst{7-5} = iflags;
3083 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003084 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003085}
3086
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003087let M = 1 in
3088 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3089 "$imod.w\t$iflags, $mode">;
3090let mode = 0, M = 0 in
3091 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3092 "$imod.w\t$iflags">;
3093let imod = 0, iflags = 0, M = 1 in
3094 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3095
Johnny Chen0f7866e2010-03-03 02:09:43 +00003096// A6.3.4 Branches and miscellaneous control
3097// Table A6-14 Change Processor State, and hint instructions
3098// Helper class for disassembly only.
3099class T2I_hint<bits<8> op7_0, string opc, string asm>
3100 : T2I<(outs), (ins), NoItinerary, opc, asm,
3101 [/* For disassembly only; pattern left blank */]> {
3102 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003103 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003104 let Inst{15-14} = 0b10;
3105 let Inst{12} = 0;
3106 let Inst{10-8} = 0b000;
3107 let Inst{7-0} = op7_0;
3108}
3109
3110def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3111def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3112def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3113def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3114def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3115
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003116def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003117 let Inst{31-20} = 0xf3a;
3118 let Inst{15-14} = 0b10;
3119 let Inst{12} = 0;
3120 let Inst{10-8} = 0b000;
3121 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003122
Owen Andersonc7373f82010-11-30 20:00:01 +00003123 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003124 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003125}
3126
Johnny Chen6341c5a2010-02-25 20:25:24 +00003127// Secure Monitor Call is a system instruction -- for disassembly only
3128// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003129def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003130 [/* For disassembly only; pattern left blank */]> {
3131 let Inst{31-27} = 0b11110;
3132 let Inst{26-20} = 0b1111111;
3133 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003134
Owen Andersond18a9c92010-11-29 19:22:08 +00003135 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003136 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003137}
3138
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003139class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003140 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003141 string opc, string asm, list<dag> pattern>
3142 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003143 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003144
Owen Andersond18a9c92010-11-29 19:22:08 +00003145 bits<5> mode;
3146 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003147}
3148
3149// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003150def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003151 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003152 [/* For disassembly only; pattern left blank */]>;
3153def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003154 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003155 [/* For disassembly only; pattern left blank */]>;
3156def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003157 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003158 [/* For disassembly only; pattern left blank */]>;
3159def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003160 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003161 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003162
3163// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003164
Owen Anderson5404c2b2010-11-29 20:38:48 +00003165class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003166 string opc, string asm, list<dag> pattern>
3167 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003168 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003169
Owen Andersond18a9c92010-11-29 19:22:08 +00003170 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003171 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003172 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003173}
3174
Owen Anderson5404c2b2010-11-29 20:38:48 +00003175def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003176 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003177 [/* For disassembly only; pattern left blank */]>;
3178def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003179 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003180 [/* For disassembly only; pattern left blank */]>;
3181def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003182 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003183 [/* For disassembly only; pattern left blank */]>;
3184def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003185 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003186 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003187
Evan Chengf49810c2009-06-23 17:48:47 +00003188//===----------------------------------------------------------------------===//
3189// Non-Instruction Patterns
3190//
3191
Evan Cheng5adb66a2009-09-28 09:14:39 +00003192// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003193// This is a single pseudo instruction to make it re-materializable.
3194// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003195let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003196def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003197 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003198 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003199
Evan Cheng53519f02011-01-21 18:55:51 +00003200// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003201// It also makes it possible to rematerialize the instructions.
3202// FIXME: Remove this when we can do generalized remat and when machine licm
3203// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003204let isReMaterializable = 1 in {
3205def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3206 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003207 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3208 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003209
Evan Cheng53519f02011-01-21 18:55:51 +00003210def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3211 IIC_iMOVix2,
3212 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3213 Requires<[IsThumb2, UseMovt]>;
3214}
3215
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003216// ConstantPool, GlobalAddress, and JumpTable
3217def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3218 Requires<[IsThumb2, DontUseMovt]>;
3219def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3220def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3221 Requires<[IsThumb2, UseMovt]>;
3222
3223def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3224 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3225
Evan Chengb9803a82009-11-06 23:52:48 +00003226// Pseudo instruction that combines ldr from constpool and add pc. This should
3227// be expanded into two instructions late to allow if-conversion and
3228// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003229let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003230def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003231 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003232 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003233 imm:$cp))]>,
3234 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003235
3236//===----------------------------------------------------------------------===//
3237// Move between special register and ARM core register -- for disassembly only
3238//
3239
Owen Anderson5404c2b2010-11-29 20:38:48 +00003240class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3241 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003242 string opc, string asm, list<dag> pattern>
3243 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003244 let Inst{31-20} = op31_20{11-0};
3245 let Inst{15-14} = op15_14{1-0};
Owen Andersonb45b11b2011-08-31 22:00:41 +00003246 let Inst{13} = 0b0;
Owen Anderson5404c2b2010-11-29 20:38:48 +00003247 let Inst{12} = op12{0};
Owen Andersonb45b11b2011-08-31 22:00:41 +00003248 let Inst{7-0} = 0;
Owen Anderson5404c2b2010-11-29 20:38:48 +00003249}
3250
3251class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3252 dag oops, dag iops, InstrItinClass itin,
3253 string opc, string asm, list<dag> pattern>
3254 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003255 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003256 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003257 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003258}
3259
Owen Anderson5404c2b2010-11-29 20:38:48 +00003260def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3261 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3262 [/* For disassembly only; pattern left blank */]>;
3263def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003264 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003265 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003266
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003267// Move from ARM core register to Special Register
3268//
3269// No need to have both system and application versions, the encodings are the
3270// same and the assembly parser has no way to distinguish between them. The mask
3271// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3272// the mask with the fields to be accessed in the special register.
3273def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3274 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3275 NoItinerary, "msr", "\t$mask, $Rn",
3276 [/* For disassembly only; pattern left blank */]> {
3277 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003278 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003279 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003280 let Inst{20} = mask{4}; // R Bit
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003281 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003282}
3283
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003284//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003285// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003286//
3287
Jim Grosbache35c5e02011-07-13 21:35:10 +00003288class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3289 list<dag> pattern>
3290 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003291 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003292 pattern> {
3293 let Inst{27-24} = 0b1110;
3294 let Inst{20} = direction;
3295 let Inst{4} = 1;
3296
3297 bits<4> Rt;
3298 bits<4> cop;
3299 bits<3> opc1;
3300 bits<3> opc2;
3301 bits<4> CRm;
3302 bits<4> CRn;
3303
3304 let Inst{15-12} = Rt;
3305 let Inst{11-8} = cop;
3306 let Inst{23-21} = opc1;
3307 let Inst{7-5} = opc2;
3308 let Inst{3-0} = CRm;
3309 let Inst{19-16} = CRn;
3310}
3311
Jim Grosbache35c5e02011-07-13 21:35:10 +00003312class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3313 list<dag> pattern = []>
3314 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003315 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003316 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3317 let Inst{27-24} = 0b1100;
3318 let Inst{23-21} = 0b010;
3319 let Inst{20} = direction;
3320
3321 bits<4> Rt;
3322 bits<4> Rt2;
3323 bits<4> cop;
3324 bits<4> opc1;
3325 bits<4> CRm;
3326
3327 let Inst{15-12} = Rt;
3328 let Inst{19-16} = Rt2;
3329 let Inst{11-8} = cop;
3330 let Inst{7-4} = opc1;
3331 let Inst{3-0} = CRm;
3332}
3333
3334/* from ARM core register to coprocessor */
3335def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003336 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003337 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3338 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003339 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3340 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003341def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003342 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3343 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003344 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3345 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003346
3347/* from coprocessor to ARM core register */
3348def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003349 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3350 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003351
3352def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003353 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3354 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003355
Jim Grosbache35c5e02011-07-13 21:35:10 +00003356def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3357 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3358
3359def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003360 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3361
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003362
Jim Grosbache35c5e02011-07-13 21:35:10 +00003363/* from ARM core register to coprocessor */
3364def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3365 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3366 imm:$CRm)]>;
3367def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003368 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3369 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003370/* from coprocessor to ARM core register */
3371def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3372
3373def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003374
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003375//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003376// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003377//
3378
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003379def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003380 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003381 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3382 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3383 imm:$CRm, imm:$opc2)]> {
3384 let Inst{27-24} = 0b1110;
3385
3386 bits<4> opc1;
3387 bits<4> CRn;
3388 bits<4> CRd;
3389 bits<4> cop;
3390 bits<3> opc2;
3391 bits<4> CRm;
3392
3393 let Inst{3-0} = CRm;
3394 let Inst{4} = 0;
3395 let Inst{7-5} = opc2;
3396 let Inst{11-8} = cop;
3397 let Inst{15-12} = CRd;
3398 let Inst{19-16} = CRn;
3399 let Inst{23-20} = opc1;
3400}
3401
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003402def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003403 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003404 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003405 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3406 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003407 let Inst{27-24} = 0b1110;
3408
3409 bits<4> opc1;
3410 bits<4> CRn;
3411 bits<4> CRd;
3412 bits<4> cop;
3413 bits<3> opc2;
3414 bits<4> CRm;
3415
3416 let Inst{3-0} = CRm;
3417 let Inst{4} = 0;
3418 let Inst{7-5} = opc2;
3419 let Inst{11-8} = cop;
3420 let Inst{15-12} = CRd;
3421 let Inst{19-16} = CRn;
3422 let Inst{23-20} = opc1;
3423}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003424
3425
3426
3427//===----------------------------------------------------------------------===//
3428// Non-Instruction Patterns
3429//
3430
3431// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003432let AddedComplexity = 16 in {
3433def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003434 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003435def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003436 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003437def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3438 Requires<[HasT2ExtractPack, IsThumb2]>;
3439def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3440 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3441 Requires<[HasT2ExtractPack, IsThumb2]>;
3442def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3443 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3444 Requires<[HasT2ExtractPack, IsThumb2]>;
3445}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003446
Jim Grosbach70327412011-07-27 17:48:13 +00003447def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003448 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003449def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003450 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003451def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3452 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3453 Requires<[HasT2ExtractPack, IsThumb2]>;
3454def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3455 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3456 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003457
3458// Atomic load/store patterns
3459def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3460 (t2LDRBi12 t2addrmode_imm12:$addr)>;
3461def : T2Pat<(atomic_load_8 t2addrmode_imm8:$addr),
3462 (t2LDRBi8 t2addrmode_imm8:$addr)>;
3463def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3464 (t2LDRBs t2addrmode_so_reg:$addr)>;
3465def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3466 (t2LDRHi12 t2addrmode_imm12:$addr)>;
3467def : T2Pat<(atomic_load_16 t2addrmode_imm8:$addr),
3468 (t2LDRHi8 t2addrmode_imm8:$addr)>;
3469def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3470 (t2LDRHs t2addrmode_so_reg:$addr)>;
3471def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3472 (t2LDRi12 t2addrmode_imm12:$addr)>;
3473def : T2Pat<(atomic_load_32 t2addrmode_imm8:$addr),
3474 (t2LDRi8 t2addrmode_imm8:$addr)>;
3475def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3476 (t2LDRs t2addrmode_so_reg:$addr)>;
3477def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3478 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
3479def : T2Pat<(atomic_store_8 t2addrmode_imm8:$addr, GPR:$val),
3480 (t2STRBi8 GPR:$val, t2addrmode_imm8:$addr)>;
3481def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3482 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3483def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3484 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
3485def : T2Pat<(atomic_store_16 t2addrmode_imm8:$addr, GPR:$val),
3486 (t2STRHi8 GPR:$val, t2addrmode_imm8:$addr)>;
3487def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3488 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3489def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3490 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
3491def : T2Pat<(atomic_store_32 t2addrmode_imm8:$addr, GPR:$val),
3492 (t2STRi8 GPR:$val, t2addrmode_imm8:$addr)>;
3493def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3494 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003495
3496
3497//===----------------------------------------------------------------------===//
3498// Assembler aliases
3499//
3500
3501// Aliases for ADC without the ".w" optional width specifier.
3502def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3503 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3504def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3505 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3506 pred:$p, cc_out:$s)>;
3507
3508// Aliases for SBC without the ".w" optional width specifier.
3509def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3510 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3511def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3512 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3513 pred:$p, cc_out:$s)>;
3514