blob: e82e32186dde294039ec2b5450cfa7dc5be5596f [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Anton Korobeynikov52237112009-06-17 18:13:58 +000031// Shifted operands. No register controlled shifts for Thumb2.
32// Note: We do not support rrx shifted operands yet.
33def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000036 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000037 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000038 let MIOperandInfo = (ops rGPR, i32imm);
Owen Anderson2c9f8352011-08-22 23:10:16 +000039 let DecoderMethod = "DecodeSORegImmOperand";
Anton Korobeynikov52237112009-06-17 18:13:58 +000040}
41
Evan Chengf49810c2009-06-23 17:48:47 +000042// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
43def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000044 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000045}]>;
46
Evan Chengf49810c2009-06-23 17:48:47 +000047// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
48def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000049 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000050}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000051
Evan Chengf49810c2009-06-23 17:48:47 +000052// t2_so_imm - Match a 32-bit immediate operand, which is an
53// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000054// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000055def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000056def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
57 return ARM_AM::getT2SOImmVal(Imm) != -1;
58 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000059 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000060 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000061 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000062}
Anton Korobeynikov52237112009-06-17 18:13:58 +000063
Jim Grosbach64171712010-02-16 21:07:46 +000064// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000065// of a t2_so_imm.
66def t2_so_imm_not : Operand<i32>,
67 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000068 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
69}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000070
71// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
72def t2_so_imm_neg : Operand<i32>,
73 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000074 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000075}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000076
Evan Chenga67efd12009-06-23 19:39:13 +000077/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Owen Anderson6d746312011-08-08 20:42:17 +000078def imm1_31 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +000079 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000080}]>;
81
Evan Chengf49810c2009-06-23 17:48:47 +000082/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000083def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000084 ImmLeaf<i32, [{
85 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000086}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000087
Jim Grosbach64171712010-02-16 21:07:46 +000088def imm0_4095_neg : PatLeaf<(i32 imm), [{
89 return (uint32_t)(-N->getZExtValue()) < 4096;
90}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000091
Evan Chengfa2ea1a2009-08-04 01:41:15 +000092def imm0_255_neg : PatLeaf<(i32 imm), [{
93 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000094}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000095
Jim Grosbach502e0aa2010-07-14 17:45:16 +000096def imm0_255_not : PatLeaf<(i32 imm), [{
97 return (uint32_t)(~N->getZExtValue()) < 255;
98}], imm_comp_XFORM>;
99
Andrew Trickd49ffe82011-04-29 14:18:15 +0000100def lo5AllOne : PatLeaf<(i32 imm), [{
101 // Returns true if all low 5-bits are 1.
102 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
103}]>;
104
Evan Cheng055b0312009-06-29 07:51:04 +0000105// Define Thumb2 specific addressing modes.
106
107// t2addrmode_imm12 := reg + imm12
108def t2addrmode_imm12 : Operand<i32>,
109 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000110 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000111 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000112 let DecoderMethod = "DecodeT2AddrModeImm12";
Evan Cheng055b0312009-06-29 07:51:04 +0000113 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
114}
115
Owen Andersonc9bd4962011-03-18 17:42:55 +0000116// t2ldrlabel := imm12
117def t2ldrlabel : Operand<i32> {
118 let EncoderMethod = "getAddrModeImm12OpValue";
119}
120
121
Owen Andersona838a252010-12-14 00:36:49 +0000122// ADR instruction labels.
123def t2adrlabel : Operand<i32> {
124 let EncoderMethod = "getT2AdrLabelOpValue";
125}
126
127
Johnny Chen0635fc52010-03-04 17:40:44 +0000128// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000129def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000130def t2addrmode_imm8 : Operand<i32>,
131 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
132 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000133 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000134 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000135 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000136 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
137}
138
Evan Cheng6d94f112009-07-03 00:06:39 +0000139def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000140 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
141 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000142 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000143 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000144 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000145}
146
Evan Cheng5c874172009-07-09 22:21:59 +0000147// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000148def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000149 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000150 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000151 let DecoderMethod = "DecodeT2AddrModeImm8s4";
David Goodwin6647cea2009-06-30 22:50:01 +0000152 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
153}
154
Johnny Chenae1757b2010-03-11 01:13:36 +0000155def t2am_imm8s4_offset : Operand<i32> {
156 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Owen Anderson14c903a2011-08-04 23:18:05 +0000157 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000158}
159
Evan Chengcba962d2009-07-09 20:40:44 +0000160// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000161def t2addrmode_so_reg : Operand<i32>,
162 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
163 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000164 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000165 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000166 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000167}
168
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000169// t2addrmode_reg := reg
170// Used by load/store exclusive instructions. Useful to enable right assembly
171// parsing and printing. Not used for any codegen matching.
172//
173def t2addrmode_reg : Operand<i32> {
174 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000175 let DecoderMethod = "DecodeGPRRegisterClass";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000176 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000177}
Evan Cheng055b0312009-06-29 07:51:04 +0000178
Anton Korobeynikov52237112009-06-17 18:13:58 +0000179//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000180// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000181//
182
Owen Andersona99e7782010-11-15 18:45:17 +0000183
184class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000185 string opc, string asm, list<dag> pattern>
186 : T2I<oops, iops, itin, opc, asm, pattern> {
187 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000188 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000189
Jim Grosbach86386922010-12-08 22:10:43 +0000190 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000191 let Inst{26} = imm{11};
192 let Inst{14-12} = imm{10-8};
193 let Inst{7-0} = imm{7-0};
194}
195
Owen Andersonbb6315d2010-11-15 19:58:36 +0000196
Owen Andersona99e7782010-11-15 18:45:17 +0000197class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
198 string opc, string asm, list<dag> pattern>
199 : T2sI<oops, iops, itin, opc, asm, pattern> {
200 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000201 bits<4> Rn;
202 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000203
Jim Grosbach86386922010-12-08 22:10:43 +0000204 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000205 let Inst{26} = imm{11};
206 let Inst{14-12} = imm{10-8};
207 let Inst{7-0} = imm{7-0};
208}
209
Owen Andersonbb6315d2010-11-15 19:58:36 +0000210class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
211 string opc, string asm, list<dag> pattern>
212 : T2I<oops, iops, itin, opc, asm, pattern> {
213 bits<4> Rn;
214 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000215
Jim Grosbach86386922010-12-08 22:10:43 +0000216 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000217 let Inst{26} = imm{11};
218 let Inst{14-12} = imm{10-8};
219 let Inst{7-0} = imm{7-0};
220}
221
222
Owen Andersona99e7782010-11-15 18:45:17 +0000223class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
224 string opc, string asm, list<dag> pattern>
225 : T2I<oops, iops, itin, opc, asm, pattern> {
226 bits<4> Rd;
227 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000228
Jim Grosbach86386922010-12-08 22:10:43 +0000229 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000230 let Inst{3-0} = ShiftedRm{3-0};
231 let Inst{5-4} = ShiftedRm{6-5};
232 let Inst{14-12} = ShiftedRm{11-9};
233 let Inst{7-6} = ShiftedRm{8-7};
234}
235
236class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
237 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000238 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000239 bits<4> Rd;
240 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000241
Jim Grosbach86386922010-12-08 22:10:43 +0000242 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000243 let Inst{3-0} = ShiftedRm{3-0};
244 let Inst{5-4} = ShiftedRm{6-5};
245 let Inst{14-12} = ShiftedRm{11-9};
246 let Inst{7-6} = ShiftedRm{8-7};
247}
248
Owen Andersonbb6315d2010-11-15 19:58:36 +0000249class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
250 string opc, string asm, list<dag> pattern>
251 : T2I<oops, iops, itin, opc, asm, pattern> {
252 bits<4> Rn;
253 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000254
Jim Grosbach86386922010-12-08 22:10:43 +0000255 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000256 let Inst{3-0} = ShiftedRm{3-0};
257 let Inst{5-4} = ShiftedRm{6-5};
258 let Inst{14-12} = ShiftedRm{11-9};
259 let Inst{7-6} = ShiftedRm{8-7};
260}
261
Owen Andersona99e7782010-11-15 18:45:17 +0000262class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
263 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000264 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000265 bits<4> Rd;
266 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000267
Jim Grosbach86386922010-12-08 22:10:43 +0000268 let Inst{11-8} = Rd;
269 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000270}
271
272class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
273 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000274 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000275 bits<4> Rd;
276 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000277
Jim Grosbach86386922010-12-08 22:10:43 +0000278 let Inst{11-8} = Rd;
279 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000280}
281
Owen Andersonbb6315d2010-11-15 19:58:36 +0000282class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
283 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000284 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000285 bits<4> Rn;
286 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000287
Jim Grosbach86386922010-12-08 22:10:43 +0000288 let Inst{19-16} = Rn;
289 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000290}
291
Owen Andersona99e7782010-11-15 18:45:17 +0000292
293class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
294 string opc, string asm, list<dag> pattern>
295 : T2I<oops, iops, itin, opc, asm, pattern> {
296 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000297 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000298 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000299
Jim Grosbach86386922010-12-08 22:10:43 +0000300 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000301 let Inst{19-16} = Rn;
302 let Inst{26} = imm{11};
303 let Inst{14-12} = imm{10-8};
304 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000305}
306
Owen Anderson83da6cd2010-11-14 05:37:38 +0000307class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000308 string opc, string asm, list<dag> pattern>
309 : T2sI<oops, iops, itin, opc, asm, pattern> {
310 bits<4> Rd;
311 bits<4> Rn;
312 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000313
Jim Grosbach86386922010-12-08 22:10:43 +0000314 let Inst{11-8} = Rd;
315 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000316 let Inst{26} = imm{11};
317 let Inst{14-12} = imm{10-8};
318 let Inst{7-0} = imm{7-0};
319}
320
Owen Andersonbb6315d2010-11-15 19:58:36 +0000321class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
322 string opc, string asm, list<dag> pattern>
323 : T2I<oops, iops, itin, opc, asm, pattern> {
324 bits<4> Rd;
325 bits<4> Rm;
326 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000327
Jim Grosbach86386922010-12-08 22:10:43 +0000328 let Inst{11-8} = Rd;
329 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000330 let Inst{14-12} = imm{4-2};
331 let Inst{7-6} = imm{1-0};
332}
333
334class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
335 string opc, string asm, list<dag> pattern>
336 : T2sI<oops, iops, itin, opc, asm, pattern> {
337 bits<4> Rd;
338 bits<4> Rm;
339 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000340
Jim Grosbach86386922010-12-08 22:10:43 +0000341 let Inst{11-8} = Rd;
342 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000343 let Inst{14-12} = imm{4-2};
344 let Inst{7-6} = imm{1-0};
345}
346
Owen Anderson5de6d842010-11-12 21:12:40 +0000347class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
348 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000349 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000350 bits<4> Rd;
351 bits<4> Rn;
352 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000353
Jim Grosbach86386922010-12-08 22:10:43 +0000354 let Inst{11-8} = Rd;
355 let Inst{19-16} = Rn;
356 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000357}
358
359class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
360 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000361 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000362 bits<4> Rd;
363 bits<4> Rn;
364 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000365
Jim Grosbach86386922010-12-08 22:10:43 +0000366 let Inst{11-8} = Rd;
367 let Inst{19-16} = Rn;
368 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000369}
370
371class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
372 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000373 : T2I<oops, iops, itin, opc, asm, pattern> {
374 bits<4> Rd;
375 bits<4> Rn;
376 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000377
Jim Grosbach86386922010-12-08 22:10:43 +0000378 let Inst{11-8} = Rd;
379 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000380 let Inst{3-0} = ShiftedRm{3-0};
381 let Inst{5-4} = ShiftedRm{6-5};
382 let Inst{14-12} = ShiftedRm{11-9};
383 let Inst{7-6} = ShiftedRm{8-7};
384}
385
386class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
387 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000388 : T2sI<oops, iops, itin, opc, asm, pattern> {
389 bits<4> Rd;
390 bits<4> Rn;
391 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000392
Jim Grosbach86386922010-12-08 22:10:43 +0000393 let Inst{11-8} = Rd;
394 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000395 let Inst{3-0} = ShiftedRm{3-0};
396 let Inst{5-4} = ShiftedRm{6-5};
397 let Inst{14-12} = ShiftedRm{11-9};
398 let Inst{7-6} = ShiftedRm{8-7};
399}
400
Owen Anderson35141a92010-11-18 01:08:42 +0000401class T2FourReg<dag oops, dag iops, InstrItinClass itin,
402 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000403 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000404 bits<4> Rd;
405 bits<4> Rn;
406 bits<4> Rm;
407 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000408
Jim Grosbach86386922010-12-08 22:10:43 +0000409 let Inst{19-16} = Rn;
410 let Inst{15-12} = Ra;
411 let Inst{11-8} = Rd;
412 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000413}
414
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000415class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
416 dag oops, dag iops, InstrItinClass itin,
417 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000418 : T2I<oops, iops, itin, opc, asm, pattern> {
419 bits<4> RdLo;
420 bits<4> RdHi;
421 bits<4> Rn;
422 bits<4> Rm;
423
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000424 let Inst{31-23} = 0b111110111;
425 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000426 let Inst{19-16} = Rn;
427 let Inst{15-12} = RdLo;
428 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000429 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000430 let Inst{3-0} = Rm;
431}
432
Owen Anderson35141a92010-11-18 01:08:42 +0000433
Evan Chenga67efd12009-06-23 19:39:13 +0000434/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000435/// unary operation that produces a value. These are predicable and can be
436/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000437multiclass T2I_un_irs<bits<4> opcod, string opc,
438 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
439 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000440 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000441 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
442 opc, "\t$Rd, $imm",
443 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000444 let isAsCheapAsAMove = Cheap;
445 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000446 let Inst{31-27} = 0b11110;
447 let Inst{25} = 0;
448 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000449 let Inst{19-16} = 0b1111; // Rn
450 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000451 }
452 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000453 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
454 opc, ".w\t$Rd, $Rm",
455 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000456 let Inst{31-27} = 0b11101;
457 let Inst{26-25} = 0b01;
458 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000459 let Inst{19-16} = 0b1111; // Rn
460 let Inst{14-12} = 0b000; // imm3
461 let Inst{7-6} = 0b00; // imm2
462 let Inst{5-4} = 0b00; // type
463 }
Evan Chenga67efd12009-06-23 19:39:13 +0000464 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000465 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
466 opc, ".w\t$Rd, $ShiftedRm",
467 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000468 let Inst{31-27} = 0b11101;
469 let Inst{26-25} = 0b01;
470 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000471 let Inst{19-16} = 0b1111; // Rn
472 }
Evan Chenga67efd12009-06-23 19:39:13 +0000473}
474
475/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000476/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000477/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000478multiclass T2I_bin_irs<bits<4> opcod, string opc,
479 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000480 PatFrag opnode, string baseOpc, bit Commutable = 0,
481 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000482 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000483 def ri : T2sTwoRegImm<
484 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
485 opc, "\t$Rd, $Rn, $imm",
486 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000487 let Inst{31-27} = 0b11110;
488 let Inst{25} = 0;
489 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000490 let Inst{15} = 0;
491 }
Evan Chenga67efd12009-06-23 19:39:13 +0000492 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000493 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
494 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
495 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000496 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000497 let Inst{31-27} = 0b11101;
498 let Inst{26-25} = 0b01;
499 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000500 let Inst{14-12} = 0b000; // imm3
501 let Inst{7-6} = 0b00; // imm2
502 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000503 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000504 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000505 def rs : T2sTwoRegShiftedReg<
506 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
507 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
508 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000509 let Inst{31-27} = 0b11101;
510 let Inst{26-25} = 0b01;
511 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000512 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000513 // Assembly aliases for optional destination operand when it's the same
514 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000515 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000516 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
517 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000518 cc_out:$s)>;
519 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000520 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
521 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000522 cc_out:$s)>;
523 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000524 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
525 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000526 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000527}
528
David Goodwin1f096272009-07-27 23:34:12 +0000529/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000530// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000531multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
532 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000533 PatFrag opnode, string baseOpc, bit Commutable = 0> :
534 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000535
Evan Cheng1e249e32009-06-25 20:59:23 +0000536/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000537/// reversed. The 'rr' form is only defined for the disassembler; for codegen
538/// it is equivalent to the T2I_bin_irs counterpart.
539multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000540 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000541 def ri : T2sTwoRegImm<
542 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
543 opc, ".w\t$Rd, $Rn, $imm",
544 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000545 let Inst{31-27} = 0b11110;
546 let Inst{25} = 0;
547 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000548 let Inst{15} = 0;
549 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000550 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000551 def rr : T2sThreeReg<
552 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
553 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000554 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000555 let Inst{31-27} = 0b11101;
556 let Inst{26-25} = 0b01;
557 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000558 let Inst{14-12} = 0b000; // imm3
559 let Inst{7-6} = 0b00; // imm2
560 let Inst{5-4} = 0b00; // type
561 }
Evan Chengf49810c2009-06-23 17:48:47 +0000562 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000563 def rs : T2sTwoRegShiftedReg<
564 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
565 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
566 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000567 let Inst{31-27} = 0b11101;
568 let Inst{26-25} = 0b01;
569 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000570 }
Evan Chengf49810c2009-06-23 17:48:47 +0000571}
572
Evan Chenga67efd12009-06-23 19:39:13 +0000573/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000574/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000575let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000576multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
577 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
578 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000579 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000580 def ri : T2TwoRegImm<
581 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
582 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000583 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000584 let Inst{31-27} = 0b11110;
585 let Inst{25} = 0;
586 let Inst{24-21} = opcod;
587 let Inst{20} = 1; // The S bit.
588 let Inst{15} = 0;
589 }
Evan Chenga67efd12009-06-23 19:39:13 +0000590 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000591 def rr : T2ThreeReg<
592 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
593 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000594 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000595 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000596 let Inst{31-27} = 0b11101;
597 let Inst{26-25} = 0b01;
598 let Inst{24-21} = opcod;
599 let Inst{20} = 1; // The S bit.
600 let Inst{14-12} = 0b000; // imm3
601 let Inst{7-6} = 0b00; // imm2
602 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000603 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000604 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000605 def rs : T2TwoRegShiftedReg<
606 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
607 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000608 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000609 let Inst{31-27} = 0b11101;
610 let Inst{26-25} = 0b01;
611 let Inst{24-21} = opcod;
612 let Inst{20} = 1; // The S bit.
613 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000614}
615}
616
Evan Chenga67efd12009-06-23 19:39:13 +0000617/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
618/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000619multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
620 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000621 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000622 // The register-immediate version is re-materializable. This is useful
623 // in particular for taking the address of a local.
624 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000625 def ri : T2sTwoRegImm<
626 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
627 opc, ".w\t$Rd, $Rn, $imm",
628 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000629 let Inst{31-27} = 0b11110;
630 let Inst{25} = 0;
631 let Inst{24} = 1;
632 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000633 let Inst{15} = 0;
634 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000635 }
Evan Chengf49810c2009-06-23 17:48:47 +0000636 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000637 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000638 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
639 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
640 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000641 bits<4> Rd;
642 bits<4> Rn;
643 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000644 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000645 let Inst{26} = imm{11};
646 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000647 let Inst{23-21} = op23_21;
648 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000649 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000650 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000651 let Inst{14-12} = imm{10-8};
652 let Inst{11-8} = Rd;
653 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000654 }
Evan Chenga67efd12009-06-23 19:39:13 +0000655 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000656 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
657 opc, ".w\t$Rd, $Rn, $Rm",
658 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000659 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000660 let Inst{31-27} = 0b11101;
661 let Inst{26-25} = 0b01;
662 let Inst{24} = 1;
663 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000664 let Inst{14-12} = 0b000; // imm3
665 let Inst{7-6} = 0b00; // imm2
666 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000667 }
Evan Chengf49810c2009-06-23 17:48:47 +0000668 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000669 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000670 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000671 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
672 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000673 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000674 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000675 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000676 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000677 }
Evan Chengf49810c2009-06-23 17:48:47 +0000678}
679
Jim Grosbach6935efc2009-11-24 00:20:27 +0000680/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000681/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000682/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000683let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000684multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
685 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000686 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000687 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000688 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000689 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000690 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000691 let Inst{31-27} = 0b11110;
692 let Inst{25} = 0;
693 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000694 let Inst{15} = 0;
695 }
Evan Chenga67efd12009-06-23 19:39:13 +0000696 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000697 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000698 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000699 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000700 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000701 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000702 let Inst{31-27} = 0b11101;
703 let Inst{26-25} = 0b01;
704 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000705 let Inst{14-12} = 0b000; // imm3
706 let Inst{7-6} = 0b00; // imm2
707 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000708 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000709 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000710 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000711 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000712 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000713 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000714 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000715 let Inst{31-27} = 0b11101;
716 let Inst{26-25} = 0b01;
717 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000718 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000719}
Andrew Trick1c3af772011-04-23 03:55:32 +0000720}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000721
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000722/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
723/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000724let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000725multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000726 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000727 def ri : T2TwoRegImm<
728 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
729 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000730 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000731 let Inst{31-27} = 0b11110;
732 let Inst{25} = 0;
733 let Inst{24-21} = opcod;
734 let Inst{20} = 1; // The S bit.
735 let Inst{15} = 0;
736 }
Evan Chengf49810c2009-06-23 17:48:47 +0000737 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000738 def rs : T2TwoRegShiftedReg<
739 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
740 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000741 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000742 let Inst{31-27} = 0b11101;
743 let Inst{26-25} = 0b01;
744 let Inst{24-21} = opcod;
745 let Inst{20} = 1; // The S bit.
746 }
Evan Chengf49810c2009-06-23 17:48:47 +0000747}
748}
749
Evan Chenga67efd12009-06-23 19:39:13 +0000750/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
751// rotate operation that produces a value.
Owen Anderson6d746312011-08-08 20:42:17 +0000752multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000753 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000754 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000755 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000756 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000757 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000758 let Inst{31-27} = 0b11101;
759 let Inst{26-21} = 0b010010;
760 let Inst{19-16} = 0b1111; // Rn
761 let Inst{5-4} = opcod;
762 }
Evan Chenga67efd12009-06-23 19:39:13 +0000763 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000764 def rr : T2sThreeReg<
765 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
766 opc, ".w\t$Rd, $Rn, $Rm",
767 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000768 let Inst{31-27} = 0b11111;
769 let Inst{26-23} = 0b0100;
770 let Inst{22-21} = opcod;
771 let Inst{15-12} = 0b1111;
772 let Inst{7-4} = 0b0000;
773 }
Evan Chenga67efd12009-06-23 19:39:13 +0000774}
Evan Chengf49810c2009-06-23 17:48:47 +0000775
Johnny Chend68e1192009-12-15 17:24:14 +0000776/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000777/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000778/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000779let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000780multiclass T2I_cmp_irs<bits<4> opcod, string opc,
781 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
782 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000783 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000784 def ri : T2OneRegCmpImm<
785 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
786 opc, ".w\t$Rn, $imm",
787 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000788 let Inst{31-27} = 0b11110;
789 let Inst{25} = 0;
790 let Inst{24-21} = opcod;
791 let Inst{20} = 1; // The S bit.
792 let Inst{15} = 0;
793 let Inst{11-8} = 0b1111; // Rd
794 }
Evan Chenga67efd12009-06-23 19:39:13 +0000795 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000796 def rr : T2TwoRegCmp<
Owen Andersone732cb02011-08-23 17:37:32 +0000797 (outs), (ins GPR:$Rn, rGPR:$Rm), iir,
798 opc, ".w\t$Rn, $Rm",
799 [(opnode GPR:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000800 let Inst{31-27} = 0b11101;
801 let Inst{26-25} = 0b01;
802 let Inst{24-21} = opcod;
803 let Inst{20} = 1; // The S bit.
804 let Inst{14-12} = 0b000; // imm3
805 let Inst{11-8} = 0b1111; // Rd
806 let Inst{7-6} = 0b00; // imm2
807 let Inst{5-4} = 0b00; // type
808 }
Evan Chengf49810c2009-06-23 17:48:47 +0000809 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000810 def rs : T2OneRegCmpShiftedReg<
811 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
812 opc, ".w\t$Rn, $ShiftedRm",
813 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000814 let Inst{31-27} = 0b11101;
815 let Inst{26-25} = 0b01;
816 let Inst{24-21} = opcod;
817 let Inst{20} = 1; // The S bit.
818 let Inst{11-8} = 0b1111; // Rd
819 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000820}
821}
822
Evan Chengf3c21b82009-06-30 02:15:48 +0000823/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000824multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000825 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
826 PatFrag opnode> {
827 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000828 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000829 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000830 let Inst{31-27} = 0b11111;
831 let Inst{26-25} = 0b00;
832 let Inst{24} = signed;
833 let Inst{23} = 1;
834 let Inst{22-21} = opcod;
835 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000836
Owen Anderson75579f72010-11-29 22:44:32 +0000837 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000838 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000839
Owen Anderson80dd3e02010-11-30 22:45:47 +0000840 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000841 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000842 let Inst{19-16} = addr{16-13}; // Rn
843 let Inst{23} = addr{12}; // U
844 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000845 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000846 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000847 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000848 [(set target:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000849 let Inst{31-27} = 0b11111;
850 let Inst{26-25} = 0b00;
851 let Inst{24} = signed;
852 let Inst{23} = 0;
853 let Inst{22-21} = opcod;
854 let Inst{20} = 1; // load
855 let Inst{11} = 1;
856 // Offset: index==TRUE, wback==FALSE
857 let Inst{10} = 1; // The P bit.
858 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000859
Owen Anderson75579f72010-11-29 22:44:32 +0000860 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000861 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000862
Owen Anderson75579f72010-11-29 22:44:32 +0000863 bits<13> addr;
864 let Inst{19-16} = addr{12-9}; // Rn
865 let Inst{9} = addr{8}; // U
866 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000867 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000868 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000869 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000870 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000871 let Inst{31-27} = 0b11111;
872 let Inst{26-25} = 0b00;
873 let Inst{24} = signed;
874 let Inst{23} = 0;
875 let Inst{22-21} = opcod;
876 let Inst{20} = 1; // load
877 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000878
Owen Anderson75579f72010-11-29 22:44:32 +0000879 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000880 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000881
Owen Anderson75579f72010-11-29 22:44:32 +0000882 bits<10> addr;
883 let Inst{19-16} = addr{9-6}; // Rn
884 let Inst{3-0} = addr{5-2}; // Rm
885 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000886
887 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000888 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000889
Owen Anderson971b83b2011-02-08 22:39:40 +0000890 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000891 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000892 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000893 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000894 let isReMaterializable = 1;
895 let Inst{31-27} = 0b11111;
896 let Inst{26-25} = 0b00;
897 let Inst{24} = signed;
898 let Inst{23} = ?; // add = (U == '1')
899 let Inst{22-21} = opcod;
900 let Inst{20} = 1; // load
901 let Inst{19-16} = 0b1111; // Rn
902 bits<4> Rt;
903 bits<12> addr;
904 let Inst{15-12} = Rt{3-0};
905 let Inst{11-0} = addr{11-0};
906 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000907}
908
David Goodwin73b8f162009-06-30 22:11:34 +0000909/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000910multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000911 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
912 PatFrag opnode> {
913 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000914 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000915 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000916 let Inst{31-27} = 0b11111;
917 let Inst{26-23} = 0b0001;
918 let Inst{22-21} = opcod;
919 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000920
Owen Anderson75579f72010-11-29 22:44:32 +0000921 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000922 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000923
Owen Anderson80dd3e02010-11-30 22:45:47 +0000924 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000925 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000926 let Inst{19-16} = addr{16-13}; // Rn
927 let Inst{23} = addr{12}; // U
928 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000929 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000930 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000931 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000932 [(opnode target:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000933 let Inst{31-27} = 0b11111;
934 let Inst{26-23} = 0b0000;
935 let Inst{22-21} = opcod;
936 let Inst{20} = 0; // !load
937 let Inst{11} = 1;
938 // Offset: index==TRUE, wback==FALSE
939 let Inst{10} = 1; // The P bit.
940 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000941
Owen Anderson75579f72010-11-29 22:44:32 +0000942 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000943 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000944
Owen Anderson75579f72010-11-29 22:44:32 +0000945 bits<13> addr;
946 let Inst{19-16} = addr{12-9}; // Rn
947 let Inst{9} = addr{8}; // U
948 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000949 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000950 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000951 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000952 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000953 let Inst{31-27} = 0b11111;
954 let Inst{26-23} = 0b0000;
955 let Inst{22-21} = opcod;
956 let Inst{20} = 0; // !load
957 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000958
Owen Anderson75579f72010-11-29 22:44:32 +0000959 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000960 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000961
Owen Anderson75579f72010-11-29 22:44:32 +0000962 bits<10> addr;
963 let Inst{19-16} = addr{9-6}; // Rn
964 let Inst{3-0} = addr{5-2}; // Rm
965 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000966 }
David Goodwin73b8f162009-06-30 22:11:34 +0000967}
968
Evan Cheng0e55fd62010-09-30 01:08:25 +0000969/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000970/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000971class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
972 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
973 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +0000974 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
975 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000976 let Inst{31-27} = 0b11111;
977 let Inst{26-23} = 0b0100;
978 let Inst{22-20} = opcod;
979 let Inst{19-16} = 0b1111; // Rn
980 let Inst{15-12} = 0b1111;
981 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000982
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000983 bits<2> rot;
984 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +0000985}
986
Eli Friedman761fa7a2010-06-24 18:20:04 +0000987// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +0000988class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +0000989 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
990 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
991 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +0000992 Requires<[HasT2ExtractPack, IsThumb2]> {
993 bits<2> rot;
994 let Inst{31-27} = 0b11111;
995 let Inst{26-23} = 0b0100;
996 let Inst{22-20} = opcod;
997 let Inst{19-16} = 0b1111; // Rn
998 let Inst{15-12} = 0b1111;
999 let Inst{7} = 1;
1000 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001001}
1002
Eli Friedman761fa7a2010-06-24 18:20:04 +00001003// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1004// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001005class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1006 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1007 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001008 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001009 bits<2> rot;
1010 let Inst{31-27} = 0b11111;
1011 let Inst{26-23} = 0b0100;
1012 let Inst{22-20} = opcod;
1013 let Inst{19-16} = 0b1111; // Rn
1014 let Inst{15-12} = 0b1111;
1015 let Inst{7} = 1;
1016 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001017}
1018
Evan Cheng0e55fd62010-09-30 01:08:25 +00001019/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001020/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001021class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1022 : T2ThreeReg<(outs rGPR:$Rd),
1023 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1024 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1025 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1026 Requires<[HasT2ExtractPack, IsThumb2]> {
1027 bits<2> rot;
1028 let Inst{31-27} = 0b11111;
1029 let Inst{26-23} = 0b0100;
1030 let Inst{22-20} = opcod;
1031 let Inst{15-12} = 0b1111;
1032 let Inst{7} = 1;
1033 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001034}
1035
Jim Grosbach70327412011-07-27 17:48:13 +00001036class T2I_exta_rrot_np<bits<3> opcod, string opc>
1037 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1038 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1039 bits<2> rot;
1040 let Inst{31-27} = 0b11111;
1041 let Inst{26-23} = 0b0100;
1042 let Inst{22-20} = opcod;
1043 let Inst{15-12} = 0b1111;
1044 let Inst{7} = 1;
1045 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001046}
1047
Anton Korobeynikov52237112009-06-17 18:13:58 +00001048//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001049// Instructions
1050//===----------------------------------------------------------------------===//
1051
1052//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001053// Miscellaneous Instructions.
1054//
1055
Owen Andersonda663f72010-11-15 21:30:39 +00001056class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1057 string asm, list<dag> pattern>
1058 : T2XI<oops, iops, itin, asm, pattern> {
1059 bits<4> Rd;
1060 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001061
Jim Grosbach86386922010-12-08 22:10:43 +00001062 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001063 let Inst{26} = label{11};
1064 let Inst{14-12} = label{10-8};
1065 let Inst{7-0} = label{7-0};
1066}
1067
Evan Chenga09b9ca2009-06-24 23:47:58 +00001068// LEApcrel - Load a pc-relative address into a register without offending the
1069// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001070def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1071 (ins t2adrlabel:$addr, pred:$p),
1072 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001073 let Inst{31-27} = 0b11110;
1074 let Inst{25-24} = 0b10;
1075 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1076 let Inst{22} = 0;
1077 let Inst{20} = 0;
1078 let Inst{19-16} = 0b1111; // Rn
1079 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001080
Owen Andersona838a252010-12-14 00:36:49 +00001081 bits<4> Rd;
1082 bits<13> addr;
1083 let Inst{11-8} = Rd;
1084 let Inst{23} = addr{12};
1085 let Inst{21} = addr{12};
1086 let Inst{26} = addr{11};
1087 let Inst{14-12} = addr{10-8};
1088 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001089}
Owen Andersona838a252010-12-14 00:36:49 +00001090
1091let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001092def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001093 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001094def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1095 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001096 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001097 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001098
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001099
Evan Chenga09b9ca2009-06-24 23:47:58 +00001100//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001101// Load / store Instructions.
1102//
1103
Evan Cheng055b0312009-06-29 07:51:04 +00001104// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001105let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001106defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001107 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001108
Evan Chengf3c21b82009-06-30 02:15:48 +00001109// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001110defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001111 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001112defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001113 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001114
Evan Chengf3c21b82009-06-30 02:15:48 +00001115// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001116defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001117 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001118defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001119 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001120
Owen Anderson9d63d902010-12-01 19:18:46 +00001121let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001122// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001123def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001124 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001125 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001126} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001127
1128// zextload i1 -> zextload i8
1129def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1130 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1131def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1132 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1133def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1134 (t2LDRBs t2addrmode_so_reg:$addr)>;
1135def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1136 (t2LDRBpci tconstpool:$addr)>;
1137
1138// extload -> zextload
1139// FIXME: Reduce the number of patterns by legalizing extload to zextload
1140// earlier?
1141def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1142 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1143def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1144 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1145def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1146 (t2LDRBs t2addrmode_so_reg:$addr)>;
1147def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1148 (t2LDRBpci tconstpool:$addr)>;
1149
1150def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1151 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1152def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1153 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1154def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1155 (t2LDRBs t2addrmode_so_reg:$addr)>;
1156def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1157 (t2LDRBpci tconstpool:$addr)>;
1158
1159def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1160 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1161def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1162 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1163def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1164 (t2LDRHs t2addrmode_so_reg:$addr)>;
1165def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1166 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001167
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001168// FIXME: The destination register of the loads and stores can't be PC, but
1169// can be SP. We need another regclass (similar to rGPR) to represent
1170// that. Not a pressing issue since these are selected manually,
1171// not via pattern.
1172
Evan Chenge88d5ce2009-07-02 07:28:31 +00001173// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001174
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001175let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001176def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001177 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001178 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001179 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001180 []>;
1181
Owen Anderson6b0fa632010-12-09 02:56:12 +00001182def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1183 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001184 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001185 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001186 []>;
1187
Owen Anderson6b0fa632010-12-09 02:56:12 +00001188def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001189 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001190 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001191 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001192 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001193def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1194 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001195 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001196 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001197 []>;
1198
Owen Anderson6b0fa632010-12-09 02:56:12 +00001199def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001200 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001201 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001202 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001203 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001204def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1205 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001206 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001207 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001208 []>;
1209
Owen Anderson6b0fa632010-12-09 02:56:12 +00001210def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001211 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001212 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001213 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001214 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001215def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1216 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001217 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001218 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001219 []>;
1220
Owen Anderson6b0fa632010-12-09 02:56:12 +00001221def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001222 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001223 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001224 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001225 []>;
Owen Anderson2379fc22011-08-22 23:22:05 +00001226def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
Owen Anderson6b0fa632010-12-09 02:56:12 +00001227 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001228 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson2379fc22011-08-22 23:22:05 +00001229 "ldrsh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001230 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001231} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001232
Johnny Chene54a3ef2010-03-03 18:45:36 +00001233// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1234// for disassembly only.
1235// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001236class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001237 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001238 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001239 let Inst{31-27} = 0b11111;
1240 let Inst{26-25} = 0b00;
1241 let Inst{24} = signed;
1242 let Inst{23} = 0;
1243 let Inst{22-21} = type;
1244 let Inst{20} = 1; // load
1245 let Inst{11} = 1;
1246 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001247
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001248 bits<4> Rt;
1249 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001250 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001251 let Inst{19-16} = addr{12-9};
1252 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001253}
1254
Evan Cheng0e55fd62010-09-30 01:08:25 +00001255def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1256def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1257def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1258def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1259def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001260
David Goodwin73b8f162009-06-30 22:11:34 +00001261// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001262defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001263 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001264defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001265 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001266defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001267 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001268
David Goodwin6647cea2009-06-30 22:50:01 +00001269// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001270let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001271def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001272 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1273 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001274
Evan Cheng6d94f112009-07-03 00:06:39 +00001275// Indexed stores
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001276def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPRnopc:$base_wb),
1277 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001278 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001279 "str", "\t$Rt, [$Rn, $addr]!",
1280 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001281 [(set GPRnopc:$base_wb,
1282 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001283
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001284def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPRnopc:$base_wb),
1285 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001286 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001287 "str", "\t$Rt, [$Rn], $addr",
1288 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001289 [(set GPRnopc:$base_wb,
1290 (post_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001291
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001292def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPRnopc:$base_wb),
1293 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001294 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001295 "strh", "\t$Rt, [$Rn, $addr]!",
1296 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001297 [(set GPRnopc:$base_wb,
1298 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001299
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001300def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPRnopc:$base_wb),
1301 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001302 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001303 "strh", "\t$Rt, [$Rn], $addr",
1304 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001305 [(set GPRnopc:$base_wb,
1306 (post_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001307
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001308def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPRnopc:$base_wb),
1309 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001310 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001311 "strb", "\t$Rt, [$Rn, $addr]!",
1312 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001313 [(set GPRnopc:$base_wb,
1314 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001315
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001316def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPRnopc:$base_wb),
1317 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001318 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001319 "strb", "\t$Rt, [$Rn], $addr",
1320 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001321 [(set GPRnopc:$base_wb,
1322 (post_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001323
Johnny Chene54a3ef2010-03-03 18:45:36 +00001324// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1325// only.
1326// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001327class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001328 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001329 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001330 let Inst{31-27} = 0b11111;
1331 let Inst{26-25} = 0b00;
1332 let Inst{24} = 0; // not signed
1333 let Inst{23} = 0;
1334 let Inst{22-21} = type;
1335 let Inst{20} = 0; // store
1336 let Inst{11} = 1;
1337 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001338
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001339 bits<4> Rt;
1340 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001341 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001342 let Inst{19-16} = addr{12-9};
1343 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001344}
1345
Evan Cheng0e55fd62010-09-30 01:08:25 +00001346def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1347def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1348def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001349
Johnny Chenae1757b2010-03-11 01:13:36 +00001350// ldrd / strd pre / post variants
1351// For disassembly only.
1352
Owen Anderson14c903a2011-08-04 23:18:05 +00001353def t2LDRD_PRE : T2Ii8s4Tied<1, 1, 1,
1354 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001355 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001356 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001357
Owen Anderson14c903a2011-08-04 23:18:05 +00001358def t2LDRD_POST : T2Ii8s4Tied<0, 1, 1,
1359 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001360 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001361 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001362
Owen Anderson14c903a2011-08-04 23:18:05 +00001363def t2STRD_PRE : T2Ii8s4Tied<1, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001364 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001365 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001366
Owen Anderson14c903a2011-08-04 23:18:05 +00001367def t2STRD_POST : T2Ii8s4Tied<0, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001368 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001369 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001370
Johnny Chen0635fc52010-03-04 17:40:44 +00001371// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1372// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001373// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1374// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001375multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001376
Evan Chengdfed19f2010-11-03 06:34:55 +00001377 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001378 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001379 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001380 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001381 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001382 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001383 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001384 let Inst{20} = 1;
1385 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001386
Owen Anderson80dd3e02010-11-30 22:45:47 +00001387 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001388 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001389 let Inst{19-16} = addr{16-13}; // Rn
1390 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001391 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001392 }
1393
Evan Chengdfed19f2010-11-03 06:34:55 +00001394 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001395 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001396 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001397 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001398 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001399 let Inst{23} = 0; // U = 0
1400 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001401 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001402 let Inst{20} = 1;
1403 let Inst{15-12} = 0b1111;
1404 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001405
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001406 bits<13> addr;
1407 let Inst{19-16} = addr{12-9}; // Rn
1408 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001409 }
1410
Evan Chengdfed19f2010-11-03 06:34:55 +00001411 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001412 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001413 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001414 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001415 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001416 let Inst{23} = 0; // add = TRUE for T1
1417 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001418 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001419 let Inst{20} = 1;
1420 let Inst{15-12} = 0b1111;
1421 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001422
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001423 bits<10> addr;
1424 let Inst{19-16} = addr{9-6}; // Rn
1425 let Inst{3-0} = addr{5-2}; // Rm
1426 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001427
1428 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001429 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001430}
1431
Evan Cheng416941d2010-11-04 05:19:35 +00001432defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1433defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1434defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001435
Evan Cheng2889cce2009-07-03 00:18:36 +00001436//===----------------------------------------------------------------------===//
1437// Load / store multiple Instructions.
1438//
1439
Bill Wendling6c470b82010-11-13 09:09:38 +00001440multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1441 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001442 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001443 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001444 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001445 bits<4> Rn;
1446 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001447
Bill Wendling6c470b82010-11-13 09:09:38 +00001448 let Inst{31-27} = 0b11101;
1449 let Inst{26-25} = 0b00;
1450 let Inst{24-23} = 0b01; // Increment After
1451 let Inst{22} = 0;
1452 let Inst{21} = 0; // No writeback
1453 let Inst{20} = L_bit;
1454 let Inst{19-16} = Rn;
1455 let Inst{15-0} = regs;
1456 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001457 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001458 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001459 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001460 bits<4> Rn;
1461 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001462
Bill Wendling6c470b82010-11-13 09:09:38 +00001463 let Inst{31-27} = 0b11101;
1464 let Inst{26-25} = 0b00;
1465 let Inst{24-23} = 0b01; // Increment After
1466 let Inst{22} = 0;
1467 let Inst{21} = 1; // Writeback
1468 let Inst{20} = L_bit;
1469 let Inst{19-16} = Rn;
1470 let Inst{15-0} = regs;
1471 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001472 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001473 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1474 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1475 bits<4> Rn;
1476 bits<16> regs;
1477
1478 let Inst{31-27} = 0b11101;
1479 let Inst{26-25} = 0b00;
1480 let Inst{24-23} = 0b10; // Decrement Before
1481 let Inst{22} = 0;
1482 let Inst{21} = 0; // No writeback
1483 let Inst{20} = L_bit;
1484 let Inst{19-16} = Rn;
1485 let Inst{15-0} = regs;
1486 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001487 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001488 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1489 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1490 bits<4> Rn;
1491 bits<16> regs;
1492
1493 let Inst{31-27} = 0b11101;
1494 let Inst{26-25} = 0b00;
1495 let Inst{24-23} = 0b10; // Decrement Before
1496 let Inst{22} = 0;
1497 let Inst{21} = 1; // Writeback
1498 let Inst{20} = L_bit;
1499 let Inst{19-16} = Rn;
1500 let Inst{15-0} = regs;
1501 }
1502}
1503
Bill Wendlingc93989a2010-11-13 11:20:05 +00001504let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001505
1506let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1507defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1508
1509let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1510defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1511
1512} // neverHasSideEffects
1513
Bob Wilson815baeb2010-03-13 01:08:20 +00001514
Evan Cheng9cb9e672009-06-27 02:26:13 +00001515//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001516// Move Instructions.
1517//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001518
Evan Chengf49810c2009-06-23 17:48:47 +00001519let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001520def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1521 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001522 let Inst{31-27} = 0b11101;
1523 let Inst{26-25} = 0b01;
1524 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001525 let Inst{19-16} = 0b1111; // Rn
1526 let Inst{14-12} = 0b000;
1527 let Inst{7-4} = 0b0000;
1528}
Evan Chengf49810c2009-06-23 17:48:47 +00001529
Evan Cheng5adb66a2009-09-28 09:14:39 +00001530// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001531let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1532 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001533def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1534 "mov", ".w\t$Rd, $imm",
1535 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001536 let Inst{31-27} = 0b11110;
1537 let Inst{25} = 0;
1538 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001539 let Inst{19-16} = 0b1111; // Rn
1540 let Inst{15} = 0;
1541}
David Goodwin83b35932009-06-26 16:10:07 +00001542
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001543def : t2InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1544 pred:$p, cc_out:$s)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001545
Evan Chengc4af4632010-11-17 20:13:28 +00001546let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001547def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001548 "movw", "\t$Rd, $imm",
1549 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001550 let Inst{31-27} = 0b11110;
1551 let Inst{25} = 1;
1552 let Inst{24-21} = 0b0010;
1553 let Inst{20} = 0; // The S bit.
1554 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001555
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001556 bits<4> Rd;
1557 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001558
Jim Grosbach86386922010-12-08 22:10:43 +00001559 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001560 let Inst{19-16} = imm{15-12};
1561 let Inst{26} = imm{11};
1562 let Inst{14-12} = imm{10-8};
1563 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001564}
Evan Chengf49810c2009-06-23 17:48:47 +00001565
Evan Cheng53519f02011-01-21 18:55:51 +00001566def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001567 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1568
1569let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001570def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001571 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001572 "movt", "\t$Rd, $imm",
1573 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001574 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001575 let Inst{31-27} = 0b11110;
1576 let Inst{25} = 1;
1577 let Inst{24-21} = 0b0110;
1578 let Inst{20} = 0; // The S bit.
1579 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001580
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001581 bits<4> Rd;
1582 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001583
Jim Grosbach86386922010-12-08 22:10:43 +00001584 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001585 let Inst{19-16} = imm{15-12};
1586 let Inst{26} = imm{11};
1587 let Inst{14-12} = imm{10-8};
1588 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001589}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001590
Evan Cheng53519f02011-01-21 18:55:51 +00001591def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001592 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1593} // Constraints
1594
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001595def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001596
Anton Korobeynikov52237112009-06-17 18:13:58 +00001597//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001598// Extend Instructions.
1599//
1600
1601// Sign extenders
1602
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001603def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001604 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001605def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001606 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001607def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001608
Jim Grosbach70327412011-07-27 17:48:13 +00001609def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001610 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001611def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001612 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001613def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001614
Jim Grosbach70327412011-07-27 17:48:13 +00001615// TODO: SXT(A){B|H}16
Evan Chengd27c9fc2009-07-03 01:43:10 +00001616
1617// Zero extenders
1618
1619let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001620def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001621 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001622def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001623 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001624def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001625 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001626
Jim Grosbach79464942010-07-28 23:17:45 +00001627// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1628// The transformation should probably be done as a combiner action
1629// instead so we can include a check for masking back in the upper
1630// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001631//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001632// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001633// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001634def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001635 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001636 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001637
Jim Grosbach70327412011-07-27 17:48:13 +00001638def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001639 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001640def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001641 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001642def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001643}
1644
1645//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001646// Arithmetic Instructions.
1647//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001648
Johnny Chend68e1192009-12-15 17:24:14 +00001649defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1650 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1651defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1652 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001653
Evan Chengf49810c2009-06-23 17:48:47 +00001654// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001655defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001656 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001657 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001658defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001659 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001660 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001661
Evan Cheng37fefc22011-08-30 19:09:48 +00001662let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001663defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001664 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001665defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001666 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Evan Cheng37fefc22011-08-30 19:09:48 +00001667}
Evan Chengf49810c2009-06-23 17:48:47 +00001668
David Goodwin752aa7d2009-07-27 16:39:05 +00001669// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001670defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001671 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1672defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001673 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001674
1675// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001676// The assume-no-carry-in form uses the negation of the input since add/sub
1677// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1678// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1679// details.
1680// The AddedComplexity preferences the first variant over the others since
1681// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001682let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001683def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1684 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1685def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1686 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1687def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1688 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1689let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001690def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001691 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001692def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001693 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001694// The with-carry-in form matches bitwise not instead of the negation.
1695// Effectively, the inverse interpretation of the carry flag already accounts
1696// for part of the negation.
1697let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001698def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001699 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001700def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001701 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001702
Johnny Chen93042d12010-03-02 18:14:57 +00001703// Select Bytes -- for disassembly only
1704
Owen Andersonc7373f82010-11-30 20:00:01 +00001705def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001706 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1707 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001708 let Inst{31-27} = 0b11111;
1709 let Inst{26-24} = 0b010;
1710 let Inst{23} = 0b1;
1711 let Inst{22-20} = 0b010;
1712 let Inst{15-12} = 0b1111;
1713 let Inst{7} = 0b1;
1714 let Inst{6-4} = 0b000;
1715}
1716
Johnny Chenadc77332010-02-26 22:04:29 +00001717// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1718// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001719class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001720 list<dag> pat = [/* For disassembly only; pattern left blank */],
1721 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1722 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001723 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1724 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001725 let Inst{31-27} = 0b11111;
1726 let Inst{26-23} = 0b0101;
1727 let Inst{22-20} = op22_20;
1728 let Inst{15-12} = 0b1111;
1729 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001730
Owen Anderson46c478e2010-11-17 19:57:38 +00001731 bits<4> Rd;
1732 bits<4> Rn;
1733 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001734
Jim Grosbach86386922010-12-08 22:10:43 +00001735 let Inst{11-8} = Rd;
1736 let Inst{19-16} = Rn;
1737 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001738}
1739
1740// Saturating add/subtract -- for disassembly only
1741
Nate Begeman692433b2010-07-29 17:56:55 +00001742def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001743 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1744 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001745def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1746def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1747def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001748def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1749 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1750def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1751 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001752def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001753def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001754 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1755 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001756def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1757def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1758def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1759def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1760def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1761def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1762def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1763def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1764
1765// Signed/Unsigned add/subtract -- for disassembly only
1766
1767def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1768def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1769def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1770def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1771def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1772def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1773def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1774def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1775def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1776def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1777def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1778def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1779
1780// Signed/Unsigned halving add/subtract -- for disassembly only
1781
1782def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1783def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1784def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1785def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1786def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1787def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1788def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1789def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1790def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1791def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1792def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1793def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1794
Owen Anderson821752e2010-11-18 20:32:18 +00001795// Helper class for disassembly only
1796// A6.3.16 & A6.3.17
1797// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1798class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1799 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1800 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1801 let Inst{31-27} = 0b11111;
1802 let Inst{26-24} = 0b011;
1803 let Inst{23} = long;
1804 let Inst{22-20} = op22_20;
1805 let Inst{7-4} = op7_4;
1806}
1807
1808class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1809 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1810 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1811 let Inst{31-27} = 0b11111;
1812 let Inst{26-24} = 0b011;
1813 let Inst{23} = long;
1814 let Inst{22-20} = op22_20;
1815 let Inst{7-4} = op7_4;
1816}
1817
Johnny Chenadc77332010-02-26 22:04:29 +00001818// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1819
Owen Anderson821752e2010-11-18 20:32:18 +00001820def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1821 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001822 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
1823 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001824 let Inst{15-12} = 0b1111;
1825}
Owen Anderson821752e2010-11-18 20:32:18 +00001826def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001827 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00001828 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
1829 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001830
1831// Signed/Unsigned saturate -- for disassembly only
1832
Owen Anderson46c478e2010-11-17 19:57:38 +00001833class T2SatI<dag oops, dag iops, InstrItinClass itin,
1834 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001835 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001836 bits<4> Rd;
1837 bits<4> Rn;
1838 bits<5> sat_imm;
1839 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001840
Jim Grosbach86386922010-12-08 22:10:43 +00001841 let Inst{11-8} = Rd;
1842 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001843 let Inst{4-0} = sat_imm;
1844 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00001845 let Inst{14-12} = sh{4-2};
1846 let Inst{7-6} = sh{1-0};
1847}
1848
Owen Andersonc7373f82010-11-30 20:00:01 +00001849def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001850 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001851 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1852 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001853 let Inst{31-27} = 0b11110;
1854 let Inst{25-22} = 0b1100;
1855 let Inst{20} = 0;
1856 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001857}
1858
Owen Andersonc7373f82010-11-30 20:00:01 +00001859def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00001860 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001861 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001862 [/* For disassembly only; pattern left blank */]>,
1863 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001864 let Inst{31-27} = 0b11110;
1865 let Inst{25-22} = 0b1100;
1866 let Inst{20} = 0;
1867 let Inst{15} = 0;
1868 let Inst{21} = 1; // sh = '1'
1869 let Inst{14-12} = 0b000; // imm3 = '000'
1870 let Inst{7-6} = 0b00; // imm2 = '00'
1871}
1872
Owen Andersonc7373f82010-11-30 20:00:01 +00001873def t2USAT: T2SatI<
1874 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1875 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001876 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001877 let Inst{31-27} = 0b11110;
1878 let Inst{25-22} = 0b1110;
1879 let Inst{20} = 0;
1880 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001881}
1882
Owen Anderson22d35082011-08-22 23:27:47 +00001883def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001884 NoItinerary,
Owen Anderson22d35082011-08-22 23:27:47 +00001885 "usat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001886 [/* For disassembly only; pattern left blank */]>,
1887 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001888 let Inst{31-27} = 0b11110;
1889 let Inst{25-22} = 0b1110;
1890 let Inst{20} = 0;
1891 let Inst{15} = 0;
1892 let Inst{21} = 1; // sh = '1'
1893 let Inst{14-12} = 0b000; // imm3 = '000'
1894 let Inst{7-6} = 0b00; // imm2 = '00'
1895}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001896
Bob Wilson38aa2872010-08-13 21:48:10 +00001897def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1898def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001899
Evan Chengf49810c2009-06-23 17:48:47 +00001900//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001901// Shift and rotate Instructions.
1902//
1903
Owen Anderson6d746312011-08-08 20:42:17 +00001904defm t2LSL : T2I_sh_ir<0b00, "lsl", imm1_31, BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1905defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr, BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1906defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr, BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1907defm t2ROR : T2I_sh_ir<0b11, "ror", imm1_31, BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001908
Andrew Trickd49ffe82011-04-29 14:18:15 +00001909// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
1910def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
1911 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
1912
David Goodwinca01a8d2009-09-01 18:32:09 +00001913let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001914def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1915 "rrx", "\t$Rd, $Rm",
1916 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001917 let Inst{31-27} = 0b11101;
1918 let Inst{26-25} = 0b01;
1919 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001920 let Inst{19-16} = 0b1111; // Rn
1921 let Inst{14-12} = 0b000;
1922 let Inst{7-4} = 0b0011;
1923}
David Goodwinca01a8d2009-09-01 18:32:09 +00001924}
Evan Chenga67efd12009-06-23 19:39:13 +00001925
Daniel Dunbar8d66b782011-01-10 15:26:39 +00001926let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00001927def t2MOVsrl_flag : T2TwoRegShiftImm<
1928 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1929 "lsrs", ".w\t$Rd, $Rm, #1",
1930 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001931 let Inst{31-27} = 0b11101;
1932 let Inst{26-25} = 0b01;
1933 let Inst{24-21} = 0b0010;
1934 let Inst{20} = 1; // The S bit.
1935 let Inst{19-16} = 0b1111; // Rn
1936 let Inst{5-4} = 0b01; // Shift type.
1937 // Shift amount = Inst{14-12:7-6} = 1.
1938 let Inst{14-12} = 0b000;
1939 let Inst{7-6} = 0b01;
1940}
Owen Andersonbb6315d2010-11-15 19:58:36 +00001941def t2MOVsra_flag : T2TwoRegShiftImm<
1942 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1943 "asrs", ".w\t$Rd, $Rm, #1",
1944 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001945 let Inst{31-27} = 0b11101;
1946 let Inst{26-25} = 0b01;
1947 let Inst{24-21} = 0b0010;
1948 let Inst{20} = 1; // The S bit.
1949 let Inst{19-16} = 0b1111; // Rn
1950 let Inst{5-4} = 0b10; // Shift type.
1951 // Shift amount = Inst{14-12:7-6} = 1.
1952 let Inst{14-12} = 0b000;
1953 let Inst{7-6} = 0b01;
1954}
David Goodwin3583df72009-07-28 17:06:49 +00001955}
1956
Evan Chenga67efd12009-06-23 19:39:13 +00001957//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001958// Bitwise Instructions.
1959//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001960
Johnny Chend68e1192009-12-15 17:24:14 +00001961defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001962 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001963 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001964defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001965 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001966 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001967defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001968 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001969 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001970
Johnny Chend68e1192009-12-15 17:24:14 +00001971defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001972 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001973 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
1974 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00001975
Owen Anderson2f7aed32010-11-17 22:16:31 +00001976class T2BitFI<dag oops, dag iops, InstrItinClass itin,
1977 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001978 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00001979 bits<4> Rd;
1980 bits<5> msb;
1981 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00001982
Jim Grosbach86386922010-12-08 22:10:43 +00001983 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00001984 let Inst{4-0} = msb{4-0};
1985 let Inst{14-12} = lsb{4-2};
1986 let Inst{7-6} = lsb{1-0};
1987}
1988
1989class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
1990 string opc, string asm, list<dag> pattern>
1991 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
1992 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00001993
Jim Grosbach86386922010-12-08 22:10:43 +00001994 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00001995}
1996
1997let Constraints = "$src = $Rd" in
1998def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
1999 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2000 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002001 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002002 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002003 let Inst{25} = 1;
2004 let Inst{24-20} = 0b10110;
2005 let Inst{19-16} = 0b1111; // Rn
2006 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002007 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002008
Owen Anderson2f7aed32010-11-17 22:16:31 +00002009 bits<10> imm;
2010 let msb{4-0} = imm{9-5};
2011 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002012}
Evan Chengf49810c2009-06-23 17:48:47 +00002013
Owen Anderson2f7aed32010-11-17 22:16:31 +00002014def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002015 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002016 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002017 let Inst{31-27} = 0b11110;
2018 let Inst{25} = 1;
2019 let Inst{24-20} = 0b10100;
2020 let Inst{15} = 0;
2021}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002022
Owen Anderson2f7aed32010-11-17 22:16:31 +00002023def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002024 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002025 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002026 let Inst{31-27} = 0b11110;
2027 let Inst{25} = 1;
2028 let Inst{24-20} = 0b11100;
2029 let Inst{15} = 0;
2030}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002031
Johnny Chen9474d552010-02-02 19:31:58 +00002032// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002033let Constraints = "$src = $Rd" in {
2034 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2035 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2036 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2037 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2038 bf_inv_mask_imm:$imm))]> {
2039 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002040 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002041 let Inst{25} = 1;
2042 let Inst{24-20} = 0b10110;
2043 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002044 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002045
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002046 bits<10> imm;
2047 let msb{4-0} = imm{9-5};
2048 let lsb{4-0} = imm{4-0};
2049 }
2050
2051 // GNU as only supports this form of bfi (w/ 4 arguments)
2052 let isAsmParserOnly = 1 in
2053 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2054 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2055 width_imm:$width),
2056 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2057 []> {
2058 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002059 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002060 let Inst{25} = 1;
2061 let Inst{24-20} = 0b10110;
2062 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002063 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002064
2065 bits<5> lsbit;
2066 bits<5> width;
2067 let msb{4-0} = width; // Custom encoder => lsb+width-1
2068 let lsb{4-0} = lsbit;
2069 }
Johnny Chen9474d552010-02-02 19:31:58 +00002070}
Evan Chengf49810c2009-06-23 17:48:47 +00002071
Evan Cheng7e1bf302010-09-29 00:27:46 +00002072defm t2ORN : T2I_bin_irs<0b0011, "orn",
2073 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002074 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2075 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002076
2077// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2078let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002079defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002080 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002081 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002082
2083
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002084let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002085def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2086 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002087
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002088// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002089def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2090 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002091 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002092
2093def : T2Pat<(t2_so_imm_not:$src),
2094 (t2MVNi t2_so_imm_not:$src)>;
2095
Evan Chengf49810c2009-06-23 17:48:47 +00002096//===----------------------------------------------------------------------===//
2097// Multiply Instructions.
2098//
Evan Cheng8de898a2009-06-26 00:19:44 +00002099let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002100def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2101 "mul", "\t$Rd, $Rn, $Rm",
2102 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002103 let Inst{31-27} = 0b11111;
2104 let Inst{26-23} = 0b0110;
2105 let Inst{22-20} = 0b000;
2106 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2107 let Inst{7-4} = 0b0000; // Multiply
2108}
Evan Chengf49810c2009-06-23 17:48:47 +00002109
Owen Anderson35141a92010-11-18 01:08:42 +00002110def t2MLA: T2FourReg<
2111 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2112 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2113 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002114 let Inst{31-27} = 0b11111;
2115 let Inst{26-23} = 0b0110;
2116 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002117 let Inst{7-4} = 0b0000; // Multiply
2118}
Evan Chengf49810c2009-06-23 17:48:47 +00002119
Owen Anderson35141a92010-11-18 01:08:42 +00002120def t2MLS: T2FourReg<
2121 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2122 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2123 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002124 let Inst{31-27} = 0b11111;
2125 let Inst{26-23} = 0b0110;
2126 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002127 let Inst{7-4} = 0b0001; // Multiply and Subtract
2128}
Evan Chengf49810c2009-06-23 17:48:47 +00002129
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002130// Extra precision multiplies with low / high results
2131let neverHasSideEffects = 1 in {
2132let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002133def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002134 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002135 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002136 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002137
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002138def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002139 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002140 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002141 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002142} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002143
2144// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002145def t2SMLAL : T2MulLong<0b100, 0b0000,
2146 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002147 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002148 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002149
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002150def t2UMLAL : T2MulLong<0b110, 0b0000,
2151 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002152 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002153 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002154
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002155def t2UMAAL : T2MulLong<0b110, 0b0110,
2156 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002157 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002158 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2159 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002160} // neverHasSideEffects
2161
Johnny Chen93042d12010-03-02 18:14:57 +00002162// Rounding variants of the below included for disassembly only
2163
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002164// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002165def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2166 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002167 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2168 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002169 let Inst{31-27} = 0b11111;
2170 let Inst{26-23} = 0b0110;
2171 let Inst{22-20} = 0b101;
2172 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2173 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2174}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002175
Owen Anderson821752e2010-11-18 20:32:18 +00002176def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002177 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2178 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002179 let Inst{31-27} = 0b11111;
2180 let Inst{26-23} = 0b0110;
2181 let Inst{22-20} = 0b101;
2182 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2183 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2184}
2185
Owen Anderson821752e2010-11-18 20:32:18 +00002186def t2SMMLA : T2FourReg<
2187 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2188 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002189 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2190 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002191 let Inst{31-27} = 0b11111;
2192 let Inst{26-23} = 0b0110;
2193 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002194 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2195}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002196
Owen Anderson821752e2010-11-18 20:32:18 +00002197def t2SMMLAR: T2FourReg<
2198 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002199 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2200 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002201 let Inst{31-27} = 0b11111;
2202 let Inst{26-23} = 0b0110;
2203 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002204 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2205}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002206
Owen Anderson821752e2010-11-18 20:32:18 +00002207def t2SMMLS: T2FourReg<
2208 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2209 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002210 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2211 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002212 let Inst{31-27} = 0b11111;
2213 let Inst{26-23} = 0b0110;
2214 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002215 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2216}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002217
Owen Anderson821752e2010-11-18 20:32:18 +00002218def t2SMMLSR:T2FourReg<
2219 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002220 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2221 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002222 let Inst{31-27} = 0b11111;
2223 let Inst{26-23} = 0b0110;
2224 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002225 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2226}
2227
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002228multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002229 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2230 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2231 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002232 (sext_inreg rGPR:$Rm, i16)))]>,
2233 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002234 let Inst{31-27} = 0b11111;
2235 let Inst{26-23} = 0b0110;
2236 let Inst{22-20} = 0b001;
2237 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2238 let Inst{7-6} = 0b00;
2239 let Inst{5-4} = 0b00;
2240 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002241
Owen Anderson821752e2010-11-18 20:32:18 +00002242 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2243 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2244 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002245 (sra rGPR:$Rm, (i32 16))))]>,
2246 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002247 let Inst{31-27} = 0b11111;
2248 let Inst{26-23} = 0b0110;
2249 let Inst{22-20} = 0b001;
2250 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2251 let Inst{7-6} = 0b00;
2252 let Inst{5-4} = 0b01;
2253 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002254
Owen Anderson821752e2010-11-18 20:32:18 +00002255 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2256 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2257 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002258 (sext_inreg rGPR:$Rm, i16)))]>,
2259 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002260 let Inst{31-27} = 0b11111;
2261 let Inst{26-23} = 0b0110;
2262 let Inst{22-20} = 0b001;
2263 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2264 let Inst{7-6} = 0b00;
2265 let Inst{5-4} = 0b10;
2266 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002267
Owen Anderson821752e2010-11-18 20:32:18 +00002268 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2269 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2270 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002271 (sra rGPR:$Rm, (i32 16))))]>,
2272 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002273 let Inst{31-27} = 0b11111;
2274 let Inst{26-23} = 0b0110;
2275 let Inst{22-20} = 0b001;
2276 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2277 let Inst{7-6} = 0b00;
2278 let Inst{5-4} = 0b11;
2279 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002280
Owen Anderson821752e2010-11-18 20:32:18 +00002281 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2282 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2283 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002284 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2285 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002286 let Inst{31-27} = 0b11111;
2287 let Inst{26-23} = 0b0110;
2288 let Inst{22-20} = 0b011;
2289 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2290 let Inst{7-6} = 0b00;
2291 let Inst{5-4} = 0b00;
2292 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002293
Owen Anderson821752e2010-11-18 20:32:18 +00002294 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2295 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2296 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002297 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2298 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002299 let Inst{31-27} = 0b11111;
2300 let Inst{26-23} = 0b0110;
2301 let Inst{22-20} = 0b011;
2302 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2303 let Inst{7-6} = 0b00;
2304 let Inst{5-4} = 0b01;
2305 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002306}
2307
2308
2309multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002310 def BB : T2FourReg<
2311 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2312 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2313 [(set rGPR:$Rd, (add rGPR:$Ra,
2314 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002315 (sext_inreg rGPR:$Rm, i16))))]>,
2316 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002317 let Inst{31-27} = 0b11111;
2318 let Inst{26-23} = 0b0110;
2319 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002320 let Inst{7-6} = 0b00;
2321 let Inst{5-4} = 0b00;
2322 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002323
Owen Anderson821752e2010-11-18 20:32:18 +00002324 def BT : T2FourReg<
2325 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2326 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2327 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002328 (sra rGPR:$Rm, (i32 16)))))]>,
2329 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002330 let Inst{31-27} = 0b11111;
2331 let Inst{26-23} = 0b0110;
2332 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002333 let Inst{7-6} = 0b00;
2334 let Inst{5-4} = 0b01;
2335 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002336
Owen Anderson821752e2010-11-18 20:32:18 +00002337 def TB : T2FourReg<
2338 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2339 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2340 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002341 (sext_inreg rGPR:$Rm, i16))))]>,
2342 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002343 let Inst{31-27} = 0b11111;
2344 let Inst{26-23} = 0b0110;
2345 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002346 let Inst{7-6} = 0b00;
2347 let Inst{5-4} = 0b10;
2348 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002349
Owen Anderson821752e2010-11-18 20:32:18 +00002350 def TT : T2FourReg<
2351 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2352 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2353 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002354 (sra rGPR:$Rm, (i32 16)))))]>,
2355 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002356 let Inst{31-27} = 0b11111;
2357 let Inst{26-23} = 0b0110;
2358 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002359 let Inst{7-6} = 0b00;
2360 let Inst{5-4} = 0b11;
2361 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002362
Owen Anderson821752e2010-11-18 20:32:18 +00002363 def WB : T2FourReg<
2364 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2365 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2366 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002367 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2368 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002369 let Inst{31-27} = 0b11111;
2370 let Inst{26-23} = 0b0110;
2371 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002372 let Inst{7-6} = 0b00;
2373 let Inst{5-4} = 0b00;
2374 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002375
Owen Anderson821752e2010-11-18 20:32:18 +00002376 def WT : T2FourReg<
2377 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2378 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2379 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002380 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2381 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002382 let Inst{31-27} = 0b11111;
2383 let Inst{26-23} = 0b0110;
2384 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002385 let Inst{7-6} = 0b00;
2386 let Inst{5-4} = 0b01;
2387 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002388}
2389
2390defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2391defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2392
Johnny Chenadc77332010-02-26 22:04:29 +00002393// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002394def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2395 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002396 [/* For disassembly only; pattern left blank */]>,
2397 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002398def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2399 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002400 [/* For disassembly only; pattern left blank */]>,
2401 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002402def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2403 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002404 [/* For disassembly only; pattern left blank */]>,
2405 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002406def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2407 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002408 [/* For disassembly only; pattern left blank */]>,
2409 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002410
Johnny Chenadc77332010-02-26 22:04:29 +00002411// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2412// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002413
Owen Anderson821752e2010-11-18 20:32:18 +00002414def t2SMUAD: T2ThreeReg_mac<
2415 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002416 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2417 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002418 let Inst{15-12} = 0b1111;
2419}
Owen Anderson821752e2010-11-18 20:32:18 +00002420def t2SMUADX:T2ThreeReg_mac<
2421 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002422 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2423 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002424 let Inst{15-12} = 0b1111;
2425}
Owen Anderson821752e2010-11-18 20:32:18 +00002426def t2SMUSD: T2ThreeReg_mac<
2427 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002428 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2429 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002430 let Inst{15-12} = 0b1111;
2431}
Owen Anderson821752e2010-11-18 20:32:18 +00002432def t2SMUSDX:T2ThreeReg_mac<
2433 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002434 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2435 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002436 let Inst{15-12} = 0b1111;
2437}
Owen Andersonc6788c82011-08-22 23:31:45 +00002438def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002439 0, 0b010, 0b0000, (outs rGPR:$Rd),
2440 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002441 "\t$Rd, $Rn, $Rm, $Ra", []>,
2442 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002443def t2SMLADX : T2FourReg_mac<
2444 0, 0b010, 0b0001, (outs rGPR:$Rd),
2445 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002446 "\t$Rd, $Rn, $Rm, $Ra", []>,
2447 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002448def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2449 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002450 "\t$Rd, $Rn, $Rm, $Ra", []>,
2451 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002452def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2453 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002454 "\t$Rd, $Rn, $Rm, $Ra", []>,
2455 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002456def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2457 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
Jim Grosbacha7603982011-07-01 21:12:19 +00002458 "\t$Ra, $Rd, $Rm, $Rn", []>,
2459 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002460def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2461 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002462 "\t$Ra, $Rd, $Rm, $Rn", []>,
2463 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002464def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2465 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
Jim Grosbacha7603982011-07-01 21:12:19 +00002466 "\t$Ra, $Rd, $Rm, $Rn", []>,
2467 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002468def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2469 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002470 "\t$Ra, $Rd, $Rm, $Rn", []>,
2471 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002472
2473//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002474// Division Instructions.
2475// Signed and unsigned division on v7-M
2476//
2477def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2478 "sdiv", "\t$Rd, $Rn, $Rm",
2479 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2480 Requires<[HasDivide, IsThumb2]> {
2481 let Inst{31-27} = 0b11111;
2482 let Inst{26-21} = 0b011100;
2483 let Inst{20} = 0b1;
2484 let Inst{15-12} = 0b1111;
2485 let Inst{7-4} = 0b1111;
2486}
2487
2488def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2489 "udiv", "\t$Rd, $Rn, $Rm",
2490 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2491 Requires<[HasDivide, IsThumb2]> {
2492 let Inst{31-27} = 0b11111;
2493 let Inst{26-21} = 0b011101;
2494 let Inst{20} = 0b1;
2495 let Inst{15-12} = 0b1111;
2496 let Inst{7-4} = 0b1111;
2497}
2498
2499//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002500// Misc. Arithmetic Instructions.
2501//
2502
Jim Grosbach80dc1162010-02-16 21:23:02 +00002503class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2504 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002505 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002506 let Inst{31-27} = 0b11111;
2507 let Inst{26-22} = 0b01010;
2508 let Inst{21-20} = op1;
2509 let Inst{15-12} = 0b1111;
2510 let Inst{7-6} = 0b10;
2511 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002512 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002513}
Evan Chengf49810c2009-06-23 17:48:47 +00002514
Owen Anderson612fb5b2010-11-18 21:15:19 +00002515def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2516 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002517
Owen Anderson612fb5b2010-11-18 21:15:19 +00002518def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2519 "rbit", "\t$Rd, $Rm",
2520 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002521
Owen Anderson612fb5b2010-11-18 21:15:19 +00002522def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2523 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002524
Owen Anderson612fb5b2010-11-18 21:15:19 +00002525def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2526 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002527 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002528
Owen Anderson612fb5b2010-11-18 21:15:19 +00002529def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2530 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002531 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002532
Evan Chengf60ceac2011-06-15 17:17:48 +00002533def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002534 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002535 (t2REVSH rGPR:$Rm)>;
2536
Owen Anderson612fb5b2010-11-18 21:15:19 +00002537def t2PKHBT : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002538 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2539 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002540 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002541 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002542 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002543 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002544 let Inst{31-27} = 0b11101;
2545 let Inst{26-25} = 0b01;
2546 let Inst{24-20} = 0b01100;
2547 let Inst{5} = 0; // BT form
2548 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002549
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002550 bits<5> sh;
2551 let Inst{14-12} = sh{4-2};
2552 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002553}
Evan Cheng40289b02009-07-07 05:35:52 +00002554
2555// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002556def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2557 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002558 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002559def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002560 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002561 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002562
Bob Wilsondc66eda2010-08-16 22:26:55 +00002563// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2564// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002565def t2PKHTB : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002566 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2567 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002568 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002569 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002570 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002571 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002572 let Inst{31-27} = 0b11101;
2573 let Inst{26-25} = 0b01;
2574 let Inst{24-20} = 0b01100;
2575 let Inst{5} = 1; // TB form
2576 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002577
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002578 bits<5> sh;
2579 let Inst{14-12} = sh{4-2};
2580 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002581}
Evan Cheng40289b02009-07-07 05:35:52 +00002582
2583// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2584// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002585def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002586 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002587 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002588def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002589 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002590 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002591 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002592
2593//===----------------------------------------------------------------------===//
2594// Comparison Instructions...
2595//
Johnny Chend68e1192009-12-15 17:24:14 +00002596defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002597 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002598 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002599
2600def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2601 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2602def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2603 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2604def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2605 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002606
Dan Gohman4b7dff92010-08-26 15:50:25 +00002607//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2608// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002609//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2610// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002611defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002612 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002613 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2614
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002615//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2616// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002617
2618def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2619 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002620
Johnny Chend68e1192009-12-15 17:24:14 +00002621defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002622 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002623 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002624defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002625 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002626 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002627
Evan Chenge253c952009-07-07 20:39:03 +00002628// Conditional moves
2629// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002630// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002631let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002632def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2633 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002634 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002635 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002636 RegConstraint<"$false = $Rd">;
2637
2638let isMoveImm = 1 in
2639def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2640 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002641 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002642[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2643 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002644
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002645// FIXME: Pseudo-ize these. For now, just mark codegen only.
2646let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002647let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002648def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002649 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002650 "movw", "\t$Rd, $imm", []>,
2651 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002652 let Inst{31-27} = 0b11110;
2653 let Inst{25} = 1;
2654 let Inst{24-21} = 0b0010;
2655 let Inst{20} = 0; // The S bit.
2656 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002657
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002658 bits<4> Rd;
2659 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002660
Jim Grosbach86386922010-12-08 22:10:43 +00002661 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002662 let Inst{19-16} = imm{15-12};
2663 let Inst{26} = imm{11};
2664 let Inst{14-12} = imm{10-8};
2665 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002666}
2667
Evan Chengc4af4632010-11-17 20:13:28 +00002668let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002669def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2670 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002671 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002672
Evan Chengc4af4632010-11-17 20:13:28 +00002673let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002674def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2675 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2676[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002677 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002678 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002679 let Inst{31-27} = 0b11110;
2680 let Inst{25} = 0;
2681 let Inst{24-21} = 0b0011;
2682 let Inst{20} = 0; // The S bit.
2683 let Inst{19-16} = 0b1111; // Rn
2684 let Inst{15} = 0;
2685}
2686
Johnny Chend68e1192009-12-15 17:24:14 +00002687class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2688 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002689 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002690 let Inst{31-27} = 0b11101;
2691 let Inst{26-25} = 0b01;
2692 let Inst{24-21} = 0b0010;
2693 let Inst{20} = 0; // The S bit.
2694 let Inst{19-16} = 0b1111; // Rn
2695 let Inst{5-4} = opcod; // Shift type.
2696}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002697def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2698 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2699 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2700 RegConstraint<"$false = $Rd">;
2701def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2702 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2703 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2704 RegConstraint<"$false = $Rd">;
2705def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2706 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2707 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2708 RegConstraint<"$false = $Rd">;
2709def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2710 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2711 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2712 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002713} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002714} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002715
David Goodwin5e47a9a2009-06-30 18:04:13 +00002716//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002717// Atomic operations intrinsics
2718//
2719
2720// memory barriers protect the atomic sequences
2721let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002722def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2723 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2724 Requires<[IsThumb, HasDB]> {
2725 bits<4> opt;
2726 let Inst{31-4} = 0xf3bf8f5;
2727 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002728}
2729}
2730
Bob Wilsonf74a4292010-10-30 00:54:37 +00002731def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2732 "dsb", "\t$opt",
2733 [/* For disassembly only; pattern left blank */]>,
2734 Requires<[IsThumb, HasDB]> {
2735 bits<4> opt;
2736 let Inst{31-4} = 0xf3bf8f4;
2737 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002738}
2739
Johnny Chena4339822010-03-03 00:16:28 +00002740// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002741def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002742 [/* For disassembly only; pattern left blank */]>,
2743 Requires<[IsThumb2, HasV7]> {
2744 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002745 let Inst{3-0} = 0b1111;
2746}
2747
Owen Anderson16884412011-07-13 23:22:26 +00002748class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002749 InstrItinClass itin, string opc, string asm, string cstr,
2750 list<dag> pattern, bits<4> rt2 = 0b1111>
2751 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2752 let Inst{31-27} = 0b11101;
2753 let Inst{26-20} = 0b0001101;
2754 let Inst{11-8} = rt2;
2755 let Inst{7-6} = 0b01;
2756 let Inst{5-4} = opcod;
2757 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002758
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002759 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002760 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002761 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002762 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002763}
Owen Anderson16884412011-07-13 23:22:26 +00002764class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002765 InstrItinClass itin, string opc, string asm, string cstr,
2766 list<dag> pattern, bits<4> rt2 = 0b1111>
2767 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2768 let Inst{31-27} = 0b11101;
2769 let Inst{26-20} = 0b0001100;
2770 let Inst{11-8} = rt2;
2771 let Inst{7-6} = 0b01;
2772 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002773
Owen Anderson91a7c592010-11-19 00:28:38 +00002774 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002775 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002776 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002777 let Inst{3-0} = Rd;
2778 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002779 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002780}
2781
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002782let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002783def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002784 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002785 "ldrexb", "\t$Rt, $addr", "", []>;
2786def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002787 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002788 "ldrexh", "\t$Rt, $addr", "", []>;
2789def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002790 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002791 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002792 let Inst{31-27} = 0b11101;
2793 let Inst{26-20} = 0b0000101;
2794 let Inst{11-8} = 0b1111;
2795 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002796
Owen Anderson808c7d12010-12-10 21:52:38 +00002797 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002798 bits<4> addr;
2799 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002800 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002801}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002802let hasExtraDefRegAllocReq = 1 in
2803def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2804 (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002805 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002806 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002807 [], {?, ?, ?, ?}> {
2808 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002809 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002810}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002811}
2812
Owen Anderson91a7c592010-11-19 00:28:38 +00002813let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002814def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2815 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002816 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002817 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2818def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2819 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002820 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002821 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002822def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002823 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002824 "strex", "\t$Rd, $Rt, $addr", "",
2825 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002826 let Inst{31-27} = 0b11101;
2827 let Inst{26-20} = 0b0000100;
2828 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002829
Owen Anderson808c7d12010-12-10 21:52:38 +00002830 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002831 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002832 bits<4> Rt;
2833 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002834 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002835 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002836}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002837}
2838
2839let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002840def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002841 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002842 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002843 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002844 {?, ?, ?, ?}> {
2845 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002846 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002847}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002848
Johnny Chen10a77e12010-03-02 22:11:06 +00002849// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002850def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2851 [/* For disassembly only; pattern left blank */]>,
2852 Requires<[IsThumb2, HasV7]> {
2853 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002854 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002855 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002856 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002857 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002858 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002859 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002860}
2861
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002862//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002863// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002864// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002865// address and save #0 in R0 for the non-longjmp case.
2866// Since by its nature we may be coming from some other function to get
2867// here, and we're using the stack frame for the containing function to
2868// save/restore registers, we can't keep anything live in regs across
2869// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002870// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002871// except for our own input by listing the relevant registers in Defs. By
2872// doing so, we also cause the prologue/epilogue code to actively preserve
2873// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002874// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002875let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002876 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002877 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2878 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002879 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002880 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002881 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002882 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002883}
2884
Bob Wilsonec80e262010-04-09 20:41:18 +00002885let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002886 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002887 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002888 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002889 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002890 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002891 Requires<[IsThumb2, NoVFP]>;
2892}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002893
2894
2895//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002896// Control-Flow Instructions
2897//
2898
Evan Chengc50a1cb2009-07-09 22:58:39 +00002899// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00002900// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002901let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002902 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002903def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00002904 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002905 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002906 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00002907 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00002908
David Goodwin5e47a9a2009-06-30 18:04:13 +00002909let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2910let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002911def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002912 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002913 [(br bb:$target)]> {
2914 let Inst{31-27} = 0b11110;
2915 let Inst{15-14} = 0b10;
2916 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002917
2918 bits<20> target;
2919 let Inst{26} = target{19};
2920 let Inst{11} = target{18};
2921 let Inst{13} = target{17};
2922 let Inst{21-16} = target{16-11};
2923 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002924}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002925
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002926let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00002927def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002928 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002929 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002930 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002931
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002932// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00002933def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002934 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002935 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002936
Jim Grosbachd4811102010-12-15 19:03:16 +00002937def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002938 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002939 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002940
2941def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2942 "tbb", "\t[$Rn, $Rm]", []> {
2943 bits<4> Rn;
2944 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002945 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002946 let Inst{19-16} = Rn;
2947 let Inst{15-5} = 0b11110000000;
2948 let Inst{4} = 0; // B form
2949 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002950}
Evan Cheng5657c012009-07-29 02:18:14 +00002951
Jim Grosbach5ca66692010-11-29 22:37:40 +00002952def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2953 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
2954 bits<4> Rn;
2955 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002956 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002957 let Inst{19-16} = Rn;
2958 let Inst{15-5} = 0b11110000000;
2959 let Inst{4} = 1; // H form
2960 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00002961}
Evan Cheng5657c012009-07-29 02:18:14 +00002962} // isNotDuplicable, isIndirectBranch
2963
David Goodwinc9a59b52009-06-30 19:50:22 +00002964} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002965
2966// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2967// a two-value operand where a dag node expects two operands. :(
2968let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002969def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002970 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002971 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2972 let Inst{31-27} = 0b11110;
2973 let Inst{15-14} = 0b10;
2974 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002975
Owen Andersonfb20d892010-12-09 00:27:41 +00002976 bits<4> p;
2977 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00002978
Owen Andersonfb20d892010-12-09 00:27:41 +00002979 bits<21> target;
2980 let Inst{26} = target{20};
2981 let Inst{11} = target{19};
2982 let Inst{13} = target{18};
2983 let Inst{21-16} = target{17-12};
2984 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002985
2986 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00002987}
Evan Chengf49810c2009-06-23 17:48:47 +00002988
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00002989// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
2990// it goes here.
2991let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2992 // Darwin version.
2993 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2994 Uses = [SP] in
2995 def tTAILJMPd: tPseudoExpand<(outs), (ins uncondbrtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002996 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00002997 (t2B uncondbrtarget:$dst)>,
2998 Requires<[IsThumb2, IsDarwin]>;
2999}
Evan Cheng06e16582009-07-10 01:54:42 +00003000
3001// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003002let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003003def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003004 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003005 "it$mask\t$cc", "", []> {
3006 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003007 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003008 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003009
3010 bits<4> cc;
3011 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003012 let Inst{7-4} = cc;
3013 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003014
3015 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003016}
Evan Cheng06e16582009-07-10 01:54:42 +00003017
Johnny Chence6275f2010-02-25 19:05:29 +00003018// Branch and Exchange Jazelle -- for disassembly only
3019// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003020def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003021 [/* For disassembly only; pattern left blank */]> {
3022 let Inst{31-27} = 0b11110;
3023 let Inst{26} = 0;
3024 let Inst{25-20} = 0b111100;
3025 let Inst{15-14} = 0b10;
3026 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003027
Owen Anderson05bf5952010-11-29 18:54:38 +00003028 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003029 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003030}
3031
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003032// Compare and branch on zero / non-zero
3033let isBranch = 1, isTerminator = 1 in {
3034 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3035 "cbz\t$Rn, $target", []>,
3036 T1Misc<{0,0,?,1,?,?,?}>,
3037 Requires<[IsThumb2]> {
3038 // A8.6.27
3039 bits<6> target;
3040 bits<3> Rn;
3041 let Inst{9} = target{5};
3042 let Inst{7-3} = target{4-0};
3043 let Inst{2-0} = Rn;
3044 }
3045
3046 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3047 "cbnz\t$Rn, $target", []>,
3048 T1Misc<{1,0,?,1,?,?,?}>,
3049 Requires<[IsThumb2]> {
3050 // A8.6.27
3051 bits<6> target;
3052 bits<3> Rn;
3053 let Inst{9} = target{5};
3054 let Inst{7-3} = target{4-0};
3055 let Inst{2-0} = Rn;
3056 }
3057}
3058
3059
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003060// Change Processor State is a system instruction -- for disassembly and
3061// parsing only.
3062// FIXME: Since the asm parser has currently no clean way to handle optional
3063// operands, create 3 versions of the same instruction. Once there's a clean
3064// framework to represent optional operands, change this behavior.
3065class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3066 !strconcat("cps", asm_op),
3067 [/* For disassembly only; pattern left blank */]> {
3068 bits<2> imod;
3069 bits<3> iflags;
3070 bits<5> mode;
3071 bit M;
3072
Johnny Chen93042d12010-03-02 18:14:57 +00003073 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003074 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003075 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003076 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003077 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003078 let Inst{12} = 0;
3079 let Inst{10-9} = imod;
3080 let Inst{8} = M;
3081 let Inst{7-5} = iflags;
3082 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003083 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003084}
3085
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003086let M = 1 in
3087 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3088 "$imod.w\t$iflags, $mode">;
3089let mode = 0, M = 0 in
3090 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3091 "$imod.w\t$iflags">;
3092let imod = 0, iflags = 0, M = 1 in
3093 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3094
Johnny Chen0f7866e2010-03-03 02:09:43 +00003095// A6.3.4 Branches and miscellaneous control
3096// Table A6-14 Change Processor State, and hint instructions
3097// Helper class for disassembly only.
3098class T2I_hint<bits<8> op7_0, string opc, string asm>
3099 : T2I<(outs), (ins), NoItinerary, opc, asm,
3100 [/* For disassembly only; pattern left blank */]> {
3101 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003102 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003103 let Inst{15-14} = 0b10;
3104 let Inst{12} = 0;
3105 let Inst{10-8} = 0b000;
3106 let Inst{7-0} = op7_0;
3107}
3108
3109def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3110def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3111def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3112def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3113def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3114
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003115def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003116 let Inst{31-20} = 0xf3a;
3117 let Inst{15-14} = 0b10;
3118 let Inst{12} = 0;
3119 let Inst{10-8} = 0b000;
3120 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003121
Owen Andersonc7373f82010-11-30 20:00:01 +00003122 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003123 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003124}
3125
Johnny Chen6341c5a2010-02-25 20:25:24 +00003126// Secure Monitor Call is a system instruction -- for disassembly only
3127// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003128def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003129 [/* For disassembly only; pattern left blank */]> {
3130 let Inst{31-27} = 0b11110;
3131 let Inst{26-20} = 0b1111111;
3132 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003133
Owen Andersond18a9c92010-11-29 19:22:08 +00003134 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003135 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003136}
3137
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003138class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003139 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003140 string opc, string asm, list<dag> pattern>
3141 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003142 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003143
Owen Andersond18a9c92010-11-29 19:22:08 +00003144 bits<5> mode;
3145 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003146}
3147
3148// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003149def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003150 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003151 [/* For disassembly only; pattern left blank */]>;
3152def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003153 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003154 [/* For disassembly only; pattern left blank */]>;
3155def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003156 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003157 [/* For disassembly only; pattern left blank */]>;
3158def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003159 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003160 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003161
3162// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003163
Owen Anderson5404c2b2010-11-29 20:38:48 +00003164class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003165 string opc, string asm, list<dag> pattern>
3166 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003167 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003168
Owen Andersond18a9c92010-11-29 19:22:08 +00003169 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003170 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003171 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003172}
3173
Owen Anderson5404c2b2010-11-29 20:38:48 +00003174def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003175 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003176 [/* For disassembly only; pattern left blank */]>;
3177def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003178 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003179 [/* For disassembly only; pattern left blank */]>;
3180def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003181 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003182 [/* For disassembly only; pattern left blank */]>;
3183def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003184 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003185 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003186
Evan Chengf49810c2009-06-23 17:48:47 +00003187//===----------------------------------------------------------------------===//
3188// Non-Instruction Patterns
3189//
3190
Evan Cheng5adb66a2009-09-28 09:14:39 +00003191// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003192// This is a single pseudo instruction to make it re-materializable.
3193// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003194let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003195def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003196 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003197 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003198
Evan Cheng53519f02011-01-21 18:55:51 +00003199// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003200// It also makes it possible to rematerialize the instructions.
3201// FIXME: Remove this when we can do generalized remat and when machine licm
3202// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003203let isReMaterializable = 1 in {
3204def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3205 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003206 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3207 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003208
Evan Cheng53519f02011-01-21 18:55:51 +00003209def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3210 IIC_iMOVix2,
3211 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3212 Requires<[IsThumb2, UseMovt]>;
3213}
3214
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003215// ConstantPool, GlobalAddress, and JumpTable
3216def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3217 Requires<[IsThumb2, DontUseMovt]>;
3218def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3219def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3220 Requires<[IsThumb2, UseMovt]>;
3221
3222def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3223 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3224
Evan Chengb9803a82009-11-06 23:52:48 +00003225// Pseudo instruction that combines ldr from constpool and add pc. This should
3226// be expanded into two instructions late to allow if-conversion and
3227// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003228let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003229def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003230 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003231 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003232 imm:$cp))]>,
3233 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003234
3235//===----------------------------------------------------------------------===//
3236// Move between special register and ARM core register -- for disassembly only
3237//
3238
Owen Anderson5404c2b2010-11-29 20:38:48 +00003239class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3240 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003241 string opc, string asm, list<dag> pattern>
3242 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003243 let Inst{31-20} = op31_20{11-0};
3244 let Inst{15-14} = op15_14{1-0};
3245 let Inst{12} = op12{0};
3246}
3247
3248class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3249 dag oops, dag iops, InstrItinClass itin,
3250 string opc, string asm, list<dag> pattern>
3251 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003252 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003253 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003254 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003255}
3256
Owen Anderson5404c2b2010-11-29 20:38:48 +00003257def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3258 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3259 [/* For disassembly only; pattern left blank */]>;
3260def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003261 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003262 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003263
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003264// Move from ARM core register to Special Register
3265//
3266// No need to have both system and application versions, the encodings are the
3267// same and the assembly parser has no way to distinguish between them. The mask
3268// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3269// the mask with the fields to be accessed in the special register.
3270def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3271 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3272 NoItinerary, "msr", "\t$mask, $Rn",
3273 [/* For disassembly only; pattern left blank */]> {
3274 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003275 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003276 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003277 let Inst{20} = mask{4}; // R Bit
3278 let Inst{13} = 0b0;
3279 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003280}
3281
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003282//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003283// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003284//
3285
Jim Grosbache35c5e02011-07-13 21:35:10 +00003286class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3287 list<dag> pattern>
3288 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003289 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003290 pattern> {
3291 let Inst{27-24} = 0b1110;
3292 let Inst{20} = direction;
3293 let Inst{4} = 1;
3294
3295 bits<4> Rt;
3296 bits<4> cop;
3297 bits<3> opc1;
3298 bits<3> opc2;
3299 bits<4> CRm;
3300 bits<4> CRn;
3301
3302 let Inst{15-12} = Rt;
3303 let Inst{11-8} = cop;
3304 let Inst{23-21} = opc1;
3305 let Inst{7-5} = opc2;
3306 let Inst{3-0} = CRm;
3307 let Inst{19-16} = CRn;
3308}
3309
Jim Grosbache35c5e02011-07-13 21:35:10 +00003310class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3311 list<dag> pattern = []>
3312 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003313 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003314 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3315 let Inst{27-24} = 0b1100;
3316 let Inst{23-21} = 0b010;
3317 let Inst{20} = direction;
3318
3319 bits<4> Rt;
3320 bits<4> Rt2;
3321 bits<4> cop;
3322 bits<4> opc1;
3323 bits<4> CRm;
3324
3325 let Inst{15-12} = Rt;
3326 let Inst{19-16} = Rt2;
3327 let Inst{11-8} = cop;
3328 let Inst{7-4} = opc1;
3329 let Inst{3-0} = CRm;
3330}
3331
3332/* from ARM core register to coprocessor */
3333def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003334 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003335 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3336 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003337 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3338 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003339def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003340 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3341 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003342 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3343 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003344
3345/* from coprocessor to ARM core register */
3346def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003347 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3348 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003349
3350def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003351 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3352 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003353
Jim Grosbache35c5e02011-07-13 21:35:10 +00003354def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3355 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3356
3357def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003358 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3359
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003360
Jim Grosbache35c5e02011-07-13 21:35:10 +00003361/* from ARM core register to coprocessor */
3362def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3363 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3364 imm:$CRm)]>;
3365def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003366 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3367 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003368/* from coprocessor to ARM core register */
3369def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3370
3371def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003372
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003373//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003374// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003375//
3376
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003377def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003378 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003379 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3380 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3381 imm:$CRm, imm:$opc2)]> {
3382 let Inst{27-24} = 0b1110;
3383
3384 bits<4> opc1;
3385 bits<4> CRn;
3386 bits<4> CRd;
3387 bits<4> cop;
3388 bits<3> opc2;
3389 bits<4> CRm;
3390
3391 let Inst{3-0} = CRm;
3392 let Inst{4} = 0;
3393 let Inst{7-5} = opc2;
3394 let Inst{11-8} = cop;
3395 let Inst{15-12} = CRd;
3396 let Inst{19-16} = CRn;
3397 let Inst{23-20} = opc1;
3398}
3399
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003400def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003401 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003402 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003403 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3404 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003405 let Inst{27-24} = 0b1110;
3406
3407 bits<4> opc1;
3408 bits<4> CRn;
3409 bits<4> CRd;
3410 bits<4> cop;
3411 bits<3> opc2;
3412 bits<4> CRm;
3413
3414 let Inst{3-0} = CRm;
3415 let Inst{4} = 0;
3416 let Inst{7-5} = opc2;
3417 let Inst{11-8} = cop;
3418 let Inst{15-12} = CRd;
3419 let Inst{19-16} = CRn;
3420 let Inst{23-20} = opc1;
3421}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003422
3423
3424
3425//===----------------------------------------------------------------------===//
3426// Non-Instruction Patterns
3427//
3428
3429// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003430let AddedComplexity = 16 in {
3431def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003432 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003433def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003434 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003435def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3436 Requires<[HasT2ExtractPack, IsThumb2]>;
3437def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3438 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3439 Requires<[HasT2ExtractPack, IsThumb2]>;
3440def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3441 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3442 Requires<[HasT2ExtractPack, IsThumb2]>;
3443}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003444
Jim Grosbach70327412011-07-27 17:48:13 +00003445def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003446 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003447def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003448 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003449def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3450 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3451 Requires<[HasT2ExtractPack, IsThumb2]>;
3452def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3453 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3454 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003455
3456// Atomic load/store patterns
3457def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3458 (t2LDRBi12 t2addrmode_imm12:$addr)>;
3459def : T2Pat<(atomic_load_8 t2addrmode_imm8:$addr),
3460 (t2LDRBi8 t2addrmode_imm8:$addr)>;
3461def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3462 (t2LDRBs t2addrmode_so_reg:$addr)>;
3463def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3464 (t2LDRHi12 t2addrmode_imm12:$addr)>;
3465def : T2Pat<(atomic_load_16 t2addrmode_imm8:$addr),
3466 (t2LDRHi8 t2addrmode_imm8:$addr)>;
3467def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3468 (t2LDRHs t2addrmode_so_reg:$addr)>;
3469def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3470 (t2LDRi12 t2addrmode_imm12:$addr)>;
3471def : T2Pat<(atomic_load_32 t2addrmode_imm8:$addr),
3472 (t2LDRi8 t2addrmode_imm8:$addr)>;
3473def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3474 (t2LDRs t2addrmode_so_reg:$addr)>;
3475def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3476 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
3477def : T2Pat<(atomic_store_8 t2addrmode_imm8:$addr, GPR:$val),
3478 (t2STRBi8 GPR:$val, t2addrmode_imm8:$addr)>;
3479def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3480 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3481def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3482 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
3483def : T2Pat<(atomic_store_16 t2addrmode_imm8:$addr, GPR:$val),
3484 (t2STRHi8 GPR:$val, t2addrmode_imm8:$addr)>;
3485def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3486 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3487def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3488 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
3489def : T2Pat<(atomic_store_32 t2addrmode_imm8:$addr, GPR:$val),
3490 (t2STRi8 GPR:$val, t2addrmode_imm8:$addr)>;
3491def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3492 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;