blob: a10f4433e8054f60f48ad60f0b0a7de7efb5cbb9 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begeman2c87c422009-02-23 08:49:38 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begemand77e59e2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
46def X86pinsrb : SDNode<"X86ISD::PINSRB",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86pinsrw : SDNode<"X86ISD::PINSRW",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
52def X86insrtps : SDNode<"X86ISD::INSERTPS",
53 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
54 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071
72//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073// SSE Complex Patterns
74//===----------------------------------------------------------------------===//
75
76// These are 'extloads' from a scalar to the low element of a vector, zeroing
77// the top elements. These are used for the SSE 'ss' and 'sd' instruction
78// forms.
Rafael Espindolabca99f72009-04-08 21:14:34 +000079def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000080 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +000081def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000082 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083
84def ssmem : Operand<v4f32> {
85 let PrintMethod = "printf32mem";
Rafael Espindolabca99f72009-04-08 21:14:34 +000086 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm, i8imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087}
88def sdmem : Operand<v2f64> {
89 let PrintMethod = "printf64mem";
Rafael Espindolabca99f72009-04-08 21:14:34 +000090 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm, i8imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091}
92
93//===----------------------------------------------------------------------===//
94// SSE pattern fragments
95//===----------------------------------------------------------------------===//
96
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
98def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
99def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
100def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
101
Dan Gohman11821702007-07-27 17:16:43 +0000102// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000103def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman2a174122008-10-15 06:50:19 +0000104 (store node:$val, node:$ptr), [{
105 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000106}]>;
107
Dan Gohman11821702007-07-27 17:16:43 +0000108// Like 'load', but always requires vector alignment.
Dan Gohman2a174122008-10-15 06:50:19 +0000109def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
110 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000111}]>;
112
Dan Gohman11821702007-07-27 17:16:43 +0000113def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
114def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000115def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
116def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
117def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
118def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
119
120// Like 'load', but uses special alignment checks suitable for use in
121// memory operands in most SSE instructions, which are required to
122// be naturally aligned on some targets but not on others.
123// FIXME: Actually implement support for targets that don't require the
124// alignment. This probably wants a subtarget predicate.
Dan Gohman2a174122008-10-15 06:50:19 +0000125def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
126 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000127}]>;
128
Dan Gohman11821702007-07-27 17:16:43 +0000129def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
130def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000131def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
132def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
133def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
134def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000135def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000136
Bill Wendling3b15d722007-08-11 09:52:53 +0000137// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
138// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000139// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohman61efc5a2008-10-16 00:03:00 +0000140def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman2a174122008-10-15 06:50:19 +0000141 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000142}]>;
143
144def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000145def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
146def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
147def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
148
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
150def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
151def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
152def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
153def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
154def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
155
Evan Cheng56ec77b2008-09-24 23:27:55 +0000156def vzmovl_v2i64 : PatFrag<(ops node:$src),
157 (bitconvert (v2i64 (X86vzmovl
158 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
159def vzmovl_v4i32 : PatFrag<(ops node:$src),
160 (bitconvert (v4i32 (X86vzmovl
161 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
162
163def vzload_v2i64 : PatFrag<(ops node:$src),
164 (bitconvert (v2i64 (X86vzload node:$src)))>;
165
166
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167def fp32imm0 : PatLeaf<(f32 fpimm), [{
168 return N->isExactlyValue(+0.0);
169}]>;
170
171def PSxLDQ_imm : SDNodeXForm<imm, [{
172 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000173 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174}]>;
175
176// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
177// SHUFP* etc. imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000178def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 return getI8Imm(X86::getShuffleSHUFImmediate(N));
180}]>;
181
182// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
183// PSHUFHW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000184def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
186}]>;
187
188// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
189// PSHUFLW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000190def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
192}]>;
193
Nate Begeman543d2142009-04-27 18:41:29 +0000194def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
195 (vector_shuffle node:$lhs, node:$rhs), [{
196 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
197 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
198}]>;
199
200def movddup : PatFrag<(ops node:$lhs, node:$rhs),
201 (vector_shuffle node:$lhs, node:$rhs), [{
202 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
203}]>;
204
205def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
206 (vector_shuffle node:$lhs, node:$rhs), [{
207 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
208}]>;
209
210def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
211 (vector_shuffle node:$lhs, node:$rhs), [{
212 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
213}]>;
214
215def movhp : PatFrag<(ops node:$lhs, node:$rhs),
216 (vector_shuffle node:$lhs, node:$rhs), [{
217 return X86::isMOVHPMask(cast<ShuffleVectorSDNode>(N));
218}]>;
219
220def movlp : PatFrag<(ops node:$lhs, node:$rhs),
221 (vector_shuffle node:$lhs, node:$rhs), [{
222 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
223}]>;
224
225def movl : PatFrag<(ops node:$lhs, node:$rhs),
226 (vector_shuffle node:$lhs, node:$rhs), [{
227 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
228}]>;
229
230def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
231 (vector_shuffle node:$lhs, node:$rhs), [{
232 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
233}]>;
234
235def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
236 (vector_shuffle node:$lhs, node:$rhs), [{
237 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
238}]>;
239
240def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
241 (vector_shuffle node:$lhs, node:$rhs), [{
242 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
243}]>;
244
245def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
246 (vector_shuffle node:$lhs, node:$rhs), [{
247 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
248}]>;
249
250def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
251 (vector_shuffle node:$lhs, node:$rhs), [{
252 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
253}]>;
254
255def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
256 (vector_shuffle node:$lhs, node:$rhs), [{
257 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
258}]>;
259
260def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
261 (vector_shuffle node:$lhs, node:$rhs), [{
262 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263}], SHUFFLE_get_shuf_imm>;
264
Nate Begeman543d2142009-04-27 18:41:29 +0000265def shufp : PatFrag<(ops node:$lhs, node:$rhs),
266 (vector_shuffle node:$lhs, node:$rhs), [{
267 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268}], SHUFFLE_get_shuf_imm>;
269
Nate Begeman543d2142009-04-27 18:41:29 +0000270def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
271 (vector_shuffle node:$lhs, node:$rhs), [{
272 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273}], SHUFFLE_get_pshufhw_imm>;
274
Nate Begeman543d2142009-04-27 18:41:29 +0000275def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
276 (vector_shuffle node:$lhs, node:$rhs), [{
277 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278}], SHUFFLE_get_pshuflw_imm>;
279
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280//===----------------------------------------------------------------------===//
281// SSE scalar FP Instructions
282//===----------------------------------------------------------------------===//
283
284// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
285// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000286// These are expanded by the scheduler.
287let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000289 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000291 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
292 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000294 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000296 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
297 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000299 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 "#CMOV_V4F32 PSEUDO!",
301 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000302 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
303 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000305 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 "#CMOV_V2F64 PSEUDO!",
307 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000308 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
309 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000311 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 "#CMOV_V2I64 PSEUDO!",
313 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000314 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000315 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316}
317
318//===----------------------------------------------------------------------===//
319// SSE1 Instructions
320//===----------------------------------------------------------------------===//
321
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000323let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000324def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000325 "movss\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000326let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000327def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000330def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(store FR32:$src, addr:$dst)]>;
333
334// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000335def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000336 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000338def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000339 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000341def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
347
348// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000349def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000350 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000352def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000353 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 [(set GR32:$dst, (int_x86_sse_cvtss2si
355 (load addr:$src)))]>;
356
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000357// Match intrinisics which expect MM and XMM operand(s).
358def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
359 "cvtps2pi\t{$src, $dst|$dst, $src}",
360 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
361def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
362 "cvtps2pi\t{$src, $dst|$dst, $src}",
363 [(set VR64:$dst, (int_x86_sse_cvtps2pi
364 (load addr:$src)))]>;
365def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
366 "cvttps2pi\t{$src, $dst|$dst, $src}",
367 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
368def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
369 "cvttps2pi\t{$src, $dst|$dst, $src}",
370 [(set VR64:$dst, (int_x86_sse_cvttps2pi
371 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000372let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000373 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
374 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
375 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
376 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
377 VR64:$src2))]>;
378 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
379 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
380 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
381 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
382 (load addr:$src2)))]>;
383}
384
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000386def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000387 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 [(set GR32:$dst,
389 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000390def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000391 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 [(set GR32:$dst,
393 (int_x86_sse_cvttss2si(load addr:$src)))]>;
394
Evan Cheng3ea4d672008-03-05 08:19:16 +0000395let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000397 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000398 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
400 GR32:$src2))]>;
401 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000402 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000403 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
405 (loadi32 addr:$src2)))]>;
406}
407
408// Comparison instructions
Dan Gohmanf221da12009-01-09 02:27:34 +0000409let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000410 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000411 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000412 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000413let mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000414 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000415 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000416 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417}
418
Evan Cheng55687072007-09-14 21:48:26 +0000419let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000420def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000421 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000422 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000423def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000424 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000425 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000426 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000427} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428
429// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000430let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000431 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000432 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000433 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
435 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000436 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000437 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000438 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
440 (load addr:$src), imm:$cc))]>;
441}
442
Evan Cheng55687072007-09-14 21:48:26 +0000443let Defs = [EFLAGS] in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000444def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000445 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000446 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000447 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000448def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000449 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000450 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000451 (implicit EFLAGS)]>;
452
Dan Gohmanf221da12009-01-09 02:27:34 +0000453def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000454 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000455 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000456 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000457def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000458 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000459 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000460 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000461} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462
463// Aliases of packed SSE1 instructions for scalar use. These all have names that
464// start with 'Fs'.
465
466// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +0000467let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000468def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000469 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 Requires<[HasSSE1]>, TB, OpSize;
471
472// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
473// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000474let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000475def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000476 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477
478// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
479// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +0000480let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000481def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000482 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000483 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484
485// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000486let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487let isCommutable = 1 in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000488 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst),
489 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000490 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000492 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst),
493 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000494 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000496 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst),
497 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000498 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
500}
501
Dan Gohmanf221da12009-01-09 02:27:34 +0000502def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst),
503 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000504 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000506 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000507def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst),
508 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000509 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000511 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000512def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst),
513 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000514 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000516 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000517
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000518let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000520 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000521 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000522let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000524 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000525 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000527}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528
529/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
530///
531/// In addition, we also have a special variant of the scalar form here to
532/// represent the associated intrinsic operation. This form is unlike the
533/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000534/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535///
536/// These three forms can each be reg+reg or reg+mem, so there are a total of
537/// six "instructions".
538///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000539let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
541 SDNode OpNode, Intrinsic F32Int,
542 bit Commutable = 0> {
543 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000544 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000545 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
547 let isCommutable = Commutable;
548 }
549
550 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000551 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
552 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000553 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
555
556 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000557 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
558 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000559 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
561 let isCommutable = Commutable;
562 }
563
564 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000565 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
566 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000567 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000568 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569
570 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000571 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
572 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000573 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000574 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575
576 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000577 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
578 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000579 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 [(set VR128:$dst, (F32Int VR128:$src1,
581 sse_load_f32:$src2))]>;
582}
583}
584
585// Arithmetic instructions
586defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
587defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
588defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
589defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
590
591/// sse1_fp_binop_rm - Other SSE1 binops
592///
593/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
594/// instructions for a full-vector intrinsic form. Operations that map
595/// onto C operators don't use this form since they just use the plain
596/// vector form instead of having a separate vector intrinsic form.
597///
598/// This provides a total of eight "instructions".
599///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000600let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
602 SDNode OpNode,
603 Intrinsic F32Int,
604 Intrinsic V4F32Int,
605 bit Commutable = 0> {
606
607 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000608 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000609 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
611 let isCommutable = Commutable;
612 }
613
614 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000615 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
616 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
619
620 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000621 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
622 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000623 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
625 let isCommutable = Commutable;
626 }
627
628 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000629 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
630 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000631 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000632 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633
634 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000635 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
636 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000637 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
639 let isCommutable = Commutable;
640 }
641
642 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000643 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
644 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000645 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 [(set VR128:$dst, (F32Int VR128:$src1,
647 sse_load_f32:$src2))]>;
648
649 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000650 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
651 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000652 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
654 let isCommutable = Commutable;
655 }
656
657 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000658 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
659 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000660 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000661 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662}
663}
664
665defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
666 int_x86_sse_max_ss, int_x86_sse_max_ps>;
667defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
668 int_x86_sse_min_ss, int_x86_sse_min_ps>;
669
670//===----------------------------------------------------------------------===//
671// SSE packed FP Instructions
672
673// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000674let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000675def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000676 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000677let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000678def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000679 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000680 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681
Evan Chengb783fa32007-07-19 01:14:50 +0000682def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000683 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000684 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000686let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000687def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000688 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000689let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000690def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000691 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000692 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000693def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000694 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000695 [(store (v4f32 VR128:$src), addr:$dst)]>;
696
697// Intrinsic forms of MOVUPS load and store
Dan Gohman5574cc72008-12-03 18:15:48 +0000698let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000699def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000700 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000701 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000702def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000703 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000704 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705
Evan Cheng3ea4d672008-03-05 08:19:16 +0000706let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 let AddedComplexity = 20 in {
708 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000709 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000710 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000711 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000712 (movlp VR128:$src1,
713 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000715 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000716 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000717 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000718 (movhp VR128:$src1,
719 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000721} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722
Evan Chengd743a5f2008-05-10 00:59:18 +0000723
Evan Chengb783fa32007-07-19 01:14:50 +0000724def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000725 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
727 (iPTR 0))), addr:$dst)]>;
728
729// v2f64 extract element 1 is always custom lowered to unpack high to low
730// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000731def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000732 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +0000734 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
735 (undef)), (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736
Evan Cheng3ea4d672008-03-05 08:19:16 +0000737let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000738let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000739def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000740 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000742 (v4f32 (movhp VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743
Evan Chengb783fa32007-07-19 01:14:50 +0000744def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000745 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000747 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000749} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750
Evan Cheng13559d62008-09-26 23:41:32 +0000751let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +0000752def : Pat<(v4f32 (movddup VR128:$src, (undef))),
Evan Chenga2497eb2008-09-25 20:50:48 +0000753 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
754
755
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756
757
758// Arithmetic
759
760/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
761///
762/// In addition, we also have a special variant of the scalar form here to
763/// represent the associated intrinsic operation. This form is unlike the
764/// plain scalar form, in that it takes an entire vector (instead of a
765/// scalar) and leaves the top elements undefined.
766///
767/// And, we have a special variant form for a full-vector intrinsic form.
768///
769/// These four forms can each have a reg or a mem operand, so there are a
770/// total of eight "instructions".
771///
772multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
773 SDNode OpNode,
774 Intrinsic F32Int,
775 Intrinsic V4F32Int,
776 bit Commutable = 0> {
777 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000778 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000779 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 [(set FR32:$dst, (OpNode FR32:$src))]> {
781 let isCommutable = Commutable;
782 }
783
784 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000785 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000786 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
788
789 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000790 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000791 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000792 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
793 let isCommutable = Commutable;
794 }
795
796 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000797 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000798 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000799 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000800
801 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000802 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000803 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804 [(set VR128:$dst, (F32Int VR128:$src))]> {
805 let isCommutable = Commutable;
806 }
807
808 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000809 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
812
813 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000814 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000815 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
817 let isCommutable = Commutable;
818 }
819
820 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000821 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000822 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000823 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000824}
825
826// Square root.
827defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
828 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
829
830// Reciprocal approximations. Note that these typically require refinement
831// in order to obtain suitable precision.
832defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
833 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
834defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
835 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
836
837// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000838let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839 let isCommutable = 1 in {
840 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000841 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000842 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 [(set VR128:$dst, (v2i64
844 (and VR128:$src1, VR128:$src2)))]>;
845 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000846 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000847 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 [(set VR128:$dst, (v2i64
849 (or VR128:$src1, VR128:$src2)))]>;
850 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000851 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000852 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 [(set VR128:$dst, (v2i64
854 (xor VR128:$src1, VR128:$src2)))]>;
855 }
856
857 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000858 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000859 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000860 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
861 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000863 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000864 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000865 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
866 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000868 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000869 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000870 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
871 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000873 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000874 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 [(set VR128:$dst,
876 (v2i64 (and (xor VR128:$src1,
877 (bc_v2i64 (v4i32 immAllOnesV))),
878 VR128:$src2)))]>;
879 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000880 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000881 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000883 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000885 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886}
887
Evan Cheng3ea4d672008-03-05 08:19:16 +0000888let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000890 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
891 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
892 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
893 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000895 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
896 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
897 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000898 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899}
Nate Begeman03605a02008-07-17 16:51:19 +0000900def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
901 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
902def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
903 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904
905// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000906let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
908 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000909 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000910 VR128:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000911 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000913 (v4f32 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000915 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000916 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000917 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000919 (v4f32 (shufp:$src3
920 VR128:$src1, (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921
922 let AddedComplexity = 10 in {
923 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000924 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000925 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000927 (v4f32 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000929 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000930 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000932 (v4f32 (unpckh VR128:$src1,
933 (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934
935 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000936 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000937 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000939 (v4f32 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000941 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000942 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000944 (unpckl VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000946} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947
948// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000949def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000950 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000952def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000953 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
955
Evan Chengd1d68072008-03-08 00:58:38 +0000956// Prefetch intrinsic.
957def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
958 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
959def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
960 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
961def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
962 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
963def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
964 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965
966// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000967def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000968 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000969 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
970
971// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000972def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973
974// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000975def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000976 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000977def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000978 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979
980// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +0000981// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +0000982// load of an all-zeros value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +0000983let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000984def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000985 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000986 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987
Evan Chenga15896e2008-03-12 07:02:50 +0000988let Predicates = [HasSSE1] in {
989 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
990 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
991 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
992 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
993 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
994}
995
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996// FR32 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +0000997let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000998def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000999 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 [(set VR128:$dst,
1001 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001002def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001003 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004 [(set VR128:$dst,
1005 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1006
1007// FIXME: may not be able to eliminate this movss with coalescing the src and
1008// dest register classes are different. We really want to write this pattern
1009// like this:
1010// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1011// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001012let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001013def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001014 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1016 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001017def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001018 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019 [(store (f32 (vector_extract (v4f32 VR128:$src),
1020 (iPTR 0))), addr:$dst)]>;
1021
1022
1023// Move to lower bits of a VR128, leaving upper bits alone.
1024// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001025let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001026let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001028 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001029 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030
1031 let AddedComplexity = 15 in
1032 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001033 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001034 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001036 (v4f32 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037}
1038
1039// Move to lower bits of a VR128 and zeroing upper bits.
1040// Loading from memory automatically zeroing upper bits.
1041let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001042def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001043 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001044 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001045 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001046
Evan Cheng056afe12008-05-20 18:24:47 +00001047def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001048 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049
1050//===----------------------------------------------------------------------===//
1051// SSE2 Instructions
1052//===----------------------------------------------------------------------===//
1053
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001055let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001056def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001057 "movsd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001058let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001059def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001060 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001061 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001062def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001063 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 [(store FR64:$src, addr:$dst)]>;
1065
1066// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001067def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001068 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001070def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001071 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001073def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001074 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001076def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001077 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001079def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001080 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001082def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001083 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1085
1086// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001087def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001088 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1090 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001091def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001092 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1094 Requires<[HasSSE2]>;
1095
1096// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001097def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001098 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001100def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001101 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1103 (load addr:$src)))]>;
1104
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001105// Match intrinisics which expect MM and XMM operand(s).
1106def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1107 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1108 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1109def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1110 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1111 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001112 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001113def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1114 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1115 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1116def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1117 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1118 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001119 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001120def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1121 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1122 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1123def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1124 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1125 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1126 (load addr:$src)))]>;
1127
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001128// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001129def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001130 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 [(set GR32:$dst,
1132 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001133def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001134 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1136 (load addr:$src)))]>;
1137
1138// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001139let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001140 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001141 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001142 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001143let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001144 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001145 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001146 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001147}
1148
Evan Cheng950aac02007-09-25 01:57:46 +00001149let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001150def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001151 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001152 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001153def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001154 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001155 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001156 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001157} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001158
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001160let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001161 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001162 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001163 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001164 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1165 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001166 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001167 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001168 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001169 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1170 (load addr:$src), imm:$cc))]>;
1171}
1172
Evan Cheng950aac02007-09-25 01:57:46 +00001173let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001174def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001175 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001176 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1177 (implicit EFLAGS)]>;
1178def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001179 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001180 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1181 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182
Evan Chengb783fa32007-07-19 01:14:50 +00001183def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001184 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001185 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1186 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001187def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001188 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001189 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001190 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001191} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001192
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001193// Aliases of packed SSE2 instructions for scalar use. These all have names that
1194// start with 'Fs'.
1195
1196// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00001197let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001198def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001199 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001200 Requires<[HasSSE2]>, TB, OpSize;
1201
1202// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1203// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001204let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001205def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001206 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001207
1208// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1209// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +00001210let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001211def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001212 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001213 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214
1215// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001216let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001217let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001218 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1219 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001220 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001222 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1223 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001224 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001226 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1227 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001228 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1230}
1231
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001232def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1233 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001234 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001236 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001237def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1238 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001239 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001241 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001242def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1243 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001244 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001246 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001248let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001250 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001251 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001252let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001254 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001255 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001257}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258
1259/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1260///
1261/// In addition, we also have a special variant of the scalar form here to
1262/// represent the associated intrinsic operation. This form is unlike the
1263/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001264/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265///
1266/// These three forms can each be reg+reg or reg+mem, so there are a total of
1267/// six "instructions".
1268///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001269let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1271 SDNode OpNode, Intrinsic F64Int,
1272 bit Commutable = 0> {
1273 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001274 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001275 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1277 let isCommutable = Commutable;
1278 }
1279
1280 // Scalar operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001281 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1282 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001283 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001284 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1285
1286 // Vector operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001287 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1288 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001289 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001290 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1291 let isCommutable = Commutable;
1292 }
1293
1294 // Vector operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001295 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1296 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001297 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf221da12009-01-09 02:27:34 +00001298 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001299
1300 // Intrinsic operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001301 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1302 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001303 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001304 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305
1306 // Intrinsic operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001307 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1308 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001309 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001310 [(set VR128:$dst, (F64Int VR128:$src1,
1311 sse_load_f64:$src2))]>;
1312}
1313}
1314
1315// Arithmetic instructions
1316defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1317defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1318defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1319defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1320
1321/// sse2_fp_binop_rm - Other SSE2 binops
1322///
1323/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1324/// instructions for a full-vector intrinsic form. Operations that map
1325/// onto C operators don't use this form since they just use the plain
1326/// vector form instead of having a separate vector intrinsic form.
1327///
1328/// This provides a total of eight "instructions".
1329///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001330let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001331multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1332 SDNode OpNode,
1333 Intrinsic F64Int,
1334 Intrinsic V2F64Int,
1335 bit Commutable = 0> {
1336
1337 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001338 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001339 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001340 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1341 let isCommutable = Commutable;
1342 }
1343
1344 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001345 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1346 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001347 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1349
1350 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001351 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1352 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001353 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001354 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1355 let isCommutable = Commutable;
1356 }
1357
1358 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001359 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1360 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001361 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001362 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363
1364 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001365 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1366 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001367 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001368 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1369 let isCommutable = Commutable;
1370 }
1371
1372 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001373 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1374 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001375 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001376 [(set VR128:$dst, (F64Int VR128:$src1,
1377 sse_load_f64:$src2))]>;
1378
1379 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001380 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1381 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001382 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001383 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1384 let isCommutable = Commutable;
1385 }
1386
1387 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001388 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1389 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001390 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001391 [(set VR128:$dst, (V2F64Int VR128:$src1,
1392 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001393}
1394}
1395
1396defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1397 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1398defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1399 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1400
1401//===----------------------------------------------------------------------===//
1402// SSE packed FP Instructions
1403
1404// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001405let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001406def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001407 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001408let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001409def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001410 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001411 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001412
Evan Chengb783fa32007-07-19 01:14:50 +00001413def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001414 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001415 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001416
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001417let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001418def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001419 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001420let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001421def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001422 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001423 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001424def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001425 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001426 [(store (v2f64 VR128:$src), addr:$dst)]>;
1427
1428// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001429def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001430 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001431 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001432def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001433 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001434 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001435
Evan Cheng3ea4d672008-03-05 08:19:16 +00001436let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 let AddedComplexity = 20 in {
1438 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001439 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001440 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001441 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001442 (v2f64 (movlp VR128:$src1,
1443 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001445 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001446 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001448 (v2f64 (movhp VR128:$src1,
1449 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001451} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452
Evan Chengb783fa32007-07-19 01:14:50 +00001453def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001454 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001455 [(store (f64 (vector_extract (v2f64 VR128:$src),
1456 (iPTR 0))), addr:$dst)]>;
1457
1458// v2f64 extract element 1 is always custom lowered to unpack high to low
1459// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001460def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001461 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +00001463 (v2f64 (unpckh VR128:$src, (undef))),
1464 (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001465
1466// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001467def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001468 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1470 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001471def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001472 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1473 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1474 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001475 TB, Requires<[HasSSE2]>;
1476
1477// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001478def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001479 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001480 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1481 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001482def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001483 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1484 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1485 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001486 XS, Requires<[HasSSE2]>;
1487
Evan Chengb783fa32007-07-19 01:14:50 +00001488def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001489 "cvtps2dq\t{$src, $dst|$dst, $src}",
1490 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001491def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001492 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001494 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001496def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001497 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001498 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1499 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001500def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001501 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001503 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 XS, Requires<[HasSSE2]>;
1505
1506// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001507def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001508 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001509 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1510 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001511def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001512 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001514 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515 XD, Requires<[HasSSE2]>;
1516
Evan Chengb783fa32007-07-19 01:14:50 +00001517def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001518 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001520def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001521 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001523 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524
1525// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001526def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001527 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1529 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001530def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001531 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1533 (load addr:$src)))]>,
1534 TB, Requires<[HasSSE2]>;
1535
Evan Chengb783fa32007-07-19 01:14:50 +00001536def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001537 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001538 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001539def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001540 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001541 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001542 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543
1544// Match intrinsics which expect XMM operand(s).
1545// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001546let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001548 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001549 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001550 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1551 GR32:$src2))]>;
1552def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001553 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001554 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001555 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1556 (loadi32 addr:$src2)))]>;
1557def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001558 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001559 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1561 VR128:$src2))]>;
1562def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001563 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001564 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001565 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1566 (load addr:$src2)))]>;
1567def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001568 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001569 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001570 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1571 VR128:$src2))]>, XS,
1572 Requires<[HasSSE2]>;
1573def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001574 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001575 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001576 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1577 (load addr:$src2)))]>, XS,
1578 Requires<[HasSSE2]>;
1579}
1580
1581// Arithmetic
1582
1583/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1584///
1585/// In addition, we also have a special variant of the scalar form here to
1586/// represent the associated intrinsic operation. This form is unlike the
1587/// plain scalar form, in that it takes an entire vector (instead of a
1588/// scalar) and leaves the top elements undefined.
1589///
1590/// And, we have a special variant form for a full-vector intrinsic form.
1591///
1592/// These four forms can each have a reg or a mem operand, so there are a
1593/// total of eight "instructions".
1594///
1595multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1596 SDNode OpNode,
1597 Intrinsic F64Int,
1598 Intrinsic V2F64Int,
1599 bit Commutable = 0> {
1600 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001601 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001602 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001603 [(set FR64:$dst, (OpNode FR64:$src))]> {
1604 let isCommutable = Commutable;
1605 }
1606
1607 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001608 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001609 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001610 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1611
1612 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001613 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001614 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001615 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1616 let isCommutable = Commutable;
1617 }
1618
1619 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001620 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001621 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001622 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001623
1624 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001625 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001626 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627 [(set VR128:$dst, (F64Int VR128:$src))]> {
1628 let isCommutable = Commutable;
1629 }
1630
1631 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001632 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001633 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001634 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1635
1636 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001637 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001638 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001639 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1640 let isCommutable = Commutable;
1641 }
1642
1643 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001644 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001645 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001646 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001647}
1648
1649// Square root.
1650defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1651 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1652
1653// There is no f64 version of the reciprocal approximation instructions.
1654
1655// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001656let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657 let isCommutable = 1 in {
1658 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001659 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001660 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001661 [(set VR128:$dst,
1662 (and (bc_v2i64 (v2f64 VR128:$src1)),
1663 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1664 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001665 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001666 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001667 [(set VR128:$dst,
1668 (or (bc_v2i64 (v2f64 VR128:$src1)),
1669 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1670 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001671 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001672 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001673 [(set VR128:$dst,
1674 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1675 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1676 }
1677
1678 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001679 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001680 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001681 [(set VR128:$dst,
1682 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001683 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001684 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001685 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001686 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001687 [(set VR128:$dst,
1688 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001689 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001690 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001691 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001692 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001693 [(set VR128:$dst,
1694 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001695 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001697 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001698 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699 [(set VR128:$dst,
1700 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1701 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1702 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001703 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001704 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705 [(set VR128:$dst,
1706 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001707 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001708}
1709
Evan Cheng3ea4d672008-03-05 08:19:16 +00001710let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001712 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1713 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1714 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001715 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001716 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001717 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1718 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1719 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001720 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001721}
Evan Cheng33754092008-08-05 22:19:15 +00001722def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001723 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001724def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001725 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001726
1727// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001728let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001729 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001730 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1731 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begeman543d2142009-04-27 18:41:29 +00001732 [(set VR128:$dst,
1733 (v2f64 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001734 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001735 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001736 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001737 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001738 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001739 (v2f64 (shufp:$src3
1740 VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741
1742 let AddedComplexity = 10 in {
1743 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001744 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001745 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001746 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001747 (v2f64 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001748 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001749 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001750 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001751 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001752 (v2f64 (unpckh VR128:$src1,
1753 (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001754
1755 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001756 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001757 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001758 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001759 (v2f64 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001760 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001761 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001762 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001763 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001764 (unpckl VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001765 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001766} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767
1768
1769//===----------------------------------------------------------------------===//
1770// SSE integer instructions
1771
1772// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001773let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001774def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001775 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001776let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001777def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001778 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001779 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001780let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001781def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001782 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001783 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001784let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001785def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001786 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001787 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001788 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001789let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001790def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001791 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001792 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001793 XS, Requires<[HasSSE2]>;
1794
Dan Gohman4a4f1512007-07-18 20:23:34 +00001795// Intrinsic forms of MOVDQU load and store
Dan Gohman5574cc72008-12-03 18:15:48 +00001796let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001797def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001798 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001799 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1800 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001801def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001802 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001803 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1804 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001805
Evan Cheng88004752008-03-05 08:11:27 +00001806let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001807
1808multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1809 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001810 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001811 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001812 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1813 let isCommutable = Commutable;
1814 }
Evan Chengb783fa32007-07-19 01:14:50 +00001815 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001816 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001817 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001818 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001819}
1820
Evan Chengf90f8f82008-05-03 00:52:09 +00001821multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1822 string OpcodeStr,
1823 Intrinsic IntId, Intrinsic IntId2> {
1824 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1825 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1826 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1827 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1828 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1829 [(set VR128:$dst, (IntId VR128:$src1,
1830 (bitconvert (memopv2i64 addr:$src2))))]>;
1831 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1832 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1833 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1834}
1835
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001836/// PDI_binop_rm - Simple SSE2 binary operator.
1837multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1838 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001839 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001840 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001841 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1842 let isCommutable = Commutable;
1843 }
Evan Chengb783fa32007-07-19 01:14:50 +00001844 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001845 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001846 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001847 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001848}
1849
1850/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1851///
1852/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1853/// to collapse (bitconvert VT to VT) into its operand.
1854///
1855multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1856 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001857 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001858 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001859 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1860 let isCommutable = Commutable;
1861 }
Evan Chengb783fa32007-07-19 01:14:50 +00001862 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001863 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001864 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001865}
1866
Evan Cheng3ea4d672008-03-05 08:19:16 +00001867} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001868
1869// 128-bit Integer Arithmetic
1870
1871defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1872defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1873defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1874defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1875
1876defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1877defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1878defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1879defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1880
1881defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1882defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1883defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1884defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1885
1886defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1887defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1888defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1889defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1890
1891defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1892
1893defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1894defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1895defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1896
1897defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1898
1899defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1900defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1901
1902
1903defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1904defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1905defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1906defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1907defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1908
1909
Evan Chengf90f8f82008-05-03 00:52:09 +00001910defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1911 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1912defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1913 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1914defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1915 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001916
Evan Chengf90f8f82008-05-03 00:52:09 +00001917defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1918 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1919defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1920 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001921defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001922 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001923
Evan Chengf90f8f82008-05-03 00:52:09 +00001924defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1925 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001926defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001927 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001928
1929// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001930let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001931 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001932 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001933 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001934 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001935 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001936 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001937 // PSRADQri doesn't exist in SSE[1-3].
1938}
1939
1940let Predicates = [HasSSE2] in {
1941 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1942 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1943 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1944 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00001945 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
1946 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
1947 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
1948 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001949 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1950 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001951
1952 // Shift up / down and insert zero's.
1953 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1954 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1955 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1956 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001957}
1958
1959// Logical
1960defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1961defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1962defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1963
Evan Cheng3ea4d672008-03-05 08:19:16 +00001964let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001965 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001966 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001967 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001968 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1969 VR128:$src2)))]>;
1970
1971 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001972 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001973 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001974 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001975 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001976}
1977
1978// SSE2 Integer comparison
1979defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1980defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1981defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1982defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1983defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1984defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1985
Nate Begeman03605a02008-07-17 16:51:19 +00001986def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001987 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001988def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001989 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001990def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001991 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001992def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001993 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001994def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001995 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001996def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001997 (PCMPEQDrm VR128:$src1, addr:$src2)>;
1998
Nate Begeman03605a02008-07-17 16:51:19 +00001999def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002000 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002001def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002002 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002003def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002004 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002005def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002006 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002007def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002008 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002009def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002010 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2011
2012
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002013// Pack instructions
2014defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2015defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2016defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2017
2018// Shuffle and unpack instructions
2019def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002020 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002021 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002022 [(set VR128:$dst, (v4i32 (pshufd:$src2
2023 VR128:$src1, (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002024def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002025 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002026 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002027 [(set VR128:$dst, (v4i32 (pshufd:$src2
Dan Gohman4a4f1512007-07-18 20:23:34 +00002028 (bc_v4i32(memopv2i64 addr:$src1)),
Nate Begeman543d2142009-04-27 18:41:29 +00002029 (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002030
2031// SSE2 with ImmT == Imm8 and XS prefix.
2032def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002033 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002034 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002035 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2036 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002037 XS, Requires<[HasSSE2]>;
2038def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002039 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002040 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002041 [(set VR128:$dst, (v8i16 (pshufhw:$src2
2042 (bc_v8i16 (memopv2i64 addr:$src1)),
2043 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 XS, Requires<[HasSSE2]>;
2045
2046// SSE2 with ImmT == Imm8 and XD prefix.
2047def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman543d2142009-04-27 18:41:29 +00002048 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002049 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002050 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2051 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002052 XD, Requires<[HasSSE2]>;
2053def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman543d2142009-04-27 18:41:29 +00002054 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002055 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002056 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2057 (bc_v8i16 (memopv2i64 addr:$src1)),
2058 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002059 XD, Requires<[HasSSE2]>;
2060
2061
Evan Cheng3ea4d672008-03-05 08:19:16 +00002062let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002063 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002064 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002065 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002067 (v16i8 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002068 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002069 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002070 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002072 (unpckl VR128:$src1,
2073 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002074 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002075 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002076 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002077 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002078 (v8i16 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002079 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002080 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002081 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002082 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002083 (unpckl VR128:$src1,
2084 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002085 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002086 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002087 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002089 (v4i32 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002090 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002091 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002092 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002093 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002094 (unpckl VR128:$src1,
2095 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002096 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002097 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002098 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002100 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002102 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002103 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002104 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002105 (v2i64 (unpckl VR128:$src1,
2106 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002107
2108 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002109 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002110 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002111 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002112 (v16i8 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002113 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002114 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002115 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002116 [(set VR128:$dst,
2117 (unpckh VR128:$src1,
2118 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002120 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002121 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002122 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002123 (v8i16 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002124 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002125 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002126 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002127 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002128 (unpckh VR128:$src1,
2129 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002130 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002131 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002132 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002133 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002134 (v4i32 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002136 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002137 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002138 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002139 (unpckh VR128:$src1,
2140 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002141 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002142 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002143 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002144 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002145 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002146 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002147 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002148 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002149 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002150 (v2i64 (unpckh VR128:$src1,
2151 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002152}
2153
2154// Extract / Insert
2155def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002156 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002157 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002158 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002159 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002160let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002161 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002162 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002163 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002164 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002166 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002167 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002168 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002169 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002170 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002171 [(set VR128:$dst,
2172 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2173 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174}
2175
2176// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002177def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002178 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002179 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2180
2181// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002182let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002183def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002184 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002185 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002186
Evan Cheng430de082009-02-10 22:06:28 +00002187let Uses = [RDI] in
2188def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2189 "maskmovdqu\t{$mask, $src|$src, $mask}",
2190 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2191
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002193def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002194 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002195 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002196def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002197 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002198 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002199def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002200 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002201 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2202 TB, Requires<[HasSSE2]>;
2203
2204// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002205def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002206 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002207 TB, Requires<[HasSSE2]>;
2208
2209// Load, store, and memory fence
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002210def LFENCE : I<0xAE, MRM5r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002212def MFENCE : I<0xAE, MRM6r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002213 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2214
Andrew Lenharth785610d2008-02-16 01:24:58 +00002215//TODO: custom lower this so as to never even generate the noop
2216def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2217 (i8 0)), (NOOP)>;
2218def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2219def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2220def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2221 (i8 1)), (MFENCE)>;
2222
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002223// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +00002224// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +00002225// load of an all-ones value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +00002226let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002227 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002228 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002229 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002230
2231// FR64 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002232let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002233def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002234 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002235 [(set VR128:$dst,
2236 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002237def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002238 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002239 [(set VR128:$dst,
2240 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2241
Evan Chengb783fa32007-07-19 01:14:50 +00002242def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002243 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002244 [(set VR128:$dst,
2245 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002246def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002247 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002248 [(set VR128:$dst,
2249 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2250
Evan Chengb783fa32007-07-19 01:14:50 +00002251def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002252 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002253 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2254
Evan Chengb783fa32007-07-19 01:14:50 +00002255def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002256 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002257 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2258
2259// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002260def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002261 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002262 [(set VR128:$dst,
2263 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2264 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002265def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002266 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002267 [(store (i64 (vector_extract (v2i64 VR128:$src),
2268 (iPTR 0))), addr:$dst)]>;
2269
2270// FIXME: may not be able to eliminate this movss with coalescing the src and
2271// dest register classes are different. We really want to write this pattern
2272// like this:
2273// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2274// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002275let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002276def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002277 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002278 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2279 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002280def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002281 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002282 [(store (f64 (vector_extract (v2f64 VR128:$src),
2283 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002284def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002285 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002286 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2287 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002288def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002289 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002290 [(store (i32 (vector_extract (v4i32 VR128:$src),
2291 (iPTR 0))), addr:$dst)]>;
2292
Evan Chengb783fa32007-07-19 01:14:50 +00002293def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002294 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002295 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002296def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002297 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002298 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2299
2300
2301// Move to lower bits of a VR128, leaving upper bits alone.
2302// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002303let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002304 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002305 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002306 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002307 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308
2309 let AddedComplexity = 15 in
2310 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002311 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002312 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002313 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002314 (v2f64 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002315}
2316
2317// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002318def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002319 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002320 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2321
2322// Move to lower bits of a VR128 and zeroing upper bits.
2323// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002324let AddedComplexity = 20 in {
2325def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2326 "movsd\t{$src, $dst|$dst, $src}",
2327 [(set VR128:$dst,
2328 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2329 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002330
Evan Cheng056afe12008-05-20 18:24:47 +00002331def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2332 (MOVZSD2PDrm addr:$src)>;
2333def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002334 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002335def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002336}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002337
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002338// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002339let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002340def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002341 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002342 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002343 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002344// This is X86-64 only.
2345def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2346 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002347 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002348 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002349}
2350
2351let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002352def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002353 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002354 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002355 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002356 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002357
2358def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2359 (MOVZDI2PDIrm addr:$src)>;
2360def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2361 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002362def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2363 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002364
Evan Chengb783fa32007-07-19 01:14:50 +00002365def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002366 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002367 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002368 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002369 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002370 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002371
Evan Cheng3ad16c42008-05-22 18:56:56 +00002372def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2373 (MOVZQI2PQIrm addr:$src)>;
2374def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2375 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002376def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002377}
Evan Chenge9b9c672008-05-09 21:53:03 +00002378
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002379// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2380// IA32 document. movq xmm1, xmm2 does clear the high bits.
2381let AddedComplexity = 15 in
2382def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2383 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002384 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002385 XS, Requires<[HasSSE2]>;
2386
Evan Cheng056afe12008-05-20 18:24:47 +00002387let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002388def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2389 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002390 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002391 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002392 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002393
Evan Cheng056afe12008-05-20 18:24:47 +00002394def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2395 (MOVZPQILo2PQIrm addr:$src)>;
2396}
2397
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002398//===----------------------------------------------------------------------===//
2399// SSE3 Instructions
2400//===----------------------------------------------------------------------===//
2401
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002402// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002403def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002404 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002405 [(set VR128:$dst, (v4f32 (movshdup
2406 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002407def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002408 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002409 [(set VR128:$dst, (movshdup
2410 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002411
Evan Chengb783fa32007-07-19 01:14:50 +00002412def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002413 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002414 [(set VR128:$dst, (v4f32 (movsldup
2415 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002416def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002417 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002418 [(set VR128:$dst, (movsldup
2419 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002420
Evan Chengb783fa32007-07-19 01:14:50 +00002421def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002422 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002423 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002424def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002425 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002426 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002427 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2428 (undef))))]>;
Evan Chenga2497eb2008-09-25 20:50:48 +00002429
Nate Begeman543d2142009-04-27 18:41:29 +00002430def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2431 (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002432 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002433def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002434 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2435
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002436
2437// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002438let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002439 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002440 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002441 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002442 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2443 VR128:$src2))]>;
2444 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002445 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002446 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002447 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002448 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002449 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002450 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002451 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002452 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2453 VR128:$src2))]>;
2454 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002455 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002456 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002457 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002458 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002459}
2460
Evan Chengb783fa32007-07-19 01:14:50 +00002461def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002462 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002463 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2464
2465// Horizontal ops
2466class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002467 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002468 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002469 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2470class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002471 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002472 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002473 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002474class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002475 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002476 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002477 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2478class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002479 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002480 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002481 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002482
Evan Cheng3ea4d672008-03-05 08:19:16 +00002483let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2485 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2486 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2487 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2488 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2489 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2490 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2491 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2492}
2493
2494// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002495def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002496 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002497def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002498 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2499
2500// vector_shuffle v1, <undef> <1, 1, 3, 3>
2501let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002502def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002503 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2504let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002505def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2507
2508// vector_shuffle v1, <undef> <0, 0, 2, 2>
2509let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002510 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002511 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2512let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002513 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002514 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2515
2516//===----------------------------------------------------------------------===//
2517// SSSE3 Instructions
2518//===----------------------------------------------------------------------===//
2519
Bill Wendling98680292007-08-10 06:22:27 +00002520/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002521multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2522 Intrinsic IntId64, Intrinsic IntId128> {
2523 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2524 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2525 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002526
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002527 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2528 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2529 [(set VR64:$dst,
2530 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2531
2532 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2533 (ins VR128:$src),
2534 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2535 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2536 OpSize;
2537
2538 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2539 (ins i128mem:$src),
2540 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2541 [(set VR128:$dst,
2542 (IntId128
2543 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002544}
2545
Bill Wendling98680292007-08-10 06:22:27 +00002546/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002547multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2548 Intrinsic IntId64, Intrinsic IntId128> {
2549 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2550 (ins VR64:$src),
2551 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2552 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002553
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002554 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2555 (ins i64mem:$src),
2556 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2557 [(set VR64:$dst,
2558 (IntId64
2559 (bitconvert (memopv4i16 addr:$src))))]>;
2560
2561 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2562 (ins VR128:$src),
2563 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2564 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2565 OpSize;
2566
2567 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2568 (ins i128mem:$src),
2569 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2570 [(set VR128:$dst,
2571 (IntId128
2572 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002573}
2574
2575/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002576multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2577 Intrinsic IntId64, Intrinsic IntId128> {
2578 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2579 (ins VR64:$src),
2580 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2581 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002582
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002583 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2584 (ins i64mem:$src),
2585 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2586 [(set VR64:$dst,
2587 (IntId64
2588 (bitconvert (memopv2i32 addr:$src))))]>;
2589
2590 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2591 (ins VR128:$src),
2592 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2593 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2594 OpSize;
2595
2596 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2597 (ins i128mem:$src),
2598 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2599 [(set VR128:$dst,
2600 (IntId128
2601 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002602}
2603
2604defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2605 int_x86_ssse3_pabs_b,
2606 int_x86_ssse3_pabs_b_128>;
2607defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2608 int_x86_ssse3_pabs_w,
2609 int_x86_ssse3_pabs_w_128>;
2610defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2611 int_x86_ssse3_pabs_d,
2612 int_x86_ssse3_pabs_d_128>;
2613
2614/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002615let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002616 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2617 Intrinsic IntId64, Intrinsic IntId128,
2618 bit Commutable = 0> {
2619 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2620 (ins VR64:$src1, VR64:$src2),
2621 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2622 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2623 let isCommutable = Commutable;
2624 }
2625 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2626 (ins VR64:$src1, i64mem:$src2),
2627 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2628 [(set VR64:$dst,
2629 (IntId64 VR64:$src1,
2630 (bitconvert (memopv8i8 addr:$src2))))]>;
2631
2632 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2633 (ins VR128:$src1, VR128:$src2),
2634 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2635 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2636 OpSize {
2637 let isCommutable = Commutable;
2638 }
2639 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2640 (ins VR128:$src1, i128mem:$src2),
2641 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2642 [(set VR128:$dst,
2643 (IntId128 VR128:$src1,
2644 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2645 }
2646}
2647
2648/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002649let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002650 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2651 Intrinsic IntId64, Intrinsic IntId128,
2652 bit Commutable = 0> {
2653 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2654 (ins VR64:$src1, VR64:$src2),
2655 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2656 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2657 let isCommutable = Commutable;
2658 }
2659 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2660 (ins VR64:$src1, i64mem:$src2),
2661 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2662 [(set VR64:$dst,
2663 (IntId64 VR64:$src1,
2664 (bitconvert (memopv4i16 addr:$src2))))]>;
2665
2666 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2667 (ins VR128:$src1, VR128:$src2),
2668 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2669 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2670 OpSize {
2671 let isCommutable = Commutable;
2672 }
2673 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2674 (ins VR128:$src1, i128mem:$src2),
2675 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2676 [(set VR128:$dst,
2677 (IntId128 VR128:$src1,
2678 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2679 }
2680}
2681
2682/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002683let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002684 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2685 Intrinsic IntId64, Intrinsic IntId128,
2686 bit Commutable = 0> {
2687 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2688 (ins VR64:$src1, VR64:$src2),
2689 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2690 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2691 let isCommutable = Commutable;
2692 }
2693 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2694 (ins VR64:$src1, i64mem:$src2),
2695 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2696 [(set VR64:$dst,
2697 (IntId64 VR64:$src1,
2698 (bitconvert (memopv2i32 addr:$src2))))]>;
2699
2700 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2701 (ins VR128:$src1, VR128:$src2),
2702 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2703 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2704 OpSize {
2705 let isCommutable = Commutable;
2706 }
2707 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2708 (ins VR128:$src1, i128mem:$src2),
2709 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2710 [(set VR128:$dst,
2711 (IntId128 VR128:$src1,
2712 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2713 }
2714}
2715
2716defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2717 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002718 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002719defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2720 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002721 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002722defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2723 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002724 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002725defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2726 int_x86_ssse3_phsub_w,
2727 int_x86_ssse3_phsub_w_128>;
2728defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2729 int_x86_ssse3_phsub_d,
2730 int_x86_ssse3_phsub_d_128>;
2731defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2732 int_x86_ssse3_phsub_sw,
2733 int_x86_ssse3_phsub_sw_128>;
2734defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2735 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002736 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002737defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2738 int_x86_ssse3_pmul_hr_sw,
2739 int_x86_ssse3_pmul_hr_sw_128, 1>;
2740defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2741 int_x86_ssse3_pshuf_b,
2742 int_x86_ssse3_pshuf_b_128>;
2743defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2744 int_x86_ssse3_psign_b,
2745 int_x86_ssse3_psign_b_128>;
2746defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2747 int_x86_ssse3_psign_w,
2748 int_x86_ssse3_psign_w_128>;
2749defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2750 int_x86_ssse3_psign_d,
2751 int_x86_ssse3_psign_d_128>;
2752
Evan Cheng3ea4d672008-03-05 08:19:16 +00002753let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002754 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2755 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002756 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002757 [(set VR64:$dst,
2758 (int_x86_ssse3_palign_r
2759 VR64:$src1, VR64:$src2,
2760 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002761 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002762 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002763 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002764 [(set VR64:$dst,
2765 (int_x86_ssse3_palign_r
2766 VR64:$src1,
2767 (bitconvert (memopv2i32 addr:$src2)),
2768 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002769
Bill Wendling1dc817c2007-08-10 09:00:17 +00002770 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2771 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002772 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002773 [(set VR128:$dst,
2774 (int_x86_ssse3_palign_r_128
2775 VR128:$src1, VR128:$src2,
2776 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002777 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002778 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002779 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002780 [(set VR128:$dst,
2781 (int_x86_ssse3_palign_r_128
2782 VR128:$src1,
2783 (bitconvert (memopv4i32 addr:$src2)),
2784 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002785}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002786
Nate Begeman2c87c422009-02-23 08:49:38 +00002787def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2788 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2789def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2790 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2791
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002792//===----------------------------------------------------------------------===//
2793// Non-Instruction Patterns
2794//===----------------------------------------------------------------------===//
2795
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002796// extload f32 -> f64. This matches load+fextend because we have a hack in
2797// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2798// Since these loads aren't folded into the fextend, we have to match it
2799// explicitly here.
2800let Predicates = [HasSSE2] in
2801 def : Pat<(fextend (loadf32 addr:$src)),
2802 (CVTSS2SDrm addr:$src)>;
2803
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002804// bit_convert
2805let Predicates = [HasSSE2] in {
2806 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2807 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2808 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2809 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2810 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2811 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2812 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2813 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2814 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2815 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2816 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2817 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2818 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2819 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2820 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2821 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2822 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2823 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2824 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2825 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2826 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2827 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2828 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2829 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2830 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2831 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2832 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2833 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2834 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2835 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2836}
2837
2838// Move scalar to XMM zero-extended
2839// movd to XMM register zero-extends
2840let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002841// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002842def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002843 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002844def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002845 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00002846def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002847 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002848def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002849 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002850}
2851
2852// Splat v2f64 / v2i64
2853let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002854def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002855 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002856def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002857 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002858def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002859 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002860def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002861 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2862}
2863
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002864// Special unary SHUFPSrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00002865def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
2866 (SHUFPSrri VR128:$src1, VR128:$src1,
2867 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002868 Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002869let AddedComplexity = 5 in
2870def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
2871 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
2872 Requires<[HasSSE2]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002873// Special unary SHUFPDrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00002874def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
2875 (SHUFPDrri VR128:$src1, VR128:$src1,
2876 (SHUFFLE_get_shuf_imm VR128:$src3))>,
2877 Requires<[HasSSE2]>;
2878// Special unary SHUFPDrri case.
2879def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
2880 (SHUFPDrri VR128:$src1, VR128:$src1,
2881 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7dc19012007-08-02 21:17:01 +00002882 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002883// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman543d2142009-04-27 18:41:29 +00002884def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
2885 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002886 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00002887
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002888// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman543d2142009-04-27 18:41:29 +00002889def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
2890 (SHUFPSrri VR128:$src1, VR128:$src2,
2891 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002892 Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002893def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
2894 (SHUFPSrmi VR128:$src1, addr:$src2,
2895 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002896 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002897// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman543d2142009-04-27 18:41:29 +00002898def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
2899 (SHUFPDrri VR128:$src1, VR128:$src2,
2900 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002901 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002902
2903// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002904let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002905def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
2906 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002907 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002908def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
2909 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002910 Requires<[OptForSpeed, HasSSE2]>;
2911}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002912let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002913def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002914 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002915def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002917def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002918 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002919def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002920 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921}
2922
2923// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002924let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002925def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
2926 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002927 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002928def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
2929 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002930 Requires<[OptForSpeed, HasSSE2]>;
2931}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002932let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002933def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002934 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002935def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002936 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002937def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002938 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002939def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002940 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002941}
2942
Evan Cheng13559d62008-09-26 23:41:32 +00002943let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002944// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002945def : Pat<(v4i32 (movhp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002946 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2947
2948// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00002949def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002950 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2951
2952// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00002953def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002954 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman543d2142009-04-27 18:41:29 +00002955def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002956 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2957}
2958
2959let AddedComplexity = 20 in {
2960// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2961// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002962def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002963 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002964def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002965 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002966def : Pat<(v4f32 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002967 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002968def : Pat<(v2f64 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002969 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2970
Nate Begeman543d2142009-04-27 18:41:29 +00002971def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002972 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002973def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002974 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002975def : Pat<(v4i32 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002976 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002977def : Pat<(v2i64 (movhp VR128:$src1, (load addr:$src2))),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00002978 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002979}
2980
Evan Cheng2b2a7012008-05-23 21:23:16 +00002981// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
2982// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002983def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002984 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002985def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002986 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002987def : Pat<(store (v4f32 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002988 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002989def : Pat<(store (v2f64 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002990 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2991
Nate Begeman543d2142009-04-27 18:41:29 +00002992def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
2993 addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002994 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002995def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002996 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002997def : Pat<(store (v4i32 (movhp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
2998 addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002999 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003000def : Pat<(store (v2i64 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003001 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3002
3003
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003004let AddedComplexity = 15 in {
3005// Setting the lowest element in the vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003006def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003007 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003008def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003009 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3010
3011// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
Nate Begeman543d2142009-04-27 18:41:29 +00003012def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003013 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003014def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003015 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3016}
3017
3018// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003019let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00003020def : Pat<(v2f64 (movl immAllZerosV_bc, VR128:$src)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003021 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003022def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003023 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003024
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003025// Some special case pandn patterns.
3026def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3027 VR128:$src2)),
3028 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3029def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3030 VR128:$src2)),
3031 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3032def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3033 VR128:$src2)),
3034 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3035
3036def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003037 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003038 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3039def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003040 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003041 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3042def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003043 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003044 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3045
Nate Begeman78246ca2007-11-17 03:58:34 +00003046// vector -> vector casts
3047def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3048 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3049def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3050 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003051def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3052 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3053def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3054 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003055
Evan Cheng51a49b22007-07-20 00:27:43 +00003056// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003057def : Pat<(alignedloadv4i32 addr:$src),
3058 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3059def : Pat<(loadv4i32 addr:$src),
3060 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003061def : Pat<(alignedloadv2i64 addr:$src),
3062 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3063def : Pat<(loadv2i64 addr:$src),
3064 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3065
3066def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3067 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3068def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3069 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3070def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3071 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3072def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3073 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3074def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3075 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3076def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3077 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3078def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3079 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3080def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3081 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003082
3083//===----------------------------------------------------------------------===//
3084// SSE4.1 Instructions
3085//===----------------------------------------------------------------------===//
3086
Dale Johannesena7d2b442008-10-10 23:51:03 +00003087multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003088 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003089 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003090 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003091 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003092 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003093 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003094 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003095 !strconcat(OpcodeStr,
3096 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003097 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3098 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003099
3100 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003101 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003102 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003103 !strconcat(OpcodeStr,
3104 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003105 [(set VR128:$dst,
3106 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003107 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003108
Nate Begemanb2975562008-02-03 07:18:54 +00003109 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003110 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003111 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003112 !strconcat(OpcodeStr,
3113 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003114 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3115 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003116
3117 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003118 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003119 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003120 !strconcat(OpcodeStr,
3121 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003122 [(set VR128:$dst,
3123 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003124 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003125}
3126
Dale Johannesena7d2b442008-10-10 23:51:03 +00003127let Constraints = "$src1 = $dst" in {
3128multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3129 string OpcodeStr,
3130 Intrinsic F32Int,
3131 Intrinsic F64Int> {
3132 // Intrinsic operation, reg.
3133 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
3134 (outs VR128:$dst),
3135 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3136 !strconcat(OpcodeStr,
3137 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3138 [(set VR128:$dst,
3139 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3140 OpSize;
3141
3142 // Intrinsic operation, mem.
3143 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3144 (outs VR128:$dst),
3145 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
3146 !strconcat(OpcodeStr,
3147 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3148 [(set VR128:$dst,
3149 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3150 OpSize;
3151
3152 // Intrinsic operation, reg.
3153 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
3154 (outs VR128:$dst),
3155 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3156 !strconcat(OpcodeStr,
3157 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3158 [(set VR128:$dst,
3159 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3160 OpSize;
3161
3162 // Intrinsic operation, mem.
3163 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
3164 (outs VR128:$dst),
3165 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3166 !strconcat(OpcodeStr,
3167 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3168 [(set VR128:$dst,
3169 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3170 OpSize;
3171}
3172}
3173
Nate Begemanb2975562008-02-03 07:18:54 +00003174// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003175defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3176 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3177defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3178 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003179
3180// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3181multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3182 Intrinsic IntId128> {
3183 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3184 (ins VR128:$src),
3185 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3186 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3187 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3188 (ins i128mem:$src),
3189 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3190 [(set VR128:$dst,
3191 (IntId128
3192 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3193}
3194
3195defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3196 int_x86_sse41_phminposuw>;
3197
3198/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003199let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003200 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3201 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003202 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3203 (ins VR128:$src1, VR128:$src2),
3204 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3205 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3206 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003207 let isCommutable = Commutable;
3208 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003209 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3210 (ins VR128:$src1, i128mem:$src2),
3211 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3212 [(set VR128:$dst,
3213 (IntId128 VR128:$src1,
3214 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003215 }
3216}
3217
3218defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3219 int_x86_sse41_pcmpeqq, 1>;
3220defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3221 int_x86_sse41_packusdw, 0>;
3222defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3223 int_x86_sse41_pminsb, 1>;
3224defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3225 int_x86_sse41_pminsd, 1>;
3226defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3227 int_x86_sse41_pminud, 1>;
3228defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3229 int_x86_sse41_pminuw, 1>;
3230defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3231 int_x86_sse41_pmaxsb, 1>;
3232defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3233 int_x86_sse41_pmaxsd, 1>;
3234defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3235 int_x86_sse41_pmaxud, 1>;
3236defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3237 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003238
Mon P Wang14edb092008-12-18 21:42:19 +00003239defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3240
Nate Begeman03605a02008-07-17 16:51:19 +00003241def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3242 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3243def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3244 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3245
Nate Begeman58057962008-02-09 01:38:08 +00003246/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003247let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003248 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3249 SDNode OpNode, Intrinsic IntId128,
3250 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003251 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3252 (ins VR128:$src1, VR128:$src2),
3253 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003254 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3255 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003256 let isCommutable = Commutable;
3257 }
3258 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3259 (ins VR128:$src1, VR128:$src2),
3260 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3261 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3262 OpSize {
3263 let isCommutable = Commutable;
3264 }
3265 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3266 (ins VR128:$src1, i128mem:$src2),
3267 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3268 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003269 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003270 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3271 (ins VR128:$src1, i128mem:$src2),
3272 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3273 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003274 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003275 OpSize;
3276 }
3277}
Dan Gohmane3731f52008-05-23 17:49:40 +00003278defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003279 int_x86_sse41_pmulld, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003280
Evan Cheng78d00612008-03-14 07:39:27 +00003281/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003282let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003283 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3284 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003285 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003286 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3287 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003288 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003289 [(set VR128:$dst,
3290 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3291 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003292 let isCommutable = Commutable;
3293 }
Evan Cheng78d00612008-03-14 07:39:27 +00003294 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003295 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3296 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003297 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003298 [(set VR128:$dst,
3299 (IntId128 VR128:$src1,
3300 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3301 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003302 }
3303}
3304
3305defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3306 int_x86_sse41_blendps, 0>;
3307defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3308 int_x86_sse41_blendpd, 0>;
3309defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3310 int_x86_sse41_pblendw, 0>;
3311defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3312 int_x86_sse41_dpps, 1>;
3313defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3314 int_x86_sse41_dppd, 1>;
3315defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003316 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003317
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003318
Evan Cheng78d00612008-03-14 07:39:27 +00003319/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003320let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003321 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3322 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3323 (ins VR128:$src1, VR128:$src2),
3324 !strconcat(OpcodeStr,
3325 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3326 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3327 OpSize;
3328
3329 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3330 (ins VR128:$src1, i128mem:$src2),
3331 !strconcat(OpcodeStr,
3332 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3333 [(set VR128:$dst,
3334 (IntId VR128:$src1,
3335 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3336 }
3337}
3338
3339defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3340defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3341defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3342
3343
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003344multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3345 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3346 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3347 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3348
3349 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3350 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003351 [(set VR128:$dst,
3352 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3353 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003354}
3355
3356defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3357defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3358defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3359defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3360defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3361defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3362
Evan Cheng56ec77b2008-09-24 23:27:55 +00003363// Common patterns involving scalar load.
3364def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3365 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3366def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3367 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3368
3369def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3370 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3371def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3372 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3373
3374def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3375 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3376def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3377 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3378
3379def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3380 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3381def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3382 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3383
3384def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3385 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3386def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3387 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3388
3389def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3390 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3391def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3392 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3393
3394
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003395multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3396 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3397 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3398 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3399
3400 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3401 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003402 [(set VR128:$dst,
3403 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3404 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003405}
3406
3407defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3408defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3409defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3410defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3411
Evan Cheng56ec77b2008-09-24 23:27:55 +00003412// Common patterns involving scalar load
3413def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003414 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003415def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003416 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003417
3418def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003419 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003420def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003421 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003422
3423
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003424multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3425 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3426 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3427 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3428
Evan Cheng56ec77b2008-09-24 23:27:55 +00003429 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003430 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3431 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003432 [(set VR128:$dst, (IntId (bitconvert
3433 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3434 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003435}
3436
3437defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3438defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3439
Evan Cheng56ec77b2008-09-24 23:27:55 +00003440// Common patterns involving scalar load
3441def : Pat<(int_x86_sse41_pmovsxbq
3442 (bitconvert (v4i32 (X86vzmovl
3443 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003444 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003445
3446def : Pat<(int_x86_sse41_pmovzxbq
3447 (bitconvert (v4i32 (X86vzmovl
3448 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003449 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003450
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003451
Nate Begemand77e59e2008-02-11 04:19:36 +00003452/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3453multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003454 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003455 (ins VR128:$src1, i32i8imm:$src2),
3456 !strconcat(OpcodeStr,
3457 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003458 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3459 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003460 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003461 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3462 !strconcat(OpcodeStr,
3463 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003464 []>, OpSize;
3465// FIXME:
3466// There's an AssertZext in the way of writing the store pattern
3467// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003468}
3469
Nate Begemand77e59e2008-02-11 04:19:36 +00003470defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003471
Nate Begemand77e59e2008-02-11 04:19:36 +00003472
3473/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3474multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003475 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003476 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3477 !strconcat(OpcodeStr,
3478 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3479 []>, OpSize;
3480// FIXME:
3481// There's an AssertZext in the way of writing the store pattern
3482// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3483}
3484
3485defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3486
3487
3488/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3489multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003490 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003491 (ins VR128:$src1, i32i8imm:$src2),
3492 !strconcat(OpcodeStr,
3493 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3494 [(set GR32:$dst,
3495 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003496 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003497 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3498 !strconcat(OpcodeStr,
3499 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3500 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3501 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003502}
3503
Nate Begemand77e59e2008-02-11 04:19:36 +00003504defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003505
Nate Begemand77e59e2008-02-11 04:19:36 +00003506
Evan Cheng6c249332008-03-24 21:52:23 +00003507/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3508/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003509multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003510 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003511 (ins VR128:$src1, i32i8imm:$src2),
3512 !strconcat(OpcodeStr,
3513 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003514 [(set GR32:$dst,
3515 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003516 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003517 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003518 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3519 !strconcat(OpcodeStr,
3520 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003521 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003522 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003523}
3524
Nate Begemand77e59e2008-02-11 04:19:36 +00003525defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003526
Dan Gohmana41862a2008-08-08 18:30:21 +00003527// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3528def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3529 imm:$src2))),
3530 addr:$dst),
3531 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3532 Requires<[HasSSE41]>;
3533
Evan Cheng3ea4d672008-03-05 08:19:16 +00003534let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003535 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003536 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003537 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3538 !strconcat(OpcodeStr,
3539 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3540 [(set VR128:$dst,
3541 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003542 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003543 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3544 !strconcat(OpcodeStr,
3545 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3546 [(set VR128:$dst,
3547 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3548 imm:$src3))]>, OpSize;
3549 }
3550}
3551
3552defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3553
Evan Cheng3ea4d672008-03-05 08:19:16 +00003554let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003555 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003556 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003557 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3558 !strconcat(OpcodeStr,
3559 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3560 [(set VR128:$dst,
3561 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3562 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003563 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003564 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3565 !strconcat(OpcodeStr,
3566 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3567 [(set VR128:$dst,
3568 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3569 imm:$src3)))]>, OpSize;
3570 }
3571}
3572
3573defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3574
Evan Cheng3ea4d672008-03-05 08:19:16 +00003575let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003576 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003577 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003578 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3579 !strconcat(OpcodeStr,
3580 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3581 [(set VR128:$dst,
3582 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003583 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003584 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3585 !strconcat(OpcodeStr,
3586 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3587 [(set VR128:$dst,
3588 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3589 imm:$src3))]>, OpSize;
3590 }
3591}
3592
Evan Chengc2054be2008-03-26 08:11:49 +00003593defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003594
3595let Defs = [EFLAGS] in {
3596def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3597 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3598def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3599 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3600}
3601
3602def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3603 "movntdqa\t{$src, $dst|$dst, $src}",
3604 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003605
3606/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3607let Constraints = "$src1 = $dst" in {
3608 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3609 Intrinsic IntId128, bit Commutable = 0> {
3610 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3611 (ins VR128:$src1, VR128:$src2),
3612 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3613 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3614 OpSize {
3615 let isCommutable = Commutable;
3616 }
3617 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3618 (ins VR128:$src1, i128mem:$src2),
3619 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3620 [(set VR128:$dst,
3621 (IntId128 VR128:$src1,
3622 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3623 }
3624}
3625
Nate Begeman235666b2008-07-17 17:04:58 +00003626defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003627
3628def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3629 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3630def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3631 (PCMPGTQrm VR128:$src1, addr:$src2)>;