blob: cd4ac6a6c191de8cb69842362614d52e09cb9731 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000168 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
169 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000170 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000172 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000174 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000176 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000178 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000180 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000181 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000182 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000183 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000184 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
185 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000186 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
187 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000188 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
189 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000190
191 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
192 const {
193 // {17-13} = reg
194 // {12} = (U)nsigned (add == '1', sub == '0')
195 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000196 const MachineOperand &MO = MI.getOperand(Op);
197 const MachineOperand &MO1 = MI.getOperand(Op + 1);
198 if (!MO.isReg()) {
199 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
200 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000201 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000202 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000203 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000204 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000205 Binary = Imm12 & 0xfff;
206 if (Imm12 >= 0)
207 Binary |= (1 << 12);
208 Binary |= (Reg << 13);
209 return Binary;
210 }
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000211 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
212 const { return 0;}
Jim Grosbach570a9222010-11-11 01:09:40 +0000213 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op) const
214 { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000215 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
216 // {12-9} = reg
217 // {8} = (U)nsigned (add == '1', sub == '0')
218 // {7-0} = imm12
219 const MachineOperand &MO = MI.getOperand(Op);
220 const MachineOperand &MO1 = MI.getOperand(Op + 1);
221 if (!MO.isReg()) {
222 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
223 return 0;
224 }
225 unsigned Reg = getARMRegisterNumbering(MO.getReg());
226 int32_t Imm8 = MO1.getImm();
227 uint32_t Binary;
228 Binary = Imm8 & 0xff;
229 if (Imm8 >= 0)
230 Binary |= (1 << 8);
231 Binary |= (Reg << 9);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000232 return Binary;
233 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000234 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
235 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000236
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000237 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
238 const { return 0; }
239
Shih-wei Liao5170b712010-05-26 00:02:28 +0000240 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000241 /// machine operand requires relocation, record the relocation and return
242 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000243 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000244 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000245
Evan Cheng83b5cf02008-11-05 23:22:34 +0000246 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000247 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000248 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000249
250 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000251 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000252 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000253 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000254 intptr_t ACPV = 0) const;
255 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
256 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
257 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000258 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000259 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000260 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000261}
262
Chris Lattner33fabd72010-02-02 21:48:51 +0000263char ARMCodeEmitter::ID = 0;
264
Bob Wilson87949d42010-03-17 21:16:45 +0000265/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000266/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000267FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
268 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000269 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000270}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000271
Chris Lattner33fabd72010-02-02 21:48:51 +0000272bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000273 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
274 MF.getTarget().getRelocationModel() != Reloc::Static) &&
275 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000276 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
277 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
278 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000279 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000280 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000281 MJTEs = 0;
282 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000283 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000284 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000285 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000286 MMI = &getAnalysis<MachineModuleInfo>();
287 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000288
289 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000290 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000291 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000292 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000293 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000294 MBB != E; ++MBB) {
295 MCE.StartMachineBasicBlock(MBB);
296 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
297 I != E; ++I)
298 emitInstruction(*I);
299 }
300 } while (MCE.finishFunction(MF));
301
302 return false;
303}
304
Evan Cheng83b5cf02008-11-05 23:22:34 +0000305/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000306///
Chris Lattner33fabd72010-02-02 21:48:51 +0000307unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000308 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000309 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000310 case ARM_AM::asr: return 2;
311 case ARM_AM::lsl: return 0;
312 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000313 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000314 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000315 }
Evan Cheng7602e112008-09-02 06:52:38 +0000316 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000317}
318
Shih-wei Liao5170b712010-05-26 00:02:28 +0000319/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000320/// machine operand requires relocation, record the relocation and return zero.
321unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000322 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000323 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000324 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000325 && "Relocation to this function should be for movt or movw");
326
327 if (MO.isImm())
328 return static_cast<unsigned>(MO.getImm());
329 else if (MO.isGlobal())
330 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
331 else if (MO.isSymbol())
332 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
333 else if (MO.isMBB())
334 emitMachineBasicBlock(MO.getMBB(), Reloc);
335 else {
336#ifndef NDEBUG
337 errs() << MO;
338#endif
339 llvm_unreachable("Unsupported operand type for movw/movt");
340 }
341 return 0;
342}
343
Evan Cheng7602e112008-09-02 06:52:38 +0000344/// getMachineOpValue - Return binary encoding of operand. If the machine
345/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000346unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000347 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000348 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000349 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000350 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000351 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000352 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000353 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000354 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000355 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000356 else if (MO.isCPI()) {
357 const TargetInstrDesc &TID = MI.getDesc();
358 // For VFP load, the immediate offset is multiplied by 4.
359 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
360 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
361 emitConstPoolAddress(MO.getIndex(), Reloc);
362 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000363 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000364 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000365 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000366 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000367#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000368 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000369#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000370 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000371 }
Evan Cheng7602e112008-09-02 06:52:38 +0000372 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000373}
374
Evan Cheng057d0c32008-09-18 07:28:19 +0000375/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000376///
Dan Gohman46510a72010-04-15 01:51:59 +0000377void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000378 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000379 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000380 MachineRelocation MR = Indirect
381 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000382 const_cast<GlobalValue *>(GV),
383 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000384 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000385 const_cast<GlobalValue *>(GV), ACPV,
386 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000387 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000388}
389
390/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
391/// be emitted to the current location in the function, and allow it to be PC
392/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000393void ARMCodeEmitter::
394emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000395 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
396 Reloc, ES));
397}
398
399/// emitConstPoolAddress - Arrange for the address of an constant pool
400/// to be emitted to the current location in the function, and allow it to be PC
401/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000402void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000403 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000404 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000405 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000406}
407
408/// emitJumpTableAddress - Arrange for the address of a jump table to
409/// be emitted to the current location in the function, and allow it to be PC
410/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000411void ARMCodeEmitter::
412emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000414 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000415}
416
Raul Herbster9c1a3822007-08-30 23:29:26 +0000417/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000418void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000419 unsigned Reloc,
420 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000421 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000422 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000423}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000424
Chris Lattner33fabd72010-02-02 21:48:51 +0000425void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000426 DEBUG(errs() << " 0x";
427 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000428 MCE.emitWordLE(Binary);
429}
430
Chris Lattner33fabd72010-02-02 21:48:51 +0000431void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000432 DEBUG(errs() << " 0x";
433 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000434 MCE.emitDWordLE(Binary);
435}
436
Chris Lattner33fabd72010-02-02 21:48:51 +0000437void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000438 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000439
Devang Patelaf0e2722009-10-06 02:19:11 +0000440 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000441
Dan Gohmanfe601042010-06-22 15:08:57 +0000442 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000443 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000444 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000445 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000446 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000447 }
Evan Chengedda31c2008-11-05 18:35:52 +0000448 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000449 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000450 break;
451 case ARMII::DPFrm:
452 case ARMII::DPSoRegFrm:
453 emitDataProcessingInstruction(MI);
454 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000455 case ARMII::LdFrm:
456 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000457 emitLoadStoreInstruction(MI);
458 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000459 case ARMII::LdMiscFrm:
460 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000461 emitMiscLoadStoreInstruction(MI);
462 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000463 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000464 emitLoadStoreMultipleInstruction(MI);
465 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000466 case ARMII::MulFrm:
467 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000468 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000469 case ARMII::ExtFrm:
470 emitExtendInstruction(MI);
471 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000472 case ARMII::ArithMiscFrm:
473 emitMiscArithInstruction(MI);
474 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000475 case ARMII::SatFrm:
476 emitSaturateInstruction(MI);
477 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000478 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000479 emitBranchInstruction(MI);
480 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000481 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000482 emitMiscBranchInstruction(MI);
483 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000484 // VFP instructions.
485 case ARMII::VFPUnaryFrm:
486 case ARMII::VFPBinaryFrm:
487 emitVFPArithInstruction(MI);
488 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000489 case ARMII::VFPConv1Frm:
490 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000491 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000492 case ARMII::VFPConv4Frm:
493 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000494 emitVFPConversionInstruction(MI);
495 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000496 case ARMII::VFPLdStFrm:
497 emitVFPLoadStoreInstruction(MI);
498 break;
499 case ARMII::VFPLdStMulFrm:
500 emitVFPLoadStoreMultipleInstruction(MI);
501 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000502
Bob Wilson1a913ed2010-06-11 21:34:50 +0000503 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000504 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000505 case ARMII::NSetLnFrm:
506 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000507 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000508 case ARMII::NDupFrm:
509 emitNEONDupInstruction(MI);
510 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000511 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000512 emitNEON1RegModImmInstruction(MI);
513 break;
514 case ARMII::N2RegFrm:
515 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000516 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000517 case ARMII::N3RegFrm:
518 emitNEON3RegInstruction(MI);
519 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000520 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000521 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000522}
523
Chris Lattner33fabd72010-02-02 21:48:51 +0000524void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000525 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
526 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000527 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000528
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000529 // Remember the CONSTPOOL_ENTRY address for later relocation.
530 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
531
532 // Emit constpool island entry. In most cases, the actual values will be
533 // resolved and relocated after code emission.
534 if (MCPE.isMachineConstantPoolEntry()) {
535 ARMConstantPoolValue *ACPV =
536 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
537
Chris Lattner705e07f2009-08-23 03:41:05 +0000538 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
539 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000540
Bob Wilson28989a82009-11-02 16:59:06 +0000541 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000542 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000543 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000544 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000545 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000546 isa<Function>(GV),
547 Subtarget->GVIsIndirectSymbol(GV, RelocM),
548 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000549 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000550 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
551 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000552 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000553 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000554 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000555
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000556 DEBUG({
557 errs() << " ** Constant pool #" << CPI << " @ "
558 << (void*)MCE.getCurrentPCValue() << " ";
559 if (const Function *F = dyn_cast<Function>(CV))
560 errs() << F->getName();
561 else
562 errs() << *CV;
563 errs() << '\n';
564 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000565
Dan Gohman46510a72010-04-15 01:51:59 +0000566 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000567 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000568 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000569 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000570 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000571 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000572 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000573 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000574 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000575 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000576 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
577 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000578 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000579 }
580 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000581 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000582 }
583 }
584}
585
Zonr Changf86399b2010-05-25 08:42:45 +0000586void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
587 const MachineOperand &MO0 = MI.getOperand(0);
588 const MachineOperand &MO1 = MI.getOperand(1);
589
590 // Emit the 'movw' instruction.
591 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
592
593 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
594
595 // Set the conditional execution predicate.
596 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
597
598 // Encode Rd.
599 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
600
601 // Encode imm16 as imm4:imm12
602 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
603 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
604 emitWordLE(Binary);
605
606 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
607 // Emit the 'movt' instruction.
608 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
609
610 // Set the conditional execution predicate.
611 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
612
613 // Encode Rd.
614 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
615
616 // Encode imm16 as imm4:imm1, same as movw above.
617 Binary |= Hi16 & 0xFFF;
618 Binary |= ((Hi16 >> 12) & 0xF) << 16;
619 emitWordLE(Binary);
620}
621
Chris Lattner33fabd72010-02-02 21:48:51 +0000622void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000623 const MachineOperand &MO0 = MI.getOperand(0);
624 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000625 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
626 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000627 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
628 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
629
630 // Emit the 'mov' instruction.
631 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
632
633 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000634 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000635
636 // Encode Rd.
637 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
638
639 // Encode so_imm.
640 // Set bit I(25) to identify this is the immediate form of <shifter_op>
641 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000642 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000643 emitWordLE(Binary);
644
645 // Now the 'orr' instruction.
646 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
647
648 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000649 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000650
651 // Encode Rd.
652 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
653
654 // Encode Rn.
655 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
656
657 // Encode so_imm.
658 // Set bit I(25) to identify this is the immediate form of <shifter_op>
659 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000660 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000661 emitWordLE(Binary);
662}
663
Chris Lattner33fabd72010-02-02 21:48:51 +0000664void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000665 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000666
Evan Cheng4df60f52008-11-07 09:06:08 +0000667 const TargetInstrDesc &TID = MI.getDesc();
668
669 // Emit the 'add' instruction.
670 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
671
672 // Set the conditional execution predicate
673 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
674
675 // Encode S bit if MI modifies CPSR.
676 Binary |= getAddrModeSBit(MI, TID);
677
678 // Encode Rd.
679 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
680
681 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000682 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000683
684 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000685 Binary |= 1 << ARMII::I_BitShift;
686 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
687
688 emitWordLE(Binary);
689}
690
Chris Lattner33fabd72010-02-02 21:48:51 +0000691void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000692 unsigned Opcode = MI.getDesc().Opcode;
693
694 // Part of binary is determined by TableGn.
695 unsigned Binary = getBinaryCodeForInstr(MI);
696
697 // Set the conditional execution predicate
698 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
699
700 // Encode S bit if MI modifies CPSR.
701 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
702 Binary |= 1 << ARMII::S_BitShift;
703
704 // Encode register def if there is one.
705 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
706
707 // Encode the shift operation.
708 switch (Opcode) {
709 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000710 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000711 // rrx
712 Binary |= 0x6 << 4;
713 break;
714 case ARM::MOVsrl_flag:
715 // lsr #1
716 Binary |= (0x2 << 4) | (1 << 7);
717 break;
718 case ARM::MOVsra_flag:
719 // asr #1
720 Binary |= (0x4 << 4) | (1 << 7);
721 break;
722 }
723
724 // Encode register Rm.
725 Binary |= getMachineOpValue(MI, 1);
726
727 emitWordLE(Binary);
728}
729
Chris Lattner33fabd72010-02-02 21:48:51 +0000730void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000731 DEBUG(errs() << " ** LPC" << LabelID << " @ "
732 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000733 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
734}
735
Chris Lattner33fabd72010-02-02 21:48:51 +0000736void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000737 unsigned Opcode = MI.getDesc().Opcode;
738 switch (Opcode) {
739 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000740 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000741 case ARM::BX:
742 case ARM::BMOVPCRX:
743 case ARM::BXr9:
744 case ARM::BMOVPCRXr9: {
745 // First emit mov lr, pc
746 unsigned Binary = 0x01a0e00f;
747 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
748 emitWordLE(Binary);
749
750 // and then emit the branch.
751 emitMiscBranchInstruction(MI);
752 break;
753 }
Chris Lattner518bb532010-02-09 19:54:29 +0000754 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000755 // We allow inline assembler nodes with empty bodies - they can
756 // implicitly define registers, which is ok for JIT.
757 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000758 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000759 }
Evan Chengffa6d962008-11-13 23:36:57 +0000760 break;
761 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000762 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000763 case TargetOpcode::EH_LABEL:
764 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
765 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000766 case TargetOpcode::IMPLICIT_DEF:
767 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000768 // Do nothing.
769 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000770 case ARM::CONSTPOOL_ENTRY:
771 emitConstPoolInstruction(MI);
772 break;
773 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000774 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000775 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000776 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000777 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000778 break;
779 }
780 case ARM::PICLDR:
781 case ARM::PICLDRB:
782 case ARM::PICSTR:
783 case ARM::PICSTRB: {
784 // Remember of the address of the PC label for relocation later.
785 addPCLabel(MI.getOperand(2).getImm());
786 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000787 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000788 break;
789 }
790 case ARM::PICLDRH:
791 case ARM::PICLDRSH:
792 case ARM::PICLDRSB:
793 case ARM::PICSTRH: {
794 // Remember of the address of the PC label for relocation later.
795 addPCLabel(MI.getOperand(2).getImm());
796 // These are just load / store instructions that implicitly read pc.
797 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000798 break;
799 }
Zonr Changf86399b2010-05-25 08:42:45 +0000800
801 case ARM::MOVi32imm:
802 emitMOVi32immInstruction(MI);
803 break;
804
Evan Cheng90922132008-11-06 02:25:39 +0000805 case ARM::MOVi2pieces:
806 // Two instructions to materialize a constant.
807 emitMOVi2piecesInstruction(MI);
808 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000809 case ARM::LEApcrelJT:
810 // Materialize jumptable address.
811 emitLEApcrelJTInstruction(MI);
812 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000813 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000814 case ARM::MOVsrl_flag:
815 case ARM::MOVsra_flag:
816 emitPseudoMoveInstruction(MI);
817 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000818 }
819}
820
Bob Wilson87949d42010-03-17 21:16:45 +0000821unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000822 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000823 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000824 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000825 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000826
827 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
828 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
829 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
830
831 // Encode the shift opcode.
832 unsigned SBits = 0;
833 unsigned Rs = MO1.getReg();
834 if (Rs) {
835 // Set shift operand (bit[7:4]).
836 // LSL - 0001
837 // LSR - 0011
838 // ASR - 0101
839 // ROR - 0111
840 // RRX - 0110 and bit[11:8] clear.
841 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000842 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000843 case ARM_AM::lsl: SBits = 0x1; break;
844 case ARM_AM::lsr: SBits = 0x3; break;
845 case ARM_AM::asr: SBits = 0x5; break;
846 case ARM_AM::ror: SBits = 0x7; break;
847 case ARM_AM::rrx: SBits = 0x6; break;
848 }
849 } else {
850 // Set shift operand (bit[6:4]).
851 // LSL - 000
852 // LSR - 010
853 // ASR - 100
854 // ROR - 110
855 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000856 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000857 case ARM_AM::lsl: SBits = 0x0; break;
858 case ARM_AM::lsr: SBits = 0x2; break;
859 case ARM_AM::asr: SBits = 0x4; break;
860 case ARM_AM::ror: SBits = 0x6; break;
861 }
862 }
863 Binary |= SBits << 4;
864 if (SOpc == ARM_AM::rrx)
865 return Binary;
866
867 // Encode the shift operation Rs or shift_imm (except rrx).
868 if (Rs) {
869 // Encode Rs bit[11:8].
870 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000871 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000872 }
873
874 // Encode shift_imm bit[11:7].
875 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
876}
877
Chris Lattner33fabd72010-02-02 21:48:51 +0000878unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000879 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
880 assert(SoImmVal != -1 && "Not a valid so_imm value!");
881
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000882 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000883 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000884 << ARMII::SoRotImmShift;
885
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000886 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000887 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000888 return Binary;
889}
890
Chris Lattner33fabd72010-02-02 21:48:51 +0000891unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000892 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000893 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000894 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000895 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000896 return 1 << ARMII::S_BitShift;
897 }
898 return 0;
899}
900
Bob Wilson87949d42010-03-17 21:16:45 +0000901void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000902 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000903 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000904 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000905
906 // Part of binary is determined by TableGn.
907 unsigned Binary = getBinaryCodeForInstr(MI);
908
Jim Grosbach33412622008-10-07 19:05:35 +0000909 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000910 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000911
Evan Cheng49a9f292008-09-12 22:45:55 +0000912 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000913 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000914
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000915 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000916 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000917 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000918 if (NumDefs)
919 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
920 else if (ImplicitRd)
921 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000922 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000923
Zonr Changf86399b2010-05-25 08:42:45 +0000924 if (TID.Opcode == ARM::MOVi16) {
925 // Get immediate from MI.
926 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
927 ARM::reloc_arm_movw);
928 // Encode imm which is the same as in emitMOVi32immInstruction().
929 Binary |= Lo16 & 0xFFF;
930 Binary |= ((Lo16 >> 12) & 0xF) << 16;
931 emitWordLE(Binary);
932 return;
933 } else if(TID.Opcode == ARM::MOVTi16) {
934 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
935 ARM::reloc_arm_movt) >> 16);
936 Binary |= Hi16 & 0xFFF;
937 Binary |= ((Hi16 >> 12) & 0xF) << 16;
938 emitWordLE(Binary);
939 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000940 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000941 uint32_t v = ~MI.getOperand(2).getImm();
942 int32_t lsb = CountTrailingZeros_32(v);
943 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000944 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000945 Binary |= (msb & 0x1F) << 16;
946 Binary |= (lsb & 0x1F) << 7;
947 emitWordLE(Binary);
948 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000949 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
950 // Encode Rn in Instr{0-3}
951 Binary |= getMachineOpValue(MI, OpIdx++);
952
953 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
954 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
955
956 // Instr{20-16} = widthm1, Instr{11-7} = lsb
957 Binary |= (widthm1 & 0x1F) << 16;
958 Binary |= (lsb & 0x1F) << 7;
959 emitWordLE(Binary);
960 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000961 }
962
Evan Chengd87293c2008-11-06 08:47:38 +0000963 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
964 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
965 ++OpIdx;
966
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000967 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000968 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
969 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000970 if (ImplicitRn)
971 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000972 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000973 else {
974 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
975 ++OpIdx;
976 }
Evan Cheng7602e112008-09-02 06:52:38 +0000977 }
978
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000979 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000980 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000981 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000982 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000983 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000984 return;
985 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000986
Evan Chengedda31c2008-11-05 18:35:52 +0000987 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000988 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000989 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000990 return;
991 }
Evan Cheng7602e112008-09-02 06:52:38 +0000992
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000993 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000994 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000995
Evan Cheng83b5cf02008-11-05 23:22:34 +0000996 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000997}
998
Bob Wilson87949d42010-03-17 21:16:45 +0000999void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001000 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001001 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001002 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001003 unsigned Form = TID.TSFlags & ARMII::FormMask;
1004 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001005
Evan Chengedda31c2008-11-05 18:35:52 +00001006 // Part of binary is determined by TableGn.
1007 unsigned Binary = getBinaryCodeForInstr(MI);
1008
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001009 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1010 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1011 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001012 emitWordLE(Binary);
1013 return;
1014 }
1015
Jim Grosbach33412622008-10-07 19:05:35 +00001016 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001017 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001018
Evan Cheng4df60f52008-11-07 09:06:08 +00001019 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001020
1021 // Operand 0 of a pre- and post-indexed store is the address base
1022 // writeback. Skip it.
1023 bool Skipped = false;
1024 if (IsPrePost && Form == ARMII::StFrm) {
1025 ++OpIdx;
1026 Skipped = true;
1027 }
1028
1029 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001030 if (ImplicitRd)
1031 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001032 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001033 else
1034 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001035
1036 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001037 if (ImplicitRn)
1038 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001039 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001040 else
1041 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001042
Evan Cheng05c356e2008-11-08 01:44:13 +00001043 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001044 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001045 ++OpIdx;
1046
Evan Cheng83b5cf02008-11-05 23:22:34 +00001047 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001048 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001049 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001050
Evan Chenge7de7e32008-09-13 01:44:01 +00001051 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001052 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001053 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001054 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001055 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001056 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001057 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1058 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001059 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001060 }
1061
Bill Wendling7d31a162010-10-20 22:44:54 +00001062 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001063 Binary |= 1 << ARMII::I_BitShift;
1064 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1065 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001066 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001067
Evan Cheng70632912008-11-12 07:34:37 +00001068 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001069 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001070 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001071 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1072 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001073 }
1074
Evan Cheng83b5cf02008-11-05 23:22:34 +00001075 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001076}
1077
Chris Lattner33fabd72010-02-02 21:48:51 +00001078void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001079 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001080 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001081 unsigned Form = TID.TSFlags & ARMII::FormMask;
1082 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001083
Evan Chengedda31c2008-11-05 18:35:52 +00001084 // Part of binary is determined by TableGn.
1085 unsigned Binary = getBinaryCodeForInstr(MI);
1086
Jim Grosbach33412622008-10-07 19:05:35 +00001087 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001088 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001089
Evan Cheng148cad82008-11-13 07:34:59 +00001090 unsigned OpIdx = 0;
1091
1092 // Operand 0 of a pre- and post-indexed store is the address base
1093 // writeback. Skip it.
1094 bool Skipped = false;
1095 if (IsPrePost && Form == ARMII::StMiscFrm) {
1096 ++OpIdx;
1097 Skipped = true;
1098 }
1099
Evan Cheng7602e112008-09-02 06:52:38 +00001100 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001101 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001102
Evan Cheng358dec52009-06-15 08:28:29 +00001103 // Skip LDRD and STRD's second operand.
1104 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1105 ++OpIdx;
1106
Evan Cheng7602e112008-09-02 06:52:38 +00001107 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001108 if (ImplicitRn)
1109 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001110 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001111 else
1112 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001113
Evan Cheng05c356e2008-11-08 01:44:13 +00001114 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001115 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001116 ++OpIdx;
1117
Evan Cheng83b5cf02008-11-05 23:22:34 +00001118 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001119 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001120 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001121
Evan Chenge7de7e32008-09-13 01:44:01 +00001122 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001123 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001124 ARMII::U_BitShift);
1125
1126 // If this instr is in register offset/index encoding, set bit[3:0]
1127 // to the corresponding Rm register.
1128 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001129 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001130 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001131 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001132 }
1133
Evan Chengd87293c2008-11-06 08:47:38 +00001134 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001135 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001136 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001137 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001138 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1139 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001140 }
1141
Evan Cheng83b5cf02008-11-05 23:22:34 +00001142 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001143}
1144
Evan Chengcd8e66a2008-11-11 21:48:44 +00001145static unsigned getAddrModeUPBits(unsigned Mode) {
1146 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001147
1148 // Set addressing mode by modifying bits U(23) and P(24)
1149 // IA - Increment after - bit U = 1 and bit P = 0
1150 // IB - Increment before - bit U = 1 and bit P = 1
1151 // DA - Decrement after - bit U = 0 and bit P = 0
1152 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001153 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001154 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001155 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001156 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1157 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1158 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001159 }
1160
Evan Chengcd8e66a2008-11-11 21:48:44 +00001161 return Binary;
1162}
1163
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001164void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1165 const TargetInstrDesc &TID = MI.getDesc();
1166 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1167
Evan Chengcd8e66a2008-11-11 21:48:44 +00001168 // Part of binary is determined by TableGn.
1169 unsigned Binary = getBinaryCodeForInstr(MI);
1170
1171 // Set the conditional execution predicate
1172 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1173
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001174 // Skip operand 0 of an instruction with base register update.
1175 unsigned OpIdx = 0;
1176 if (IsUpdating)
1177 ++OpIdx;
1178
Evan Chengcd8e66a2008-11-11 21:48:44 +00001179 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001180 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001181
1182 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001183 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001184 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1185
Evan Cheng7602e112008-09-02 06:52:38 +00001186 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001187 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001188 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001189
1190 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001191 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001192 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001193 if (!MO.isReg() || MO.isImplicit())
1194 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001195 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001196 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1197 RegNum < 16);
1198 Binary |= 0x1 << RegNum;
1199 }
1200
Evan Cheng83b5cf02008-11-05 23:22:34 +00001201 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001202}
1203
Chris Lattner33fabd72010-02-02 21:48:51 +00001204void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001205 const TargetInstrDesc &TID = MI.getDesc();
1206
1207 // Part of binary is determined by TableGn.
1208 unsigned Binary = getBinaryCodeForInstr(MI);
1209
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001210 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001211 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001212
1213 // Encode S bit if MI modifies CPSR.
1214 Binary |= getAddrModeSBit(MI, TID);
1215
1216 // 32x32->64bit operations have two destination registers. The number
1217 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001218 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001219 if (TID.getNumDefs() == 2)
1220 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1221
1222 // Encode Rd
1223 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1224
1225 // Encode Rm
1226 Binary |= getMachineOpValue(MI, OpIdx++);
1227
1228 // Encode Rs
1229 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1230
Evan Chengfbc9d412008-11-06 01:21:28 +00001231 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1232 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001233 if (TID.getNumOperands() > OpIdx &&
1234 !TID.OpInfo[OpIdx].isPredicate() &&
1235 !TID.OpInfo[OpIdx].isOptionalDef())
1236 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1237
1238 emitWordLE(Binary);
1239}
1240
Chris Lattner33fabd72010-02-02 21:48:51 +00001241void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001242 const TargetInstrDesc &TID = MI.getDesc();
1243
1244 // Part of binary is determined by TableGn.
1245 unsigned Binary = getBinaryCodeForInstr(MI);
1246
1247 // Set the conditional execution predicate
1248 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1249
1250 unsigned OpIdx = 0;
1251
1252 // Encode Rd
1253 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1254
1255 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1256 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1257 if (MO2.isReg()) {
1258 // Two register operand form.
1259 // Encode Rn.
1260 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1261
1262 // Encode Rm.
1263 Binary |= getMachineOpValue(MI, MO2);
1264 ++OpIdx;
1265 } else {
1266 Binary |= getMachineOpValue(MI, MO1);
1267 }
1268
1269 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1270 if (MI.getOperand(OpIdx).isImm() &&
1271 !TID.OpInfo[OpIdx].isPredicate() &&
1272 !TID.OpInfo[OpIdx].isOptionalDef())
1273 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001274
Evan Cheng83b5cf02008-11-05 23:22:34 +00001275 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001276}
1277
Chris Lattner33fabd72010-02-02 21:48:51 +00001278void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001279 const TargetInstrDesc &TID = MI.getDesc();
1280
1281 // Part of binary is determined by TableGn.
1282 unsigned Binary = getBinaryCodeForInstr(MI);
1283
1284 // Set the conditional execution predicate
1285 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1286
1287 unsigned OpIdx = 0;
1288
1289 // Encode Rd
1290 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1291
1292 const MachineOperand &MO = MI.getOperand(OpIdx++);
1293 if (OpIdx == TID.getNumOperands() ||
1294 TID.OpInfo[OpIdx].isPredicate() ||
1295 TID.OpInfo[OpIdx].isOptionalDef()) {
1296 // Encode Rm and it's done.
1297 Binary |= getMachineOpValue(MI, MO);
1298 emitWordLE(Binary);
1299 return;
1300 }
1301
1302 // Encode Rn.
1303 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1304
1305 // Encode Rm.
1306 Binary |= getMachineOpValue(MI, OpIdx++);
1307
1308 // Encode shift_imm.
1309 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001310 if (TID.Opcode == ARM::PKHTB) {
1311 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1312 if (ShiftAmt == 32)
1313 ShiftAmt = 0;
1314 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001315 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1316 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001317
Evan Cheng8b59db32008-11-07 01:41:35 +00001318 emitWordLE(Binary);
1319}
1320
Bob Wilson9a1c1892010-08-11 00:01:18 +00001321void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1322 const TargetInstrDesc &TID = MI.getDesc();
1323
1324 // Part of binary is determined by TableGen.
1325 unsigned Binary = getBinaryCodeForInstr(MI);
1326
1327 // Set the conditional execution predicate
1328 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1329
1330 // Encode Rd
1331 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1332
1333 // Encode saturate bit position.
1334 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001335 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001336 Pos -= 1;
1337 assert((Pos < 16 || (Pos < 32 &&
1338 TID.Opcode != ARM::SSAT16 &&
1339 TID.Opcode != ARM::USAT16)) &&
1340 "saturate bit position out of range");
1341 Binary |= Pos << 16;
1342
1343 // Encode Rm
1344 Binary |= getMachineOpValue(MI, 2);
1345
1346 // Encode shift_imm.
1347 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001348 unsigned ShiftOp = MI.getOperand(3).getImm();
1349 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1350 if (Opc == ARM_AM::asr)
1351 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001352 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001353 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001354 ShiftAmt = 0;
1355 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1356 Binary |= ShiftAmt << ARMII::ShiftShift;
1357 }
1358
1359 emitWordLE(Binary);
1360}
1361
Chris Lattner33fabd72010-02-02 21:48:51 +00001362void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001363 const TargetInstrDesc &TID = MI.getDesc();
1364
Torok Edwindac237e2009-07-08 20:53:28 +00001365 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001366 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001367 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001368
Evan Cheng7602e112008-09-02 06:52:38 +00001369 // Part of binary is determined by TableGn.
1370 unsigned Binary = getBinaryCodeForInstr(MI);
1371
Evan Chengedda31c2008-11-05 18:35:52 +00001372 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001373 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001374
1375 // Set signed_immed_24 field
1376 Binary |= getMachineOpValue(MI, 0);
1377
Evan Cheng83b5cf02008-11-05 23:22:34 +00001378 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001379}
1380
Chris Lattner33fabd72010-02-02 21:48:51 +00001381void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001382 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001383 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001384 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001385 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1386 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001387
1388 // Now emit the jump table entries.
1389 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1390 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1391 if (IsPIC)
1392 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001393 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001394 else
1395 // Absolute DestBB address.
1396 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1397 emitWordLE(0);
1398 }
1399}
1400
Chris Lattner33fabd72010-02-02 21:48:51 +00001401void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001402 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001403
Evan Cheng437c1732008-11-07 22:30:53 +00001404 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001405 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001406 // First emit a ldr pc, [] instruction.
1407 emitDataProcessingInstruction(MI, ARM::PC);
1408
1409 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001410 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001411 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001412 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1413 emitInlineJumpTable(JTIndex);
1414 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001415 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001416 // First emit a ldr pc, [] instruction.
1417 emitLoadStoreInstruction(MI, ARM::PC);
1418
1419 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001420 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001421 return;
1422 }
1423
Evan Chengedda31c2008-11-05 18:35:52 +00001424 // Part of binary is determined by TableGn.
1425 unsigned Binary = getBinaryCodeForInstr(MI);
1426
1427 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001428 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001429
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001430 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001431 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001432 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001433 else
Evan Chengedda31c2008-11-05 18:35:52 +00001434 // otherwise, set the return register
1435 Binary |= getMachineOpValue(MI, 0);
1436
Evan Cheng83b5cf02008-11-05 23:22:34 +00001437 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001438}
Evan Cheng7602e112008-09-02 06:52:38 +00001439
Evan Cheng80a11982008-11-12 06:41:41 +00001440static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001441 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001442 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001443 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001444 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001445 if (!isSPVFP)
1446 Binary |= RegD << ARMII::RegRdShift;
1447 else {
1448 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1449 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1450 }
Evan Cheng80a11982008-11-12 06:41:41 +00001451 return Binary;
1452}
Evan Cheng78be83d2008-11-11 19:40:26 +00001453
Evan Cheng80a11982008-11-12 06:41:41 +00001454static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001455 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001456 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001457 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001458 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001459 if (!isSPVFP)
1460 Binary |= RegN << ARMII::RegRnShift;
1461 else {
1462 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1463 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1464 }
Evan Cheng80a11982008-11-12 06:41:41 +00001465 return Binary;
1466}
Evan Chengd06d48d2008-11-12 02:19:38 +00001467
Evan Cheng80a11982008-11-12 06:41:41 +00001468static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1469 unsigned RegM = MI.getOperand(OpIdx).getReg();
1470 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001471 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001472 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001473 if (!isSPVFP)
1474 Binary |= RegM;
1475 else {
1476 Binary |= ((RegM & 0x1E) >> 1);
1477 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001478 }
Evan Cheng80a11982008-11-12 06:41:41 +00001479 return Binary;
1480}
1481
Chris Lattner33fabd72010-02-02 21:48:51 +00001482void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001483 const TargetInstrDesc &TID = MI.getDesc();
1484
1485 // Part of binary is determined by TableGn.
1486 unsigned Binary = getBinaryCodeForInstr(MI);
1487
1488 // Set the conditional execution predicate
1489 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1490
1491 unsigned OpIdx = 0;
1492 assert((Binary & ARMII::D_BitShift) == 0 &&
1493 (Binary & ARMII::N_BitShift) == 0 &&
1494 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1495
1496 // Encode Dd / Sd.
1497 Binary |= encodeVFPRd(MI, OpIdx++);
1498
1499 // If this is a two-address operand, skip it, e.g. FMACD.
1500 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1501 ++OpIdx;
1502
1503 // Encode Dn / Sn.
1504 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001505 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001506
1507 if (OpIdx == TID.getNumOperands() ||
1508 TID.OpInfo[OpIdx].isPredicate() ||
1509 TID.OpInfo[OpIdx].isOptionalDef()) {
1510 // FCMPEZD etc. has only one operand.
1511 emitWordLE(Binary);
1512 return;
1513 }
1514
1515 // Encode Dm / Sm.
1516 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001517
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001518 emitWordLE(Binary);
1519}
1520
Bob Wilson87949d42010-03-17 21:16:45 +00001521void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001522 const TargetInstrDesc &TID = MI.getDesc();
1523 unsigned Form = TID.TSFlags & ARMII::FormMask;
1524
1525 // Part of binary is determined by TableGn.
1526 unsigned Binary = getBinaryCodeForInstr(MI);
1527
1528 // Set the conditional execution predicate
1529 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1530
1531 switch (Form) {
1532 default: break;
1533 case ARMII::VFPConv1Frm:
1534 case ARMII::VFPConv2Frm:
1535 case ARMII::VFPConv3Frm:
1536 // Encode Dd / Sd.
1537 Binary |= encodeVFPRd(MI, 0);
1538 break;
1539 case ARMII::VFPConv4Frm:
1540 // Encode Dn / Sn.
1541 Binary |= encodeVFPRn(MI, 0);
1542 break;
1543 case ARMII::VFPConv5Frm:
1544 // Encode Dm / Sm.
1545 Binary |= encodeVFPRm(MI, 0);
1546 break;
1547 }
1548
1549 switch (Form) {
1550 default: break;
1551 case ARMII::VFPConv1Frm:
1552 // Encode Dm / Sm.
1553 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001554 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001555 case ARMII::VFPConv2Frm:
1556 case ARMII::VFPConv3Frm:
1557 // Encode Dn / Sn.
1558 Binary |= encodeVFPRn(MI, 1);
1559 break;
1560 case ARMII::VFPConv4Frm:
1561 case ARMII::VFPConv5Frm:
1562 // Encode Dd / Sd.
1563 Binary |= encodeVFPRd(MI, 1);
1564 break;
1565 }
1566
1567 if (Form == ARMII::VFPConv5Frm)
1568 // Encode Dn / Sn.
1569 Binary |= encodeVFPRn(MI, 2);
1570 else if (Form == ARMII::VFPConv3Frm)
1571 // Encode Dm / Sm.
1572 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001573
1574 emitWordLE(Binary);
1575}
1576
Chris Lattner33fabd72010-02-02 21:48:51 +00001577void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001578 // Part of binary is determined by TableGn.
1579 unsigned Binary = getBinaryCodeForInstr(MI);
1580
1581 // Set the conditional execution predicate
1582 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1583
1584 unsigned OpIdx = 0;
1585
1586 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001587 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001588
1589 // Encode address base.
1590 const MachineOperand &Base = MI.getOperand(OpIdx++);
1591 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1592
1593 // If there is a non-zero immediate offset, encode it.
1594 if (Base.isReg()) {
1595 const MachineOperand &Offset = MI.getOperand(OpIdx);
1596 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1597 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1598 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001599 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001600 emitWordLE(Binary);
1601 return;
1602 }
1603 }
1604
1605 // If immediate offset is omitted, default to +0.
1606 Binary |= 1 << ARMII::U_BitShift;
1607
1608 emitWordLE(Binary);
1609}
1610
Bob Wilson87949d42010-03-17 21:16:45 +00001611void
1612ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001613 const TargetInstrDesc &TID = MI.getDesc();
1614 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1615
Evan Chengcd8e66a2008-11-11 21:48:44 +00001616 // Part of binary is determined by TableGn.
1617 unsigned Binary = getBinaryCodeForInstr(MI);
1618
1619 // Set the conditional execution predicate
1620 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1621
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001622 // Skip operand 0 of an instruction with base register update.
1623 unsigned OpIdx = 0;
1624 if (IsUpdating)
1625 ++OpIdx;
1626
Evan Chengcd8e66a2008-11-11 21:48:44 +00001627 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001628 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001629
1630 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001631 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001632 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001633
1634 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001635 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001636 Binary |= 0x1 << ARMII::W_BitShift;
1637
1638 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001639 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001640
Bob Wilsond4bfd542010-08-27 23:18:17 +00001641 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001642 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001643 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001644 const MachineOperand &MO = MI.getOperand(i);
1645 if (!MO.isReg() || MO.isImplicit())
1646 break;
1647 ++NumRegs;
1648 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001649 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1650 // Otherwise, it will be 0, in the case of 32-bit registers.
1651 if(Binary & 0x100)
1652 Binary |= NumRegs * 2;
1653 else
1654 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001655
1656 emitWordLE(Binary);
1657}
1658
Bob Wilson1a913ed2010-06-11 21:34:50 +00001659static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1660 unsigned RegD = MI.getOperand(OpIdx).getReg();
1661 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001662 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001663 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1664 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1665 return Binary;
1666}
1667
Bob Wilson5e7b6072010-06-25 22:40:46 +00001668static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1669 unsigned RegN = MI.getOperand(OpIdx).getReg();
1670 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001671 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001672 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1673 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1674 return Binary;
1675}
1676
Bob Wilson583a2a02010-06-25 21:17:19 +00001677static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1678 unsigned RegM = MI.getOperand(OpIdx).getReg();
1679 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001680 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001681 Binary |= (RegM & 0xf);
1682 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1683 return Binary;
1684}
1685
Bob Wilsond896a972010-06-28 21:12:19 +00001686/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1687/// data-processing instruction to the corresponding Thumb encoding.
1688static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1689 assert((Binary & 0xfe000000) == 0xf2000000 &&
1690 "not an ARM NEON data-processing instruction");
1691 unsigned UBit = (Binary >> 24) & 1;
1692 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1693}
1694
Bob Wilsond5a563d2010-06-29 17:34:07 +00001695void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001696 unsigned Binary = getBinaryCodeForInstr(MI);
1697
Bob Wilsond5a563d2010-06-29 17:34:07 +00001698 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1699 const TargetInstrDesc &TID = MI.getDesc();
1700 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1701 RegTOpIdx = 0;
1702 RegNOpIdx = 1;
1703 LnOpIdx = 2;
1704 } else { // ARMII::NSetLnFrm
1705 RegTOpIdx = 2;
1706 RegNOpIdx = 0;
1707 LnOpIdx = 3;
1708 }
1709
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001710 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001711 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001712
Bob Wilsond5a563d2010-06-29 17:34:07 +00001713 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001714 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001715 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001716 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001717
1718 unsigned LaneShift;
1719 if ((Binary & (1 << 22)) != 0)
1720 LaneShift = 0; // 8-bit elements
1721 else if ((Binary & (1 << 5)) != 0)
1722 LaneShift = 1; // 16-bit elements
1723 else
1724 LaneShift = 2; // 32-bit elements
1725
Bob Wilsond5a563d2010-06-29 17:34:07 +00001726 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001727 unsigned Opc1 = Lane >> 2;
1728 unsigned Opc2 = Lane & 3;
1729 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1730 Binary |= (Opc1 << 21);
1731 Binary |= (Opc2 << 5);
1732
1733 emitWordLE(Binary);
1734}
1735
Bob Wilson21773e72010-06-29 20:13:29 +00001736void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1737 unsigned Binary = getBinaryCodeForInstr(MI);
1738
1739 // Set the conditional execution predicate
1740 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1741
1742 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001743 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001744 Binary |= (RegT << ARMII::RegRdShift);
1745 Binary |= encodeNEONRn(MI, 0);
1746 emitWordLE(Binary);
1747}
1748
Bob Wilson583a2a02010-06-25 21:17:19 +00001749void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001750 unsigned Binary = getBinaryCodeForInstr(MI);
1751 // Destination register is encoded in Dd.
1752 Binary |= encodeNEONRd(MI, 0);
1753 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1754 unsigned Imm = MI.getOperand(1).getImm();
1755 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001756 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001757 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001758 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001759 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001760 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001761 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001762 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001763 emitWordLE(Binary);
1764}
1765
Bob Wilson583a2a02010-06-25 21:17:19 +00001766void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001767 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001768 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001769 // Destination register is encoded in Dd; source register in Dm.
1770 unsigned OpIdx = 0;
1771 Binary |= encodeNEONRd(MI, OpIdx++);
1772 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1773 ++OpIdx;
1774 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001775 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001776 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001777 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1778 emitWordLE(Binary);
1779}
1780
Bob Wilson5e7b6072010-06-25 22:40:46 +00001781void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1782 const TargetInstrDesc &TID = MI.getDesc();
1783 unsigned Binary = getBinaryCodeForInstr(MI);
1784 // Destination register is encoded in Dd; source registers in Dn and Dm.
1785 unsigned OpIdx = 0;
1786 Binary |= encodeNEONRd(MI, OpIdx++);
1787 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1788 ++OpIdx;
1789 Binary |= encodeNEONRn(MI, OpIdx++);
1790 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1791 ++OpIdx;
1792 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001793 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001794 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001795 // FIXME: This does not handle VMOVDneon or VMOVQ.
1796 emitWordLE(Binary);
1797}
1798
Evan Cheng7602e112008-09-02 06:52:38 +00001799#include "ARMGenCodeEmitter.inc"