blob: 7fc4b7aac754dc88a61201ae9f97710e67f64d87 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
27def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
28
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000029def SDT_PPCvperm : SDTypeProfile<1, 3, [
30 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
31]>;
32
Chris Lattnera17b1552006-03-31 05:13:27 +000033def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000034 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
35]>;
36
Chris Lattner51269842006-03-01 05:50:56 +000037//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000038// PowerPC specific DAG Nodes.
39//
40
41def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
42def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
43def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000044def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000045
Chris Lattner9c73f092005-10-25 20:55:47 +000046def PPCfsel : SDNode<"PPCISD::FSEL",
47 // Type constraint for fsel.
48 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
49 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000050
Nate Begeman993aeb22005-12-13 22:55:22 +000051def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
52def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
53def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
54def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000055
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000056def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000057
Chris Lattner4172b102005-12-06 02:10:38 +000058// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
59// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000060def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
61def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
62def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
63
Chris Lattnerecfe55e2006-03-22 05:30:33 +000064def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
65def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
66
Chris Lattner937a79d2005-12-04 19:01:59 +000067// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000068def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
69def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
70
Evan Cheng6da8d992006-01-09 18:28:21 +000071def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
72 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000073
Chris Lattnera17b1552006-03-31 05:13:27 +000074def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
75def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +000076
Chris Lattner47f01f12005-09-08 19:50:41 +000077//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000078// PowerPC specific transformation functions and pattern fragments.
79//
Nate Begeman8d948322005-10-19 01:12:32 +000080
Nate Begeman2d5aff72005-10-19 18:42:01 +000081def SHL32 : SDNodeXForm<imm, [{
82 // Transformation function: 31 - imm
83 return getI32Imm(31 - N->getValue());
84}]>;
85
86def SHL64 : SDNodeXForm<imm, [{
87 // Transformation function: 63 - imm
88 return getI32Imm(63 - N->getValue());
89}]>;
90
91def SRL32 : SDNodeXForm<imm, [{
92 // Transformation function: 32 - imm
93 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
94}]>;
95
96def SRL64 : SDNodeXForm<imm, [{
97 // Transformation function: 64 - imm
98 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
99}]>;
100
Chris Lattner2eb25172005-09-09 00:39:56 +0000101def LO16 : SDNodeXForm<imm, [{
102 // Transformation function: get the low 16 bits.
103 return getI32Imm((unsigned short)N->getValue());
104}]>;
105
106def HI16 : SDNodeXForm<imm, [{
107 // Transformation function: shift the immediate value down into the low bits.
108 return getI32Imm((unsigned)N->getValue() >> 16);
109}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000110
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000111def HA16 : SDNodeXForm<imm, [{
112 // Transformation function: shift the immediate value down into the low bits.
113 signed int Val = N->getValue();
114 return getI32Imm((Val - (signed short)Val) >> 16);
115}]>;
116
117
Chris Lattner3e63ead2005-09-08 17:33:10 +0000118def immSExt16 : PatLeaf<(imm), [{
119 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
120 // field. Used by instructions like 'addi'.
121 return (int)N->getValue() == (short)N->getValue();
122}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000123def immZExt16 : PatLeaf<(imm), [{
124 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
125 // field. Used by instructions like 'ori'.
126 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000127}], LO16>;
128
Chris Lattner3e63ead2005-09-08 17:33:10 +0000129def imm16Shifted : PatLeaf<(imm), [{
130 // imm16Shifted predicate - True if only bits in the top 16-bits of the
131 // immediate are set. Used by instructions like 'addis'.
132 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000133}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000134
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000135
Chris Lattner47f01f12005-09-08 19:50:41 +0000136//===----------------------------------------------------------------------===//
137// PowerPC Flag Definitions.
138
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000139class isPPC64 { bit PPC64 = 1; }
140class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000141class isDOT {
142 list<Register> Defs = [CR0];
143 bit RC = 1;
144}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000145
Chris Lattner47f01f12005-09-08 19:50:41 +0000146
147
148//===----------------------------------------------------------------------===//
149// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000150
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000151def s5imm : Operand<i32> {
152 let PrintMethod = "printS5ImmOperand";
153}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000154def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000155 let PrintMethod = "printU5ImmOperand";
156}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000157def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000158 let PrintMethod = "printU6ImmOperand";
159}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000160def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000161 let PrintMethod = "printS16ImmOperand";
162}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000163def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000164 let PrintMethod = "printU16ImmOperand";
165}
Chris Lattner841d12d2005-10-18 16:51:22 +0000166def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
167 let PrintMethod = "printS16X4ImmOperand";
168}
Chris Lattner1e484782005-12-04 18:42:54 +0000169def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000170 let PrintMethod = "printBranchOperand";
171}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000172def calltarget : Operand<i32> {
173 let PrintMethod = "printCallOperand";
174}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000175def aaddr : Operand<i32> {
176 let PrintMethod = "printAbsAddrOperand";
177}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000178def piclabel: Operand<i32> {
179 let PrintMethod = "printPICLabel";
180}
Nate Begemaned428532004-09-04 05:00:00 +0000181def symbolHi: Operand<i32> {
182 let PrintMethod = "printSymbolHi";
183}
184def symbolLo: Operand<i32> {
185 let PrintMethod = "printSymbolLo";
186}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000187def crbitm: Operand<i8> {
188 let PrintMethod = "printcrbitm";
189}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000190// Address operands
191def memri : Operand<i32> {
192 let PrintMethod = "printMemRegImm";
193 let NumMIOperands = 2;
194 let MIOperandInfo = (ops i32imm, GPRC);
195}
196def memrr : Operand<i32> {
197 let PrintMethod = "printMemRegReg";
198 let NumMIOperands = 2;
199 let MIOperandInfo = (ops GPRC, GPRC);
200}
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000201def memrix : Operand<i32> { // memri where the imm is shifted 2 bits.
202 let PrintMethod = "printMemRegImmShifted";
203 let NumMIOperands = 2;
204 let MIOperandInfo = (ops i32imm, GPRC);
205}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000206
Chris Lattnera613d262006-01-12 02:05:36 +0000207// Define PowerPC specific addressing mode.
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000208def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
209def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
210def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000211def ixaddr : ComplexPattern<i32, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000212
Evan Cheng8c75ef92005-12-14 22:07:12 +0000213//===----------------------------------------------------------------------===//
214// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000215def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000216
Chris Lattner47f01f12005-09-08 19:50:41 +0000217//===----------------------------------------------------------------------===//
218// PowerPC Instruction Definitions.
219
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000220// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000221
Chris Lattner88d211f2006-03-12 09:13:49 +0000222let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000223def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
224 "; ADJCALLSTACKDOWN",
225 [(callseq_start imm:$amt)]>;
226def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
227 "; ADJCALLSTACKUP",
228 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000229
230def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
231 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000232}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000233def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
234 [(set GPRC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000235def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000236 [(set F8RC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000237def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000238 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000239
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000240// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
241// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000242let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
243 PPC970_Single = 1 in {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000244 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000245 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000246 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000247 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000248 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000249 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner710ff322006-04-08 22:45:08 +0000250 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
251 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000252}
253
Chris Lattner88d211f2006-03-12 09:13:49 +0000254let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000255 let isReturn = 1 in
256 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000257 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000258}
259
Chris Lattner7a823bd2005-02-15 20:26:49 +0000260let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000261 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
262 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000263
Chris Lattner88d211f2006-03-12 09:13:49 +0000264let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
265 noResults = 1, PPC970_Unit = 7 in {
Nate Begeman81e80972006-03-17 01:40:33 +0000266 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$true),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000267 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000268 def B : IForm<18, 0, 0, (ops target:$dst),
269 "b $dst", BrB,
270 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000271
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000272 // FIXME: 4*CR# needs to be added to the BI field!
273 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000274 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000275 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000276 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000277 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000278 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000279 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000280 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000281 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000282 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000283 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000284 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000285 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000286 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
287 "bun $crS, $block", BrB>;
288 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
289 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000290}
291
Chris Lattner88d211f2006-03-12 09:13:49 +0000292let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000293 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000294 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
295 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000296 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000297 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000298 CR0,CR1,CR5,CR6,CR7] in {
299 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000300 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
301 "bl $func", BrB, []>;
302 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
303 "bla $func", BrB, []>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000304 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
305 []>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000306}
307
Nate Begeman07aada82004-08-30 02:28:06 +0000308// D-Form instructions. Most instructions that perform an operation on a
309// register and an immediate are of this type.
310//
Chris Lattner88d211f2006-03-12 09:13:49 +0000311let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000312def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
313 "lbz $rD, $src", LdStGeneral,
314 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
315def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
316 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000317 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
318 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000319def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
320 "lhz $rD, $src", LdStGeneral,
321 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000322def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
323 "lwz $rD, $src", LdStGeneral,
324 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000325def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000326 "lwzu $rD, $disp($rA)", LdStGeneral,
327 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000328}
Chris Lattner88d211f2006-03-12 09:13:49 +0000329let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000330def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000331 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000332 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000333def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000334 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000335 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
336 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000337def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000338 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000339 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000340def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000341 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000342 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000343def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000344 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000345 [(set GPRC:$rD, (add GPRC:$rA,
346 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000347def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000348 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000349 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000350def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000351 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000352 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000353def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000354 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000355 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000356def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000357 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000358 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000359}
360let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000361def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
362 "stb $rS, $src", LdStGeneral,
363 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
364def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
365 "sth $rS, $src", LdStGeneral,
366 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
367def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
368 "stw $rS, $src", LdStGeneral,
369 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000370def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000371 "stwu $rS, $disp($rA)", LdStGeneral,
372 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000373}
Chris Lattner88d211f2006-03-12 09:13:49 +0000374let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000375def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000376 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000377 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
378 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000379def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000380 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000381 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
382 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000383def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000384 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000385 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000386def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000387 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000388 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000389def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000390 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000391 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000392def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000393 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000394 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000395def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
396 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000397def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000398 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000399def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000400 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000401def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000402 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000403def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000404 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000405def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000406 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000407def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000408 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000409}
410let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000411def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
412 "lfs $rD, $src", LdStLFDU,
413 [(set F4RC:$rD, (load iaddr:$src))]>;
414def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
415 "lfd $rD, $src", LdStLFD,
416 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000417}
Chris Lattner88d211f2006-03-12 09:13:49 +0000418let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000419def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
420 "stfs $rS, $dst", LdStUX,
421 [(store F4RC:$rS, iaddr:$dst)]>;
422def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
423 "stfd $rS, $dst", LdStUX,
424 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000425}
Nate Begemaned428532004-09-04 05:00:00 +0000426
427// DS-Form instructions. Load/Store instructions available in PPC-64
428//
Chris Lattner88d211f2006-03-12 09:13:49 +0000429let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000430def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000431 "lwa $rT, $DS($rA)", LdStLWA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000432 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner841d12d2005-10-18 16:51:22 +0000433def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000434 "ld $rT, $DS($rA)", LdStLD,
435 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000436}
Chris Lattner88d211f2006-03-12 09:13:49 +0000437let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000438def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000439 "std $rT, $DS($rA)", LdStSTD,
440 []>, isPPC64;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000441
442// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
443def STD_32 : DSForm_2<62, 0, (ops GPRC:$rT, memrix:$dst),
444 "std $rT, $dst", LdStSTD,
445 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
446def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst),
447 "stdx $rT, $dst", LdStSTD,
448 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
449 PPC970_DGroup_Cracked;
Nate Begemanb816f022004-10-07 22:30:03 +0000450}
Nate Begemanc3306122004-08-21 05:56:39 +0000451
Nate Begeman07aada82004-08-30 02:28:06 +0000452// X-Form instructions. Most instructions that perform an operation on a
453// register and another register are of this type.
454//
Chris Lattner88d211f2006-03-12 09:13:49 +0000455let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000456def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
457 "lbzx $rD, $src", LdStGeneral,
458 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
459def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
460 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000461 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
462 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000463def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
464 "lhzx $rD, $src", LdStGeneral,
465 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
466def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
467 "lwax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000468 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64,
469 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000470def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
471 "lwzx $rD, $src", LdStGeneral,
472 [(set GPRC:$rD, (load xaddr:$src))]>;
473def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
474 "ldx $rD, $src", LdStLD,
475 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000476}
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000477
Chris Lattner88d211f2006-03-12 09:13:49 +0000478let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000479def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000480 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000481 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000482def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000483 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000484 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000485def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000486 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000487 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000488def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000489 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000490 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000491def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000492 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000493 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000494def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000495 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000496 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000497def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000498 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000499 []>;
500def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000501 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000502 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000503def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000504 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000505 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000506def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000507 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000508 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000509def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000510 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000511 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
512def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000513 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000514 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000515def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000516 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000517 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000518def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000519 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000520 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000521def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000522 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000523 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000524def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000525 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000526 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000527def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000528 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000529 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000530def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000531 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000532 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000533def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000534 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000535 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000536}
537let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000538def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
539 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000540 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
541 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000542def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
543 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000544 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
545 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000546def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
547 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000548 [(store GPRC:$rS, xaddr:$dst)]>,
549 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000550def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000551 "stwux $rS, $rA, $rB", LdStGeneral,
552 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000553def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000554 "stdx $rS, $rA, $rB", LdStSTD,
Chris Lattnerfd977342006-03-13 05:15:10 +0000555 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000556def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000557 "stdux $rS, $rA, $rB", LdStSTD,
558 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000559}
Chris Lattner88d211f2006-03-12 09:13:49 +0000560let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000561def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000562 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000563 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000564def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000565 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000566 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000567def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000568 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000569 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000570def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000571 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000572 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000573def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
574 "extsw $rA, $rS", IntGeneral,
575 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000576/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
577def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
578 "extsw $rA, $rS", IntGeneral,
579 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
580
Chris Lattnere19d0b12005-04-19 04:51:30 +0000581def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000582 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000583def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000584 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000585def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000586 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000587def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000588 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000589def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000590 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000591def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000592 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000593}
594let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000595//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000596// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000597def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000598 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000599def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000600 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000601}
602let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000603def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
604 "lfsx $frD, $src", LdStLFDU,
605 [(set F4RC:$frD, (load xaddr:$src))]>;
606def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
607 "lfdx $frD, $src", LdStLFDU,
608 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000609}
Chris Lattner88d211f2006-03-12 09:13:49 +0000610let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000611def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000612 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000613 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000614def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000615 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000616 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000617def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000618 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000619 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000620def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000621 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000622 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000623def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000624 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000625 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
626def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000627 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000628 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000629}
Chris Lattner919c0322005-10-01 01:35:02 +0000630
631/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000632///
633/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000634/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000635/// that they will fill slots (which could cause the load of a LSU reject to
636/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000637def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000638 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000639 []>, // (set F4RC:$frD, F4RC:$frB)
640 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000641def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000642 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000643 []>, // (set F8RC:$frD, F8RC:$frB)
644 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000645def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000646 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000647 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
648 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000649
Chris Lattner88d211f2006-03-12 09:13:49 +0000650let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000651// These are artificially split into two different forms, for 4/8 byte FP.
652def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000653 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000654 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
655def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000656 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000657 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
658def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000659 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000660 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
661def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000662 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000663 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
664def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000665 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000666 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
667def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000668 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000669 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000670}
Chris Lattner919c0322005-10-01 01:35:02 +0000671
Chris Lattner88d211f2006-03-12 09:13:49 +0000672let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000673def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000674 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000675 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000676def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
677 "stfsx $frS, $dst", LdStUX,
678 [(store F4RC:$frS, xaddr:$dst)]>;
679def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
680 "stfdx $frS, $dst", LdStUX,
681 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000682}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000683
Nate Begeman07aada82004-08-30 02:28:06 +0000684// XL-Form instructions. condition register logical ops.
685//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000686def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000687 "mcrf $BF, $BFA", BrMCR>,
688 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000689
Chris Lattner88d211f2006-03-12 09:13:49 +0000690// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000691//
Chris Lattner88d211f2006-03-12 09:13:49 +0000692def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
693 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000694def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
695 PPC970_DGroup_First, PPC970_Unit_FXU;
696
697def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
698 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner88d211f2006-03-12 09:13:49 +0000699def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
700 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000701
702// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
703// a GPR on the PPC970. As such, copies in and out have the same performance
704// characteristics as an OR instruction.
705def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
706 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000707 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000708def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
709 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000710 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000711
Chris Lattner28b9cc22005-08-26 22:05:54 +0000712def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000713 "mtcrf $FXM, $rS", BrMCRX>,
714 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000715def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
716 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000717def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000718 "mfcr $rT, $FXM", SprMFCR>,
719 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000720
Nate Begeman07aada82004-08-30 02:28:06 +0000721// XS-Form instructions. Just 'sradi'
722//
Chris Lattner88d211f2006-03-12 09:13:49 +0000723let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000724def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000725 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000726
727// XO-Form instructions. Arithmetic instructions that can set overflow bit
728//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000729def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000730 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000731 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000732def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000733 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000734 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000735def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000736 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000737 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
738 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000739def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000740 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000741 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000742def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000743 "divd $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000744 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000745 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000746def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000747 "divdu $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000748 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000749 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000750def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000751 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000752 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000753 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000754def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000755 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000756 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000757 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000758def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
759 "mulhd $rT, $rA, $rB", IntMulHW,
760 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
761def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
762 "mulhdu $rT, $rA, $rB", IntMulHWU,
763 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000764def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000765 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000766 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000767def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000768 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000769 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000770def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000771 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000772 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000773def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000774 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000775 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000776def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000777 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000778 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000779def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000780 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000781 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
782 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000783def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000784 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000785 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000786def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000787 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000788 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000789def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000790 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000791 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000792def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000793 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000794 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000795def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
796 "subfme $rT, $rA", IntGeneral,
797 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000798def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000799 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000800 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000801}
Nate Begeman07aada82004-08-30 02:28:06 +0000802
803// A-Form instructions. Most of the instructions executed in the FPU are of
804// this type.
805//
Chris Lattner88d211f2006-03-12 09:13:49 +0000806let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000807def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000808 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000809 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000810 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000811 F8RC:$FRB))]>,
812 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000813def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000814 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000815 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000816 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000817 F4RC:$FRB))]>,
818 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000819def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000820 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000821 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000822 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000823 F8RC:$FRB))]>,
824 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000825def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000826 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000827 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000828 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000829 F4RC:$FRB))]>,
830 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000831def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000832 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000833 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000834 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000835 F8RC:$FRB)))]>,
836 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000837def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000838 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000839 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000840 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000841 F4RC:$FRB)))]>,
842 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000843def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000844 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000845 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000846 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000847 F8RC:$FRB)))]>,
848 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000849def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000850 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000851 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000852 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000853 F4RC:$FRB)))]>,
854 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000855// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
856// having 4 of these, force the comparison to always be an 8-byte double (code
857// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000858// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000859def FSELD : AForm_1<63, 23,
860 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000861 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000862 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000863def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000864 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000865 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000866 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000867def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000868 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000869 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000870 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000871def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000872 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000873 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000874 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000875def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000876 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000877 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000878 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000879def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000880 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000881 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000882 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000883def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000884 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000885 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000886 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000887def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000888 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000889 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000890 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000891def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000892 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000893 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000894 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000895def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000896 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000897 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000898 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000899}
Nate Begeman07aada82004-08-30 02:28:06 +0000900
Chris Lattner88d211f2006-03-12 09:13:49 +0000901let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000902// M-Form instructions. rotate and mask instructions.
903//
Chris Lattner043870d2005-09-09 18:17:41 +0000904let isTwoAddress = 1, isCommutable = 1 in {
905// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000906def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000907 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000908 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000909 []>, PPC970_DGroup_Cracked;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000910def RLDIMI : MDForm_1<30, 3,
911 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000912 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000913 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000914}
Chris Lattner14522e32005-04-19 05:21:30 +0000915def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000916 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000917 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000918 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000919def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000920 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000921 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000922 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000923def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000924 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000925 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000926 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000927
928// MD-Form instructions. 64 bit rotate instructions.
929//
Chris Lattner14522e32005-04-19 05:21:30 +0000930def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000931 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000932 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000933 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000934def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000935 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000936 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000937 []>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000938}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000939
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000940
Chris Lattner2eb25172005-09-09 00:39:56 +0000941//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000942// DWARF Pseudo Instructions
943//
944
Jim Laskeyabf6d172006-01-05 01:25:28 +0000945def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
946 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000947 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +0000948 (i32 imm:$file))]>;
949
950def DWARF_LABEL : Pseudo<(ops i32imm:$id),
951 "\nLdebug_loc$id:",
952 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000953
954//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000955// PowerPC Instruction Patterns
956//
957
Chris Lattner30e21a42005-09-26 22:20:16 +0000958// Arbitrary immediate support. Implement in terms of LIS/ORI.
959def : Pat<(i32 imm:$imm),
960 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000961
962// Implement the 'not' operation with the NOR instruction.
963def NOT : Pat<(not GPRC:$in),
964 (NOR GPRC:$in, GPRC:$in)>;
965
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000966// ADD an arbitrary immediate.
967def : Pat<(add GPRC:$in, imm:$imm),
968 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
969// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000970def : Pat<(or GPRC:$in, imm:$imm),
971 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000972// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000973def : Pat<(xor GPRC:$in, imm:$imm),
974 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000975// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +0000976def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000977 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000978
Chris Lattnere5cf1222006-01-09 23:20:37 +0000979// Return void support.
980def : Pat<(ret), (BLR)>;
981
982// 64-bit support
Nate Begemanf492f992005-12-16 09:19:13 +0000983def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +0000984 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +0000985def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +0000986 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +0000987def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +0000988 (OR8To4 G8RC:$in, G8RC:$in)>;
989
Nate Begeman2d5aff72005-10-19 18:42:01 +0000990// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +0000991def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000992 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000993def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000994 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
995// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +0000996def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000997 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000998def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000999 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1000
Nate Begeman35ef9132006-01-11 21:21:00 +00001001// ROTL
1002def : Pat<(rotl GPRC:$in, GPRC:$sh),
1003 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1004def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1005 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1006
Chris Lattner860e8862005-11-17 07:30:41 +00001007// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001008def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1009def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1010def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1011def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001012def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1013 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001014def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1015 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001016
Nate Begemana07da922005-12-14 22:54:33 +00001017// Fused negative multiply subtract, alternate pattern
1018def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1019 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1020 Requires<[FPContractions]>;
1021def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1022 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1023 Requires<[FPContractions]>;
1024
Chris Lattner4172b102005-12-06 02:10:38 +00001025// Standard shifts. These are represented separately from the real shifts above
1026// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1027// amounts.
1028def : Pat<(sra GPRC:$rS, GPRC:$rB),
1029 (SRAW GPRC:$rS, GPRC:$rB)>;
1030def : Pat<(srl GPRC:$rS, GPRC:$rB),
1031 (SRW GPRC:$rS, GPRC:$rB)>;
1032def : Pat<(shl GPRC:$rS, GPRC:$rB),
1033 (SLW GPRC:$rS, GPRC:$rB)>;
1034
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001035def : Pat<(i32 (zextload iaddr:$src, i1)),
1036 (LBZ iaddr:$src)>;
1037def : Pat<(i32 (zextload xaddr:$src, i1)),
1038 (LBZX xaddr:$src)>;
1039def : Pat<(i32 (extload iaddr:$src, i1)),
1040 (LBZ iaddr:$src)>;
1041def : Pat<(i32 (extload xaddr:$src, i1)),
1042 (LBZX xaddr:$src)>;
1043def : Pat<(i32 (extload iaddr:$src, i8)),
1044 (LBZ iaddr:$src)>;
1045def : Pat<(i32 (extload xaddr:$src, i8)),
1046 (LBZX xaddr:$src)>;
1047def : Pat<(i32 (extload iaddr:$src, i16)),
1048 (LHZ iaddr:$src)>;
1049def : Pat<(i32 (extload xaddr:$src, i16)),
1050 (LHZX xaddr:$src)>;
1051def : Pat<(f64 (extload iaddr:$src, f32)),
1052 (FMRSD (LFS iaddr:$src))>;
1053def : Pat<(f64 (extload xaddr:$src, f32)),
1054 (FMRSD (LFSX xaddr:$src))>;
1055
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001056
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001057include "PPCInstrAltivec.td"