blob: b1772376f52beff009db00774c70e970c74fb6f6 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
27def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
28
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000029def SDT_PPCvperm : SDTypeProfile<1, 3, [
30 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
31]>;
32
Chris Lattner51269842006-03-01 05:50:56 +000033//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000034// PowerPC specific DAG Nodes.
35//
36
37def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
38def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
39def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000040def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000041
Chris Lattner9c73f092005-10-25 20:55:47 +000042def PPCfsel : SDNode<"PPCISD::FSEL",
43 // Type constraint for fsel.
44 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
45 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000046
Nate Begeman993aeb22005-12-13 22:55:22 +000047def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
48def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
49def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
50def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000051
Chris Lattnerb2177b92006-03-19 06:55:52 +000052def PPClve_x : SDNode<"PPCISD::LVE_X", SDTLoad, [SDNPHasChain]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000053def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000054
Chris Lattner4172b102005-12-06 02:10:38 +000055// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
56// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000057def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
58def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
59def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
60
Chris Lattnerecfe55e2006-03-22 05:30:33 +000061def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
62def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
63
Chris Lattner937a79d2005-12-04 19:01:59 +000064// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000065def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
66def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
67
Evan Cheng6da8d992006-01-09 18:28:21 +000068def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
69 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000070
Chris Lattner47f01f12005-09-08 19:50:41 +000071//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000072// PowerPC specific transformation functions and pattern fragments.
73//
Nate Begeman8d948322005-10-19 01:12:32 +000074
Nate Begeman2d5aff72005-10-19 18:42:01 +000075def SHL32 : SDNodeXForm<imm, [{
76 // Transformation function: 31 - imm
77 return getI32Imm(31 - N->getValue());
78}]>;
79
80def SHL64 : SDNodeXForm<imm, [{
81 // Transformation function: 63 - imm
82 return getI32Imm(63 - N->getValue());
83}]>;
84
85def SRL32 : SDNodeXForm<imm, [{
86 // Transformation function: 32 - imm
87 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
88}]>;
89
90def SRL64 : SDNodeXForm<imm, [{
91 // Transformation function: 64 - imm
92 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
93}]>;
94
Chris Lattner2eb25172005-09-09 00:39:56 +000095def LO16 : SDNodeXForm<imm, [{
96 // Transformation function: get the low 16 bits.
97 return getI32Imm((unsigned short)N->getValue());
98}]>;
99
100def HI16 : SDNodeXForm<imm, [{
101 // Transformation function: shift the immediate value down into the low bits.
102 return getI32Imm((unsigned)N->getValue() >> 16);
103}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000104
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000105def HA16 : SDNodeXForm<imm, [{
106 // Transformation function: shift the immediate value down into the low bits.
107 signed int Val = N->getValue();
108 return getI32Imm((Val - (signed short)Val) >> 16);
109}]>;
110
111
Chris Lattner3e63ead2005-09-08 17:33:10 +0000112def immSExt16 : PatLeaf<(imm), [{
113 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
114 // field. Used by instructions like 'addi'.
115 return (int)N->getValue() == (short)N->getValue();
116}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000117def immZExt16 : PatLeaf<(imm), [{
118 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
119 // field. Used by instructions like 'ori'.
120 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000121}], LO16>;
122
Chris Lattner3e63ead2005-09-08 17:33:10 +0000123def imm16Shifted : PatLeaf<(imm), [{
124 // imm16Shifted predicate - True if only bits in the top 16-bits of the
125 // immediate are set. Used by instructions like 'addis'.
126 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000127}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000128
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000129// VSPLT_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
130def VSPLT_get_imm : SDNodeXForm<build_vector, [{
131 return getI32Imm(PPC::getVSPLTImmediate(N));
132}]>;
133
134def VSPLT_shuffle_mask : PatLeaf<(build_vector), [{
135 return PPC::isSplatShuffleMask(N);
136}], VSPLT_get_imm>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000137
Chris Lattner47f01f12005-09-08 19:50:41 +0000138//===----------------------------------------------------------------------===//
139// PowerPC Flag Definitions.
140
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000141class isPPC64 { bit PPC64 = 1; }
142class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000143class isDOT {
144 list<Register> Defs = [CR0];
145 bit RC = 1;
146}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000147
Chris Lattner47f01f12005-09-08 19:50:41 +0000148
149
150//===----------------------------------------------------------------------===//
151// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000152
Chris Lattner4345a4a2005-09-14 20:53:05 +0000153def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000154 let PrintMethod = "printU5ImmOperand";
155}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000156def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000157 let PrintMethod = "printU6ImmOperand";
158}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000159def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000160 let PrintMethod = "printS16ImmOperand";
161}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000162def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000163 let PrintMethod = "printU16ImmOperand";
164}
Chris Lattner841d12d2005-10-18 16:51:22 +0000165def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
166 let PrintMethod = "printS16X4ImmOperand";
167}
Chris Lattner1e484782005-12-04 18:42:54 +0000168def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000169 let PrintMethod = "printBranchOperand";
170}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000171def calltarget : Operand<i32> {
172 let PrintMethod = "printCallOperand";
173}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000174def aaddr : Operand<i32> {
175 let PrintMethod = "printAbsAddrOperand";
176}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000177def piclabel: Operand<i32> {
178 let PrintMethod = "printPICLabel";
179}
Nate Begemaned428532004-09-04 05:00:00 +0000180def symbolHi: Operand<i32> {
181 let PrintMethod = "printSymbolHi";
182}
183def symbolLo: Operand<i32> {
184 let PrintMethod = "printSymbolLo";
185}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000186def crbitm: Operand<i8> {
187 let PrintMethod = "printcrbitm";
188}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000189// Address operands
190def memri : Operand<i32> {
191 let PrintMethod = "printMemRegImm";
192 let NumMIOperands = 2;
193 let MIOperandInfo = (ops i32imm, GPRC);
194}
195def memrr : Operand<i32> {
196 let PrintMethod = "printMemRegReg";
197 let NumMIOperands = 2;
198 let MIOperandInfo = (ops GPRC, GPRC);
199}
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000200def memrix : Operand<i32> { // memri where the imm is shifted 2 bits.
201 let PrintMethod = "printMemRegImmShifted";
202 let NumMIOperands = 2;
203 let MIOperandInfo = (ops i32imm, GPRC);
204}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000205
Chris Lattnera613d262006-01-12 02:05:36 +0000206// Define PowerPC specific addressing mode.
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000207def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
208def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
209def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000210def ixaddr : ComplexPattern<i32, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000211
Evan Cheng8c75ef92005-12-14 22:07:12 +0000212//===----------------------------------------------------------------------===//
213// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000214def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000215
Chris Lattner47f01f12005-09-08 19:50:41 +0000216//===----------------------------------------------------------------------===//
217// PowerPC Instruction Definitions.
218
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000219// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000220
Chris Lattner88d211f2006-03-12 09:13:49 +0000221let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000222def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
223 "; ADJCALLSTACKDOWN",
224 [(callseq_start imm:$amt)]>;
225def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
226 "; ADJCALLSTACKUP",
227 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000228
229def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
230 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000231}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000232def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
233 [(set GPRC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000234def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000235 [(set F8RC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000236def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000237 [(set F4RC:$rD, (undef))]>;
Chris Lattner528180e2006-03-19 06:10:09 +0000238def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
239 [(set VRRC:$rD, (v4f32 (undef)))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000240
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000241// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
242// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000243let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
244 PPC970_Single = 1 in {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000245 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000246 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000247 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000248 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000249 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000250 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000251}
252
Chris Lattner88d211f2006-03-12 09:13:49 +0000253let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000254 let isReturn = 1 in
255 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000256 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000257}
258
Chris Lattner7a823bd2005-02-15 20:26:49 +0000259let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000260 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
261 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000262
Chris Lattner88d211f2006-03-12 09:13:49 +0000263let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
264 noResults = 1, PPC970_Unit = 7 in {
Nate Begeman81e80972006-03-17 01:40:33 +0000265 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$true),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000266 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000267 def B : IForm<18, 0, 0, (ops target:$dst),
268 "b $dst", BrB,
269 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000270
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000271 // FIXME: 4*CR# needs to be added to the BI field!
272 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000273 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000274 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000275 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000276 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000277 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000278 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000279 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000280 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000281 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000282 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000283 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000284 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000285 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
286 "bun $crS, $block", BrB>;
287 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
288 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000289}
290
Chris Lattner88d211f2006-03-12 09:13:49 +0000291let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000292 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000293 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
294 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000295 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000296 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000297 CR0,CR1,CR5,CR6,CR7] in {
298 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000299 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
300 "bl $func", BrB, []>;
301 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
302 "bla $func", BrB, []>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000303 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
304 []>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000305}
306
Nate Begeman07aada82004-08-30 02:28:06 +0000307// D-Form instructions. Most instructions that perform an operation on a
308// register and an immediate are of this type.
309//
Chris Lattner88d211f2006-03-12 09:13:49 +0000310let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000311def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
312 "lbz $rD, $src", LdStGeneral,
313 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
314def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
315 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000316 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
317 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000318def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
319 "lhz $rD, $src", LdStGeneral,
320 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000321def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
322 "lwz $rD, $src", LdStGeneral,
323 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000324def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000325 "lwzu $rD, $disp($rA)", LdStGeneral,
326 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000327}
Chris Lattner88d211f2006-03-12 09:13:49 +0000328let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000329def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000330 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000331 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000332def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000333 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000334 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
335 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000336def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000337 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000338 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000339def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000340 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000341 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000342def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000343 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000344 [(set GPRC:$rD, (add GPRC:$rA,
345 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000346def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000347 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000348 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000349def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000350 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000351 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000352def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000353 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000354 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000355def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000356 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000357 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000358}
359let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000360def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
361 "stb $rS, $src", LdStGeneral,
362 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
363def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
364 "sth $rS, $src", LdStGeneral,
365 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
366def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
367 "stw $rS, $src", LdStGeneral,
368 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000369def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000370 "stwu $rS, $disp($rA)", LdStGeneral,
371 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000372}
Chris Lattner88d211f2006-03-12 09:13:49 +0000373let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000374def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000375 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000376 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
377 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000378def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000379 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000380 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
381 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000382def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000383 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000384 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000385def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000386 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000387 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000388def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000389 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000390 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000391def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000392 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000393 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000394def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
395 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000396def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000397 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000398def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000399 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000400def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000401 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000402def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000403 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000404def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000405 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000406def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000407 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000408}
409let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000410def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
411 "lfs $rD, $src", LdStLFDU,
412 [(set F4RC:$rD, (load iaddr:$src))]>;
413def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
414 "lfd $rD, $src", LdStLFD,
415 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000416}
Chris Lattner88d211f2006-03-12 09:13:49 +0000417let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000418def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
419 "stfs $rS, $dst", LdStUX,
420 [(store F4RC:$rS, iaddr:$dst)]>;
421def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
422 "stfd $rS, $dst", LdStUX,
423 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000424}
Nate Begemaned428532004-09-04 05:00:00 +0000425
426// DS-Form instructions. Load/Store instructions available in PPC-64
427//
Chris Lattner88d211f2006-03-12 09:13:49 +0000428let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000429def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000430 "lwa $rT, $DS($rA)", LdStLWA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000431 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner841d12d2005-10-18 16:51:22 +0000432def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000433 "ld $rT, $DS($rA)", LdStLD,
434 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000435}
Chris Lattner88d211f2006-03-12 09:13:49 +0000436let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000437def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000438 "std $rT, $DS($rA)", LdStSTD,
439 []>, isPPC64;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000440
441// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
442def STD_32 : DSForm_2<62, 0, (ops GPRC:$rT, memrix:$dst),
443 "std $rT, $dst", LdStSTD,
444 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
445def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst),
446 "stdx $rT, $dst", LdStSTD,
447 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
448 PPC970_DGroup_Cracked;
Nate Begemanb816f022004-10-07 22:30:03 +0000449}
Nate Begemanc3306122004-08-21 05:56:39 +0000450
Nate Begeman07aada82004-08-30 02:28:06 +0000451// X-Form instructions. Most instructions that perform an operation on a
452// register and another register are of this type.
453//
Chris Lattner88d211f2006-03-12 09:13:49 +0000454let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000455def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
456 "lbzx $rD, $src", LdStGeneral,
457 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
458def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
459 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000460 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
461 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000462def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
463 "lhzx $rD, $src", LdStGeneral,
464 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
465def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
466 "lwax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000467 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64,
468 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000469def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
470 "lwzx $rD, $src", LdStGeneral,
471 [(set GPRC:$rD, (load xaddr:$src))]>;
472def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
473 "ldx $rD, $src", LdStLD,
474 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000475def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
476 "lvebx $vD, $src", LdStGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000477 []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000478def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
479 "lvehx $vD, $src", LdStGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000480 []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000481def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
482 "lvewx $vD, $src", LdStGeneral,
483 [(set VRRC:$vD, (v4f32 (PPClve_x xoaddr:$src)))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000484def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
485 "lvx $vD, $src", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000486 [(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000487}
Nate Begeman09761222005-12-09 23:54:18 +0000488def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
489 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000490 []>, PPC970_Unit_LSU;
Nate Begeman09761222005-12-09 23:54:18 +0000491def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
492 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000493 []>, PPC970_Unit_LSU;
494let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000495def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000496 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000497 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000498def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000499 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000500 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000501def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000502 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000503 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000504def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000505 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000506 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000507def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000508 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000509 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000510def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000511 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000512 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000513def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000514 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000515 []>;
516def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000517 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000518 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000519def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000520 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000521 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000522def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000523 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000524 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000525def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000526 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000527 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
528def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000529 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000530 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000531def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000532 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000533 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000534def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000535 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000536 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000537def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000538 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000539 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000540def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000541 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000542 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000543def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000544 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000545 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000546def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000547 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000548 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000549def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000550 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000551 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000552}
553let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000554def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
555 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000556 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
557 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000558def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
559 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000560 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
561 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000562def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
563 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000564 [(store GPRC:$rS, xaddr:$dst)]>,
565 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000566def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000567 "stwux $rS, $rA, $rB", LdStGeneral,
568 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000569def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000570 "stdx $rS, $rA, $rB", LdStSTD,
Chris Lattnerfd977342006-03-13 05:15:10 +0000571 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000572def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000573 "stdux $rS, $rA, $rB", LdStSTD,
574 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000575def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000576 "stvebx $rS, $rA, $rB", LdStGeneral,
577 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000578def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000579 "stvehx $rS, $rA, $rB", LdStGeneral,
580 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000581def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000582 "stvewx $rS, $rA, $rB", LdStGeneral,
583 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000584def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
585 "stvx $rS, $dst", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000586 [(store (v4f32 VRRC:$rS), xoaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000587}
Chris Lattner88d211f2006-03-12 09:13:49 +0000588let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000589def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000590 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000591 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000592def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000593 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000594 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000595def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000596 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000597 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000598def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000599 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000600 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000601def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
602 "extsw $rA, $rS", IntGeneral,
603 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000604/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
605def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
606 "extsw $rA, $rS", IntGeneral,
607 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
608
Chris Lattnere19d0b12005-04-19 04:51:30 +0000609def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000610 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000611def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000612 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000613def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000614 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000615def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000616 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000617def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000618 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000619def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000620 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000621}
622let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000623//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000624// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000625def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000626 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000627def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000628 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000629}
630let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000631def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
632 "lfsx $frD, $src", LdStLFDU,
633 [(set F4RC:$frD, (load xaddr:$src))]>;
634def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
635 "lfdx $frD, $src", LdStLFDU,
636 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000637}
Chris Lattner88d211f2006-03-12 09:13:49 +0000638let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000639def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000640 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000641 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000642def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000643 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000644 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000645def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000646 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000647 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000648def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000649 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000650 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000651def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000652 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000653 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
654def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000655 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000656 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000657}
Chris Lattner919c0322005-10-01 01:35:02 +0000658
659/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000660///
661/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000662/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000663/// that they will fill slots (which could cause the load of a LSU reject to
664/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000665def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000666 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000667 []>, // (set F4RC:$frD, F4RC:$frB)
668 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000669def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000670 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000671 []>, // (set F8RC:$frD, F8RC:$frB)
672 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000673def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000674 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000675 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
676 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000677
Chris Lattner88d211f2006-03-12 09:13:49 +0000678let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000679// These are artificially split into two different forms, for 4/8 byte FP.
680def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000681 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000682 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
683def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000684 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000685 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
686def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000687 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000688 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
689def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000690 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000691 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
692def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000693 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000694 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
695def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000696 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000697 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000698}
Chris Lattner919c0322005-10-01 01:35:02 +0000699
Chris Lattner88d211f2006-03-12 09:13:49 +0000700let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000701def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000702 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000703 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000704def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
705 "stfsx $frS, $dst", LdStUX,
706 [(store F4RC:$frS, xaddr:$dst)]>;
707def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
708 "stfdx $frS, $dst", LdStUX,
709 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000710}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000711
Nate Begeman07aada82004-08-30 02:28:06 +0000712// XL-Form instructions. condition register logical ops.
713//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000714def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000715 "mcrf $BF, $BFA", BrMCR>,
716 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000717
Chris Lattner88d211f2006-03-12 09:13:49 +0000718// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000719//
Chris Lattner88d211f2006-03-12 09:13:49 +0000720def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
721 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000722def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
723 PPC970_DGroup_First, PPC970_Unit_FXU;
724
725def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
726 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner88d211f2006-03-12 09:13:49 +0000727def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
728 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000729
730// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
731// a GPR on the PPC970. As such, copies in and out have the same performance
732// characteristics as an OR instruction.
733def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
734 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000735 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000736def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
737 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000738 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000739
Chris Lattner88d211f2006-03-12 09:13:49 +0000740def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
741 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000742def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000743 "mtcrf $FXM, $rS", BrMCRX>,
744 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000745def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000746 "mfcr $rT, $FXM", SprMFCR>,
747 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000748
Nate Begeman07aada82004-08-30 02:28:06 +0000749// XS-Form instructions. Just 'sradi'
750//
Chris Lattner88d211f2006-03-12 09:13:49 +0000751let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000752def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000753 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000754
755// XO-Form instructions. Arithmetic instructions that can set overflow bit
756//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000757def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000758 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000759 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000760def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000761 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000762 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000763def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000764 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000765 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
766 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000767def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000768 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000769 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000770def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000771 "divd $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000772 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000773 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000774def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000775 "divdu $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000776 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000777 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000778def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000779 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000780 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000781 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000782def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000783 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000784 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000785 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000786def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
787 "mulhd $rT, $rA, $rB", IntMulHW,
788 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
789def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
790 "mulhdu $rT, $rA, $rB", IntMulHWU,
791 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000792def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000793 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000794 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000795def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000796 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000797 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000798def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000799 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000800 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000801def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000802 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000803 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000804def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000805 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000806 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000807def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000808 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000809 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
810 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000811def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000812 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000813 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000814def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000815 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000816 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000817def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000818 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000819 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000820def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000821 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000822 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000823def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
824 "subfme $rT, $rA", IntGeneral,
825 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000826def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000827 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000828 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000829}
Nate Begeman07aada82004-08-30 02:28:06 +0000830
831// A-Form instructions. Most of the instructions executed in the FPU are of
832// this type.
833//
Chris Lattner88d211f2006-03-12 09:13:49 +0000834let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000835def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000836 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000837 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000838 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000839 F8RC:$FRB))]>,
840 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000841def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000842 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000843 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000844 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000845 F4RC:$FRB))]>,
846 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000847def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000848 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000849 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000850 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000851 F8RC:$FRB))]>,
852 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000853def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000854 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000855 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000856 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000857 F4RC:$FRB))]>,
858 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000859def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000860 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000861 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000862 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000863 F8RC:$FRB)))]>,
864 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000865def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000866 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000867 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000868 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000869 F4RC:$FRB)))]>,
870 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000871def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000872 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000873 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000874 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000875 F8RC:$FRB)))]>,
876 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000877def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000878 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000879 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000880 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000881 F4RC:$FRB)))]>,
882 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000883// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
884// having 4 of these, force the comparison to always be an 8-byte double (code
885// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000886// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000887def FSELD : AForm_1<63, 23,
888 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000889 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000890 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000891def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000892 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000893 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000894 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000895def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000896 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000897 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000898 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000899def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000900 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000901 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000902 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000903def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000904 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000905 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000906 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000907def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000908 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000909 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000910 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000911def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000912 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000913 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000914 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000915def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000916 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000917 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000918 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000919def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000920 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000921 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000922 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000923def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000924 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000925 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000926 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000927}
Nate Begeman07aada82004-08-30 02:28:06 +0000928
Chris Lattner88d211f2006-03-12 09:13:49 +0000929let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000930// M-Form instructions. rotate and mask instructions.
931//
Chris Lattner043870d2005-09-09 18:17:41 +0000932let isTwoAddress = 1, isCommutable = 1 in {
933// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000934def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000935 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000936 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000937 []>, PPC970_DGroup_Cracked;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000938def RLDIMI : MDForm_1<30, 3,
939 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000940 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000941 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000942}
Chris Lattner14522e32005-04-19 05:21:30 +0000943def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000944 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000945 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000946 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000947def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000948 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000949 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000950 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000951def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000952 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000953 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000954 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000955
956// MD-Form instructions. 64 bit rotate instructions.
957//
Chris Lattner14522e32005-04-19 05:21:30 +0000958def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000959 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000960 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000961 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000962def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000963 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000964 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000965 []>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000966}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000967
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000968
Chris Lattner88d211f2006-03-12 09:13:49 +0000969let PPC970_Unit = 5 in { // VALU Operations.
Nate Begemane4f17a52005-11-23 05:29:52 +0000970// VA-Form instructions. 3-input AltiVec ops.
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000971def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
Nate Begeman9b14f662005-11-29 08:04:45 +0000972 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
973 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000974 VRRC:$vB))]>,
975 Requires<[FPContractions]>;
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000976def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
Nate Begemana07da922005-12-14 22:54:33 +0000977 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000978 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
979 VRRC:$vB)))]>,
Nate Begemana07da922005-12-14 22:54:33 +0000980 Requires<[FPContractions]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000981
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000982def VPERM : VAForm_1<43, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
983 "vperm $vD, $vA, $vC, $vB", VecPerm,
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000984 [(set VRRC:$vD,
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000985 (PPCvperm (v4f32 VRRC:$vA), VRRC:$vC, VRRC:$vB))]>;
Chris Lattnerabdff1e2006-03-20 01:00:56 +0000986
987
Nate Begemane4f17a52005-11-23 05:29:52 +0000988// VX-Form instructions. AltiVec arithmetic ops.
989def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
990 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begeman9b14f662005-11-29 08:04:45 +0000991 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begemanb73628b2005-12-30 00:12:56 +0000992def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
993 "vadduwm $vD, $vA, $vB", VecGeneral,
Chris Lattner32f57d92006-03-20 17:51:58 +0000994 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000995def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
996 "vcfsx $vD, $vB, $UIMM", VecFP,
997 []>;
998def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
999 "vcfux $vD, $vB, $UIMM", VecFP,
1000 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +00001001def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1002 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +00001003 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +00001004def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1005 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +00001006 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +00001007def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
1008 "vexptefp $vD, $vB", VecFP,
1009 []>;
1010def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
1011 "vlogefp $vD, $vB", VecFP,
1012 []>;
1013def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1014 "vmaxfp $vD, $vA, $vB", VecFP,
1015 []>;
1016def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1017 "vminfp $vD, $vA, $vB", VecFP,
1018 []>;
1019def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
1020 "vrefp $vD, $vB", VecFP,
1021 []>;
1022def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
1023 "vrfim $vD, $vB", VecFP,
1024 []>;
1025def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
1026 "vrfin $vD, $vB", VecFP,
1027 []>;
1028def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
1029 "vrfip $vD, $vB", VecFP,
1030 []>;
1031def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
1032 "vrfiz $vD, $vB", VecFP,
1033 []>;
1034def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
1035 "vrsqrtefp $vD, $vB", VecFP,
1036 []>;
1037def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1038 "vsubfp $vD, $vA, $vB", VecFP,
1039 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner335fd3c2006-03-16 20:03:58 +00001040def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1041 "vor $vD, $vA, $vB", VecFP,
1042 []>;
Nate Begeman3fb68772005-12-14 00:34:09 +00001043def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1044 "vxor $vD, $vA, $vB", VecFP,
1045 []>;
Chris Lattner556aae02006-03-20 04:47:33 +00001046
Chris Lattner08e25de2006-03-20 05:05:55 +00001047def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
Chris Lattner556aae02006-03-20 04:47:33 +00001048 "vspltb $vD, $vB, $UIMM", VecPerm,
1049 []>;
Chris Lattner08e25de2006-03-20 05:05:55 +00001050def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
Chris Lattner556aae02006-03-20 04:47:33 +00001051 "vsplth $vD, $vB, $UIMM", VecPerm,
1052 []>;
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001053
Chris Lattnerdd4d2d02006-03-20 06:51:10 +00001054def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1055 "vspltw $vD, $vB, $UIMM", VecPerm,
Evan Chenge63d7462006-03-20 08:14:16 +00001056 [(set VRRC:$vD, (vector_shuffle (v4f32 VRRC:$vB), (undef),
1057 VSPLT_shuffle_mask:$UIMM))]>;
Chris Lattnerdd4d2d02006-03-20 06:51:10 +00001058 // FIXME: ALSO ADD SUPPORT FOR v4i32!
Nate Begeman3fb68772005-12-14 00:34:09 +00001059
1060// VX-Form Pseudo Instructions
1061
1062def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
1063 "vxor $vD, $vD, $vD", VecFP,
1064 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001065}
Nate Begemane4f17a52005-11-23 05:29:52 +00001066
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001067
Chris Lattner2eb25172005-09-09 00:39:56 +00001068//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001069// DWARF Pseudo Instructions
1070//
1071
Jim Laskeyabf6d172006-01-05 01:25:28 +00001072def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
1073 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001074 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001075 (i32 imm:$file))]>;
1076
1077def DWARF_LABEL : Pseudo<(ops i32imm:$id),
1078 "\nLdebug_loc$id:",
1079 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001080
1081//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001082// PowerPC Instruction Patterns
1083//
1084
Chris Lattner30e21a42005-09-26 22:20:16 +00001085// Arbitrary immediate support. Implement in terms of LIS/ORI.
1086def : Pat<(i32 imm:$imm),
1087 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001088
1089// Implement the 'not' operation with the NOR instruction.
1090def NOT : Pat<(not GPRC:$in),
1091 (NOR GPRC:$in, GPRC:$in)>;
1092
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001093// ADD an arbitrary immediate.
1094def : Pat<(add GPRC:$in, imm:$imm),
1095 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1096// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001097def : Pat<(or GPRC:$in, imm:$imm),
1098 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001099// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001100def : Pat<(xor GPRC:$in, imm:$imm),
1101 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001102// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001103def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001104 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001105
Chris Lattnere5cf1222006-01-09 23:20:37 +00001106// Return void support.
1107def : Pat<(ret), (BLR)>;
1108
1109// 64-bit support
Nate Begemanf492f992005-12-16 09:19:13 +00001110def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +00001111 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001112def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001113 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001114def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001115 (OR8To4 G8RC:$in, G8RC:$in)>;
1116
Nate Begeman2d5aff72005-10-19 18:42:01 +00001117// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +00001118def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001119 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001120def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001121 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
1122// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001123def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001124 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001125def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001126 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1127
Nate Begeman35ef9132006-01-11 21:21:00 +00001128// ROTL
1129def : Pat<(rotl GPRC:$in, GPRC:$sh),
1130 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1131def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1132 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1133
Chris Lattner860e8862005-11-17 07:30:41 +00001134// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001135def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1136def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1137def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1138def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001139def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1140 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001141def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1142 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001143
Nate Begeman3fb68772005-12-14 00:34:09 +00001144def : Pat<(fmul VRRC:$vA, VRRC:$vB),
Chris Lattner8593f982006-03-21 00:51:38 +00001145 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
Nate Begeman3fb68772005-12-14 00:34:09 +00001146
Nate Begemana07da922005-12-14 22:54:33 +00001147// Fused negative multiply subtract, alternate pattern
1148def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1149 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1150 Requires<[FPContractions]>;
1151def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1152 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1153 Requires<[FPContractions]>;
1154
Nate Begeman993aeb22005-12-13 22:55:22 +00001155// Fused multiply add and multiply sub for packed float. These are represented
1156// separately from the real instructions above, for operations that must have
1157// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
1158def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1159 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1160def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1161 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1162
Chris Lattner4172b102005-12-06 02:10:38 +00001163// Standard shifts. These are represented separately from the real shifts above
1164// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1165// amounts.
1166def : Pat<(sra GPRC:$rS, GPRC:$rB),
1167 (SRAW GPRC:$rS, GPRC:$rB)>;
1168def : Pat<(srl GPRC:$rS, GPRC:$rB),
1169 (SRW GPRC:$rS, GPRC:$rB)>;
1170def : Pat<(shl GPRC:$rS, GPRC:$rB),
1171 (SLW GPRC:$rS, GPRC:$rB)>;
1172
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001173def : Pat<(i32 (zextload iaddr:$src, i1)),
1174 (LBZ iaddr:$src)>;
1175def : Pat<(i32 (zextload xaddr:$src, i1)),
1176 (LBZX xaddr:$src)>;
1177def : Pat<(i32 (extload iaddr:$src, i1)),
1178 (LBZ iaddr:$src)>;
1179def : Pat<(i32 (extload xaddr:$src, i1)),
1180 (LBZX xaddr:$src)>;
1181def : Pat<(i32 (extload iaddr:$src, i8)),
1182 (LBZ iaddr:$src)>;
1183def : Pat<(i32 (extload xaddr:$src, i8)),
1184 (LBZX xaddr:$src)>;
1185def : Pat<(i32 (extload iaddr:$src, i16)),
1186 (LHZ iaddr:$src)>;
1187def : Pat<(i32 (extload xaddr:$src, i16)),
1188 (LHZX xaddr:$src)>;
1189def : Pat<(f64 (extload iaddr:$src, f32)),
1190 (FMRSD (LFS iaddr:$src))>;
1191def : Pat<(f64 (extload xaddr:$src, f32)),
1192 (FMRSD (LFSX xaddr:$src))>;
1193
Nate Begemanb73628b2005-12-30 00:12:56 +00001194def : Pat<(v4i32 (load xoaddr:$src)),
1195 (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001196def : Pat<(v16i8 (load xoaddr:$src)),
1197 (v16i8 (LVX xoaddr:$src))>;
1198
1199
Chris Lattner32f57d92006-03-20 17:51:58 +00001200def : Pat<(vector_shuffle (v4i32 VRRC:$vB), (undef), VSPLT_shuffle_mask:$UIMM),
1201 (v4i32 (VSPLTW VSPLT_shuffle_mask:$UIMM, VRRC:$vB))>;
1202
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001203def : Pat<(PPCvperm (v4i32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
1204 (v4i32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
1205
Nate Begemanb73628b2005-12-30 00:12:56 +00001206def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
1207 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb2177b92006-03-19 06:55:52 +00001208def : Pat<(v4i32 (PPClve_x xoaddr:$src)),
1209 (v4i32 (LVEWX xoaddr:$src))>;
Nate Begemanb73628b2005-12-30 00:12:56 +00001210
Chris Lattner528180e2006-03-19 06:10:09 +00001211def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
1212
Chris Lattnerdc6af722006-03-23 19:54:27 +00001213// bit_convert
1214def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
1215def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
Chris Lattner335fd3c2006-03-16 20:03:58 +00001216
Chris Lattnerea874f32005-09-24 00:41:58 +00001217// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +00001218/*
Chris Lattnerc36d0652005-09-14 18:18:39 +00001219def : Pattern<(xor GPRC:$in, imm:$imm),
1220 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
1221 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +00001222*/
Chris Lattnerc36d0652005-09-14 18:18:39 +00001223