blob: d650bb3d7279c20b531962009222f93458a0410b [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begeman2c87c422009-02-23 08:49:38 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begemand77e59e2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
46def X86pinsrb : SDNode<"X86ISD::PINSRB",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86pinsrw : SDNode<"X86ISD::PINSRW",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
52def X86insrtps : SDNode<"X86ISD::INSERTPS",
53 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
54 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071
72//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073// SSE Complex Patterns
74//===----------------------------------------------------------------------===//
75
76// These are 'extloads' from a scalar to the low element of a vector, zeroing
77// the top elements. These are used for the SSE 'ss' and 'sd' instruction
78// forms.
Rafael Espindolabca99f72009-04-08 21:14:34 +000079def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000080 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +000081def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000082 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083
84def ssmem : Operand<v4f32> {
85 let PrintMethod = "printf32mem";
Rafael Espindolabca99f72009-04-08 21:14:34 +000086 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm, i8imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087}
88def sdmem : Operand<v2f64> {
89 let PrintMethod = "printf64mem";
Rafael Espindolabca99f72009-04-08 21:14:34 +000090 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm, i8imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091}
92
93//===----------------------------------------------------------------------===//
94// SSE pattern fragments
95//===----------------------------------------------------------------------===//
96
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
98def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
99def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
100def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
101
Dan Gohman11821702007-07-27 17:16:43 +0000102// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000103def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman2a174122008-10-15 06:50:19 +0000104 (store node:$val, node:$ptr), [{
105 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000106}]>;
107
Dan Gohman11821702007-07-27 17:16:43 +0000108// Like 'load', but always requires vector alignment.
Dan Gohman2a174122008-10-15 06:50:19 +0000109def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
110 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000111}]>;
112
Dan Gohman11821702007-07-27 17:16:43 +0000113def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
114def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000115def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
116def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
117def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
118def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
119
120// Like 'load', but uses special alignment checks suitable for use in
121// memory operands in most SSE instructions, which are required to
122// be naturally aligned on some targets but not on others.
123// FIXME: Actually implement support for targets that don't require the
124// alignment. This probably wants a subtarget predicate.
Dan Gohman2a174122008-10-15 06:50:19 +0000125def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
126 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000127}]>;
128
Dan Gohman11821702007-07-27 17:16:43 +0000129def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
130def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000131def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
132def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
133def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
134def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000135def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000136
Bill Wendling3b15d722007-08-11 09:52:53 +0000137// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
138// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000139// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohman61efc5a2008-10-16 00:03:00 +0000140def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman2a174122008-10-15 06:50:19 +0000141 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000142}]>;
143
144def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000145def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
146def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
147def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
148
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
150def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
151def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
152def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
153def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
154def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
155
Evan Cheng56ec77b2008-09-24 23:27:55 +0000156def vzmovl_v2i64 : PatFrag<(ops node:$src),
157 (bitconvert (v2i64 (X86vzmovl
158 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
159def vzmovl_v4i32 : PatFrag<(ops node:$src),
160 (bitconvert (v4i32 (X86vzmovl
161 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
162
163def vzload_v2i64 : PatFrag<(ops node:$src),
164 (bitconvert (v2i64 (X86vzload node:$src)))>;
165
166
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167def fp32imm0 : PatLeaf<(f32 fpimm), [{
168 return N->isExactlyValue(+0.0);
169}]>;
170
171def PSxLDQ_imm : SDNodeXForm<imm, [{
172 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000173 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174}]>;
175
176// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
177// SHUFP* etc. imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000178def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 return getI8Imm(X86::getShuffleSHUFImmediate(N));
180}]>;
181
182// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
183// PSHUFHW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000184def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
186}]>;
187
188// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
189// PSHUFLW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000190def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
192}]>;
193
Nate Begeman543d2142009-04-27 18:41:29 +0000194def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
195 (vector_shuffle node:$lhs, node:$rhs), [{
196 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
197 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
198}]>;
199
200def movddup : PatFrag<(ops node:$lhs, node:$rhs),
201 (vector_shuffle node:$lhs, node:$rhs), [{
202 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
203}]>;
204
205def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
206 (vector_shuffle node:$lhs, node:$rhs), [{
207 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
208}]>;
209
210def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
211 (vector_shuffle node:$lhs, node:$rhs), [{
212 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
213}]>;
214
215def movhp : PatFrag<(ops node:$lhs, node:$rhs),
216 (vector_shuffle node:$lhs, node:$rhs), [{
217 return X86::isMOVHPMask(cast<ShuffleVectorSDNode>(N));
218}]>;
219
220def movlp : PatFrag<(ops node:$lhs, node:$rhs),
221 (vector_shuffle node:$lhs, node:$rhs), [{
222 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
223}]>;
224
225def movl : PatFrag<(ops node:$lhs, node:$rhs),
226 (vector_shuffle node:$lhs, node:$rhs), [{
227 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
228}]>;
229
230def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
231 (vector_shuffle node:$lhs, node:$rhs), [{
232 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
233}]>;
234
235def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
236 (vector_shuffle node:$lhs, node:$rhs), [{
237 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
238}]>;
239
240def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
241 (vector_shuffle node:$lhs, node:$rhs), [{
242 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
243}]>;
244
245def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
246 (vector_shuffle node:$lhs, node:$rhs), [{
247 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
248}]>;
249
250def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
251 (vector_shuffle node:$lhs, node:$rhs), [{
252 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
253}]>;
254
255def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
256 (vector_shuffle node:$lhs, node:$rhs), [{
257 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
258}]>;
259
260def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
261 (vector_shuffle node:$lhs, node:$rhs), [{
262 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263}], SHUFFLE_get_shuf_imm>;
264
Nate Begeman543d2142009-04-27 18:41:29 +0000265def shufp : PatFrag<(ops node:$lhs, node:$rhs),
266 (vector_shuffle node:$lhs, node:$rhs), [{
267 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268}], SHUFFLE_get_shuf_imm>;
269
Nate Begeman543d2142009-04-27 18:41:29 +0000270def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
271 (vector_shuffle node:$lhs, node:$rhs), [{
272 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273}], SHUFFLE_get_pshufhw_imm>;
274
Nate Begeman543d2142009-04-27 18:41:29 +0000275def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
276 (vector_shuffle node:$lhs, node:$rhs), [{
277 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278}], SHUFFLE_get_pshuflw_imm>;
279
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280//===----------------------------------------------------------------------===//
281// SSE scalar FP Instructions
282//===----------------------------------------------------------------------===//
283
284// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
285// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000286// These are expanded by the scheduler.
287let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000289 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000291 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
292 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000294 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000296 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
297 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000299 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 "#CMOV_V4F32 PSEUDO!",
301 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000302 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
303 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000305 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 "#CMOV_V2F64 PSEUDO!",
307 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000308 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
309 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000311 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 "#CMOV_V2I64 PSEUDO!",
313 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000314 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000315 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316}
317
318//===----------------------------------------------------------------------===//
319// SSE1 Instructions
320//===----------------------------------------------------------------------===//
321
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000323let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000324def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000325 "movss\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000326let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000327def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000330def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(store FR32:$src, addr:$dst)]>;
333
334// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000335def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000336 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000338def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000339 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000341def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
347
348// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000349def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000350 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000352def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000353 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 [(set GR32:$dst, (int_x86_sse_cvtss2si
355 (load addr:$src)))]>;
356
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000357// Match intrinisics which expect MM and XMM operand(s).
358def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
359 "cvtps2pi\t{$src, $dst|$dst, $src}",
360 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
361def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
362 "cvtps2pi\t{$src, $dst|$dst, $src}",
363 [(set VR64:$dst, (int_x86_sse_cvtps2pi
364 (load addr:$src)))]>;
365def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
366 "cvttps2pi\t{$src, $dst|$dst, $src}",
367 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
368def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
369 "cvttps2pi\t{$src, $dst|$dst, $src}",
370 [(set VR64:$dst, (int_x86_sse_cvttps2pi
371 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000372let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000373 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
374 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
375 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
376 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
377 VR64:$src2))]>;
378 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
379 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
380 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
381 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
382 (load addr:$src2)))]>;
383}
384
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000386def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000387 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 [(set GR32:$dst,
389 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000390def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000391 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 [(set GR32:$dst,
393 (int_x86_sse_cvttss2si(load addr:$src)))]>;
394
Evan Cheng3ea4d672008-03-05 08:19:16 +0000395let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000397 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000398 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
400 GR32:$src2))]>;
401 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000402 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000403 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
405 (loadi32 addr:$src2)))]>;
406}
407
408// Comparison instructions
Dan Gohmanf221da12009-01-09 02:27:34 +0000409let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000410 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000411 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000412 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000413let mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000414 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000415 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000416 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417}
418
Evan Cheng55687072007-09-14 21:48:26 +0000419let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000420def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000421 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000422 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000423def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000424 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000425 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000426 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000427} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428
429// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000430let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000431 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000432 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000433 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
435 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000436 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000437 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000438 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
440 (load addr:$src), imm:$cc))]>;
441}
442
Evan Cheng55687072007-09-14 21:48:26 +0000443let Defs = [EFLAGS] in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000444def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000445 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000446 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000447 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000448def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000449 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000450 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000451 (implicit EFLAGS)]>;
452
Dan Gohmanf221da12009-01-09 02:27:34 +0000453def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000454 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000455 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000456 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000457def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000458 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000459 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000460 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000461} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462
463// Aliases of packed SSE1 instructions for scalar use. These all have names that
464// start with 'Fs'.
465
466// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +0000467let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000468def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000469 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 Requires<[HasSSE1]>, TB, OpSize;
471
472// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
473// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000474let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000475def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000476 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477
478// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
479// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +0000480let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000481def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000482 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000483 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484
485// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000486let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487let isCommutable = 1 in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000488 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst),
489 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000490 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000492 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst),
493 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000494 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000496 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst),
497 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000498 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
500}
501
Dan Gohmanf221da12009-01-09 02:27:34 +0000502def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst),
503 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000504 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000506 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000507def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst),
508 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000509 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000511 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000512def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst),
513 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000514 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000516 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000517
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000518let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000520 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000521 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000522let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000524 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000525 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000527}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528
529/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
530///
531/// In addition, we also have a special variant of the scalar form here to
532/// represent the associated intrinsic operation. This form is unlike the
533/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000534/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535///
536/// These three forms can each be reg+reg or reg+mem, so there are a total of
537/// six "instructions".
538///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000539let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
541 SDNode OpNode, Intrinsic F32Int,
542 bit Commutable = 0> {
543 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000544 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000545 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
547 let isCommutable = Commutable;
548 }
549
550 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000551 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
552 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000553 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
555
556 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000557 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
558 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000559 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
561 let isCommutable = Commutable;
562 }
563
564 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000565 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
566 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000567 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000568 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569
570 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000571 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
572 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000573 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000574 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575
576 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000577 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
578 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000579 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 [(set VR128:$dst, (F32Int VR128:$src1,
581 sse_load_f32:$src2))]>;
582}
583}
584
585// Arithmetic instructions
586defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
587defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
588defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
589defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
590
591/// sse1_fp_binop_rm - Other SSE1 binops
592///
593/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
594/// instructions for a full-vector intrinsic form. Operations that map
595/// onto C operators don't use this form since they just use the plain
596/// vector form instead of having a separate vector intrinsic form.
597///
598/// This provides a total of eight "instructions".
599///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000600let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
602 SDNode OpNode,
603 Intrinsic F32Int,
604 Intrinsic V4F32Int,
605 bit Commutable = 0> {
606
607 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000608 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000609 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
611 let isCommutable = Commutable;
612 }
613
614 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000615 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
616 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
619
620 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000621 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
622 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000623 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
625 let isCommutable = Commutable;
626 }
627
628 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000629 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
630 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000631 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000632 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633
634 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000635 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
636 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000637 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
639 let isCommutable = Commutable;
640 }
641
642 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000643 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
644 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000645 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 [(set VR128:$dst, (F32Int VR128:$src1,
647 sse_load_f32:$src2))]>;
648
649 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000650 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
651 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000652 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
654 let isCommutable = Commutable;
655 }
656
657 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000658 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
659 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000660 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000661 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662}
663}
664
665defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
666 int_x86_sse_max_ss, int_x86_sse_max_ps>;
667defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
668 int_x86_sse_min_ss, int_x86_sse_min_ps>;
669
670//===----------------------------------------------------------------------===//
671// SSE packed FP Instructions
672
673// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000674let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000675def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000676 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000677let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000678def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000679 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000680 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681
Evan Chengb783fa32007-07-19 01:14:50 +0000682def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000683 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000684 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000686let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000687def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000688 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000689let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000690def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000691 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000692 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000693def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000694 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000695 [(store (v4f32 VR128:$src), addr:$dst)]>;
696
697// Intrinsic forms of MOVUPS load and store
Dan Gohman5574cc72008-12-03 18:15:48 +0000698let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000699def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000700 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000701 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000702def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000703 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000704 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705
Evan Cheng3ea4d672008-03-05 08:19:16 +0000706let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 let AddedComplexity = 20 in {
708 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000709 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000710 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000711 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000712 (movlp VR128:$src1,
713 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000715 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000716 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000717 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000718 (movhp VR128:$src1,
719 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000721} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722
Evan Chengd743a5f2008-05-10 00:59:18 +0000723
Evan Chengb783fa32007-07-19 01:14:50 +0000724def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000725 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
727 (iPTR 0))), addr:$dst)]>;
728
729// v2f64 extract element 1 is always custom lowered to unpack high to low
730// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000731def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000732 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +0000734 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
735 (undef)), (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736
Evan Cheng3ea4d672008-03-05 08:19:16 +0000737let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000738let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000739def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000740 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000742 (v4f32 (movhp VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743
Evan Chengb783fa32007-07-19 01:14:50 +0000744def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000745 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000747 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000749} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750
Nate Begemanb44aad72009-04-29 22:47:44 +0000751let AddedComplexity = 20 in {
Nate Begeman543d2142009-04-27 18:41:29 +0000752def : Pat<(v4f32 (movddup VR128:$src, (undef))),
Evan Chenga2497eb2008-09-25 20:50:48 +0000753 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begemanb44aad72009-04-29 22:47:44 +0000754def : Pat<(v2i64 (movddup VR128:$src, (undef))),
755 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
756}
Evan Chenga2497eb2008-09-25 20:50:48 +0000757
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758
759
760// Arithmetic
761
762/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
763///
764/// In addition, we also have a special variant of the scalar form here to
765/// represent the associated intrinsic operation. This form is unlike the
766/// plain scalar form, in that it takes an entire vector (instead of a
767/// scalar) and leaves the top elements undefined.
768///
769/// And, we have a special variant form for a full-vector intrinsic form.
770///
771/// These four forms can each have a reg or a mem operand, so there are a
772/// total of eight "instructions".
773///
774multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
775 SDNode OpNode,
776 Intrinsic F32Int,
777 Intrinsic V4F32Int,
778 bit Commutable = 0> {
779 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000780 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000781 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782 [(set FR32:$dst, (OpNode FR32:$src))]> {
783 let isCommutable = Commutable;
784 }
785
786 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000787 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000788 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
790
791 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000792 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000793 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
795 let isCommutable = Commutable;
796 }
797
798 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000799 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000800 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000801 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802
803 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000804 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000805 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 [(set VR128:$dst, (F32Int VR128:$src))]> {
807 let isCommutable = Commutable;
808 }
809
810 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000811 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000812 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
814
815 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000816 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000817 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
819 let isCommutable = Commutable;
820 }
821
822 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000823 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000824 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000825 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826}
827
828// Square root.
829defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
830 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
831
832// Reciprocal approximations. Note that these typically require refinement
833// in order to obtain suitable precision.
834defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
835 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
836defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
837 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
838
839// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000840let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841 let isCommutable = 1 in {
842 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000843 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000844 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845 [(set VR128:$dst, (v2i64
846 (and VR128:$src1, VR128:$src2)))]>;
847 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000848 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000849 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 [(set VR128:$dst, (v2i64
851 (or VR128:$src1, VR128:$src2)))]>;
852 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000853 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000854 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855 [(set VR128:$dst, (v2i64
856 (xor VR128:$src1, VR128:$src2)))]>;
857 }
858
859 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000860 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000861 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000862 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
863 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000865 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000866 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000867 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
868 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000870 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000871 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000872 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
873 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000875 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000876 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 [(set VR128:$dst,
878 (v2i64 (and (xor VR128:$src1,
879 (bc_v2i64 (v4i32 immAllOnesV))),
880 VR128:$src2)))]>;
881 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000882 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000883 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000885 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000887 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888}
889
Evan Cheng3ea4d672008-03-05 08:19:16 +0000890let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000892 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
893 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
894 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
895 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000897 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
898 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
899 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000900 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901}
Nate Begeman03605a02008-07-17 16:51:19 +0000902def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
903 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
904def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
905 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906
907// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000908let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
910 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000911 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000912 VR128:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000913 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000915 (v4f32 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000917 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000918 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000919 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000921 (v4f32 (shufp:$src3
922 VR128:$src1, (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923
924 let AddedComplexity = 10 in {
925 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000926 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000927 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000929 (v4f32 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000931 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000932 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000934 (v4f32 (unpckh VR128:$src1,
935 (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936
937 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000938 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000939 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000941 (v4f32 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000943 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000944 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000946 (unpckl VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000948} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000949
950// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000951def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000952 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000954def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000955 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
957
Evan Chengd1d68072008-03-08 00:58:38 +0000958// Prefetch intrinsic.
959def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
960 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
961def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
962 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
963def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
964 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
965def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
966 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000967
968// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000969def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000970 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
972
973// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000974def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975
976// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000977def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000978 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000979def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000980 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981
982// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +0000983// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +0000984// load of an all-zeros value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +0000985let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000986def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000987 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000988 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989
Evan Chenga15896e2008-03-12 07:02:50 +0000990let Predicates = [HasSSE1] in {
991 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
992 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
993 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
994 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
995 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
996}
997
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998// FR32 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +0000999let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001000def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001001 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 [(set VR128:$dst,
1003 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001004def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001005 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006 [(set VR128:$dst,
1007 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1008
1009// FIXME: may not be able to eliminate this movss with coalescing the src and
1010// dest register classes are different. We really want to write this pattern
1011// like this:
1012// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1013// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001014let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001015def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001016 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1018 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001019def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001020 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021 [(store (f32 (vector_extract (v4f32 VR128:$src),
1022 (iPTR 0))), addr:$dst)]>;
1023
1024
1025// Move to lower bits of a VR128, leaving upper bits alone.
1026// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001027let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001028let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001030 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001031 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032
1033 let AddedComplexity = 15 in
1034 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001035 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001036 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001038 (v4f32 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039}
1040
1041// Move to lower bits of a VR128 and zeroing upper bits.
1042// Loading from memory automatically zeroing upper bits.
1043let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001044def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001045 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001046 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001047 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048
Evan Cheng056afe12008-05-20 18:24:47 +00001049def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001050 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001051
1052//===----------------------------------------------------------------------===//
1053// SSE2 Instructions
1054//===----------------------------------------------------------------------===//
1055
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001057let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001058def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001059 "movsd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001060let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001061def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001062 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001064def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001065 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 [(store FR64:$src, addr:$dst)]>;
1067
1068// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001069def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001070 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001072def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001073 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001075def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001076 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001078def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001079 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001081def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001082 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001084def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001085 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1087
1088// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001089def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001090 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1092 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001093def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001094 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1096 Requires<[HasSSE2]>;
1097
1098// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001099def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001100 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001102def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001103 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1105 (load addr:$src)))]>;
1106
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001107// Match intrinisics which expect MM and XMM operand(s).
1108def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1109 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1110 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1111def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1112 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1113 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001114 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001115def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1116 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1117 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1118def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1119 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1120 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001121 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001122def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1123 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1124 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1125def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1126 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1127 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1128 (load addr:$src)))]>;
1129
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001131def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001132 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133 [(set GR32:$dst,
1134 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001135def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001136 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1138 (load addr:$src)))]>;
1139
1140// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001141let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001142 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001143 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001144 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001145let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001146 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001147 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001148 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149}
1150
Evan Cheng950aac02007-09-25 01:57:46 +00001151let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001152def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001153 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001154 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001155def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001156 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001157 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001158 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001159} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001160
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001162let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001163 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001164 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001165 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1167 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001168 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001169 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001170 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1172 (load addr:$src), imm:$cc))]>;
1173}
1174
Evan Cheng950aac02007-09-25 01:57:46 +00001175let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001176def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001177 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001178 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1179 (implicit EFLAGS)]>;
1180def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001181 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001182 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1183 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184
Evan Chengb783fa32007-07-19 01:14:50 +00001185def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001186 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001187 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1188 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001189def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001190 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001191 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001192 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001193} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001194
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195// Aliases of packed SSE2 instructions for scalar use. These all have names that
1196// start with 'Fs'.
1197
1198// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00001199let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001200def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001201 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202 Requires<[HasSSE2]>, TB, OpSize;
1203
1204// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1205// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001206let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001207def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001208 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209
1210// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1211// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +00001212let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001213def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001214 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001215 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216
1217// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001218let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001220 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1221 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001222 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001224 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1225 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001226 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001228 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1229 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001230 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1232}
1233
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001234def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1235 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001236 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001238 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001239def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1240 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001241 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001243 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001244def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1245 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001246 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001248 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001250let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001252 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001253 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001254let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001256 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001257 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001259}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260
1261/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1262///
1263/// In addition, we also have a special variant of the scalar form here to
1264/// represent the associated intrinsic operation. This form is unlike the
1265/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001266/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267///
1268/// These three forms can each be reg+reg or reg+mem, so there are a total of
1269/// six "instructions".
1270///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001271let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1273 SDNode OpNode, Intrinsic F64Int,
1274 bit Commutable = 0> {
1275 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001276 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001277 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001278 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1279 let isCommutable = Commutable;
1280 }
1281
1282 // Scalar operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001283 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1284 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001285 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1287
1288 // Vector operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001289 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1290 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001291 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1293 let isCommutable = Commutable;
1294 }
1295
1296 // Vector operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001297 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1298 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001299 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf221da12009-01-09 02:27:34 +00001300 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301
1302 // Intrinsic operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001303 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1304 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001305 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001306 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001307
1308 // Intrinsic operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001309 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1310 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001311 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312 [(set VR128:$dst, (F64Int VR128:$src1,
1313 sse_load_f64:$src2))]>;
1314}
1315}
1316
1317// Arithmetic instructions
1318defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1319defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1320defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1321defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1322
1323/// sse2_fp_binop_rm - Other SSE2 binops
1324///
1325/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1326/// instructions for a full-vector intrinsic form. Operations that map
1327/// onto C operators don't use this form since they just use the plain
1328/// vector form instead of having a separate vector intrinsic form.
1329///
1330/// This provides a total of eight "instructions".
1331///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001332let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1334 SDNode OpNode,
1335 Intrinsic F64Int,
1336 Intrinsic V2F64Int,
1337 bit Commutable = 0> {
1338
1339 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001340 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001341 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001342 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1343 let isCommutable = Commutable;
1344 }
1345
1346 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001347 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1348 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001349 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001350 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1351
1352 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001353 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1354 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001355 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001356 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1357 let isCommutable = Commutable;
1358 }
1359
1360 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001361 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1362 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001363 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001364 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001365
1366 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001367 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1368 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001369 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001370 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1371 let isCommutable = Commutable;
1372 }
1373
1374 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001375 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1376 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001377 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378 [(set VR128:$dst, (F64Int VR128:$src1,
1379 sse_load_f64:$src2))]>;
1380
1381 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001382 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1383 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001384 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001385 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1386 let isCommutable = Commutable;
1387 }
1388
1389 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001390 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1391 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001392 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001393 [(set VR128:$dst, (V2F64Int VR128:$src1,
1394 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395}
1396}
1397
1398defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1399 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1400defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1401 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1402
1403//===----------------------------------------------------------------------===//
1404// SSE packed FP Instructions
1405
1406// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001407let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001408def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001409 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001410let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001411def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001412 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001413 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001414
Evan Chengb783fa32007-07-19 01:14:50 +00001415def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001416 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001417 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001418
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001419let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001420def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001421 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001422let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001423def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001424 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001425 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001426def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001427 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001428 [(store (v2f64 VR128:$src), addr:$dst)]>;
1429
1430// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001431def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001432 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001433 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001434def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001435 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001436 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437
Evan Cheng3ea4d672008-03-05 08:19:16 +00001438let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001439 let AddedComplexity = 20 in {
1440 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001441 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001442 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001443 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001444 (v2f64 (movlp VR128:$src1,
1445 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001446 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001447 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001448 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001449 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001450 (v2f64 (movhp VR128:$src1,
1451 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001453} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454
Evan Chengb783fa32007-07-19 01:14:50 +00001455def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001456 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001457 [(store (f64 (vector_extract (v2f64 VR128:$src),
1458 (iPTR 0))), addr:$dst)]>;
1459
1460// v2f64 extract element 1 is always custom lowered to unpack high to low
1461// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001462def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001463 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001464 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +00001465 (v2f64 (unpckh VR128:$src, (undef))),
1466 (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467
1468// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001469def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001470 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001471 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1472 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001473def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001474 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1475 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1476 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477 TB, Requires<[HasSSE2]>;
1478
1479// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001480def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001481 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1483 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001484def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001485 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1486 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1487 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 XS, Requires<[HasSSE2]>;
1489
Evan Chengb783fa32007-07-19 01:14:50 +00001490def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001491 "cvtps2dq\t{$src, $dst|$dst, $src}",
1492 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001493def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001494 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001496 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001497// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001498def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001499 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1501 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001502def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001503 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001505 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506 XS, Requires<[HasSSE2]>;
1507
1508// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001509def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001510 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1512 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001513def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001514 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001516 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 XD, Requires<[HasSSE2]>;
1518
Evan Chengb783fa32007-07-19 01:14:50 +00001519def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001520 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001522def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001523 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001525 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526
1527// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001528def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001529 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001530 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1531 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001532def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001533 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001534 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1535 (load addr:$src)))]>,
1536 TB, Requires<[HasSSE2]>;
1537
Evan Chengb783fa32007-07-19 01:14:50 +00001538def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001539 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001540 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001541def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001542 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001544 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001545
1546// Match intrinsics which expect XMM operand(s).
1547// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001548let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001549def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001550 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001551 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001552 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1553 GR32:$src2))]>;
1554def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001555 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001556 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1558 (loadi32 addr:$src2)))]>;
1559def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001560 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001561 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1563 VR128:$src2))]>;
1564def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001565 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001566 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001567 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1568 (load addr:$src2)))]>;
1569def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001570 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001571 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001572 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1573 VR128:$src2))]>, XS,
1574 Requires<[HasSSE2]>;
1575def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001576 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001577 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1579 (load addr:$src2)))]>, XS,
1580 Requires<[HasSSE2]>;
1581}
1582
1583// Arithmetic
1584
1585/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1586///
1587/// In addition, we also have a special variant of the scalar form here to
1588/// represent the associated intrinsic operation. This form is unlike the
1589/// plain scalar form, in that it takes an entire vector (instead of a
1590/// scalar) and leaves the top elements undefined.
1591///
1592/// And, we have a special variant form for a full-vector intrinsic form.
1593///
1594/// These four forms can each have a reg or a mem operand, so there are a
1595/// total of eight "instructions".
1596///
1597multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1598 SDNode OpNode,
1599 Intrinsic F64Int,
1600 Intrinsic V2F64Int,
1601 bit Commutable = 0> {
1602 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001603 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001604 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001605 [(set FR64:$dst, (OpNode FR64:$src))]> {
1606 let isCommutable = Commutable;
1607 }
1608
1609 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001610 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001611 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001612 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1613
1614 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001615 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001616 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1618 let isCommutable = Commutable;
1619 }
1620
1621 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001622 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001623 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001624 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001625
1626 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001627 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001628 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629 [(set VR128:$dst, (F64Int VR128:$src))]> {
1630 let isCommutable = Commutable;
1631 }
1632
1633 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001634 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001635 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001636 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1637
1638 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001639 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001640 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1642 let isCommutable = Commutable;
1643 }
1644
1645 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001646 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001647 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001648 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001649}
1650
1651// Square root.
1652defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1653 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1654
1655// There is no f64 version of the reciprocal approximation instructions.
1656
1657// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001658let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001659 let isCommutable = 1 in {
1660 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001661 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001662 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001663 [(set VR128:$dst,
1664 (and (bc_v2i64 (v2f64 VR128:$src1)),
1665 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1666 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001667 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001668 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001669 [(set VR128:$dst,
1670 (or (bc_v2i64 (v2f64 VR128:$src1)),
1671 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1672 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001673 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001674 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001675 [(set VR128:$dst,
1676 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1677 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1678 }
1679
1680 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001681 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001682 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001683 [(set VR128:$dst,
1684 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001685 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001686 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001687 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001688 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001689 [(set VR128:$dst,
1690 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001691 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001692 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001693 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001694 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001695 [(set VR128:$dst,
1696 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001697 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001699 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001700 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 [(set VR128:$dst,
1702 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1703 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1704 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001705 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001706 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001707 [(set VR128:$dst,
1708 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001709 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001710}
1711
Evan Cheng3ea4d672008-03-05 08:19:16 +00001712let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001713 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001714 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1715 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1716 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001717 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001718 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001719 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1720 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1721 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001722 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001723}
Evan Cheng33754092008-08-05 22:19:15 +00001724def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001725 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001726def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001727 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001728
1729// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001730let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001731 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001732 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1733 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begeman543d2142009-04-27 18:41:29 +00001734 [(set VR128:$dst,
1735 (v2f64 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001736 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001737 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001738 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001739 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001741 (v2f64 (shufp:$src3
1742 VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001743
1744 let AddedComplexity = 10 in {
1745 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001746 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001747 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001748 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001749 (v2f64 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001750 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001751 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001752 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001754 (v2f64 (unpckh VR128:$src1,
1755 (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001756
1757 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001758 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001759 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001760 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001761 (v2f64 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001762 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001763 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001764 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001765 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001766 (unpckl VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001768} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769
1770
1771//===----------------------------------------------------------------------===//
1772// SSE integer instructions
1773
1774// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001775let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001776def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001777 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001778let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001779def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001780 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001781 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001782let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001783def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001784 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001785 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001786let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001787def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001788 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001789 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001790 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001791let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001792def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001793 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001794 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001795 XS, Requires<[HasSSE2]>;
1796
Dan Gohman4a4f1512007-07-18 20:23:34 +00001797// Intrinsic forms of MOVDQU load and store
Dan Gohman5574cc72008-12-03 18:15:48 +00001798let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001799def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001800 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001801 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1802 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001803def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001804 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001805 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1806 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001807
Evan Cheng88004752008-03-05 08:11:27 +00001808let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001809
1810multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1811 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001812 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001813 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001814 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1815 let isCommutable = Commutable;
1816 }
Evan Chengb783fa32007-07-19 01:14:50 +00001817 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001818 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001819 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001820 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001821}
1822
Evan Chengf90f8f82008-05-03 00:52:09 +00001823multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1824 string OpcodeStr,
1825 Intrinsic IntId, Intrinsic IntId2> {
1826 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1827 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1828 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1829 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1830 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1831 [(set VR128:$dst, (IntId VR128:$src1,
1832 (bitconvert (memopv2i64 addr:$src2))))]>;
1833 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1834 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1835 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1836}
1837
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001838/// PDI_binop_rm - Simple SSE2 binary operator.
1839multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1840 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001841 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001842 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001843 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1844 let isCommutable = Commutable;
1845 }
Evan Chengb783fa32007-07-19 01:14:50 +00001846 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001847 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001848 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001849 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001850}
1851
1852/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1853///
1854/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1855/// to collapse (bitconvert VT to VT) into its operand.
1856///
1857multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1858 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001859 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001860 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001861 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1862 let isCommutable = Commutable;
1863 }
Evan Chengb783fa32007-07-19 01:14:50 +00001864 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001865 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001866 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867}
1868
Evan Cheng3ea4d672008-03-05 08:19:16 +00001869} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001870
1871// 128-bit Integer Arithmetic
1872
1873defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1874defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1875defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1876defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1877
1878defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1879defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1880defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1881defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1882
1883defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1884defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1885defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1886defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1887
1888defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1889defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1890defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1891defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1892
1893defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1894
1895defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1896defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1897defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1898
1899defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1900
1901defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1902defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1903
1904
1905defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1906defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1907defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1908defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1909defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1910
1911
Evan Chengf90f8f82008-05-03 00:52:09 +00001912defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1913 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1914defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1915 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1916defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1917 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001918
Evan Chengf90f8f82008-05-03 00:52:09 +00001919defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1920 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1921defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1922 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001923defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001924 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001925
Evan Chengf90f8f82008-05-03 00:52:09 +00001926defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1927 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001928defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001929 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001930
1931// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001932let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001933 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001934 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001935 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001936 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001937 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001938 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001939 // PSRADQri doesn't exist in SSE[1-3].
1940}
1941
1942let Predicates = [HasSSE2] in {
1943 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1944 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1945 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1946 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00001947 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
1948 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
1949 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
1950 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001951 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1952 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001953
1954 // Shift up / down and insert zero's.
1955 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1956 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1957 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1958 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001959}
1960
1961// Logical
1962defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1963defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1964defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1965
Evan Cheng3ea4d672008-03-05 08:19:16 +00001966let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001967 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001968 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001969 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001970 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1971 VR128:$src2)))]>;
1972
1973 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001974 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001975 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001976 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001977 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001978}
1979
1980// SSE2 Integer comparison
1981defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1982defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1983defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1984defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1985defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1986defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1987
Nate Begeman03605a02008-07-17 16:51:19 +00001988def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001989 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001990def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001991 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001992def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001993 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001994def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001995 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001996def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001997 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001998def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001999 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2000
Nate Begeman03605a02008-07-17 16:51:19 +00002001def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002002 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002003def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002004 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002005def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002006 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002007def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002008 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002009def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002010 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002011def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002012 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2013
2014
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002015// Pack instructions
2016defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2017defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2018defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2019
2020// Shuffle and unpack instructions
2021def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002022 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002023 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002024 [(set VR128:$dst, (v4i32 (pshufd:$src2
2025 VR128:$src1, (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002026def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002027 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002028 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002029 [(set VR128:$dst, (v4i32 (pshufd:$src2
Dan Gohman4a4f1512007-07-18 20:23:34 +00002030 (bc_v4i32(memopv2i64 addr:$src1)),
Nate Begeman543d2142009-04-27 18:41:29 +00002031 (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002032
2033// SSE2 with ImmT == Imm8 and XS prefix.
2034def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002035 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002036 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002037 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2038 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002039 XS, Requires<[HasSSE2]>;
2040def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002041 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002042 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002043 [(set VR128:$dst, (v8i16 (pshufhw:$src2
2044 (bc_v8i16 (memopv2i64 addr:$src1)),
2045 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002046 XS, Requires<[HasSSE2]>;
2047
2048// SSE2 with ImmT == Imm8 and XD prefix.
2049def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman543d2142009-04-27 18:41:29 +00002050 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002051 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002052 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2053 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002054 XD, Requires<[HasSSE2]>;
2055def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman543d2142009-04-27 18:41:29 +00002056 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002057 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002058 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2059 (bc_v8i16 (memopv2i64 addr:$src1)),
2060 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002061 XD, Requires<[HasSSE2]>;
2062
2063
Evan Cheng3ea4d672008-03-05 08:19:16 +00002064let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002065 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002066 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002067 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002068 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002069 (v16i8 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002070 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002071 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002072 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002074 (unpckl VR128:$src1,
2075 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002076 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002077 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002078 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002079 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002080 (v8i16 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002081 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002082 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002083 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002085 (unpckl VR128:$src1,
2086 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002087 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002088 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002089 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002090 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002091 (v4i32 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002093 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002094 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002096 (unpckl VR128:$src1,
2097 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002098 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002099 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002100 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002102 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002104 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002105 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002106 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002107 (v2i64 (unpckl VR128:$src1,
2108 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002109
2110 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002111 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002112 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002113 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002114 (v16i8 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002115 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002116 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002117 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002118 [(set VR128:$dst,
2119 (unpckh VR128:$src1,
2120 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002121 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002122 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002123 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002124 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002125 (v8i16 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002127 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002128 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002129 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002130 (unpckh VR128:$src1,
2131 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002132 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002133 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002134 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002136 (v4i32 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002138 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002139 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002140 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002141 (unpckh VR128:$src1,
2142 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002143 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002144 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002145 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002146 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002147 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002148 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002149 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002150 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002151 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002152 (v2i64 (unpckh VR128:$src1,
2153 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002154}
2155
2156// Extract / Insert
2157def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002158 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002159 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002160 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002161 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002162let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002163 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002164 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002166 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002167 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002168 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002169 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002170 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002171 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002172 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002173 [(set VR128:$dst,
2174 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2175 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176}
2177
2178// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002179def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002180 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002181 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2182
2183// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002184let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002185def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002186 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002187 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002188
Evan Cheng430de082009-02-10 22:06:28 +00002189let Uses = [RDI] in
2190def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2191 "maskmovdqu\t{$mask, $src|$src, $mask}",
2192 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2193
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002194// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002195def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002196 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002197 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002198def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002199 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002200 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002201def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002202 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2204 TB, Requires<[HasSSE2]>;
2205
2206// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002207def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002208 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002209 TB, Requires<[HasSSE2]>;
2210
2211// Load, store, and memory fence
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002212def LFENCE : I<0xAE, MRM5r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002213 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002214def MFENCE : I<0xAE, MRM6r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2216
Andrew Lenharth785610d2008-02-16 01:24:58 +00002217//TODO: custom lower this so as to never even generate the noop
2218def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2219 (i8 0)), (NOOP)>;
2220def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2221def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2222def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2223 (i8 1)), (MFENCE)>;
2224
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002225// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +00002226// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +00002227// load of an all-ones value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +00002228let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002229 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002230 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002231 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002232
2233// FR64 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002234let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002235def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002236 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002237 [(set VR128:$dst,
2238 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002239def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002240 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002241 [(set VR128:$dst,
2242 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2243
Evan Chengb783fa32007-07-19 01:14:50 +00002244def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002245 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002246 [(set VR128:$dst,
2247 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002248def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002249 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002250 [(set VR128:$dst,
2251 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2252
Evan Chengb783fa32007-07-19 01:14:50 +00002253def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002254 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002255 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2256
Evan Chengb783fa32007-07-19 01:14:50 +00002257def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002258 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002259 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2260
2261// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002262def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002263 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002264 [(set VR128:$dst,
2265 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2266 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002267def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002268 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002269 [(store (i64 (vector_extract (v2i64 VR128:$src),
2270 (iPTR 0))), addr:$dst)]>;
2271
2272// FIXME: may not be able to eliminate this movss with coalescing the src and
2273// dest register classes are different. We really want to write this pattern
2274// like this:
2275// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2276// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002277let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002278def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002279 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002280 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2281 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002282def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002283 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002284 [(store (f64 (vector_extract (v2f64 VR128:$src),
2285 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002286def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002287 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002288 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2289 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002290def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002291 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002292 [(store (i32 (vector_extract (v4i32 VR128:$src),
2293 (iPTR 0))), addr:$dst)]>;
2294
Evan Chengb783fa32007-07-19 01:14:50 +00002295def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002296 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002297 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002298def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002299 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002300 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2301
2302
2303// Move to lower bits of a VR128, leaving upper bits alone.
2304// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002305let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002306 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002307 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002308 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002309 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002310
2311 let AddedComplexity = 15 in
2312 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002313 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002314 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002315 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002316 (v2f64 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002317}
2318
2319// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002320def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002321 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2323
2324// Move to lower bits of a VR128 and zeroing upper bits.
2325// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002326let AddedComplexity = 20 in {
2327def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2328 "movsd\t{$src, $dst|$dst, $src}",
2329 [(set VR128:$dst,
2330 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2331 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002332
Evan Cheng056afe12008-05-20 18:24:47 +00002333def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2334 (MOVZSD2PDrm addr:$src)>;
2335def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002336 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002337def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002338}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002339
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002340// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002341let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002342def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002343 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002344 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002345 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002346// This is X86-64 only.
2347def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2348 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002349 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002350 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002351}
2352
2353let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002354def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002355 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002356 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002357 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002358 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002359
2360def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2361 (MOVZDI2PDIrm addr:$src)>;
2362def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2363 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002364def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2365 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002366
Evan Chengb783fa32007-07-19 01:14:50 +00002367def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002368 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002369 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002370 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002371 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002372 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002373
Evan Cheng3ad16c42008-05-22 18:56:56 +00002374def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2375 (MOVZQI2PQIrm addr:$src)>;
2376def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2377 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002378def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002379}
Evan Chenge9b9c672008-05-09 21:53:03 +00002380
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002381// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2382// IA32 document. movq xmm1, xmm2 does clear the high bits.
2383let AddedComplexity = 15 in
2384def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2385 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002386 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002387 XS, Requires<[HasSSE2]>;
2388
Evan Cheng056afe12008-05-20 18:24:47 +00002389let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002390def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2391 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002392 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002393 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002394 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002395
Evan Cheng056afe12008-05-20 18:24:47 +00002396def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2397 (MOVZPQILo2PQIrm addr:$src)>;
2398}
2399
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002400//===----------------------------------------------------------------------===//
2401// SSE3 Instructions
2402//===----------------------------------------------------------------------===//
2403
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002404// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002405def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002406 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002407 [(set VR128:$dst, (v4f32 (movshdup
2408 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002409def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002410 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002411 [(set VR128:$dst, (movshdup
2412 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002413
Evan Chengb783fa32007-07-19 01:14:50 +00002414def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002415 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002416 [(set VR128:$dst, (v4f32 (movsldup
2417 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002418def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002419 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002420 [(set VR128:$dst, (movsldup
2421 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002422
Evan Chengb783fa32007-07-19 01:14:50 +00002423def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002424 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002425 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002426def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002427 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002428 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002429 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2430 (undef))))]>;
Evan Chenga2497eb2008-09-25 20:50:48 +00002431
Nate Begeman543d2142009-04-27 18:41:29 +00002432def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2433 (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002434 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanb44aad72009-04-29 22:47:44 +00002435
2436let AddedComplexity = 5 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002437def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002438 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanb44aad72009-04-29 22:47:44 +00002439def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2440 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2441def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2442 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2443def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2444 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2445}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002446
2447// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002448let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002449 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002450 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002451 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002452 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2453 VR128:$src2))]>;
2454 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002455 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002456 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002457 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002458 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002459 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002460 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002461 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002462 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2463 VR128:$src2))]>;
2464 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002465 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002466 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002467 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002468 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002469}
2470
Evan Chengb783fa32007-07-19 01:14:50 +00002471def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002472 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002473 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2474
2475// Horizontal ops
2476class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002477 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002478 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002479 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2480class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002481 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002482 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002483 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002485 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002486 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002487 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2488class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002489 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002490 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002491 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002492
Evan Cheng3ea4d672008-03-05 08:19:16 +00002493let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002494 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2495 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2496 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2497 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2498 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2499 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2500 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2501 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2502}
2503
2504// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002505def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002507def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002508 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2509
2510// vector_shuffle v1, <undef> <1, 1, 3, 3>
2511let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002512def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002513 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2514let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002515def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002516 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2517
2518// vector_shuffle v1, <undef> <0, 0, 2, 2>
2519let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002520 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002521 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2522let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002523 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002524 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2525
2526//===----------------------------------------------------------------------===//
2527// SSSE3 Instructions
2528//===----------------------------------------------------------------------===//
2529
Bill Wendling98680292007-08-10 06:22:27 +00002530/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002531multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2532 Intrinsic IntId64, Intrinsic IntId128> {
2533 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2534 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2535 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002536
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002537 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2538 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2539 [(set VR64:$dst,
2540 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2541
2542 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2543 (ins VR128:$src),
2544 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2545 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2546 OpSize;
2547
2548 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2549 (ins i128mem:$src),
2550 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2551 [(set VR128:$dst,
2552 (IntId128
2553 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002554}
2555
Bill Wendling98680292007-08-10 06:22:27 +00002556/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002557multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2558 Intrinsic IntId64, Intrinsic IntId128> {
2559 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2560 (ins VR64:$src),
2561 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2562 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002563
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002564 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2565 (ins i64mem:$src),
2566 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2567 [(set VR64:$dst,
2568 (IntId64
2569 (bitconvert (memopv4i16 addr:$src))))]>;
2570
2571 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2572 (ins VR128:$src),
2573 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2574 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2575 OpSize;
2576
2577 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2578 (ins i128mem:$src),
2579 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2580 [(set VR128:$dst,
2581 (IntId128
2582 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002583}
2584
2585/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002586multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2587 Intrinsic IntId64, Intrinsic IntId128> {
2588 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2589 (ins VR64:$src),
2590 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2591 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002592
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002593 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2594 (ins i64mem:$src),
2595 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2596 [(set VR64:$dst,
2597 (IntId64
2598 (bitconvert (memopv2i32 addr:$src))))]>;
2599
2600 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2601 (ins VR128:$src),
2602 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2603 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2604 OpSize;
2605
2606 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2607 (ins i128mem:$src),
2608 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2609 [(set VR128:$dst,
2610 (IntId128
2611 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002612}
2613
2614defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2615 int_x86_ssse3_pabs_b,
2616 int_x86_ssse3_pabs_b_128>;
2617defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2618 int_x86_ssse3_pabs_w,
2619 int_x86_ssse3_pabs_w_128>;
2620defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2621 int_x86_ssse3_pabs_d,
2622 int_x86_ssse3_pabs_d_128>;
2623
2624/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002625let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002626 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2627 Intrinsic IntId64, Intrinsic IntId128,
2628 bit Commutable = 0> {
2629 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2630 (ins VR64:$src1, VR64:$src2),
2631 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2632 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2633 let isCommutable = Commutable;
2634 }
2635 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2636 (ins VR64:$src1, i64mem:$src2),
2637 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2638 [(set VR64:$dst,
2639 (IntId64 VR64:$src1,
2640 (bitconvert (memopv8i8 addr:$src2))))]>;
2641
2642 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2643 (ins VR128:$src1, VR128:$src2),
2644 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2645 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2646 OpSize {
2647 let isCommutable = Commutable;
2648 }
2649 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2650 (ins VR128:$src1, i128mem:$src2),
2651 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2652 [(set VR128:$dst,
2653 (IntId128 VR128:$src1,
2654 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2655 }
2656}
2657
2658/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002659let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002660 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2661 Intrinsic IntId64, Intrinsic IntId128,
2662 bit Commutable = 0> {
2663 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2664 (ins VR64:$src1, VR64:$src2),
2665 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2666 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2667 let isCommutable = Commutable;
2668 }
2669 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2670 (ins VR64:$src1, i64mem:$src2),
2671 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2672 [(set VR64:$dst,
2673 (IntId64 VR64:$src1,
2674 (bitconvert (memopv4i16 addr:$src2))))]>;
2675
2676 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2677 (ins VR128:$src1, VR128:$src2),
2678 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2679 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2680 OpSize {
2681 let isCommutable = Commutable;
2682 }
2683 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2684 (ins VR128:$src1, i128mem:$src2),
2685 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2686 [(set VR128:$dst,
2687 (IntId128 VR128:$src1,
2688 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2689 }
2690}
2691
2692/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002693let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002694 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2695 Intrinsic IntId64, Intrinsic IntId128,
2696 bit Commutable = 0> {
2697 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2698 (ins VR64:$src1, VR64:$src2),
2699 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2700 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2701 let isCommutable = Commutable;
2702 }
2703 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2704 (ins VR64:$src1, i64mem:$src2),
2705 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2706 [(set VR64:$dst,
2707 (IntId64 VR64:$src1,
2708 (bitconvert (memopv2i32 addr:$src2))))]>;
2709
2710 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2711 (ins VR128:$src1, VR128:$src2),
2712 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2713 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2714 OpSize {
2715 let isCommutable = Commutable;
2716 }
2717 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2718 (ins VR128:$src1, i128mem:$src2),
2719 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2720 [(set VR128:$dst,
2721 (IntId128 VR128:$src1,
2722 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2723 }
2724}
2725
2726defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2727 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002728 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002729defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2730 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002731 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002732defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2733 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002734 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002735defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2736 int_x86_ssse3_phsub_w,
2737 int_x86_ssse3_phsub_w_128>;
2738defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2739 int_x86_ssse3_phsub_d,
2740 int_x86_ssse3_phsub_d_128>;
2741defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2742 int_x86_ssse3_phsub_sw,
2743 int_x86_ssse3_phsub_sw_128>;
2744defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2745 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002746 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002747defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2748 int_x86_ssse3_pmul_hr_sw,
2749 int_x86_ssse3_pmul_hr_sw_128, 1>;
2750defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2751 int_x86_ssse3_pshuf_b,
2752 int_x86_ssse3_pshuf_b_128>;
2753defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2754 int_x86_ssse3_psign_b,
2755 int_x86_ssse3_psign_b_128>;
2756defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2757 int_x86_ssse3_psign_w,
2758 int_x86_ssse3_psign_w_128>;
2759defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2760 int_x86_ssse3_psign_d,
2761 int_x86_ssse3_psign_d_128>;
2762
Evan Cheng3ea4d672008-03-05 08:19:16 +00002763let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002764 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2765 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002766 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002767 [(set VR64:$dst,
2768 (int_x86_ssse3_palign_r
2769 VR64:$src1, VR64:$src2,
2770 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002771 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002772 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002773 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002774 [(set VR64:$dst,
2775 (int_x86_ssse3_palign_r
2776 VR64:$src1,
2777 (bitconvert (memopv2i32 addr:$src2)),
2778 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002779
Bill Wendling1dc817c2007-08-10 09:00:17 +00002780 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2781 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002782 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002783 [(set VR128:$dst,
2784 (int_x86_ssse3_palign_r_128
2785 VR128:$src1, VR128:$src2,
2786 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002787 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002788 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002789 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002790 [(set VR128:$dst,
2791 (int_x86_ssse3_palign_r_128
2792 VR128:$src1,
2793 (bitconvert (memopv4i32 addr:$src2)),
2794 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002795}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002796
Nate Begeman2c87c422009-02-23 08:49:38 +00002797def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2798 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2799def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2800 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2801
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002802//===----------------------------------------------------------------------===//
2803// Non-Instruction Patterns
2804//===----------------------------------------------------------------------===//
2805
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002806// extload f32 -> f64. This matches load+fextend because we have a hack in
2807// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2808// Since these loads aren't folded into the fextend, we have to match it
2809// explicitly here.
2810let Predicates = [HasSSE2] in
2811 def : Pat<(fextend (loadf32 addr:$src)),
2812 (CVTSS2SDrm addr:$src)>;
2813
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002814// bit_convert
2815let Predicates = [HasSSE2] in {
2816 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2817 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2818 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2819 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2820 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2821 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2822 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2823 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2824 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2825 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2826 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2827 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2828 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2829 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2830 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2831 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2832 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2833 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2834 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2835 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2836 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2837 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2838 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2839 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2840 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2841 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2842 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2843 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2844 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2845 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2846}
2847
2848// Move scalar to XMM zero-extended
2849// movd to XMM register zero-extends
2850let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002851// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002852def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002853 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002854def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002855 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00002856def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002857 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002858def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002859 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002860}
2861
2862// Splat v2f64 / v2i64
2863let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002864def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002865 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002866def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002867 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002868def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002869 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002870def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002871 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2872}
2873
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002874// Special unary SHUFPSrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00002875def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
2876 (SHUFPSrri VR128:$src1, VR128:$src1,
2877 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002878 Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002879let AddedComplexity = 5 in
2880def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
2881 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
2882 Requires<[HasSSE2]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002883// Special unary SHUFPDrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00002884def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
2885 (SHUFPDrri VR128:$src1, VR128:$src1,
2886 (SHUFFLE_get_shuf_imm VR128:$src3))>,
2887 Requires<[HasSSE2]>;
2888// Special unary SHUFPDrri case.
2889def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
2890 (SHUFPDrri VR128:$src1, VR128:$src1,
2891 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7dc19012007-08-02 21:17:01 +00002892 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002893// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman543d2142009-04-27 18:41:29 +00002894def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
2895 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002896 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00002897
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002898// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman543d2142009-04-27 18:41:29 +00002899def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
2900 (SHUFPSrri VR128:$src1, VR128:$src2,
2901 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002902 Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002903def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
2904 (SHUFPSrmi VR128:$src1, addr:$src2,
2905 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002907// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman543d2142009-04-27 18:41:29 +00002908def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
2909 (SHUFPDrri VR128:$src1, VR128:$src2,
2910 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002911 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002912
2913// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002914let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002915def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
2916 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002917 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002918def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
2919 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002920 Requires<[OptForSpeed, HasSSE2]>;
2921}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002922let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002923def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002924 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002925def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002927def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002928 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002929def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002930 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002931}
2932
2933// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002934let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002935def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
2936 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002937 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002938def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
2939 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002940 Requires<[OptForSpeed, HasSSE2]>;
2941}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002942let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002943def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002944 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002945def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002946 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002947def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002948 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002949def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002950 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002951}
2952
Evan Cheng13559d62008-09-26 23:41:32 +00002953let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002954// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002955def : Pat<(v4i32 (movhp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002956 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2957
2958// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00002959def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002960 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2961
2962// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00002963def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002964 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman543d2142009-04-27 18:41:29 +00002965def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002966 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2967}
2968
2969let AddedComplexity = 20 in {
2970// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2971// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002972def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002973 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002974def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002975 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002976def : Pat<(v4f32 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002977 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002978def : Pat<(v2f64 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002979 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2980
Nate Begeman543d2142009-04-27 18:41:29 +00002981def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002982 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002983def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002984 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002985def : Pat<(v4i32 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002986 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002987def : Pat<(v2i64 (movhp VR128:$src1, (load addr:$src2))),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00002988 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002989}
2990
Evan Cheng2b2a7012008-05-23 21:23:16 +00002991// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
2992// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002993def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002994 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002995def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002996 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002997def : Pat<(store (v4f32 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002998 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002999def : Pat<(store (v2f64 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003000 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3001
Nate Begeman543d2142009-04-27 18:41:29 +00003002def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3003 addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003004 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003005def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003006 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003007def : Pat<(store (v4i32 (movhp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3008 addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003009 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003010def : Pat<(store (v2i64 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003011 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3012
3013
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003014let AddedComplexity = 15 in {
3015// Setting the lowest element in the vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003016def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003017 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003018def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003019 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3020
3021// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
Nate Begeman543d2142009-04-27 18:41:29 +00003022def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003023 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003024def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003025 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3026}
3027
3028// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003029let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00003030def : Pat<(v2f64 (movl immAllZerosV_bc, VR128:$src)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003031 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003032def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003033 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003034
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003035// Some special case pandn patterns.
3036def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3037 VR128:$src2)),
3038 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3039def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3040 VR128:$src2)),
3041 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3042def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3043 VR128:$src2)),
3044 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3045
3046def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003047 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003048 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3049def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003050 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003051 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3052def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003053 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003054 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3055
Nate Begeman78246ca2007-11-17 03:58:34 +00003056// vector -> vector casts
3057def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3058 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3059def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3060 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003061def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3062 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3063def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3064 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003065
Evan Cheng51a49b22007-07-20 00:27:43 +00003066// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003067def : Pat<(alignedloadv4i32 addr:$src),
3068 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3069def : Pat<(loadv4i32 addr:$src),
3070 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003071def : Pat<(alignedloadv2i64 addr:$src),
3072 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3073def : Pat<(loadv2i64 addr:$src),
3074 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3075
3076def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3077 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3078def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3079 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3080def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3081 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3082def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3083 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3084def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3085 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3086def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3087 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3088def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3089 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3090def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3091 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003092
3093//===----------------------------------------------------------------------===//
3094// SSE4.1 Instructions
3095//===----------------------------------------------------------------------===//
3096
Dale Johannesena7d2b442008-10-10 23:51:03 +00003097multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003098 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003099 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003100 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003101 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003102 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003103 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003104 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003105 !strconcat(OpcodeStr,
3106 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003107 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3108 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003109
3110 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003111 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003112 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003113 !strconcat(OpcodeStr,
3114 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003115 [(set VR128:$dst,
3116 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003117 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003118
Nate Begemanb2975562008-02-03 07:18:54 +00003119 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003120 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003121 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003122 !strconcat(OpcodeStr,
3123 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003124 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3125 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003126
3127 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003128 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003129 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003130 !strconcat(OpcodeStr,
3131 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003132 [(set VR128:$dst,
3133 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003134 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003135}
3136
Dale Johannesena7d2b442008-10-10 23:51:03 +00003137let Constraints = "$src1 = $dst" in {
3138multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3139 string OpcodeStr,
3140 Intrinsic F32Int,
3141 Intrinsic F64Int> {
3142 // Intrinsic operation, reg.
3143 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
3144 (outs VR128:$dst),
3145 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3146 !strconcat(OpcodeStr,
3147 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3148 [(set VR128:$dst,
3149 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3150 OpSize;
3151
3152 // Intrinsic operation, mem.
3153 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3154 (outs VR128:$dst),
3155 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
3156 !strconcat(OpcodeStr,
3157 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3158 [(set VR128:$dst,
3159 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3160 OpSize;
3161
3162 // Intrinsic operation, reg.
3163 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
3164 (outs VR128:$dst),
3165 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3166 !strconcat(OpcodeStr,
3167 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3168 [(set VR128:$dst,
3169 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3170 OpSize;
3171
3172 // Intrinsic operation, mem.
3173 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
3174 (outs VR128:$dst),
3175 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3176 !strconcat(OpcodeStr,
3177 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3178 [(set VR128:$dst,
3179 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3180 OpSize;
3181}
3182}
3183
Nate Begemanb2975562008-02-03 07:18:54 +00003184// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003185defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3186 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3187defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3188 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003189
3190// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3191multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3192 Intrinsic IntId128> {
3193 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3194 (ins VR128:$src),
3195 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3196 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3197 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3198 (ins i128mem:$src),
3199 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3200 [(set VR128:$dst,
3201 (IntId128
3202 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3203}
3204
3205defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3206 int_x86_sse41_phminposuw>;
3207
3208/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003209let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003210 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3211 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003212 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3213 (ins VR128:$src1, VR128:$src2),
3214 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3215 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3216 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003217 let isCommutable = Commutable;
3218 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003219 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3220 (ins VR128:$src1, i128mem:$src2),
3221 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3222 [(set VR128:$dst,
3223 (IntId128 VR128:$src1,
3224 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003225 }
3226}
3227
3228defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3229 int_x86_sse41_pcmpeqq, 1>;
3230defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3231 int_x86_sse41_packusdw, 0>;
3232defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3233 int_x86_sse41_pminsb, 1>;
3234defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3235 int_x86_sse41_pminsd, 1>;
3236defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3237 int_x86_sse41_pminud, 1>;
3238defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3239 int_x86_sse41_pminuw, 1>;
3240defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3241 int_x86_sse41_pmaxsb, 1>;
3242defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3243 int_x86_sse41_pmaxsd, 1>;
3244defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3245 int_x86_sse41_pmaxud, 1>;
3246defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3247 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003248
Mon P Wang14edb092008-12-18 21:42:19 +00003249defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3250
Nate Begeman03605a02008-07-17 16:51:19 +00003251def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3252 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3253def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3254 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3255
Nate Begeman58057962008-02-09 01:38:08 +00003256/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003257let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003258 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3259 SDNode OpNode, Intrinsic IntId128,
3260 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003261 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3262 (ins VR128:$src1, VR128:$src2),
3263 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003264 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3265 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003266 let isCommutable = Commutable;
3267 }
3268 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3269 (ins VR128:$src1, VR128:$src2),
3270 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3271 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3272 OpSize {
3273 let isCommutable = Commutable;
3274 }
3275 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3276 (ins VR128:$src1, i128mem:$src2),
3277 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3278 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003279 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003280 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3281 (ins VR128:$src1, i128mem:$src2),
3282 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3283 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003284 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003285 OpSize;
3286 }
3287}
Dan Gohmane3731f52008-05-23 17:49:40 +00003288defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003289 int_x86_sse41_pmulld, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003290
Evan Cheng78d00612008-03-14 07:39:27 +00003291/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003292let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003293 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3294 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003295 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003296 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3297 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003298 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003299 [(set VR128:$dst,
3300 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3301 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003302 let isCommutable = Commutable;
3303 }
Evan Cheng78d00612008-03-14 07:39:27 +00003304 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003305 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3306 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003307 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003308 [(set VR128:$dst,
3309 (IntId128 VR128:$src1,
3310 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3311 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003312 }
3313}
3314
3315defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3316 int_x86_sse41_blendps, 0>;
3317defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3318 int_x86_sse41_blendpd, 0>;
3319defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3320 int_x86_sse41_pblendw, 0>;
3321defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3322 int_x86_sse41_dpps, 1>;
3323defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3324 int_x86_sse41_dppd, 1>;
3325defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003326 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003327
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003328
Evan Cheng78d00612008-03-14 07:39:27 +00003329/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003330let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003331 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3332 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3333 (ins VR128:$src1, VR128:$src2),
3334 !strconcat(OpcodeStr,
3335 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3336 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3337 OpSize;
3338
3339 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3340 (ins VR128:$src1, i128mem:$src2),
3341 !strconcat(OpcodeStr,
3342 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3343 [(set VR128:$dst,
3344 (IntId VR128:$src1,
3345 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3346 }
3347}
3348
3349defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3350defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3351defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3352
3353
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003354multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3355 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3356 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3357 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3358
3359 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3360 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003361 [(set VR128:$dst,
3362 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3363 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003364}
3365
3366defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3367defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3368defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3369defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3370defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3371defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3372
Evan Cheng56ec77b2008-09-24 23:27:55 +00003373// Common patterns involving scalar load.
3374def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3375 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3376def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3377 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3378
3379def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3380 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3381def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3382 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3383
3384def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3385 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3386def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3387 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3388
3389def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3390 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3391def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3392 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3393
3394def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3395 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3396def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3397 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3398
3399def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3400 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3401def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3402 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3403
3404
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003405multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3406 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3407 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3408 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3409
3410 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3411 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003412 [(set VR128:$dst,
3413 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3414 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003415}
3416
3417defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3418defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3419defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3420defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3421
Evan Cheng56ec77b2008-09-24 23:27:55 +00003422// Common patterns involving scalar load
3423def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003424 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003425def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003426 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003427
3428def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003429 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003430def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003431 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003432
3433
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003434multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3435 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3436 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3437 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3438
Evan Cheng56ec77b2008-09-24 23:27:55 +00003439 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003440 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3441 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003442 [(set VR128:$dst, (IntId (bitconvert
3443 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3444 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003445}
3446
3447defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3448defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3449
Evan Cheng56ec77b2008-09-24 23:27:55 +00003450// Common patterns involving scalar load
3451def : Pat<(int_x86_sse41_pmovsxbq
3452 (bitconvert (v4i32 (X86vzmovl
3453 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003454 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003455
3456def : Pat<(int_x86_sse41_pmovzxbq
3457 (bitconvert (v4i32 (X86vzmovl
3458 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003459 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003460
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003461
Nate Begemand77e59e2008-02-11 04:19:36 +00003462/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3463multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003464 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003465 (ins VR128:$src1, i32i8imm:$src2),
3466 !strconcat(OpcodeStr,
3467 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003468 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3469 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003470 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003471 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3472 !strconcat(OpcodeStr,
3473 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003474 []>, OpSize;
3475// FIXME:
3476// There's an AssertZext in the way of writing the store pattern
3477// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003478}
3479
Nate Begemand77e59e2008-02-11 04:19:36 +00003480defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003481
Nate Begemand77e59e2008-02-11 04:19:36 +00003482
3483/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3484multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003485 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003486 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3487 !strconcat(OpcodeStr,
3488 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3489 []>, OpSize;
3490// FIXME:
3491// There's an AssertZext in the way of writing the store pattern
3492// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3493}
3494
3495defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3496
3497
3498/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3499multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003500 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003501 (ins VR128:$src1, i32i8imm:$src2),
3502 !strconcat(OpcodeStr,
3503 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3504 [(set GR32:$dst,
3505 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003506 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003507 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3508 !strconcat(OpcodeStr,
3509 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3510 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3511 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003512}
3513
Nate Begemand77e59e2008-02-11 04:19:36 +00003514defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003515
Nate Begemand77e59e2008-02-11 04:19:36 +00003516
Evan Cheng6c249332008-03-24 21:52:23 +00003517/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3518/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003519multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003520 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003521 (ins VR128:$src1, i32i8imm:$src2),
3522 !strconcat(OpcodeStr,
3523 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003524 [(set GR32:$dst,
3525 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003526 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003527 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003528 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3529 !strconcat(OpcodeStr,
3530 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003531 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003532 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003533}
3534
Nate Begemand77e59e2008-02-11 04:19:36 +00003535defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003536
Dan Gohmana41862a2008-08-08 18:30:21 +00003537// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3538def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3539 imm:$src2))),
3540 addr:$dst),
3541 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3542 Requires<[HasSSE41]>;
3543
Evan Cheng3ea4d672008-03-05 08:19:16 +00003544let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003545 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003546 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003547 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3548 !strconcat(OpcodeStr,
3549 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3550 [(set VR128:$dst,
3551 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003552 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003553 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3554 !strconcat(OpcodeStr,
3555 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3556 [(set VR128:$dst,
3557 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3558 imm:$src3))]>, OpSize;
3559 }
3560}
3561
3562defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3563
Evan Cheng3ea4d672008-03-05 08:19:16 +00003564let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003565 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003566 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003567 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3568 !strconcat(OpcodeStr,
3569 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3570 [(set VR128:$dst,
3571 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3572 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003573 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003574 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3575 !strconcat(OpcodeStr,
3576 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3577 [(set VR128:$dst,
3578 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3579 imm:$src3)))]>, OpSize;
3580 }
3581}
3582
3583defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3584
Evan Cheng3ea4d672008-03-05 08:19:16 +00003585let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003586 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003587 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003588 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3589 !strconcat(OpcodeStr,
3590 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3591 [(set VR128:$dst,
3592 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003593 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003594 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3595 !strconcat(OpcodeStr,
3596 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3597 [(set VR128:$dst,
3598 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3599 imm:$src3))]>, OpSize;
3600 }
3601}
3602
Evan Chengc2054be2008-03-26 08:11:49 +00003603defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003604
3605let Defs = [EFLAGS] in {
3606def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3607 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3608def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3609 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3610}
3611
3612def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3613 "movntdqa\t{$src, $dst|$dst, $src}",
3614 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003615
3616/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3617let Constraints = "$src1 = $dst" in {
3618 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3619 Intrinsic IntId128, bit Commutable = 0> {
3620 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3621 (ins VR128:$src1, VR128:$src2),
3622 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3623 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3624 OpSize {
3625 let isCommutable = Commutable;
3626 }
3627 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3628 (ins VR128:$src1, i128mem:$src2),
3629 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3630 [(set VR128:$dst,
3631 (IntId128 VR128:$src1,
3632 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3633 }
3634}
3635
Nate Begeman235666b2008-07-17 17:04:58 +00003636defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003637
3638def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3639 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3640def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3641 (PCMPGTQrm VR128:$src1, addr:$src2)>;