blob: 1fafa46fa2d80df222eca2b7ffc63f7dfdee335f [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begeman2c87c422009-02-23 08:49:38 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begemand77e59e2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
46def X86pinsrb : SDNode<"X86ISD::PINSRB",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86pinsrw : SDNode<"X86ISD::PINSRW",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
52def X86insrtps : SDNode<"X86ISD::INSERTPS",
53 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
54 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071
72//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073// SSE Complex Patterns
74//===----------------------------------------------------------------------===//
75
76// These are 'extloads' from a scalar to the low element of a vector, zeroing
77// the top elements. These are used for the SSE 'ss' and 'sd' instruction
78// forms.
Rafael Espindolabca99f72009-04-08 21:14:34 +000079def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000080 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +000081def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000082 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083
84def ssmem : Operand<v4f32> {
85 let PrintMethod = "printf32mem";
Rafael Espindolabca99f72009-04-08 21:14:34 +000086 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm, i8imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087}
88def sdmem : Operand<v2f64> {
89 let PrintMethod = "printf64mem";
Rafael Espindolabca99f72009-04-08 21:14:34 +000090 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm, i8imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091}
92
93//===----------------------------------------------------------------------===//
94// SSE pattern fragments
95//===----------------------------------------------------------------------===//
96
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
98def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
99def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
100def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
101
Dan Gohman11821702007-07-27 17:16:43 +0000102// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000103def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman2a174122008-10-15 06:50:19 +0000104 (store node:$val, node:$ptr), [{
105 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000106}]>;
107
Dan Gohman11821702007-07-27 17:16:43 +0000108// Like 'load', but always requires vector alignment.
Dan Gohman2a174122008-10-15 06:50:19 +0000109def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
110 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000111}]>;
112
Dan Gohman11821702007-07-27 17:16:43 +0000113def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
114def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000115def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
116def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
117def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
118def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
119
120// Like 'load', but uses special alignment checks suitable for use in
121// memory operands in most SSE instructions, which are required to
122// be naturally aligned on some targets but not on others.
123// FIXME: Actually implement support for targets that don't require the
124// alignment. This probably wants a subtarget predicate.
Dan Gohman2a174122008-10-15 06:50:19 +0000125def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
126 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000127}]>;
128
Dan Gohman11821702007-07-27 17:16:43 +0000129def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
130def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000131def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
132def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
133def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
134def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000135def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000136
Bill Wendling3b15d722007-08-11 09:52:53 +0000137// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
138// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000139// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohman61efc5a2008-10-16 00:03:00 +0000140def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman2a174122008-10-15 06:50:19 +0000141 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000142}]>;
143
144def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000145def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
146def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
147def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
148
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
150def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
151def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
152def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
153def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
154def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
155
Evan Cheng56ec77b2008-09-24 23:27:55 +0000156def vzmovl_v2i64 : PatFrag<(ops node:$src),
157 (bitconvert (v2i64 (X86vzmovl
158 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
159def vzmovl_v4i32 : PatFrag<(ops node:$src),
160 (bitconvert (v4i32 (X86vzmovl
161 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
162
163def vzload_v2i64 : PatFrag<(ops node:$src),
164 (bitconvert (v2i64 (X86vzload node:$src)))>;
165
166
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167def fp32imm0 : PatLeaf<(f32 fpimm), [{
168 return N->isExactlyValue(+0.0);
169}]>;
170
171def PSxLDQ_imm : SDNodeXForm<imm, [{
172 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000173 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174}]>;
175
176// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
177// SHUFP* etc. imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000178def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 return getI8Imm(X86::getShuffleSHUFImmediate(N));
180}]>;
181
182// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
183// PSHUFHW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000184def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
186}]>;
187
188// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
189// PSHUFLW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000190def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
192}]>;
193
Nate Begeman543d2142009-04-27 18:41:29 +0000194def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
195 (vector_shuffle node:$lhs, node:$rhs), [{
196 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
197 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
198}]>;
199
200def movddup : PatFrag<(ops node:$lhs, node:$rhs),
201 (vector_shuffle node:$lhs, node:$rhs), [{
202 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
203}]>;
204
205def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
206 (vector_shuffle node:$lhs, node:$rhs), [{
207 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
208}]>;
209
210def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
211 (vector_shuffle node:$lhs, node:$rhs), [{
212 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
213}]>;
214
215def movhp : PatFrag<(ops node:$lhs, node:$rhs),
216 (vector_shuffle node:$lhs, node:$rhs), [{
217 return X86::isMOVHPMask(cast<ShuffleVectorSDNode>(N));
218}]>;
219
220def movlp : PatFrag<(ops node:$lhs, node:$rhs),
221 (vector_shuffle node:$lhs, node:$rhs), [{
222 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
223}]>;
224
225def movl : PatFrag<(ops node:$lhs, node:$rhs),
226 (vector_shuffle node:$lhs, node:$rhs), [{
227 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
228}]>;
229
230def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
231 (vector_shuffle node:$lhs, node:$rhs), [{
232 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
233}]>;
234
235def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
236 (vector_shuffle node:$lhs, node:$rhs), [{
237 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
238}]>;
239
240def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
241 (vector_shuffle node:$lhs, node:$rhs), [{
242 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
243}]>;
244
245def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
246 (vector_shuffle node:$lhs, node:$rhs), [{
247 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
248}]>;
249
250def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
251 (vector_shuffle node:$lhs, node:$rhs), [{
252 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
253}]>;
254
255def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
256 (vector_shuffle node:$lhs, node:$rhs), [{
257 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
258}]>;
259
260def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
261 (vector_shuffle node:$lhs, node:$rhs), [{
262 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263}], SHUFFLE_get_shuf_imm>;
264
Nate Begeman543d2142009-04-27 18:41:29 +0000265def shufp : PatFrag<(ops node:$lhs, node:$rhs),
266 (vector_shuffle node:$lhs, node:$rhs), [{
267 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268}], SHUFFLE_get_shuf_imm>;
269
Nate Begeman543d2142009-04-27 18:41:29 +0000270def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
271 (vector_shuffle node:$lhs, node:$rhs), [{
272 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273}], SHUFFLE_get_pshufhw_imm>;
274
Nate Begeman543d2142009-04-27 18:41:29 +0000275def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
276 (vector_shuffle node:$lhs, node:$rhs), [{
277 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278}], SHUFFLE_get_pshuflw_imm>;
279
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280//===----------------------------------------------------------------------===//
281// SSE scalar FP Instructions
282//===----------------------------------------------------------------------===//
283
284// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
285// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000286// These are expanded by the scheduler.
287let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000289 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000291 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
292 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000294 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000296 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
297 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000299 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 "#CMOV_V4F32 PSEUDO!",
301 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000302 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
303 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000305 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 "#CMOV_V2F64 PSEUDO!",
307 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000308 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
309 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000311 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 "#CMOV_V2I64 PSEUDO!",
313 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000314 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000315 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316}
317
318//===----------------------------------------------------------------------===//
319// SSE1 Instructions
320//===----------------------------------------------------------------------===//
321
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000323let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000324def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000325 "movss\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000326let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000327def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000330def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(store FR32:$src, addr:$dst)]>;
333
334// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000335def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000336 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000338def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000339 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000341def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
347
348// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000349def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000350 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000352def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000353 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 [(set GR32:$dst, (int_x86_sse_cvtss2si
355 (load addr:$src)))]>;
356
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000357// Match intrinisics which expect MM and XMM operand(s).
358def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
359 "cvtps2pi\t{$src, $dst|$dst, $src}",
360 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
361def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
362 "cvtps2pi\t{$src, $dst|$dst, $src}",
363 [(set VR64:$dst, (int_x86_sse_cvtps2pi
364 (load addr:$src)))]>;
365def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
366 "cvttps2pi\t{$src, $dst|$dst, $src}",
367 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
368def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
369 "cvttps2pi\t{$src, $dst|$dst, $src}",
370 [(set VR64:$dst, (int_x86_sse_cvttps2pi
371 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000372let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000373 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
374 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
375 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
376 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
377 VR64:$src2))]>;
378 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
379 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
380 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
381 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
382 (load addr:$src2)))]>;
383}
384
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000386def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000387 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 [(set GR32:$dst,
389 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000390def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000391 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 [(set GR32:$dst,
393 (int_x86_sse_cvttss2si(load addr:$src)))]>;
394
Evan Cheng3ea4d672008-03-05 08:19:16 +0000395let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000397 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000398 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
400 GR32:$src2))]>;
401 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000402 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000403 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
405 (loadi32 addr:$src2)))]>;
406}
407
408// Comparison instructions
Dan Gohmanf221da12009-01-09 02:27:34 +0000409let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000410 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000411 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000412 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000413let mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000414 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000415 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000416 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417}
418
Evan Cheng55687072007-09-14 21:48:26 +0000419let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000420def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000421 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000422 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000423def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000424 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000425 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000426 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000427} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428
429// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000430let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000431 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000432 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000433 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
435 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000436 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000437 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000438 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
440 (load addr:$src), imm:$cc))]>;
441}
442
Evan Cheng55687072007-09-14 21:48:26 +0000443let Defs = [EFLAGS] in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000444def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000445 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000446 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000447 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000448def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000449 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000450 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000451 (implicit EFLAGS)]>;
452
Dan Gohmanf221da12009-01-09 02:27:34 +0000453def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000454 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000455 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000456 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000457def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000458 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000459 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000460 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000461} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462
463// Aliases of packed SSE1 instructions for scalar use. These all have names that
464// start with 'Fs'.
465
466// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +0000467let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000468def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000469 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 Requires<[HasSSE1]>, TB, OpSize;
471
472// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
473// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000474let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000475def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000476 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477
478// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
479// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +0000480let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000481def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000482 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000483 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484
485// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000486let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487let isCommutable = 1 in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000488 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst),
489 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000490 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000492 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst),
493 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000494 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000496 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst),
497 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000498 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
500}
501
Dan Gohmanf221da12009-01-09 02:27:34 +0000502def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst),
503 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000504 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000506 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000507def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst),
508 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000509 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000511 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000512def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst),
513 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000514 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000516 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000517
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000518let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000520 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000521 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000522let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000524 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000525 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000527}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528
529/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
530///
531/// In addition, we also have a special variant of the scalar form here to
532/// represent the associated intrinsic operation. This form is unlike the
533/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000534/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535///
536/// These three forms can each be reg+reg or reg+mem, so there are a total of
537/// six "instructions".
538///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000539let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
541 SDNode OpNode, Intrinsic F32Int,
542 bit Commutable = 0> {
543 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000544 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000545 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
547 let isCommutable = Commutable;
548 }
549
550 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000551 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
552 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000553 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
555
556 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000557 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
558 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000559 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
561 let isCommutable = Commutable;
562 }
563
564 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000565 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
566 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000567 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000568 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569
570 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000571 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
572 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000573 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000574 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575
576 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000577 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
578 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000579 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 [(set VR128:$dst, (F32Int VR128:$src1,
581 sse_load_f32:$src2))]>;
582}
583}
584
585// Arithmetic instructions
586defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
587defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
588defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
589defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
590
591/// sse1_fp_binop_rm - Other SSE1 binops
592///
593/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
594/// instructions for a full-vector intrinsic form. Operations that map
595/// onto C operators don't use this form since they just use the plain
596/// vector form instead of having a separate vector intrinsic form.
597///
598/// This provides a total of eight "instructions".
599///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000600let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
602 SDNode OpNode,
603 Intrinsic F32Int,
604 Intrinsic V4F32Int,
605 bit Commutable = 0> {
606
607 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000608 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000609 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
611 let isCommutable = Commutable;
612 }
613
614 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000615 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
616 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
619
620 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000621 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
622 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000623 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
625 let isCommutable = Commutable;
626 }
627
628 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000629 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
630 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000631 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000632 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633
634 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000635 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
636 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000637 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
639 let isCommutable = Commutable;
640 }
641
642 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000643 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
644 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000645 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 [(set VR128:$dst, (F32Int VR128:$src1,
647 sse_load_f32:$src2))]>;
648
649 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000650 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
651 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000652 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
654 let isCommutable = Commutable;
655 }
656
657 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000658 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
659 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000660 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000661 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662}
663}
664
665defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
666 int_x86_sse_max_ss, int_x86_sse_max_ps>;
667defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
668 int_x86_sse_min_ss, int_x86_sse_min_ps>;
669
670//===----------------------------------------------------------------------===//
671// SSE packed FP Instructions
672
673// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000674let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000675def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000676 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000677let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000678def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000679 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000680 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681
Evan Chengb783fa32007-07-19 01:14:50 +0000682def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000683 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000684 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000686let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000687def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000688 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000689let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000690def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000691 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000692 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000693def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000694 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000695 [(store (v4f32 VR128:$src), addr:$dst)]>;
696
697// Intrinsic forms of MOVUPS load and store
Dan Gohman5574cc72008-12-03 18:15:48 +0000698let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000699def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000700 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000701 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000702def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000703 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000704 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705
Evan Cheng3ea4d672008-03-05 08:19:16 +0000706let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 let AddedComplexity = 20 in {
708 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000709 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000710 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000711 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000712 (movlp VR128:$src1,
713 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000715 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000716 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000717 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000718 (movhp VR128:$src1,
719 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000721} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722
Evan Chengd743a5f2008-05-10 00:59:18 +0000723
Evan Chengb783fa32007-07-19 01:14:50 +0000724def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000725 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
727 (iPTR 0))), addr:$dst)]>;
728
729// v2f64 extract element 1 is always custom lowered to unpack high to low
730// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000731def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000732 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +0000734 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
735 (undef)), (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736
Evan Cheng3ea4d672008-03-05 08:19:16 +0000737let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000738let AddedComplexity = 20 in {
Evan Cheng7581a822009-05-12 20:17:52 +0000739def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
740 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000741 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000743 (v4f32 (movhp VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744
Evan Cheng7581a822009-05-12 20:17:52 +0000745def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
746 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000747 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000749 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000751} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752
Nate Begemanb44aad72009-04-29 22:47:44 +0000753let AddedComplexity = 20 in {
Nate Begeman543d2142009-04-27 18:41:29 +0000754def : Pat<(v4f32 (movddup VR128:$src, (undef))),
Evan Chenga2497eb2008-09-25 20:50:48 +0000755 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begemanb44aad72009-04-29 22:47:44 +0000756def : Pat<(v2i64 (movddup VR128:$src, (undef))),
757 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
758}
Evan Chenga2497eb2008-09-25 20:50:48 +0000759
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760
761
762// Arithmetic
763
764/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
765///
766/// In addition, we also have a special variant of the scalar form here to
767/// represent the associated intrinsic operation. This form is unlike the
768/// plain scalar form, in that it takes an entire vector (instead of a
769/// scalar) and leaves the top elements undefined.
770///
771/// And, we have a special variant form for a full-vector intrinsic form.
772///
773/// These four forms can each have a reg or a mem operand, so there are a
774/// total of eight "instructions".
775///
776multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
777 SDNode OpNode,
778 Intrinsic F32Int,
779 Intrinsic V4F32Int,
780 bit Commutable = 0> {
781 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000782 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000783 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 [(set FR32:$dst, (OpNode FR32:$src))]> {
785 let isCommutable = Commutable;
786 }
787
788 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000789 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
792
793 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000794 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000795 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
797 let isCommutable = Commutable;
798 }
799
800 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000801 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000802 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000803 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804
805 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000806 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000807 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000808 [(set VR128:$dst, (F32Int VR128:$src))]> {
809 let isCommutable = Commutable;
810 }
811
812 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000813 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000814 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
816
817 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000818 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000819 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
821 let isCommutable = Commutable;
822 }
823
824 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000825 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000826 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000827 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828}
829
830// Square root.
831defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
832 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
833
834// Reciprocal approximations. Note that these typically require refinement
835// in order to obtain suitable precision.
836defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
837 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
838defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
839 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
840
841// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000842let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 let isCommutable = 1 in {
844 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000845 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000846 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 [(set VR128:$dst, (v2i64
848 (and VR128:$src1, VR128:$src2)))]>;
849 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000850 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000851 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 [(set VR128:$dst, (v2i64
853 (or VR128:$src1, VR128:$src2)))]>;
854 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000855 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000856 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 [(set VR128:$dst, (v2i64
858 (xor VR128:$src1, VR128:$src2)))]>;
859 }
860
861 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000862 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000863 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000864 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
865 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000867 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000868 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000869 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
870 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000872 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000873 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000874 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
875 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000877 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000878 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 [(set VR128:$dst,
880 (v2i64 (and (xor VR128:$src1,
881 (bc_v2i64 (v4i32 immAllOnesV))),
882 VR128:$src2)))]>;
883 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000884 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000885 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000887 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000889 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890}
891
Evan Cheng3ea4d672008-03-05 08:19:16 +0000892let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000894 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
895 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
896 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
897 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000899 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
900 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
901 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000902 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903}
Nate Begeman03605a02008-07-17 16:51:19 +0000904def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
905 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
906def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
907 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908
909// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000910let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
912 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000913 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000914 VR128:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000915 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000917 (v4f32 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000919 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000920 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000921 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000923 (v4f32 (shufp:$src3
924 VR128:$src1, (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925
926 let AddedComplexity = 10 in {
927 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000928 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000929 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000931 (v4f32 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000933 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000934 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000936 (v4f32 (unpckh VR128:$src1,
937 (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938
939 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000940 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000941 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000943 (v4f32 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000945 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000946 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000948 (unpckl VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000949 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000950} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951
952// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000953def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000954 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengd8296b82009-05-28 18:55:28 +0000956def MOVMSKPDrr : PDI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000957 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000958 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
959
Evan Chengd1d68072008-03-08 00:58:38 +0000960// Prefetch intrinsic.
961def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
962 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
963def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
964 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
965def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
966 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
967def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
968 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000969
970// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000971def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000972 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
974
975// Load, store, and memory fence
Evan Cheng68cca152009-05-27 18:38:01 +0000976def SFENCE : PSI<0xAE, MRM7r, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977
978// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000979def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000980 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000981def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000982 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983
984// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +0000985// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +0000986// load of an all-zeros value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +0000987let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000988def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000989 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000990 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991
Evan Chenga15896e2008-03-12 07:02:50 +0000992let Predicates = [HasSSE1] in {
993 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
994 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
995 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
996 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
997 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
998}
999
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000// FR32 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001001let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001002def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001003 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004 [(set VR128:$dst,
1005 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001006def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001007 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008 [(set VR128:$dst,
1009 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1010
1011// FIXME: may not be able to eliminate this movss with coalescing the src and
1012// dest register classes are different. We really want to write this pattern
1013// like this:
1014// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1015// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001016let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001017def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001018 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1020 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001021def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001022 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023 [(store (f32 (vector_extract (v4f32 VR128:$src),
1024 (iPTR 0))), addr:$dst)]>;
1025
1026
1027// Move to lower bits of a VR128, leaving upper bits alone.
1028// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001029let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001030let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001032 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001033 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034
1035 let AddedComplexity = 15 in
1036 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001037 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001038 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001040 (v4f32 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041}
1042
1043// Move to lower bits of a VR128 and zeroing upper bits.
1044// Loading from memory automatically zeroing upper bits.
1045let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001046def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001047 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001048 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001049 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050
Evan Cheng056afe12008-05-20 18:24:47 +00001051def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001052 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053
1054//===----------------------------------------------------------------------===//
1055// SSE2 Instructions
1056//===----------------------------------------------------------------------===//
1057
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001059let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001060def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001061 "movsd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001062let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001063def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001064 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001066def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001067 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 [(store FR64:$src, addr:$dst)]>;
1069
1070// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001071def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001072 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001074def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001075 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001077def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001078 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001080def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001081 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001083def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001084 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001086def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001087 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1089
1090// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001091def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001092 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1094 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001095def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001096 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1098 Requires<[HasSSE2]>;
1099
1100// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001101def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001102 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001104def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001105 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1107 (load addr:$src)))]>;
1108
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001109// Match intrinisics which expect MM and XMM operand(s).
1110def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1111 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1112 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1113def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1114 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1115 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001116 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001117def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1118 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1119 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1120def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1121 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1122 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001123 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001124def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1125 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1126 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1127def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1128 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1129 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1130 (load addr:$src)))]>;
1131
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001133def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001134 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135 [(set GR32:$dst,
1136 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001137def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001138 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1140 (load addr:$src)))]>;
1141
1142// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001143let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001144 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001145 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001146 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001147let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001148 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001149 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001150 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151}
1152
Evan Cheng950aac02007-09-25 01:57:46 +00001153let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001154def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001155 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001156 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001157def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001158 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001159 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001160 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001161} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001162
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001164let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001165 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001166 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001167 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1169 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001170 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001171 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001172 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1174 (load addr:$src), imm:$cc))]>;
1175}
1176
Evan Cheng950aac02007-09-25 01:57:46 +00001177let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001178def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001179 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001180 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1181 (implicit EFLAGS)]>;
1182def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001183 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001184 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1185 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186
Evan Chengb783fa32007-07-19 01:14:50 +00001187def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001188 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001189 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1190 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001191def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001192 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001193 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001194 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001195} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001196
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197// Aliases of packed SSE2 instructions for scalar use. These all have names that
1198// start with 'Fs'.
1199
1200// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00001201let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001202def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001203 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001204 Requires<[HasSSE2]>, TB, OpSize;
1205
1206// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1207// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001208let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001209def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001210 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211
1212// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1213// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +00001214let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001215def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001216 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001217 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218
1219// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001220let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001222 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1223 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001224 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001226 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1227 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001228 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001230 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1231 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001232 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1234}
1235
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001236def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1237 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001238 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001240 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001241def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1242 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001243 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001245 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001246def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1247 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001248 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001250 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001252let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001254 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001255 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001256let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001258 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001259 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001261}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262
1263/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1264///
1265/// In addition, we also have a special variant of the scalar form here to
1266/// represent the associated intrinsic operation. This form is unlike the
1267/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001268/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001269///
1270/// These three forms can each be reg+reg or reg+mem, so there are a total of
1271/// six "instructions".
1272///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001273let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1275 SDNode OpNode, Intrinsic F64Int,
1276 bit Commutable = 0> {
1277 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001278 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001279 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1281 let isCommutable = Commutable;
1282 }
1283
1284 // Scalar operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001285 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1286 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001287 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1289
1290 // Vector operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001291 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1292 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001293 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1295 let isCommutable = Commutable;
1296 }
1297
1298 // Vector operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001299 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1300 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001301 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf221da12009-01-09 02:27:34 +00001302 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001303
1304 // Intrinsic operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001305 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1306 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001307 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001308 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001309
1310 // Intrinsic operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001311 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1312 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001313 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314 [(set VR128:$dst, (F64Int VR128:$src1,
1315 sse_load_f64:$src2))]>;
1316}
1317}
1318
1319// Arithmetic instructions
1320defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1321defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1322defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1323defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1324
1325/// sse2_fp_binop_rm - Other SSE2 binops
1326///
1327/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1328/// instructions for a full-vector intrinsic form. Operations that map
1329/// onto C operators don't use this form since they just use the plain
1330/// vector form instead of having a separate vector intrinsic form.
1331///
1332/// This provides a total of eight "instructions".
1333///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001334let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001335multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1336 SDNode OpNode,
1337 Intrinsic F64Int,
1338 Intrinsic V2F64Int,
1339 bit Commutable = 0> {
1340
1341 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001342 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001343 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001344 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1345 let isCommutable = Commutable;
1346 }
1347
1348 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001349 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1350 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001351 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1353
1354 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001355 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1356 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001357 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001358 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1359 let isCommutable = Commutable;
1360 }
1361
1362 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001363 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1364 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001365 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001366 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001367
1368 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001369 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1370 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001371 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1373 let isCommutable = Commutable;
1374 }
1375
1376 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001377 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1378 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001379 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001380 [(set VR128:$dst, (F64Int VR128:$src1,
1381 sse_load_f64:$src2))]>;
1382
1383 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001384 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1385 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001386 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001387 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1388 let isCommutable = Commutable;
1389 }
1390
1391 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001392 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1393 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001394 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001395 [(set VR128:$dst, (V2F64Int VR128:$src1,
1396 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397}
1398}
1399
1400defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1401 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1402defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1403 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1404
1405//===----------------------------------------------------------------------===//
1406// SSE packed FP Instructions
1407
1408// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001409let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001410def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001411 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001412let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001413def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001414 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001415 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001416
Evan Chengb783fa32007-07-19 01:14:50 +00001417def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001418 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001419 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001421let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001422def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001423 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001424let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001425def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001426 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001427 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001428def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001429 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001430 [(store (v2f64 VR128:$src), addr:$dst)]>;
1431
1432// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001433def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001434 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001435 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001436def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001437 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001438 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001439
Evan Cheng3ea4d672008-03-05 08:19:16 +00001440let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001441 let AddedComplexity = 20 in {
1442 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001443 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001444 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001445 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001446 (v2f64 (movlp VR128:$src1,
1447 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001448 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001449 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001450 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001452 (v2f64 (movhp VR128:$src1,
1453 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001455} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456
Evan Chengb783fa32007-07-19 01:14:50 +00001457def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001458 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001459 [(store (f64 (vector_extract (v2f64 VR128:$src),
1460 (iPTR 0))), addr:$dst)]>;
1461
1462// v2f64 extract element 1 is always custom lowered to unpack high to low
1463// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001464def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001465 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001466 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +00001467 (v2f64 (unpckh VR128:$src, (undef))),
1468 (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469
1470// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001471def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001472 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001473 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1474 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001475def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001476 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1477 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1478 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479 TB, Requires<[HasSSE2]>;
1480
1481// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001482def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001483 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001484 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1485 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001486def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001487 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1488 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1489 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001490 XS, Requires<[HasSSE2]>;
1491
Evan Chengb783fa32007-07-19 01:14:50 +00001492def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001493 "cvtps2dq\t{$src, $dst|$dst, $src}",
1494 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001495def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001496 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001497 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001498 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001499// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001500def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001501 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1503 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001504def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001505 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001507 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001508 XS, Requires<[HasSSE2]>;
1509
1510// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001511def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001512 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1514 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001515def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001516 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001518 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519 XD, Requires<[HasSSE2]>;
1520
Evan Chengb783fa32007-07-19 01:14:50 +00001521def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001522 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001524def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001525 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001527 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528
1529// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001530def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001531 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1533 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001534def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001535 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001536 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1537 (load addr:$src)))]>,
1538 TB, Requires<[HasSSE2]>;
1539
Evan Chengb783fa32007-07-19 01:14:50 +00001540def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001541 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001542 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001543def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001544 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001545 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001546 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547
1548// Match intrinsics which expect XMM operand(s).
1549// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001550let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001551def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001552 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001553 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001554 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1555 GR32:$src2))]>;
1556def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001557 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001558 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001559 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1560 (loadi32 addr:$src2)))]>;
1561def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001562 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001563 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001564 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1565 VR128:$src2))]>;
1566def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001567 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001568 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001569 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1570 (load addr:$src2)))]>;
1571def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001572 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001573 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1575 VR128:$src2))]>, XS,
1576 Requires<[HasSSE2]>;
1577def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001578 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001579 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001580 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1581 (load addr:$src2)))]>, XS,
1582 Requires<[HasSSE2]>;
1583}
1584
1585// Arithmetic
1586
1587/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1588///
1589/// In addition, we also have a special variant of the scalar form here to
1590/// represent the associated intrinsic operation. This form is unlike the
1591/// plain scalar form, in that it takes an entire vector (instead of a
1592/// scalar) and leaves the top elements undefined.
1593///
1594/// And, we have a special variant form for a full-vector intrinsic form.
1595///
1596/// These four forms can each have a reg or a mem operand, so there are a
1597/// total of eight "instructions".
1598///
1599multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1600 SDNode OpNode,
1601 Intrinsic F64Int,
1602 Intrinsic V2F64Int,
1603 bit Commutable = 0> {
1604 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001605 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001606 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001607 [(set FR64:$dst, (OpNode FR64:$src))]> {
1608 let isCommutable = Commutable;
1609 }
1610
1611 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001612 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001613 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001614 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1615
1616 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001617 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001618 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001619 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1620 let isCommutable = Commutable;
1621 }
1622
1623 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001624 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001625 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001626 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627
1628 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001629 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001630 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001631 [(set VR128:$dst, (F64Int VR128:$src))]> {
1632 let isCommutable = Commutable;
1633 }
1634
1635 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001636 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001637 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001638 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1639
1640 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001641 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001642 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001643 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1644 let isCommutable = Commutable;
1645 }
1646
1647 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001648 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001649 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001650 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001651}
1652
1653// Square root.
1654defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1655 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1656
1657// There is no f64 version of the reciprocal approximation instructions.
1658
1659// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001660let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001661 let isCommutable = 1 in {
1662 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001663 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001664 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001665 [(set VR128:$dst,
1666 (and (bc_v2i64 (v2f64 VR128:$src1)),
1667 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1668 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001669 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001670 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001671 [(set VR128:$dst,
1672 (or (bc_v2i64 (v2f64 VR128:$src1)),
1673 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1674 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001675 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001676 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001677 [(set VR128:$dst,
1678 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1679 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1680 }
1681
1682 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001683 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001684 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001685 [(set VR128:$dst,
1686 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001687 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001689 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001690 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691 [(set VR128:$dst,
1692 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001693 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001694 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001695 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001696 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001697 [(set VR128:$dst,
1698 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001699 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001701 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001702 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001703 [(set VR128:$dst,
1704 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1705 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1706 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001707 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001708 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001709 [(set VR128:$dst,
1710 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001711 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001712}
1713
Evan Cheng3ea4d672008-03-05 08:19:16 +00001714let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001715 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001716 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1717 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1718 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001719 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001720 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001721 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1722 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1723 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001724 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001725}
Evan Cheng33754092008-08-05 22:19:15 +00001726def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001727 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001728def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001729 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001730
1731// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001732let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001733 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001734 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1735 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begeman543d2142009-04-27 18:41:29 +00001736 [(set VR128:$dst,
1737 (v2f64 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001738 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001739 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001741 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001742 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001743 (v2f64 (shufp:$src3
1744 VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745
1746 let AddedComplexity = 10 in {
1747 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001748 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001749 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001750 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001751 (v2f64 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001752 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001753 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001754 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001755 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001756 (v2f64 (unpckh VR128:$src1,
1757 (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001758
1759 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001760 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001761 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001762 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001763 (v2f64 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001764 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001765 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001766 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001768 (unpckl VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001770} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771
1772
1773//===----------------------------------------------------------------------===//
1774// SSE integer instructions
1775
1776// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001777let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001778def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001779 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001780let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001781def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001782 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001783 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001784let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001785def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001786 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001787 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001788let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001789def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001790 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001791 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001792 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001793let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001794def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001795 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001796 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001797 XS, Requires<[HasSSE2]>;
1798
Dan Gohman4a4f1512007-07-18 20:23:34 +00001799// Intrinsic forms of MOVDQU load and store
Dan Gohman5574cc72008-12-03 18:15:48 +00001800let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001801def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001802 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001803 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1804 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001805def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001806 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001807 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1808 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001809
Evan Cheng88004752008-03-05 08:11:27 +00001810let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001811
1812multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1813 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001814 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001815 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001816 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1817 let isCommutable = Commutable;
1818 }
Evan Chengb783fa32007-07-19 01:14:50 +00001819 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001820 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001821 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001822 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001823}
1824
Evan Chengf90f8f82008-05-03 00:52:09 +00001825multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1826 string OpcodeStr,
1827 Intrinsic IntId, Intrinsic IntId2> {
1828 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1829 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1830 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1831 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1832 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1833 [(set VR128:$dst, (IntId VR128:$src1,
1834 (bitconvert (memopv2i64 addr:$src2))))]>;
1835 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1836 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1837 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1838}
1839
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001840/// PDI_binop_rm - Simple SSE2 binary operator.
1841multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1842 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001843 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001844 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001845 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1846 let isCommutable = Commutable;
1847 }
Evan Chengb783fa32007-07-19 01:14:50 +00001848 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001849 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001850 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001851 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001852}
1853
1854/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1855///
1856/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1857/// to collapse (bitconvert VT to VT) into its operand.
1858///
1859multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1860 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001861 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001862 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001863 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1864 let isCommutable = Commutable;
1865 }
Evan Chengb783fa32007-07-19 01:14:50 +00001866 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001867 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001868 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001869}
1870
Evan Cheng3ea4d672008-03-05 08:19:16 +00001871} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001872
1873// 128-bit Integer Arithmetic
1874
1875defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1876defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1877defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1878defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1879
1880defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1881defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1882defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1883defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1884
1885defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1886defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1887defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1888defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1889
1890defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1891defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1892defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1893defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1894
1895defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1896
1897defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1898defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1899defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1900
1901defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1902
1903defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1904defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1905
1906
1907defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1908defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1909defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1910defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
Bill Wendling953ad2e2009-05-28 02:04:00 +00001911defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001912
1913
Evan Chengf90f8f82008-05-03 00:52:09 +00001914defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1915 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1916defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1917 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1918defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1919 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001920
Evan Chengf90f8f82008-05-03 00:52:09 +00001921defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1922 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1923defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1924 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001925defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001926 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001927
Evan Chengf90f8f82008-05-03 00:52:09 +00001928defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1929 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001930defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001931 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001932
1933// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001934let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001935 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001936 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001937 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001938 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001939 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001940 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941 // PSRADQri doesn't exist in SSE[1-3].
1942}
1943
1944let Predicates = [HasSSE2] in {
1945 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1946 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1947 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1948 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00001949 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
1950 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
1951 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
1952 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001953 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1954 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001955
1956 // Shift up / down and insert zero's.
1957 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1958 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1959 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1960 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001961}
1962
1963// Logical
1964defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1965defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1966defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1967
Evan Cheng3ea4d672008-03-05 08:19:16 +00001968let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001969 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001970 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001971 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1973 VR128:$src2)))]>;
1974
1975 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001976 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001977 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001978 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001979 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001980}
1981
1982// SSE2 Integer comparison
1983defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1984defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1985defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1986defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1987defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1988defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1989
Nate Begeman03605a02008-07-17 16:51:19 +00001990def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001991 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001992def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001993 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001994def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001995 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001996def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001997 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001998def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001999 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002000def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002001 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2002
Nate Begeman03605a02008-07-17 16:51:19 +00002003def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002004 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002005def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002006 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002007def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002008 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002009def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002010 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002011def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002012 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002013def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002014 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2015
2016
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002017// Pack instructions
2018defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2019defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2020defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2021
2022// Shuffle and unpack instructions
2023def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002024 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002025 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002026 [(set VR128:$dst, (v4i32 (pshufd:$src2
2027 VR128:$src1, (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002028def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002029 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002030 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002031 [(set VR128:$dst, (v4i32 (pshufd:$src2
Dan Gohman4a4f1512007-07-18 20:23:34 +00002032 (bc_v4i32(memopv2i64 addr:$src1)),
Nate Begeman543d2142009-04-27 18:41:29 +00002033 (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002034
2035// SSE2 with ImmT == Imm8 and XS prefix.
2036def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002037 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002038 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002039 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2040 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041 XS, Requires<[HasSSE2]>;
2042def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002043 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002044 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002045 [(set VR128:$dst, (v8i16 (pshufhw:$src2
2046 (bc_v8i16 (memopv2i64 addr:$src1)),
2047 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002048 XS, Requires<[HasSSE2]>;
2049
2050// SSE2 with ImmT == Imm8 and XD prefix.
2051def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman543d2142009-04-27 18:41:29 +00002052 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002053 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002054 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2055 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002056 XD, Requires<[HasSSE2]>;
2057def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman543d2142009-04-27 18:41:29 +00002058 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002059 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002060 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2061 (bc_v8i16 (memopv2i64 addr:$src1)),
2062 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002063 XD, Requires<[HasSSE2]>;
2064
2065
Evan Cheng3ea4d672008-03-05 08:19:16 +00002066let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002067 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002068 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002069 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002070 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002071 (v16i8 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002072 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002073 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002074 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002076 (unpckl VR128:$src1,
2077 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002078 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002079 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002080 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002081 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002082 (v8i16 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002083 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002084 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002085 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002086 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002087 (unpckl VR128:$src1,
2088 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002089 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002090 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002091 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002093 (v4i32 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002094 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002095 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002096 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002098 (unpckl VR128:$src1,
2099 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002101 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002102 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002104 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002105 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002106 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002107 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002108 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002109 (v2i64 (unpckl VR128:$src1,
2110 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002111
2112 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002113 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002114 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002115 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002116 (v16i8 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002117 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002118 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002119 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002120 [(set VR128:$dst,
2121 (unpckh VR128:$src1,
2122 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002124 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002125 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002127 (v8i16 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002128 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002129 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002130 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002131 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002132 (unpckh VR128:$src1,
2133 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002135 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002136 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002138 (v4i32 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002140 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002141 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002143 (unpckh VR128:$src1,
2144 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002146 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002147 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002148 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002149 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002150 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002151 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002152 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002153 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002154 (v2i64 (unpckh VR128:$src1,
2155 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002156}
2157
2158// Extract / Insert
2159def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002160 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002161 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002162 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002163 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002164let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002166 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002167 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002168 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002169 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002170 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002171 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002172 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002173 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002174 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002175 [(set VR128:$dst,
2176 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2177 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002178}
2179
2180// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002181def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002182 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002183 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2184
2185// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002186let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002187def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002188 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002189 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002190
Evan Cheng430de082009-02-10 22:06:28 +00002191let Uses = [RDI] in
2192def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2193 "maskmovdqu\t{$mask, $src|$src, $mask}",
2194 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2195
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002196// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002197def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002198 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002199 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002200def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002201 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002202 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002203def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002204 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002205 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2206 TB, Requires<[HasSSE2]>;
2207
2208// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002209def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002210 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211 TB, Requires<[HasSSE2]>;
2212
2213// Load, store, and memory fence
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002214def LFENCE : I<0xAE, MRM5r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002216def MFENCE : I<0xAE, MRM6r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002217 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2218
Andrew Lenharth785610d2008-02-16 01:24:58 +00002219//TODO: custom lower this so as to never even generate the noop
2220def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2221 (i8 0)), (NOOP)>;
2222def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2223def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2224def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2225 (i8 1)), (MFENCE)>;
2226
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002227// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +00002228// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +00002229// load of an all-ones value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +00002230let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002231 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002232 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002233 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002234
2235// FR64 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002236let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002237def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002238 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002239 [(set VR128:$dst,
2240 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002241def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002242 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002243 [(set VR128:$dst,
2244 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2245
Evan Chengb783fa32007-07-19 01:14:50 +00002246def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002247 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002248 [(set VR128:$dst,
2249 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002250def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002251 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252 [(set VR128:$dst,
2253 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2254
Evan Chengb783fa32007-07-19 01:14:50 +00002255def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002256 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002257 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2258
Evan Chengb783fa32007-07-19 01:14:50 +00002259def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002260 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002261 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2262
2263// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002264def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002265 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002266 [(set VR128:$dst,
2267 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2268 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002269def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002270 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002271 [(store (i64 (vector_extract (v2i64 VR128:$src),
2272 (iPTR 0))), addr:$dst)]>;
2273
2274// FIXME: may not be able to eliminate this movss with coalescing the src and
2275// dest register classes are different. We really want to write this pattern
2276// like this:
2277// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2278// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002279let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002280def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002281 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002282 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2283 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002284def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002285 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002286 [(store (f64 (vector_extract (v2f64 VR128:$src),
2287 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002288def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002289 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002290 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2291 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002292def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002293 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002294 [(store (i32 (vector_extract (v4i32 VR128:$src),
2295 (iPTR 0))), addr:$dst)]>;
2296
Evan Chengb783fa32007-07-19 01:14:50 +00002297def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002298 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002299 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002300def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002301 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002302 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2303
2304
2305// Move to lower bits of a VR128, leaving upper bits alone.
2306// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002307let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002308 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002309 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002310 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002311 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002312
2313 let AddedComplexity = 15 in
2314 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002315 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002316 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002317 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002318 (v2f64 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002319}
2320
2321// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002322def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002323 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002324 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2325
2326// Move to lower bits of a VR128 and zeroing upper bits.
2327// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002328let AddedComplexity = 20 in {
2329def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2330 "movsd\t{$src, $dst|$dst, $src}",
2331 [(set VR128:$dst,
2332 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2333 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002334
Evan Cheng056afe12008-05-20 18:24:47 +00002335def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2336 (MOVZSD2PDrm addr:$src)>;
2337def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002338 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002339def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002340}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002341
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002342// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002343let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002344def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002345 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002346 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002347 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002348// This is X86-64 only.
2349def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2350 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002351 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002352 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002353}
2354
2355let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002356def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002357 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002358 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002359 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002360 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002361
2362def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2363 (MOVZDI2PDIrm addr:$src)>;
2364def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2365 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002366def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2367 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002368
Evan Chengb783fa32007-07-19 01:14:50 +00002369def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002370 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002371 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002372 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002373 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002374 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002375
Evan Cheng3ad16c42008-05-22 18:56:56 +00002376def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2377 (MOVZQI2PQIrm addr:$src)>;
2378def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2379 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002380def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002381}
Evan Chenge9b9c672008-05-09 21:53:03 +00002382
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002383// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2384// IA32 document. movq xmm1, xmm2 does clear the high bits.
2385let AddedComplexity = 15 in
2386def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2387 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002388 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002389 XS, Requires<[HasSSE2]>;
2390
Evan Cheng056afe12008-05-20 18:24:47 +00002391let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002392def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2393 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002394 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002395 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002396 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002397
Evan Cheng056afe12008-05-20 18:24:47 +00002398def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2399 (MOVZPQILo2PQIrm addr:$src)>;
2400}
2401
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002402//===----------------------------------------------------------------------===//
2403// SSE3 Instructions
2404//===----------------------------------------------------------------------===//
2405
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002406// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002407def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002408 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002409 [(set VR128:$dst, (v4f32 (movshdup
2410 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002411def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002412 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002413 [(set VR128:$dst, (movshdup
2414 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002415
Evan Chengb783fa32007-07-19 01:14:50 +00002416def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002417 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002418 [(set VR128:$dst, (v4f32 (movsldup
2419 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002420def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002421 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002422 [(set VR128:$dst, (movsldup
2423 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002424
Evan Chengb783fa32007-07-19 01:14:50 +00002425def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002426 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002427 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002428def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002429 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002430 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002431 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2432 (undef))))]>;
Evan Chenga2497eb2008-09-25 20:50:48 +00002433
Nate Begeman543d2142009-04-27 18:41:29 +00002434def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2435 (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002436 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanb44aad72009-04-29 22:47:44 +00002437
2438let AddedComplexity = 5 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002439def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002440 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanb44aad72009-04-29 22:47:44 +00002441def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2442 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2443def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2444 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2445def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2446 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2447}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002448
2449// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002450let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002451 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002452 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002453 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002454 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2455 VR128:$src2))]>;
2456 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002457 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002458 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002459 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002460 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002461 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002462 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002463 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002464 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2465 VR128:$src2))]>;
2466 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002467 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002468 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002469 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002470 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002471}
2472
Evan Chengb783fa32007-07-19 01:14:50 +00002473def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002474 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002475 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2476
2477// Horizontal ops
2478class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002479 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002480 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002481 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2482class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002483 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002484 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002485 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002486class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002487 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002488 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002489 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2490class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002491 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002492 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002493 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002494
Evan Cheng3ea4d672008-03-05 08:19:16 +00002495let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002496 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2497 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2498 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2499 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2500 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2501 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2502 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2503 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2504}
2505
2506// Thread synchronization
Bill Wendling6ee76552009-05-28 23:40:46 +00002507def MONITOR : I<0x01, MRM1r, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002508 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Bill Wendling6ee76552009-05-28 23:40:46 +00002509def MWAIT : I<0x01, MRM1r, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002510 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2511
2512// vector_shuffle v1, <undef> <1, 1, 3, 3>
2513let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002514def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002515 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2516let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002517def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002518 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2519
2520// vector_shuffle v1, <undef> <0, 0, 2, 2>
2521let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002522 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002523 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2524let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002525 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002526 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2527
2528//===----------------------------------------------------------------------===//
2529// SSSE3 Instructions
2530//===----------------------------------------------------------------------===//
2531
Bill Wendling98680292007-08-10 06:22:27 +00002532/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002533multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2534 Intrinsic IntId64, Intrinsic IntId128> {
2535 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2536 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2537 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002538
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002539 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2540 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2541 [(set VR64:$dst,
2542 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2543
2544 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2545 (ins VR128:$src),
2546 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2547 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2548 OpSize;
2549
2550 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2551 (ins i128mem:$src),
2552 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2553 [(set VR128:$dst,
2554 (IntId128
2555 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002556}
2557
Bill Wendling98680292007-08-10 06:22:27 +00002558/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002559multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2560 Intrinsic IntId64, Intrinsic IntId128> {
2561 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2562 (ins VR64:$src),
2563 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2564 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002565
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002566 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2567 (ins i64mem:$src),
2568 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2569 [(set VR64:$dst,
2570 (IntId64
2571 (bitconvert (memopv4i16 addr:$src))))]>;
2572
2573 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2574 (ins VR128:$src),
2575 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2576 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2577 OpSize;
2578
2579 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2580 (ins i128mem:$src),
2581 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2582 [(set VR128:$dst,
2583 (IntId128
2584 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002585}
2586
2587/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002588multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2589 Intrinsic IntId64, Intrinsic IntId128> {
2590 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2591 (ins VR64:$src),
2592 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2593 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002594
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002595 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2596 (ins i64mem:$src),
2597 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2598 [(set VR64:$dst,
2599 (IntId64
2600 (bitconvert (memopv2i32 addr:$src))))]>;
2601
2602 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2603 (ins VR128:$src),
2604 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2605 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2606 OpSize;
2607
2608 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2609 (ins i128mem:$src),
2610 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2611 [(set VR128:$dst,
2612 (IntId128
2613 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002614}
2615
2616defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2617 int_x86_ssse3_pabs_b,
2618 int_x86_ssse3_pabs_b_128>;
2619defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2620 int_x86_ssse3_pabs_w,
2621 int_x86_ssse3_pabs_w_128>;
2622defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2623 int_x86_ssse3_pabs_d,
2624 int_x86_ssse3_pabs_d_128>;
2625
2626/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002627let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002628 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2629 Intrinsic IntId64, Intrinsic IntId128,
2630 bit Commutable = 0> {
2631 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2632 (ins VR64:$src1, VR64:$src2),
2633 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2634 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2635 let isCommutable = Commutable;
2636 }
2637 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2638 (ins VR64:$src1, i64mem:$src2),
2639 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2640 [(set VR64:$dst,
2641 (IntId64 VR64:$src1,
2642 (bitconvert (memopv8i8 addr:$src2))))]>;
2643
2644 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2645 (ins VR128:$src1, VR128:$src2),
2646 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2647 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2648 OpSize {
2649 let isCommutable = Commutable;
2650 }
2651 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2652 (ins VR128:$src1, i128mem:$src2),
2653 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2654 [(set VR128:$dst,
2655 (IntId128 VR128:$src1,
2656 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2657 }
2658}
2659
2660/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002661let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002662 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2663 Intrinsic IntId64, Intrinsic IntId128,
2664 bit Commutable = 0> {
2665 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2666 (ins VR64:$src1, VR64:$src2),
2667 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2668 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2669 let isCommutable = Commutable;
2670 }
2671 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2672 (ins VR64:$src1, i64mem:$src2),
2673 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2674 [(set VR64:$dst,
2675 (IntId64 VR64:$src1,
2676 (bitconvert (memopv4i16 addr:$src2))))]>;
2677
2678 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2679 (ins VR128:$src1, VR128:$src2),
2680 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2681 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2682 OpSize {
2683 let isCommutable = Commutable;
2684 }
2685 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2686 (ins VR128:$src1, i128mem:$src2),
2687 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2688 [(set VR128:$dst,
2689 (IntId128 VR128:$src1,
2690 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2691 }
2692}
2693
2694/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002695let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002696 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2697 Intrinsic IntId64, Intrinsic IntId128,
2698 bit Commutable = 0> {
2699 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2700 (ins VR64:$src1, VR64:$src2),
2701 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2702 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2703 let isCommutable = Commutable;
2704 }
2705 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2706 (ins VR64:$src1, i64mem:$src2),
2707 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2708 [(set VR64:$dst,
2709 (IntId64 VR64:$src1,
2710 (bitconvert (memopv2i32 addr:$src2))))]>;
2711
2712 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2713 (ins VR128:$src1, VR128:$src2),
2714 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2715 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2716 OpSize {
2717 let isCommutable = Commutable;
2718 }
2719 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2720 (ins VR128:$src1, i128mem:$src2),
2721 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2722 [(set VR128:$dst,
2723 (IntId128 VR128:$src1,
2724 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2725 }
2726}
2727
2728defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2729 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002730 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002731defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2732 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002733 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002734defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2735 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002736 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002737defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2738 int_x86_ssse3_phsub_w,
2739 int_x86_ssse3_phsub_w_128>;
2740defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2741 int_x86_ssse3_phsub_d,
2742 int_x86_ssse3_phsub_d_128>;
2743defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2744 int_x86_ssse3_phsub_sw,
2745 int_x86_ssse3_phsub_sw_128>;
2746defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2747 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002748 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002749defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2750 int_x86_ssse3_pmul_hr_sw,
2751 int_x86_ssse3_pmul_hr_sw_128, 1>;
2752defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2753 int_x86_ssse3_pshuf_b,
2754 int_x86_ssse3_pshuf_b_128>;
2755defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2756 int_x86_ssse3_psign_b,
2757 int_x86_ssse3_psign_b_128>;
2758defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2759 int_x86_ssse3_psign_w,
2760 int_x86_ssse3_psign_w_128>;
Evan Chengabfed472009-05-28 18:48:53 +00002761defm PSIGND : SS3I_binop_rm_int_32<0x0A, "psignd",
Bill Wendling98680292007-08-10 06:22:27 +00002762 int_x86_ssse3_psign_d,
2763 int_x86_ssse3_psign_d_128>;
2764
Evan Cheng3ea4d672008-03-05 08:19:16 +00002765let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002766 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2767 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002768 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002769 [(set VR64:$dst,
2770 (int_x86_ssse3_palign_r
2771 VR64:$src1, VR64:$src2,
2772 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002773 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002774 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002775 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002776 [(set VR64:$dst,
2777 (int_x86_ssse3_palign_r
2778 VR64:$src1,
2779 (bitconvert (memopv2i32 addr:$src2)),
2780 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002781
Bill Wendling1dc817c2007-08-10 09:00:17 +00002782 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2783 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002784 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002785 [(set VR128:$dst,
2786 (int_x86_ssse3_palign_r_128
2787 VR128:$src1, VR128:$src2,
2788 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002789 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002790 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002791 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002792 [(set VR128:$dst,
2793 (int_x86_ssse3_palign_r_128
2794 VR128:$src1,
2795 (bitconvert (memopv4i32 addr:$src2)),
2796 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002797}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002798
Nate Begeman2c87c422009-02-23 08:49:38 +00002799def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2800 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2801def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2802 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2803
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002804//===----------------------------------------------------------------------===//
2805// Non-Instruction Patterns
2806//===----------------------------------------------------------------------===//
2807
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002808// extload f32 -> f64. This matches load+fextend because we have a hack in
2809// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2810// Since these loads aren't folded into the fextend, we have to match it
2811// explicitly here.
2812let Predicates = [HasSSE2] in
2813 def : Pat<(fextend (loadf32 addr:$src)),
2814 (CVTSS2SDrm addr:$src)>;
2815
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002816// bit_convert
2817let Predicates = [HasSSE2] in {
2818 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2819 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2820 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2821 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2822 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2823 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2824 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2825 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2826 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2827 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2828 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2829 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2830 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2831 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2832 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2833 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2834 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2835 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2836 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2837 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2838 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2839 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2840 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2841 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2842 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2843 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2844 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2845 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2846 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2847 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2848}
2849
2850// Move scalar to XMM zero-extended
2851// movd to XMM register zero-extends
2852let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002853// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002854def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002855 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002856def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002857 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00002858def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002859 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002860def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002861 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002862}
2863
2864// Splat v2f64 / v2i64
2865let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002866def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002867 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002868def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002869 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002870def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002871 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002872def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002873 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2874}
2875
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876// Special unary SHUFPSrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00002877def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
2878 (SHUFPSrri VR128:$src1, VR128:$src1,
2879 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002880 Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002881let AddedComplexity = 5 in
2882def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
2883 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
2884 Requires<[HasSSE2]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002885// Special unary SHUFPDrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00002886def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
2887 (SHUFPDrri VR128:$src1, VR128:$src1,
2888 (SHUFFLE_get_shuf_imm VR128:$src3))>,
2889 Requires<[HasSSE2]>;
2890// Special unary SHUFPDrri case.
2891def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
2892 (SHUFPDrri VR128:$src1, VR128:$src1,
2893 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7dc19012007-08-02 21:17:01 +00002894 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002895// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman543d2142009-04-27 18:41:29 +00002896def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
2897 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002898 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00002899
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002900// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman543d2142009-04-27 18:41:29 +00002901def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
2902 (SHUFPSrri VR128:$src1, VR128:$src2,
2903 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002904 Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002905def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
2906 (SHUFPSrmi VR128:$src1, addr:$src2,
2907 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002908 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002909// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman543d2142009-04-27 18:41:29 +00002910def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
2911 (SHUFPDrri VR128:$src1, VR128:$src2,
2912 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002913 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002914
2915// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002916let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002917def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
2918 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002919 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002920def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
2921 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002922 Requires<[OptForSpeed, HasSSE2]>;
2923}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002924let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002925def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002926 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002927def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002928 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002929def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002930 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002931def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002932 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002933}
2934
2935// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002936let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002937def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
2938 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002939 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002940def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
2941 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002942 Requires<[OptForSpeed, HasSSE2]>;
2943}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002944let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002945def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002946 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002947def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002948 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002949def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002950 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002951def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002952 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002953}
2954
Evan Cheng13559d62008-09-26 23:41:32 +00002955let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002956// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002957def : Pat<(v4i32 (movhp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002958 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2959
2960// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00002961def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002962 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2963
2964// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00002965def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002966 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman543d2142009-04-27 18:41:29 +00002967def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002968 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2969}
2970
2971let AddedComplexity = 20 in {
2972// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2973// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002974def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002975 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002976def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002977 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002978def : Pat<(v4f32 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002979 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002980def : Pat<(v2f64 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002981 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2982
Nate Begeman543d2142009-04-27 18:41:29 +00002983def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002984 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002985def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002986 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002987def : Pat<(v4i32 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002988 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002989def : Pat<(v2i64 (movhp VR128:$src1, (load addr:$src2))),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00002990 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002991}
2992
Evan Cheng2b2a7012008-05-23 21:23:16 +00002993// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
2994// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002995def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002996 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002997def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002998 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002999def : Pat<(store (v4f32 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003000 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003001def : Pat<(store (v2f64 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003002 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3003
Nate Begeman543d2142009-04-27 18:41:29 +00003004def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3005 addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003006 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003007def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003008 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003009def : Pat<(store (v4i32 (movhp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3010 addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003011 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003012def : Pat<(store (v2i64 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003013 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3014
3015
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003016let AddedComplexity = 15 in {
3017// Setting the lowest element in the vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003018def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003019 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003020def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003021 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3022
3023// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
Nate Begeman543d2142009-04-27 18:41:29 +00003024def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003025 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003026def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003027 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3028}
3029
3030// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003031let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00003032def : Pat<(v2f64 (movl immAllZerosV_bc, VR128:$src)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003033 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003034def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003035 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003036
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003037// Some special case pandn patterns.
3038def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3039 VR128:$src2)),
3040 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3041def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3042 VR128:$src2)),
3043 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3044def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3045 VR128:$src2)),
3046 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3047
3048def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003049 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003050 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3051def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003052 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003053 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3054def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003055 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003056 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3057
Nate Begeman78246ca2007-11-17 03:58:34 +00003058// vector -> vector casts
3059def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3060 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3061def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3062 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003063def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3064 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3065def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3066 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003067
Evan Cheng51a49b22007-07-20 00:27:43 +00003068// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003069def : Pat<(alignedloadv4i32 addr:$src),
3070 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3071def : Pat<(loadv4i32 addr:$src),
3072 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003073def : Pat<(alignedloadv2i64 addr:$src),
3074 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3075def : Pat<(loadv2i64 addr:$src),
3076 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3077
3078def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3079 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3080def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3081 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3082def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3083 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3084def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3085 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3086def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3087 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3088def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3089 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3090def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3091 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3092def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3093 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003094
3095//===----------------------------------------------------------------------===//
3096// SSE4.1 Instructions
3097//===----------------------------------------------------------------------===//
3098
Dale Johannesena7d2b442008-10-10 23:51:03 +00003099multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003100 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003101 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003102 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003103 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003104 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003105 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003106 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003107 !strconcat(OpcodeStr,
3108 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003109 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3110 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003111
3112 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003113 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003114 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003115 !strconcat(OpcodeStr,
3116 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003117 [(set VR128:$dst,
3118 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003119 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003120
Nate Begemanb2975562008-02-03 07:18:54 +00003121 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003122 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003123 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003124 !strconcat(OpcodeStr,
3125 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003126 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3127 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003128
3129 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003130 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003131 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003132 !strconcat(OpcodeStr,
3133 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003134 [(set VR128:$dst,
3135 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003136 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003137}
3138
Dale Johannesena7d2b442008-10-10 23:51:03 +00003139let Constraints = "$src1 = $dst" in {
3140multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3141 string OpcodeStr,
3142 Intrinsic F32Int,
3143 Intrinsic F64Int> {
3144 // Intrinsic operation, reg.
3145 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
3146 (outs VR128:$dst),
3147 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3148 !strconcat(OpcodeStr,
3149 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3150 [(set VR128:$dst,
3151 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3152 OpSize;
3153
3154 // Intrinsic operation, mem.
3155 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3156 (outs VR128:$dst),
3157 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
3158 !strconcat(OpcodeStr,
3159 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3160 [(set VR128:$dst,
3161 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3162 OpSize;
3163
3164 // Intrinsic operation, reg.
3165 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
3166 (outs VR128:$dst),
3167 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3168 !strconcat(OpcodeStr,
3169 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3170 [(set VR128:$dst,
3171 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3172 OpSize;
3173
3174 // Intrinsic operation, mem.
3175 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
3176 (outs VR128:$dst),
3177 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3178 !strconcat(OpcodeStr,
3179 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3180 [(set VR128:$dst,
3181 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3182 OpSize;
3183}
3184}
3185
Nate Begemanb2975562008-02-03 07:18:54 +00003186// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003187defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3188 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3189defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3190 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003191
3192// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3193multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3194 Intrinsic IntId128> {
3195 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3196 (ins VR128:$src),
3197 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3198 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3199 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3200 (ins i128mem:$src),
3201 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3202 [(set VR128:$dst,
3203 (IntId128
3204 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3205}
3206
3207defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3208 int_x86_sse41_phminposuw>;
3209
3210/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003211let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003212 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3213 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003214 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3215 (ins VR128:$src1, VR128:$src2),
3216 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3217 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3218 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003219 let isCommutable = Commutable;
3220 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003221 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3222 (ins VR128:$src1, i128mem:$src2),
3223 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3224 [(set VR128:$dst,
3225 (IntId128 VR128:$src1,
3226 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003227 }
3228}
3229
3230defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3231 int_x86_sse41_pcmpeqq, 1>;
3232defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3233 int_x86_sse41_packusdw, 0>;
3234defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3235 int_x86_sse41_pminsb, 1>;
3236defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3237 int_x86_sse41_pminsd, 1>;
3238defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3239 int_x86_sse41_pminud, 1>;
3240defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3241 int_x86_sse41_pminuw, 1>;
3242defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3243 int_x86_sse41_pmaxsb, 1>;
3244defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3245 int_x86_sse41_pmaxsd, 1>;
3246defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3247 int_x86_sse41_pmaxud, 1>;
3248defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3249 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003250
Mon P Wang14edb092008-12-18 21:42:19 +00003251defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3252
Nate Begeman03605a02008-07-17 16:51:19 +00003253def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3254 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3255def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3256 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3257
Nate Begeman58057962008-02-09 01:38:08 +00003258/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003259let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003260 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3261 SDNode OpNode, Intrinsic IntId128,
3262 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003263 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3264 (ins VR128:$src1, VR128:$src2),
3265 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003266 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3267 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003268 let isCommutable = Commutable;
3269 }
3270 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3271 (ins VR128:$src1, VR128:$src2),
3272 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3273 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3274 OpSize {
3275 let isCommutable = Commutable;
3276 }
3277 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3278 (ins VR128:$src1, i128mem:$src2),
3279 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3280 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003281 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003282 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3283 (ins VR128:$src1, i128mem:$src2),
3284 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3285 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003286 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003287 OpSize;
3288 }
3289}
Dan Gohmane3731f52008-05-23 17:49:40 +00003290defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003291 int_x86_sse41_pmulld, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003292
Evan Cheng78d00612008-03-14 07:39:27 +00003293/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003294let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003295 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3296 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003297 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003298 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3299 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003300 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003301 [(set VR128:$dst,
3302 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3303 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003304 let isCommutable = Commutable;
3305 }
Evan Cheng78d00612008-03-14 07:39:27 +00003306 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003307 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3308 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003309 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003310 [(set VR128:$dst,
3311 (IntId128 VR128:$src1,
3312 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3313 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003314 }
3315}
3316
3317defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3318 int_x86_sse41_blendps, 0>;
3319defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3320 int_x86_sse41_blendpd, 0>;
3321defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3322 int_x86_sse41_pblendw, 0>;
3323defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3324 int_x86_sse41_dpps, 1>;
3325defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3326 int_x86_sse41_dppd, 1>;
3327defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003328 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003329
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003330
Evan Cheng78d00612008-03-14 07:39:27 +00003331/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003332let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003333 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3334 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3335 (ins VR128:$src1, VR128:$src2),
3336 !strconcat(OpcodeStr,
3337 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3338 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3339 OpSize;
3340
3341 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3342 (ins VR128:$src1, i128mem:$src2),
3343 !strconcat(OpcodeStr,
3344 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3345 [(set VR128:$dst,
3346 (IntId VR128:$src1,
3347 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3348 }
3349}
3350
3351defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3352defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3353defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3354
3355
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003356multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3357 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3358 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3359 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3360
3361 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3362 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003363 [(set VR128:$dst,
3364 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3365 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003366}
3367
3368defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3369defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3370defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3371defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3372defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3373defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3374
Evan Cheng56ec77b2008-09-24 23:27:55 +00003375// Common patterns involving scalar load.
3376def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3377 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3378def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3379 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3380
3381def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3382 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3383def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3384 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3385
3386def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3387 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3388def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3389 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3390
3391def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3392 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3393def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3394 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3395
3396def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3397 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3398def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3399 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3400
3401def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3402 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3403def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3404 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3405
3406
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003407multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3408 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3409 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3410 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3411
3412 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3413 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003414 [(set VR128:$dst,
3415 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3416 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003417}
3418
3419defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3420defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3421defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3422defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3423
Evan Cheng56ec77b2008-09-24 23:27:55 +00003424// Common patterns involving scalar load
3425def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003426 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003427def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003428 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003429
3430def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003431 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003432def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003433 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003434
3435
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003436multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3437 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3438 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3439 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3440
Evan Cheng56ec77b2008-09-24 23:27:55 +00003441 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003442 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3443 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003444 [(set VR128:$dst, (IntId (bitconvert
3445 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3446 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003447}
3448
3449defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3450defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3451
Evan Cheng56ec77b2008-09-24 23:27:55 +00003452// Common patterns involving scalar load
3453def : Pat<(int_x86_sse41_pmovsxbq
3454 (bitconvert (v4i32 (X86vzmovl
3455 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003456 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003457
3458def : Pat<(int_x86_sse41_pmovzxbq
3459 (bitconvert (v4i32 (X86vzmovl
3460 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003461 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003462
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003463
Nate Begemand77e59e2008-02-11 04:19:36 +00003464/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3465multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003466 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003467 (ins VR128:$src1, i32i8imm:$src2),
3468 !strconcat(OpcodeStr,
3469 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003470 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3471 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003472 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003473 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3474 !strconcat(OpcodeStr,
3475 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003476 []>, OpSize;
3477// FIXME:
3478// There's an AssertZext in the way of writing the store pattern
3479// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003480}
3481
Nate Begemand77e59e2008-02-11 04:19:36 +00003482defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003483
Nate Begemand77e59e2008-02-11 04:19:36 +00003484
3485/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3486multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003487 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003488 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3489 !strconcat(OpcodeStr,
3490 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3491 []>, OpSize;
3492// FIXME:
3493// There's an AssertZext in the way of writing the store pattern
3494// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3495}
3496
3497defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3498
3499
3500/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3501multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003502 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003503 (ins VR128:$src1, i32i8imm:$src2),
3504 !strconcat(OpcodeStr,
3505 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3506 [(set GR32:$dst,
3507 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003508 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003509 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3510 !strconcat(OpcodeStr,
3511 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3512 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3513 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003514}
3515
Nate Begemand77e59e2008-02-11 04:19:36 +00003516defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003517
Nate Begemand77e59e2008-02-11 04:19:36 +00003518
Evan Cheng6c249332008-03-24 21:52:23 +00003519/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3520/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003521multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003522 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003523 (ins VR128:$src1, i32i8imm:$src2),
3524 !strconcat(OpcodeStr,
3525 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003526 [(set GR32:$dst,
3527 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003528 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003529 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003530 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3531 !strconcat(OpcodeStr,
3532 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003533 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003534 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003535}
3536
Nate Begemand77e59e2008-02-11 04:19:36 +00003537defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003538
Dan Gohmana41862a2008-08-08 18:30:21 +00003539// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3540def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3541 imm:$src2))),
3542 addr:$dst),
3543 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3544 Requires<[HasSSE41]>;
3545
Evan Cheng3ea4d672008-03-05 08:19:16 +00003546let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003547 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003548 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003549 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3550 !strconcat(OpcodeStr,
3551 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3552 [(set VR128:$dst,
3553 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003554 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003555 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3556 !strconcat(OpcodeStr,
3557 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3558 [(set VR128:$dst,
3559 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3560 imm:$src3))]>, OpSize;
3561 }
3562}
3563
3564defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3565
Evan Cheng3ea4d672008-03-05 08:19:16 +00003566let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003567 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003568 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003569 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3570 !strconcat(OpcodeStr,
3571 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3572 [(set VR128:$dst,
3573 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3574 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003575 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003576 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3577 !strconcat(OpcodeStr,
3578 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3579 [(set VR128:$dst,
3580 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3581 imm:$src3)))]>, OpSize;
3582 }
3583}
3584
3585defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3586
Evan Cheng3ea4d672008-03-05 08:19:16 +00003587let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003588 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003589 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003590 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3591 !strconcat(OpcodeStr,
3592 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3593 [(set VR128:$dst,
3594 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003595 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003596 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3597 !strconcat(OpcodeStr,
3598 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3599 [(set VR128:$dst,
3600 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3601 imm:$src3))]>, OpSize;
3602 }
3603}
3604
Evan Chengc2054be2008-03-26 08:11:49 +00003605defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003606
3607let Defs = [EFLAGS] in {
3608def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3609 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3610def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3611 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3612}
3613
3614def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3615 "movntdqa\t{$src, $dst|$dst, $src}",
3616 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003617
3618/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3619let Constraints = "$src1 = $dst" in {
3620 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3621 Intrinsic IntId128, bit Commutable = 0> {
3622 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3623 (ins VR128:$src1, VR128:$src2),
3624 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3625 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3626 OpSize {
3627 let isCommutable = Commutable;
3628 }
3629 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3630 (ins VR128:$src1, i128mem:$src2),
3631 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3632 [(set VR128:$dst,
3633 (IntId128 VR128:$src1,
3634 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3635 }
3636}
3637
Nate Begeman235666b2008-07-17 17:04:58 +00003638defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003639
3640def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3641 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3642def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3643 (PCMPGTQrm VR128:$src1, addr:$src2)>;