blob: d2972960953673244ab7dea5853eba86a2065b28 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000030#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000031#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000032#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000033#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000034#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Chris Lattner3ac18842010-08-24 23:20:40 +000073static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
74 const SDValue *Parts, unsigned NumParts,
75 EVT PartVT, EVT ValueVT);
76
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000077/// getCopyFromParts - Create a value that contains the specified legal parts
78/// combined into the value they represent. If the parts combine to a type
79/// larger then ValueVT then AssertOp can be used to specify whether the extra
80/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
81/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000082static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000083 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000084 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000085 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +000086 if (ValueVT.isVector())
87 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
88
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000090 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091 SDValue Val = Parts[0];
92
93 if (NumParts > 1) {
94 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +000095 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096 unsigned PartBits = PartVT.getSizeInBits();
97 unsigned ValueBits = ValueVT.getSizeInBits();
98
99 // Assemble the power of 2 part.
100 unsigned RoundParts = NumParts & (NumParts - 1) ?
101 1 << Log2_32(NumParts) : NumParts;
102 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000104 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 SDValue Lo, Hi;
106
Owen Anderson23b9b192009-08-12 00:36:31 +0000107 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000109 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000112 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000113 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000114 } else {
Chris Lattner3ac18842010-08-24 23:20:40 +0000115 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[0]);
116 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000117 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000119 if (TLI.isBigEndian())
120 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000121
Chris Lattner3ac18842010-08-24 23:20:40 +0000122 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 if (RoundParts < NumParts) {
125 // Assemble the trailing non-power-of-2 part.
126 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000127 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130
131 // Combine the round and odd parts.
132 Lo = Val;
133 if (TLI.isBigEndian())
134 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000135 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000136 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
137 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000139 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000140 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
141 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000143 } else if (PartVT.isFloatingPoint()) {
144 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000146 "Unexpected split");
147 SDValue Lo, Hi;
Chris Lattner3ac18842010-08-24 23:20:40 +0000148 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[0]);
149 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000150 if (TLI.isBigEndian())
151 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000153 } else {
154 // FP split into integer parts (soft fp)
155 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
156 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000157 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000158 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000159 }
160 }
161
162 // There is now one part, held in Val. Correct it to match ValueVT.
163 PartVT = Val.getValueType();
164
165 if (PartVT == ValueVT)
166 return Val;
167
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000169 if (ValueVT.bitsLT(PartVT)) {
170 // For a truncate, see if we have any information to
171 // indicate whether the truncated bits will always be
172 // zero or sign-extension.
173 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000176 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000178 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000179 }
180
181 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000182 // FP_ROUND's are always exact here.
183 if (ValueVT.bitsLT(Val.getValueType()))
184 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000185 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 }
189
Bill Wendling4533cac2010-01-28 21:51:40 +0000190 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192
Torok Edwinc23197a2009-07-14 16:55:14 +0000193 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 return SDValue();
195}
196
Chris Lattner3ac18842010-08-24 23:20:40 +0000197/// getCopyFromParts - Create a value that contains the specified legal parts
198/// combined into the value they represent. If the parts combine to a type
199/// larger then ValueVT then AssertOp can be used to specify whether the extra
200/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
201/// (ISD::AssertSext).
202static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
203 const SDValue *Parts, unsigned NumParts,
204 EVT PartVT, EVT ValueVT) {
205 assert(ValueVT.isVector() && "Not a vector value");
206 assert(NumParts > 0 && "No parts to assemble!");
207 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
208 SDValue Val = Parts[0];
209
210 // Handle a multi-element vector.
211 if (NumParts > 1) {
212 EVT IntermediateVT, RegisterVT;
213 unsigned NumIntermediates;
214 unsigned NumRegs =
215 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
216 NumIntermediates, RegisterVT);
217 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
218 NumParts = NumRegs; // Silence a compiler warning.
219 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
220 assert(RegisterVT == Parts[0].getValueType() &&
221 "Part type doesn't match part!");
222
223 // Assemble the parts into intermediate operands.
224 SmallVector<SDValue, 8> Ops(NumIntermediates);
225 if (NumIntermediates == NumParts) {
226 // If the register was not expanded, truncate or copy the value,
227 // as appropriate.
228 for (unsigned i = 0; i != NumParts; ++i)
229 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
230 PartVT, IntermediateVT);
231 } else if (NumParts > 0) {
232 // If the intermediate type was expanded, build the intermediate
233 // operands from the parts.
234 assert(NumParts % NumIntermediates == 0 &&
235 "Must expand into a divisible number of parts!");
236 unsigned Factor = NumParts / NumIntermediates;
237 for (unsigned i = 0; i != NumIntermediates; ++i)
238 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
239 PartVT, IntermediateVT);
240 }
241
242 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
243 // intermediate operands.
244 Val = DAG.getNode(IntermediateVT.isVector() ?
245 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
246 ValueVT, &Ops[0], NumIntermediates);
247 }
248
249 // There is now one part, held in Val. Correct it to match ValueVT.
250 PartVT = Val.getValueType();
251
252 if (PartVT == ValueVT)
253 return Val;
254
255 if (PartVT.isVector()) // Vector/Vector bitcast.
256 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
257
258 assert(ValueVT.getVectorElementType() == PartVT &&
259 ValueVT.getVectorNumElements() == 1 &&
260 "Only trivial scalar-to-vector conversions should get here!");
261 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
262}
263
264
265
Chris Lattnera13b8602010-08-24 23:10:06 +0000266
267static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
268 SDValue Val, SDValue *Parts, unsigned NumParts,
269 EVT PartVT);
270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000271/// getCopyToParts - Create a series of nodes that contain the specified value
272/// split into legal parts. If the parts contain more bits than Val, then, for
273/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000274static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000275 SDValue Val, SDValue *Parts, unsigned NumParts,
276 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000277 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000278 EVT ValueVT = Val.getValueType();
Chris Lattnera13b8602010-08-24 23:10:06 +0000279
280 // Handle the vector case separately.
281 if (ValueVT.isVector())
282 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
283
284 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000285 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000286 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000287 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
288
Chris Lattnera13b8602010-08-24 23:10:06 +0000289 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 return;
291
Chris Lattnera13b8602010-08-24 23:10:06 +0000292 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
293 if (PartVT == ValueVT) {
294 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000295 Parts[0] = Val;
296 return;
297 }
298
Chris Lattnera13b8602010-08-24 23:10:06 +0000299 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
300 // If the parts cover more bits than the value has, promote the value.
301 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
302 assert(NumParts == 1 && "Do not know what to promote to!");
303 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
304 } else {
305 assert(PartVT.isInteger() && ValueVT.isInteger() &&
306 "Unknown mismatch!");
307 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
308 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
309 }
310 } else if (PartBits == ValueVT.getSizeInBits()) {
311 // Different types of the same size.
312 assert(NumParts == 1 && PartVT != ValueVT);
313 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
314 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
315 // If the parts cover less bits than value has, truncate the value.
316 assert(PartVT.isInteger() && ValueVT.isInteger() &&
317 "Unknown mismatch!");
318 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
319 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
320 }
321
322 // The value may have changed - recompute ValueVT.
323 ValueVT = Val.getValueType();
324 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
325 "Failed to tile the value with PartVT!");
326
327 if (NumParts == 1) {
328 assert(PartVT == ValueVT && "Type conversion failed!");
329 Parts[0] = Val;
330 return;
331 }
332
333 // Expand the value into multiple parts.
334 if (NumParts & (NumParts - 1)) {
335 // The number of parts is not a power of 2. Split off and copy the tail.
336 assert(PartVT.isInteger() && ValueVT.isInteger() &&
337 "Do not know what to expand to!");
338 unsigned RoundParts = 1 << Log2_32(NumParts);
339 unsigned RoundBits = RoundParts * PartBits;
340 unsigned OddParts = NumParts - RoundParts;
341 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
342 DAG.getIntPtrConstant(RoundBits));
343 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
344
345 if (TLI.isBigEndian())
346 // The odd parts were reversed by getCopyToParts - unreverse them.
347 std::reverse(Parts + RoundParts, Parts + NumParts);
348
349 NumParts = RoundParts;
350 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
351 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
352 }
353
354 // The number of parts is a power of 2. Repeatedly bisect the value using
355 // EXTRACT_ELEMENT.
356 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, DL,
357 EVT::getIntegerVT(*DAG.getContext(),
358 ValueVT.getSizeInBits()),
359 Val);
360
361 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
362 for (unsigned i = 0; i < NumParts; i += StepSize) {
363 unsigned ThisBits = StepSize * PartBits / 2;
364 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
365 SDValue &Part0 = Parts[i];
366 SDValue &Part1 = Parts[i+StepSize/2];
367
368 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
369 ThisVT, Part0, DAG.getIntPtrConstant(1));
370 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
371 ThisVT, Part0, DAG.getIntPtrConstant(0));
372
373 if (ThisBits == PartBits && ThisVT != PartVT) {
374 Part0 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part0);
375 Part1 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part1);
376 }
377 }
378 }
379
380 if (TLI.isBigEndian())
381 std::reverse(Parts, Parts + OrigNumParts);
382}
383
384
385/// getCopyToPartsVector - Create a series of nodes that contain the specified
386/// value split into legal parts.
387static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
388 SDValue Val, SDValue *Parts, unsigned NumParts,
389 EVT PartVT) {
390 EVT ValueVT = Val.getValueType();
391 assert(ValueVT.isVector() && "Not a vector");
392 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
393
394 if (NumParts == 1) {
395 if (PartVT != ValueVT) {
396 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
397 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
398 } else {
399 assert(ValueVT.getVectorElementType() == PartVT &&
400 ValueVT.getVectorNumElements() == 1 &&
401 "Only trivial vector-to-scalar conversions should get here!");
402 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
403 PartVT, Val, DAG.getIntPtrConstant(0));
404 }
405 }
406
407 Parts[0] = Val;
408 return;
409 }
410
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000411 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000412 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000413 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000414 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Chris Lattnera13b8602010-08-24 23:10:06 +0000415 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000416 unsigned NumElements = ValueVT.getVectorNumElements();
Chris Lattnera13b8602010-08-24 23:10:06 +0000417
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000418 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
419 NumParts = NumRegs; // Silence a compiler warning.
420 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000421
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000422 // Split the vector into intermediate operands.
423 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000424 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000425 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000426 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000427 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000428 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000429 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000430 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000431 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000432 DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000433 }
Chris Lattnera13b8602010-08-24 23:10:06 +0000434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000435 // Split the intermediate operands into legal parts.
436 if (NumParts == NumIntermediates) {
437 // If the register was not expanded, promote or copy the value,
438 // as appropriate.
439 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000440 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000441 } else if (NumParts > 0) {
442 // If the intermediate type was expanded, split each the value into
443 // legal parts.
444 assert(NumParts % NumIntermediates == 0 &&
445 "Must expand into a divisible number of parts!");
446 unsigned Factor = NumParts / NumIntermediates;
447 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000448 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000449 }
450}
451
Chris Lattnera13b8602010-08-24 23:10:06 +0000452
453
454
Dan Gohman462f6b52010-05-29 17:53:24 +0000455namespace {
456 /// RegsForValue - This struct represents the registers (physical or virtual)
457 /// that a particular set of values is assigned, and the type information
458 /// about the value. The most common situation is to represent one value at a
459 /// time, but struct or array values are handled element-wise as multiple
460 /// values. The splitting of aggregates is performed recursively, so that we
461 /// never have aggregate-typed registers. The values at this point do not
462 /// necessarily have legal types, so each value may require one or more
463 /// registers of some legal type.
464 ///
465 struct RegsForValue {
466 /// ValueVTs - The value types of the values, which may not be legal, and
467 /// may need be promoted or synthesized from one or more registers.
468 ///
469 SmallVector<EVT, 4> ValueVTs;
470
471 /// RegVTs - The value types of the registers. This is the same size as
472 /// ValueVTs and it records, for each value, what the type of the assigned
473 /// register or registers are. (Individual values are never synthesized
474 /// from more than one type of register.)
475 ///
476 /// With virtual registers, the contents of RegVTs is redundant with TLI's
477 /// getRegisterType member function, however when with physical registers
478 /// it is necessary to have a separate record of the types.
479 ///
480 SmallVector<EVT, 4> RegVTs;
481
482 /// Regs - This list holds the registers assigned to the values.
483 /// Each legal or promoted value requires one register, and each
484 /// expanded value requires multiple registers.
485 ///
486 SmallVector<unsigned, 4> Regs;
487
488 RegsForValue() {}
489
490 RegsForValue(const SmallVector<unsigned, 4> &regs,
491 EVT regvt, EVT valuevt)
492 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
493
494 RegsForValue(const SmallVector<unsigned, 4> &regs,
495 const SmallVector<EVT, 4> &regvts,
496 const SmallVector<EVT, 4> &valuevts)
497 : ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
498
499 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
500 unsigned Reg, const Type *Ty) {
501 ComputeValueVTs(tli, Ty, ValueVTs);
502
503 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
504 EVT ValueVT = ValueVTs[Value];
505 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
506 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
507 for (unsigned i = 0; i != NumRegs; ++i)
508 Regs.push_back(Reg + i);
509 RegVTs.push_back(RegisterVT);
510 Reg += NumRegs;
511 }
512 }
513
514 /// areValueTypesLegal - Return true if types of all the values are legal.
515 bool areValueTypesLegal(const TargetLowering &TLI) {
516 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
517 EVT RegisterVT = RegVTs[Value];
518 if (!TLI.isTypeLegal(RegisterVT))
519 return false;
520 }
521 return true;
522 }
523
524 /// append - Add the specified values to this one.
525 void append(const RegsForValue &RHS) {
526 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
527 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
528 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
529 }
530
531 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
532 /// this value and returns the result as a ValueVTs value. This uses
533 /// Chain/Flag as the input and updates them for the output Chain/Flag.
534 /// If the Flag pointer is NULL, no flag is used.
535 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
536 DebugLoc dl,
537 SDValue &Chain, SDValue *Flag) const;
538
539 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
540 /// specified value into the registers specified by this object. This uses
541 /// Chain/Flag as the input and updates them for the output Chain/Flag.
542 /// If the Flag pointer is NULL, no flag is used.
543 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
544 SDValue &Chain, SDValue *Flag) const;
545
546 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
547 /// operand list. This adds the code marker, matching input operand index
548 /// (if applicable), and includes the number of values added into it.
549 void AddInlineAsmOperands(unsigned Kind,
550 bool HasMatching, unsigned MatchingIdx,
551 SelectionDAG &DAG,
552 std::vector<SDValue> &Ops) const;
553 };
554}
555
556/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
557/// this value and returns the result as a ValueVT value. This uses
558/// Chain/Flag as the input and updates them for the output Chain/Flag.
559/// If the Flag pointer is NULL, no flag is used.
560SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
561 FunctionLoweringInfo &FuncInfo,
562 DebugLoc dl,
563 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000564 // A Value with type {} or [0 x %t] needs no registers.
565 if (ValueVTs.empty())
566 return SDValue();
567
Dan Gohman462f6b52010-05-29 17:53:24 +0000568 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
569
570 // Assemble the legal parts into the final values.
571 SmallVector<SDValue, 4> Values(ValueVTs.size());
572 SmallVector<SDValue, 8> Parts;
573 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
574 // Copy the legal parts from the registers.
575 EVT ValueVT = ValueVTs[Value];
576 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
577 EVT RegisterVT = RegVTs[Value];
578
579 Parts.resize(NumRegs);
580 for (unsigned i = 0; i != NumRegs; ++i) {
581 SDValue P;
582 if (Flag == 0) {
583 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
584 } else {
585 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
586 *Flag = P.getValue(2);
587 }
588
589 Chain = P.getValue(1);
590
591 // If the source register was virtual and if we know something about it,
592 // add an assert node.
593 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
594 RegisterVT.isInteger() && !RegisterVT.isVector()) {
595 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
596 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
597 const FunctionLoweringInfo::LiveOutInfo &LOI =
598 FuncInfo.LiveOutRegInfo[SlotNo];
599
600 unsigned RegSize = RegisterVT.getSizeInBits();
601 unsigned NumSignBits = LOI.NumSignBits;
602 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
603
604 // FIXME: We capture more information than the dag can represent. For
605 // now, just use the tightest assertzext/assertsext possible.
606 bool isSExt = true;
607 EVT FromVT(MVT::Other);
608 if (NumSignBits == RegSize)
609 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
610 else if (NumZeroBits >= RegSize-1)
611 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
612 else if (NumSignBits > RegSize-8)
613 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
614 else if (NumZeroBits >= RegSize-8)
615 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
616 else if (NumSignBits > RegSize-16)
617 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
618 else if (NumZeroBits >= RegSize-16)
619 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
620 else if (NumSignBits > RegSize-32)
621 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
622 else if (NumZeroBits >= RegSize-32)
623 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
624
625 if (FromVT != MVT::Other)
626 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
627 RegisterVT, P, DAG.getValueType(FromVT));
628 }
629 }
630
631 Parts[i] = P;
632 }
633
634 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
635 NumRegs, RegisterVT, ValueVT);
636 Part += NumRegs;
637 Parts.clear();
638 }
639
640 return DAG.getNode(ISD::MERGE_VALUES, dl,
641 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
642 &Values[0], ValueVTs.size());
643}
644
645/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
646/// specified value into the registers specified by this object. This uses
647/// Chain/Flag as the input and updates them for the output Chain/Flag.
648/// If the Flag pointer is NULL, no flag is used.
649void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
650 SDValue &Chain, SDValue *Flag) const {
651 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
652
653 // Get the list of the values's legal parts.
654 unsigned NumRegs = Regs.size();
655 SmallVector<SDValue, 8> Parts(NumRegs);
656 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
657 EVT ValueVT = ValueVTs[Value];
658 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
659 EVT RegisterVT = RegVTs[Value];
660
Chris Lattner3ac18842010-08-24 23:20:40 +0000661 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000662 &Parts[Part], NumParts, RegisterVT);
663 Part += NumParts;
664 }
665
666 // Copy the parts into the registers.
667 SmallVector<SDValue, 8> Chains(NumRegs);
668 for (unsigned i = 0; i != NumRegs; ++i) {
669 SDValue Part;
670 if (Flag == 0) {
671 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
672 } else {
673 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
674 *Flag = Part.getValue(1);
675 }
676
677 Chains[i] = Part.getValue(0);
678 }
679
680 if (NumRegs == 1 || Flag)
681 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
682 // flagged to it. That is the CopyToReg nodes and the user are considered
683 // a single scheduling unit. If we create a TokenFactor and return it as
684 // chain, then the TokenFactor is both a predecessor (operand) of the
685 // user as well as a successor (the TF operands are flagged to the user).
686 // c1, f1 = CopyToReg
687 // c2, f2 = CopyToReg
688 // c3 = TokenFactor c1, c2
689 // ...
690 // = op c3, ..., f2
691 Chain = Chains[NumRegs-1];
692 else
693 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
694}
695
696/// AddInlineAsmOperands - Add this value to the specified inlineasm node
697/// operand list. This adds the code marker and includes the number of
698/// values added into it.
699void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
700 unsigned MatchingIdx,
701 SelectionDAG &DAG,
702 std::vector<SDValue> &Ops) const {
703 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
704
705 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
706 if (HasMatching)
707 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
708 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
709 Ops.push_back(Res);
710
711 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
712 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
713 EVT RegisterVT = RegVTs[Value];
714 for (unsigned i = 0; i != NumRegs; ++i) {
715 assert(Reg < Regs.size() && "Mismatch in # registers expected");
716 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
717 }
718 }
719}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000720
Dan Gohman2048b852009-11-23 18:04:58 +0000721void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000722 AA = &aa;
723 GFI = gfi;
724 TD = DAG.getTarget().getTargetData();
725}
726
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000727/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000728/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000729/// for a new block. This doesn't clear out information about
730/// additional blocks that are needed to complete switch lowering
731/// or PHI node updating; that information is cleared out as it is
732/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000733void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000734 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000735 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000736 PendingLoads.clear();
737 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000738 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000739 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000740 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000741}
742
743/// getRoot - Return the current virtual root of the Selection DAG,
744/// flushing any PendingLoad items. This must be done before emitting
745/// a store or any other node that may need to be ordered after any
746/// prior load instructions.
747///
Dan Gohman2048b852009-11-23 18:04:58 +0000748SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000749 if (PendingLoads.empty())
750 return DAG.getRoot();
751
752 if (PendingLoads.size() == 1) {
753 SDValue Root = PendingLoads[0];
754 DAG.setRoot(Root);
755 PendingLoads.clear();
756 return Root;
757 }
758
759 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000761 &PendingLoads[0], PendingLoads.size());
762 PendingLoads.clear();
763 DAG.setRoot(Root);
764 return Root;
765}
766
767/// getControlRoot - Similar to getRoot, but instead of flushing all the
768/// PendingLoad items, flush all the PendingExports items. It is necessary
769/// to do this before emitting a terminator instruction.
770///
Dan Gohman2048b852009-11-23 18:04:58 +0000771SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000772 SDValue Root = DAG.getRoot();
773
774 if (PendingExports.empty())
775 return Root;
776
777 // Turn all of the CopyToReg chains into one factored node.
778 if (Root.getOpcode() != ISD::EntryToken) {
779 unsigned i = 0, e = PendingExports.size();
780 for (; i != e; ++i) {
781 assert(PendingExports[i].getNode()->getNumOperands() > 1);
782 if (PendingExports[i].getNode()->getOperand(0) == Root)
783 break; // Don't add the root if we already indirectly depend on it.
784 }
785
786 if (i == e)
787 PendingExports.push_back(Root);
788 }
789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791 &PendingExports[0],
792 PendingExports.size());
793 PendingExports.clear();
794 DAG.setRoot(Root);
795 return Root;
796}
797
Bill Wendling4533cac2010-01-28 21:51:40 +0000798void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
799 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
800 DAG.AssignOrdering(Node, SDNodeOrder);
801
802 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
803 AssignOrderingToNode(Node->getOperand(I).getNode());
804}
805
Dan Gohman46510a72010-04-15 01:51:59 +0000806void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000807 // Set up outgoing PHI node register values before emitting the terminator.
808 if (isa<TerminatorInst>(&I))
809 HandlePHINodesInSuccessorBlocks(I.getParent());
810
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000811 CurDebugLoc = I.getDebugLoc();
812
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000813 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000814
Dan Gohman92884f72010-04-20 15:03:56 +0000815 if (!isa<TerminatorInst>(&I) && !HasTailCall)
816 CopyToExportRegsIfNeeded(&I);
817
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000818 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000819}
820
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000821void SelectionDAGBuilder::visitPHI(const PHINode &) {
822 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
823}
824
Dan Gohman46510a72010-04-15 01:51:59 +0000825void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000826 // Note: this doesn't use InstVisitor, because it has to work with
827 // ConstantExpr's in addition to instructions.
828 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000829 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000830 // Build the switch statement using the Instruction.def file.
831#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000832 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000833#include "llvm/Instruction.def"
834 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000835
836 // Assign the ordering to the freshly created DAG nodes.
837 if (NodeMap.count(&I)) {
838 ++SDNodeOrder;
839 AssignOrderingToNode(getValue(&I).getNode());
840 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000841}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000842
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000843// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
844// generate the debug data structures now that we've seen its definition.
845void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
846 SDValue Val) {
847 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
848 if (DDI.getDI()) {
849 const DbgValueInst *DI = DDI.getDI();
850 DebugLoc dl = DDI.getdl();
851 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
852 MDNode *Variable = DI->getVariable();
853 uint64_t Offset = DI->getOffset();
854 SDDbgValue *SDV;
855 if (Val.getNode()) {
856 if (!EmitFuncArgumentDbgValue(*DI, V, Variable, Offset, Val)) {
857 SDV = DAG.getDbgValue(Variable, Val.getNode(),
858 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
859 DAG.AddDbgValue(SDV, Val.getNode(), false);
860 }
861 } else {
862 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
863 Offset, dl, SDNodeOrder);
864 DAG.AddDbgValue(SDV, 0, false);
865 }
866 DanglingDebugInfoMap[V] = DanglingDebugInfo();
867 }
868}
869
Dan Gohman28a17352010-07-01 01:59:43 +0000870// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000871SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000872 // If we already have an SDValue for this value, use it. It's important
873 // to do this first, so that we don't create a CopyFromReg if we already
874 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000875 SDValue &N = NodeMap[V];
876 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000877
Dan Gohman28a17352010-07-01 01:59:43 +0000878 // If there's a virtual register allocated and initialized for this
879 // value, use it.
880 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
881 if (It != FuncInfo.ValueMap.end()) {
882 unsigned InReg = It->second;
883 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
884 SDValue Chain = DAG.getEntryNode();
Eric Christopher723a05a2010-07-14 23:41:32 +0000885 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000886 }
887
888 // Otherwise create a new SDValue and remember it.
889 SDValue Val = getValueImpl(V);
890 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000891 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000892 return Val;
893}
894
895/// getNonRegisterValue - Return an SDValue for the given Value, but
896/// don't look in FuncInfo.ValueMap for a virtual register.
897SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
898 // If we already have an SDValue for this value, use it.
899 SDValue &N = NodeMap[V];
900 if (N.getNode()) return N;
901
902 // Otherwise create a new SDValue and remember it.
903 SDValue Val = getValueImpl(V);
904 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000905 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000906 return Val;
907}
908
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000909/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000910/// Create an SDValue for the given value.
911SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000912 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000913 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000914
Dan Gohman383b5f62010-04-17 15:32:28 +0000915 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000916 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000917
Dan Gohman383b5f62010-04-17 15:32:28 +0000918 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000919 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000920
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000921 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000922 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000923
Dan Gohman383b5f62010-04-17 15:32:28 +0000924 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000925 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000926
Nate Begeman9008ca62009-04-27 18:41:29 +0000927 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000928 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000929
Dan Gohman383b5f62010-04-17 15:32:28 +0000930 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000931 visit(CE->getOpcode(), *CE);
932 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000933 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 return N1;
935 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000936
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000937 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
938 SmallVector<SDValue, 4> Constants;
939 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
940 OI != OE; ++OI) {
941 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000942 // If the operand is an empty aggregate, there are no values.
943 if (!Val) continue;
944 // Add each leaf value from the operand to the Constants list
945 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000946 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
947 Constants.push_back(SDValue(Val, i));
948 }
Bill Wendling87710f02009-12-21 23:47:40 +0000949
Bill Wendling4533cac2010-01-28 21:51:40 +0000950 return DAG.getMergeValues(&Constants[0], Constants.size(),
951 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000952 }
953
Duncan Sands1df98592010-02-16 11:11:14 +0000954 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000955 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
956 "Unknown struct or array constant!");
957
Owen Andersone50ed302009-08-10 22:56:29 +0000958 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000959 ComputeValueVTs(TLI, C->getType(), ValueVTs);
960 unsigned NumElts = ValueVTs.size();
961 if (NumElts == 0)
962 return SDValue(); // empty struct
963 SmallVector<SDValue, 4> Constants(NumElts);
964 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000965 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000966 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000967 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000968 else if (EltVT.isFloatingPoint())
969 Constants[i] = DAG.getConstantFP(0, EltVT);
970 else
971 Constants[i] = DAG.getConstant(0, EltVT);
972 }
Bill Wendling87710f02009-12-21 23:47:40 +0000973
Bill Wendling4533cac2010-01-28 21:51:40 +0000974 return DAG.getMergeValues(&Constants[0], NumElts,
975 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976 }
977
Dan Gohman383b5f62010-04-17 15:32:28 +0000978 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000979 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981 const VectorType *VecTy = cast<VectorType>(V->getType());
982 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000983
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 // Now that we know the number and type of the elements, get that number of
985 // elements into the Ops array based on what kind of constant it is.
986 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +0000987 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000988 for (unsigned i = 0; i != NumElements; ++i)
989 Ops.push_back(getValue(CP->getOperand(i)));
990 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000991 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000992 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000993
994 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000995 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000996 Op = DAG.getConstantFP(0, EltVT);
997 else
998 Op = DAG.getConstant(0, EltVT);
999 Ops.assign(NumElements, Op);
1000 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001001
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001003 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1004 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001005 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001006
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001007 // If this is a static alloca, generate it as the frameindex instead of
1008 // computation.
1009 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1010 DenseMap<const AllocaInst*, int>::iterator SI =
1011 FuncInfo.StaticAllocaMap.find(AI);
1012 if (SI != FuncInfo.StaticAllocaMap.end())
1013 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1014 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001015
Dan Gohman28a17352010-07-01 01:59:43 +00001016 // If this is an instruction which fast-isel has deferred, select it now.
1017 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001018 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1019 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1020 SDValue Chain = DAG.getEntryNode();
1021 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001022 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001023
Dan Gohman28a17352010-07-01 01:59:43 +00001024 llvm_unreachable("Can't get register for value!");
1025 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026}
1027
Dan Gohman46510a72010-04-15 01:51:59 +00001028void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001029 SDValue Chain = getControlRoot();
1030 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001031 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001032
Dan Gohman7451d3e2010-05-29 17:03:36 +00001033 if (!FuncInfo.CanLowerReturn) {
1034 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001035 const Function *F = I.getParent()->getParent();
1036
1037 // Emit a store of the return value through the virtual register.
1038 // Leave Outs empty so that LowerReturn won't try to load return
1039 // registers the usual way.
1040 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001041 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001042 PtrValueVTs);
1043
1044 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1045 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001046
Owen Andersone50ed302009-08-10 22:56:29 +00001047 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001048 SmallVector<uint64_t, 4> Offsets;
1049 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001050 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001051
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001052 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001053 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001054 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1055 RetPtr.getValueType(), RetPtr,
1056 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001057 Chains[i] =
1058 DAG.getStore(Chain, getCurDebugLoc(),
1059 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00001060 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001061 }
1062
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001063 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1064 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001065 } else if (I.getNumOperands() != 0) {
1066 SmallVector<EVT, 4> ValueVTs;
1067 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1068 unsigned NumValues = ValueVTs.size();
1069 if (NumValues) {
1070 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001071 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1072 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001074 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001075
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001076 const Function *F = I.getParent()->getParent();
1077 if (F->paramHasAttr(0, Attribute::SExt))
1078 ExtendKind = ISD::SIGN_EXTEND;
1079 else if (F->paramHasAttr(0, Attribute::ZExt))
1080 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001081
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001082 // FIXME: C calling convention requires the return type to be promoted
1083 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001084 // conventions. The frontend should mark functions whose return values
1085 // require promoting with signext or zeroext attributes.
1086 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1087 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1088 if (VT.bitsLT(MinVT))
1089 VT = MinVT;
1090 }
1091
1092 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1093 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1094 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001095 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001096 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1097 &Parts[0], NumParts, PartVT, ExtendKind);
1098
1099 // 'inreg' on function refers to return value
1100 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1101 if (F->paramHasAttr(0, Attribute::InReg))
1102 Flags.setInReg();
1103
1104 // Propagate extension type if any
1105 if (F->paramHasAttr(0, Attribute::SExt))
1106 Flags.setSExt();
1107 else if (F->paramHasAttr(0, Attribute::ZExt))
1108 Flags.setZExt();
1109
Dan Gohmanc9403652010-07-07 15:54:55 +00001110 for (unsigned i = 0; i < NumParts; ++i) {
1111 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1112 /*isfixed=*/true));
1113 OutVals.push_back(Parts[i]);
1114 }
Evan Cheng3927f432009-03-25 20:20:11 +00001115 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001116 }
1117 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001118
1119 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001120 CallingConv::ID CallConv =
1121 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001122 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001123 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001124
1125 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001126 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001127 "LowerReturn didn't return a valid chain!");
1128
1129 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001130 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001131}
1132
Dan Gohmanad62f532009-04-23 23:13:24 +00001133/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1134/// created for it, emit nodes to copy the value into the virtual
1135/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001136void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001137 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1138 if (VMI != FuncInfo.ValueMap.end()) {
1139 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1140 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001141 }
1142}
1143
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001144/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1145/// the current basic block, add it to ValueMap now so that we'll get a
1146/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001147void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001148 // No need to export constants.
1149 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001150
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001151 // Already exported?
1152 if (FuncInfo.isExportedInst(V)) return;
1153
1154 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1155 CopyValueToVirtualRegister(V, Reg);
1156}
1157
Dan Gohman46510a72010-04-15 01:51:59 +00001158bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001159 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001160 // The operands of the setcc have to be in this block. We don't know
1161 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001162 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001163 // Can export from current BB.
1164 if (VI->getParent() == FromBB)
1165 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001166
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001167 // Is already exported, noop.
1168 return FuncInfo.isExportedInst(V);
1169 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001170
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001171 // If this is an argument, we can export it if the BB is the entry block or
1172 // if it is already exported.
1173 if (isa<Argument>(V)) {
1174 if (FromBB == &FromBB->getParent()->getEntryBlock())
1175 return true;
1176
1177 // Otherwise, can only export this if it is already exported.
1178 return FuncInfo.isExportedInst(V);
1179 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001180
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001181 // Otherwise, constants can always be exported.
1182 return true;
1183}
1184
1185static bool InBlock(const Value *V, const BasicBlock *BB) {
1186 if (const Instruction *I = dyn_cast<Instruction>(V))
1187 return I->getParent() == BB;
1188 return true;
1189}
1190
Dan Gohmanc2277342008-10-17 21:16:08 +00001191/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1192/// This function emits a branch and is used at the leaves of an OR or an
1193/// AND operator tree.
1194///
1195void
Dan Gohman46510a72010-04-15 01:51:59 +00001196SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001197 MachineBasicBlock *TBB,
1198 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001199 MachineBasicBlock *CurBB,
1200 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001201 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202
Dan Gohmanc2277342008-10-17 21:16:08 +00001203 // If the leaf of the tree is a comparison, merge the condition into
1204 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001205 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001206 // The operands of the cmp have to be in this block. We don't know
1207 // how to export them from some other block. If this is the first block
1208 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001209 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001210 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1211 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001213 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001214 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001215 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001216 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001217 } else {
1218 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001219 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001220 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001221
1222 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001223 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1224 SwitchCases.push_back(CB);
1225 return;
1226 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001227 }
1228
1229 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001230 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001231 NULL, TBB, FBB, CurBB);
1232 SwitchCases.push_back(CB);
1233}
1234
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001235/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001236void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001237 MachineBasicBlock *TBB,
1238 MachineBasicBlock *FBB,
1239 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001240 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001241 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001242 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001243 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001244 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001245 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1246 BOp->getParent() != CurBB->getBasicBlock() ||
1247 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1248 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001249 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 return;
1251 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001252
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253 // Create TmpBB after CurBB.
1254 MachineFunction::iterator BBI = CurBB;
1255 MachineFunction &MF = DAG.getMachineFunction();
1256 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1257 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001258
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001259 if (Opc == Instruction::Or) {
1260 // Codegen X | Y as:
1261 // jmp_if_X TBB
1262 // jmp TmpBB
1263 // TmpBB:
1264 // jmp_if_Y TBB
1265 // jmp FBB
1266 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001269 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001272 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 } else {
1274 assert(Opc == Instruction::And && "Unknown merge op!");
1275 // Codegen X & Y as:
1276 // jmp_if_X TmpBB
1277 // jmp FBB
1278 // TmpBB:
1279 // jmp_if_Y TBB
1280 // jmp FBB
1281 //
1282 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001284 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001285 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001286
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001287 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001288 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001289 }
1290}
1291
1292/// If the set of cases should be emitted as a series of branches, return true.
1293/// If we should emit this as a bunch of and/or'd together conditions, return
1294/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001295bool
Dan Gohman2048b852009-11-23 18:04:58 +00001296SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001297 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001298
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001299 // If this is two comparisons of the same values or'd or and'd together, they
1300 // will get folded into a single comparison, so don't emit two blocks.
1301 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1302 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1303 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1304 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1305 return false;
1306 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001307
Chris Lattner133ce872010-01-02 00:00:03 +00001308 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1309 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1310 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1311 Cases[0].CC == Cases[1].CC &&
1312 isa<Constant>(Cases[0].CmpRHS) &&
1313 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1314 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1315 return false;
1316 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1317 return false;
1318 }
1319
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001320 return true;
1321}
1322
Dan Gohman46510a72010-04-15 01:51:59 +00001323void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001324 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001325
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 // Update machine-CFG edges.
1327 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1328
1329 // Figure out which block is immediately after the current one.
1330 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001331 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001332 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001333 NextBlock = BBI;
1334
1335 if (I.isUnconditional()) {
1336 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001337 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001339 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001340 if (Succ0MBB != NextBlock)
1341 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001343 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345 return;
1346 }
1347
1348 // If this condition is one of the special cases we handle, do special stuff
1349 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001350 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001351 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1352
1353 // If this is a series of conditions that are or'd or and'd together, emit
1354 // this as a sequence of branches instead of setcc's with and/or operations.
1355 // For example, instead of something like:
1356 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001357 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001359 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001360 // or C, F
1361 // jnz foo
1362 // Emit:
1363 // cmp A, B
1364 // je foo
1365 // cmp D, E
1366 // jle foo
1367 //
Dan Gohman46510a72010-04-15 01:51:59 +00001368 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001369 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001370 (BOp->getOpcode() == Instruction::And ||
1371 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001372 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1373 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374 // If the compares in later blocks need to use values not currently
1375 // exported from this block, export them now. This block should always
1376 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001377 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001378
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001379 // Allow some cases to be rejected.
1380 if (ShouldEmitAsBranches(SwitchCases)) {
1381 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1382 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1383 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1384 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001386 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001387 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001388 SwitchCases.erase(SwitchCases.begin());
1389 return;
1390 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392 // Okay, we decided not to do this, remove any inserted MBB's and clear
1393 // SwitchCases.
1394 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001395 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001396
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001397 SwitchCases.clear();
1398 }
1399 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001400
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001402 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001403 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001404
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405 // Use visitSwitchCase to actually insert the fast branch sequence for this
1406 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001407 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408}
1409
1410/// visitSwitchCase - Emits the necessary code to represent a single node in
1411/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001412void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1413 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001414 SDValue Cond;
1415 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001416 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001417
1418 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 if (CB.CmpMHS == NULL) {
1420 // Fold "(X == true)" to X and "(X == false)" to !X to
1421 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001422 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001423 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001424 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001425 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001426 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001428 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001430 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431 } else {
1432 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1433
Anton Korobeynikov23218582008-12-23 22:25:27 +00001434 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1435 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001436
1437 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001438 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001439
1440 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001441 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001442 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001443 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001444 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001445 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 DAG.getConstant(High-Low, VT), ISD::SETULE);
1448 }
1449 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001450
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001451 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001452 SwitchBB->addSuccessor(CB.TrueBB);
1453 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001455 // Set NextBlock to be the MBB immediately after the current one, if any.
1456 // This is used to avoid emitting unnecessary branches to the next block.
1457 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001458 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001459 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001461
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 // If the lhs block is the next block, invert the condition so that we can
1463 // fall through to the lhs instead of the rhs block.
1464 if (CB.TrueBB == NextBlock) {
1465 std::swap(CB.TrueBB, CB.FalseBB);
1466 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001467 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001469
Dale Johannesenf5d97892009-02-04 01:48:28 +00001470 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001471 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001472 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001473
Dan Gohmandeca0522010-06-24 17:08:31 +00001474 // Insert the false branch.
1475 if (CB.FalseBB != NextBlock)
1476 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1477 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001478
1479 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480}
1481
1482/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001483void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 // Emit the code for the jump table
1485 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001486 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001487 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1488 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001490 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1491 MVT::Other, Index.getValue(1),
1492 Table, Index);
1493 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494}
1495
1496/// visitJumpTableHeader - This function emits necessary code to produce index
1497/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001498void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001499 JumpTableHeader &JTH,
1500 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001501 // Subtract the lowest switch case value from the value being switched on and
1502 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // difference between smallest and largest cases.
1504 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001505 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001506 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001507 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001508
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001509 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001510 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001511 // can be used as an index into the jump table in a subsequent basic block.
1512 // This value may be smaller or larger than the target's pointer type, and
1513 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001514 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001515
Dan Gohman89496d02010-07-02 00:10:16 +00001516 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001517 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1518 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519 JT.Reg = JumpTableReg;
1520
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001521 // Emit the range check for the jump table, and branch to the default block
1522 // for the switch statement if the value being switched on exceeds the largest
1523 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001524 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001525 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001526 DAG.getConstant(JTH.Last-JTH.First,VT),
1527 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001528
1529 // Set NextBlock to be the MBB immediately after the current one, if any.
1530 // This is used to avoid emitting unnecessary branches to the next block.
1531 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001532 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001533
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001534 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 NextBlock = BBI;
1536
Dale Johannesen66978ee2009-01-31 02:22:37 +00001537 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001539 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540
Bill Wendling4533cac2010-01-28 21:51:40 +00001541 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001542 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1543 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001544
Bill Wendling87710f02009-12-21 23:47:40 +00001545 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001546}
1547
1548/// visitBitTestHeader - This function emits necessary code to produce value
1549/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001550void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1551 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 // Subtract the minimum value
1553 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001554 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001555 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001556 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557
1558 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001559 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001560 TLI.getSetCCResultType(Sub.getValueType()),
1561 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001562 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001563
Bill Wendling87710f02009-12-21 23:47:40 +00001564 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1565 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566
Dan Gohman89496d02010-07-02 00:10:16 +00001567 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001568 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1569 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001570
1571 // Set NextBlock to be the MBB immediately after the current one, if any.
1572 // This is used to avoid emitting unnecessary branches to the next block.
1573 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001574 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001575 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001576 NextBlock = BBI;
1577
1578 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1579
Dan Gohman99be8ae2010-04-19 22:41:47 +00001580 SwitchBB->addSuccessor(B.Default);
1581 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582
Dale Johannesen66978ee2009-01-31 02:22:37 +00001583 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001585 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001586
Bill Wendling4533cac2010-01-28 21:51:40 +00001587 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001588 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1589 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001590
Bill Wendling87710f02009-12-21 23:47:40 +00001591 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592}
1593
1594/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001595void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1596 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001597 BitTestCase &B,
1598 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001599 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001600 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001601 SDValue Cmp;
1602 if (CountPopulation_64(B.Mask) == 1) {
1603 // Testing for a single bit; just compare the shift count with what it
1604 // would need to be to shift a 1 bit in that position.
1605 Cmp = DAG.getSetCC(getCurDebugLoc(),
1606 TLI.getSetCCResultType(ShiftOp.getValueType()),
1607 ShiftOp,
1608 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1609 TLI.getPointerTy()),
1610 ISD::SETEQ);
1611 } else {
1612 // Make desired shift
1613 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1614 TLI.getPointerTy(),
1615 DAG.getConstant(1, TLI.getPointerTy()),
1616 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001617
Dan Gohman8e0163a2010-06-24 02:06:24 +00001618 // Emit bit tests and jumps
1619 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1620 TLI.getPointerTy(), SwitchVal,
1621 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1622 Cmp = DAG.getSetCC(getCurDebugLoc(),
1623 TLI.getSetCCResultType(AndOp.getValueType()),
1624 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1625 ISD::SETNE);
1626 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001627
Dan Gohman99be8ae2010-04-19 22:41:47 +00001628 SwitchBB->addSuccessor(B.TargetBB);
1629 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001630
Dale Johannesen66978ee2009-01-31 02:22:37 +00001631 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001632 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001633 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001634
1635 // Set NextBlock to be the MBB immediately after the current one, if any.
1636 // This is used to avoid emitting unnecessary branches to the next block.
1637 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001638 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001639 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640 NextBlock = BBI;
1641
Bill Wendling4533cac2010-01-28 21:51:40 +00001642 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001643 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1644 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001645
Bill Wendling87710f02009-12-21 23:47:40 +00001646 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647}
1648
Dan Gohman46510a72010-04-15 01:51:59 +00001649void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001650 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001651
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652 // Retrieve successors.
1653 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1654 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1655
Gabor Greifb67e6b32009-01-15 11:10:44 +00001656 const Value *Callee(I.getCalledValue());
1657 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658 visitInlineAsm(&I);
1659 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001660 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001661
1662 // If the value of the invoke is used outside of its defining block, make it
1663 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001664 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001665
1666 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001667 InvokeMBB->addSuccessor(Return);
1668 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001669
1670 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001671 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1672 MVT::Other, getControlRoot(),
1673 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001674}
1675
Dan Gohman46510a72010-04-15 01:51:59 +00001676void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677}
1678
1679/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1680/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001681bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1682 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001683 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001684 MachineBasicBlock *Default,
1685 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001686 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001687
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001688 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001689 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001690 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001691 return false;
1692
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001693 // Get the MachineFunction which holds the current MBB. This is used when
1694 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001695 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696
1697 // Figure out which block is immediately after the current one.
1698 MachineBasicBlock *NextBlock = 0;
1699 MachineFunction::iterator BBI = CR.CaseBB;
1700
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001701 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702 NextBlock = BBI;
1703
1704 // TODO: If any two of the cases has the same destination, and if one value
1705 // is the same as the other, but has one bit unset that the other has set,
1706 // use bit manipulation to do two compares at once. For example:
1707 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001708
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001709 // Rearrange the case blocks so that the last one falls through if possible.
1710 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1711 // The last case block won't fall through into 'NextBlock' if we emit the
1712 // branches in this order. See if rearranging a case value would help.
1713 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1714 if (I->BB == NextBlock) {
1715 std::swap(*I, BackCase);
1716 break;
1717 }
1718 }
1719 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001720
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721 // Create a CaseBlock record representing a conditional branch to
1722 // the Case's target mbb if the value being switched on SV is equal
1723 // to C.
1724 MachineBasicBlock *CurBlock = CR.CaseBB;
1725 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1726 MachineBasicBlock *FallThrough;
1727 if (I != E-1) {
1728 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1729 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001730
1731 // Put SV in a virtual register to make it available from the new blocks.
1732 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733 } else {
1734 // If the last case doesn't match, go to the default block.
1735 FallThrough = Default;
1736 }
1737
Dan Gohman46510a72010-04-15 01:51:59 +00001738 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001739 ISD::CondCode CC;
1740 if (I->High == I->Low) {
1741 // This is just small small case range :) containing exactly 1 case
1742 CC = ISD::SETEQ;
1743 LHS = SV; RHS = I->High; MHS = NULL;
1744 } else {
1745 CC = ISD::SETLE;
1746 LHS = I->Low; MHS = SV; RHS = I->High;
1747 }
1748 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001749
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001750 // If emitting the first comparison, just call visitSwitchCase to emit the
1751 // code into the current block. Otherwise, push the CaseBlock onto the
1752 // vector to be later processed by SDISel, and insert the node's MBB
1753 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001754 if (CurBlock == SwitchBB)
1755 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 else
1757 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001758
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001759 CurBlock = FallThrough;
1760 }
1761
1762 return true;
1763}
1764
1765static inline bool areJTsAllowed(const TargetLowering &TLI) {
1766 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1768 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001769}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001770
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001771static APInt ComputeRange(const APInt &First, const APInt &Last) {
1772 APInt LastExt(Last), FirstExt(First);
1773 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1774 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1775 return (LastExt - FirstExt + 1ULL);
1776}
1777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001778/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001779bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1780 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001781 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001782 MachineBasicBlock* Default,
1783 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001784 Case& FrontCase = *CR.Range.first;
1785 Case& BackCase = *(CR.Range.second-1);
1786
Chris Lattnere880efe2009-11-07 07:50:34 +00001787 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1788 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001789
Chris Lattnere880efe2009-11-07 07:50:34 +00001790 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001791 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1792 I!=E; ++I)
1793 TSize += I->size();
1794
Dan Gohmane0567812010-04-08 23:03:40 +00001795 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001796 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001797
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001798 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001799 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001800 if (Density < 0.4)
1801 return false;
1802
David Greene4b69d992010-01-05 01:24:57 +00001803 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001804 << "First entry: " << First << ". Last entry: " << Last << '\n'
1805 << "Range: " << Range
1806 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001807
1808 // Get the MachineFunction which holds the current MBB. This is used when
1809 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001810 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811
1812 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001813 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001814 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001815
1816 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1817
1818 // Create a new basic block to hold the code for loading the address
1819 // of the jump table, and jumping to it. Update successor information;
1820 // we will either branch to the default case for the switch, or the jump
1821 // table.
1822 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1823 CurMF->insert(BBI, JumpTableBB);
1824 CR.CaseBB->addSuccessor(Default);
1825 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001826
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001827 // Build a vector of destination BBs, corresponding to each target
1828 // of the jump table. If the value of the jump table slot corresponds to
1829 // a case statement, push the case's BB onto the vector, otherwise, push
1830 // the default BB.
1831 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001832 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001834 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1835 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001836
1837 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838 DestBBs.push_back(I->BB);
1839 if (TEI==High)
1840 ++I;
1841 } else {
1842 DestBBs.push_back(Default);
1843 }
1844 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001847 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1848 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001849 E = DestBBs.end(); I != E; ++I) {
1850 if (!SuccsHandled[(*I)->getNumber()]) {
1851 SuccsHandled[(*I)->getNumber()] = true;
1852 JumpTableBB->addSuccessor(*I);
1853 }
1854 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001855
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001856 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001857 unsigned JTEncoding = TLI.getJumpTableEncoding();
1858 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001859 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001861 // Set the jump table information so that we can codegen it as a second
1862 // MachineBasicBlock
1863 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001864 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1865 if (CR.CaseBB == SwitchBB)
1866 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001867
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001868 JTCases.push_back(JumpTableBlock(JTH, JT));
1869
1870 return true;
1871}
1872
1873/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1874/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001875bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1876 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001877 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001878 MachineBasicBlock *Default,
1879 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 // Get the MachineFunction which holds the current MBB. This is used when
1881 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001882 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883
1884 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001885 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001886 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001887
1888 Case& FrontCase = *CR.Range.first;
1889 Case& BackCase = *(CR.Range.second-1);
1890 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1891
1892 // Size is the number of Cases represented by this range.
1893 unsigned Size = CR.Range.second - CR.Range.first;
1894
Chris Lattnere880efe2009-11-07 07:50:34 +00001895 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1896 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001897 double FMetric = 0;
1898 CaseItr Pivot = CR.Range.first + Size/2;
1899
1900 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1901 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001902 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001903 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1904 I!=E; ++I)
1905 TSize += I->size();
1906
Chris Lattnere880efe2009-11-07 07:50:34 +00001907 APInt LSize = FrontCase.size();
1908 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001909 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001910 << "First: " << First << ", Last: " << Last <<'\n'
1911 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001912 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1913 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001914 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1915 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001916 APInt Range = ComputeRange(LEnd, RBegin);
1917 assert((Range - 2ULL).isNonNegative() &&
1918 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001919 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001920 (LEnd - First + 1ULL).roundToDouble();
1921 double RDensity = (double)RSize.roundToDouble() /
1922 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001923 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001924 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001925 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001926 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1927 << "LDensity: " << LDensity
1928 << ", RDensity: " << RDensity << '\n'
1929 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001930 if (FMetric < Metric) {
1931 Pivot = J;
1932 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001933 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001934 }
1935
1936 LSize += J->size();
1937 RSize -= J->size();
1938 }
1939 if (areJTsAllowed(TLI)) {
1940 // If our case is dense we *really* should handle it earlier!
1941 assert((FMetric > 0) && "Should handle dense range earlier!");
1942 } else {
1943 Pivot = CR.Range.first + Size/2;
1944 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001945
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 CaseRange LHSR(CR.Range.first, Pivot);
1947 CaseRange RHSR(Pivot, CR.Range.second);
1948 Constant *C = Pivot->Low;
1949 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001950
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001951 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001952 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001953 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001954 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001955 // Pivot's Value, then we can branch directly to the LHS's Target,
1956 // rather than creating a leaf node for it.
1957 if ((LHSR.second - LHSR.first) == 1 &&
1958 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001959 cast<ConstantInt>(C)->getValue() ==
1960 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 TrueBB = LHSR.first->BB;
1962 } else {
1963 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1964 CurMF->insert(BBI, TrueBB);
1965 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001966
1967 // Put SV in a virtual register to make it available from the new blocks.
1968 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001969 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001971 // Similar to the optimization above, if the Value being switched on is
1972 // known to be less than the Constant CR.LT, and the current Case Value
1973 // is CR.LT - 1, then we can branch directly to the target block for
1974 // the current Case Value, rather than emitting a RHS leaf node for it.
1975 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001976 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1977 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001978 FalseBB = RHSR.first->BB;
1979 } else {
1980 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1981 CurMF->insert(BBI, FalseBB);
1982 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001983
1984 // Put SV in a virtual register to make it available from the new blocks.
1985 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001986 }
1987
1988 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001989 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001990 // Otherwise, branch to LHS.
1991 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1992
Dan Gohman99be8ae2010-04-19 22:41:47 +00001993 if (CR.CaseBB == SwitchBB)
1994 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 else
1996 SwitchCases.push_back(CB);
1997
1998 return true;
1999}
2000
2001/// handleBitTestsSwitchCase - if current case range has few destination and
2002/// range span less, than machine word bitwidth, encode case range into series
2003/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002004bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2005 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002006 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002007 MachineBasicBlock* Default,
2008 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002009 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002010 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002011
2012 Case& FrontCase = *CR.Range.first;
2013 Case& BackCase = *(CR.Range.second-1);
2014
2015 // Get the MachineFunction which holds the current MBB. This is used when
2016 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002017 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002019 // If target does not have legal shift left, do not emit bit tests at all.
2020 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2021 return false;
2022
Anton Korobeynikov23218582008-12-23 22:25:27 +00002023 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002024 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2025 I!=E; ++I) {
2026 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002027 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002030 // Count unique destinations
2031 SmallSet<MachineBasicBlock*, 4> Dests;
2032 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2033 Dests.insert(I->BB);
2034 if (Dests.size() > 3)
2035 // Don't bother the code below, if there are too much unique destinations
2036 return false;
2037 }
David Greene4b69d992010-01-05 01:24:57 +00002038 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002039 << Dests.size() << '\n'
2040 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002041
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002043 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2044 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002045 APInt cmpRange = maxValue - minValue;
2046
David Greene4b69d992010-01-05 01:24:57 +00002047 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002048 << "Low bound: " << minValue << '\n'
2049 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002050
Dan Gohmane0567812010-04-08 23:03:40 +00002051 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052 (!(Dests.size() == 1 && numCmps >= 3) &&
2053 !(Dests.size() == 2 && numCmps >= 5) &&
2054 !(Dests.size() >= 3 && numCmps >= 6)))
2055 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002056
David Greene4b69d992010-01-05 01:24:57 +00002057 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002058 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2059
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060 // Optimize the case where all the case values fit in a
2061 // word without having to subtract minValue. In this case,
2062 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002063 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002064 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002065 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002066 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002067 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002068
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002069 CaseBitsVector CasesBits;
2070 unsigned i, count = 0;
2071
2072 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2073 MachineBasicBlock* Dest = I->BB;
2074 for (i = 0; i < count; ++i)
2075 if (Dest == CasesBits[i].BB)
2076 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002078 if (i == count) {
2079 assert((count < 3) && "Too much destinations to test!");
2080 CasesBits.push_back(CaseBits(0, Dest, 0));
2081 count++;
2082 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002083
2084 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2085 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2086
2087 uint64_t lo = (lowValue - lowBound).getZExtValue();
2088 uint64_t hi = (highValue - lowBound).getZExtValue();
2089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 for (uint64_t j = lo; j <= hi; j++) {
2091 CasesBits[i].Mask |= 1ULL << j;
2092 CasesBits[i].Bits++;
2093 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 }
2096 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002097
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098 BitTestInfo BTC;
2099
2100 // Figure out which block is immediately after the current one.
2101 MachineFunction::iterator BBI = CR.CaseBB;
2102 ++BBI;
2103
2104 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2105
David Greene4b69d992010-01-05 01:24:57 +00002106 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002108 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002109 << ", Bits: " << CasesBits[i].Bits
2110 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111
2112 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2113 CurMF->insert(BBI, CaseBB);
2114 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2115 CaseBB,
2116 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002117
2118 // Put SV in a virtual register to make it available from the new blocks.
2119 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002120 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002121
2122 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002123 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124 CR.CaseBB, Default, BTC);
2125
Dan Gohman99be8ae2010-04-19 22:41:47 +00002126 if (CR.CaseBB == SwitchBB)
2127 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002128
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129 BitTestCases.push_back(BTB);
2130
2131 return true;
2132}
2133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002134/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002135size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2136 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002137 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002138
2139 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002140 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2142 Cases.push_back(Case(SI.getSuccessorValue(i),
2143 SI.getSuccessorValue(i),
2144 SMBB));
2145 }
2146 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2147
2148 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002149 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 // Must recompute end() each iteration because it may be
2151 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002152 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2153 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2154 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002155 MachineBasicBlock* nextBB = J->BB;
2156 MachineBasicBlock* currentBB = I->BB;
2157
2158 // If the two neighboring cases go to the same destination, merge them
2159 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002160 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161 I->High = J->High;
2162 J = Cases.erase(J);
2163 } else {
2164 I = J++;
2165 }
2166 }
2167
2168 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2169 if (I->Low != I->High)
2170 // A range counts double, since it requires two compares.
2171 ++numCmps;
2172 }
2173
2174 return numCmps;
2175}
2176
Dan Gohman46510a72010-04-15 01:51:59 +00002177void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002178 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002180 // Figure out which block is immediately after the current one.
2181 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2183
2184 // If there is only the default destination, branch to it if it is not the
2185 // next basic block. Otherwise, just fall through.
2186 if (SI.getNumOperands() == 2) {
2187 // Update machine-CFG edges.
2188
2189 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002190 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002191 if (Default != NextBlock)
2192 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2193 MVT::Other, getControlRoot(),
2194 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002196 return;
2197 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002199 // If there are any non-default case statements, create a vector of Cases
2200 // representing each one, and sort the vector so that we can efficiently
2201 // create a binary search tree from them.
2202 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002203 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002204 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002205 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002206 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002207
2208 // Get the Value to be switched on and default basic blocks, which will be
2209 // inserted into CaseBlock records, representing basic blocks in the binary
2210 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002211 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002212
2213 // Push the initial CaseRec onto the worklist
2214 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002215 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2216 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002217
2218 while (!WorkList.empty()) {
2219 // Grab a record representing a case range to process off the worklist
2220 CaseRec CR = WorkList.back();
2221 WorkList.pop_back();
2222
Dan Gohman99be8ae2010-04-19 22:41:47 +00002223 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226 // If the range has few cases (two or less) emit a series of specific
2227 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002228 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002229 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002230
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002231 // If the switch has more than 5 blocks, and at least 40% dense, and the
2232 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002234 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002235 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2238 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002239 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240 }
2241}
2242
Dan Gohman46510a72010-04-15 01:51:59 +00002243void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002244 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002245
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002246 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002247 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002248 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002249 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002250 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002251 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002252 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2253 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002254 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002255
Bill Wendling4533cac2010-01-28 21:51:40 +00002256 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2257 MVT::Other, getControlRoot(),
2258 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002259}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260
Dan Gohman46510a72010-04-15 01:51:59 +00002261void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002262 // -0.0 - X --> fneg
2263 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002264 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2266 const VectorType *DestTy = cast<VectorType>(I.getType());
2267 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002268 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002269 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002270 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002271 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002272 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002273 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2274 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275 return;
2276 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002277 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002278 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002279
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002280 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002281 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002282 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002283 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2284 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002285 return;
2286 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002288 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002289}
2290
Dan Gohman46510a72010-04-15 01:51:59 +00002291void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002292 SDValue Op1 = getValue(I.getOperand(0));
2293 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002294 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2295 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296}
2297
Dan Gohman46510a72010-04-15 01:51:59 +00002298void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002299 SDValue Op1 = getValue(I.getOperand(0));
2300 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002301 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002302 Op2.getValueType() != TLI.getShiftAmountTy()) {
2303 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002304 EVT PTy = TLI.getPointerTy();
2305 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002306 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002307 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2308 TLI.getShiftAmountTy(), Op2);
2309 // If the operand is larger than the shift count type but the shift
2310 // count type has enough bits to represent any shift value, truncate
2311 // it now. This is a common case and it exposes the truncate to
2312 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002313 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002314 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2315 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2316 TLI.getShiftAmountTy(), Op2);
2317 // Otherwise we'll need to temporarily settle for some other
2318 // convenient type; type legalization will make adjustments as
2319 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002320 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002321 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002322 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002323 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002324 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002325 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002326 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002327
Bill Wendling4533cac2010-01-28 21:51:40 +00002328 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2329 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330}
2331
Dan Gohman46510a72010-04-15 01:51:59 +00002332void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002334 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002335 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002336 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002337 predicate = ICmpInst::Predicate(IC->getPredicate());
2338 SDValue Op1 = getValue(I.getOperand(0));
2339 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002340 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002341
Owen Andersone50ed302009-08-10 22:56:29 +00002342 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002343 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344}
2345
Dan Gohman46510a72010-04-15 01:51:59 +00002346void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002348 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002350 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351 predicate = FCmpInst::Predicate(FC->getPredicate());
2352 SDValue Op1 = getValue(I.getOperand(0));
2353 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002354 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002355 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002356 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002357}
2358
Dan Gohman46510a72010-04-15 01:51:59 +00002359void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002360 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002361 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2362 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002363 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002364
Bill Wendling49fcff82009-12-21 22:30:11 +00002365 SmallVector<SDValue, 4> Values(NumValues);
2366 SDValue Cond = getValue(I.getOperand(0));
2367 SDValue TrueVal = getValue(I.getOperand(1));
2368 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002369
Bill Wendling4533cac2010-01-28 21:51:40 +00002370 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002371 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002372 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2373 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002374 SDValue(TrueVal.getNode(),
2375 TrueVal.getResNo() + i),
2376 SDValue(FalseVal.getNode(),
2377 FalseVal.getResNo() + i));
2378
Bill Wendling4533cac2010-01-28 21:51:40 +00002379 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2380 DAG.getVTList(&ValueVTs[0], NumValues),
2381 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002382}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383
Dan Gohman46510a72010-04-15 01:51:59 +00002384void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002385 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2386 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002387 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002388 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389}
2390
Dan Gohman46510a72010-04-15 01:51:59 +00002391void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2393 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2394 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002395 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002396 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397}
2398
Dan Gohman46510a72010-04-15 01:51:59 +00002399void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2401 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2402 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002403 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002404 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405}
2406
Dan Gohman46510a72010-04-15 01:51:59 +00002407void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002408 // FPTrunc is never a no-op cast, no need to check
2409 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002410 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002411 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2412 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413}
2414
Dan Gohman46510a72010-04-15 01:51:59 +00002415void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002416 // FPTrunc is never a no-op cast, no need to check
2417 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002418 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002419 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002420}
2421
Dan Gohman46510a72010-04-15 01:51:59 +00002422void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002423 // FPToUI is never a no-op cast, no need to check
2424 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002425 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002426 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002427}
2428
Dan Gohman46510a72010-04-15 01:51:59 +00002429void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430 // FPToSI is never a no-op cast, no need to check
2431 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002432 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002433 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002434}
2435
Dan Gohman46510a72010-04-15 01:51:59 +00002436void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002437 // UIToFP is never a no-op cast, no need to check
2438 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002439 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002440 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002441}
2442
Dan Gohman46510a72010-04-15 01:51:59 +00002443void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002444 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002445 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002446 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002447 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002448}
2449
Dan Gohman46510a72010-04-15 01:51:59 +00002450void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451 // What to do depends on the size of the integer and the size of the pointer.
2452 // We can either truncate, zero extend, or no-op, accordingly.
2453 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002454 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002455 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456}
2457
Dan Gohman46510a72010-04-15 01:51:59 +00002458void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459 // What to do depends on the size of the integer and the size of the pointer.
2460 // We can either truncate, zero extend, or no-op, accordingly.
2461 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002462 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002463 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002464}
2465
Dan Gohman46510a72010-04-15 01:51:59 +00002466void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002467 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002468 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002469
Bill Wendling49fcff82009-12-21 22:30:11 +00002470 // BitCast assures us that source and destination are the same size so this is
2471 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002472 if (DestVT != N.getValueType())
2473 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2474 DestVT, N)); // convert types.
2475 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002476 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002477}
2478
Dan Gohman46510a72010-04-15 01:51:59 +00002479void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002480 SDValue InVec = getValue(I.getOperand(0));
2481 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002482 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002483 TLI.getPointerTy(),
2484 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002485 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2486 TLI.getValueType(I.getType()),
2487 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002488}
2489
Dan Gohman46510a72010-04-15 01:51:59 +00002490void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002491 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002492 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002493 TLI.getPointerTy(),
2494 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002495 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2496 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497}
2498
Mon P Wangaeb06d22008-11-10 04:46:22 +00002499// Utility for visitShuffleVector - Returns true if the mask is mask starting
2500// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002501static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2502 unsigned MaskNumElts = Mask.size();
2503 for (unsigned i = 0; i != MaskNumElts; ++i)
2504 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002505 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002506 return true;
2507}
2508
Dan Gohman46510a72010-04-15 01:51:59 +00002509void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002510 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002511 SDValue Src1 = getValue(I.getOperand(0));
2512 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513
Nate Begeman9008ca62009-04-27 18:41:29 +00002514 // Convert the ConstantVector mask operand into an array of ints, with -1
2515 // representing undef values.
2516 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002517 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002518 unsigned MaskNumElts = MaskElts.size();
2519 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002520 if (isa<UndefValue>(MaskElts[i]))
2521 Mask.push_back(-1);
2522 else
2523 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2524 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002525
Owen Andersone50ed302009-08-10 22:56:29 +00002526 EVT VT = TLI.getValueType(I.getType());
2527 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002528 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002529
Mon P Wangc7849c22008-11-16 05:06:27 +00002530 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002531 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2532 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002533 return;
2534 }
2535
2536 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002537 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2538 // Mask is longer than the source vectors and is a multiple of the source
2539 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002540 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002541 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2542 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002543 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2544 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002545 return;
2546 }
2547
Mon P Wangc7849c22008-11-16 05:06:27 +00002548 // Pad both vectors with undefs to make them the same length as the mask.
2549 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002550 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2551 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002552 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002553
Nate Begeman9008ca62009-04-27 18:41:29 +00002554 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2555 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002556 MOps1[0] = Src1;
2557 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002558
2559 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2560 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002561 &MOps1[0], NumConcat);
2562 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002563 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002564 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002565
Mon P Wangaeb06d22008-11-10 04:46:22 +00002566 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002567 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002568 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002569 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002570 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002571 MappedOps.push_back(Idx);
2572 else
2573 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002574 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002575
Bill Wendling4533cac2010-01-28 21:51:40 +00002576 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2577 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002578 return;
2579 }
2580
Mon P Wangc7849c22008-11-16 05:06:27 +00002581 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002582 // Analyze the access pattern of the vector to see if we can extract
2583 // two subvectors and do the shuffle. The analysis is done by calculating
2584 // the range of elements the mask access on both vectors.
2585 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2586 int MaxRange[2] = {-1, -1};
2587
Nate Begeman5a5ca152009-04-29 05:20:52 +00002588 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002589 int Idx = Mask[i];
2590 int Input = 0;
2591 if (Idx < 0)
2592 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002593
Nate Begeman5a5ca152009-04-29 05:20:52 +00002594 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002595 Input = 1;
2596 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002597 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002598 if (Idx > MaxRange[Input])
2599 MaxRange[Input] = Idx;
2600 if (Idx < MinRange[Input])
2601 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002602 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002603
Mon P Wangc7849c22008-11-16 05:06:27 +00002604 // Check if the access is smaller than the vector size and can we find
2605 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002606 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2607 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002608 int StartIdx[2]; // StartIdx to extract from
2609 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002610 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002611 RangeUse[Input] = 0; // Unused
2612 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002613 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002614 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002615 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002616 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002617 RangeUse[Input] = 1; // Extract from beginning of the vector
2618 StartIdx[Input] = 0;
2619 } else {
2620 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002621 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002622 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002623 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002624 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002625 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002626 }
2627
Bill Wendling636e2582009-08-21 18:16:06 +00002628 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002629 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002630 return;
2631 }
2632 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2633 // Extract appropriate subvector and generate a vector shuffle
2634 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002635 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002636 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002637 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002638 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002639 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002640 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002641 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002642
Mon P Wangc7849c22008-11-16 05:06:27 +00002643 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002644 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002645 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002646 int Idx = Mask[i];
2647 if (Idx < 0)
2648 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002649 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002650 MappedOps.push_back(Idx - StartIdx[0]);
2651 else
2652 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002653 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002654
Bill Wendling4533cac2010-01-28 21:51:40 +00002655 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2656 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002657 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002658 }
2659 }
2660
Mon P Wangc7849c22008-11-16 05:06:27 +00002661 // We can't use either concat vectors or extract subvectors so fall back to
2662 // replacing the shuffle with extract and build vector.
2663 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002664 EVT EltVT = VT.getVectorElementType();
2665 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002666 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002667 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002668 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002669 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002670 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002672 SDValue Res;
2673
Nate Begeman5a5ca152009-04-29 05:20:52 +00002674 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002675 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2676 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002677 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002678 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2679 EltVT, Src2,
2680 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2681
2682 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002683 }
2684 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002685
Bill Wendling4533cac2010-01-28 21:51:40 +00002686 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2687 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002688}
2689
Dan Gohman46510a72010-04-15 01:51:59 +00002690void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002691 const Value *Op0 = I.getOperand(0);
2692 const Value *Op1 = I.getOperand(1);
2693 const Type *AggTy = I.getType();
2694 const Type *ValTy = Op1->getType();
2695 bool IntoUndef = isa<UndefValue>(Op0);
2696 bool FromUndef = isa<UndefValue>(Op1);
2697
2698 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2699 I.idx_begin(), I.idx_end());
2700
Owen Andersone50ed302009-08-10 22:56:29 +00002701 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002703 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002704 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2705
2706 unsigned NumAggValues = AggValueVTs.size();
2707 unsigned NumValValues = ValValueVTs.size();
2708 SmallVector<SDValue, 4> Values(NumAggValues);
2709
2710 SDValue Agg = getValue(Op0);
2711 SDValue Val = getValue(Op1);
2712 unsigned i = 0;
2713 // Copy the beginning value(s) from the original aggregate.
2714 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002715 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716 SDValue(Agg.getNode(), Agg.getResNo() + i);
2717 // Copy values from the inserted value(s).
2718 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002719 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2721 // Copy remaining value(s) from the original aggregate.
2722 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002723 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002724 SDValue(Agg.getNode(), Agg.getResNo() + i);
2725
Bill Wendling4533cac2010-01-28 21:51:40 +00002726 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2727 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2728 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002729}
2730
Dan Gohman46510a72010-04-15 01:51:59 +00002731void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002732 const Value *Op0 = I.getOperand(0);
2733 const Type *AggTy = Op0->getType();
2734 const Type *ValTy = I.getType();
2735 bool OutOfUndef = isa<UndefValue>(Op0);
2736
2737 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2738 I.idx_begin(), I.idx_end());
2739
Owen Andersone50ed302009-08-10 22:56:29 +00002740 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002741 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2742
2743 unsigned NumValValues = ValValueVTs.size();
2744 SmallVector<SDValue, 4> Values(NumValValues);
2745
2746 SDValue Agg = getValue(Op0);
2747 // Copy out the selected value(s).
2748 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2749 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002750 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002751 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002752 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002753
Bill Wendling4533cac2010-01-28 21:51:40 +00002754 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2755 DAG.getVTList(&ValValueVTs[0], NumValValues),
2756 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002757}
2758
Dan Gohman46510a72010-04-15 01:51:59 +00002759void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002760 SDValue N = getValue(I.getOperand(0));
2761 const Type *Ty = I.getOperand(0)->getType();
2762
Dan Gohman46510a72010-04-15 01:51:59 +00002763 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002764 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002765 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2767 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2768 if (Field) {
2769 // N = N + Offset
2770 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002771 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002772 DAG.getIntPtrConstant(Offset));
2773 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002774
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002776 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2777 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2778
2779 // Offset canonically 0 for unions, but type changes
2780 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002781 } else {
2782 Ty = cast<SequentialType>(Ty)->getElementType();
2783
2784 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002785 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002786 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002787 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002788 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002789 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002790 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002791 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002792 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002793 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2794 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002795 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002796 else
Evan Chengb1032a82009-02-09 20:54:38 +00002797 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002798
Dale Johannesen66978ee2009-01-31 02:22:37 +00002799 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002800 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801 continue;
2802 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002803
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002805 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2806 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002807 SDValue IdxN = getValue(Idx);
2808
2809 // If the index is smaller or larger than intptr_t, truncate or extend
2810 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002811 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002812
2813 // If this is a multiply by a power of two, turn it into a shl
2814 // immediately. This is a very common case.
2815 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002816 if (ElementSize.isPowerOf2()) {
2817 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002818 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002819 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002820 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002821 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002822 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002823 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002824 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002825 }
2826 }
2827
Scott Michelfdc40a02009-02-17 22:15:04 +00002828 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002829 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002830 }
2831 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002832
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002833 setValue(&I, N);
2834}
2835
Dan Gohman46510a72010-04-15 01:51:59 +00002836void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002837 // If this is a fixed sized alloca in the entry block of the function,
2838 // allocate it statically on the stack.
2839 if (FuncInfo.StaticAllocaMap.count(&I))
2840 return; // getValue will auto-populate this.
2841
2842 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002843 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002844 unsigned Align =
2845 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2846 I.getAlignment());
2847
2848 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002849
Owen Andersone50ed302009-08-10 22:56:29 +00002850 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002851 if (AllocSize.getValueType() != IntPtr)
2852 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2853
2854 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2855 AllocSize,
2856 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002857
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002858 // Handle alignment. If the requested alignment is less than or equal to
2859 // the stack alignment, ignore it. If the size is greater than or equal to
2860 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002861 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862 if (Align <= StackAlign)
2863 Align = 0;
2864
2865 // Round the size of the allocation up to the stack alignment size
2866 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002867 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002868 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002869 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002870
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002871 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002872 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002873 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002874 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2875
2876 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002877 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002878 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002879 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002880 setValue(&I, DSA);
2881 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002882
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002883 // Inform the Frame Information that we have just allocated a variable-sized
2884 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002885 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002886}
2887
Dan Gohman46510a72010-04-15 01:51:59 +00002888void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002889 const Value *SV = I.getOperand(0);
2890 SDValue Ptr = getValue(SV);
2891
2892 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002893
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002894 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002895 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002896 unsigned Alignment = I.getAlignment();
2897
Owen Andersone50ed302009-08-10 22:56:29 +00002898 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002899 SmallVector<uint64_t, 4> Offsets;
2900 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2901 unsigned NumValues = ValueVTs.size();
2902 if (NumValues == 0)
2903 return;
2904
2905 SDValue Root;
2906 bool ConstantMemory = false;
2907 if (I.isVolatile())
2908 // Serialize volatile loads with other side effects.
2909 Root = getRoot();
2910 else if (AA->pointsToConstantMemory(SV)) {
2911 // Do not serialize (non-volatile) loads of constant memory with anything.
2912 Root = DAG.getEntryNode();
2913 ConstantMemory = true;
2914 } else {
2915 // Do not serialize non-volatile loads against each other.
2916 Root = DAG.getRoot();
2917 }
2918
2919 SmallVector<SDValue, 4> Values(NumValues);
2920 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002921 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002922 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002923 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2924 PtrVT, Ptr,
2925 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002926 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002927 A, SV, Offsets[i], isVolatile,
2928 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002929
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002930 Values[i] = L;
2931 Chains[i] = L.getValue(1);
2932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002934 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002935 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002936 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937 if (isVolatile)
2938 DAG.setRoot(Chain);
2939 else
2940 PendingLoads.push_back(Chain);
2941 }
2942
Bill Wendling4533cac2010-01-28 21:51:40 +00002943 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2944 DAG.getVTList(&ValueVTs[0], NumValues),
2945 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002946}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002947
Dan Gohman46510a72010-04-15 01:51:59 +00002948void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2949 const Value *SrcV = I.getOperand(0);
2950 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002951
Owen Andersone50ed302009-08-10 22:56:29 +00002952 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002953 SmallVector<uint64_t, 4> Offsets;
2954 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2955 unsigned NumValues = ValueVTs.size();
2956 if (NumValues == 0)
2957 return;
2958
2959 // Get the lowered operands. Note that we do this after
2960 // checking if NumResults is zero, because with zero results
2961 // the operands won't have values in the map.
2962 SDValue Src = getValue(SrcV);
2963 SDValue Ptr = getValue(PtrV);
2964
2965 SDValue Root = getRoot();
2966 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002967 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002968 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002969 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002970 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002971
2972 for (unsigned i = 0; i != NumValues; ++i) {
2973 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
2974 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002975 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002976 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00002977 Add, PtrV, Offsets[i], isVolatile,
2978 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002979 }
2980
Bill Wendling4533cac2010-01-28 21:51:40 +00002981 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2982 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983}
2984
2985/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2986/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00002987void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00002988 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002989 bool HasChain = !I.doesNotAccessMemory();
2990 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2991
2992 // Build the operand list.
2993 SmallVector<SDValue, 8> Ops;
2994 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2995 if (OnlyLoad) {
2996 // We don't need to serialize loads against other loads.
2997 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002998 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002999 Ops.push_back(getRoot());
3000 }
3001 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003002
3003 // Info is set by getTgtMemInstrinsic
3004 TargetLowering::IntrinsicInfo Info;
3005 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3006
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003007 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003008 if (!IsTgtIntrinsic)
3009 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010
3011 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003012 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3013 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003014 assert(TLI.isTypeLegal(Op.getValueType()) &&
3015 "Intrinsic uses a non-legal type?");
3016 Ops.push_back(Op);
3017 }
3018
Owen Andersone50ed302009-08-10 22:56:29 +00003019 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003020 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3021#ifndef NDEBUG
3022 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3023 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3024 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025 }
Bob Wilson8d919552009-07-31 22:41:21 +00003026#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003028 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003029 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003030
Bob Wilson8d919552009-07-31 22:41:21 +00003031 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003032
3033 // Create the node.
3034 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003035 if (IsTgtIntrinsic) {
3036 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003037 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003038 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003039 Info.memVT, Info.ptrVal, Info.offset,
3040 Info.align, Info.vol,
3041 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003042 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003043 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003044 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003045 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003046 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003047 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003048 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003049 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003050 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003051 }
3052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 if (HasChain) {
3054 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3055 if (OnlyLoad)
3056 PendingLoads.push_back(Chain);
3057 else
3058 DAG.setRoot(Chain);
3059 }
Bill Wendling856ff412009-12-22 00:12:37 +00003060
Benjamin Kramerf0127052010-01-05 13:12:22 +00003061 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003062 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003063 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003064 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003065 }
Bill Wendling856ff412009-12-22 00:12:37 +00003066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 setValue(&I, Result);
3068 }
3069}
3070
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003071/// GetSignificand - Get the significand and build it into a floating-point
3072/// number with exponent of 1:
3073///
3074/// Op = (Op & 0x007fffff) | 0x3f800000;
3075///
3076/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003077static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003078GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003079 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3080 DAG.getConstant(0x007fffff, MVT::i32));
3081 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3082 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003083 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003084}
3085
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003086/// GetExponent - Get the exponent:
3087///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003088/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003089///
3090/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003091static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003092GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003093 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003094 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3095 DAG.getConstant(0x7f800000, MVT::i32));
3096 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003097 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003098 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3099 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003100 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003101}
3102
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003103/// getF32Constant - Get 32-bit floating point constant.
3104static SDValue
3105getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003106 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003107}
3108
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003109/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003110/// visitIntrinsicCall: I is a call instruction
3111/// Op is the associated NodeType for I
3112const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003113SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3114 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003115 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003116 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003117 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003118 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003119 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003120 getValue(I.getArgOperand(0)),
3121 getValue(I.getArgOperand(1)),
3122 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003123 setValue(&I, L);
3124 DAG.setRoot(L.getValue(1));
3125 return 0;
3126}
3127
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003128// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003129const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003130SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003131 SDValue Op1 = getValue(I.getArgOperand(0));
3132 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003133
Owen Anderson825b72b2009-08-11 20:47:22 +00003134 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003135 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003136 return 0;
3137}
Bill Wendling74c37652008-12-09 22:08:41 +00003138
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003139/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3140/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003141void
Dan Gohman46510a72010-04-15 01:51:59 +00003142SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003143 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003144 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003145
Gabor Greif0635f352010-06-25 09:38:13 +00003146 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003147 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003148 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003149
3150 // Put the exponent in the right bit position for later addition to the
3151 // final result:
3152 //
3153 // #define LOG2OFe 1.4426950f
3154 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003155 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003156 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003158
3159 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3161 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003162
3163 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003165 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003166
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003167 if (LimitFloatPrecision <= 6) {
3168 // For floating-point precision of 6:
3169 //
3170 // TwoToFractionalPartOfX =
3171 // 0.997535578f +
3172 // (0.735607626f + 0.252464424f * x) * x;
3173 //
3174 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003175 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003176 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003178 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3180 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003181 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003182 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003183
3184 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003186 TwoToFracPartOfX, IntegerPartOfX);
3187
Owen Anderson825b72b2009-08-11 20:47:22 +00003188 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003189 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3190 // For floating-point precision of 12:
3191 //
3192 // TwoToFractionalPartOfX =
3193 // 0.999892986f +
3194 // (0.696457318f +
3195 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3196 //
3197 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003199 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003201 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003202 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3203 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003204 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3206 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003207 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003208 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003209
3210 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003211 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003212 TwoToFracPartOfX, IntegerPartOfX);
3213
Owen Anderson825b72b2009-08-11 20:47:22 +00003214 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003215 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3216 // For floating-point precision of 18:
3217 //
3218 // TwoToFractionalPartOfX =
3219 // 0.999999982f +
3220 // (0.693148872f +
3221 // (0.240227044f +
3222 // (0.554906021e-1f +
3223 // (0.961591928e-2f +
3224 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3225 //
3226 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003227 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003228 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003229 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003230 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3232 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003233 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003234 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3235 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003236 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003237 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3238 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003239 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3241 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003242 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3244 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003245 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003246 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003248
3249 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003251 TwoToFracPartOfX, IntegerPartOfX);
3252
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003254 }
3255 } else {
3256 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003257 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003258 getValue(I.getArgOperand(0)).getValueType(),
3259 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003260 }
3261
Dale Johannesen59e577f2008-09-05 18:38:42 +00003262 setValue(&I, result);
3263}
3264
Bill Wendling39150252008-09-09 20:39:27 +00003265/// visitLog - Lower a log intrinsic. Handles the special sequences for
3266/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003267void
Dan Gohman46510a72010-04-15 01:51:59 +00003268SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003269 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003270 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003271
Gabor Greif0635f352010-06-25 09:38:13 +00003272 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003273 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003274 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003276
3277 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003278 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003280 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003281
3282 // Get the significand and build it into a floating-point number with
3283 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003284 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003285
3286 if (LimitFloatPrecision <= 6) {
3287 // For floating-point precision of 6:
3288 //
3289 // LogofMantissa =
3290 // -1.1609546f +
3291 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003292 //
Bill Wendling39150252008-09-09 20:39:27 +00003293 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003295 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003296 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003297 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003298 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3299 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003300 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003301
Scott Michelfdc40a02009-02-17 22:15:04 +00003302 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003303 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003304 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3305 // For floating-point precision of 12:
3306 //
3307 // LogOfMantissa =
3308 // -1.7417939f +
3309 // (2.8212026f +
3310 // (-1.4699568f +
3311 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3312 //
3313 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003315 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003316 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003317 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3319 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003320 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3322 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003323 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3325 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003326 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003327
Scott Michelfdc40a02009-02-17 22:15:04 +00003328 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003329 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003330 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3331 // For floating-point precision of 18:
3332 //
3333 // LogOfMantissa =
3334 // -2.1072184f +
3335 // (4.2372794f +
3336 // (-3.7029485f +
3337 // (2.2781945f +
3338 // (-0.87823314f +
3339 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3340 //
3341 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003342 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003343 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003345 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3347 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003348 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3350 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003351 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003352 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3353 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003354 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3356 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003357 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003358 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3359 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003360 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003361
Scott Michelfdc40a02009-02-17 22:15:04 +00003362 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003364 }
3365 } else {
3366 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003367 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003368 getValue(I.getArgOperand(0)).getValueType(),
3369 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003370 }
3371
Dale Johannesen59e577f2008-09-05 18:38:42 +00003372 setValue(&I, result);
3373}
3374
Bill Wendling3eb59402008-09-09 00:28:24 +00003375/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3376/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003377void
Dan Gohman46510a72010-04-15 01:51:59 +00003378SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003379 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003380 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003381
Gabor Greif0635f352010-06-25 09:38:13 +00003382 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003383 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003384 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003386
Bill Wendling39150252008-09-09 20:39:27 +00003387 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003388 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003389
Bill Wendling3eb59402008-09-09 00:28:24 +00003390 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003391 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003392 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003393
Bill Wendling3eb59402008-09-09 00:28:24 +00003394 // Different possible minimax approximations of significand in
3395 // floating-point for various degrees of accuracy over [1,2].
3396 if (LimitFloatPrecision <= 6) {
3397 // For floating-point precision of 6:
3398 //
3399 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3400 //
3401 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003402 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003403 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003405 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003406 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3407 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003408 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003409
Scott Michelfdc40a02009-02-17 22:15:04 +00003410 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003412 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3413 // For floating-point precision of 12:
3414 //
3415 // Log2ofMantissa =
3416 // -2.51285454f +
3417 // (4.07009056f +
3418 // (-2.12067489f +
3419 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003420 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003421 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003422 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003423 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003424 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003425 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003426 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3427 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003428 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003429 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3430 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003431 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3433 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003434 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003435
Scott Michelfdc40a02009-02-17 22:15:04 +00003436 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003438 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3439 // For floating-point precision of 18:
3440 //
3441 // Log2ofMantissa =
3442 // -3.0400495f +
3443 // (6.1129976f +
3444 // (-5.3420409f +
3445 // (3.2865683f +
3446 // (-1.2669343f +
3447 // (0.27515199f -
3448 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3449 //
3450 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003454 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3456 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003457 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3459 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003460 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3462 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003463 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3465 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003466 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3468 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003469 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003470
Scott Michelfdc40a02009-02-17 22:15:04 +00003471 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003473 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003474 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003475 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003476 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003477 getValue(I.getArgOperand(0)).getValueType(),
3478 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003479 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003480
Dale Johannesen59e577f2008-09-05 18:38:42 +00003481 setValue(&I, result);
3482}
3483
Bill Wendling3eb59402008-09-09 00:28:24 +00003484/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3485/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003486void
Dan Gohman46510a72010-04-15 01:51:59 +00003487SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003488 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003489 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003490
Gabor Greif0635f352010-06-25 09:38:13 +00003491 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003492 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003493 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003495
Bill Wendling39150252008-09-09 20:39:27 +00003496 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003497 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003499 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003500
3501 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003502 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003503 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003504
3505 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003506 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003507 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003508 // Log10ofMantissa =
3509 // -0.50419619f +
3510 // (0.60948995f - 0.10380950f * x) * x;
3511 //
3512 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003514 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003516 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3518 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003519 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003520
Scott Michelfdc40a02009-02-17 22:15:04 +00003521 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003523 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3524 // For floating-point precision of 12:
3525 //
3526 // Log10ofMantissa =
3527 // -0.64831180f +
3528 // (0.91751397f +
3529 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3530 //
3531 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003533 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003534 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003535 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3537 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003538 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3540 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003541 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003542
Scott Michelfdc40a02009-02-17 22:15:04 +00003543 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003545 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003546 // For floating-point precision of 18:
3547 //
3548 // Log10ofMantissa =
3549 // -0.84299375f +
3550 // (1.5327582f +
3551 // (-1.0688956f +
3552 // (0.49102474f +
3553 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3554 //
3555 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003559 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3561 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3564 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003565 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3567 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003568 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3570 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003571 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003572
Scott Michelfdc40a02009-02-17 22:15:04 +00003573 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003575 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003576 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003577 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003578 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003579 getValue(I.getArgOperand(0)).getValueType(),
3580 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003581 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003582
Dale Johannesen59e577f2008-09-05 18:38:42 +00003583 setValue(&I, result);
3584}
3585
Bill Wendlinge10c8142008-09-09 22:39:21 +00003586/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3587/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003588void
Dan Gohman46510a72010-04-15 01:51:59 +00003589SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003590 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003591 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003592
Gabor Greif0635f352010-06-25 09:38:13 +00003593 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003594 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003595 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003596
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003598
3599 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3601 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003602
3603 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003605 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003606
3607 if (LimitFloatPrecision <= 6) {
3608 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003609 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003610 // TwoToFractionalPartOfX =
3611 // 0.997535578f +
3612 // (0.735607626f + 0.252464424f * x) * x;
3613 //
3614 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003616 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003618 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3620 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003621 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003622 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003623 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003625
Scott Michelfdc40a02009-02-17 22:15:04 +00003626 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003628 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3629 // For floating-point precision of 12:
3630 //
3631 // TwoToFractionalPartOfX =
3632 // 0.999892986f +
3633 // (0.696457318f +
3634 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3635 //
3636 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003638 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003640 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3642 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003643 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003644 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3645 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003646 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003648 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003650
Scott Michelfdc40a02009-02-17 22:15:04 +00003651 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003653 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3654 // For floating-point precision of 18:
3655 //
3656 // TwoToFractionalPartOfX =
3657 // 0.999999982f +
3658 // (0.693148872f +
3659 // (0.240227044f +
3660 // (0.554906021e-1f +
3661 // (0.961591928e-2f +
3662 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3663 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003665 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003667 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3669 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003670 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3672 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003673 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3675 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003676 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3678 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003679 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3681 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003682 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003684 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003686
Scott Michelfdc40a02009-02-17 22:15:04 +00003687 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003689 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003690 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003691 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003692 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003693 getValue(I.getArgOperand(0)).getValueType(),
3694 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003695 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003696
Dale Johannesen601d3c02008-09-05 01:48:15 +00003697 setValue(&I, result);
3698}
3699
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003700/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3701/// limited-precision mode with x == 10.0f.
3702void
Dan Gohman46510a72010-04-15 01:51:59 +00003703SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003704 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003705 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003706 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003707 bool IsExp10 = false;
3708
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003710 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003711 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3712 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3713 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3714 APFloat Ten(10.0f);
3715 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3716 }
3717 }
3718 }
3719
3720 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003721 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003722
3723 // Put the exponent in the right bit position for later addition to the
3724 // final result:
3725 //
3726 // #define LOG2OF10 3.3219281f
3727 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003729 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003731
3732 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3734 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003735
3736 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003738 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003739
3740 if (LimitFloatPrecision <= 6) {
3741 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003742 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003743 // twoToFractionalPartOfX =
3744 // 0.997535578f +
3745 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003746 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003747 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003749 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003751 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3753 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003754 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003756 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003758
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003759 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003761 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3762 // For floating-point precision of 12:
3763 //
3764 // TwoToFractionalPartOfX =
3765 // 0.999892986f +
3766 // (0.696457318f +
3767 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3768 //
3769 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003771 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3775 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003776 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3778 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003779 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003781 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003783
Scott Michelfdc40a02009-02-17 22:15:04 +00003784 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003786 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3787 // For floating-point precision of 18:
3788 //
3789 // TwoToFractionalPartOfX =
3790 // 0.999999982f +
3791 // (0.693148872f +
3792 // (0.240227044f +
3793 // (0.554906021e-1f +
3794 // (0.961591928e-2f +
3795 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3796 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003798 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003800 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3802 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003803 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3805 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003806 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3808 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003809 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3811 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003812 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3814 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003815 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003817 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003819
Scott Michelfdc40a02009-02-17 22:15:04 +00003820 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003822 }
3823 } else {
3824 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003825 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003826 getValue(I.getArgOperand(0)).getValueType(),
3827 getValue(I.getArgOperand(0)),
3828 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003829 }
3830
3831 setValue(&I, result);
3832}
3833
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003834
3835/// ExpandPowI - Expand a llvm.powi intrinsic.
3836static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3837 SelectionDAG &DAG) {
3838 // If RHS is a constant, we can expand this out to a multiplication tree,
3839 // otherwise we end up lowering to a call to __powidf2 (for example). When
3840 // optimizing for size, we only want to do this if the expansion would produce
3841 // a small number of multiplies, otherwise we do the full expansion.
3842 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3843 // Get the exponent as a positive value.
3844 unsigned Val = RHSC->getSExtValue();
3845 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003846
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003847 // powi(x, 0) -> 1.0
3848 if (Val == 0)
3849 return DAG.getConstantFP(1.0, LHS.getValueType());
3850
Dan Gohmanae541aa2010-04-15 04:33:49 +00003851 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003852 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3853 // If optimizing for size, don't insert too many multiplies. This
3854 // inserts up to 5 multiplies.
3855 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3856 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003857 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003858 // powi(x,15) generates one more multiply than it should), but this has
3859 // the benefit of being both really simple and much better than a libcall.
3860 SDValue Res; // Logically starts equal to 1.0
3861 SDValue CurSquare = LHS;
3862 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003863 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003864 if (Res.getNode())
3865 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3866 else
3867 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003868 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003869
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003870 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3871 CurSquare, CurSquare);
3872 Val >>= 1;
3873 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003874
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003875 // If the original was negative, invert the result, producing 1/(x*x*x).
3876 if (RHSC->getSExtValue() < 0)
3877 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3878 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3879 return Res;
3880 }
3881 }
3882
3883 // Otherwise, expand to a libcall.
3884 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3885}
3886
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003887/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3888/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3889/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003890bool
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003891SelectionDAGBuilder::EmitFuncArgumentDbgValue(const DbgValueInst &DI,
3892 const Value *V, MDNode *Variable,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003893 uint64_t Offset,
3894 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003895 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003896 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003897
Devang Patel719f6a92010-04-29 20:40:36 +00003898 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003899 // Ignore inlined function arguments here.
3900 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003901 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003902 return false;
3903
Dan Gohman84023e02010-07-10 09:00:22 +00003904 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003905 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003906 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003907
3908 unsigned Reg = 0;
3909 if (N.getOpcode() == ISD::CopyFromReg) {
3910 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003911 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003912 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3913 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3914 if (PR)
3915 Reg = PR;
3916 }
3917 }
3918
Evan Chenga36acad2010-04-29 06:33:38 +00003919 if (!Reg) {
3920 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3921 if (VMI == FuncInfo.ValueMap.end())
3922 return false;
3923 Reg = VMI->second;
3924 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003925
3926 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3927 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3928 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003929 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003930 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003931 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003932}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003933
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003934// VisualStudio defines setjmp as _setjmp
3935#if defined(_MSC_VER) && defined(setjmp)
3936#define setjmp_undefined_for_visual_studio
3937#undef setjmp
3938#endif
3939
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003940/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3941/// we want to emit this as a call to a named external function, return the name
3942/// otherwise lower it and return null.
3943const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003944SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003945 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003946 SDValue Res;
3947
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003948 switch (Intrinsic) {
3949 default:
3950 // By default, turn this into a target intrinsic node.
3951 visitTargetIntrinsic(I, Intrinsic);
3952 return 0;
3953 case Intrinsic::vastart: visitVAStart(I); return 0;
3954 case Intrinsic::vaend: visitVAEnd(I); return 0;
3955 case Intrinsic::vacopy: visitVACopy(I); return 0;
3956 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003957 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003958 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003959 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003960 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003961 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003962 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003963 return 0;
3964 case Intrinsic::setjmp:
3965 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003966 case Intrinsic::longjmp:
3967 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003968 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003969 // Assert for address < 256 since we support only user defined address
3970 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003971 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003972 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003973 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003974 < 256 &&
3975 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003976 SDValue Op1 = getValue(I.getArgOperand(0));
3977 SDValue Op2 = getValue(I.getArgOperand(1));
3978 SDValue Op3 = getValue(I.getArgOperand(2));
3979 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3980 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003981 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Gabor Greif0635f352010-06-25 09:38:13 +00003982 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003983 return 0;
3984 }
Chris Lattner824b9582008-11-21 16:42:48 +00003985 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003986 // Assert for address < 256 since we support only user defined address
3987 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003988 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003989 < 256 &&
3990 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003991 SDValue Op1 = getValue(I.getArgOperand(0));
3992 SDValue Op2 = getValue(I.getArgOperand(1));
3993 SDValue Op3 = getValue(I.getArgOperand(2));
3994 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3995 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003996 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00003997 I.getArgOperand(0), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003998 return 0;
3999 }
Chris Lattner824b9582008-11-21 16:42:48 +00004000 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004001 // Assert for address < 256 since we support only user defined address
4002 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004003 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004004 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004005 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004006 < 256 &&
4007 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004008 SDValue Op1 = getValue(I.getArgOperand(0));
4009 SDValue Op2 = getValue(I.getArgOperand(1));
4010 SDValue Op3 = getValue(I.getArgOperand(2));
4011 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4012 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004013
4014 // If the source and destination are known to not be aliases, we can
4015 // lower memmove as memcpy.
4016 uint64_t Size = -1ULL;
4017 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004018 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00004019 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004020 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004021 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher723a05a2010-07-14 23:41:32 +00004022 false, I.getArgOperand(0), 0,
4023 I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004024 return 0;
4025 }
4026
Mon P Wang20adc9d2010-04-04 03:10:48 +00004027 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00004028 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004029 return 0;
4030 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004031 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004032 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004033 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00004034 return 0;
4035
Devang Patelac1ceb32009-10-09 22:42:28 +00004036 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004037 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00004038 bool isParameter =
4039 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00004040 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004041 if (!Address)
4042 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00004043 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00004044 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004045 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004046
4047 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4048 // but do not always have a corresponding SDNode built. The SDNodeOrder
4049 // absolute, but not relative, values are different depending on whether
4050 // debug info exists.
4051 ++SDNodeOrder;
4052 SDValue &N = NodeMap[Address];
4053 SDDbgValue *SDV;
4054 if (N.getNode()) {
4055 if (isParameter && !AI) {
4056 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4057 if (FINode)
4058 // Byval parameter. We have a frame index at this point.
4059 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4060 0, dl, SDNodeOrder);
4061 else
4062 // Can't do anything with other non-AI cases yet. This might be a
4063 // parameter of a callee function that got inlined, for example.
4064 return 0;
4065 } else if (AI)
4066 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4067 0, dl, SDNodeOrder);
4068 else
4069 // Can't do anything with other non-AI cases yet.
4070 return 0;
4071 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4072 } else {
4073 // This isn't useful, but it shows what we're missing.
4074 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4075 0, dl, SDNodeOrder);
4076 DAG.AddDbgValue(SDV, 0, isParameter);
4077 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004078 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004079 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004080 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004081 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004082 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004083 return 0;
4084
4085 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004086 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004087 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004088 if (!V)
4089 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004090
4091 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4092 // but do not always have a corresponding SDNode built. The SDNodeOrder
4093 // absolute, but not relative, values are different depending on whether
4094 // debug info exists.
4095 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004096 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004097 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004098 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4099 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004100 } else {
Devang Pateld47f3c82010-05-05 22:29:00 +00004101 bool createUndef = false;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004102 // Do not use getValue() in here; we don't want to generate code at
4103 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004104 SDValue N = NodeMap[V];
4105 if (!N.getNode() && isa<Argument>(V))
4106 // Check unused arguments map.
4107 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004108 if (N.getNode()) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004109 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4110 SDV = DAG.getDbgValue(Variable, N.getNode(),
4111 N.getResNo(), Offset, dl, SDNodeOrder);
4112 DAG.AddDbgValue(SDV, N.getNode(), false);
4113 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004114 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4115 // Do not call getValue(V) yet, as we don't want to generate code.
4116 // Remember it for later.
4117 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4118 DanglingDebugInfoMap[V] = DDI;
Devang Pateld47f3c82010-05-05 22:29:00 +00004119 } else
4120 createUndef = true;
4121 if (createUndef) {
Devang Patel00190342010-03-15 19:15:44 +00004122 // We may expand this to cover more cases. One case where we have no
4123 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004124 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4125 Offset, dl, SDNodeOrder);
4126 DAG.AddDbgValue(SDV, 0, false);
4127 }
Devang Patel00190342010-03-15 19:15:44 +00004128 }
4129
4130 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004131 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004132 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004133 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004134 // Don't handle byval struct arguments or VLAs, for example.
4135 if (!AI)
4136 return 0;
4137 DenseMap<const AllocaInst*, int>::iterator SI =
4138 FuncInfo.StaticAllocaMap.find(AI);
4139 if (SI == FuncInfo.StaticAllocaMap.end())
4140 return 0; // VLAs.
4141 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004142
Chris Lattner512063d2010-04-05 06:19:28 +00004143 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4144 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4145 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004146 return 0;
4147 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004148 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004149 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004150 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004151 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004153 SDValue Ops[1];
4154 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004155 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004156 setValue(&I, Op);
4157 DAG.setRoot(Op.getValue(1));
4158 return 0;
4159 }
4160
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004161 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004162 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004163 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004164 if (CallMBB->isLandingPad())
4165 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004166 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004167#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004168 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004169#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004170 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4171 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004172 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004173 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004174
Chris Lattner3a5815f2009-09-17 23:54:54 +00004175 // Insert the EHSELECTION instruction.
4176 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4177 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004178 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004179 Ops[1] = getRoot();
4180 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004181 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004182 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004183 return 0;
4184 }
4185
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004186 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004187 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004188 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004189 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4190 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004191 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004192 return 0;
4193 }
4194
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004195 case Intrinsic::eh_return_i32:
4196 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004197 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4198 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4199 MVT::Other,
4200 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004201 getValue(I.getArgOperand(0)),
4202 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004203 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004204 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004205 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004206 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004207 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004208 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004209 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004210 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004211 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004212 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004213 TLI.getPointerTy()),
4214 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004215 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004216 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004217 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004218 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4219 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004220 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004221 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004222 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004223 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004224 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004225 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004226 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004227
Chris Lattner512063d2010-04-05 06:19:28 +00004228 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004229 return 0;
4230 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004231 case Intrinsic::eh_sjlj_setjmp: {
4232 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004233 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004234 return 0;
4235 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004236 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004237 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4238 getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004239 getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004240 return 0;
4241 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004242
Mon P Wang77cdf302008-11-10 20:54:11 +00004243 case Intrinsic::convertff:
4244 case Intrinsic::convertfsi:
4245 case Intrinsic::convertfui:
4246 case Intrinsic::convertsif:
4247 case Intrinsic::convertuif:
4248 case Intrinsic::convertss:
4249 case Intrinsic::convertsu:
4250 case Intrinsic::convertus:
4251 case Intrinsic::convertuu: {
4252 ISD::CvtCode Code = ISD::CVT_INVALID;
4253 switch (Intrinsic) {
4254 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4255 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4256 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4257 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4258 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4259 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4260 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4261 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4262 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4263 }
Owen Andersone50ed302009-08-10 22:56:29 +00004264 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004265 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004266 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4267 DAG.getValueType(DestVT),
4268 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004269 getValue(I.getArgOperand(1)),
4270 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004271 Code);
4272 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004273 return 0;
4274 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004275 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004276 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004277 getValue(I.getArgOperand(0)).getValueType(),
4278 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004279 return 0;
4280 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004281 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4282 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004283 return 0;
4284 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004285 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004286 getValue(I.getArgOperand(0)).getValueType(),
4287 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004288 return 0;
4289 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004290 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004291 getValue(I.getArgOperand(0)).getValueType(),
4292 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004293 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004294 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004295 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004296 return 0;
4297 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004298 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004299 return 0;
4300 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004301 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004302 return 0;
4303 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004304 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004305 return 0;
4306 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004307 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004308 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004309 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004310 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004311 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004312 case Intrinsic::convert_to_fp16:
4313 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004314 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004315 return 0;
4316 case Intrinsic::convert_from_fp16:
4317 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004318 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004319 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004320 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004321 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004322 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004323 return 0;
4324 }
4325 case Intrinsic::readcyclecounter: {
4326 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004327 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4328 DAG.getVTList(MVT::i64, MVT::Other),
4329 &Op, 1);
4330 setValue(&I, Res);
4331 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004332 return 0;
4333 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004334 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004335 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004336 getValue(I.getArgOperand(0)).getValueType(),
4337 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004338 return 0;
4339 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004340 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004341 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004342 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004343 return 0;
4344 }
4345 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004346 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004347 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004348 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004349 return 0;
4350 }
4351 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004352 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004353 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004354 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004355 return 0;
4356 }
4357 case Intrinsic::stacksave: {
4358 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004359 Res = DAG.getNode(ISD::STACKSAVE, dl,
4360 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4361 setValue(&I, Res);
4362 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004363 return 0;
4364 }
4365 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004366 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004367 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004368 return 0;
4369 }
Bill Wendling57344502008-11-18 11:01:33 +00004370 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004371 // Emit code into the DAG to store the stack guard onto the stack.
4372 MachineFunction &MF = DAG.getMachineFunction();
4373 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004374 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004375
Gabor Greif0635f352010-06-25 09:38:13 +00004376 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4377 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004378
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004379 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004380 MFI->setStackProtectorIndex(FI);
4381
4382 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4383
4384 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004385 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4386 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004387 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004388 setValue(&I, Res);
4389 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004390 return 0;
4391 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004392 case Intrinsic::objectsize: {
4393 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004394 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004395
4396 assert(CI && "Non-constant type in __builtin_object_size?");
4397
Gabor Greif0635f352010-06-25 09:38:13 +00004398 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004399 EVT Ty = Arg.getValueType();
4400
Dan Gohmane368b462010-06-18 14:22:04 +00004401 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004402 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004403 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004404 Res = DAG.getConstant(0, Ty);
4405
4406 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004407 return 0;
4408 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004409 case Intrinsic::var_annotation:
4410 // Discard annotate attributes
4411 return 0;
4412
4413 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004414 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004415
4416 SDValue Ops[6];
4417 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004418 Ops[1] = getValue(I.getArgOperand(0));
4419 Ops[2] = getValue(I.getArgOperand(1));
4420 Ops[3] = getValue(I.getArgOperand(2));
4421 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004422 Ops[5] = DAG.getSrcValue(F);
4423
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004424 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4425 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4426 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004427
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004428 setValue(&I, Res);
4429 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004430 return 0;
4431 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004432 case Intrinsic::gcroot:
4433 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004434 const Value *Alloca = I.getArgOperand(0);
4435 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004437 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4438 GFI->addStackRoot(FI->getIndex(), TypeMap);
4439 }
4440 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004441 case Intrinsic::gcread:
4442 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004443 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004444 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004445 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004446 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004447 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004448 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004449 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004450 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004451 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004452 return implVisitAluOverflow(I, ISD::UADDO);
4453 case Intrinsic::sadd_with_overflow:
4454 return implVisitAluOverflow(I, ISD::SADDO);
4455 case Intrinsic::usub_with_overflow:
4456 return implVisitAluOverflow(I, ISD::USUBO);
4457 case Intrinsic::ssub_with_overflow:
4458 return implVisitAluOverflow(I, ISD::SSUBO);
4459 case Intrinsic::umul_with_overflow:
4460 return implVisitAluOverflow(I, ISD::UMULO);
4461 case Intrinsic::smul_with_overflow:
4462 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004463
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004464 case Intrinsic::prefetch: {
4465 SDValue Ops[4];
4466 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004467 Ops[1] = getValue(I.getArgOperand(0));
4468 Ops[2] = getValue(I.getArgOperand(1));
4469 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004470 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004471 return 0;
4472 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004474 case Intrinsic::memory_barrier: {
4475 SDValue Ops[6];
4476 Ops[0] = getRoot();
4477 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004478 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004479
Bill Wendling4533cac2010-01-28 21:51:40 +00004480 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481 return 0;
4482 }
4483 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004484 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004485 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004486 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004487 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004488 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004489 getValue(I.getArgOperand(0)),
4490 getValue(I.getArgOperand(1)),
4491 getValue(I.getArgOperand(2)),
4492 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004493 setValue(&I, L);
4494 DAG.setRoot(L.getValue(1));
4495 return 0;
4496 }
4497 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004498 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004499 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004500 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004501 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004502 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004503 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004504 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004505 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004506 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004507 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004508 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004509 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004510 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004511 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004512 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004513 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004514 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004515 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004516 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004517 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004518 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004519
4520 case Intrinsic::invariant_start:
4521 case Intrinsic::lifetime_start:
4522 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004523 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004524 return 0;
4525 case Intrinsic::invariant_end:
4526 case Intrinsic::lifetime_end:
4527 // Discard region information.
4528 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004529 }
4530}
4531
Dan Gohman46510a72010-04-15 01:51:59 +00004532void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004533 bool isTailCall,
4534 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004535 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4536 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004537 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004538 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004539 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004540
4541 TargetLowering::ArgListTy Args;
4542 TargetLowering::ArgListEntry Entry;
4543 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004544
4545 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004546 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004547 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004548 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4549 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004550
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004551 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004552 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004553
4554 SDValue DemoteStackSlot;
4555
4556 if (!CanLowerReturn) {
4557 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4558 FTy->getReturnType());
4559 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4560 FTy->getReturnType());
4561 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004562 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004563 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4564
4565 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4566 Entry.Node = DemoteStackSlot;
4567 Entry.Ty = StackSlotPtrType;
4568 Entry.isSExt = false;
4569 Entry.isZExt = false;
4570 Entry.isInReg = false;
4571 Entry.isSRet = true;
4572 Entry.isNest = false;
4573 Entry.isByVal = false;
4574 Entry.Alignment = Align;
4575 Args.push_back(Entry);
4576 RetTy = Type::getVoidTy(FTy->getContext());
4577 }
4578
Dan Gohman46510a72010-04-15 01:51:59 +00004579 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004580 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004581 SDValue ArgNode = getValue(*i);
4582 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4583
4584 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004585 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4586 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4587 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4588 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4589 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4590 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004591 Entry.Alignment = CS.getParamAlignment(attrInd);
4592 Args.push_back(Entry);
4593 }
4594
Chris Lattner512063d2010-04-05 06:19:28 +00004595 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004596 // Insert a label before the invoke call to mark the try range. This can be
4597 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004598 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004599
Jim Grosbachca752c92010-01-28 01:45:32 +00004600 // For SjLj, keep track of which landing pads go with which invokes
4601 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004602 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004603 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004604 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004605 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004606 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004607 }
4608
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004609 // Both PendingLoads and PendingExports must be flushed here;
4610 // this call might not return.
4611 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004612 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004613 }
4614
Dan Gohman98ca4f22009-08-05 01:29:28 +00004615 // Check if target-independent constraints permit a tail call here.
4616 // Target-dependent constraints are checked within TLI.LowerCallTo.
4617 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004618 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004619 isTailCall = false;
4620
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004621 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004622 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004623 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004624 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004625 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004626 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004627 isTailCall,
4628 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004629 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004630 assert((isTailCall || Result.second.getNode()) &&
4631 "Non-null chain expected with non-tail call!");
4632 assert((Result.second.getNode() || !Result.first.getNode()) &&
4633 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004634 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004635 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004636 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004637 // The instruction result is the result of loading from the
4638 // hidden sret parameter.
4639 SmallVector<EVT, 1> PVTs;
4640 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4641
4642 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4643 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4644 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004645 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004646 SmallVector<SDValue, 4> Values(NumValues);
4647 SmallVector<SDValue, 4> Chains(NumValues);
4648
4649 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004650 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4651 DemoteStackSlot,
4652 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004653 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004654 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004655 Values[i] = L;
4656 Chains[i] = L.getValue(1);
4657 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004658
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004659 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4660 MVT::Other, &Chains[0], NumValues);
4661 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004662
4663 // Collect the legal value parts into potentially illegal values
4664 // that correspond to the original function's return values.
4665 SmallVector<EVT, 4> RetTys;
4666 RetTy = FTy->getReturnType();
4667 ComputeValueVTs(TLI, RetTy, RetTys);
4668 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4669 SmallVector<SDValue, 4> ReturnValues;
4670 unsigned CurReg = 0;
4671 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4672 EVT VT = RetTys[I];
4673 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4674 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4675
4676 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004677 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004678 RegisterVT, VT, AssertOp);
4679 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004680 CurReg += NumRegs;
4681 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004682
Bill Wendling4533cac2010-01-28 21:51:40 +00004683 setValue(CS.getInstruction(),
4684 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4685 DAG.getVTList(&RetTys[0], RetTys.size()),
4686 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004687
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004688 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004689
4690 // As a special case, a null chain means that a tail call has been emitted and
4691 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004692 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004693 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004694 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004695 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004696
Chris Lattner512063d2010-04-05 06:19:28 +00004697 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004698 // Insert a label at the end of the invoke call to mark the try range. This
4699 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004700 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004701 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004702
4703 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004704 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004705 }
4706}
4707
Chris Lattner8047d9a2009-12-24 00:37:38 +00004708/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4709/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004710static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4711 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004712 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004713 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004714 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004715 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004716 if (C->isNullValue())
4717 continue;
4718 // Unknown instruction.
4719 return false;
4720 }
4721 return true;
4722}
4723
Dan Gohman46510a72010-04-15 01:51:59 +00004724static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4725 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004726 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004727
Chris Lattner8047d9a2009-12-24 00:37:38 +00004728 // Check to see if this load can be trivially constant folded, e.g. if the
4729 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004730 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004731 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004732 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004733 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004734
Dan Gohman46510a72010-04-15 01:51:59 +00004735 if (const Constant *LoadCst =
4736 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4737 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004738 return Builder.getValue(LoadCst);
4739 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004740
Chris Lattner8047d9a2009-12-24 00:37:38 +00004741 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4742 // still constant memory, the input chain can be the entry node.
4743 SDValue Root;
4744 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004745
Chris Lattner8047d9a2009-12-24 00:37:38 +00004746 // Do not serialize (non-volatile) loads of constant memory with anything.
4747 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4748 Root = Builder.DAG.getEntryNode();
4749 ConstantMemory = true;
4750 } else {
4751 // Do not serialize non-volatile loads against each other.
4752 Root = Builder.DAG.getRoot();
4753 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004754
Chris Lattner8047d9a2009-12-24 00:37:38 +00004755 SDValue Ptr = Builder.getValue(PtrVal);
4756 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4757 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004758 false /*volatile*/,
4759 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004760
Chris Lattner8047d9a2009-12-24 00:37:38 +00004761 if (!ConstantMemory)
4762 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4763 return LoadVal;
4764}
4765
4766
4767/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4768/// If so, return true and lower it, otherwise return false and it will be
4769/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004770bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004771 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004772 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004773 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004774
Gabor Greif0635f352010-06-25 09:38:13 +00004775 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004776 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004777 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004778 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004779 return false;
4780
Gabor Greif0635f352010-06-25 09:38:13 +00004781 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004782
Chris Lattner8047d9a2009-12-24 00:37:38 +00004783 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4784 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004785 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4786 bool ActuallyDoIt = true;
4787 MVT LoadVT;
4788 const Type *LoadTy;
4789 switch (Size->getZExtValue()) {
4790 default:
4791 LoadVT = MVT::Other;
4792 LoadTy = 0;
4793 ActuallyDoIt = false;
4794 break;
4795 case 2:
4796 LoadVT = MVT::i16;
4797 LoadTy = Type::getInt16Ty(Size->getContext());
4798 break;
4799 case 4:
4800 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004801 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004802 break;
4803 case 8:
4804 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004805 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004806 break;
4807 /*
4808 case 16:
4809 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004810 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004811 LoadTy = VectorType::get(LoadTy, 4);
4812 break;
4813 */
4814 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004815
Chris Lattner04b091a2009-12-24 01:07:17 +00004816 // This turns into unaligned loads. We only do this if the target natively
4817 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4818 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004819
Chris Lattner04b091a2009-12-24 01:07:17 +00004820 // Require that we can find a legal MVT, and only do this if the target
4821 // supports unaligned loads of that type. Expanding into byte loads would
4822 // bloat the code.
4823 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4824 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4825 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4826 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4827 ActuallyDoIt = false;
4828 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004829
Chris Lattner04b091a2009-12-24 01:07:17 +00004830 if (ActuallyDoIt) {
4831 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4832 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004833
Chris Lattner04b091a2009-12-24 01:07:17 +00004834 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4835 ISD::SETNE);
4836 EVT CallVT = TLI.getValueType(I.getType(), true);
4837 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4838 return true;
4839 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004840 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004841
4842
Chris Lattner8047d9a2009-12-24 00:37:38 +00004843 return false;
4844}
4845
4846
Dan Gohman46510a72010-04-15 01:51:59 +00004847void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00004848 // Handle inline assembly differently.
4849 if (isa<InlineAsm>(I.getCalledValue())) {
4850 visitInlineAsm(&I);
4851 return;
4852 }
4853
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004854 const char *RenameFn = 0;
4855 if (Function *F = I.getCalledFunction()) {
4856 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00004857 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004858 if (unsigned IID = II->getIntrinsicID(F)) {
4859 RenameFn = visitIntrinsicCall(I, IID);
4860 if (!RenameFn)
4861 return;
4862 }
4863 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004864 if (unsigned IID = F->getIntrinsicID()) {
4865 RenameFn = visitIntrinsicCall(I, IID);
4866 if (!RenameFn)
4867 return;
4868 }
4869 }
4870
4871 // Check for well-known libc/libm calls. If the function is internal, it
4872 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004873 if (!F->hasLocalLinkage() && F->hasName()) {
4874 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004875 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004876 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004877 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4878 I.getType() == I.getArgOperand(0)->getType() &&
4879 I.getType() == I.getArgOperand(1)->getType()) {
4880 SDValue LHS = getValue(I.getArgOperand(0));
4881 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004882 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4883 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004884 return;
4885 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004886 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004887 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004888 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4889 I.getType() == I.getArgOperand(0)->getType()) {
4890 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004891 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4892 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004893 return;
4894 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004895 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004896 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004897 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4898 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004899 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004900 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004901 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4902 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004903 return;
4904 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004905 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004906 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004907 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4908 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004909 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004910 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004911 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4912 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004913 return;
4914 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004915 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004916 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004917 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4918 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004919 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004920 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004921 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4922 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004923 return;
4924 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004925 } else if (Name == "memcmp") {
4926 if (visitMemCmpCall(I))
4927 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004928 }
4929 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 }
Chris Lattner598751e2010-07-05 05:36:21 +00004931
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004932 SDValue Callee;
4933 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00004934 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004935 else
Bill Wendling056292f2008-09-16 21:48:12 +00004936 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004937
Bill Wendling0d580132009-12-23 01:28:19 +00004938 // Check if we can potentially perform a tail call. More detailed checking is
4939 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004940 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004941}
4942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004943namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004945/// AsmOperandInfo - This contains information for each constraint that we are
4946/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004947class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004948 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004949public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004950 /// CallOperand - If this is the result output operand or a clobber
4951 /// this is null, otherwise it is the incoming operand to the CallInst.
4952 /// This gets modified as the asm is processed.
4953 SDValue CallOperand;
4954
4955 /// AssignedRegs - If this is a register or register class operand, this
4956 /// contains the set of register corresponding to the operand.
4957 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004958
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004959 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4960 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4961 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4964 /// busy in OutputRegs/InputRegs.
4965 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004966 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004967 std::set<unsigned> &InputRegs,
4968 const TargetRegisterInfo &TRI) const {
4969 if (isOutReg) {
4970 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4971 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4972 }
4973 if (isInReg) {
4974 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4975 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4976 }
4977 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004978
Owen Andersone50ed302009-08-10 22:56:29 +00004979 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004980 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004981 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004982 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00004983 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004984 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004986
Chris Lattner81249c92008-10-17 17:05:25 +00004987 if (isa<BasicBlock>(CallOperandVal))
4988 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004989
Chris Lattner81249c92008-10-17 17:05:25 +00004990 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004991
Chris Lattner81249c92008-10-17 17:05:25 +00004992 // If this is an indirect operand, the operand is a pointer to the
4993 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00004994 if (isIndirect) {
4995 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
4996 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00004997 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00004998 OpTy = PtrTy->getElementType();
4999 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005000
Chris Lattner81249c92008-10-17 17:05:25 +00005001 // If OpTy is not a single value, it may be a struct/union that we
5002 // can tile with integers.
5003 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5004 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5005 switch (BitSize) {
5006 default: break;
5007 case 1:
5008 case 8:
5009 case 16:
5010 case 32:
5011 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005012 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005013 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005014 break;
5015 }
5016 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005017
Chris Lattner81249c92008-10-17 17:05:25 +00005018 return TLI.getValueType(OpTy, true);
5019 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005020
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005021private:
5022 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5023 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005024 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005025 const TargetRegisterInfo &TRI) {
5026 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5027 Regs.insert(Reg);
5028 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5029 for (; *Aliases; ++Aliases)
5030 Regs.insert(*Aliases);
5031 }
5032};
Dan Gohman462f6b52010-05-29 17:53:24 +00005033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005034} // end llvm namespace.
5035
Dan Gohman462f6b52010-05-29 17:53:24 +00005036/// isAllocatableRegister - If the specified register is safe to allocate,
5037/// i.e. it isn't a stack pointer or some other special register, return the
5038/// register class for the register. Otherwise, return null.
5039static const TargetRegisterClass *
5040isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5041 const TargetLowering &TLI,
5042 const TargetRegisterInfo *TRI) {
5043 EVT FoundVT = MVT::Other;
5044 const TargetRegisterClass *FoundRC = 0;
5045 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5046 E = TRI->regclass_end(); RCI != E; ++RCI) {
5047 EVT ThisVT = MVT::Other;
5048
5049 const TargetRegisterClass *RC = *RCI;
5050 // If none of the value types for this register class are valid, we
5051 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5052 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5053 I != E; ++I) {
5054 if (TLI.isTypeLegal(*I)) {
5055 // If we have already found this register in a different register class,
5056 // choose the one with the largest VT specified. For example, on
5057 // PowerPC, we favor f64 register classes over f32.
5058 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5059 ThisVT = *I;
5060 break;
5061 }
5062 }
5063 }
5064
5065 if (ThisVT == MVT::Other) continue;
5066
5067 // NOTE: This isn't ideal. In particular, this might allocate the
5068 // frame pointer in functions that need it (due to them not being taken
5069 // out of allocation, because a variable sized allocation hasn't been seen
5070 // yet). This is a slight code pessimization, but should still work.
5071 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5072 E = RC->allocation_order_end(MF); I != E; ++I)
5073 if (*I == Reg) {
5074 // We found a matching register class. Keep looking at others in case
5075 // we find one with larger registers that this physreg is also in.
5076 FoundRC = RC;
5077 FoundVT = ThisVT;
5078 break;
5079 }
5080 }
5081 return FoundRC;
5082}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005083
5084/// GetRegistersForValue - Assign registers (virtual or physical) for the
5085/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005086/// register allocator to handle the assignment process. However, if the asm
5087/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005088/// allocation. This produces generally horrible, but correct, code.
5089///
5090/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005091/// Input and OutputRegs are the set of already allocated physical registers.
5092///
Dan Gohman2048b852009-11-23 18:04:58 +00005093void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005094GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005095 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005096 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005097 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005098
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005099 // Compute whether this value requires an input register, an output register,
5100 // or both.
5101 bool isOutReg = false;
5102 bool isInReg = false;
5103 switch (OpInfo.Type) {
5104 case InlineAsm::isOutput:
5105 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005106
5107 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005108 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005109 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005110 break;
5111 case InlineAsm::isInput:
5112 isInReg = true;
5113 isOutReg = false;
5114 break;
5115 case InlineAsm::isClobber:
5116 isOutReg = true;
5117 isInReg = true;
5118 break;
5119 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005120
5121
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005122 MachineFunction &MF = DAG.getMachineFunction();
5123 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005125 // If this is a constraint for a single physreg, or a constraint for a
5126 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005127 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005128 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5129 OpInfo.ConstraintVT);
5130
5131 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005133 // If this is a FP input in an integer register (or visa versa) insert a bit
5134 // cast of the input value. More generally, handle any case where the input
5135 // value disagrees with the register class we plan to stick this in.
5136 if (OpInfo.Type == InlineAsm::isInput &&
5137 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005138 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005139 // types are identical size, use a bitcast to convert (e.g. two differing
5140 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005141 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005142 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005143 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005144 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005145 OpInfo.ConstraintVT = RegVT;
5146 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5147 // If the input is a FP value and we want it in FP registers, do a
5148 // bitcast to the corresponding integer type. This turns an f64 value
5149 // into i64, which can be passed with two i32 values on a 32-bit
5150 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005151 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005152 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005153 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005154 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005155 OpInfo.ConstraintVT = RegVT;
5156 }
5157 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005158
Owen Anderson23b9b192009-08-12 00:36:31 +00005159 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005160 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005161
Owen Andersone50ed302009-08-10 22:56:29 +00005162 EVT RegVT;
5163 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005164
5165 // If this is a constraint for a specific physical register, like {r17},
5166 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005167 if (unsigned AssignedReg = PhysReg.first) {
5168 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005169 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005170 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005172 // Get the actual register value type. This is important, because the user
5173 // may have asked for (e.g.) the AX register in i32 type. We need to
5174 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005175 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005177 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005178 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005179
5180 // If this is an expanded reference, add the rest of the regs to Regs.
5181 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005182 TargetRegisterClass::iterator I = RC->begin();
5183 for (; *I != AssignedReg; ++I)
5184 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005185
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005186 // Already added the first reg.
5187 --NumRegs; ++I;
5188 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005189 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005190 Regs.push_back(*I);
5191 }
5192 }
Bill Wendling651ad132009-12-22 01:25:10 +00005193
Dan Gohman7451d3e2010-05-29 17:03:36 +00005194 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005195 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5196 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5197 return;
5198 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005200 // Otherwise, if this was a reference to an LLVM register class, create vregs
5201 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005202 if (const TargetRegisterClass *RC = PhysReg.second) {
5203 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005204 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005205 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206
Evan Chengfb112882009-03-23 08:01:15 +00005207 // Create the appropriate number of virtual registers.
5208 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5209 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005210 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005211
Dan Gohman7451d3e2010-05-29 17:03:36 +00005212 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005213 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005214 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005215
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005216 // This is a reference to a register class that doesn't directly correspond
5217 // to an LLVM register class. Allocate NumRegs consecutive, available,
5218 // registers from the class.
5219 std::vector<unsigned> RegClassRegs
5220 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5221 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005222
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005223 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5224 unsigned NumAllocated = 0;
5225 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5226 unsigned Reg = RegClassRegs[i];
5227 // See if this register is available.
5228 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5229 (isInReg && InputRegs.count(Reg))) { // Already used.
5230 // Make sure we find consecutive registers.
5231 NumAllocated = 0;
5232 continue;
5233 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005234
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005235 // Check to see if this register is allocatable (i.e. don't give out the
5236 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005237 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5238 if (!RC) { // Couldn't allocate this register.
5239 // Reset NumAllocated to make sure we return consecutive registers.
5240 NumAllocated = 0;
5241 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005242 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005243
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005244 // Okay, this register is good, we can use it.
5245 ++NumAllocated;
5246
5247 // If we allocated enough consecutive registers, succeed.
5248 if (NumAllocated == NumRegs) {
5249 unsigned RegStart = (i-NumAllocated)+1;
5250 unsigned RegEnd = i+1;
5251 // Mark all of the allocated registers used.
5252 for (unsigned i = RegStart; i != RegEnd; ++i)
5253 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005254
Dan Gohman7451d3e2010-05-29 17:03:36 +00005255 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005256 OpInfo.ConstraintVT);
5257 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5258 return;
5259 }
5260 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005261
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005262 // Otherwise, we couldn't allocate enough registers for this.
5263}
5264
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005265/// visitInlineAsm - Handle a call to an InlineAsm object.
5266///
Dan Gohman46510a72010-04-15 01:51:59 +00005267void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5268 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005269
5270 /// ConstraintOperands - Information about all of the constraints.
5271 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005273 std::set<unsigned> OutputRegs, InputRegs;
5274
5275 // Do a prepass over the constraints, canonicalizing them, and building up the
5276 // ConstraintOperands list.
5277 std::vector<InlineAsm::ConstraintInfo>
5278 ConstraintInfos = IA->ParseConstraints();
5279
Evan Chengda43bcf2008-09-24 00:05:32 +00005280 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005281
Chris Lattner6c147292009-04-30 00:48:50 +00005282 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005283
Chris Lattner6c147292009-04-30 00:48:50 +00005284 // We won't need to flush pending loads if this asm doesn't touch
5285 // memory and is nonvolatile.
5286 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005287 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005288 else
5289 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005291 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5292 unsigned ResNo = 0; // ResNo - The result number of the next output.
5293 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5294 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5295 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005296
Owen Anderson825b72b2009-08-11 20:47:22 +00005297 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005298
5299 // Compute the value type for each operand.
5300 switch (OpInfo.Type) {
5301 case InlineAsm::isOutput:
5302 // Indirect outputs just consume an argument.
5303 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005304 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005305 break;
5306 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005307
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005308 // The return value of the call is this value. As such, there is no
5309 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005310 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005311 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005312 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5313 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5314 } else {
5315 assert(ResNo == 0 && "Asm only has one result!");
5316 OpVT = TLI.getValueType(CS.getType());
5317 }
5318 ++ResNo;
5319 break;
5320 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005321 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005322 break;
5323 case InlineAsm::isClobber:
5324 // Nothing to do.
5325 break;
5326 }
5327
5328 // If this is an input or an indirect output, process the call argument.
5329 // BasicBlocks are labels, currently appearing only in asm's.
5330 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005331 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005332 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5333
Dan Gohman46510a72010-04-15 01:51:59 +00005334 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005335 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005336 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005337 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005338 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005339
Owen Anderson1d0be152009-08-13 21:58:54 +00005340 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005341 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005342
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005343 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005344 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005345
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005346 // Second pass over the constraints: compute which constraint option to use
5347 // and assign registers to constraints that want a specific physreg.
5348 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5349 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005350
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005351 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005352 // matching input. If their types mismatch, e.g. one is an integer, the
5353 // other is floating point, or their sizes are different, flag it as an
5354 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005355 if (OpInfo.hasMatchingInput()) {
5356 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005357
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005358 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005359 if ((OpInfo.ConstraintVT.isInteger() !=
5360 Input.ConstraintVT.isInteger()) ||
5361 (OpInfo.ConstraintVT.getSizeInBits() !=
5362 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005363 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005364 " with a matching output constraint of"
5365 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005366 }
5367 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005368 }
5369 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005371 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005372 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005374 // If this is a memory input, and if the operand is not indirect, do what we
5375 // need to to provide an address for the memory input.
5376 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5377 !OpInfo.isIndirect) {
5378 assert(OpInfo.Type == InlineAsm::isInput &&
5379 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005380
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005381 // Memory operands really want the address of the value. If we don't have
5382 // an indirect input, put it in the constpool if we can, otherwise spill
5383 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005384
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005385 // If the operand is a float, integer, or vector constant, spill to a
5386 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005387 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005388 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5389 isa<ConstantVector>(OpVal)) {
5390 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5391 TLI.getPointerTy());
5392 } else {
5393 // Otherwise, create a stack slot and emit a store to it before the
5394 // asm.
5395 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005396 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005397 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5398 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005399 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005400 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005401 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005402 OpInfo.CallOperand, StackSlot, NULL, 0,
5403 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005404 OpInfo.CallOperand = StackSlot;
5405 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005407 // There is no longer a Value* corresponding to this operand.
5408 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005410 // It is now an indirect operand.
5411 OpInfo.isIndirect = true;
5412 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005413
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005414 // If this constraint is for a specific register, allocate it before
5415 // anything else.
5416 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005417 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005418 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005419
Bill Wendling651ad132009-12-22 01:25:10 +00005420 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005421
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005422 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005423 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005424 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5425 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005427 // C_Register operands have already been allocated, Other/Memory don't need
5428 // to be.
5429 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005430 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005431 }
5432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005433 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5434 std::vector<SDValue> AsmNodeOperands;
5435 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5436 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005437 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5438 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005439
Chris Lattnerdecc2672010-04-07 05:20:54 +00005440 // If we have a !srcloc metadata node associated with it, we want to attach
5441 // this to the ultimately generated inline asm machineinstr. To do this, we
5442 // pass in the third operand as this (potentially null) inline asm MDNode.
5443 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5444 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005445
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005446 // Remember the AlignStack bit as operand 3.
5447 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5448 MVT::i1));
5449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005450 // Loop over all of the inputs, copying the operand values into the
5451 // appropriate registers and processing the output regs.
5452 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005454 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5455 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005456
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005457 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5458 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5459
5460 switch (OpInfo.Type) {
5461 case InlineAsm::isOutput: {
5462 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5463 OpInfo.ConstraintType != TargetLowering::C_Register) {
5464 // Memory output, or 'other' output (e.g. 'X' constraint).
5465 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5466
5467 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005468 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5469 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005470 TLI.getPointerTy()));
5471 AsmNodeOperands.push_back(OpInfo.CallOperand);
5472 break;
5473 }
5474
5475 // Otherwise, this is a register or register class output.
5476
5477 // Copy the output from the appropriate register. Find a register that
5478 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005479 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005480 report_fatal_error("Couldn't allocate output reg for constraint '" +
5481 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005482
5483 // If this is an indirect operand, store through the pointer after the
5484 // asm.
5485 if (OpInfo.isIndirect) {
5486 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5487 OpInfo.CallOperandVal));
5488 } else {
5489 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005490 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005491 // Concatenate this output onto the outputs list.
5492 RetValRegs.append(OpInfo.AssignedRegs);
5493 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005495 // Add information to the INLINEASM node to know that this register is
5496 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005497 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005498 InlineAsm::Kind_RegDefEarlyClobber :
5499 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005500 false,
5501 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005502 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005503 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005504 break;
5505 }
5506 case InlineAsm::isInput: {
5507 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005508
Chris Lattner6bdcda32008-10-17 16:47:46 +00005509 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005510 // If this is required to match an output register we have already set,
5511 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005512 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005514 // Scan until we find the definition we already emitted of this operand.
5515 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005516 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005517 for (; OperandNo; --OperandNo) {
5518 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005519 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005520 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005521 assert((InlineAsm::isRegDefKind(OpFlag) ||
5522 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5523 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005524 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 }
5526
Evan Cheng697cbbf2009-03-20 18:03:34 +00005527 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005528 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005529 if (InlineAsm::isRegDefKind(OpFlag) ||
5530 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005531 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005532 if (OpInfo.isIndirect) {
5533 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005534 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005535 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5536 " don't know how to handle tied "
5537 "indirect register inputs");
5538 }
5539
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005540 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005542 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005543 MatchedRegs.RegVTs.push_back(RegVT);
5544 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005545 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005546 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005547 MatchedRegs.Regs.push_back
5548 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005549
5550 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005551 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005552 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005553 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005554 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005555 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005556 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005557 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005558
5559 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5560 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5561 "Unexpected number of operands");
5562 // Add information to the INLINEASM node to know about this input.
5563 // See InlineAsm.h isUseOperandTiedToDef.
5564 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5565 OpInfo.getMatchedOperand());
5566 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5567 TLI.getPointerTy()));
5568 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5569 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005570 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005571
Dale Johannesenb5611a62010-07-13 20:17:05 +00005572 // Treat indirect 'X' constraint as memory.
5573 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5574 OpInfo.isIndirect)
5575 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005576
Dale Johannesenb5611a62010-07-13 20:17:05 +00005577 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005578 std::vector<SDValue> Ops;
5579 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005580 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005581 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005582 report_fatal_error("Invalid operand for inline asm constraint '" +
5583 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005584
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005586 unsigned ResOpType =
5587 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005588 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005589 TLI.getPointerTy()));
5590 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5591 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005592 }
5593
5594 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005595 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5596 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5597 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005598
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005600 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005601 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005602 TLI.getPointerTy()));
5603 AsmNodeOperands.push_back(InOperandVal);
5604 break;
5605 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005606
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005607 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5608 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5609 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005610 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 "Don't know how to handle indirect register inputs yet!");
5612
5613 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005614 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005615 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005616 report_fatal_error("Couldn't allocate input reg for constraint '" +
5617 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005618
Dale Johannesen66978ee2009-01-31 02:22:37 +00005619 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005620 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005621
Chris Lattnerdecc2672010-04-07 05:20:54 +00005622 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005623 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005624 break;
5625 }
5626 case InlineAsm::isClobber: {
5627 // Add the clobbered value to the operand list, so that the register
5628 // allocator is aware that the physreg got clobbered.
5629 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005630 OpInfo.AssignedRegs.AddInlineAsmOperands(
5631 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005632 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005633 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005634 break;
5635 }
5636 }
5637 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005638
Chris Lattnerdecc2672010-04-07 05:20:54 +00005639 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005640 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005641 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005642
Dale Johannesen66978ee2009-01-31 02:22:37 +00005643 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005645 &AsmNodeOperands[0], AsmNodeOperands.size());
5646 Flag = Chain.getValue(1);
5647
5648 // If this asm returns a register value, copy the result from that register
5649 // and set it as the value of the call.
5650 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005651 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005652 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005653
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005654 // FIXME: Why don't we do this for inline asms with MRVs?
5655 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005656 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005657
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005658 // If any of the results of the inline asm is a vector, it may have the
5659 // wrong width/num elts. This can happen for register classes that can
5660 // contain multiple different value types. The preg or vreg allocated may
5661 // not have the same VT as was expected. Convert it to the right type
5662 // with bit_convert.
5663 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005664 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005665 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005666
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005667 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005668 ResultType.isInteger() && Val.getValueType().isInteger()) {
5669 // If a result value was tied to an input value, the computed result may
5670 // have a wider width than the expected result. Extract the relevant
5671 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005672 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005673 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005674
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005675 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005676 }
Dan Gohman95915732008-10-18 01:03:45 +00005677
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005679 // Don't need to use this as a chain in this case.
5680 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5681 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005683
Dan Gohman46510a72010-04-15 01:51:59 +00005684 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005685
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005686 // Process indirect outputs, first output all of the flagged copies out of
5687 // physregs.
5688 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5689 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005690 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005691 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005692 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5694 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005695
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696 // Emit the non-flagged stores from the physregs.
5697 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005698 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5699 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5700 StoresToEmit[i].first,
5701 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005702 StoresToEmit[i].second, 0,
5703 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005704 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005705 }
5706
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005709 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005710
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005711 DAG.setRoot(Chain);
5712}
5713
Dan Gohman46510a72010-04-15 01:51:59 +00005714void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005715 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5716 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005717 getValue(I.getArgOperand(0)),
5718 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719}
5720
Dan Gohman46510a72010-04-15 01:51:59 +00005721void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005722 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005723 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5724 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005725 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00005726 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005727 setValue(&I, V);
5728 DAG.setRoot(V.getValue(1));
5729}
5730
Dan Gohman46510a72010-04-15 01:51:59 +00005731void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005732 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5733 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005734 getValue(I.getArgOperand(0)),
5735 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736}
5737
Dan Gohman46510a72010-04-15 01:51:59 +00005738void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005739 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5740 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005741 getValue(I.getArgOperand(0)),
5742 getValue(I.getArgOperand(1)),
5743 DAG.getSrcValue(I.getArgOperand(0)),
5744 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005745}
5746
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005747/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005748/// implementation, which just calls LowerCall.
5749/// FIXME: When all targets are
5750/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005751std::pair<SDValue, SDValue>
5752TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5753 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005754 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005755 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005756 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005757 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005758 ArgListTy &Args, SelectionDAG &DAG,
5759 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005760 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005761 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00005762 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005763 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005764 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005765 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5766 for (unsigned Value = 0, NumValues = ValueVTs.size();
5767 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005768 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005769 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005770 SDValue Op = SDValue(Args[i].Node.getNode(),
5771 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005772 ISD::ArgFlagsTy Flags;
5773 unsigned OriginalAlignment =
5774 getTargetData()->getABITypeAlignment(ArgTy);
5775
5776 if (Args[i].isZExt)
5777 Flags.setZExt();
5778 if (Args[i].isSExt)
5779 Flags.setSExt();
5780 if (Args[i].isInReg)
5781 Flags.setInReg();
5782 if (Args[i].isSRet)
5783 Flags.setSRet();
5784 if (Args[i].isByVal) {
5785 Flags.setByVal();
5786 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5787 const Type *ElementTy = Ty->getElementType();
5788 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005789 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005790 // For ByVal, alignment should come from FE. BE will guess if this
5791 // info is not there but there are cases it cannot get right.
5792 if (Args[i].Alignment)
5793 FrameAlign = Args[i].Alignment;
5794 Flags.setByValAlign(FrameAlign);
5795 Flags.setByValSize(FrameSize);
5796 }
5797 if (Args[i].isNest)
5798 Flags.setNest();
5799 Flags.setOrigAlign(OriginalAlignment);
5800
Owen Anderson23b9b192009-08-12 00:36:31 +00005801 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5802 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005803 SmallVector<SDValue, 4> Parts(NumParts);
5804 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5805
5806 if (Args[i].isSExt)
5807 ExtendKind = ISD::SIGN_EXTEND;
5808 else if (Args[i].isZExt)
5809 ExtendKind = ISD::ZERO_EXTEND;
5810
Bill Wendling46ada192010-03-02 01:55:18 +00005811 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005812 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005813
Dan Gohman98ca4f22009-08-05 01:29:28 +00005814 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005815 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00005816 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
5817 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005818 if (NumParts > 1 && j == 0)
5819 MyFlags.Flags.setSplit();
5820 else if (j != 0)
5821 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005822
Dan Gohman98ca4f22009-08-05 01:29:28 +00005823 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00005824 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005825 }
5826 }
5827 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005828
Dan Gohman98ca4f22009-08-05 01:29:28 +00005829 // Handle the incoming return values from the call.
5830 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005831 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005832 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005833 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005834 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005835 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5836 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005837 for (unsigned i = 0; i != NumRegs; ++i) {
5838 ISD::InputArg MyFlags;
5839 MyFlags.VT = RegisterVT;
5840 MyFlags.Used = isReturnValueUsed;
5841 if (RetSExt)
5842 MyFlags.Flags.setSExt();
5843 if (RetZExt)
5844 MyFlags.Flags.setZExt();
5845 if (isInreg)
5846 MyFlags.Flags.setInReg();
5847 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005848 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 }
5850
Dan Gohman98ca4f22009-08-05 01:29:28 +00005851 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005852 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00005853 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005854
5855 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005856 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005857 "LowerCall didn't return a valid chain!");
5858 assert((!isTailCall || InVals.empty()) &&
5859 "LowerCall emitted a return value for a tail call!");
5860 assert((isTailCall || InVals.size() == Ins.size()) &&
5861 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005862
5863 // For a tail call, the return value is merely live-out and there aren't
5864 // any nodes in the DAG representing it. Return a special value to
5865 // indicate that a tail call has been emitted and no more Instructions
5866 // should be processed in the current block.
5867 if (isTailCall) {
5868 DAG.setRoot(Chain);
5869 return std::make_pair(SDValue(), SDValue());
5870 }
5871
Evan Chengaf1871f2010-03-11 19:38:18 +00005872 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5873 assert(InVals[i].getNode() &&
5874 "LowerCall emitted a null value!");
5875 assert(Ins[i].VT == InVals[i].getValueType() &&
5876 "LowerCall emitted a value with the wrong type!");
5877 });
5878
Dan Gohman98ca4f22009-08-05 01:29:28 +00005879 // Collect the legal value parts into potentially illegal values
5880 // that correspond to the original function's return values.
5881 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5882 if (RetSExt)
5883 AssertOp = ISD::AssertSext;
5884 else if (RetZExt)
5885 AssertOp = ISD::AssertZext;
5886 SmallVector<SDValue, 4> ReturnValues;
5887 unsigned CurReg = 0;
5888 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005889 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005890 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5891 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005892
Bill Wendling46ada192010-03-02 01:55:18 +00005893 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005894 NumRegs, RegisterVT, VT,
5895 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005896 CurReg += NumRegs;
5897 }
5898
5899 // For a function returning void, there is no return value. We can't create
5900 // such a node, so we just return a null return value in that case. In
5901 // that case, nothing will actualy look at the value.
5902 if (ReturnValues.empty())
5903 return std::make_pair(SDValue(), Chain);
5904
5905 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5906 DAG.getVTList(&RetTys[0], RetTys.size()),
5907 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005908 return std::make_pair(Res, Chain);
5909}
5910
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005911void TargetLowering::LowerOperationWrapper(SDNode *N,
5912 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005913 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005914 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005915 if (Res.getNode())
5916 Results.push_back(Res);
5917}
5918
Dan Gohmand858e902010-04-17 15:26:15 +00005919SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005920 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005921 return SDValue();
5922}
5923
Dan Gohman46510a72010-04-15 01:51:59 +00005924void
5925SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00005926 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005927 assert((Op.getOpcode() != ISD::CopyFromReg ||
5928 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5929 "Copy from a reg to the same reg!");
5930 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5931
Owen Anderson23b9b192009-08-12 00:36:31 +00005932 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005933 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005934 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005935 PendingExports.push_back(Chain);
5936}
5937
5938#include "llvm/CodeGen/SelectionDAGISel.h"
5939
Dan Gohman46510a72010-04-15 01:51:59 +00005940void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005941 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005942 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005943 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00005944 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005945 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005946 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005947
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005948 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005949 SmallVector<ISD::OutputArg, 4> Outs;
5950 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
5951 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005952
Dan Gohman7451d3e2010-05-29 17:03:36 +00005953 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005954 // Put in an sret pointer parameter before all the other parameters.
5955 SmallVector<EVT, 1> ValueVTs;
5956 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5957
5958 // NOTE: Assuming that a pointer will never break down to more than one VT
5959 // or one register.
5960 ISD::ArgFlagsTy Flags;
5961 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00005962 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005963 ISD::InputArg RetArg(Flags, RegisterVT, true);
5964 Ins.push_back(RetArg);
5965 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005966
Dan Gohman98ca4f22009-08-05 01:29:28 +00005967 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005968 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00005969 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005970 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005971 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005972 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5973 bool isArgValueUsed = !I->use_empty();
5974 for (unsigned Value = 0, NumValues = ValueVTs.size();
5975 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005976 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005977 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005978 ISD::ArgFlagsTy Flags;
5979 unsigned OriginalAlignment =
5980 TD->getABITypeAlignment(ArgTy);
5981
5982 if (F.paramHasAttr(Idx, Attribute::ZExt))
5983 Flags.setZExt();
5984 if (F.paramHasAttr(Idx, Attribute::SExt))
5985 Flags.setSExt();
5986 if (F.paramHasAttr(Idx, Attribute::InReg))
5987 Flags.setInReg();
5988 if (F.paramHasAttr(Idx, Attribute::StructRet))
5989 Flags.setSRet();
5990 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5991 Flags.setByVal();
5992 const PointerType *Ty = cast<PointerType>(I->getType());
5993 const Type *ElementTy = Ty->getElementType();
5994 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5995 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5996 // For ByVal, alignment should be passed from FE. BE will guess if
5997 // this info is not there but there are cases it cannot get right.
5998 if (F.getParamAlignment(Idx))
5999 FrameAlign = F.getParamAlignment(Idx);
6000 Flags.setByValAlign(FrameAlign);
6001 Flags.setByValSize(FrameSize);
6002 }
6003 if (F.paramHasAttr(Idx, Attribute::Nest))
6004 Flags.setNest();
6005 Flags.setOrigAlign(OriginalAlignment);
6006
Owen Anderson23b9b192009-08-12 00:36:31 +00006007 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6008 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006009 for (unsigned i = 0; i != NumRegs; ++i) {
6010 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6011 if (NumRegs > 1 && i == 0)
6012 MyFlags.Flags.setSplit();
6013 // if it isn't first piece, alignment must be 1
6014 else if (i > 0)
6015 MyFlags.Flags.setOrigAlign(1);
6016 Ins.push_back(MyFlags);
6017 }
6018 }
6019 }
6020
6021 // Call the target to set up the argument values.
6022 SmallVector<SDValue, 8> InVals;
6023 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6024 F.isVarArg(), Ins,
6025 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006026
6027 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006028 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006029 "LowerFormalArguments didn't return a valid chain!");
6030 assert(InVals.size() == Ins.size() &&
6031 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006032 DEBUG({
6033 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6034 assert(InVals[i].getNode() &&
6035 "LowerFormalArguments emitted a null value!");
6036 assert(Ins[i].VT == InVals[i].getValueType() &&
6037 "LowerFormalArguments emitted a value with the wrong type!");
6038 }
6039 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006040
Dan Gohman5e866062009-08-06 15:37:27 +00006041 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006042 DAG.setRoot(NewRoot);
6043
6044 // Set up the argument values.
6045 unsigned i = 0;
6046 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006047 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006048 // Create a virtual register for the sret pointer, and put in a copy
6049 // from the sret argument into it.
6050 SmallVector<EVT, 1> ValueVTs;
6051 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6052 EVT VT = ValueVTs[0];
6053 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6054 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006055 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006056 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006057
Dan Gohman2048b852009-11-23 18:04:58 +00006058 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006059 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6060 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006061 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006062 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6063 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006064 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006065
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006066 // i indexes lowered arguments. Bump it past the hidden sret argument.
6067 // Idx indexes LLVM arguments. Don't touch it.
6068 ++i;
6069 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006070
Dan Gohman46510a72010-04-15 01:51:59 +00006071 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006072 ++I, ++Idx) {
6073 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006074 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006075 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006077
6078 // If this argument is unused then remember its value. It is used to generate
6079 // debugging information.
6080 if (I->use_empty() && NumValues)
6081 SDB->setUnusedArgValue(I, InVals[i]);
6082
Dan Gohman98ca4f22009-08-05 01:29:28 +00006083 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006084 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006085 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6086 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006087
6088 if (!I->use_empty()) {
6089 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6090 if (F.paramHasAttr(Idx, Attribute::SExt))
6091 AssertOp = ISD::AssertSext;
6092 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6093 AssertOp = ISD::AssertZext;
6094
Bill Wendling46ada192010-03-02 01:55:18 +00006095 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006096 NumParts, PartVT, VT,
6097 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006098 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006099
Dan Gohman98ca4f22009-08-05 01:29:28 +00006100 i += NumParts;
6101 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006102
Dan Gohman98ca4f22009-08-05 01:29:28 +00006103 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006104 SDValue Res;
6105 if (!ArgValues.empty())
6106 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6107 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006108 SDB->setValue(I, Res);
6109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006110 // If this argument is live outside of the entry block, insert a copy from
6111 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006112 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006115
Dan Gohman98ca4f22009-08-05 01:29:28 +00006116 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117
6118 // Finally, if the target has anything special to do, allow it to do so.
6119 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006120 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006121}
6122
6123/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6124/// ensure constants are generated when needed. Remember the virtual registers
6125/// that need to be added to the Machine PHI nodes as input. We cannot just
6126/// directly add them, because expansion might result in multiple MBB's for one
6127/// BB. As such, the start of the BB might correspond to a different MBB than
6128/// the end.
6129///
6130void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006131SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006132 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006133
6134 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6135
6136 // Check successor nodes' PHI nodes that expect a constant to be available
6137 // from this block.
6138 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006139 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006140 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006141 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 // If this terminator has multiple identical successors (common for
6144 // switches), only handle each succ once.
6145 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006147 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006148
6149 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6150 // nodes and Machine PHI nodes, but the incoming operands have not been
6151 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006152 for (BasicBlock::const_iterator I = SuccBB->begin();
6153 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006154 // Ignore dead phi's.
6155 if (PN->use_empty()) continue;
6156
6157 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006158 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006159
Dan Gohman46510a72010-04-15 01:51:59 +00006160 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006161 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006162 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006163 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006164 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006165 }
6166 Reg = RegOut;
6167 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006168 DenseMap<const Value *, unsigned>::iterator I =
6169 FuncInfo.ValueMap.find(PHIOp);
6170 if (I != FuncInfo.ValueMap.end())
6171 Reg = I->second;
6172 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006173 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006174 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006175 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006176 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006177 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006178 }
6179 }
6180
6181 // Remember that this register needs to added to the machine PHI node as
6182 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006183 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006184 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6185 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006186 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006187 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006188 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006189 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006190 Reg += NumRegisters;
6191 }
6192 }
6193 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006194 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006195}