blob: a1ff8adc462aeaa94016d00b28c7cd4d74b3fd2c [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000030#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000031#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000032#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000033#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000034#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Chris Lattner3ac18842010-08-24 23:20:40 +000073static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
74 const SDValue *Parts, unsigned NumParts,
75 EVT PartVT, EVT ValueVT);
76
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000077/// getCopyFromParts - Create a value that contains the specified legal parts
78/// combined into the value they represent. If the parts combine to a type
79/// larger then ValueVT then AssertOp can be used to specify whether the extra
80/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
81/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000082static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000083 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000084 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000085 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +000086 if (ValueVT.isVector())
87 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
88
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000090 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091 SDValue Val = Parts[0];
92
93 if (NumParts > 1) {
94 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +000095 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096 unsigned PartBits = PartVT.getSizeInBits();
97 unsigned ValueBits = ValueVT.getSizeInBits();
98
99 // Assemble the power of 2 part.
100 unsigned RoundParts = NumParts & (NumParts - 1) ?
101 1 << Log2_32(NumParts) : NumParts;
102 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000104 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 SDValue Lo, Hi;
106
Owen Anderson23b9b192009-08-12 00:36:31 +0000107 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000109 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000112 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000113 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000114 } else {
Chris Lattner3ac18842010-08-24 23:20:40 +0000115 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[0]);
116 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000117 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000119 if (TLI.isBigEndian())
120 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000121
Chris Lattner3ac18842010-08-24 23:20:40 +0000122 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 if (RoundParts < NumParts) {
125 // Assemble the trailing non-power-of-2 part.
126 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000127 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130
131 // Combine the round and odd parts.
132 Lo = Val;
133 if (TLI.isBigEndian())
134 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000135 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000136 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
137 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000139 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000140 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
141 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000143 } else if (PartVT.isFloatingPoint()) {
144 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000146 "Unexpected split");
147 SDValue Lo, Hi;
Chris Lattner3ac18842010-08-24 23:20:40 +0000148 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[0]);
149 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000150 if (TLI.isBigEndian())
151 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000153 } else {
154 // FP split into integer parts (soft fp)
155 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
156 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000157 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000158 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000159 }
160 }
161
162 // There is now one part, held in Val. Correct it to match ValueVT.
163 PartVT = Val.getValueType();
164
165 if (PartVT == ValueVT)
166 return Val;
167
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000169 if (ValueVT.bitsLT(PartVT)) {
170 // For a truncate, see if we have any information to
171 // indicate whether the truncated bits will always be
172 // zero or sign-extension.
173 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000176 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000178 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000179 }
180
181 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000182 // FP_ROUND's are always exact here.
183 if (ValueVT.bitsLT(Val.getValueType()))
184 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000185 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 }
189
Bill Wendling4533cac2010-01-28 21:51:40 +0000190 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192
Torok Edwinc23197a2009-07-14 16:55:14 +0000193 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 return SDValue();
195}
196
Chris Lattner3ac18842010-08-24 23:20:40 +0000197/// getCopyFromParts - Create a value that contains the specified legal parts
198/// combined into the value they represent. If the parts combine to a type
199/// larger then ValueVT then AssertOp can be used to specify whether the extra
200/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
201/// (ISD::AssertSext).
202static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
203 const SDValue *Parts, unsigned NumParts,
204 EVT PartVT, EVT ValueVT) {
205 assert(ValueVT.isVector() && "Not a vector value");
206 assert(NumParts > 0 && "No parts to assemble!");
207 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
208 SDValue Val = Parts[0];
209
210 // Handle a multi-element vector.
211 if (NumParts > 1) {
212 EVT IntermediateVT, RegisterVT;
213 unsigned NumIntermediates;
214 unsigned NumRegs =
215 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
216 NumIntermediates, RegisterVT);
217 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
218 NumParts = NumRegs; // Silence a compiler warning.
219 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
220 assert(RegisterVT == Parts[0].getValueType() &&
221 "Part type doesn't match part!");
222
223 // Assemble the parts into intermediate operands.
224 SmallVector<SDValue, 8> Ops(NumIntermediates);
225 if (NumIntermediates == NumParts) {
226 // If the register was not expanded, truncate or copy the value,
227 // as appropriate.
228 for (unsigned i = 0; i != NumParts; ++i)
229 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
230 PartVT, IntermediateVT);
231 } else if (NumParts > 0) {
232 // If the intermediate type was expanded, build the intermediate
233 // operands from the parts.
234 assert(NumParts % NumIntermediates == 0 &&
235 "Must expand into a divisible number of parts!");
236 unsigned Factor = NumParts / NumIntermediates;
237 for (unsigned i = 0; i != NumIntermediates; ++i)
238 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
239 PartVT, IntermediateVT);
240 }
241
242 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
243 // intermediate operands.
244 Val = DAG.getNode(IntermediateVT.isVector() ?
245 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
246 ValueVT, &Ops[0], NumIntermediates);
247 }
248
249 // There is now one part, held in Val. Correct it to match ValueVT.
250 PartVT = Val.getValueType();
251
252 if (PartVT == ValueVT)
253 return Val;
254
Chris Lattnere6f7c262010-08-25 22:49:25 +0000255 if (PartVT.isVector()) {
256 // If the element type of the source/dest vectors are the same, but the
257 // parts vector has more elements than the value vector, then we have a
258 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
259 // elements we want.
260 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
261 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
262 "Cannot narrow, it would be a lossy transformation");
263 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
264 DAG.getIntPtrConstant(0));
265 }
266
267 // Vector/Vector bitcast.
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000269 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000270
271 assert(ValueVT.getVectorElementType() == PartVT &&
272 ValueVT.getVectorNumElements() == 1 &&
273 "Only trivial scalar-to-vector conversions should get here!");
274 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
275}
276
277
278
Chris Lattnera13b8602010-08-24 23:10:06 +0000279
280static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
281 SDValue Val, SDValue *Parts, unsigned NumParts,
282 EVT PartVT);
283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000284/// getCopyToParts - Create a series of nodes that contain the specified value
285/// split into legal parts. If the parts contain more bits than Val, then, for
286/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000287static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000288 SDValue Val, SDValue *Parts, unsigned NumParts,
289 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000291 EVT ValueVT = Val.getValueType();
Chris Lattnera13b8602010-08-24 23:10:06 +0000292
293 // Handle the vector case separately.
294 if (ValueVT.isVector())
295 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
296
297 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000298 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000299 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000300 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
301
Chris Lattnera13b8602010-08-24 23:10:06 +0000302 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000303 return;
304
Chris Lattnera13b8602010-08-24 23:10:06 +0000305 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
306 if (PartVT == ValueVT) {
307 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 Parts[0] = Val;
309 return;
310 }
311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
313 // If the parts cover more bits than the value has, promote the value.
314 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
315 assert(NumParts == 1 && "Do not know what to promote to!");
316 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
317 } else {
318 assert(PartVT.isInteger() && ValueVT.isInteger() &&
319 "Unknown mismatch!");
320 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
321 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
322 }
323 } else if (PartBits == ValueVT.getSizeInBits()) {
324 // Different types of the same size.
325 assert(NumParts == 1 && PartVT != ValueVT);
326 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
327 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
328 // If the parts cover less bits than value has, truncate the value.
329 assert(PartVT.isInteger() && ValueVT.isInteger() &&
330 "Unknown mismatch!");
331 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
332 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
333 }
334
335 // The value may have changed - recompute ValueVT.
336 ValueVT = Val.getValueType();
337 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
338 "Failed to tile the value with PartVT!");
339
340 if (NumParts == 1) {
341 assert(PartVT == ValueVT && "Type conversion failed!");
342 Parts[0] = Val;
343 return;
344 }
345
346 // Expand the value into multiple parts.
347 if (NumParts & (NumParts - 1)) {
348 // The number of parts is not a power of 2. Split off and copy the tail.
349 assert(PartVT.isInteger() && ValueVT.isInteger() &&
350 "Do not know what to expand to!");
351 unsigned RoundParts = 1 << Log2_32(NumParts);
352 unsigned RoundBits = RoundParts * PartBits;
353 unsigned OddParts = NumParts - RoundParts;
354 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
355 DAG.getIntPtrConstant(RoundBits));
356 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
357
358 if (TLI.isBigEndian())
359 // The odd parts were reversed by getCopyToParts - unreverse them.
360 std::reverse(Parts + RoundParts, Parts + NumParts);
361
362 NumParts = RoundParts;
363 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
364 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
365 }
366
367 // The number of parts is a power of 2. Repeatedly bisect the value using
368 // EXTRACT_ELEMENT.
369 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, DL,
370 EVT::getIntegerVT(*DAG.getContext(),
371 ValueVT.getSizeInBits()),
372 Val);
373
374 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
375 for (unsigned i = 0; i < NumParts; i += StepSize) {
376 unsigned ThisBits = StepSize * PartBits / 2;
377 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
378 SDValue &Part0 = Parts[i];
379 SDValue &Part1 = Parts[i+StepSize/2];
380
381 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
382 ThisVT, Part0, DAG.getIntPtrConstant(1));
383 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
384 ThisVT, Part0, DAG.getIntPtrConstant(0));
385
386 if (ThisBits == PartBits && ThisVT != PartVT) {
387 Part0 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part0);
388 Part1 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part1);
389 }
390 }
391 }
392
393 if (TLI.isBigEndian())
394 std::reverse(Parts, Parts + OrigNumParts);
395}
396
397
398/// getCopyToPartsVector - Create a series of nodes that contain the specified
399/// value split into legal parts.
400static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
401 SDValue Val, SDValue *Parts, unsigned NumParts,
402 EVT PartVT) {
403 EVT ValueVT = Val.getValueType();
404 assert(ValueVT.isVector() && "Not a vector");
405 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
406
407 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000408 if (PartVT == ValueVT) {
409 // Nothing to do.
410 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
411 // Bitconvert vector->vector case.
412 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
413 } else if (PartVT.isVector() &&
414 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
415 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
416 EVT ElementVT = PartVT.getVectorElementType();
417 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
418 // undef elements.
419 SmallVector<SDValue, 16> Ops;
420 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
421 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
422 ElementVT, Val, DAG.getIntPtrConstant(i)));
423
424 for (unsigned i = ValueVT.getVectorNumElements(),
425 e = PartVT.getVectorNumElements(); i != e; ++i)
426 Ops.push_back(DAG.getUNDEF(ElementVT));
427
428 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
429
430 // FIXME: Use CONCAT for 2x -> 4x.
431
432 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
433 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
434 } else {
435 // Vector -> scalar conversion.
436 assert(ValueVT.getVectorElementType() == PartVT &&
437 ValueVT.getVectorNumElements() == 1 &&
438 "Only trivial vector-to-scalar conversions should get here!");
439 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
440 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000441 }
442
443 Parts[0] = Val;
444 return;
445 }
446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000447 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000448 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000449 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000450 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Chris Lattnera13b8602010-08-24 23:10:06 +0000451 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000452 unsigned NumElements = ValueVT.getVectorNumElements();
Chris Lattnera13b8602010-08-24 23:10:06 +0000453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000454 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
455 NumParts = NumRegs; // Silence a compiler warning.
456 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000458 // Split the vector into intermediate operands.
459 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000460 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000461 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000462 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000463 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000464 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000465 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000466 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000467 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000468 }
Chris Lattnera13b8602010-08-24 23:10:06 +0000469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000470 // Split the intermediate operands into legal parts.
471 if (NumParts == NumIntermediates) {
472 // If the register was not expanded, promote or copy the value,
473 // as appropriate.
474 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000475 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000476 } else if (NumParts > 0) {
477 // If the intermediate type was expanded, split each the value into
478 // legal parts.
479 assert(NumParts % NumIntermediates == 0 &&
480 "Must expand into a divisible number of parts!");
481 unsigned Factor = NumParts / NumIntermediates;
482 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000483 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000484 }
485}
486
Chris Lattnera13b8602010-08-24 23:10:06 +0000487
488
489
Dan Gohman462f6b52010-05-29 17:53:24 +0000490namespace {
491 /// RegsForValue - This struct represents the registers (physical or virtual)
492 /// that a particular set of values is assigned, and the type information
493 /// about the value. The most common situation is to represent one value at a
494 /// time, but struct or array values are handled element-wise as multiple
495 /// values. The splitting of aggregates is performed recursively, so that we
496 /// never have aggregate-typed registers. The values at this point do not
497 /// necessarily have legal types, so each value may require one or more
498 /// registers of some legal type.
499 ///
500 struct RegsForValue {
501 /// ValueVTs - The value types of the values, which may not be legal, and
502 /// may need be promoted or synthesized from one or more registers.
503 ///
504 SmallVector<EVT, 4> ValueVTs;
505
506 /// RegVTs - The value types of the registers. This is the same size as
507 /// ValueVTs and it records, for each value, what the type of the assigned
508 /// register or registers are. (Individual values are never synthesized
509 /// from more than one type of register.)
510 ///
511 /// With virtual registers, the contents of RegVTs is redundant with TLI's
512 /// getRegisterType member function, however when with physical registers
513 /// it is necessary to have a separate record of the types.
514 ///
515 SmallVector<EVT, 4> RegVTs;
516
517 /// Regs - This list holds the registers assigned to the values.
518 /// Each legal or promoted value requires one register, and each
519 /// expanded value requires multiple registers.
520 ///
521 SmallVector<unsigned, 4> Regs;
522
523 RegsForValue() {}
524
525 RegsForValue(const SmallVector<unsigned, 4> &regs,
526 EVT regvt, EVT valuevt)
527 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
528
Dan Gohman462f6b52010-05-29 17:53:24 +0000529 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
530 unsigned Reg, const Type *Ty) {
531 ComputeValueVTs(tli, Ty, ValueVTs);
532
533 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
534 EVT ValueVT = ValueVTs[Value];
535 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
536 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
537 for (unsigned i = 0; i != NumRegs; ++i)
538 Regs.push_back(Reg + i);
539 RegVTs.push_back(RegisterVT);
540 Reg += NumRegs;
541 }
542 }
543
544 /// areValueTypesLegal - Return true if types of all the values are legal.
545 bool areValueTypesLegal(const TargetLowering &TLI) {
546 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
547 EVT RegisterVT = RegVTs[Value];
548 if (!TLI.isTypeLegal(RegisterVT))
549 return false;
550 }
551 return true;
552 }
553
554 /// append - Add the specified values to this one.
555 void append(const RegsForValue &RHS) {
556 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
557 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
558 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
559 }
560
561 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
562 /// this value and returns the result as a ValueVTs value. This uses
563 /// Chain/Flag as the input and updates them for the output Chain/Flag.
564 /// If the Flag pointer is NULL, no flag is used.
565 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
566 DebugLoc dl,
567 SDValue &Chain, SDValue *Flag) const;
568
569 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
570 /// specified value into the registers specified by this object. This uses
571 /// Chain/Flag as the input and updates them for the output Chain/Flag.
572 /// If the Flag pointer is NULL, no flag is used.
573 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
574 SDValue &Chain, SDValue *Flag) const;
575
576 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
577 /// operand list. This adds the code marker, matching input operand index
578 /// (if applicable), and includes the number of values added into it.
579 void AddInlineAsmOperands(unsigned Kind,
580 bool HasMatching, unsigned MatchingIdx,
581 SelectionDAG &DAG,
582 std::vector<SDValue> &Ops) const;
583 };
584}
585
586/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
587/// this value and returns the result as a ValueVT value. This uses
588/// Chain/Flag as the input and updates them for the output Chain/Flag.
589/// If the Flag pointer is NULL, no flag is used.
590SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
591 FunctionLoweringInfo &FuncInfo,
592 DebugLoc dl,
593 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000594 // A Value with type {} or [0 x %t] needs no registers.
595 if (ValueVTs.empty())
596 return SDValue();
597
Dan Gohman462f6b52010-05-29 17:53:24 +0000598 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
599
600 // Assemble the legal parts into the final values.
601 SmallVector<SDValue, 4> Values(ValueVTs.size());
602 SmallVector<SDValue, 8> Parts;
603 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
604 // Copy the legal parts from the registers.
605 EVT ValueVT = ValueVTs[Value];
606 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
607 EVT RegisterVT = RegVTs[Value];
608
609 Parts.resize(NumRegs);
610 for (unsigned i = 0; i != NumRegs; ++i) {
611 SDValue P;
612 if (Flag == 0) {
613 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
614 } else {
615 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
616 *Flag = P.getValue(2);
617 }
618
619 Chain = P.getValue(1);
620
621 // If the source register was virtual and if we know something about it,
622 // add an assert node.
623 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
624 RegisterVT.isInteger() && !RegisterVT.isVector()) {
625 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
626 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
627 const FunctionLoweringInfo::LiveOutInfo &LOI =
628 FuncInfo.LiveOutRegInfo[SlotNo];
629
630 unsigned RegSize = RegisterVT.getSizeInBits();
631 unsigned NumSignBits = LOI.NumSignBits;
632 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
633
634 // FIXME: We capture more information than the dag can represent. For
635 // now, just use the tightest assertzext/assertsext possible.
636 bool isSExt = true;
637 EVT FromVT(MVT::Other);
638 if (NumSignBits == RegSize)
639 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
640 else if (NumZeroBits >= RegSize-1)
641 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
642 else if (NumSignBits > RegSize-8)
643 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
644 else if (NumZeroBits >= RegSize-8)
645 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
646 else if (NumSignBits > RegSize-16)
647 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
648 else if (NumZeroBits >= RegSize-16)
649 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
650 else if (NumSignBits > RegSize-32)
651 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
652 else if (NumZeroBits >= RegSize-32)
653 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
654
655 if (FromVT != MVT::Other)
656 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
657 RegisterVT, P, DAG.getValueType(FromVT));
658 }
659 }
660
661 Parts[i] = P;
662 }
663
664 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
665 NumRegs, RegisterVT, ValueVT);
666 Part += NumRegs;
667 Parts.clear();
668 }
669
670 return DAG.getNode(ISD::MERGE_VALUES, dl,
671 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
672 &Values[0], ValueVTs.size());
673}
674
675/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
676/// specified value into the registers specified by this object. This uses
677/// Chain/Flag as the input and updates them for the output Chain/Flag.
678/// If the Flag pointer is NULL, no flag is used.
679void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
680 SDValue &Chain, SDValue *Flag) const {
681 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
682
683 // Get the list of the values's legal parts.
684 unsigned NumRegs = Regs.size();
685 SmallVector<SDValue, 8> Parts(NumRegs);
686 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
687 EVT ValueVT = ValueVTs[Value];
688 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
689 EVT RegisterVT = RegVTs[Value];
690
Chris Lattner3ac18842010-08-24 23:20:40 +0000691 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000692 &Parts[Part], NumParts, RegisterVT);
693 Part += NumParts;
694 }
695
696 // Copy the parts into the registers.
697 SmallVector<SDValue, 8> Chains(NumRegs);
698 for (unsigned i = 0; i != NumRegs; ++i) {
699 SDValue Part;
700 if (Flag == 0) {
701 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
702 } else {
703 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
704 *Flag = Part.getValue(1);
705 }
706
707 Chains[i] = Part.getValue(0);
708 }
709
710 if (NumRegs == 1 || Flag)
711 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
712 // flagged to it. That is the CopyToReg nodes and the user are considered
713 // a single scheduling unit. If we create a TokenFactor and return it as
714 // chain, then the TokenFactor is both a predecessor (operand) of the
715 // user as well as a successor (the TF operands are flagged to the user).
716 // c1, f1 = CopyToReg
717 // c2, f2 = CopyToReg
718 // c3 = TokenFactor c1, c2
719 // ...
720 // = op c3, ..., f2
721 Chain = Chains[NumRegs-1];
722 else
723 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
724}
725
726/// AddInlineAsmOperands - Add this value to the specified inlineasm node
727/// operand list. This adds the code marker and includes the number of
728/// values added into it.
729void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
730 unsigned MatchingIdx,
731 SelectionDAG &DAG,
732 std::vector<SDValue> &Ops) const {
733 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
734
735 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
736 if (HasMatching)
737 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
738 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
739 Ops.push_back(Res);
740
741 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
742 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
743 EVT RegisterVT = RegVTs[Value];
744 for (unsigned i = 0; i != NumRegs; ++i) {
745 assert(Reg < Regs.size() && "Mismatch in # registers expected");
746 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
747 }
748 }
749}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000750
Dan Gohman2048b852009-11-23 18:04:58 +0000751void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000752 AA = &aa;
753 GFI = gfi;
754 TD = DAG.getTarget().getTargetData();
755}
756
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000757/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000758/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000759/// for a new block. This doesn't clear out information about
760/// additional blocks that are needed to complete switch lowering
761/// or PHI node updating; that information is cleared out as it is
762/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000763void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000764 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000765 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000766 PendingLoads.clear();
767 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000768 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000769 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000770 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000771}
772
773/// getRoot - Return the current virtual root of the Selection DAG,
774/// flushing any PendingLoad items. This must be done before emitting
775/// a store or any other node that may need to be ordered after any
776/// prior load instructions.
777///
Dan Gohman2048b852009-11-23 18:04:58 +0000778SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000779 if (PendingLoads.empty())
780 return DAG.getRoot();
781
782 if (PendingLoads.size() == 1) {
783 SDValue Root = PendingLoads[0];
784 DAG.setRoot(Root);
785 PendingLoads.clear();
786 return Root;
787 }
788
789 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791 &PendingLoads[0], PendingLoads.size());
792 PendingLoads.clear();
793 DAG.setRoot(Root);
794 return Root;
795}
796
797/// getControlRoot - Similar to getRoot, but instead of flushing all the
798/// PendingLoad items, flush all the PendingExports items. It is necessary
799/// to do this before emitting a terminator instruction.
800///
Dan Gohman2048b852009-11-23 18:04:58 +0000801SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000802 SDValue Root = DAG.getRoot();
803
804 if (PendingExports.empty())
805 return Root;
806
807 // Turn all of the CopyToReg chains into one factored node.
808 if (Root.getOpcode() != ISD::EntryToken) {
809 unsigned i = 0, e = PendingExports.size();
810 for (; i != e; ++i) {
811 assert(PendingExports[i].getNode()->getNumOperands() > 1);
812 if (PendingExports[i].getNode()->getOperand(0) == Root)
813 break; // Don't add the root if we already indirectly depend on it.
814 }
815
816 if (i == e)
817 PendingExports.push_back(Root);
818 }
819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821 &PendingExports[0],
822 PendingExports.size());
823 PendingExports.clear();
824 DAG.setRoot(Root);
825 return Root;
826}
827
Bill Wendling4533cac2010-01-28 21:51:40 +0000828void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
829 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
830 DAG.AssignOrdering(Node, SDNodeOrder);
831
832 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
833 AssignOrderingToNode(Node->getOperand(I).getNode());
834}
835
Dan Gohman46510a72010-04-15 01:51:59 +0000836void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000837 // Set up outgoing PHI node register values before emitting the terminator.
838 if (isa<TerminatorInst>(&I))
839 HandlePHINodesInSuccessorBlocks(I.getParent());
840
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000841 CurDebugLoc = I.getDebugLoc();
842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000843 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000844
Dan Gohman92884f72010-04-20 15:03:56 +0000845 if (!isa<TerminatorInst>(&I) && !HasTailCall)
846 CopyToExportRegsIfNeeded(&I);
847
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000848 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000849}
850
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000851void SelectionDAGBuilder::visitPHI(const PHINode &) {
852 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
853}
854
Dan Gohman46510a72010-04-15 01:51:59 +0000855void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000856 // Note: this doesn't use InstVisitor, because it has to work with
857 // ConstantExpr's in addition to instructions.
858 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000859 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000860 // Build the switch statement using the Instruction.def file.
861#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000862 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863#include "llvm/Instruction.def"
864 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000865
866 // Assign the ordering to the freshly created DAG nodes.
867 if (NodeMap.count(&I)) {
868 ++SDNodeOrder;
869 AssignOrderingToNode(getValue(&I).getNode());
870 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000871}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000872
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000873// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
874// generate the debug data structures now that we've seen its definition.
875void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
876 SDValue Val) {
877 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelf2ec7ae2010-08-26 20:06:46 +0000878 MDNode *Variable = NULL;
879 uint64_t Offset = 0;
880
881 if (const DbgValueInst *DI = dyn_cast_or_null<DbgValueInst>(DDI.getDI())) {
882 Variable = DI->getVariable();
883 Offset = DI->getOffset();
884 } else if (const DbgDeclareInst *DI =
885 dyn_cast_or_null<DbgDeclareInst>(DDI.getDI()))
886 Variable = DI->getVariable();
887 else {
888 assert (DDI.getDI() == NULL && "Invalid debug info intrinsic!");
889 return;
890 }
891
892 if (Variable) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000893 DebugLoc dl = DDI.getdl();
894 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000895 SDDbgValue *SDV;
896 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000897 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000898 SDV = DAG.getDbgValue(Variable, Val.getNode(),
899 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
900 DAG.AddDbgValue(SDV, Val.getNode(), false);
901 }
902 } else {
903 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
904 Offset, dl, SDNodeOrder);
905 DAG.AddDbgValue(SDV, 0, false);
906 }
907 DanglingDebugInfoMap[V] = DanglingDebugInfo();
908 }
909}
910
Dan Gohman28a17352010-07-01 01:59:43 +0000911// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000912SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000913 // If we already have an SDValue for this value, use it. It's important
914 // to do this first, so that we don't create a CopyFromReg if we already
915 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000916 SDValue &N = NodeMap[V];
917 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000918
Dan Gohman28a17352010-07-01 01:59:43 +0000919 // If there's a virtual register allocated and initialized for this
920 // value, use it.
921 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
922 if (It != FuncInfo.ValueMap.end()) {
923 unsigned InReg = It->second;
924 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
925 SDValue Chain = DAG.getEntryNode();
Devang Patel9d0796a2010-08-26 18:36:14 +0000926 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
927 resolveDanglingDebugInfo(V, N);
928 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000929 }
930
931 // Otherwise create a new SDValue and remember it.
932 SDValue Val = getValueImpl(V);
933 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000934 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000935 return Val;
936}
937
938/// getNonRegisterValue - Return an SDValue for the given Value, but
939/// don't look in FuncInfo.ValueMap for a virtual register.
940SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
941 // If we already have an SDValue for this value, use it.
942 SDValue &N = NodeMap[V];
943 if (N.getNode()) return N;
944
945 // Otherwise create a new SDValue and remember it.
946 SDValue Val = getValueImpl(V);
947 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000948 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000949 return Val;
950}
951
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000952/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000953/// Create an SDValue for the given value.
954SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000955 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000956 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000957
Dan Gohman383b5f62010-04-17 15:32:28 +0000958 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000959 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000960
Dan Gohman383b5f62010-04-17 15:32:28 +0000961 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000962 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000965 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000966
Dan Gohman383b5f62010-04-17 15:32:28 +0000967 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000968 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000969
Nate Begeman9008ca62009-04-27 18:41:29 +0000970 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000971 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000972
Dan Gohman383b5f62010-04-17 15:32:28 +0000973 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000974 visit(CE->getOpcode(), *CE);
975 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000976 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977 return N1;
978 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000979
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000980 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
981 SmallVector<SDValue, 4> Constants;
982 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
983 OI != OE; ++OI) {
984 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000985 // If the operand is an empty aggregate, there are no values.
986 if (!Val) continue;
987 // Add each leaf value from the operand to the Constants list
988 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000989 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
990 Constants.push_back(SDValue(Val, i));
991 }
Bill Wendling87710f02009-12-21 23:47:40 +0000992
Bill Wendling4533cac2010-01-28 21:51:40 +0000993 return DAG.getMergeValues(&Constants[0], Constants.size(),
994 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000995 }
996
Duncan Sands1df98592010-02-16 11:11:14 +0000997 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000998 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
999 "Unknown struct or array constant!");
1000
Owen Andersone50ed302009-08-10 22:56:29 +00001001 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1003 unsigned NumElts = ValueVTs.size();
1004 if (NumElts == 0)
1005 return SDValue(); // empty struct
1006 SmallVector<SDValue, 4> Constants(NumElts);
1007 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001008 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001009 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001010 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001011 else if (EltVT.isFloatingPoint())
1012 Constants[i] = DAG.getConstantFP(0, EltVT);
1013 else
1014 Constants[i] = DAG.getConstant(0, EltVT);
1015 }
Bill Wendling87710f02009-12-21 23:47:40 +00001016
Bill Wendling4533cac2010-01-28 21:51:40 +00001017 return DAG.getMergeValues(&Constants[0], NumElts,
1018 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001019 }
1020
Dan Gohman383b5f62010-04-17 15:32:28 +00001021 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001022 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001023
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001024 const VectorType *VecTy = cast<VectorType>(V->getType());
1025 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001027 // Now that we know the number and type of the elements, get that number of
1028 // elements into the Ops array based on what kind of constant it is.
1029 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001030 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001031 for (unsigned i = 0; i != NumElements; ++i)
1032 Ops.push_back(getValue(CP->getOperand(i)));
1033 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001034 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001035 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001036
1037 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001038 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001039 Op = DAG.getConstantFP(0, EltVT);
1040 else
1041 Op = DAG.getConstant(0, EltVT);
1042 Ops.assign(NumElements, Op);
1043 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001045 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001046 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1047 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001048 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 // If this is a static alloca, generate it as the frameindex instead of
1051 // computation.
1052 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1053 DenseMap<const AllocaInst*, int>::iterator SI =
1054 FuncInfo.StaticAllocaMap.find(AI);
1055 if (SI != FuncInfo.StaticAllocaMap.end())
1056 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1057 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001058
Dan Gohman28a17352010-07-01 01:59:43 +00001059 // If this is an instruction which fast-isel has deferred, select it now.
1060 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001061 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1062 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1063 SDValue Chain = DAG.getEntryNode();
1064 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001065 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001066
Dan Gohman28a17352010-07-01 01:59:43 +00001067 llvm_unreachable("Can't get register for value!");
1068 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001069}
1070
Dan Gohman46510a72010-04-15 01:51:59 +00001071void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001072 SDValue Chain = getControlRoot();
1073 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001074 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001075
Dan Gohman7451d3e2010-05-29 17:03:36 +00001076 if (!FuncInfo.CanLowerReturn) {
1077 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001078 const Function *F = I.getParent()->getParent();
1079
1080 // Emit a store of the return value through the virtual register.
1081 // Leave Outs empty so that LowerReturn won't try to load return
1082 // registers the usual way.
1083 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001084 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001085 PtrValueVTs);
1086
1087 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1088 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001089
Owen Andersone50ed302009-08-10 22:56:29 +00001090 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001091 SmallVector<uint64_t, 4> Offsets;
1092 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001093 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001094
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001095 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001096 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001097 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1098 RetPtr.getValueType(), RetPtr,
1099 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001100 Chains[i] =
1101 DAG.getStore(Chain, getCurDebugLoc(),
1102 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00001103 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001104 }
1105
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001106 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1107 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001108 } else if (I.getNumOperands() != 0) {
1109 SmallVector<EVT, 4> ValueVTs;
1110 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1111 unsigned NumValues = ValueVTs.size();
1112 if (NumValues) {
1113 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001114 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1115 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001116
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001117 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001118
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001119 const Function *F = I.getParent()->getParent();
1120 if (F->paramHasAttr(0, Attribute::SExt))
1121 ExtendKind = ISD::SIGN_EXTEND;
1122 else if (F->paramHasAttr(0, Attribute::ZExt))
1123 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001125 // FIXME: C calling convention requires the return type to be promoted
1126 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001127 // conventions. The frontend should mark functions whose return values
1128 // require promoting with signext or zeroext attributes.
1129 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1130 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1131 if (VT.bitsLT(MinVT))
1132 VT = MinVT;
1133 }
1134
1135 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1136 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1137 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001138 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001139 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1140 &Parts[0], NumParts, PartVT, ExtendKind);
1141
1142 // 'inreg' on function refers to return value
1143 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1144 if (F->paramHasAttr(0, Attribute::InReg))
1145 Flags.setInReg();
1146
1147 // Propagate extension type if any
1148 if (F->paramHasAttr(0, Attribute::SExt))
1149 Flags.setSExt();
1150 else if (F->paramHasAttr(0, Attribute::ZExt))
1151 Flags.setZExt();
1152
Dan Gohmanc9403652010-07-07 15:54:55 +00001153 for (unsigned i = 0; i < NumParts; ++i) {
1154 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1155 /*isfixed=*/true));
1156 OutVals.push_back(Parts[i]);
1157 }
Evan Cheng3927f432009-03-25 20:20:11 +00001158 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001159 }
1160 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001161
1162 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001163 CallingConv::ID CallConv =
1164 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001165 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001166 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001167
1168 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001169 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001170 "LowerReturn didn't return a valid chain!");
1171
1172 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001174}
1175
Dan Gohmanad62f532009-04-23 23:13:24 +00001176/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1177/// created for it, emit nodes to copy the value into the virtual
1178/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001179void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001180 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1181 if (VMI != FuncInfo.ValueMap.end()) {
1182 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1183 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001184 }
1185}
1186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001187/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1188/// the current basic block, add it to ValueMap now so that we'll get a
1189/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001190void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001191 // No need to export constants.
1192 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001193
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001194 // Already exported?
1195 if (FuncInfo.isExportedInst(V)) return;
1196
1197 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1198 CopyValueToVirtualRegister(V, Reg);
1199}
1200
Dan Gohman46510a72010-04-15 01:51:59 +00001201bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001202 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001203 // The operands of the setcc have to be in this block. We don't know
1204 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001205 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001206 // Can export from current BB.
1207 if (VI->getParent() == FromBB)
1208 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001209
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001210 // Is already exported, noop.
1211 return FuncInfo.isExportedInst(V);
1212 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001213
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 // If this is an argument, we can export it if the BB is the entry block or
1215 // if it is already exported.
1216 if (isa<Argument>(V)) {
1217 if (FromBB == &FromBB->getParent()->getEntryBlock())
1218 return true;
1219
1220 // Otherwise, can only export this if it is already exported.
1221 return FuncInfo.isExportedInst(V);
1222 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001224 // Otherwise, constants can always be exported.
1225 return true;
1226}
1227
1228static bool InBlock(const Value *V, const BasicBlock *BB) {
1229 if (const Instruction *I = dyn_cast<Instruction>(V))
1230 return I->getParent() == BB;
1231 return true;
1232}
1233
Dan Gohmanc2277342008-10-17 21:16:08 +00001234/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1235/// This function emits a branch and is used at the leaves of an OR or an
1236/// AND operator tree.
1237///
1238void
Dan Gohman46510a72010-04-15 01:51:59 +00001239SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001240 MachineBasicBlock *TBB,
1241 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001242 MachineBasicBlock *CurBB,
1243 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001244 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001245
Dan Gohmanc2277342008-10-17 21:16:08 +00001246 // If the leaf of the tree is a comparison, merge the condition into
1247 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001248 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001249 // The operands of the cmp have to be in this block. We don't know
1250 // how to export them from some other block. If this is the first block
1251 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001252 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001253 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1254 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001255 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001256 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001257 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001258 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001259 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 } else {
1261 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001262 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001263 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001264
1265 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001266 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1267 SwitchCases.push_back(CB);
1268 return;
1269 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001270 }
1271
1272 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001273 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001274 NULL, TBB, FBB, CurBB);
1275 SwitchCases.push_back(CB);
1276}
1277
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001278/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001279void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001280 MachineBasicBlock *TBB,
1281 MachineBasicBlock *FBB,
1282 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001283 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001284 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001285 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001286 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001287 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001288 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1289 BOp->getParent() != CurBB->getBasicBlock() ||
1290 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1291 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001292 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001293 return;
1294 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001295
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001296 // Create TmpBB after CurBB.
1297 MachineFunction::iterator BBI = CurBB;
1298 MachineFunction &MF = DAG.getMachineFunction();
1299 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1300 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001302 if (Opc == Instruction::Or) {
1303 // Codegen X | Y as:
1304 // jmp_if_X TBB
1305 // jmp TmpBB
1306 // TmpBB:
1307 // jmp_if_Y TBB
1308 // jmp FBB
1309 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001312 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001314 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001315 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001316 } else {
1317 assert(Opc == Instruction::And && "Unknown merge op!");
1318 // Codegen X & Y as:
1319 // jmp_if_X TmpBB
1320 // jmp FBB
1321 // TmpBB:
1322 // jmp_if_Y TBB
1323 // jmp FBB
1324 //
1325 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001326
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001327 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001328 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001331 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 }
1333}
1334
1335/// If the set of cases should be emitted as a series of branches, return true.
1336/// If we should emit this as a bunch of and/or'd together conditions, return
1337/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001338bool
Dan Gohman2048b852009-11-23 18:04:58 +00001339SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001341
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001342 // If this is two comparisons of the same values or'd or and'd together, they
1343 // will get folded into a single comparison, so don't emit two blocks.
1344 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1345 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1346 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1347 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1348 return false;
1349 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001350
Chris Lattner133ce872010-01-02 00:00:03 +00001351 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1352 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1353 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1354 Cases[0].CC == Cases[1].CC &&
1355 isa<Constant>(Cases[0].CmpRHS) &&
1356 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1357 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1358 return false;
1359 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1360 return false;
1361 }
1362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001363 return true;
1364}
1365
Dan Gohman46510a72010-04-15 01:51:59 +00001366void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001367 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001368
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001369 // Update machine-CFG edges.
1370 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1371
1372 // Figure out which block is immediately after the current one.
1373 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001374 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001375 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001376 NextBlock = BBI;
1377
1378 if (I.isUnconditional()) {
1379 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001380 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001381
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001383 if (Succ0MBB != NextBlock)
1384 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001385 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001386 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001387
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001388 return;
1389 }
1390
1391 // If this condition is one of the special cases we handle, do special stuff
1392 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001393 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001394 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1395
1396 // If this is a series of conditions that are or'd or and'd together, emit
1397 // this as a sequence of branches instead of setcc's with and/or operations.
1398 // For example, instead of something like:
1399 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001400 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001402 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001403 // or C, F
1404 // jnz foo
1405 // Emit:
1406 // cmp A, B
1407 // je foo
1408 // cmp D, E
1409 // jle foo
1410 //
Dan Gohman46510a72010-04-15 01:51:59 +00001411 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001412 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413 (BOp->getOpcode() == Instruction::And ||
1414 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001415 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1416 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001417 // If the compares in later blocks need to use values not currently
1418 // exported from this block, export them now. This block should always
1419 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001420 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001421
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001422 // Allow some cases to be rejected.
1423 if (ShouldEmitAsBranches(SwitchCases)) {
1424 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1425 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1426 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1427 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001430 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431 SwitchCases.erase(SwitchCases.begin());
1432 return;
1433 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 // Okay, we decided not to do this, remove any inserted MBB's and clear
1436 // SwitchCases.
1437 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001438 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 SwitchCases.clear();
1441 }
1442 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001443
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001444 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001445 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001446 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 // Use visitSwitchCase to actually insert the fast branch sequence for this
1449 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001450 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001451}
1452
1453/// visitSwitchCase - Emits the necessary code to represent a single node in
1454/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001455void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1456 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457 SDValue Cond;
1458 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001459 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001460
1461 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 if (CB.CmpMHS == NULL) {
1463 // Fold "(X == true)" to X and "(X == false)" to !X to
1464 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001465 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001466 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001468 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001469 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001471 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001473 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 } else {
1475 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1476
Anton Korobeynikov23218582008-12-23 22:25:27 +00001477 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1478 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479
1480 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001481 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482
1483 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001485 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001486 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001487 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001488 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001489 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490 DAG.getConstant(High-Low, VT), ISD::SETULE);
1491 }
1492 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001493
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001495 SwitchBB->addSuccessor(CB.TrueBB);
1496 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001497
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 // Set NextBlock to be the MBB immediately after the current one, if any.
1499 // This is used to avoid emitting unnecessary branches to the next block.
1500 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001501 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001502 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001505 // If the lhs block is the next block, invert the condition so that we can
1506 // fall through to the lhs instead of the rhs block.
1507 if (CB.TrueBB == NextBlock) {
1508 std::swap(CB.TrueBB, CB.FalseBB);
1509 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001510 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001512
Dale Johannesenf5d97892009-02-04 01:48:28 +00001513 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001514 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001515 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001516
Dan Gohmandeca0522010-06-24 17:08:31 +00001517 // Insert the false branch.
1518 if (CB.FalseBB != NextBlock)
1519 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1520 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001521
1522 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001523}
1524
1525/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001526void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001527 // Emit the code for the jump table
1528 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001529 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001530 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1531 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001533 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1534 MVT::Other, Index.getValue(1),
1535 Table, Index);
1536 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537}
1538
1539/// visitJumpTableHeader - This function emits necessary code to produce index
1540/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001541void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001542 JumpTableHeader &JTH,
1543 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001544 // Subtract the lowest switch case value from the value being switched on and
1545 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001546 // difference between smallest and largest cases.
1547 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001548 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001549 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001550 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001551
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001552 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001553 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001554 // can be used as an index into the jump table in a subsequent basic block.
1555 // This value may be smaller or larger than the target's pointer type, and
1556 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001557 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001558
Dan Gohman89496d02010-07-02 00:10:16 +00001559 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001560 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1561 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562 JT.Reg = JumpTableReg;
1563
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001564 // Emit the range check for the jump table, and branch to the default block
1565 // for the switch statement if the value being switched on exceeds the largest
1566 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001567 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001568 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001569 DAG.getConstant(JTH.Last-JTH.First,VT),
1570 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571
1572 // Set NextBlock to be the MBB immediately after the current one, if any.
1573 // This is used to avoid emitting unnecessary branches to the next block.
1574 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001575 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001576
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001577 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001578 NextBlock = BBI;
1579
Dale Johannesen66978ee2009-01-31 02:22:37 +00001580 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001582 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001583
Bill Wendling4533cac2010-01-28 21:51:40 +00001584 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001585 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1586 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001587
Bill Wendling87710f02009-12-21 23:47:40 +00001588 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589}
1590
1591/// visitBitTestHeader - This function emits necessary code to produce value
1592/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001593void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1594 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595 // Subtract the minimum value
1596 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001597 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001598 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001599 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600
1601 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001602 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001603 TLI.getSetCCResultType(Sub.getValueType()),
1604 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001605 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606
Bill Wendling87710f02009-12-21 23:47:40 +00001607 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1608 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609
Dan Gohman89496d02010-07-02 00:10:16 +00001610 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001611 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1612 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613
1614 // Set NextBlock to be the MBB immediately after the current one, if any.
1615 // This is used to avoid emitting unnecessary branches to the next block.
1616 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001617 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001618 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001619 NextBlock = BBI;
1620
1621 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1622
Dan Gohman99be8ae2010-04-19 22:41:47 +00001623 SwitchBB->addSuccessor(B.Default);
1624 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001625
Dale Johannesen66978ee2009-01-31 02:22:37 +00001626 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001627 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001628 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001629
Bill Wendling4533cac2010-01-28 21:51:40 +00001630 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001631 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1632 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001633
Bill Wendling87710f02009-12-21 23:47:40 +00001634 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635}
1636
1637/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001638void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1639 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001640 BitTestCase &B,
1641 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001642 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001643 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001644 SDValue Cmp;
1645 if (CountPopulation_64(B.Mask) == 1) {
1646 // Testing for a single bit; just compare the shift count with what it
1647 // would need to be to shift a 1 bit in that position.
1648 Cmp = DAG.getSetCC(getCurDebugLoc(),
1649 TLI.getSetCCResultType(ShiftOp.getValueType()),
1650 ShiftOp,
1651 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1652 TLI.getPointerTy()),
1653 ISD::SETEQ);
1654 } else {
1655 // Make desired shift
1656 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1657 TLI.getPointerTy(),
1658 DAG.getConstant(1, TLI.getPointerTy()),
1659 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001660
Dan Gohman8e0163a2010-06-24 02:06:24 +00001661 // Emit bit tests and jumps
1662 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1663 TLI.getPointerTy(), SwitchVal,
1664 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1665 Cmp = DAG.getSetCC(getCurDebugLoc(),
1666 TLI.getSetCCResultType(AndOp.getValueType()),
1667 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1668 ISD::SETNE);
1669 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670
Dan Gohman99be8ae2010-04-19 22:41:47 +00001671 SwitchBB->addSuccessor(B.TargetBB);
1672 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001673
Dale Johannesen66978ee2009-01-31 02:22:37 +00001674 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001676 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677
1678 // Set NextBlock to be the MBB immediately after the current one, if any.
1679 // This is used to avoid emitting unnecessary branches to the next block.
1680 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001681 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001682 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001683 NextBlock = BBI;
1684
Bill Wendling4533cac2010-01-28 21:51:40 +00001685 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001686 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1687 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001688
Bill Wendling87710f02009-12-21 23:47:40 +00001689 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001690}
1691
Dan Gohman46510a72010-04-15 01:51:59 +00001692void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001693 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001694
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001695 // Retrieve successors.
1696 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1697 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1698
Gabor Greifb67e6b32009-01-15 11:10:44 +00001699 const Value *Callee(I.getCalledValue());
1700 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001701 visitInlineAsm(&I);
1702 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001703 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704
1705 // If the value of the invoke is used outside of its defining block, make it
1706 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001707 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708
1709 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001710 InvokeMBB->addSuccessor(Return);
1711 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001712
1713 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001714 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1715 MVT::Other, getControlRoot(),
1716 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001717}
1718
Dan Gohman46510a72010-04-15 01:51:59 +00001719void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720}
1721
1722/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1723/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001724bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1725 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001726 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001727 MachineBasicBlock *Default,
1728 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001729 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001731 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001732 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001734 return false;
1735
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001736 // Get the MachineFunction which holds the current MBB. This is used when
1737 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001738 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001739
1740 // Figure out which block is immediately after the current one.
1741 MachineBasicBlock *NextBlock = 0;
1742 MachineFunction::iterator BBI = CR.CaseBB;
1743
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001744 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745 NextBlock = BBI;
1746
1747 // TODO: If any two of the cases has the same destination, and if one value
1748 // is the same as the other, but has one bit unset that the other has set,
1749 // use bit manipulation to do two compares at once. For example:
1750 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001751
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001752 // Rearrange the case blocks so that the last one falls through if possible.
1753 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1754 // The last case block won't fall through into 'NextBlock' if we emit the
1755 // branches in this order. See if rearranging a case value would help.
1756 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1757 if (I->BB == NextBlock) {
1758 std::swap(*I, BackCase);
1759 break;
1760 }
1761 }
1762 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001763
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001764 // Create a CaseBlock record representing a conditional branch to
1765 // the Case's target mbb if the value being switched on SV is equal
1766 // to C.
1767 MachineBasicBlock *CurBlock = CR.CaseBB;
1768 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1769 MachineBasicBlock *FallThrough;
1770 if (I != E-1) {
1771 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1772 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001773
1774 // Put SV in a virtual register to make it available from the new blocks.
1775 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001776 } else {
1777 // If the last case doesn't match, go to the default block.
1778 FallThrough = Default;
1779 }
1780
Dan Gohman46510a72010-04-15 01:51:59 +00001781 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001782 ISD::CondCode CC;
1783 if (I->High == I->Low) {
1784 // This is just small small case range :) containing exactly 1 case
1785 CC = ISD::SETEQ;
1786 LHS = SV; RHS = I->High; MHS = NULL;
1787 } else {
1788 CC = ISD::SETLE;
1789 LHS = I->Low; MHS = SV; RHS = I->High;
1790 }
1791 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001792
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793 // If emitting the first comparison, just call visitSwitchCase to emit the
1794 // code into the current block. Otherwise, push the CaseBlock onto the
1795 // vector to be later processed by SDISel, and insert the node's MBB
1796 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001797 if (CurBlock == SwitchBB)
1798 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799 else
1800 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001801
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001802 CurBlock = FallThrough;
1803 }
1804
1805 return true;
1806}
1807
1808static inline bool areJTsAllowed(const TargetLowering &TLI) {
1809 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1811 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001813
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001814static APInt ComputeRange(const APInt &First, const APInt &Last) {
1815 APInt LastExt(Last), FirstExt(First);
1816 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1817 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1818 return (LastExt - FirstExt + 1ULL);
1819}
1820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001822bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1823 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001824 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001825 MachineBasicBlock* Default,
1826 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001827 Case& FrontCase = *CR.Range.first;
1828 Case& BackCase = *(CR.Range.second-1);
1829
Chris Lattnere880efe2009-11-07 07:50:34 +00001830 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1831 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001832
Chris Lattnere880efe2009-11-07 07:50:34 +00001833 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001834 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1835 I!=E; ++I)
1836 TSize += I->size();
1837
Dan Gohmane0567812010-04-08 23:03:40 +00001838 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001839 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001840
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001841 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001842 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001843 if (Density < 0.4)
1844 return false;
1845
David Greene4b69d992010-01-05 01:24:57 +00001846 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001847 << "First entry: " << First << ". Last entry: " << Last << '\n'
1848 << "Range: " << Range
1849 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001850
1851 // Get the MachineFunction which holds the current MBB. This is used when
1852 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001853 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001854
1855 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001856 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001857 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001858
1859 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1860
1861 // Create a new basic block to hold the code for loading the address
1862 // of the jump table, and jumping to it. Update successor information;
1863 // we will either branch to the default case for the switch, or the jump
1864 // table.
1865 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1866 CurMF->insert(BBI, JumpTableBB);
1867 CR.CaseBB->addSuccessor(Default);
1868 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001870 // Build a vector of destination BBs, corresponding to each target
1871 // of the jump table. If the value of the jump table slot corresponds to
1872 // a case statement, push the case's BB onto the vector, otherwise, push
1873 // the default BB.
1874 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001875 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001876 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001877 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1878 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001879
1880 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001881 DestBBs.push_back(I->BB);
1882 if (TEI==High)
1883 ++I;
1884 } else {
1885 DestBBs.push_back(Default);
1886 }
1887 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001888
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001889 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001890 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1891 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001892 E = DestBBs.end(); I != E; ++I) {
1893 if (!SuccsHandled[(*I)->getNumber()]) {
1894 SuccsHandled[(*I)->getNumber()] = true;
1895 JumpTableBB->addSuccessor(*I);
1896 }
1897 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001898
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001899 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001900 unsigned JTEncoding = TLI.getJumpTableEncoding();
1901 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001902 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001903
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001904 // Set the jump table information so that we can codegen it as a second
1905 // MachineBasicBlock
1906 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001907 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1908 if (CR.CaseBB == SwitchBB)
1909 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001910
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911 JTCases.push_back(JumpTableBlock(JTH, JT));
1912
1913 return true;
1914}
1915
1916/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1917/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001918bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1919 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001920 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001921 MachineBasicBlock *Default,
1922 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923 // Get the MachineFunction which holds the current MBB. This is used when
1924 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001925 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001926
1927 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001928 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001929 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001930
1931 Case& FrontCase = *CR.Range.first;
1932 Case& BackCase = *(CR.Range.second-1);
1933 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1934
1935 // Size is the number of Cases represented by this range.
1936 unsigned Size = CR.Range.second - CR.Range.first;
1937
Chris Lattnere880efe2009-11-07 07:50:34 +00001938 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1939 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001940 double FMetric = 0;
1941 CaseItr Pivot = CR.Range.first + Size/2;
1942
1943 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1944 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001945 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1947 I!=E; ++I)
1948 TSize += I->size();
1949
Chris Lattnere880efe2009-11-07 07:50:34 +00001950 APInt LSize = FrontCase.size();
1951 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001952 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001953 << "First: " << First << ", Last: " << Last <<'\n'
1954 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001955 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1956 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001957 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1958 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001959 APInt Range = ComputeRange(LEnd, RBegin);
1960 assert((Range - 2ULL).isNonNegative() &&
1961 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001962 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001963 (LEnd - First + 1ULL).roundToDouble();
1964 double RDensity = (double)RSize.roundToDouble() /
1965 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001966 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001967 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001968 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001969 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1970 << "LDensity: " << LDensity
1971 << ", RDensity: " << RDensity << '\n'
1972 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001973 if (FMetric < Metric) {
1974 Pivot = J;
1975 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001976 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 }
1978
1979 LSize += J->size();
1980 RSize -= J->size();
1981 }
1982 if (areJTsAllowed(TLI)) {
1983 // If our case is dense we *really* should handle it earlier!
1984 assert((FMetric > 0) && "Should handle dense range earlier!");
1985 } else {
1986 Pivot = CR.Range.first + Size/2;
1987 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001989 CaseRange LHSR(CR.Range.first, Pivot);
1990 CaseRange RHSR(Pivot, CR.Range.second);
1991 Constant *C = Pivot->Low;
1992 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001995 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001997 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998 // Pivot's Value, then we can branch directly to the LHS's Target,
1999 // rather than creating a leaf node for it.
2000 if ((LHSR.second - LHSR.first) == 1 &&
2001 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002002 cast<ConstantInt>(C)->getValue() ==
2003 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002004 TrueBB = LHSR.first->BB;
2005 } else {
2006 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2007 CurMF->insert(BBI, TrueBB);
2008 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002009
2010 // Put SV in a virtual register to make it available from the new blocks.
2011 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002012 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002013
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002014 // Similar to the optimization above, if the Value being switched on is
2015 // known to be less than the Constant CR.LT, and the current Case Value
2016 // is CR.LT - 1, then we can branch directly to the target block for
2017 // the current Case Value, rather than emitting a RHS leaf node for it.
2018 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002019 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2020 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021 FalseBB = RHSR.first->BB;
2022 } else {
2023 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2024 CurMF->insert(BBI, FalseBB);
2025 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002026
2027 // Put SV in a virtual register to make it available from the new blocks.
2028 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002029 }
2030
2031 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002032 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002033 // Otherwise, branch to LHS.
2034 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2035
Dan Gohman99be8ae2010-04-19 22:41:47 +00002036 if (CR.CaseBB == SwitchBB)
2037 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038 else
2039 SwitchCases.push_back(CB);
2040
2041 return true;
2042}
2043
2044/// handleBitTestsSwitchCase - if current case range has few destination and
2045/// range span less, than machine word bitwidth, encode case range into series
2046/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002047bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2048 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002049 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002050 MachineBasicBlock* Default,
2051 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002052 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002053 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054
2055 Case& FrontCase = *CR.Range.first;
2056 Case& BackCase = *(CR.Range.second-1);
2057
2058 // Get the MachineFunction which holds the current MBB. This is used when
2059 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002060 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002062 // If target does not have legal shift left, do not emit bit tests at all.
2063 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2064 return false;
2065
Anton Korobeynikov23218582008-12-23 22:25:27 +00002066 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002067 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2068 I!=E; ++I) {
2069 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002070 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002072
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 // Count unique destinations
2074 SmallSet<MachineBasicBlock*, 4> Dests;
2075 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2076 Dests.insert(I->BB);
2077 if (Dests.size() > 3)
2078 // Don't bother the code below, if there are too much unique destinations
2079 return false;
2080 }
David Greene4b69d992010-01-05 01:24:57 +00002081 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002082 << Dests.size() << '\n'
2083 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002084
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002085 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002086 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2087 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002088 APInt cmpRange = maxValue - minValue;
2089
David Greene4b69d992010-01-05 01:24:57 +00002090 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002091 << "Low bound: " << minValue << '\n'
2092 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002093
Dan Gohmane0567812010-04-08 23:03:40 +00002094 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 (!(Dests.size() == 1 && numCmps >= 3) &&
2096 !(Dests.size() == 2 && numCmps >= 5) &&
2097 !(Dests.size() >= 3 && numCmps >= 6)))
2098 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002099
David Greene4b69d992010-01-05 01:24:57 +00002100 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002101 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 // Optimize the case where all the case values fit in a
2104 // word without having to subtract minValue. In this case,
2105 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002106 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002107 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002109 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002112 CaseBitsVector CasesBits;
2113 unsigned i, count = 0;
2114
2115 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2116 MachineBasicBlock* Dest = I->BB;
2117 for (i = 0; i < count; ++i)
2118 if (Dest == CasesBits[i].BB)
2119 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002120
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002121 if (i == count) {
2122 assert((count < 3) && "Too much destinations to test!");
2123 CasesBits.push_back(CaseBits(0, Dest, 0));
2124 count++;
2125 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002126
2127 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2128 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2129
2130 uint64_t lo = (lowValue - lowBound).getZExtValue();
2131 uint64_t hi = (highValue - lowBound).getZExtValue();
2132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002133 for (uint64_t j = lo; j <= hi; j++) {
2134 CasesBits[i].Mask |= 1ULL << j;
2135 CasesBits[i].Bits++;
2136 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002138 }
2139 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 BitTestInfo BTC;
2142
2143 // Figure out which block is immediately after the current one.
2144 MachineFunction::iterator BBI = CR.CaseBB;
2145 ++BBI;
2146
2147 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2148
David Greene4b69d992010-01-05 01:24:57 +00002149 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002151 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002152 << ", Bits: " << CasesBits[i].Bits
2153 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002154
2155 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2156 CurMF->insert(BBI, CaseBB);
2157 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2158 CaseBB,
2159 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002160
2161 // Put SV in a virtual register to make it available from the new blocks.
2162 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002164
2165 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002166 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167 CR.CaseBB, Default, BTC);
2168
Dan Gohman99be8ae2010-04-19 22:41:47 +00002169 if (CR.CaseBB == SwitchBB)
2170 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 BitTestCases.push_back(BTB);
2173
2174 return true;
2175}
2176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002178size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2179 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002180 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002181
2182 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002183 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002184 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2185 Cases.push_back(Case(SI.getSuccessorValue(i),
2186 SI.getSuccessorValue(i),
2187 SMBB));
2188 }
2189 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2190
2191 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002192 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 // Must recompute end() each iteration because it may be
2194 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002195 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2196 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2197 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198 MachineBasicBlock* nextBB = J->BB;
2199 MachineBasicBlock* currentBB = I->BB;
2200
2201 // If the two neighboring cases go to the same destination, merge them
2202 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002203 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002204 I->High = J->High;
2205 J = Cases.erase(J);
2206 } else {
2207 I = J++;
2208 }
2209 }
2210
2211 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2212 if (I->Low != I->High)
2213 // A range counts double, since it requires two compares.
2214 ++numCmps;
2215 }
2216
2217 return numCmps;
2218}
2219
Dan Gohman46510a72010-04-15 01:51:59 +00002220void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002221 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002222
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002223 // Figure out which block is immediately after the current one.
2224 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002225 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2226
2227 // If there is only the default destination, branch to it if it is not the
2228 // next basic block. Otherwise, just fall through.
2229 if (SI.getNumOperands() == 2) {
2230 // Update machine-CFG edges.
2231
2232 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002233 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002234 if (Default != NextBlock)
2235 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2236 MVT::Other, getControlRoot(),
2237 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002238
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002239 return;
2240 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 // If there are any non-default case statements, create a vector of Cases
2243 // representing each one, and sort the vector so that we can efficiently
2244 // create a binary search tree from them.
2245 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002246 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002247 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002248 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002249 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002250
2251 // Get the Value to be switched on and default basic blocks, which will be
2252 // inserted into CaseBlock records, representing basic blocks in the binary
2253 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002254 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255
2256 // Push the initial CaseRec onto the worklist
2257 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002258 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2259 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260
2261 while (!WorkList.empty()) {
2262 // Grab a record representing a case range to process off the worklist
2263 CaseRec CR = WorkList.back();
2264 WorkList.pop_back();
2265
Dan Gohman99be8ae2010-04-19 22:41:47 +00002266 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002267 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002268
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002269 // If the range has few cases (two or less) emit a series of specific
2270 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002271 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002272 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002273
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002274 // If the switch has more than 5 blocks, and at least 40% dense, and the
2275 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002276 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002277 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002278 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002279
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002280 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2281 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002282 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002283 }
2284}
2285
Dan Gohman46510a72010-04-15 01:51:59 +00002286void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002287 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002288
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002289 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002290 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002291 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002292 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002293 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002294 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002295 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2296 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002297 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002298
Bill Wendling4533cac2010-01-28 21:51:40 +00002299 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2300 MVT::Other, getControlRoot(),
2301 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002302}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002303
Dan Gohman46510a72010-04-15 01:51:59 +00002304void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305 // -0.0 - X --> fneg
2306 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002307 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2309 const VectorType *DestTy = cast<VectorType>(I.getType());
2310 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002311 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002312 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002313 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002314 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002315 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002316 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2317 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318 return;
2319 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002320 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002322
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002323 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002324 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002325 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002326 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2327 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002328 return;
2329 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002331 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002332}
2333
Dan Gohman46510a72010-04-15 01:51:59 +00002334void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002335 SDValue Op1 = getValue(I.getOperand(0));
2336 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002337 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2338 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339}
2340
Dan Gohman46510a72010-04-15 01:51:59 +00002341void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 SDValue Op1 = getValue(I.getOperand(0));
2343 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002344 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002345 Op2.getValueType() != TLI.getShiftAmountTy()) {
2346 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002347 EVT PTy = TLI.getPointerTy();
2348 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002349 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002350 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2351 TLI.getShiftAmountTy(), Op2);
2352 // If the operand is larger than the shift count type but the shift
2353 // count type has enough bits to represent any shift value, truncate
2354 // it now. This is a common case and it exposes the truncate to
2355 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002356 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002357 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2358 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2359 TLI.getShiftAmountTy(), Op2);
2360 // Otherwise we'll need to temporarily settle for some other
2361 // convenient type; type legalization will make adjustments as
2362 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002363 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002364 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002365 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002366 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002367 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002368 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002370
Bill Wendling4533cac2010-01-28 21:51:40 +00002371 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2372 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002373}
2374
Dan Gohman46510a72010-04-15 01:51:59 +00002375void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002377 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002379 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002380 predicate = ICmpInst::Predicate(IC->getPredicate());
2381 SDValue Op1 = getValue(I.getOperand(0));
2382 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002383 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002384
Owen Andersone50ed302009-08-10 22:56:29 +00002385 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002386 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387}
2388
Dan Gohman46510a72010-04-15 01:51:59 +00002389void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002390 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002391 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002393 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002394 predicate = FCmpInst::Predicate(FC->getPredicate());
2395 SDValue Op1 = getValue(I.getOperand(0));
2396 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002397 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002398 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002399 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400}
2401
Dan Gohman46510a72010-04-15 01:51:59 +00002402void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002403 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002404 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2405 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002406 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002407
Bill Wendling49fcff82009-12-21 22:30:11 +00002408 SmallVector<SDValue, 4> Values(NumValues);
2409 SDValue Cond = getValue(I.getOperand(0));
2410 SDValue TrueVal = getValue(I.getOperand(1));
2411 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002412
Bill Wendling4533cac2010-01-28 21:51:40 +00002413 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002414 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002415 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2416 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002417 SDValue(TrueVal.getNode(),
2418 TrueVal.getResNo() + i),
2419 SDValue(FalseVal.getNode(),
2420 FalseVal.getResNo() + i));
2421
Bill Wendling4533cac2010-01-28 21:51:40 +00002422 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2423 DAG.getVTList(&ValueVTs[0], NumValues),
2424 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002425}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002426
Dan Gohman46510a72010-04-15 01:51:59 +00002427void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2429 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002430 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002431 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002432}
2433
Dan Gohman46510a72010-04-15 01:51:59 +00002434void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2436 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2437 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002438 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002439 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002440}
2441
Dan Gohman46510a72010-04-15 01:51:59 +00002442void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2444 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2445 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002446 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002447 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002448}
2449
Dan Gohman46510a72010-04-15 01:51:59 +00002450void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451 // FPTrunc is never a no-op cast, no need to check
2452 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002453 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002454 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2455 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456}
2457
Dan Gohman46510a72010-04-15 01:51:59 +00002458void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459 // FPTrunc is never a no-op cast, no need to check
2460 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002461 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002462 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002463}
2464
Dan Gohman46510a72010-04-15 01:51:59 +00002465void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002466 // FPToUI is never a no-op cast, no need to check
2467 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002468 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002469 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470}
2471
Dan Gohman46510a72010-04-15 01:51:59 +00002472void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473 // FPToSI is never a no-op cast, no need to check
2474 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002475 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002476 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002477}
2478
Dan Gohman46510a72010-04-15 01:51:59 +00002479void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002480 // UIToFP is never a no-op cast, no need to check
2481 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002482 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002483 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002484}
2485
Dan Gohman46510a72010-04-15 01:51:59 +00002486void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002487 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002488 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002489 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002490 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002491}
2492
Dan Gohman46510a72010-04-15 01:51:59 +00002493void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002494 // What to do depends on the size of the integer and the size of the pointer.
2495 // We can either truncate, zero extend, or no-op, accordingly.
2496 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002497 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002498 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499}
2500
Dan Gohman46510a72010-04-15 01:51:59 +00002501void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502 // What to do depends on the size of the integer and the size of the pointer.
2503 // We can either truncate, zero extend, or no-op, accordingly.
2504 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002505 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002506 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507}
2508
Dan Gohman46510a72010-04-15 01:51:59 +00002509void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002511 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002512
Bill Wendling49fcff82009-12-21 22:30:11 +00002513 // BitCast assures us that source and destination are the same size so this is
2514 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002515 if (DestVT != N.getValueType())
2516 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2517 DestVT, N)); // convert types.
2518 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002519 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520}
2521
Dan Gohman46510a72010-04-15 01:51:59 +00002522void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002523 SDValue InVec = getValue(I.getOperand(0));
2524 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002525 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002526 TLI.getPointerTy(),
2527 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002528 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2529 TLI.getValueType(I.getType()),
2530 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531}
2532
Dan Gohman46510a72010-04-15 01:51:59 +00002533void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002535 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002536 TLI.getPointerTy(),
2537 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002538 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2539 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002540}
2541
Mon P Wangaeb06d22008-11-10 04:46:22 +00002542// Utility for visitShuffleVector - Returns true if the mask is mask starting
2543// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002544static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2545 unsigned MaskNumElts = Mask.size();
2546 for (unsigned i = 0; i != MaskNumElts; ++i)
2547 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002548 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002549 return true;
2550}
2551
Dan Gohman46510a72010-04-15 01:51:59 +00002552void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002553 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002554 SDValue Src1 = getValue(I.getOperand(0));
2555 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556
Nate Begeman9008ca62009-04-27 18:41:29 +00002557 // Convert the ConstantVector mask operand into an array of ints, with -1
2558 // representing undef values.
2559 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002560 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002561 unsigned MaskNumElts = MaskElts.size();
2562 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002563 if (isa<UndefValue>(MaskElts[i]))
2564 Mask.push_back(-1);
2565 else
2566 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2567 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002568
Owen Andersone50ed302009-08-10 22:56:29 +00002569 EVT VT = TLI.getValueType(I.getType());
2570 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002571 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002572
Mon P Wangc7849c22008-11-16 05:06:27 +00002573 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002574 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2575 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002576 return;
2577 }
2578
2579 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002580 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2581 // Mask is longer than the source vectors and is a multiple of the source
2582 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002583 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002584 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2585 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002586 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2587 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002588 return;
2589 }
2590
Mon P Wangc7849c22008-11-16 05:06:27 +00002591 // Pad both vectors with undefs to make them the same length as the mask.
2592 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002593 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2594 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002595 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002596
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2598 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002599 MOps1[0] = Src1;
2600 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002601
2602 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2603 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002604 &MOps1[0], NumConcat);
2605 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002606 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002607 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002608
Mon P Wangaeb06d22008-11-10 04:46:22 +00002609 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002610 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002611 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002612 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002613 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 MappedOps.push_back(Idx);
2615 else
2616 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002617 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002618
Bill Wendling4533cac2010-01-28 21:51:40 +00002619 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2620 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002621 return;
2622 }
2623
Mon P Wangc7849c22008-11-16 05:06:27 +00002624 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002625 // Analyze the access pattern of the vector to see if we can extract
2626 // two subvectors and do the shuffle. The analysis is done by calculating
2627 // the range of elements the mask access on both vectors.
2628 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2629 int MaxRange[2] = {-1, -1};
2630
Nate Begeman5a5ca152009-04-29 05:20:52 +00002631 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002632 int Idx = Mask[i];
2633 int Input = 0;
2634 if (Idx < 0)
2635 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002636
Nate Begeman5a5ca152009-04-29 05:20:52 +00002637 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002638 Input = 1;
2639 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002640 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002641 if (Idx > MaxRange[Input])
2642 MaxRange[Input] = Idx;
2643 if (Idx < MinRange[Input])
2644 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002645 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002646
Mon P Wangc7849c22008-11-16 05:06:27 +00002647 // Check if the access is smaller than the vector size and can we find
2648 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002649 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2650 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002651 int StartIdx[2]; // StartIdx to extract from
2652 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002653 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002654 RangeUse[Input] = 0; // Unused
2655 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002656 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002657 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002658 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002659 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002660 RangeUse[Input] = 1; // Extract from beginning of the vector
2661 StartIdx[Input] = 0;
2662 } else {
2663 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002664 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002665 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002666 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002667 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002668 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002669 }
2670
Bill Wendling636e2582009-08-21 18:16:06 +00002671 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002672 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002673 return;
2674 }
2675 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2676 // Extract appropriate subvector and generate a vector shuffle
2677 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002678 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002679 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002680 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002681 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002682 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002683 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002684 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002685
Mon P Wangc7849c22008-11-16 05:06:27 +00002686 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002688 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 int Idx = Mask[i];
2690 if (Idx < 0)
2691 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002692 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 MappedOps.push_back(Idx - StartIdx[0]);
2694 else
2695 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002696 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002697
Bill Wendling4533cac2010-01-28 21:51:40 +00002698 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2699 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002700 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002701 }
2702 }
2703
Mon P Wangc7849c22008-11-16 05:06:27 +00002704 // We can't use either concat vectors or extract subvectors so fall back to
2705 // replacing the shuffle with extract and build vector.
2706 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002707 EVT EltVT = VT.getVectorElementType();
2708 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002709 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002710 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002712 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002713 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002715 SDValue Res;
2716
Nate Begeman5a5ca152009-04-29 05:20:52 +00002717 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002718 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2719 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002720 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002721 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2722 EltVT, Src2,
2723 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2724
2725 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002726 }
2727 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002728
Bill Wendling4533cac2010-01-28 21:51:40 +00002729 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2730 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002731}
2732
Dan Gohman46510a72010-04-15 01:51:59 +00002733void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734 const Value *Op0 = I.getOperand(0);
2735 const Value *Op1 = I.getOperand(1);
2736 const Type *AggTy = I.getType();
2737 const Type *ValTy = Op1->getType();
2738 bool IntoUndef = isa<UndefValue>(Op0);
2739 bool FromUndef = isa<UndefValue>(Op1);
2740
2741 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2742 I.idx_begin(), I.idx_end());
2743
Owen Andersone50ed302009-08-10 22:56:29 +00002744 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002745 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002746 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002747 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2748
2749 unsigned NumAggValues = AggValueVTs.size();
2750 unsigned NumValValues = ValValueVTs.size();
2751 SmallVector<SDValue, 4> Values(NumAggValues);
2752
2753 SDValue Agg = getValue(Op0);
2754 SDValue Val = getValue(Op1);
2755 unsigned i = 0;
2756 // Copy the beginning value(s) from the original aggregate.
2757 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002758 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759 SDValue(Agg.getNode(), Agg.getResNo() + i);
2760 // Copy values from the inserted value(s).
2761 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002762 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2764 // Copy remaining value(s) from the original aggregate.
2765 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002766 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002767 SDValue(Agg.getNode(), Agg.getResNo() + i);
2768
Bill Wendling4533cac2010-01-28 21:51:40 +00002769 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2770 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2771 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002772}
2773
Dan Gohman46510a72010-04-15 01:51:59 +00002774void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775 const Value *Op0 = I.getOperand(0);
2776 const Type *AggTy = Op0->getType();
2777 const Type *ValTy = I.getType();
2778 bool OutOfUndef = isa<UndefValue>(Op0);
2779
2780 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2781 I.idx_begin(), I.idx_end());
2782
Owen Andersone50ed302009-08-10 22:56:29 +00002783 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2785
2786 unsigned NumValValues = ValValueVTs.size();
2787 SmallVector<SDValue, 4> Values(NumValValues);
2788
2789 SDValue Agg = getValue(Op0);
2790 // Copy out the selected value(s).
2791 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2792 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002793 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002794 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002795 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002796
Bill Wendling4533cac2010-01-28 21:51:40 +00002797 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2798 DAG.getVTList(&ValValueVTs[0], NumValValues),
2799 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002800}
2801
Dan Gohman46510a72010-04-15 01:51:59 +00002802void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002803 SDValue N = getValue(I.getOperand(0));
2804 const Type *Ty = I.getOperand(0)->getType();
2805
Dan Gohman46510a72010-04-15 01:51:59 +00002806 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002807 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002808 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002809 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2810 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2811 if (Field) {
2812 // N = N + Offset
2813 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002814 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002815 DAG.getIntPtrConstant(Offset));
2816 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002817
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002818 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002819 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2820 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2821
2822 // Offset canonically 0 for unions, but type changes
2823 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002824 } else {
2825 Ty = cast<SequentialType>(Ty)->getElementType();
2826
2827 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002828 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002829 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002830 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002831 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002832 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002833 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002834 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002835 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002836 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2837 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002838 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002839 else
Evan Chengb1032a82009-02-09 20:54:38 +00002840 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002841
Dale Johannesen66978ee2009-01-31 02:22:37 +00002842 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002843 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002844 continue;
2845 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002848 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2849 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002850 SDValue IdxN = getValue(Idx);
2851
2852 // If the index is smaller or larger than intptr_t, truncate or extend
2853 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002854 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002855
2856 // If this is a multiply by a power of two, turn it into a shl
2857 // immediately. This is a very common case.
2858 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002859 if (ElementSize.isPowerOf2()) {
2860 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002861 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002862 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002863 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002864 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002865 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002866 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002867 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002868 }
2869 }
2870
Scott Michelfdc40a02009-02-17 22:15:04 +00002871 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002872 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002873 }
2874 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002875
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002876 setValue(&I, N);
2877}
2878
Dan Gohman46510a72010-04-15 01:51:59 +00002879void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002880 // If this is a fixed sized alloca in the entry block of the function,
2881 // allocate it statically on the stack.
2882 if (FuncInfo.StaticAllocaMap.count(&I))
2883 return; // getValue will auto-populate this.
2884
2885 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002886 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002887 unsigned Align =
2888 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2889 I.getAlignment());
2890
2891 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002892
Owen Andersone50ed302009-08-10 22:56:29 +00002893 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002894 if (AllocSize.getValueType() != IntPtr)
2895 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2896
2897 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2898 AllocSize,
2899 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002900
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002901 // Handle alignment. If the requested alignment is less than or equal to
2902 // the stack alignment, ignore it. If the size is greater than or equal to
2903 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002904 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002905 if (Align <= StackAlign)
2906 Align = 0;
2907
2908 // Round the size of the allocation up to the stack alignment size
2909 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002910 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002911 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002912 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002913
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002914 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002915 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002916 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002917 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2918
2919 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002920 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002921 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002922 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002923 setValue(&I, DSA);
2924 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002925
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002926 // Inform the Frame Information that we have just allocated a variable-sized
2927 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002928 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929}
2930
Dan Gohman46510a72010-04-15 01:51:59 +00002931void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002932 const Value *SV = I.getOperand(0);
2933 SDValue Ptr = getValue(SV);
2934
2935 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002936
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002938 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002939 unsigned Alignment = I.getAlignment();
2940
Owen Andersone50ed302009-08-10 22:56:29 +00002941 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002942 SmallVector<uint64_t, 4> Offsets;
2943 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2944 unsigned NumValues = ValueVTs.size();
2945 if (NumValues == 0)
2946 return;
2947
2948 SDValue Root;
2949 bool ConstantMemory = false;
2950 if (I.isVolatile())
2951 // Serialize volatile loads with other side effects.
2952 Root = getRoot();
2953 else if (AA->pointsToConstantMemory(SV)) {
2954 // Do not serialize (non-volatile) loads of constant memory with anything.
2955 Root = DAG.getEntryNode();
2956 ConstantMemory = true;
2957 } else {
2958 // Do not serialize non-volatile loads against each other.
2959 Root = DAG.getRoot();
2960 }
2961
2962 SmallVector<SDValue, 4> Values(NumValues);
2963 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002964 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002965 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002966 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2967 PtrVT, Ptr,
2968 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002969 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002970 A, SV, Offsets[i], isVolatile,
2971 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002973 Values[i] = L;
2974 Chains[i] = L.getValue(1);
2975 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002977 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002978 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002979 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002980 if (isVolatile)
2981 DAG.setRoot(Chain);
2982 else
2983 PendingLoads.push_back(Chain);
2984 }
2985
Bill Wendling4533cac2010-01-28 21:51:40 +00002986 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2987 DAG.getVTList(&ValueVTs[0], NumValues),
2988 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002989}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002990
Dan Gohman46510a72010-04-15 01:51:59 +00002991void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2992 const Value *SrcV = I.getOperand(0);
2993 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994
Owen Andersone50ed302009-08-10 22:56:29 +00002995 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002996 SmallVector<uint64_t, 4> Offsets;
2997 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2998 unsigned NumValues = ValueVTs.size();
2999 if (NumValues == 0)
3000 return;
3001
3002 // Get the lowered operands. Note that we do this after
3003 // checking if NumResults is zero, because with zero results
3004 // the operands won't have values in the map.
3005 SDValue Src = getValue(SrcV);
3006 SDValue Ptr = getValue(PtrV);
3007
3008 SDValue Root = getRoot();
3009 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00003010 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003011 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003012 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00003014
3015 for (unsigned i = 0; i != NumValues; ++i) {
3016 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3017 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003018 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003019 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00003020 Add, PtrV, Offsets[i], isVolatile,
3021 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00003022 }
3023
Bill Wendling4533cac2010-01-28 21:51:40 +00003024 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3025 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003026}
3027
3028/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3029/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003030void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003031 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003032 bool HasChain = !I.doesNotAccessMemory();
3033 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3034
3035 // Build the operand list.
3036 SmallVector<SDValue, 8> Ops;
3037 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3038 if (OnlyLoad) {
3039 // We don't need to serialize loads against other loads.
3040 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003041 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003042 Ops.push_back(getRoot());
3043 }
3044 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003045
3046 // Info is set by getTgtMemInstrinsic
3047 TargetLowering::IntrinsicInfo Info;
3048 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3049
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003050 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003051 if (!IsTgtIntrinsic)
3052 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053
3054 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003055 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3056 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003057 assert(TLI.isTypeLegal(Op.getValueType()) &&
3058 "Intrinsic uses a non-legal type?");
3059 Ops.push_back(Op);
3060 }
3061
Owen Andersone50ed302009-08-10 22:56:29 +00003062 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003063 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3064#ifndef NDEBUG
3065 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3066 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3067 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068 }
Bob Wilson8d919552009-07-31 22:41:21 +00003069#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003072 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003073
Bob Wilson8d919552009-07-31 22:41:21 +00003074 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003075
3076 // Create the node.
3077 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003078 if (IsTgtIntrinsic) {
3079 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003080 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003081 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003082 Info.memVT, Info.ptrVal, Info.offset,
3083 Info.align, Info.vol,
3084 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003085 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003086 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003087 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003088 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003089 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003090 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003091 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003092 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003093 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003094 }
3095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003096 if (HasChain) {
3097 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3098 if (OnlyLoad)
3099 PendingLoads.push_back(Chain);
3100 else
3101 DAG.setRoot(Chain);
3102 }
Bill Wendling856ff412009-12-22 00:12:37 +00003103
Benjamin Kramerf0127052010-01-05 13:12:22 +00003104 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003105 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003106 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003107 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003108 }
Bill Wendling856ff412009-12-22 00:12:37 +00003109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003110 setValue(&I, Result);
3111 }
3112}
3113
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003114/// GetSignificand - Get the significand and build it into a floating-point
3115/// number with exponent of 1:
3116///
3117/// Op = (Op & 0x007fffff) | 0x3f800000;
3118///
3119/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003120static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003121GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003122 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3123 DAG.getConstant(0x007fffff, MVT::i32));
3124 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3125 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003126 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003127}
3128
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003129/// GetExponent - Get the exponent:
3130///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003131/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003132///
3133/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003134static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003135GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003136 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3138 DAG.getConstant(0x7f800000, MVT::i32));
3139 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003140 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3142 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003143 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003144}
3145
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003146/// getF32Constant - Get 32-bit floating point constant.
3147static SDValue
3148getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003149 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003150}
3151
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003152/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153/// visitIntrinsicCall: I is a call instruction
3154/// Op is the associated NodeType for I
3155const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003156SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3157 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003158 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003159 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003160 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003161 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003162 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003163 getValue(I.getArgOperand(0)),
3164 getValue(I.getArgOperand(1)),
3165 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003166 setValue(&I, L);
3167 DAG.setRoot(L.getValue(1));
3168 return 0;
3169}
3170
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003171// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003172const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003173SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003174 SDValue Op1 = getValue(I.getArgOperand(0));
3175 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003176
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003178 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003179 return 0;
3180}
Bill Wendling74c37652008-12-09 22:08:41 +00003181
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003182/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3183/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003184void
Dan Gohman46510a72010-04-15 01:51:59 +00003185SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003186 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003187 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003188
Gabor Greif0635f352010-06-25 09:38:13 +00003189 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003190 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003191 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003192
3193 // Put the exponent in the right bit position for later addition to the
3194 // final result:
3195 //
3196 // #define LOG2OFe 1.4426950f
3197 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003199 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003201
3202 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3204 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003205
3206 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003208 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003209
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003210 if (LimitFloatPrecision <= 6) {
3211 // For floating-point precision of 6:
3212 //
3213 // TwoToFractionalPartOfX =
3214 // 0.997535578f +
3215 // (0.735607626f + 0.252464424f * x) * x;
3216 //
3217 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003219 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003221 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003222 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3223 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003224 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003225 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003226
3227 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003229 TwoToFracPartOfX, IntegerPartOfX);
3230
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003232 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3233 // For floating-point precision of 12:
3234 //
3235 // TwoToFractionalPartOfX =
3236 // 0.999892986f +
3237 // (0.696457318f +
3238 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3239 //
3240 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003241 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003242 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003244 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3246 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003247 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3249 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003250 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003252
3253 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003255 TwoToFracPartOfX, IntegerPartOfX);
3256
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003258 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3259 // For floating-point precision of 18:
3260 //
3261 // TwoToFractionalPartOfX =
3262 // 0.999999982f +
3263 // (0.693148872f +
3264 // (0.240227044f +
3265 // (0.554906021e-1f +
3266 // (0.961591928e-2f +
3267 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3268 //
3269 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003270 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003271 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003273 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003274 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3275 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003276 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3278 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003279 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003280 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3281 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003282 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3284 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003285 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3287 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003288 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003289 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003291
3292 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003294 TwoToFracPartOfX, IntegerPartOfX);
3295
Owen Anderson825b72b2009-08-11 20:47:22 +00003296 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003297 }
3298 } else {
3299 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003300 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003301 getValue(I.getArgOperand(0)).getValueType(),
3302 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003303 }
3304
Dale Johannesen59e577f2008-09-05 18:38:42 +00003305 setValue(&I, result);
3306}
3307
Bill Wendling39150252008-09-09 20:39:27 +00003308/// visitLog - Lower a log intrinsic. Handles the special sequences for
3309/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003310void
Dan Gohman46510a72010-04-15 01:51:59 +00003311SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003312 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003313 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003314
Gabor Greif0635f352010-06-25 09:38:13 +00003315 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003316 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003317 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003319
3320 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003321 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003323 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003324
3325 // Get the significand and build it into a floating-point number with
3326 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003327 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003328
3329 if (LimitFloatPrecision <= 6) {
3330 // For floating-point precision of 6:
3331 //
3332 // LogofMantissa =
3333 // -1.1609546f +
3334 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003335 //
Bill Wendling39150252008-09-09 20:39:27 +00003336 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003338 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003340 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3342 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003343 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003344
Scott Michelfdc40a02009-02-17 22:15:04 +00003345 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003347 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3348 // For floating-point precision of 12:
3349 //
3350 // LogOfMantissa =
3351 // -1.7417939f +
3352 // (2.8212026f +
3353 // (-1.4699568f +
3354 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3355 //
3356 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003358 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003360 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3362 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003363 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3365 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003366 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3368 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003369 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003370
Scott Michelfdc40a02009-02-17 22:15:04 +00003371 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003373 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3374 // For floating-point precision of 18:
3375 //
3376 // LogOfMantissa =
3377 // -2.1072184f +
3378 // (4.2372794f +
3379 // (-3.7029485f +
3380 // (2.2781945f +
3381 // (-0.87823314f +
3382 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3383 //
3384 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003386 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003388 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3390 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003391 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3393 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003394 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3396 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003397 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3399 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003400 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003401 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3402 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003403 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003404
Scott Michelfdc40a02009-02-17 22:15:04 +00003405 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003406 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003407 }
3408 } else {
3409 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003410 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003411 getValue(I.getArgOperand(0)).getValueType(),
3412 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003413 }
3414
Dale Johannesen59e577f2008-09-05 18:38:42 +00003415 setValue(&I, result);
3416}
3417
Bill Wendling3eb59402008-09-09 00:28:24 +00003418/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3419/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003420void
Dan Gohman46510a72010-04-15 01:51:59 +00003421SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003422 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003423 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003424
Gabor Greif0635f352010-06-25 09:38:13 +00003425 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003426 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003427 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003429
Bill Wendling39150252008-09-09 20:39:27 +00003430 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003431 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003432
Bill Wendling3eb59402008-09-09 00:28:24 +00003433 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003434 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003435 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003436
Bill Wendling3eb59402008-09-09 00:28:24 +00003437 // Different possible minimax approximations of significand in
3438 // floating-point for various degrees of accuracy over [1,2].
3439 if (LimitFloatPrecision <= 6) {
3440 // For floating-point precision of 6:
3441 //
3442 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3443 //
3444 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003446 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003448 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3450 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003451 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003452
Scott Michelfdc40a02009-02-17 22:15:04 +00003453 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003455 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3456 // For floating-point precision of 12:
3457 //
3458 // Log2ofMantissa =
3459 // -2.51285454f +
3460 // (4.07009056f +
3461 // (-2.12067489f +
3462 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003463 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003464 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003466 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003468 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003469 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3470 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003471 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3473 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003474 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3476 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003477 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003478
Scott Michelfdc40a02009-02-17 22:15:04 +00003479 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003481 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3482 // For floating-point precision of 18:
3483 //
3484 // Log2ofMantissa =
3485 // -3.0400495f +
3486 // (6.1129976f +
3487 // (-5.3420409f +
3488 // (3.2865683f +
3489 // (-1.2669343f +
3490 // (0.27515199f -
3491 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3492 //
3493 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003497 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3499 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003500 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3502 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003503 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3505 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003506 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3508 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003509 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3511 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003512 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003513
Scott Michelfdc40a02009-02-17 22:15:04 +00003514 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003516 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003517 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003518 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003519 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003520 getValue(I.getArgOperand(0)).getValueType(),
3521 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003522 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003523
Dale Johannesen59e577f2008-09-05 18:38:42 +00003524 setValue(&I, result);
3525}
3526
Bill Wendling3eb59402008-09-09 00:28:24 +00003527/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3528/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003529void
Dan Gohman46510a72010-04-15 01:51:59 +00003530SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003531 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003532 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003533
Gabor Greif0635f352010-06-25 09:38:13 +00003534 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003535 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003536 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003537 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003538
Bill Wendling39150252008-09-09 20:39:27 +00003539 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003540 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003542 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003543
3544 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003545 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003546 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003547
3548 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003549 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003550 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003551 // Log10ofMantissa =
3552 // -0.50419619f +
3553 // (0.60948995f - 0.10380950f * x) * x;
3554 //
3555 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003559 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3561 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003563
Scott Michelfdc40a02009-02-17 22:15:04 +00003564 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003566 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3567 // For floating-point precision of 12:
3568 //
3569 // Log10ofMantissa =
3570 // -0.64831180f +
3571 // (0.91751397f +
3572 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3573 //
3574 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003576 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003578 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3580 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003581 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3583 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003584 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003585
Scott Michelfdc40a02009-02-17 22:15:04 +00003586 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003588 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003589 // For floating-point precision of 18:
3590 //
3591 // Log10ofMantissa =
3592 // -0.84299375f +
3593 // (1.5327582f +
3594 // (-1.0688956f +
3595 // (0.49102474f +
3596 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3597 //
3598 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003600 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003602 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3604 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3607 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003608 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3610 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003611 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3613 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003614 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003615
Scott Michelfdc40a02009-02-17 22:15:04 +00003616 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003618 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003619 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003620 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003621 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003622 getValue(I.getArgOperand(0)).getValueType(),
3623 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003624 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003625
Dale Johannesen59e577f2008-09-05 18:38:42 +00003626 setValue(&I, result);
3627}
3628
Bill Wendlinge10c8142008-09-09 22:39:21 +00003629/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3630/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003631void
Dan Gohman46510a72010-04-15 01:51:59 +00003632SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003633 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003634 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003635
Gabor Greif0635f352010-06-25 09:38:13 +00003636 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003637 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003638 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003639
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003641
3642 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3644 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003645
3646 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003648 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003649
3650 if (LimitFloatPrecision <= 6) {
3651 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003652 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003653 // TwoToFractionalPartOfX =
3654 // 0.997535578f +
3655 // (0.735607626f + 0.252464424f * x) * x;
3656 //
3657 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003659 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003661 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3663 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003664 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003666 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003668
Scott Michelfdc40a02009-02-17 22:15:04 +00003669 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003671 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3672 // For floating-point precision of 12:
3673 //
3674 // TwoToFractionalPartOfX =
3675 // 0.999892986f +
3676 // (0.696457318f +
3677 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3678 //
3679 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003681 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3685 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003686 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3688 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003689 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003690 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003691 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003693
Scott Michelfdc40a02009-02-17 22:15:04 +00003694 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003696 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3697 // For floating-point precision of 18:
3698 //
3699 // TwoToFractionalPartOfX =
3700 // 0.999999982f +
3701 // (0.693148872f +
3702 // (0.240227044f +
3703 // (0.554906021e-1f +
3704 // (0.961591928e-2f +
3705 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3706 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003710 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3712 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003713 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3715 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003716 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3718 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003719 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3721 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003722 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3724 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003725 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003727 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003729
Scott Michelfdc40a02009-02-17 22:15:04 +00003730 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003732 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003733 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003734 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003735 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003736 getValue(I.getArgOperand(0)).getValueType(),
3737 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003738 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003739
Dale Johannesen601d3c02008-09-05 01:48:15 +00003740 setValue(&I, result);
3741}
3742
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003743/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3744/// limited-precision mode with x == 10.0f.
3745void
Dan Gohman46510a72010-04-15 01:51:59 +00003746SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003747 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003748 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003749 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003750 bool IsExp10 = false;
3751
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003753 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003754 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3755 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3756 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3757 APFloat Ten(10.0f);
3758 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3759 }
3760 }
3761 }
3762
3763 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003764 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003765
3766 // Put the exponent in the right bit position for later addition to the
3767 // final result:
3768 //
3769 // #define LOG2OF10 3.3219281f
3770 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003774
3775 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3777 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003778
3779 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003781 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003782
3783 if (LimitFloatPrecision <= 6) {
3784 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003785 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003786 // twoToFractionalPartOfX =
3787 // 0.997535578f +
3788 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003789 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003790 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003792 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003794 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3796 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003797 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003799 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003801
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003802 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003804 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3805 // For floating-point precision of 12:
3806 //
3807 // TwoToFractionalPartOfX =
3808 // 0.999892986f +
3809 // (0.696457318f +
3810 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3811 //
3812 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003814 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003816 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3818 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003819 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3821 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003822 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003824 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003826
Scott Michelfdc40a02009-02-17 22:15:04 +00003827 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003829 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3830 // For floating-point precision of 18:
3831 //
3832 // TwoToFractionalPartOfX =
3833 // 0.999999982f +
3834 // (0.693148872f +
3835 // (0.240227044f +
3836 // (0.554906021e-1f +
3837 // (0.961591928e-2f +
3838 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3839 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003841 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003843 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3845 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003846 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3848 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003849 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3851 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003852 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3854 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003855 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3857 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003858 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003860 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003862
Scott Michelfdc40a02009-02-17 22:15:04 +00003863 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003865 }
3866 } else {
3867 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003868 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003869 getValue(I.getArgOperand(0)).getValueType(),
3870 getValue(I.getArgOperand(0)),
3871 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003872 }
3873
3874 setValue(&I, result);
3875}
3876
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003877
3878/// ExpandPowI - Expand a llvm.powi intrinsic.
3879static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3880 SelectionDAG &DAG) {
3881 // If RHS is a constant, we can expand this out to a multiplication tree,
3882 // otherwise we end up lowering to a call to __powidf2 (for example). When
3883 // optimizing for size, we only want to do this if the expansion would produce
3884 // a small number of multiplies, otherwise we do the full expansion.
3885 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3886 // Get the exponent as a positive value.
3887 unsigned Val = RHSC->getSExtValue();
3888 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003889
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003890 // powi(x, 0) -> 1.0
3891 if (Val == 0)
3892 return DAG.getConstantFP(1.0, LHS.getValueType());
3893
Dan Gohmanae541aa2010-04-15 04:33:49 +00003894 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003895 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3896 // If optimizing for size, don't insert too many multiplies. This
3897 // inserts up to 5 multiplies.
3898 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3899 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003900 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003901 // powi(x,15) generates one more multiply than it should), but this has
3902 // the benefit of being both really simple and much better than a libcall.
3903 SDValue Res; // Logically starts equal to 1.0
3904 SDValue CurSquare = LHS;
3905 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003906 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003907 if (Res.getNode())
3908 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3909 else
3910 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003911 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003912
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003913 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3914 CurSquare, CurSquare);
3915 Val >>= 1;
3916 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003917
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003918 // If the original was negative, invert the result, producing 1/(x*x*x).
3919 if (RHSC->getSExtValue() < 0)
3920 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3921 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3922 return Res;
3923 }
3924 }
3925
3926 // Otherwise, expand to a libcall.
3927 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3928}
3929
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003930/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3931/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3932/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003933bool
Devang Patel78a06e52010-08-25 20:39:26 +00003934SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003935 uint64_t Offset,
3936 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003937 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003938 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003939
Devang Patel719f6a92010-04-29 20:40:36 +00003940 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003941 // Ignore inlined function arguments here.
3942 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003943 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003944 return false;
3945
Dan Gohman84023e02010-07-10 09:00:22 +00003946 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003947 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003948 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003949
3950 unsigned Reg = 0;
3951 if (N.getOpcode() == ISD::CopyFromReg) {
3952 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003953 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003954 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3955 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3956 if (PR)
3957 Reg = PR;
3958 }
3959 }
3960
Evan Chenga36acad2010-04-29 06:33:38 +00003961 if (!Reg) {
3962 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3963 if (VMI == FuncInfo.ValueMap.end())
3964 return false;
3965 Reg = VMI->second;
3966 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003967
3968 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3969 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3970 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003971 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003972 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003973 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003974}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003975
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003976// VisualStudio defines setjmp as _setjmp
3977#if defined(_MSC_VER) && defined(setjmp)
3978#define setjmp_undefined_for_visual_studio
3979#undef setjmp
3980#endif
3981
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003982/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3983/// we want to emit this as a call to a named external function, return the name
3984/// otherwise lower it and return null.
3985const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003986SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003987 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003988 SDValue Res;
3989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003990 switch (Intrinsic) {
3991 default:
3992 // By default, turn this into a target intrinsic node.
3993 visitTargetIntrinsic(I, Intrinsic);
3994 return 0;
3995 case Intrinsic::vastart: visitVAStart(I); return 0;
3996 case Intrinsic::vaend: visitVAEnd(I); return 0;
3997 case Intrinsic::vacopy: visitVACopy(I); return 0;
3998 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003999 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004000 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004001 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004002 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004003 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004004 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004005 return 0;
4006 case Intrinsic::setjmp:
4007 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004008 case Intrinsic::longjmp:
4009 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004010 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004011 // Assert for address < 256 since we support only user defined address
4012 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004013 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004014 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004015 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004016 < 256 &&
4017 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004018 SDValue Op1 = getValue(I.getArgOperand(0));
4019 SDValue Op2 = getValue(I.getArgOperand(1));
4020 SDValue Op3 = getValue(I.getArgOperand(2));
4021 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4022 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004023 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Gabor Greif0635f352010-06-25 09:38:13 +00004024 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004025 return 0;
4026 }
Chris Lattner824b9582008-11-21 16:42:48 +00004027 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004028 // Assert for address < 256 since we support only user defined address
4029 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004030 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004031 < 256 &&
4032 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004033 SDValue Op1 = getValue(I.getArgOperand(0));
4034 SDValue Op2 = getValue(I.getArgOperand(1));
4035 SDValue Op3 = getValue(I.getArgOperand(2));
4036 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4037 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004038 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00004039 I.getArgOperand(0), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004040 return 0;
4041 }
Chris Lattner824b9582008-11-21 16:42:48 +00004042 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004043 // Assert for address < 256 since we support only user defined address
4044 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004045 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004046 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004047 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004048 < 256 &&
4049 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004050 SDValue Op1 = getValue(I.getArgOperand(0));
4051 SDValue Op2 = getValue(I.getArgOperand(1));
4052 SDValue Op3 = getValue(I.getArgOperand(2));
4053 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4054 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004055
4056 // If the source and destination are known to not be aliases, we can
4057 // lower memmove as memcpy.
4058 uint64_t Size = -1ULL;
4059 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004060 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00004061 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004062 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004063 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher723a05a2010-07-14 23:41:32 +00004064 false, I.getArgOperand(0), 0,
4065 I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004066 return 0;
4067 }
4068
Mon P Wang20adc9d2010-04-04 03:10:48 +00004069 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00004070 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004071 return 0;
4072 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004073 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004074 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004075 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00004076 return 0;
4077
Devang Patelac1ceb32009-10-09 22:42:28 +00004078 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004079 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00004080 bool isParameter =
4081 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00004082 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004083 if (!Address)
4084 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00004085 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00004086 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004087 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004088
4089 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4090 // but do not always have a corresponding SDNode built. The SDNodeOrder
4091 // absolute, but not relative, values are different depending on whether
4092 // debug info exists.
4093 ++SDNodeOrder;
4094 SDValue &N = NodeMap[Address];
4095 SDDbgValue *SDV;
4096 if (N.getNode()) {
4097 if (isParameter && !AI) {
4098 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4099 if (FINode)
4100 // Byval parameter. We have a frame index at this point.
4101 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4102 0, dl, SDNodeOrder);
4103 else
4104 // Can't do anything with other non-AI cases yet. This might be a
4105 // parameter of a callee function that got inlined, for example.
4106 return 0;
4107 } else if (AI)
4108 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4109 0, dl, SDNodeOrder);
4110 else
4111 // Can't do anything with other non-AI cases yet.
4112 return 0;
4113 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4114 } else {
4115 // This isn't useful, but it shows what we're missing.
4116 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4117 0, dl, SDNodeOrder);
4118 DAG.AddDbgValue(SDV, 0, isParameter);
4119 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004120 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004121 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004122 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004123 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004124 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004125 return 0;
4126
4127 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004128 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004129 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004130 if (!V)
4131 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004132
4133 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4134 // but do not always have a corresponding SDNode built. The SDNodeOrder
4135 // absolute, but not relative, values are different depending on whether
4136 // debug info exists.
4137 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004138 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004139 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004140 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4141 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004142 } else {
Devang Pateld47f3c82010-05-05 22:29:00 +00004143 bool createUndef = false;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004144 // Do not use getValue() in here; we don't want to generate code at
4145 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004146 SDValue N = NodeMap[V];
4147 if (!N.getNode() && isa<Argument>(V))
4148 // Check unused arguments map.
4149 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004150 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004151 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004152 SDV = DAG.getDbgValue(Variable, N.getNode(),
4153 N.getResNo(), Offset, dl, SDNodeOrder);
4154 DAG.AddDbgValue(SDV, N.getNode(), false);
4155 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004156 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4157 // Do not call getValue(V) yet, as we don't want to generate code.
4158 // Remember it for later.
4159 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4160 DanglingDebugInfoMap[V] = DDI;
Devang Pateld47f3c82010-05-05 22:29:00 +00004161 } else
4162 createUndef = true;
4163 if (createUndef) {
Devang Patel00190342010-03-15 19:15:44 +00004164 // We may expand this to cover more cases. One case where we have no
4165 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004166 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4167 Offset, dl, SDNodeOrder);
4168 DAG.AddDbgValue(SDV, 0, false);
4169 }
Devang Patel00190342010-03-15 19:15:44 +00004170 }
4171
4172 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004173 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004174 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004175 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004176 // Don't handle byval struct arguments or VLAs, for example.
4177 if (!AI)
4178 return 0;
4179 DenseMap<const AllocaInst*, int>::iterator SI =
4180 FuncInfo.StaticAllocaMap.find(AI);
4181 if (SI == FuncInfo.StaticAllocaMap.end())
4182 return 0; // VLAs.
4183 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004184
Chris Lattner512063d2010-04-05 06:19:28 +00004185 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4186 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4187 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004188 return 0;
4189 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004190 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004191 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004192 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004193 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004195 SDValue Ops[1];
4196 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004197 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004198 setValue(&I, Op);
4199 DAG.setRoot(Op.getValue(1));
4200 return 0;
4201 }
4202
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004203 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004204 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004205 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004206 if (CallMBB->isLandingPad())
4207 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004208 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004209#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004210 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004211#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004212 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4213 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004214 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004215 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004216
Chris Lattner3a5815f2009-09-17 23:54:54 +00004217 // Insert the EHSELECTION instruction.
4218 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4219 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004220 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004221 Ops[1] = getRoot();
4222 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004223 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004224 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004225 return 0;
4226 }
4227
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004228 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004229 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004230 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004231 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4232 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004233 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004234 return 0;
4235 }
4236
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004237 case Intrinsic::eh_return_i32:
4238 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004239 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4240 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4241 MVT::Other,
4242 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004243 getValue(I.getArgOperand(0)),
4244 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004245 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004246 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004247 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004248 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004249 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004250 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004251 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004252 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004253 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004254 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004255 TLI.getPointerTy()),
4256 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004257 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004258 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004259 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004260 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4261 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004262 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004263 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004264 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004265 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004266 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004267 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004268 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004269
Chris Lattner512063d2010-04-05 06:19:28 +00004270 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004271 return 0;
4272 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004273 case Intrinsic::eh_sjlj_setjmp: {
4274 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004275 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004276 return 0;
4277 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004278 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004279 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4280 getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004281 getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004282 return 0;
4283 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004284
Mon P Wang77cdf302008-11-10 20:54:11 +00004285 case Intrinsic::convertff:
4286 case Intrinsic::convertfsi:
4287 case Intrinsic::convertfui:
4288 case Intrinsic::convertsif:
4289 case Intrinsic::convertuif:
4290 case Intrinsic::convertss:
4291 case Intrinsic::convertsu:
4292 case Intrinsic::convertus:
4293 case Intrinsic::convertuu: {
4294 ISD::CvtCode Code = ISD::CVT_INVALID;
4295 switch (Intrinsic) {
4296 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4297 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4298 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4299 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4300 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4301 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4302 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4303 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4304 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4305 }
Owen Andersone50ed302009-08-10 22:56:29 +00004306 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004307 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004308 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4309 DAG.getValueType(DestVT),
4310 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004311 getValue(I.getArgOperand(1)),
4312 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004313 Code);
4314 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004315 return 0;
4316 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004317 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004318 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004319 getValue(I.getArgOperand(0)).getValueType(),
4320 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004321 return 0;
4322 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004323 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4324 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004325 return 0;
4326 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004327 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004328 getValue(I.getArgOperand(0)).getValueType(),
4329 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004330 return 0;
4331 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004332 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004333 getValue(I.getArgOperand(0)).getValueType(),
4334 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004335 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004336 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004337 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004338 return 0;
4339 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004340 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004341 return 0;
4342 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004343 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004344 return 0;
4345 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004346 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004347 return 0;
4348 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004349 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004350 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004351 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004352 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004353 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004354 case Intrinsic::convert_to_fp16:
4355 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004356 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004357 return 0;
4358 case Intrinsic::convert_from_fp16:
4359 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004360 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004361 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004362 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004363 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004364 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004365 return 0;
4366 }
4367 case Intrinsic::readcyclecounter: {
4368 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004369 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4370 DAG.getVTList(MVT::i64, MVT::Other),
4371 &Op, 1);
4372 setValue(&I, Res);
4373 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004374 return 0;
4375 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004376 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004377 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004378 getValue(I.getArgOperand(0)).getValueType(),
4379 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004380 return 0;
4381 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004382 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004383 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004384 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004385 return 0;
4386 }
4387 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004388 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004389 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004390 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004391 return 0;
4392 }
4393 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004394 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004395 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004396 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004397 return 0;
4398 }
4399 case Intrinsic::stacksave: {
4400 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004401 Res = DAG.getNode(ISD::STACKSAVE, dl,
4402 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4403 setValue(&I, Res);
4404 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004405 return 0;
4406 }
4407 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004408 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004409 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004410 return 0;
4411 }
Bill Wendling57344502008-11-18 11:01:33 +00004412 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004413 // Emit code into the DAG to store the stack guard onto the stack.
4414 MachineFunction &MF = DAG.getMachineFunction();
4415 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004416 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004417
Gabor Greif0635f352010-06-25 09:38:13 +00004418 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4419 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004420
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004421 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004422 MFI->setStackProtectorIndex(FI);
4423
4424 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4425
4426 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004427 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4428 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004429 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004430 setValue(&I, Res);
4431 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004432 return 0;
4433 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004434 case Intrinsic::objectsize: {
4435 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004436 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004437
4438 assert(CI && "Non-constant type in __builtin_object_size?");
4439
Gabor Greif0635f352010-06-25 09:38:13 +00004440 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004441 EVT Ty = Arg.getValueType();
4442
Dan Gohmane368b462010-06-18 14:22:04 +00004443 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004444 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004445 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004446 Res = DAG.getConstant(0, Ty);
4447
4448 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004449 return 0;
4450 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004451 case Intrinsic::var_annotation:
4452 // Discard annotate attributes
4453 return 0;
4454
4455 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004456 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004457
4458 SDValue Ops[6];
4459 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004460 Ops[1] = getValue(I.getArgOperand(0));
4461 Ops[2] = getValue(I.getArgOperand(1));
4462 Ops[3] = getValue(I.getArgOperand(2));
4463 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004464 Ops[5] = DAG.getSrcValue(F);
4465
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004466 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4467 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4468 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004469
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004470 setValue(&I, Res);
4471 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004472 return 0;
4473 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004474 case Intrinsic::gcroot:
4475 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004476 const Value *Alloca = I.getArgOperand(0);
4477 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004478
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004479 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4480 GFI->addStackRoot(FI->getIndex(), TypeMap);
4481 }
4482 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004483 case Intrinsic::gcread:
4484 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004485 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004486 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004487 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004488 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004489 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004490 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004491 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004492 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004493 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004494 return implVisitAluOverflow(I, ISD::UADDO);
4495 case Intrinsic::sadd_with_overflow:
4496 return implVisitAluOverflow(I, ISD::SADDO);
4497 case Intrinsic::usub_with_overflow:
4498 return implVisitAluOverflow(I, ISD::USUBO);
4499 case Intrinsic::ssub_with_overflow:
4500 return implVisitAluOverflow(I, ISD::SSUBO);
4501 case Intrinsic::umul_with_overflow:
4502 return implVisitAluOverflow(I, ISD::UMULO);
4503 case Intrinsic::smul_with_overflow:
4504 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004505
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004506 case Intrinsic::prefetch: {
4507 SDValue Ops[4];
4508 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004509 Ops[1] = getValue(I.getArgOperand(0));
4510 Ops[2] = getValue(I.getArgOperand(1));
4511 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004512 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004513 return 0;
4514 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004516 case Intrinsic::memory_barrier: {
4517 SDValue Ops[6];
4518 Ops[0] = getRoot();
4519 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004520 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004521
Bill Wendling4533cac2010-01-28 21:51:40 +00004522 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004523 return 0;
4524 }
4525 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004526 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004527 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004528 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004529 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004530 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004531 getValue(I.getArgOperand(0)),
4532 getValue(I.getArgOperand(1)),
4533 getValue(I.getArgOperand(2)),
4534 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004535 setValue(&I, L);
4536 DAG.setRoot(L.getValue(1));
4537 return 0;
4538 }
4539 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004540 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004541 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004542 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004543 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004544 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004545 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004546 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004547 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004548 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004549 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004550 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004551 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004552 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004553 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004554 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004555 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004556 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004557 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004558 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004559 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004560 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004561
4562 case Intrinsic::invariant_start:
4563 case Intrinsic::lifetime_start:
4564 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004565 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004566 return 0;
4567 case Intrinsic::invariant_end:
4568 case Intrinsic::lifetime_end:
4569 // Discard region information.
4570 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004571 }
4572}
4573
Dan Gohman46510a72010-04-15 01:51:59 +00004574void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004575 bool isTailCall,
4576 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004577 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4578 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004579 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004580 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004581 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004582
4583 TargetLowering::ArgListTy Args;
4584 TargetLowering::ArgListEntry Entry;
4585 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004586
4587 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004588 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004589 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004590 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4591 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004592
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004593 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004594 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004595
4596 SDValue DemoteStackSlot;
4597
4598 if (!CanLowerReturn) {
4599 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4600 FTy->getReturnType());
4601 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4602 FTy->getReturnType());
4603 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004604 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004605 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4606
4607 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4608 Entry.Node = DemoteStackSlot;
4609 Entry.Ty = StackSlotPtrType;
4610 Entry.isSExt = false;
4611 Entry.isZExt = false;
4612 Entry.isInReg = false;
4613 Entry.isSRet = true;
4614 Entry.isNest = false;
4615 Entry.isByVal = false;
4616 Entry.Alignment = Align;
4617 Args.push_back(Entry);
4618 RetTy = Type::getVoidTy(FTy->getContext());
4619 }
4620
Dan Gohman46510a72010-04-15 01:51:59 +00004621 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004622 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004623 SDValue ArgNode = getValue(*i);
4624 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4625
4626 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004627 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4628 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4629 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4630 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4631 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4632 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004633 Entry.Alignment = CS.getParamAlignment(attrInd);
4634 Args.push_back(Entry);
4635 }
4636
Chris Lattner512063d2010-04-05 06:19:28 +00004637 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004638 // Insert a label before the invoke call to mark the try range. This can be
4639 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004640 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004641
Jim Grosbachca752c92010-01-28 01:45:32 +00004642 // For SjLj, keep track of which landing pads go with which invokes
4643 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004644 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004645 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004646 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004647 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004648 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004649 }
4650
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004651 // Both PendingLoads and PendingExports must be flushed here;
4652 // this call might not return.
4653 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004654 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004655 }
4656
Dan Gohman98ca4f22009-08-05 01:29:28 +00004657 // Check if target-independent constraints permit a tail call here.
4658 // Target-dependent constraints are checked within TLI.LowerCallTo.
4659 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004660 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004661 isTailCall = false;
4662
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004663 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004664 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004665 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004666 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004667 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004668 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004669 isTailCall,
4670 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004671 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004672 assert((isTailCall || Result.second.getNode()) &&
4673 "Non-null chain expected with non-tail call!");
4674 assert((Result.second.getNode() || !Result.first.getNode()) &&
4675 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004676 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004677 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004678 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004679 // The instruction result is the result of loading from the
4680 // hidden sret parameter.
4681 SmallVector<EVT, 1> PVTs;
4682 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4683
4684 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4685 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4686 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004687 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004688 SmallVector<SDValue, 4> Values(NumValues);
4689 SmallVector<SDValue, 4> Chains(NumValues);
4690
4691 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004692 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4693 DemoteStackSlot,
4694 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004695 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004696 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004697 Values[i] = L;
4698 Chains[i] = L.getValue(1);
4699 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004700
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004701 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4702 MVT::Other, &Chains[0], NumValues);
4703 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004704
4705 // Collect the legal value parts into potentially illegal values
4706 // that correspond to the original function's return values.
4707 SmallVector<EVT, 4> RetTys;
4708 RetTy = FTy->getReturnType();
4709 ComputeValueVTs(TLI, RetTy, RetTys);
4710 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4711 SmallVector<SDValue, 4> ReturnValues;
4712 unsigned CurReg = 0;
4713 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4714 EVT VT = RetTys[I];
4715 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4716 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4717
4718 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004719 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004720 RegisterVT, VT, AssertOp);
4721 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004722 CurReg += NumRegs;
4723 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004724
Bill Wendling4533cac2010-01-28 21:51:40 +00004725 setValue(CS.getInstruction(),
4726 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4727 DAG.getVTList(&RetTys[0], RetTys.size()),
4728 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004729
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004730 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004731
4732 // As a special case, a null chain means that a tail call has been emitted and
4733 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004734 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004735 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004736 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004737 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004738
Chris Lattner512063d2010-04-05 06:19:28 +00004739 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004740 // Insert a label at the end of the invoke call to mark the try range. This
4741 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004742 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004743 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004744
4745 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004746 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004747 }
4748}
4749
Chris Lattner8047d9a2009-12-24 00:37:38 +00004750/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4751/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004752static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4753 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004754 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004755 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004756 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004757 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004758 if (C->isNullValue())
4759 continue;
4760 // Unknown instruction.
4761 return false;
4762 }
4763 return true;
4764}
4765
Dan Gohman46510a72010-04-15 01:51:59 +00004766static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4767 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004768 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004769
Chris Lattner8047d9a2009-12-24 00:37:38 +00004770 // Check to see if this load can be trivially constant folded, e.g. if the
4771 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004772 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004773 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004774 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004775 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004776
Dan Gohman46510a72010-04-15 01:51:59 +00004777 if (const Constant *LoadCst =
4778 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4779 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004780 return Builder.getValue(LoadCst);
4781 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004782
Chris Lattner8047d9a2009-12-24 00:37:38 +00004783 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4784 // still constant memory, the input chain can be the entry node.
4785 SDValue Root;
4786 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004787
Chris Lattner8047d9a2009-12-24 00:37:38 +00004788 // Do not serialize (non-volatile) loads of constant memory with anything.
4789 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4790 Root = Builder.DAG.getEntryNode();
4791 ConstantMemory = true;
4792 } else {
4793 // Do not serialize non-volatile loads against each other.
4794 Root = Builder.DAG.getRoot();
4795 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004796
Chris Lattner8047d9a2009-12-24 00:37:38 +00004797 SDValue Ptr = Builder.getValue(PtrVal);
4798 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4799 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004800 false /*volatile*/,
4801 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004802
Chris Lattner8047d9a2009-12-24 00:37:38 +00004803 if (!ConstantMemory)
4804 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4805 return LoadVal;
4806}
4807
4808
4809/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4810/// If so, return true and lower it, otherwise return false and it will be
4811/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004812bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004813 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004814 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004815 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004816
Gabor Greif0635f352010-06-25 09:38:13 +00004817 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004818 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004819 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004820 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004821 return false;
4822
Gabor Greif0635f352010-06-25 09:38:13 +00004823 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004824
Chris Lattner8047d9a2009-12-24 00:37:38 +00004825 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4826 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004827 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4828 bool ActuallyDoIt = true;
4829 MVT LoadVT;
4830 const Type *LoadTy;
4831 switch (Size->getZExtValue()) {
4832 default:
4833 LoadVT = MVT::Other;
4834 LoadTy = 0;
4835 ActuallyDoIt = false;
4836 break;
4837 case 2:
4838 LoadVT = MVT::i16;
4839 LoadTy = Type::getInt16Ty(Size->getContext());
4840 break;
4841 case 4:
4842 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004843 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004844 break;
4845 case 8:
4846 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004847 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004848 break;
4849 /*
4850 case 16:
4851 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004852 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004853 LoadTy = VectorType::get(LoadTy, 4);
4854 break;
4855 */
4856 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004857
Chris Lattner04b091a2009-12-24 01:07:17 +00004858 // This turns into unaligned loads. We only do this if the target natively
4859 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4860 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004861
Chris Lattner04b091a2009-12-24 01:07:17 +00004862 // Require that we can find a legal MVT, and only do this if the target
4863 // supports unaligned loads of that type. Expanding into byte loads would
4864 // bloat the code.
4865 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4866 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4867 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4868 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4869 ActuallyDoIt = false;
4870 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004871
Chris Lattner04b091a2009-12-24 01:07:17 +00004872 if (ActuallyDoIt) {
4873 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4874 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004875
Chris Lattner04b091a2009-12-24 01:07:17 +00004876 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4877 ISD::SETNE);
4878 EVT CallVT = TLI.getValueType(I.getType(), true);
4879 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4880 return true;
4881 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004882 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004883
4884
Chris Lattner8047d9a2009-12-24 00:37:38 +00004885 return false;
4886}
4887
4888
Dan Gohman46510a72010-04-15 01:51:59 +00004889void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00004890 // Handle inline assembly differently.
4891 if (isa<InlineAsm>(I.getCalledValue())) {
4892 visitInlineAsm(&I);
4893 return;
4894 }
4895
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004896 const char *RenameFn = 0;
4897 if (Function *F = I.getCalledFunction()) {
4898 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00004899 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004900 if (unsigned IID = II->getIntrinsicID(F)) {
4901 RenameFn = visitIntrinsicCall(I, IID);
4902 if (!RenameFn)
4903 return;
4904 }
4905 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004906 if (unsigned IID = F->getIntrinsicID()) {
4907 RenameFn = visitIntrinsicCall(I, IID);
4908 if (!RenameFn)
4909 return;
4910 }
4911 }
4912
4913 // Check for well-known libc/libm calls. If the function is internal, it
4914 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004915 if (!F->hasLocalLinkage() && F->hasName()) {
4916 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004917 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004918 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004919 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4920 I.getType() == I.getArgOperand(0)->getType() &&
4921 I.getType() == I.getArgOperand(1)->getType()) {
4922 SDValue LHS = getValue(I.getArgOperand(0));
4923 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004924 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4925 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004926 return;
4927 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004928 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004929 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004930 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4931 I.getType() == I.getArgOperand(0)->getType()) {
4932 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004933 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4934 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004935 return;
4936 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004937 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004938 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004939 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4940 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004941 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004942 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004943 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4944 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004945 return;
4946 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004947 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004948 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004949 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4950 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004951 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004952 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004953 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4954 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004955 return;
4956 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004957 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004958 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004959 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4960 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004961 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004962 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004963 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4964 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004965 return;
4966 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004967 } else if (Name == "memcmp") {
4968 if (visitMemCmpCall(I))
4969 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004970 }
4971 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004972 }
Chris Lattner598751e2010-07-05 05:36:21 +00004973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004974 SDValue Callee;
4975 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00004976 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004977 else
Bill Wendling056292f2008-09-16 21:48:12 +00004978 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004979
Bill Wendling0d580132009-12-23 01:28:19 +00004980 // Check if we can potentially perform a tail call. More detailed checking is
4981 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004982 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004983}
4984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004985namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004987/// AsmOperandInfo - This contains information for each constraint that we are
4988/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004989class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004990 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004991public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004992 /// CallOperand - If this is the result output operand or a clobber
4993 /// this is null, otherwise it is the incoming operand to the CallInst.
4994 /// This gets modified as the asm is processed.
4995 SDValue CallOperand;
4996
4997 /// AssignedRegs - If this is a register or register class operand, this
4998 /// contains the set of register corresponding to the operand.
4999 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005000
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005001 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
5002 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5003 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005004
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005005 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5006 /// busy in OutputRegs/InputRegs.
5007 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005008 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005009 std::set<unsigned> &InputRegs,
5010 const TargetRegisterInfo &TRI) const {
5011 if (isOutReg) {
5012 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5013 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5014 }
5015 if (isInReg) {
5016 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5017 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5018 }
5019 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005020
Owen Andersone50ed302009-08-10 22:56:29 +00005021 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005022 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005023 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005024 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005025 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005026 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005027 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005028
Chris Lattner81249c92008-10-17 17:05:25 +00005029 if (isa<BasicBlock>(CallOperandVal))
5030 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005031
Chris Lattner81249c92008-10-17 17:05:25 +00005032 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005033
Chris Lattner81249c92008-10-17 17:05:25 +00005034 // If this is an indirect operand, the operand is a pointer to the
5035 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005036 if (isIndirect) {
5037 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5038 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005039 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005040 OpTy = PtrTy->getElementType();
5041 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005042
Chris Lattner81249c92008-10-17 17:05:25 +00005043 // If OpTy is not a single value, it may be a struct/union that we
5044 // can tile with integers.
5045 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5046 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5047 switch (BitSize) {
5048 default: break;
5049 case 1:
5050 case 8:
5051 case 16:
5052 case 32:
5053 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005054 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005055 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005056 break;
5057 }
5058 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005059
Chris Lattner81249c92008-10-17 17:05:25 +00005060 return TLI.getValueType(OpTy, true);
5061 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005063private:
5064 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5065 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005066 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005067 const TargetRegisterInfo &TRI) {
5068 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5069 Regs.insert(Reg);
5070 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5071 for (; *Aliases; ++Aliases)
5072 Regs.insert(*Aliases);
5073 }
5074};
Dan Gohman462f6b52010-05-29 17:53:24 +00005075
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005076} // end llvm namespace.
5077
Dan Gohman462f6b52010-05-29 17:53:24 +00005078/// isAllocatableRegister - If the specified register is safe to allocate,
5079/// i.e. it isn't a stack pointer or some other special register, return the
5080/// register class for the register. Otherwise, return null.
5081static const TargetRegisterClass *
5082isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5083 const TargetLowering &TLI,
5084 const TargetRegisterInfo *TRI) {
5085 EVT FoundVT = MVT::Other;
5086 const TargetRegisterClass *FoundRC = 0;
5087 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5088 E = TRI->regclass_end(); RCI != E; ++RCI) {
5089 EVT ThisVT = MVT::Other;
5090
5091 const TargetRegisterClass *RC = *RCI;
5092 // If none of the value types for this register class are valid, we
5093 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5094 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5095 I != E; ++I) {
5096 if (TLI.isTypeLegal(*I)) {
5097 // If we have already found this register in a different register class,
5098 // choose the one with the largest VT specified. For example, on
5099 // PowerPC, we favor f64 register classes over f32.
5100 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5101 ThisVT = *I;
5102 break;
5103 }
5104 }
5105 }
5106
5107 if (ThisVT == MVT::Other) continue;
5108
5109 // NOTE: This isn't ideal. In particular, this might allocate the
5110 // frame pointer in functions that need it (due to them not being taken
5111 // out of allocation, because a variable sized allocation hasn't been seen
5112 // yet). This is a slight code pessimization, but should still work.
5113 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5114 E = RC->allocation_order_end(MF); I != E; ++I)
5115 if (*I == Reg) {
5116 // We found a matching register class. Keep looking at others in case
5117 // we find one with larger registers that this physreg is also in.
5118 FoundRC = RC;
5119 FoundVT = ThisVT;
5120 break;
5121 }
5122 }
5123 return FoundRC;
5124}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005125
5126/// GetRegistersForValue - Assign registers (virtual or physical) for the
5127/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005128/// register allocator to handle the assignment process. However, if the asm
5129/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005130/// allocation. This produces generally horrible, but correct, code.
5131///
5132/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005133/// Input and OutputRegs are the set of already allocated physical registers.
5134///
Dan Gohman2048b852009-11-23 18:04:58 +00005135void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005136GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005137 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005138 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005139 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005141 // Compute whether this value requires an input register, an output register,
5142 // or both.
5143 bool isOutReg = false;
5144 bool isInReg = false;
5145 switch (OpInfo.Type) {
5146 case InlineAsm::isOutput:
5147 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005148
5149 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005150 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005151 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005152 break;
5153 case InlineAsm::isInput:
5154 isInReg = true;
5155 isOutReg = false;
5156 break;
5157 case InlineAsm::isClobber:
5158 isOutReg = true;
5159 isInReg = true;
5160 break;
5161 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005162
5163
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005164 MachineFunction &MF = DAG.getMachineFunction();
5165 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005166
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005167 // If this is a constraint for a single physreg, or a constraint for a
5168 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005169 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005170 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5171 OpInfo.ConstraintVT);
5172
5173 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005174 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005175 // If this is a FP input in an integer register (or visa versa) insert a bit
5176 // cast of the input value. More generally, handle any case where the input
5177 // value disagrees with the register class we plan to stick this in.
5178 if (OpInfo.Type == InlineAsm::isInput &&
5179 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005180 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005181 // types are identical size, use a bitcast to convert (e.g. two differing
5182 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005183 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005184 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005185 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005186 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005187 OpInfo.ConstraintVT = RegVT;
5188 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5189 // If the input is a FP value and we want it in FP registers, do a
5190 // bitcast to the corresponding integer type. This turns an f64 value
5191 // into i64, which can be passed with two i32 values on a 32-bit
5192 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005193 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005194 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005195 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005196 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005197 OpInfo.ConstraintVT = RegVT;
5198 }
5199 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005200
Owen Anderson23b9b192009-08-12 00:36:31 +00005201 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005202 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005203
Owen Andersone50ed302009-08-10 22:56:29 +00005204 EVT RegVT;
5205 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206
5207 // If this is a constraint for a specific physical register, like {r17},
5208 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005209 if (unsigned AssignedReg = PhysReg.first) {
5210 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005211 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005212 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005213
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005214 // Get the actual register value type. This is important, because the user
5215 // may have asked for (e.g.) the AX register in i32 type. We need to
5216 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005217 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005219 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005220 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005221
5222 // If this is an expanded reference, add the rest of the regs to Regs.
5223 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005224 TargetRegisterClass::iterator I = RC->begin();
5225 for (; *I != AssignedReg; ++I)
5226 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005227
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005228 // Already added the first reg.
5229 --NumRegs; ++I;
5230 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005231 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005232 Regs.push_back(*I);
5233 }
5234 }
Bill Wendling651ad132009-12-22 01:25:10 +00005235
Dan Gohman7451d3e2010-05-29 17:03:36 +00005236 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005237 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5238 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5239 return;
5240 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005242 // Otherwise, if this was a reference to an LLVM register class, create vregs
5243 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005244 if (const TargetRegisterClass *RC = PhysReg.second) {
5245 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005247 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005248
Evan Chengfb112882009-03-23 08:01:15 +00005249 // Create the appropriate number of virtual registers.
5250 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5251 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005252 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005253
Dan Gohman7451d3e2010-05-29 17:03:36 +00005254 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005255 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005256 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005257
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005258 // This is a reference to a register class that doesn't directly correspond
5259 // to an LLVM register class. Allocate NumRegs consecutive, available,
5260 // registers from the class.
5261 std::vector<unsigned> RegClassRegs
5262 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5263 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005264
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005265 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5266 unsigned NumAllocated = 0;
5267 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5268 unsigned Reg = RegClassRegs[i];
5269 // See if this register is available.
5270 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5271 (isInReg && InputRegs.count(Reg))) { // Already used.
5272 // Make sure we find consecutive registers.
5273 NumAllocated = 0;
5274 continue;
5275 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005277 // Check to see if this register is allocatable (i.e. don't give out the
5278 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005279 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5280 if (!RC) { // Couldn't allocate this register.
5281 // Reset NumAllocated to make sure we return consecutive registers.
5282 NumAllocated = 0;
5283 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005284 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005286 // Okay, this register is good, we can use it.
5287 ++NumAllocated;
5288
5289 // If we allocated enough consecutive registers, succeed.
5290 if (NumAllocated == NumRegs) {
5291 unsigned RegStart = (i-NumAllocated)+1;
5292 unsigned RegEnd = i+1;
5293 // Mark all of the allocated registers used.
5294 for (unsigned i = RegStart; i != RegEnd; ++i)
5295 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005296
Dan Gohman7451d3e2010-05-29 17:03:36 +00005297 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005298 OpInfo.ConstraintVT);
5299 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5300 return;
5301 }
5302 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005303
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005304 // Otherwise, we couldn't allocate enough registers for this.
5305}
5306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005307/// visitInlineAsm - Handle a call to an InlineAsm object.
5308///
Dan Gohman46510a72010-04-15 01:51:59 +00005309void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5310 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005311
5312 /// ConstraintOperands - Information about all of the constraints.
5313 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005314
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005315 std::set<unsigned> OutputRegs, InputRegs;
5316
5317 // Do a prepass over the constraints, canonicalizing them, and building up the
5318 // ConstraintOperands list.
5319 std::vector<InlineAsm::ConstraintInfo>
5320 ConstraintInfos = IA->ParseConstraints();
5321
Evan Chengda43bcf2008-09-24 00:05:32 +00005322 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005323
Chris Lattner6c147292009-04-30 00:48:50 +00005324 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005325
Chris Lattner6c147292009-04-30 00:48:50 +00005326 // We won't need to flush pending loads if this asm doesn't touch
5327 // memory and is nonvolatile.
5328 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005329 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005330 else
5331 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005332
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005333 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5334 unsigned ResNo = 0; // ResNo - The result number of the next output.
5335 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5336 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5337 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005338
Owen Anderson825b72b2009-08-11 20:47:22 +00005339 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005340
5341 // Compute the value type for each operand.
5342 switch (OpInfo.Type) {
5343 case InlineAsm::isOutput:
5344 // Indirect outputs just consume an argument.
5345 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005346 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005347 break;
5348 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005350 // The return value of the call is this value. As such, there is no
5351 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005352 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005353 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005354 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5355 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5356 } else {
5357 assert(ResNo == 0 && "Asm only has one result!");
5358 OpVT = TLI.getValueType(CS.getType());
5359 }
5360 ++ResNo;
5361 break;
5362 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005363 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005364 break;
5365 case InlineAsm::isClobber:
5366 // Nothing to do.
5367 break;
5368 }
5369
5370 // If this is an input or an indirect output, process the call argument.
5371 // BasicBlocks are labels, currently appearing only in asm's.
5372 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005373 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005374 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5375
Dan Gohman46510a72010-04-15 01:51:59 +00005376 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005377 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005378 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005379 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005380 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005381
Owen Anderson1d0be152009-08-13 21:58:54 +00005382 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005383 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005384
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005385 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005386 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005387
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005388 // Second pass over the constraints: compute which constraint option to use
5389 // and assign registers to constraints that want a specific physreg.
5390 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5391 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005392
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005393 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005394 // matching input. If their types mismatch, e.g. one is an integer, the
5395 // other is floating point, or their sizes are different, flag it as an
5396 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005397 if (OpInfo.hasMatchingInput()) {
5398 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005399
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005400 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005401 if ((OpInfo.ConstraintVT.isInteger() !=
5402 Input.ConstraintVT.isInteger()) ||
5403 (OpInfo.ConstraintVT.getSizeInBits() !=
5404 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005405 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005406 " with a matching output constraint of"
5407 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005408 }
5409 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005410 }
5411 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005412
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005413 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005414 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005416 // If this is a memory input, and if the operand is not indirect, do what we
5417 // need to to provide an address for the memory input.
5418 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5419 !OpInfo.isIndirect) {
5420 assert(OpInfo.Type == InlineAsm::isInput &&
5421 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005422
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005423 // Memory operands really want the address of the value. If we don't have
5424 // an indirect input, put it in the constpool if we can, otherwise spill
5425 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005427 // If the operand is a float, integer, or vector constant, spill to a
5428 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005429 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005430 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5431 isa<ConstantVector>(OpVal)) {
5432 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5433 TLI.getPointerTy());
5434 } else {
5435 // Otherwise, create a stack slot and emit a store to it before the
5436 // asm.
5437 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005438 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005439 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5440 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005441 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005442 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005443 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005444 OpInfo.CallOperand, StackSlot, NULL, 0,
5445 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005446 OpInfo.CallOperand = StackSlot;
5447 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005449 // There is no longer a Value* corresponding to this operand.
5450 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005452 // It is now an indirect operand.
5453 OpInfo.isIndirect = true;
5454 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005456 // If this constraint is for a specific register, allocate it before
5457 // anything else.
5458 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005459 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005460 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005461
Bill Wendling651ad132009-12-22 01:25:10 +00005462 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005463
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005464 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005465 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005466 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5467 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005468
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005469 // C_Register operands have already been allocated, Other/Memory don't need
5470 // to be.
5471 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005472 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005473 }
5474
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005475 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5476 std::vector<SDValue> AsmNodeOperands;
5477 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5478 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005479 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5480 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005481
Chris Lattnerdecc2672010-04-07 05:20:54 +00005482 // If we have a !srcloc metadata node associated with it, we want to attach
5483 // this to the ultimately generated inline asm machineinstr. To do this, we
5484 // pass in the third operand as this (potentially null) inline asm MDNode.
5485 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5486 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005487
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005488 // Remember the AlignStack bit as operand 3.
5489 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5490 MVT::i1));
5491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005492 // Loop over all of the inputs, copying the operand values into the
5493 // appropriate registers and processing the output regs.
5494 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005495
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005496 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5497 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005499 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5500 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5501
5502 switch (OpInfo.Type) {
5503 case InlineAsm::isOutput: {
5504 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5505 OpInfo.ConstraintType != TargetLowering::C_Register) {
5506 // Memory output, or 'other' output (e.g. 'X' constraint).
5507 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5508
5509 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005510 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5511 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005512 TLI.getPointerTy()));
5513 AsmNodeOperands.push_back(OpInfo.CallOperand);
5514 break;
5515 }
5516
5517 // Otherwise, this is a register or register class output.
5518
5519 // Copy the output from the appropriate register. Find a register that
5520 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005521 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005522 report_fatal_error("Couldn't allocate output reg for constraint '" +
5523 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005524
5525 // If this is an indirect operand, store through the pointer after the
5526 // asm.
5527 if (OpInfo.isIndirect) {
5528 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5529 OpInfo.CallOperandVal));
5530 } else {
5531 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005532 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533 // Concatenate this output onto the outputs list.
5534 RetValRegs.append(OpInfo.AssignedRegs);
5535 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005536
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005537 // Add information to the INLINEASM node to know that this register is
5538 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005539 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005540 InlineAsm::Kind_RegDefEarlyClobber :
5541 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005542 false,
5543 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005544 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005545 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005546 break;
5547 }
5548 case InlineAsm::isInput: {
5549 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005550
Chris Lattner6bdcda32008-10-17 16:47:46 +00005551 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 // If this is required to match an output register we have already set,
5553 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005554 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005555
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005556 // Scan until we find the definition we already emitted of this operand.
5557 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005558 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005559 for (; OperandNo; --OperandNo) {
5560 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005561 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005562 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005563 assert((InlineAsm::isRegDefKind(OpFlag) ||
5564 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5565 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005566 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005567 }
5568
Evan Cheng697cbbf2009-03-20 18:03:34 +00005569 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005570 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005571 if (InlineAsm::isRegDefKind(OpFlag) ||
5572 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005573 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005574 if (OpInfo.isIndirect) {
5575 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005576 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005577 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5578 " don't know how to handle tied "
5579 "indirect register inputs");
5580 }
5581
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005583 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005584 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005585 MatchedRegs.RegVTs.push_back(RegVT);
5586 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005587 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005588 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005589 MatchedRegs.Regs.push_back
5590 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005591
5592 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005593 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005594 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005595 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005596 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005597 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005598 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005600
5601 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5602 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5603 "Unexpected number of operands");
5604 // Add information to the INLINEASM node to know about this input.
5605 // See InlineAsm.h isUseOperandTiedToDef.
5606 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5607 OpInfo.getMatchedOperand());
5608 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5609 TLI.getPointerTy()));
5610 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5611 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005612 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005613
Dale Johannesenb5611a62010-07-13 20:17:05 +00005614 // Treat indirect 'X' constraint as memory.
5615 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5616 OpInfo.isIndirect)
5617 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005618
Dale Johannesenb5611a62010-07-13 20:17:05 +00005619 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005620 std::vector<SDValue> Ops;
5621 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005622 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005623 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005624 report_fatal_error("Invalid operand for inline asm constraint '" +
5625 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005626
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005627 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005628 unsigned ResOpType =
5629 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005630 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005631 TLI.getPointerTy()));
5632 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5633 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005634 }
5635
5636 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005637 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5638 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5639 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005640
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005641 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005642 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005643 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005644 TLI.getPointerTy()));
5645 AsmNodeOperands.push_back(InOperandVal);
5646 break;
5647 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005649 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5650 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5651 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005652 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005653 "Don't know how to handle indirect register inputs yet!");
5654
5655 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005656 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005657 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005658 report_fatal_error("Couldn't allocate input reg for constraint '" +
5659 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005660
Dale Johannesen66978ee2009-01-31 02:22:37 +00005661 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005662 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005663
Chris Lattnerdecc2672010-04-07 05:20:54 +00005664 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005665 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005666 break;
5667 }
5668 case InlineAsm::isClobber: {
5669 // Add the clobbered value to the operand list, so that the register
5670 // allocator is aware that the physreg got clobbered.
5671 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005672 OpInfo.AssignedRegs.AddInlineAsmOperands(
5673 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005674 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005675 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005676 break;
5677 }
5678 }
5679 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005680
Chris Lattnerdecc2672010-04-07 05:20:54 +00005681 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005682 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005683 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005684
Dale Johannesen66978ee2009-01-31 02:22:37 +00005685 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687 &AsmNodeOperands[0], AsmNodeOperands.size());
5688 Flag = Chain.getValue(1);
5689
5690 // If this asm returns a register value, copy the result from that register
5691 // and set it as the value of the call.
5692 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005693 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005694 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005695
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005696 // FIXME: Why don't we do this for inline asms with MRVs?
5697 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005698 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005699
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005700 // If any of the results of the inline asm is a vector, it may have the
5701 // wrong width/num elts. This can happen for register classes that can
5702 // contain multiple different value types. The preg or vreg allocated may
5703 // not have the same VT as was expected. Convert it to the right type
5704 // with bit_convert.
5705 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005706 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005707 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005708
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005709 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005710 ResultType.isInteger() && Val.getValueType().isInteger()) {
5711 // If a result value was tied to an input value, the computed result may
5712 // have a wider width than the expected result. Extract the relevant
5713 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005714 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005715 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005716
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005717 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005718 }
Dan Gohman95915732008-10-18 01:03:45 +00005719
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005720 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005721 // Don't need to use this as a chain in this case.
5722 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5723 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005724 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005725
Dan Gohman46510a72010-04-15 01:51:59 +00005726 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005727
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005728 // Process indirect outputs, first output all of the flagged copies out of
5729 // physregs.
5730 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5731 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005732 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005733 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005734 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5736 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005737
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005738 // Emit the non-flagged stores from the physregs.
5739 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005740 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5741 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5742 StoresToEmit[i].first,
5743 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005744 StoresToEmit[i].second, 0,
5745 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005746 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005747 }
5748
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005749 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005750 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005751 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005753 DAG.setRoot(Chain);
5754}
5755
Dan Gohman46510a72010-04-15 01:51:59 +00005756void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005757 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5758 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005759 getValue(I.getArgOperand(0)),
5760 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005761}
5762
Dan Gohman46510a72010-04-15 01:51:59 +00005763void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005764 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005765 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5766 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005767 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00005768 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005769 setValue(&I, V);
5770 DAG.setRoot(V.getValue(1));
5771}
5772
Dan Gohman46510a72010-04-15 01:51:59 +00005773void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005774 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5775 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005776 getValue(I.getArgOperand(0)),
5777 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778}
5779
Dan Gohman46510a72010-04-15 01:51:59 +00005780void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005781 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5782 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005783 getValue(I.getArgOperand(0)),
5784 getValue(I.getArgOperand(1)),
5785 DAG.getSrcValue(I.getArgOperand(0)),
5786 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005787}
5788
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005790/// implementation, which just calls LowerCall.
5791/// FIXME: When all targets are
5792/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005793std::pair<SDValue, SDValue>
5794TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5795 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005796 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005797 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005798 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005799 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005800 ArgListTy &Args, SelectionDAG &DAG,
5801 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005802 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005803 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00005804 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005806 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005807 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5808 for (unsigned Value = 0, NumValues = ValueVTs.size();
5809 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005810 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005811 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005812 SDValue Op = SDValue(Args[i].Node.getNode(),
5813 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005814 ISD::ArgFlagsTy Flags;
5815 unsigned OriginalAlignment =
5816 getTargetData()->getABITypeAlignment(ArgTy);
5817
5818 if (Args[i].isZExt)
5819 Flags.setZExt();
5820 if (Args[i].isSExt)
5821 Flags.setSExt();
5822 if (Args[i].isInReg)
5823 Flags.setInReg();
5824 if (Args[i].isSRet)
5825 Flags.setSRet();
5826 if (Args[i].isByVal) {
5827 Flags.setByVal();
5828 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5829 const Type *ElementTy = Ty->getElementType();
5830 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005831 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005832 // For ByVal, alignment should come from FE. BE will guess if this
5833 // info is not there but there are cases it cannot get right.
5834 if (Args[i].Alignment)
5835 FrameAlign = Args[i].Alignment;
5836 Flags.setByValAlign(FrameAlign);
5837 Flags.setByValSize(FrameSize);
5838 }
5839 if (Args[i].isNest)
5840 Flags.setNest();
5841 Flags.setOrigAlign(OriginalAlignment);
5842
Owen Anderson23b9b192009-08-12 00:36:31 +00005843 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5844 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 SmallVector<SDValue, 4> Parts(NumParts);
5846 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5847
5848 if (Args[i].isSExt)
5849 ExtendKind = ISD::SIGN_EXTEND;
5850 else if (Args[i].isZExt)
5851 ExtendKind = ISD::ZERO_EXTEND;
5852
Bill Wendling46ada192010-03-02 01:55:18 +00005853 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005854 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005855
Dan Gohman98ca4f22009-08-05 01:29:28 +00005856 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005857 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00005858 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
5859 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005860 if (NumParts > 1 && j == 0)
5861 MyFlags.Flags.setSplit();
5862 else if (j != 0)
5863 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005864
Dan Gohman98ca4f22009-08-05 01:29:28 +00005865 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00005866 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005867 }
5868 }
5869 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005870
Dan Gohman98ca4f22009-08-05 01:29:28 +00005871 // Handle the incoming return values from the call.
5872 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005873 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005876 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005877 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5878 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005879 for (unsigned i = 0; i != NumRegs; ++i) {
5880 ISD::InputArg MyFlags;
5881 MyFlags.VT = RegisterVT;
5882 MyFlags.Used = isReturnValueUsed;
5883 if (RetSExt)
5884 MyFlags.Flags.setSExt();
5885 if (RetZExt)
5886 MyFlags.Flags.setZExt();
5887 if (isInreg)
5888 MyFlags.Flags.setInReg();
5889 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005891 }
5892
Dan Gohman98ca4f22009-08-05 01:29:28 +00005893 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005894 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00005895 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005896
5897 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005899 "LowerCall didn't return a valid chain!");
5900 assert((!isTailCall || InVals.empty()) &&
5901 "LowerCall emitted a return value for a tail call!");
5902 assert((isTailCall || InVals.size() == Ins.size()) &&
5903 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005904
5905 // For a tail call, the return value is merely live-out and there aren't
5906 // any nodes in the DAG representing it. Return a special value to
5907 // indicate that a tail call has been emitted and no more Instructions
5908 // should be processed in the current block.
5909 if (isTailCall) {
5910 DAG.setRoot(Chain);
5911 return std::make_pair(SDValue(), SDValue());
5912 }
5913
Evan Chengaf1871f2010-03-11 19:38:18 +00005914 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5915 assert(InVals[i].getNode() &&
5916 "LowerCall emitted a null value!");
5917 assert(Ins[i].VT == InVals[i].getValueType() &&
5918 "LowerCall emitted a value with the wrong type!");
5919 });
5920
Dan Gohman98ca4f22009-08-05 01:29:28 +00005921 // Collect the legal value parts into potentially illegal values
5922 // that correspond to the original function's return values.
5923 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5924 if (RetSExt)
5925 AssertOp = ISD::AssertSext;
5926 else if (RetZExt)
5927 AssertOp = ISD::AssertZext;
5928 SmallVector<SDValue, 4> ReturnValues;
5929 unsigned CurReg = 0;
5930 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005931 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005932 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5933 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005934
Bill Wendling46ada192010-03-02 01:55:18 +00005935 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005936 NumRegs, RegisterVT, VT,
5937 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005938 CurReg += NumRegs;
5939 }
5940
5941 // For a function returning void, there is no return value. We can't create
5942 // such a node, so we just return a null return value in that case. In
5943 // that case, nothing will actualy look at the value.
5944 if (ReturnValues.empty())
5945 return std::make_pair(SDValue(), Chain);
5946
5947 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5948 DAG.getVTList(&RetTys[0], RetTys.size()),
5949 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005950 return std::make_pair(Res, Chain);
5951}
5952
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005953void TargetLowering::LowerOperationWrapper(SDNode *N,
5954 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005955 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005956 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005957 if (Res.getNode())
5958 Results.push_back(Res);
5959}
5960
Dan Gohmand858e902010-04-17 15:26:15 +00005961SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005962 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005963 return SDValue();
5964}
5965
Dan Gohman46510a72010-04-15 01:51:59 +00005966void
5967SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00005968 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005969 assert((Op.getOpcode() != ISD::CopyFromReg ||
5970 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5971 "Copy from a reg to the same reg!");
5972 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5973
Owen Anderson23b9b192009-08-12 00:36:31 +00005974 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005976 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977 PendingExports.push_back(Chain);
5978}
5979
5980#include "llvm/CodeGen/SelectionDAGISel.h"
5981
Dan Gohman46510a72010-04-15 01:51:59 +00005982void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005983 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005984 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005985 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00005986 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005987 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005988 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005990 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005991 SmallVector<ISD::OutputArg, 4> Outs;
5992 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
5993 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005994
Dan Gohman7451d3e2010-05-29 17:03:36 +00005995 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005996 // Put in an sret pointer parameter before all the other parameters.
5997 SmallVector<EVT, 1> ValueVTs;
5998 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5999
6000 // NOTE: Assuming that a pointer will never break down to more than one VT
6001 // or one register.
6002 ISD::ArgFlagsTy Flags;
6003 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006004 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006005 ISD::InputArg RetArg(Flags, RegisterVT, true);
6006 Ins.push_back(RetArg);
6007 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006008
Dan Gohman98ca4f22009-08-05 01:29:28 +00006009 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006010 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006011 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006012 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006013 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006014 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6015 bool isArgValueUsed = !I->use_empty();
6016 for (unsigned Value = 0, NumValues = ValueVTs.size();
6017 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006018 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006019 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006020 ISD::ArgFlagsTy Flags;
6021 unsigned OriginalAlignment =
6022 TD->getABITypeAlignment(ArgTy);
6023
6024 if (F.paramHasAttr(Idx, Attribute::ZExt))
6025 Flags.setZExt();
6026 if (F.paramHasAttr(Idx, Attribute::SExt))
6027 Flags.setSExt();
6028 if (F.paramHasAttr(Idx, Attribute::InReg))
6029 Flags.setInReg();
6030 if (F.paramHasAttr(Idx, Attribute::StructRet))
6031 Flags.setSRet();
6032 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6033 Flags.setByVal();
6034 const PointerType *Ty = cast<PointerType>(I->getType());
6035 const Type *ElementTy = Ty->getElementType();
6036 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6037 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6038 // For ByVal, alignment should be passed from FE. BE will guess if
6039 // this info is not there but there are cases it cannot get right.
6040 if (F.getParamAlignment(Idx))
6041 FrameAlign = F.getParamAlignment(Idx);
6042 Flags.setByValAlign(FrameAlign);
6043 Flags.setByValSize(FrameSize);
6044 }
6045 if (F.paramHasAttr(Idx, Attribute::Nest))
6046 Flags.setNest();
6047 Flags.setOrigAlign(OriginalAlignment);
6048
Owen Anderson23b9b192009-08-12 00:36:31 +00006049 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6050 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006051 for (unsigned i = 0; i != NumRegs; ++i) {
6052 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6053 if (NumRegs > 1 && i == 0)
6054 MyFlags.Flags.setSplit();
6055 // if it isn't first piece, alignment must be 1
6056 else if (i > 0)
6057 MyFlags.Flags.setOrigAlign(1);
6058 Ins.push_back(MyFlags);
6059 }
6060 }
6061 }
6062
6063 // Call the target to set up the argument values.
6064 SmallVector<SDValue, 8> InVals;
6065 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6066 F.isVarArg(), Ins,
6067 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006068
6069 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006070 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006071 "LowerFormalArguments didn't return a valid chain!");
6072 assert(InVals.size() == Ins.size() &&
6073 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006074 DEBUG({
6075 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6076 assert(InVals[i].getNode() &&
6077 "LowerFormalArguments emitted a null value!");
6078 assert(Ins[i].VT == InVals[i].getValueType() &&
6079 "LowerFormalArguments emitted a value with the wrong type!");
6080 }
6081 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006082
Dan Gohman5e866062009-08-06 15:37:27 +00006083 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006084 DAG.setRoot(NewRoot);
6085
6086 // Set up the argument values.
6087 unsigned i = 0;
6088 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006089 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006090 // Create a virtual register for the sret pointer, and put in a copy
6091 // from the sret argument into it.
6092 SmallVector<EVT, 1> ValueVTs;
6093 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6094 EVT VT = ValueVTs[0];
6095 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6096 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006097 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006098 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006099
Dan Gohman2048b852009-11-23 18:04:58 +00006100 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006101 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6102 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006103 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006104 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6105 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006106 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006107
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006108 // i indexes lowered arguments. Bump it past the hidden sret argument.
6109 // Idx indexes LLVM arguments. Don't touch it.
6110 ++i;
6111 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006112
Dan Gohman46510a72010-04-15 01:51:59 +00006113 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006114 ++I, ++Idx) {
6115 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006116 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006117 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006118 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006119
6120 // If this argument is unused then remember its value. It is used to generate
6121 // debugging information.
6122 if (I->use_empty() && NumValues)
6123 SDB->setUnusedArgValue(I, InVals[i]);
6124
Dan Gohman98ca4f22009-08-05 01:29:28 +00006125 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006126 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006127 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6128 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006129
6130 if (!I->use_empty()) {
6131 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6132 if (F.paramHasAttr(Idx, Attribute::SExt))
6133 AssertOp = ISD::AssertSext;
6134 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6135 AssertOp = ISD::AssertZext;
6136
Bill Wendling46ada192010-03-02 01:55:18 +00006137 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006138 NumParts, PartVT, VT,
6139 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006140 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006141
Dan Gohman98ca4f22009-08-05 01:29:28 +00006142 i += NumParts;
6143 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006144
Dan Gohman98ca4f22009-08-05 01:29:28 +00006145 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006146 SDValue Res;
6147 if (!ArgValues.empty())
6148 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6149 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006150 SDB->setValue(I, Res);
6151
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006152 // If this argument is live outside of the entry block, insert a copy from
6153 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006154 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006155 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006156 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006157
Dan Gohman98ca4f22009-08-05 01:29:28 +00006158 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006159
6160 // Finally, if the target has anything special to do, allow it to do so.
6161 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006162 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006163}
6164
6165/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6166/// ensure constants are generated when needed. Remember the virtual registers
6167/// that need to be added to the Machine PHI nodes as input. We cannot just
6168/// directly add them, because expansion might result in multiple MBB's for one
6169/// BB. As such, the start of the BB might correspond to a different MBB than
6170/// the end.
6171///
6172void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006173SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006174 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006175
6176 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6177
6178 // Check successor nodes' PHI nodes that expect a constant to be available
6179 // from this block.
6180 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006181 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006182 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006183 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006185 // If this terminator has multiple identical successors (common for
6186 // switches), only handle each succ once.
6187 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006188
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006189 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006190
6191 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6192 // nodes and Machine PHI nodes, but the incoming operands have not been
6193 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006194 for (BasicBlock::const_iterator I = SuccBB->begin();
6195 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006196 // Ignore dead phi's.
6197 if (PN->use_empty()) continue;
6198
6199 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006200 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006201
Dan Gohman46510a72010-04-15 01:51:59 +00006202 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006203 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006204 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006205 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006206 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006207 }
6208 Reg = RegOut;
6209 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006210 DenseMap<const Value *, unsigned>::iterator I =
6211 FuncInfo.ValueMap.find(PHIOp);
6212 if (I != FuncInfo.ValueMap.end())
6213 Reg = I->second;
6214 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006215 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006216 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006217 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006218 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006219 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006220 }
6221 }
6222
6223 // Remember that this register needs to added to the machine PHI node as
6224 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006225 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006226 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6227 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006228 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006229 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006230 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006231 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006232 Reg += NumRegisters;
6233 }
6234 }
6235 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006236 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006237}