blob: cd9996b8fc76772e901faf46782d2beb566c5af1 [file] [log] [blame]
Chris Lattner7c90f732006-02-05 05:50:24 +00001//===- SparcInstrInfo.td - Target Description for Sparc Target ------------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner7c90f732006-02-05 05:50:24 +000010// This file describes the Sparc instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Chris Lattner7c90f732006-02-05 05:50:24 +000018include "SparcInstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner76afdc92006-01-30 05:35:57 +000021// Feature predicates.
22//===----------------------------------------------------------------------===//
23
24// HasV9 - This predicate is true when the target processor supports V9
25// instructions. Note that the machine may be running in 32-bit mode.
26def HasV9 : Predicate<"Subtarget.isV9()">;
27
Chris Lattnerb34d3fd2006-01-30 05:48:37 +000028// HasNoV9 - This predicate is true when the target doesn't have V9
29// instructions. Use of this is just a hack for the isel not having proper
30// costs for V8 instructions that are more expensive than their V9 ones.
31def HasNoV9 : Predicate<"!Subtarget.isV9()">;
32
Chris Lattner76afdc92006-01-30 05:35:57 +000033// HasVIS - This is true when the target processor has VIS extensions.
34def HasVIS : Predicate<"Subtarget.isVIS()">;
35
36// UseDeprecatedInsts - This predicate is true when the target processor is a
37// V8, or when it is V9 but the V8 deprecated instructions are efficient enough
38// to use when appropriate. In either of these cases, the instruction selector
39// will pick deprecated instructions.
40def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">;
41
42//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000043// Instruction Pattern Stuff
44//===----------------------------------------------------------------------===//
45
Chris Lattner749d6fa2006-01-31 06:18:16 +000046def simm11 : PatLeaf<(imm), [{
47 // simm11 predicate - True if the imm fits in a 11-bit sign extended field.
48 return (((int)N->getValue() << (32-11)) >> (32-11)) == (int)N->getValue();
49}]>;
50
Chris Lattner7b0902d2005-12-17 08:26:38 +000051def simm13 : PatLeaf<(imm), [{
52 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
53 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
54}]>;
55
Chris Lattnerb71f9f82005-12-17 19:41:43 +000056def LO10 : SDNodeXForm<imm, [{
57 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
58}]>;
59
Chris Lattner57dd3bc2005-12-17 19:37:00 +000060def HI22 : SDNodeXForm<imm, [{
61 // Transformation function: shift the immediate value down into the low bits.
62 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
63}]>;
64
65def SETHIimm : PatLeaf<(imm), [{
66 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
67}], HI22>;
68
Chris Lattnerbc83fd92005-12-17 20:04:49 +000069// Addressing modes.
70def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
Chris Lattnerad7a3e62006-02-10 07:35:42 +000071def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", [frameindex]>;
Chris Lattnerbc83fd92005-12-17 20:04:49 +000072
73// Address operands
74def MEMrr : Operand<i32> {
75 let PrintMethod = "printMemOperand";
76 let NumMIOperands = 2;
77 let MIOperandInfo = (ops IntRegs, IntRegs);
78}
79def MEMri : Operand<i32> {
80 let PrintMethod = "printMemOperand";
81 let NumMIOperands = 2;
82 let MIOperandInfo = (ops IntRegs, i32imm);
83}
84
Chris Lattner04dd6732005-12-18 01:46:58 +000085// Branch targets have OtherVT type.
86def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000087def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000088
Chris Lattner6788faa2006-01-31 06:49:09 +000089// Operand for printing out a condition code.
Chris Lattner7c90f732006-02-05 05:50:24 +000090let PrintMethod = "printCCOperand" in
91 def CCOp : Operand<i32>;
Chris Lattner6788faa2006-01-31 06:49:09 +000092
Chris Lattner7c90f732006-02-05 05:50:24 +000093def SDTSPcmpfcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000094SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisSameAs<0, 1>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000095def SDTSPbrcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000096SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000097def SDTSPselectcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000098SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000099def SDTSPFTOI :
Chris Lattner3cb71872005-12-23 05:00:16 +0000100SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +0000101def SDTSPITOF :
Chris Lattner3cb71872005-12-23 05:00:16 +0000102SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000103
Chris Lattner7c90f732006-02-05 05:50:24 +0000104def SPcmpicc : SDNode<"SPISD::CMPICC", SDTIntBinOp, [SDNPOutFlag]>;
105def SPcmpfcc : SDNode<"SPISD::CMPFCC", SDTSPcmpfcc, [SDNPOutFlag]>;
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000106def SPbricc : SDNode<"SPISD::BRICC", SDTSPbrcc, [SDNPHasChain, SDNPInFlag]>;
107def SPbrfcc : SDNode<"SPISD::BRFCC", SDTSPbrcc, [SDNPHasChain, SDNPInFlag]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000108
Chris Lattner7c90f732006-02-05 05:50:24 +0000109def SPhi : SDNode<"SPISD::Hi", SDTIntUnaryOp>;
110def SPlo : SDNode<"SPISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000111
Chris Lattner7c90f732006-02-05 05:50:24 +0000112def SPftoi : SDNode<"SPISD::FTOI", SDTSPFTOI>;
113def SPitof : SDNode<"SPISD::ITOF", SDTSPITOF>;
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000114
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000115def SPselecticc : SDNode<"SPISD::SELECT_ICC", SDTSPselectcc, [SDNPInFlag]>;
116def SPselectfcc : SDNode<"SPISD::SELECT_FCC", SDTSPselectcc, [SDNPInFlag]>;
Chris Lattner33084492005-12-18 08:13:54 +0000117
Chris Lattner2db3ff62005-12-18 15:55:15 +0000118// These are target-independent nodes, but have target-specific formats.
Chris Lattner7c90f732006-02-05 05:50:24 +0000119def SDT_SPCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Chengbb7b8442006-08-11 09:03:33 +0000120def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeq,
121 [SDNPHasChain, SDNPOutFlag]>;
122def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeq,
123 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000124
Chris Lattner7c90f732006-02-05 05:50:24 +0000125def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
126def call : SDNode<"SPISD::CALL", SDT_SPCall,
Evan Cheng6da8d992006-01-09 18:28:21 +0000127 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000128
Chris Lattner7c90f732006-02-05 05:50:24 +0000129def SDT_SPRetFlag : SDTypeProfile<0, 0, []>;
130def retflag : SDNode<"SPISD::RET_FLAG", SDT_SPRetFlag,
Evan Cheng6da8d992006-01-09 18:28:21 +0000131 [SDNPHasChain, SDNPOptInFlag]>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000132
Chris Lattner7b0902d2005-12-17 08:26:38 +0000133//===----------------------------------------------------------------------===//
Chris Lattner3772bcb2006-01-30 07:43:04 +0000134// SPARC Flag Conditions
135//===----------------------------------------------------------------------===//
136
Chris Lattner7c90f732006-02-05 05:50:24 +0000137// Note that these values must be kept in sync with the CCOp::CondCode enum
Chris Lattner3772bcb2006-01-30 07:43:04 +0000138// values.
Chris Lattner7a4d2912006-01-31 06:56:30 +0000139class ICC_VAL<int N> : PatLeaf<(i32 N)>;
Chris Lattner749d6fa2006-01-31 06:18:16 +0000140def ICC_NE : ICC_VAL< 9>; // Not Equal
141def ICC_E : ICC_VAL< 1>; // Equal
142def ICC_G : ICC_VAL<10>; // Greater
143def ICC_LE : ICC_VAL< 2>; // Less or Equal
144def ICC_GE : ICC_VAL<11>; // Greater or Equal
145def ICC_L : ICC_VAL< 3>; // Less
146def ICC_GU : ICC_VAL<12>; // Greater Unsigned
147def ICC_LEU : ICC_VAL< 4>; // Less or Equal Unsigned
148def ICC_CC : ICC_VAL<13>; // Carry Clear/Great or Equal Unsigned
149def ICC_CS : ICC_VAL< 5>; // Carry Set/Less Unsigned
150def ICC_POS : ICC_VAL<14>; // Positive
151def ICC_NEG : ICC_VAL< 6>; // Negative
152def ICC_VC : ICC_VAL<15>; // Overflow Clear
153def ICC_VS : ICC_VAL< 7>; // Overflow Set
Chris Lattner3772bcb2006-01-30 07:43:04 +0000154
Chris Lattner7a4d2912006-01-31 06:56:30 +0000155class FCC_VAL<int N> : PatLeaf<(i32 N)>;
Chris Lattner749d6fa2006-01-31 06:18:16 +0000156def FCC_U : FCC_VAL<23>; // Unordered
157def FCC_G : FCC_VAL<22>; // Greater
158def FCC_UG : FCC_VAL<21>; // Unordered or Greater
159def FCC_L : FCC_VAL<20>; // Less
160def FCC_UL : FCC_VAL<19>; // Unordered or Less
161def FCC_LG : FCC_VAL<18>; // Less or Greater
162def FCC_NE : FCC_VAL<17>; // Not Equal
163def FCC_E : FCC_VAL<25>; // Equal
164def FCC_UE : FCC_VAL<24>; // Unordered or Equal
165def FCC_GE : FCC_VAL<25>; // Greater or Equal
166def FCC_UGE : FCC_VAL<26>; // Unordered or Greater or Equal
167def FCC_LE : FCC_VAL<27>; // Less or Equal
168def FCC_ULE : FCC_VAL<28>; // Unordered or Less or Equal
169def FCC_O : FCC_VAL<29>; // Ordered
Chris Lattner3772bcb2006-01-30 07:43:04 +0000170
171
172//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000173// Instructions
174//===----------------------------------------------------------------------===//
175
Chris Lattner275f6452004-02-28 19:37:18 +0000176// Pseudo instructions.
Chris Lattnereee99bd2005-12-18 08:21:00 +0000177class Pseudo<dag ops, string asmstr, list<dag> pattern>
Chris Lattner7c90f732006-02-05 05:50:24 +0000178 : InstSP<ops, asmstr, pattern>;
Chris Lattnereee99bd2005-12-18 08:21:00 +0000179
Chris Lattner2db3ff62005-12-18 15:55:15 +0000180def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt),
181 "!ADJCALLSTACKDOWN $amt",
182 [(callseq_start imm:$amt)]>;
183def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt),
184 "!ADJCALLSTACKUP $amt",
185 [(callseq_end imm:$amt)]>;
Chris Lattner20ad53f2005-12-18 23:10:57 +0000186def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst),
187 "!IMPLICIT_DEF $dst",
188 [(set IntRegs:$dst, (undef))]>;
189def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst",
190 [(set FPRegs:$dst, (undef))]>;
191def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst",
192 [(set DFPRegs:$dst, (undef))]>;
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000193
194// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
195// fpmover pass.
Chris Lattner2deb87f2006-02-21 18:04:32 +0000196let Predicates = [HasNoV9] in { // Only emit these in V8 mode.
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000197 def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
198 "!FpMOVD $src, $dst", []>;
199 def FpNEGD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
200 "!FpNEGD $src, $dst",
201 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
202 def FpABSD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
203 "!FpABSD $src, $dst",
204 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
205}
Chris Lattner33084492005-12-18 08:13:54 +0000206
207// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
208// scheduler into a branch sequence. This has to handle all permutations of
209// selection between i32/f32/f64 on ICC and FCC.
Chris Lattner2deb87f2006-02-21 18:04:32 +0000210let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
Chris Lattner33084492005-12-18 08:13:54 +0000211 def SELECT_CC_Int_ICC
212 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
213 "; SELECT_CC_Int_ICC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000214 [(set IntRegs:$dst, (SPselecticc IntRegs:$T, IntRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000215 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000216 def SELECT_CC_Int_FCC
217 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
218 "; SELECT_CC_Int_FCC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000219 [(set IntRegs:$dst, (SPselectfcc IntRegs:$T, IntRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000220 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000221 def SELECT_CC_FP_ICC
222 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
223 "; SELECT_CC_FP_ICC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000224 [(set FPRegs:$dst, (SPselecticc FPRegs:$T, FPRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000225 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000226 def SELECT_CC_FP_FCC
227 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
228 "; SELECT_CC_FP_FCC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000229 [(set FPRegs:$dst, (SPselectfcc FPRegs:$T, FPRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000230 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000231 def SELECT_CC_DFP_ICC
232 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
233 "; SELECT_CC_DFP_ICC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000234 [(set DFPRegs:$dst, (SPselecticc DFPRegs:$T, DFPRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000235 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000236 def SELECT_CC_DFP_FCC
237 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
238 "; SELECT_CC_DFP_FCC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000239 [(set DFPRegs:$dst, (SPselectfcc DFPRegs:$T, DFPRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000240 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000241}
Chris Lattner275f6452004-02-28 19:37:18 +0000242
Chris Lattner76afdc92006-01-30 05:35:57 +0000243
Brian Gaekea8056fa2004-03-06 05:32:13 +0000244// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000245// special cases of JMPL:
Evan Cheng2b4ea792005-12-26 09:11:45 +0000246let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, noResults = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000247 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Evan Cheng6da8d992006-01-09 18:28:21 +0000248 def RETL: F3_2<2, 0b111000, (ops), "retl", [(retflag)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000249}
Brian Gaeke8542e082004-04-02 20:53:37 +0000250
251// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000252def LDSBrr : F3_1<3, 0b001001,
253 (ops IntRegs:$dst, MEMrr:$addr),
254 "ldsb [$addr], $dst",
255 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000256def LDSBri : F3_2<3, 0b001001,
257 (ops IntRegs:$dst, MEMri:$addr),
258 "ldsb [$addr], $dst",
259 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000260def LDSHrr : F3_1<3, 0b001010,
261 (ops IntRegs:$dst, MEMrr:$addr),
262 "ldsh [$addr], $dst",
263 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000264def LDSHri : F3_2<3, 0b001010,
265 (ops IntRegs:$dst, MEMri:$addr),
266 "ldsh [$addr], $dst",
267 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000268def LDUBrr : F3_1<3, 0b000001,
269 (ops IntRegs:$dst, MEMrr:$addr),
270 "ldub [$addr], $dst",
271 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000272def LDUBri : F3_2<3, 0b000001,
273 (ops IntRegs:$dst, MEMri:$addr),
274 "ldub [$addr], $dst",
275 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000276def LDUHrr : F3_1<3, 0b000010,
277 (ops IntRegs:$dst, MEMrr:$addr),
278 "lduh [$addr], $dst",
279 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000280def LDUHri : F3_2<3, 0b000010,
281 (ops IntRegs:$dst, MEMri:$addr),
282 "lduh [$addr], $dst",
283 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000284def LDrr : F3_1<3, 0b000000,
285 (ops IntRegs:$dst, MEMrr:$addr),
286 "ld [$addr], $dst",
287 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000288def LDri : F3_2<3, 0b000000,
289 (ops IntRegs:$dst, MEMri:$addr),
290 "ld [$addr], $dst",
291 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000292
Brian Gaeke562d5b02004-06-18 05:19:27 +0000293// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000294def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000295 (ops FPRegs:$dst, MEMrr:$addr),
296 "ld [$addr], $dst",
297 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000298def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000299 (ops FPRegs:$dst, MEMri:$addr),
300 "ld [$addr], $dst",
301 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000302def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000303 (ops DFPRegs:$dst, MEMrr:$addr),
304 "ldd [$addr], $dst",
305 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000306def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000307 (ops DFPRegs:$dst, MEMri:$addr),
308 "ldd [$addr], $dst",
309 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000310
Brian Gaeke8542e082004-04-02 20:53:37 +0000311// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000312def STBrr : F3_1<3, 0b000101,
313 (ops MEMrr:$addr, IntRegs:$src),
314 "stb $src, [$addr]",
315 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000316def STBri : F3_2<3, 0b000101,
317 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000318 "stb $src, [$addr]",
319 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000320def STHrr : F3_1<3, 0b000110,
321 (ops MEMrr:$addr, IntRegs:$src),
322 "sth $src, [$addr]",
323 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000324def STHri : F3_2<3, 0b000110,
325 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000326 "sth $src, [$addr]",
327 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000328def STrr : F3_1<3, 0b000100,
329 (ops MEMrr:$addr, IntRegs:$src),
330 "st $src, [$addr]",
331 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000332def STri : F3_2<3, 0b000100,
333 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000334 "st $src, [$addr]",
335 [(store IntRegs:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000336
337// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000338def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000339 (ops MEMrr:$addr, FPRegs:$src),
340 "st $src, [$addr]",
341 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000342def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000343 (ops MEMri:$addr, FPRegs:$src),
344 "st $src, [$addr]",
345 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000346def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000347 (ops MEMrr:$addr, DFPRegs:$src),
348 "std $src, [$addr]",
349 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000350def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000351 (ops MEMri:$addr, DFPRegs:$src),
352 "std $src, [$addr]",
353 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000354
Brian Gaeke775158d2004-03-04 04:37:45 +0000355// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000356def SETHIi: F2_1<0b100,
357 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000358 "sethi $src, $dst",
359 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000360
Brian Gaeke8542e082004-04-02 20:53:37 +0000361// Section B.10 - NOP Instruction, p. 105
362// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000363let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000364 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000365
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000366// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000367def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000368 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000369 "and $b, $c, $dst",
370 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000371def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000372 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000373 "and $b, $c, $dst",
374 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000375def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000376 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000377 "andn $b, $c, $dst",
378 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000379def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000380 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000381 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000382def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000383 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000384 "or $b, $c, $dst",
385 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000386def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000387 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000388 "or $b, $c, $dst",
389 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000390def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000391 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000392 "orn $b, $c, $dst",
393 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000394def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000395 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000396 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000397def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000398 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000399 "xor $b, $c, $dst",
400 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000401def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000402 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000403 "xor $b, $c, $dst",
404 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000405def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000406 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000407 "xnor $b, $c, $dst",
Chris Lattnerbda559e2006-01-11 07:14:01 +0000408 [(set IntRegs:$dst, (not (xor IntRegs:$b, IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000409def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000410 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000411 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000412
413// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000414def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000415 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000416 "sll $b, $c, $dst",
417 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000418def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000419 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000420 "sll $b, $c, $dst",
421 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000422def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000423 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000424 "srl $b, $c, $dst",
425 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000426def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000427 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000428 "srl $b, $c, $dst",
429 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000430def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000431 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000432 "sra $b, $c, $dst",
433 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000434def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000435 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000436 "sra $b, $c, $dst",
437 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000438
439// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000440def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000441 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000442 "add $b, $c, $dst",
443 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000444def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000445 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000446 "add $b, $c, $dst",
447 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000448
449// "LEA" forms of add (patterns to make tblgen happy)
450def LEA_ADDri : F3_2<2, 0b000000,
451 (ops IntRegs:$dst, MEMri:$addr),
452 "add ${addr:arith}, $dst",
453 [(set IntRegs:$dst, ADDRri:$addr)]>;
454
Chris Lattner96b84be2005-12-16 06:25:42 +0000455def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000456 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000457 "addcc $b, $c, $dst",
458 [(set IntRegs:$dst, (addc IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000459def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000460 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000461 "addcc $b, $c, $dst",
462 [(set IntRegs:$dst, (addc IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000463def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000464 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000465 "addx $b, $c, $dst",
466 [(set IntRegs:$dst, (adde IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000467def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000468 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000469 "addx $b, $c, $dst",
470 [(set IntRegs:$dst, (adde IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000471
Brian Gaeke775158d2004-03-04 04:37:45 +0000472// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000473def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000474 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000475 "sub $b, $c, $dst",
476 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000477def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000478 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000479 "sub $b, $c, $dst",
480 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000481def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000482 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000483 "subx $b, $c, $dst",
484 [(set IntRegs:$dst, (sube IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000485def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000486 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000487 "subx $b, $c, $dst",
488 [(set IntRegs:$dst, (sube IntRegs:$b, simm13:$c))]>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000489def SUBCCrr : F3_1<2, 0b010100,
490 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000491 "subcc $b, $c, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000492 [(set IntRegs:$dst, (SPcmpicc IntRegs:$b, IntRegs:$c))]>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000493def SUBCCri : F3_2<2, 0b010100,
494 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000495 "subcc $b, $c, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000496 [(set IntRegs:$dst, (SPcmpicc IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000497def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000498 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000499 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000500
Brian Gaeke032f80f2004-03-16 22:37:13 +0000501// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000502def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000503 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000504 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000505def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000506 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000507 "umul $b, $c, $dst", []>;
Chris Lattner94136782006-02-09 05:06:36 +0000508
Chris Lattner96b84be2005-12-16 06:25:42 +0000509def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000510 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000511 "smul $b, $c, $dst",
512 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000513def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000514 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000515 "smul $b, $c, $dst",
516 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000517
Chris Lattner94136782006-02-09 05:06:36 +0000518/*
519//===-------------------------
520// Sparc Example
Chris Lattner4c15e332006-05-09 04:58:46 +0000521defm intinst{OPC1, OPC2}<bits Opc, string asmstr, SDNode code> {
Chris Lattner94136782006-02-09 05:06:36 +0000522 def OPC1 : F3_1<2, Opc, asmstr, (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
523 [(set IntRegs:$dst, (code IntRegs:$b, IntRegs:$c))]>;
524 def OPC2 : F3_2<2, Opc, asmstr, (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
525 [(set IntRegs:$dst, (code IntRegs:$b, simm13:$c))]>;
526}
Chris Lattner4c15e332006-05-09 04:58:46 +0000527defm intinst_np{OPC1, OPC2}<bits Opc, string asmstr> {
Chris Lattner94136782006-02-09 05:06:36 +0000528 def OPC1 : F3_1<2, Opc, asmstr, (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
529 []>;
530 def OPC2 : F3_2<2, Opc, asmstr, (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
531 []>;
532}
533
Chris Lattner4c15e332006-05-09 04:58:46 +0000534def { ADDXrr, ADDXri} : intinstnp<0b001000, "addx $b, $c, $dst">;
535def { SUBrr, SUBri} : intinst <0b000100, "sub $b, $c, $dst", sub>;
536def intinstnp{ SUBXrr, SUBXri}<0b001100, "subx $b, $c, $dst">;
537def intinst {SUBCCrr, SUBCCri}<0b010100, "subcc $b, $c, $dst", SPcmpicc>;
538def intinst { SMULrr, SMULri}<0b001011, "smul $b, $c, $dst", mul>;
Chris Lattner94136782006-02-09 05:06:36 +0000539
540//===-------------------------
541// X86 Example
542defm cmov32<id OPC1, id OPC2, int opc, string asmstr, PatLeaf cond> {
543 def OPC1 : I<opc, MRMSrcReg, (ops R32:$dst, R32:$src1, R32:$src2),
544 asmstr+" {$src2, $dst|$dst, $src2}",
545 [(set R32:$dst, (X86cmov R32:$src1, R32:$src2, cond))]>, TB;
546 def OPC2 : I<opc, MRMSrcMem, (ops R32:$dst, R32:$src1, i32mem:$src2),
547 asmstr+" {$src2, $dst|$dst, $src2}",
548 [(set R32:$dst, (X86cmov R32:$src1,
549 (loadi32 addr:$src2), cond))]>, TB;
550}
551
552def cmov<CMOVL32rr, CMOVL32rm, 0x4C, "cmovl", X86_COND_L>;
553def cmov<CMOVB32rr, CMOVB32rm, 0x4C, "cmovb", X86_COND_B>;
554
555//===-------------------------
556// PPC Example
557
558def fpunop<id OPC1, id OPC2, id FORM, int op1, int op2, int op3, string asmstr,
559 SDNode code> {
560 def OPC1 : FORM<op1, op3, (ops F4RC:$frD, F4RC:$frB),
561 asmstr+" $frD, $frB", FPGeneral,
562 [(set F4RC:$frD, (code F4RC:$frB))]>;
563 def OPC2 : FORM<op2, op3, (ops F8RC:$frD, F8RC:$frB),
564 asmstr+" $frD, $frB", FPGeneral,
565 [(set F8RC:$frD, (code F8RC:$frB))]>;
566}
567
568def fpunop< FABSS, FABSD, XForm_26, 63, 63, 264, "fabs", fabs>;
569def fpunop<FNABSS, FNABSD, XForm_26, 63, 63, 136, "fnabs", fnabs>;
570def fpunop< FNEGS, FNEGD, XForm_26, 63, 63, 40, "fneg", fneg>;
571*/
572
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000573// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000574def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000575 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000576 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000577def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000578 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000579 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000580def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000581 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000582 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000583def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000584 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000585 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000586
Brian Gaekea8056fa2004-03-06 05:32:13 +0000587// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000588def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000589 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000590 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000591def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000592 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000593 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000594def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000595 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000596 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000597def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000598 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000599 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000600
Brian Gaekec3e97012004-05-08 04:21:32 +0000601// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000602
603// conditional branch class:
Chris Lattner7c90f732006-02-05 05:50:24 +0000604class BranchSP<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
Chris Lattner4d55aca2005-12-18 01:20:35 +0000605 : F2_2<cc, 0b010, ops, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000606 let isBranch = 1;
607 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000608 let hasDelaySlot = 1;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000609 let noResults = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000610}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000611
612let isBarrier = 1 in
Chris Lattner7c90f732006-02-05 05:50:24 +0000613 def BA : BranchSP<0b1000, (ops brtarget:$dst),
Chris Lattner04dd6732005-12-18 01:46:58 +0000614 "ba $dst",
615 [(br bb:$dst)]>;
Chris Lattner7a4d2912006-01-31 06:56:30 +0000616
617// FIXME: the encoding for the JIT should look at the condition field.
Chris Lattner7c90f732006-02-05 05:50:24 +0000618def BCOND : BranchSP<0, (ops brtarget:$dst, CCOp:$cc),
Chris Lattner7a4d2912006-01-31 06:56:30 +0000619 "b$cc $dst",
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000620 [(SPbricc bb:$dst, imm:$cc)]>;
Chris Lattner3772bcb2006-01-30 07:43:04 +0000621
Brian Gaekec3e97012004-05-08 04:21:32 +0000622
Brian Gaeke4185d032004-07-08 09:08:22 +0000623// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
624
625// floating-point conditional branch class:
Chris Lattner7c90f732006-02-05 05:50:24 +0000626class FPBranchSP<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
Chris Lattner4d55aca2005-12-18 01:20:35 +0000627 : F2_2<cc, 0b110, ops, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000628 let isBranch = 1;
629 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000630 let hasDelaySlot = 1;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000631 let noResults = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000632}
633
Chris Lattner7a4d2912006-01-31 06:56:30 +0000634// FIXME: the encoding for the JIT should look at the condition field.
Chris Lattner7c90f732006-02-05 05:50:24 +0000635def FBCOND : FPBranchSP<0, (ops brtarget:$dst, CCOp:$cc),
Chris Lattneraf370f72006-01-31 07:26:55 +0000636 "fb$cc $dst",
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000637 [(SPbrfcc bb:$dst, imm:$cc)]>;
Brian Gaekeb354b712004-11-16 07:32:09 +0000638
639
Brian Gaeke8542e082004-04-02 20:53:37 +0000640// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000641// This is the only Format 1 instruction
Evan Cheng171049d2005-12-23 22:14:32 +0000642let Uses = [O0, O1, O2, O3, O4, O5],
Evan Cheng6da8d992006-01-09 18:28:21 +0000643 hasDelaySlot = 1, isCall = 1, noResults = 1,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000644 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
645 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in {
Chris Lattner7c90f732006-02-05 05:50:24 +0000646 def CALL : InstSP<(ops calltarget:$dst),
Evan Cheng171049d2005-12-23 22:14:32 +0000647 "call $dst", []> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000648 bits<30> disp;
649 let op = 1;
650 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000651 }
Evan Cheng171049d2005-12-23 22:14:32 +0000652
Chris Lattner2db3ff62005-12-18 15:55:15 +0000653 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000654 def JMPLrr : F3_1<2, 0b111000,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000655 (ops MEMrr:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000656 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000657 [(call ADDRrr:$ptr)]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000658 def JMPLri : F3_2<2, 0b111000,
659 (ops MEMri:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000660 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000661 [(call ADDRri:$ptr)]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000662}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000663
Chris Lattner37949f52005-12-17 22:22:53 +0000664// Section B.28 - Read State Register Instructions
665def RDY : F3_1<2, 0b101000,
666 (ops IntRegs:$dst),
Chris Lattner97561fc2005-12-19 00:53:02 +0000667 "rd %y, $dst", []>;
Chris Lattner37949f52005-12-17 22:22:53 +0000668
Chris Lattner22ede702004-04-07 04:06:46 +0000669// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000670def WRYrr : F3_1<2, 0b110000,
671 (ops IntRegs:$b, IntRegs:$c),
672 "wr $b, $c, %y", []>;
673def WRYri : F3_2<2, 0b110000,
674 (ops IntRegs:$b, i32imm:$c),
675 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000676
Brian Gaekec53105c2004-06-27 22:53:56 +0000677// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000678def FITOS : F3_3<2, 0b110100, 0b011000100,
679 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000680 "fitos $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000681 [(set FPRegs:$dst, (SPitof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000682def FITOD : F3_3<2, 0b110100, 0b011001000,
Chris Lattner3cb71872005-12-23 05:00:16 +0000683 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000684 "fitod $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000685 [(set DFPRegs:$dst, (SPitof FPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000686
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000687// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000688def FSTOI : F3_3<2, 0b110100, 0b011010001,
689 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000690 "fstoi $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000691 [(set FPRegs:$dst, (SPftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000692def FDTOI : F3_3<2, 0b110100, 0b011010010,
Chris Lattner3cb71872005-12-23 05:00:16 +0000693 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000694 "fdtoi $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000695 [(set FPRegs:$dst, (SPftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000696
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000697// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000698def FSTOD : F3_3<2, 0b110100, 0b011001001,
699 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000700 "fstod $src, $dst",
701 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000702def FDTOS : F3_3<2, 0b110100, 0b011000110,
703 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000704 "fdtos $src, $dst",
705 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000706
Brian Gaekef89cc652004-06-18 06:28:10 +0000707// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000708def FMOVS : F3_3<2, 0b110100, 0b000000001,
709 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000710 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000711def FNEGS : F3_3<2, 0b110100, 0b000000101,
712 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000713 "fnegs $src, $dst",
714 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000715def FABSS : F3_3<2, 0b110100, 0b000001001,
716 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000717 "fabss $src, $dst",
718 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000719
Chris Lattner294974b2005-12-17 23:20:27 +0000720
721// Floating-point Square Root Instructions, p.145
722def FSQRTS : F3_3<2, 0b110100, 0b000101001,
723 (ops FPRegs:$dst, FPRegs:$src),
724 "fsqrts $src, $dst",
725 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
726def FSQRTD : F3_3<2, 0b110100, 0b000101010,
727 (ops DFPRegs:$dst, DFPRegs:$src),
728 "fsqrtd $src, $dst",
729 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
730
731
Brian Gaekef89cc652004-06-18 06:28:10 +0000732
Brian Gaekec53105c2004-06-27 22:53:56 +0000733// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000734def FADDS : F3_3<2, 0b110100, 0b001000001,
735 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000736 "fadds $src1, $src2, $dst",
737 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000738def FADDD : F3_3<2, 0b110100, 0b001000010,
739 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000740 "faddd $src1, $src2, $dst",
741 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000742def FSUBS : F3_3<2, 0b110100, 0b001000101,
743 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000744 "fsubs $src1, $src2, $dst",
745 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000746def FSUBD : F3_3<2, 0b110100, 0b001000110,
747 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000748 "fsubd $src1, $src2, $dst",
749 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000750
751// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000752def FMULS : F3_3<2, 0b110100, 0b001001001,
753 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000754 "fmuls $src1, $src2, $dst",
755 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000756def FMULD : F3_3<2, 0b110100, 0b001001010,
757 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000758 "fmuld $src1, $src2, $dst",
759 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000760def FSMULD : F3_3<2, 0b110100, 0b001101001,
761 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000762 "fsmuld $src1, $src2, $dst",
763 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
764 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000765def FDIVS : F3_3<2, 0b110100, 0b001001101,
766 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000767 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000768 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000769def FDIVD : F3_3<2, 0b110100, 0b001001110,
770 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000771 "fdivd $src1, $src2, $dst",
772 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000773
Brian Gaeke4185d032004-07-08 09:08:22 +0000774// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000775// Note: the 2nd template arg is different for these guys.
776// Note 2: the result of a FCMP is not available until the 2nd cycle
777// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000778// is modelled with a forced noop after the instruction.
779def FCMPS : F3_3<2, 0b110101, 0b001010001,
780 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000781 "fcmps $src1, $src2\n\tnop",
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000782 [(SPcmpfcc FPRegs:$src1, FPRegs:$src2)]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000783def FCMPD : F3_3<2, 0b110101, 0b001010010,
784 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000785 "fcmpd $src1, $src2\n\tnop",
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000786 [(SPcmpfcc DFPRegs:$src1, DFPRegs:$src2)]>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000787
Chris Lattner76afdc92006-01-30 05:35:57 +0000788
789//===----------------------------------------------------------------------===//
790// V9 Instructions
791//===----------------------------------------------------------------------===//
792
793// V9 Conditional Moves.
794let Predicates = [HasV9], isTwoAddress = 1 in {
Chris Lattner97f91022006-01-31 06:24:29 +0000795 // Move Integer Register on Condition (MOVcc) p. 194 of the V9 manual.
Chris Lattner76afdc92006-01-30 05:35:57 +0000796 // FIXME: Add instruction encodings for the JIT some day.
Chris Lattner6788faa2006-01-31 06:49:09 +0000797 def MOVICCrr
Chris Lattner7c90f732006-02-05 05:50:24 +0000798 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, CCOp:$cc),
Chris Lattner6788faa2006-01-31 06:49:09 +0000799 "mov$cc %icc, $F, $dst",
Chris Lattner749d6fa2006-01-31 06:18:16 +0000800 [(set IntRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000801 (SPselecticc IntRegs:$F, IntRegs:$T, imm:$cc))]>;
Chris Lattner6788faa2006-01-31 06:49:09 +0000802 def MOVICCri
Chris Lattner7c90f732006-02-05 05:50:24 +0000803 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, i32imm:$F, CCOp:$cc),
Chris Lattner6788faa2006-01-31 06:49:09 +0000804 "mov$cc %icc, $F, $dst",
Chris Lattner97f91022006-01-31 06:24:29 +0000805 [(set IntRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000806 (SPselecticc simm11:$F, IntRegs:$T, imm:$cc))]>;
Chris Lattner6dc83c72006-01-31 05:26:36 +0000807
Chris Lattner6788faa2006-01-31 06:49:09 +0000808 def MOVFCCrr
Chris Lattner7c90f732006-02-05 05:50:24 +0000809 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, CCOp:$cc),
Chris Lattnerc8c0bb02006-02-02 08:02:20 +0000810 "mov$cc %fcc0, $F, $dst",
Chris Lattner749d6fa2006-01-31 06:18:16 +0000811 [(set IntRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000812 (SPselectfcc IntRegs:$F, IntRegs:$T, imm:$cc))]>;
Chris Lattner6788faa2006-01-31 06:49:09 +0000813 def MOVFCCri
Chris Lattner7c90f732006-02-05 05:50:24 +0000814 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, i32imm:$F, CCOp:$cc),
Chris Lattnerc8c0bb02006-02-02 08:02:20 +0000815 "mov$cc %fcc0, $F, $dst",
Chris Lattner97f91022006-01-31 06:24:29 +0000816 [(set IntRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000817 (SPselectfcc simm11:$F, IntRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000818
819 def FMOVS_ICC
Chris Lattner7c90f732006-02-05 05:50:24 +0000820 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, CCOp:$cc),
Chris Lattneraf370f72006-01-31 07:26:55 +0000821 "fmovs$cc %icc, $F, $dst",
822 [(set FPRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000823 (SPselecticc FPRegs:$F, FPRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000824 def FMOVD_ICC
Chris Lattner7c90f732006-02-05 05:50:24 +0000825 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
Chris Lattneraf370f72006-01-31 07:26:55 +0000826 "fmovd$cc %icc, $F, $dst",
827 [(set DFPRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000828 (SPselecticc DFPRegs:$F, DFPRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000829 def FMOVS_FCC
Chris Lattner7c90f732006-02-05 05:50:24 +0000830 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, CCOp:$cc),
Chris Lattnerc8c0bb02006-02-02 08:02:20 +0000831 "fmovs$cc %fcc0, $F, $dst",
Chris Lattneraf370f72006-01-31 07:26:55 +0000832 [(set FPRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000833 (SPselectfcc FPRegs:$F, FPRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000834 def FMOVD_FCC
Chris Lattner7c90f732006-02-05 05:50:24 +0000835 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
Chris Lattnerc8c0bb02006-02-02 08:02:20 +0000836 "fmovd$cc %fcc0, $F, $dst",
Chris Lattneraf370f72006-01-31 07:26:55 +0000837 [(set DFPRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000838 (SPselectfcc DFPRegs:$F, DFPRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000839
Chris Lattner76afdc92006-01-30 05:35:57 +0000840}
841
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000842// Floating-Point Move Instructions, p. 164 of the V9 manual.
843let Predicates = [HasV9] in {
844 def FMOVD : F3_3<2, 0b110100, 0b000000010,
845 (ops DFPRegs:$dst, DFPRegs:$src),
846 "fmovd $src, $dst", []>;
847 def FNEGD : F3_3<2, 0b110100, 0b000000110,
848 (ops DFPRegs:$dst, DFPRegs:$src),
849 "fnegd $src, $dst",
850 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
851 def FABSD : F3_3<2, 0b110100, 0b000001010,
852 (ops DFPRegs:$dst, DFPRegs:$src),
853 "fabsd $src, $dst",
854 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
855}
856
Chris Lattner9072c052006-01-30 06:14:02 +0000857// POPCrr - This does a ctpop of a 64-bit register. As such, we have to clear
858// the top 32-bits before using it. To do this clearing, we use a SLLri X,0.
859def POPCrr : F3_1<2, 0b101110,
860 (ops IntRegs:$dst, IntRegs:$src),
861 "popc $src, $dst", []>, Requires<[HasV9]>;
862def : Pat<(ctpop IntRegs:$src),
863 (POPCrr (SLLri IntRegs:$src, 0))>;
864
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000865//===----------------------------------------------------------------------===//
866// Non-Instruction Patterns
867//===----------------------------------------------------------------------===//
868
869// Small immediates.
870def : Pat<(i32 simm13:$val),
871 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000872// Arbitrary immediates.
873def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000874 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000875
Nate Begeman551bf3f2006-02-17 05:43:56 +0000876// subc
877def : Pat<(subc IntRegs:$b, IntRegs:$c),
878 (SUBCCrr IntRegs:$b, IntRegs:$c)>;
879def : Pat<(subc IntRegs:$b, simm13:$val),
880 (SUBCCri IntRegs:$b, imm:$val)>;
881
Chris Lattner76acc872005-12-18 02:37:35 +0000882// Global addresses, constant pool entries
Chris Lattner7c90f732006-02-05 05:50:24 +0000883def : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
884def : Pat<(SPlo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
885def : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>;
886def : Pat<(SPlo tconstpool:$in), (ORri G0, tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000887
Chris Lattner4fca0172006-01-15 09:26:27 +0000888// Add reg, lo. This is used when taking the addr of a global/constpool entry.
Chris Lattner7c90f732006-02-05 05:50:24 +0000889def : Pat<(add IntRegs:$r, (SPlo tglobaladdr:$in)),
Chris Lattner4fca0172006-01-15 09:26:27 +0000890 (ADDri IntRegs:$r, tglobaladdr:$in)>;
Chris Lattner7c90f732006-02-05 05:50:24 +0000891def : Pat<(add IntRegs:$r, (SPlo tconstpool:$in)),
Chris Lattner4fca0172006-01-15 09:26:27 +0000892 (ADDri IntRegs:$r, tconstpool:$in)>;
893
Evan Cheng171049d2005-12-23 22:14:32 +0000894// Calls:
895def : Pat<(call tglobaladdr:$dst),
896 (CALL tglobaladdr:$dst)>;
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000897def : Pat<(call texternalsym:$dst),
898 (CALL texternalsym:$dst)>;
Evan Cheng171049d2005-12-23 22:14:32 +0000899
Chris Lattner1b8af842006-01-11 07:15:43 +0000900def : Pat<(ret), (RETL)>;
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000901
902// Map integer extload's to zextloads.
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000903def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
904def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
905def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>;
906def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>;
907def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>;
908def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000909
Chris Lattnera1251f22005-12-19 01:43:04 +0000910// zextload bool -> zextload byte
911def : Pat<(i32 (zextload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
Chris Lattnere2d97f82005-12-19 01:44:58 +0000912def : Pat<(i32 (zextload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
Chris Lattnera1251f22005-12-19 01:43:04 +0000913
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000914// truncstore bool -> truncstore byte.
915def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000916 (STBrr ADDRrr:$addr, IntRegs:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000917def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000918 (STBri ADDRri:$addr, IntRegs:$src)>;