blob: e553a0463a2af6c631b378a7fbde4981c172859c [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000018#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000019#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000020#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000021#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000023#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000025#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000026#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000030#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000031#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000032#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000033#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000034#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000035#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000036#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chandler Carruthfc226252012-03-07 09:39:46 +000043#include "llvm/ADT/Hashing.h"
Chris Lattner0742b592004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000045
Chris Lattnerf7382302007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner62ed6b92008-01-01 01:12:31 +000050/// AddRegOperandToRegInfo - Add this register operand to the specified
51/// MachineRegisterInfo. If it is null, then the next/prev fields should be
52/// explicitly nulled out.
53void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000054 assert(isReg() && "Can only add reg operand to use lists");
Jim Grosbachee61d672011-08-24 16:44:17 +000055
Chris Lattner62ed6b92008-01-01 01:12:31 +000056 // If the reginfo pointer is null, just explicitly null out or next/prev
57 // pointers, to ensure they are not garbage.
58 if (RegInfo == 0) {
59 Contents.Reg.Prev = 0;
60 Contents.Reg.Next = 0;
61 return;
62 }
Jim Grosbachee61d672011-08-24 16:44:17 +000063
Chris Lattner62ed6b92008-01-01 01:12:31 +000064 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000065 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Jim Grosbachee61d672011-08-24 16:44:17 +000066
Chris Lattner80fe5312008-01-01 21:08:22 +000067 // For SSA values, we prefer to keep the definition at the start of the list.
68 // we do this by skipping over the definition if it is at the head of the
69 // list.
70 if (*Head && (*Head)->isDef())
71 Head = &(*Head)->Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000072
Chris Lattner80fe5312008-01-01 21:08:22 +000073 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000074 if (Contents.Reg.Next) {
75 assert(getReg() == Contents.Reg.Next->getReg() &&
76 "Different regs on the same list!");
77 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
78 }
Jim Grosbachee61d672011-08-24 16:44:17 +000079
Chris Lattner80fe5312008-01-01 21:08:22 +000080 Contents.Reg.Prev = Head;
81 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000082}
83
Dan Gohman3bc1a372009-04-15 01:17:37 +000084/// RemoveRegOperandFromRegInfo - Remove this register operand from the
85/// MachineRegisterInfo it is linked with.
86void MachineOperand::RemoveRegOperandFromRegInfo() {
87 assert(isOnRegUseList() && "Reg operand is not on a use list");
88 // Unlink this from the doubly linked list of operands.
89 MachineOperand *NextOp = Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000090 *Contents.Reg.Prev = NextOp;
Dan Gohman3bc1a372009-04-15 01:17:37 +000091 if (NextOp) {
92 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
93 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
94 }
95 Contents.Reg.Prev = 0;
96 Contents.Reg.Next = 0;
97}
98
Chris Lattner62ed6b92008-01-01 01:12:31 +000099void MachineOperand::setReg(unsigned Reg) {
100 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +0000101
Chris Lattner62ed6b92008-01-01 01:12:31 +0000102 // Otherwise, we have to change the register. If this operand is embedded
103 // into a machine function, we need to update the old and new register's
104 // use/def lists.
105 if (MachineInstr *MI = getParent())
106 if (MachineBasicBlock *MBB = MI->getParent())
107 if (MachineFunction *MF = MBB->getParent()) {
108 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000109 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000110 AddRegOperandToRegInfo(&MF->getRegInfo());
111 return;
112 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000113
Chris Lattner62ed6b92008-01-01 01:12:31 +0000114 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000115 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000116}
117
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000118void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
119 const TargetRegisterInfo &TRI) {
120 assert(TargetRegisterInfo::isVirtualRegister(Reg));
121 if (SubIdx && getSubReg())
122 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
123 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000124 if (SubIdx)
125 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000126}
127
128void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
129 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
130 if (getSubReg()) {
131 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000132 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
133 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000134 setSubReg(0);
135 }
136 setReg(Reg);
137}
138
Chris Lattner62ed6b92008-01-01 01:12:31 +0000139/// ChangeToImmediate - Replace this operand with a new immediate operand of
140/// the specified value. If an operand is known to be an immediate already,
141/// the setImm method should be used.
142void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
143 // If this operand is currently a register operand, and if this is in a
144 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000145 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000146 getParent()->getParent()->getParent())
147 RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000148
Chris Lattner62ed6b92008-01-01 01:12:31 +0000149 OpKind = MO_Immediate;
150 Contents.ImmVal = ImmVal;
151}
152
153/// ChangeToRegister - Replace this operand with a new register operand of
154/// the specified value. If an operand is known to be an register already,
155/// the setReg method should be used.
156void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000157 bool isKill, bool isDead, bool isUndef,
158 bool isDebug) {
Jim Grosbachee61d672011-08-24 16:44:17 +0000159 // If this operand is already a register operand, use setReg to update the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000160 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000161 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000162 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000163 setReg(Reg);
164 } else {
165 // Otherwise, change this to a register and set the reg#.
166 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000167 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000168
169 // If this operand is embedded in a function, add the operand to the
170 // register's use/def list.
171 if (MachineInstr *MI = getParent())
172 if (MachineBasicBlock *MBB = MI->getParent())
173 if (MachineFunction *MF = MBB->getParent())
174 AddRegOperandToRegInfo(&MF->getRegInfo());
175 }
176
177 IsDef = isDef;
178 IsImp = isImp;
179 IsKill = isKill;
180 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000181 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000182 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000183 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000184 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000185 SubReg = 0;
186}
187
Chris Lattnerf7382302007-12-30 21:56:09 +0000188/// isIdenticalTo - Return true if this operand is identical to the specified
189/// operand.
190bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000191 if (getType() != Other.getType() ||
192 getTargetFlags() != Other.getTargetFlags())
193 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000194
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000196 case MachineOperand::MO_Register:
197 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
198 getSubReg() == Other.getSubReg();
199 case MachineOperand::MO_Immediate:
200 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000201 case MachineOperand::MO_CImmediate:
202 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000203 case MachineOperand::MO_FPImmediate:
204 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000205 case MachineOperand::MO_MachineBasicBlock:
206 return getMBB() == Other.getMBB();
207 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000208 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000209 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000210 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000211 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000212 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000213 case MachineOperand::MO_GlobalAddress:
214 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
215 case MachineOperand::MO_ExternalSymbol:
216 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
217 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000218 case MachineOperand::MO_BlockAddress:
219 return getBlockAddress() == Other.getBlockAddress();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000220 case MO_RegisterMask:
221 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000222 case MachineOperand::MO_MCSymbol:
223 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000224 case MachineOperand::MO_Metadata:
225 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000226 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000227 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000228}
229
230/// print - Print the specified machine operand.
231///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000232void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000233 // If the instruction is embedded into a basic block, we can find the
234 // target info for the instruction.
235 if (!TM)
236 if (const MachineInstr *MI = getParent())
237 if (const MachineBasicBlock *MBB = MI->getParent())
238 if (const MachineFunction *MF = MBB->getParent())
239 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000240 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000241
Chris Lattnerf7382302007-12-30 21:56:09 +0000242 switch (getType()) {
243 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000244 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000245
Evan Cheng4784f1f2009-06-30 08:49:04 +0000246 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen04003452011-12-07 01:08:22 +0000247 isInternalRead() || isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000248 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000249 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000250 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000251 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000252 if (isEarlyClobber())
253 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000254 if (isImplicit())
255 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000256 OS << "def";
257 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000258 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000259 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000260 NeedComma = true;
261 }
Evan Cheng07897072009-10-14 23:37:31 +0000262
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000263 if (isKill() || isDead() || isUndef() || isInternalRead()) {
Chris Lattner31530612009-06-24 17:54:48 +0000264 if (NeedComma) OS << ',';
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000265 NeedComma = false;
266 if (isKill()) {
267 OS << "kill";
268 NeedComma = true;
269 }
270 if (isDead()) {
271 OS << "dead";
272 NeedComma = true;
273 }
Evan Cheng4784f1f2009-06-30 08:49:04 +0000274 if (isUndef()) {
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000275 if (NeedComma) OS << ',';
Evan Cheng4784f1f2009-06-30 08:49:04 +0000276 OS << "undef";
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000277 NeedComma = true;
278 }
279 if (isInternalRead()) {
280 if (NeedComma) OS << ',';
281 OS << "internal";
282 NeedComma = true;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000283 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000284 }
Chris Lattner31530612009-06-24 17:54:48 +0000285 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000286 }
287 break;
288 case MachineOperand::MO_Immediate:
289 OS << getImm();
290 break;
Devang Patel8594d422011-06-24 20:46:11 +0000291 case MachineOperand::MO_CImmediate:
292 getCImm()->getValue().print(OS, false);
293 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000294 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000295 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000296 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000297 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000298 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000299 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000300 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000301 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000302 break;
303 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000304 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000305 break;
306 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000307 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000308 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000309 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000310 break;
311 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000312 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000313 break;
314 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000315 OS << "<ga:";
316 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000317 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000318 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000319 break;
320 case MachineOperand::MO_ExternalSymbol:
321 OS << "<es:" << getSymbolName();
322 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000323 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000324 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000325 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000326 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000327 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000328 OS << '>';
329 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000330 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000331 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000332 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000333 case MachineOperand::MO_Metadata:
334 OS << '<';
335 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
336 OS << '>';
337 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000338 case MachineOperand::MO_MCSymbol:
339 OS << "<MCSym=" << *getMCSymbol() << '>';
340 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000341 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000342
Chris Lattner31530612009-06-24 17:54:48 +0000343 if (unsigned TF = getTargetFlags())
344 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000345}
346
347//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000348// MachineMemOperand Implementation
349//===----------------------------------------------------------------------===//
350
Chris Lattner40a858f2010-09-21 05:39:30 +0000351/// getAddrSpace - Return the LLVM IR address space number that this pointer
352/// points into.
353unsigned MachinePointerInfo::getAddrSpace() const {
354 if (V == 0) return 0;
355 return cast<PointerType>(V->getType())->getAddressSpace();
356}
357
Chris Lattnere8639032010-09-21 06:22:23 +0000358/// getConstantPool - Return a MachinePointerInfo record that refers to the
359/// constant pool.
360MachinePointerInfo MachinePointerInfo::getConstantPool() {
361 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
362}
363
364/// getFixedStack - Return a MachinePointerInfo record that refers to the
365/// the specified FrameIndex.
366MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
367 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
368}
369
Chris Lattner1daa6f42010-09-21 06:43:24 +0000370MachinePointerInfo MachinePointerInfo::getJumpTable() {
371 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
372}
373
374MachinePointerInfo MachinePointerInfo::getGOT() {
375 return MachinePointerInfo(PseudoSourceValue::getGOT());
376}
Chris Lattner40a858f2010-09-21 05:39:30 +0000377
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000378MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
379 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
380}
381
Chris Lattnerda39c392010-09-21 04:32:08 +0000382MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000383 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000384 const MDNode *TBAAInfo,
385 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000386 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000387 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000388 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000389 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
390 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000391 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000392 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000393}
394
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000395/// Profile - Gather unique data for the object.
396///
397void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000398 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000399 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000400 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000401 ID.AddInteger(Flags);
402}
403
Dan Gohmanc76909a2009-09-25 20:36:54 +0000404void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
405 // The Value and Offset may differ due to CSE. But the flags and size
406 // should be the same.
407 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
408 assert(MMO->getSize() == getSize() && "Size mismatch!");
409
410 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
411 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000412 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
413 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000414 // Also update the base and offset, because the new alignment may
415 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000416 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000417 }
418}
419
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000420/// getAlignment - Return the minimum known alignment in bytes of the
421/// actual memory reference.
422uint64_t MachineMemOperand::getAlignment() const {
423 return MinAlign(getBaseAlignment(), getOffset());
424}
425
Dan Gohmanc76909a2009-09-25 20:36:54 +0000426raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
427 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000428 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000429
Dan Gohmanc76909a2009-09-25 20:36:54 +0000430 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000431 OS << "Volatile ";
432
Dan Gohmanc76909a2009-09-25 20:36:54 +0000433 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000434 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000435 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000436 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000437 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000438
Dan Gohmancd26ec52009-09-23 01:33:16 +0000439 // Print the address information.
440 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000441 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000442 OS << "<unknown>";
443 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000444 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000445
446 // If the alignment of the memory reference itself differs from the alignment
447 // of the base pointer, print the base alignment explicitly, next to the base
448 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000449 if (MMO.getBaseAlignment() != MMO.getAlignment())
450 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000451
Dan Gohmanc76909a2009-09-25 20:36:54 +0000452 if (MMO.getOffset() != 0)
453 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000454 OS << "]";
455
456 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000457 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
458 MMO.getBaseAlignment() != MMO.getSize())
459 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000460
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000461 // Print TBAA info.
462 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
463 OS << "(tbaa=";
464 if (TBAAInfo->getNumOperands() > 0)
465 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
466 else
467 OS << "<unknown>";
468 OS << ")";
469 }
470
Bill Wendlingd65ba722011-04-29 23:45:22 +0000471 // Print nontemporal info.
472 if (MMO.isNonTemporal())
473 OS << "(nontemporal)";
474
Dan Gohmancd26ec52009-09-23 01:33:16 +0000475 return OS;
476}
477
Dan Gohmance42e402008-07-07 20:32:02 +0000478//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000479// MachineInstr Implementation
480//===----------------------------------------------------------------------===//
481
Evan Chengc0f64ff2006-11-27 23:37:22 +0000482/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000483/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000484MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000485 : MCID(0), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000486 NumMemRefs(0), MemRefs(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000487 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000488 // Make sure that we get added to a machine basicblock
489 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000490}
491
Evan Cheng67f660c2006-11-30 07:08:44 +0000492void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000493 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000494 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000495 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000496 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000497 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000498 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000499}
500
Bob Wilson0855cad2010-04-09 04:34:03 +0000501/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
502/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000503/// the MCInstrDesc.
504MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000505 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000506 NumMemRefs(0), MemRefs(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000507 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000508 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000509 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
510 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000511 if (!NoImp)
512 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000513 // Make sure that we get added to a machine basicblock
514 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000515}
516
Dale Johannesen06efc022009-01-27 23:20:29 +0000517/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000518MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000519 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000520 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000521 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000522 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000523 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000524 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
525 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000526 if (!NoImp)
527 addImplicitDefUseOperands();
528 // Make sure that we get added to a machine basicblock
529 LeakDetector::addGarbageObject(this);
530}
531
532/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000533/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000534/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000535MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000536 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000537 NumMemRefs(0), MemRefs(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000538 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000539 unsigned NumImplicitOps =
540 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000541 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000542 addImplicitDefUseOperands();
543 // Make sure that we get added to a machine basicblock
544 LeakDetector::addGarbageObject(this);
545 MBB->push_back(this); // Add instruction to end of basic block!
546}
547
548/// MachineInstr ctor - As above, but with a DebugLoc.
549///
550MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000551 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000552 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000553 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000554 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000555 unsigned NumImplicitOps =
556 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000557 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000558 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000559 // Make sure that we get added to a machine basicblock
560 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000561 MBB->push_back(this); // Add instruction to end of basic block!
562}
563
Misha Brukmance22e762004-07-09 14:45:17 +0000564/// MachineInstr ctor - Copies MachineInstr arg exactly
565///
Evan Cheng1ed99222008-07-19 00:37:25 +0000566MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000567 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000568 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000569 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000570 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000571
Misha Brukmance22e762004-07-09 14:45:17 +0000572 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000573 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
574 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000575
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000576 // Copy all the flags.
577 Flags = MI.Flags;
578
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000579 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000580 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000581
582 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000583}
584
Misha Brukmance22e762004-07-09 14:45:17 +0000585MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000586 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000587#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000588 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000589 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000590 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000591 "Reg operand def/use list corrupted");
592 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000593#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000594}
595
Chris Lattner62ed6b92008-01-01 01:12:31 +0000596/// getRegInfo - If this instruction is embedded into a MachineFunction,
597/// return the MachineRegisterInfo object for the current function, otherwise
598/// return null.
599MachineRegisterInfo *MachineInstr::getRegInfo() {
600 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000601 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000602 return 0;
603}
604
605/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
606/// this instruction from their respective use lists. This requires that the
607/// operands already be on their use lists.
608void MachineInstr::RemoveRegOperandsFromUseLists() {
609 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000610 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000611 Operands[i].RemoveRegOperandFromRegInfo();
612 }
613}
614
615/// AddRegOperandsToUseLists - Add all of the register operands in
616/// this instruction from their respective use lists. This requires that the
617/// operands not be on their use lists yet.
618void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
619 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000620 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000621 Operands[i].AddRegOperandToRegInfo(&RegInfo);
622 }
623}
624
625
626/// addOperand - Add the specified operand to the instruction. If it is an
627/// implicit operand, it is added to the end of the operand list. If it is
628/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000629/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000630void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000631 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000632 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000633 MachineRegisterInfo *RegInfo = getRegInfo();
634
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000635 // If the Operands backing store is reallocated, all register operands must
636 // be removed and re-added to RegInfo. It is storing pointers to operands.
637 bool Reallocate = RegInfo &&
638 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000639
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000640 // Find the insert location for the new operand. Implicit registers go at
641 // the end, everything goes before the implicit regs.
642 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000643
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000644 // Remove all the implicit operands from RegInfo if they need to be shifted.
645 // FIXME: Allow mixed explicit and implicit operands on inline asm.
646 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
647 // implicit-defs, but they must not be moved around. See the FIXME in
648 // InstrEmitter.cpp.
649 if (!isImpReg && !isInlineAsm()) {
650 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
651 --OpNo;
652 if (RegInfo)
653 Operands[OpNo].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000654 }
655 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000656
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000657 // OpNo now points as the desired insertion point. Unless this is a variadic
658 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
659 assert((isImpReg || MCID->isVariadic() || OpNo < MCID->getNumOperands()) &&
660 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000661
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000662 // All operands from OpNo have been removed from RegInfo. If the Operands
663 // backing store needs to be reallocated, we also need to remove any other
664 // register operands.
665 if (Reallocate)
666 for (unsigned i = 0; i != OpNo; ++i)
667 if (Operands[i].isReg())
668 Operands[i].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000669
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000670 // Insert the new operand at OpNo.
671 Operands.insert(Operands.begin() + OpNo, Op);
672 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000673
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000674 // The Operands backing store has now been reallocated, so we can re-add the
675 // operands before OpNo.
676 if (Reallocate)
677 for (unsigned i = 0; i != OpNo; ++i)
678 if (Operands[i].isReg())
679 Operands[i].AddRegOperandToRegInfo(RegInfo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000680
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000681 // When adding a register operand, tell RegInfo about it.
682 if (Operands[OpNo].isReg()) {
683 // Add the new operand to RegInfo, even when RegInfo is NULL.
684 // This will initialize the linked list pointers.
685 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
686 // If the register operand is flagged as early, mark the operand as such.
687 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
688 Operands[OpNo].setIsEarlyClobber(true);
689 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000690
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000691 // Re-add all the implicit ops.
692 if (RegInfo) {
693 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000694 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000695 Operands[i].AddRegOperandToRegInfo(RegInfo);
696 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000697 }
698}
699
700/// RemoveOperand - Erase an operand from an instruction, leaving it with one
701/// fewer operand than it started with.
702///
703void MachineInstr::RemoveOperand(unsigned OpNo) {
704 assert(OpNo < Operands.size() && "Invalid operand number");
Jim Grosbachee61d672011-08-24 16:44:17 +0000705
Chris Lattner62ed6b92008-01-01 01:12:31 +0000706 // Special case removing the last one.
707 if (OpNo == Operands.size()-1) {
708 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000709 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000710 Operands.back().RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000711
Chris Lattner62ed6b92008-01-01 01:12:31 +0000712 Operands.pop_back();
713 return;
714 }
715
716 // Otherwise, we are removing an interior operand. If we have reginfo to
717 // update, remove all operands that will be shifted down from their reg lists,
718 // move everything down, then re-add them.
719 MachineRegisterInfo *RegInfo = getRegInfo();
720 if (RegInfo) {
721 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000722 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000723 Operands[i].RemoveRegOperandFromRegInfo();
724 }
725 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000726
Chris Lattner62ed6b92008-01-01 01:12:31 +0000727 Operands.erase(Operands.begin()+OpNo);
728
729 if (RegInfo) {
730 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000731 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000732 Operands[i].AddRegOperandToRegInfo(RegInfo);
733 }
734 }
735}
736
Dan Gohmanc76909a2009-09-25 20:36:54 +0000737/// addMemOperand - Add a MachineMemOperand to the machine instruction.
738/// This function should be used only occasionally. The setMemRefs function
739/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000740void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000741 MachineMemOperand *MO) {
742 mmo_iterator OldMemRefs = MemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000743 uint16_t OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000744
Benjamin Kramer861ea232012-03-16 16:39:27 +0000745 uint16_t NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000746 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000747
Benjamin Kramer861ea232012-03-16 16:39:27 +0000748 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000749 NewMemRefs[NewNum - 1] = MO;
750
751 MemRefs = NewMemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000752 NumMemRefs = NewNum;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000753}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000754
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000755bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000756 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000757 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000758 while (MII != MBB->end() && MII->isInsideBundle()) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000759 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000760 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000761 return true;
762 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000763 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000764 return false;
765 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000766 ++MII;
767 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000768
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000769 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000770}
771
Evan Cheng506049f2010-03-03 01:44:33 +0000772bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
773 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000774 // If opcodes or number of operands are not the same then the two
775 // instructions are obviously not identical.
776 if (Other->getOpcode() != getOpcode() ||
777 Other->getNumOperands() != getNumOperands())
778 return false;
779
Evan Chengddfd1372011-12-14 02:11:42 +0000780 if (isBundle()) {
781 // Both instructions are bundles, compare MIs inside the bundle.
782 MachineBasicBlock::const_instr_iterator I1 = *this;
783 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
784 MachineBasicBlock::const_instr_iterator I2 = *Other;
785 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
786 while (++I1 != E1 && I1->isInsideBundle()) {
787 ++I2;
788 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
789 return false;
790 }
791 }
792
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000793 // Check operands to make sure they match.
794 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
795 const MachineOperand &MO = getOperand(i);
796 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000797 if (!MO.isReg()) {
798 if (!MO.isIdenticalTo(OMO))
799 return false;
800 continue;
801 }
802
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000803 // Clients may or may not want to ignore defs when testing for equality.
804 // For example, machine CSE pass only cares about finding common
805 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000806 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000807 if (Check == IgnoreDefs)
808 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000809 else if (Check == IgnoreVRegDefs) {
810 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
811 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
812 if (MO.getReg() != OMO.getReg())
813 return false;
814 } else {
815 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000816 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000817 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
818 return false;
819 }
820 } else {
821 if (!MO.isIdenticalTo(OMO))
822 return false;
823 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
824 return false;
825 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000826 }
Devang Patel9194c672011-07-07 17:45:33 +0000827 // If DebugLoc does not match then two dbg.values are not identical.
828 if (isDebugValue())
829 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
830 && getDebugLoc() != Other->getDebugLoc())
831 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000832 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000833}
834
Chris Lattner48d7c062006-04-17 21:35:41 +0000835/// removeFromParent - This method unlinks 'this' from the containing basic
836/// block, and returns it, but does not delete it.
837MachineInstr *MachineInstr::removeFromParent() {
838 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000839
840 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000841 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000842 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000843 MachineBasicBlock::instr_iterator MII = *this; ++MII;
844 MachineBasicBlock::instr_iterator E = MBB->instr_end();
845 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000846 MachineInstr *MI = &*MII;
847 ++MII;
848 MBB->remove(MI);
849 }
850 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000851 getParent()->remove(this);
852 return this;
853}
854
855
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000856/// eraseFromParent - This method unlinks 'this' from the containing basic
857/// block, and deletes it.
858void MachineInstr::eraseFromParent() {
859 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000860 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000861 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000862 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000863 MachineBasicBlock::instr_iterator MII = *this; ++MII;
864 MachineBasicBlock::instr_iterator E = MBB->instr_end();
865 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000866 MachineInstr *MI = &*MII;
867 ++MII;
868 MBB->erase(MI);
869 }
870 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000871 getParent()->erase(this);
872}
873
874
Evan Cheng19e3f312007-05-15 01:26:09 +0000875/// getNumExplicitOperands - Returns the number of non-implicit operands.
876///
877unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000878 unsigned NumOperands = MCID->getNumOperands();
879 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000880 return NumOperands;
881
Dan Gohman9407cd42009-04-15 17:59:11 +0000882 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
883 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000884 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000885 NumOperands++;
886 }
887 return NumOperands;
888}
889
Andrew Trick99a7a132012-02-08 02:17:25 +0000890/// isBundled - Return true if this instruction part of a bundle. This is true
891/// if either itself or its following instruction is marked "InsideBundle".
892bool MachineInstr::isBundled() const {
893 if (isInsideBundle())
894 return true;
895 MachineBasicBlock::const_instr_iterator nextMI = this;
896 ++nextMI;
897 return nextMI != Parent->instr_end() && nextMI->isInsideBundle();
898}
899
Evan Chengc36b7062011-01-07 23:50:32 +0000900bool MachineInstr::isStackAligningInlineAsm() const {
901 if (isInlineAsm()) {
902 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
903 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
904 return true;
905 }
906 return false;
907}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000908
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000909int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
910 unsigned *GroupNo) const {
911 assert(isInlineAsm() && "Expected an inline asm instruction");
912 assert(OpIdx < getNumOperands() && "OpIdx out of range");
913
914 // Ignore queries about the initial operands.
915 if (OpIdx < InlineAsm::MIOp_FirstOperand)
916 return -1;
917
918 unsigned Group = 0;
919 unsigned NumOps;
920 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
921 i += NumOps) {
922 const MachineOperand &FlagMO = getOperand(i);
923 // If we reach the implicit register operands, stop looking.
924 if (!FlagMO.isImm())
925 return -1;
926 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
927 if (i + NumOps > OpIdx) {
928 if (GroupNo)
929 *GroupNo = Group;
930 return i;
931 }
932 ++Group;
933 }
934 return -1;
935}
936
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000937const TargetRegisterClass*
938MachineInstr::getRegClassConstraint(unsigned OpIdx,
939 const TargetInstrInfo *TII,
940 const TargetRegisterInfo *TRI) const {
941 // Most opcodes have fixed constraints in their MCInstrDesc.
942 if (!isInlineAsm())
943 return TII->getRegClass(getDesc(), OpIdx, TRI);
944
945 if (!getOperand(OpIdx).isReg())
946 return NULL;
947
948 // For tied uses on inline asm, get the constraint from the def.
949 unsigned DefIdx;
950 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
951 OpIdx = DefIdx;
952
953 // Inline asm stores register class constraints in the flag word.
954 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
955 if (FlagIdx < 0)
956 return NULL;
957
958 unsigned Flag = getOperand(FlagIdx).getImm();
959 unsigned RCID;
960 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
961 return TRI->getRegClass(RCID);
962
963 // Assume that all registers in a memory operand are pointers.
964 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
965 return TRI->getPointerRegClass();
966
967 return NULL;
968}
969
Evan Chengddfd1372011-12-14 02:11:42 +0000970/// getBundleSize - Return the number of instructions inside the MI bundle.
971unsigned MachineInstr::getBundleSize() const {
972 assert(isBundle() && "Expecting a bundle");
973
974 MachineBasicBlock::const_instr_iterator I = *this;
975 unsigned Size = 0;
976 while ((++I)->isInsideBundle()) {
977 ++Size;
978 }
979 assert(Size > 1 && "Malformed bundle");
980
981 return Size;
982}
983
Evan Chengfaa51072007-04-26 19:00:32 +0000984/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000985/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000986/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000987int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
988 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000989 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000990 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000991 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000992 continue;
993 unsigned MOReg = MO.getReg();
994 if (!MOReg)
995 continue;
996 if (MOReg == Reg ||
997 (TRI &&
998 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
999 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1000 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001001 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001002 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001003 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001004 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001005}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001006
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001007/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1008/// indicating if this instruction reads or writes Reg. This also considers
1009/// partial defines.
1010std::pair<bool,bool>
1011MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1012 SmallVectorImpl<unsigned> *Ops) const {
1013 bool PartDef = false; // Partial redefine.
1014 bool FullDef = false; // Full define.
1015 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001016
1017 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1018 const MachineOperand &MO = getOperand(i);
1019 if (!MO.isReg() || MO.getReg() != Reg)
1020 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001021 if (Ops)
1022 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001023 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001024 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001025 else if (MO.getSubReg() && !MO.isUndef())
1026 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001027 PartDef = true;
1028 else
1029 FullDef = true;
1030 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001031 // A partial redefine uses Reg unless there is also a full define.
1032 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001033}
1034
Evan Cheng6130f662008-03-05 00:59:57 +00001035/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001036/// the specified register or -1 if it is not found. If isDead is true, defs
1037/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1038/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001039int
1040MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1041 const TargetRegisterInfo *TRI) const {
1042 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001043 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001044 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001045 // Accept regmask operands when Overlap is set.
1046 // Ignore them when looking for a specific def operand (Overlap == false).
1047 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1048 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001049 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001050 continue;
1051 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001052 bool Found = (MOReg == Reg);
1053 if (!Found && TRI && isPhys &&
1054 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1055 if (Overlap)
1056 Found = TRI->regsOverlap(MOReg, Reg);
1057 else
1058 Found = TRI->isSubRegister(MOReg, Reg);
1059 }
1060 if (Found && (!isDead || MO.isDead()))
1061 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001062 }
Evan Cheng6130f662008-03-05 00:59:57 +00001063 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001064}
Evan Cheng19e3f312007-05-15 01:26:09 +00001065
Evan Chengf277ee42007-05-29 18:35:22 +00001066/// findFirstPredOperandIdx() - Find the index of the first operand in the
1067/// operand list that is used to represent the predicate. It returns -1 if
1068/// none is found.
1069int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001070 // Don't call MCID.findFirstPredOperandIdx() because this variant
1071 // is sometimes called on an instruction that's not yet complete, and
1072 // so the number of operands is less than the MCID indicates. In
1073 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001074 const MCInstrDesc &MCID = getDesc();
1075 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001076 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001077 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001078 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001079 }
1080
Evan Chengf277ee42007-05-29 18:35:22 +00001081 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001082}
Jim Grosbachee61d672011-08-24 16:44:17 +00001083
Bob Wilsond9df5012009-04-09 17:16:43 +00001084/// isRegTiedToUseOperand - Given the index of a register def operand,
1085/// check if the register def is tied to a source operand, due to either
1086/// two-address elimination or inline assembly constraints. Returns the
1087/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001088bool MachineInstr::
1089isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001090 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001091 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001092 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001093 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001094 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001095 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001096 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001097 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1098 if (FlagIdx < 0)
1099 return false;
1100
1101 // Which part of the group is DefOpIdx?
1102 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1103
Evan Chengc36b7062011-01-07 23:50:32 +00001104 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1105 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001106 const MachineOperand &FMO = getOperand(i);
1107 if (!FMO.isImm())
1108 continue;
1109 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1110 continue;
1111 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001112 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001113 Idx == DefNo) {
1114 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001115 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001116 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001117 }
Evan Chengfb112882009-03-23 08:01:15 +00001118 }
Evan Chengef5d0702009-06-24 02:05:51 +00001119 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001120 }
1121
Bob Wilsond9df5012009-04-09 17:16:43 +00001122 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001123 const MCInstrDesc &MCID = getDesc();
1124 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001125 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001126 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001127 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001128 if (UseOpIdx)
1129 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001130 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001131 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001132 }
1133 return false;
1134}
1135
Evan Chenga24752f2009-03-19 20:30:06 +00001136/// isRegTiedToDefOperand - Return true if the operand of the specified index
1137/// is a register use and it is tied to an def operand. It also returns the def
1138/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001139bool MachineInstr::
1140isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001141 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001142 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001143 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001144 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001145
1146 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001147 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1148 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001149 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001150
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001151 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001152 unsigned DefNo;
1153 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1154 if (!DefOpIdx)
1155 return true;
1156
Evan Chengc36b7062011-01-07 23:50:32 +00001157 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001158 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001159 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001160 while (DefNo) {
1161 const MachineOperand &FMO = getOperand(DefIdx);
1162 assert(FMO.isImm());
1163 // Skip over this def.
1164 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1165 --DefNo;
1166 }
Evan Chengef5d0702009-06-24 02:05:51 +00001167 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001168 return true;
1169 }
1170 return false;
1171 }
1172
Evan Chenge837dea2011-06-28 19:10:37 +00001173 const MCInstrDesc &MCID = getDesc();
1174 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001175 return false;
1176 const MachineOperand &MO = getOperand(UseOpIdx);
1177 if (!MO.isReg() || !MO.isUse())
1178 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001179 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001180 if (DefIdx == -1)
1181 return false;
1182 if (DefOpIdx)
1183 *DefOpIdx = (unsigned)DefIdx;
1184 return true;
1185}
1186
Dan Gohmane6cd7572010-05-13 20:34:42 +00001187/// clearKillInfo - Clears kill flags on all operands.
1188///
1189void MachineInstr::clearKillInfo() {
1190 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1191 MachineOperand &MO = getOperand(i);
1192 if (MO.isReg() && MO.isUse())
1193 MO.setIsKill(false);
1194 }
1195}
1196
Evan Cheng576d1232006-12-06 08:27:42 +00001197/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1198///
1199void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1200 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1201 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001202 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001203 continue;
1204 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1205 MachineOperand &MOp = getOperand(j);
1206 if (!MOp.isIdenticalTo(MO))
1207 continue;
1208 if (MO.isKill())
1209 MOp.setIsKill();
1210 else
1211 MOp.setIsDead();
1212 break;
1213 }
1214 }
1215}
1216
Evan Cheng19e3f312007-05-15 01:26:09 +00001217/// copyPredicates - Copies predicate operand(s) from MI.
1218void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001219 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001220
Evan Chenge837dea2011-06-28 19:10:37 +00001221 const MCInstrDesc &MCID = MI->getDesc();
1222 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001223 return;
1224 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001225 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001226 // Predicated operands must be last operands.
1227 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001228 }
1229 }
1230}
1231
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001232void MachineInstr::substituteRegister(unsigned FromReg,
1233 unsigned ToReg,
1234 unsigned SubIdx,
1235 const TargetRegisterInfo &RegInfo) {
1236 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1237 if (SubIdx)
1238 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1239 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1240 MachineOperand &MO = getOperand(i);
1241 if (!MO.isReg() || MO.getReg() != FromReg)
1242 continue;
1243 MO.substPhysReg(ToReg, RegInfo);
1244 }
1245 } else {
1246 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1247 MachineOperand &MO = getOperand(i);
1248 if (!MO.isReg() || MO.getReg() != FromReg)
1249 continue;
1250 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1251 }
1252 }
1253}
1254
Evan Cheng9f1c8312008-07-03 09:09:37 +00001255/// isSafeToMove - Return true if it is safe to move this instruction. If
1256/// SawStore is set to true, it means that there is a store (or call) between
1257/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001258bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001259 AliasAnalysis *AA,
1260 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001261 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001262 if (mayStore() || isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001263 SawStore = true;
1264 return false;
1265 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001266
1267 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001268 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001269 return false;
1270
1271 // See if this instruction does a load. If so, we have to guarantee that the
1272 // loaded value doesn't change between the load and the its intended
1273 // destination. The check for isInvariantLoad gives the targe the chance to
1274 // classify the load as always returning a constant, e.g. a constant pool
1275 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001276 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001277 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001278 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001279 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001280
Evan Chengb27087f2008-03-13 00:44:09 +00001281 return true;
1282}
1283
Evan Chengdf3b9932008-08-27 20:33:50 +00001284/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1285/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001286bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001287 AliasAnalysis *AA,
1288 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001289 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001290 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001291 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001292 return false;
1293 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001294 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001295 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001296 continue;
1297 // FIXME: For now, do not remat any instruction with register operands.
1298 // Later on, we can loosen the restriction is the register operands have
1299 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001300 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001301 // partially).
1302 if (MO.isUse())
1303 return false;
1304 else if (!MO.isDead() && MO.getReg() != DstReg)
1305 return false;
1306 }
1307 return true;
1308}
1309
Dan Gohman3e4fb702008-09-24 00:06:15 +00001310/// hasVolatileMemoryRef - Return true if this instruction may have a
1311/// volatile memory reference, or if the information describing the
1312/// memory reference is not available. Return false if it is known to
1313/// have no volatile memory references.
1314bool MachineInstr::hasVolatileMemoryRef() const {
1315 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001316 if (!mayStore() &&
1317 !mayLoad() &&
1318 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001319 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001320 return false;
1321
1322 // Otherwise, if the instruction has no memory reference information,
1323 // conservatively assume it wasn't preserved.
1324 if (memoperands_empty())
1325 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001326
Dan Gohman3e4fb702008-09-24 00:06:15 +00001327 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001328 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1329 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001330 return true;
1331
1332 return false;
1333}
1334
Dan Gohmane33f44c2009-10-07 17:38:06 +00001335/// isInvariantLoad - Return true if this instruction is loading from a
1336/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001337/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001338/// of a function if it does not change. This should only return true of
1339/// *all* loads the instruction does are invariant (if it does multiple loads).
1340bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1341 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001342 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001343 return false;
1344
1345 // If the instruction has lost its memoperands, conservatively assume that
1346 // it may not be an invariant load.
1347 if (memoperands_empty())
1348 return false;
1349
1350 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1351
1352 for (mmo_iterator I = memoperands_begin(),
1353 E = memoperands_end(); I != E; ++I) {
1354 if ((*I)->isVolatile()) return false;
1355 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001356 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001357
1358 if (const Value *V = (*I)->getValue()) {
1359 // A load from a constant PseudoSourceValue is invariant.
1360 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1361 if (PSV->isConstant(MFI))
1362 continue;
1363 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001364 if (AA && AA->pointsToConstantMemory(
1365 AliasAnalysis::Location(V, (*I)->getSize(),
1366 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001367 continue;
1368 }
1369
1370 // Otherwise assume conservatively.
1371 return false;
1372 }
1373
1374 // Everything checks out.
1375 return true;
1376}
1377
Evan Cheng229694f2009-12-03 02:31:43 +00001378/// isConstantValuePHI - If the specified instruction is a PHI that always
1379/// merges together the same virtual register, return the register, otherwise
1380/// return 0.
1381unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001382 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001383 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001384 assert(getNumOperands() >= 3 &&
1385 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001386
1387 unsigned Reg = getOperand(1).getReg();
1388 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1389 if (getOperand(i).getReg() != Reg)
1390 return 0;
1391 return Reg;
1392}
1393
Evan Chengc36b7062011-01-07 23:50:32 +00001394bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001395 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001396 return true;
1397 if (isInlineAsm()) {
1398 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1399 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1400 return true;
1401 }
1402
1403 return false;
1404}
1405
Evan Chenga57fabe2010-04-08 20:02:37 +00001406/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1407///
1408bool MachineInstr::allDefsAreDead() const {
1409 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1410 const MachineOperand &MO = getOperand(i);
1411 if (!MO.isReg() || MO.isUse())
1412 continue;
1413 if (!MO.isDead())
1414 return false;
1415 }
1416 return true;
1417}
1418
Evan Chengc8f46c42010-10-22 21:49:09 +00001419/// copyImplicitOps - Copy implicit register operands from specified
1420/// instruction to this instruction.
1421void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1422 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1423 i != e; ++i) {
1424 const MachineOperand &MO = MI->getOperand(i);
1425 if (MO.isReg() && MO.isImplicit())
1426 addOperand(MO);
1427 }
1428}
1429
Brian Gaeke21326fc2004-02-13 04:39:32 +00001430void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001431 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001432}
1433
Jim Grosbachee61d672011-08-24 16:44:17 +00001434static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001435 raw_ostream &CommentOS) {
1436 const LLVMContext &Ctx = MF->getFunction()->getContext();
1437 if (!DL.isUnknown()) { // Print source line info.
1438 DIScope Scope(DL.getScope(Ctx));
1439 // Omit the directory, because it's likely to be long and uninteresting.
1440 if (Scope.Verify())
1441 CommentOS << Scope.getFilename();
1442 else
1443 CommentOS << "<unknown>";
1444 CommentOS << ':' << DL.getLine();
1445 if (DL.getCol() != 0)
1446 CommentOS << ':' << DL.getCol();
1447 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1448 if (!InlinedAtDL.isUnknown()) {
1449 CommentOS << " @[ ";
1450 printDebugLoc(InlinedAtDL, MF, CommentOS);
1451 CommentOS << " ]";
1452 }
1453 }
1454}
1455
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001456void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001457 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1458 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001459 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001460 if (const MachineBasicBlock *MBB = getParent()) {
1461 MF = MBB->getParent();
1462 if (!TM && MF)
1463 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001464 if (MF)
1465 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001466 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001467
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001468 // Save a list of virtual registers.
1469 SmallVector<unsigned, 8> VirtRegs;
1470
Dan Gohman0ba90f32009-10-31 20:19:03 +00001471 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001472 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001473 for (; StartOp < e && getOperand(StartOp).isReg() &&
1474 getOperand(StartOp).isDef() &&
1475 !getOperand(StartOp).isImplicit();
1476 ++StartOp) {
1477 if (StartOp != 0) OS << ", ";
1478 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001479 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001480 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001481 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001482 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001483
Dan Gohman0ba90f32009-10-31 20:19:03 +00001484 if (StartOp != 0)
1485 OS << " = ";
1486
1487 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001488 if (TM && TM->getInstrInfo())
1489 OS << TM->getInstrInfo()->getName(getOpcode());
1490 else
1491 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001492
Dan Gohman0ba90f32009-10-31 20:19:03 +00001493 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001494 bool OmittedAnyCallClobbers = false;
1495 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001496 unsigned AsmDescOp = ~0u;
1497 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001498
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001499 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001500 // Print asm string.
1501 OS << " ";
1502 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1503
1504 // Print HasSideEffects, IsAlignStack
1505 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1506 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1507 OS << " [sideeffect]";
1508 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1509 OS << " [alignstack]";
1510
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001511 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001512 FirstOp = false;
1513 }
1514
1515
Chris Lattner6a592272002-10-30 01:55:38 +00001516 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001517 const MachineOperand &MO = getOperand(i);
1518
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001519 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001520 VirtRegs.push_back(MO.getReg());
1521
Dan Gohman80f6c582009-11-09 19:38:45 +00001522 // Omit call-clobbered registers which aren't used anywhere. This makes
1523 // call instructions much less noisy on targets where calls clobber lots
1524 // of registers. Don't rely on MO.isDead() because we may be called before
1525 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001526 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001527 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1528 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001529 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001530 const MachineRegisterInfo &MRI = MF->getRegInfo();
1531 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1532 bool HasAliasLive = false;
Craig Toppere4fd9072012-03-04 10:43:23 +00001533 for (const uint16_t *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
Dan Gohman80f6c582009-11-09 19:38:45 +00001534 unsigned AliasReg = *Alias; ++Alias)
1535 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1536 HasAliasLive = true;
1537 break;
1538 }
1539 if (!HasAliasLive) {
1540 OmittedAnyCallClobbers = true;
1541 continue;
1542 }
1543 }
1544 }
1545 }
1546
1547 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001548 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001549 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001550 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1551 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001552 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001553 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001554 OS << "opt:";
1555 }
Evan Cheng59b36552010-04-28 20:03:13 +00001556 if (isDebugValue() && MO.isMetadata()) {
1557 // Pretty print DBG_VALUE instructions.
1558 const MDNode *MD = MO.getMetadata();
1559 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1560 OS << "!\"" << MDS->getString() << '\"';
1561 else
1562 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001563 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1564 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001565 } else if (i == AsmDescOp && MO.isImm()) {
1566 // Pretty print the inline asm operand descriptor.
1567 OS << '$' << AsmOpCount++;
1568 unsigned Flag = MO.getImm();
1569 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001570 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1571 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1572 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1573 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1574 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1575 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1576 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001577 }
1578
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001579 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001580 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001581 if (TM)
1582 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1583 else
1584 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001585 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001586
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001587 unsigned TiedTo = 0;
1588 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001589 OS << " tiedto:$" << TiedTo;
1590
1591 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001592
1593 // Compute the index of the next operand descriptor.
1594 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001595 } else
1596 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001597 }
1598
1599 // Briefly indicate whether any call clobbers were omitted.
1600 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001601 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001602 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001603 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001604
Dan Gohman0ba90f32009-10-31 20:19:03 +00001605 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001606 if (Flags) {
1607 if (!HaveSemi) OS << ";"; HaveSemi = true;
1608 OS << " flags: ";
1609
1610 if (Flags & FrameSetup)
1611 OS << "FrameSetup";
1612 }
1613
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001614 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001615 if (!HaveSemi) OS << ";"; HaveSemi = true;
1616
1617 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001618 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1619 i != e; ++i) {
1620 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001621 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001622 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001623 }
1624 }
1625
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001626 // Print the regclass of any virtual registers encountered.
1627 if (MRI && !VirtRegs.empty()) {
1628 if (!HaveSemi) OS << ";"; HaveSemi = true;
1629 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1630 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001631 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001632 for (unsigned j = i+1; j != VirtRegs.size();) {
1633 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1634 ++j;
1635 continue;
1636 }
1637 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001638 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001639 VirtRegs.erase(VirtRegs.begin()+j);
1640 }
1641 }
1642 }
1643
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001644 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001645 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1646 if (!HaveSemi) OS << ";"; HaveSemi = true;
1647 DIVariable DV(getOperand(e - 1).getMetadata());
1648 OS << " line no:" << DV.getLineNumber();
1649 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1650 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1651 if (!InlinedAtDL.isUnknown()) {
1652 OS << " inlined @[ ";
1653 printDebugLoc(InlinedAtDL, MF, OS);
1654 OS << " ]";
1655 }
1656 }
1657 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001658 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001659 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001660 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001661 }
1662
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001663 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001664}
1665
Owen Andersonb487e722008-01-24 01:10:07 +00001666bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001667 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001668 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001669 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001670 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001671 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001672 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001673 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1674 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001675 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001676 continue;
1677 unsigned Reg = MO.getReg();
1678 if (!Reg)
1679 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001680
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001681 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001682 if (!Found) {
1683 if (MO.isKill())
1684 // The register is already marked kill.
1685 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001686 if (isPhysReg && isRegTiedToDefOperand(i))
1687 // Two-address uses of physregs must not be marked kill.
1688 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001689 MO.setIsKill();
1690 Found = true;
1691 }
1692 } else if (hasAliases && MO.isKill() &&
1693 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001694 // A super-register kill already exists.
1695 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001696 return true;
1697 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001698 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001699 }
1700 }
1701
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001702 // Trim unneeded kill operands.
1703 while (!DeadOps.empty()) {
1704 unsigned OpIdx = DeadOps.back();
1705 if (getOperand(OpIdx).isImplicit())
1706 RemoveOperand(OpIdx);
1707 else
1708 getOperand(OpIdx).setIsKill(false);
1709 DeadOps.pop_back();
1710 }
1711
Bill Wendling4a23d722008-03-03 22:14:33 +00001712 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001713 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001714 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001715 addOperand(MachineOperand::CreateReg(IncomingReg,
1716 false /*IsDef*/,
1717 true /*IsImp*/,
1718 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001719 return true;
1720 }
Dan Gohman3f629402008-09-03 15:56:16 +00001721 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001722}
1723
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001724void MachineInstr::clearRegisterKills(unsigned Reg,
1725 const TargetRegisterInfo *RegInfo) {
1726 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1727 RegInfo = 0;
1728 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1729 MachineOperand &MO = getOperand(i);
1730 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1731 continue;
1732 unsigned OpReg = MO.getReg();
1733 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1734 MO.setIsKill(false);
1735 }
1736}
1737
Owen Andersonb487e722008-01-24 01:10:07 +00001738bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001739 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001740 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001741 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001742 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001743 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001744 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001745 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1746 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001747 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001748 continue;
1749 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001750 if (!Reg)
1751 continue;
1752
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001753 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001754 MO.setIsDead();
1755 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001756 } else if (hasAliases && MO.isDead() &&
1757 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001758 // There exists a super-register that's marked dead.
1759 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001760 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001761 if (RegInfo->getSubRegisters(IncomingReg) &&
1762 RegInfo->getSuperRegisters(Reg) &&
1763 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001764 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001765 }
1766 }
1767
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001768 // Trim unneeded dead operands.
1769 while (!DeadOps.empty()) {
1770 unsigned OpIdx = DeadOps.back();
1771 if (getOperand(OpIdx).isImplicit())
1772 RemoveOperand(OpIdx);
1773 else
1774 getOperand(OpIdx).setIsDead(false);
1775 DeadOps.pop_back();
1776 }
1777
Dan Gohman3f629402008-09-03 15:56:16 +00001778 // If not found, this means an alias of one of the operands is dead. Add a
1779 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001780 if (Found || !AddIfNotFound)
1781 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001782
Chris Lattner31530612009-06-24 17:54:48 +00001783 addOperand(MachineOperand::CreateReg(IncomingReg,
1784 true /*IsDef*/,
1785 true /*IsImp*/,
1786 false /*IsKill*/,
1787 true /*IsDead*/));
1788 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001789}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001790
1791void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1792 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001793 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1794 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1795 if (MO)
1796 return;
1797 } else {
1798 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1799 const MachineOperand &MO = getOperand(i);
1800 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1801 MO.getSubReg() == 0)
1802 return;
1803 }
1804 }
1805 addOperand(MachineOperand::CreateReg(IncomingReg,
1806 true /*IsDef*/,
1807 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001808}
Evan Cheng67eaa082010-03-03 23:37:30 +00001809
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001810void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001811 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001812 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001813 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1814 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001815 if (MO.isRegMask()) {
1816 HasRegMask = true;
1817 continue;
1818 }
Dan Gohmandb497122010-06-18 23:28:01 +00001819 if (!MO.isReg() || !MO.isDef()) continue;
1820 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001821 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001822 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001823 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1824 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001825 if (TRI.regsOverlap(*I, Reg)) {
1826 Dead = false;
1827 break;
1828 }
1829 // If there are no uses, including partial uses, the def is dead.
1830 if (Dead) MO.setIsDead();
1831 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001832
1833 // This is a call with a register mask operand.
1834 // Mask clobbers are always dead, so add defs for the non-dead defines.
1835 if (HasRegMask)
1836 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1837 I != E; ++I)
1838 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001839}
1840
Evan Cheng67eaa082010-03-03 23:37:30 +00001841unsigned
1842MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001843 // Build up a buffer of hash code components.
1844 //
1845 // FIXME: This is a total hack. We should have a hash_value overload for
1846 // MachineOperand, but currently that doesn't work because there are many
1847 // different ideas of "equality" and thus different sets of information that
1848 // contribute to the hash code. This one happens to want to take a specific
Chandler Carruthb53a1d62012-03-07 10:13:40 +00001849 // subset. And it's still not clear that this routine uses the *correct*
1850 // subset of information when computing the hash code. The goal is to use the
1851 // same inputs for the hash code here that MachineInstr::isIdenticalTo uses to
1852 // test for equality when passed the 'IgnoreVRegDefs' filter flag. It would
1853 // be very useful to factor the selection of relevant inputs out of the two
1854 // functions and into a common routine, but it's not clear how that can be
1855 // done.
Chandler Carruthfc226252012-03-07 09:39:46 +00001856 SmallVector<size_t, 8> HashComponents;
1857 HashComponents.reserve(MI->getNumOperands() + 1);
1858 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001859 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1860 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng67eaa082010-03-03 23:37:30 +00001861 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001862 default: break;
1863 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001864 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001865 continue; // Skip virtual register defs.
Chandler Carruthfc226252012-03-07 09:39:46 +00001866 HashComponents.push_back(hash_combine(MO.getType(), MO.getReg()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001867 break;
1868 case MachineOperand::MO_Immediate:
Chandler Carruthfc226252012-03-07 09:39:46 +00001869 HashComponents.push_back(hash_combine(MO.getType(), MO.getImm()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001870 break;
1871 case MachineOperand::MO_FrameIndex:
1872 case MachineOperand::MO_ConstantPoolIndex:
1873 case MachineOperand::MO_JumpTableIndex:
Chandler Carruthfc226252012-03-07 09:39:46 +00001874 HashComponents.push_back(hash_combine(MO.getType(), MO.getIndex()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001875 break;
1876 case MachineOperand::MO_MachineBasicBlock:
Chandler Carruthfc226252012-03-07 09:39:46 +00001877 HashComponents.push_back(hash_combine(MO.getType(), MO.getMBB()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001878 break;
1879 case MachineOperand::MO_GlobalAddress:
Chandler Carruthfc226252012-03-07 09:39:46 +00001880 HashComponents.push_back(hash_combine(MO.getType(), MO.getGlobal()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001881 break;
1882 case MachineOperand::MO_BlockAddress:
Chandler Carruthfc226252012-03-07 09:39:46 +00001883 HashComponents.push_back(hash_combine(MO.getType(),
1884 MO.getBlockAddress()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001885 break;
1886 case MachineOperand::MO_MCSymbol:
Chandler Carruthfc226252012-03-07 09:39:46 +00001887 HashComponents.push_back(hash_combine(MO.getType(), MO.getMCSymbol()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001888 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001889 }
Evan Cheng67eaa082010-03-03 23:37:30 +00001890 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001891 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001892}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001893
1894void MachineInstr::emitError(StringRef Msg) const {
1895 // Find the source location cookie.
1896 unsigned LocCookie = 0;
1897 const MDNode *LocMD = 0;
1898 for (unsigned i = getNumOperands(); i != 0; --i) {
1899 if (getOperand(i-1).isMetadata() &&
1900 (LocMD = getOperand(i-1).getMetadata()) &&
1901 LocMD->getNumOperands() != 0) {
1902 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1903 LocCookie = CI->getZExtValue();
1904 break;
1905 }
1906 }
1907 }
1908
1909 if (const MachineBasicBlock *MBB = getParent())
1910 if (const MachineFunction *MF = MBB->getParent())
1911 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1912 report_fatal_error(Msg);
1913}