blob: 198974afe23b123af33a63a087ce53f9b94187a8 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000132// Use vldmia to load a Q register as a D register pair.
133// This is equivalent to VLDMD except that it has a Q register operand
134// instead of a pair of D registers.
135def VLDMQ
Jim Grosbach72db1822010-09-08 00:25:50 +0000136 : AXDI4<(outs QPR:$dst), (ins addrmode4:$addr, pred:$p),
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000137 IndexModeNone, IIC_fpLoadm,
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000138 "vldm${addr:submode}${p}\t$addr, ${dst:dregpair}", "",
139 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000140
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000141// Use vstmia to store a Q register as a D register pair.
142// This is equivalent to VSTMD except that it has a Q register operand
143// instead of a pair of D registers.
144def VSTMQ
Jim Grosbach72db1822010-09-08 00:25:50 +0000145 : AXDI4<(outs), (ins QPR:$src, addrmode4:$addr, pred:$p),
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000146 IndexModeNone, IIC_fpStorem,
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000147 "vstm${addr:submode}${p}\t$addr, ${src:dregpair}", "",
148 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000149
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000150let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000151
Bob Wilsonffde0802010-09-02 16:00:54 +0000152// Classes for VLD* pseudo-instructions with multi-register operands.
153// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQPseudo<InstrItinClass itin>
161 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
162class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000163 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000164 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000165 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000166class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000167 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000168 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000169 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000170
Bob Wilson205a5ca2009-07-08 18:11:30 +0000171// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000172class VLD1D<bits<4> op7_4, string Dt>
173 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
174 (ins addrmode6:$addr), IIC_VLD1,
175 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
176class VLD1Q<bits<4> op7_4, string Dt>
177 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000178 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson621f1952010-03-23 05:25:43 +0000179 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000180
Bob Wilson621f1952010-03-23 05:25:43 +0000181def VLD1d8 : VLD1D<0b0000, "8">;
182def VLD1d16 : VLD1D<0b0100, "16">;
183def VLD1d32 : VLD1D<0b1000, "32">;
184def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185
Bob Wilson621f1952010-03-23 05:25:43 +0000186def VLD1q8 : VLD1Q<0b0000, "8">;
187def VLD1q16 : VLD1Q<0b0100, "16">;
188def VLD1q32 : VLD1Q<0b1000, "32">;
189def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000190
Bob Wilson9d84fb32010-09-14 20:59:49 +0000191def VLD1q8Pseudo : VLDQPseudo<IIC_VLD2>;
192def VLD1q16Pseudo : VLDQPseudo<IIC_VLD2>;
193def VLD1q32Pseudo : VLDQPseudo<IIC_VLD2>;
194def VLD1q64Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000195
Bob Wilson99493b22010-03-20 17:59:03 +0000196// ...with address register writeback:
197class VLD1DWB<bits<4> op7_4, string Dt>
198 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000199 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
200 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000201 "$addr.addr = $wb", []>;
202class VLD1QWB<bits<4> op7_4, string Dt>
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000203 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000204 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000205 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000206 "$addr.addr = $wb", []>;
207
208def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
209def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
210def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
211def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
212
213def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
214def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
215def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
216def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000217
Bob Wilson9d84fb32010-09-14 20:59:49 +0000218def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
219def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
220def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
221def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000222
Bob Wilson052ba452010-03-22 18:22:06 +0000223// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000224class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000225 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000226 (ins addrmode6:$addr), IIC_VLD3, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000227 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000228class VLD1D3WB<bits<4> op7_4, string Dt>
229 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000230 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000231 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000232
233def VLD1d8T : VLD1D3<0b0000, "8">;
234def VLD1d16T : VLD1D3<0b0100, "16">;
235def VLD1d32T : VLD1D3<0b1000, "32">;
236def VLD1d64T : VLD1D3<0b1100, "64">;
237
238def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
239def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
240def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000241def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000242
Bob Wilson9d84fb32010-09-14 20:59:49 +0000243def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD3>;
244def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000245
Bob Wilson052ba452010-03-22 18:22:06 +0000246// ...with 4 registers (some of these are only for the disassembler):
247class VLD1D4<bits<4> op7_4, string Dt>
248 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000249 (ins addrmode6:$addr), IIC_VLD4, "vld1", Dt,
Bob Wilson052ba452010-03-22 18:22:06 +0000250 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000251class VLD1D4WB<bits<4> op7_4, string Dt>
252 : NLdSt<0,0b10,0b0010,op7_4,
253 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000254 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4, "vld1", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000255 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000256 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000257
Bob Wilson052ba452010-03-22 18:22:06 +0000258def VLD1d8Q : VLD1D4<0b0000, "8">;
259def VLD1d16Q : VLD1D4<0b0100, "16">;
260def VLD1d32Q : VLD1D4<0b1000, "32">;
261def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000262
263def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
264def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
265def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000266def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000267
Bob Wilson9d84fb32010-09-14 20:59:49 +0000268def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD4>;
269def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000270
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000271// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000272class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
273 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000274 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000275 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
276class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000277 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000278 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000279 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000280 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000281
Bob Wilson00bf1d92010-03-20 18:14:26 +0000282def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
283def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
284def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000285
Bob Wilson95808322010-03-18 20:18:39 +0000286def VLD2q8 : VLD2Q<0b0000, "8">;
287def VLD2q16 : VLD2Q<0b0100, "16">;
288def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000289
Bob Wilson9d84fb32010-09-14 20:59:49 +0000290def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
291def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
292def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000293
Bob Wilson9d84fb32010-09-14 20:59:49 +0000294def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD4>;
295def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD4>;
296def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000297
Bob Wilson92cb9322010-03-20 20:10:51 +0000298// ...with address register writeback:
299class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
300 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000301 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
302 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000303 "$addr.addr = $wb", []>;
304class VLD2QWB<bits<4> op7_4, string Dt>
305 : NLdSt<0, 0b10, 0b0011, op7_4,
306 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000307 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
Bob Wilson226036e2010-03-20 22:13:40 +0000308 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000309 "$addr.addr = $wb", []>;
310
311def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
312def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
313def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000314
315def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
316def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
317def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
318
Bob Wilson9d84fb32010-09-14 20:59:49 +0000319def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
320def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
321def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000322
Bob Wilson9d84fb32010-09-14 20:59:49 +0000323def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
324def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
325def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000326
Bob Wilson00bf1d92010-03-20 18:14:26 +0000327// ...with double-spaced registers (for disassembly only):
328def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
329def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
330def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000331def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
332def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
333def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000334
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000335// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000336class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
337 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000338 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000339 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000340
Bob Wilson00bf1d92010-03-20 18:14:26 +0000341def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
342def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
343def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000344
Bob Wilson9d84fb32010-09-14 20:59:49 +0000345def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
346def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
347def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000348
Bob Wilson92cb9322010-03-20 20:10:51 +0000349// ...with address register writeback:
350class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
351 : NLdSt<0, 0b10, op11_8, op7_4,
352 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000353 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
354 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000355 "$addr.addr = $wb", []>;
356
357def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
358def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
359def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000360
Bob Wilson9d84fb32010-09-14 20:59:49 +0000361def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3>;
362def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3>;
363def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000364
Bob Wilson92cb9322010-03-20 20:10:51 +0000365// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000366def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
367def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
368def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000369def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
370def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
371def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372
Bob Wilson9d84fb32010-09-14 20:59:49 +0000373def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3>;
374def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3>;
375def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000376
Bob Wilson92cb9322010-03-20 20:10:51 +0000377// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000378def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3>;
379def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3>;
380def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000381
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000382// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000383class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
384 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000385 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000386 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000387 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000388
Bob Wilson00bf1d92010-03-20 18:14:26 +0000389def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
390def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
391def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000392
Bob Wilson9d84fb32010-09-14 20:59:49 +0000393def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
394def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
395def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000396
Bob Wilson92cb9322010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
400 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000401 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
402 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000403 "$addr.addr = $wb", []>;
404
405def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
406def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
407def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000408
Bob Wilson9d84fb32010-09-14 20:59:49 +0000409def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
410def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
411def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000412
Bob Wilson92cb9322010-03-20 20:10:51 +0000413// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000414def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
415def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
416def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000417def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
418def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
419def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000420
Bob Wilson9d84fb32010-09-14 20:59:49 +0000421def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
422def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
423def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000424
Bob Wilson92cb9322010-03-20 20:10:51 +0000425// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000426def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
427def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
428def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000429
Bob Wilson8466fa12010-09-13 23:01:35 +0000430// Classes for VLD*LN pseudo-instructions with multi-register operands.
431// These are expanded to real instructions after register allocation.
432class VLDQLNPseudo<InstrItinClass itin>
433 : PseudoNLdSt<(outs QPR:$dst),
434 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
435 itin, "$src = $dst">;
436class VLDQLNWBPseudo<InstrItinClass itin>
437 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
438 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
439 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
440class VLDQQLNPseudo<InstrItinClass itin>
441 : PseudoNLdSt<(outs QQPR:$dst),
442 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
443 itin, "$src = $dst">;
444class VLDQQLNWBPseudo<InstrItinClass itin>
445 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
446 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
447 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
448class VLDQQQQLNPseudo<InstrItinClass itin>
449 : PseudoNLdSt<(outs QQQQPR:$dst),
450 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
451 itin, "$src = $dst">;
452class VLDQQQQLNWBPseudo<InstrItinClass itin>
453 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
454 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
455 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
456
Bob Wilsonb07c1712009-10-07 21:53:04 +0000457// VLD1LN : Vector Load (single element to one lane)
458// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000459
Bob Wilson243fcc52009-09-01 04:26:28 +0000460// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000461class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
462 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000463 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
464 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
465 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000466
Bob Wilson39842552010-03-22 16:43:10 +0000467def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
468def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
469def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000470
Bob Wilson8466fa12010-09-13 23:01:35 +0000471def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2>;
472def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2>;
473def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2>;
474
Bob Wilson41315282010-03-20 20:39:53 +0000475// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000476def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
477def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000478
Bob Wilson8466fa12010-09-13 23:01:35 +0000479def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2>;
480def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000481
Bob Wilsona1023642010-03-20 20:47:18 +0000482// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000483class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
484 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000485 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000486 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000487 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000488 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
489
Bob Wilson39842552010-03-22 16:43:10 +0000490def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
491def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
492def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000493
Bob Wilson8466fa12010-09-13 23:01:35 +0000494def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2>;
495def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2>;
496def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2>;
497
Bob Wilson39842552010-03-22 16:43:10 +0000498def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
499def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000500
Bob Wilson8466fa12010-09-13 23:01:35 +0000501def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2>;
502def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2>;
503
Bob Wilson243fcc52009-09-01 04:26:28 +0000504// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000505class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
506 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000507 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
508 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
509 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
510 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000511
Bob Wilson39842552010-03-22 16:43:10 +0000512def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
513def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
514def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000515
Bob Wilson8466fa12010-09-13 23:01:35 +0000516def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3>;
517def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3>;
518def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3>;
519
Bob Wilson41315282010-03-20 20:39:53 +0000520// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000521def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
522def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000523
Bob Wilson8466fa12010-09-13 23:01:35 +0000524def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3>;
525def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000526
Bob Wilsona1023642010-03-20 20:47:18 +0000527// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000528class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
529 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000530 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000531 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000532 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
533 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000534 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000535 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
536 []>;
537
Bob Wilson39842552010-03-22 16:43:10 +0000538def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
539def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
540def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000541
Bob Wilson8466fa12010-09-13 23:01:35 +0000542def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3>;
543def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3>;
544def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3>;
545
Bob Wilson39842552010-03-22 16:43:10 +0000546def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
547def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000548
Bob Wilson8466fa12010-09-13 23:01:35 +0000549def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3>;
550def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3>;
551
Bob Wilson243fcc52009-09-01 04:26:28 +0000552// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000553class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
554 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000555 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
556 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
557 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000558 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000559 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000560
Bob Wilson39842552010-03-22 16:43:10 +0000561def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
562def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
563def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000564
Bob Wilson8466fa12010-09-13 23:01:35 +0000565def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4>;
566def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4>;
567def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4>;
568
Bob Wilson41315282010-03-20 20:39:53 +0000569// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000570def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
571def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000572
Bob Wilson8466fa12010-09-13 23:01:35 +0000573def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4>;
574def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000575
Bob Wilsona1023642010-03-20 20:47:18 +0000576// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000577class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
578 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000579 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000580 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000581 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
582 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000583"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000584"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
585 []>;
586
Bob Wilson39842552010-03-22 16:43:10 +0000587def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
588def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
589def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000590
Bob Wilson8466fa12010-09-13 23:01:35 +0000591def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4>;
592def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4>;
593def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4>;
594
Bob Wilson39842552010-03-22 16:43:10 +0000595def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
596def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000597
Bob Wilson8466fa12010-09-13 23:01:35 +0000598def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4>;
599def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4>;
600
Bob Wilsonb07c1712009-10-07 21:53:04 +0000601// VLD1DUP : Vector Load (single element to all lanes)
602// VLD2DUP : Vector Load (single 2-element structure to all lanes)
603// VLD3DUP : Vector Load (single 3-element structure to all lanes)
604// VLD4DUP : Vector Load (single 4-element structure to all lanes)
605// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000606} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000607
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000608let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000609
Bob Wilson709d5922010-08-25 23:27:42 +0000610// Classes for VST* pseudo-instructions with multi-register operands.
611// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000612class VSTQPseudo<InstrItinClass itin>
613 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
614class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000615 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000616 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000617 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000618class VSTQQPseudo<InstrItinClass itin>
619 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
620class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000621 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000622 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000623 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000624class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000625 : PseudoNLdSt<(outs GPR:$wb),
626 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), IIC_VST,
627 "$addr.addr = $wb">;
628
Bob Wilson11d98992010-03-23 06:20:33 +0000629// VST1 : Vector Store (multiple single elements)
630class VST1D<bits<4> op7_4, string Dt>
631 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
632 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
633class VST1Q<bits<4> op7_4, string Dt>
634 : NLdSt<0,0b00,0b1010,op7_4, (outs),
635 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
636 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
637
638def VST1d8 : VST1D<0b0000, "8">;
639def VST1d16 : VST1D<0b0100, "16">;
640def VST1d32 : VST1D<0b1000, "32">;
641def VST1d64 : VST1D<0b1100, "64">;
642
643def VST1q8 : VST1Q<0b0000, "8">;
644def VST1q16 : VST1Q<0b0100, "16">;
645def VST1q32 : VST1Q<0b1000, "32">;
646def VST1q64 : VST1Q<0b1100, "64">;
647
Bob Wilson9d84fb32010-09-14 20:59:49 +0000648def VST1q8Pseudo : VSTQPseudo<IIC_VST>;
649def VST1q16Pseudo : VSTQPseudo<IIC_VST>;
650def VST1q32Pseudo : VSTQPseudo<IIC_VST>;
651def VST1q64Pseudo : VSTQPseudo<IIC_VST>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000652
Bob Wilson25eb5012010-03-20 20:54:36 +0000653// ...with address register writeback:
654class VST1DWB<bits<4> op7_4, string Dt>
655 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000656 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
657 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000658class VST1QWB<bits<4> op7_4, string Dt>
659 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000660 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
661 IIC_VST, "vst1", Dt, "\\{$src1, $src2\\}, $addr$offset",
662 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000663
664def VST1d8_UPD : VST1DWB<0b0000, "8">;
665def VST1d16_UPD : VST1DWB<0b0100, "16">;
666def VST1d32_UPD : VST1DWB<0b1000, "32">;
667def VST1d64_UPD : VST1DWB<0b1100, "64">;
668
669def VST1q8_UPD : VST1QWB<0b0000, "8">;
670def VST1q16_UPD : VST1QWB<0b0100, "16">;
671def VST1q32_UPD : VST1QWB<0b1000, "32">;
672def VST1q64_UPD : VST1QWB<0b1100, "64">;
673
Bob Wilson9d84fb32010-09-14 20:59:49 +0000674def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
675def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
676def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
677def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000678
Bob Wilson052ba452010-03-22 18:22:06 +0000679// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000680class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000681 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000682 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000683 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000684class VST1D3WB<bits<4> op7_4, string Dt>
685 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000686 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000687 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000688 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000689 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000690
691def VST1d8T : VST1D3<0b0000, "8">;
692def VST1d16T : VST1D3<0b0100, "16">;
693def VST1d32T : VST1D3<0b1000, "32">;
694def VST1d64T : VST1D3<0b1100, "64">;
695
696def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
697def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
698def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
699def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
700
Bob Wilson9d84fb32010-09-14 20:59:49 +0000701def VST1d64TPseudo : VSTQQPseudo<IIC_VST>;
702def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000703
Bob Wilson052ba452010-03-22 18:22:06 +0000704// ...with 4 registers (some of these are only for the disassembler):
705class VST1D4<bits<4> op7_4, string Dt>
706 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
707 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
708 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
709 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000710class VST1D4WB<bits<4> op7_4, string Dt>
711 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000712 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000713 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000714 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000715 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000716
Bob Wilson052ba452010-03-22 18:22:06 +0000717def VST1d8Q : VST1D4<0b0000, "8">;
718def VST1d16Q : VST1D4<0b0100, "16">;
719def VST1d32Q : VST1D4<0b1000, "32">;
720def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000721
722def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
723def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
724def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000725def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000726
Bob Wilson9d84fb32010-09-14 20:59:49 +0000727def VST1d64QPseudo : VSTQQPseudo<IIC_VST>;
728def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000729
Bob Wilsonb36ec862009-08-06 18:47:44 +0000730// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000731class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
732 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
733 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
734 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000735class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000736 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000737 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000738 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000739 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000740
Bob Wilson068b18b2010-03-20 21:15:48 +0000741def VST2d8 : VST2D<0b1000, 0b0000, "8">;
742def VST2d16 : VST2D<0b1000, 0b0100, "16">;
743def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000744
Bob Wilson95808322010-03-18 20:18:39 +0000745def VST2q8 : VST2Q<0b0000, "8">;
746def VST2q16 : VST2Q<0b0100, "16">;
747def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000748
Bob Wilson9d84fb32010-09-14 20:59:49 +0000749def VST2d8Pseudo : VSTQPseudo<IIC_VST>;
750def VST2d16Pseudo : VSTQPseudo<IIC_VST>;
751def VST2d32Pseudo : VSTQPseudo<IIC_VST>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000752
Bob Wilson9d84fb32010-09-14 20:59:49 +0000753def VST2q8Pseudo : VSTQQPseudo<IIC_VST>;
754def VST2q16Pseudo : VSTQQPseudo<IIC_VST>;
755def VST2q32Pseudo : VSTQQPseudo<IIC_VST>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000756
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000757// ...with address register writeback:
758class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
759 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000760 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
761 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000762 "$addr.addr = $wb", []>;
763class VST2QWB<bits<4> op7_4, string Dt>
764 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000765 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000766 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000767 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000768 "$addr.addr = $wb", []>;
769
770def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
771def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
772def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000773
774def VST2q8_UPD : VST2QWB<0b0000, "8">;
775def VST2q16_UPD : VST2QWB<0b0100, "16">;
776def VST2q32_UPD : VST2QWB<0b1000, "32">;
777
Bob Wilson9d84fb32010-09-14 20:59:49 +0000778def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
779def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
780def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000781
Bob Wilson9d84fb32010-09-14 20:59:49 +0000782def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
783def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
784def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000785
Bob Wilson068b18b2010-03-20 21:15:48 +0000786// ...with double-spaced registers (for disassembly only):
787def VST2b8 : VST2D<0b1001, 0b0000, "8">;
788def VST2b16 : VST2D<0b1001, 0b0100, "16">;
789def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000790def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
791def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
792def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000793
Bob Wilsonb36ec862009-08-06 18:47:44 +0000794// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000795class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
796 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000797 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000798 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000799
Bob Wilson068b18b2010-03-20 21:15:48 +0000800def VST3d8 : VST3D<0b0100, 0b0000, "8">;
801def VST3d16 : VST3D<0b0100, 0b0100, "16">;
802def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000803
Bob Wilson9d84fb32010-09-14 20:59:49 +0000804def VST3d8Pseudo : VSTQQPseudo<IIC_VST>;
805def VST3d16Pseudo : VSTQQPseudo<IIC_VST>;
806def VST3d32Pseudo : VSTQQPseudo<IIC_VST>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000807
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000808// ...with address register writeback:
809class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
810 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000811 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000812 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000813 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000814 "$addr.addr = $wb", []>;
815
816def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
817def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
818def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000819
Bob Wilson9d84fb32010-09-14 20:59:49 +0000820def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
821def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
822def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000823
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000824// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000825def VST3q8 : VST3D<0b0101, 0b0000, "8">;
826def VST3q16 : VST3D<0b0101, 0b0100, "16">;
827def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000828def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
829def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
830def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000831
Bob Wilson9d84fb32010-09-14 20:59:49 +0000832def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
833def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
834def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000835
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000836// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000837def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
838def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
839def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
Bob Wilson66a70632009-10-07 20:30:08 +0000840
Bob Wilsonb36ec862009-08-06 18:47:44 +0000841// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000842class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
843 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000844 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000845 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000846 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000847
Bob Wilson068b18b2010-03-20 21:15:48 +0000848def VST4d8 : VST4D<0b0000, 0b0000, "8">;
849def VST4d16 : VST4D<0b0000, 0b0100, "16">;
850def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000851
Bob Wilson9d84fb32010-09-14 20:59:49 +0000852def VST4d8Pseudo : VSTQQPseudo<IIC_VST>;
853def VST4d16Pseudo : VSTQQPseudo<IIC_VST>;
854def VST4d32Pseudo : VSTQQPseudo<IIC_VST>;
Bob Wilson709d5922010-08-25 23:27:42 +0000855
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000856// ...with address register writeback:
857class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
858 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000859 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000860 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000861 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000862 "$addr.addr = $wb", []>;
863
864def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
865def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
866def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000867
Bob Wilson9d84fb32010-09-14 20:59:49 +0000868def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
869def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
870def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
Bob Wilson709d5922010-08-25 23:27:42 +0000871
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000872// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000873def VST4q8 : VST4D<0b0001, 0b0000, "8">;
874def VST4q16 : VST4D<0b0001, 0b0100, "16">;
875def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000876def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
877def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
878def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000879
Bob Wilson9d84fb32010-09-14 20:59:49 +0000880def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
881def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
882def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
Bob Wilson709d5922010-08-25 23:27:42 +0000883
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000884// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000885def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
886def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
887def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000888
Bob Wilson8466fa12010-09-13 23:01:35 +0000889// Classes for VST*LN pseudo-instructions with multi-register operands.
890// These are expanded to real instructions after register allocation.
891class VSTQLNPseudo<InstrItinClass itin>
892 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
893 itin, "">;
894class VSTQLNWBPseudo<InstrItinClass itin>
895 : PseudoNLdSt<(outs GPR:$wb),
896 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
897 nohash_imm:$lane), itin, "$addr.addr = $wb">;
898class VSTQQLNPseudo<InstrItinClass itin>
899 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
900 itin, "">;
901class VSTQQLNWBPseudo<InstrItinClass itin>
902 : PseudoNLdSt<(outs GPR:$wb),
903 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
904 nohash_imm:$lane), itin, "$addr.addr = $wb">;
905class VSTQQQQLNPseudo<InstrItinClass itin>
906 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
907 itin, "">;
908class VSTQQQQLNWBPseudo<InstrItinClass itin>
909 : PseudoNLdSt<(outs GPR:$wb),
910 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
911 nohash_imm:$lane), itin, "$addr.addr = $wb">;
912
Bob Wilsonb07c1712009-10-07 21:53:04 +0000913// VST1LN : Vector Store (single element from one lane)
914// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000915
Bob Wilson8a3198b2009-09-01 18:51:56 +0000916// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000917class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
918 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000919 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000920 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000921 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000922
Bob Wilson39842552010-03-22 16:43:10 +0000923def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
924def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
925def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000926
Bob Wilson8466fa12010-09-13 23:01:35 +0000927def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST>;
928def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST>;
929def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST>;
930
Bob Wilson41315282010-03-20 20:39:53 +0000931// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000932def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
933def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000934
Bob Wilson8466fa12010-09-13 23:01:35 +0000935def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST>;
936def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000937
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000938// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000939class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
940 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000941 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000942 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000943 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000944 "$addr.addr = $wb", []>;
945
Bob Wilson39842552010-03-22 16:43:10 +0000946def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
947def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
948def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000949
Bob Wilson8466fa12010-09-13 23:01:35 +0000950def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST>;
951def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST>;
952def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST>;
953
Bob Wilson39842552010-03-22 16:43:10 +0000954def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
955def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000956
Bob Wilson8466fa12010-09-13 23:01:35 +0000957def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
958def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
959
Bob Wilson8a3198b2009-09-01 18:51:56 +0000960// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000961class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
962 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000963 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000964 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000965 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000966
Bob Wilson39842552010-03-22 16:43:10 +0000967def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
968def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
969def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000970
Bob Wilson8466fa12010-09-13 23:01:35 +0000971def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST>;
972def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST>;
973def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST>;
974
Bob Wilson41315282010-03-20 20:39:53 +0000975// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000976def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
977def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000978
Bob Wilson8466fa12010-09-13 23:01:35 +0000979def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST>;
980def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000981
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000982// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000983class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
984 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000985 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000986 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
987 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000988 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000989 "$addr.addr = $wb", []>;
990
Bob Wilson39842552010-03-22 16:43:10 +0000991def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
992def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
993def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000994
Bob Wilson8466fa12010-09-13 23:01:35 +0000995def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
996def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
997def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
998
Bob Wilson39842552010-03-22 16:43:10 +0000999def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
1000def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001001
Bob Wilson8466fa12010-09-13 23:01:35 +00001002def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>;
1003def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>;
1004
Bob Wilson8a3198b2009-09-01 18:51:56 +00001005// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001006class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1007 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001008 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +00001009 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +00001010 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001011 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001012
Bob Wilson39842552010-03-22 16:43:10 +00001013def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1014def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1015def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001016
Bob Wilson8466fa12010-09-13 23:01:35 +00001017def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST>;
1018def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST>;
1019def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST>;
1020
Bob Wilson41315282010-03-20 20:39:53 +00001021// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001022def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1023def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001024
Bob Wilson8466fa12010-09-13 23:01:35 +00001025def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST>;
1026def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST>;
Bob Wilson56311392009-10-09 00:01:36 +00001027
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001028// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001029class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1030 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001031 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001032 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
1033 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001034 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001035 "$addr.addr = $wb", []>;
1036
Bob Wilson39842552010-03-22 16:43:10 +00001037def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1038def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1039def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001040
Bob Wilson8466fa12010-09-13 23:01:35 +00001041def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
1042def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
1043def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
1044
Bob Wilson39842552010-03-22 16:43:10 +00001045def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1046def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001047
Bob Wilson8466fa12010-09-13 23:01:35 +00001048def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>;
1049def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>;
1050
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001051} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001052
Bob Wilson205a5ca2009-07-08 18:11:30 +00001053
Bob Wilson5bafff32009-06-22 23:27:02 +00001054//===----------------------------------------------------------------------===//
1055// NEON pattern fragments
1056//===----------------------------------------------------------------------===//
1057
1058// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001059def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001060 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1061 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001062}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001063def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001064 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1065 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001066}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001067def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001068 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1069 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001070}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001071def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001072 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1073 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001074}]>;
1075
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001076// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001077def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001078 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1079 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001080}]>;
1081
Bob Wilson5bafff32009-06-22 23:27:02 +00001082// Translate lane numbers from Q registers to D subregs.
1083def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001085}]>;
1086def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001088}]>;
1089def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001090 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001091}]>;
1092
1093//===----------------------------------------------------------------------===//
1094// Instruction Classes
1095//===----------------------------------------------------------------------===//
1096
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001097// Basic 2-register operations: single-, double- and quad-register.
1098class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1099 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1100 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001101 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1102 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1103 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001104class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001105 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1106 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001107 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1108 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1109 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001110class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001111 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1112 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001113 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1114 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1115 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001116
Bob Wilson69bfbd62010-02-17 22:42:54 +00001117// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001118class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001119 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001120 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001121 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1122 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001123 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001124 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1125class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001126 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001127 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001128 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1129 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001130 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001131 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1132
Bob Wilson973a0742010-08-30 20:02:30 +00001133// Narrow 2-register operations.
1134class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1135 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1136 InstrItinClass itin, string OpcodeStr, string Dt,
1137 ValueType TyD, ValueType TyQ, SDNode OpNode>
1138 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1139 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1140 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1141
Bob Wilson5bafff32009-06-22 23:27:02 +00001142// Narrow 2-register intrinsics.
1143class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1144 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001145 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001146 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001147 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001148 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001149 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1150
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001151// Long 2-register operations (currently only used for VMOVL).
1152class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1153 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1154 InstrItinClass itin, string OpcodeStr, string Dt,
1155 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001156 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001157 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001158 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001159
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001160// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001161class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001162 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001163 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001164 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001165 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001166class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001167 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001168 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001169 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001170 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001171
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001172// Basic 3-register operations: single-, double- and quad-register.
1173class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1174 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1175 SDNode OpNode, bit Commutable>
1176 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001177 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1178 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001179 let isCommutable = Commutable;
1180}
1181
Bob Wilson5bafff32009-06-22 23:27:02 +00001182class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001183 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001184 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001185 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001186 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001187 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1188 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
1189 let isCommutable = Commutable;
1190}
1191// Same as N3VD but no data type.
1192class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1193 InstrItinClass itin, string OpcodeStr,
1194 ValueType ResTy, ValueType OpTy,
1195 SDNode OpNode, bit Commutable>
1196 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001197 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001198 OpcodeStr, "$dst, $src1, $src2", "",
1199 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001200 let isCommutable = Commutable;
1201}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001202
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001203class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001204 InstrItinClass itin, string OpcodeStr, string Dt,
1205 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001206 : N3V<0, 1, op21_20, op11_8, 1, 0,
1207 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1208 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1209 [(set (Ty DPR:$dst),
1210 (Ty (ShOp (Ty DPR:$src1),
1211 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001212 let isCommutable = 0;
1213}
1214class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001215 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001216 : N3V<0, 1, op21_20, op11_8, 1, 0,
1217 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1218 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1219 [(set (Ty DPR:$dst),
1220 (Ty (ShOp (Ty DPR:$src1),
1221 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001222 let isCommutable = 0;
1223}
1224
Bob Wilson5bafff32009-06-22 23:27:02 +00001225class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001226 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001227 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001228 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001229 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001230 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1231 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1232 let isCommutable = Commutable;
1233}
1234class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1235 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001236 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001237 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001238 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001239 OpcodeStr, "$dst, $src1, $src2", "",
1240 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001241 let isCommutable = Commutable;
1242}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001243class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001244 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001245 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001246 : N3V<1, 1, op21_20, op11_8, 1, 0,
1247 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1248 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1249 [(set (ResTy QPR:$dst),
1250 (ResTy (ShOp (ResTy QPR:$src1),
1251 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1252 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001253 let isCommutable = 0;
1254}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001255class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001256 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001257 : N3V<1, 1, op21_20, op11_8, 1, 0,
1258 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1259 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1260 [(set (ResTy QPR:$dst),
1261 (ResTy (ShOp (ResTy QPR:$src1),
1262 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1263 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001264 let isCommutable = 0;
1265}
Bob Wilson5bafff32009-06-22 23:27:02 +00001266
1267// Basic 3-register intrinsics, both double- and quad-register.
1268class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001269 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001270 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001271 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1272 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
1273 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1274 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001275 let isCommutable = Commutable;
1276}
David Goodwin658ea602009-09-25 18:38:29 +00001277class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001278 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001279 : N3V<0, 1, op21_20, op11_8, 1, 0,
1280 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1281 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1282 [(set (Ty DPR:$dst),
1283 (Ty (IntOp (Ty DPR:$src1),
1284 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1285 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001286 let isCommutable = 0;
1287}
David Goodwin658ea602009-09-25 18:38:29 +00001288class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001289 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001290 : N3V<0, 1, op21_20, op11_8, 1, 0,
1291 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1292 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1293 [(set (Ty DPR:$dst),
1294 (Ty (IntOp (Ty DPR:$src1),
1295 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001296 let isCommutable = 0;
1297}
1298
Bob Wilson5bafff32009-06-22 23:27:02 +00001299class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001300 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001301 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001302 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1303 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1304 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1305 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001306 let isCommutable = Commutable;
1307}
David Goodwin658ea602009-09-25 18:38:29 +00001308class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001309 string OpcodeStr, string Dt,
1310 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001311 : N3V<1, 1, op21_20, op11_8, 1, 0,
1312 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1313 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1314 [(set (ResTy QPR:$dst),
1315 (ResTy (IntOp (ResTy QPR:$src1),
1316 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1317 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001318 let isCommutable = 0;
1319}
David Goodwin658ea602009-09-25 18:38:29 +00001320class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001321 string OpcodeStr, string Dt,
1322 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001323 : N3V<1, 1, op21_20, op11_8, 1, 0,
1324 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1325 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1326 [(set (ResTy QPR:$dst),
1327 (ResTy (IntOp (ResTy QPR:$src1),
1328 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1329 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001330 let isCommutable = 0;
1331}
Bob Wilson5bafff32009-06-22 23:27:02 +00001332
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001333// Multiply-Add/Sub operations: single-, double- and quad-register.
1334class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1335 InstrItinClass itin, string OpcodeStr, string Dt,
1336 ValueType Ty, SDNode MulOp, SDNode OpNode>
1337 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1338 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001339 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001340 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1341
Bob Wilson5bafff32009-06-22 23:27:02 +00001342class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001343 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001344 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001345 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001346 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001347 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001348 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1349 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001350class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001351 string OpcodeStr, string Dt,
1352 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001353 : N3V<0, 1, op21_20, op11_8, 1, 0,
1354 (outs DPR:$dst),
1355 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1356 NVMulSLFrm, itin,
1357 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1358 [(set (Ty DPR:$dst),
1359 (Ty (ShOp (Ty DPR:$src1),
1360 (Ty (MulOp DPR:$src2,
1361 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1362 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001363class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001364 string OpcodeStr, string Dt,
1365 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001366 : N3V<0, 1, op21_20, op11_8, 1, 0,
1367 (outs DPR:$dst),
1368 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1369 NVMulSLFrm, itin,
1370 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1371 [(set (Ty DPR:$dst),
1372 (Ty (ShOp (Ty DPR:$src1),
1373 (Ty (MulOp DPR:$src2,
1374 (Ty (NEONvduplane (Ty DPR_8:$src3),
1375 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001376
Bob Wilson5bafff32009-06-22 23:27:02 +00001377class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001378 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001379 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001380 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001381 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001382 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001383 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1384 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001385class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001386 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001387 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001388 : N3V<1, 1, op21_20, op11_8, 1, 0,
1389 (outs QPR:$dst),
1390 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1391 NVMulSLFrm, itin,
1392 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1393 [(set (ResTy QPR:$dst),
1394 (ResTy (ShOp (ResTy QPR:$src1),
1395 (ResTy (MulOp QPR:$src2,
1396 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1397 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001398class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001399 string OpcodeStr, string Dt,
1400 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001401 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001402 : N3V<1, 1, op21_20, op11_8, 1, 0,
1403 (outs QPR:$dst),
1404 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1405 NVMulSLFrm, itin,
1406 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1407 [(set (ResTy QPR:$dst),
1408 (ResTy (ShOp (ResTy QPR:$src1),
1409 (ResTy (MulOp QPR:$src2,
1410 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1411 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001412
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001413// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1414class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1415 InstrItinClass itin, string OpcodeStr, string Dt,
1416 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1417 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1418 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1419 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1420 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1421 (Ty (IntOp (Ty DPR:$src2), (Ty DPR:$src3))))))]>;
1422class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1423 InstrItinClass itin, string OpcodeStr, string Dt,
1424 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1425 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1426 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
1427 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1428 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1429 (Ty (IntOp (Ty QPR:$src2), (Ty QPR:$src3))))))]>;
1430
Bob Wilson5bafff32009-06-22 23:27:02 +00001431// Neon 3-argument intrinsics, both double- and quad-register.
1432// The destination register is also used as the first source operand register.
1433class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001434 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001435 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001436 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001437 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001438 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001439 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1440 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1441class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001442 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001443 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001444 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001445 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001446 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001447 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1448 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1449
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001450// Long Multiply-Add/Sub operations.
1451class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1452 InstrItinClass itin, string OpcodeStr, string Dt,
1453 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1454 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1455 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1456 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1457 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1458 (TyQ (MulOp (TyD DPR:$src2),
1459 (TyD DPR:$src3)))))]>;
1460class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1461 InstrItinClass itin, string OpcodeStr, string Dt,
1462 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1463 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1464 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1465 NVMulSLFrm, itin,
1466 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1467 [(set QPR:$dst,
1468 (OpNode (TyQ QPR:$src1),
1469 (TyQ (MulOp (TyD DPR:$src2),
1470 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1471 imm:$lane))))))]>;
1472class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1473 InstrItinClass itin, string OpcodeStr, string Dt,
1474 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1475 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1476 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1477 NVMulSLFrm, itin,
1478 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1479 [(set QPR:$dst,
1480 (OpNode (TyQ QPR:$src1),
1481 (TyQ (MulOp (TyD DPR:$src2),
1482 (TyD (NEONvduplane (TyD DPR_8:$src3),
1483 imm:$lane))))))]>;
1484
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001485// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1486class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1487 InstrItinClass itin, string OpcodeStr, string Dt,
1488 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1489 SDNode OpNode>
1490 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1491 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1492 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1493 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1494 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src2),
1495 (TyD DPR:$src3)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001496
Bob Wilson5bafff32009-06-22 23:27:02 +00001497// Neon Long 3-argument intrinsic. The destination register is
1498// a quad-register and is also used as the first source operand register.
1499class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001500 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001501 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001502 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001503 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001504 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001505 [(set QPR:$dst,
1506 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001507class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001508 string OpcodeStr, string Dt,
1509 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001510 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1511 (outs QPR:$dst),
1512 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1513 NVMulSLFrm, itin,
1514 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1515 [(set (ResTy QPR:$dst),
1516 (ResTy (IntOp (ResTy QPR:$src1),
1517 (OpTy DPR:$src2),
1518 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1519 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001520class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1521 InstrItinClass itin, string OpcodeStr, string Dt,
1522 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001523 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1524 (outs QPR:$dst),
1525 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1526 NVMulSLFrm, itin,
1527 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1528 [(set (ResTy QPR:$dst),
1529 (ResTy (IntOp (ResTy QPR:$src1),
1530 (OpTy DPR:$src2),
1531 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1532 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001533
Bob Wilson5bafff32009-06-22 23:27:02 +00001534// Narrowing 3-register intrinsics.
1535class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001536 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001537 Intrinsic IntOp, bit Commutable>
1538 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001539 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001540 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001541 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1542 let isCommutable = Commutable;
1543}
1544
Bob Wilson04d6c282010-08-29 05:57:34 +00001545// Long 3-register operations.
1546class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1547 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001548 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1549 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1550 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1551 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1552 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1553 let isCommutable = Commutable;
1554}
1555class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1556 InstrItinClass itin, string OpcodeStr, string Dt,
1557 ValueType TyQ, ValueType TyD, SDNode OpNode>
1558 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1559 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1560 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1561 [(set QPR:$dst,
1562 (TyQ (OpNode (TyD DPR:$src1),
1563 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1564class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1565 InstrItinClass itin, string OpcodeStr, string Dt,
1566 ValueType TyQ, ValueType TyD, SDNode OpNode>
1567 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1568 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1569 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1570 [(set QPR:$dst,
1571 (TyQ (OpNode (TyD DPR:$src1),
1572 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1573
1574// Long 3-register operations with explicitly extended operands.
1575class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1576 InstrItinClass itin, string OpcodeStr, string Dt,
1577 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1578 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001579 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1580 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1581 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1582 [(set QPR:$dst, (OpNode (TyQ (ExtOp (TyD DPR:$src1))),
1583 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
1584 let isCommutable = Commutable;
1585}
1586
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001587// Long 3-register intrinsics with explicit extend (VABDL).
1588class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1589 InstrItinClass itin, string OpcodeStr, string Dt,
1590 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1591 bit Commutable>
1592 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1593 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1594 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1595 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1596 (TyD DPR:$src2))))))]> {
1597 let isCommutable = Commutable;
1598}
1599
Bob Wilson5bafff32009-06-22 23:27:02 +00001600// Long 3-register intrinsics.
1601class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001602 InstrItinClass itin, string OpcodeStr, string Dt,
1603 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001604 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001605 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001606 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001607 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1608 let isCommutable = Commutable;
1609}
David Goodwin658ea602009-09-25 18:38:29 +00001610class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001611 string OpcodeStr, string Dt,
1612 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001613 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1614 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1615 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1616 [(set (ResTy QPR:$dst),
1617 (ResTy (IntOp (OpTy DPR:$src1),
1618 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1619 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001620class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1621 InstrItinClass itin, string OpcodeStr, string Dt,
1622 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001623 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1624 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1625 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1626 [(set (ResTy QPR:$dst),
1627 (ResTy (IntOp (OpTy DPR:$src1),
1628 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1629 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001630
Bob Wilson04d6c282010-08-29 05:57:34 +00001631// Wide 3-register operations.
1632class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1633 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1634 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001635 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001636 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001637 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson04d6c282010-08-29 05:57:34 +00001638 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1639 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001640 let isCommutable = Commutable;
1641}
1642
1643// Pairwise long 2-register intrinsics, both double- and quad-register.
1644class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001645 bits<2> op17_16, bits<5> op11_7, bit op4,
1646 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001647 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1648 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001649 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001650 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1651class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001652 bits<2> op17_16, bits<5> op11_7, bit op4,
1653 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001654 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1655 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001656 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001657 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1658
1659// Pairwise long 2-register accumulate intrinsics,
1660// both double- and quad-register.
1661// The destination register is also used as the first source operand register.
1662class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001663 bits<2> op17_16, bits<5> op11_7, bit op4,
1664 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001665 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1666 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001667 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001668 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1670class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001671 bits<2> op17_16, bits<5> op11_7, bit op4,
1672 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001673 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1674 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001675 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001676 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001677 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1678
1679// Shift by immediate,
1680// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001681class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001682 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001683 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001684 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001685 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001686 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001687 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001688class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001689 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001690 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001691 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001692 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001693 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001694 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1695
Johnny Chen6c8648b2010-03-17 23:26:50 +00001696// Long shift by immediate.
1697class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1698 string OpcodeStr, string Dt,
1699 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1700 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001701 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001702 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001703 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1704 (i32 imm:$SIMM))))]>;
1705
Bob Wilson5bafff32009-06-22 23:27:02 +00001706// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001707class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001708 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001709 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001710 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001711 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001712 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001713 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1714 (i32 imm:$SIMM))))]>;
1715
1716// Shift right by immediate and accumulate,
1717// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001718class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001719 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001720 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001721 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001722 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001723 [(set DPR:$dst, (Ty (add DPR:$src1,
1724 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001725class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001726 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001727 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001728 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001729 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001730 [(set QPR:$dst, (Ty (add QPR:$src1,
1731 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1732
1733// Shift by immediate and insert,
1734// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001735class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001736 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001737 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001738 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001740 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001741class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001742 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001743 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001744 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001745 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001746 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1747
1748// Convert, with fractional bits immediate,
1749// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001750class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001751 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001752 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001753 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001754 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1755 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001756 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001757class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001758 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001759 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001760 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001761 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1762 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001763 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1764
1765//===----------------------------------------------------------------------===//
1766// Multiclasses
1767//===----------------------------------------------------------------------===//
1768
Bob Wilson916ac5b2009-10-03 04:44:16 +00001769// Abbreviations used in multiclass suffixes:
1770// Q = quarter int (8 bit) elements
1771// H = half int (16 bit) elements
1772// S = single int (32 bit) elements
1773// D = double int (64 bit) elements
1774
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001775// Neon 2-register vector operations -- for disassembly only.
1776
1777// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001778multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1779 bits<5> op11_7, bit op4, string opc, string Dt,
1780 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001781 // 64-bit vector types.
1782 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1783 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001784 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001785 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1786 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001787 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001788 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1789 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001790 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001791 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1792 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1793 opc, "f32", asm, "", []> {
1794 let Inst{10} = 1; // overwrite F = 1
1795 }
1796
1797 // 128-bit vector types.
1798 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1799 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001800 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001801 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1802 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001803 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001804 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1805 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001806 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001807 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1808 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1809 opc, "f32", asm, "", []> {
1810 let Inst{10} = 1; // overwrite F = 1
1811 }
1812}
1813
Bob Wilson5bafff32009-06-22 23:27:02 +00001814// Neon 3-register vector operations.
1815
1816// First with only element sizes of 8, 16 and 32 bits:
1817multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001818 InstrItinClass itinD16, InstrItinClass itinD32,
1819 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001820 string OpcodeStr, string Dt,
1821 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001822 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001823 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001824 OpcodeStr, !strconcat(Dt, "8"),
1825 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001826 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001827 OpcodeStr, !strconcat(Dt, "16"),
1828 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001829 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001830 OpcodeStr, !strconcat(Dt, "32"),
1831 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001832
1833 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001834 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001835 OpcodeStr, !strconcat(Dt, "8"),
1836 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001837 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001838 OpcodeStr, !strconcat(Dt, "16"),
1839 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001840 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001841 OpcodeStr, !strconcat(Dt, "32"),
1842 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001843}
1844
Evan Chengf81bf152009-11-23 21:57:23 +00001845multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1846 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1847 v4i16, ShOp>;
1848 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001849 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001850 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001851 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001852 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001853 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001854}
1855
Bob Wilson5bafff32009-06-22 23:27:02 +00001856// ....then also with element size 64 bits:
1857multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001858 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001859 string OpcodeStr, string Dt,
1860 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001861 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001862 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001863 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001864 OpcodeStr, !strconcat(Dt, "64"),
1865 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001866 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001867 OpcodeStr, !strconcat(Dt, "64"),
1868 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001869}
1870
1871
Bob Wilson973a0742010-08-30 20:02:30 +00001872// Neon Narrowing 2-register vector operations,
1873// source operand element sizes of 16, 32 and 64 bits:
1874multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1875 bits<5> op11_7, bit op6, bit op4,
1876 InstrItinClass itin, string OpcodeStr, string Dt,
1877 SDNode OpNode> {
1878 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
1879 itin, OpcodeStr, !strconcat(Dt, "16"),
1880 v8i8, v8i16, OpNode>;
1881 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
1882 itin, OpcodeStr, !strconcat(Dt, "32"),
1883 v4i16, v4i32, OpNode>;
1884 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
1885 itin, OpcodeStr, !strconcat(Dt, "64"),
1886 v2i32, v2i64, OpNode>;
1887}
1888
Bob Wilson5bafff32009-06-22 23:27:02 +00001889// Neon Narrowing 2-register vector intrinsics,
1890// source operand element sizes of 16, 32 and 64 bits:
1891multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001892 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001893 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001894 Intrinsic IntOp> {
1895 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001896 itin, OpcodeStr, !strconcat(Dt, "16"),
1897 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001898 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001899 itin, OpcodeStr, !strconcat(Dt, "32"),
1900 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001901 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001902 itin, OpcodeStr, !strconcat(Dt, "64"),
1903 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001904}
1905
1906
1907// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1908// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001909multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1910 string OpcodeStr, string Dt, SDNode OpNode> {
1911 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1912 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1913 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1914 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1915 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1916 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001917}
1918
1919
1920// Neon 3-register vector intrinsics.
1921
1922// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001923multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001924 InstrItinClass itinD16, InstrItinClass itinD32,
1925 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001926 string OpcodeStr, string Dt,
1927 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001928 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001929 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001930 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001931 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001932 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001933 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001934 v2i32, v2i32, IntOp, Commutable>;
1935
1936 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001937 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001938 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001939 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001940 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001941 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001942 v4i32, v4i32, IntOp, Commutable>;
1943}
1944
David Goodwin658ea602009-09-25 18:38:29 +00001945multiclass N3VIntSL_HS<bits<4> op11_8,
1946 InstrItinClass itinD16, InstrItinClass itinD32,
1947 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001948 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001949 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001950 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001951 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001952 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001953 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001954 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001955 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001956 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001957}
1958
Bob Wilson5bafff32009-06-22 23:27:02 +00001959// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001960multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001961 InstrItinClass itinD16, InstrItinClass itinD32,
1962 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001963 string OpcodeStr, string Dt,
1964 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001965 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001966 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001967 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001968 OpcodeStr, !strconcat(Dt, "8"),
1969 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001970 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001971 OpcodeStr, !strconcat(Dt, "8"),
1972 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001973}
1974
1975// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001976multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001977 InstrItinClass itinD16, InstrItinClass itinD32,
1978 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001979 string OpcodeStr, string Dt,
1980 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001981 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001982 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001983 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001984 OpcodeStr, !strconcat(Dt, "64"),
1985 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001986 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001987 OpcodeStr, !strconcat(Dt, "64"),
1988 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001989}
1990
Bob Wilson5bafff32009-06-22 23:27:02 +00001991// Neon Narrowing 3-register vector intrinsics,
1992// source operand element sizes of 16, 32 and 64 bits:
1993multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001994 string OpcodeStr, string Dt,
1995 Intrinsic IntOp, bit Commutable = 0> {
1996 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1997 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001998 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001999 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2000 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002001 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002002 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2003 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002004 v2i32, v2i64, IntOp, Commutable>;
2005}
2006
2007
Bob Wilson04d6c282010-08-29 05:57:34 +00002008// Neon Long 3-register vector operations.
2009
2010multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2011 InstrItinClass itin16, InstrItinClass itin32,
2012 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002013 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002014 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2015 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002016 v8i16, v8i8, OpNode, Commutable>;
2017 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2018 OpcodeStr, !strconcat(Dt, "16"),
2019 v4i32, v4i16, OpNode, Commutable>;
2020 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2021 OpcodeStr, !strconcat(Dt, "32"),
2022 v2i64, v2i32, OpNode, Commutable>;
2023}
2024
2025multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2026 InstrItinClass itin, string OpcodeStr, string Dt,
2027 SDNode OpNode> {
2028 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2029 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2030 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2031 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2032}
2033
2034multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2035 InstrItinClass itin16, InstrItinClass itin32,
2036 string OpcodeStr, string Dt,
2037 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2038 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2039 OpcodeStr, !strconcat(Dt, "8"),
2040 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2041 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2042 OpcodeStr, !strconcat(Dt, "16"),
2043 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2044 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2045 OpcodeStr, !strconcat(Dt, "32"),
2046 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002047}
2048
Bob Wilson5bafff32009-06-22 23:27:02 +00002049// Neon Long 3-register vector intrinsics.
2050
2051// First with only element sizes of 16 and 32 bits:
2052multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002053 InstrItinClass itin16, InstrItinClass itin32,
2054 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002055 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002056 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002057 OpcodeStr, !strconcat(Dt, "16"),
2058 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002059 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002060 OpcodeStr, !strconcat(Dt, "32"),
2061 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002062}
2063
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002064multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 InstrItinClass itin, string OpcodeStr, string Dt,
2066 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002067 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002068 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002069 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002070 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002071}
2072
Bob Wilson5bafff32009-06-22 23:27:02 +00002073// ....then also with element size of 8 bits:
2074multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002075 InstrItinClass itin16, InstrItinClass itin32,
2076 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002077 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002078 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002079 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002080 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002081 OpcodeStr, !strconcat(Dt, "8"),
2082 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002083}
2084
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002085// ....with explicit extend (VABDL).
2086multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2087 InstrItinClass itin, string OpcodeStr, string Dt,
2088 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2089 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2090 OpcodeStr, !strconcat(Dt, "8"),
2091 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2092 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2093 OpcodeStr, !strconcat(Dt, "16"),
2094 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2095 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2096 OpcodeStr, !strconcat(Dt, "32"),
2097 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2098}
2099
Bob Wilson5bafff32009-06-22 23:27:02 +00002100
2101// Neon Wide 3-register vector intrinsics,
2102// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002103multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2104 string OpcodeStr, string Dt,
2105 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2106 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2107 OpcodeStr, !strconcat(Dt, "8"),
2108 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2109 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2110 OpcodeStr, !strconcat(Dt, "16"),
2111 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2112 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2113 OpcodeStr, !strconcat(Dt, "32"),
2114 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002115}
2116
2117
2118// Neon Multiply-Op vector operations,
2119// element sizes of 8, 16 and 32 bits:
2120multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002121 InstrItinClass itinD16, InstrItinClass itinD32,
2122 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002123 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002124 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002125 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002126 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002127 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002128 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002129 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002130 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002131
2132 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002133 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002134 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002135 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002136 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002137 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002138 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002139}
2140
David Goodwin658ea602009-09-25 18:38:29 +00002141multiclass N3VMulOpSL_HS<bits<4> op11_8,
2142 InstrItinClass itinD16, InstrItinClass itinD32,
2143 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002144 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002145 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002146 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002147 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002148 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002149 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002150 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2151 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002152 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002153 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2154 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002155}
Bob Wilson5bafff32009-06-22 23:27:02 +00002156
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002157// Neon Intrinsic-Op vector operations,
2158// element sizes of 8, 16 and 32 bits:
2159multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2160 InstrItinClass itinD, InstrItinClass itinQ,
2161 string OpcodeStr, string Dt, Intrinsic IntOp,
2162 SDNode OpNode> {
2163 // 64-bit vector types.
2164 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2165 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2166 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2167 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2168 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2169 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2170
2171 // 128-bit vector types.
2172 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2173 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2174 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2175 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2176 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2177 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2178}
2179
Bob Wilson5bafff32009-06-22 23:27:02 +00002180// Neon 3-argument intrinsics,
2181// element sizes of 8, 16 and 32 bits:
2182multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002183 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002184 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002185 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002186 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002187 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002188 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002189 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002190 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002191 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002192
2193 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002194 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002195 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002196 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002197 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002198 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002199 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002200}
2201
2202
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002203// Neon Long Multiply-Op vector operations,
2204// element sizes of 8, 16 and 32 bits:
2205multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2206 InstrItinClass itin16, InstrItinClass itin32,
2207 string OpcodeStr, string Dt, SDNode MulOp,
2208 SDNode OpNode> {
2209 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2210 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2211 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2212 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2213 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2214 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2215}
2216
2217multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2218 string Dt, SDNode MulOp, SDNode OpNode> {
2219 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2220 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2221 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2222 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2223}
2224
2225
Bob Wilson5bafff32009-06-22 23:27:02 +00002226// Neon Long 3-argument intrinsics.
2227
2228// First with only element sizes of 16 and 32 bits:
2229multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002230 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002231 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002232 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002233 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002234 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002235 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002236}
2237
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002238multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002239 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002240 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002241 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002242 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002243 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002244}
2245
Bob Wilson5bafff32009-06-22 23:27:02 +00002246// ....then also with element size of 8 bits:
2247multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002248 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002249 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002250 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2251 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002252 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002253}
2254
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002255// ....with explicit extend (VABAL).
2256multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2257 InstrItinClass itin, string OpcodeStr, string Dt,
2258 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2259 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2260 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2261 IntOp, ExtOp, OpNode>;
2262 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2263 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2264 IntOp, ExtOp, OpNode>;
2265 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2266 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2267 IntOp, ExtOp, OpNode>;
2268}
2269
Bob Wilson5bafff32009-06-22 23:27:02 +00002270
2271// Neon 2-register vector intrinsics,
2272// element sizes of 8, 16 and 32 bits:
2273multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002274 bits<5> op11_7, bit op4,
2275 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002276 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002277 // 64-bit vector types.
2278 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002279 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002280 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002281 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002282 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002283 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002284
2285 // 128-bit vector types.
2286 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002287 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002288 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002289 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002290 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002291 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002292}
2293
2294
2295// Neon Pairwise long 2-register intrinsics,
2296// element sizes of 8, 16 and 32 bits:
2297multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2298 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002299 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002300 // 64-bit vector types.
2301 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002302 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002303 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002304 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002305 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002306 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002307
2308 // 128-bit vector types.
2309 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002310 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002311 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002312 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002313 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002314 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002315}
2316
2317
2318// Neon Pairwise long 2-register accumulate intrinsics,
2319// element sizes of 8, 16 and 32 bits:
2320multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2321 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002322 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002323 // 64-bit vector types.
2324 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002325 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002326 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002327 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002328 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002329 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002330
2331 // 128-bit vector types.
2332 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002333 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002334 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002335 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002336 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002337 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002338}
2339
2340
2341// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002342// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002343// element sizes of 8, 16, 32 and 64 bits:
2344multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002345 InstrItinClass itin, string OpcodeStr, string Dt,
2346 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002347 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002348 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002349 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002350 let Inst{21-19} = 0b001; // imm6 = 001xxx
2351 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002352 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002353 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002354 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2355 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002356 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002357 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002358 let Inst{21} = 0b1; // imm6 = 1xxxxx
2359 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002360 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002361 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002362 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002363
2364 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002365 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002366 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002367 let Inst{21-19} = 0b001; // imm6 = 001xxx
2368 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002369 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002370 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002371 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2372 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002373 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002374 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002375 let Inst{21} = 0b1; // imm6 = 1xxxxx
2376 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002377 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002378 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002379 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002380}
2381
Bob Wilson5bafff32009-06-22 23:27:02 +00002382// Neon Shift-Accumulate vector operations,
2383// element sizes of 8, 16, 32 and 64 bits:
2384multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002385 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002386 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002387 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002388 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002389 let Inst{21-19} = 0b001; // imm6 = 001xxx
2390 }
2391 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002392 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002393 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2394 }
2395 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002396 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002397 let Inst{21} = 0b1; // imm6 = 1xxxxx
2398 }
2399 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002400 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002401 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002402
2403 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002404 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002405 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002406 let Inst{21-19} = 0b001; // imm6 = 001xxx
2407 }
2408 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002409 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002410 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2411 }
2412 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002413 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002414 let Inst{21} = 0b1; // imm6 = 1xxxxx
2415 }
2416 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002417 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002418 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002419}
2420
2421
2422// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002423// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002424// element sizes of 8, 16, 32 and 64 bits:
2425multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002426 string OpcodeStr, SDNode ShOp,
2427 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002428 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002429 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002430 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002431 let Inst{21-19} = 0b001; // imm6 = 001xxx
2432 }
2433 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002434 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002435 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2436 }
2437 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002438 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002439 let Inst{21} = 0b1; // imm6 = 1xxxxx
2440 }
2441 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002442 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002443 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002444
2445 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002446 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002447 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002448 let Inst{21-19} = 0b001; // imm6 = 001xxx
2449 }
2450 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002451 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002452 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2453 }
2454 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002455 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002456 let Inst{21} = 0b1; // imm6 = 1xxxxx
2457 }
2458 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002459 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002460 // imm6 = xxxxxx
2461}
2462
2463// Neon Shift Long operations,
2464// element sizes of 8, 16, 32 bits:
2465multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002466 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002467 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002468 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002469 let Inst{21-19} = 0b001; // imm6 = 001xxx
2470 }
2471 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002472 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002473 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2474 }
2475 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002476 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002477 let Inst{21} = 0b1; // imm6 = 1xxxxx
2478 }
2479}
2480
2481// Neon Shift Narrow operations,
2482// element sizes of 16, 32, 64 bits:
2483multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002484 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002485 SDNode OpNode> {
2486 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002487 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002488 let Inst{21-19} = 0b001; // imm6 = 001xxx
2489 }
2490 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002491 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002492 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2493 }
2494 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002495 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002496 let Inst{21} = 0b1; // imm6 = 1xxxxx
2497 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002498}
2499
2500//===----------------------------------------------------------------------===//
2501// Instruction Definitions.
2502//===----------------------------------------------------------------------===//
2503
2504// Vector Add Operations.
2505
2506// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002507defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002508 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002509def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002510 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002511def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002512 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002513// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002514defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2515 "vaddl", "s", add, sext, 1>;
2516defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2517 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002518// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002519defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2520defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002521// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002522defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2523 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2524 "vhadd", "s", int_arm_neon_vhadds, 1>;
2525defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2526 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2527 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002528// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002529defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2530 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2531 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2532defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2533 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2534 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002535// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002536defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2537 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2538 "vqadd", "s", int_arm_neon_vqadds, 1>;
2539defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2540 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2541 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002542// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002543defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2544 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002545// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002546defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2547 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002548
2549// Vector Multiply Operations.
2550
2551// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002552defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002553 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002554def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2555 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2556def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2557 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002558def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002559 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002560def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002561 v4f32, v4f32, fmul, 1>;
2562defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2563def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2564def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2565 v2f32, fmul>;
2566
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002567def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2568 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2569 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2570 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002571 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002572 (SubReg_i16_lane imm:$lane)))>;
2573def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2574 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2575 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2576 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002577 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002578 (SubReg_i32_lane imm:$lane)))>;
2579def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2580 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2581 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2582 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002583 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002584 (SubReg_i32_lane imm:$lane)))>;
2585
Bob Wilson5bafff32009-06-22 23:27:02 +00002586// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002587defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002588 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002589 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002590defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2591 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002592 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002593def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002594 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2595 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002596 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2597 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002598 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002599 (SubReg_i16_lane imm:$lane)))>;
2600def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002601 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2602 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002603 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2604 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002605 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002606 (SubReg_i32_lane imm:$lane)))>;
2607
Bob Wilson5bafff32009-06-22 23:27:02 +00002608// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002609defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2610 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002611 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002612defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2613 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002614 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002615def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002616 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2617 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002618 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2619 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002620 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002621 (SubReg_i16_lane imm:$lane)))>;
2622def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002623 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2624 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002625 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2626 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002627 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002628 (SubReg_i32_lane imm:$lane)))>;
2629
Bob Wilson5bafff32009-06-22 23:27:02 +00002630// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002631defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2632 "vmull", "s", NEONvmulls, 1>;
2633defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2634 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002635def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002636 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002637defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2638defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002639
Bob Wilson5bafff32009-06-22 23:27:02 +00002640// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002641defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2642 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2643defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2644 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002645
2646// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2647
2648// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002649defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002650 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2651def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002652 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002653def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002654 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002655defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002656 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2657def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002658 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002659def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002660 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002661
2662def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002663 (mul (v8i16 QPR:$src2),
2664 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2665 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002666 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002667 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002668 (SubReg_i16_lane imm:$lane)))>;
2669
2670def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002671 (mul (v4i32 QPR:$src2),
2672 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2673 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002674 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002675 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002676 (SubReg_i32_lane imm:$lane)))>;
2677
2678def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002679 (fmul (v4f32 QPR:$src2),
2680 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002681 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2682 (v4f32 QPR:$src2),
2683 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002684 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002685 (SubReg_i32_lane imm:$lane)))>;
2686
Bob Wilson5bafff32009-06-22 23:27:02 +00002687// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002688defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2689 "vmlal", "s", NEONvmulls, add>;
2690defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2691 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002692
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002693defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2694defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002695
Bob Wilson5bafff32009-06-22 23:27:02 +00002696// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002697defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002698 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002699defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002700
Bob Wilson5bafff32009-06-22 23:27:02 +00002701// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002702defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002703 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2704def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002705 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002706def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002707 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002708defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002709 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2710def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002711 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002712def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002713 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002714
2715def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002716 (mul (v8i16 QPR:$src2),
2717 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2718 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002719 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002720 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002721 (SubReg_i16_lane imm:$lane)))>;
2722
2723def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002724 (mul (v4i32 QPR:$src2),
2725 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2726 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002727 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002728 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002729 (SubReg_i32_lane imm:$lane)))>;
2730
2731def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002732 (fmul (v4f32 QPR:$src2),
2733 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2734 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002735 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002736 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002737 (SubReg_i32_lane imm:$lane)))>;
2738
Bob Wilson5bafff32009-06-22 23:27:02 +00002739// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002740defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2741 "vmlsl", "s", NEONvmulls, sub>;
2742defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2743 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002744
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002745defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
2746defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002747
Bob Wilson5bafff32009-06-22 23:27:02 +00002748// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002749defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002750 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002751defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002752
2753// Vector Subtract Operations.
2754
2755// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002756defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002757 "vsub", "i", sub, 0>;
2758def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002759 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002760def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002761 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002762// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002763defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2764 "vsubl", "s", sub, sext, 0>;
2765defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2766 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002767// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002768defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2769defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002770// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002771defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002772 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002773 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002774defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002775 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002777// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002778defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002779 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002780 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002781defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002782 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002784// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002785defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2786 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002787// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002788defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2789 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002790
2791// Vector Comparisons.
2792
2793// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002794defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2795 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002796def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002797 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002798def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002799 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002800// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002801defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002802 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002803
Bob Wilson5bafff32009-06-22 23:27:02 +00002804// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002805defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2806 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2807defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2808 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002809def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2810 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002811def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002812 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002813// For disassembly only.
2814defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2815 "$dst, $src, #0">;
2816// For disassembly only.
2817defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2818 "$dst, $src, #0">;
2819
Bob Wilson5bafff32009-06-22 23:27:02 +00002820// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002821defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2822 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2823defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2824 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002825def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002826 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002827def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002828 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002829// For disassembly only.
2830defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2831 "$dst, $src, #0">;
2832// For disassembly only.
2833defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2834 "$dst, $src, #0">;
2835
Bob Wilson5bafff32009-06-22 23:27:02 +00002836// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002837def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2838 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2839def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2840 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002841// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002842def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2843 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2844def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2845 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002846// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002847defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002848 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002849
2850// Vector Bitwise Operations.
2851
Bob Wilsoncba270d2010-07-13 21:16:48 +00002852def vnotd : PatFrag<(ops node:$in),
2853 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2854def vnotq : PatFrag<(ops node:$in),
2855 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002856
2857
Bob Wilson5bafff32009-06-22 23:27:02 +00002858// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002859def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2860 v2i32, v2i32, and, 1>;
2861def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2862 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002863
2864// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002865def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2866 v2i32, v2i32, xor, 1>;
2867def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2868 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002869
2870// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002871def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2872 v2i32, v2i32, or, 1>;
2873def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2874 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002875
2876// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002877def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002878 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2879 "vbic", "$dst, $src1, $src2", "",
2880 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002881 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002882def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002883 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2884 "vbic", "$dst, $src1, $src2", "",
2885 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002886 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002887
2888// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002889def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002890 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2891 "vorn", "$dst, $src1, $src2", "",
2892 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002893 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002894def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002895 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2896 "vorn", "$dst, $src1, $src2", "",
2897 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002898 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002899
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002900// VMVN : Vector Bitwise NOT (Immediate)
2901
2902let isReMaterializable = 1 in {
2903def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
2904 (ins nModImm:$SIMM), IIC_VMOVImm,
2905 "vmvn", "i16", "$dst, $SIMM", "",
2906 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]>;
2907def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
2908 (ins nModImm:$SIMM), IIC_VMOVImm,
2909 "vmvn", "i16", "$dst, $SIMM", "",
2910 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]>;
2911
2912def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
2913 (ins nModImm:$SIMM), IIC_VMOVImm,
2914 "vmvn", "i32", "$dst, $SIMM", "",
2915 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]>;
2916def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
2917 (ins nModImm:$SIMM), IIC_VMOVImm,
2918 "vmvn", "i32", "$dst, $SIMM", "",
2919 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]>;
2920}
2921
Bob Wilson5bafff32009-06-22 23:27:02 +00002922// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002923def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002924 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002925 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002926 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002927def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002928 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002929 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002930 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
2931def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
2932def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002933
2934// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002935def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002936 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2937 N3RegFrm, IIC_VCNTiD,
2938 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2939 [(set DPR:$dst,
2940 (v2i32 (or (and DPR:$src2, DPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002941 (and DPR:$src3, (vnotd DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002942def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002943 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2944 N3RegFrm, IIC_VCNTiQ,
2945 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2946 [(set QPR:$dst,
2947 (v4i32 (or (and QPR:$src2, QPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002948 (and QPR:$src3, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002949
2950// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002951// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002952def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2953 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002954 N3RegFrm, IIC_VBINiD,
2955 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002956 [/* For disassembly only; pattern left blank */]>;
2957def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2958 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002959 N3RegFrm, IIC_VBINiQ,
2960 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002961 [/* For disassembly only; pattern left blank */]>;
2962
Bob Wilson5bafff32009-06-22 23:27:02 +00002963// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002964// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002965def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2966 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002967 N3RegFrm, IIC_VBINiD,
2968 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002969 [/* For disassembly only; pattern left blank */]>;
2970def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2971 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002972 N3RegFrm, IIC_VBINiQ,
2973 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002974 [/* For disassembly only; pattern left blank */]>;
2975
2976// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002977// for equivalent operations with different register constraints; it just
2978// inserts copies.
2979
2980// Vector Absolute Differences.
2981
2982// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002983defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002984 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002985 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002986defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002987 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002988 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002989def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002990 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002991def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002992 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002993
2994// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002995defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
2996 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
2997defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
2998 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002999
3000// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003001defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3002 "vaba", "s", int_arm_neon_vabds, add>;
3003defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3004 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003005
3006// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003007defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3008 "vabal", "s", int_arm_neon_vabds, zext, add>;
3009defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3010 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003011
3012// Vector Maximum and Minimum.
3013
3014// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003015defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003016 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003017 "vmax", "s", int_arm_neon_vmaxs, 1>;
3018defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003019 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003020 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003021def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3022 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003023 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003024def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3025 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003026 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3027
3028// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003029defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3030 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3031 "vmin", "s", int_arm_neon_vmins, 1>;
3032defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3033 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3034 "vmin", "u", int_arm_neon_vminu, 1>;
3035def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3036 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003037 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003038def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3039 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003040 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003041
3042// Vector Pairwise Operations.
3043
3044// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003045def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3046 "vpadd", "i8",
3047 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3048def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3049 "vpadd", "i16",
3050 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3051def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3052 "vpadd", "i32",
3053 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003054def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
3055 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003056 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003057
3058// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003059defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003060 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003061defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003062 int_arm_neon_vpaddlu>;
3063
3064// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003065defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003066 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003067defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003068 int_arm_neon_vpadalu>;
3069
3070// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003071def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003072 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003073def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003074 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003075def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003076 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003077def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003078 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003079def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003080 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003081def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003082 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003083def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003084 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003085
3086// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003087def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003088 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003089def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003090 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003091def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003092 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003093def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003094 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003095def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003096 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003097def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003098 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003099def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003100 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003101
3102// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3103
3104// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003105def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003106 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003107 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003108def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003109 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003110 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003111def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003112 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003113 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003114def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003115 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003116 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003117
3118// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003119def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003120 IIC_VRECSD, "vrecps", "f32",
3121 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003122def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003123 IIC_VRECSQ, "vrecps", "f32",
3124 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003125
3126// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003127def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003128 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003129 v2i32, v2i32, int_arm_neon_vrsqrte>;
3130def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003131 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003132 v4i32, v4i32, int_arm_neon_vrsqrte>;
3133def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003134 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003135 v2f32, v2f32, int_arm_neon_vrsqrte>;
3136def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003138 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003139
3140// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003141def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003142 IIC_VRECSD, "vrsqrts", "f32",
3143 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003144def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003145 IIC_VRECSQ, "vrsqrts", "f32",
3146 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003147
3148// Vector Shifts.
3149
3150// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003151defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
3152 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
3153 "vshl", "s", int_arm_neon_vshifts, 0>;
3154defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
3155 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
3156 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003157// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003158defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3159 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003160// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003161defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3162 N2RegVShRFrm>;
3163defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3164 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003165
3166// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003167defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3168defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003169
3170// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003171class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003172 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003173 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003174 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3175 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003176 let Inst{21-16} = op21_16;
3177}
Evan Chengf81bf152009-11-23 21:57:23 +00003178def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003179 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003180def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003181 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003182def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003183 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003184
3185// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00003186defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
3187 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003188
3189// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003190defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
3191 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3192 "vrshl", "s", int_arm_neon_vrshifts, 0>;
3193defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
3194 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3195 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003196// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003197defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3198 N2RegVShRFrm>;
3199defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3200 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003201
3202// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003203defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003204 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003205
3206// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003207defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
3208 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3209 "vqshl", "s", int_arm_neon_vqshifts, 0>;
3210defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
3211 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3212 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003213// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003214defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3215 N2RegVShLFrm>;
3216defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3217 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003218// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003219defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3220 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003221
3222// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003223defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003224 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003225defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003226 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003227
3228// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003229defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003230 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003231
3232// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003233defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
3234 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3235 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
3236defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
3237 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3238 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003239
3240// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003241defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003242 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003243defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003244 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003245
3246// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003247defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003248 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003249
3250// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003251defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3252defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003253// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003254defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3255defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003256
3257// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003258defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003259// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003260defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003261
3262// Vector Absolute and Saturating Absolute.
3263
3264// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003265defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003266 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003267 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003268def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003269 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003270 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003271def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003272 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003273 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003274
3275// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003276defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003277 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003278 int_arm_neon_vqabs>;
3279
3280// Vector Negate.
3281
Bob Wilsoncba270d2010-07-13 21:16:48 +00003282def vnegd : PatFrag<(ops node:$in),
3283 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3284def vnegq : PatFrag<(ops node:$in),
3285 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003286
Evan Chengf81bf152009-11-23 21:57:23 +00003287class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003288 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003289 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003290 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003291class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003292 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003293 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003294 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003295
Chris Lattner0a00ed92010-03-28 08:39:10 +00003296// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003297def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3298def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3299def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3300def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3301def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3302def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003303
3304// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003305def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003306 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003307 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003308 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3309def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003310 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003311 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003312 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3313
Bob Wilsoncba270d2010-07-13 21:16:48 +00003314def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3315def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3316def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3317def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3318def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3319def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003320
3321// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003322defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003323 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003324 int_arm_neon_vqneg>;
3325
3326// Vector Bit Counting Operations.
3327
3328// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003329defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003330 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003331 int_arm_neon_vcls>;
3332// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003333defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003334 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003335 int_arm_neon_vclz>;
3336// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003337def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003338 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003339 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003340def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003341 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003342 v16i8, v16i8, int_arm_neon_vcnt>;
3343
Johnny Chend8836042010-02-24 20:06:07 +00003344// Vector Swap -- for disassembly only.
3345def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3346 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3347 "vswp", "$dst, $src", "", []>;
3348def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3349 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3350 "vswp", "$dst, $src", "", []>;
3351
Bob Wilson5bafff32009-06-22 23:27:02 +00003352// Vector Move Operations.
3353
3354// VMOV : Vector Move (Register)
3355
Evan Cheng020cc1b2010-05-13 00:16:46 +00003356let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003357def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003358 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003359def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003360 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003361
Evan Cheng22c687b2010-05-14 02:13:41 +00003362// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003363// be expanded after register allocation is completed.
3364def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00003365 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003366
3367def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00003368 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003369} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003370
Bob Wilson5bafff32009-06-22 23:27:02 +00003371// VMOV : Vector Move (Immediate)
3372
Evan Cheng47006be2010-05-17 21:54:50 +00003373let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003374def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003375 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003376 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003377 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003378def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003379 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003380 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003381 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003382
Bob Wilson1a913ed2010-06-11 21:34:50 +00003383def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3384 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003385 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003386 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003387def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3388 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003389 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003390 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003391
Bob Wilson046afdb2010-07-14 06:30:44 +00003392def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003393 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003394 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003395 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson046afdb2010-07-14 06:30:44 +00003396def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003397 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003398 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003399 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003400
3401def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003402 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003403 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003404 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003405def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003406 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003407 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003408 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003409} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003410
3411// VMOV : Vector Get Lane (move scalar to ARM core register)
3412
Johnny Chen131c4a52009-11-23 17:48:17 +00003413def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003414 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003415 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003416 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
3417 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003418def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003419 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003420 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003421 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
3422 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003423def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003424 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003425 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003426 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
3427 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003428def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003429 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003430 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003431 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
3432 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003433def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00003434 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003435 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003436 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
3437 imm:$lane))]>;
3438// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3439def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3440 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003441 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003442 (SubReg_i8_lane imm:$lane))>;
3443def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3444 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003445 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003446 (SubReg_i16_lane imm:$lane))>;
3447def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3448 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003449 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003450 (SubReg_i8_lane imm:$lane))>;
3451def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3452 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003453 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003454 (SubReg_i16_lane imm:$lane))>;
3455def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3456 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003457 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003458 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003459def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003460 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003461 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003462def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003463 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003464 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003465//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003466// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003467def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003468 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003469
3470
3471// VMOV : Vector Set Lane (move ARM core register to scalar)
3472
3473let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00003474def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003475 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003476 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003477 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
3478 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003479def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003480 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003481 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003482 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
3483 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003484def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003485 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003486 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003487 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
3488 GPR:$src2, imm:$lane))]>;
3489}
3490def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3491 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003492 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003493 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003494 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003495 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003496def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3497 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003498 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003499 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003500 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003501 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003502def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3503 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003504 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003505 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003506 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003507 (DSubReg_i32_reg imm:$lane)))>;
3508
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003509def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003510 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3511 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003512def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003513 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3514 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003515
3516//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003517// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003518def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003519 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003520
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003521def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003522 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003523def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003524 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003525def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003526 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003527
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003528def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3529 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3530def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3531 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3532def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3533 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3534
3535def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3536 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3537 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003538 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003539def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3540 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3541 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003542 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003543def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3544 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3545 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003546 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003547
Bob Wilson5bafff32009-06-22 23:27:02 +00003548// VDUP : Vector Duplicate (from ARM core register to all elements)
3549
Evan Chengf81bf152009-11-23 21:57:23 +00003550class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003551 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003552 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003553 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003554class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003555 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003556 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003557 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003558
Evan Chengf81bf152009-11-23 21:57:23 +00003559def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3560def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3561def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3562def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3563def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3564def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003565
3566def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003567 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003568 [(set DPR:$dst, (v2f32 (NEONvdup
3569 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003570def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003571 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003572 [(set QPR:$dst, (v4f32 (NEONvdup
3573 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003574
3575// VDUP : Vector Duplicate Lane (from scalar to all elements)
3576
Johnny Chene4614f72010-03-25 17:01:27 +00003577class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3578 ValueType Ty>
3579 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3580 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3581 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003582
Johnny Chene4614f72010-03-25 17:01:27 +00003583class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003584 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003585 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3586 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3587 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3588 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003589
Bob Wilson507df402009-10-21 02:15:46 +00003590// Inst{19-16} is partially specified depending on the element size.
3591
Johnny Chene4614f72010-03-25 17:01:27 +00003592def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3593def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3594def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3595def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3596def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3597def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3598def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3599def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003600
Bob Wilson0ce37102009-08-14 05:08:32 +00003601def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3602 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3603 (DSubReg_i8_reg imm:$lane))),
3604 (SubReg_i8_lane imm:$lane)))>;
3605def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3606 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3607 (DSubReg_i16_reg imm:$lane))),
3608 (SubReg_i16_lane imm:$lane)))>;
3609def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3610 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3611 (DSubReg_i32_reg imm:$lane))),
3612 (SubReg_i32_lane imm:$lane)))>;
3613def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3614 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3615 (DSubReg_i32_reg imm:$lane))),
3616 (SubReg_i32_lane imm:$lane)))>;
3617
Johnny Chenda1aea42009-11-23 21:00:43 +00003618def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3619 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003620 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003621 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003622
Johnny Chenda1aea42009-11-23 21:00:43 +00003623def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3624 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003625 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003626 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003627
Bob Wilson5bafff32009-06-22 23:27:02 +00003628// VMOVN : Vector Narrowing Move
Bob Wilson973a0742010-08-30 20:02:30 +00003629defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3630 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003631// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003632defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3633 "vqmovn", "s", int_arm_neon_vqmovns>;
3634defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3635 "vqmovn", "u", int_arm_neon_vqmovnu>;
3636defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3637 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003638// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003639defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3640defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003641
3642// Vector Conversions.
3643
Johnny Chen9e088762010-03-17 17:52:21 +00003644// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003645def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3646 v2i32, v2f32, fp_to_sint>;
3647def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3648 v2i32, v2f32, fp_to_uint>;
3649def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3650 v2f32, v2i32, sint_to_fp>;
3651def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3652 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003653
Johnny Chen6c8648b2010-03-17 23:26:50 +00003654def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3655 v4i32, v4f32, fp_to_sint>;
3656def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3657 v4i32, v4f32, fp_to_uint>;
3658def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3659 v4f32, v4i32, sint_to_fp>;
3660def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3661 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003662
3663// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003664def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003665 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003666def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003667 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003668def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003669 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003670def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003671 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3672
Evan Chengf81bf152009-11-23 21:57:23 +00003673def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003674 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003675def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003676 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003677def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003678 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003679def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003680 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3681
Bob Wilsond8e17572009-08-12 22:31:50 +00003682// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003683
3684// VREV64 : Vector Reverse elements within 64-bit doublewords
3685
Evan Chengf81bf152009-11-23 21:57:23 +00003686class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003687 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003688 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003689 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003690 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003691class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003692 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003693 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003694 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003695 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003696
Evan Chengf81bf152009-11-23 21:57:23 +00003697def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3698def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3699def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3700def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003701
Evan Chengf81bf152009-11-23 21:57:23 +00003702def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3703def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3704def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3705def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003706
3707// VREV32 : Vector Reverse elements within 32-bit words
3708
Evan Chengf81bf152009-11-23 21:57:23 +00003709class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003710 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003711 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003712 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003713 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003714class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003715 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003716 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003717 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003718 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003719
Evan Chengf81bf152009-11-23 21:57:23 +00003720def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3721def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003722
Evan Chengf81bf152009-11-23 21:57:23 +00003723def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3724def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003725
3726// VREV16 : Vector Reverse elements within 16-bit halfwords
3727
Evan Chengf81bf152009-11-23 21:57:23 +00003728class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003729 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003730 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003731 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003732 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003733class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003734 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003735 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003736 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003737 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003738
Evan Chengf81bf152009-11-23 21:57:23 +00003739def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3740def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003741
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003742// Other Vector Shuffles.
3743
3744// VEXT : Vector Extract
3745
Evan Chengf81bf152009-11-23 21:57:23 +00003746class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003747 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3748 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3749 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3750 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3751 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003752
Evan Chengf81bf152009-11-23 21:57:23 +00003753class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003754 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3755 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3756 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3757 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3758 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003759
Evan Chengf81bf152009-11-23 21:57:23 +00003760def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3761def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3762def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3763def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003764
Evan Chengf81bf152009-11-23 21:57:23 +00003765def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3766def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3767def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3768def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003769
Bob Wilson64efd902009-08-08 05:53:00 +00003770// VTRN : Vector Transpose
3771
Evan Chengf81bf152009-11-23 21:57:23 +00003772def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3773def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3774def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003775
Evan Chengf81bf152009-11-23 21:57:23 +00003776def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3777def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3778def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003779
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003780// VUZP : Vector Unzip (Deinterleave)
3781
Evan Chengf81bf152009-11-23 21:57:23 +00003782def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3783def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3784def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003785
Evan Chengf81bf152009-11-23 21:57:23 +00003786def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3787def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3788def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003789
3790// VZIP : Vector Zip (Interleave)
3791
Evan Chengf81bf152009-11-23 21:57:23 +00003792def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3793def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3794def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003795
Evan Chengf81bf152009-11-23 21:57:23 +00003796def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3797def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3798def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003799
Bob Wilson114a2662009-08-12 20:51:55 +00003800// Vector Table Lookup and Table Extension.
3801
3802// VTBL : Vector Table Lookup
3803def VTBL1
3804 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003805 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003806 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003807 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003808let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003809def VTBL2
3810 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003811 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003812 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003813def VTBL3
3814 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003815 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003816 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003817def VTBL4
3818 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003819 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003820 NVTBLFrm, IIC_VTB4,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003821 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003822} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003823
Bob Wilsonbd916c52010-09-13 23:55:10 +00003824def VTBL2Pseudo
3825 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "">;
3826def VTBL3Pseudo
3827 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "">;
3828def VTBL4Pseudo
3829 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "">;
3830
Bob Wilson114a2662009-08-12 20:51:55 +00003831// VTBX : Vector Table Extension
3832def VTBX1
3833 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003834 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003835 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003836 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3837 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003838let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003839def VTBX2
3840 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003841 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003842 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003843def VTBX3
3844 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003845 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003846 NVTBLFrm, IIC_VTBX3,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003847 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src",
3848 "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003849def VTBX4
3850 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003851 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003852 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
Bob Wilson78dfbc32010-07-07 00:08:54 +00003853 "$orig = $dst", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003854} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003855
Bob Wilsonbd916c52010-09-13 23:55:10 +00003856def VTBX2Pseudo
3857 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
3858 IIC_VTBX2, "$orig = $dst">;
3859def VTBX3Pseudo
3860 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
3861 IIC_VTBX3, "$orig = $dst">;
3862def VTBX4Pseudo
3863 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
3864 IIC_VTBX4, "$orig = $dst">;
3865
Bob Wilson5bafff32009-06-22 23:27:02 +00003866//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003867// NEON instructions for single-precision FP math
3868//===----------------------------------------------------------------------===//
3869
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003870class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3871 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003872 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003873 SPR:$a, ssub_0))),
3874 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003875
3876class N3VSPat<SDNode OpNode, NeonI Inst>
3877 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003878 (EXTRACT_SUBREG (v2f32
3879 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003880 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003881 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003882 SPR:$b, ssub_0))),
3883 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003884
3885class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3886 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3887 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003888 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003889 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003890 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003891 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003892 SPR:$b, ssub_0)),
3893 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003894
Evan Cheng1d2426c2009-08-07 19:30:41 +00003895// These need separate instructions because they must use DPR_VFP2 register
3896// class which have SPR sub-registers.
3897
3898// Vector Add Operations used for single-precision FP
3899let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003900def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3901def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003902
David Goodwin338268c2009-08-10 22:17:39 +00003903// Vector Sub Operations used for single-precision FP
3904let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003905def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3906def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003907
Evan Cheng1d2426c2009-08-07 19:30:41 +00003908// Vector Multiply Operations used for single-precision FP
3909let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003910def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3911def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003912
3913// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003914// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3915// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003916
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003917//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003918//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003919// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003920//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003921
3922//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003923//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003924// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003925//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003926
David Goodwin338268c2009-08-10 22:17:39 +00003927// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003928let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003929def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3930 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3931 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003932def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003933
David Goodwin338268c2009-08-10 22:17:39 +00003934// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003935let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003936def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3937 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3938 "vneg", "f32", "$dst, $src", "", []>;
3939def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003940
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003941// Vector Maximum used for single-precision FP
3942let neverHasSideEffects = 1 in
3943def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003944 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003945 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3946def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3947
3948// Vector Minimum used for single-precision FP
3949let neverHasSideEffects = 1 in
3950def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003951 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003952 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3953def : N3VSPat<NEONfmin, VMINfd_sfp>;
3954
David Goodwin338268c2009-08-10 22:17:39 +00003955// Vector Convert between single-precision FP and integer
3956let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003957def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3958 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003959def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003960
3961let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003962def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3963 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003964def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003965
3966let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003967def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3968 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003969def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003970
3971let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003972def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3973 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003974def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003975
Evan Cheng1d2426c2009-08-07 19:30:41 +00003976//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003977// Non-Instruction Patterns
3978//===----------------------------------------------------------------------===//
3979
3980// bit_convert
3981def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3982def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3983def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3984def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3985def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3986def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3987def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3988def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3989def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3990def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3991def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3992def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3993def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3994def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3995def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3996def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3997def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3998def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3999def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4000def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4001def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4002def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4003def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4004def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4005def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4006def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4007def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4008def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4009def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4010def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4011
4012def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4013def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4014def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4015def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4016def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4017def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4018def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4019def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4020def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4021def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4022def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4023def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4024def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4025def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4026def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4027def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4028def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4029def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4030def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4031def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4032def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4033def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4034def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4035def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4036def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4037def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4038def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4039def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4040def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4041def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;