blob: 0b079ff85d9f13223781cc2f69e385b56f6f7a0b [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000132// Use vldmia to load a Q register as a D register pair.
133// This is equivalent to VLDMD except that it has a Q register operand
134// instead of a pair of D registers.
135def VLDMQ
Jim Grosbach72db1822010-09-08 00:25:50 +0000136 : AXDI4<(outs QPR:$dst), (ins addrmode4:$addr, pred:$p),
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000137 IndexModeNone, IIC_fpLoadm,
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000138 "vldm${addr:submode}${p}\t$addr, ${dst:dregpair}", "",
139 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000140
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000141let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng69b9f982010-05-13 01:12:06 +0000142// Use vld1 to load a Q register as a D register pair.
143// This alternative to VLDMQ allows an alignment to be specified.
144// This is equivalent to VLD1q64 except that it has a Q register operand.
145def VLD1q
146 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
147 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000148} // mayLoad = 1, neverHasSideEffects = 1
Bob Wilson621f1952010-03-23 05:25:43 +0000149
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000150// Use vstmia to store a Q register as a D register pair.
151// This is equivalent to VSTMD except that it has a Q register operand
152// instead of a pair of D registers.
153def VSTMQ
Jim Grosbach72db1822010-09-08 00:25:50 +0000154 : AXDI4<(outs), (ins QPR:$src, addrmode4:$addr, pred:$p),
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000155 IndexModeNone, IIC_fpStorem,
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000156 "vstm${addr:submode}${p}\t$addr, ${src:dregpair}", "",
157 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000158
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000159let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng69b9f982010-05-13 01:12:06 +0000160// Use vst1 to store a Q register as a D register pair.
161// This alternative to VSTMQ allows an alignment to be specified.
162// This is equivalent to VST1q64 except that it has a Q register operand.
163def VST1q
164 : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src),
165 IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000166} // mayStore = 1, neverHasSideEffects = 1
Bob Wilson11d98992010-03-23 06:20:33 +0000167
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000168let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000169
Bob Wilsonffde0802010-09-02 16:00:54 +0000170// Classes for VLD* pseudo-instructions with multi-register operands.
171// These are expanded to real instructions after register allocation.
172class VLDQPseudo
Bob Wilson0f1e9452010-09-09 05:40:26 +0000173 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD2, "">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000174class VLDQWBPseudo
175 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson0f1e9452010-09-09 05:40:26 +0000176 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
Bob Wilsonffde0802010-09-02 16:00:54 +0000177 "$addr.addr = $wb">;
178class VLDQQPseudo
Bob Wilson0f1e9452010-09-09 05:40:26 +0000179 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), IIC_VLD4, "">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000180class VLDQQWBPseudo
181 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson0f1e9452010-09-09 05:40:26 +0000182 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
Bob Wilsonffde0802010-09-02 16:00:54 +0000183 "$addr.addr = $wb">;
Bob Wilsonf5721912010-09-03 18:16:02 +0000184class VLDQQQQWBPseudo
185 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson0f1e9452010-09-09 05:40:26 +0000186 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), IIC_VLD4,
Bob Wilsonf5721912010-09-03 18:16:02 +0000187 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000188
Bob Wilson205a5ca2009-07-08 18:11:30 +0000189// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000190class VLD1D<bits<4> op7_4, string Dt>
191 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
192 (ins addrmode6:$addr), IIC_VLD1,
193 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
194class VLD1Q<bits<4> op7_4, string Dt>
195 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
196 (ins addrmode6:$addr), IIC_VLD1,
197 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000198
Bob Wilson621f1952010-03-23 05:25:43 +0000199def VLD1d8 : VLD1D<0b0000, "8">;
200def VLD1d16 : VLD1D<0b0100, "16">;
201def VLD1d32 : VLD1D<0b1000, "32">;
202def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000203
Bob Wilson621f1952010-03-23 05:25:43 +0000204def VLD1q8 : VLD1Q<0b0000, "8">;
205def VLD1q16 : VLD1Q<0b0100, "16">;
206def VLD1q32 : VLD1Q<0b1000, "32">;
207def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000208
Bob Wilsonffde0802010-09-02 16:00:54 +0000209def VLD1q8Pseudo : VLDQPseudo;
210def VLD1q16Pseudo : VLDQPseudo;
211def VLD1q32Pseudo : VLDQPseudo;
212def VLD1q64Pseudo : VLDQPseudo;
213
Bob Wilson99493b22010-03-20 17:59:03 +0000214// ...with address register writeback:
215class VLD1DWB<bits<4> op7_4, string Dt>
216 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000217 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
218 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000219 "$addr.addr = $wb", []>;
220class VLD1QWB<bits<4> op7_4, string Dt>
221 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000222 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
223 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000224 "$addr.addr = $wb", []>;
225
226def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
227def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
228def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
229def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
230
231def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
232def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
233def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
234def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000235
Bob Wilsonffde0802010-09-02 16:00:54 +0000236def VLD1q8Pseudo_UPD : VLDQWBPseudo;
237def VLD1q16Pseudo_UPD : VLDQWBPseudo;
238def VLD1q32Pseudo_UPD : VLDQWBPseudo;
239def VLD1q64Pseudo_UPD : VLDQWBPseudo;
240
Bob Wilson052ba452010-03-22 18:22:06 +0000241// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000242class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000243 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000244 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000245 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000246class VLD1D3WB<bits<4> op7_4, string Dt>
247 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000248 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000249 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000250
251def VLD1d8T : VLD1D3<0b0000, "8">;
252def VLD1d16T : VLD1D3<0b0100, "16">;
253def VLD1d32T : VLD1D3<0b1000, "32">;
254def VLD1d64T : VLD1D3<0b1100, "64">;
255
256def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
257def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
258def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000259def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000260
Bob Wilsonffde0802010-09-02 16:00:54 +0000261def VLD1d64TPseudo : VLDQQPseudo;
262def VLD1d64TPseudo_UPD : VLDQQWBPseudo;
263
Bob Wilson052ba452010-03-22 18:22:06 +0000264// ...with 4 registers (some of these are only for the disassembler):
265class VLD1D4<bits<4> op7_4, string Dt>
266 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
267 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
268 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000269class VLD1D4WB<bits<4> op7_4, string Dt>
270 : NLdSt<0,0b10,0b0010,op7_4,
271 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000272 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
273 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000274 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000275
Bob Wilson052ba452010-03-22 18:22:06 +0000276def VLD1d8Q : VLD1D4<0b0000, "8">;
277def VLD1d16Q : VLD1D4<0b0100, "16">;
278def VLD1d32Q : VLD1D4<0b1000, "32">;
279def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000280
281def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
282def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
283def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000284def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000285
Bob Wilsonffde0802010-09-02 16:00:54 +0000286def VLD1d64QPseudo : VLDQQPseudo;
287def VLD1d64QPseudo_UPD : VLDQQWBPseudo;
288
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000289// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000290class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
291 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000292 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000293 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
294class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000295 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000296 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000297 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000298 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000299
Bob Wilson00bf1d92010-03-20 18:14:26 +0000300def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
301def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
302def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000303
Bob Wilson95808322010-03-18 20:18:39 +0000304def VLD2q8 : VLD2Q<0b0000, "8">;
305def VLD2q16 : VLD2Q<0b0100, "16">;
306def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000307
Bob Wilsonffde0802010-09-02 16:00:54 +0000308def VLD2d8Pseudo : VLDQPseudo;
309def VLD2d16Pseudo : VLDQPseudo;
310def VLD2d32Pseudo : VLDQPseudo;
311
312def VLD2q8Pseudo : VLDQQPseudo;
313def VLD2q16Pseudo : VLDQQPseudo;
314def VLD2q32Pseudo : VLDQQPseudo;
315
Bob Wilson92cb9322010-03-20 20:10:51 +0000316// ...with address register writeback:
317class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
318 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000319 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
320 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000321 "$addr.addr = $wb", []>;
322class VLD2QWB<bits<4> op7_4, string Dt>
323 : NLdSt<0, 0b10, 0b0011, op7_4,
324 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000325 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
326 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000327 "$addr.addr = $wb", []>;
328
329def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
330def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
331def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000332
333def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
334def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
335def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
336
Bob Wilsonffde0802010-09-02 16:00:54 +0000337def VLD2d8Pseudo_UPD : VLDQWBPseudo;
338def VLD2d16Pseudo_UPD : VLDQWBPseudo;
339def VLD2d32Pseudo_UPD : VLDQWBPseudo;
340
341def VLD2q8Pseudo_UPD : VLDQQWBPseudo;
342def VLD2q16Pseudo_UPD : VLDQQWBPseudo;
343def VLD2q32Pseudo_UPD : VLDQQWBPseudo;
344
Bob Wilson00bf1d92010-03-20 18:14:26 +0000345// ...with double-spaced registers (for disassembly only):
346def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
347def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
348def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000349def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
350def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
351def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000352
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000353// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000354class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
355 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000356 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000357 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000358
Bob Wilson00bf1d92010-03-20 18:14:26 +0000359def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
360def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
361def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000362
Bob Wilsonf5721912010-09-03 18:16:02 +0000363def VLD3d8Pseudo : VLDQQPseudo;
364def VLD3d16Pseudo : VLDQQPseudo;
365def VLD3d32Pseudo : VLDQQPseudo;
366
Bob Wilson92cb9322010-03-20 20:10:51 +0000367// ...with address register writeback:
368class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
369 : NLdSt<0, 0b10, op11_8, op7_4,
370 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000371 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
372 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000373 "$addr.addr = $wb", []>;
374
375def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
376def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
377def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000378
Bob Wilsonf5721912010-09-03 18:16:02 +0000379def VLD3d8Pseudo_UPD : VLDQQWBPseudo;
380def VLD3d16Pseudo_UPD : VLDQQWBPseudo;
381def VLD3d32Pseudo_UPD : VLDQQWBPseudo;
382
Bob Wilson92cb9322010-03-20 20:10:51 +0000383// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000384def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
385def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
386def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000387def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
388def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
389def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000390
Bob Wilsonf5721912010-09-03 18:16:02 +0000391def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo;
392def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo;
393def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo;
394
Bob Wilson92cb9322010-03-20 20:10:51 +0000395// ...alternate versions to be allocated odd register numbers:
Bob Wilsonf5721912010-09-03 18:16:02 +0000396def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo;
397def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo;
398def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000399
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000400// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000401class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
402 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000403 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000404 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000405 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000406
Bob Wilson00bf1d92010-03-20 18:14:26 +0000407def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
408def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
409def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000410
Bob Wilsonf5721912010-09-03 18:16:02 +0000411def VLD4d8Pseudo : VLDQQPseudo;
412def VLD4d16Pseudo : VLDQQPseudo;
413def VLD4d32Pseudo : VLDQQPseudo;
414
Bob Wilson92cb9322010-03-20 20:10:51 +0000415// ...with address register writeback:
416class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
417 : NLdSt<0, 0b10, op11_8, op7_4,
418 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000419 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
420 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000421 "$addr.addr = $wb", []>;
422
423def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
424def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
425def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000426
Bob Wilsonf5721912010-09-03 18:16:02 +0000427def VLD4d8Pseudo_UPD : VLDQQWBPseudo;
428def VLD4d16Pseudo_UPD : VLDQQWBPseudo;
429def VLD4d32Pseudo_UPD : VLDQQWBPseudo;
430
Bob Wilson92cb9322010-03-20 20:10:51 +0000431// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000432def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
433def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
434def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000435def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
436def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
437def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000438
Bob Wilsonf5721912010-09-03 18:16:02 +0000439def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo;
440def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo;
441def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo;
442
Bob Wilson92cb9322010-03-20 20:10:51 +0000443// ...alternate versions to be allocated odd register numbers:
Bob Wilsonf5721912010-09-03 18:16:02 +0000444def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo;
445def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo;
446def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000447
Bob Wilson8466fa12010-09-13 23:01:35 +0000448// Classes for VLD*LN pseudo-instructions with multi-register operands.
449// These are expanded to real instructions after register allocation.
450class VLDQLNPseudo<InstrItinClass itin>
451 : PseudoNLdSt<(outs QPR:$dst),
452 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
453 itin, "$src = $dst">;
454class VLDQLNWBPseudo<InstrItinClass itin>
455 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
456 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
457 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
458class VLDQQLNPseudo<InstrItinClass itin>
459 : PseudoNLdSt<(outs QQPR:$dst),
460 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
461 itin, "$src = $dst">;
462class VLDQQLNWBPseudo<InstrItinClass itin>
463 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
464 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
465 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
466class VLDQQQQLNPseudo<InstrItinClass itin>
467 : PseudoNLdSt<(outs QQQQPR:$dst),
468 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
469 itin, "$src = $dst">;
470class VLDQQQQLNWBPseudo<InstrItinClass itin>
471 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
472 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
473 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
474
Bob Wilsonb07c1712009-10-07 21:53:04 +0000475// VLD1LN : Vector Load (single element to one lane)
476// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000477
Bob Wilson243fcc52009-09-01 04:26:28 +0000478// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000479class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
480 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000481 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
482 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
483 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000484
Bob Wilson39842552010-03-22 16:43:10 +0000485def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
486def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
487def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000488
Bob Wilson8466fa12010-09-13 23:01:35 +0000489def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2>;
490def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2>;
491def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2>;
492
Bob Wilson41315282010-03-20 20:39:53 +0000493// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000494def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
495def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000496
Bob Wilson8466fa12010-09-13 23:01:35 +0000497def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2>;
498def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000499
Bob Wilsona1023642010-03-20 20:47:18 +0000500// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000501class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
502 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000503 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000504 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000505 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000506 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
507
Bob Wilson39842552010-03-22 16:43:10 +0000508def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
509def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
510def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000511
Bob Wilson8466fa12010-09-13 23:01:35 +0000512def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2>;
513def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2>;
514def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2>;
515
Bob Wilson39842552010-03-22 16:43:10 +0000516def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
517def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000518
Bob Wilson8466fa12010-09-13 23:01:35 +0000519def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2>;
520def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2>;
521
Bob Wilson243fcc52009-09-01 04:26:28 +0000522// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000523class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
524 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000525 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
526 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
527 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
528 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000529
Bob Wilson39842552010-03-22 16:43:10 +0000530def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
531def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
532def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000533
Bob Wilson8466fa12010-09-13 23:01:35 +0000534def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3>;
535def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3>;
536def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3>;
537
Bob Wilson41315282010-03-20 20:39:53 +0000538// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000539def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
540def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000541
Bob Wilson8466fa12010-09-13 23:01:35 +0000542def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3>;
543def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000544
Bob Wilsona1023642010-03-20 20:47:18 +0000545// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000546class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
547 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000548 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000549 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000550 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
551 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000552 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000553 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
554 []>;
555
Bob Wilson39842552010-03-22 16:43:10 +0000556def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
557def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
558def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000559
Bob Wilson8466fa12010-09-13 23:01:35 +0000560def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3>;
561def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3>;
562def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3>;
563
Bob Wilson39842552010-03-22 16:43:10 +0000564def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
565def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000566
Bob Wilson8466fa12010-09-13 23:01:35 +0000567def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3>;
568def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3>;
569
Bob Wilson243fcc52009-09-01 04:26:28 +0000570// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000571class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
572 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000573 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
574 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
575 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000576 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000577 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000578
Bob Wilson39842552010-03-22 16:43:10 +0000579def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
580def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
581def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000582
Bob Wilson8466fa12010-09-13 23:01:35 +0000583def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4>;
584def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4>;
585def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4>;
586
Bob Wilson41315282010-03-20 20:39:53 +0000587// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000588def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
589def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000590
Bob Wilson8466fa12010-09-13 23:01:35 +0000591def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4>;
592def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000593
Bob Wilsona1023642010-03-20 20:47:18 +0000594// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000595class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
596 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000597 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000598 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000599 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
600 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000601"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000602"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
603 []>;
604
Bob Wilson39842552010-03-22 16:43:10 +0000605def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
606def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
607def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000608
Bob Wilson8466fa12010-09-13 23:01:35 +0000609def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4>;
610def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4>;
611def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4>;
612
Bob Wilson39842552010-03-22 16:43:10 +0000613def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
614def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000615
Bob Wilson8466fa12010-09-13 23:01:35 +0000616def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4>;
617def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4>;
618
Bob Wilsonb07c1712009-10-07 21:53:04 +0000619// VLD1DUP : Vector Load (single element to all lanes)
620// VLD2DUP : Vector Load (single 2-element structure to all lanes)
621// VLD3DUP : Vector Load (single 3-element structure to all lanes)
622// VLD4DUP : Vector Load (single 4-element structure to all lanes)
623// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000624} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000625
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000626let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000627
Bob Wilson709d5922010-08-25 23:27:42 +0000628// Classes for VST* pseudo-instructions with multi-register operands.
629// These are expanded to real instructions after register allocation.
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000630class VSTQPseudo
631 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), IIC_VST, "">;
632class VSTQWBPseudo
633 : PseudoNLdSt<(outs GPR:$wb),
634 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
635 "$addr.addr = $wb">;
Bob Wilson709d5922010-08-25 23:27:42 +0000636class VSTQQPseudo
637 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), IIC_VST, "">;
638class VSTQQWBPseudo
639 : PseudoNLdSt<(outs GPR:$wb),
640 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), IIC_VST,
641 "$addr.addr = $wb">;
642class VSTQQQQWBPseudo
643 : PseudoNLdSt<(outs GPR:$wb),
644 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), IIC_VST,
645 "$addr.addr = $wb">;
646
Bob Wilson11d98992010-03-23 06:20:33 +0000647// VST1 : Vector Store (multiple single elements)
648class VST1D<bits<4> op7_4, string Dt>
649 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
650 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
651class VST1Q<bits<4> op7_4, string Dt>
652 : NLdSt<0,0b00,0b1010,op7_4, (outs),
653 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
654 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
655
656def VST1d8 : VST1D<0b0000, "8">;
657def VST1d16 : VST1D<0b0100, "16">;
658def VST1d32 : VST1D<0b1000, "32">;
659def VST1d64 : VST1D<0b1100, "64">;
660
661def VST1q8 : VST1Q<0b0000, "8">;
662def VST1q16 : VST1Q<0b0100, "16">;
663def VST1q32 : VST1Q<0b1000, "32">;
664def VST1q64 : VST1Q<0b1100, "64">;
665
Bob Wilsonffde0802010-09-02 16:00:54 +0000666def VST1q8Pseudo : VSTQPseudo;
667def VST1q16Pseudo : VSTQPseudo;
668def VST1q32Pseudo : VSTQPseudo;
669def VST1q64Pseudo : VSTQPseudo;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000670
Bob Wilson25eb5012010-03-20 20:54:36 +0000671// ...with address register writeback:
672class VST1DWB<bits<4> op7_4, string Dt>
673 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000674 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
675 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000676class VST1QWB<bits<4> op7_4, string Dt>
677 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000678 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
679 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000680
681def VST1d8_UPD : VST1DWB<0b0000, "8">;
682def VST1d16_UPD : VST1DWB<0b0100, "16">;
683def VST1d32_UPD : VST1DWB<0b1000, "32">;
684def VST1d64_UPD : VST1DWB<0b1100, "64">;
685
686def VST1q8_UPD : VST1QWB<0b0000, "8">;
687def VST1q16_UPD : VST1QWB<0b0100, "16">;
688def VST1q32_UPD : VST1QWB<0b1000, "32">;
689def VST1q64_UPD : VST1QWB<0b1100, "64">;
690
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000691def VST1q8Pseudo_UPD : VSTQWBPseudo;
692def VST1q16Pseudo_UPD : VSTQWBPseudo;
693def VST1q32Pseudo_UPD : VSTQWBPseudo;
694def VST1q64Pseudo_UPD : VSTQWBPseudo;
695
Bob Wilson052ba452010-03-22 18:22:06 +0000696// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000697class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000698 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000699 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000700 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000701class VST1D3WB<bits<4> op7_4, string Dt>
702 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000703 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000704 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000705 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000706 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000707
708def VST1d8T : VST1D3<0b0000, "8">;
709def VST1d16T : VST1D3<0b0100, "16">;
710def VST1d32T : VST1D3<0b1000, "32">;
711def VST1d64T : VST1D3<0b1100, "64">;
712
713def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
714def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
715def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
716def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
717
Bob Wilson01ba4612010-08-26 18:51:29 +0000718def VST1d64TPseudo : VSTQQPseudo;
719def VST1d64TPseudo_UPD : VSTQQWBPseudo;
720
Bob Wilson052ba452010-03-22 18:22:06 +0000721// ...with 4 registers (some of these are only for the disassembler):
722class VST1D4<bits<4> op7_4, string Dt>
723 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
724 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
725 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
726 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000727class VST1D4WB<bits<4> op7_4, string Dt>
728 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000729 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000730 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000731 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000732 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000733
Bob Wilson052ba452010-03-22 18:22:06 +0000734def VST1d8Q : VST1D4<0b0000, "8">;
735def VST1d16Q : VST1D4<0b0100, "16">;
736def VST1d32Q : VST1D4<0b1000, "32">;
737def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000738
739def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
740def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
741def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000742def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000743
Bob Wilson70e48b22010-08-26 05:33:30 +0000744def VST1d64QPseudo : VSTQQPseudo;
745def VST1d64QPseudo_UPD : VSTQQWBPseudo;
746
Bob Wilsonb36ec862009-08-06 18:47:44 +0000747// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000748class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
749 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
750 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
751 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000752class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000753 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000754 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000755 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000756 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000757
Bob Wilson068b18b2010-03-20 21:15:48 +0000758def VST2d8 : VST2D<0b1000, 0b0000, "8">;
759def VST2d16 : VST2D<0b1000, 0b0100, "16">;
760def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000761
Bob Wilson95808322010-03-18 20:18:39 +0000762def VST2q8 : VST2Q<0b0000, "8">;
763def VST2q16 : VST2Q<0b0100, "16">;
764def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000765
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000766def VST2d8Pseudo : VSTQPseudo;
767def VST2d16Pseudo : VSTQPseudo;
768def VST2d32Pseudo : VSTQPseudo;
769
770def VST2q8Pseudo : VSTQQPseudo;
771def VST2q16Pseudo : VSTQQPseudo;
772def VST2q32Pseudo : VSTQQPseudo;
773
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000774// ...with address register writeback:
775class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
776 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000777 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
778 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000779 "$addr.addr = $wb", []>;
780class VST2QWB<bits<4> op7_4, string Dt>
781 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000782 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000783 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000784 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000785 "$addr.addr = $wb", []>;
786
787def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
788def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
789def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000790
791def VST2q8_UPD : VST2QWB<0b0000, "8">;
792def VST2q16_UPD : VST2QWB<0b0100, "16">;
793def VST2q32_UPD : VST2QWB<0b1000, "32">;
794
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000795def VST2d8Pseudo_UPD : VSTQWBPseudo;
796def VST2d16Pseudo_UPD : VSTQWBPseudo;
797def VST2d32Pseudo_UPD : VSTQWBPseudo;
798
799def VST2q8Pseudo_UPD : VSTQQWBPseudo;
800def VST2q16Pseudo_UPD : VSTQQWBPseudo;
801def VST2q32Pseudo_UPD : VSTQQWBPseudo;
802
Bob Wilson068b18b2010-03-20 21:15:48 +0000803// ...with double-spaced registers (for disassembly only):
804def VST2b8 : VST2D<0b1001, 0b0000, "8">;
805def VST2b16 : VST2D<0b1001, 0b0100, "16">;
806def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000807def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
808def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
809def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000810
Bob Wilsonb36ec862009-08-06 18:47:44 +0000811// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000812class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
813 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000814 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000815 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000816
Bob Wilson068b18b2010-03-20 21:15:48 +0000817def VST3d8 : VST3D<0b0100, 0b0000, "8">;
818def VST3d16 : VST3D<0b0100, 0b0100, "16">;
819def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000820
Bob Wilson01ba4612010-08-26 18:51:29 +0000821def VST3d8Pseudo : VSTQQPseudo;
822def VST3d16Pseudo : VSTQQPseudo;
823def VST3d32Pseudo : VSTQQPseudo;
824
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000825// ...with address register writeback:
826class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
827 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000828 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000829 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000830 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000831 "$addr.addr = $wb", []>;
832
833def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
834def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
835def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000836
Bob Wilson01ba4612010-08-26 18:51:29 +0000837def VST3d8Pseudo_UPD : VSTQQWBPseudo;
838def VST3d16Pseudo_UPD : VSTQQWBPseudo;
839def VST3d32Pseudo_UPD : VSTQQWBPseudo;
840
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000841// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000842def VST3q8 : VST3D<0b0101, 0b0000, "8">;
843def VST3q16 : VST3D<0b0101, 0b0100, "16">;
844def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000845def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
846def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
847def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000848
Bob Wilson01ba4612010-08-26 18:51:29 +0000849def VST3q8Pseudo_UPD : VSTQQQQWBPseudo;
850def VST3q16Pseudo_UPD : VSTQQQQWBPseudo;
851def VST3q32Pseudo_UPD : VSTQQQQWBPseudo;
852
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000853// ...alternate versions to be allocated odd register numbers:
Bob Wilson01ba4612010-08-26 18:51:29 +0000854def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo;
855def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo;
856def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo;
Bob Wilson66a70632009-10-07 20:30:08 +0000857
Bob Wilsonb36ec862009-08-06 18:47:44 +0000858// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000859class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
860 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000861 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000862 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000863 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000864
Bob Wilson068b18b2010-03-20 21:15:48 +0000865def VST4d8 : VST4D<0b0000, 0b0000, "8">;
866def VST4d16 : VST4D<0b0000, 0b0100, "16">;
867def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000868
Bob Wilson709d5922010-08-25 23:27:42 +0000869def VST4d8Pseudo : VSTQQPseudo;
870def VST4d16Pseudo : VSTQQPseudo;
871def VST4d32Pseudo : VSTQQPseudo;
872
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000873// ...with address register writeback:
874class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
875 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000876 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000877 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000878 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000879 "$addr.addr = $wb", []>;
880
881def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
882def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
883def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000884
Bob Wilson709d5922010-08-25 23:27:42 +0000885def VST4d8Pseudo_UPD : VSTQQWBPseudo;
886def VST4d16Pseudo_UPD : VSTQQWBPseudo;
887def VST4d32Pseudo_UPD : VSTQQWBPseudo;
888
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000889// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000890def VST4q8 : VST4D<0b0001, 0b0000, "8">;
891def VST4q16 : VST4D<0b0001, 0b0100, "16">;
892def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000893def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
894def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
895def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000896
Bob Wilson709d5922010-08-25 23:27:42 +0000897def VST4q8Pseudo_UPD : VSTQQQQWBPseudo;
898def VST4q16Pseudo_UPD : VSTQQQQWBPseudo;
899def VST4q32Pseudo_UPD : VSTQQQQWBPseudo;
900
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000901// ...alternate versions to be allocated odd register numbers:
Bob Wilson709d5922010-08-25 23:27:42 +0000902def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo;
903def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo;
904def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000905
Bob Wilson8466fa12010-09-13 23:01:35 +0000906// Classes for VST*LN pseudo-instructions with multi-register operands.
907// These are expanded to real instructions after register allocation.
908class VSTQLNPseudo<InstrItinClass itin>
909 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
910 itin, "">;
911class VSTQLNWBPseudo<InstrItinClass itin>
912 : PseudoNLdSt<(outs GPR:$wb),
913 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
914 nohash_imm:$lane), itin, "$addr.addr = $wb">;
915class VSTQQLNPseudo<InstrItinClass itin>
916 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
917 itin, "">;
918class VSTQQLNWBPseudo<InstrItinClass itin>
919 : PseudoNLdSt<(outs GPR:$wb),
920 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
921 nohash_imm:$lane), itin, "$addr.addr = $wb">;
922class VSTQQQQLNPseudo<InstrItinClass itin>
923 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
924 itin, "">;
925class VSTQQQQLNWBPseudo<InstrItinClass itin>
926 : PseudoNLdSt<(outs GPR:$wb),
927 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
928 nohash_imm:$lane), itin, "$addr.addr = $wb">;
929
Bob Wilsonb07c1712009-10-07 21:53:04 +0000930// VST1LN : Vector Store (single element from one lane)
931// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000932
Bob Wilson8a3198b2009-09-01 18:51:56 +0000933// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000934class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
935 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000936 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000937 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000938 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000939
Bob Wilson39842552010-03-22 16:43:10 +0000940def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
941def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
942def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000943
Bob Wilson8466fa12010-09-13 23:01:35 +0000944def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST>;
945def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST>;
946def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST>;
947
Bob Wilson41315282010-03-20 20:39:53 +0000948// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000949def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
950def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000951
Bob Wilson8466fa12010-09-13 23:01:35 +0000952def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST>;
953def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000954
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000955// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000956class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
957 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000958 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000959 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000960 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000961 "$addr.addr = $wb", []>;
962
Bob Wilson39842552010-03-22 16:43:10 +0000963def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
964def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
965def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000966
Bob Wilson8466fa12010-09-13 23:01:35 +0000967def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST>;
968def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST>;
969def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST>;
970
Bob Wilson39842552010-03-22 16:43:10 +0000971def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
972def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000973
Bob Wilson8466fa12010-09-13 23:01:35 +0000974def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
975def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
976
Bob Wilson8a3198b2009-09-01 18:51:56 +0000977// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000978class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
979 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000980 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000981 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000982 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000983
Bob Wilson39842552010-03-22 16:43:10 +0000984def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
985def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
986def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000987
Bob Wilson8466fa12010-09-13 23:01:35 +0000988def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST>;
989def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST>;
990def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST>;
991
Bob Wilson41315282010-03-20 20:39:53 +0000992// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000993def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
994def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000995
Bob Wilson8466fa12010-09-13 23:01:35 +0000996def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST>;
997def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000998
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000999// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001000class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1001 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001002 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001003 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
1004 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001005 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001006 "$addr.addr = $wb", []>;
1007
Bob Wilson39842552010-03-22 16:43:10 +00001008def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
1009def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
1010def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001011
Bob Wilson8466fa12010-09-13 23:01:35 +00001012def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
1013def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
1014def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
1015
Bob Wilson39842552010-03-22 16:43:10 +00001016def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
1017def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001018
Bob Wilson8466fa12010-09-13 23:01:35 +00001019def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>;
1020def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>;
1021
Bob Wilson8a3198b2009-09-01 18:51:56 +00001022// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001023class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1024 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001025 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +00001026 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +00001027 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001028 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001029
Bob Wilson39842552010-03-22 16:43:10 +00001030def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1031def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1032def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001033
Bob Wilson8466fa12010-09-13 23:01:35 +00001034def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST>;
1035def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST>;
1036def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST>;
1037
Bob Wilson41315282010-03-20 20:39:53 +00001038// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001039def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1040def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001041
Bob Wilson8466fa12010-09-13 23:01:35 +00001042def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST>;
1043def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST>;
Bob Wilson56311392009-10-09 00:01:36 +00001044
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001045// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001046class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1047 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001048 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001049 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
1050 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001051 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001052 "$addr.addr = $wb", []>;
1053
Bob Wilson39842552010-03-22 16:43:10 +00001054def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1055def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1056def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001057
Bob Wilson8466fa12010-09-13 23:01:35 +00001058def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
1059def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
1060def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
1061
Bob Wilson39842552010-03-22 16:43:10 +00001062def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1063def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001064
Bob Wilson8466fa12010-09-13 23:01:35 +00001065def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>;
1066def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>;
1067
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001068} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001069
Bob Wilson205a5ca2009-07-08 18:11:30 +00001070
Bob Wilson5bafff32009-06-22 23:27:02 +00001071//===----------------------------------------------------------------------===//
1072// NEON pattern fragments
1073//===----------------------------------------------------------------------===//
1074
1075// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001076def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001077 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1078 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001079}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001080def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001081 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1082 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001083}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001084def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001085 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1086 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001087}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001088def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001089 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1090 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001091}]>;
1092
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001093// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001094def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001095 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1096 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001097}]>;
1098
Bob Wilson5bafff32009-06-22 23:27:02 +00001099// Translate lane numbers from Q registers to D subregs.
1100def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001101 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001102}]>;
1103def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001104 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001105}]>;
1106def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001108}]>;
1109
1110//===----------------------------------------------------------------------===//
1111// Instruction Classes
1112//===----------------------------------------------------------------------===//
1113
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001114// Basic 2-register operations: single-, double- and quad-register.
1115class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1116 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1117 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001118 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1119 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1120 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001121class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001122 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1123 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001124 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1125 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1126 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001127class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001128 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1129 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001130 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1131 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1132 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001133
Bob Wilson69bfbd62010-02-17 22:42:54 +00001134// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001135class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001136 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001137 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001138 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1139 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001140 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001141 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1142class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001143 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001144 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001145 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1146 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001147 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001148 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1149
Bob Wilson973a0742010-08-30 20:02:30 +00001150// Narrow 2-register operations.
1151class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1152 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1153 InstrItinClass itin, string OpcodeStr, string Dt,
1154 ValueType TyD, ValueType TyQ, SDNode OpNode>
1155 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1156 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1157 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1158
Bob Wilson5bafff32009-06-22 23:27:02 +00001159// Narrow 2-register intrinsics.
1160class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1161 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001162 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001163 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001164 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001165 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001166 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1167
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001168// Long 2-register operations (currently only used for VMOVL).
1169class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1170 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1171 InstrItinClass itin, string OpcodeStr, string Dt,
1172 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001173 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001174 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001175 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001176
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001177// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001178class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001179 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001180 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001181 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001182 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001183class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001184 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001185 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001186 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001187 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001188
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001189// Basic 3-register operations: single-, double- and quad-register.
1190class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1191 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1192 SDNode OpNode, bit Commutable>
1193 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001194 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1195 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001196 let isCommutable = Commutable;
1197}
1198
Bob Wilson5bafff32009-06-22 23:27:02 +00001199class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001200 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001201 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001202 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001203 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001204 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1205 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
1206 let isCommutable = Commutable;
1207}
1208// Same as N3VD but no data type.
1209class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1210 InstrItinClass itin, string OpcodeStr,
1211 ValueType ResTy, ValueType OpTy,
1212 SDNode OpNode, bit Commutable>
1213 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001214 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001215 OpcodeStr, "$dst, $src1, $src2", "",
1216 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001217 let isCommutable = Commutable;
1218}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001219
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001220class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001221 InstrItinClass itin, string OpcodeStr, string Dt,
1222 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001223 : N3V<0, 1, op21_20, op11_8, 1, 0,
1224 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1225 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1226 [(set (Ty DPR:$dst),
1227 (Ty (ShOp (Ty DPR:$src1),
1228 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001229 let isCommutable = 0;
1230}
1231class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001232 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001233 : N3V<0, 1, op21_20, op11_8, 1, 0,
1234 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1235 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1236 [(set (Ty DPR:$dst),
1237 (Ty (ShOp (Ty DPR:$src1),
1238 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001239 let isCommutable = 0;
1240}
1241
Bob Wilson5bafff32009-06-22 23:27:02 +00001242class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001243 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001244 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001245 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001246 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001247 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1248 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1249 let isCommutable = Commutable;
1250}
1251class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1252 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001253 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001254 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001255 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001256 OpcodeStr, "$dst, $src1, $src2", "",
1257 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001258 let isCommutable = Commutable;
1259}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001260class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001261 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001262 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001263 : N3V<1, 1, op21_20, op11_8, 1, 0,
1264 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1265 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1266 [(set (ResTy QPR:$dst),
1267 (ResTy (ShOp (ResTy QPR:$src1),
1268 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1269 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001270 let isCommutable = 0;
1271}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001272class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001273 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001274 : N3V<1, 1, op21_20, op11_8, 1, 0,
1275 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1276 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1277 [(set (ResTy QPR:$dst),
1278 (ResTy (ShOp (ResTy QPR:$src1),
1279 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1280 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001281 let isCommutable = 0;
1282}
Bob Wilson5bafff32009-06-22 23:27:02 +00001283
1284// Basic 3-register intrinsics, both double- and quad-register.
1285class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001286 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001287 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001288 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1289 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
1290 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1291 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001292 let isCommutable = Commutable;
1293}
David Goodwin658ea602009-09-25 18:38:29 +00001294class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001295 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001296 : N3V<0, 1, op21_20, op11_8, 1, 0,
1297 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1298 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1299 [(set (Ty DPR:$dst),
1300 (Ty (IntOp (Ty DPR:$src1),
1301 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1302 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001303 let isCommutable = 0;
1304}
David Goodwin658ea602009-09-25 18:38:29 +00001305class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001306 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001307 : N3V<0, 1, op21_20, op11_8, 1, 0,
1308 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1309 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1310 [(set (Ty DPR:$dst),
1311 (Ty (IntOp (Ty DPR:$src1),
1312 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001313 let isCommutable = 0;
1314}
1315
Bob Wilson5bafff32009-06-22 23:27:02 +00001316class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001317 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001318 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001319 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1320 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1321 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1322 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001323 let isCommutable = Commutable;
1324}
David Goodwin658ea602009-09-25 18:38:29 +00001325class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001326 string OpcodeStr, string Dt,
1327 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001328 : N3V<1, 1, op21_20, op11_8, 1, 0,
1329 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1330 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1331 [(set (ResTy QPR:$dst),
1332 (ResTy (IntOp (ResTy QPR:$src1),
1333 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1334 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001335 let isCommutable = 0;
1336}
David Goodwin658ea602009-09-25 18:38:29 +00001337class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001338 string OpcodeStr, string Dt,
1339 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001340 : N3V<1, 1, op21_20, op11_8, 1, 0,
1341 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1342 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1343 [(set (ResTy QPR:$dst),
1344 (ResTy (IntOp (ResTy QPR:$src1),
1345 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1346 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001347 let isCommutable = 0;
1348}
Bob Wilson5bafff32009-06-22 23:27:02 +00001349
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001350// Multiply-Add/Sub operations: single-, double- and quad-register.
1351class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1352 InstrItinClass itin, string OpcodeStr, string Dt,
1353 ValueType Ty, SDNode MulOp, SDNode OpNode>
1354 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1355 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001356 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001357 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1358
Bob Wilson5bafff32009-06-22 23:27:02 +00001359class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001360 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001361 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001362 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001363 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001364 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001365 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1366 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001367class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001368 string OpcodeStr, string Dt,
1369 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001370 : N3V<0, 1, op21_20, op11_8, 1, 0,
1371 (outs DPR:$dst),
1372 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1373 NVMulSLFrm, itin,
1374 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1375 [(set (Ty DPR:$dst),
1376 (Ty (ShOp (Ty DPR:$src1),
1377 (Ty (MulOp DPR:$src2,
1378 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1379 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001380class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001381 string OpcodeStr, string Dt,
1382 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001383 : N3V<0, 1, op21_20, op11_8, 1, 0,
1384 (outs DPR:$dst),
1385 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1386 NVMulSLFrm, itin,
1387 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1388 [(set (Ty DPR:$dst),
1389 (Ty (ShOp (Ty DPR:$src1),
1390 (Ty (MulOp DPR:$src2,
1391 (Ty (NEONvduplane (Ty DPR_8:$src3),
1392 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001393
Bob Wilson5bafff32009-06-22 23:27:02 +00001394class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001395 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001396 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001397 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001398 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001399 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001400 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1401 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001402class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001403 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001404 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001405 : N3V<1, 1, op21_20, op11_8, 1, 0,
1406 (outs QPR:$dst),
1407 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1408 NVMulSLFrm, itin,
1409 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1410 [(set (ResTy QPR:$dst),
1411 (ResTy (ShOp (ResTy QPR:$src1),
1412 (ResTy (MulOp QPR:$src2,
1413 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1414 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001415class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001416 string OpcodeStr, string Dt,
1417 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001418 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001419 : N3V<1, 1, op21_20, op11_8, 1, 0,
1420 (outs QPR:$dst),
1421 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1422 NVMulSLFrm, itin,
1423 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1424 [(set (ResTy QPR:$dst),
1425 (ResTy (ShOp (ResTy QPR:$src1),
1426 (ResTy (MulOp QPR:$src2,
1427 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1428 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001429
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001430// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1431class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1432 InstrItinClass itin, string OpcodeStr, string Dt,
1433 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1434 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1435 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1436 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1437 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1438 (Ty (IntOp (Ty DPR:$src2), (Ty DPR:$src3))))))]>;
1439class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1440 InstrItinClass itin, string OpcodeStr, string Dt,
1441 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1442 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1443 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
1444 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1445 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1446 (Ty (IntOp (Ty QPR:$src2), (Ty QPR:$src3))))))]>;
1447
Bob Wilson5bafff32009-06-22 23:27:02 +00001448// Neon 3-argument intrinsics, both double- and quad-register.
1449// The destination register is also used as the first source operand register.
1450class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001451 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001452 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001453 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001454 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001455 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001456 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1457 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1458class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001459 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001460 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001461 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001462 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001463 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001464 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1465 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1466
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001467// Long Multiply-Add/Sub operations.
1468class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1469 InstrItinClass itin, string OpcodeStr, string Dt,
1470 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1471 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1472 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1473 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1474 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1475 (TyQ (MulOp (TyD DPR:$src2),
1476 (TyD DPR:$src3)))))]>;
1477class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1478 InstrItinClass itin, string OpcodeStr, string Dt,
1479 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1480 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1481 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1482 NVMulSLFrm, itin,
1483 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1484 [(set QPR:$dst,
1485 (OpNode (TyQ QPR:$src1),
1486 (TyQ (MulOp (TyD DPR:$src2),
1487 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1488 imm:$lane))))))]>;
1489class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1490 InstrItinClass itin, string OpcodeStr, string Dt,
1491 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1492 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1493 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1494 NVMulSLFrm, itin,
1495 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1496 [(set QPR:$dst,
1497 (OpNode (TyQ QPR:$src1),
1498 (TyQ (MulOp (TyD DPR:$src2),
1499 (TyD (NEONvduplane (TyD DPR_8:$src3),
1500 imm:$lane))))))]>;
1501
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001502// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1503class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1504 InstrItinClass itin, string OpcodeStr, string Dt,
1505 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1506 SDNode OpNode>
1507 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1508 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1509 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1510 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1511 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src2),
1512 (TyD DPR:$src3)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001513
Bob Wilson5bafff32009-06-22 23:27:02 +00001514// Neon Long 3-argument intrinsic. The destination register is
1515// a quad-register and is also used as the first source operand register.
1516class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001517 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001518 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001519 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001520 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001521 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001522 [(set QPR:$dst,
1523 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001524class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001525 string OpcodeStr, string Dt,
1526 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001527 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1528 (outs QPR:$dst),
1529 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1530 NVMulSLFrm, itin,
1531 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1532 [(set (ResTy QPR:$dst),
1533 (ResTy (IntOp (ResTy QPR:$src1),
1534 (OpTy DPR:$src2),
1535 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1536 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001537class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1538 InstrItinClass itin, string OpcodeStr, string Dt,
1539 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001540 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1541 (outs QPR:$dst),
1542 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1543 NVMulSLFrm, itin,
1544 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1545 [(set (ResTy QPR:$dst),
1546 (ResTy (IntOp (ResTy QPR:$src1),
1547 (OpTy DPR:$src2),
1548 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1549 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001550
Bob Wilson5bafff32009-06-22 23:27:02 +00001551// Narrowing 3-register intrinsics.
1552class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001553 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001554 Intrinsic IntOp, bit Commutable>
1555 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001556 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001557 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001558 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1559 let isCommutable = Commutable;
1560}
1561
Bob Wilson04d6c282010-08-29 05:57:34 +00001562// Long 3-register operations.
1563class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1564 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001565 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1566 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1567 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1568 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1569 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1570 let isCommutable = Commutable;
1571}
1572class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1573 InstrItinClass itin, string OpcodeStr, string Dt,
1574 ValueType TyQ, ValueType TyD, SDNode OpNode>
1575 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1576 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1577 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1578 [(set QPR:$dst,
1579 (TyQ (OpNode (TyD DPR:$src1),
1580 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1581class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1582 InstrItinClass itin, string OpcodeStr, string Dt,
1583 ValueType TyQ, ValueType TyD, SDNode OpNode>
1584 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1585 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1586 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1587 [(set QPR:$dst,
1588 (TyQ (OpNode (TyD DPR:$src1),
1589 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1590
1591// Long 3-register operations with explicitly extended operands.
1592class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1593 InstrItinClass itin, string OpcodeStr, string Dt,
1594 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1595 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001596 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1597 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1598 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1599 [(set QPR:$dst, (OpNode (TyQ (ExtOp (TyD DPR:$src1))),
1600 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
1601 let isCommutable = Commutable;
1602}
1603
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001604// Long 3-register intrinsics with explicit extend (VABDL).
1605class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1606 InstrItinClass itin, string OpcodeStr, string Dt,
1607 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1608 bit Commutable>
1609 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1610 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1611 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1612 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1613 (TyD DPR:$src2))))))]> {
1614 let isCommutable = Commutable;
1615}
1616
Bob Wilson5bafff32009-06-22 23:27:02 +00001617// Long 3-register intrinsics.
1618class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001619 InstrItinClass itin, string OpcodeStr, string Dt,
1620 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001621 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001622 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001623 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001624 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1625 let isCommutable = Commutable;
1626}
David Goodwin658ea602009-09-25 18:38:29 +00001627class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001628 string OpcodeStr, string Dt,
1629 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001630 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1631 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1632 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1633 [(set (ResTy QPR:$dst),
1634 (ResTy (IntOp (OpTy DPR:$src1),
1635 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1636 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001637class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1638 InstrItinClass itin, string OpcodeStr, string Dt,
1639 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001640 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1641 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1642 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1643 [(set (ResTy QPR:$dst),
1644 (ResTy (IntOp (OpTy DPR:$src1),
1645 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1646 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001647
Bob Wilson04d6c282010-08-29 05:57:34 +00001648// Wide 3-register operations.
1649class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1650 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1651 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001652 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001653 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001654 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson04d6c282010-08-29 05:57:34 +00001655 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1656 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001657 let isCommutable = Commutable;
1658}
1659
1660// Pairwise long 2-register intrinsics, both double- and quad-register.
1661class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001662 bits<2> op17_16, bits<5> op11_7, bit op4,
1663 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001664 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1665 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001666 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001667 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1668class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001669 bits<2> op17_16, bits<5> op11_7, bit op4,
1670 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001671 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1672 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001673 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001674 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1675
1676// Pairwise long 2-register accumulate intrinsics,
1677// both double- and quad-register.
1678// The destination register is also used as the first source operand register.
1679class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001680 bits<2> op17_16, bits<5> op11_7, bit op4,
1681 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001682 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1683 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001684 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001685 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001686 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1687class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001688 bits<2> op17_16, bits<5> op11_7, bit op4,
1689 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001690 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1691 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001692 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001693 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001694 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1695
1696// Shift by immediate,
1697// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001698class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001699 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001700 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001701 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001702 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001703 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001704 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001705class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001706 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001707 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001708 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001709 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001710 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001711 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1712
Johnny Chen6c8648b2010-03-17 23:26:50 +00001713// Long shift by immediate.
1714class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1715 string OpcodeStr, string Dt,
1716 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1717 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001718 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001719 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001720 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1721 (i32 imm:$SIMM))))]>;
1722
Bob Wilson5bafff32009-06-22 23:27:02 +00001723// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001724class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001725 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001726 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001727 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001728 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001729 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001730 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1731 (i32 imm:$SIMM))))]>;
1732
1733// Shift right by immediate and accumulate,
1734// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001735class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001736 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001737 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001738 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001740 [(set DPR:$dst, (Ty (add DPR:$src1,
1741 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001742class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001743 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001744 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001745 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001746 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001747 [(set QPR:$dst, (Ty (add QPR:$src1,
1748 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1749
1750// Shift by immediate and insert,
1751// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001752class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001753 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001754 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001755 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001756 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001757 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001758class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001759 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001760 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001761 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001762 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001763 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1764
1765// Convert, with fractional bits immediate,
1766// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001767class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001768 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001769 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001770 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001771 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1772 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001773 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001774class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001775 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001776 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001777 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001778 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1779 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001780 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1781
1782//===----------------------------------------------------------------------===//
1783// Multiclasses
1784//===----------------------------------------------------------------------===//
1785
Bob Wilson916ac5b2009-10-03 04:44:16 +00001786// Abbreviations used in multiclass suffixes:
1787// Q = quarter int (8 bit) elements
1788// H = half int (16 bit) elements
1789// S = single int (32 bit) elements
1790// D = double int (64 bit) elements
1791
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001792// Neon 2-register vector operations -- for disassembly only.
1793
1794// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001795multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1796 bits<5> op11_7, bit op4, string opc, string Dt,
1797 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001798 // 64-bit vector types.
1799 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1800 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001801 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001802 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1803 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001804 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001805 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1806 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001807 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001808 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1809 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1810 opc, "f32", asm, "", []> {
1811 let Inst{10} = 1; // overwrite F = 1
1812 }
1813
1814 // 128-bit vector types.
1815 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1816 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001817 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001818 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1819 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001820 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001821 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1822 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001823 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001824 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1825 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1826 opc, "f32", asm, "", []> {
1827 let Inst{10} = 1; // overwrite F = 1
1828 }
1829}
1830
Bob Wilson5bafff32009-06-22 23:27:02 +00001831// Neon 3-register vector operations.
1832
1833// First with only element sizes of 8, 16 and 32 bits:
1834multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001835 InstrItinClass itinD16, InstrItinClass itinD32,
1836 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001837 string OpcodeStr, string Dt,
1838 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001839 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001840 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001841 OpcodeStr, !strconcat(Dt, "8"),
1842 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001843 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001844 OpcodeStr, !strconcat(Dt, "16"),
1845 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001846 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001847 OpcodeStr, !strconcat(Dt, "32"),
1848 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001849
1850 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001851 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001852 OpcodeStr, !strconcat(Dt, "8"),
1853 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001854 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001855 OpcodeStr, !strconcat(Dt, "16"),
1856 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001857 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001858 OpcodeStr, !strconcat(Dt, "32"),
1859 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001860}
1861
Evan Chengf81bf152009-11-23 21:57:23 +00001862multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1863 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1864 v4i16, ShOp>;
1865 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001866 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001867 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001868 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001869 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001870 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001871}
1872
Bob Wilson5bafff32009-06-22 23:27:02 +00001873// ....then also with element size 64 bits:
1874multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001875 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 string OpcodeStr, string Dt,
1877 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001878 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001879 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001880 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001881 OpcodeStr, !strconcat(Dt, "64"),
1882 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001883 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001884 OpcodeStr, !strconcat(Dt, "64"),
1885 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001886}
1887
1888
Bob Wilson973a0742010-08-30 20:02:30 +00001889// Neon Narrowing 2-register vector operations,
1890// source operand element sizes of 16, 32 and 64 bits:
1891multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1892 bits<5> op11_7, bit op6, bit op4,
1893 InstrItinClass itin, string OpcodeStr, string Dt,
1894 SDNode OpNode> {
1895 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
1896 itin, OpcodeStr, !strconcat(Dt, "16"),
1897 v8i8, v8i16, OpNode>;
1898 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
1899 itin, OpcodeStr, !strconcat(Dt, "32"),
1900 v4i16, v4i32, OpNode>;
1901 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
1902 itin, OpcodeStr, !strconcat(Dt, "64"),
1903 v2i32, v2i64, OpNode>;
1904}
1905
Bob Wilson5bafff32009-06-22 23:27:02 +00001906// Neon Narrowing 2-register vector intrinsics,
1907// source operand element sizes of 16, 32 and 64 bits:
1908multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001909 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001910 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001911 Intrinsic IntOp> {
1912 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001913 itin, OpcodeStr, !strconcat(Dt, "16"),
1914 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001915 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001916 itin, OpcodeStr, !strconcat(Dt, "32"),
1917 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001918 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001919 itin, OpcodeStr, !strconcat(Dt, "64"),
1920 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001921}
1922
1923
1924// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1925// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001926multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1927 string OpcodeStr, string Dt, SDNode OpNode> {
1928 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1929 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1930 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1931 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1932 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1933 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001934}
1935
1936
1937// Neon 3-register vector intrinsics.
1938
1939// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001940multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001941 InstrItinClass itinD16, InstrItinClass itinD32,
1942 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001943 string OpcodeStr, string Dt,
1944 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001945 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001946 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001947 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001948 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001949 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001950 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001951 v2i32, v2i32, IntOp, Commutable>;
1952
1953 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001954 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001955 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001956 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001957 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001958 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001959 v4i32, v4i32, IntOp, Commutable>;
1960}
1961
David Goodwin658ea602009-09-25 18:38:29 +00001962multiclass N3VIntSL_HS<bits<4> op11_8,
1963 InstrItinClass itinD16, InstrItinClass itinD32,
1964 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001965 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001966 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001967 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001968 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001969 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001970 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001971 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001972 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001973 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001974}
1975
Bob Wilson5bafff32009-06-22 23:27:02 +00001976// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001977multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001978 InstrItinClass itinD16, InstrItinClass itinD32,
1979 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001980 string OpcodeStr, string Dt,
1981 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001982 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001983 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001984 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001985 OpcodeStr, !strconcat(Dt, "8"),
1986 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001987 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001988 OpcodeStr, !strconcat(Dt, "8"),
1989 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001990}
1991
1992// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001993multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001994 InstrItinClass itinD16, InstrItinClass itinD32,
1995 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001996 string OpcodeStr, string Dt,
1997 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001998 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001999 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002000 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002001 OpcodeStr, !strconcat(Dt, "64"),
2002 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002003 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002004 OpcodeStr, !strconcat(Dt, "64"),
2005 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002006}
2007
Bob Wilson5bafff32009-06-22 23:27:02 +00002008// Neon Narrowing 3-register vector intrinsics,
2009// source operand element sizes of 16, 32 and 64 bits:
2010multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002011 string OpcodeStr, string Dt,
2012 Intrinsic IntOp, bit Commutable = 0> {
2013 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2014 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002015 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002016 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2017 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002018 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002019 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2020 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002021 v2i32, v2i64, IntOp, Commutable>;
2022}
2023
2024
Bob Wilson04d6c282010-08-29 05:57:34 +00002025// Neon Long 3-register vector operations.
2026
2027multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2028 InstrItinClass itin16, InstrItinClass itin32,
2029 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002030 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002031 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2032 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002033 v8i16, v8i8, OpNode, Commutable>;
2034 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2035 OpcodeStr, !strconcat(Dt, "16"),
2036 v4i32, v4i16, OpNode, Commutable>;
2037 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2038 OpcodeStr, !strconcat(Dt, "32"),
2039 v2i64, v2i32, OpNode, Commutable>;
2040}
2041
2042multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2043 InstrItinClass itin, string OpcodeStr, string Dt,
2044 SDNode OpNode> {
2045 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2046 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2047 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2048 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2049}
2050
2051multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2052 InstrItinClass itin16, InstrItinClass itin32,
2053 string OpcodeStr, string Dt,
2054 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2055 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2056 OpcodeStr, !strconcat(Dt, "8"),
2057 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2058 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2059 OpcodeStr, !strconcat(Dt, "16"),
2060 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2061 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2062 OpcodeStr, !strconcat(Dt, "32"),
2063 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002064}
2065
Bob Wilson5bafff32009-06-22 23:27:02 +00002066// Neon Long 3-register vector intrinsics.
2067
2068// First with only element sizes of 16 and 32 bits:
2069multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002070 InstrItinClass itin16, InstrItinClass itin32,
2071 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002072 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002073 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002074 OpcodeStr, !strconcat(Dt, "16"),
2075 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002076 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002077 OpcodeStr, !strconcat(Dt, "32"),
2078 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002079}
2080
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002081multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002082 InstrItinClass itin, string OpcodeStr, string Dt,
2083 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002084 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002085 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002086 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002087 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002088}
2089
Bob Wilson5bafff32009-06-22 23:27:02 +00002090// ....then also with element size of 8 bits:
2091multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002092 InstrItinClass itin16, InstrItinClass itin32,
2093 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002094 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002095 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002096 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002097 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002098 OpcodeStr, !strconcat(Dt, "8"),
2099 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002100}
2101
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002102// ....with explicit extend (VABDL).
2103multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2104 InstrItinClass itin, string OpcodeStr, string Dt,
2105 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2106 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2107 OpcodeStr, !strconcat(Dt, "8"),
2108 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2109 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2110 OpcodeStr, !strconcat(Dt, "16"),
2111 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2112 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2113 OpcodeStr, !strconcat(Dt, "32"),
2114 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2115}
2116
Bob Wilson5bafff32009-06-22 23:27:02 +00002117
2118// Neon Wide 3-register vector intrinsics,
2119// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002120multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2121 string OpcodeStr, string Dt,
2122 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2123 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2124 OpcodeStr, !strconcat(Dt, "8"),
2125 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2126 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2127 OpcodeStr, !strconcat(Dt, "16"),
2128 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2129 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2130 OpcodeStr, !strconcat(Dt, "32"),
2131 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002132}
2133
2134
2135// Neon Multiply-Op vector operations,
2136// element sizes of 8, 16 and 32 bits:
2137multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002138 InstrItinClass itinD16, InstrItinClass itinD32,
2139 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002140 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002141 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002142 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002143 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002144 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002145 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002146 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002147 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002148
2149 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002150 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002151 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002152 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002153 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002154 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002155 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002156}
2157
David Goodwin658ea602009-09-25 18:38:29 +00002158multiclass N3VMulOpSL_HS<bits<4> op11_8,
2159 InstrItinClass itinD16, InstrItinClass itinD32,
2160 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002161 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002162 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002163 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002164 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002165 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002166 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002167 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2168 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002169 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002170 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2171 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002172}
Bob Wilson5bafff32009-06-22 23:27:02 +00002173
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002174// Neon Intrinsic-Op vector operations,
2175// element sizes of 8, 16 and 32 bits:
2176multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2177 InstrItinClass itinD, InstrItinClass itinQ,
2178 string OpcodeStr, string Dt, Intrinsic IntOp,
2179 SDNode OpNode> {
2180 // 64-bit vector types.
2181 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2182 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2183 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2184 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2185 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2186 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2187
2188 // 128-bit vector types.
2189 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2190 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2191 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2192 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2193 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2194 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2195}
2196
Bob Wilson5bafff32009-06-22 23:27:02 +00002197// Neon 3-argument intrinsics,
2198// element sizes of 8, 16 and 32 bits:
2199multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002200 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002201 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002202 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002203 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002204 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002205 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002206 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002207 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002208 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002209
2210 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002211 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002212 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002213 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002214 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002215 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002216 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002217}
2218
2219
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002220// Neon Long Multiply-Op vector operations,
2221// element sizes of 8, 16 and 32 bits:
2222multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2223 InstrItinClass itin16, InstrItinClass itin32,
2224 string OpcodeStr, string Dt, SDNode MulOp,
2225 SDNode OpNode> {
2226 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2227 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2228 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2229 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2230 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2231 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2232}
2233
2234multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2235 string Dt, SDNode MulOp, SDNode OpNode> {
2236 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2237 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2238 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2239 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2240}
2241
2242
Bob Wilson5bafff32009-06-22 23:27:02 +00002243// Neon Long 3-argument intrinsics.
2244
2245// First with only element sizes of 16 and 32 bits:
2246multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002247 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002248 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002249 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002250 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002251 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002252 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002253}
2254
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002255multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002256 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002257 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002258 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002259 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002260 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002261}
2262
Bob Wilson5bafff32009-06-22 23:27:02 +00002263// ....then also with element size of 8 bits:
2264multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002265 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002266 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002267 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2268 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002269 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002270}
2271
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002272// ....with explicit extend (VABAL).
2273multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2274 InstrItinClass itin, string OpcodeStr, string Dt,
2275 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2276 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2277 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2278 IntOp, ExtOp, OpNode>;
2279 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2280 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2281 IntOp, ExtOp, OpNode>;
2282 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2283 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2284 IntOp, ExtOp, OpNode>;
2285}
2286
Bob Wilson5bafff32009-06-22 23:27:02 +00002287
2288// Neon 2-register vector intrinsics,
2289// element sizes of 8, 16 and 32 bits:
2290multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002291 bits<5> op11_7, bit op4,
2292 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002293 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002294 // 64-bit vector types.
2295 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002296 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002297 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002298 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002299 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002300 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002301
2302 // 128-bit vector types.
2303 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002304 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002305 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002306 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002307 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002308 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002309}
2310
2311
2312// Neon Pairwise long 2-register intrinsics,
2313// element sizes of 8, 16 and 32 bits:
2314multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2315 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002316 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002317 // 64-bit vector types.
2318 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002319 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002320 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002321 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002322 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002323 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002324
2325 // 128-bit vector types.
2326 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002327 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002328 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002329 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002330 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002331 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002332}
2333
2334
2335// Neon Pairwise long 2-register accumulate intrinsics,
2336// element sizes of 8, 16 and 32 bits:
2337multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2338 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002339 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002340 // 64-bit vector types.
2341 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002342 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002343 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002344 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002345 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002346 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002347
2348 // 128-bit vector types.
2349 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002350 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002351 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002352 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002353 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002354 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002355}
2356
2357
2358// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002359// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002360// element sizes of 8, 16, 32 and 64 bits:
2361multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002362 InstrItinClass itin, string OpcodeStr, string Dt,
2363 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002364 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002365 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002366 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002367 let Inst{21-19} = 0b001; // imm6 = 001xxx
2368 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002369 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002370 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002371 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2372 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002373 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002374 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002375 let Inst{21} = 0b1; // imm6 = 1xxxxx
2376 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002377 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002378 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002379 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002380
2381 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002382 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002383 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002384 let Inst{21-19} = 0b001; // imm6 = 001xxx
2385 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002386 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002387 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002388 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2389 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002390 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002391 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002392 let Inst{21} = 0b1; // imm6 = 1xxxxx
2393 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002394 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002395 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002396 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002397}
2398
Bob Wilson5bafff32009-06-22 23:27:02 +00002399// Neon Shift-Accumulate vector operations,
2400// element sizes of 8, 16, 32 and 64 bits:
2401multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002402 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002403 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002404 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002405 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002406 let Inst{21-19} = 0b001; // imm6 = 001xxx
2407 }
2408 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002409 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002410 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2411 }
2412 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002413 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002414 let Inst{21} = 0b1; // imm6 = 1xxxxx
2415 }
2416 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002417 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002418 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002419
2420 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002421 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002422 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002423 let Inst{21-19} = 0b001; // imm6 = 001xxx
2424 }
2425 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002426 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002427 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2428 }
2429 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002430 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002431 let Inst{21} = 0b1; // imm6 = 1xxxxx
2432 }
2433 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002434 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002435 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002436}
2437
2438
2439// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002440// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002441// element sizes of 8, 16, 32 and 64 bits:
2442multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002443 string OpcodeStr, SDNode ShOp,
2444 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002445 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002446 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002447 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002448 let Inst{21-19} = 0b001; // imm6 = 001xxx
2449 }
2450 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002451 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002452 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2453 }
2454 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002455 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002456 let Inst{21} = 0b1; // imm6 = 1xxxxx
2457 }
2458 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002459 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002460 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002461
2462 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002463 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002464 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002465 let Inst{21-19} = 0b001; // imm6 = 001xxx
2466 }
2467 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002468 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002469 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2470 }
2471 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002472 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002473 let Inst{21} = 0b1; // imm6 = 1xxxxx
2474 }
2475 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002476 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002477 // imm6 = xxxxxx
2478}
2479
2480// Neon Shift Long operations,
2481// element sizes of 8, 16, 32 bits:
2482multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002483 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002484 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002485 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002486 let Inst{21-19} = 0b001; // imm6 = 001xxx
2487 }
2488 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002489 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002490 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2491 }
2492 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002493 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002494 let Inst{21} = 0b1; // imm6 = 1xxxxx
2495 }
2496}
2497
2498// Neon Shift Narrow operations,
2499// element sizes of 16, 32, 64 bits:
2500multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002501 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002502 SDNode OpNode> {
2503 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002504 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002505 let Inst{21-19} = 0b001; // imm6 = 001xxx
2506 }
2507 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002508 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002509 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2510 }
2511 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002512 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002513 let Inst{21} = 0b1; // imm6 = 1xxxxx
2514 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002515}
2516
2517//===----------------------------------------------------------------------===//
2518// Instruction Definitions.
2519//===----------------------------------------------------------------------===//
2520
2521// Vector Add Operations.
2522
2523// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002524defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002525 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002526def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002527 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002528def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002529 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002530// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002531defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2532 "vaddl", "s", add, sext, 1>;
2533defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2534 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002535// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002536defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2537defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002538// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002539defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2540 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2541 "vhadd", "s", int_arm_neon_vhadds, 1>;
2542defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2543 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2544 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002545// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002546defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2547 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2548 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2549defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2550 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2551 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002552// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002553defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2554 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2555 "vqadd", "s", int_arm_neon_vqadds, 1>;
2556defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2557 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2558 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002559// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002560defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2561 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002562// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002563defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2564 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002565
2566// Vector Multiply Operations.
2567
2568// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002569defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002570 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002571def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2572 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2573def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2574 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002575def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002576 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002577def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002578 v4f32, v4f32, fmul, 1>;
2579defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2580def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2581def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2582 v2f32, fmul>;
2583
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002584def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2585 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2586 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2587 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002588 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002589 (SubReg_i16_lane imm:$lane)))>;
2590def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2591 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2592 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2593 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002594 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002595 (SubReg_i32_lane imm:$lane)))>;
2596def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2597 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2598 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2599 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002600 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002601 (SubReg_i32_lane imm:$lane)))>;
2602
Bob Wilson5bafff32009-06-22 23:27:02 +00002603// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002604defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002605 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002606 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002607defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2608 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002609 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002610def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002611 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2612 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002613 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2614 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002615 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002616 (SubReg_i16_lane imm:$lane)))>;
2617def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002618 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2619 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002620 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2621 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002622 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002623 (SubReg_i32_lane imm:$lane)))>;
2624
Bob Wilson5bafff32009-06-22 23:27:02 +00002625// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002626defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2627 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002628 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002629defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2630 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002631 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002632def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002633 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2634 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002635 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2636 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002637 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002638 (SubReg_i16_lane imm:$lane)))>;
2639def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002640 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2641 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002642 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2643 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002644 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002645 (SubReg_i32_lane imm:$lane)))>;
2646
Bob Wilson5bafff32009-06-22 23:27:02 +00002647// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002648defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2649 "vmull", "s", NEONvmulls, 1>;
2650defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2651 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002652def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002653 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002654defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2655defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002656
Bob Wilson5bafff32009-06-22 23:27:02 +00002657// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002658defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2659 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2660defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2661 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002662
2663// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2664
2665// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002666defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002667 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2668def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002669 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002670def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002671 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002672defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002673 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2674def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002675 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002676def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002677 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002678
2679def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002680 (mul (v8i16 QPR:$src2),
2681 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2682 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002683 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002684 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002685 (SubReg_i16_lane imm:$lane)))>;
2686
2687def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002688 (mul (v4i32 QPR:$src2),
2689 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2690 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002691 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002692 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002693 (SubReg_i32_lane imm:$lane)))>;
2694
2695def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002696 (fmul (v4f32 QPR:$src2),
2697 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002698 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2699 (v4f32 QPR:$src2),
2700 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002701 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002702 (SubReg_i32_lane imm:$lane)))>;
2703
Bob Wilson5bafff32009-06-22 23:27:02 +00002704// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002705defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2706 "vmlal", "s", NEONvmulls, add>;
2707defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2708 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002709
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002710defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2711defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002712
Bob Wilson5bafff32009-06-22 23:27:02 +00002713// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002714defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002715 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002716defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002717
Bob Wilson5bafff32009-06-22 23:27:02 +00002718// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002719defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002720 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2721def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002722 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002723def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002724 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002725defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002726 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2727def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002728 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002729def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002730 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002731
2732def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002733 (mul (v8i16 QPR:$src2),
2734 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2735 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002736 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002737 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002738 (SubReg_i16_lane imm:$lane)))>;
2739
2740def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002741 (mul (v4i32 QPR:$src2),
2742 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2743 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002744 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002745 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002746 (SubReg_i32_lane imm:$lane)))>;
2747
2748def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002749 (fmul (v4f32 QPR:$src2),
2750 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2751 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002752 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002753 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002754 (SubReg_i32_lane imm:$lane)))>;
2755
Bob Wilson5bafff32009-06-22 23:27:02 +00002756// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002757defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2758 "vmlsl", "s", NEONvmulls, sub>;
2759defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2760 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002761
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002762defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
2763defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002764
Bob Wilson5bafff32009-06-22 23:27:02 +00002765// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002766defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002767 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002768defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002769
2770// Vector Subtract Operations.
2771
2772// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002773defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002774 "vsub", "i", sub, 0>;
2775def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002776 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002777def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002778 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002779// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002780defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2781 "vsubl", "s", sub, sext, 0>;
2782defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2783 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002784// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002785defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2786defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002787// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002788defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002789 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002790 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002791defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002792 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002793 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002794// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002795defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002796 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002797 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002798defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002799 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002800 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002801// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002802defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2803 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002804// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002805defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2806 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002807
2808// Vector Comparisons.
2809
2810// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002811defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2812 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002813def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002814 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002815def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002816 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002817// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002818defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002819 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002820
Bob Wilson5bafff32009-06-22 23:27:02 +00002821// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002822defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2823 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2824defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2825 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002826def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2827 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002828def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002829 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002830// For disassembly only.
2831defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2832 "$dst, $src, #0">;
2833// For disassembly only.
2834defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2835 "$dst, $src, #0">;
2836
Bob Wilson5bafff32009-06-22 23:27:02 +00002837// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002838defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2839 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2840defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2841 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002842def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002843 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002844def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002845 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002846// For disassembly only.
2847defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2848 "$dst, $src, #0">;
2849// For disassembly only.
2850defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2851 "$dst, $src, #0">;
2852
Bob Wilson5bafff32009-06-22 23:27:02 +00002853// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002854def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2855 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2856def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2857 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002858// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002859def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2860 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2861def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2862 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002863// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002864defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002865 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002866
2867// Vector Bitwise Operations.
2868
Bob Wilsoncba270d2010-07-13 21:16:48 +00002869def vnotd : PatFrag<(ops node:$in),
2870 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2871def vnotq : PatFrag<(ops node:$in),
2872 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002873
2874
Bob Wilson5bafff32009-06-22 23:27:02 +00002875// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002876def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2877 v2i32, v2i32, and, 1>;
2878def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2879 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002880
2881// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002882def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2883 v2i32, v2i32, xor, 1>;
2884def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2885 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002886
2887// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002888def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2889 v2i32, v2i32, or, 1>;
2890def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2891 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002892
2893// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002894def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002895 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2896 "vbic", "$dst, $src1, $src2", "",
2897 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002898 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002899def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002900 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2901 "vbic", "$dst, $src1, $src2", "",
2902 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002903 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002904
2905// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002906def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002907 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2908 "vorn", "$dst, $src1, $src2", "",
2909 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002910 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002911def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002912 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2913 "vorn", "$dst, $src1, $src2", "",
2914 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002915 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002916
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002917// VMVN : Vector Bitwise NOT (Immediate)
2918
2919let isReMaterializable = 1 in {
2920def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
2921 (ins nModImm:$SIMM), IIC_VMOVImm,
2922 "vmvn", "i16", "$dst, $SIMM", "",
2923 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]>;
2924def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
2925 (ins nModImm:$SIMM), IIC_VMOVImm,
2926 "vmvn", "i16", "$dst, $SIMM", "",
2927 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]>;
2928
2929def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
2930 (ins nModImm:$SIMM), IIC_VMOVImm,
2931 "vmvn", "i32", "$dst, $SIMM", "",
2932 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]>;
2933def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
2934 (ins nModImm:$SIMM), IIC_VMOVImm,
2935 "vmvn", "i32", "$dst, $SIMM", "",
2936 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]>;
2937}
2938
Bob Wilson5bafff32009-06-22 23:27:02 +00002939// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002940def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002941 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002942 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002943 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002944def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002945 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002946 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002947 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
2948def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
2949def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002950
2951// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002952def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002953 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2954 N3RegFrm, IIC_VCNTiD,
2955 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2956 [(set DPR:$dst,
2957 (v2i32 (or (and DPR:$src2, DPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002958 (and DPR:$src3, (vnotd DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002959def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002960 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2961 N3RegFrm, IIC_VCNTiQ,
2962 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2963 [(set QPR:$dst,
2964 (v4i32 (or (and QPR:$src2, QPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002965 (and QPR:$src3, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002966
2967// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002968// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002969def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2970 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002971 N3RegFrm, IIC_VBINiD,
2972 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002973 [/* For disassembly only; pattern left blank */]>;
2974def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2975 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002976 N3RegFrm, IIC_VBINiQ,
2977 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002978 [/* For disassembly only; pattern left blank */]>;
2979
Bob Wilson5bafff32009-06-22 23:27:02 +00002980// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002981// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002982def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2983 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002984 N3RegFrm, IIC_VBINiD,
2985 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002986 [/* For disassembly only; pattern left blank */]>;
2987def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2988 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002989 N3RegFrm, IIC_VBINiQ,
2990 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002991 [/* For disassembly only; pattern left blank */]>;
2992
2993// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002994// for equivalent operations with different register constraints; it just
2995// inserts copies.
2996
2997// Vector Absolute Differences.
2998
2999// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003000defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003001 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003002 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003003defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003004 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003005 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003006def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003007 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003008def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003009 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003010
3011// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003012defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3013 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3014defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3015 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003016
3017// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003018defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3019 "vaba", "s", int_arm_neon_vabds, add>;
3020defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3021 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003022
3023// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003024defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3025 "vabal", "s", int_arm_neon_vabds, zext, add>;
3026defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3027 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003028
3029// Vector Maximum and Minimum.
3030
3031// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003032defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003033 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003034 "vmax", "s", int_arm_neon_vmaxs, 1>;
3035defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003036 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003037 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003038def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3039 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003040 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003041def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3042 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003043 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3044
3045// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003046defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3047 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3048 "vmin", "s", int_arm_neon_vmins, 1>;
3049defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3050 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3051 "vmin", "u", int_arm_neon_vminu, 1>;
3052def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3053 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003054 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003055def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3056 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003057 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003058
3059// Vector Pairwise Operations.
3060
3061// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003062def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3063 "vpadd", "i8",
3064 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3065def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3066 "vpadd", "i16",
3067 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3068def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3069 "vpadd", "i32",
3070 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003071def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
3072 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003073 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003074
3075// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003076defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003077 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003078defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003079 int_arm_neon_vpaddlu>;
3080
3081// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003082defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003083 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003084defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003085 int_arm_neon_vpadalu>;
3086
3087// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003088def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003089 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003090def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003091 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003092def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003093 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003094def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003095 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003096def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003097 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003098def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003099 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003100def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003101 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003102
3103// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003104def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003105 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003106def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003107 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003108def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003109 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003110def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003111 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003112def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003113 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003114def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003115 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003116def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003117 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003118
3119// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3120
3121// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003122def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003123 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003124 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003125def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003126 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003127 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003128def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003129 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003130 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003131def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003132 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003133 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003134
3135// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003136def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 IIC_VRECSD, "vrecps", "f32",
3138 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003139def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003140 IIC_VRECSQ, "vrecps", "f32",
3141 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003142
3143// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003144def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003145 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003146 v2i32, v2i32, int_arm_neon_vrsqrte>;
3147def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003148 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003149 v4i32, v4i32, int_arm_neon_vrsqrte>;
3150def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003151 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003152 v2f32, v2f32, int_arm_neon_vrsqrte>;
3153def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003154 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003155 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003156
3157// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003158def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003159 IIC_VRECSD, "vrsqrts", "f32",
3160 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003161def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003162 IIC_VRECSQ, "vrsqrts", "f32",
3163 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003164
3165// Vector Shifts.
3166
3167// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003168defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
3169 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
3170 "vshl", "s", int_arm_neon_vshifts, 0>;
3171defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
3172 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
3173 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003174// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003175defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3176 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003177// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003178defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3179 N2RegVShRFrm>;
3180defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3181 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003182
3183// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003184defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3185defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003186
3187// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003188class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003189 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003190 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003191 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3192 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003193 let Inst{21-16} = op21_16;
3194}
Evan Chengf81bf152009-11-23 21:57:23 +00003195def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003196 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003197def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003198 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003199def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003200 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003201
3202// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00003203defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
3204 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003205
3206// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003207defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
3208 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3209 "vrshl", "s", int_arm_neon_vrshifts, 0>;
3210defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
3211 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3212 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003213// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003214defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3215 N2RegVShRFrm>;
3216defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3217 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003218
3219// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003220defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003221 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003222
3223// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003224defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
3225 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3226 "vqshl", "s", int_arm_neon_vqshifts, 0>;
3227defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
3228 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3229 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003230// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003231defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3232 N2RegVShLFrm>;
3233defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3234 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003235// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003236defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3237 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003238
3239// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003240defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003241 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003242defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003243 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003244
3245// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003246defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003247 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003248
3249// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003250defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
3251 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3252 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
3253defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
3254 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3255 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003256
3257// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003258defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003259 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003260defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003261 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003262
3263// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003264defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003265 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003266
3267// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003268defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3269defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003270// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003271defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3272defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003273
3274// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003275defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003276// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003277defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003278
3279// Vector Absolute and Saturating Absolute.
3280
3281// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003282defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003283 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003284 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003285def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003286 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003287 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003288def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003289 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003290 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003291
3292// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003293defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003294 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003295 int_arm_neon_vqabs>;
3296
3297// Vector Negate.
3298
Bob Wilsoncba270d2010-07-13 21:16:48 +00003299def vnegd : PatFrag<(ops node:$in),
3300 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3301def vnegq : PatFrag<(ops node:$in),
3302 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003303
Evan Chengf81bf152009-11-23 21:57:23 +00003304class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003305 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003306 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003307 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003308class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003309 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003310 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003311 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003312
Chris Lattner0a00ed92010-03-28 08:39:10 +00003313// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003314def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3315def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3316def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3317def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3318def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3319def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003320
3321// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003322def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003323 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003324 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003325 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3326def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003327 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003328 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003329 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3330
Bob Wilsoncba270d2010-07-13 21:16:48 +00003331def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3332def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3333def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3334def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3335def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3336def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003337
3338// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003339defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003340 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003341 int_arm_neon_vqneg>;
3342
3343// Vector Bit Counting Operations.
3344
3345// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003346defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003347 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003348 int_arm_neon_vcls>;
3349// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003350defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003351 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003352 int_arm_neon_vclz>;
3353// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003354def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003355 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003356 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003357def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003358 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003359 v16i8, v16i8, int_arm_neon_vcnt>;
3360
Johnny Chend8836042010-02-24 20:06:07 +00003361// Vector Swap -- for disassembly only.
3362def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3363 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3364 "vswp", "$dst, $src", "", []>;
3365def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3366 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3367 "vswp", "$dst, $src", "", []>;
3368
Bob Wilson5bafff32009-06-22 23:27:02 +00003369// Vector Move Operations.
3370
3371// VMOV : Vector Move (Register)
3372
Evan Cheng020cc1b2010-05-13 00:16:46 +00003373let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003374def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003375 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003376def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003377 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003378
Evan Cheng22c687b2010-05-14 02:13:41 +00003379// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003380// be expanded after register allocation is completed.
3381def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00003382 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003383
3384def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00003385 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003386} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003387
Bob Wilson5bafff32009-06-22 23:27:02 +00003388// VMOV : Vector Move (Immediate)
3389
Evan Cheng47006be2010-05-17 21:54:50 +00003390let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003391def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003392 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003393 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003394 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003395def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003396 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003397 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003398 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003399
Bob Wilson1a913ed2010-06-11 21:34:50 +00003400def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3401 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003402 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003403 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003404def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3405 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003406 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003407 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003408
Bob Wilson046afdb2010-07-14 06:30:44 +00003409def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003410 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003411 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003412 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson046afdb2010-07-14 06:30:44 +00003413def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003414 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003415 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003416 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003417
3418def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003419 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003420 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003421 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003422def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003423 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003424 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003425 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003426} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003427
3428// VMOV : Vector Get Lane (move scalar to ARM core register)
3429
Johnny Chen131c4a52009-11-23 17:48:17 +00003430def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003431 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003432 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003433 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
3434 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003435def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003436 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003437 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003438 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
3439 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003440def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003441 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003442 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003443 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
3444 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003445def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003446 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003447 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003448 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
3449 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003450def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00003451 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003452 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003453 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
3454 imm:$lane))]>;
3455// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3456def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3457 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003458 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003459 (SubReg_i8_lane imm:$lane))>;
3460def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3461 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003462 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003463 (SubReg_i16_lane imm:$lane))>;
3464def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3465 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003466 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003467 (SubReg_i8_lane imm:$lane))>;
3468def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3469 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003470 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003471 (SubReg_i16_lane imm:$lane))>;
3472def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3473 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003474 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003475 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003476def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003477 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003478 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003479def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003480 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003481 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003482//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003483// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003484def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003485 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003486
3487
3488// VMOV : Vector Set Lane (move ARM core register to scalar)
3489
3490let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00003491def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003492 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003493 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003494 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
3495 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003496def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003497 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003498 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003499 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
3500 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003501def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003502 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003503 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003504 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
3505 GPR:$src2, imm:$lane))]>;
3506}
3507def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3508 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003509 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003510 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003511 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003512 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003513def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3514 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003515 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003516 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003517 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003518 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003519def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3520 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003521 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003522 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003523 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003524 (DSubReg_i32_reg imm:$lane)))>;
3525
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003526def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003527 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3528 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003529def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003530 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3531 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003532
3533//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003534// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003535def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003536 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003537
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003538def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003539 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003540def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003541 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003542def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003543 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003544
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003545def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3546 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3547def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3548 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3549def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3550 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3551
3552def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3553 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3554 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003555 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003556def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3557 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3558 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003559 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003560def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3561 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3562 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003563 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003564
Bob Wilson5bafff32009-06-22 23:27:02 +00003565// VDUP : Vector Duplicate (from ARM core register to all elements)
3566
Evan Chengf81bf152009-11-23 21:57:23 +00003567class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003568 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003569 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003570 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003571class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003572 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003573 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003574 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003575
Evan Chengf81bf152009-11-23 21:57:23 +00003576def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3577def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3578def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3579def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3580def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3581def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003582
3583def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003584 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003585 [(set DPR:$dst, (v2f32 (NEONvdup
3586 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003587def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003588 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003589 [(set QPR:$dst, (v4f32 (NEONvdup
3590 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003591
3592// VDUP : Vector Duplicate Lane (from scalar to all elements)
3593
Johnny Chene4614f72010-03-25 17:01:27 +00003594class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3595 ValueType Ty>
3596 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3597 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3598 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003599
Johnny Chene4614f72010-03-25 17:01:27 +00003600class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003601 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003602 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3603 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3604 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3605 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003606
Bob Wilson507df402009-10-21 02:15:46 +00003607// Inst{19-16} is partially specified depending on the element size.
3608
Johnny Chene4614f72010-03-25 17:01:27 +00003609def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3610def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3611def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3612def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3613def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3614def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3615def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3616def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003617
Bob Wilson0ce37102009-08-14 05:08:32 +00003618def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3619 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3620 (DSubReg_i8_reg imm:$lane))),
3621 (SubReg_i8_lane imm:$lane)))>;
3622def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3623 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3624 (DSubReg_i16_reg imm:$lane))),
3625 (SubReg_i16_lane imm:$lane)))>;
3626def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3627 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3628 (DSubReg_i32_reg imm:$lane))),
3629 (SubReg_i32_lane imm:$lane)))>;
3630def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3631 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3632 (DSubReg_i32_reg imm:$lane))),
3633 (SubReg_i32_lane imm:$lane)))>;
3634
Johnny Chenda1aea42009-11-23 21:00:43 +00003635def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3636 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003637 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003638 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003639
Johnny Chenda1aea42009-11-23 21:00:43 +00003640def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3641 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003642 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003643 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003644
Bob Wilson5bafff32009-06-22 23:27:02 +00003645// VMOVN : Vector Narrowing Move
Bob Wilson973a0742010-08-30 20:02:30 +00003646defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3647 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003648// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003649defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3650 "vqmovn", "s", int_arm_neon_vqmovns>;
3651defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3652 "vqmovn", "u", int_arm_neon_vqmovnu>;
3653defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3654 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003655// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003656defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3657defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003658
3659// Vector Conversions.
3660
Johnny Chen9e088762010-03-17 17:52:21 +00003661// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003662def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3663 v2i32, v2f32, fp_to_sint>;
3664def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3665 v2i32, v2f32, fp_to_uint>;
3666def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3667 v2f32, v2i32, sint_to_fp>;
3668def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3669 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003670
Johnny Chen6c8648b2010-03-17 23:26:50 +00003671def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3672 v4i32, v4f32, fp_to_sint>;
3673def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3674 v4i32, v4f32, fp_to_uint>;
3675def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3676 v4f32, v4i32, sint_to_fp>;
3677def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3678 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003679
3680// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003681def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003682 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003683def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003684 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003685def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003686 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003687def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003688 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3689
Evan Chengf81bf152009-11-23 21:57:23 +00003690def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003691 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003692def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003693 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003694def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003695 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003696def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003697 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3698
Bob Wilsond8e17572009-08-12 22:31:50 +00003699// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003700
3701// VREV64 : Vector Reverse elements within 64-bit doublewords
3702
Evan Chengf81bf152009-11-23 21:57:23 +00003703class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003704 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003705 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003706 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003707 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003708class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003709 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003710 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003711 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003712 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003713
Evan Chengf81bf152009-11-23 21:57:23 +00003714def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3715def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3716def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3717def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003718
Evan Chengf81bf152009-11-23 21:57:23 +00003719def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3720def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3721def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3722def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003723
3724// VREV32 : Vector Reverse elements within 32-bit words
3725
Evan Chengf81bf152009-11-23 21:57:23 +00003726class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003727 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003728 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003729 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003730 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003731class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003732 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003733 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003734 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003735 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003736
Evan Chengf81bf152009-11-23 21:57:23 +00003737def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3738def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003739
Evan Chengf81bf152009-11-23 21:57:23 +00003740def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3741def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003742
3743// VREV16 : Vector Reverse elements within 16-bit halfwords
3744
Evan Chengf81bf152009-11-23 21:57:23 +00003745class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003746 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003747 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003748 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003749 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003750class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003751 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003752 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003753 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003754 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003755
Evan Chengf81bf152009-11-23 21:57:23 +00003756def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3757def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003758
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003759// Other Vector Shuffles.
3760
3761// VEXT : Vector Extract
3762
Evan Chengf81bf152009-11-23 21:57:23 +00003763class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003764 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3765 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3766 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3767 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3768 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003769
Evan Chengf81bf152009-11-23 21:57:23 +00003770class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003771 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3772 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3773 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3774 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3775 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003776
Evan Chengf81bf152009-11-23 21:57:23 +00003777def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3778def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3779def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3780def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003781
Evan Chengf81bf152009-11-23 21:57:23 +00003782def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3783def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3784def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3785def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003786
Bob Wilson64efd902009-08-08 05:53:00 +00003787// VTRN : Vector Transpose
3788
Evan Chengf81bf152009-11-23 21:57:23 +00003789def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3790def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3791def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003792
Evan Chengf81bf152009-11-23 21:57:23 +00003793def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3794def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3795def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003796
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003797// VUZP : Vector Unzip (Deinterleave)
3798
Evan Chengf81bf152009-11-23 21:57:23 +00003799def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3800def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3801def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003802
Evan Chengf81bf152009-11-23 21:57:23 +00003803def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3804def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3805def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003806
3807// VZIP : Vector Zip (Interleave)
3808
Evan Chengf81bf152009-11-23 21:57:23 +00003809def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3810def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3811def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003812
Evan Chengf81bf152009-11-23 21:57:23 +00003813def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3814def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3815def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003816
Bob Wilson114a2662009-08-12 20:51:55 +00003817// Vector Table Lookup and Table Extension.
3818
3819// VTBL : Vector Table Lookup
3820def VTBL1
3821 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003822 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003823 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003824 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003825let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003826def VTBL2
3827 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003828 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003829 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003830def VTBL3
3831 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003832 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003833 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003834def VTBL4
3835 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003836 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003837 NVTBLFrm, IIC_VTB4,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003838 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003839} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003840
Bob Wilsonbd916c52010-09-13 23:55:10 +00003841def VTBL2Pseudo
3842 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "">;
3843def VTBL3Pseudo
3844 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "">;
3845def VTBL4Pseudo
3846 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "">;
3847
Bob Wilson114a2662009-08-12 20:51:55 +00003848// VTBX : Vector Table Extension
3849def VTBX1
3850 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003851 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003852 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003853 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3854 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003855let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003856def VTBX2
3857 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003858 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003859 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003860def VTBX3
3861 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003862 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003863 NVTBLFrm, IIC_VTBX3,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003864 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src",
3865 "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003866def VTBX4
3867 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003868 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003869 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
Bob Wilson78dfbc32010-07-07 00:08:54 +00003870 "$orig = $dst", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003871} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003872
Bob Wilsonbd916c52010-09-13 23:55:10 +00003873def VTBX2Pseudo
3874 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
3875 IIC_VTBX2, "$orig = $dst">;
3876def VTBX3Pseudo
3877 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
3878 IIC_VTBX3, "$orig = $dst">;
3879def VTBX4Pseudo
3880 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
3881 IIC_VTBX4, "$orig = $dst">;
3882
Bob Wilson5bafff32009-06-22 23:27:02 +00003883//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003884// NEON instructions for single-precision FP math
3885//===----------------------------------------------------------------------===//
3886
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003887class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3888 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003889 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003890 SPR:$a, ssub_0))),
3891 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003892
3893class N3VSPat<SDNode OpNode, NeonI Inst>
3894 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003895 (EXTRACT_SUBREG (v2f32
3896 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003897 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003898 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003899 SPR:$b, ssub_0))),
3900 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003901
3902class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3903 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3904 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003905 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003906 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003907 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003908 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003909 SPR:$b, ssub_0)),
3910 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003911
Evan Cheng1d2426c2009-08-07 19:30:41 +00003912// These need separate instructions because they must use DPR_VFP2 register
3913// class which have SPR sub-registers.
3914
3915// Vector Add Operations used for single-precision FP
3916let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003917def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3918def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003919
David Goodwin338268c2009-08-10 22:17:39 +00003920// Vector Sub Operations used for single-precision FP
3921let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003922def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3923def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003924
Evan Cheng1d2426c2009-08-07 19:30:41 +00003925// Vector Multiply Operations used for single-precision FP
3926let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003927def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3928def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003929
3930// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003931// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3932// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003933
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003934//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003935//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003936// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003937//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003938
3939//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003940//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003941// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003942//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003943
David Goodwin338268c2009-08-10 22:17:39 +00003944// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003945let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003946def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3947 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3948 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003949def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003950
David Goodwin338268c2009-08-10 22:17:39 +00003951// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003952let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003953def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3954 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3955 "vneg", "f32", "$dst, $src", "", []>;
3956def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003957
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003958// Vector Maximum used for single-precision FP
3959let neverHasSideEffects = 1 in
3960def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003961 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003962 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3963def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3964
3965// Vector Minimum used for single-precision FP
3966let neverHasSideEffects = 1 in
3967def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003968 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003969 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3970def : N3VSPat<NEONfmin, VMINfd_sfp>;
3971
David Goodwin338268c2009-08-10 22:17:39 +00003972// Vector Convert between single-precision FP and integer
3973let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003974def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3975 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003976def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003977
3978let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003979def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3980 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003981def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003982
3983let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003984def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3985 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003986def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003987
3988let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003989def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3990 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003991def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003992
Evan Cheng1d2426c2009-08-07 19:30:41 +00003993//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003994// Non-Instruction Patterns
3995//===----------------------------------------------------------------------===//
3996
3997// bit_convert
3998def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3999def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4000def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4001def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4002def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4003def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4004def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4005def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4006def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4007def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4008def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4009def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4010def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4011def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4012def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4013def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4014def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4015def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4016def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4017def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4018def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4019def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4020def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4021def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4022def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4023def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4024def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4025def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4026def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4027def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4028
4029def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4030def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4031def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4032def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4033def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4034def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4035def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4036def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4037def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4038def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4039def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4040def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4041def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4042def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4043def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4044def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4045def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4046def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4047def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4048def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4049def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4050def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4051def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4052def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4053def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4054def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4055def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4056def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4057def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4058def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;