Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1 | //===- ARMInstrNEON.td - NEON support for ARM -----------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM NEON instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // NEON-specific DAG Nodes. |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>; |
| 19 | |
| 20 | def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>; |
| 21 | def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>; |
| 22 | def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>; |
| 23 | def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>; |
| 24 | def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>; |
| 25 | def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>; |
| 26 | |
| 27 | // Types for vector shift by immediates. The "SHX" version is for long and |
| 28 | // narrow operations where the source and destination vectors have different |
| 29 | // types. The "SHINS" version is for shift and insert operations. |
| 30 | def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 31 | SDTCisVT<2, i32>]>; |
| 32 | def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 33 | SDTCisVT<2, i32>]>; |
| 34 | def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 35 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 36 | |
| 37 | def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>; |
| 38 | def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>; |
| 39 | def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>; |
| 40 | def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>; |
| 41 | def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>; |
| 42 | def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>; |
| 43 | def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>; |
| 44 | |
| 45 | def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>; |
| 46 | def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>; |
| 47 | def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>; |
| 48 | |
| 49 | def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>; |
| 50 | def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>; |
| 51 | def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>; |
| 52 | def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>; |
| 53 | def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>; |
| 54 | def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>; |
| 55 | |
| 56 | def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>; |
| 57 | def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>; |
| 58 | def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>; |
| 59 | |
| 60 | def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>; |
| 61 | def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>; |
| 62 | |
| 63 | def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>, |
| 64 | SDTCisVT<2, i32>]>; |
| 65 | def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>; |
| 66 | def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>; |
| 67 | |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 68 | def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>; |
| 69 | def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>; |
| 70 | def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>; |
| 71 | |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 72 | def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>; |
| 73 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 74 | // VDUPLANE can produce a quad-register result from a double-register source, |
| 75 | // so the result is not constrained to match the source. |
| 76 | def NEONvduplane : SDNode<"ARMISD::VDUPLANE", |
| 77 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, |
| 78 | SDTCisVT<2, i32>]>>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 79 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 80 | def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
| 81 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 82 | def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>; |
| 83 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 84 | def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>; |
| 85 | def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>; |
| 86 | def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>; |
| 87 | def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>; |
| 88 | |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 89 | def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 90 | SDTCisSameAs<0, 2>, |
| 91 | SDTCisSameAs<0, 3>]>; |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 92 | def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>; |
| 93 | def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>; |
| 94 | def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 95 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 96 | def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 97 | SDTCisSameAs<1, 2>]>; |
| 98 | def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>; |
| 99 | def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>; |
| 100 | |
Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 101 | def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>, |
| 102 | SDTCisSameAs<0, 2>]>; |
| 103 | def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>; |
| 104 | def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>; |
| 105 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 106 | def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{ |
| 107 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); |
Daniel Dunbar | 425f634 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 108 | unsigned EltBits = 0; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 109 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); |
| 110 | return (EltBits == 32 && EltVal == 0); |
| 111 | }]>; |
| 112 | |
| 113 | def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{ |
| 114 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); |
Daniel Dunbar | 425f634 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 115 | unsigned EltBits = 0; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 116 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); |
| 117 | return (EltBits == 8 && EltVal == 0xff); |
| 118 | }]>; |
| 119 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 120 | //===----------------------------------------------------------------------===// |
| 121 | // NEON operand definitions |
| 122 | //===----------------------------------------------------------------------===// |
| 123 | |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 124 | def nModImm : Operand<i32> { |
| 125 | let PrintMethod = "printNEONModImmOperand"; |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 126 | } |
| 127 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 128 | //===----------------------------------------------------------------------===// |
| 129 | // NEON load / store instructions |
| 130 | //===----------------------------------------------------------------------===// |
| 131 | |
Bob Wilson | df9a4f0 | 2010-03-23 18:54:46 +0000 | [diff] [blame] | 132 | // Use vldmia to load a Q register as a D register pair. |
| 133 | // This is equivalent to VLDMD except that it has a Q register operand |
| 134 | // instead of a pair of D registers. |
| 135 | def VLDMQ |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 136 | : AXDI4<(outs QPR:$dst), (ins addrmode4:$addr, pred:$p), |
Bob Wilson | df9a4f0 | 2010-03-23 18:54:46 +0000 | [diff] [blame] | 137 | IndexModeNone, IIC_fpLoadm, |
Bob Wilson | fd7fd94 | 2010-08-28 00:20:11 +0000 | [diff] [blame] | 138 | "vldm${addr:submode}${p}\t$addr, ${dst:dregpair}", "", |
| 139 | [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>; |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 140 | |
Bob Wilson | fd7fd94 | 2010-08-28 00:20:11 +0000 | [diff] [blame] | 141 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 142 | // Use vld1 to load a Q register as a D register pair. |
| 143 | // This alternative to VLDMQ allows an alignment to be specified. |
| 144 | // This is equivalent to VLD1q64 except that it has a Q register operand. |
| 145 | def VLD1q |
| 146 | : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr), |
| 147 | IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>; |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 148 | } // mayLoad = 1, neverHasSideEffects = 1 |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 149 | |
Bob Wilson | df9a4f0 | 2010-03-23 18:54:46 +0000 | [diff] [blame] | 150 | // Use vstmia to store a Q register as a D register pair. |
| 151 | // This is equivalent to VSTMD except that it has a Q register operand |
| 152 | // instead of a pair of D registers. |
| 153 | def VSTMQ |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 154 | : AXDI4<(outs), (ins QPR:$src, addrmode4:$addr, pred:$p), |
Bob Wilson | df9a4f0 | 2010-03-23 18:54:46 +0000 | [diff] [blame] | 155 | IndexModeNone, IIC_fpStorem, |
Bob Wilson | fd7fd94 | 2010-08-28 00:20:11 +0000 | [diff] [blame] | 156 | "vstm${addr:submode}${p}\t$addr, ${src:dregpair}", "", |
| 157 | [(store (v2f64 QPR:$src), addrmode4:$addr)]>; |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 158 | |
Bob Wilson | fd7fd94 | 2010-08-28 00:20:11 +0000 | [diff] [blame] | 159 | let mayStore = 1, neverHasSideEffects = 1 in { |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 160 | // Use vst1 to store a Q register as a D register pair. |
| 161 | // This alternative to VSTMQ allows an alignment to be specified. |
| 162 | // This is equivalent to VST1q64 except that it has a Q register operand. |
| 163 | def VST1q |
| 164 | : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src), |
| 165 | IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>; |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 166 | } // mayStore = 1, neverHasSideEffects = 1 |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 167 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 168 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 169 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 170 | // Classes for VLD* pseudo-instructions with multi-register operands. |
| 171 | // These are expanded to real instructions after register allocation. |
| 172 | class VLDQPseudo |
Bob Wilson | 0f1e945 | 2010-09-09 05:40:26 +0000 | [diff] [blame] | 173 | : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD2, "">; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 174 | class VLDQWBPseudo |
| 175 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
Bob Wilson | 0f1e945 | 2010-09-09 05:40:26 +0000 | [diff] [blame] | 176 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2, |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 177 | "$addr.addr = $wb">; |
| 178 | class VLDQQPseudo |
Bob Wilson | 0f1e945 | 2010-09-09 05:40:26 +0000 | [diff] [blame] | 179 | : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), IIC_VLD4, "">; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 180 | class VLDQQWBPseudo |
| 181 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
Bob Wilson | 0f1e945 | 2010-09-09 05:40:26 +0000 | [diff] [blame] | 182 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4, |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 183 | "$addr.addr = $wb">; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 184 | class VLDQQQQWBPseudo |
| 185 | : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb), |
Bob Wilson | 0f1e945 | 2010-09-09 05:40:26 +0000 | [diff] [blame] | 186 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), IIC_VLD4, |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 187 | "$addr.addr = $wb, $src = $dst">; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 188 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 189 | // VLD1 : Vector Load (multiple single elements) |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 190 | class VLD1D<bits<4> op7_4, string Dt> |
| 191 | : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), |
| 192 | (ins addrmode6:$addr), IIC_VLD1, |
| 193 | "vld1", Dt, "\\{$dst\\}, $addr", "", []>; |
| 194 | class VLD1Q<bits<4> op7_4, string Dt> |
| 195 | : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2), |
| 196 | (ins addrmode6:$addr), IIC_VLD1, |
| 197 | "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 198 | |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 199 | def VLD1d8 : VLD1D<0b0000, "8">; |
| 200 | def VLD1d16 : VLD1D<0b0100, "16">; |
| 201 | def VLD1d32 : VLD1D<0b1000, "32">; |
| 202 | def VLD1d64 : VLD1D<0b1100, "64">; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 203 | |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 204 | def VLD1q8 : VLD1Q<0b0000, "8">; |
| 205 | def VLD1q16 : VLD1Q<0b0100, "16">; |
| 206 | def VLD1q32 : VLD1Q<0b1000, "32">; |
| 207 | def VLD1q64 : VLD1Q<0b1100, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 208 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 209 | def VLD1q8Pseudo : VLDQPseudo; |
| 210 | def VLD1q16Pseudo : VLDQPseudo; |
| 211 | def VLD1q32Pseudo : VLDQPseudo; |
| 212 | def VLD1q64Pseudo : VLDQPseudo; |
| 213 | |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 214 | // ...with address register writeback: |
| 215 | class VLD1DWB<bits<4> op7_4, string Dt> |
| 216 | : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 217 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, |
| 218 | "vld1", Dt, "\\{$dst\\}, $addr$offset", |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 219 | "$addr.addr = $wb", []>; |
| 220 | class VLD1QWB<bits<4> op7_4, string Dt> |
| 221 | : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 222 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, |
| 223 | "vld1", Dt, "${dst:dregpair}, $addr$offset", |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 224 | "$addr.addr = $wb", []>; |
| 225 | |
| 226 | def VLD1d8_UPD : VLD1DWB<0b0000, "8">; |
| 227 | def VLD1d16_UPD : VLD1DWB<0b0100, "16">; |
| 228 | def VLD1d32_UPD : VLD1DWB<0b1000, "32">; |
| 229 | def VLD1d64_UPD : VLD1DWB<0b1100, "64">; |
| 230 | |
| 231 | def VLD1q8_UPD : VLD1QWB<0b0000, "8">; |
| 232 | def VLD1q16_UPD : VLD1QWB<0b0100, "16">; |
| 233 | def VLD1q32_UPD : VLD1QWB<0b1000, "32">; |
| 234 | def VLD1q64_UPD : VLD1QWB<0b1100, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 235 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 236 | def VLD1q8Pseudo_UPD : VLDQWBPseudo; |
| 237 | def VLD1q16Pseudo_UPD : VLDQWBPseudo; |
| 238 | def VLD1q32Pseudo_UPD : VLDQWBPseudo; |
| 239 | def VLD1q64Pseudo_UPD : VLDQWBPseudo; |
| 240 | |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 241 | // ...with 3 registers (some of these are only for the disassembler): |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 242 | class VLD1D3<bits<4> op7_4, string Dt> |
Bob Wilson | 667a13e | 2010-03-20 19:57:03 +0000 | [diff] [blame] | 243 | : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 244 | (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt, |
Bob Wilson | 58393bc | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 245 | "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 246 | class VLD1D3WB<bits<4> op7_4, string Dt> |
| 247 | : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 248 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt, |
Bob Wilson | 58393bc | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 249 | "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 250 | |
| 251 | def VLD1d8T : VLD1D3<0b0000, "8">; |
| 252 | def VLD1d16T : VLD1D3<0b0100, "16">; |
| 253 | def VLD1d32T : VLD1D3<0b1000, "32">; |
| 254 | def VLD1d64T : VLD1D3<0b1100, "64">; |
| 255 | |
| 256 | def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">; |
| 257 | def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">; |
| 258 | def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">; |
Bob Wilson | 62ef3c8 | 2010-03-22 20:31:39 +0000 | [diff] [blame] | 259 | def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 260 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 261 | def VLD1d64TPseudo : VLDQQPseudo; |
| 262 | def VLD1d64TPseudo_UPD : VLDQQWBPseudo; |
| 263 | |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 264 | // ...with 4 registers (some of these are only for the disassembler): |
| 265 | class VLD1D4<bits<4> op7_4, string Dt> |
| 266 | : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
| 267 | (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt, |
| 268 | "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 269 | class VLD1D4WB<bits<4> op7_4, string Dt> |
| 270 | : NLdSt<0,0b10,0b0010,op7_4, |
| 271 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 272 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt, |
| 273 | "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb", |
Bob Wilson | 58393bc | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 274 | []>; |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 275 | |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 276 | def VLD1d8Q : VLD1D4<0b0000, "8">; |
| 277 | def VLD1d16Q : VLD1D4<0b0100, "16">; |
| 278 | def VLD1d32Q : VLD1D4<0b1000, "32">; |
| 279 | def VLD1d64Q : VLD1D4<0b1100, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 280 | |
| 281 | def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">; |
| 282 | def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">; |
| 283 | def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">; |
Bob Wilson | a697975 | 2010-03-22 18:13:18 +0000 | [diff] [blame] | 284 | def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 285 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 286 | def VLD1d64QPseudo : VLDQQPseudo; |
| 287 | def VLD1d64QPseudo_UPD : VLDQQWBPseudo; |
| 288 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 289 | // VLD2 : Vector Load (multiple 2-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 290 | class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 291 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2), |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 292 | (ins addrmode6:$addr), IIC_VLD2, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 293 | "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>; |
| 294 | class VLD2Q<bits<4> op7_4, string Dt> |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 295 | : NLdSt<0, 0b10, 0b0011, op7_4, |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 296 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 297 | (ins addrmode6:$addr), IIC_VLD2, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 298 | "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 299 | |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 300 | def VLD2d8 : VLD2D<0b1000, 0b0000, "8">; |
| 301 | def VLD2d16 : VLD2D<0b1000, 0b0100, "16">; |
| 302 | def VLD2d32 : VLD2D<0b1000, 0b1000, "32">; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 303 | |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 304 | def VLD2q8 : VLD2Q<0b0000, "8">; |
| 305 | def VLD2q16 : VLD2Q<0b0100, "16">; |
| 306 | def VLD2q32 : VLD2Q<0b1000, "32">; |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 307 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 308 | def VLD2d8Pseudo : VLDQPseudo; |
| 309 | def VLD2d16Pseudo : VLDQPseudo; |
| 310 | def VLD2d32Pseudo : VLDQPseudo; |
| 311 | |
| 312 | def VLD2q8Pseudo : VLDQQPseudo; |
| 313 | def VLD2q16Pseudo : VLDQQPseudo; |
| 314 | def VLD2q32Pseudo : VLDQQPseudo; |
| 315 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 316 | // ...with address register writeback: |
| 317 | class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 318 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 319 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2, |
| 320 | "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset", |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 321 | "$addr.addr = $wb", []>; |
| 322 | class VLD2QWB<bits<4> op7_4, string Dt> |
| 323 | : NLdSt<0, 0b10, 0b0011, op7_4, |
| 324 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 325 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2, |
| 326 | "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 327 | "$addr.addr = $wb", []>; |
| 328 | |
| 329 | def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">; |
| 330 | def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">; |
| 331 | def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 332 | |
| 333 | def VLD2q8_UPD : VLD2QWB<0b0000, "8">; |
| 334 | def VLD2q16_UPD : VLD2QWB<0b0100, "16">; |
| 335 | def VLD2q32_UPD : VLD2QWB<0b1000, "32">; |
| 336 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 337 | def VLD2d8Pseudo_UPD : VLDQWBPseudo; |
| 338 | def VLD2d16Pseudo_UPD : VLDQWBPseudo; |
| 339 | def VLD2d32Pseudo_UPD : VLDQWBPseudo; |
| 340 | |
| 341 | def VLD2q8Pseudo_UPD : VLDQQWBPseudo; |
| 342 | def VLD2q16Pseudo_UPD : VLDQQWBPseudo; |
| 343 | def VLD2q32Pseudo_UPD : VLDQQWBPseudo; |
| 344 | |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 345 | // ...with double-spaced registers (for disassembly only): |
| 346 | def VLD2b8 : VLD2D<0b1001, 0b0000, "8">; |
| 347 | def VLD2b16 : VLD2D<0b1001, 0b0100, "16">; |
| 348 | def VLD2b32 : VLD2D<0b1001, 0b1000, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 349 | def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">; |
| 350 | def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">; |
| 351 | def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">; |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 352 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 353 | // VLD3 : Vector Load (multiple 3-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 354 | class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 355 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 356 | (ins addrmode6:$addr), IIC_VLD3, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 357 | "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 358 | |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 359 | def VLD3d8 : VLD3D<0b0100, 0b0000, "8">; |
| 360 | def VLD3d16 : VLD3D<0b0100, 0b0100, "16">; |
| 361 | def VLD3d32 : VLD3D<0b0100, 0b1000, "32">; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 362 | |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 363 | def VLD3d8Pseudo : VLDQQPseudo; |
| 364 | def VLD3d16Pseudo : VLDQQPseudo; |
| 365 | def VLD3d32Pseudo : VLDQQPseudo; |
| 366 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 367 | // ...with address register writeback: |
| 368 | class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 369 | : NLdSt<0, 0b10, op11_8, op7_4, |
| 370 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 371 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3, |
| 372 | "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset", |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 373 | "$addr.addr = $wb", []>; |
| 374 | |
| 375 | def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">; |
| 376 | def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">; |
| 377 | def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 378 | |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 379 | def VLD3d8Pseudo_UPD : VLDQQWBPseudo; |
| 380 | def VLD3d16Pseudo_UPD : VLDQQWBPseudo; |
| 381 | def VLD3d32Pseudo_UPD : VLDQQWBPseudo; |
| 382 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 383 | // ...with double-spaced registers (non-updating versions for disassembly only): |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 384 | def VLD3q8 : VLD3D<0b0101, 0b0000, "8">; |
| 385 | def VLD3q16 : VLD3D<0b0101, 0b0100, "16">; |
| 386 | def VLD3q32 : VLD3D<0b0101, 0b1000, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 387 | def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">; |
| 388 | def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">; |
| 389 | def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">; |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 390 | |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 391 | def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo; |
| 392 | def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo; |
| 393 | def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo; |
| 394 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 395 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 396 | def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo; |
| 397 | def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo; |
| 398 | def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 399 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 400 | // VLD4 : Vector Load (multiple 4-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 401 | class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 402 | : NLdSt<0, 0b10, op11_8, op7_4, |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 403 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 404 | (ins addrmode6:$addr), IIC_VLD4, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 405 | "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 406 | |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 407 | def VLD4d8 : VLD4D<0b0000, 0b0000, "8">; |
| 408 | def VLD4d16 : VLD4D<0b0000, 0b0100, "16">; |
| 409 | def VLD4d32 : VLD4D<0b0000, 0b1000, "32">; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 410 | |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 411 | def VLD4d8Pseudo : VLDQQPseudo; |
| 412 | def VLD4d16Pseudo : VLDQQPseudo; |
| 413 | def VLD4d32Pseudo : VLDQQPseudo; |
| 414 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 415 | // ...with address register writeback: |
| 416 | class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 417 | : NLdSt<0, 0b10, op11_8, op7_4, |
| 418 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 419 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4, |
| 420 | "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 421 | "$addr.addr = $wb", []>; |
| 422 | |
| 423 | def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">; |
| 424 | def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">; |
| 425 | def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 426 | |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 427 | def VLD4d8Pseudo_UPD : VLDQQWBPseudo; |
| 428 | def VLD4d16Pseudo_UPD : VLDQQWBPseudo; |
| 429 | def VLD4d32Pseudo_UPD : VLDQQWBPseudo; |
| 430 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 431 | // ...with double-spaced registers (non-updating versions for disassembly only): |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 432 | def VLD4q8 : VLD4D<0b0001, 0b0000, "8">; |
| 433 | def VLD4q16 : VLD4D<0b0001, 0b0100, "16">; |
| 434 | def VLD4q32 : VLD4D<0b0001, 0b1000, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 435 | def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">; |
| 436 | def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">; |
| 437 | def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">; |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 438 | |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 439 | def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo; |
| 440 | def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo; |
| 441 | def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo; |
| 442 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 443 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 444 | def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo; |
| 445 | def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo; |
| 446 | def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 447 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 448 | // Classes for VLD*LN pseudo-instructions with multi-register operands. |
| 449 | // These are expanded to real instructions after register allocation. |
| 450 | class VLDQLNPseudo<InstrItinClass itin> |
| 451 | : PseudoNLdSt<(outs QPR:$dst), |
| 452 | (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane), |
| 453 | itin, "$src = $dst">; |
| 454 | class VLDQLNWBPseudo<InstrItinClass itin> |
| 455 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
| 456 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src, |
| 457 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 458 | class VLDQQLNPseudo<InstrItinClass itin> |
| 459 | : PseudoNLdSt<(outs QQPR:$dst), |
| 460 | (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane), |
| 461 | itin, "$src = $dst">; |
| 462 | class VLDQQLNWBPseudo<InstrItinClass itin> |
| 463 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
| 464 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src, |
| 465 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 466 | class VLDQQQQLNPseudo<InstrItinClass itin> |
| 467 | : PseudoNLdSt<(outs QQQQPR:$dst), |
| 468 | (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane), |
| 469 | itin, "$src = $dst">; |
| 470 | class VLDQQQQLNWBPseudo<InstrItinClass itin> |
| 471 | : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb), |
| 472 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src, |
| 473 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 474 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 475 | // VLD1LN : Vector Load (single element to one lane) |
| 476 | // FIXME: Not yet implemented. |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 477 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 478 | // VLD2LN : Vector Load (single 2-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 479 | class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 480 | : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2), |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 481 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane), |
| 482 | IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr", |
| 483 | "$src1 = $dst1, $src2 = $dst2", []>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 484 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 485 | def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">; |
| 486 | def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">; |
| 487 | def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">; |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 488 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 489 | def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2>; |
| 490 | def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2>; |
| 491 | def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2>; |
| 492 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 493 | // ...with double-spaced registers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 494 | def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">; |
| 495 | def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">; |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 496 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 497 | def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2>; |
| 498 | def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 499 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 500 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 501 | class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 502 | : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 503 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 504 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 505 | "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset", |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 506 | "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>; |
| 507 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 508 | def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">; |
| 509 | def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">; |
| 510 | def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">; |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 511 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 512 | def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2>; |
| 513 | def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2>; |
| 514 | def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2>; |
| 515 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 516 | def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">; |
| 517 | def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">; |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 518 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 519 | def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2>; |
| 520 | def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2>; |
| 521 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 522 | // VLD3LN : Vector Load (single 3-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 523 | class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 524 | : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 525 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, |
| 526 | nohash_imm:$lane), IIC_VLD3, "vld3", Dt, |
| 527 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr", |
| 528 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 529 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 530 | def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">; |
| 531 | def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">; |
| 532 | def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">; |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 533 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 534 | def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3>; |
| 535 | def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3>; |
| 536 | def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3>; |
| 537 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 538 | // ...with double-spaced registers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 539 | def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">; |
| 540 | def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">; |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 541 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 542 | def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3>; |
| 543 | def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 544 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 545 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 546 | class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 547 | : NLdSt<1, 0b10, op11_8, op7_4, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 548 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 549 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 550 | DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
| 551 | IIC_VLD3, "vld3", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 552 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset", |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 553 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb", |
| 554 | []>; |
| 555 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 556 | def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">; |
| 557 | def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">; |
| 558 | def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">; |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 559 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 560 | def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3>; |
| 561 | def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3>; |
| 562 | def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3>; |
| 563 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 564 | def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">; |
| 565 | def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">; |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 566 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 567 | def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3>; |
| 568 | def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3>; |
| 569 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 570 | // VLD4LN : Vector Load (single 4-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 571 | class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 572 | : NLdSt<1, 0b10, op11_8, op7_4, |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 573 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
| 574 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, |
| 575 | nohash_imm:$lane), IIC_VLD4, "vld4", Dt, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 576 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr", |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 577 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 578 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 579 | def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">; |
| 580 | def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">; |
| 581 | def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">; |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 582 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 583 | def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4>; |
| 584 | def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4>; |
| 585 | def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4>; |
| 586 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 587 | // ...with double-spaced registers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 588 | def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">; |
| 589 | def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">; |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 590 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 591 | def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4>; |
| 592 | def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 593 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 594 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 595 | class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 596 | : NLdSt<1, 0b10, op11_8, op7_4, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 597 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 598 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 599 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
| 600 | IIC_VLD4, "vld4", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 601 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset", |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 602 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb", |
| 603 | []>; |
| 604 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 605 | def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">; |
| 606 | def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">; |
| 607 | def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">; |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 608 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 609 | def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4>; |
| 610 | def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4>; |
| 611 | def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4>; |
| 612 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 613 | def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">; |
| 614 | def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">; |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 615 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 616 | def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4>; |
| 617 | def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4>; |
| 618 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 619 | // VLD1DUP : Vector Load (single element to all lanes) |
| 620 | // VLD2DUP : Vector Load (single 2-element structure to all lanes) |
| 621 | // VLD3DUP : Vector Load (single 3-element structure to all lanes) |
| 622 | // VLD4DUP : Vector Load (single 4-element structure to all lanes) |
| 623 | // FIXME: Not yet implemented. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 624 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Bob Wilson | dbd3c0e | 2009-08-12 00:49:01 +0000 | [diff] [blame] | 625 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 626 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 627 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 628 | // Classes for VST* pseudo-instructions with multi-register operands. |
| 629 | // These are expanded to real instructions after register allocation. |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 630 | class VSTQPseudo |
| 631 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), IIC_VST, "">; |
| 632 | class VSTQWBPseudo |
| 633 | : PseudoNLdSt<(outs GPR:$wb), |
| 634 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST, |
| 635 | "$addr.addr = $wb">; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 636 | class VSTQQPseudo |
| 637 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), IIC_VST, "">; |
| 638 | class VSTQQWBPseudo |
| 639 | : PseudoNLdSt<(outs GPR:$wb), |
| 640 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), IIC_VST, |
| 641 | "$addr.addr = $wb">; |
| 642 | class VSTQQQQWBPseudo |
| 643 | : PseudoNLdSt<(outs GPR:$wb), |
| 644 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), IIC_VST, |
| 645 | "$addr.addr = $wb">; |
| 646 | |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 647 | // VST1 : Vector Store (multiple single elements) |
| 648 | class VST1D<bits<4> op7_4, string Dt> |
| 649 | : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST, |
| 650 | "vst1", Dt, "\\{$src\\}, $addr", "", []>; |
| 651 | class VST1Q<bits<4> op7_4, string Dt> |
| 652 | : NLdSt<0,0b00,0b1010,op7_4, (outs), |
| 653 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST, |
| 654 | "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>; |
| 655 | |
| 656 | def VST1d8 : VST1D<0b0000, "8">; |
| 657 | def VST1d16 : VST1D<0b0100, "16">; |
| 658 | def VST1d32 : VST1D<0b1000, "32">; |
| 659 | def VST1d64 : VST1D<0b1100, "64">; |
| 660 | |
| 661 | def VST1q8 : VST1Q<0b0000, "8">; |
| 662 | def VST1q16 : VST1Q<0b0100, "16">; |
| 663 | def VST1q32 : VST1Q<0b1000, "32">; |
| 664 | def VST1q64 : VST1Q<0b1100, "64">; |
| 665 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 666 | def VST1q8Pseudo : VSTQPseudo; |
| 667 | def VST1q16Pseudo : VSTQPseudo; |
| 668 | def VST1q32Pseudo : VSTQPseudo; |
| 669 | def VST1q64Pseudo : VSTQPseudo; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 670 | |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 671 | // ...with address register writeback: |
| 672 | class VST1DWB<bits<4> op7_4, string Dt> |
| 673 | : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 674 | (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST, |
| 675 | "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 676 | class VST1QWB<bits<4> op7_4, string Dt> |
| 677 | : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 678 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST, |
| 679 | "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 680 | |
| 681 | def VST1d8_UPD : VST1DWB<0b0000, "8">; |
| 682 | def VST1d16_UPD : VST1DWB<0b0100, "16">; |
| 683 | def VST1d32_UPD : VST1DWB<0b1000, "32">; |
| 684 | def VST1d64_UPD : VST1DWB<0b1100, "64">; |
| 685 | |
| 686 | def VST1q8_UPD : VST1QWB<0b0000, "8">; |
| 687 | def VST1q16_UPD : VST1QWB<0b0100, "16">; |
| 688 | def VST1q32_UPD : VST1QWB<0b1000, "32">; |
| 689 | def VST1q64_UPD : VST1QWB<0b1100, "64">; |
| 690 | |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 691 | def VST1q8Pseudo_UPD : VSTQWBPseudo; |
| 692 | def VST1q16Pseudo_UPD : VSTQWBPseudo; |
| 693 | def VST1q32Pseudo_UPD : VSTQWBPseudo; |
| 694 | def VST1q64Pseudo_UPD : VSTQWBPseudo; |
| 695 | |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 696 | // ...with 3 registers (some of these are only for the disassembler): |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 697 | class VST1D3<bits<4> op7_4, string Dt> |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 698 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs), |
Bob Wilson | 667a13e | 2010-03-20 19:57:03 +0000 | [diff] [blame] | 699 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), |
Bob Wilson | 58393bc | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 700 | IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 701 | class VST1D3WB<bits<4> op7_4, string Dt> |
| 702 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 703 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 704 | DPR:$src1, DPR:$src2, DPR:$src3), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 705 | IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset", |
Bob Wilson | 58393bc | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 706 | "$addr.addr = $wb", []>; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 707 | |
| 708 | def VST1d8T : VST1D3<0b0000, "8">; |
| 709 | def VST1d16T : VST1D3<0b0100, "16">; |
| 710 | def VST1d32T : VST1D3<0b1000, "32">; |
| 711 | def VST1d64T : VST1D3<0b1100, "64">; |
| 712 | |
| 713 | def VST1d8T_UPD : VST1D3WB<0b0000, "8">; |
| 714 | def VST1d16T_UPD : VST1D3WB<0b0100, "16">; |
| 715 | def VST1d32T_UPD : VST1D3WB<0b1000, "32">; |
| 716 | def VST1d64T_UPD : VST1D3WB<0b1100, "64">; |
| 717 | |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 718 | def VST1d64TPseudo : VSTQQPseudo; |
| 719 | def VST1d64TPseudo_UPD : VSTQQWBPseudo; |
| 720 | |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 721 | // ...with 4 registers (some of these are only for the disassembler): |
| 722 | class VST1D4<bits<4> op7_4, string Dt> |
| 723 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs), |
| 724 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
| 725 | IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "", |
| 726 | []>; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 727 | class VST1D4WB<bits<4> op7_4, string Dt> |
| 728 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 729 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 730 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 731 | IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset", |
Bob Wilson | 58393bc | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 732 | "$addr.addr = $wb", []>; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 733 | |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 734 | def VST1d8Q : VST1D4<0b0000, "8">; |
| 735 | def VST1d16Q : VST1D4<0b0100, "16">; |
| 736 | def VST1d32Q : VST1D4<0b1000, "32">; |
| 737 | def VST1d64Q : VST1D4<0b1100, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 738 | |
| 739 | def VST1d8Q_UPD : VST1D4WB<0b0000, "8">; |
| 740 | def VST1d16Q_UPD : VST1D4WB<0b0100, "16">; |
| 741 | def VST1d32Q_UPD : VST1D4WB<0b1000, "32">; |
Bob Wilson | a697975 | 2010-03-22 18:13:18 +0000 | [diff] [blame] | 742 | def VST1d64Q_UPD : VST1D4WB<0b1100, "64">; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 743 | |
Bob Wilson | 70e48b2 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 744 | def VST1d64QPseudo : VSTQQPseudo; |
| 745 | def VST1d64QPseudo_UPD : VSTQQWBPseudo; |
| 746 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 747 | // VST2 : Vector Store (multiple 2-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 748 | class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 749 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
| 750 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2), |
| 751 | IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>; |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 752 | class VST2Q<bits<4> op7_4, string Dt> |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 753 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs), |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 754 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 755 | IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 756 | "", []>; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 757 | |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 758 | def VST2d8 : VST2D<0b1000, 0b0000, "8">; |
| 759 | def VST2d16 : VST2D<0b1000, 0b0100, "16">; |
| 760 | def VST2d32 : VST2D<0b1000, 0b1000, "32">; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 761 | |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 762 | def VST2q8 : VST2Q<0b0000, "8">; |
| 763 | def VST2q16 : VST2Q<0b0100, "16">; |
| 764 | def VST2q32 : VST2Q<0b1000, "32">; |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 765 | |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 766 | def VST2d8Pseudo : VSTQPseudo; |
| 767 | def VST2d16Pseudo : VSTQPseudo; |
| 768 | def VST2d32Pseudo : VSTQPseudo; |
| 769 | |
| 770 | def VST2q8Pseudo : VSTQQPseudo; |
| 771 | def VST2q16Pseudo : VSTQQPseudo; |
| 772 | def VST2q32Pseudo : VSTQQPseudo; |
| 773 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 774 | // ...with address register writeback: |
| 775 | class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 776 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 777 | (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2), |
| 778 | IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset", |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 779 | "$addr.addr = $wb", []>; |
| 780 | class VST2QWB<bits<4> op7_4, string Dt> |
| 781 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 782 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 783 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 784 | IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset", |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 785 | "$addr.addr = $wb", []>; |
| 786 | |
| 787 | def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">; |
| 788 | def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">; |
| 789 | def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 790 | |
| 791 | def VST2q8_UPD : VST2QWB<0b0000, "8">; |
| 792 | def VST2q16_UPD : VST2QWB<0b0100, "16">; |
| 793 | def VST2q32_UPD : VST2QWB<0b1000, "32">; |
| 794 | |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 795 | def VST2d8Pseudo_UPD : VSTQWBPseudo; |
| 796 | def VST2d16Pseudo_UPD : VSTQWBPseudo; |
| 797 | def VST2d32Pseudo_UPD : VSTQWBPseudo; |
| 798 | |
| 799 | def VST2q8Pseudo_UPD : VSTQQWBPseudo; |
| 800 | def VST2q16Pseudo_UPD : VSTQQWBPseudo; |
| 801 | def VST2q32Pseudo_UPD : VSTQQWBPseudo; |
| 802 | |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 803 | // ...with double-spaced registers (for disassembly only): |
| 804 | def VST2b8 : VST2D<0b1001, 0b0000, "8">; |
| 805 | def VST2b16 : VST2D<0b1001, 0b0100, "16">; |
| 806 | def VST2b32 : VST2D<0b1001, 0b1000, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 807 | def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">; |
| 808 | def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">; |
| 809 | def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">; |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 810 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 811 | // VST3 : Vector Store (multiple 3-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 812 | class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 813 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 814 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 815 | "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 816 | |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 817 | def VST3d8 : VST3D<0b0100, 0b0000, "8">; |
| 818 | def VST3d16 : VST3D<0b0100, 0b0100, "16">; |
| 819 | def VST3d32 : VST3D<0b0100, 0b1000, "32">; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 820 | |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 821 | def VST3d8Pseudo : VSTQQPseudo; |
| 822 | def VST3d16Pseudo : VSTQQPseudo; |
| 823 | def VST3d32Pseudo : VSTQQPseudo; |
| 824 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 825 | // ...with address register writeback: |
| 826 | class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 827 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 828 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 829 | DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 830 | "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset", |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 831 | "$addr.addr = $wb", []>; |
| 832 | |
| 833 | def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">; |
| 834 | def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">; |
| 835 | def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 836 | |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 837 | def VST3d8Pseudo_UPD : VSTQQWBPseudo; |
| 838 | def VST3d16Pseudo_UPD : VSTQQWBPseudo; |
| 839 | def VST3d32Pseudo_UPD : VSTQQWBPseudo; |
| 840 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 841 | // ...with double-spaced registers (non-updating versions for disassembly only): |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 842 | def VST3q8 : VST3D<0b0101, 0b0000, "8">; |
| 843 | def VST3q16 : VST3D<0b0101, 0b0100, "16">; |
| 844 | def VST3q32 : VST3D<0b0101, 0b1000, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 845 | def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">; |
| 846 | def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">; |
| 847 | def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">; |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 848 | |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 849 | def VST3q8Pseudo_UPD : VSTQQQQWBPseudo; |
| 850 | def VST3q16Pseudo_UPD : VSTQQQQWBPseudo; |
| 851 | def VST3q32Pseudo_UPD : VSTQQQQWBPseudo; |
| 852 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 853 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 854 | def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo; |
| 855 | def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo; |
| 856 | def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo; |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 857 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 858 | // VST4 : Vector Store (multiple 4-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 859 | class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 860 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 861 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 862 | IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", |
Bob Wilson | 2a9df47 | 2009-08-25 17:46:06 +0000 | [diff] [blame] | 863 | "", []>; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 864 | |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 865 | def VST4d8 : VST4D<0b0000, 0b0000, "8">; |
| 866 | def VST4d16 : VST4D<0b0000, 0b0100, "16">; |
| 867 | def VST4d32 : VST4D<0b0000, 0b1000, "32">; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 868 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 869 | def VST4d8Pseudo : VSTQQPseudo; |
| 870 | def VST4d16Pseudo : VSTQQPseudo; |
| 871 | def VST4d32Pseudo : VSTQQPseudo; |
| 872 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 873 | // ...with address register writeback: |
| 874 | class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 875 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 876 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 877 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 878 | "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset", |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 879 | "$addr.addr = $wb", []>; |
| 880 | |
| 881 | def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">; |
| 882 | def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">; |
| 883 | def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 884 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 885 | def VST4d8Pseudo_UPD : VSTQQWBPseudo; |
| 886 | def VST4d16Pseudo_UPD : VSTQQWBPseudo; |
| 887 | def VST4d32Pseudo_UPD : VSTQQWBPseudo; |
| 888 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 889 | // ...with double-spaced registers (non-updating versions for disassembly only): |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 890 | def VST4q8 : VST4D<0b0001, 0b0000, "8">; |
| 891 | def VST4q16 : VST4D<0b0001, 0b0100, "16">; |
| 892 | def VST4q32 : VST4D<0b0001, 0b1000, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 893 | def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">; |
| 894 | def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">; |
| 895 | def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">; |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 896 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 897 | def VST4q8Pseudo_UPD : VSTQQQQWBPseudo; |
| 898 | def VST4q16Pseudo_UPD : VSTQQQQWBPseudo; |
| 899 | def VST4q32Pseudo_UPD : VSTQQQQWBPseudo; |
| 900 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 901 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 902 | def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo; |
| 903 | def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo; |
| 904 | def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 905 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 906 | // Classes for VST*LN pseudo-instructions with multi-register operands. |
| 907 | // These are expanded to real instructions after register allocation. |
| 908 | class VSTQLNPseudo<InstrItinClass itin> |
| 909 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane), |
| 910 | itin, "">; |
| 911 | class VSTQLNWBPseudo<InstrItinClass itin> |
| 912 | : PseudoNLdSt<(outs GPR:$wb), |
| 913 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src, |
| 914 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 915 | class VSTQQLNPseudo<InstrItinClass itin> |
| 916 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane), |
| 917 | itin, "">; |
| 918 | class VSTQQLNWBPseudo<InstrItinClass itin> |
| 919 | : PseudoNLdSt<(outs GPR:$wb), |
| 920 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src, |
| 921 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 922 | class VSTQQQQLNPseudo<InstrItinClass itin> |
| 923 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane), |
| 924 | itin, "">; |
| 925 | class VSTQQQQLNWBPseudo<InstrItinClass itin> |
| 926 | : PseudoNLdSt<(outs GPR:$wb), |
| 927 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src, |
| 928 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 929 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 930 | // VST1LN : Vector Store (single element from one lane) |
| 931 | // FIXME: Not yet implemented. |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 932 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 933 | // VST2LN : Vector Store (single 2-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 934 | class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 935 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 936 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane), |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 937 | IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 938 | "", []>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 939 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 940 | def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">; |
| 941 | def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">; |
| 942 | def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">; |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 943 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 944 | def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST>; |
| 945 | def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST>; |
| 946 | def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST>; |
| 947 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 948 | // ...with double-spaced registers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 949 | def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">; |
| 950 | def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">; |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 951 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 952 | def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST>; |
| 953 | def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 954 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 955 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 956 | class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 957 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 958 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 959 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 960 | "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset", |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 961 | "$addr.addr = $wb", []>; |
| 962 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 963 | def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">; |
| 964 | def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">; |
| 965 | def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">; |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 966 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 967 | def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST>; |
| 968 | def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST>; |
| 969 | def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST>; |
| 970 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 971 | def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">; |
| 972 | def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">; |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 973 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 974 | def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>; |
| 975 | def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>; |
| 976 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 977 | // VST3LN : Vector Store (single 3-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 978 | class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 979 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 980 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 981 | nohash_imm:$lane), IIC_VST, "vst3", Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 982 | "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 983 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 984 | def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">; |
| 985 | def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">; |
| 986 | def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">; |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 987 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 988 | def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST>; |
| 989 | def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST>; |
| 990 | def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST>; |
| 991 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 992 | // ...with double-spaced registers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 993 | def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">; |
| 994 | def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">; |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 995 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 996 | def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST>; |
| 997 | def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 998 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 999 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1000 | class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1001 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1002 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1003 | DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
| 1004 | IIC_VST, "vst3", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1005 | "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset", |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1006 | "$addr.addr = $wb", []>; |
| 1007 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1008 | def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">; |
| 1009 | def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">; |
| 1010 | def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">; |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1011 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1012 | def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>; |
| 1013 | def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>; |
| 1014 | def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>; |
| 1015 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1016 | def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">; |
| 1017 | def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">; |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1018 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1019 | def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>; |
| 1020 | def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>; |
| 1021 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1022 | // VST4LN : Vector Store (single 4-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1023 | class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1024 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1025 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 1026 | nohash_imm:$lane), IIC_VST, "vst4", Dt, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 1027 | "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1028 | "", []>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1029 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1030 | def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">; |
| 1031 | def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">; |
| 1032 | def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1033 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1034 | def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST>; |
| 1035 | def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST>; |
| 1036 | def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST>; |
| 1037 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1038 | // ...with double-spaced registers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1039 | def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">; |
| 1040 | def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1041 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1042 | def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST>; |
| 1043 | def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST>; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1044 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1045 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1046 | class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1047 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1048 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1049 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
| 1050 | IIC_VST, "vst4", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1051 | "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset", |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1052 | "$addr.addr = $wb", []>; |
| 1053 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1054 | def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">; |
| 1055 | def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">; |
| 1056 | def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">; |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1057 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1058 | def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>; |
| 1059 | def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>; |
| 1060 | def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>; |
| 1061 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1062 | def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">; |
| 1063 | def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">; |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1064 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1065 | def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>; |
| 1066 | def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>; |
| 1067 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1068 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1069 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1070 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1071 | //===----------------------------------------------------------------------===// |
| 1072 | // NEON pattern fragments |
| 1073 | //===----------------------------------------------------------------------===// |
| 1074 | |
| 1075 | // Extract D sub-registers of Q registers. |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1076 | def DSubReg_i8_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1077 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 1078 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1079 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1080 | def DSubReg_i16_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1081 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 1082 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1083 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1084 | def DSubReg_i32_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1085 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 1086 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1087 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1088 | def DSubReg_f64_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1089 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 1090 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1091 | }]>; |
| 1092 | |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 1093 | // Extract S sub-registers of Q/D registers. |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1094 | def SSubReg_f32_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 1095 | assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering"); |
| 1096 | return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32); |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 1097 | }]>; |
| 1098 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1099 | // Translate lane numbers from Q registers to D subregs. |
| 1100 | def SubReg_i8_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1101 | return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1102 | }]>; |
| 1103 | def SubReg_i16_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1104 | return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1105 | }]>; |
| 1106 | def SubReg_i32_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1107 | return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1108 | }]>; |
| 1109 | |
| 1110 | //===----------------------------------------------------------------------===// |
| 1111 | // Instruction Classes |
| 1112 | //===----------------------------------------------------------------------===// |
| 1113 | |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1114 | // Basic 2-register operations: single-, double- and quad-register. |
| 1115 | class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 1116 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 1117 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Johnny Chen | 2fadd6b | 2010-03-24 19:47:14 +0000 | [diff] [blame] | 1118 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, |
| 1119 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), |
| 1120 | IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1121 | class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1122 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 1123 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Johnny Chen | 2fadd6b | 2010-03-24 19:47:14 +0000 | [diff] [blame] | 1124 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), |
| 1125 | (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "", |
| 1126 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1127 | class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1128 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 1129 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Johnny Chen | 2fadd6b | 2010-03-24 19:47:14 +0000 | [diff] [blame] | 1130 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), |
| 1131 | (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "", |
| 1132 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1133 | |
Bob Wilson | 69bfbd6 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 1134 | // Basic 2-register intrinsics, both double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1135 | class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1136 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1137 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1138 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1139 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1140 | (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1141 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>; |
| 1142 | class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1143 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1144 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1145 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1146 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1147 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1148 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>; |
| 1149 | |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 1150 | // Narrow 2-register operations. |
| 1151 | class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 1152 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 1153 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1154 | ValueType TyD, ValueType TyQ, SDNode OpNode> |
| 1155 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst), |
| 1156 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
| 1157 | [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>; |
| 1158 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1159 | // Narrow 2-register intrinsics. |
| 1160 | class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 1161 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1162 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1163 | ValueType TyD, ValueType TyQ, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1164 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1165 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1166 | [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>; |
| 1167 | |
Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 1168 | // Long 2-register operations (currently only used for VMOVL). |
| 1169 | class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 1170 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 1171 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1172 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1173 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1174 | (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 1175 | [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1176 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 1177 | // 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1178 | class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt> |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 1179 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2), |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1180 | (ins DPR:$src1, DPR:$src2), IIC_VPERMD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1181 | OpcodeStr, Dt, "$dst1, $dst2", |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1182 | "$src1 = $dst1, $src2 = $dst2", []>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1183 | class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1184 | InstrItinClass itin, string OpcodeStr, string Dt> |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 1185 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1186 | (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2", |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1187 | "$src1 = $dst1, $src2 = $dst2", []>; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 1188 | |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1189 | // Basic 3-register operations: single-, double- and quad-register. |
| 1190 | class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1191 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
| 1192 | SDNode OpNode, bit Commutable> |
| 1193 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1194 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, |
| 1195 | IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> { |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1196 | let isCommutable = Commutable; |
| 1197 | } |
| 1198 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1199 | class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1200 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1201 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1202 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1203 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1204 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 1205 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> { |
| 1206 | let isCommutable = Commutable; |
| 1207 | } |
| 1208 | // Same as N3VD but no data type. |
| 1209 | class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1210 | InstrItinClass itin, string OpcodeStr, |
| 1211 | ValueType ResTy, ValueType OpTy, |
| 1212 | SDNode OpNode, bit Commutable> |
| 1213 | : N3VX<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1214 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1215 | OpcodeStr, "$dst, $src1, $src2", "", |
| 1216 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{ |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1217 | let isCommutable = Commutable; |
| 1218 | } |
Johnny Chen | 897dd0c | 2010-03-27 01:03:13 +0000 | [diff] [blame] | 1219 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1220 | class N3VDSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1221 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1222 | ValueType Ty, SDNode ShOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1223 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1224 | (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
| 1225 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1226 | [(set (Ty DPR:$dst), |
| 1227 | (Ty (ShOp (Ty DPR:$src1), |
| 1228 | (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1229 | let isCommutable = 0; |
| 1230 | } |
| 1231 | class N3VDSL16<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1232 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1233 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1234 | (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
| 1235 | NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","", |
| 1236 | [(set (Ty DPR:$dst), |
| 1237 | (Ty (ShOp (Ty DPR:$src1), |
| 1238 | (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1239 | let isCommutable = 0; |
| 1240 | } |
| 1241 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1242 | class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1243 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1244 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1245 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1246 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1247 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 1248 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> { |
| 1249 | let isCommutable = Commutable; |
| 1250 | } |
| 1251 | class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1252 | InstrItinClass itin, string OpcodeStr, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1253 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1254 | : N3VX<op24, op23, op21_20, op11_8, 1, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1255 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1256 | OpcodeStr, "$dst, $src1, $src2", "", |
| 1257 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{ |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1258 | let isCommutable = Commutable; |
| 1259 | } |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1260 | class N3VQSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1261 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1262 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1263 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1264 | (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
| 1265 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1266 | [(set (ResTy QPR:$dst), |
| 1267 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1268 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2), |
| 1269 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1270 | let isCommutable = 0; |
| 1271 | } |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1272 | class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1273 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1274 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1275 | (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
| 1276 | NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","", |
| 1277 | [(set (ResTy QPR:$dst), |
| 1278 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1279 | (ResTy (NEONvduplane (OpTy DPR_8:$src2), |
| 1280 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1281 | let isCommutable = 0; |
| 1282 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1283 | |
| 1284 | // Basic 3-register intrinsics, both double- and quad-register. |
| 1285 | class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1286 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1287 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1288 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1289 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin, |
| 1290 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 1291 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1292 | let isCommutable = Commutable; |
| 1293 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1294 | class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1295 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1296 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1297 | (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
| 1298 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1299 | [(set (Ty DPR:$dst), |
| 1300 | (Ty (IntOp (Ty DPR:$src1), |
| 1301 | (Ty (NEONvduplane (Ty DPR_VFP2:$src2), |
| 1302 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1303 | let isCommutable = 0; |
| 1304 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1305 | class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1306 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1307 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1308 | (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
| 1309 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1310 | [(set (Ty DPR:$dst), |
| 1311 | (Ty (IntOp (Ty DPR:$src1), |
| 1312 | (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1313 | let isCommutable = 0; |
| 1314 | } |
| 1315 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1316 | class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1317 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1318 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1319 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
| 1320 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin, |
| 1321 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 1322 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1323 | let isCommutable = Commutable; |
| 1324 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1325 | class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1326 | string OpcodeStr, string Dt, |
| 1327 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1328 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1329 | (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
| 1330 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1331 | [(set (ResTy QPR:$dst), |
| 1332 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1333 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2), |
| 1334 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1335 | let isCommutable = 0; |
| 1336 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1337 | class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1338 | string OpcodeStr, string Dt, |
| 1339 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1340 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1341 | (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
| 1342 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1343 | [(set (ResTy QPR:$dst), |
| 1344 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1345 | (ResTy (NEONvduplane (OpTy DPR_8:$src2), |
| 1346 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1347 | let isCommutable = 0; |
| 1348 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1349 | |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1350 | // Multiply-Add/Sub operations: single-, double- and quad-register. |
| 1351 | class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1352 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1353 | ValueType Ty, SDNode MulOp, SDNode OpNode> |
| 1354 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1355 | (outs DPR_VFP2:$dst), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1356 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1357 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>; |
| 1358 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1359 | class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1360 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1361 | ValueType Ty, SDNode MulOp, SDNode OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1362 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1363 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1364 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1365 | [(set DPR:$dst, (Ty (OpNode DPR:$src1, |
| 1366 | (Ty (MulOp DPR:$src2, DPR:$src3)))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1367 | class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1368 | string OpcodeStr, string Dt, |
| 1369 | ValueType Ty, SDNode MulOp, SDNode ShOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1370 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1371 | (outs DPR:$dst), |
| 1372 | (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), |
| 1373 | NVMulSLFrm, itin, |
| 1374 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1375 | [(set (Ty DPR:$dst), |
| 1376 | (Ty (ShOp (Ty DPR:$src1), |
| 1377 | (Ty (MulOp DPR:$src2, |
| 1378 | (Ty (NEONvduplane (Ty DPR_VFP2:$src3), |
| 1379 | imm:$lane)))))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1380 | class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1381 | string OpcodeStr, string Dt, |
| 1382 | ValueType Ty, SDNode MulOp, SDNode ShOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1383 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1384 | (outs DPR:$dst), |
| 1385 | (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), |
| 1386 | NVMulSLFrm, itin, |
| 1387 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1388 | [(set (Ty DPR:$dst), |
| 1389 | (Ty (ShOp (Ty DPR:$src1), |
| 1390 | (Ty (MulOp DPR:$src2, |
| 1391 | (Ty (NEONvduplane (Ty DPR_8:$src3), |
| 1392 | imm:$lane)))))))]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1393 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1394 | class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1395 | InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1396 | SDNode MulOp, SDNode OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1397 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1398 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1399 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1400 | [(set QPR:$dst, (Ty (OpNode QPR:$src1, |
| 1401 | (Ty (MulOp QPR:$src2, QPR:$src3)))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1402 | class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1403 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1404 | SDNode MulOp, SDNode ShOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1405 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1406 | (outs QPR:$dst), |
| 1407 | (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), |
| 1408 | NVMulSLFrm, itin, |
| 1409 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1410 | [(set (ResTy QPR:$dst), |
| 1411 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1412 | (ResTy (MulOp QPR:$src2, |
| 1413 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3), |
| 1414 | imm:$lane)))))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1415 | class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1416 | string OpcodeStr, string Dt, |
| 1417 | ValueType ResTy, ValueType OpTy, |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1418 | SDNode MulOp, SDNode ShOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1419 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1420 | (outs QPR:$dst), |
| 1421 | (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), |
| 1422 | NVMulSLFrm, itin, |
| 1423 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1424 | [(set (ResTy QPR:$dst), |
| 1425 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1426 | (ResTy (MulOp QPR:$src2, |
| 1427 | (ResTy (NEONvduplane (OpTy DPR_8:$src3), |
| 1428 | imm:$lane)))))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1429 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 1430 | // Neon Intrinsic-Op instructions (VABA): double- and quad-register. |
| 1431 | class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1432 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1433 | ValueType Ty, Intrinsic IntOp, SDNode OpNode> |
| 1434 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1435 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin, |
| 1436 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
| 1437 | [(set DPR:$dst, (Ty (OpNode DPR:$src1, |
| 1438 | (Ty (IntOp (Ty DPR:$src2), (Ty DPR:$src3))))))]>; |
| 1439 | class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1440 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1441 | ValueType Ty, Intrinsic IntOp, SDNode OpNode> |
| 1442 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
| 1443 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin, |
| 1444 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
| 1445 | [(set QPR:$dst, (Ty (OpNode QPR:$src1, |
| 1446 | (Ty (IntOp (Ty QPR:$src2), (Ty QPR:$src3))))))]>; |
| 1447 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1448 | // Neon 3-argument intrinsics, both double- and quad-register. |
| 1449 | // The destination register is also used as the first source operand register. |
| 1450 | class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1451 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1452 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1453 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1454 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1455 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1456 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), |
| 1457 | (OpTy DPR:$src2), (OpTy DPR:$src3))))]>; |
| 1458 | class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1459 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1460 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1461 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1462 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1463 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1464 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), |
| 1465 | (OpTy QPR:$src2), (OpTy QPR:$src3))))]>; |
| 1466 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 1467 | // Long Multiply-Add/Sub operations. |
| 1468 | class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1469 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1470 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
| 1471 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1472 | (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin, |
| 1473 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
| 1474 | [(set QPR:$dst, (OpNode (TyQ QPR:$src1), |
| 1475 | (TyQ (MulOp (TyD DPR:$src2), |
| 1476 | (TyD DPR:$src3)))))]>; |
| 1477 | class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1478 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1479 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
| 1480 | : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst), |
| 1481 | (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), |
| 1482 | NVMulSLFrm, itin, |
| 1483 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1484 | [(set QPR:$dst, |
| 1485 | (OpNode (TyQ QPR:$src1), |
| 1486 | (TyQ (MulOp (TyD DPR:$src2), |
| 1487 | (TyD (NEONvduplane (TyD DPR_VFP2:$src3), |
| 1488 | imm:$lane))))))]>; |
| 1489 | class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1490 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1491 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
| 1492 | : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst), |
| 1493 | (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), |
| 1494 | NVMulSLFrm, itin, |
| 1495 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1496 | [(set QPR:$dst, |
| 1497 | (OpNode (TyQ QPR:$src1), |
| 1498 | (TyQ (MulOp (TyD DPR:$src2), |
| 1499 | (TyD (NEONvduplane (TyD DPR_8:$src3), |
| 1500 | imm:$lane))))))]>; |
| 1501 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 1502 | // Long Intrinsic-Op vector operations with explicit extend (VABAL). |
| 1503 | class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1504 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1505 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp, |
| 1506 | SDNode OpNode> |
| 1507 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1508 | (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin, |
| 1509 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
| 1510 | [(set QPR:$dst, (OpNode (TyQ QPR:$src1), |
| 1511 | (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src2), |
| 1512 | (TyD DPR:$src3)))))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 1513 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1514 | // Neon Long 3-argument intrinsic. The destination register is |
| 1515 | // a quad-register and is also used as the first source operand register. |
| 1516 | class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1517 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1518 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1519 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1520 | (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1521 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1522 | [(set QPR:$dst, |
| 1523 | (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1524 | class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1525 | string OpcodeStr, string Dt, |
| 1526 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1527 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1528 | (outs QPR:$dst), |
| 1529 | (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), |
| 1530 | NVMulSLFrm, itin, |
| 1531 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1532 | [(set (ResTy QPR:$dst), |
| 1533 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1534 | (OpTy DPR:$src2), |
| 1535 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3), |
| 1536 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1537 | class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1538 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1539 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1540 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1541 | (outs QPR:$dst), |
| 1542 | (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), |
| 1543 | NVMulSLFrm, itin, |
| 1544 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
| 1545 | [(set (ResTy QPR:$dst), |
| 1546 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1547 | (OpTy DPR:$src2), |
| 1548 | (OpTy (NEONvduplane (OpTy DPR_8:$src3), |
| 1549 | imm:$lane)))))]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1550 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1551 | // Narrowing 3-register intrinsics. |
| 1552 | class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1553 | string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1554 | Intrinsic IntOp, bit Commutable> |
| 1555 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1556 | (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1557 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1558 | [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> { |
| 1559 | let isCommutable = Commutable; |
| 1560 | } |
| 1561 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 1562 | // Long 3-register operations. |
| 1563 | class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1564 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 1565 | ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable> |
| 1566 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1567 | (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, |
| 1568 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 1569 | [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> { |
| 1570 | let isCommutable = Commutable; |
| 1571 | } |
| 1572 | class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1573 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1574 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
| 1575 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1576 | (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
| 1577 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1578 | [(set QPR:$dst, |
| 1579 | (TyQ (OpNode (TyD DPR:$src1), |
| 1580 | (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>; |
| 1581 | class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1582 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1583 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
| 1584 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1585 | (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
| 1586 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1587 | [(set QPR:$dst, |
| 1588 | (TyQ (OpNode (TyD DPR:$src1), |
| 1589 | (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>; |
| 1590 | |
| 1591 | // Long 3-register operations with explicitly extended operands. |
| 1592 | class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1593 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1594 | ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp, |
| 1595 | bit Commutable> |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 1596 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1597 | (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, |
| 1598 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 1599 | [(set QPR:$dst, (OpNode (TyQ (ExtOp (TyD DPR:$src1))), |
| 1600 | (TyQ (ExtOp (TyD DPR:$src2)))))]> { |
| 1601 | let isCommutable = Commutable; |
| 1602 | } |
| 1603 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 1604 | // Long 3-register intrinsics with explicit extend (VABDL). |
| 1605 | class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1606 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1607 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp, |
| 1608 | bit Commutable> |
| 1609 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1610 | (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, |
| 1611 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 1612 | [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1), |
| 1613 | (TyD DPR:$src2))))))]> { |
| 1614 | let isCommutable = Commutable; |
| 1615 | } |
| 1616 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1617 | // Long 3-register intrinsics. |
| 1618 | class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1619 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1620 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1621 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1622 | (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1623 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1624 | [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> { |
| 1625 | let isCommutable = Commutable; |
| 1626 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1627 | class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1628 | string OpcodeStr, string Dt, |
| 1629 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1630 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1631 | (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
| 1632 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1633 | [(set (ResTy QPR:$dst), |
| 1634 | (ResTy (IntOp (OpTy DPR:$src1), |
| 1635 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2), |
| 1636 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1637 | class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1638 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1639 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1640 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1641 | (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
| 1642 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
| 1643 | [(set (ResTy QPR:$dst), |
| 1644 | (ResTy (IntOp (OpTy DPR:$src1), |
| 1645 | (OpTy (NEONvduplane (OpTy DPR_8:$src2), |
| 1646 | imm:$lane)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1647 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 1648 | // Wide 3-register operations. |
| 1649 | class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1650 | string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD, |
| 1651 | SDNode OpNode, SDNode ExtOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1652 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1653 | (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1654 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 1655 | [(set QPR:$dst, (OpNode (TyQ QPR:$src1), |
| 1656 | (TyQ (ExtOp (TyD DPR:$src2)))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1657 | let isCommutable = Commutable; |
| 1658 | } |
| 1659 | |
| 1660 | // Pairwise long 2-register intrinsics, both double- and quad-register. |
| 1661 | class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1662 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1663 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1664 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1665 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1666 | (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1667 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>; |
| 1668 | class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1669 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1670 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1671 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1672 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1673 | (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1674 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>; |
| 1675 | |
| 1676 | // Pairwise long 2-register accumulate intrinsics, |
| 1677 | // both double- and quad-register. |
| 1678 | // The destination register is also used as the first source operand register. |
| 1679 | class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1680 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1681 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1682 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1683 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1684 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1685 | OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1686 | [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>; |
| 1687 | class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1688 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1689 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1690 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1691 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1692 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1693 | OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1694 | [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>; |
| 1695 | |
| 1696 | // Shift by immediate, |
| 1697 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1698 | class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1699 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1700 | ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1701 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1702 | (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1703 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1704 | [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1705 | class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1706 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1707 | ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1708 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1709 | (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1710 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1711 | [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>; |
| 1712 | |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1713 | // Long shift by immediate. |
| 1714 | class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
| 1715 | string OpcodeStr, string Dt, |
| 1716 | ValueType ResTy, ValueType OpTy, SDNode OpNode> |
| 1717 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1718 | (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm, |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1719 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1720 | [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src), |
| 1721 | (i32 imm:$SIMM))))]>; |
| 1722 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1723 | // Narrow shift by immediate. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1724 | class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1725 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1726 | ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1727 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1728 | (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1729 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1730 | [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src), |
| 1731 | (i32 imm:$SIMM))))]>; |
| 1732 | |
| 1733 | // Shift right by immediate and accumulate, |
| 1734 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1735 | class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1736 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1737 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst), |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1738 | (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1739 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1740 | [(set DPR:$dst, (Ty (add DPR:$src1, |
| 1741 | (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1742 | class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1743 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1744 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst), |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1745 | (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1746 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1747 | [(set QPR:$dst, (Ty (add QPR:$src1, |
| 1748 | (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>; |
| 1749 | |
| 1750 | // Shift by immediate and insert, |
| 1751 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1752 | class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1753 | Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1754 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst), |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1755 | (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1756 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1757 | [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1758 | class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1759 | Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1760 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst), |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1761 | (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1762 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1763 | [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>; |
| 1764 | |
| 1765 | // Convert, with fractional bits immediate, |
| 1766 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1767 | class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1768 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1769 | Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1770 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1771 | (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm, |
| 1772 | IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1773 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1774 | class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1775 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1776 | Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1777 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1778 | (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm, |
| 1779 | IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1780 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>; |
| 1781 | |
| 1782 | //===----------------------------------------------------------------------===// |
| 1783 | // Multiclasses |
| 1784 | //===----------------------------------------------------------------------===// |
| 1785 | |
Bob Wilson | 916ac5b | 2009-10-03 04:44:16 +0000 | [diff] [blame] | 1786 | // Abbreviations used in multiclass suffixes: |
| 1787 | // Q = quarter int (8 bit) elements |
| 1788 | // H = half int (16 bit) elements |
| 1789 | // S = single int (32 bit) elements |
| 1790 | // D = double int (64 bit) elements |
| 1791 | |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1792 | // Neon 2-register vector operations -- for disassembly only. |
| 1793 | |
| 1794 | // First with only element sizes of 8, 16 and 32 bits: |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1795 | multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 1796 | bits<5> op11_7, bit op4, string opc, string Dt, |
| 1797 | string asm> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1798 | // 64-bit vector types. |
| 1799 | def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4, |
| 1800 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1801 | opc, !strconcat(Dt, "8"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1802 | def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4, |
| 1803 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1804 | opc, !strconcat(Dt, "16"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1805 | def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
| 1806 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1807 | opc, !strconcat(Dt, "32"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1808 | def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
| 1809 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
| 1810 | opc, "f32", asm, "", []> { |
| 1811 | let Inst{10} = 1; // overwrite F = 1 |
| 1812 | } |
| 1813 | |
| 1814 | // 128-bit vector types. |
| 1815 | def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4, |
| 1816 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1817 | opc, !strconcat(Dt, "8"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1818 | def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4, |
| 1819 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1820 | opc, !strconcat(Dt, "16"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1821 | def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
| 1822 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1823 | opc, !strconcat(Dt, "32"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1824 | def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
| 1825 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
| 1826 | opc, "f32", asm, "", []> { |
| 1827 | let Inst{10} = 1; // overwrite F = 1 |
| 1828 | } |
| 1829 | } |
| 1830 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1831 | // Neon 3-register vector operations. |
| 1832 | |
| 1833 | // First with only element sizes of 8, 16 and 32 bits: |
| 1834 | multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1835 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1836 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1837 | string OpcodeStr, string Dt, |
| 1838 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1839 | // 64-bit vector types. |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1840 | def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1841 | OpcodeStr, !strconcat(Dt, "8"), |
| 1842 | v8i8, v8i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1843 | def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1844 | OpcodeStr, !strconcat(Dt, "16"), |
| 1845 | v4i16, v4i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1846 | def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1847 | OpcodeStr, !strconcat(Dt, "32"), |
| 1848 | v2i32, v2i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1849 | |
| 1850 | // 128-bit vector types. |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1851 | def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1852 | OpcodeStr, !strconcat(Dt, "8"), |
| 1853 | v16i8, v16i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1854 | def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1855 | OpcodeStr, !strconcat(Dt, "16"), |
| 1856 | v8i16, v8i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1857 | def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1858 | OpcodeStr, !strconcat(Dt, "32"), |
| 1859 | v4i32, v4i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1860 | } |
| 1861 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1862 | multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> { |
| 1863 | def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
| 1864 | v4i16, ShOp>; |
| 1865 | def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1866 | v2i32, ShOp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1867 | def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1868 | v8i16, v4i16, ShOp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1869 | def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1870 | v4i32, v2i32, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1871 | } |
| 1872 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1873 | // ....then also with element size 64 bits: |
| 1874 | multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1875 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1876 | string OpcodeStr, string Dt, |
| 1877 | SDNode OpNode, bit Commutable = 0> |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1878 | : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1879 | OpcodeStr, Dt, OpNode, Commutable> { |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1880 | def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1881 | OpcodeStr, !strconcat(Dt, "64"), |
| 1882 | v1i64, v1i64, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1883 | def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1884 | OpcodeStr, !strconcat(Dt, "64"), |
| 1885 | v2i64, v2i64, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1886 | } |
| 1887 | |
| 1888 | |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 1889 | // Neon Narrowing 2-register vector operations, |
| 1890 | // source operand element sizes of 16, 32 and 64 bits: |
| 1891 | multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 1892 | bits<5> op11_7, bit op6, bit op4, |
| 1893 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1894 | SDNode OpNode> { |
| 1895 | def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
| 1896 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 1897 | v8i8, v8i16, OpNode>; |
| 1898 | def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
| 1899 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 1900 | v4i16, v4i32, OpNode>; |
| 1901 | def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
| 1902 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 1903 | v2i32, v2i64, OpNode>; |
| 1904 | } |
| 1905 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1906 | // Neon Narrowing 2-register vector intrinsics, |
| 1907 | // source operand element sizes of 16, 32 and 64 bits: |
| 1908 | multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1909 | bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1910 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1911 | Intrinsic IntOp> { |
| 1912 | def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1913 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 1914 | v8i8, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1915 | def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1916 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 1917 | v4i16, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1918 | def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1919 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 1920 | v2i32, v2i64, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1921 | } |
| 1922 | |
| 1923 | |
| 1924 | // Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL). |
| 1925 | // source operand element sizes of 16, 32 and 64 bits: |
Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 1926 | multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4, |
| 1927 | string OpcodeStr, string Dt, SDNode OpNode> { |
| 1928 | def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 1929 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>; |
| 1930 | def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 1931 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; |
| 1932 | def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 1933 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1934 | } |
| 1935 | |
| 1936 | |
| 1937 | // Neon 3-register vector intrinsics. |
| 1938 | |
| 1939 | // First with only element sizes of 16 and 32 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1940 | multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1941 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1942 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1943 | string OpcodeStr, string Dt, |
| 1944 | Intrinsic IntOp, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1945 | // 64-bit vector types. |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1946 | def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1947 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1948 | v4i16, v4i16, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1949 | def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1950 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1951 | v2i32, v2i32, IntOp, Commutable>; |
| 1952 | |
| 1953 | // 128-bit vector types. |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1954 | def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1955 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1956 | v8i16, v8i16, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1957 | def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1958 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1959 | v4i32, v4i32, IntOp, Commutable>; |
| 1960 | } |
| 1961 | |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1962 | multiclass N3VIntSL_HS<bits<4> op11_8, |
| 1963 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1964 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1965 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1966 | def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1967 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1968 | def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1969 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1970 | def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1971 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1972 | def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1973 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1974 | } |
| 1975 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1976 | // ....then also with element size of 8 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1977 | multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1978 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1979 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1980 | string OpcodeStr, string Dt, |
| 1981 | Intrinsic IntOp, bit Commutable = 0> |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1982 | : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1983 | OpcodeStr, Dt, IntOp, Commutable> { |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1984 | def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1985 | OpcodeStr, !strconcat(Dt, "8"), |
| 1986 | v8i8, v8i8, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1987 | def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1988 | OpcodeStr, !strconcat(Dt, "8"), |
| 1989 | v16i8, v16i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1990 | } |
| 1991 | |
| 1992 | // ....then also with element size of 64 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1993 | multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1994 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1995 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1996 | string OpcodeStr, string Dt, |
| 1997 | Intrinsic IntOp, bit Commutable = 0> |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1998 | : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1999 | OpcodeStr, Dt, IntOp, Commutable> { |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2000 | def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2001 | OpcodeStr, !strconcat(Dt, "64"), |
| 2002 | v1i64, v1i64, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2003 | def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2004 | OpcodeStr, !strconcat(Dt, "64"), |
| 2005 | v2i64, v2i64, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2006 | } |
| 2007 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2008 | // Neon Narrowing 3-register vector intrinsics, |
| 2009 | // source operand element sizes of 16, 32 and 64 bits: |
| 2010 | multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2011 | string OpcodeStr, string Dt, |
| 2012 | Intrinsic IntOp, bit Commutable = 0> { |
| 2013 | def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, |
| 2014 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2015 | v8i8, v8i16, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2016 | def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, |
| 2017 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2018 | v4i16, v4i32, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2019 | def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, |
| 2020 | OpcodeStr, !strconcat(Dt, "64"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2021 | v2i32, v2i64, IntOp, Commutable>; |
| 2022 | } |
| 2023 | |
| 2024 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2025 | // Neon Long 3-register vector operations. |
| 2026 | |
| 2027 | multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2028 | InstrItinClass itin16, InstrItinClass itin32, |
| 2029 | string OpcodeStr, string Dt, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2030 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2031 | def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16, |
| 2032 | OpcodeStr, !strconcat(Dt, "8"), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2033 | v8i16, v8i8, OpNode, Commutable>; |
| 2034 | def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16, |
| 2035 | OpcodeStr, !strconcat(Dt, "16"), |
| 2036 | v4i32, v4i16, OpNode, Commutable>; |
| 2037 | def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32, |
| 2038 | OpcodeStr, !strconcat(Dt, "32"), |
| 2039 | v2i64, v2i32, OpNode, Commutable>; |
| 2040 | } |
| 2041 | |
| 2042 | multiclass N3VLSL_HS<bit op24, bits<4> op11_8, |
| 2043 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2044 | SDNode OpNode> { |
| 2045 | def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr, |
| 2046 | !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; |
| 2047 | def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr, |
| 2048 | !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; |
| 2049 | } |
| 2050 | |
| 2051 | multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2052 | InstrItinClass itin16, InstrItinClass itin32, |
| 2053 | string OpcodeStr, string Dt, |
| 2054 | SDNode OpNode, SDNode ExtOp, bit Commutable = 0> { |
| 2055 | def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16, |
| 2056 | OpcodeStr, !strconcat(Dt, "8"), |
| 2057 | v8i16, v8i8, OpNode, ExtOp, Commutable>; |
| 2058 | def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16, |
| 2059 | OpcodeStr, !strconcat(Dt, "16"), |
| 2060 | v4i32, v4i16, OpNode, ExtOp, Commutable>; |
| 2061 | def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32, |
| 2062 | OpcodeStr, !strconcat(Dt, "32"), |
| 2063 | v2i64, v2i32, OpNode, ExtOp, Commutable>; |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2064 | } |
| 2065 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2066 | // Neon Long 3-register vector intrinsics. |
| 2067 | |
| 2068 | // First with only element sizes of 16 and 32 bits: |
| 2069 | multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2070 | InstrItinClass itin16, InstrItinClass itin32, |
| 2071 | string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2072 | Intrinsic IntOp, bit Commutable = 0> { |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2073 | def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2074 | OpcodeStr, !strconcat(Dt, "16"), |
| 2075 | v4i32, v4i16, IntOp, Commutable>; |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2076 | def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2077 | OpcodeStr, !strconcat(Dt, "32"), |
| 2078 | v2i64, v2i32, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2079 | } |
| 2080 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2081 | multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2082 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2083 | Intrinsic IntOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2084 | def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2085 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2086 | def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2087 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2088 | } |
| 2089 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2090 | // ....then also with element size of 8 bits: |
| 2091 | multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2092 | InstrItinClass itin16, InstrItinClass itin32, |
| 2093 | string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2094 | Intrinsic IntOp, bit Commutable = 0> |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2095 | : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2096 | IntOp, Commutable> { |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2097 | def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2098 | OpcodeStr, !strconcat(Dt, "8"), |
| 2099 | v8i16, v8i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2100 | } |
| 2101 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2102 | // ....with explicit extend (VABDL). |
| 2103 | multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2104 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2105 | Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> { |
| 2106 | def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin, |
| 2107 | OpcodeStr, !strconcat(Dt, "8"), |
| 2108 | v8i16, v8i8, IntOp, ExtOp, Commutable>; |
| 2109 | def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin, |
| 2110 | OpcodeStr, !strconcat(Dt, "16"), |
| 2111 | v4i32, v4i16, IntOp, ExtOp, Commutable>; |
| 2112 | def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin, |
| 2113 | OpcodeStr, !strconcat(Dt, "32"), |
| 2114 | v2i64, v2i32, IntOp, ExtOp, Commutable>; |
| 2115 | } |
| 2116 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2117 | |
| 2118 | // Neon Wide 3-register vector intrinsics, |
| 2119 | // source operand element sizes of 8, 16 and 32 bits: |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2120 | multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2121 | string OpcodeStr, string Dt, |
| 2122 | SDNode OpNode, SDNode ExtOp, bit Commutable = 0> { |
| 2123 | def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4, |
| 2124 | OpcodeStr, !strconcat(Dt, "8"), |
| 2125 | v8i16, v8i8, OpNode, ExtOp, Commutable>; |
| 2126 | def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4, |
| 2127 | OpcodeStr, !strconcat(Dt, "16"), |
| 2128 | v4i32, v4i16, OpNode, ExtOp, Commutable>; |
| 2129 | def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4, |
| 2130 | OpcodeStr, !strconcat(Dt, "32"), |
| 2131 | v2i64, v2i32, OpNode, ExtOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2132 | } |
| 2133 | |
| 2134 | |
| 2135 | // Neon Multiply-Op vector operations, |
| 2136 | // element sizes of 8, 16 and 32 bits: |
| 2137 | multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2138 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2139 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2140 | string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2141 | // 64-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2142 | def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2143 | OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2144 | def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2145 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2146 | def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2147 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2148 | |
| 2149 | // 128-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2150 | def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2151 | OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2152 | def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2153 | OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2154 | def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2155 | OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2156 | } |
| 2157 | |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2158 | multiclass N3VMulOpSL_HS<bits<4> op11_8, |
| 2159 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2160 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2161 | string OpcodeStr, string Dt, SDNode ShOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2162 | def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2163 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2164 | def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2165 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2166 | def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2167 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, |
| 2168 | mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2169 | def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2170 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, |
| 2171 | mul, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2172 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2173 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2174 | // Neon Intrinsic-Op vector operations, |
| 2175 | // element sizes of 8, 16 and 32 bits: |
| 2176 | multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2177 | InstrItinClass itinD, InstrItinClass itinQ, |
| 2178 | string OpcodeStr, string Dt, Intrinsic IntOp, |
| 2179 | SDNode OpNode> { |
| 2180 | // 64-bit vector types. |
| 2181 | def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD, |
| 2182 | OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>; |
| 2183 | def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD, |
| 2184 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>; |
| 2185 | def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD, |
| 2186 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>; |
| 2187 | |
| 2188 | // 128-bit vector types. |
| 2189 | def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ, |
| 2190 | OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>; |
| 2191 | def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ, |
| 2192 | OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>; |
| 2193 | def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ, |
| 2194 | OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>; |
| 2195 | } |
| 2196 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2197 | // Neon 3-argument intrinsics, |
| 2198 | // element sizes of 8, 16 and 32 bits: |
| 2199 | multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2200 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2201 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2202 | // 64-bit vector types. |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2203 | def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2204 | OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2205 | def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2206 | OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2207 | def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2208 | OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2209 | |
| 2210 | // 128-bit vector types. |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2211 | def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2212 | OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2213 | def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2214 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2215 | def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2216 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2217 | } |
| 2218 | |
| 2219 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2220 | // Neon Long Multiply-Op vector operations, |
| 2221 | // element sizes of 8, 16 and 32 bits: |
| 2222 | multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2223 | InstrItinClass itin16, InstrItinClass itin32, |
| 2224 | string OpcodeStr, string Dt, SDNode MulOp, |
| 2225 | SDNode OpNode> { |
| 2226 | def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr, |
| 2227 | !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>; |
| 2228 | def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr, |
| 2229 | !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>; |
| 2230 | def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr, |
| 2231 | !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>; |
| 2232 | } |
| 2233 | |
| 2234 | multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr, |
| 2235 | string Dt, SDNode MulOp, SDNode OpNode> { |
| 2236 | def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr, |
| 2237 | !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>; |
| 2238 | def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr, |
| 2239 | !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>; |
| 2240 | } |
| 2241 | |
| 2242 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2243 | // Neon Long 3-argument intrinsics. |
| 2244 | |
| 2245 | // First with only element sizes of 16 and 32 bits: |
| 2246 | multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2247 | InstrItinClass itin16, InstrItinClass itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2248 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2249 | def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2250 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2251 | def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2252 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2253 | } |
| 2254 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2255 | multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2256 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2257 | def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2258 | OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2259 | def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2260 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2261 | } |
| 2262 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2263 | // ....then also with element size of 8 bits: |
| 2264 | multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2265 | InstrItinClass itin16, InstrItinClass itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2266 | string OpcodeStr, string Dt, Intrinsic IntOp> |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2267 | : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> { |
| 2268 | def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2269 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2270 | } |
| 2271 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2272 | // ....with explicit extend (VABAL). |
| 2273 | multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 2274 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2275 | Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> { |
| 2276 | def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin, |
| 2277 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, |
| 2278 | IntOp, ExtOp, OpNode>; |
| 2279 | def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin, |
| 2280 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, |
| 2281 | IntOp, ExtOp, OpNode>; |
| 2282 | def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin, |
| 2283 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, |
| 2284 | IntOp, ExtOp, OpNode>; |
| 2285 | } |
| 2286 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2287 | |
| 2288 | // Neon 2-register vector intrinsics, |
| 2289 | // element sizes of 8, 16 and 32 bits: |
| 2290 | multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2291 | bits<5> op11_7, bit op4, |
| 2292 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2293 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2294 | // 64-bit vector types. |
| 2295 | def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2296 | itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2297 | def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2298 | itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2299 | def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2300 | itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2301 | |
| 2302 | // 128-bit vector types. |
| 2303 | def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2304 | itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2305 | def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2306 | itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2307 | def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2308 | itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2309 | } |
| 2310 | |
| 2311 | |
| 2312 | // Neon Pairwise long 2-register intrinsics, |
| 2313 | // element sizes of 8, 16 and 32 bits: |
| 2314 | multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2315 | bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2316 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2317 | // 64-bit vector types. |
| 2318 | def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2319 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2320 | def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2321 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2322 | def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2323 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2324 | |
| 2325 | // 128-bit vector types. |
| 2326 | def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2327 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2328 | def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2329 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2330 | def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2331 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2332 | } |
| 2333 | |
| 2334 | |
| 2335 | // Neon Pairwise long 2-register accumulate intrinsics, |
| 2336 | // element sizes of 8, 16 and 32 bits: |
| 2337 | multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2338 | bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2339 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2340 | // 64-bit vector types. |
| 2341 | def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2342 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2343 | def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2344 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2345 | def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2346 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2347 | |
| 2348 | // 128-bit vector types. |
| 2349 | def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2350 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2351 | def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2352 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2353 | def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2354 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2355 | } |
| 2356 | |
| 2357 | |
| 2358 | // Neon 2-register vector shift by immediate, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2359 | // with f of either N2RegVShLFrm or N2RegVShRFrm |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2360 | // element sizes of 8, 16, 32 and 64 bits: |
| 2361 | multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2362 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2363 | SDNode OpNode, Format f> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2364 | // 64-bit vector types. |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2365 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2366 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2367 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2368 | } |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2369 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2370 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2371 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2372 | } |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2373 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2374 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2375 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2376 | } |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2377 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2378 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2379 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2380 | |
| 2381 | // 128-bit vector types. |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2382 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2383 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2384 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2385 | } |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2386 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2387 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2388 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2389 | } |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2390 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2391 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2392 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2393 | } |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2394 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2395 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2396 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2397 | } |
| 2398 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2399 | // Neon Shift-Accumulate vector operations, |
| 2400 | // element sizes of 8, 16, 32 and 64 bits: |
| 2401 | multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2402 | string OpcodeStr, string Dt, SDNode ShOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2403 | // 64-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2404 | def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2405 | OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2406 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2407 | } |
| 2408 | def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2409 | OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2410 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2411 | } |
| 2412 | def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2413 | OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2414 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2415 | } |
| 2416 | def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2417 | OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2418 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2419 | |
| 2420 | // 128-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2421 | def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2422 | OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2423 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2424 | } |
| 2425 | def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2426 | OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2427 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2428 | } |
| 2429 | def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2430 | OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2431 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2432 | } |
| 2433 | def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2434 | OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2435 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2436 | } |
| 2437 | |
| 2438 | |
| 2439 | // Neon Shift-Insert vector operations, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2440 | // with f of either N2RegVShLFrm or N2RegVShRFrm |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2441 | // element sizes of 8, 16, 32 and 64 bits: |
| 2442 | multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2443 | string OpcodeStr, SDNode ShOp, |
| 2444 | Format f> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2445 | // 64-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2446 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2447 | f, OpcodeStr, "8", v8i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2448 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2449 | } |
| 2450 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2451 | f, OpcodeStr, "16", v4i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2452 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2453 | } |
| 2454 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2455 | f, OpcodeStr, "32", v2i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2456 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2457 | } |
| 2458 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2459 | f, OpcodeStr, "64", v1i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2460 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2461 | |
| 2462 | // 128-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2463 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2464 | f, OpcodeStr, "8", v16i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2465 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2466 | } |
| 2467 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2468 | f, OpcodeStr, "16", v8i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2469 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2470 | } |
| 2471 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2472 | f, OpcodeStr, "32", v4i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2473 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2474 | } |
| 2475 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2476 | f, OpcodeStr, "64", v2i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2477 | // imm6 = xxxxxx |
| 2478 | } |
| 2479 | |
| 2480 | // Neon Shift Long operations, |
| 2481 | // element sizes of 8, 16, 32 bits: |
| 2482 | multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2483 | bit op4, string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2484 | def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2485 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2486 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2487 | } |
| 2488 | def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2489 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2490 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2491 | } |
| 2492 | def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2493 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2494 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2495 | } |
| 2496 | } |
| 2497 | |
| 2498 | // Neon Shift Narrow operations, |
| 2499 | // element sizes of 16, 32, 64 bits: |
| 2500 | multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2501 | bit op4, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2502 | SDNode OpNode> { |
| 2503 | def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2504 | OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2505 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 2506 | } |
| 2507 | def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2508 | OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2509 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 2510 | } |
| 2511 | def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2512 | OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2513 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 2514 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2515 | } |
| 2516 | |
| 2517 | //===----------------------------------------------------------------------===// |
| 2518 | // Instruction Definitions. |
| 2519 | //===----------------------------------------------------------------------===// |
| 2520 | |
| 2521 | // Vector Add Operations. |
| 2522 | |
| 2523 | // VADD : Vector Add (integer and floating-point) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2524 | defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2525 | add, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2526 | def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2527 | v2f32, v2f32, fadd, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2528 | def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2529 | v4f32, v4f32, fadd, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2530 | // VADDL : Vector Add Long (Q = D + D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2531 | defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, |
| 2532 | "vaddl", "s", add, sext, 1>; |
| 2533 | defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, |
| 2534 | "vaddl", "u", add, zext, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2535 | // VADDW : Vector Add Wide (Q = Q + D) |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2536 | defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>; |
| 2537 | defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2538 | // VHADD : Vector Halving Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2539 | defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm, |
| 2540 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 2541 | "vhadd", "s", int_arm_neon_vhadds, 1>; |
| 2542 | defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm, |
| 2543 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 2544 | "vhadd", "u", int_arm_neon_vhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2545 | // VRHADD : Vector Rounding Halving Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2546 | defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm, |
| 2547 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 2548 | "vrhadd", "s", int_arm_neon_vrhadds, 1>; |
| 2549 | defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm, |
| 2550 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 2551 | "vrhadd", "u", int_arm_neon_vrhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2552 | // VQADD : Vector Saturating Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2553 | defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm, |
| 2554 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 2555 | "vqadd", "s", int_arm_neon_vqadds, 1>; |
| 2556 | defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm, |
| 2557 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 2558 | "vqadd", "u", int_arm_neon_vqaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2559 | // VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2560 | defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i", |
| 2561 | int_arm_neon_vaddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2562 | // VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2563 | defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i", |
| 2564 | int_arm_neon_vraddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2565 | |
| 2566 | // Vector Multiply Operations. |
| 2567 | |
| 2568 | // VMUL : Vector Multiply (integer, polynomial and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2569 | defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2570 | IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2571 | def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul", |
| 2572 | "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>; |
| 2573 | def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul", |
| 2574 | "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2575 | def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2576 | v2f32, v2f32, fmul, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2577 | def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2578 | v4f32, v4f32, fmul, 1>; |
| 2579 | defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>; |
| 2580 | def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>; |
| 2581 | def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32, |
| 2582 | v2f32, fmul>; |
| 2583 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2584 | def : Pat<(v8i16 (mul (v8i16 QPR:$src1), |
| 2585 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))), |
| 2586 | (v8i16 (VMULslv8i16 (v8i16 QPR:$src1), |
| 2587 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2588 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2589 | (SubReg_i16_lane imm:$lane)))>; |
| 2590 | def : Pat<(v4i32 (mul (v4i32 QPR:$src1), |
| 2591 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))), |
| 2592 | (v4i32 (VMULslv4i32 (v4i32 QPR:$src1), |
| 2593 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2594 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2595 | (SubReg_i32_lane imm:$lane)))>; |
| 2596 | def : Pat<(v4f32 (fmul (v4f32 QPR:$src1), |
| 2597 | (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))), |
| 2598 | (v4f32 (VMULslfq (v4f32 QPR:$src1), |
| 2599 | (v2f32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2600 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2601 | (SubReg_i32_lane imm:$lane)))>; |
| 2602 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2603 | // VQDMULH : Vector Saturating Doubling Multiply Returning High Half |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2604 | defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2605 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2606 | "vqdmulh", "s", int_arm_neon_vqdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2607 | defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D, |
| 2608 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2609 | "vqdmulh", "s", int_arm_neon_vqdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2610 | def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2611 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 2612 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2613 | (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1), |
| 2614 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2615 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2616 | (SubReg_i16_lane imm:$lane)))>; |
| 2617 | def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2618 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 2619 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2620 | (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1), |
| 2621 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2622 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2623 | (SubReg_i32_lane imm:$lane)))>; |
| 2624 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2625 | // VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2626 | defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm, |
| 2627 | IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2628 | "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2629 | defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D, |
| 2630 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2631 | "vqrdmulh", "s", int_arm_neon_vqrdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2632 | def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2633 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 2634 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2635 | (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1), |
| 2636 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2637 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2638 | (SubReg_i16_lane imm:$lane)))>; |
| 2639 | def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2640 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 2641 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2642 | (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1), |
| 2643 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2644 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2645 | (SubReg_i32_lane imm:$lane)))>; |
| 2646 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2647 | // VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2648 | defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, |
| 2649 | "vmull", "s", NEONvmulls, 1>; |
| 2650 | defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, |
| 2651 | "vmull", "u", NEONvmullu, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2652 | def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2653 | v8i16, v8i8, int_arm_neon_vmullp, 1>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2654 | defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>; |
| 2655 | defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2656 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2657 | // VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D) |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2658 | defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D, |
| 2659 | "vqdmull", "s", int_arm_neon_vqdmull, 1>; |
| 2660 | defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, |
| 2661 | "vqdmull", "s", int_arm_neon_vqdmull>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2662 | |
| 2663 | // Vector Multiply-Accumulate and Multiply-Subtract Operations. |
| 2664 | |
| 2665 | // VMLA : Vector Multiply Accumulate (integer and floating-point) |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2666 | defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2667 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 2668 | def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2669 | v2f32, fmul, fadd>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2670 | def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2671 | v4f32, fmul, fadd>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2672 | defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2673 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 2674 | def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2675 | v2f32, fmul, fadd>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2676 | def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2677 | v4f32, v2f32, fmul, fadd>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2678 | |
| 2679 | def : Pat<(v8i16 (add (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2680 | (mul (v8i16 QPR:$src2), |
| 2681 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 2682 | (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2683 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2684 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2685 | (SubReg_i16_lane imm:$lane)))>; |
| 2686 | |
| 2687 | def : Pat<(v4i32 (add (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2688 | (mul (v4i32 QPR:$src2), |
| 2689 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 2690 | (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2691 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2692 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2693 | (SubReg_i32_lane imm:$lane)))>; |
| 2694 | |
| 2695 | def : Pat<(v4f32 (fadd (v4f32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2696 | (fmul (v4f32 QPR:$src2), |
| 2697 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2698 | (v4f32 (VMLAslfq (v4f32 QPR:$src1), |
| 2699 | (v4f32 QPR:$src2), |
| 2700 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2701 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2702 | (SubReg_i32_lane imm:$lane)))>; |
| 2703 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2704 | // VMLAL : Vector Multiply Accumulate Long (Q += D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2705 | defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, |
| 2706 | "vmlal", "s", NEONvmulls, add>; |
| 2707 | defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, |
| 2708 | "vmlal", "u", NEONvmullu, add>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2709 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2710 | defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>; |
| 2711 | defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2712 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2713 | // VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D) |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2714 | defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2715 | "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2716 | defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2717 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2718 | // VMLS : Vector Multiply Subtract (integer and floating-point) |
Bob Wilson | 8f07b9e | 2009-10-03 04:41:21 +0000 | [diff] [blame] | 2719 | defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2720 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 2721 | def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2722 | v2f32, fmul, fsub>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2723 | def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2724 | v4f32, fmul, fsub>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2725 | defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2726 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 2727 | def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2728 | v2f32, fmul, fsub>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2729 | def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2730 | v4f32, v2f32, fmul, fsub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2731 | |
| 2732 | def : Pat<(v8i16 (sub (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2733 | (mul (v8i16 QPR:$src2), |
| 2734 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 2735 | (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2736 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2737 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2738 | (SubReg_i16_lane imm:$lane)))>; |
| 2739 | |
| 2740 | def : Pat<(v4i32 (sub (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2741 | (mul (v4i32 QPR:$src2), |
| 2742 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 2743 | (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2744 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2745 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2746 | (SubReg_i32_lane imm:$lane)))>; |
| 2747 | |
| 2748 | def : Pat<(v4f32 (fsub (v4f32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2749 | (fmul (v4f32 QPR:$src2), |
| 2750 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
| 2751 | (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2752 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2753 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2754 | (SubReg_i32_lane imm:$lane)))>; |
| 2755 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2756 | // VMLSL : Vector Multiply Subtract Long (Q -= D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2757 | defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, |
| 2758 | "vmlsl", "s", NEONvmulls, sub>; |
| 2759 | defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, |
| 2760 | "vmlsl", "u", NEONvmullu, sub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2761 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2762 | defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>; |
| 2763 | defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2764 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2765 | // VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D) |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2766 | defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2767 | "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2768 | defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2769 | |
| 2770 | // Vector Subtract Operations. |
| 2771 | |
| 2772 | // VSUB : Vector Subtract (integer and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2773 | defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2774 | "vsub", "i", sub, 0>; |
| 2775 | def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2776 | v2f32, v2f32, fsub, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2777 | def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2778 | v4f32, v4f32, fsub, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2779 | // VSUBL : Vector Subtract Long (Q = D - D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2780 | defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, |
| 2781 | "vsubl", "s", sub, sext, 0>; |
| 2782 | defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, |
| 2783 | "vsubl", "u", sub, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2784 | // VSUBW : Vector Subtract Wide (Q = Q - D) |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2785 | defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>; |
| 2786 | defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2787 | // VHSUB : Vector Halving Subtract |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2788 | defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2789 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2790 | "vhsub", "s", int_arm_neon_vhsubs, 0>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2791 | defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2792 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2793 | "vhsub", "u", int_arm_neon_vhsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2794 | // VQSUB : Vector Saturing Subtract |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2795 | defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2796 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2797 | "vqsub", "s", int_arm_neon_vqsubs, 0>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2798 | defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2799 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2800 | "vqsub", "u", int_arm_neon_vqsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2801 | // VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2802 | defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i", |
| 2803 | int_arm_neon_vsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2804 | // VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2805 | defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i", |
| 2806 | int_arm_neon_vrsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2807 | |
| 2808 | // Vector Comparisons. |
| 2809 | |
| 2810 | // VCEQ : Vector Compare Equal |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2811 | defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 2812 | IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2813 | def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2814 | NEONvceq, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2815 | def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2816 | NEONvceq, 1>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2817 | // For disassembly only. |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2818 | defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i", |
Bob Wilson | 8c605c6 | 2010-06-25 20:54:44 +0000 | [diff] [blame] | 2819 | "$dst, $src, #0">; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2820 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2821 | // VCGE : Vector Compare Greater Than or Equal |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2822 | defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 2823 | IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>; |
| 2824 | defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 2825 | IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>; |
Johnny Chen | 69631b1 | 2010-03-24 21:25:07 +0000 | [diff] [blame] | 2826 | def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32, |
| 2827 | NEONvcge, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2828 | def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2829 | NEONvcge, 0>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2830 | // For disassembly only. |
| 2831 | defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s", |
| 2832 | "$dst, $src, #0">; |
| 2833 | // For disassembly only. |
| 2834 | defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s", |
| 2835 | "$dst, $src, #0">; |
| 2836 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2837 | // VCGT : Vector Compare Greater Than |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2838 | defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 2839 | IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>; |
| 2840 | defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 2841 | IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2842 | def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2843 | NEONvcgt, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2844 | def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2845 | NEONvcgt, 0>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2846 | // For disassembly only. |
| 2847 | defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s", |
| 2848 | "$dst, $src, #0">; |
| 2849 | // For disassembly only. |
| 2850 | defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s", |
| 2851 | "$dst, $src, #0">; |
| 2852 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2853 | // VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE) |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2854 | def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge", |
| 2855 | "f32", v2i32, v2f32, int_arm_neon_vacged, 0>; |
| 2856 | def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge", |
| 2857 | "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2858 | // VACGT : Vector Absolute Compare Greater Than (aka VCAGT) |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2859 | def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt", |
| 2860 | "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>; |
| 2861 | def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt", |
| 2862 | "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2863 | // VTST : Vector Test Bits |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2864 | defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Bob Wilson | 3a4a832 | 2010-01-17 06:35:17 +0000 | [diff] [blame] | 2865 | IIC_VBINi4Q, "vtst", "", NEONvtst, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2866 | |
| 2867 | // Vector Bitwise Operations. |
| 2868 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2869 | def vnotd : PatFrag<(ops node:$in), |
| 2870 | (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>; |
| 2871 | def vnotq : PatFrag<(ops node:$in), |
| 2872 | (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>; |
Chris Lattner | b26fdcb | 2010-03-28 08:08:07 +0000 | [diff] [blame] | 2873 | |
| 2874 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2875 | // VAND : Vector Bitwise AND |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2876 | def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", |
| 2877 | v2i32, v2i32, and, 1>; |
| 2878 | def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", |
| 2879 | v4i32, v4i32, and, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2880 | |
| 2881 | // VEOR : Vector Bitwise Exclusive OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2882 | def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", |
| 2883 | v2i32, v2i32, xor, 1>; |
| 2884 | def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", |
| 2885 | v4i32, v4i32, xor, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2886 | |
| 2887 | // VORR : Vector Bitwise OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2888 | def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", |
| 2889 | v2i32, v2i32, or, 1>; |
| 2890 | def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", |
| 2891 | v4i32, v4i32, or, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2892 | |
| 2893 | // VBIC : Vector Bitwise Bit Clear (AND NOT) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2894 | def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2895 | (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD, |
| 2896 | "vbic", "$dst, $src1, $src2", "", |
| 2897 | [(set DPR:$dst, (v2i32 (and DPR:$src1, |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2898 | (vnotd DPR:$src2))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2899 | def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2900 | (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ, |
| 2901 | "vbic", "$dst, $src1, $src2", "", |
| 2902 | [(set QPR:$dst, (v4i32 (and QPR:$src1, |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2903 | (vnotq QPR:$src2))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2904 | |
| 2905 | // VORN : Vector Bitwise OR NOT |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2906 | def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2907 | (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD, |
| 2908 | "vorn", "$dst, $src1, $src2", "", |
| 2909 | [(set DPR:$dst, (v2i32 (or DPR:$src1, |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2910 | (vnotd DPR:$src2))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2911 | def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2912 | (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ, |
| 2913 | "vorn", "$dst, $src1, $src2", "", |
| 2914 | [(set QPR:$dst, (v4i32 (or QPR:$src1, |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2915 | (vnotq QPR:$src2))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2916 | |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 2917 | // VMVN : Vector Bitwise NOT (Immediate) |
| 2918 | |
| 2919 | let isReMaterializable = 1 in { |
| 2920 | def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst), |
| 2921 | (ins nModImm:$SIMM), IIC_VMOVImm, |
| 2922 | "vmvn", "i16", "$dst, $SIMM", "", |
| 2923 | [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]>; |
| 2924 | def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst), |
| 2925 | (ins nModImm:$SIMM), IIC_VMOVImm, |
| 2926 | "vmvn", "i16", "$dst, $SIMM", "", |
| 2927 | [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]>; |
| 2928 | |
| 2929 | def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst), |
| 2930 | (ins nModImm:$SIMM), IIC_VMOVImm, |
| 2931 | "vmvn", "i32", "$dst, $SIMM", "", |
| 2932 | [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]>; |
| 2933 | def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst), |
| 2934 | (ins nModImm:$SIMM), IIC_VMOVImm, |
| 2935 | "vmvn", "i32", "$dst, $SIMM", "", |
| 2936 | [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]>; |
| 2937 | } |
| 2938 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2939 | // VMVN : Vector Bitwise NOT |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2940 | def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0, |
Anton Korobeynikov | fc2b084 | 2010-04-07 18:20:36 +0000 | [diff] [blame] | 2941 | (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD, |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2942 | "vmvn", "$dst, $src", "", |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2943 | [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2944 | def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0, |
Anton Korobeynikov | fc2b084 | 2010-04-07 18:20:36 +0000 | [diff] [blame] | 2945 | (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD, |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2946 | "vmvn", "$dst, $src", "", |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2947 | [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>; |
| 2948 | def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>; |
| 2949 | def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2950 | |
| 2951 | // VBSL : Vector Bitwise Select |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2952 | def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2953 | (ins DPR:$src1, DPR:$src2, DPR:$src3), |
| 2954 | N3RegFrm, IIC_VCNTiD, |
| 2955 | "vbsl", "$dst, $src2, $src3", "$src1 = $dst", |
| 2956 | [(set DPR:$dst, |
| 2957 | (v2i32 (or (and DPR:$src2, DPR:$src1), |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2958 | (and DPR:$src3, (vnotd DPR:$src1)))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2959 | def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2960 | (ins QPR:$src1, QPR:$src2, QPR:$src3), |
| 2961 | N3RegFrm, IIC_VCNTiQ, |
| 2962 | "vbsl", "$dst, $src2, $src3", "$src1 = $dst", |
| 2963 | [(set QPR:$dst, |
| 2964 | (v4i32 (or (and QPR:$src2, QPR:$src1), |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2965 | (and QPR:$src3, (vnotq QPR:$src1)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2966 | |
| 2967 | // VBIF : Vector Bitwise Insert if False |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2968 | // like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst", |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2969 | def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1, |
| 2970 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2971 | N3RegFrm, IIC_VBINiD, |
| 2972 | "vbif", "$dst, $src2, $src3", "$src1 = $dst", |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2973 | [/* For disassembly only; pattern left blank */]>; |
| 2974 | def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1, |
| 2975 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2976 | N3RegFrm, IIC_VBINiQ, |
| 2977 | "vbif", "$dst, $src2, $src3", "$src1 = $dst", |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2978 | [/* For disassembly only; pattern left blank */]>; |
| 2979 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2980 | // VBIT : Vector Bitwise Insert if True |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2981 | // like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst", |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2982 | def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1, |
| 2983 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2984 | N3RegFrm, IIC_VBINiD, |
| 2985 | "vbit", "$dst, $src2, $src3", "$src1 = $dst", |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2986 | [/* For disassembly only; pattern left blank */]>; |
| 2987 | def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1, |
| 2988 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2989 | N3RegFrm, IIC_VBINiQ, |
| 2990 | "vbit", "$dst, $src2, $src3", "$src1 = $dst", |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2991 | [/* For disassembly only; pattern left blank */]>; |
| 2992 | |
| 2993 | // VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2994 | // for equivalent operations with different register constraints; it just |
| 2995 | // inserts copies. |
| 2996 | |
| 2997 | // Vector Absolute Differences. |
| 2998 | |
| 2999 | // VABD : Vector Absolute Difference |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3000 | defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm, |
Anton Korobeynikov | 4ac0af8 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 3001 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3002 | "vabd", "s", int_arm_neon_vabds, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3003 | defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm, |
Anton Korobeynikov | 4ac0af8 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 3004 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3005 | "vabd", "u", int_arm_neon_vabdu, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3006 | def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3007 | "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3008 | def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3009 | "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3010 | |
| 3011 | // VABDL : Vector Absolute Difference Long (Q = | D - D |) |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3012 | defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, |
| 3013 | "vabdl", "s", int_arm_neon_vabds, zext, 1>; |
| 3014 | defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, |
| 3015 | "vabdl", "u", int_arm_neon_vabdu, zext, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3016 | |
| 3017 | // VABA : Vector Absolute Difference and Accumulate |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3018 | defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ, |
| 3019 | "vaba", "s", int_arm_neon_vabds, add>; |
| 3020 | defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ, |
| 3021 | "vaba", "u", int_arm_neon_vabdu, add>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3022 | |
| 3023 | // VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |) |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3024 | defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD, |
| 3025 | "vabal", "s", int_arm_neon_vabds, zext, add>; |
| 3026 | defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD, |
| 3027 | "vabal", "u", int_arm_neon_vabdu, zext, add>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3028 | |
| 3029 | // Vector Maximum and Minimum. |
| 3030 | |
| 3031 | // VMAX : Vector Maximum |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3032 | defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm, |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3033 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3034 | "vmax", "s", int_arm_neon_vmaxs, 1>; |
| 3035 | defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm, |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3036 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3037 | "vmax", "u", int_arm_neon_vmaxu, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3038 | def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND, |
| 3039 | "vmax", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3040 | v2f32, v2f32, int_arm_neon_vmaxs, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3041 | def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ, |
| 3042 | "vmax", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3043 | v4f32, v4f32, int_arm_neon_vmaxs, 1>; |
| 3044 | |
| 3045 | // VMIN : Vector Minimum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3046 | defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm, |
| 3047 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
| 3048 | "vmin", "s", int_arm_neon_vmins, 1>; |
| 3049 | defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm, |
| 3050 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
| 3051 | "vmin", "u", int_arm_neon_vminu, 1>; |
| 3052 | def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND, |
| 3053 | "vmin", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3054 | v2f32, v2f32, int_arm_neon_vmins, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3055 | def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ, |
| 3056 | "vmin", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3057 | v4f32, v4f32, int_arm_neon_vmins, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3058 | |
| 3059 | // Vector Pairwise Operations. |
| 3060 | |
| 3061 | // VPADD : Vector Pairwise Add |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3062 | def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 3063 | "vpadd", "i8", |
| 3064 | v8i8, v8i8, int_arm_neon_vpadd, 0>; |
| 3065 | def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 3066 | "vpadd", "i16", |
| 3067 | v4i16, v4i16, int_arm_neon_vpadd, 0>; |
| 3068 | def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 3069 | "vpadd", "i32", |
| 3070 | v2i32, v2i32, int_arm_neon_vpadd, 0>; |
Anton Korobeynikov | e715b1e | 2010-04-07 18:20:29 +0000 | [diff] [blame] | 3071 | def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm, |
| 3072 | IIC_VBIND, "vpadd", "f32", |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3073 | v2f32, v2f32, int_arm_neon_vpadd, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3074 | |
| 3075 | // VPADDL : Vector Pairwise Add Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3076 | defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3077 | int_arm_neon_vpaddls>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3078 | defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3079 | int_arm_neon_vpaddlu>; |
| 3080 | |
| 3081 | // VPADAL : Vector Pairwise Add and Accumulate Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3082 | defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3083 | int_arm_neon_vpadals>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3084 | defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3085 | int_arm_neon_vpadalu>; |
| 3086 | |
| 3087 | // VPMAX : Vector Pairwise Maximum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3088 | def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3089 | "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3090 | def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3091 | "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3092 | def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3093 | "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3094 | def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3095 | "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3096 | def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3097 | "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3098 | def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3099 | "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3100 | def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3101 | "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3102 | |
| 3103 | // VPMIN : Vector Pairwise Minimum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3104 | def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3105 | "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3106 | def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3107 | "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3108 | def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3109 | "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3110 | def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3111 | "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3112 | def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3113 | "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3114 | def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3115 | "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 3116 | def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3117 | "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3118 | |
| 3119 | // Vector Reciprocal and Reciprocal Square Root Estimate and Step. |
| 3120 | |
| 3121 | // VRECPE : Vector Reciprocal Estimate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3122 | def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3123 | IIC_VUNAD, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3124 | v2i32, v2i32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3125 | def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3126 | IIC_VUNAQ, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3127 | v4i32, v4i32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3128 | def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3129 | IIC_VUNAD, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 3130 | v2f32, v2f32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3131 | def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3132 | IIC_VUNAQ, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 3133 | v4f32, v4f32, int_arm_neon_vrecpe>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3134 | |
| 3135 | // VRECPS : Vector Reciprocal Step |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3136 | def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3137 | IIC_VRECSD, "vrecps", "f32", |
| 3138 | v2f32, v2f32, int_arm_neon_vrecps, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3139 | def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3140 | IIC_VRECSQ, "vrecps", "f32", |
| 3141 | v4f32, v4f32, int_arm_neon_vrecps, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3142 | |
| 3143 | // VRSQRTE : Vector Reciprocal Square Root Estimate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3144 | def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3145 | IIC_VUNAD, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3146 | v2i32, v2i32, int_arm_neon_vrsqrte>; |
| 3147 | def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3148 | IIC_VUNAQ, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3149 | v4i32, v4i32, int_arm_neon_vrsqrte>; |
| 3150 | def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3151 | IIC_VUNAD, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3152 | v2f32, v2f32, int_arm_neon_vrsqrte>; |
| 3153 | def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3154 | IIC_VUNAQ, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3155 | v4f32, v4f32, int_arm_neon_vrsqrte>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3156 | |
| 3157 | // VRSQRTS : Vector Reciprocal Square Root Step |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3158 | def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3159 | IIC_VRECSD, "vrsqrts", "f32", |
| 3160 | v2f32, v2f32, int_arm_neon_vrsqrts, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3161 | def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3162 | IIC_VRECSQ, "vrsqrts", "f32", |
| 3163 | v4f32, v4f32, int_arm_neon_vrsqrts, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3164 | |
| 3165 | // Vector Shifts. |
| 3166 | |
| 3167 | // VSHL : Vector Shift |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3168 | defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm, |
| 3169 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, |
| 3170 | "vshl", "s", int_arm_neon_vshifts, 0>; |
| 3171 | defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm, |
| 3172 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, |
| 3173 | "vshl", "u", int_arm_neon_vshiftu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3174 | // VSHL : Vector Shift Left (Immediate) |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3175 | defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl, |
| 3176 | N2RegVShLFrm>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3177 | // VSHR : Vector Shift Right (Immediate) |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3178 | defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs, |
| 3179 | N2RegVShRFrm>; |
| 3180 | defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru, |
| 3181 | N2RegVShRFrm>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3182 | |
| 3183 | // VSHLL : Vector Shift Left Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3184 | defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>; |
| 3185 | defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3186 | |
| 3187 | // VSHLL : Vector Shift Left Long (with maximum shift count) |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3188 | class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3189 | bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3190 | ValueType OpTy, SDNode OpNode> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3191 | : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt, |
| 3192 | ResTy, OpTy, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3193 | let Inst{21-16} = op21_16; |
| 3194 | } |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3195 | def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3196 | v8i16, v8i8, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3197 | def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3198 | v4i32, v4i16, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3199 | def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3200 | v2i64, v2i32, NEONvshlli>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3201 | |
| 3202 | // VSHRN : Vector Shift Right and Narrow |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3203 | defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i", |
| 3204 | NEONvshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3205 | |
| 3206 | // VRSHL : Vector Rounding Shift |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3207 | defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm, |
| 3208 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
| 3209 | "vrshl", "s", int_arm_neon_vrshifts, 0>; |
| 3210 | defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm, |
| 3211 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
| 3212 | "vrshl", "u", int_arm_neon_vrshiftu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3213 | // VRSHR : Vector Rounding Shift Right |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3214 | defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs, |
| 3215 | N2RegVShRFrm>; |
| 3216 | defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru, |
| 3217 | N2RegVShRFrm>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3218 | |
| 3219 | // VRSHRN : Vector Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3220 | defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3221 | NEONvrshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3222 | |
| 3223 | // VQSHL : Vector Saturating Shift |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3224 | defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm, |
| 3225 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
| 3226 | "vqshl", "s", int_arm_neon_vqshifts, 0>; |
| 3227 | defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm, |
| 3228 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
| 3229 | "vqshl", "u", int_arm_neon_vqshiftu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3230 | // VQSHL : Vector Saturating Shift Left (Immediate) |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3231 | defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls, |
| 3232 | N2RegVShLFrm>; |
| 3233 | defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu, |
| 3234 | N2RegVShLFrm>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3235 | // VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned) |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3236 | defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu, |
| 3237 | N2RegVShLFrm>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3238 | |
| 3239 | // VQSHRN : Vector Saturating Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3240 | defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3241 | NEONvqshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3242 | defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3243 | NEONvqshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3244 | |
| 3245 | // VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3246 | defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3247 | NEONvqshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3248 | |
| 3249 | // VQRSHL : Vector Saturating Rounding Shift |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3250 | defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm, |
| 3251 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
| 3252 | "vqrshl", "s", int_arm_neon_vqrshifts, 0>; |
| 3253 | defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm, |
| 3254 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
| 3255 | "vqrshl", "u", int_arm_neon_vqrshiftu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3256 | |
| 3257 | // VQRSHRN : Vector Saturating Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3258 | defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3259 | NEONvqrshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3260 | defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3261 | NEONvqrshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3262 | |
| 3263 | // VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3264 | defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3265 | NEONvqrshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3266 | |
| 3267 | // VSRA : Vector Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3268 | defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>; |
| 3269 | defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3270 | // VRSRA : Vector Rounding Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3271 | defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>; |
| 3272 | defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3273 | |
| 3274 | // VSLI : Vector Shift Left and Insert |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3275 | defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3276 | // VSRI : Vector Shift Right and Insert |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3277 | defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3278 | |
| 3279 | // Vector Absolute and Saturating Absolute. |
| 3280 | |
| 3281 | // VABS : Vector Absolute Value |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3282 | defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3283 | IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3284 | int_arm_neon_vabs>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3285 | def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3286 | IIC_VUNAD, "vabs", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 3287 | v2f32, v2f32, int_arm_neon_vabs>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3288 | def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3289 | IIC_VUNAQ, "vabs", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 3290 | v4f32, v4f32, int_arm_neon_vabs>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3291 | |
| 3292 | // VQABS : Vector Saturating Absolute Value |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3293 | defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3294 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3295 | int_arm_neon_vqabs>; |
| 3296 | |
| 3297 | // Vector Negate. |
| 3298 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3299 | def vnegd : PatFrag<(ops node:$in), |
| 3300 | (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>; |
| 3301 | def vnegq : PatFrag<(ops node:$in), |
| 3302 | (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3303 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3304 | class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3305 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3306 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3307 | [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3308 | class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3309 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3310 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3311 | [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3312 | |
Chris Lattner | 0a00ed9 | 2010-03-28 08:39:10 +0000 | [diff] [blame] | 3313 | // VNEG : Vector Negate (integer) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3314 | def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>; |
| 3315 | def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>; |
| 3316 | def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>; |
| 3317 | def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>; |
| 3318 | def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>; |
| 3319 | def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3320 | |
| 3321 | // VNEG : Vector Negate (floating-point) |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3322 | def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3323 | (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3324 | "vneg", "f32", "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3325 | [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>; |
| 3326 | def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3327 | (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3328 | "vneg", "f32", "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3329 | [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>; |
| 3330 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3331 | def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>; |
| 3332 | def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>; |
| 3333 | def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>; |
| 3334 | def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>; |
| 3335 | def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>; |
| 3336 | def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3337 | |
| 3338 | // VQNEG : Vector Saturating Negate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3339 | defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3340 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3341 | int_arm_neon_vqneg>; |
| 3342 | |
| 3343 | // Vector Bit Counting Operations. |
| 3344 | |
| 3345 | // VCLS : Vector Count Leading Sign Bits |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3346 | defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3347 | IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3348 | int_arm_neon_vcls>; |
| 3349 | // VCLZ : Vector Count Leading Zeros |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3350 | defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3351 | IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3352 | int_arm_neon_vclz>; |
| 3353 | // VCNT : Vector Count One Bits |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3354 | def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3355 | IIC_VCNTiD, "vcnt", "8", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3356 | v8i8, v8i8, int_arm_neon_vcnt>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 3357 | def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3358 | IIC_VCNTiQ, "vcnt", "8", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3359 | v16i8, v16i8, int_arm_neon_vcnt>; |
| 3360 | |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 3361 | // Vector Swap -- for disassembly only. |
| 3362 | def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0, |
| 3363 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
| 3364 | "vswp", "$dst, $src", "", []>; |
| 3365 | def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0, |
| 3366 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
| 3367 | "vswp", "$dst, $src", "", []>; |
| 3368 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3369 | // Vector Move Operations. |
| 3370 | |
| 3371 | // VMOV : Vector Move (Register) |
| 3372 | |
Evan Cheng | 020cc1b | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 3373 | let neverHasSideEffects = 1 in { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3374 | def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3375 | N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3376 | def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3377 | N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3378 | |
Evan Cheng | 22c687b | 2010-05-14 02:13:41 +0000 | [diff] [blame] | 3379 | // Pseudo vector move instructions for QQ and QQQQ registers. This should |
Evan Cheng | b63387a | 2010-05-06 06:36:08 +0000 | [diff] [blame] | 3380 | // be expanded after register allocation is completed. |
| 3381 | def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src), |
Anton Korobeynikov | bd91ea5 | 2010-05-16 09:15:36 +0000 | [diff] [blame] | 3382 | NoItinerary, "${:comment} vmov\t$dst, $src", []>; |
Evan Cheng | 22c687b | 2010-05-14 02:13:41 +0000 | [diff] [blame] | 3383 | |
| 3384 | def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src), |
Anton Korobeynikov | bd91ea5 | 2010-05-16 09:15:36 +0000 | [diff] [blame] | 3385 | NoItinerary, "${:comment} vmov\t$dst, $src", []>; |
Evan Cheng | 020cc1b | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 3386 | } // neverHasSideEffects |
Evan Cheng | b63387a | 2010-05-06 06:36:08 +0000 | [diff] [blame] | 3387 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3388 | // VMOV : Vector Move (Immediate) |
| 3389 | |
Evan Cheng | 47006be | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 3390 | let isReMaterializable = 1 in { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3391 | def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst), |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3392 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3393 | "vmov", "i8", "$dst, $SIMM", "", |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3394 | [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3395 | def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst), |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3396 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3397 | "vmov", "i8", "$dst, $SIMM", "", |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3398 | [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3399 | |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3400 | def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst), |
| 3401 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3402 | "vmov", "i16", "$dst, $SIMM", "", |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3403 | [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3404 | def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst), |
| 3405 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3406 | "vmov", "i16", "$dst, $SIMM", "", |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3407 | [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3408 | |
Bob Wilson | 046afdb | 2010-07-14 06:30:44 +0000 | [diff] [blame] | 3409 | def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst), |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3410 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3411 | "vmov", "i32", "$dst, $SIMM", "", |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3412 | [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 046afdb | 2010-07-14 06:30:44 +0000 | [diff] [blame] | 3413 | def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst), |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3414 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3415 | "vmov", "i32", "$dst, $SIMM", "", |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3416 | [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3417 | |
| 3418 | def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst), |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3419 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3420 | "vmov", "i64", "$dst, $SIMM", "", |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3421 | [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3422 | def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst), |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 3423 | (ins nModImm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3424 | "vmov", "i64", "$dst, $SIMM", "", |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3425 | [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>; |
Evan Cheng | 47006be | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 3426 | } // isReMaterializable |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3427 | |
| 3428 | // VMOV : Vector Get Lane (move scalar to ARM core register) |
| 3429 | |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3430 | def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?}, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 3431 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3432 | IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3433 | [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src), |
| 3434 | imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3435 | def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1}, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 3436 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3437 | IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3438 | [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src), |
| 3439 | imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3440 | def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?}, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 3441 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3442 | IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3443 | [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src), |
| 3444 | imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3445 | def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1}, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 3446 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3447 | IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3448 | [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src), |
| 3449 | imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3450 | def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 3451 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3452 | IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3453 | [(set GPR:$dst, (extractelt (v2i32 DPR:$src), |
| 3454 | imm:$lane))]>; |
| 3455 | // def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td |
| 3456 | def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane), |
| 3457 | (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3458 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3459 | (SubReg_i8_lane imm:$lane))>; |
| 3460 | def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane), |
| 3461 | (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3462 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3463 | (SubReg_i16_lane imm:$lane))>; |
| 3464 | def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane), |
| 3465 | (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3466 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3467 | (SubReg_i8_lane imm:$lane))>; |
| 3468 | def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane), |
| 3469 | (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3470 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3471 | (SubReg_i16_lane imm:$lane))>; |
| 3472 | def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane), |
| 3473 | (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3474 | (DSubReg_i32_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3475 | (SubReg_i32_lane imm:$lane))>; |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 3476 | def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3477 | (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 3478 | (SSubReg_f32_reg imm:$src2))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3479 | def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3480 | (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 3481 | (SSubReg_f32_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3482 | //def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3483 | // (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3484 | def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3485 | (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3486 | |
| 3487 | |
| 3488 | // VMOV : Vector Set Lane (move ARM core register to scalar) |
| 3489 | |
| 3490 | let Constraints = "$src1 = $dst" in { |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3491 | def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 3492 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3493 | IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3494 | [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1), |
| 3495 | GPR:$src2, imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3496 | def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 3497 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3498 | IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3499 | [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1), |
| 3500 | GPR:$src2, imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 3501 | def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 3502 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3503 | IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3504 | [(set DPR:$dst, (insertelt (v2i32 DPR:$src1), |
| 3505 | GPR:$src2, imm:$lane))]>; |
| 3506 | } |
| 3507 | def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane), |
| 3508 | (v16i8 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3509 | (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3510 | (DSubReg_i8_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3511 | GPR:$src2, (SubReg_i8_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3512 | (DSubReg_i8_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3513 | def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane), |
| 3514 | (v8i16 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3515 | (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3516 | (DSubReg_i16_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3517 | GPR:$src2, (SubReg_i16_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3518 | (DSubReg_i16_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3519 | def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane), |
| 3520 | (v4i32 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3521 | (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3522 | (DSubReg_i32_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3523 | GPR:$src2, (SubReg_i32_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3524 | (DSubReg_i32_reg imm:$lane)))>; |
| 3525 | |
Anton Korobeynikov | d91aafd | 2009-08-30 19:06:39 +0000 | [diff] [blame] | 3526 | def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 3527 | (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)), |
| 3528 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3529 | def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 3530 | (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)), |
| 3531 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3532 | |
| 3533 | //def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3534 | // (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3535 | def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3536 | (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3537 | |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 3538 | def : Pat<(v2f32 (scalar_to_vector SPR:$src)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3539 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; |
Chris Lattner | 77144e7 | 2010-03-15 00:52:43 +0000 | [diff] [blame] | 3540 | def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3541 | (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>; |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 3542 | def : Pat<(v4f32 (scalar_to_vector SPR:$src)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3543 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 3544 | |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3545 | def : Pat<(v8i8 (scalar_to_vector GPR:$src)), |
| 3546 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 3547 | def : Pat<(v4i16 (scalar_to_vector GPR:$src)), |
| 3548 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 3549 | def : Pat<(v2i32 (scalar_to_vector GPR:$src)), |
| 3550 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 3551 | |
| 3552 | def : Pat<(v16i8 (scalar_to_vector GPR:$src)), |
| 3553 | (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)), |
| 3554 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3555 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3556 | def : Pat<(v8i16 (scalar_to_vector GPR:$src)), |
| 3557 | (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)), |
| 3558 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3559 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3560 | def : Pat<(v4i32 (scalar_to_vector GPR:$src)), |
| 3561 | (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), |
| 3562 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3563 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3564 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3565 | // VDUP : Vector Duplicate (from ARM core register to all elements) |
| 3566 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3567 | class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3568 | : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3569 | IIC_VMOVIS, "vdup", Dt, "$dst, $src", |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3570 | [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3571 | class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3572 | : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3573 | IIC_VMOVIS, "vdup", Dt, "$dst, $src", |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3574 | [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3575 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3576 | def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>; |
| 3577 | def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>; |
| 3578 | def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>; |
| 3579 | def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>; |
| 3580 | def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>; |
| 3581 | def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3582 | |
| 3583 | def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3584 | IIC_VMOVIS, "vdup", "32", "$dst, $src", |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3585 | [(set DPR:$dst, (v2f32 (NEONvdup |
| 3586 | (f32 (bitconvert GPR:$src)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3587 | def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3588 | IIC_VMOVIS, "vdup", "32", "$dst, $src", |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3589 | [(set QPR:$dst, (v4f32 (NEONvdup |
| 3590 | (f32 (bitconvert GPR:$src)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3591 | |
| 3592 | // VDUP : Vector Duplicate Lane (from scalar to all elements) |
| 3593 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 3594 | class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt, |
| 3595 | ValueType Ty> |
| 3596 | : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
| 3597 | IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]", |
| 3598 | [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3599 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 3600 | class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt, |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3601 | ValueType ResTy, ValueType OpTy> |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 3602 | : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
| 3603 | IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]", |
| 3604 | [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), |
| 3605 | imm:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3606 | |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3607 | // Inst{19-16} is partially specified depending on the element size. |
| 3608 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 3609 | def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>; |
| 3610 | def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>; |
| 3611 | def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>; |
| 3612 | def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>; |
| 3613 | def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>; |
| 3614 | def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>; |
| 3615 | def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>; |
| 3616 | def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3617 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 3618 | def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)), |
| 3619 | (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src, |
| 3620 | (DSubReg_i8_reg imm:$lane))), |
| 3621 | (SubReg_i8_lane imm:$lane)))>; |
| 3622 | def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)), |
| 3623 | (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src, |
| 3624 | (DSubReg_i16_reg imm:$lane))), |
| 3625 | (SubReg_i16_lane imm:$lane)))>; |
| 3626 | def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)), |
| 3627 | (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src, |
| 3628 | (DSubReg_i32_reg imm:$lane))), |
| 3629 | (SubReg_i32_lane imm:$lane)))>; |
| 3630 | def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)), |
| 3631 | (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src, |
| 3632 | (DSubReg_i32_reg imm:$lane))), |
| 3633 | (SubReg_i32_lane imm:$lane)))>; |
| 3634 | |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3635 | def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0, |
| 3636 | (outs DPR:$dst), (ins SPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3637 | IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3638 | [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>; |
Anton Korobeynikov | 32a1b25 | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 3639 | |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3640 | def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0, |
| 3641 | (outs QPR:$dst), (ins SPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3642 | IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3643 | [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>; |
Anton Korobeynikov | 32a1b25 | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 3644 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3645 | // VMOVN : Vector Narrowing Move |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 3646 | defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD, |
| 3647 | "vmovn", "i", trunc>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3648 | // VQMOVN : Vector Saturating Narrowing Move |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3649 | defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, |
| 3650 | "vqmovn", "s", int_arm_neon_vqmovns>; |
| 3651 | defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, |
| 3652 | "vqmovn", "u", int_arm_neon_vqmovnu>; |
| 3653 | defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, |
| 3654 | "vqmovun", "s", int_arm_neon_vqmovnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3655 | // VMOVL : Vector Lengthening Move |
Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 3656 | defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>; |
| 3657 | defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3658 | |
| 3659 | // Vector Conversions. |
| 3660 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 3661 | // VCVT : Vector Convert Between Floating-Point and Integers |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 3662 | def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 3663 | v2i32, v2f32, fp_to_sint>; |
| 3664 | def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 3665 | v2i32, v2f32, fp_to_uint>; |
| 3666 | def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 3667 | v2f32, v2i32, sint_to_fp>; |
| 3668 | def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 3669 | v2f32, v2i32, uint_to_fp>; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 3670 | |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 3671 | def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 3672 | v4i32, v4f32, fp_to_sint>; |
| 3673 | def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 3674 | v4i32, v4f32, fp_to_uint>; |
| 3675 | def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 3676 | v4f32, v4i32, sint_to_fp>; |
| 3677 | def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 3678 | v4f32, v4i32, uint_to_fp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3679 | |
| 3680 | // VCVT : Vector Convert Between Floating-Point and Fixed-Point. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3681 | def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3682 | v2i32, v2f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3683 | def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3684 | v2i32, v2f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3685 | def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3686 | v2f32, v2i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3687 | def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3688 | v2f32, v2i32, int_arm_neon_vcvtfxu2fp>; |
| 3689 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3690 | def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3691 | v4i32, v4f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3692 | def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3693 | v4i32, v4f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3694 | def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3695 | v4f32, v4i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3696 | def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3697 | v4f32, v4i32, int_arm_neon_vcvtfxu2fp>; |
| 3698 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3699 | // Vector Reverse. |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3700 | |
| 3701 | // VREV64 : Vector Reverse elements within 64-bit doublewords |
| 3702 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3703 | class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3704 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3705 | (ins DPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3706 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3707 | [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3708 | class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3709 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3710 | (ins QPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3711 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3712 | [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3713 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3714 | def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>; |
| 3715 | def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>; |
| 3716 | def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>; |
| 3717 | def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3718 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3719 | def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>; |
| 3720 | def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>; |
| 3721 | def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>; |
| 3722 | def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3723 | |
| 3724 | // VREV32 : Vector Reverse elements within 32-bit words |
| 3725 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3726 | class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3727 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3728 | (ins DPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3729 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3730 | [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3731 | class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3732 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3733 | (ins QPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3734 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3735 | [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3736 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3737 | def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>; |
| 3738 | def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3739 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3740 | def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>; |
| 3741 | def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3742 | |
| 3743 | // VREV16 : Vector Reverse elements within 16-bit halfwords |
| 3744 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3745 | class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3746 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3747 | (ins DPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3748 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3749 | [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3750 | class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3751 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3752 | (ins QPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3753 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3754 | [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3755 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3756 | def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>; |
| 3757 | def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3758 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3759 | // Other Vector Shuffles. |
| 3760 | |
| 3761 | // VEXT : Vector Extract |
| 3762 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3763 | class VEXTd<string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3764 | : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst), |
| 3765 | (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm, |
| 3766 | IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "", |
| 3767 | [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs), |
| 3768 | (Ty DPR:$rhs), imm:$index)))]>; |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 3769 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3770 | class VEXTq<string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3771 | : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst), |
| 3772 | (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm, |
| 3773 | IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "", |
| 3774 | [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs), |
| 3775 | (Ty QPR:$rhs), imm:$index)))]>; |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 3776 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3777 | def VEXTd8 : VEXTd<"vext", "8", v8i8>; |
| 3778 | def VEXTd16 : VEXTd<"vext", "16", v4i16>; |
| 3779 | def VEXTd32 : VEXTd<"vext", "32", v2i32>; |
| 3780 | def VEXTdf : VEXTd<"vext", "32", v2f32>; |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 3781 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3782 | def VEXTq8 : VEXTq<"vext", "8", v16i8>; |
| 3783 | def VEXTq16 : VEXTq<"vext", "16", v8i16>; |
| 3784 | def VEXTq32 : VEXTq<"vext", "32", v4i32>; |
| 3785 | def VEXTqf : VEXTq<"vext", "32", v4f32>; |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3786 | |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3787 | // VTRN : Vector Transpose |
| 3788 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3789 | def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">; |
| 3790 | def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">; |
| 3791 | def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3792 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3793 | def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">; |
| 3794 | def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">; |
| 3795 | def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3796 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3797 | // VUZP : Vector Unzip (Deinterleave) |
| 3798 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3799 | def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">; |
| 3800 | def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">; |
| 3801 | def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3802 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3803 | def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">; |
| 3804 | def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">; |
| 3805 | def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3806 | |
| 3807 | // VZIP : Vector Zip (Interleave) |
| 3808 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3809 | def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">; |
| 3810 | def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">; |
| 3811 | def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3812 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3813 | def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">; |
| 3814 | def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">; |
| 3815 | def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3816 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3817 | // Vector Table Lookup and Table Extension. |
| 3818 | |
| 3819 | // VTBL : Vector Table Lookup |
| 3820 | def VTBL1 |
| 3821 | : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3822 | (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3823 | "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3824 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3825 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3826 | def VTBL2 |
| 3827 | : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3828 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2, |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3829 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3830 | def VTBL3 |
| 3831 | : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3832 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3, |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3833 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3834 | def VTBL4 |
| 3835 | : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3836 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3837 | NVTBLFrm, IIC_VTB4, |
Bob Wilson | d491d6e | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3838 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3839 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3840 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame^] | 3841 | def VTBL2Pseudo |
| 3842 | : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "">; |
| 3843 | def VTBL3Pseudo |
| 3844 | : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "">; |
| 3845 | def VTBL4Pseudo |
| 3846 | : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "">; |
| 3847 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3848 | // VTBX : Vector Table Extension |
| 3849 | def VTBX1 |
| 3850 | : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3851 | (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3852 | "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3853 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1 |
| 3854 | DPR:$orig, DPR:$tbl1, DPR:$src)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3855 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3856 | def VTBX2 |
| 3857 | : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3858 | (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2, |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3859 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3860 | def VTBX3 |
| 3861 | : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3862 | (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3863 | NVTBLFrm, IIC_VTBX3, |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3864 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", |
| 3865 | "$orig = $dst", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3866 | def VTBX4 |
| 3867 | : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1, |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3868 | DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3869 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", |
Bob Wilson | 78dfbc3 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3870 | "$orig = $dst", []>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3871 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3872 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame^] | 3873 | def VTBX2Pseudo |
| 3874 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src), |
| 3875 | IIC_VTBX2, "$orig = $dst">; |
| 3876 | def VTBX3Pseudo |
| 3877 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src), |
| 3878 | IIC_VTBX3, "$orig = $dst">; |
| 3879 | def VTBX4Pseudo |
| 3880 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src), |
| 3881 | IIC_VTBX4, "$orig = $dst">; |
| 3882 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3883 | //===----------------------------------------------------------------------===// |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3884 | // NEON instructions for single-precision FP math |
| 3885 | //===----------------------------------------------------------------------===// |
| 3886 | |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3887 | class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst> |
| 3888 | : NEONFPPat<(ResTy (OpNode SPR:$a)), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3889 | (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3890 | SPR:$a, ssub_0))), |
| 3891 | ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3892 | |
| 3893 | class N3VSPat<SDNode OpNode, NeonI Inst> |
| 3894 | : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3895 | (EXTRACT_SUBREG (v2f32 |
| 3896 | (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3897 | SPR:$a, ssub_0), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3898 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3899 | SPR:$b, ssub_0))), |
| 3900 | ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3901 | |
| 3902 | class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst> |
| 3903 | : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))), |
| 3904 | (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3905 | SPR:$acc, ssub_0), |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3906 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3907 | SPR:$a, ssub_0), |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3908 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3909 | SPR:$b, ssub_0)), |
| 3910 | ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3911 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3912 | // These need separate instructions because they must use DPR_VFP2 register |
| 3913 | // class which have SPR sub-registers. |
| 3914 | |
| 3915 | // Vector Add Operations used for single-precision FP |
| 3916 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3917 | def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>; |
| 3918 | def : N3VSPat<fadd, VADDfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3919 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3920 | // Vector Sub Operations used for single-precision FP |
| 3921 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3922 | def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>; |
| 3923 | def : N3VSPat<fsub, VSUBfd_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3924 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3925 | // Vector Multiply Operations used for single-precision FP |
| 3926 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3927 | def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>; |
| 3928 | def : N3VSPat<fmul, VMULfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3929 | |
| 3930 | // Vector Multiply-Accumulate/Subtract used for single-precision FP |
Jim Grosbach | 8cd0a8c | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3931 | // vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so |
| 3932 | // we want to avoid them for now. e.g., alternating vmla/vadd instructions. |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3933 | |
Jim Grosbach | 8cd0a8c | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3934 | //let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3935 | //def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32", |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3936 | // v2f32, fmul, fadd>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3937 | //def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>; |
Jim Grosbach | 8cd0a8c | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3938 | |
| 3939 | //let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3940 | //def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32", |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3941 | // v2f32, fmul, fsub>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3942 | //def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3943 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3944 | // Vector Absolute used for single-precision FP |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3945 | let neverHasSideEffects = 1 in |
Bob Wilson | 69bfbd6 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 3946 | def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0, |
| 3947 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD, |
| 3948 | "vabs", "f32", "$dst, $src", "", []>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3949 | def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3950 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3951 | // Vector Negate used for single-precision FP |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3952 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3953 | def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, |
| 3954 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD, |
| 3955 | "vneg", "f32", "$dst, $src", "", []>; |
| 3956 | def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3957 | |
Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 3958 | // Vector Maximum used for single-precision FP |
| 3959 | let neverHasSideEffects = 1 in |
| 3960 | def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3961 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND, |
Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 3962 | "vmax", "f32", "$dst, $src1, $src2", "", []>; |
| 3963 | def : N3VSPat<NEONfmax, VMAXfd_sfp>; |
| 3964 | |
| 3965 | // Vector Minimum used for single-precision FP |
| 3966 | let neverHasSideEffects = 1 in |
| 3967 | def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3968 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND, |
Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 3969 | "vmin", "f32", "$dst, $src1, $src2", "", []>; |
| 3970 | def : N3VSPat<NEONfmin, VMINfd_sfp>; |
| 3971 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3972 | // Vector Convert between single-precision FP and integer |
| 3973 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3974 | def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 3975 | v2i32, v2f32, fp_to_sint>; |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 3976 | def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3977 | |
| 3978 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3979 | def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 3980 | v2i32, v2f32, fp_to_uint>; |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 3981 | def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3982 | |
| 3983 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3984 | def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 3985 | v2f32, v2i32, sint_to_fp>; |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 3986 | def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3987 | |
| 3988 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3989 | def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 3990 | v2f32, v2i32, uint_to_fp>; |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 3991 | def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3992 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3993 | //===----------------------------------------------------------------------===// |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3994 | // Non-Instruction Patterns |
| 3995 | //===----------------------------------------------------------------------===// |
| 3996 | |
| 3997 | // bit_convert |
| 3998 | def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>; |
| 3999 | def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>; |
| 4000 | def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>; |
| 4001 | def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>; |
| 4002 | def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>; |
| 4003 | def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>; |
| 4004 | def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>; |
| 4005 | def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>; |
| 4006 | def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>; |
| 4007 | def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>; |
| 4008 | def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>; |
| 4009 | def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>; |
| 4010 | def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>; |
| 4011 | def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>; |
| 4012 | def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>; |
| 4013 | def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>; |
| 4014 | def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>; |
| 4015 | def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>; |
| 4016 | def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>; |
| 4017 | def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>; |
| 4018 | def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>; |
| 4019 | def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>; |
| 4020 | def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>; |
| 4021 | def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>; |
| 4022 | def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>; |
| 4023 | def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>; |
| 4024 | def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>; |
| 4025 | def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>; |
| 4026 | def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>; |
| 4027 | def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>; |
| 4028 | |
| 4029 | def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>; |
| 4030 | def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>; |
| 4031 | def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>; |
| 4032 | def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>; |
| 4033 | def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>; |
| 4034 | def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>; |
| 4035 | def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>; |
| 4036 | def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>; |
| 4037 | def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>; |
| 4038 | def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>; |
| 4039 | def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>; |
| 4040 | def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>; |
| 4041 | def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>; |
| 4042 | def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>; |
| 4043 | def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>; |
| 4044 | def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>; |
| 4045 | def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>; |
| 4046 | def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>; |
| 4047 | def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>; |
| 4048 | def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>; |
| 4049 | def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>; |
| 4050 | def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>; |
| 4051 | def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>; |
| 4052 | def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>; |
| 4053 | def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>; |
| 4054 | def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>; |
| 4055 | def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>; |
| 4056 | def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>; |
| 4057 | def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>; |
| 4058 | def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>; |