blob: a7899c8038efc089fc274a664fc64564f74afcc8 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
27def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
28
29//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000030// PowerPC specific DAG Nodes.
31//
32
33def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
34def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
35def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000036def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000037
Chris Lattner9c73f092005-10-25 20:55:47 +000038def PPCfsel : SDNode<"PPCISD::FSEL",
39 // Type constraint for fsel.
40 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
41 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000042
Nate Begeman993aeb22005-12-13 22:55:22 +000043def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
44def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
45def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
46def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000047
Chris Lattnerb2177b92006-03-19 06:55:52 +000048def PPClve_x : SDNode<"PPCISD::LVE_X", SDTLoad, [SDNPHasChain]>;
49
Chris Lattner4172b102005-12-06 02:10:38 +000050// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
51// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000052def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
53def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
54def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
55
Chris Lattner937a79d2005-12-04 19:01:59 +000056// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000057def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
58def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
59
Evan Cheng6da8d992006-01-09 18:28:21 +000060def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
61 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000062
Chris Lattner47f01f12005-09-08 19:50:41 +000063//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000064// PowerPC specific transformation functions and pattern fragments.
65//
Nate Begeman8d948322005-10-19 01:12:32 +000066
Nate Begeman2d5aff72005-10-19 18:42:01 +000067def SHL32 : SDNodeXForm<imm, [{
68 // Transformation function: 31 - imm
69 return getI32Imm(31 - N->getValue());
70}]>;
71
72def SHL64 : SDNodeXForm<imm, [{
73 // Transformation function: 63 - imm
74 return getI32Imm(63 - N->getValue());
75}]>;
76
77def SRL32 : SDNodeXForm<imm, [{
78 // Transformation function: 32 - imm
79 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
80}]>;
81
82def SRL64 : SDNodeXForm<imm, [{
83 // Transformation function: 64 - imm
84 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
85}]>;
86
Chris Lattner2eb25172005-09-09 00:39:56 +000087def LO16 : SDNodeXForm<imm, [{
88 // Transformation function: get the low 16 bits.
89 return getI32Imm((unsigned short)N->getValue());
90}]>;
91
92def HI16 : SDNodeXForm<imm, [{
93 // Transformation function: shift the immediate value down into the low bits.
94 return getI32Imm((unsigned)N->getValue() >> 16);
95}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000096
Chris Lattner79d0e9f2005-09-28 23:07:13 +000097def HA16 : SDNodeXForm<imm, [{
98 // Transformation function: shift the immediate value down into the low bits.
99 signed int Val = N->getValue();
100 return getI32Imm((Val - (signed short)Val) >> 16);
101}]>;
102
103
Chris Lattner3e63ead2005-09-08 17:33:10 +0000104def immSExt16 : PatLeaf<(imm), [{
105 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
106 // field. Used by instructions like 'addi'.
107 return (int)N->getValue() == (short)N->getValue();
108}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000109def immZExt16 : PatLeaf<(imm), [{
110 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
111 // field. Used by instructions like 'ori'.
112 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000113}], LO16>;
114
Chris Lattner3e63ead2005-09-08 17:33:10 +0000115def imm16Shifted : PatLeaf<(imm), [{
116 // imm16Shifted predicate - True if only bits in the top 16-bits of the
117 // immediate are set. Used by instructions like 'addis'.
118 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000119}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000120
Chris Lattnerbfde0802005-09-08 17:40:49 +0000121/*
122// Example of a legalize expander: Only for PPC64.
123def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
124 [(set f64:$tmp , (FCTIDZ f64:$src)),
125 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
126 (store f64:$tmp, i32:$tmpFI),
127 (set i64:$dst, (load i32:$tmpFI))],
128 Subtarget_PPC64>;
129*/
Chris Lattner3e63ead2005-09-08 17:33:10 +0000130
Chris Lattner47f01f12005-09-08 19:50:41 +0000131//===----------------------------------------------------------------------===//
132// PowerPC Flag Definitions.
133
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000134class isPPC64 { bit PPC64 = 1; }
135class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000136class isDOT {
137 list<Register> Defs = [CR0];
138 bit RC = 1;
139}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000140
Chris Lattner47f01f12005-09-08 19:50:41 +0000141
142
143//===----------------------------------------------------------------------===//
144// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000145
Chris Lattner4345a4a2005-09-14 20:53:05 +0000146def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000147 let PrintMethod = "printU5ImmOperand";
148}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000149def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000150 let PrintMethod = "printU6ImmOperand";
151}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000152def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000153 let PrintMethod = "printS16ImmOperand";
154}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000155def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000156 let PrintMethod = "printU16ImmOperand";
157}
Chris Lattner841d12d2005-10-18 16:51:22 +0000158def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
159 let PrintMethod = "printS16X4ImmOperand";
160}
Chris Lattner1e484782005-12-04 18:42:54 +0000161def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000162 let PrintMethod = "printBranchOperand";
163}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000164def calltarget : Operand<i32> {
165 let PrintMethod = "printCallOperand";
166}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000167def aaddr : Operand<i32> {
168 let PrintMethod = "printAbsAddrOperand";
169}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000170def piclabel: Operand<i32> {
171 let PrintMethod = "printPICLabel";
172}
Nate Begemaned428532004-09-04 05:00:00 +0000173def symbolHi: Operand<i32> {
174 let PrintMethod = "printSymbolHi";
175}
176def symbolLo: Operand<i32> {
177 let PrintMethod = "printSymbolLo";
178}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000179def crbitm: Operand<i8> {
180 let PrintMethod = "printcrbitm";
181}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000182// Address operands
183def memri : Operand<i32> {
184 let PrintMethod = "printMemRegImm";
185 let NumMIOperands = 2;
186 let MIOperandInfo = (ops i32imm, GPRC);
187}
188def memrr : Operand<i32> {
189 let PrintMethod = "printMemRegReg";
190 let NumMIOperands = 2;
191 let MIOperandInfo = (ops GPRC, GPRC);
192}
193
Chris Lattnera613d262006-01-12 02:05:36 +0000194// Define PowerPC specific addressing mode.
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000195def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
196def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
197def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000198
Evan Cheng8c75ef92005-12-14 22:07:12 +0000199//===----------------------------------------------------------------------===//
200// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000201def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000202
Chris Lattner47f01f12005-09-08 19:50:41 +0000203//===----------------------------------------------------------------------===//
204// PowerPC Instruction Definitions.
205
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000206// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000207
Chris Lattner88d211f2006-03-12 09:13:49 +0000208let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000209def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
210 "; ADJCALLSTACKDOWN",
211 [(callseq_start imm:$amt)]>;
212def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
213 "; ADJCALLSTACKUP",
214 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000215
216def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
217 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000218}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000219def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
220 [(set GPRC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000221def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000222 [(set F8RC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000223def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000224 [(set F4RC:$rD, (undef))]>;
Chris Lattner528180e2006-03-19 06:10:09 +0000225def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
226 [(set VRRC:$rD, (v4f32 (undef)))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000227
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000228// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
229// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000230let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
231 PPC970_Single = 1 in {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000232 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000233 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000234 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000235 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000236 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000237 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000238}
239
Chris Lattner88d211f2006-03-12 09:13:49 +0000240let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000241 let isReturn = 1 in
242 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000243 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000244}
245
Chris Lattner7a823bd2005-02-15 20:26:49 +0000246let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000247 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
248 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000249
Chris Lattner88d211f2006-03-12 09:13:49 +0000250let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
251 noResults = 1, PPC970_Unit = 7 in {
Nate Begeman81e80972006-03-17 01:40:33 +0000252 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$true),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000253 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000254 def B : IForm<18, 0, 0, (ops target:$dst),
255 "b $dst", BrB,
256 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000257
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000258 // FIXME: 4*CR# needs to be added to the BI field!
259 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000260 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000261 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000262 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000263 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000264 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000265 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000266 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000267 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000268 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000269 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000270 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000271 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000272 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
273 "bun $crS, $block", BrB>;
274 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
275 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000276}
277
Chris Lattner88d211f2006-03-12 09:13:49 +0000278let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000279 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000280 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
281 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000282 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000283 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000284 CR0,CR1,CR5,CR6,CR7] in {
285 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000286 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
287 "bl $func", BrB, []>;
288 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
289 "bla $func", BrB, []>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000290 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
291 []>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000292}
293
Nate Begeman07aada82004-08-30 02:28:06 +0000294// D-Form instructions. Most instructions that perform an operation on a
295// register and an immediate are of this type.
296//
Chris Lattner88d211f2006-03-12 09:13:49 +0000297let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000298def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
299 "lbz $rD, $src", LdStGeneral,
300 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
301def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
302 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000303 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
304 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000305def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
306 "lhz $rD, $src", LdStGeneral,
307 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000308def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
309 "lwz $rD, $src", LdStGeneral,
310 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000311def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000312 "lwzu $rD, $disp($rA)", LdStGeneral,
313 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000314}
Chris Lattner88d211f2006-03-12 09:13:49 +0000315let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000316def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000317 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000318 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000319def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000320 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000321 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
322 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000323def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000324 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000325 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000326def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000327 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000328 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000329def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000330 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000331 [(set GPRC:$rD, (add GPRC:$rA,
332 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000333def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000334 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000335 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000336def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000337 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000338 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000339def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000340 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000341 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000342def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000343 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000344 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000345}
346let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000347def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
348 "stb $rS, $src", LdStGeneral,
349 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
350def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
351 "sth $rS, $src", LdStGeneral,
352 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
353def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
354 "stw $rS, $src", LdStGeneral,
355 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000356def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000357 "stwu $rS, $disp($rA)", LdStGeneral,
358 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000359}
Chris Lattner88d211f2006-03-12 09:13:49 +0000360let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000361def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000362 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000363 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
364 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000365def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000366 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000367 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
368 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000369def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000370 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000371 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000372def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000373 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000374 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000375def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000376 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000377 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000378def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000379 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000380 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000381def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
382 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000383def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000384 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000385def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000386 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000387def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000388 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000389def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000390 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000391def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000392 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000393def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000394 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000395}
396let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000397def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
398 "lfs $rD, $src", LdStLFDU,
399 [(set F4RC:$rD, (load iaddr:$src))]>;
400def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
401 "lfd $rD, $src", LdStLFD,
402 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000403}
Chris Lattner88d211f2006-03-12 09:13:49 +0000404let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000405def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
406 "stfs $rS, $dst", LdStUX,
407 [(store F4RC:$rS, iaddr:$dst)]>;
408def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
409 "stfd $rS, $dst", LdStUX,
410 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000411}
Nate Begemaned428532004-09-04 05:00:00 +0000412
413// DS-Form instructions. Load/Store instructions available in PPC-64
414//
Chris Lattner88d211f2006-03-12 09:13:49 +0000415let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000416def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000417 "lwa $rT, $DS($rA)", LdStLWA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000418 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner841d12d2005-10-18 16:51:22 +0000419def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000420 "ld $rT, $DS($rA)", LdStLD,
421 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000422}
Chris Lattner88d211f2006-03-12 09:13:49 +0000423let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000424def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000425 "std $rT, $DS($rA)", LdStSTD,
426 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000427def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000428 "stdu $rT, $DS($rA)", LdStSTD,
429 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000430}
Nate Begemanc3306122004-08-21 05:56:39 +0000431
Nate Begeman07aada82004-08-30 02:28:06 +0000432// X-Form instructions. Most instructions that perform an operation on a
433// register and another register are of this type.
434//
Chris Lattner88d211f2006-03-12 09:13:49 +0000435let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000436def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
437 "lbzx $rD, $src", LdStGeneral,
438 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
439def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
440 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000441 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
442 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000443def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
444 "lhzx $rD, $src", LdStGeneral,
445 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
446def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
447 "lwax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000448 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64,
449 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000450def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
451 "lwzx $rD, $src", LdStGeneral,
452 [(set GPRC:$rD, (load xaddr:$src))]>;
453def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
454 "ldx $rD, $src", LdStLD,
455 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000456def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
457 "lvebx $vD, $src", LdStGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000458 []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000459def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
460 "lvehx $vD, $src", LdStGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000461 []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000462def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
463 "lvewx $vD, $src", LdStGeneral,
464 [(set VRRC:$vD, (v4f32 (PPClve_x xoaddr:$src)))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000465def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
466 "lvx $vD, $src", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000467 [(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000468}
Nate Begeman09761222005-12-09 23:54:18 +0000469def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
470 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000471 []>, PPC970_Unit_LSU;
Nate Begeman09761222005-12-09 23:54:18 +0000472def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
473 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000474 []>, PPC970_Unit_LSU;
475let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000476def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000477 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000478 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000479def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000480 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000481 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000482def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000483 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000484 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000485def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000486 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000487 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000488def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000489 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000490 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000491def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000492 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000493 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000494def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000495 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000496 []>;
497def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000498 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000499 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000500def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000501 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000502 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000503def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000504 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000505 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000506def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000507 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000508 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
509def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000510 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000511 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000512def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000513 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000514 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000515def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000516 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000517 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000518def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000519 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000520 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000521def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000522 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000523 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000524def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000525 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000526 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000527def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000528 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000529 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000530def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000531 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000532 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000533}
534let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000535def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
536 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000537 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
538 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000539def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
540 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000541 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
542 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000543def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
544 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000545 [(store GPRC:$rS, xaddr:$dst)]>,
546 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000547def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000548 "stwux $rS, $rA, $rB", LdStGeneral,
549 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000550def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000551 "stdx $rS, $rA, $rB", LdStSTD,
Chris Lattnerfd977342006-03-13 05:15:10 +0000552 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000553def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000554 "stdux $rS, $rA, $rB", LdStSTD,
555 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000556def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000557 "stvebx $rS, $rA, $rB", LdStGeneral,
558 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000559def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000560 "stvehx $rS, $rA, $rB", LdStGeneral,
561 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000562def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000563 "stvewx $rS, $rA, $rB", LdStGeneral,
564 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000565def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
566 "stvx $rS, $dst", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000567 [(store (v4f32 VRRC:$rS), xoaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000568}
Chris Lattner88d211f2006-03-12 09:13:49 +0000569let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000570def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000571 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000572 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000573def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000574 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000575 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000576def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000577 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000578 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000579def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000580 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000581 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000582def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
583 "extsw $rA, $rS", IntGeneral,
584 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000585def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000586 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000587def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000588 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000589def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000590 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000591def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000592 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000593def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000594 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000595def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000596 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000597}
598let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000599//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000600// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000601def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000602 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000603def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000604 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000605}
606let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000607def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
608 "lfsx $frD, $src", LdStLFDU,
609 [(set F4RC:$frD, (load xaddr:$src))]>;
610def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
611 "lfdx $frD, $src", LdStLFDU,
612 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000613}
Chris Lattner88d211f2006-03-12 09:13:49 +0000614let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000615def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000616 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000617 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000618def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000619 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000620 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000621def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000622 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000623 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000624def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000625 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000626 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000627def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000628 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000629 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
630def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000631 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000632 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000633}
Chris Lattner919c0322005-10-01 01:35:02 +0000634
635/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000636///
637/// Note that these are defined as pseudo-ops on the PPC970 because they are
638/// often coallesced away and we don't want the dispatch group builder to think
639/// that they will fill slots (which could cause the load of a LSU reject to
640/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000641def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000642 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000643 []>, // (set F4RC:$frD, F4RC:$frB)
644 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000645def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000646 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000647 []>, // (set F8RC:$frD, F8RC:$frB)
648 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000649def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000650 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000651 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
652 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000653
Chris Lattner88d211f2006-03-12 09:13:49 +0000654let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000655// These are artificially split into two different forms, for 4/8 byte FP.
656def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000657 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000658 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
659def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000660 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000661 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
662def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000663 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000664 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
665def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000666 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000667 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
668def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000669 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000670 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
671def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000672 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000673 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000674}
Chris Lattner919c0322005-10-01 01:35:02 +0000675
Chris Lattner88d211f2006-03-12 09:13:49 +0000676let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000677def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000678 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000679 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000680def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
681 "stfsx $frS, $dst", LdStUX,
682 [(store F4RC:$frS, xaddr:$dst)]>;
683def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
684 "stfdx $frS, $dst", LdStUX,
685 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000686}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000687
Nate Begeman07aada82004-08-30 02:28:06 +0000688// XL-Form instructions. condition register logical ops.
689//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000690def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000691 "mcrf $BF, $BFA", BrMCR>,
692 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000693
Chris Lattner88d211f2006-03-12 09:13:49 +0000694// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000695//
Chris Lattner88d211f2006-03-12 09:13:49 +0000696def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
697 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000698def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
699 PPC970_DGroup_First, PPC970_Unit_FXU;
700
701def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
702 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner88d211f2006-03-12 09:13:49 +0000703def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
704 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000705
706// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
707// a GPR on the PPC970. As such, copies in and out have the same performance
708// characteristics as an OR instruction.
709def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
710 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000711 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000712def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
713 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000714 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000715
Chris Lattner88d211f2006-03-12 09:13:49 +0000716def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
717 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000718def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000719 "mtcrf $FXM, $rS", BrMCRX>,
720 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000721def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000722 "mfcr $rT, $FXM", SprMFCR>,
723 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000724
Nate Begeman07aada82004-08-30 02:28:06 +0000725// XS-Form instructions. Just 'sradi'
726//
Chris Lattner88d211f2006-03-12 09:13:49 +0000727let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000728def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000729 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000730
731// XO-Form instructions. Arithmetic instructions that can set overflow bit
732//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000733def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000734 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000735 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000736def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000737 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000738 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000739def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000740 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000741 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
742 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000743def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000744 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000745 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000746def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000747 "divd $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000748 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000749 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000750def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000751 "divdu $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000752 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000753 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000754def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000755 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000756 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000757 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000758def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000759 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000760 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000761 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000762def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
763 "mulhd $rT, $rA, $rB", IntMulHW,
764 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
765def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
766 "mulhdu $rT, $rA, $rB", IntMulHWU,
767 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000768def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000769 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000770 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000771def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000772 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000773 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000774def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000775 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000776 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000777def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000778 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000779 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000780def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000781 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000782 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000783def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000784 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000785 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
786 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000787def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000788 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000789 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000790def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000791 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000792 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000793def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000794 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000795 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000796def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000797 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000798 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000799def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
800 "subfme $rT, $rA", IntGeneral,
801 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000802def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000803 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000804 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000805}
Nate Begeman07aada82004-08-30 02:28:06 +0000806
807// A-Form instructions. Most of the instructions executed in the FPU are of
808// this type.
809//
Chris Lattner88d211f2006-03-12 09:13:49 +0000810let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000811def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000812 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000813 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000814 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000815 F8RC:$FRB))]>,
816 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000817def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000818 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000819 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000820 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000821 F4RC:$FRB))]>,
822 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000823def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000824 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000825 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000826 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000827 F8RC:$FRB))]>,
828 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000829def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000830 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000831 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000832 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000833 F4RC:$FRB))]>,
834 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000835def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000836 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000837 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000838 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000839 F8RC:$FRB)))]>,
840 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000841def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000842 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000843 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000844 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000845 F4RC:$FRB)))]>,
846 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000847def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000848 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000849 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000850 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000851 F8RC:$FRB)))]>,
852 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000853def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000854 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000855 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000856 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000857 F4RC:$FRB)))]>,
858 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000859// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
860// having 4 of these, force the comparison to always be an 8-byte double (code
861// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000862// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000863def FSELD : AForm_1<63, 23,
864 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000865 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000866 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000867def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000868 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000869 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000870 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000871def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000872 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000873 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000874 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000875def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000876 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000877 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000878 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000879def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000880 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000881 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000882 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000883def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000884 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000885 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000886 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000887def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000888 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000889 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000890 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000891def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000892 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000893 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000894 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000895def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000896 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000897 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000898 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000899def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000900 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000901 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000902 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000903}
Nate Begeman07aada82004-08-30 02:28:06 +0000904
Chris Lattner88d211f2006-03-12 09:13:49 +0000905let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000906// M-Form instructions. rotate and mask instructions.
907//
Chris Lattner043870d2005-09-09 18:17:41 +0000908let isTwoAddress = 1, isCommutable = 1 in {
909// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000910def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000911 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000912 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000913 []>, PPC970_DGroup_Cracked;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000914def RLDIMI : MDForm_1<30, 3,
915 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000916 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000917 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000918}
Chris Lattner14522e32005-04-19 05:21:30 +0000919def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000920 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000921 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000922 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000923def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000924 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000925 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000926 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000927def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000928 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000929 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000930 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000931
932// MD-Form instructions. 64 bit rotate instructions.
933//
Chris Lattner14522e32005-04-19 05:21:30 +0000934def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000935 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000936 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000937 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000938def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000939 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000940 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000941 []>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000942}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000943
Chris Lattner88d211f2006-03-12 09:13:49 +0000944let PPC970_Unit = 5 in { // VALU Operations.
Nate Begemane4f17a52005-11-23 05:29:52 +0000945// VA-Form instructions. 3-input AltiVec ops.
Nate Begeman9b14f662005-11-29 08:04:45 +0000946def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
947 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
948 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000949 VRRC:$vB))]>,
950 Requires<[FPContractions]>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000951def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000952 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
953 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
954 VRRC:$vC),
955 VRRC:$vB)))]>,
956 Requires<[FPContractions]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000957
Chris Lattnerabdff1e2006-03-20 01:00:56 +0000958def VPERM : VAForm_1<43, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
959 "vperm $vD, $vA, $vC, $vB", VecFP, []>;
960
961
Nate Begemane4f17a52005-11-23 05:29:52 +0000962// VX-Form instructions. AltiVec arithmetic ops.
963def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
964 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begeman9b14f662005-11-29 08:04:45 +0000965 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begemanb73628b2005-12-30 00:12:56 +0000966def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
967 "vadduwm $vD, $vA, $vB", VecGeneral,
968 [(set VRRC:$vD, (add VRRC:$vA, VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000969def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
970 "vcfsx $vD, $vB, $UIMM", VecFP,
971 []>;
972def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
973 "vcfux $vD, $vB, $UIMM", VecFP,
974 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000975def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
976 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000977 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000978def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
979 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000980 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000981def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
982 "vexptefp $vD, $vB", VecFP,
983 []>;
984def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
985 "vlogefp $vD, $vB", VecFP,
986 []>;
987def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
988 "vmaxfp $vD, $vA, $vB", VecFP,
989 []>;
990def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
991 "vminfp $vD, $vA, $vB", VecFP,
992 []>;
993def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
994 "vrefp $vD, $vB", VecFP,
995 []>;
996def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
997 "vrfim $vD, $vB", VecFP,
998 []>;
999def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
1000 "vrfin $vD, $vB", VecFP,
1001 []>;
1002def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
1003 "vrfip $vD, $vB", VecFP,
1004 []>;
1005def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
1006 "vrfiz $vD, $vB", VecFP,
1007 []>;
1008def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
1009 "vrsqrtefp $vD, $vB", VecFP,
1010 []>;
1011def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1012 "vsubfp $vD, $vA, $vB", VecFP,
1013 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner335fd3c2006-03-16 20:03:58 +00001014def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1015 "vor $vD, $vA, $vB", VecFP,
1016 []>;
Nate Begeman3fb68772005-12-14 00:34:09 +00001017def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1018 "vxor $vD, $vA, $vB", VecFP,
1019 []>;
1020
1021// VX-Form Pseudo Instructions
1022
1023def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
1024 "vxor $vD, $vD, $vD", VecFP,
1025 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001026}
Nate Begemane4f17a52005-11-23 05:29:52 +00001027
Chris Lattner2eb25172005-09-09 00:39:56 +00001028//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001029// DWARF Pseudo Instructions
1030//
1031
Jim Laskeyabf6d172006-01-05 01:25:28 +00001032def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
1033 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001034 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001035 (i32 imm:$file))]>;
1036
1037def DWARF_LABEL : Pseudo<(ops i32imm:$id),
1038 "\nLdebug_loc$id:",
1039 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001040
1041//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001042// PowerPC Instruction Patterns
1043//
1044
Chris Lattner30e21a42005-09-26 22:20:16 +00001045// Arbitrary immediate support. Implement in terms of LIS/ORI.
1046def : Pat<(i32 imm:$imm),
1047 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001048
1049// Implement the 'not' operation with the NOR instruction.
1050def NOT : Pat<(not GPRC:$in),
1051 (NOR GPRC:$in, GPRC:$in)>;
1052
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001053// ADD an arbitrary immediate.
1054def : Pat<(add GPRC:$in, imm:$imm),
1055 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1056// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001057def : Pat<(or GPRC:$in, imm:$imm),
1058 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001059// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001060def : Pat<(xor GPRC:$in, imm:$imm),
1061 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001062// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001063def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001064 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001065
Chris Lattnere5cf1222006-01-09 23:20:37 +00001066// Return void support.
1067def : Pat<(ret), (BLR)>;
1068
1069// 64-bit support
Nate Begemanf492f992005-12-16 09:19:13 +00001070def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +00001071 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001072def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001073 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001074def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001075 (OR8To4 G8RC:$in, G8RC:$in)>;
1076
Nate Begeman2d5aff72005-10-19 18:42:01 +00001077// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +00001078def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001079 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001080def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001081 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
1082// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001083def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001084 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001085def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001086 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1087
Nate Begeman35ef9132006-01-11 21:21:00 +00001088// ROTL
1089def : Pat<(rotl GPRC:$in, GPRC:$sh),
1090 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1091def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1092 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1093
Chris Lattner860e8862005-11-17 07:30:41 +00001094// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001095def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1096def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1097def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1098def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001099def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1100 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001101def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1102 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001103
Nate Begeman3fb68772005-12-14 00:34:09 +00001104def : Pat<(fmul VRRC:$vA, VRRC:$vB),
1105 (VMADDFP VRRC:$vA, (V_SET0), VRRC:$vB)>;
1106
Nate Begemana07da922005-12-14 22:54:33 +00001107// Fused negative multiply subtract, alternate pattern
1108def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1109 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1110 Requires<[FPContractions]>;
1111def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1112 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1113 Requires<[FPContractions]>;
1114
Nate Begeman993aeb22005-12-13 22:55:22 +00001115// Fused multiply add and multiply sub for packed float. These are represented
1116// separately from the real instructions above, for operations that must have
1117// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
1118def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1119 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1120def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1121 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1122
Chris Lattner4172b102005-12-06 02:10:38 +00001123// Standard shifts. These are represented separately from the real shifts above
1124// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1125// amounts.
1126def : Pat<(sra GPRC:$rS, GPRC:$rB),
1127 (SRAW GPRC:$rS, GPRC:$rB)>;
1128def : Pat<(srl GPRC:$rS, GPRC:$rB),
1129 (SRW GPRC:$rS, GPRC:$rB)>;
1130def : Pat<(shl GPRC:$rS, GPRC:$rB),
1131 (SLW GPRC:$rS, GPRC:$rB)>;
1132
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001133def : Pat<(i32 (zextload iaddr:$src, i1)),
1134 (LBZ iaddr:$src)>;
1135def : Pat<(i32 (zextload xaddr:$src, i1)),
1136 (LBZX xaddr:$src)>;
1137def : Pat<(i32 (extload iaddr:$src, i1)),
1138 (LBZ iaddr:$src)>;
1139def : Pat<(i32 (extload xaddr:$src, i1)),
1140 (LBZX xaddr:$src)>;
1141def : Pat<(i32 (extload iaddr:$src, i8)),
1142 (LBZ iaddr:$src)>;
1143def : Pat<(i32 (extload xaddr:$src, i8)),
1144 (LBZX xaddr:$src)>;
1145def : Pat<(i32 (extload iaddr:$src, i16)),
1146 (LHZ iaddr:$src)>;
1147def : Pat<(i32 (extload xaddr:$src, i16)),
1148 (LHZX xaddr:$src)>;
1149def : Pat<(f64 (extload iaddr:$src, f32)),
1150 (FMRSD (LFS iaddr:$src))>;
1151def : Pat<(f64 (extload xaddr:$src, f32)),
1152 (FMRSD (LFSX xaddr:$src))>;
1153
Nate Begemanb73628b2005-12-30 00:12:56 +00001154def : Pat<(v4i32 (load xoaddr:$src)),
1155 (v4i32 (LVX xoaddr:$src))>;
1156def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
1157 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb2177b92006-03-19 06:55:52 +00001158def : Pat<(v4i32 (PPClve_x xoaddr:$src)),
1159 (v4i32 (LVEWX xoaddr:$src))>;
Nate Begemanb73628b2005-12-30 00:12:56 +00001160
Chris Lattner528180e2006-03-19 06:10:09 +00001161def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
1162
Chris Lattner335fd3c2006-03-16 20:03:58 +00001163
Chris Lattnerea874f32005-09-24 00:41:58 +00001164// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +00001165/*
Chris Lattnerc36d0652005-09-14 18:18:39 +00001166def : Pattern<(xor GPRC:$in, imm:$imm),
1167 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
1168 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +00001169*/
Chris Lattnerc36d0652005-09-14 18:18:39 +00001170