blob: 204686c650d51095393bfdd4788b21baaac38ffe [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
77// t_addrmode_rr := reg + reg
78//
79def t_addrmode_rr : Operand<i32>,
80 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
81 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000082 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000083}
84
Evan Chengc38f2bc2007-01-23 22:59:13 +000085// t_addrmode_s4 := reg + reg
86// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000087//
Evan Chengc38f2bc2007-01-23 22:59:13 +000088def t_addrmode_s4 : Operand<i32>,
89 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
90 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Evan Chengc38f2bc2007-01-23 22:59:13 +000093
94// t_addrmode_s2 := reg + reg
95// reg + imm5 * 2
96//
97def t_addrmode_s2 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
99 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000100 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000101}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000102
103// t_addrmode_s1 := reg + reg
104// reg + imm5
105//
106def t_addrmode_s1 : Operand<i32>,
107 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
108 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
111
112// t_addrmode_sp := sp + imm8 * 4
113//
114def t_addrmode_sp : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
116 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000117 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
120//===----------------------------------------------------------------------===//
121// Miscellaneous Instructions.
122//
123
Jim Grosbach4642ad32010-02-22 23:10:38 +0000124// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
125// from removing one half of the matched pairs. That breaks PEI, which assumes
126// these will always be in pairs, and asserts if it finds otherwise. Better way?
127let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000128def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000129 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
130 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
131 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000132
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000133def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000134 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
135 [(ARMcallseq_start imm:$amt)]>,
136 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000137}
Evan Cheng44bec522007-05-15 01:29:07 +0000138
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000139// T1Disassembly - A simple class to make encoding some disassembly patterns
140// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000141class T1Disassembly<bits<2> op1, bits<8> op2>
142 : T1Encoding<0b101111> {
143 let Inst{9-8} = op1;
144 let Inst{7-0} = op2;
145}
146
Johnny Chenbd2c6232010-02-25 03:28:51 +0000147def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
148 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000149 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000150
Johnny Chend86d2692010-02-25 17:51:03 +0000151def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
152 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000153 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000154
155def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
156 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000157 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000158
159def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
160 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000161 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000162
163def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
164 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000165 T1Disassembly<0b11, 0x40>; // A8.6.157
166
167// The i32imm operand $val can be used by a debugger to store more information
168// about the breakpoint.
169def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
170 [/* For disassembly only; pattern left blank */]>,
171 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
172 // A8.6.22
173 bits<8> val;
174 let Inst{7-0} = val;
175}
Johnny Chend86d2692010-02-25 17:51:03 +0000176
177def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
178 [/* For disassembly only; pattern left blank */]>,
179 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000180 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000181 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000182 let Inst{4} = 1;
183 let Inst{3} = 1; // Big-Endian
184 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000185}
186
187def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
188 [/* For disassembly only; pattern left blank */]>,
189 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000190 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000191 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000192 let Inst{4} = 1;
193 let Inst{3} = 0; // Little-Endian
194 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000195}
196
Johnny Chen93042d12010-03-02 18:14:57 +0000197// Change Processor State is a system instruction -- for disassembly only.
198// The singleton $opt operand contains the following information:
199// opt{4-0} = mode ==> don't care
200// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
201// opt{8-6} = AIF from Inst{2-0}
202// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
203//
204// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
205// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000206def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000207 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000208 T1Misc<0b0110011> {
209 // A8.6.38 & B6.1.1
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000210 let Inst{3} = 0;
211 // FIXME: Finish encoding.
Bill Wendling849f2e32010-11-29 00:18:15 +0000212}
Johnny Chen93042d12010-03-02 18:14:57 +0000213
Evan Cheng35d6c412009-08-04 23:47:55 +0000214// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000215let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000216def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000217 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000218 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000219 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000220 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000221 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000222 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000223}
Evan Chenga8e29892007-01-19 07:51:42 +0000224
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000225// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000226def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000227 "add\t$dst, pc, $rhs", []>,
228 T1Encoding<{1,0,1,0,0,?}> {
229 // A6.2 & A8.6.10
230 bits<3> dst;
231 bits<8> rhs;
232 let Inst{10-8} = dst;
233 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000234}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000235
Bill Wendling0ae28e42010-11-19 22:37:33 +0000236// ADD <Rd>, sp, #<imm8>
237// This is rematerializable, which is particularly useful for taking the
238// address of locals.
239let isReMaterializable = 1 in
240def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
241 "add\t$dst, $sp, $rhs", []>,
242 T1Encoding<{1,0,1,0,1,?}> {
243 // A6.2 & A8.6.8
244 bits<3> dst;
245 bits<8> rhs;
246 let Inst{10-8} = dst;
247 let Inst{7-0} = rhs;
248}
249
250// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000251def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000252 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000253 T1Misc<{0,0,0,0,0,?,?}> {
254 // A6.2.5 & A8.6.8
255 bits<7> rhs;
256 let Inst{6-0} = rhs;
257}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000258
Bill Wendling0ae28e42010-11-19 22:37:33 +0000259// SUB sp, sp, #<imm7>
260// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000261def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000262 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000263 T1Misc<{0,0,0,0,1,?,?}> {
264 // A6.2.5 & A8.6.214
265 bits<7> rhs;
266 let Inst{6-0} = rhs;
267}
Evan Cheng86198642009-08-07 00:34:42 +0000268
Bill Wendling0ae28e42010-11-19 22:37:33 +0000269// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000270def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000271 "add\t$dst, $rhs", []>,
272 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000273 // A8.6.9 Encoding T1
274 bits<4> dst;
275 let Inst{7} = dst{3};
276 let Inst{6-3} = 0b1101;
277 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000278}
Evan Cheng86198642009-08-07 00:34:42 +0000279
Bill Wendling0ae28e42010-11-19 22:37:33 +0000280// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000281def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000282 "add\t$dst, $rhs", []>,
283 T1Special<{0,0,?,?}> {
284 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000285 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000286 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000287 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000288 let Inst{2-0} = 0b101;
289}
Evan Cheng86198642009-08-07 00:34:42 +0000290
Evan Chenga8e29892007-01-19 07:51:42 +0000291//===----------------------------------------------------------------------===//
292// Control Flow Instructions.
293//
294
Jim Grosbachc732adf2009-09-30 01:35:11 +0000295let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000296 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
297 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000298 T1Special<{1,1,0,?}> {
299 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000300 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000301 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000302 }
Bill Wendling602890d2010-11-19 01:33:10 +0000303
Evan Cheng9d945f72007-02-01 01:49:46 +0000304 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000305 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
306 IIC_Br, "bx\t$Rm",
307 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000308 T1Special<{1,1,0,?}> {
309 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000310 bits<4> Rm;
311 let Inst{6-3} = Rm;
312 let Inst{2-0} = 0b000;
313 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000314}
Evan Chenga8e29892007-01-19 07:51:42 +0000315
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000316// Indirect branches
317let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000318 def tBRIND : TI<(outs), (ins GPR:$Rm), IIC_Br, "mov\tpc, $Rm",
319 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000320 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000321 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000322 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000323 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000324 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000325 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000326 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000327}
328
Evan Chenga8e29892007-01-19 07:51:42 +0000329// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000330let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
331 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000332def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000333 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000334 "pop${p}\t$regs", []>,
335 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000336 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000337 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000338 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000339 let Inst{7-0} = regs{7-0};
340}
Evan Chenga8e29892007-01-19 07:51:42 +0000341
Evan Cheng1e0eab12010-11-29 22:43:27 +0000342// All calls clobber the non-callee saved registers. SP is marked as
343// a use to prevent stack-pointer assignments that appear immediately
344// before calls from potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000345let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000346 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +0000347 Defs = [R0, R1, R2, R3, R12, LR,
348 D0, D1, D2, D3, D4, D5, D6, D7,
349 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000350 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
351 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000352 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000353 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000354 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000355 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000356 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000357 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000358
Evan Chengb6207242009-08-01 00:16:10 +0000359 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000360 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000361 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000362 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000363 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000364 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000365
Evan Chengb6207242009-08-01 00:16:10 +0000366 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000367 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000368 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000369 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000370 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
371 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000372
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000373 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000374 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000375 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000376 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000377 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000378 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000379 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000380}
381
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000382let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000383 // On Darwin R9 is call-clobbered.
384 // R7 is marked as a use to prevent frame-pointer assignments from being
385 // moved above / below calls.
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000386 Defs = [R0, R1, R2, R3, R9, R12, LR,
387 D0, D1, D2, D3, D4, D5, D6, D7,
388 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000389 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
390 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000391 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000392 def tBLr9 : TIx2<0b11110, 0b11, 1,
Bill Wendling849f2e32010-11-29 00:18:15 +0000393 (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br,
394 "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000395 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000396 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000397
Evan Chengb6207242009-08-01 00:16:10 +0000398 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000399 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling849f2e32010-11-29 00:18:15 +0000400 (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br,
401 "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000402 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000403 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000404
Evan Chengb6207242009-08-01 00:16:10 +0000405 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000406 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
407 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000408 [(ARMtcall GPR:$func)]>,
409 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000410 T1Special<{1,1,1,?}> {
411 // A6.2.3 & A8.6.24
412 bits<4> func;
413 let Inst{6-3} = func;
414 let Inst{2-0} = 0b000;
415 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000416
417 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000418 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000419 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000420 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000421 "mov\tlr, pc\n\tbx\t$func",
422 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000423 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000424}
425
Evan Chengffbacca2007-07-21 00:34:19 +0000426let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000427 let isBarrier = 1 in {
428 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000429 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000430 "b\t$target", [(br bb:$target)]>,
431 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000432
Evan Cheng225dfe92007-01-30 01:13:37 +0000433 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000434 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000435 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000436 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000437
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000438 def tBR_JTr : tPseudoInst<(outs),
439 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
440 Size2Bytes, IIC_Br,
441 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
442 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000443 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000444 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000445}
446
Evan Chengc85e8322007-07-05 07:13:32 +0000447// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000448// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000449let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000450 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000451 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000452 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
453 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000454
Evan Chengde17fb62009-10-31 23:46:45 +0000455// Compare and branch on zero / non-zero
456let isBranch = 1, isTerminator = 1 in {
Bill Wendling12280382010-11-19 23:14:32 +0000457 def tCBZ : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br,
458 "cbz\t$Rn, $target", []>,
459 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000460 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000461 bits<6> target;
462 bits<3> Rn;
463 let Inst{9} = target{5};
464 let Inst{7-3} = target{4-0};
465 let Inst{2-0} = Rn;
466 }
Evan Chengde17fb62009-10-31 23:46:45 +0000467
468 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000469 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000470 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000471 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000472 bits<6> target;
473 bits<3> Rn;
474 let Inst{9} = target{5};
475 let Inst{7-3} = target{4-0};
476 let Inst{2-0} = Rn;
477 }
Evan Chengde17fb62009-10-31 23:46:45 +0000478}
479
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000480// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
481// A8.6.16 B: Encoding T1
482// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000483let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000484def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
485 "svc", "\t$imm", []>, Encoding16 {
486 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000487 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000488 let Inst{11-8} = 0b1111;
489 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000490}
491
Evan Chengfb3611d2010-05-11 07:26:32 +0000492// A8.6.16 B: Encoding T1
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000493// If Inst{11-8} == 0b1110 then UNDEFINED
Evan Chengfb3611d2010-05-11 07:26:32 +0000494let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000495def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000496 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000497 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000498}
499
Evan Chenga8e29892007-01-19 07:51:42 +0000500//===----------------------------------------------------------------------===//
501// Load Store Instructions.
502//
503
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000504let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000505def tLDR : T1pI4<(outs tGPR:$Rt), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Bill Wendling849f2e32010-11-29 00:18:15 +0000506 "ldr", "\t$Rt, $addr",
507 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000508 T1LdSt<0b100>;
Bill Wendling6179c312010-11-20 00:53:35 +0000509
Evan Cheng0e55fd62010-09-30 01:08:25 +0000510def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000511 "ldr", "\t$dst, $addr",
512 []>,
513 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000514
Evan Cheng0e55fd62010-09-30 01:08:25 +0000515def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000516 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000517 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
518 T1LdSt<0b110>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000519def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000520 "ldrb", "\t$dst, $addr",
521 []>,
522 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000523
Evan Cheng0e55fd62010-09-30 01:08:25 +0000524def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000525 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000526 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
527 T1LdSt<0b101>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000528def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000529 "ldrh", "\t$dst, $addr",
530 []>,
531 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000532
Evan Cheng2f297df2009-07-11 07:08:13 +0000533let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000534def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000535 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000536 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
537 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000538
Evan Cheng2f297df2009-07-11 07:08:13 +0000539let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000540def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000541 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000542 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
543 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000544
Dan Gohman15511cf2008-12-03 18:15:48 +0000545let canFoldAsLoad = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000546def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000547 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000548 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
549 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000550
Evan Cheng8e59ea92007-02-07 00:06:56 +0000551// Special instruction for restore. It cannot clobber condition register
552// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000553let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000554def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000555 "ldr", "\t$dst, $addr", []>,
556 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000557
Evan Cheng012f2d92007-01-24 08:53:17 +0000558// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000559// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000560let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000561def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000562 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000563 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
564 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000565
566// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000567let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
568 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000569def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000570 "ldr", "\t$dst, $addr", []>,
571 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000572
Evan Cheng0e55fd62010-09-30 01:08:25 +0000573def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000574 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000575 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
576 T1LdSt<0b000>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000577def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000578 "str", "\t$src, $addr",
579 []>,
580 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000581
Evan Cheng0e55fd62010-09-30 01:08:25 +0000582def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000583 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000584 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
585 T1LdSt<0b010>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000586def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000587 "strb", "\t$src, $addr",
588 []>,
589 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000590
Evan Cheng0e55fd62010-09-30 01:08:25 +0000591def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000592 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000593 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
594 T1LdSt<0b001>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000595def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000596 "strh", "\t$src, $addr",
597 []>,
598 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000599
Evan Cheng0e55fd62010-09-30 01:08:25 +0000600def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000601 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000602 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
603 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000604
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000605let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000606// Special instruction for spill. It cannot clobber condition register
607// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng0e55fd62010-09-30 01:08:25 +0000608def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000609 "str", "\t$src, $addr", []>,
610 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000611}
612
613//===----------------------------------------------------------------------===//
614// Load / store multiple Instructions.
615//
616
Bill Wendling6c470b82010-11-13 09:09:38 +0000617multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
618 InstrItinClass itin_upd, bits<6> T1Enc,
619 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000620 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000621 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000622 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000623 T1Encoding<T1Enc> {
624 bits<3> Rn;
625 bits<8> regs;
626 let Inst{10-8} = Rn;
627 let Inst{7-0} = regs;
628 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000629 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000630 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000631 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000632 T1Encoding<T1Enc> {
633 bits<3> Rn;
634 bits<8> regs;
635 let Inst{10-8} = Rn;
636 let Inst{7-0} = regs;
637 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000638}
639
Bill Wendling73fe34a2010-11-16 01:16:36 +0000640// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000641let neverHasSideEffects = 1 in {
642
643let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
644defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
645 {1,1,0,0,1,?}, 1>;
646
647let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
648defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
649 {1,1,0,0,0,?}, 0>;
650
651} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000652
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000653let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000654def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000655 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000656 "pop${p}\t$regs", []>,
657 T1Misc<{1,1,0,?,?,?,?}> {
658 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000659 let Inst{8} = regs{15};
660 let Inst{7-0} = regs{7-0};
661}
Evan Cheng4b322e52009-08-11 21:11:32 +0000662
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000663let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000664def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000665 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000666 "push${p}\t$regs", []>,
667 T1Misc<{0,1,0,?,?,?,?}> {
668 bits<16> regs;
669 let Inst{8} = regs{14};
670 let Inst{7-0} = regs{7-0};
671}
Evan Chenga8e29892007-01-19 07:51:42 +0000672
673//===----------------------------------------------------------------------===//
674// Arithmetic Instructions.
675//
676
David Goodwinc9ee1182009-06-25 22:49:55 +0000677// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000678let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000679def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000680 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000681 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling95a6d172010-11-20 01:00:29 +0000682 T1DataProcessing<0b0101> {
683 // A8.6.2
684 bits<3> lhs;
685 bits<3> rhs;
686 let Inst{5-3} = lhs;
687 let Inst{2-0} = rhs;
688}
Evan Cheng53d7dba2007-01-27 00:07:15 +0000689
David Goodwinc9ee1182009-06-25 22:49:55 +0000690// Add immediate
Bill Wendling95a6d172010-11-20 01:00:29 +0000691def tADDi3 : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, i32imm:$imm3), IIC_iALUi,
692 "add", "\t$Rd, $Rn, $imm3",
693 [(set tGPR:$Rd, (add tGPR:$Rn, imm0_7:$imm3))]>,
694 T1General<0b01110> {
695 // A8.6.4 T1
696 bits<3> Rd;
697 bits<3> Rn;
698 bits<3> imm3;
699 let Inst{8-6} = imm3;
700 let Inst{5-3} = Rn;
701 let Inst{2-0} = Rd;
702}
Evan Chenga8e29892007-01-19 07:51:42 +0000703
David Goodwin5d598aa2009-08-19 18:00:44 +0000704def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000705 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000706 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
Bill Wendling95a6d172010-11-20 01:00:29 +0000707 T1General<{1,1,0,?,?}> {
708 // A8.6.4 T2
709 bits<3> lhs;
710 bits<8> rhs;
711 let Inst{10-8} = lhs;
712 let Inst{7-0} = rhs;
713}
Evan Chenga8e29892007-01-19 07:51:42 +0000714
David Goodwinc9ee1182009-06-25 22:49:55 +0000715// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000716let isCommutable = 1 in
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000717def tADDrr : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
718 "add", "\t$Rd, $Rn, $Rm",
719 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>,
720 T1General<0b01100> {
721 // A8.6.6 T1
722 bits<3> Rm;
723 bits<3> Rn;
724 bits<3> Rd;
725 let Inst{8-6} = Rm;
726 let Inst{5-3} = Rn;
727 let Inst{2-0} = Rd;
728}
Evan Chenga8e29892007-01-19 07:51:42 +0000729
Evan Chengcd799b92009-06-12 20:46:18 +0000730let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000731def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000732 "add", "\t$dst, $rhs", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000733 T1Special<{0,0,?,?}> {
734 // A8.6.6 T2
735 bits<4> dst;
736 bits<4> rhs;
737 let Inst{6-3} = rhs;
738 let Inst{7} = dst{3};
739 let Inst{2-0} = dst{2-0};
740}
Evan Chenga8e29892007-01-19 07:51:42 +0000741
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000742// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000743let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000744def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000745 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000746 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000747 T1DataProcessing<0b0000> {
748 // A8.6.12
749 bits<3> rhs;
750 bits<3> dst;
751 let Inst{5-3} = rhs;
752 let Inst{2-0} = dst;
753}
Evan Chenga8e29892007-01-19 07:51:42 +0000754
David Goodwinc9ee1182009-06-25 22:49:55 +0000755// ASR immediate
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000756def tASRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
757 "asr", "\t$Rd, $Rm, $imm5",
758 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]>,
759 T1General<{0,1,0,?,?}> {
760 // A8.6.14
761 bits<3> Rd;
762 bits<3> Rm;
763 bits<5> imm5;
764 let Inst{10-6} = imm5;
765 let Inst{5-3} = Rm;
766 let Inst{2-0} = Rd;
767}
Evan Chenga8e29892007-01-19 07:51:42 +0000768
David Goodwinc9ee1182009-06-25 22:49:55 +0000769// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000770def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000771 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000772 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000773 T1DataProcessing<0b0100> {
774 // A8.6.15
775 bits<3> rhs;
776 bits<3> dst;
777 let Inst{5-3} = rhs;
778 let Inst{2-0} = dst;
779}
Evan Chenga8e29892007-01-19 07:51:42 +0000780
David Goodwinc9ee1182009-06-25 22:49:55 +0000781// BIC register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000782def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000783 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000784 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000785 T1DataProcessing<0b1110> {
786 // A8.6.20
787 bits<3> dst;
788 bits<3> rhs;
789 let Inst{5-3} = rhs;
790 let Inst{2-0} = dst;
791}
Evan Chenga8e29892007-01-19 07:51:42 +0000792
David Goodwinc9ee1182009-06-25 22:49:55 +0000793// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000794let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000795//FIXME: Disable CMN, as CCodes are backwards from compare expectations
796// Compare-to-zero still works out, just not the relationals
797//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
798// "cmn", "\t$lhs, $rhs",
799// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
800// T1DataProcessing<0b1011>;
Bill Wendling5cc88a22010-11-20 22:52:33 +0000801def tCMNz : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
802 "cmn", "\t$Rn, $Rm",
803 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>,
804 T1DataProcessing<0b1011> {
805 // A8.6.33
806 bits<3> Rm;
807 bits<3> Rn;
808 let Inst{5-3} = Rm;
809 let Inst{2-0} = Rn;
810}
David Goodwinc9ee1182009-06-25 22:49:55 +0000811}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000812
David Goodwinc9ee1182009-06-25 22:49:55 +0000813// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000814let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000815def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
816 "cmp", "\t$Rn, $imm8",
817 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
818 T1General<{1,0,1,?,?}> {
819 // A8.6.35
820 bits<3> Rn;
821 bits<8> imm8;
822 let Inst{10-8} = Rn;
823 let Inst{7-0} = imm8;
824}
825
826def tCMPzi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
827 "cmp", "\t$Rn, $imm8",
828 [(ARMcmpZ tGPR:$Rn, imm0_255:$imm8)]>,
829 T1General<{1,0,1,?,?}> {
830 // A8.6.35
831 bits<3> Rn;
832 let Inst{10-8} = Rn;
833 let Inst{7-0} = 0x00;
David Goodwinc9ee1182009-06-25 22:49:55 +0000834}
835
836// CMP register
Bill Wendling602890d2010-11-19 01:33:10 +0000837def tCMPr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
838 "cmp", "\t$Rn, $Rm",
839 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>,
840 T1DataProcessing<0b1010> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000841 // A8.6.36 T1
842 bits<3> Rm;
843 bits<3> Rn;
844 let Inst{5-3} = Rm;
845 let Inst{2-0} = Rn;
846}
847def tCMPzr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
848 "cmp", "\t$Rn, $Rm",
849 [(ARMcmpZ tGPR:$Rn, tGPR:$Rm)]>,
850 T1DataProcessing<0b1010> {
851 // A8.6.36 T1
Bill Wendling602890d2010-11-19 01:33:10 +0000852 bits<3> Rm;
853 bits<3> Rn;
Bill Wendling602890d2010-11-19 01:33:10 +0000854 let Inst{5-3} = Rm;
855 let Inst{2-0} = Rn;
856}
857
Bill Wendling849f2e32010-11-29 00:18:15 +0000858def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
859 "cmp", "\t$Rn, $Rm", []>,
860 T1Special<{0,1,?,?}> {
861 // A8.6.36 T2
862 bits<4> Rm;
863 bits<4> Rn;
864 let Inst{7} = Rn{3};
865 let Inst{6-3} = Rm;
866 let Inst{2-0} = Rn{2-0};
867}
David Goodwin5d598aa2009-08-19 18:00:44 +0000868def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000869 "cmp", "\t$lhs, $rhs", []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000870 T1Special<{0,1,?,?}> {
871 // A8.6.36 T2
872 bits<4> Rm;
873 bits<4> Rn;
874 let Inst{7} = Rn{3};
875 let Inst{6-3} = Rm;
876 let Inst{2-0} = Rn{2-0};
877}
878
Bill Wendling5cc88a22010-11-20 22:52:33 +0000879} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000880
Evan Chenga8e29892007-01-19 07:51:42 +0000881
David Goodwinc9ee1182009-06-25 22:49:55 +0000882// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000883let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000884def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000885 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000886 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000887 T1DataProcessing<0b0001> {
888 // A8.6.45
889 bits<3> dst;
890 bits<3> rhs;
891 let Inst{5-3} = rhs;
892 let Inst{2-0} = dst;
893}
Evan Chenga8e29892007-01-19 07:51:42 +0000894
David Goodwinc9ee1182009-06-25 22:49:55 +0000895// LSL immediate
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000896def tLSLri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
897 "lsl", "\t$Rd, $Rm, $imm5",
898 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
899 T1General<{0,0,0,?,?}> {
900 // A8.6.88
901 bits<3> Rd;
902 bits<3> Rm;
903 bits<5> imm5;
904 let Inst{10-6} = imm5;
905 let Inst{5-3} = Rm;
906 let Inst{2-0} = Rd;
907}
Evan Chenga8e29892007-01-19 07:51:42 +0000908
David Goodwinc9ee1182009-06-25 22:49:55 +0000909// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000910def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000911 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000912 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000913 T1DataProcessing<0b0010> {
914 // A8.6.89
915 bits<3> dst;
916 bits<3> rhs;
917 let Inst{5-3} = rhs;
918 let Inst{2-0} = dst;
919}
Evan Chenga8e29892007-01-19 07:51:42 +0000920
David Goodwinc9ee1182009-06-25 22:49:55 +0000921// LSR immediate
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000922def tLSRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
923 "lsr", "\t$Rd, $Rm, $imm5",
924 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]>,
925 T1General<{0,0,1,?,?}> {
926 // A8.6.90
927 bits<3> Rd;
928 bits<3> Rm;
929 bits<5> imm5;
930 let Inst{10-6} = imm5;
931 let Inst{5-3} = Rm;
932 let Inst{2-0} = Rd;
933}
Evan Chenga8e29892007-01-19 07:51:42 +0000934
David Goodwinc9ee1182009-06-25 22:49:55 +0000935// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000936def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000937 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000938 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000939 T1DataProcessing<0b0011> {
940 // A8.6.91
941 bits<3> dst;
942 bits<3> rhs;
943 let Inst{5-3} = rhs;
944 let Inst{2-0} = dst;
945}
Evan Chenga8e29892007-01-19 07:51:42 +0000946
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000947// Move register
Evan Chengc4af4632010-11-17 20:13:28 +0000948let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000949def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
950 "mov", "\t$Rd, $imm8",
951 [(set tGPR:$Rd, imm0_255:$imm8)]>,
952 T1General<{1,0,0,?,?}> {
953 // A8.6.96
954 bits<3> Rd;
955 bits<8> imm8;
956 let Inst{10-8} = Rd;
957 let Inst{7-0} = imm8;
958}
Evan Chenga8e29892007-01-19 07:51:42 +0000959
960// TODO: A7-73: MOV(2) - mov setting flag.
961
Evan Chengcd799b92009-06-12 20:46:18 +0000962let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000963// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000964def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000965 "mov\t$dst, $src", []>,
966 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000967let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000968def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000969 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000970 let Inst{15-6} = 0b0000000000;
971}
Evan Cheng446c4282009-07-11 06:43:01 +0000972
973// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000974def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000975 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000976 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000977def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000978 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000979 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000980def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000981 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000982 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000983} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000984
David Goodwinc9ee1182009-06-25 22:49:55 +0000985// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000986let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000987def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +0000988 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +0000989 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000990 T1DataProcessing<0b1101> {
991 // A8.6.105
992 bits<3> dst;
993 bits<3> rhs;
994 let Inst{5-3} = rhs;
995 let Inst{2-0} = dst;
996}
Evan Chenga8e29892007-01-19 07:51:42 +0000997
David Goodwinc9ee1182009-06-25 22:49:55 +0000998// move inverse register
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000999def tMVN : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMVNr,
1000 "mvn", "\t$Rd, $Rm",
1001 [(set tGPR:$Rd, (not tGPR:$Rm))]>,
1002 T1DataProcessing<0b1111> {
1003 // A8.6.107
1004 bits<3> Rd;
1005 bits<3> Rm;
1006 let Inst{5-3} = Rm;
1007 let Inst{2-0} = Rd;
1008}
Evan Chenga8e29892007-01-19 07:51:42 +00001009
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001010// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001011let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +00001012def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +00001013 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001014 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001015 T1DataProcessing<0b1100> {
1016 // A8.6.114
1017 bits<3> dst;
1018 bits<3> rhs;
1019 let Inst{5-3} = rhs;
1020 let Inst{2-0} = dst;
1021}
Evan Chenga8e29892007-01-19 07:51:42 +00001022
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001023// Swaps
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001024def tREV : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1025 "rev", "\t$Rd, $Rm",
1026 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001027 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001028 T1Misc<{1,0,1,0,0,0,?}> {
1029 // A8.6.134
1030 bits<3> Rm;
1031 bits<3> Rd;
1032 let Inst{5-3} = Rm;
1033 let Inst{2-0} = Rd;
1034}
Evan Chenga8e29892007-01-19 07:51:42 +00001035
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001036def tREV16 : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1037 "rev16", "\t$Rd, $Rm",
1038 [(set tGPR:$Rd,
1039 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1040 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1041 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1042 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001043 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001044 T1Misc<{1,0,1,0,0,1,?}> {
1045 // A8.6.135
1046 bits<3> Rm;
1047 bits<3> Rd;
1048 let Inst{5-3} = Rm;
1049 let Inst{2-0} = Rd;
1050}
Evan Chenga8e29892007-01-19 07:51:42 +00001051
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001052def tREVSH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1053 "revsh", "\t$Rd, $Rm",
1054 [(set tGPR:$Rd,
Evan Cheng446c4282009-07-11 06:43:01 +00001055 (sext_inreg
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001056 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1057 (shl tGPR:$Rm, (i32 8))), i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001058 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001059 T1Misc<{1,0,1,0,1,1,?}> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001060 // A8.6.136
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001061 bits<3> Rm;
1062 bits<3> Rd;
1063 let Inst{5-3} = Rm;
1064 let Inst{2-0} = Rd;
1065}
Evan Cheng446c4282009-07-11 06:43:01 +00001066
David Goodwinc9ee1182009-06-25 22:49:55 +00001067// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +00001068def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +00001069 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001070 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001071 T1DataProcessing<0b0111> {
1072 // A8.6.139
1073 bits<3> rhs;
1074 bits<3> dst;
1075 let Inst{5-3} = rhs;
1076 let Inst{2-0} = dst;
1077}
Evan Cheng446c4282009-07-11 06:43:01 +00001078
1079// negate register
Bill Wendling5cbbf682010-11-29 01:00:43 +00001080def tRSB : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iALUi,
1081 "rsb", "\t$Rd, $Rn, #0",
1082 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>,
1083 T1DataProcessing<0b1001> {
1084 // A8.6.141
1085 bits<3> Rn;
1086 bits<3> Rd;
1087 let Inst{5-3} = Rn;
1088 let Inst{2-0} = Rd;
1089}
Evan Chenga8e29892007-01-19 07:51:42 +00001090
David Goodwinc9ee1182009-06-25 22:49:55 +00001091// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001092let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001093def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +00001094 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001095 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001096 T1DataProcessing<0b0110> {
1097 // A8.6.151
1098 bits<3> rhs;
1099 bits<3> dst;
1100 let Inst{5-3} = rhs;
1101 let Inst{2-0} = dst;
1102}
Evan Chenga8e29892007-01-19 07:51:42 +00001103
David Goodwinc9ee1182009-06-25 22:49:55 +00001104// Subtract immediate
Bill Wendling5cbbf682010-11-29 01:00:43 +00001105def tSUBi3 : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, i32imm:$imm3), IIC_iALUi,
1106 "sub", "\t$Rd, $Rn, $imm3",
1107 [(set tGPR:$Rd, (add tGPR:$Rn, imm0_7_neg:$imm3))]>,
1108 T1General<0b01111> {
1109 // A8.6.210 T1
1110 bits<3> imm3;
1111 bits<3> Rn;
1112 bits<3> Rd;
1113 let Inst{8-6} = imm3;
1114 let Inst{5-3} = Rn;
1115 let Inst{2-0} = Rd;
1116}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001117
David Goodwin5d598aa2009-08-19 18:00:44 +00001118def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +00001119 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001120 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001121 T1General<{1,1,1,?,?}> {
1122 // A8.6.210 T2
1123 bits<8> rhs;
1124 bits<3> dst;
1125 let Inst{10-8} = dst;
1126 let Inst{7-0} = rhs;
1127}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001128
David Goodwinc9ee1182009-06-25 22:49:55 +00001129// subtract register
Bill Wendling5cbbf682010-11-29 01:00:43 +00001130def tSUBrr : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
1131 "sub", "\t$Rd, $Rn, $Rm",
1132 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>,
1133 T1General<0b01101> {
1134 // A8.6.212
1135 bits<3> Rm;
1136 bits<3> Rn;
1137 bits<3> Rd;
1138 let Inst{8-6} = Rm;
1139 let Inst{5-3} = Rn;
1140 let Inst{2-0} = Rd;
1141}
David Goodwinc9ee1182009-06-25 22:49:55 +00001142
1143// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001144
David Goodwinc9ee1182009-06-25 22:49:55 +00001145// sign-extend byte
Bill Wendling5cbbf682010-11-29 01:00:43 +00001146def tSXTB : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1147 "sxtb", "\t$Rd, $Rm",
1148 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001149 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001150 T1Misc<{0,0,1,0,0,1,?}> {
1151 // A8.6.222
1152 bits<3> Rm;
1153 bits<3> Rd;
1154 let Inst{5-3} = Rm;
1155 let Inst{2-0} = Rd;
1156}
David Goodwinc9ee1182009-06-25 22:49:55 +00001157
1158// sign-extend short
Bill Wendling5cbbf682010-11-29 01:00:43 +00001159def tSXTH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1160 "sxth", "\t$Rd, $Rm",
1161 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001162 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001163 T1Misc<{0,0,1,0,0,0,?}> {
1164 // A8.6.224
1165 bits<3> Rm;
1166 bits<3> Rd;
1167 let Inst{5-3} = Rm;
1168 let Inst{2-0} = Rd;
1169}
Evan Chenga8e29892007-01-19 07:51:42 +00001170
David Goodwinc9ee1182009-06-25 22:49:55 +00001171// test
Gabor Greif007248b2010-09-14 20:47:43 +00001172let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling2f17bf22010-11-29 01:07:48 +00001173def tTST : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1174 "tst", "\t$Rn, $Rm",
1175 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>,
1176 T1DataProcessing<0b1000> {
1177 // A8.6.230
1178 bits<3> Rm;
1179 bits<3> Rn;
1180 let Inst{5-3} = Rm;
1181 let Inst{2-0} = Rn;
1182}
Evan Chenga8e29892007-01-19 07:51:42 +00001183
David Goodwinc9ee1182009-06-25 22:49:55 +00001184// zero-extend byte
Bill Wendling2f17bf22010-11-29 01:07:48 +00001185def tUXTB : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1186 "uxtb", "\t$Rd, $Rm",
1187 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001188 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling2f17bf22010-11-29 01:07:48 +00001189 T1Misc<{0,0,1,0,1,1,?}> {
1190 // A8.6.262
1191 bits<3> Rm;
1192 bits<3> Rd;
1193 let Inst{5-3} = Rm;
1194 let Inst{2-0} = Rd;
1195}
David Goodwinc9ee1182009-06-25 22:49:55 +00001196
1197// zero-extend short
Bill Wendling2f17bf22010-11-29 01:07:48 +00001198def tUXTH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1199 "uxth", "\t$Rd, $Rm",
1200 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001201 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling2f17bf22010-11-29 01:07:48 +00001202 T1Misc<{0,0,1,0,1,0,?}> {
1203 // A8.6.264
1204 bits<3> Rm;
1205 bits<3> Rd;
1206 let Inst{5-3} = Rm;
1207 let Inst{2-0} = Rd;
1208}
Evan Chenga8e29892007-01-19 07:51:42 +00001209
1210
Jim Grosbach80dc1162010-02-16 21:23:02 +00001211// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001212// Expanded after instruction selection into a branch sequence.
1213let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001214 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001215 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001216 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001217 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001218
Evan Cheng007ea272009-08-12 05:17:19 +00001219
1220// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001221let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001222def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001223 "mov", "\t$dst, $rhs", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001224 T1Special<{1,0,?,?}> {
1225 bits<4> rhs;
1226 bits<4> dst;
1227 let Inst{7} = dst{3};
1228 let Inst{6-3} = rhs;
1229 let Inst{2-0} = dst{2-0};
1230}
Evan Cheng007ea272009-08-12 05:17:19 +00001231
Evan Chengc4af4632010-11-17 20:13:28 +00001232let isMoveImm = 1 in
Jim Grosbach41527782010-02-09 19:51:37 +00001233def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +00001234 "mov", "\t$dst, $rhs", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001235 T1General<{1,0,0,?,?}> {
1236 bits<8> rhs;
1237 bits<3> dst;
1238 let Inst{10-8} = dst;
1239 let Inst{7-0} = rhs;
1240}
1241
Owen Andersonf523e472010-09-23 23:45:25 +00001242} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001243
Evan Chenga8e29892007-01-19 07:51:42 +00001244// tLEApcrel - Load a pc-relative address into a register without offending the
1245// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001246let neverHasSideEffects = 1, isReMaterializable = 1 in
Bill Wendling67077412010-11-30 00:18:30 +00001247def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1248 "adr${p}\t$Rd, #$label", []>,
1249 T1Encoding<{1,0,1,0,0,?}> {
1250 // A6.2 & A8.6.10
1251 bits<3> Rd;
1252 let Inst{10-8} = Rd;
1253 // FIXME: Add label encoding/fixup
1254}
Evan Chenga8e29892007-01-19 07:51:42 +00001255
Bill Wendling67077412010-11-30 00:18:30 +00001256def tLEApcrelJT : T1I<(outs tGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001257 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Bill Wendling67077412010-11-30 00:18:30 +00001258 IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>,
1259 T1Encoding<{1,0,1,0,0,?}> {
1260 // A6.2 & A8.6.10
1261 bits<3> Rd;
1262 let Inst{10-8} = Rd;
1263 // FIXME: Add label encoding/fixup
1264}
Evan Chengd85ac4d2007-01-27 02:29:45 +00001265
Evan Chenga8e29892007-01-19 07:51:42 +00001266//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001267// TLS Instructions
1268//
1269
1270// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001271let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1272def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1273 "bl\t__aeabi_read_tp",
1274 [(set R0, ARMthread_pointer)]> {
1275 // Encoding is 0xf7fffffe.
1276 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001277}
1278
Jim Grosbachd1228742009-12-01 18:10:36 +00001279// SJLJ Exception handling intrinsics
1280// eh_sjlj_setjmp() is an instruction sequence to store the return
1281// address and save #0 in R0 for the non-longjmp case.
1282// Since by its nature we may be coming from some other function to get
1283// here, and we're using the stack frame for the containing function to
1284// save/restore registers, we can't keep anything live in regs across
1285// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
1286// when we get here from a longjmp(). We force everthing out of registers
1287// except for our own input by listing the relevant registers in Defs. By
1288// doing so, we also cause the prologue/epilogue code to actively preserve
1289// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00001290// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001291let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1292 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1293def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1294 AddrModeNone, SizeSpecial, NoItinerary, "","",
1295 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001296
1297// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001298let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001299 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001300def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001301 AddrModeNone, SizeSpecial, IndexModeNone,
1302 Pseudo, NoItinerary, "", "",
1303 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1304 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001305
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001306//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001307// Non-Instruction Patterns
1308//
1309
Evan Cheng892837a2009-07-10 02:09:04 +00001310// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001311def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1312 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1313def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001314 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001315def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1316 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001317
1318// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001319def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1320 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1321def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1322 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1323def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1324 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001325
Evan Chenga8e29892007-01-19 07:51:42 +00001326// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001327def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1328def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001329
Evan Chengd85ac4d2007-01-27 02:29:45 +00001330// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001331def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1332 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001333
Evan Chenga8e29892007-01-19 07:51:42 +00001334// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001335def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001336 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001337def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001338 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001339
1340def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001341 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001342def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001343 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001344
1345// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001346def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1347 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1348def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1349 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001350
1351// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001352def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1353 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001354
Evan Chengb60c02e2007-01-26 19:13:16 +00001355// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001356def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1357def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1358def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001359
Evan Cheng0e87e232009-08-28 00:31:43 +00001360// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001361// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001362def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001363 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001364 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001365def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001366 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001367 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001368
Evan Cheng0e87e232009-08-28 00:31:43 +00001369def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1370 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1371def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1372 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001373
Evan Chenga8e29892007-01-19 07:51:42 +00001374// Large immediate handling.
1375
1376// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001377def : T1Pat<(i32 thumb_immshifted:$src),
1378 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1379 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001380
Evan Cheng9cb9e672009-06-27 02:26:13 +00001381def : T1Pat<(i32 imm0_255_comp:$src),
1382 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001383
1384// Pseudo instruction that combines ldr from constpool and add pc. This should
1385// be expanded into two instructions late to allow if-conversion and
1386// scheduling.
1387let isReMaterializable = 1 in
1388def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001389 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001390 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1391 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001392 Requires<[IsThumb, IsThumb1Only]>;