blob: f73da99e66b8b9084f0a3ba8c31398857864e239 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020098static const int chv_rates[] = { 162000, 202500, 210000, 216000,
99 243000, 270000, 324000, 405000,
100 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200101static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300102
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700103/**
104 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
105 * @intel_dp: DP struct
106 *
107 * If a CPU or PCH DP output is attached to an eDP panel, this function
108 * will return true, and false otherwise.
109 */
110static bool is_edp(struct intel_dp *intel_dp)
111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115}
116
Imre Deak68b4d822013-05-08 13:14:06 +0300117static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118{
Imre Deak68b4d822013-05-08 13:14:06 +0300119 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
120
121 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700122}
123
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127}
128
Chris Wilsonea5b2132010-08-04 13:50:23 +0100129static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300130static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100131static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300132static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300133static void vlv_steal_power_sequencer(struct drm_device *dev,
134 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200136static int
137intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700139 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140
141 switch (max_link_bw) {
142 case DP_LINK_BW_1_62:
143 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200144 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
148 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149 max_link_bw = DP_LINK_BW_1_62;
150 break;
151 }
152 return max_link_bw;
153}
154
Paulo Zanonieeb63242014-05-06 14:56:50 +0300155static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
156{
157 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
158 struct drm_device *dev = intel_dig_port->base.base.dev;
159 u8 source_max, sink_max;
160
161 source_max = 4;
162 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
163 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
164 source_max = 2;
165
166 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 return min(source_max, sink_max);
169}
170
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171/*
172 * The units on the numbers in the next two are... bizarre. Examples will
173 * make it clearer; this one parallels an example in the eDP spec.
174 *
175 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
176 *
177 * 270000 * 1 * 8 / 10 == 216000
178 *
179 * The actual data capacity of that configuration is 2.16Gbit/s, so the
180 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
181 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
182 * 119000. At 18bpp that's 2142000 kilobits per second.
183 *
184 * Thus the strange-looking division by 10 in intel_dp_link_required, to
185 * get the result in decakilobits instead of kilobits.
186 */
187
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188static int
Keith Packardc8982612012-01-25 08:16:25 -0800189intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400191 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192}
193
194static int
Dave Airliefe27d532010-06-30 11:46:17 +1000195intel_dp_max_data_rate(int max_link_clock, int max_lanes)
196{
197 return (max_link_clock * max_lanes * 8) / 10;
198}
199
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000200static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201intel_dp_mode_valid(struct drm_connector *connector,
202 struct drm_display_mode *mode)
203{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100204 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300205 struct intel_connector *intel_connector = to_intel_connector(connector);
206 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100207 int target_clock = mode->clock;
208 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209
Jani Nikuladd06f902012-10-19 14:51:50 +0300210 if (is_edp(intel_dp) && fixed_mode) {
211 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 return MODE_PANEL;
213
Jani Nikuladd06f902012-10-19 14:51:50 +0300214 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100215 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200216
217 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 }
219
Ville Syrjälä50fec212015-03-12 17:10:34 +0200220 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300221 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100222
223 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
224 mode_rate = intel_dp_link_required(target_clock, 18);
225
226 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200227 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700228
229 if (mode->clock < 10000)
230 return MODE_CLOCK_LOW;
231
Daniel Vetter0af78a22012-05-23 11:30:55 +0200232 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
233 return MODE_H_ILLEGAL;
234
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700235 return MODE_OK;
236}
237
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800238uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700239{
240 int i;
241 uint32_t v = 0;
242
243 if (src_bytes > 4)
244 src_bytes = 4;
245 for (i = 0; i < src_bytes; i++)
246 v |= ((uint32_t) src[i]) << ((3-i) * 8);
247 return v;
248}
249
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000250static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Jani Nikulabf13e812013-09-06 07:40:05 +0300293static void
294intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300295 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300296static void
297intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300298 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300299
Ville Syrjälä773538e82014-09-04 14:54:56 +0300300static void pps_lock(struct intel_dp *intel_dp)
301{
302 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
303 struct intel_encoder *encoder = &intel_dig_port->base;
304 struct drm_device *dev = encoder->base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum intel_display_power_domain power_domain;
307
308 /*
309 * See vlv_power_sequencer_reset() why we need
310 * a power domain reference here.
311 */
312 power_domain = intel_display_port_power_domain(encoder);
313 intel_display_power_get(dev_priv, power_domain);
314
315 mutex_lock(&dev_priv->pps_mutex);
316}
317
318static void pps_unlock(struct intel_dp *intel_dp)
319{
320 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
321 struct intel_encoder *encoder = &intel_dig_port->base;
322 struct drm_device *dev = encoder->base.dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324 enum intel_display_power_domain power_domain;
325
326 mutex_unlock(&dev_priv->pps_mutex);
327
328 power_domain = intel_display_port_power_domain(encoder);
329 intel_display_power_put(dev_priv, power_domain);
330}
331
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332static void
333vlv_power_sequencer_kick(struct intel_dp *intel_dp)
334{
335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
336 struct drm_device *dev = intel_dig_port->base.base.dev;
337 struct drm_i915_private *dev_priv = dev->dev_private;
338 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200339 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300340 uint32_t DP;
341
342 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
343 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
344 pipe_name(pipe), port_name(intel_dig_port->port)))
345 return;
346
347 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
348 pipe_name(pipe), port_name(intel_dig_port->port));
349
350 /* Preserve the BIOS-computed detected bit. This is
351 * supposed to be read-only.
352 */
353 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
354 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
355 DP |= DP_PORT_WIDTH(1);
356 DP |= DP_LINK_TRAIN_PAT_1;
357
358 if (IS_CHERRYVIEW(dev))
359 DP |= DP_PIPE_SELECT_CHV(pipe);
360 else if (pipe == PIPE_B)
361 DP |= DP_PIPEB_SELECT;
362
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
364
365 /*
366 * The DPLL for the pipe must be enabled for this to work.
367 * So enable temporarily it if it's not already enabled.
368 */
369 if (!pll_enabled)
370 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
371 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
372
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300373 /*
374 * Similar magic as in intel_dp_enable_port().
375 * We _must_ do this port enable + disable trick
376 * to make this power seqeuencer lock onto the port.
377 * Otherwise even VDD force bit won't work.
378 */
379 I915_WRITE(intel_dp->output_reg, DP);
380 POSTING_READ(intel_dp->output_reg);
381
382 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
383 POSTING_READ(intel_dp->output_reg);
384
385 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
386 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200387
388 if (!pll_enabled)
389 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300390}
391
Jani Nikulabf13e812013-09-06 07:40:05 +0300392static enum pipe
393vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
394{
395 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300396 struct drm_device *dev = intel_dig_port->base.base.dev;
397 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300398 struct intel_encoder *encoder;
399 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300400 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300402 lockdep_assert_held(&dev_priv->pps_mutex);
403
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300404 /* We should never land here with regular DP ports */
405 WARN_ON(!is_edp(intel_dp));
406
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300407 if (intel_dp->pps_pipe != INVALID_PIPE)
408 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300409
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410 /*
411 * We don't have power sequencer currently.
412 * Pick one that's not used by other ports.
413 */
414 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
415 base.head) {
416 struct intel_dp *tmp;
417
418 if (encoder->type != INTEL_OUTPUT_EDP)
419 continue;
420
421 tmp = enc_to_intel_dp(&encoder->base);
422
423 if (tmp->pps_pipe != INVALID_PIPE)
424 pipes &= ~(1 << tmp->pps_pipe);
425 }
426
427 /*
428 * Didn't find one. This should not happen since there
429 * are two power sequencers and up to two eDP ports.
430 */
431 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300432 pipe = PIPE_A;
433 else
434 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300435
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300436 vlv_steal_power_sequencer(dev, pipe);
437 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
439 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
440 pipe_name(intel_dp->pps_pipe),
441 port_name(intel_dig_port->port));
442
443 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300444 intel_dp_init_panel_power_sequencer(dev, intel_dp);
445 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300446
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300447 /*
448 * Even vdd force doesn't work until we've made
449 * the power sequencer lock in on the port.
450 */
451 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300452
453 return intel_dp->pps_pipe;
454}
455
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
457 enum pipe pipe);
458
459static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
460 enum pipe pipe)
461{
462 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
463}
464
465static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
468 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
469}
470
471static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
474 return true;
475}
476
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300477static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300478vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
479 enum port port,
480 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481{
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 enum pipe pipe;
483
Jani Nikulabf13e812013-09-06 07:40:05 +0300484 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
485 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
486 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487
488 if (port_sel != PANEL_PORT_SELECT_VLV(port))
489 continue;
490
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300491 if (!pipe_check(dev_priv, pipe))
492 continue;
493
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300494 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300495 }
496
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300497 return INVALID_PIPE;
498}
499
500static void
501vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
502{
503 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
504 struct drm_device *dev = intel_dig_port->base.base.dev;
505 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300506 enum port port = intel_dig_port->port;
507
508 lockdep_assert_held(&dev_priv->pps_mutex);
509
510 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300511 /* first pick one where the panel is on */
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_has_pp_on);
514 /* didn't find one? pick one where vdd is on */
515 if (intel_dp->pps_pipe == INVALID_PIPE)
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_vdd_on);
518 /* didn't find one? pick one with just the correct port */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300522
523 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
524 if (intel_dp->pps_pipe == INVALID_PIPE) {
525 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
526 port_name(port));
527 return;
528 }
529
530 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
531 port_name(port), pipe_name(intel_dp->pps_pipe));
532
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300533 intel_dp_init_panel_power_sequencer(dev, intel_dp);
534 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300535}
536
Ville Syrjälä773538e82014-09-04 14:54:56 +0300537void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
538{
539 struct drm_device *dev = dev_priv->dev;
540 struct intel_encoder *encoder;
541
542 if (WARN_ON(!IS_VALLEYVIEW(dev)))
543 return;
544
545 /*
546 * We can't grab pps_mutex here due to deadlock with power_domain
547 * mutex when power_domain functions are called while holding pps_mutex.
548 * That also means that in order to use pps_pipe the code needs to
549 * hold both a power domain reference and pps_mutex, and the power domain
550 * reference get/put must be done while _not_ holding pps_mutex.
551 * pps_{lock,unlock}() do these steps in the correct order, so one
552 * should use them always.
553 */
554
555 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
556 struct intel_dp *intel_dp;
557
558 if (encoder->type != INTEL_OUTPUT_EDP)
559 continue;
560
561 intel_dp = enc_to_intel_dp(&encoder->base);
562 intel_dp->pps_pipe = INVALID_PIPE;
563 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300564}
565
566static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
567{
568 struct drm_device *dev = intel_dp_to_dev(intel_dp);
569
570 if (HAS_PCH_SPLIT(dev))
571 return PCH_PP_CONTROL;
572 else
573 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
574}
575
576static u32 _pp_stat_reg(struct intel_dp *intel_dp)
577{
578 struct drm_device *dev = intel_dp_to_dev(intel_dp);
579
580 if (HAS_PCH_SPLIT(dev))
581 return PCH_PP_STATUS;
582 else
583 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
584}
585
Clint Taylor01527b32014-07-07 13:01:46 -0700586/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
587 This function only applicable when panel PM state is not to be tracked */
588static int edp_notify_handler(struct notifier_block *this, unsigned long code,
589 void *unused)
590{
591 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
592 edp_notifier);
593 struct drm_device *dev = intel_dp_to_dev(intel_dp);
594 struct drm_i915_private *dev_priv = dev->dev_private;
595 u32 pp_div;
596 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700597
598 if (!is_edp(intel_dp) || code != SYS_RESTART)
599 return 0;
600
Ville Syrjälä773538e82014-09-04 14:54:56 +0300601 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300602
Clint Taylor01527b32014-07-07 13:01:46 -0700603 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300604 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
605
Clint Taylor01527b32014-07-07 13:01:46 -0700606 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
607 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
608 pp_div = I915_READ(pp_div_reg);
609 pp_div &= PP_REFERENCE_DIVIDER_MASK;
610
611 /* 0x1F write to PP_DIV_REG sets max cycle delay */
612 I915_WRITE(pp_div_reg, pp_div | 0x1F);
613 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
614 msleep(intel_dp->panel_power_cycle_delay);
615 }
616
Ville Syrjälä773538e82014-09-04 14:54:56 +0300617 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300618
Clint Taylor01527b32014-07-07 13:01:46 -0700619 return 0;
620}
621
Daniel Vetter4be73782014-01-17 14:39:48 +0100622static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700623{
Paulo Zanoni30add222012-10-26 19:05:45 -0200624 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700625 struct drm_i915_private *dev_priv = dev->dev_private;
626
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300627 lockdep_assert_held(&dev_priv->pps_mutex);
628
Ville Syrjälä9a423562014-10-16 21:29:48 +0300629 if (IS_VALLEYVIEW(dev) &&
630 intel_dp->pps_pipe == INVALID_PIPE)
631 return false;
632
Jani Nikulabf13e812013-09-06 07:40:05 +0300633 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700634}
635
Daniel Vetter4be73782014-01-17 14:39:48 +0100636static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700637{
Paulo Zanoni30add222012-10-26 19:05:45 -0200638 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700639 struct drm_i915_private *dev_priv = dev->dev_private;
640
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300641 lockdep_assert_held(&dev_priv->pps_mutex);
642
Ville Syrjälä9a423562014-10-16 21:29:48 +0300643 if (IS_VALLEYVIEW(dev) &&
644 intel_dp->pps_pipe == INVALID_PIPE)
645 return false;
646
Ville Syrjälä773538e82014-09-04 14:54:56 +0300647 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700648}
649
Keith Packard9b984da2011-09-19 13:54:47 -0700650static void
651intel_dp_check_edp(struct intel_dp *intel_dp)
652{
Paulo Zanoni30add222012-10-26 19:05:45 -0200653 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700654 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700655
Keith Packard9b984da2011-09-19 13:54:47 -0700656 if (!is_edp(intel_dp))
657 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700658
Daniel Vetter4be73782014-01-17 14:39:48 +0100659 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700660 WARN(1, "eDP powered off while attempting aux channel communication.\n");
661 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300662 I915_READ(_pp_stat_reg(intel_dp)),
663 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700664 }
665}
666
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100667static uint32_t
668intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
669{
670 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
671 struct drm_device *dev = intel_dig_port->base.base.dev;
672 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300673 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100674 uint32_t status;
675 bool done;
676
Daniel Vetteref04f002012-12-01 21:03:59 +0100677#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100678 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300679 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300680 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100681 else
682 done = wait_for_atomic(C, 10) == 0;
683 if (!done)
684 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
685 has_aux_irq);
686#undef C
687
688 return status;
689}
690
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000691static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
692{
693 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
694 struct drm_device *dev = intel_dig_port->base.base.dev;
695
696 /*
697 * The clock divider is based off the hrawclk, and would like to run at
698 * 2MHz. So, take the hrawclk value and divide by 2 and use that
699 */
700 return index ? 0 : intel_hrawclk(dev) / 2;
701}
702
703static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
704{
705 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
706 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300707 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000708
709 if (index)
710 return 0;
711
712 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300713 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
714
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000715 } else {
716 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
717 }
718}
719
720static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300721{
722 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
723 struct drm_device *dev = intel_dig_port->base.base.dev;
724 struct drm_i915_private *dev_priv = dev->dev_private;
725
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000726 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100727 if (index)
728 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300729 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300730 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
731 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100732 switch (index) {
733 case 0: return 63;
734 case 1: return 72;
735 default: return 0;
736 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000737 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100738 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300739 }
740}
741
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000742static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
743{
744 return index ? 0 : 100;
745}
746
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000747static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
748{
749 /*
750 * SKL doesn't need us to program the AUX clock divider (Hardware will
751 * derive the clock from CDCLK automatically). We still implement the
752 * get_aux_clock_divider vfunc to plug-in into the existing code.
753 */
754 return index ? 0 : 1;
755}
756
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000757static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
758 bool has_aux_irq,
759 int send_bytes,
760 uint32_t aux_clock_divider)
761{
762 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
763 struct drm_device *dev = intel_dig_port->base.base.dev;
764 uint32_t precharge, timeout;
765
766 if (IS_GEN6(dev))
767 precharge = 3;
768 else
769 precharge = 5;
770
771 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
772 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
773 else
774 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
775
776 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000777 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000778 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000779 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000780 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
783 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000784 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000785}
786
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000787static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
788 bool has_aux_irq,
789 int send_bytes,
790 uint32_t unused)
791{
792 return DP_AUX_CH_CTL_SEND_BUSY |
793 DP_AUX_CH_CTL_DONE |
794 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
795 DP_AUX_CH_CTL_TIME_OUT_ERROR |
796 DP_AUX_CH_CTL_TIME_OUT_1600us |
797 DP_AUX_CH_CTL_RECEIVE_ERROR |
798 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
799 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
800}
801
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100803intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200804 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700805 uint8_t *recv, int recv_size)
806{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200807 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
808 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300810 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100812 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100813 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700814 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000815 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100816 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200817 bool vdd;
818
Ville Syrjälä773538e82014-09-04 14:54:56 +0300819 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300820
Ville Syrjälä72c35002014-08-18 22:16:00 +0300821 /*
822 * We will be called with VDD already enabled for dpcd/edid/oui reads.
823 * In such cases we want to leave VDD enabled and it's up to upper layers
824 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
825 * ourselves.
826 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300827 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100828
829 /* dp aux is extremely sensitive to irq latency, hence request the
830 * lowest possible wakeup latency and so prevent the cpu from going into
831 * deep sleep states.
832 */
833 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834
Keith Packard9b984da2011-09-19 13:54:47 -0700835 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800836
Paulo Zanonic67a4702013-08-19 13:18:09 -0300837 intel_aux_display_runtime_get(dev_priv);
838
Jesse Barnes11bee432011-08-01 15:02:20 -0700839 /* Try to wait for any previous AUX channel activity */
840 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100841 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700842 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
843 break;
844 msleep(1);
845 }
846
847 if (try == 3) {
848 WARN(1, "dp_aux_ch not started status 0x%08x\n",
849 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100850 ret = -EBUSY;
851 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100852 }
853
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300854 /* Only 5 data registers! */
855 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
856 ret = -E2BIG;
857 goto out;
858 }
859
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000860 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000861 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
862 has_aux_irq,
863 send_bytes,
864 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000865
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 /* Must try at least 3 times according to DP spec */
867 for (try = 0; try < 5; try++) {
868 /* Load the send data into the aux channel data registers */
869 for (i = 0; i < send_bytes; i += 4)
870 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800871 intel_dp_pack_aux(send + i,
872 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400873
Chris Wilsonbc866252013-07-21 16:00:03 +0100874 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000875 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100876
Chris Wilsonbc866252013-07-21 16:00:03 +0100877 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400878
Chris Wilsonbc866252013-07-21 16:00:03 +0100879 /* Clear done status and any errors */
880 I915_WRITE(ch_ctl,
881 status |
882 DP_AUX_CH_CTL_DONE |
883 DP_AUX_CH_CTL_TIME_OUT_ERROR |
884 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400885
Todd Previte74ebf292015-04-15 08:38:41 -0700886 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100887 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700888
889 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
890 * 400us delay required for errors and timeouts
891 * Timeout errors from the HW already meet this
892 * requirement so skip to next iteration
893 */
894 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
895 usleep_range(400, 500);
896 continue;
897 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100898 if (status & DP_AUX_CH_CTL_DONE)
899 break;
900 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100901 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902 break;
903 }
904
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700905 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700906 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100907 ret = -EBUSY;
908 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700909 }
910
911 /* Check for timeout or receive error.
912 * Timeouts occur when the sink is not connected
913 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700914 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700915 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100916 ret = -EIO;
917 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700918 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700919
920 /* Timeouts occur when the device isn't connected, so they're
921 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700922 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800923 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100924 ret = -ETIMEDOUT;
925 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700926 }
927
928 /* Unload any bytes sent back from the other side */
929 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
930 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700931 if (recv_bytes > recv_size)
932 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400933
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100934 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800935 intel_dp_unpack_aux(I915_READ(ch_data + i),
936 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100938 ret = recv_bytes;
939out:
940 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300941 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100942
Jani Nikula884f19e2014-03-14 16:51:14 +0200943 if (vdd)
944 edp_panel_vdd_off(intel_dp, false);
945
Ville Syrjälä773538e82014-09-04 14:54:56 +0300946 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300947
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100948 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700949}
950
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300951#define BARE_ADDRESS_SIZE 3
952#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200953static ssize_t
954intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200956 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
957 uint8_t txbuf[20], rxbuf[20];
958 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700959 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200961 txbuf[0] = (msg->request << 4) |
962 ((msg->address >> 16) & 0xf);
963 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200964 txbuf[2] = msg->address & 0xff;
965 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300966
Jani Nikula9d1a1032014-03-14 16:51:15 +0200967 switch (msg->request & ~DP_AUX_I2C_MOT) {
968 case DP_AUX_NATIVE_WRITE:
969 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300970 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200971 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200972
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 if (WARN_ON(txsize > 20))
974 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700975
Jani Nikula9d1a1032014-03-14 16:51:15 +0200976 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700977
Jani Nikula9d1a1032014-03-14 16:51:15 +0200978 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
979 if (ret > 0) {
980 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700981
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200982 if (ret > 1) {
983 /* Number of bytes written in a short write. */
984 ret = clamp_t(int, rxbuf[1], 0, msg->size);
985 } else {
986 /* Return payload size. */
987 ret = msg->size;
988 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700989 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200990 break;
991
992 case DP_AUX_NATIVE_READ:
993 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300994 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200995 rxsize = msg->size + 1;
996
997 if (WARN_ON(rxsize > 20))
998 return -E2BIG;
999
1000 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1001 if (ret > 0) {
1002 msg->reply = rxbuf[0] >> 4;
1003 /*
1004 * Assume happy day, and copy the data. The caller is
1005 * expected to check msg->reply before touching it.
1006 *
1007 * Return payload size.
1008 */
1009 ret--;
1010 memcpy(msg->buffer, rxbuf + 1, ret);
1011 }
1012 break;
1013
1014 default:
1015 ret = -EINVAL;
1016 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001018
Jani Nikula9d1a1032014-03-14 16:51:15 +02001019 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001020}
1021
Jani Nikula9d1a1032014-03-14 16:51:15 +02001022static void
1023intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001024{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001025 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001026 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1027 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001028 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001029 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001030
Jani Nikula33ad6622014-03-14 16:51:16 +02001031 switch (port) {
1032 case PORT_A:
1033 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001034 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001035 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001036 case PORT_B:
1037 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001038 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001039 break;
1040 case PORT_C:
1041 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001042 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001043 break;
1044 case PORT_D:
1045 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001046 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001047 break;
1048 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001049 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001050 }
1051
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001052 /*
1053 * The AUX_CTL register is usually DP_CTL + 0x10.
1054 *
1055 * On Haswell and Broadwell though:
1056 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1057 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1058 *
1059 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1060 */
1061 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001062 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001063
Jani Nikula0b998362014-03-14 16:51:17 +02001064 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001065 intel_dp->aux.dev = dev->dev;
1066 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001067
Jani Nikula0b998362014-03-14 16:51:17 +02001068 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1069 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001070
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001071 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001072 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001073 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001074 name, ret);
1075 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001076 }
David Flynn8316f332010-12-08 16:10:21 +00001077
Jani Nikula0b998362014-03-14 16:51:17 +02001078 ret = sysfs_create_link(&connector->base.kdev->kobj,
1079 &intel_dp->aux.ddc.dev.kobj,
1080 intel_dp->aux.ddc.dev.kobj.name);
1081 if (ret < 0) {
1082 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001083 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001084 }
1085}
1086
Imre Deak80f65de2014-02-11 17:12:49 +02001087static void
1088intel_dp_connector_unregister(struct intel_connector *intel_connector)
1089{
1090 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1091
Dave Airlie0e32b392014-05-02 14:02:48 +10001092 if (!intel_connector->mst_port)
1093 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1094 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001095 intel_connector_unregister(intel_connector);
1096}
1097
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001098static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301099skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001100{
1101 u32 ctrl1;
1102
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001103 memset(&pipe_config->dpll_hw_state, 0,
1104 sizeof(pipe_config->dpll_hw_state));
1105
Damien Lespiau5416d872014-11-14 17:24:33 +00001106 pipe_config->ddi_pll_sel = SKL_DPLL0;
1107 pipe_config->dpll_hw_state.cfgcr1 = 0;
1108 pipe_config->dpll_hw_state.cfgcr2 = 0;
1109
1110 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301111 switch (link_clock / 2) {
1112 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001113 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001114 SKL_DPLL0);
1115 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301116 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001117 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001118 SKL_DPLL0);
1119 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301120 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001121 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001122 SKL_DPLL0);
1123 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301124 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001125 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301126 SKL_DPLL0);
1127 break;
1128 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1129 results in CDCLK change. Need to handle the change of CDCLK by
1130 disabling pipes and re-enabling them */
1131 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001132 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301133 SKL_DPLL0);
1134 break;
1135 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001136 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301137 SKL_DPLL0);
1138 break;
1139
Damien Lespiau5416d872014-11-14 17:24:33 +00001140 }
1141 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1142}
1143
1144static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001145hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001146{
1147 switch (link_bw) {
1148 case DP_LINK_BW_1_62:
1149 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1150 break;
1151 case DP_LINK_BW_2_7:
1152 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1153 break;
1154 case DP_LINK_BW_5_4:
1155 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1156 break;
1157 }
1158}
1159
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301160static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001161intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301162{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001163 if (intel_dp->num_sink_rates) {
1164 *sink_rates = intel_dp->sink_rates;
1165 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301166 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001167
1168 *sink_rates = default_rates;
1169
1170 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301171}
1172
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301173static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001174intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301175{
Sonika Jindal64987fc2015-05-26 17:50:13 +05301176 if (IS_BROXTON(dev)) {
1177 *source_rates = bxt_rates;
1178 return ARRAY_SIZE(bxt_rates);
1179 } else if (IS_SKYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301180 *source_rates = skl_rates;
1181 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001182 } else if (IS_CHERRYVIEW(dev)) {
1183 *source_rates = chv_rates;
1184 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301185 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001186
1187 *source_rates = default_rates;
1188
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001189 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1190 /* WaDisableHBR2:skl */
1191 return (DP_LINK_BW_2_7 >> 3) + 1;
1192 else if (INTEL_INFO(dev)->gen >= 8 ||
1193 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1194 return (DP_LINK_BW_5_4 >> 3) + 1;
1195 else
1196 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301197}
1198
Daniel Vetter0e503382014-07-04 11:26:04 -03001199static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001200intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001201 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001202{
1203 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001204 const struct dp_link_dpll *divisor = NULL;
1205 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001206
1207 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001208 divisor = gen4_dpll;
1209 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001210 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001211 divisor = pch_dpll;
1212 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001213 } else if (IS_CHERRYVIEW(dev)) {
1214 divisor = chv_dpll;
1215 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001216 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001217 divisor = vlv_dpll;
1218 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001219 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001220
1221 if (divisor && count) {
1222 for (i = 0; i < count; i++) {
1223 if (link_bw == divisor[i].link_bw) {
1224 pipe_config->dpll = divisor[i].dpll;
1225 pipe_config->clock_set = true;
1226 break;
1227 }
1228 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001229 }
1230}
1231
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001232static int intersect_rates(const int *source_rates, int source_len,
1233 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001234 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301235{
1236 int i = 0, j = 0, k = 0;
1237
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301238 while (i < source_len && j < sink_len) {
1239 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001240 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1241 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001242 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301243 ++k;
1244 ++i;
1245 ++j;
1246 } else if (source_rates[i] < sink_rates[j]) {
1247 ++i;
1248 } else {
1249 ++j;
1250 }
1251 }
1252 return k;
1253}
1254
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001255static int intel_dp_common_rates(struct intel_dp *intel_dp,
1256 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001257{
1258 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1259 const int *source_rates, *sink_rates;
1260 int source_len, sink_len;
1261
1262 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1263 source_len = intel_dp_source_rates(dev, &source_rates);
1264
1265 return intersect_rates(source_rates, source_len,
1266 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001267 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001268}
1269
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001270static void snprintf_int_array(char *str, size_t len,
1271 const int *array, int nelem)
1272{
1273 int i;
1274
1275 str[0] = '\0';
1276
1277 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001278 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001279 if (r >= len)
1280 return;
1281 str += r;
1282 len -= r;
1283 }
1284}
1285
1286static void intel_dp_print_rates(struct intel_dp *intel_dp)
1287{
1288 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1289 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001290 int source_len, sink_len, common_len;
1291 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001292 char str[128]; /* FIXME: too big for stack? */
1293
1294 if ((drm_debug & DRM_UT_KMS) == 0)
1295 return;
1296
1297 source_len = intel_dp_source_rates(dev, &source_rates);
1298 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1299 DRM_DEBUG_KMS("source rates: %s\n", str);
1300
1301 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1302 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1303 DRM_DEBUG_KMS("sink rates: %s\n", str);
1304
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001305 common_len = intel_dp_common_rates(intel_dp, common_rates);
1306 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1307 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001308}
1309
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001310static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301311{
1312 int i = 0;
1313
1314 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1315 if (find == rates[i])
1316 break;
1317
1318 return i;
1319}
1320
Ville Syrjälä50fec212015-03-12 17:10:34 +02001321int
1322intel_dp_max_link_rate(struct intel_dp *intel_dp)
1323{
1324 int rates[DP_MAX_SUPPORTED_RATES] = {};
1325 int len;
1326
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001327 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001328 if (WARN_ON(len <= 0))
1329 return 162000;
1330
1331 return rates[rate_to_index(0, rates) - 1];
1332}
1333
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001334int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1335{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001336 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001337}
1338
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001339bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001340intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001341 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001342{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001343 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001344 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001345 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001346 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001347 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001348 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001349 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001350 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001351 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001352 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001353 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001354 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301355 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001356 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001357 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001358 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1359 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301360
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001361 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301362
1363 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001364 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301365
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001366 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001367
Imre Deakbc7d38a2013-05-16 14:40:36 +03001368 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001369 pipe_config->has_pch_encoder = true;
1370
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001371 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001372 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001373 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001374
Jani Nikuladd06f902012-10-19 14:51:50 +03001375 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1376 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1377 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001378
1379 if (INTEL_INFO(dev)->gen >= 9) {
1380 int ret;
1381 ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
1382 if (ret)
1383 return ret;
1384 }
1385
Jesse Barnes2dd24552013-04-25 12:55:01 -07001386 if (!HAS_PCH_SPLIT(dev))
1387 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1388 intel_connector->panel.fitting_mode);
1389 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001390 intel_pch_panel_fitting(intel_crtc, pipe_config,
1391 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001392 }
1393
Daniel Vettercb1793c2012-06-04 18:39:21 +02001394 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001395 return false;
1396
Daniel Vetter083f9562012-04-20 20:23:49 +02001397 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301398 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001399 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001400 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001401
Daniel Vetter36008362013-03-27 00:44:59 +01001402 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1403 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001404 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001405 if (is_edp(intel_dp)) {
1406 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1407 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1408 dev_priv->vbt.edp_bpp);
1409 bpp = dev_priv->vbt.edp_bpp;
1410 }
1411
Jani Nikula344c5bb2014-09-09 11:25:13 +03001412 /*
1413 * Use the maximum clock and number of lanes the eDP panel
1414 * advertizes being capable of. The panels are generally
1415 * designed to support only a single clock and lane
1416 * configuration, and typically these values correspond to the
1417 * native resolution of the panel.
1418 */
1419 min_lane_count = max_lane_count;
1420 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001421 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001422
Daniel Vetter36008362013-03-27 00:44:59 +01001423 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001424 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1425 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001426
Dave Airliec6930992014-07-14 11:04:39 +10001427 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301428 for (lane_count = min_lane_count;
1429 lane_count <= max_lane_count;
1430 lane_count <<= 1) {
1431
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001432 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001433 link_avail = intel_dp_max_data_rate(link_clock,
1434 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001435
Daniel Vetter36008362013-03-27 00:44:59 +01001436 if (mode_rate <= link_avail) {
1437 goto found;
1438 }
1439 }
1440 }
1441 }
1442
1443 return false;
1444
1445found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001446 if (intel_dp->color_range_auto) {
1447 /*
1448 * See:
1449 * CEA-861-E - 5.1 Default Encoding Parameters
1450 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1451 */
Thierry Reding18316c82012-12-20 15:41:44 +01001452 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001453 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1454 else
1455 intel_dp->color_range = 0;
1456 }
1457
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001458 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001459 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001460
Daniel Vetter36008362013-03-27 00:44:59 +01001461 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301462
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001463 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001464 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301465 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001466 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001467 } else {
1468 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001469 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001470 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301471 }
1472
Daniel Vetter657445f2013-05-04 10:09:18 +02001473 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001474 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001475
Daniel Vetter36008362013-03-27 00:44:59 +01001476 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1477 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001478 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001479 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1480 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001481
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001482 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001483 adjusted_mode->crtc_clock,
1484 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001485 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001486
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301487 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301488 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001489 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301490 intel_link_compute_m_n(bpp, lane_count,
1491 intel_connector->panel.downclock_mode->clock,
1492 pipe_config->port_clock,
1493 &pipe_config->dp_m2_n2);
1494 }
1495
Damien Lespiau5416d872014-11-14 17:24:33 +00001496 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001497 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301498 else if (IS_BROXTON(dev))
1499 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001500 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001501 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1502 else
1503 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001504
Daniel Vetter36008362013-03-27 00:44:59 +01001505 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001506}
1507
Daniel Vetter7c62a162013-06-01 17:16:20 +02001508static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001509{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001510 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1511 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1512 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001513 struct drm_i915_private *dev_priv = dev->dev_private;
1514 u32 dpa_ctl;
1515
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001516 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1517 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001518 dpa_ctl = I915_READ(DP_A);
1519 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1520
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001521 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001522 /* For a long time we've carried around a ILK-DevA w/a for the
1523 * 160MHz clock. If we're really unlucky, it's still required.
1524 */
1525 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001526 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001527 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001528 } else {
1529 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001530 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001531 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001532
Daniel Vetterea9b6002012-11-29 15:59:31 +01001533 I915_WRITE(DP_A, dpa_ctl);
1534
1535 POSTING_READ(DP_A);
1536 udelay(500);
1537}
1538
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001539static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001540{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001541 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001542 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001543 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001544 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001545 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001546 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001547
Keith Packard417e8222011-11-01 19:54:11 -07001548 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001549 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001550 *
1551 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001552 * SNB CPU
1553 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001554 * CPT PCH
1555 *
1556 * IBX PCH and CPU are the same for almost everything,
1557 * except that the CPU DP PLL is configured in this
1558 * register
1559 *
1560 * CPT PCH is quite different, having many bits moved
1561 * to the TRANS_DP_CTL register instead. That
1562 * configuration happens (oddly) in ironlake_pch_enable
1563 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001564
Keith Packard417e8222011-11-01 19:54:11 -07001565 /* Preserve the BIOS-computed detected bit. This is
1566 * supposed to be read-only.
1567 */
1568 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001569
Keith Packard417e8222011-11-01 19:54:11 -07001570 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001571 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001572 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001573
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001574 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001575 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001576
Keith Packard417e8222011-11-01 19:54:11 -07001577 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001578
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001579 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001580 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1581 intel_dp->DP |= DP_SYNC_HS_HIGH;
1582 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1583 intel_dp->DP |= DP_SYNC_VS_HIGH;
1584 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1585
Jani Nikula6aba5b62013-10-04 15:08:10 +03001586 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001587 intel_dp->DP |= DP_ENHANCED_FRAMING;
1588
Daniel Vetter7c62a162013-06-01 17:16:20 +02001589 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001590 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001591 u32 trans_dp;
1592
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001593 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001594
1595 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1596 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1597 trans_dp |= TRANS_DP_ENH_FRAMING;
1598 else
1599 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1600 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001601 } else {
Jesse Barnesb2634012013-03-28 09:55:40 -07001602 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001603 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001604
1605 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1606 intel_dp->DP |= DP_SYNC_HS_HIGH;
1607 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1608 intel_dp->DP |= DP_SYNC_VS_HIGH;
1609 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1610
Jani Nikula6aba5b62013-10-04 15:08:10 +03001611 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001612 intel_dp->DP |= DP_ENHANCED_FRAMING;
1613
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001614 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001615 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001616 else if (crtc->pipe == PIPE_B)
1617 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001618 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001619}
1620
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001621#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1622#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001623
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001624#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1625#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001626
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001627#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1628#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001629
Daniel Vetter4be73782014-01-17 14:39:48 +01001630static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001631 u32 mask,
1632 u32 value)
1633{
Paulo Zanoni30add222012-10-26 19:05:45 -02001634 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001635 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001636 u32 pp_stat_reg, pp_ctrl_reg;
1637
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001638 lockdep_assert_held(&dev_priv->pps_mutex);
1639
Jani Nikulabf13e812013-09-06 07:40:05 +03001640 pp_stat_reg = _pp_stat_reg(intel_dp);
1641 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001642
1643 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001644 mask, value,
1645 I915_READ(pp_stat_reg),
1646 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001647
Jesse Barnes453c5422013-03-28 09:55:41 -07001648 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001649 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001650 I915_READ(pp_stat_reg),
1651 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001652 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001653
1654 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001655}
1656
Daniel Vetter4be73782014-01-17 14:39:48 +01001657static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001658{
1659 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001660 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001661}
1662
Daniel Vetter4be73782014-01-17 14:39:48 +01001663static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001664{
Keith Packardbd943152011-09-18 23:09:52 -07001665 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001666 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001667}
Keith Packardbd943152011-09-18 23:09:52 -07001668
Daniel Vetter4be73782014-01-17 14:39:48 +01001669static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001670{
1671 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001672
1673 /* When we disable the VDD override bit last we have to do the manual
1674 * wait. */
1675 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1676 intel_dp->panel_power_cycle_delay);
1677
Daniel Vetter4be73782014-01-17 14:39:48 +01001678 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001679}
Keith Packardbd943152011-09-18 23:09:52 -07001680
Daniel Vetter4be73782014-01-17 14:39:48 +01001681static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001682{
1683 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1684 intel_dp->backlight_on_delay);
1685}
1686
Daniel Vetter4be73782014-01-17 14:39:48 +01001687static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001688{
1689 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1690 intel_dp->backlight_off_delay);
1691}
Keith Packard99ea7122011-11-01 19:57:50 -07001692
Keith Packard832dd3c2011-11-01 19:34:06 -07001693/* Read the current pp_control value, unlocking the register if it
1694 * is locked
1695 */
1696
Jesse Barnes453c5422013-03-28 09:55:41 -07001697static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001698{
Jesse Barnes453c5422013-03-28 09:55:41 -07001699 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1700 struct drm_i915_private *dev_priv = dev->dev_private;
1701 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001702
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001703 lockdep_assert_held(&dev_priv->pps_mutex);
1704
Jani Nikulabf13e812013-09-06 07:40:05 +03001705 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001706 control &= ~PANEL_UNLOCK_MASK;
1707 control |= PANEL_UNLOCK_REGS;
1708 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001709}
1710
Ville Syrjälä951468f2014-09-04 14:55:31 +03001711/*
1712 * Must be paired with edp_panel_vdd_off().
1713 * Must hold pps_mutex around the whole on/off sequence.
1714 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1715 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001716static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001717{
Paulo Zanoni30add222012-10-26 19:05:45 -02001718 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1720 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001721 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001722 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001723 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001724 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001725 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001726
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001727 lockdep_assert_held(&dev_priv->pps_mutex);
1728
Keith Packard97af61f572011-09-28 16:23:51 -07001729 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001730 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001731
Egbert Eich2c623c12014-11-25 12:54:57 +01001732 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001733 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001734
Daniel Vetter4be73782014-01-17 14:39:48 +01001735 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001736 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001737
Imre Deak4e6e1a52014-03-27 17:45:11 +02001738 power_domain = intel_display_port_power_domain(intel_encoder);
1739 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001740
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001741 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1742 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001743
Daniel Vetter4be73782014-01-17 14:39:48 +01001744 if (!edp_have_panel_power(intel_dp))
1745 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001746
Jesse Barnes453c5422013-03-28 09:55:41 -07001747 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001748 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001749
Jani Nikulabf13e812013-09-06 07:40:05 +03001750 pp_stat_reg = _pp_stat_reg(intel_dp);
1751 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001752
1753 I915_WRITE(pp_ctrl_reg, pp);
1754 POSTING_READ(pp_ctrl_reg);
1755 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1756 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001757 /*
1758 * If the panel wasn't on, delay before accessing aux channel
1759 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001760 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001761 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1762 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001763 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001764 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001765
1766 return need_to_disable;
1767}
1768
Ville Syrjälä951468f2014-09-04 14:55:31 +03001769/*
1770 * Must be paired with intel_edp_panel_vdd_off() or
1771 * intel_edp_panel_off().
1772 * Nested calls to these functions are not allowed since
1773 * we drop the lock. Caller must use some higher level
1774 * locking to prevent nested calls from other threads.
1775 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001776void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001777{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001778 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001779
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001780 if (!is_edp(intel_dp))
1781 return;
1782
Ville Syrjälä773538e82014-09-04 14:54:56 +03001783 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001784 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001785 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001786
Rob Clarke2c719b2014-12-15 13:56:32 -05001787 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001788 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001789}
1790
Daniel Vetter4be73782014-01-17 14:39:48 +01001791static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001792{
Paulo Zanoni30add222012-10-26 19:05:45 -02001793 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001794 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001795 struct intel_digital_port *intel_dig_port =
1796 dp_to_dig_port(intel_dp);
1797 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1798 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001799 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001800 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001801
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001802 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001803
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001804 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001805
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001806 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001807 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001808
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001809 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1810 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001811
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001812 pp = ironlake_get_pp_control(intel_dp);
1813 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001814
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001815 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1816 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001817
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001818 I915_WRITE(pp_ctrl_reg, pp);
1819 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001820
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001821 /* Make sure sequencer is idle before allowing subsequent activity */
1822 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1823 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001824
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001825 if ((pp & POWER_TARGET_ON) == 0)
1826 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001827
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001828 power_domain = intel_display_port_power_domain(intel_encoder);
1829 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001830}
1831
Daniel Vetter4be73782014-01-17 14:39:48 +01001832static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001833{
1834 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1835 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001836
Ville Syrjälä773538e82014-09-04 14:54:56 +03001837 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001838 if (!intel_dp->want_panel_vdd)
1839 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001840 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001841}
1842
Imre Deakaba86892014-07-30 15:57:31 +03001843static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1844{
1845 unsigned long delay;
1846
1847 /*
1848 * Queue the timer to fire a long time from now (relative to the power
1849 * down delay) to keep the panel power up across a sequence of
1850 * operations.
1851 */
1852 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1853 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1854}
1855
Ville Syrjälä951468f2014-09-04 14:55:31 +03001856/*
1857 * Must be paired with edp_panel_vdd_on().
1858 * Must hold pps_mutex around the whole on/off sequence.
1859 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1860 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001861static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001862{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001863 struct drm_i915_private *dev_priv =
1864 intel_dp_to_dev(intel_dp)->dev_private;
1865
1866 lockdep_assert_held(&dev_priv->pps_mutex);
1867
Keith Packard97af61f572011-09-28 16:23:51 -07001868 if (!is_edp(intel_dp))
1869 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001870
Rob Clarke2c719b2014-12-15 13:56:32 -05001871 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001872 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001873
Keith Packardbd943152011-09-18 23:09:52 -07001874 intel_dp->want_panel_vdd = false;
1875
Imre Deakaba86892014-07-30 15:57:31 +03001876 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001877 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001878 else
1879 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001880}
1881
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001882static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001883{
Paulo Zanoni30add222012-10-26 19:05:45 -02001884 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001885 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001886 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001887 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001888
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001889 lockdep_assert_held(&dev_priv->pps_mutex);
1890
Keith Packard97af61f572011-09-28 16:23:51 -07001891 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001892 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001893
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001894 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1895 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001896
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001897 if (WARN(edp_have_panel_power(intel_dp),
1898 "eDP port %c panel power already on\n",
1899 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001900 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001901
Daniel Vetter4be73782014-01-17 14:39:48 +01001902 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001903
Jani Nikulabf13e812013-09-06 07:40:05 +03001904 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001905 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001906 if (IS_GEN5(dev)) {
1907 /* ILK workaround: disable reset around power sequence */
1908 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001909 I915_WRITE(pp_ctrl_reg, pp);
1910 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001911 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001912
Keith Packard1c0ae802011-09-19 13:59:29 -07001913 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001914 if (!IS_GEN5(dev))
1915 pp |= PANEL_POWER_RESET;
1916
Jesse Barnes453c5422013-03-28 09:55:41 -07001917 I915_WRITE(pp_ctrl_reg, pp);
1918 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001919
Daniel Vetter4be73782014-01-17 14:39:48 +01001920 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001921 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001922
Keith Packard05ce1a42011-09-29 16:33:01 -07001923 if (IS_GEN5(dev)) {
1924 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001925 I915_WRITE(pp_ctrl_reg, pp);
1926 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001927 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001928}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001929
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001930void intel_edp_panel_on(struct intel_dp *intel_dp)
1931{
1932 if (!is_edp(intel_dp))
1933 return;
1934
1935 pps_lock(intel_dp);
1936 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001937 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001938}
1939
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001940
1941static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001942{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001943 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1944 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001945 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001946 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001947 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001948 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001949 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001950
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001951 lockdep_assert_held(&dev_priv->pps_mutex);
1952
Keith Packard97af61f572011-09-28 16:23:51 -07001953 if (!is_edp(intel_dp))
1954 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001955
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001956 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1957 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001958
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001959 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1960 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001961
Jesse Barnes453c5422013-03-28 09:55:41 -07001962 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001963 /* We need to switch off panel power _and_ force vdd, for otherwise some
1964 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001965 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1966 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001967
Jani Nikulabf13e812013-09-06 07:40:05 +03001968 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001969
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001970 intel_dp->want_panel_vdd = false;
1971
Jesse Barnes453c5422013-03-28 09:55:41 -07001972 I915_WRITE(pp_ctrl_reg, pp);
1973 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001974
Paulo Zanonidce56b32013-12-19 14:29:40 -02001975 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001976 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001977
1978 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001979 power_domain = intel_display_port_power_domain(intel_encoder);
1980 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001981}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001982
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001983void intel_edp_panel_off(struct intel_dp *intel_dp)
1984{
1985 if (!is_edp(intel_dp))
1986 return;
1987
1988 pps_lock(intel_dp);
1989 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001990 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001991}
1992
Jani Nikula1250d102014-08-12 17:11:39 +03001993/* Enable backlight in the panel power control. */
1994static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001995{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001996 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1997 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002000 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002001
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002002 /*
2003 * If we enable the backlight right away following a panel power
2004 * on, we may see slight flicker as the panel syncs with the eDP
2005 * link. So delay a bit to make sure the image is solid before
2006 * allowing it to appear.
2007 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002008 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002009
Ville Syrjälä773538e82014-09-04 14:54:56 +03002010 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002011
Jesse Barnes453c5422013-03-28 09:55:41 -07002012 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002013 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002014
Jani Nikulabf13e812013-09-06 07:40:05 +03002015 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002016
2017 I915_WRITE(pp_ctrl_reg, pp);
2018 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002019
Ville Syrjälä773538e82014-09-04 14:54:56 +03002020 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002021}
2022
Jani Nikula1250d102014-08-12 17:11:39 +03002023/* Enable backlight PWM and backlight PP control. */
2024void intel_edp_backlight_on(struct intel_dp *intel_dp)
2025{
2026 if (!is_edp(intel_dp))
2027 return;
2028
2029 DRM_DEBUG_KMS("\n");
2030
2031 intel_panel_enable_backlight(intel_dp->attached_connector);
2032 _intel_edp_backlight_on(intel_dp);
2033}
2034
2035/* Disable backlight in the panel power control. */
2036static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002037{
Paulo Zanoni30add222012-10-26 19:05:45 -02002038 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002039 struct drm_i915_private *dev_priv = dev->dev_private;
2040 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002041 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002042
Keith Packardf01eca22011-09-28 16:48:10 -07002043 if (!is_edp(intel_dp))
2044 return;
2045
Ville Syrjälä773538e82014-09-04 14:54:56 +03002046 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002047
Jesse Barnes453c5422013-03-28 09:55:41 -07002048 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002049 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002050
Jani Nikulabf13e812013-09-06 07:40:05 +03002051 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002052
2053 I915_WRITE(pp_ctrl_reg, pp);
2054 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002055
Ville Syrjälä773538e82014-09-04 14:54:56 +03002056 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002057
Paulo Zanonidce56b32013-12-19 14:29:40 -02002058 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002059 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002060}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002061
Jani Nikula1250d102014-08-12 17:11:39 +03002062/* Disable backlight PP control and backlight PWM. */
2063void intel_edp_backlight_off(struct intel_dp *intel_dp)
2064{
2065 if (!is_edp(intel_dp))
2066 return;
2067
2068 DRM_DEBUG_KMS("\n");
2069
2070 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002071 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002072}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002073
Jani Nikula73580fb72014-08-12 17:11:41 +03002074/*
2075 * Hook for controlling the panel power control backlight through the bl_power
2076 * sysfs attribute. Take care to handle multiple calls.
2077 */
2078static void intel_edp_backlight_power(struct intel_connector *connector,
2079 bool enable)
2080{
2081 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002082 bool is_enabled;
2083
Ville Syrjälä773538e82014-09-04 14:54:56 +03002084 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002085 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002086 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002087
2088 if (is_enabled == enable)
2089 return;
2090
Jani Nikula23ba9372014-08-27 14:08:43 +03002091 DRM_DEBUG_KMS("panel power control backlight %s\n",
2092 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002093
2094 if (enable)
2095 _intel_edp_backlight_on(intel_dp);
2096 else
2097 _intel_edp_backlight_off(intel_dp);
2098}
2099
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002100static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002101{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002102 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2103 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2104 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002105 struct drm_i915_private *dev_priv = dev->dev_private;
2106 u32 dpa_ctl;
2107
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002108 assert_pipe_disabled(dev_priv,
2109 to_intel_crtc(crtc)->pipe);
2110
Jesse Barnesd240f202010-08-13 15:43:26 -07002111 DRM_DEBUG_KMS("\n");
2112 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002113 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2114 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2115
2116 /* We don't adjust intel_dp->DP while tearing down the link, to
2117 * facilitate link retraining (e.g. after hotplug). Hence clear all
2118 * enable bits here to ensure that we don't enable too much. */
2119 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2120 intel_dp->DP |= DP_PLL_ENABLE;
2121 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002122 POSTING_READ(DP_A);
2123 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002124}
2125
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002126static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002127{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002128 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2129 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2130 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 u32 dpa_ctl;
2133
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002134 assert_pipe_disabled(dev_priv,
2135 to_intel_crtc(crtc)->pipe);
2136
Jesse Barnesd240f202010-08-13 15:43:26 -07002137 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002138 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2139 "dp pll off, should be on\n");
2140 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2141
2142 /* We can't rely on the value tracked for the DP register in
2143 * intel_dp->DP because link_down must not change that (otherwise link
2144 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002145 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002146 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002147 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002148 udelay(200);
2149}
2150
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002151/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002152void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002153{
2154 int ret, i;
2155
2156 /* Should have a valid DPCD by this point */
2157 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2158 return;
2159
2160 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002161 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2162 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002163 } else {
2164 /*
2165 * When turning on, we need to retry for 1ms to give the sink
2166 * time to wake up.
2167 */
2168 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002169 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2170 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002171 if (ret == 1)
2172 break;
2173 msleep(1);
2174 }
2175 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002176
2177 if (ret != 1)
2178 DRM_DEBUG_KMS("failed to %s sink power state\n",
2179 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002180}
2181
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002182static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2183 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002184{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002185 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002186 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002187 struct drm_device *dev = encoder->base.dev;
2188 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002189 enum intel_display_power_domain power_domain;
2190 u32 tmp;
2191
2192 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002193 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002194 return false;
2195
2196 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002197
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002198 if (!(tmp & DP_PORT_EN))
2199 return false;
2200
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002201 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002202 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002203 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002204 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002205
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002206 for_each_pipe(dev_priv, p) {
2207 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2208 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2209 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002210 return true;
2211 }
2212 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002213
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002214 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2215 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002216 } else if (IS_CHERRYVIEW(dev)) {
2217 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2218 } else {
2219 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002220 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002221
2222 return true;
2223}
2224
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002225static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002226 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002227{
2228 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002229 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002230 struct drm_device *dev = encoder->base.dev;
2231 struct drm_i915_private *dev_priv = dev->dev_private;
2232 enum port port = dp_to_dig_port(intel_dp)->port;
2233 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002234 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002235
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002236 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002237
2238 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002239
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002240 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002241 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2242 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2243 flags |= DRM_MODE_FLAG_PHSYNC;
2244 else
2245 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002246
Xiong Zhang63000ef2013-06-28 12:59:06 +08002247 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2248 flags |= DRM_MODE_FLAG_PVSYNC;
2249 else
2250 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002251 } else {
2252 if (tmp & DP_SYNC_HS_HIGH)
2253 flags |= DRM_MODE_FLAG_PHSYNC;
2254 else
2255 flags |= DRM_MODE_FLAG_NHSYNC;
2256
2257 if (tmp & DP_SYNC_VS_HIGH)
2258 flags |= DRM_MODE_FLAG_PVSYNC;
2259 else
2260 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002261 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002262
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002263 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002264
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002265 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2266 tmp & DP_COLOR_RANGE_16_235)
2267 pipe_config->limited_color_range = true;
2268
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002269 pipe_config->has_dp_encoder = true;
2270
2271 intel_dp_get_m_n(crtc, pipe_config);
2272
Ville Syrjälä18442d02013-09-13 16:00:08 +03002273 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002274 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2275 pipe_config->port_clock = 162000;
2276 else
2277 pipe_config->port_clock = 270000;
2278 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002279
2280 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2281 &pipe_config->dp_m_n);
2282
2283 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2284 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2285
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002286 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002287
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002288 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2289 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2290 /*
2291 * This is a big fat ugly hack.
2292 *
2293 * Some machines in UEFI boot mode provide us a VBT that has 18
2294 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2295 * unknown we fail to light up. Yet the same BIOS boots up with
2296 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2297 * max, not what it tells us to use.
2298 *
2299 * Note: This will still be broken if the eDP panel is not lit
2300 * up by the BIOS, and thus we can't get the mode at module
2301 * load.
2302 */
2303 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2304 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2305 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2306 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002307}
2308
Daniel Vettere8cb4552012-07-01 13:05:48 +02002309static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002310{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002311 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002312 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002313 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2314
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002315 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002316 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002317
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002318 if (HAS_PSR(dev) && !HAS_DDI(dev))
2319 intel_psr_disable(intel_dp);
2320
Daniel Vetter6cb49832012-05-20 17:14:50 +02002321 /* Make sure the panel is off before trying to change the mode. But also
2322 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002323 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002324 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002325 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002326 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002327
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002328 /* disable the port before the pipe on g4x */
2329 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002330 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002331}
2332
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002333static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002334{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002335 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002336 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002337
Ville Syrjälä49277c32014-03-31 18:21:26 +03002338 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002339 if (port == PORT_A)
2340 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002341}
2342
2343static void vlv_post_disable_dp(struct intel_encoder *encoder)
2344{
2345 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2346
2347 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002348}
2349
Ville Syrjälä580d3812014-04-09 13:29:00 +03002350static void chv_post_disable_dp(struct intel_encoder *encoder)
2351{
2352 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2353 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2354 struct drm_device *dev = encoder->base.dev;
2355 struct drm_i915_private *dev_priv = dev->dev_private;
2356 struct intel_crtc *intel_crtc =
2357 to_intel_crtc(encoder->base.crtc);
2358 enum dpio_channel ch = vlv_dport_to_channel(dport);
2359 enum pipe pipe = intel_crtc->pipe;
2360 u32 val;
2361
2362 intel_dp_link_down(intel_dp);
2363
Ville Syrjäläa5805162015-05-26 20:42:30 +03002364 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002365
2366 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002367 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002368 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002369 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002370
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002371 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2372 val |= CHV_PCS_REQ_SOFTRESET_EN;
2373 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2374
2375 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002376 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002377 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2378
2379 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2380 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2381 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002382
Ville Syrjäläa5805162015-05-26 20:42:30 +03002383 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002384}
2385
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002386static void
2387_intel_dp_set_link_train(struct intel_dp *intel_dp,
2388 uint32_t *DP,
2389 uint8_t dp_train_pat)
2390{
2391 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2392 struct drm_device *dev = intel_dig_port->base.base.dev;
2393 struct drm_i915_private *dev_priv = dev->dev_private;
2394 enum port port = intel_dig_port->port;
2395
2396 if (HAS_DDI(dev)) {
2397 uint32_t temp = I915_READ(DP_TP_CTL(port));
2398
2399 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2400 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2401 else
2402 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2403
2404 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2405 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2406 case DP_TRAINING_PATTERN_DISABLE:
2407 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2408
2409 break;
2410 case DP_TRAINING_PATTERN_1:
2411 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2412 break;
2413 case DP_TRAINING_PATTERN_2:
2414 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2415 break;
2416 case DP_TRAINING_PATTERN_3:
2417 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2418 break;
2419 }
2420 I915_WRITE(DP_TP_CTL(port), temp);
2421
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002422 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2423 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002424 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2425
2426 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2427 case DP_TRAINING_PATTERN_DISABLE:
2428 *DP |= DP_LINK_TRAIN_OFF_CPT;
2429 break;
2430 case DP_TRAINING_PATTERN_1:
2431 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2432 break;
2433 case DP_TRAINING_PATTERN_2:
2434 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2435 break;
2436 case DP_TRAINING_PATTERN_3:
2437 DRM_ERROR("DP training pattern 3 not supported\n");
2438 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2439 break;
2440 }
2441
2442 } else {
2443 if (IS_CHERRYVIEW(dev))
2444 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2445 else
2446 *DP &= ~DP_LINK_TRAIN_MASK;
2447
2448 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2449 case DP_TRAINING_PATTERN_DISABLE:
2450 *DP |= DP_LINK_TRAIN_OFF;
2451 break;
2452 case DP_TRAINING_PATTERN_1:
2453 *DP |= DP_LINK_TRAIN_PAT_1;
2454 break;
2455 case DP_TRAINING_PATTERN_2:
2456 *DP |= DP_LINK_TRAIN_PAT_2;
2457 break;
2458 case DP_TRAINING_PATTERN_3:
2459 if (IS_CHERRYVIEW(dev)) {
2460 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2461 } else {
2462 DRM_ERROR("DP training pattern 3 not supported\n");
2463 *DP |= DP_LINK_TRAIN_PAT_2;
2464 }
2465 break;
2466 }
2467 }
2468}
2469
2470static void intel_dp_enable_port(struct intel_dp *intel_dp)
2471{
2472 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2473 struct drm_i915_private *dev_priv = dev->dev_private;
2474
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002475 /* enable with pattern 1 (as per spec) */
2476 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2477 DP_TRAINING_PATTERN_1);
2478
2479 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2480 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002481
2482 /*
2483 * Magic for VLV/CHV. We _must_ first set up the register
2484 * without actually enabling the port, and then do another
2485 * write to enable the port. Otherwise link training will
2486 * fail when the power sequencer is freshly used for this port.
2487 */
2488 intel_dp->DP |= DP_PORT_EN;
2489
2490 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2491 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002492}
2493
Daniel Vettere8cb4552012-07-01 13:05:48 +02002494static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002495{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002496 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2497 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002498 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002499 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002500 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002501 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002502
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002503 if (WARN_ON(dp_reg & DP_PORT_EN))
2504 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002505
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002506 pps_lock(intel_dp);
2507
2508 if (IS_VALLEYVIEW(dev))
2509 vlv_init_panel_power_sequencer(intel_dp);
2510
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002511 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002512
2513 edp_panel_vdd_on(intel_dp);
2514 edp_panel_on(intel_dp);
2515 edp_panel_vdd_off(intel_dp, true);
2516
2517 pps_unlock(intel_dp);
2518
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002519 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002520 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2521 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002522
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002523 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2524 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002525 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002526 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002527
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002528 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002529 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2530 pipe_name(crtc->pipe));
2531 intel_audio_codec_enable(encoder);
2532 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002533}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002534
Jani Nikulaecff4f32013-09-06 07:38:29 +03002535static void g4x_enable_dp(struct intel_encoder *encoder)
2536{
Jani Nikula828f5c62013-09-05 16:44:45 +03002537 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2538
Jani Nikulaecff4f32013-09-06 07:38:29 +03002539 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002540 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002541}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002542
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002543static void vlv_enable_dp(struct intel_encoder *encoder)
2544{
Jani Nikula828f5c62013-09-05 16:44:45 +03002545 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2546
Daniel Vetter4be73782014-01-17 14:39:48 +01002547 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002548 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002549}
2550
Jani Nikulaecff4f32013-09-06 07:38:29 +03002551static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002552{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002553 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002554 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002555
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002556 intel_dp_prepare(encoder);
2557
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002558 /* Only ilk+ has port A */
2559 if (dport->port == PORT_A) {
2560 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002561 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002562 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002563}
2564
Ville Syrjälä83b84592014-10-16 21:29:51 +03002565static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2566{
2567 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2568 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2569 enum pipe pipe = intel_dp->pps_pipe;
2570 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2571
2572 edp_panel_vdd_off_sync(intel_dp);
2573
2574 /*
2575 * VLV seems to get confused when multiple power seqeuencers
2576 * have the same port selected (even if only one has power/vdd
2577 * enabled). The failure manifests as vlv_wait_port_ready() failing
2578 * CHV on the other hand doesn't seem to mind having the same port
2579 * selected in multiple power seqeuencers, but let's clear the
2580 * port select always when logically disconnecting a power sequencer
2581 * from a port.
2582 */
2583 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2584 pipe_name(pipe), port_name(intel_dig_port->port));
2585 I915_WRITE(pp_on_reg, 0);
2586 POSTING_READ(pp_on_reg);
2587
2588 intel_dp->pps_pipe = INVALID_PIPE;
2589}
2590
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002591static void vlv_steal_power_sequencer(struct drm_device *dev,
2592 enum pipe pipe)
2593{
2594 struct drm_i915_private *dev_priv = dev->dev_private;
2595 struct intel_encoder *encoder;
2596
2597 lockdep_assert_held(&dev_priv->pps_mutex);
2598
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002599 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2600 return;
2601
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002602 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2603 base.head) {
2604 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002605 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002606
2607 if (encoder->type != INTEL_OUTPUT_EDP)
2608 continue;
2609
2610 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002611 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002612
2613 if (intel_dp->pps_pipe != pipe)
2614 continue;
2615
2616 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002617 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002618
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002619 WARN(encoder->connectors_active,
2620 "stealing pipe %c power sequencer from active eDP port %c\n",
2621 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002622
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002623 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002624 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002625 }
2626}
2627
2628static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2629{
2630 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2631 struct intel_encoder *encoder = &intel_dig_port->base;
2632 struct drm_device *dev = encoder->base.dev;
2633 struct drm_i915_private *dev_priv = dev->dev_private;
2634 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002635
2636 lockdep_assert_held(&dev_priv->pps_mutex);
2637
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002638 if (!is_edp(intel_dp))
2639 return;
2640
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002641 if (intel_dp->pps_pipe == crtc->pipe)
2642 return;
2643
2644 /*
2645 * If another power sequencer was being used on this
2646 * port previously make sure to turn off vdd there while
2647 * we still have control of it.
2648 */
2649 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002650 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002651
2652 /*
2653 * We may be stealing the power
2654 * sequencer from another port.
2655 */
2656 vlv_steal_power_sequencer(dev, crtc->pipe);
2657
2658 /* now it's all ours */
2659 intel_dp->pps_pipe = crtc->pipe;
2660
2661 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2662 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2663
2664 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002665 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2666 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002667}
2668
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002669static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2670{
2671 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2672 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002673 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002674 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002675 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002676 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002677 int pipe = intel_crtc->pipe;
2678 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002679
Ville Syrjäläa5805162015-05-26 20:42:30 +03002680 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002681
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002682 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002683 val = 0;
2684 if (pipe)
2685 val |= (1<<21);
2686 else
2687 val &= ~(1<<21);
2688 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002689 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2690 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2691 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002692
Ville Syrjäläa5805162015-05-26 20:42:30 +03002693 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002694
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002695 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002696}
2697
Jani Nikulaecff4f32013-09-06 07:38:29 +03002698static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002699{
2700 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2701 struct drm_device *dev = encoder->base.dev;
2702 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002703 struct intel_crtc *intel_crtc =
2704 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002705 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002706 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002707
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002708 intel_dp_prepare(encoder);
2709
Jesse Barnes89b667f2013-04-18 14:51:36 -07002710 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002711 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002712 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002713 DPIO_PCS_TX_LANE2_RESET |
2714 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002715 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002716 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2717 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2718 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2719 DPIO_PCS_CLK_SOFT_RESET);
2720
2721 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002722 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2723 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2724 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002725 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002726}
2727
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002728static void chv_pre_enable_dp(struct intel_encoder *encoder)
2729{
2730 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2731 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2732 struct drm_device *dev = encoder->base.dev;
2733 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002734 struct intel_crtc *intel_crtc =
2735 to_intel_crtc(encoder->base.crtc);
2736 enum dpio_channel ch = vlv_dport_to_channel(dport);
2737 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002738 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002739 u32 val;
2740
Ville Syrjäläa5805162015-05-26 20:42:30 +03002741 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002742
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002743 /* allow hardware to manage TX FIFO reset source */
2744 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2745 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2746 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2747
2748 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2749 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2750 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2751
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002752 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002753 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002754 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002755 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002756
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002757 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2758 val |= CHV_PCS_REQ_SOFTRESET_EN;
2759 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2760
2761 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002762 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002763 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2764
2765 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2766 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2767 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002768
2769 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002770 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002771 /* Set the upar bit */
2772 data = (i == 1) ? 0x0 : 0x1;
2773 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2774 data << DPIO_UPAR_SHIFT);
2775 }
2776
2777 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002778 if (intel_crtc->config->port_clock > 270000)
2779 stagger = 0x18;
2780 else if (intel_crtc->config->port_clock > 135000)
2781 stagger = 0xd;
2782 else if (intel_crtc->config->port_clock > 67500)
2783 stagger = 0x7;
2784 else if (intel_crtc->config->port_clock > 33750)
2785 stagger = 0x4;
2786 else
2787 stagger = 0x2;
2788
2789 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2790 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2791 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2792
2793 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2794 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2795 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2796
2797 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2798 DPIO_LANESTAGGER_STRAP(stagger) |
2799 DPIO_LANESTAGGER_STRAP_OVRD |
2800 DPIO_TX1_STAGGER_MASK(0x1f) |
2801 DPIO_TX1_STAGGER_MULT(6) |
2802 DPIO_TX2_STAGGER_MULT(0));
2803
2804 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2805 DPIO_LANESTAGGER_STRAP(stagger) |
2806 DPIO_LANESTAGGER_STRAP_OVRD |
2807 DPIO_TX1_STAGGER_MASK(0x1f) |
2808 DPIO_TX1_STAGGER_MULT(7) |
2809 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002810
Ville Syrjäläa5805162015-05-26 20:42:30 +03002811 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002812
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002813 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002814}
2815
Ville Syrjälä9197c882014-04-09 13:29:05 +03002816static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2817{
2818 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2819 struct drm_device *dev = encoder->base.dev;
2820 struct drm_i915_private *dev_priv = dev->dev_private;
2821 struct intel_crtc *intel_crtc =
2822 to_intel_crtc(encoder->base.crtc);
2823 enum dpio_channel ch = vlv_dport_to_channel(dport);
2824 enum pipe pipe = intel_crtc->pipe;
2825 u32 val;
2826
Ville Syrjälä625695f2014-06-28 02:04:02 +03002827 intel_dp_prepare(encoder);
2828
Ville Syrjäläa5805162015-05-26 20:42:30 +03002829 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002830
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002831 /* program left/right clock distribution */
2832 if (pipe != PIPE_B) {
2833 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2834 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2835 if (ch == DPIO_CH0)
2836 val |= CHV_BUFLEFTENA1_FORCE;
2837 if (ch == DPIO_CH1)
2838 val |= CHV_BUFRIGHTENA1_FORCE;
2839 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2840 } else {
2841 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2842 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2843 if (ch == DPIO_CH0)
2844 val |= CHV_BUFLEFTENA2_FORCE;
2845 if (ch == DPIO_CH1)
2846 val |= CHV_BUFRIGHTENA2_FORCE;
2847 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2848 }
2849
Ville Syrjälä9197c882014-04-09 13:29:05 +03002850 /* program clock channel usage */
2851 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2852 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2853 if (pipe != PIPE_B)
2854 val &= ~CHV_PCS_USEDCLKCHANNEL;
2855 else
2856 val |= CHV_PCS_USEDCLKCHANNEL;
2857 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2858
2859 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2860 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2861 if (pipe != PIPE_B)
2862 val &= ~CHV_PCS_USEDCLKCHANNEL;
2863 else
2864 val |= CHV_PCS_USEDCLKCHANNEL;
2865 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2866
2867 /*
2868 * This a a bit weird since generally CL
2869 * matches the pipe, but here we need to
2870 * pick the CL based on the port.
2871 */
2872 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2873 if (pipe != PIPE_B)
2874 val &= ~CHV_CMN_USEDCLKCHANNEL;
2875 else
2876 val |= CHV_CMN_USEDCLKCHANNEL;
2877 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2878
Ville Syrjäläa5805162015-05-26 20:42:30 +03002879 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002880}
2881
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002882/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002883 * Native read with retry for link status and receiver capability reads for
2884 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002885 *
2886 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2887 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002888 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002889static ssize_t
2890intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2891 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002892{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002893 ssize_t ret;
2894 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002895
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002896 /*
2897 * Sometime we just get the same incorrect byte repeated
2898 * over the entire buffer. Doing just one throw away read
2899 * initially seems to "solve" it.
2900 */
2901 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2902
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002903 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002904 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2905 if (ret == size)
2906 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002907 msleep(1);
2908 }
2909
Jani Nikula9d1a1032014-03-14 16:51:15 +02002910 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002911}
2912
2913/*
2914 * Fetch AUX CH registers 0x202 - 0x207 which contain
2915 * link status information
2916 */
2917static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002918intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002919{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002920 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2921 DP_LANE0_1_STATUS,
2922 link_status,
2923 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002924}
2925
Paulo Zanoni11002442014-06-13 18:45:41 -03002926/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002927static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002928intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002929{
Paulo Zanoni30add222012-10-26 19:05:45 -02002930 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302931 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002932 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002933
Vandana Kannan93147262014-11-18 15:45:29 +05302934 if (IS_BROXTON(dev))
2935 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2936 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302937 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302938 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002939 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302940 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302941 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002942 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302943 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002944 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302945 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002946 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302947 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002948}
2949
2950static uint8_t
2951intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2952{
Paulo Zanoni30add222012-10-26 19:05:45 -02002953 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002954 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002955
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002956 if (INTEL_INFO(dev)->gen >= 9) {
2957 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2958 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2959 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2960 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2961 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2962 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2963 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302964 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2965 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002966 default:
2967 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2968 }
2969 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002970 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302971 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2972 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2973 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2974 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2975 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2976 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2977 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002978 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302979 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002980 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002981 } else if (IS_VALLEYVIEW(dev)) {
2982 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302983 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2984 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2985 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2986 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2987 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2988 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2989 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002990 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302991 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002992 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002993 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002994 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302995 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2996 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2997 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2998 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2999 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003000 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303001 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003002 }
3003 } else {
3004 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303005 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3006 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3007 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3008 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3009 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3010 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3011 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003012 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303013 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003014 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003015 }
3016}
3017
Daniel Vetter5829975c2015-04-16 11:36:52 +02003018static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003019{
3020 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3021 struct drm_i915_private *dev_priv = dev->dev_private;
3022 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003023 struct intel_crtc *intel_crtc =
3024 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003025 unsigned long demph_reg_value, preemph_reg_value,
3026 uniqtranscale_reg_value;
3027 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003028 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003029 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003030
3031 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303032 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003033 preemph_reg_value = 0x0004000;
3034 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303035 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003036 demph_reg_value = 0x2B405555;
3037 uniqtranscale_reg_value = 0x552AB83A;
3038 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303039 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003040 demph_reg_value = 0x2B404040;
3041 uniqtranscale_reg_value = 0x5548B83A;
3042 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303043 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003044 demph_reg_value = 0x2B245555;
3045 uniqtranscale_reg_value = 0x5560B83A;
3046 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303047 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003048 demph_reg_value = 0x2B405555;
3049 uniqtranscale_reg_value = 0x5598DA3A;
3050 break;
3051 default:
3052 return 0;
3053 }
3054 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303055 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003056 preemph_reg_value = 0x0002000;
3057 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303058 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003059 demph_reg_value = 0x2B404040;
3060 uniqtranscale_reg_value = 0x5552B83A;
3061 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303062 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003063 demph_reg_value = 0x2B404848;
3064 uniqtranscale_reg_value = 0x5580B83A;
3065 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303066 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003067 demph_reg_value = 0x2B404040;
3068 uniqtranscale_reg_value = 0x55ADDA3A;
3069 break;
3070 default:
3071 return 0;
3072 }
3073 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303074 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003075 preemph_reg_value = 0x0000000;
3076 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303077 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003078 demph_reg_value = 0x2B305555;
3079 uniqtranscale_reg_value = 0x5570B83A;
3080 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303081 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003082 demph_reg_value = 0x2B2B4040;
3083 uniqtranscale_reg_value = 0x55ADDA3A;
3084 break;
3085 default:
3086 return 0;
3087 }
3088 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303089 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003090 preemph_reg_value = 0x0006000;
3091 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303092 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003093 demph_reg_value = 0x1B405555;
3094 uniqtranscale_reg_value = 0x55ADDA3A;
3095 break;
3096 default:
3097 return 0;
3098 }
3099 break;
3100 default:
3101 return 0;
3102 }
3103
Ville Syrjäläa5805162015-05-26 20:42:30 +03003104 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003105 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3106 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3107 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003108 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003109 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3110 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3111 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3112 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003113 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003114
3115 return 0;
3116}
3117
Daniel Vetter5829975c2015-04-16 11:36:52 +02003118static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003119{
3120 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3121 struct drm_i915_private *dev_priv = dev->dev_private;
3122 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3123 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003124 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003125 uint8_t train_set = intel_dp->train_set[0];
3126 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003127 enum pipe pipe = intel_crtc->pipe;
3128 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003129
3130 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303131 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003132 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303133 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003134 deemph_reg_value = 128;
3135 margin_reg_value = 52;
3136 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303137 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003138 deemph_reg_value = 128;
3139 margin_reg_value = 77;
3140 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303141 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003142 deemph_reg_value = 128;
3143 margin_reg_value = 102;
3144 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303145 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003146 deemph_reg_value = 128;
3147 margin_reg_value = 154;
3148 /* FIXME extra to set for 1200 */
3149 break;
3150 default:
3151 return 0;
3152 }
3153 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303154 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003155 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303156 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003157 deemph_reg_value = 85;
3158 margin_reg_value = 78;
3159 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303160 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003161 deemph_reg_value = 85;
3162 margin_reg_value = 116;
3163 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303164 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003165 deemph_reg_value = 85;
3166 margin_reg_value = 154;
3167 break;
3168 default:
3169 return 0;
3170 }
3171 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303172 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003173 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303174 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003175 deemph_reg_value = 64;
3176 margin_reg_value = 104;
3177 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003179 deemph_reg_value = 64;
3180 margin_reg_value = 154;
3181 break;
3182 default:
3183 return 0;
3184 }
3185 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303186 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003187 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303188 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003189 deemph_reg_value = 43;
3190 margin_reg_value = 154;
3191 break;
3192 default:
3193 return 0;
3194 }
3195 break;
3196 default:
3197 return 0;
3198 }
3199
Ville Syrjäläa5805162015-05-26 20:42:30 +03003200 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003201
3202 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003203 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3204 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003205 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3206 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003207 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3208
3209 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3210 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003211 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3212 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003213 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003214
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003215 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3216 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3217 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3218 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3219
3220 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3221 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3222 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3223 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3224
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003225 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003226 for (i = 0; i < 4; i++) {
3227 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3228 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3229 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3230 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3231 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003232
3233 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003234 for (i = 0; i < 4; i++) {
3235 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003236 val &= ~DPIO_SWING_MARGIN000_MASK;
3237 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003238 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3239 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003240
3241 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003242 for (i = 0; i < 4; i++) {
3243 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3244 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3245 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3246 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003247
3248 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303249 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003250 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303251 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003252
3253 /*
3254 * The document said it needs to set bit 27 for ch0 and bit 26
3255 * for ch1. Might be a typo in the doc.
3256 * For now, for this unique transition scale selection, set bit
3257 * 27 for ch0 and ch1.
3258 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003259 for (i = 0; i < 4; i++) {
3260 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3261 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3262 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3263 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003264
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003265 for (i = 0; i < 4; i++) {
3266 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3267 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3268 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3269 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3270 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003271 }
3272
3273 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003274 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3275 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3276 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3277
3278 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3279 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3280 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003281
3282 /* LRC Bypass */
3283 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3284 val |= DPIO_LRC_BYPASS;
3285 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3286
Ville Syrjäläa5805162015-05-26 20:42:30 +03003287 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003288
3289 return 0;
3290}
3291
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003292static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003293intel_get_adjust_train(struct intel_dp *intel_dp,
3294 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003295{
3296 uint8_t v = 0;
3297 uint8_t p = 0;
3298 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003299 uint8_t voltage_max;
3300 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003301
Jesse Barnes33a34e42010-09-08 12:42:02 -07003302 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003303 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3304 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003305
3306 if (this_v > v)
3307 v = this_v;
3308 if (this_p > p)
3309 p = this_p;
3310 }
3311
Keith Packard1a2eb462011-11-16 16:26:07 -08003312 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003313 if (v >= voltage_max)
3314 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003315
Keith Packard1a2eb462011-11-16 16:26:07 -08003316 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3317 if (p >= preemph_max)
3318 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003319
3320 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003321 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003322}
3323
3324static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003325gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003326{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003327 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003328
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003329 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303330 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003331 default:
3332 signal_levels |= DP_VOLTAGE_0_4;
3333 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303334 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003335 signal_levels |= DP_VOLTAGE_0_6;
3336 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303337 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003338 signal_levels |= DP_VOLTAGE_0_8;
3339 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303340 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003341 signal_levels |= DP_VOLTAGE_1_2;
3342 break;
3343 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003344 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303345 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003346 default:
3347 signal_levels |= DP_PRE_EMPHASIS_0;
3348 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303349 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003350 signal_levels |= DP_PRE_EMPHASIS_3_5;
3351 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303352 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003353 signal_levels |= DP_PRE_EMPHASIS_6;
3354 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303355 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003356 signal_levels |= DP_PRE_EMPHASIS_9_5;
3357 break;
3358 }
3359 return signal_levels;
3360}
3361
Zhenyu Wange3421a12010-04-08 09:43:27 +08003362/* Gen6's DP voltage swing and pre-emphasis control */
3363static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003364gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003365{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003366 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3367 DP_TRAIN_PRE_EMPHASIS_MASK);
3368 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303369 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3370 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003371 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303372 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003373 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003376 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303377 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3378 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003379 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303380 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3381 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003382 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003383 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003384 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3385 "0x%x\n", signal_levels);
3386 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003387 }
3388}
3389
Keith Packard1a2eb462011-11-16 16:26:07 -08003390/* Gen7's DP voltage swing and pre-emphasis control */
3391static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003392gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003393{
3394 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3395 DP_TRAIN_PRE_EMPHASIS_MASK);
3396 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303397 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003398 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303399 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003400 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303401 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003402 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3403
Sonika Jindalbd600182014-08-08 16:23:41 +05303404 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003405 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003407 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3408
Sonika Jindalbd600182014-08-08 16:23:41 +05303409 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003410 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303411 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003412 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3413
3414 default:
3415 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3416 "0x%x\n", signal_levels);
3417 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3418 }
3419}
3420
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003421/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3422static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003423hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003424{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003425 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3426 DP_TRAIN_PRE_EMPHASIS_MASK);
3427 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303428 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303429 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303430 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303431 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303432 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303433 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303434 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303435 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003436
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303438 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303439 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303440 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303441 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303442 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003443
Sonika Jindalbd600182014-08-08 16:23:41 +05303444 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303445 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303446 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303447 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303448
3449 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3450 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003451 default:
3452 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3453 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303454 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003455 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003456}
3457
Daniel Vetter5829975c2015-04-16 11:36:52 +02003458static void bxt_signal_levels(struct intel_dp *intel_dp)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303459{
3460 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3461 enum port port = dport->port;
3462 struct drm_device *dev = dport->base.base.dev;
3463 struct intel_encoder *encoder = &dport->base;
3464 uint8_t train_set = intel_dp->train_set[0];
3465 uint32_t level = 0;
3466
3467 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3468 DP_TRAIN_PRE_EMPHASIS_MASK);
3469 switch (signal_levels) {
3470 default:
3471 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
3472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3473 level = 0;
3474 break;
3475 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3476 level = 1;
3477 break;
3478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3479 level = 2;
3480 break;
3481 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3482 level = 3;
3483 break;
3484 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3485 level = 4;
3486 break;
3487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3488 level = 5;
3489 break;
3490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3491 level = 6;
3492 break;
3493 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3494 level = 7;
3495 break;
3496 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3497 level = 8;
3498 break;
3499 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3500 level = 9;
3501 break;
3502 }
3503
3504 bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
3505}
3506
Paulo Zanonif0a34242012-12-06 16:51:50 -02003507/* Properly updates "DP" with the correct signal levels. */
3508static void
3509intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3510{
3511 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003512 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003513 struct drm_device *dev = intel_dig_port->base.base.dev;
3514 uint32_t signal_levels, mask;
3515 uint8_t train_set = intel_dp->train_set[0];
3516
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303517 if (IS_BROXTON(dev)) {
3518 signal_levels = 0;
Daniel Vetter5829975c2015-04-16 11:36:52 +02003519 bxt_signal_levels(intel_dp);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303520 mask = 0;
3521 } else if (HAS_DDI(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003522 signal_levels = hsw_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003523 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003524 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003525 signal_levels = chv_signal_levels(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003526 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003527 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003528 signal_levels = vlv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003529 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003530 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003531 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003532 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003533 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003534 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003535 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3536 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003537 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003538 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3539 }
3540
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303541 if (mask)
3542 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3543
3544 DRM_DEBUG_KMS("Using vswing level %d\n",
3545 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3546 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3547 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3548 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003549
3550 *DP = (*DP & ~mask) | signal_levels;
3551}
3552
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003553static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003554intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003555 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003556 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003557{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003558 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3559 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003560 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003561 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3562 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003563
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003564 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003565
Jani Nikula70aff662013-09-27 15:10:44 +03003566 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003567 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003568
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003569 buf[0] = dp_train_pat;
3570 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003571 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003572 /* don't write DP_TRAINING_LANEx_SET on disable */
3573 len = 1;
3574 } else {
3575 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3576 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3577 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003578 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003579
Jani Nikula9d1a1032014-03-14 16:51:15 +02003580 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3581 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003582
3583 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003584}
3585
Jani Nikula70aff662013-09-27 15:10:44 +03003586static bool
3587intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3588 uint8_t dp_train_pat)
3589{
Mika Kahola4e96c972015-04-29 09:17:39 +03003590 if (!intel_dp->train_set_valid)
3591 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003592 intel_dp_set_signal_levels(intel_dp, DP);
3593 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3594}
3595
3596static bool
3597intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003598 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003599{
3600 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3601 struct drm_device *dev = intel_dig_port->base.base.dev;
3602 struct drm_i915_private *dev_priv = dev->dev_private;
3603 int ret;
3604
3605 intel_get_adjust_train(intel_dp, link_status);
3606 intel_dp_set_signal_levels(intel_dp, DP);
3607
3608 I915_WRITE(intel_dp->output_reg, *DP);
3609 POSTING_READ(intel_dp->output_reg);
3610
Jani Nikula9d1a1032014-03-14 16:51:15 +02003611 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3612 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003613
3614 return ret == intel_dp->lane_count;
3615}
3616
Imre Deak3ab9c632013-05-03 12:57:41 +03003617static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3618{
3619 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3620 struct drm_device *dev = intel_dig_port->base.base.dev;
3621 struct drm_i915_private *dev_priv = dev->dev_private;
3622 enum port port = intel_dig_port->port;
3623 uint32_t val;
3624
3625 if (!HAS_DDI(dev))
3626 return;
3627
3628 val = I915_READ(DP_TP_CTL(port));
3629 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3630 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3631 I915_WRITE(DP_TP_CTL(port), val);
3632
3633 /*
3634 * On PORT_A we can have only eDP in SST mode. There the only reason
3635 * we need to set idle transmission mode is to work around a HW issue
3636 * where we enable the pipe while not in idle link-training mode.
3637 * In this case there is requirement to wait for a minimum number of
3638 * idle patterns to be sent.
3639 */
3640 if (port == PORT_A)
3641 return;
3642
3643 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3644 1))
3645 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3646}
3647
Jesse Barnes33a34e42010-09-08 12:42:02 -07003648/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003649void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003650intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003651{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003652 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003653 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003654 int i;
3655 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003656 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003657 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003658 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003659
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003660 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003661 intel_ddi_prepare_link_retrain(encoder);
3662
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003663 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003664 link_config[0] = intel_dp->link_bw;
3665 link_config[1] = intel_dp->lane_count;
3666 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3667 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003668 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003669 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303670 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3671 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003672
3673 link_config[0] = 0;
3674 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003675 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003676
3677 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003678
Jani Nikula70aff662013-09-27 15:10:44 +03003679 /* clock recovery */
3680 if (!intel_dp_reset_link_train(intel_dp, &DP,
3681 DP_TRAINING_PATTERN_1 |
3682 DP_LINK_SCRAMBLING_DISABLE)) {
3683 DRM_ERROR("failed to enable link training\n");
3684 return;
3685 }
3686
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003687 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003688 voltage_tries = 0;
3689 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003690 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003691 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003692
Daniel Vettera7c96552012-10-18 10:15:30 +02003693 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003694 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3695 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003696 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003697 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003698
Daniel Vetter01916272012-10-18 10:15:25 +02003699 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003700 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003701 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003702 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003703
Mika Kahola4e96c972015-04-29 09:17:39 +03003704 /*
3705 * if we used previously trained voltage and pre-emphasis values
3706 * and we don't get clock recovery, reset link training values
3707 */
3708 if (intel_dp->train_set_valid) {
3709 DRM_DEBUG_KMS("clock recovery not ok, reset");
3710 /* clear the flag as we are not reusing train set */
3711 intel_dp->train_set_valid = false;
3712 if (!intel_dp_reset_link_train(intel_dp, &DP,
3713 DP_TRAINING_PATTERN_1 |
3714 DP_LINK_SCRAMBLING_DISABLE)) {
3715 DRM_ERROR("failed to enable link training\n");
3716 return;
3717 }
3718 continue;
3719 }
3720
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003721 /* Check to see if we've tried the max voltage */
3722 for (i = 0; i < intel_dp->lane_count; i++)
3723 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3724 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003725 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003726 ++loop_tries;
3727 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003728 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003729 break;
3730 }
Jani Nikula70aff662013-09-27 15:10:44 +03003731 intel_dp_reset_link_train(intel_dp, &DP,
3732 DP_TRAINING_PATTERN_1 |
3733 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003734 voltage_tries = 0;
3735 continue;
3736 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003737
3738 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003739 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003740 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003741 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003742 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003743 break;
3744 }
3745 } else
3746 voltage_tries = 0;
3747 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003748
Jani Nikula70aff662013-09-27 15:10:44 +03003749 /* Update training set as requested by target */
3750 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3751 DRM_ERROR("failed to update link training\n");
3752 break;
3753 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003754 }
3755
Jesse Barnes33a34e42010-09-08 12:42:02 -07003756 intel_dp->DP = DP;
3757}
3758
Paulo Zanonic19b0662012-10-15 15:51:41 -03003759void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003760intel_dp_complete_link_train(struct intel_dp *intel_dp)
3761{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003762 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003763 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003764 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003765 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3766
3767 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3768 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3769 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003770
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003771 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003772 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003773 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003774 DP_LINK_SCRAMBLING_DISABLE)) {
3775 DRM_ERROR("failed to start channel equalization\n");
3776 return;
3777 }
3778
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003779 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003780 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003781 channel_eq = false;
3782 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003783 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003784
Jesse Barnes37f80972011-01-05 14:45:24 -08003785 if (cr_tries > 5) {
3786 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003787 break;
3788 }
3789
Daniel Vettera7c96552012-10-18 10:15:30 +02003790 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003791 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3792 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003793 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003794 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003795
Jesse Barnes37f80972011-01-05 14:45:24 -08003796 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003797 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003798 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003799 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003800 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003801 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003802 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003803 cr_tries++;
3804 continue;
3805 }
3806
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003807 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003808 channel_eq = true;
3809 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003810 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003811
Jesse Barnes37f80972011-01-05 14:45:24 -08003812 /* Try 5 times, then try clock recovery if that fails */
3813 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003814 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003815 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003816 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003817 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003818 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003819 tries = 0;
3820 cr_tries++;
3821 continue;
3822 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003823
Jani Nikula70aff662013-09-27 15:10:44 +03003824 /* Update training set as requested by target */
3825 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3826 DRM_ERROR("failed to update link training\n");
3827 break;
3828 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003829 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003830 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003831
Imre Deak3ab9c632013-05-03 12:57:41 +03003832 intel_dp_set_idle_link_train(intel_dp);
3833
3834 intel_dp->DP = DP;
3835
Mika Kahola4e96c972015-04-29 09:17:39 +03003836 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003837 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003838 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003839 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003840}
3841
3842void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3843{
Jani Nikula70aff662013-09-27 15:10:44 +03003844 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003845 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003846}
3847
3848static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003849intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003850{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003851 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003852 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003853 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003854 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003855 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003856 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003857
Daniel Vetterbc76e322014-05-20 22:46:50 +02003858 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003859 return;
3860
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003861 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003862 return;
3863
Zhao Yakui28c97732009-10-09 11:39:41 +08003864 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003865
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003866 if ((IS_GEN7(dev) && port == PORT_A) ||
3867 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003868 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003869 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003870 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003871 if (IS_CHERRYVIEW(dev))
3872 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3873 else
3874 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003875 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003876 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003877 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003878 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003879
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003880 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3881 I915_WRITE(intel_dp->output_reg, DP);
3882 POSTING_READ(intel_dp->output_reg);
3883
3884 /*
3885 * HW workaround for IBX, we need to move the port
3886 * to transcoder A after disabling it to allow the
3887 * matching HDMI port to be enabled on transcoder A.
3888 */
3889 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3890 /* always enable with pattern 1 (as per spec) */
3891 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3892 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3893 I915_WRITE(intel_dp->output_reg, DP);
3894 POSTING_READ(intel_dp->output_reg);
3895
3896 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003897 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003898 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003899 }
3900
Keith Packardf01eca22011-09-28 16:48:10 -07003901 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003902}
3903
Keith Packard26d61aa2011-07-25 20:01:09 -07003904static bool
3905intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003906{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003907 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3908 struct drm_device *dev = dig_port->base.base.dev;
3909 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303910 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003911
Jani Nikula9d1a1032014-03-14 16:51:15 +02003912 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3913 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003914 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003915
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003916 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003917
Adam Jacksonedb39242012-09-18 10:58:49 -04003918 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3919 return false; /* DPCD not present */
3920
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003921 /* Check if the panel supports PSR */
3922 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003923 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003924 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3925 intel_dp->psr_dpcd,
3926 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003927 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3928 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003929 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003930 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303931
3932 if (INTEL_INFO(dev)->gen >= 9 &&
3933 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3934 uint8_t frame_sync_cap;
3935
3936 dev_priv->psr.sink_support = true;
3937 intel_dp_dpcd_read_wake(&intel_dp->aux,
3938 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3939 &frame_sync_cap, 1);
3940 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3941 /* PSR2 needs frame sync as well */
3942 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3943 DRM_DEBUG_KMS("PSR2 %s on sink",
3944 dev_priv->psr.psr2_support ? "supported" : "not supported");
3945 }
Jani Nikula50003932013-09-20 16:42:17 +03003946 }
3947
Jani Nikula7809a612014-10-29 11:03:26 +02003948 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003949 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003950 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3951 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003952 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003953 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003954 } else
3955 intel_dp->use_tps3 = false;
3956
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303957 /* Intermediate frequency support */
3958 if (is_edp(intel_dp) &&
3959 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3960 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3961 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003962 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003963 int i;
3964
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303965 intel_dp_dpcd_read_wake(&intel_dp->aux,
3966 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003967 sink_rates,
3968 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003969
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003970 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3971 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003972
3973 if (val == 0)
3974 break;
3975
Sonika Jindalaf77b972015-05-07 13:59:28 +05303976 /* Value read is in kHz while drm clock is saved in deca-kHz */
3977 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003978 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003979 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303980 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003981
3982 intel_dp_print_rates(intel_dp);
3983
Adam Jacksonedb39242012-09-18 10:58:49 -04003984 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3985 DP_DWN_STRM_PORT_PRESENT))
3986 return true; /* native DP sink */
3987
3988 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3989 return true; /* no per-port downstream info */
3990
Jani Nikula9d1a1032014-03-14 16:51:15 +02003991 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3992 intel_dp->downstream_ports,
3993 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003994 return false; /* downstream port status fetch failed */
3995
3996 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003997}
3998
Adam Jackson0d198322012-05-14 16:05:47 -04003999static void
4000intel_dp_probe_oui(struct intel_dp *intel_dp)
4001{
4002 u8 buf[3];
4003
4004 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
4005 return;
4006
Jani Nikula9d1a1032014-03-14 16:51:15 +02004007 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004008 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
4009 buf[0], buf[1], buf[2]);
4010
Jani Nikula9d1a1032014-03-14 16:51:15 +02004011 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004012 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
4013 buf[0], buf[1], buf[2]);
4014}
4015
Dave Airlie0e32b392014-05-02 14:02:48 +10004016static bool
4017intel_dp_probe_mst(struct intel_dp *intel_dp)
4018{
4019 u8 buf[1];
4020
4021 if (!intel_dp->can_mst)
4022 return false;
4023
4024 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4025 return false;
4026
Dave Airlie0e32b392014-05-02 14:02:48 +10004027 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4028 if (buf[0] & DP_MST_CAP) {
4029 DRM_DEBUG_KMS("Sink is MST capable\n");
4030 intel_dp->is_mst = true;
4031 } else {
4032 DRM_DEBUG_KMS("Sink is not MST capable\n");
4033 intel_dp->is_mst = false;
4034 }
4035 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004036
4037 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4038 return intel_dp->is_mst;
4039}
4040
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004041int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4042{
4043 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4044 struct drm_device *dev = intel_dig_port->base.base.dev;
4045 struct intel_crtc *intel_crtc =
4046 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004047 u8 buf;
4048 int test_crc_count;
4049 int attempts = 6;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004050 int ret = 0;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004051
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004052 hsw_disable_ips(intel_crtc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004053
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004054 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4055 ret = -EIO;
4056 goto out;
4057 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004058
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004059 if (!(buf & DP_TEST_CRC_SUPPORTED)) {
4060 ret = -ENOTTY;
4061 goto out;
4062 }
4063
4064 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4065 ret = -EIO;
4066 goto out;
4067 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004068
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004069 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004070 buf | DP_TEST_SINK_START) < 0) {
4071 ret = -EIO;
4072 goto out;
4073 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004074
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004075 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4076 ret = -EIO;
4077 goto out;
4078 }
4079
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004080 test_crc_count = buf & DP_TEST_COUNT_MASK;
4081
4082 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004083 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004084 DP_TEST_SINK_MISC, &buf) < 0) {
4085 ret = -EIO;
4086 goto out;
4087 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004088 intel_wait_for_vblank(dev, intel_crtc->pipe);
4089 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4090
4091 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004092 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004093 ret = -ETIMEDOUT;
4094 goto out;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004095 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004096
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004097 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4098 ret = -EIO;
4099 goto out;
4100 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004101
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004102 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4103 ret = -EIO;
4104 goto out;
4105 }
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004106 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004107 buf & ~DP_TEST_SINK_START) < 0) {
4108 ret = -EIO;
4109 goto out;
4110 }
4111out:
4112 hsw_enable_ips(intel_crtc);
4113 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004114}
4115
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004116static bool
4117intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4118{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004119 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4120 DP_DEVICE_SERVICE_IRQ_VECTOR,
4121 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004122}
4123
Dave Airlie0e32b392014-05-02 14:02:48 +10004124static bool
4125intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4126{
4127 int ret;
4128
4129 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4130 DP_SINK_COUNT_ESI,
4131 sink_irq_vector, 14);
4132 if (ret != 14)
4133 return false;
4134
4135 return true;
4136}
4137
Todd Previtec5d5ab72015-04-15 08:38:38 -07004138static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004139{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004140 uint8_t test_result = DP_TEST_ACK;
4141 return test_result;
4142}
4143
4144static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4145{
4146 uint8_t test_result = DP_TEST_NAK;
4147 return test_result;
4148}
4149
4150static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4151{
4152 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004153 struct intel_connector *intel_connector = intel_dp->attached_connector;
4154 struct drm_connector *connector = &intel_connector->base;
4155
4156 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004157 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004158 intel_dp->aux.i2c_defer_count > 6) {
4159 /* Check EDID read for NACKs, DEFERs and corruption
4160 * (DP CTS 1.2 Core r1.1)
4161 * 4.2.2.4 : Failed EDID read, I2C_NAK
4162 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4163 * 4.2.2.6 : EDID corruption detected
4164 * Use failsafe mode for all cases
4165 */
4166 if (intel_dp->aux.i2c_nack_count > 0 ||
4167 intel_dp->aux.i2c_defer_count > 0)
4168 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4169 intel_dp->aux.i2c_nack_count,
4170 intel_dp->aux.i2c_defer_count);
4171 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4172 } else {
4173 if (!drm_dp_dpcd_write(&intel_dp->aux,
4174 DP_TEST_EDID_CHECKSUM,
4175 &intel_connector->detect_edid->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004176 1))
Todd Previte559be302015-05-04 07:48:20 -07004177 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4178
4179 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4180 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4181 }
4182
4183 /* Set test active flag here so userspace doesn't interrupt things */
4184 intel_dp->compliance_test_active = 1;
4185
Todd Previtec5d5ab72015-04-15 08:38:38 -07004186 return test_result;
4187}
4188
4189static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4190{
4191 uint8_t test_result = DP_TEST_NAK;
4192 return test_result;
4193}
4194
4195static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4196{
4197 uint8_t response = DP_TEST_NAK;
4198 uint8_t rxdata = 0;
4199 int status = 0;
4200
Todd Previte559be302015-05-04 07:48:20 -07004201 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004202 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004203 intel_dp->compliance_test_data = 0;
4204
Todd Previtec5d5ab72015-04-15 08:38:38 -07004205 intel_dp->aux.i2c_nack_count = 0;
4206 intel_dp->aux.i2c_defer_count = 0;
4207
4208 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4209 if (status <= 0) {
4210 DRM_DEBUG_KMS("Could not read test request from sink\n");
4211 goto update_status;
4212 }
4213
4214 switch (rxdata) {
4215 case DP_TEST_LINK_TRAINING:
4216 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4217 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4218 response = intel_dp_autotest_link_training(intel_dp);
4219 break;
4220 case DP_TEST_LINK_VIDEO_PATTERN:
4221 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4222 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4223 response = intel_dp_autotest_video_pattern(intel_dp);
4224 break;
4225 case DP_TEST_LINK_EDID_READ:
4226 DRM_DEBUG_KMS("EDID test requested\n");
4227 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4228 response = intel_dp_autotest_edid(intel_dp);
4229 break;
4230 case DP_TEST_LINK_PHY_TEST_PATTERN:
4231 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4232 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4233 response = intel_dp_autotest_phy_pattern(intel_dp);
4234 break;
4235 default:
4236 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4237 break;
4238 }
4239
4240update_status:
4241 status = drm_dp_dpcd_write(&intel_dp->aux,
4242 DP_TEST_RESPONSE,
4243 &response, 1);
4244 if (status <= 0)
4245 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004246}
4247
Dave Airlie0e32b392014-05-02 14:02:48 +10004248static int
4249intel_dp_check_mst_status(struct intel_dp *intel_dp)
4250{
4251 bool bret;
4252
4253 if (intel_dp->is_mst) {
4254 u8 esi[16] = { 0 };
4255 int ret = 0;
4256 int retry;
4257 bool handled;
4258 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4259go_again:
4260 if (bret == true) {
4261
4262 /* check link status - esi[10] = 0x200c */
4263 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4264 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4265 intel_dp_start_link_train(intel_dp);
4266 intel_dp_complete_link_train(intel_dp);
4267 intel_dp_stop_link_train(intel_dp);
4268 }
4269
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004270 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004271 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4272
4273 if (handled) {
4274 for (retry = 0; retry < 3; retry++) {
4275 int wret;
4276 wret = drm_dp_dpcd_write(&intel_dp->aux,
4277 DP_SINK_COUNT_ESI+1,
4278 &esi[1], 3);
4279 if (wret == 3) {
4280 break;
4281 }
4282 }
4283
4284 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4285 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004286 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004287 goto go_again;
4288 }
4289 } else
4290 ret = 0;
4291
4292 return ret;
4293 } else {
4294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4295 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4296 intel_dp->is_mst = false;
4297 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4298 /* send a hotplug event */
4299 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4300 }
4301 }
4302 return -EINVAL;
4303}
4304
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004305/*
4306 * According to DP spec
4307 * 5.1.2:
4308 * 1. Read DPCD
4309 * 2. Configure link according to Receiver Capabilities
4310 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4311 * 4. Check link status on receipt of hot-plug interrupt
4312 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004313static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004314intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004315{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004316 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004317 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004318 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004319 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004320
Dave Airlie5b215bc2014-08-05 10:40:20 +10004321 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4322
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004323 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004324 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004325
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004326 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004327 return;
4328
Imre Deak1a125d82014-08-18 14:42:46 +03004329 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4330 return;
4331
Keith Packard92fd8fd2011-07-25 19:50:10 -07004332 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004333 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004334 return;
4335 }
4336
Keith Packard92fd8fd2011-07-25 19:50:10 -07004337 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004338 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004339 return;
4340 }
4341
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004342 /* Try to read the source of the interrupt */
4343 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4344 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4345 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004346 drm_dp_dpcd_writeb(&intel_dp->aux,
4347 DP_DEVICE_SERVICE_IRQ_VECTOR,
4348 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004349
4350 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004351 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004352 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4353 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4354 }
4355
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004356 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004357 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004358 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004359 intel_dp_start_link_train(intel_dp);
4360 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004361 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004362 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004363}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004364
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004365/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004366static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004367intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004368{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004369 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004370 uint8_t type;
4371
4372 if (!intel_dp_get_dpcd(intel_dp))
4373 return connector_status_disconnected;
4374
4375 /* if there's no downstream port, we're done */
4376 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004377 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004378
4379 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004380 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4381 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004382 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004383
4384 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4385 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004386 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004387
Adam Jackson23235172012-09-20 16:42:45 -04004388 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4389 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004390 }
4391
4392 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004393 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004394 return connector_status_connected;
4395
4396 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004397 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4398 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4399 if (type == DP_DS_PORT_TYPE_VGA ||
4400 type == DP_DS_PORT_TYPE_NON_EDID)
4401 return connector_status_unknown;
4402 } else {
4403 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4404 DP_DWN_STRM_PORT_TYPE_MASK;
4405 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4406 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4407 return connector_status_unknown;
4408 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004409
4410 /* Anything else is out of spec, warn and ignore */
4411 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004412 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004413}
4414
4415static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004416edp_detect(struct intel_dp *intel_dp)
4417{
4418 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4419 enum drm_connector_status status;
4420
4421 status = intel_panel_detect(dev);
4422 if (status == connector_status_unknown)
4423 status = connector_status_connected;
4424
4425 return status;
4426}
4427
4428static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004429ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004430{
Paulo Zanoni30add222012-10-26 19:05:45 -02004431 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004432 struct drm_i915_private *dev_priv = dev->dev_private;
4433 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004434
Damien Lespiau1b469632012-12-13 16:09:01 +00004435 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4436 return connector_status_disconnected;
4437
Keith Packard26d61aa2011-07-25 20:01:09 -07004438 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004439}
4440
Dave Airlie2a592be2014-09-01 16:58:12 +10004441static int g4x_digital_port_connected(struct drm_device *dev,
4442 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004443{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004444 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004445 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004446
Todd Previte232a6ee2014-01-23 00:13:41 -07004447 if (IS_VALLEYVIEW(dev)) {
4448 switch (intel_dig_port->port) {
4449 case PORT_B:
4450 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4451 break;
4452 case PORT_C:
4453 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4454 break;
4455 case PORT_D:
4456 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4457 break;
4458 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004459 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004460 }
4461 } else {
4462 switch (intel_dig_port->port) {
4463 case PORT_B:
4464 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4465 break;
4466 case PORT_C:
4467 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4468 break;
4469 case PORT_D:
4470 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4471 break;
4472 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004473 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004474 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004475 }
4476
Chris Wilson10f76a32012-05-11 18:01:32 +01004477 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004478 return 0;
4479 return 1;
4480}
4481
4482static enum drm_connector_status
4483g4x_dp_detect(struct intel_dp *intel_dp)
4484{
4485 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4486 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4487 int ret;
4488
4489 /* Can't disconnect eDP, but you can close the lid... */
4490 if (is_edp(intel_dp)) {
4491 enum drm_connector_status status;
4492
4493 status = intel_panel_detect(dev);
4494 if (status == connector_status_unknown)
4495 status = connector_status_connected;
4496 return status;
4497 }
4498
4499 ret = g4x_digital_port_connected(dev, intel_dig_port);
4500 if (ret == -EINVAL)
4501 return connector_status_unknown;
4502 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004503 return connector_status_disconnected;
4504
Keith Packard26d61aa2011-07-25 20:01:09 -07004505 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004506}
4507
Keith Packard8c241fe2011-09-28 16:38:44 -07004508static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004509intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004510{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004511 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004512
Jani Nikula9cd300e2012-10-19 14:51:52 +03004513 /* use cached edid if we have one */
4514 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004515 /* invalid edid */
4516 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004517 return NULL;
4518
Jani Nikula55e9ede2013-10-01 10:38:54 +03004519 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004520 } else
4521 return drm_get_edid(&intel_connector->base,
4522 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004523}
4524
Chris Wilsonbeb60602014-09-02 20:04:00 +01004525static void
4526intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004527{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004528 struct intel_connector *intel_connector = intel_dp->attached_connector;
4529 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004530
Chris Wilsonbeb60602014-09-02 20:04:00 +01004531 edid = intel_dp_get_edid(intel_dp);
4532 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004533
Chris Wilsonbeb60602014-09-02 20:04:00 +01004534 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4535 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4536 else
4537 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4538}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004539
Chris Wilsonbeb60602014-09-02 20:04:00 +01004540static void
4541intel_dp_unset_edid(struct intel_dp *intel_dp)
4542{
4543 struct intel_connector *intel_connector = intel_dp->attached_connector;
4544
4545 kfree(intel_connector->detect_edid);
4546 intel_connector->detect_edid = NULL;
4547
4548 intel_dp->has_audio = false;
4549}
4550
4551static enum intel_display_power_domain
4552intel_dp_power_get(struct intel_dp *dp)
4553{
4554 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4555 enum intel_display_power_domain power_domain;
4556
4557 power_domain = intel_display_port_power_domain(encoder);
4558 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4559
4560 return power_domain;
4561}
4562
4563static void
4564intel_dp_power_put(struct intel_dp *dp,
4565 enum intel_display_power_domain power_domain)
4566{
4567 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4568 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004569}
4570
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004571static enum drm_connector_status
4572intel_dp_detect(struct drm_connector *connector, bool force)
4573{
4574 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004575 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4576 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004577 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004578 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004579 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004580 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004581 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004582
Chris Wilson164c8592013-07-20 20:27:08 +01004583 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004584 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004585 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004586
Dave Airlie0e32b392014-05-02 14:02:48 +10004587 if (intel_dp->is_mst) {
4588 /* MST devices are disconnected from a monitor POV */
4589 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4590 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004591 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004592 }
4593
Chris Wilsonbeb60602014-09-02 20:04:00 +01004594 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004595
Chris Wilsond410b562014-09-02 20:03:59 +01004596 /* Can't disconnect eDP, but you can close the lid... */
4597 if (is_edp(intel_dp))
4598 status = edp_detect(intel_dp);
4599 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004600 status = ironlake_dp_detect(intel_dp);
4601 else
4602 status = g4x_dp_detect(intel_dp);
4603 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004604 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004605
Adam Jackson0d198322012-05-14 16:05:47 -04004606 intel_dp_probe_oui(intel_dp);
4607
Dave Airlie0e32b392014-05-02 14:02:48 +10004608 ret = intel_dp_probe_mst(intel_dp);
4609 if (ret) {
4610 /* if we are in MST mode then this connector
4611 won't appear connected or have anything with EDID on it */
4612 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4613 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4614 status = connector_status_disconnected;
4615 goto out;
4616 }
4617
Chris Wilsonbeb60602014-09-02 20:04:00 +01004618 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004619
Paulo Zanonid63885d2012-10-26 19:05:49 -02004620 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4621 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004622 status = connector_status_connected;
4623
Todd Previte09b1eb12015-04-20 15:27:34 -07004624 /* Try to read the source of the interrupt */
4625 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4626 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4627 /* Clear interrupt source */
4628 drm_dp_dpcd_writeb(&intel_dp->aux,
4629 DP_DEVICE_SERVICE_IRQ_VECTOR,
4630 sink_irq_vector);
4631
4632 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4633 intel_dp_handle_test_request(intel_dp);
4634 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4635 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4636 }
4637
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004638out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004639 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004640 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004641}
4642
Chris Wilsonbeb60602014-09-02 20:04:00 +01004643static void
4644intel_dp_force(struct drm_connector *connector)
4645{
4646 struct intel_dp *intel_dp = intel_attached_dp(connector);
4647 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4648 enum intel_display_power_domain power_domain;
4649
4650 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4651 connector->base.id, connector->name);
4652 intel_dp_unset_edid(intel_dp);
4653
4654 if (connector->status != connector_status_connected)
4655 return;
4656
4657 power_domain = intel_dp_power_get(intel_dp);
4658
4659 intel_dp_set_edid(intel_dp);
4660
4661 intel_dp_power_put(intel_dp, power_domain);
4662
4663 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4664 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4665}
4666
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004667static int intel_dp_get_modes(struct drm_connector *connector)
4668{
Jani Nikuladd06f902012-10-19 14:51:50 +03004669 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004670 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004671
Chris Wilsonbeb60602014-09-02 20:04:00 +01004672 edid = intel_connector->detect_edid;
4673 if (edid) {
4674 int ret = intel_connector_update_modes(connector, edid);
4675 if (ret)
4676 return ret;
4677 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004678
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004679 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004680 if (is_edp(intel_attached_dp(connector)) &&
4681 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004682 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004683
4684 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004685 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004686 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004687 drm_mode_probed_add(connector, mode);
4688 return 1;
4689 }
4690 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004691
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004692 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004693}
4694
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004695static bool
4696intel_dp_detect_audio(struct drm_connector *connector)
4697{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004698 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004699 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004700
Chris Wilsonbeb60602014-09-02 20:04:00 +01004701 edid = to_intel_connector(connector)->detect_edid;
4702 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004703 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004704
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004705 return has_audio;
4706}
4707
Chris Wilsonf6849602010-09-19 09:29:33 +01004708static int
4709intel_dp_set_property(struct drm_connector *connector,
4710 struct drm_property *property,
4711 uint64_t val)
4712{
Chris Wilsone953fd72011-02-21 22:23:52 +00004713 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004714 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004715 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4716 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004717 int ret;
4718
Rob Clark662595d2012-10-11 20:36:04 -05004719 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004720 if (ret)
4721 return ret;
4722
Chris Wilson3f43c482011-05-12 22:17:24 +01004723 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004724 int i = val;
4725 bool has_audio;
4726
4727 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004728 return 0;
4729
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004730 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004731
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004732 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004733 has_audio = intel_dp_detect_audio(connector);
4734 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004735 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004736
4737 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004738 return 0;
4739
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004740 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004741 goto done;
4742 }
4743
Chris Wilsone953fd72011-02-21 22:23:52 +00004744 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004745 bool old_auto = intel_dp->color_range_auto;
4746 uint32_t old_range = intel_dp->color_range;
4747
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004748 switch (val) {
4749 case INTEL_BROADCAST_RGB_AUTO:
4750 intel_dp->color_range_auto = true;
4751 break;
4752 case INTEL_BROADCAST_RGB_FULL:
4753 intel_dp->color_range_auto = false;
4754 intel_dp->color_range = 0;
4755 break;
4756 case INTEL_BROADCAST_RGB_LIMITED:
4757 intel_dp->color_range_auto = false;
4758 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4759 break;
4760 default:
4761 return -EINVAL;
4762 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004763
4764 if (old_auto == intel_dp->color_range_auto &&
4765 old_range == intel_dp->color_range)
4766 return 0;
4767
Chris Wilsone953fd72011-02-21 22:23:52 +00004768 goto done;
4769 }
4770
Yuly Novikov53b41832012-10-26 12:04:00 +03004771 if (is_edp(intel_dp) &&
4772 property == connector->dev->mode_config.scaling_mode_property) {
4773 if (val == DRM_MODE_SCALE_NONE) {
4774 DRM_DEBUG_KMS("no scaling not supported\n");
4775 return -EINVAL;
4776 }
4777
4778 if (intel_connector->panel.fitting_mode == val) {
4779 /* the eDP scaling property is not changed */
4780 return 0;
4781 }
4782 intel_connector->panel.fitting_mode = val;
4783
4784 goto done;
4785 }
4786
Chris Wilsonf6849602010-09-19 09:29:33 +01004787 return -EINVAL;
4788
4789done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004790 if (intel_encoder->base.crtc)
4791 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004792
4793 return 0;
4794}
4795
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004796static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004797intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004798{
Jani Nikula1d508702012-10-19 14:51:49 +03004799 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004800
Chris Wilson10e972d2014-09-04 21:43:45 +01004801 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004802
Jani Nikula9cd300e2012-10-19 14:51:52 +03004803 if (!IS_ERR_OR_NULL(intel_connector->edid))
4804 kfree(intel_connector->edid);
4805
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004806 /* Can't call is_edp() since the encoder may have been destroyed
4807 * already. */
4808 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004809 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004810
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004811 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004812 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004813}
4814
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004815void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004816{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004817 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4818 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004819
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004820 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004821 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004822 if (is_edp(intel_dp)) {
4823 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004824 /*
4825 * vdd might still be enabled do to the delayed vdd off.
4826 * Make sure vdd is actually turned off here.
4827 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004828 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004829 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004830 pps_unlock(intel_dp);
4831
Clint Taylor01527b32014-07-07 13:01:46 -07004832 if (intel_dp->edp_notifier.notifier_call) {
4833 unregister_reboot_notifier(&intel_dp->edp_notifier);
4834 intel_dp->edp_notifier.notifier_call = NULL;
4835 }
Keith Packardbd943152011-09-18 23:09:52 -07004836 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004837 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004838 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004839}
4840
Imre Deak07f9cd02014-08-18 14:42:45 +03004841static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4842{
4843 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4844
4845 if (!is_edp(intel_dp))
4846 return;
4847
Ville Syrjälä951468f2014-09-04 14:55:31 +03004848 /*
4849 * vdd might still be enabled do to the delayed vdd off.
4850 * Make sure vdd is actually turned off here.
4851 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004852 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004853 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004854 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004855 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004856}
4857
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004858static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4859{
4860 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4861 struct drm_device *dev = intel_dig_port->base.base.dev;
4862 struct drm_i915_private *dev_priv = dev->dev_private;
4863 enum intel_display_power_domain power_domain;
4864
4865 lockdep_assert_held(&dev_priv->pps_mutex);
4866
4867 if (!edp_have_panel_vdd(intel_dp))
4868 return;
4869
4870 /*
4871 * The VDD bit needs a power domain reference, so if the bit is
4872 * already enabled when we boot or resume, grab this reference and
4873 * schedule a vdd off, so we don't hold on to the reference
4874 * indefinitely.
4875 */
4876 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4877 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4878 intel_display_power_get(dev_priv, power_domain);
4879
4880 edp_panel_vdd_schedule_off(intel_dp);
4881}
4882
Imre Deak6d93c0c2014-07-31 14:03:36 +03004883static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4884{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004885 struct intel_dp *intel_dp;
4886
4887 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4888 return;
4889
4890 intel_dp = enc_to_intel_dp(encoder);
4891
4892 pps_lock(intel_dp);
4893
4894 /*
4895 * Read out the current power sequencer assignment,
4896 * in case the BIOS did something with it.
4897 */
4898 if (IS_VALLEYVIEW(encoder->dev))
4899 vlv_initial_power_sequencer_setup(intel_dp);
4900
4901 intel_edp_panel_vdd_sanitize(intel_dp);
4902
4903 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004904}
4905
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004906static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004907 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004908 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004909 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004910 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004911 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004912 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004913 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004914 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004915 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004916};
4917
4918static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4919 .get_modes = intel_dp_get_modes,
4920 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004921 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004922};
4923
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004924static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004925 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004926 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004927};
4928
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004929enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004930intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4931{
4932 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004933 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004934 struct drm_device *dev = intel_dig_port->base.base.dev;
4935 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004936 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004937 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004938
Dave Airlie0e32b392014-05-02 14:02:48 +10004939 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4940 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004941
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004942 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4943 /*
4944 * vdd off can generate a long pulse on eDP which
4945 * would require vdd on to handle it, and thus we
4946 * would end up in an endless cycle of
4947 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4948 */
4949 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4950 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004951 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004952 }
4953
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004954 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4955 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004956 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004957
Imre Deak1c767b32014-08-18 14:42:42 +03004958 power_domain = intel_display_port_power_domain(intel_encoder);
4959 intel_display_power_get(dev_priv, power_domain);
4960
Dave Airlie0e32b392014-05-02 14:02:48 +10004961 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004962 /* indicate that we need to restart link training */
4963 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004964
4965 if (HAS_PCH_SPLIT(dev)) {
4966 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4967 goto mst_fail;
4968 } else {
4969 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4970 goto mst_fail;
4971 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004972
4973 if (!intel_dp_get_dpcd(intel_dp)) {
4974 goto mst_fail;
4975 }
4976
4977 intel_dp_probe_oui(intel_dp);
4978
4979 if (!intel_dp_probe_mst(intel_dp))
4980 goto mst_fail;
4981
4982 } else {
4983 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004984 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004985 goto mst_fail;
4986 }
4987
4988 if (!intel_dp->is_mst) {
4989 /*
4990 * we'll check the link status via the normal hot plug path later -
4991 * but for short hpds we should check it now
4992 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004993 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004994 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004995 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004996 }
4997 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004998
4999 ret = IRQ_HANDLED;
5000
Imre Deak1c767b32014-08-18 14:42:42 +03005001 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005002mst_fail:
5003 /* if we were in MST mode, and device is not there get out of MST mode */
5004 if (intel_dp->is_mst) {
5005 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5006 intel_dp->is_mst = false;
5007 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5008 }
Imre Deak1c767b32014-08-18 14:42:42 +03005009put_power:
5010 intel_display_power_put(dev_priv, power_domain);
5011
5012 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005013}
5014
Zhenyu Wange3421a12010-04-08 09:43:27 +08005015/* Return which DP Port should be selected for Transcoder DP control */
5016int
Akshay Joshi0206e352011-08-16 15:34:10 -04005017intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005018{
5019 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005020 struct intel_encoder *intel_encoder;
5021 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005022
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005023 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5024 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005025
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005026 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5027 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005028 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005029 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005030
Zhenyu Wange3421a12010-04-08 09:43:27 +08005031 return -1;
5032}
5033
Zhao Yakui36e83a12010-06-12 14:32:21 +08005034/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005035bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005036{
5037 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005038 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005039 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005040 static const short port_mapping[] = {
5041 [PORT_B] = PORT_IDPB,
5042 [PORT_C] = PORT_IDPC,
5043 [PORT_D] = PORT_IDPD,
5044 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005045
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005046 if (port == PORT_A)
5047 return true;
5048
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005049 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005050 return false;
5051
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005052 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5053 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005054
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005055 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005056 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5057 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005058 return true;
5059 }
5060 return false;
5061}
5062
Dave Airlie0e32b392014-05-02 14:02:48 +10005063void
Chris Wilsonf6849602010-09-19 09:29:33 +01005064intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5065{
Yuly Novikov53b41832012-10-26 12:04:00 +03005066 struct intel_connector *intel_connector = to_intel_connector(connector);
5067
Chris Wilson3f43c482011-05-12 22:17:24 +01005068 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005069 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005070 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005071
5072 if (is_edp(intel_dp)) {
5073 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005074 drm_object_attach_property(
5075 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005076 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005077 DRM_MODE_SCALE_ASPECT);
5078 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005079 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005080}
5081
Imre Deakdada1a92014-01-29 13:25:41 +02005082static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5083{
5084 intel_dp->last_power_cycle = jiffies;
5085 intel_dp->last_power_on = jiffies;
5086 intel_dp->last_backlight_off = jiffies;
5087}
5088
Daniel Vetter67a54562012-10-20 20:57:45 +02005089static void
5090intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005091 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005092{
5093 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005094 struct edp_power_seq cur, vbt, spec,
5095 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02005096 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03005097 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005098
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005099 lockdep_assert_held(&dev_priv->pps_mutex);
5100
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005101 /* already initialized? */
5102 if (final->t11_t12 != 0)
5103 return;
5104
Jesse Barnes453c5422013-03-28 09:55:41 -07005105 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005106 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005107 pp_on_reg = PCH_PP_ON_DELAYS;
5108 pp_off_reg = PCH_PP_OFF_DELAYS;
5109 pp_div_reg = PCH_PP_DIVISOR;
5110 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005111 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5112
5113 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5114 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5115 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5116 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005117 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005118
5119 /* Workaround: Need to write PP_CONTROL with the unlock key as
5120 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005121 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03005122 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005123
Jesse Barnes453c5422013-03-28 09:55:41 -07005124 pp_on = I915_READ(pp_on_reg);
5125 pp_off = I915_READ(pp_off_reg);
5126 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02005127
5128 /* Pull timing values out of registers */
5129 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5130 PANEL_POWER_UP_DELAY_SHIFT;
5131
5132 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5133 PANEL_LIGHT_ON_DELAY_SHIFT;
5134
5135 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5136 PANEL_LIGHT_OFF_DELAY_SHIFT;
5137
5138 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5139 PANEL_POWER_DOWN_DELAY_SHIFT;
5140
5141 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5142 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5143
5144 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5145 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5146
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005147 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005148
5149 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5150 * our hw here, which are all in 100usec. */
5151 spec.t1_t3 = 210 * 10;
5152 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5153 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5154 spec.t10 = 500 * 10;
5155 /* This one is special and actually in units of 100ms, but zero
5156 * based in the hw (so we need to add 100 ms). But the sw vbt
5157 * table multiplies it with 1000 to make it in units of 100usec,
5158 * too. */
5159 spec.t11_t12 = (510 + 100) * 10;
5160
5161 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5162 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5163
5164 /* Use the max of the register settings and vbt. If both are
5165 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005166#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005167 spec.field : \
5168 max(cur.field, vbt.field))
5169 assign_final(t1_t3);
5170 assign_final(t8);
5171 assign_final(t9);
5172 assign_final(t10);
5173 assign_final(t11_t12);
5174#undef assign_final
5175
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005176#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005177 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5178 intel_dp->backlight_on_delay = get_delay(t8);
5179 intel_dp->backlight_off_delay = get_delay(t9);
5180 intel_dp->panel_power_down_delay = get_delay(t10);
5181 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5182#undef get_delay
5183
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005184 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5185 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5186 intel_dp->panel_power_cycle_delay);
5187
5188 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5189 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005190}
5191
5192static void
5193intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005194 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005195{
5196 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005197 u32 pp_on, pp_off, pp_div, port_sel = 0;
5198 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5199 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005200 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005201 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005202
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005203 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005204
5205 if (HAS_PCH_SPLIT(dev)) {
5206 pp_on_reg = PCH_PP_ON_DELAYS;
5207 pp_off_reg = PCH_PP_OFF_DELAYS;
5208 pp_div_reg = PCH_PP_DIVISOR;
5209 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005210 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5211
5212 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5213 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5214 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005215 }
5216
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005217 /*
5218 * And finally store the new values in the power sequencer. The
5219 * backlight delays are set to 1 because we do manual waits on them. For
5220 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5221 * we'll end up waiting for the backlight off delay twice: once when we
5222 * do the manual sleep, and once when we disable the panel and wait for
5223 * the PP_STATUS bit to become zero.
5224 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005225 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005226 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5227 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005228 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005229 /* Compute the divisor for the pp clock, simply match the Bspec
5230 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005231 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005232 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02005233 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5234
5235 /* Haswell doesn't have any port selection bits for the panel
5236 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005237 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005238 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005239 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005240 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005241 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005242 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005243 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005244 }
5245
Jesse Barnes453c5422013-03-28 09:55:41 -07005246 pp_on |= port_sel;
5247
5248 I915_WRITE(pp_on_reg, pp_on);
5249 I915_WRITE(pp_off_reg, pp_off);
5250 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005251
Daniel Vetter67a54562012-10-20 20:57:45 +02005252 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005253 I915_READ(pp_on_reg),
5254 I915_READ(pp_off_reg),
5255 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005256}
5257
Vandana Kannanb33a2812015-02-13 15:33:03 +05305258/**
5259 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5260 * @dev: DRM device
5261 * @refresh_rate: RR to be programmed
5262 *
5263 * This function gets called when refresh rate (RR) has to be changed from
5264 * one frequency to another. Switches can be between high and low RR
5265 * supported by the panel or to any other RR based on media playback (in
5266 * this case, RR value needs to be passed from user space).
5267 *
5268 * The caller of this function needs to take a lock on dev_priv->drrs.
5269 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305270static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305271{
5272 struct drm_i915_private *dev_priv = dev->dev_private;
5273 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305274 struct intel_digital_port *dig_port = NULL;
5275 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005276 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305277 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305278 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305279 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305280
5281 if (refresh_rate <= 0) {
5282 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5283 return;
5284 }
5285
Vandana Kannan96178ee2015-01-10 02:25:56 +05305286 if (intel_dp == NULL) {
5287 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305288 return;
5289 }
5290
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005291 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005292 * FIXME: This needs proper synchronization with psr state for some
5293 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005294 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305295
Vandana Kannan96178ee2015-01-10 02:25:56 +05305296 dig_port = dp_to_dig_port(intel_dp);
5297 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005298 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305299
5300 if (!intel_crtc) {
5301 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5302 return;
5303 }
5304
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005305 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305306
Vandana Kannan96178ee2015-01-10 02:25:56 +05305307 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305308 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5309 return;
5310 }
5311
Vandana Kannan96178ee2015-01-10 02:25:56 +05305312 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5313 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305314 index = DRRS_LOW_RR;
5315
Vandana Kannan96178ee2015-01-10 02:25:56 +05305316 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305317 DRM_DEBUG_KMS(
5318 "DRRS requested for previously set RR...ignoring\n");
5319 return;
5320 }
5321
5322 if (!intel_crtc->active) {
5323 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5324 return;
5325 }
5326
Durgadoss R44395bf2015-02-13 15:33:02 +05305327 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305328 switch (index) {
5329 case DRRS_HIGH_RR:
5330 intel_dp_set_m_n(intel_crtc, M1_N1);
5331 break;
5332 case DRRS_LOW_RR:
5333 intel_dp_set_m_n(intel_crtc, M2_N2);
5334 break;
5335 case DRRS_MAX_RR:
5336 default:
5337 DRM_ERROR("Unsupported refreshrate type\n");
5338 }
5339 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005340 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305341 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305342
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305343 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305344 if (IS_VALLEYVIEW(dev))
5345 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5346 else
5347 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305348 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305349 if (IS_VALLEYVIEW(dev))
5350 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5351 else
5352 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305353 }
5354 I915_WRITE(reg, val);
5355 }
5356
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305357 dev_priv->drrs.refresh_rate_type = index;
5358
5359 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5360}
5361
Vandana Kannanb33a2812015-02-13 15:33:03 +05305362/**
5363 * intel_edp_drrs_enable - init drrs struct if supported
5364 * @intel_dp: DP struct
5365 *
5366 * Initializes frontbuffer_bits and drrs.dp
5367 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305368void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5369{
5370 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5371 struct drm_i915_private *dev_priv = dev->dev_private;
5372 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5373 struct drm_crtc *crtc = dig_port->base.base.crtc;
5374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5375
5376 if (!intel_crtc->config->has_drrs) {
5377 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5378 return;
5379 }
5380
5381 mutex_lock(&dev_priv->drrs.mutex);
5382 if (WARN_ON(dev_priv->drrs.dp)) {
5383 DRM_ERROR("DRRS already enabled\n");
5384 goto unlock;
5385 }
5386
5387 dev_priv->drrs.busy_frontbuffer_bits = 0;
5388
5389 dev_priv->drrs.dp = intel_dp;
5390
5391unlock:
5392 mutex_unlock(&dev_priv->drrs.mutex);
5393}
5394
Vandana Kannanb33a2812015-02-13 15:33:03 +05305395/**
5396 * intel_edp_drrs_disable - Disable DRRS
5397 * @intel_dp: DP struct
5398 *
5399 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305400void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5401{
5402 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5403 struct drm_i915_private *dev_priv = dev->dev_private;
5404 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5405 struct drm_crtc *crtc = dig_port->base.base.crtc;
5406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5407
5408 if (!intel_crtc->config->has_drrs)
5409 return;
5410
5411 mutex_lock(&dev_priv->drrs.mutex);
5412 if (!dev_priv->drrs.dp) {
5413 mutex_unlock(&dev_priv->drrs.mutex);
5414 return;
5415 }
5416
5417 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5418 intel_dp_set_drrs_state(dev_priv->dev,
5419 intel_dp->attached_connector->panel.
5420 fixed_mode->vrefresh);
5421
5422 dev_priv->drrs.dp = NULL;
5423 mutex_unlock(&dev_priv->drrs.mutex);
5424
5425 cancel_delayed_work_sync(&dev_priv->drrs.work);
5426}
5427
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305428static void intel_edp_drrs_downclock_work(struct work_struct *work)
5429{
5430 struct drm_i915_private *dev_priv =
5431 container_of(work, typeof(*dev_priv), drrs.work.work);
5432 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305433
Vandana Kannan96178ee2015-01-10 02:25:56 +05305434 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305435
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305436 intel_dp = dev_priv->drrs.dp;
5437
5438 if (!intel_dp)
5439 goto unlock;
5440
5441 /*
5442 * The delayed work can race with an invalidate hence we need to
5443 * recheck.
5444 */
5445
5446 if (dev_priv->drrs.busy_frontbuffer_bits)
5447 goto unlock;
5448
5449 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5450 intel_dp_set_drrs_state(dev_priv->dev,
5451 intel_dp->attached_connector->panel.
5452 downclock_mode->vrefresh);
5453
5454unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305455 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305456}
5457
Vandana Kannanb33a2812015-02-13 15:33:03 +05305458/**
5459 * intel_edp_drrs_invalidate - Invalidate DRRS
5460 * @dev: DRM device
5461 * @frontbuffer_bits: frontbuffer plane tracking bits
5462 *
5463 * When there is a disturbance on screen (due to cursor movement/time
5464 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5465 * high RR.
5466 *
5467 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5468 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305469void intel_edp_drrs_invalidate(struct drm_device *dev,
5470 unsigned frontbuffer_bits)
5471{
5472 struct drm_i915_private *dev_priv = dev->dev_private;
5473 struct drm_crtc *crtc;
5474 enum pipe pipe;
5475
Daniel Vetter9da7d692015-04-09 16:44:15 +02005476 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305477 return;
5478
Daniel Vetter88f933a2015-04-09 16:44:16 +02005479 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305480
Vandana Kannana93fad02015-01-10 02:25:59 +05305481 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005482 if (!dev_priv->drrs.dp) {
5483 mutex_unlock(&dev_priv->drrs.mutex);
5484 return;
5485 }
5486
Vandana Kannana93fad02015-01-10 02:25:59 +05305487 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5488 pipe = to_intel_crtc(crtc)->pipe;
5489
5490 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305491 intel_dp_set_drrs_state(dev_priv->dev,
5492 dev_priv->drrs.dp->attached_connector->panel.
5493 fixed_mode->vrefresh);
5494 }
5495
5496 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5497
5498 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5499 mutex_unlock(&dev_priv->drrs.mutex);
5500}
5501
Vandana Kannanb33a2812015-02-13 15:33:03 +05305502/**
5503 * intel_edp_drrs_flush - Flush DRRS
5504 * @dev: DRM device
5505 * @frontbuffer_bits: frontbuffer plane tracking bits
5506 *
5507 * When there is no movement on screen, DRRS work can be scheduled.
5508 * This DRRS work is responsible for setting relevant registers after a
5509 * timeout of 1 second.
5510 *
5511 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5512 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305513void intel_edp_drrs_flush(struct drm_device *dev,
5514 unsigned frontbuffer_bits)
5515{
5516 struct drm_i915_private *dev_priv = dev->dev_private;
5517 struct drm_crtc *crtc;
5518 enum pipe pipe;
5519
Daniel Vetter9da7d692015-04-09 16:44:15 +02005520 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305521 return;
5522
Daniel Vetter88f933a2015-04-09 16:44:16 +02005523 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305524
Vandana Kannana93fad02015-01-10 02:25:59 +05305525 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005526 if (!dev_priv->drrs.dp) {
5527 mutex_unlock(&dev_priv->drrs.mutex);
5528 return;
5529 }
5530
Vandana Kannana93fad02015-01-10 02:25:59 +05305531 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5532 pipe = to_intel_crtc(crtc)->pipe;
5533 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5534
Vandana Kannana93fad02015-01-10 02:25:59 +05305535 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5536 !dev_priv->drrs.busy_frontbuffer_bits)
5537 schedule_delayed_work(&dev_priv->drrs.work,
5538 msecs_to_jiffies(1000));
5539 mutex_unlock(&dev_priv->drrs.mutex);
5540}
5541
Vandana Kannanb33a2812015-02-13 15:33:03 +05305542/**
5543 * DOC: Display Refresh Rate Switching (DRRS)
5544 *
5545 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5546 * which enables swtching between low and high refresh rates,
5547 * dynamically, based on the usage scenario. This feature is applicable
5548 * for internal panels.
5549 *
5550 * Indication that the panel supports DRRS is given by the panel EDID, which
5551 * would list multiple refresh rates for one resolution.
5552 *
5553 * DRRS is of 2 types - static and seamless.
5554 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5555 * (may appear as a blink on screen) and is used in dock-undock scenario.
5556 * Seamless DRRS involves changing RR without any visual effect to the user
5557 * and can be used during normal system usage. This is done by programming
5558 * certain registers.
5559 *
5560 * Support for static/seamless DRRS may be indicated in the VBT based on
5561 * inputs from the panel spec.
5562 *
5563 * DRRS saves power by switching to low RR based on usage scenarios.
5564 *
5565 * eDP DRRS:-
5566 * The implementation is based on frontbuffer tracking implementation.
5567 * When there is a disturbance on the screen triggered by user activity or a
5568 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5569 * When there is no movement on screen, after a timeout of 1 second, a switch
5570 * to low RR is made.
5571 * For integration with frontbuffer tracking code,
5572 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5573 *
5574 * DRRS can be further extended to support other internal panels and also
5575 * the scenario of video playback wherein RR is set based on the rate
5576 * requested by userspace.
5577 */
5578
5579/**
5580 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5581 * @intel_connector: eDP connector
5582 * @fixed_mode: preferred mode of panel
5583 *
5584 * This function is called only once at driver load to initialize basic
5585 * DRRS stuff.
5586 *
5587 * Returns:
5588 * Downclock mode if panel supports it, else return NULL.
5589 * DRRS support is determined by the presence of downclock mode (apart
5590 * from VBT setting).
5591 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305592static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305593intel_dp_drrs_init(struct intel_connector *intel_connector,
5594 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305595{
5596 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305597 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305598 struct drm_i915_private *dev_priv = dev->dev_private;
5599 struct drm_display_mode *downclock_mode = NULL;
5600
Daniel Vetter9da7d692015-04-09 16:44:15 +02005601 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5602 mutex_init(&dev_priv->drrs.mutex);
5603
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305604 if (INTEL_INFO(dev)->gen <= 6) {
5605 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5606 return NULL;
5607 }
5608
5609 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005610 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305611 return NULL;
5612 }
5613
5614 downclock_mode = intel_find_panel_downclock
5615 (dev, fixed_mode, connector);
5616
5617 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305618 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305619 return NULL;
5620 }
5621
Vandana Kannan96178ee2015-01-10 02:25:56 +05305622 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305623
Vandana Kannan96178ee2015-01-10 02:25:56 +05305624 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005625 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305626 return downclock_mode;
5627}
5628
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005629static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005630 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005631{
5632 struct drm_connector *connector = &intel_connector->base;
5633 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005634 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5635 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005636 struct drm_i915_private *dev_priv = dev->dev_private;
5637 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305638 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005639 bool has_dpcd;
5640 struct drm_display_mode *scan;
5641 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005642 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005643
5644 if (!is_edp(intel_dp))
5645 return true;
5646
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005647 pps_lock(intel_dp);
5648 intel_edp_panel_vdd_sanitize(intel_dp);
5649 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005650
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005651 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005652 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005653
5654 if (has_dpcd) {
5655 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5656 dev_priv->no_aux_handshake =
5657 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5658 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5659 } else {
5660 /* if this fails, presume the device is a ghost */
5661 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005662 return false;
5663 }
5664
5665 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005666 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005667 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005668 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005669
Daniel Vetter060c8772014-03-21 23:22:35 +01005670 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005671 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005672 if (edid) {
5673 if (drm_add_edid_modes(connector, edid)) {
5674 drm_mode_connector_update_edid_property(connector,
5675 edid);
5676 drm_edid_to_eld(connector, edid);
5677 } else {
5678 kfree(edid);
5679 edid = ERR_PTR(-EINVAL);
5680 }
5681 } else {
5682 edid = ERR_PTR(-ENOENT);
5683 }
5684 intel_connector->edid = edid;
5685
5686 /* prefer fixed mode from EDID if available */
5687 list_for_each_entry(scan, &connector->probed_modes, head) {
5688 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5689 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305690 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305691 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005692 break;
5693 }
5694 }
5695
5696 /* fallback to VBT if available for eDP */
5697 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5698 fixed_mode = drm_mode_duplicate(dev,
5699 dev_priv->vbt.lfp_lvds_vbt_mode);
5700 if (fixed_mode)
5701 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5702 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005703 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005704
Clint Taylor01527b32014-07-07 13:01:46 -07005705 if (IS_VALLEYVIEW(dev)) {
5706 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5707 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005708
5709 /*
5710 * Figure out the current pipe for the initial backlight setup.
5711 * If the current pipe isn't valid, try the PPS pipe, and if that
5712 * fails just assume pipe A.
5713 */
5714 if (IS_CHERRYVIEW(dev))
5715 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5716 else
5717 pipe = PORT_TO_PIPE(intel_dp->DP);
5718
5719 if (pipe != PIPE_A && pipe != PIPE_B)
5720 pipe = intel_dp->pps_pipe;
5721
5722 if (pipe != PIPE_A && pipe != PIPE_B)
5723 pipe = PIPE_A;
5724
5725 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5726 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005727 }
5728
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305729 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005730 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005731 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005732
5733 return true;
5734}
5735
Paulo Zanoni16c25532013-06-12 17:27:25 -03005736bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005737intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5738 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005739{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005740 struct drm_connector *connector = &intel_connector->base;
5741 struct intel_dp *intel_dp = &intel_dig_port->dp;
5742 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5743 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005744 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005745 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005746 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005747
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005748 intel_dp->pps_pipe = INVALID_PIPE;
5749
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005750 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005751 if (INTEL_INFO(dev)->gen >= 9)
5752 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5753 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005754 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5755 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5756 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5757 else if (HAS_PCH_SPLIT(dev))
5758 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5759 else
5760 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5761
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005762 if (INTEL_INFO(dev)->gen >= 9)
5763 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5764 else
5765 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005766
Daniel Vetter07679352012-09-06 22:15:42 +02005767 /* Preserve the current hw state. */
5768 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005769 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005770
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005771 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305772 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005773 else
5774 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005775
Imre Deakf7d24902013-05-08 13:14:05 +03005776 /*
5777 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5778 * for DP the encoder type can be set by the caller to
5779 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5780 */
5781 if (type == DRM_MODE_CONNECTOR_eDP)
5782 intel_encoder->type = INTEL_OUTPUT_EDP;
5783
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005784 /* eDP only on port B and/or C on vlv/chv */
5785 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5786 port != PORT_B && port != PORT_C))
5787 return false;
5788
Imre Deake7281ea2013-05-08 13:14:08 +03005789 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5790 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5791 port_name(port));
5792
Adam Jacksonb3295302010-07-16 14:46:28 -04005793 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005794 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5795
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005796 connector->interlace_allowed = true;
5797 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005798
Daniel Vetter66a92782012-07-12 20:08:18 +02005799 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005800 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005801
Chris Wilsondf0e9242010-09-09 16:20:55 +01005802 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005803 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005804
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005805 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005806 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5807 else
5808 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005809 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005810
Jani Nikula0b998362014-03-14 16:51:17 +02005811 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005812 switch (port) {
5813 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005814 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005815 break;
5816 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005817 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005818 break;
5819 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005820 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005821 break;
5822 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005823 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005824 break;
5825 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005826 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005827 }
5828
Imre Deakdada1a92014-01-29 13:25:41 +02005829 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005830 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005831 intel_dp_init_panel_power_timestamps(intel_dp);
5832 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005833 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005834 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005835 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005836 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005837 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005838
Jani Nikula9d1a1032014-03-14 16:51:15 +02005839 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005840
Dave Airlie0e32b392014-05-02 14:02:48 +10005841 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005842 if (HAS_DP_MST(dev) &&
5843 (port == PORT_B || port == PORT_C || port == PORT_D))
5844 intel_dp_mst_encoder_init(intel_dig_port,
5845 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005846
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005847 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005848 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005849 if (is_edp(intel_dp)) {
5850 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005851 /*
5852 * vdd might still be enabled do to the delayed vdd off.
5853 * Make sure vdd is actually turned off here.
5854 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005855 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005856 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005857 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005858 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005859 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005860 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005861 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005862 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005863
Chris Wilsonf6849602010-09-19 09:29:33 +01005864 intel_dp_add_properties(intel_dp, connector);
5865
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005866 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5867 * 0xd. Failure to do so will result in spurious interrupts being
5868 * generated on the port when a cable is not attached.
5869 */
5870 if (IS_G4X(dev) && !IS_GM45(dev)) {
5871 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5872 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5873 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005874
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005875 i915_debugfs_connector_add(connector);
5876
Paulo Zanoni16c25532013-06-12 17:27:25 -03005877 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005878}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005879
5880void
5881intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5882{
Dave Airlie13cf5502014-06-18 11:29:35 +10005883 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005884 struct intel_digital_port *intel_dig_port;
5885 struct intel_encoder *intel_encoder;
5886 struct drm_encoder *encoder;
5887 struct intel_connector *intel_connector;
5888
Daniel Vetterb14c5672013-09-19 12:18:32 +02005889 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005890 if (!intel_dig_port)
5891 return;
5892
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005893 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005894 if (!intel_connector) {
5895 kfree(intel_dig_port);
5896 return;
5897 }
5898
5899 intel_encoder = &intel_dig_port->base;
5900 encoder = &intel_encoder->base;
5901
5902 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5903 DRM_MODE_ENCODER_TMDS);
5904
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005905 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005906 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005907 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005908 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005909 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005910 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005911 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005912 intel_encoder->pre_enable = chv_pre_enable_dp;
5913 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005914 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005915 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005916 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005917 intel_encoder->pre_enable = vlv_pre_enable_dp;
5918 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005919 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005920 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005921 intel_encoder->pre_enable = g4x_pre_enable_dp;
5922 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005923 if (INTEL_INFO(dev)->gen >= 5)
5924 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005925 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005926
Paulo Zanoni174edf12012-10-26 19:05:50 -02005927 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005928 intel_dig_port->dp.output_reg = output_reg;
5929
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005930 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005931 if (IS_CHERRYVIEW(dev)) {
5932 if (port == PORT_D)
5933 intel_encoder->crtc_mask = 1 << 2;
5934 else
5935 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5936 } else {
5937 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5938 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005939 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005940
Dave Airlie13cf5502014-06-18 11:29:35 +10005941 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005942 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005943
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005944 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5945 drm_encoder_cleanup(encoder);
5946 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005947 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005948 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005949}
Dave Airlie0e32b392014-05-02 14:02:48 +10005950
5951void intel_dp_mst_suspend(struct drm_device *dev)
5952{
5953 struct drm_i915_private *dev_priv = dev->dev_private;
5954 int i;
5955
5956 /* disable MST */
5957 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005958 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005959 if (!intel_dig_port)
5960 continue;
5961
5962 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5963 if (!intel_dig_port->dp.can_mst)
5964 continue;
5965 if (intel_dig_port->dp.is_mst)
5966 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5967 }
5968 }
5969}
5970
5971void intel_dp_mst_resume(struct drm_device *dev)
5972{
5973 struct drm_i915_private *dev_priv = dev->dev_private;
5974 int i;
5975
5976 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005977 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005978 if (!intel_dig_port)
5979 continue;
5980 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5981 int ret;
5982
5983 if (!intel_dig_port->dp.can_mst)
5984 continue;
5985
5986 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5987 if (ret != 0) {
5988 intel_dp_check_mst_status(&intel_dig_port->dp);
5989 }
5990 }
5991 }
5992}