blob: 1900c4d483765d0146a3fe67ba895e7fdee178ff [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300116static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300117static void vlv_steal_power_sequencer(struct drm_device *dev,
118 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119
Dave Airlie0e32b392014-05-02 14:02:48 +1000120int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700123 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700124 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700125
126 switch (max_link_bw) {
127 case DP_LINK_BW_1_62:
128 case DP_LINK_BW_2_7:
129 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300130 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300131 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
132 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700133 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
134 max_link_bw = DP_LINK_BW_5_4;
135 else
136 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300137 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
Paulo Zanonieeb63242014-05-06 14:56:50 +0300147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180static int
Keith Packardc8982612012-01-25 08:16:25 -0800181intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400183 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
186static int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000192static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
205
Jani Nikuladd06f902012-10-19 14:51:50 +0300206 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200208
209 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 }
211
Daniel Vetter36008362013-03-27 00:44:59 +0100212 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300213 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200219 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
Daniel Vetter0af78a22012-05-23 11:30:55 +0200224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227 return MODE_OK;
228}
229
230static uint32_t
Ville Syrjälä5ca476f2014-10-01 16:56:56 +0300231pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700232{
233 int i;
234 uint32_t v = 0;
235
236 if (src_bytes > 4)
237 src_bytes = 4;
238 for (i = 0; i < src_bytes; i++)
239 v |= ((uint32_t) src[i]) << ((3-i) * 8);
240 return v;
241}
242
243static void
244unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700253/* hrawclock is 1/4 the FSB frequency */
254static int
255intel_hrawclk(struct drm_device *dev)
256{
257 struct drm_i915_private *dev_priv = dev->dev_private;
258 uint32_t clkcfg;
259
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530260 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
261 if (IS_VALLEYVIEW(dev))
262 return 200;
263
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700264 clkcfg = I915_READ(CLKCFG);
265 switch (clkcfg & CLKCFG_FSB_MASK) {
266 case CLKCFG_FSB_400:
267 return 100;
268 case CLKCFG_FSB_533:
269 return 133;
270 case CLKCFG_FSB_667:
271 return 166;
272 case CLKCFG_FSB_800:
273 return 200;
274 case CLKCFG_FSB_1067:
275 return 266;
276 case CLKCFG_FSB_1333:
277 return 333;
278 /* these two are just a guess; one of them might be right */
279 case CLKCFG_FSB_1600:
280 case CLKCFG_FSB_1600_ALT:
281 return 400;
282 default:
283 return 133;
284 }
285}
286
Jani Nikulabf13e812013-09-06 07:40:05 +0300287static void
288intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300289 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300290static void
291intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300292 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300293
Ville Syrjälä773538e82014-09-04 14:54:56 +0300294static void pps_lock(struct intel_dp *intel_dp)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct intel_encoder *encoder = &intel_dig_port->base;
298 struct drm_device *dev = encoder->base.dev;
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 enum intel_display_power_domain power_domain;
301
302 /*
303 * See vlv_power_sequencer_reset() why we need
304 * a power domain reference here.
305 */
306 power_domain = intel_display_port_power_domain(encoder);
307 intel_display_power_get(dev_priv, power_domain);
308
309 mutex_lock(&dev_priv->pps_mutex);
310}
311
312static void pps_unlock(struct intel_dp *intel_dp)
313{
314 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
315 struct intel_encoder *encoder = &intel_dig_port->base;
316 struct drm_device *dev = encoder->base.dev;
317 struct drm_i915_private *dev_priv = dev->dev_private;
318 enum intel_display_power_domain power_domain;
319
320 mutex_unlock(&dev_priv->pps_mutex);
321
322 power_domain = intel_display_port_power_domain(encoder);
323 intel_display_power_put(dev_priv, power_domain);
324}
325
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300326static void
327vlv_power_sequencer_kick(struct intel_dp *intel_dp)
328{
329 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
330 struct drm_device *dev = intel_dig_port->base.base.dev;
331 struct drm_i915_private *dev_priv = dev->dev_private;
332 enum pipe pipe = intel_dp->pps_pipe;
333 uint32_t DP;
334
335 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
336 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
337 pipe_name(pipe), port_name(intel_dig_port->port)))
338 return;
339
340 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
341 pipe_name(pipe), port_name(intel_dig_port->port));
342
343 /* Preserve the BIOS-computed detected bit. This is
344 * supposed to be read-only.
345 */
346 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
347 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
348 DP |= DP_PORT_WIDTH(1);
349 DP |= DP_LINK_TRAIN_PAT_1;
350
351 if (IS_CHERRYVIEW(dev))
352 DP |= DP_PIPE_SELECT_CHV(pipe);
353 else if (pipe == PIPE_B)
354 DP |= DP_PIPEB_SELECT;
355
356 /*
357 * Similar magic as in intel_dp_enable_port().
358 * We _must_ do this port enable + disable trick
359 * to make this power seqeuencer lock onto the port.
360 * Otherwise even VDD force bit won't work.
361 */
362 I915_WRITE(intel_dp->output_reg, DP);
363 POSTING_READ(intel_dp->output_reg);
364
365 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
366 POSTING_READ(intel_dp->output_reg);
367
368 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
369 POSTING_READ(intel_dp->output_reg);
370}
371
Jani Nikulabf13e812013-09-06 07:40:05 +0300372static enum pipe
373vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
374{
375 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300376 struct drm_device *dev = intel_dig_port->base.base.dev;
377 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300378 struct intel_encoder *encoder;
379 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300380 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300381
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300382 lockdep_assert_held(&dev_priv->pps_mutex);
383
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300384 /* We should never land here with regular DP ports */
385 WARN_ON(!is_edp(intel_dp));
386
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300387 if (intel_dp->pps_pipe != INVALID_PIPE)
388 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300389
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300390 /*
391 * We don't have power sequencer currently.
392 * Pick one that's not used by other ports.
393 */
394 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
395 base.head) {
396 struct intel_dp *tmp;
397
398 if (encoder->type != INTEL_OUTPUT_EDP)
399 continue;
400
401 tmp = enc_to_intel_dp(&encoder->base);
402
403 if (tmp->pps_pipe != INVALID_PIPE)
404 pipes &= ~(1 << tmp->pps_pipe);
405 }
406
407 /*
408 * Didn't find one. This should not happen since there
409 * are two power sequencers and up to two eDP ports.
410 */
411 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300412 pipe = PIPE_A;
413 else
414 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300415
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300416 vlv_steal_power_sequencer(dev, pipe);
417 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300418
419 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
420 pipe_name(intel_dp->pps_pipe),
421 port_name(intel_dig_port->port));
422
423 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300424 intel_dp_init_panel_power_sequencer(dev, intel_dp);
425 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300426
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300427 /*
428 * Even vdd force doesn't work until we've made
429 * the power sequencer lock in on the port.
430 */
431 vlv_power_sequencer_kick(intel_dp);
432
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300433 return intel_dp->pps_pipe;
434}
435
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300436typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
437 enum pipe pipe);
438
439static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
440 enum pipe pipe)
441{
442 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
443}
444
445static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
446 enum pipe pipe)
447{
448 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
449}
450
451static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
452 enum pipe pipe)
453{
454 return true;
455}
456
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300457static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300458vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
459 enum port port,
460 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300461{
Jani Nikulabf13e812013-09-06 07:40:05 +0300462 enum pipe pipe;
463
Jani Nikulabf13e812013-09-06 07:40:05 +0300464 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
465 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
466 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300467
468 if (port_sel != PANEL_PORT_SELECT_VLV(port))
469 continue;
470
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300471 if (!pipe_check(dev_priv, pipe))
472 continue;
473
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300474 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300475 }
476
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300477 return INVALID_PIPE;
478}
479
480static void
481vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
482{
483 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
484 struct drm_device *dev = intel_dig_port->base.base.dev;
485 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300486 enum port port = intel_dig_port->port;
487
488 lockdep_assert_held(&dev_priv->pps_mutex);
489
490 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300491 /* first pick one where the panel is on */
492 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
493 vlv_pipe_has_pp_on);
494 /* didn't find one? pick one where vdd is on */
495 if (intel_dp->pps_pipe == INVALID_PIPE)
496 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
497 vlv_pipe_has_vdd_on);
498 /* didn't find one? pick one with just the correct port */
499 if (intel_dp->pps_pipe == INVALID_PIPE)
500 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
501 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300502
503 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
504 if (intel_dp->pps_pipe == INVALID_PIPE) {
505 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
506 port_name(port));
507 return;
508 }
509
510 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
511 port_name(port), pipe_name(intel_dp->pps_pipe));
512
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300513 intel_dp_init_panel_power_sequencer(dev, intel_dp);
514 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300515}
516
Ville Syrjälä773538e82014-09-04 14:54:56 +0300517void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
518{
519 struct drm_device *dev = dev_priv->dev;
520 struct intel_encoder *encoder;
521
522 if (WARN_ON(!IS_VALLEYVIEW(dev)))
523 return;
524
525 /*
526 * We can't grab pps_mutex here due to deadlock with power_domain
527 * mutex when power_domain functions are called while holding pps_mutex.
528 * That also means that in order to use pps_pipe the code needs to
529 * hold both a power domain reference and pps_mutex, and the power domain
530 * reference get/put must be done while _not_ holding pps_mutex.
531 * pps_{lock,unlock}() do these steps in the correct order, so one
532 * should use them always.
533 */
534
535 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
536 struct intel_dp *intel_dp;
537
538 if (encoder->type != INTEL_OUTPUT_EDP)
539 continue;
540
541 intel_dp = enc_to_intel_dp(&encoder->base);
542 intel_dp->pps_pipe = INVALID_PIPE;
543 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300544}
545
546static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
547{
548 struct drm_device *dev = intel_dp_to_dev(intel_dp);
549
550 if (HAS_PCH_SPLIT(dev))
551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
556static u32 _pp_stat_reg(struct intel_dp *intel_dp)
557{
558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
559
560 if (HAS_PCH_SPLIT(dev))
561 return PCH_PP_STATUS;
562 else
563 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
564}
565
Clint Taylor01527b32014-07-07 13:01:46 -0700566/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
567 This function only applicable when panel PM state is not to be tracked */
568static int edp_notify_handler(struct notifier_block *this, unsigned long code,
569 void *unused)
570{
571 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
572 edp_notifier);
573 struct drm_device *dev = intel_dp_to_dev(intel_dp);
574 struct drm_i915_private *dev_priv = dev->dev_private;
575 u32 pp_div;
576 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700577
578 if (!is_edp(intel_dp) || code != SYS_RESTART)
579 return 0;
580
Ville Syrjälä773538e82014-09-04 14:54:56 +0300581 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300582
Clint Taylor01527b32014-07-07 13:01:46 -0700583 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
585
Clint Taylor01527b32014-07-07 13:01:46 -0700586 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
587 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
588 pp_div = I915_READ(pp_div_reg);
589 pp_div &= PP_REFERENCE_DIVIDER_MASK;
590
591 /* 0x1F write to PP_DIV_REG sets max cycle delay */
592 I915_WRITE(pp_div_reg, pp_div | 0x1F);
593 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
594 msleep(intel_dp->panel_power_cycle_delay);
595 }
596
Ville Syrjälä773538e82014-09-04 14:54:56 +0300597 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300598
Clint Taylor01527b32014-07-07 13:01:46 -0700599 return 0;
600}
601
Daniel Vetter4be73782014-01-17 14:39:48 +0100602static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700603{
Paulo Zanoni30add222012-10-26 19:05:45 -0200604 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700605 struct drm_i915_private *dev_priv = dev->dev_private;
606
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300607 lockdep_assert_held(&dev_priv->pps_mutex);
608
Ville Syrjälä9a423562014-10-16 21:29:48 +0300609 if (IS_VALLEYVIEW(dev) &&
610 intel_dp->pps_pipe == INVALID_PIPE)
611 return false;
612
Jani Nikulabf13e812013-09-06 07:40:05 +0300613 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700614}
615
Daniel Vetter4be73782014-01-17 14:39:48 +0100616static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700617{
Paulo Zanoni30add222012-10-26 19:05:45 -0200618 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700619 struct drm_i915_private *dev_priv = dev->dev_private;
620
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300621 lockdep_assert_held(&dev_priv->pps_mutex);
622
Ville Syrjälä9a423562014-10-16 21:29:48 +0300623 if (IS_VALLEYVIEW(dev) &&
624 intel_dp->pps_pipe == INVALID_PIPE)
625 return false;
626
Ville Syrjälä773538e82014-09-04 14:54:56 +0300627 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700628}
629
Keith Packard9b984da2011-09-19 13:54:47 -0700630static void
631intel_dp_check_edp(struct intel_dp *intel_dp)
632{
Paulo Zanoni30add222012-10-26 19:05:45 -0200633 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700634 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700635
Keith Packard9b984da2011-09-19 13:54:47 -0700636 if (!is_edp(intel_dp))
637 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700638
Daniel Vetter4be73782014-01-17 14:39:48 +0100639 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700640 WARN(1, "eDP powered off while attempting aux channel communication.\n");
641 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300642 I915_READ(_pp_stat_reg(intel_dp)),
643 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700644 }
645}
646
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100647static uint32_t
648intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
649{
650 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
651 struct drm_device *dev = intel_dig_port->base.base.dev;
652 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300653 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100654 uint32_t status;
655 bool done;
656
Daniel Vetteref04f002012-12-01 21:03:59 +0100657#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100658 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300659 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300660 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100661 else
662 done = wait_for_atomic(C, 10) == 0;
663 if (!done)
664 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
665 has_aux_irq);
666#undef C
667
668 return status;
669}
670
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000671static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
672{
673 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
674 struct drm_device *dev = intel_dig_port->base.base.dev;
675
676 /*
677 * The clock divider is based off the hrawclk, and would like to run at
678 * 2MHz. So, take the hrawclk value and divide by 2 and use that
679 */
680 return index ? 0 : intel_hrawclk(dev) / 2;
681}
682
683static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684{
685 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
686 struct drm_device *dev = intel_dig_port->base.base.dev;
687
688 if (index)
689 return 0;
690
691 if (intel_dig_port->port == PORT_A) {
692 if (IS_GEN6(dev) || IS_GEN7(dev))
693 return 200; /* SNB & IVB eDP input clock at 400Mhz */
694 else
695 return 225; /* eDP input clock at 450Mhz */
696 } else {
697 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
698 }
699}
700
701static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300702{
703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
704 struct drm_device *dev = intel_dig_port->base.base.dev;
705 struct drm_i915_private *dev_priv = dev->dev_private;
706
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000707 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100708 if (index)
709 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000710 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300711 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
712 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100713 switch (index) {
714 case 0: return 63;
715 case 1: return 72;
716 default: return 0;
717 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000718 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100719 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300720 }
721}
722
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000723static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
724{
725 return index ? 0 : 100;
726}
727
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000728static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
729{
730 /*
731 * SKL doesn't need us to program the AUX clock divider (Hardware will
732 * derive the clock from CDCLK automatically). We still implement the
733 * get_aux_clock_divider vfunc to plug-in into the existing code.
734 */
735 return index ? 0 : 1;
736}
737
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000738static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
739 bool has_aux_irq,
740 int send_bytes,
741 uint32_t aux_clock_divider)
742{
743 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
744 struct drm_device *dev = intel_dig_port->base.base.dev;
745 uint32_t precharge, timeout;
746
747 if (IS_GEN6(dev))
748 precharge = 3;
749 else
750 precharge = 5;
751
752 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
753 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
754 else
755 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
756
757 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000758 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000759 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000760 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000762 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000763 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
764 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000765 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000766}
767
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000768static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
769 bool has_aux_irq,
770 int send_bytes,
771 uint32_t unused)
772{
773 return DP_AUX_CH_CTL_SEND_BUSY |
774 DP_AUX_CH_CTL_DONE |
775 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
776 DP_AUX_CH_CTL_TIME_OUT_ERROR |
777 DP_AUX_CH_CTL_TIME_OUT_1600us |
778 DP_AUX_CH_CTL_RECEIVE_ERROR |
779 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
780 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
781}
782
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100784intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200785 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700786 uint8_t *recv, int recv_size)
787{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200788 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
789 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700790 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300791 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100793 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100794 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000796 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100797 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200798 bool vdd;
799
Ville Syrjälä773538e82014-09-04 14:54:56 +0300800 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300801
Ville Syrjälä72c35002014-08-18 22:16:00 +0300802 /*
803 * We will be called with VDD already enabled for dpcd/edid/oui reads.
804 * In such cases we want to leave VDD enabled and it's up to upper layers
805 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
806 * ourselves.
807 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300808 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100809
810 /* dp aux is extremely sensitive to irq latency, hence request the
811 * lowest possible wakeup latency and so prevent the cpu from going into
812 * deep sleep states.
813 */
814 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815
Keith Packard9b984da2011-09-19 13:54:47 -0700816 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800817
Paulo Zanonic67a4702013-08-19 13:18:09 -0300818 intel_aux_display_runtime_get(dev_priv);
819
Jesse Barnes11bee432011-08-01 15:02:20 -0700820 /* Try to wait for any previous AUX channel activity */
821 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100822 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700823 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
824 break;
825 msleep(1);
826 }
827
828 if (try == 3) {
829 WARN(1, "dp_aux_ch not started status 0x%08x\n",
830 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100831 ret = -EBUSY;
832 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100833 }
834
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300835 /* Only 5 data registers! */
836 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
837 ret = -E2BIG;
838 goto out;
839 }
840
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000841 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000842 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
843 has_aux_irq,
844 send_bytes,
845 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000846
Chris Wilsonbc866252013-07-21 16:00:03 +0100847 /* Must try at least 3 times according to DP spec */
848 for (try = 0; try < 5; try++) {
849 /* Load the send data into the aux channel data registers */
850 for (i = 0; i < send_bytes; i += 4)
851 I915_WRITE(ch_data + i,
852 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400853
Chris Wilsonbc866252013-07-21 16:00:03 +0100854 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000855 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100856
Chris Wilsonbc866252013-07-21 16:00:03 +0100857 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400858
Chris Wilsonbc866252013-07-21 16:00:03 +0100859 /* Clear done status and any errors */
860 I915_WRITE(ch_ctl,
861 status |
862 DP_AUX_CH_CTL_DONE |
863 DP_AUX_CH_CTL_TIME_OUT_ERROR |
864 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400865
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
867 DP_AUX_CH_CTL_RECEIVE_ERROR))
868 continue;
869 if (status & DP_AUX_CH_CTL_DONE)
870 break;
871 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100872 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700873 break;
874 }
875
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700876 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700877 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100878 ret = -EBUSY;
879 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880 }
881
882 /* Check for timeout or receive error.
883 * Timeouts occur when the sink is not connected
884 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700885 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700886 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100887 ret = -EIO;
888 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700889 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700890
891 /* Timeouts occur when the device isn't connected, so they're
892 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700893 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800894 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100895 ret = -ETIMEDOUT;
896 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700897 }
898
899 /* Unload any bytes sent back from the other side */
900 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
901 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902 if (recv_bytes > recv_size)
903 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400904
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100905 for (i = 0; i < recv_bytes; i += 4)
906 unpack_aux(I915_READ(ch_data + i),
907 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700908
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100909 ret = recv_bytes;
910out:
911 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300912 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100913
Jani Nikula884f19e2014-03-14 16:51:14 +0200914 if (vdd)
915 edp_panel_vdd_off(intel_dp, false);
916
Ville Syrjälä773538e82014-09-04 14:54:56 +0300917 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300918
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100919 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700920}
921
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300922#define BARE_ADDRESS_SIZE 3
923#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200924static ssize_t
925intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700926{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200927 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
928 uint8_t txbuf[20], rxbuf[20];
929 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700930 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700931
Jani Nikula9d1a1032014-03-14 16:51:15 +0200932 txbuf[0] = msg->request << 4;
933 txbuf[1] = msg->address >> 8;
934 txbuf[2] = msg->address & 0xff;
935 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300936
Jani Nikula9d1a1032014-03-14 16:51:15 +0200937 switch (msg->request & ~DP_AUX_I2C_MOT) {
938 case DP_AUX_NATIVE_WRITE:
939 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300940 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200941 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200942
Jani Nikula9d1a1032014-03-14 16:51:15 +0200943 if (WARN_ON(txsize > 20))
944 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700945
Jani Nikula9d1a1032014-03-14 16:51:15 +0200946 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947
Jani Nikula9d1a1032014-03-14 16:51:15 +0200948 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
949 if (ret > 0) {
950 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951
Jani Nikula9d1a1032014-03-14 16:51:15 +0200952 /* Return payload size. */
953 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700954 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200955 break;
956
957 case DP_AUX_NATIVE_READ:
958 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300959 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200960 rxsize = msg->size + 1;
961
962 if (WARN_ON(rxsize > 20))
963 return -E2BIG;
964
965 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
966 if (ret > 0) {
967 msg->reply = rxbuf[0] >> 4;
968 /*
969 * Assume happy day, and copy the data. The caller is
970 * expected to check msg->reply before touching it.
971 *
972 * Return payload size.
973 */
974 ret--;
975 memcpy(msg->buffer, rxbuf + 1, ret);
976 }
977 break;
978
979 default:
980 ret = -EINVAL;
981 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200983
Jani Nikula9d1a1032014-03-14 16:51:15 +0200984 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700985}
986
Jani Nikula9d1a1032014-03-14 16:51:15 +0200987static void
988intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700989{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200990 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200991 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
992 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200993 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000994 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700995
Jani Nikula33ad6622014-03-14 16:51:16 +0200996 switch (port) {
997 case PORT_A:
998 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200999 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001000 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001001 case PORT_B:
1002 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001003 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001004 break;
1005 case PORT_C:
1006 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001007 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001008 break;
1009 case PORT_D:
1010 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001011 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001012 break;
1013 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001014 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001015 }
1016
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001017 /*
1018 * The AUX_CTL register is usually DP_CTL + 0x10.
1019 *
1020 * On Haswell and Broadwell though:
1021 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1022 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1023 *
1024 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1025 */
1026 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001027 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001028
Jani Nikula0b998362014-03-14 16:51:17 +02001029 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001030 intel_dp->aux.dev = dev->dev;
1031 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001032
Jani Nikula0b998362014-03-14 16:51:17 +02001033 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1034 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001035
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001036 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001037 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001038 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001039 name, ret);
1040 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001041 }
David Flynn8316f332010-12-08 16:10:21 +00001042
Jani Nikula0b998362014-03-14 16:51:17 +02001043 ret = sysfs_create_link(&connector->base.kdev->kobj,
1044 &intel_dp->aux.ddc.dev.kobj,
1045 intel_dp->aux.ddc.dev.kobj.name);
1046 if (ret < 0) {
1047 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001048 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001049 }
1050}
1051
Imre Deak80f65de2014-02-11 17:12:49 +02001052static void
1053intel_dp_connector_unregister(struct intel_connector *intel_connector)
1054{
1055 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1056
Dave Airlie0e32b392014-05-02 14:02:48 +10001057 if (!intel_connector->mst_port)
1058 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1059 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001060 intel_connector_unregister(intel_connector);
1061}
1062
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001063static void
Daniel Vetter0e503382014-07-04 11:26:04 -03001064hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
1065{
1066 switch (link_bw) {
1067 case DP_LINK_BW_1_62:
1068 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1069 break;
1070 case DP_LINK_BW_2_7:
1071 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1072 break;
1073 case DP_LINK_BW_5_4:
1074 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1075 break;
1076 }
1077}
1078
1079static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001080intel_dp_set_clock(struct intel_encoder *encoder,
1081 struct intel_crtc_config *pipe_config, int link_bw)
1082{
1083 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001084 const struct dp_link_dpll *divisor = NULL;
1085 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001086
1087 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001088 divisor = gen4_dpll;
1089 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001090 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001091 divisor = pch_dpll;
1092 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001093 } else if (IS_CHERRYVIEW(dev)) {
1094 divisor = chv_dpll;
1095 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001096 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001097 divisor = vlv_dpll;
1098 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001099 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001100
1101 if (divisor && count) {
1102 for (i = 0; i < count; i++) {
1103 if (link_bw == divisor[i].link_bw) {
1104 pipe_config->dpll = divisor[i].dpll;
1105 pipe_config->clock_set = true;
1106 break;
1107 }
1108 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001109 }
1110}
1111
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001112bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001113intel_dp_compute_config(struct intel_encoder *encoder,
1114 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001115{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001116 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001117 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001118 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001119 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001120 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001121 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001122 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001123 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001124 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001125 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001126 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001127 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001128 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001129 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001130 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001131 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001132
Imre Deakbc7d38a2013-05-16 14:40:36 +03001133 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001134 pipe_config->has_pch_encoder = true;
1135
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001136 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001137 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001138 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001139
Jani Nikuladd06f902012-10-19 14:51:50 +03001140 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1141 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1142 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001143 if (!HAS_PCH_SPLIT(dev))
1144 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1145 intel_connector->panel.fitting_mode);
1146 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001147 intel_pch_panel_fitting(intel_crtc, pipe_config,
1148 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001149 }
1150
Daniel Vettercb1793c2012-06-04 18:39:21 +02001151 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001152 return false;
1153
Daniel Vetter083f9562012-04-20 20:23:49 +02001154 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1155 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001156 max_lane_count, bws[max_clock],
1157 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001158
Daniel Vetter36008362013-03-27 00:44:59 +01001159 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1160 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001161 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001162 if (is_edp(intel_dp)) {
1163 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1164 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1165 dev_priv->vbt.edp_bpp);
1166 bpp = dev_priv->vbt.edp_bpp;
1167 }
1168
Jani Nikula344c5bb2014-09-09 11:25:13 +03001169 /*
1170 * Use the maximum clock and number of lanes the eDP panel
1171 * advertizes being capable of. The panels are generally
1172 * designed to support only a single clock and lane
1173 * configuration, and typically these values correspond to the
1174 * native resolution of the panel.
1175 */
1176 min_lane_count = max_lane_count;
1177 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001178 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001179
Daniel Vetter36008362013-03-27 00:44:59 +01001180 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001181 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1182 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001183
Dave Airliec6930992014-07-14 11:04:39 +10001184 for (clock = min_clock; clock <= max_clock; clock++) {
1185 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001186 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1187 link_avail = intel_dp_max_data_rate(link_clock,
1188 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001189
Daniel Vetter36008362013-03-27 00:44:59 +01001190 if (mode_rate <= link_avail) {
1191 goto found;
1192 }
1193 }
1194 }
1195 }
1196
1197 return false;
1198
1199found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001200 if (intel_dp->color_range_auto) {
1201 /*
1202 * See:
1203 * CEA-861-E - 5.1 Default Encoding Parameters
1204 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1205 */
Thierry Reding18316c82012-12-20 15:41:44 +01001206 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001207 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1208 else
1209 intel_dp->color_range = 0;
1210 }
1211
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001212 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001213 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001214
Daniel Vetter36008362013-03-27 00:44:59 +01001215 intel_dp->link_bw = bws[clock];
1216 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001217 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001218 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001219
Daniel Vetter36008362013-03-27 00:44:59 +01001220 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1221 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001222 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001223 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1224 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001225
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001226 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001227 adjusted_mode->crtc_clock,
1228 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001229 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001230
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301231 if (intel_connector->panel.downclock_mode != NULL &&
1232 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001233 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301234 intel_link_compute_m_n(bpp, lane_count,
1235 intel_connector->panel.downclock_mode->clock,
1236 pipe_config->port_clock,
1237 &pipe_config->dp_m2_n2);
1238 }
1239
Damien Lespiauea155f32014-07-29 18:06:20 +01001240 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001241 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1242 else
1243 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001244
Daniel Vetter36008362013-03-27 00:44:59 +01001245 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001246}
1247
Daniel Vetter7c62a162013-06-01 17:16:20 +02001248static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001249{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001250 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1251 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1252 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001253 struct drm_i915_private *dev_priv = dev->dev_private;
1254 u32 dpa_ctl;
1255
Daniel Vetterff9a6752013-06-01 17:16:21 +02001256 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001257 dpa_ctl = I915_READ(DP_A);
1258 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1259
Daniel Vetterff9a6752013-06-01 17:16:21 +02001260 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001261 /* For a long time we've carried around a ILK-DevA w/a for the
1262 * 160MHz clock. If we're really unlucky, it's still required.
1263 */
1264 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001265 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001266 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001267 } else {
1268 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001269 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001270 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001271
Daniel Vetterea9b6002012-11-29 15:59:31 +01001272 I915_WRITE(DP_A, dpa_ctl);
1273
1274 POSTING_READ(DP_A);
1275 udelay(500);
1276}
1277
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001278static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001279{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001280 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001281 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001282 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001283 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001284 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1285 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001286
Keith Packard417e8222011-11-01 19:54:11 -07001287 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001288 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001289 *
1290 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001291 * SNB CPU
1292 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001293 * CPT PCH
1294 *
1295 * IBX PCH and CPU are the same for almost everything,
1296 * except that the CPU DP PLL is configured in this
1297 * register
1298 *
1299 * CPT PCH is quite different, having many bits moved
1300 * to the TRANS_DP_CTL register instead. That
1301 * configuration happens (oddly) in ironlake_pch_enable
1302 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001303
Keith Packard417e8222011-11-01 19:54:11 -07001304 /* Preserve the BIOS-computed detected bit. This is
1305 * supposed to be read-only.
1306 */
1307 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001308
Keith Packard417e8222011-11-01 19:54:11 -07001309 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001310 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001311 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001312
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001313 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001314 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001315 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001316 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Jani Nikula33d1e7c62014-10-27 16:26:46 +02001317 intel_write_eld(encoder);
Wu Fengguange0dac652011-09-05 14:25:34 +08001318 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001319
Keith Packard417e8222011-11-01 19:54:11 -07001320 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001321
Imre Deakbc7d38a2013-05-16 14:40:36 +03001322 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001323 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1324 intel_dp->DP |= DP_SYNC_HS_HIGH;
1325 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1326 intel_dp->DP |= DP_SYNC_VS_HIGH;
1327 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1328
Jani Nikula6aba5b62013-10-04 15:08:10 +03001329 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001330 intel_dp->DP |= DP_ENHANCED_FRAMING;
1331
Daniel Vetter7c62a162013-06-01 17:16:20 +02001332 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001333 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001334 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001335 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001336
1337 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1338 intel_dp->DP |= DP_SYNC_HS_HIGH;
1339 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1340 intel_dp->DP |= DP_SYNC_VS_HIGH;
1341 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1342
Jani Nikula6aba5b62013-10-04 15:08:10 +03001343 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001344 intel_dp->DP |= DP_ENHANCED_FRAMING;
1345
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001346 if (!IS_CHERRYVIEW(dev)) {
1347 if (crtc->pipe == 1)
1348 intel_dp->DP |= DP_PIPEB_SELECT;
1349 } else {
1350 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1351 }
Keith Packard417e8222011-11-01 19:54:11 -07001352 } else {
1353 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001354 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001355}
1356
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001357#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1358#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001359
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001360#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1361#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001362
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001363#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1364#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001365
Daniel Vetter4be73782014-01-17 14:39:48 +01001366static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001367 u32 mask,
1368 u32 value)
1369{
Paulo Zanoni30add222012-10-26 19:05:45 -02001370 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001371 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001372 u32 pp_stat_reg, pp_ctrl_reg;
1373
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001374 lockdep_assert_held(&dev_priv->pps_mutex);
1375
Jani Nikulabf13e812013-09-06 07:40:05 +03001376 pp_stat_reg = _pp_stat_reg(intel_dp);
1377 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001378
1379 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001380 mask, value,
1381 I915_READ(pp_stat_reg),
1382 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001383
Jesse Barnes453c5422013-03-28 09:55:41 -07001384 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001385 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001386 I915_READ(pp_stat_reg),
1387 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001388 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001389
1390 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001391}
1392
Daniel Vetter4be73782014-01-17 14:39:48 +01001393static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001394{
1395 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001396 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001397}
1398
Daniel Vetter4be73782014-01-17 14:39:48 +01001399static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001400{
Keith Packardbd943152011-09-18 23:09:52 -07001401 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001402 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001403}
Keith Packardbd943152011-09-18 23:09:52 -07001404
Daniel Vetter4be73782014-01-17 14:39:48 +01001405static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001406{
1407 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001408
1409 /* When we disable the VDD override bit last we have to do the manual
1410 * wait. */
1411 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1412 intel_dp->panel_power_cycle_delay);
1413
Daniel Vetter4be73782014-01-17 14:39:48 +01001414 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001415}
Keith Packardbd943152011-09-18 23:09:52 -07001416
Daniel Vetter4be73782014-01-17 14:39:48 +01001417static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001418{
1419 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1420 intel_dp->backlight_on_delay);
1421}
1422
Daniel Vetter4be73782014-01-17 14:39:48 +01001423static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001424{
1425 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1426 intel_dp->backlight_off_delay);
1427}
Keith Packard99ea7122011-11-01 19:57:50 -07001428
Keith Packard832dd3c2011-11-01 19:34:06 -07001429/* Read the current pp_control value, unlocking the register if it
1430 * is locked
1431 */
1432
Jesse Barnes453c5422013-03-28 09:55:41 -07001433static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001434{
Jesse Barnes453c5422013-03-28 09:55:41 -07001435 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1436 struct drm_i915_private *dev_priv = dev->dev_private;
1437 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001438
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001439 lockdep_assert_held(&dev_priv->pps_mutex);
1440
Jani Nikulabf13e812013-09-06 07:40:05 +03001441 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001442 control &= ~PANEL_UNLOCK_MASK;
1443 control |= PANEL_UNLOCK_REGS;
1444 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001445}
1446
Ville Syrjälä951468f2014-09-04 14:55:31 +03001447/*
1448 * Must be paired with edp_panel_vdd_off().
1449 * Must hold pps_mutex around the whole on/off sequence.
1450 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1451 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001452static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001453{
Paulo Zanoni30add222012-10-26 19:05:45 -02001454 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001455 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1456 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001457 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001458 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001459 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001460 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001461 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001462
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001463 lockdep_assert_held(&dev_priv->pps_mutex);
1464
Keith Packard97af61f572011-09-28 16:23:51 -07001465 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001466 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001467
1468 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001469
Daniel Vetter4be73782014-01-17 14:39:48 +01001470 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001471 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001472
Imre Deak4e6e1a52014-03-27 17:45:11 +02001473 power_domain = intel_display_port_power_domain(intel_encoder);
1474 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001475
Paulo Zanonib0665d52013-10-30 19:50:27 -02001476 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001477
Daniel Vetter4be73782014-01-17 14:39:48 +01001478 if (!edp_have_panel_power(intel_dp))
1479 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001480
Jesse Barnes453c5422013-03-28 09:55:41 -07001481 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001482 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001483
Jani Nikulabf13e812013-09-06 07:40:05 +03001484 pp_stat_reg = _pp_stat_reg(intel_dp);
1485 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001486
1487 I915_WRITE(pp_ctrl_reg, pp);
1488 POSTING_READ(pp_ctrl_reg);
1489 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1490 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001491 /*
1492 * If the panel wasn't on, delay before accessing aux channel
1493 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001494 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001495 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001496 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001497 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001498
1499 return need_to_disable;
1500}
1501
Ville Syrjälä951468f2014-09-04 14:55:31 +03001502/*
1503 * Must be paired with intel_edp_panel_vdd_off() or
1504 * intel_edp_panel_off().
1505 * Nested calls to these functions are not allowed since
1506 * we drop the lock. Caller must use some higher level
1507 * locking to prevent nested calls from other threads.
1508 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001509void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001510{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001511 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001512
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001513 if (!is_edp(intel_dp))
1514 return;
1515
Ville Syrjälä773538e82014-09-04 14:54:56 +03001516 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001517 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001518 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001519
1520 WARN(!vdd, "eDP VDD already requested on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001521}
1522
Daniel Vetter4be73782014-01-17 14:39:48 +01001523static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001524{
Paulo Zanoni30add222012-10-26 19:05:45 -02001525 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001526 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001527 struct intel_digital_port *intel_dig_port =
1528 dp_to_dig_port(intel_dp);
1529 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1530 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001531 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001532 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001533
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001534 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001535
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001536 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001537
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001538 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001539 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001540
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001541 DRM_DEBUG_KMS("Turning eDP VDD off\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001542
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001543 pp = ironlake_get_pp_control(intel_dp);
1544 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001545
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001546 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1547 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001548
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001549 I915_WRITE(pp_ctrl_reg, pp);
1550 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001551
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001552 /* Make sure sequencer is idle before allowing subsequent activity */
1553 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1554 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001555
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001556 if ((pp & POWER_TARGET_ON) == 0)
1557 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001558
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001559 power_domain = intel_display_port_power_domain(intel_encoder);
1560 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001561}
1562
Daniel Vetter4be73782014-01-17 14:39:48 +01001563static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001564{
1565 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1566 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001567
Ville Syrjälä773538e82014-09-04 14:54:56 +03001568 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001569 if (!intel_dp->want_panel_vdd)
1570 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001571 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001572}
1573
Imre Deakaba86892014-07-30 15:57:31 +03001574static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1575{
1576 unsigned long delay;
1577
1578 /*
1579 * Queue the timer to fire a long time from now (relative to the power
1580 * down delay) to keep the panel power up across a sequence of
1581 * operations.
1582 */
1583 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1584 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1585}
1586
Ville Syrjälä951468f2014-09-04 14:55:31 +03001587/*
1588 * Must be paired with edp_panel_vdd_on().
1589 * Must hold pps_mutex around the whole on/off sequence.
1590 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1591 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001592static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001593{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001594 struct drm_i915_private *dev_priv =
1595 intel_dp_to_dev(intel_dp)->dev_private;
1596
1597 lockdep_assert_held(&dev_priv->pps_mutex);
1598
Keith Packard97af61f572011-09-28 16:23:51 -07001599 if (!is_edp(intel_dp))
1600 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001601
Keith Packardbd943152011-09-18 23:09:52 -07001602 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001603
Keith Packardbd943152011-09-18 23:09:52 -07001604 intel_dp->want_panel_vdd = false;
1605
Imre Deakaba86892014-07-30 15:57:31 +03001606 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001607 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001608 else
1609 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001610}
1611
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001612static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001613{
Paulo Zanoni30add222012-10-26 19:05:45 -02001614 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001615 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001616 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001617 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001618
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001619 lockdep_assert_held(&dev_priv->pps_mutex);
1620
Keith Packard97af61f572011-09-28 16:23:51 -07001621 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001622 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001623
1624 DRM_DEBUG_KMS("Turn eDP power on\n");
1625
Daniel Vetter4be73782014-01-17 14:39:48 +01001626 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001627 DRM_DEBUG_KMS("eDP power already on\n");
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001628 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001629 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001630
Daniel Vetter4be73782014-01-17 14:39:48 +01001631 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001632
Jani Nikulabf13e812013-09-06 07:40:05 +03001633 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001634 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001635 if (IS_GEN5(dev)) {
1636 /* ILK workaround: disable reset around power sequence */
1637 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001638 I915_WRITE(pp_ctrl_reg, pp);
1639 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001640 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001641
Keith Packard1c0ae802011-09-19 13:59:29 -07001642 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001643 if (!IS_GEN5(dev))
1644 pp |= PANEL_POWER_RESET;
1645
Jesse Barnes453c5422013-03-28 09:55:41 -07001646 I915_WRITE(pp_ctrl_reg, pp);
1647 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001648
Daniel Vetter4be73782014-01-17 14:39:48 +01001649 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001650 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001651
Keith Packard05ce1a42011-09-29 16:33:01 -07001652 if (IS_GEN5(dev)) {
1653 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001654 I915_WRITE(pp_ctrl_reg, pp);
1655 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001656 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001657}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001658
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001659void intel_edp_panel_on(struct intel_dp *intel_dp)
1660{
1661 if (!is_edp(intel_dp))
1662 return;
1663
1664 pps_lock(intel_dp);
1665 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001666 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001667}
1668
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001669
1670static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001671{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001672 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1673 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001674 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001675 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001676 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001677 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001678 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001679
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001680 lockdep_assert_held(&dev_priv->pps_mutex);
1681
Keith Packard97af61f572011-09-28 16:23:51 -07001682 if (!is_edp(intel_dp))
1683 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001684
Keith Packard99ea7122011-11-01 19:57:50 -07001685 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001686
Jani Nikula24f3e092014-03-17 16:43:36 +02001687 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1688
Jesse Barnes453c5422013-03-28 09:55:41 -07001689 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001690 /* We need to switch off panel power _and_ force vdd, for otherwise some
1691 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001692 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1693 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001694
Jani Nikulabf13e812013-09-06 07:40:05 +03001695 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001696
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001697 intel_dp->want_panel_vdd = false;
1698
Jesse Barnes453c5422013-03-28 09:55:41 -07001699 I915_WRITE(pp_ctrl_reg, pp);
1700 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001701
Paulo Zanonidce56b32013-12-19 14:29:40 -02001702 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001703 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001704
1705 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001706 power_domain = intel_display_port_power_domain(intel_encoder);
1707 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001708}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001709
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001710void intel_edp_panel_off(struct intel_dp *intel_dp)
1711{
1712 if (!is_edp(intel_dp))
1713 return;
1714
1715 pps_lock(intel_dp);
1716 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001717 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001718}
1719
Jani Nikula1250d102014-08-12 17:11:39 +03001720/* Enable backlight in the panel power control. */
1721static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001722{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001723 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1724 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001725 struct drm_i915_private *dev_priv = dev->dev_private;
1726 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001727 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001728
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001729 /*
1730 * If we enable the backlight right away following a panel power
1731 * on, we may see slight flicker as the panel syncs with the eDP
1732 * link. So delay a bit to make sure the image is solid before
1733 * allowing it to appear.
1734 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001735 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001736
Ville Syrjälä773538e82014-09-04 14:54:56 +03001737 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001738
Jesse Barnes453c5422013-03-28 09:55:41 -07001739 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001740 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001741
Jani Nikulabf13e812013-09-06 07:40:05 +03001742 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001743
1744 I915_WRITE(pp_ctrl_reg, pp);
1745 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001746
Ville Syrjälä773538e82014-09-04 14:54:56 +03001747 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001748}
1749
Jani Nikula1250d102014-08-12 17:11:39 +03001750/* Enable backlight PWM and backlight PP control. */
1751void intel_edp_backlight_on(struct intel_dp *intel_dp)
1752{
1753 if (!is_edp(intel_dp))
1754 return;
1755
1756 DRM_DEBUG_KMS("\n");
1757
1758 intel_panel_enable_backlight(intel_dp->attached_connector);
1759 _intel_edp_backlight_on(intel_dp);
1760}
1761
1762/* Disable backlight in the panel power control. */
1763static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001764{
Paulo Zanoni30add222012-10-26 19:05:45 -02001765 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001766 struct drm_i915_private *dev_priv = dev->dev_private;
1767 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001768 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001769
Keith Packardf01eca22011-09-28 16:48:10 -07001770 if (!is_edp(intel_dp))
1771 return;
1772
Ville Syrjälä773538e82014-09-04 14:54:56 +03001773 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001774
Jesse Barnes453c5422013-03-28 09:55:41 -07001775 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001776 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001777
Jani Nikulabf13e812013-09-06 07:40:05 +03001778 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001779
1780 I915_WRITE(pp_ctrl_reg, pp);
1781 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001782
Ville Syrjälä773538e82014-09-04 14:54:56 +03001783 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001784
Paulo Zanonidce56b32013-12-19 14:29:40 -02001785 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001786 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001787}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001788
Jani Nikula1250d102014-08-12 17:11:39 +03001789/* Disable backlight PP control and backlight PWM. */
1790void intel_edp_backlight_off(struct intel_dp *intel_dp)
1791{
1792 if (!is_edp(intel_dp))
1793 return;
1794
1795 DRM_DEBUG_KMS("\n");
1796
1797 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001798 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001799}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001800
Jani Nikula73580fb72014-08-12 17:11:41 +03001801/*
1802 * Hook for controlling the panel power control backlight through the bl_power
1803 * sysfs attribute. Take care to handle multiple calls.
1804 */
1805static void intel_edp_backlight_power(struct intel_connector *connector,
1806 bool enable)
1807{
1808 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001809 bool is_enabled;
1810
Ville Syrjälä773538e82014-09-04 14:54:56 +03001811 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001812 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001813 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001814
1815 if (is_enabled == enable)
1816 return;
1817
Jani Nikula23ba9372014-08-27 14:08:43 +03001818 DRM_DEBUG_KMS("panel power control backlight %s\n",
1819 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001820
1821 if (enable)
1822 _intel_edp_backlight_on(intel_dp);
1823 else
1824 _intel_edp_backlight_off(intel_dp);
1825}
1826
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001827static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001828{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001829 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1830 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1831 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001832 struct drm_i915_private *dev_priv = dev->dev_private;
1833 u32 dpa_ctl;
1834
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001835 assert_pipe_disabled(dev_priv,
1836 to_intel_crtc(crtc)->pipe);
1837
Jesse Barnesd240f202010-08-13 15:43:26 -07001838 DRM_DEBUG_KMS("\n");
1839 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001840 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1841 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1842
1843 /* We don't adjust intel_dp->DP while tearing down the link, to
1844 * facilitate link retraining (e.g. after hotplug). Hence clear all
1845 * enable bits here to ensure that we don't enable too much. */
1846 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1847 intel_dp->DP |= DP_PLL_ENABLE;
1848 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001849 POSTING_READ(DP_A);
1850 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001851}
1852
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001853static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001854{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001855 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1856 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1857 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001858 struct drm_i915_private *dev_priv = dev->dev_private;
1859 u32 dpa_ctl;
1860
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001861 assert_pipe_disabled(dev_priv,
1862 to_intel_crtc(crtc)->pipe);
1863
Jesse Barnesd240f202010-08-13 15:43:26 -07001864 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001865 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1866 "dp pll off, should be on\n");
1867 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1868
1869 /* We can't rely on the value tracked for the DP register in
1870 * intel_dp->DP because link_down must not change that (otherwise link
1871 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001872 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001873 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001874 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001875 udelay(200);
1876}
1877
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001878/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001879void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001880{
1881 int ret, i;
1882
1883 /* Should have a valid DPCD by this point */
1884 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1885 return;
1886
1887 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001888 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1889 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001890 } else {
1891 /*
1892 * When turning on, we need to retry for 1ms to give the sink
1893 * time to wake up.
1894 */
1895 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001896 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1897 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001898 if (ret == 1)
1899 break;
1900 msleep(1);
1901 }
1902 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001903
1904 if (ret != 1)
1905 DRM_DEBUG_KMS("failed to %s sink power state\n",
1906 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001907}
1908
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001909static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1910 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001911{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001912 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001913 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001914 struct drm_device *dev = encoder->base.dev;
1915 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001916 enum intel_display_power_domain power_domain;
1917 u32 tmp;
1918
1919 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001920 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001921 return false;
1922
1923 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001924
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001925 if (!(tmp & DP_PORT_EN))
1926 return false;
1927
Imre Deakbc7d38a2013-05-16 14:40:36 +03001928 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001929 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001930 } else if (IS_CHERRYVIEW(dev)) {
1931 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001932 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001933 *pipe = PORT_TO_PIPE(tmp);
1934 } else {
1935 u32 trans_sel;
1936 u32 trans_dp;
1937 int i;
1938
1939 switch (intel_dp->output_reg) {
1940 case PCH_DP_B:
1941 trans_sel = TRANS_DP_PORT_SEL_B;
1942 break;
1943 case PCH_DP_C:
1944 trans_sel = TRANS_DP_PORT_SEL_C;
1945 break;
1946 case PCH_DP_D:
1947 trans_sel = TRANS_DP_PORT_SEL_D;
1948 break;
1949 default:
1950 return true;
1951 }
1952
Damien Lespiau055e3932014-08-18 13:49:10 +01001953 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001954 trans_dp = I915_READ(TRANS_DP_CTL(i));
1955 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1956 *pipe = i;
1957 return true;
1958 }
1959 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001960
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001961 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1962 intel_dp->output_reg);
1963 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001964
1965 return true;
1966}
1967
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001968static void intel_dp_get_config(struct intel_encoder *encoder,
1969 struct intel_crtc_config *pipe_config)
1970{
1971 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001972 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001973 struct drm_device *dev = encoder->base.dev;
1974 struct drm_i915_private *dev_priv = dev->dev_private;
1975 enum port port = dp_to_dig_port(intel_dp)->port;
1976 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001977 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001978
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001979 tmp = I915_READ(intel_dp->output_reg);
1980 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1981 pipe_config->has_audio = true;
1982
Xiong Zhang63000ef2013-06-28 12:59:06 +08001983 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001984 if (tmp & DP_SYNC_HS_HIGH)
1985 flags |= DRM_MODE_FLAG_PHSYNC;
1986 else
1987 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001988
Xiong Zhang63000ef2013-06-28 12:59:06 +08001989 if (tmp & DP_SYNC_VS_HIGH)
1990 flags |= DRM_MODE_FLAG_PVSYNC;
1991 else
1992 flags |= DRM_MODE_FLAG_NVSYNC;
1993 } else {
1994 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1995 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1996 flags |= DRM_MODE_FLAG_PHSYNC;
1997 else
1998 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001999
Xiong Zhang63000ef2013-06-28 12:59:06 +08002000 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2001 flags |= DRM_MODE_FLAG_PVSYNC;
2002 else
2003 flags |= DRM_MODE_FLAG_NVSYNC;
2004 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002005
2006 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002007
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002008 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2009 tmp & DP_COLOR_RANGE_16_235)
2010 pipe_config->limited_color_range = true;
2011
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002012 pipe_config->has_dp_encoder = true;
2013
2014 intel_dp_get_m_n(crtc, pipe_config);
2015
Ville Syrjälä18442d02013-09-13 16:00:08 +03002016 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002017 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2018 pipe_config->port_clock = 162000;
2019 else
2020 pipe_config->port_clock = 270000;
2021 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002022
2023 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2024 &pipe_config->dp_m_n);
2025
2026 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2027 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2028
Damien Lespiau241bfc32013-09-25 16:45:37 +01002029 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002030
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002031 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2032 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2033 /*
2034 * This is a big fat ugly hack.
2035 *
2036 * Some machines in UEFI boot mode provide us a VBT that has 18
2037 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2038 * unknown we fail to light up. Yet the same BIOS boots up with
2039 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2040 * max, not what it tells us to use.
2041 *
2042 * Note: This will still be broken if the eDP panel is not lit
2043 * up by the BIOS, and thus we can't get the mode at module
2044 * load.
2045 */
2046 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2047 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2048 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2049 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002050}
2051
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002052static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002053{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002054 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002055}
2056
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002057static bool intel_edp_is_psr_enabled(struct drm_device *dev)
2058{
2059 struct drm_i915_private *dev_priv = dev->dev_private;
2060
Ben Widawsky18b59922013-09-20 09:35:30 -07002061 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002062 return false;
2063
Ben Widawsky18b59922013-09-20 09:35:30 -07002064 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002065}
2066
2067static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
2068 struct edp_vsc_psr *vsc_psr)
2069{
2070 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2071 struct drm_device *dev = dig_port->base.base.dev;
2072 struct drm_i915_private *dev_priv = dev->dev_private;
2073 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
2074 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
2075 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
2076 uint32_t *data = (uint32_t *) vsc_psr;
2077 unsigned int i;
2078
2079 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
2080 the video DIP being updated before program video DIP data buffer
2081 registers for DIP being updated. */
2082 I915_WRITE(ctl_reg, 0);
2083 POSTING_READ(ctl_reg);
2084
2085 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
2086 if (i < sizeof(struct edp_vsc_psr))
2087 I915_WRITE(data_reg + i, *data++);
2088 else
2089 I915_WRITE(data_reg + i, 0);
2090 }
2091
2092 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
2093 POSTING_READ(ctl_reg);
2094}
2095
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002096static void intel_edp_psr_setup_vsc(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002097{
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002098 struct edp_vsc_psr psr_vsc;
2099
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002100 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
2101 memset(&psr_vsc, 0, sizeof(psr_vsc));
2102 psr_vsc.sdp_header.HB0 = 0;
2103 psr_vsc.sdp_header.HB1 = 0x7;
2104 psr_vsc.sdp_header.HB2 = 0x2;
2105 psr_vsc.sdp_header.HB3 = 0x8;
2106 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002107}
2108
2109static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
2110{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002111 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2112 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002113 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002114 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002115 int precharge = 0x3;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002116 bool only_standby = false;
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002117 static const uint8_t aux_msg[] = {
2118 [0] = DP_AUX_NATIVE_WRITE << 4,
2119 [1] = DP_SET_POWER >> 8,
2120 [2] = DP_SET_POWER & 0xff,
2121 [3] = 1 - 1,
2122 [4] = DP_SET_POWER_D0,
2123 };
2124 int i;
2125
2126 BUILD_BUG_ON(sizeof(aux_msg) > 20);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002127
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002128 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
2129
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002130 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2131 only_standby = true;
2132
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002133 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002134 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02002135 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2136 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002137 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02002138 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2139 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002140
2141 /* Setup AUX registers */
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002142 for (i = 0; i < sizeof(aux_msg); i += 4)
2143 I915_WRITE(EDP_PSR_AUX_DATA1(dev) + i,
2144 pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
2145
Ben Widawsky18b59922013-09-20 09:35:30 -07002146 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002147 DP_AUX_CH_CTL_TIME_OUT_400us |
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002148 (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002149 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
2150 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
2151}
2152
2153static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
2154{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002155 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2156 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002157 struct drm_i915_private *dev_priv = dev->dev_private;
2158 uint32_t max_sleep_time = 0x1f;
2159 uint32_t idle_frames = 1;
2160 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08002161 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002162 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002163
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002164 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2165 only_standby = true;
2166
2167 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002168 val |= EDP_PSR_LINK_STANDBY;
2169 val |= EDP_PSR_TP2_TP3_TIME_0us;
2170 val |= EDP_PSR_TP1_TIME_0us;
2171 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002172 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002173 } else
2174 val |= EDP_PSR_LINK_DISABLE;
2175
Ben Widawsky18b59922013-09-20 09:35:30 -07002176 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08002177 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002178 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
2179 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
2180 EDP_PSR_ENABLE);
2181}
2182
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002183static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
2184{
2185 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2186 struct drm_device *dev = dig_port->base.base.dev;
2187 struct drm_i915_private *dev_priv = dev->dev_private;
2188 struct drm_crtc *crtc = dig_port->base.base.crtc;
2189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002190
Daniel Vetterf0355c42014-07-11 10:30:15 -07002191 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002192 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
2193 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
2194
Rodrigo Vivia031d702013-10-03 16:15:06 -03002195 dev_priv->psr.source_ok = false;
2196
Daniel Vetter9ca15302014-07-11 10:30:16 -07002197 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002198 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002199 return false;
2200 }
2201
Jani Nikulad330a952014-01-21 11:24:25 +02002202 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002203 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002204 return false;
2205 }
2206
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002207 /* Below limitations aren't valid for Broadwell */
2208 if (IS_BROADWELL(dev))
2209 goto out;
2210
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002211 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
2212 S3D_ENABLE) {
2213 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002214 return false;
2215 }
2216
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03002217 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002218 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002219 return false;
2220 }
2221
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002222 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03002223 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002224 return true;
2225}
2226
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002227static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002228{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002229 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2230 struct drm_device *dev = intel_dig_port->base.base.dev;
2231 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002232
Daniel Vetter36383792014-07-11 10:30:13 -07002233 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2234 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002235 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002236
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002237 /* Enable/Re-enable PSR on the host */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002238 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002239
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002240 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002241}
2242
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002243void intel_edp_psr_enable(struct intel_dp *intel_dp)
2244{
2245 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002246 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002247
Rodrigo Vivi4704c572014-06-12 10:16:38 -07002248 if (!HAS_PSR(dev)) {
2249 DRM_DEBUG_KMS("PSR not supported on this platform\n");
2250 return;
2251 }
2252
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002253 if (!is_edp_psr(intel_dp)) {
2254 DRM_DEBUG_KMS("PSR not supported by this panel\n");
2255 return;
2256 }
2257
Daniel Vetterf0355c42014-07-11 10:30:15 -07002258 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002259 if (dev_priv->psr.enabled) {
2260 DRM_DEBUG_KMS("PSR already in use\n");
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002261 goto unlock;
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002262 }
2263
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002264 if (!intel_edp_psr_match_conditions(intel_dp))
2265 goto unlock;
2266
Daniel Vetter9ca15302014-07-11 10:30:16 -07002267 dev_priv->psr.busy_frontbuffer_bits = 0;
2268
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002269 intel_edp_psr_setup_vsc(intel_dp);
Rodrigo Vivi16487252014-06-12 10:16:39 -07002270
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002271 /* Avoid continuous PSR exit by masking memup and hpd */
2272 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
2273 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002274
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002275 /* Enable PSR on the panel */
2276 intel_edp_psr_enable_sink(intel_dp);
2277
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002278 dev_priv->psr.enabled = intel_dp;
2279unlock:
Daniel Vetterf0355c42014-07-11 10:30:15 -07002280 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002281}
2282
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002283void intel_edp_psr_disable(struct intel_dp *intel_dp)
2284{
2285 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2286 struct drm_i915_private *dev_priv = dev->dev_private;
2287
Daniel Vetterf0355c42014-07-11 10:30:15 -07002288 mutex_lock(&dev_priv->psr.lock);
2289 if (!dev_priv->psr.enabled) {
2290 mutex_unlock(&dev_priv->psr.lock);
2291 return;
2292 }
2293
Daniel Vetter36383792014-07-11 10:30:13 -07002294 if (dev_priv->psr.active) {
2295 I915_WRITE(EDP_PSR_CTL(dev),
2296 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002297
Daniel Vetter36383792014-07-11 10:30:13 -07002298 /* Wait till PSR is idle */
2299 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
2300 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
2301 DRM_ERROR("Timed out waiting for PSR Idle State\n");
2302
2303 dev_priv->psr.active = false;
2304 } else {
2305 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2306 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002307
Daniel Vetter2807cf62014-07-11 10:30:11 -07002308 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002309 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07002310
2311 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002312}
2313
Daniel Vetterf02a3262014-06-16 19:51:21 +02002314static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002315{
2316 struct drm_i915_private *dev_priv =
2317 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07002318 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002319
Rodrigo Vivi8d7f4fe2014-09-24 18:16:58 -04002320 /* We have to make sure PSR is ready for re-enable
2321 * otherwise it keeps disabled until next full enable/disable cycle.
2322 * PSR might take some time to get fully disabled
2323 * and be ready for re-enable.
2324 */
2325 if (wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev_priv->dev)) &
2326 EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
2327 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
2328 return;
2329 }
2330
Daniel Vetterf0355c42014-07-11 10:30:15 -07002331 mutex_lock(&dev_priv->psr.lock);
2332 intel_dp = dev_priv->psr.enabled;
2333
Daniel Vetter2807cf62014-07-11 10:30:11 -07002334 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07002335 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002336
Daniel Vetter9ca15302014-07-11 10:30:16 -07002337 /*
2338 * The delayed work can race with an invalidate hence we need to
2339 * recheck. Since psr_flush first clears this and then reschedules we
2340 * won't ever miss a flush when bailing out here.
2341 */
2342 if (dev_priv->psr.busy_frontbuffer_bits)
2343 goto unlock;
2344
2345 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002346unlock:
2347 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002348}
2349
Daniel Vetter9ca15302014-07-11 10:30:16 -07002350static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002351{
2352 struct drm_i915_private *dev_priv = dev->dev_private;
2353
Daniel Vetter36383792014-07-11 10:30:13 -07002354 if (dev_priv->psr.active) {
2355 u32 val = I915_READ(EDP_PSR_CTL(dev));
2356
2357 WARN_ON(!(val & EDP_PSR_ENABLE));
2358
2359 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2360
2361 dev_priv->psr.active = false;
2362 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002363
Daniel Vetter9ca15302014-07-11 10:30:16 -07002364}
2365
2366void intel_edp_psr_invalidate(struct drm_device *dev,
2367 unsigned frontbuffer_bits)
2368{
2369 struct drm_i915_private *dev_priv = dev->dev_private;
2370 struct drm_crtc *crtc;
2371 enum pipe pipe;
2372
Daniel Vetter9ca15302014-07-11 10:30:16 -07002373 mutex_lock(&dev_priv->psr.lock);
2374 if (!dev_priv->psr.enabled) {
2375 mutex_unlock(&dev_priv->psr.lock);
2376 return;
2377 }
2378
2379 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2380 pipe = to_intel_crtc(crtc)->pipe;
2381
2382 intel_edp_psr_do_exit(dev);
2383
2384 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2385
2386 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2387 mutex_unlock(&dev_priv->psr.lock);
2388}
2389
2390void intel_edp_psr_flush(struct drm_device *dev,
2391 unsigned frontbuffer_bits)
2392{
2393 struct drm_i915_private *dev_priv = dev->dev_private;
2394 struct drm_crtc *crtc;
2395 enum pipe pipe;
2396
Daniel Vetter9ca15302014-07-11 10:30:16 -07002397 mutex_lock(&dev_priv->psr.lock);
2398 if (!dev_priv->psr.enabled) {
2399 mutex_unlock(&dev_priv->psr.lock);
2400 return;
2401 }
2402
2403 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2404 pipe = to_intel_crtc(crtc)->pipe;
2405 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2406
2407 /*
2408 * On Haswell sprite plane updates don't result in a psr invalidating
2409 * signal in the hardware. Which means we need to manually fake this in
2410 * software for all flushes, not just when we've seen a preceding
2411 * invalidation through frontbuffer rendering.
2412 */
2413 if (IS_HASWELL(dev) &&
2414 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2415 intel_edp_psr_do_exit(dev);
2416
2417 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2418 schedule_delayed_work(&dev_priv->psr.work,
2419 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002420 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002421}
2422
2423void intel_edp_psr_init(struct drm_device *dev)
2424{
2425 struct drm_i915_private *dev_priv = dev->dev_private;
2426
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002427 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002428 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002429}
2430
Daniel Vettere8cb4552012-07-01 13:05:48 +02002431static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002432{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002433 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002434 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002435
2436 /* Make sure the panel is off before trying to change the mode. But also
2437 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002438 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002439 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002440 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002441 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002442
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002443 /* disable the port before the pipe on g4x */
2444 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002445 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002446}
2447
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002448static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002449{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002450 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002451 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002452
Ville Syrjälä49277c32014-03-31 18:21:26 +03002453 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002454 if (port == PORT_A)
2455 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002456}
2457
2458static void vlv_post_disable_dp(struct intel_encoder *encoder)
2459{
2460 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2461
2462 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002463}
2464
Ville Syrjälä580d3812014-04-09 13:29:00 +03002465static void chv_post_disable_dp(struct intel_encoder *encoder)
2466{
2467 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2468 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2469 struct drm_device *dev = encoder->base.dev;
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *intel_crtc =
2472 to_intel_crtc(encoder->base.crtc);
2473 enum dpio_channel ch = vlv_dport_to_channel(dport);
2474 enum pipe pipe = intel_crtc->pipe;
2475 u32 val;
2476
2477 intel_dp_link_down(intel_dp);
2478
2479 mutex_lock(&dev_priv->dpio_lock);
2480
2481 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002482 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002483 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002484 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002485
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002486 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2487 val |= CHV_PCS_REQ_SOFTRESET_EN;
2488 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2489
2490 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002491 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002492 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2493
2494 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2495 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2496 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002497
2498 mutex_unlock(&dev_priv->dpio_lock);
2499}
2500
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002501static void
2502_intel_dp_set_link_train(struct intel_dp *intel_dp,
2503 uint32_t *DP,
2504 uint8_t dp_train_pat)
2505{
2506 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2507 struct drm_device *dev = intel_dig_port->base.base.dev;
2508 struct drm_i915_private *dev_priv = dev->dev_private;
2509 enum port port = intel_dig_port->port;
2510
2511 if (HAS_DDI(dev)) {
2512 uint32_t temp = I915_READ(DP_TP_CTL(port));
2513
2514 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2515 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2516 else
2517 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2518
2519 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2520 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2521 case DP_TRAINING_PATTERN_DISABLE:
2522 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2523
2524 break;
2525 case DP_TRAINING_PATTERN_1:
2526 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2527 break;
2528 case DP_TRAINING_PATTERN_2:
2529 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2530 break;
2531 case DP_TRAINING_PATTERN_3:
2532 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2533 break;
2534 }
2535 I915_WRITE(DP_TP_CTL(port), temp);
2536
2537 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2538 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2539
2540 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2541 case DP_TRAINING_PATTERN_DISABLE:
2542 *DP |= DP_LINK_TRAIN_OFF_CPT;
2543 break;
2544 case DP_TRAINING_PATTERN_1:
2545 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2546 break;
2547 case DP_TRAINING_PATTERN_2:
2548 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2549 break;
2550 case DP_TRAINING_PATTERN_3:
2551 DRM_ERROR("DP training pattern 3 not supported\n");
2552 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2553 break;
2554 }
2555
2556 } else {
2557 if (IS_CHERRYVIEW(dev))
2558 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2559 else
2560 *DP &= ~DP_LINK_TRAIN_MASK;
2561
2562 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2563 case DP_TRAINING_PATTERN_DISABLE:
2564 *DP |= DP_LINK_TRAIN_OFF;
2565 break;
2566 case DP_TRAINING_PATTERN_1:
2567 *DP |= DP_LINK_TRAIN_PAT_1;
2568 break;
2569 case DP_TRAINING_PATTERN_2:
2570 *DP |= DP_LINK_TRAIN_PAT_2;
2571 break;
2572 case DP_TRAINING_PATTERN_3:
2573 if (IS_CHERRYVIEW(dev)) {
2574 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2575 } else {
2576 DRM_ERROR("DP training pattern 3 not supported\n");
2577 *DP |= DP_LINK_TRAIN_PAT_2;
2578 }
2579 break;
2580 }
2581 }
2582}
2583
2584static void intel_dp_enable_port(struct intel_dp *intel_dp)
2585{
2586 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2587 struct drm_i915_private *dev_priv = dev->dev_private;
2588
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002589 /* enable with pattern 1 (as per spec) */
2590 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2591 DP_TRAINING_PATTERN_1);
2592
2593 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2594 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002595
2596 /*
2597 * Magic for VLV/CHV. We _must_ first set up the register
2598 * without actually enabling the port, and then do another
2599 * write to enable the port. Otherwise link training will
2600 * fail when the power sequencer is freshly used for this port.
2601 */
2602 intel_dp->DP |= DP_PORT_EN;
2603
2604 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2605 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002606}
2607
Daniel Vettere8cb4552012-07-01 13:05:48 +02002608static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002609{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002610 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2611 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002612 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002613 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002614
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002615 if (WARN_ON(dp_reg & DP_PORT_EN))
2616 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002617
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002618 pps_lock(intel_dp);
2619
2620 if (IS_VALLEYVIEW(dev))
2621 vlv_init_panel_power_sequencer(intel_dp);
2622
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002623 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002624
2625 edp_panel_vdd_on(intel_dp);
2626 edp_panel_on(intel_dp);
2627 edp_panel_vdd_off(intel_dp, true);
2628
2629 pps_unlock(intel_dp);
2630
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002631 if (IS_VALLEYVIEW(dev))
2632 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2633
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002634 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2635 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002636 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002637 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002638}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002639
Jani Nikulaecff4f32013-09-06 07:38:29 +03002640static void g4x_enable_dp(struct intel_encoder *encoder)
2641{
Jani Nikula828f5c62013-09-05 16:44:45 +03002642 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2643
Jani Nikulaecff4f32013-09-06 07:38:29 +03002644 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002645 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002646}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002647
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002648static void vlv_enable_dp(struct intel_encoder *encoder)
2649{
Jani Nikula828f5c62013-09-05 16:44:45 +03002650 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2651
Daniel Vetter4be73782014-01-17 14:39:48 +01002652 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002653}
2654
Jani Nikulaecff4f32013-09-06 07:38:29 +03002655static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002656{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002657 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002658 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002659
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002660 intel_dp_prepare(encoder);
2661
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002662 /* Only ilk+ has port A */
2663 if (dport->port == PORT_A) {
2664 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002665 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002666 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002667}
2668
Ville Syrjälä83b84592014-10-16 21:29:51 +03002669static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2670{
2671 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2672 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2673 enum pipe pipe = intel_dp->pps_pipe;
2674 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2675
2676 edp_panel_vdd_off_sync(intel_dp);
2677
2678 /*
2679 * VLV seems to get confused when multiple power seqeuencers
2680 * have the same port selected (even if only one has power/vdd
2681 * enabled). The failure manifests as vlv_wait_port_ready() failing
2682 * CHV on the other hand doesn't seem to mind having the same port
2683 * selected in multiple power seqeuencers, but let's clear the
2684 * port select always when logically disconnecting a power sequencer
2685 * from a port.
2686 */
2687 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2688 pipe_name(pipe), port_name(intel_dig_port->port));
2689 I915_WRITE(pp_on_reg, 0);
2690 POSTING_READ(pp_on_reg);
2691
2692 intel_dp->pps_pipe = INVALID_PIPE;
2693}
2694
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002695static void vlv_steal_power_sequencer(struct drm_device *dev,
2696 enum pipe pipe)
2697{
2698 struct drm_i915_private *dev_priv = dev->dev_private;
2699 struct intel_encoder *encoder;
2700
2701 lockdep_assert_held(&dev_priv->pps_mutex);
2702
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002703 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2704 return;
2705
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002706 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2707 base.head) {
2708 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002709 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002710
2711 if (encoder->type != INTEL_OUTPUT_EDP)
2712 continue;
2713
2714 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002715 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002716
2717 if (intel_dp->pps_pipe != pipe)
2718 continue;
2719
2720 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002721 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002722
2723 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002724 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002725 }
2726}
2727
2728static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2729{
2730 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2731 struct intel_encoder *encoder = &intel_dig_port->base;
2732 struct drm_device *dev = encoder->base.dev;
2733 struct drm_i915_private *dev_priv = dev->dev_private;
2734 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002735
2736 lockdep_assert_held(&dev_priv->pps_mutex);
2737
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002738 if (!is_edp(intel_dp))
2739 return;
2740
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002741 if (intel_dp->pps_pipe == crtc->pipe)
2742 return;
2743
2744 /*
2745 * If another power sequencer was being used on this
2746 * port previously make sure to turn off vdd there while
2747 * we still have control of it.
2748 */
2749 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002750 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002751
2752 /*
2753 * We may be stealing the power
2754 * sequencer from another port.
2755 */
2756 vlv_steal_power_sequencer(dev, crtc->pipe);
2757
2758 /* now it's all ours */
2759 intel_dp->pps_pipe = crtc->pipe;
2760
2761 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2762 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2763
2764 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002765 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2766 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002767}
2768
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002769static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2770{
2771 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2772 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002773 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002774 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002775 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002776 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002777 int pipe = intel_crtc->pipe;
2778 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002779
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002780 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002781
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002782 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002783 val = 0;
2784 if (pipe)
2785 val |= (1<<21);
2786 else
2787 val &= ~(1<<21);
2788 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002789 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2790 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2791 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002792
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002793 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002794
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002795 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002796}
2797
Jani Nikulaecff4f32013-09-06 07:38:29 +03002798static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002799{
2800 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2801 struct drm_device *dev = encoder->base.dev;
2802 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002803 struct intel_crtc *intel_crtc =
2804 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002805 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002806 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002807
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002808 intel_dp_prepare(encoder);
2809
Jesse Barnes89b667f2013-04-18 14:51:36 -07002810 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002811 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002812 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002813 DPIO_PCS_TX_LANE2_RESET |
2814 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002815 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002816 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2817 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2818 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2819 DPIO_PCS_CLK_SOFT_RESET);
2820
2821 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002822 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2823 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2824 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002825 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002826}
2827
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002828static void chv_pre_enable_dp(struct intel_encoder *encoder)
2829{
2830 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2831 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2832 struct drm_device *dev = encoder->base.dev;
2833 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002834 struct intel_crtc *intel_crtc =
2835 to_intel_crtc(encoder->base.crtc);
2836 enum dpio_channel ch = vlv_dport_to_channel(dport);
2837 int pipe = intel_crtc->pipe;
2838 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002839 u32 val;
2840
2841 mutex_lock(&dev_priv->dpio_lock);
2842
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002843 /* allow hardware to manage TX FIFO reset source */
2844 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2845 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2846 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2847
2848 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2849 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2850 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2851
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002852 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002853 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002854 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002855 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002856
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002857 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2858 val |= CHV_PCS_REQ_SOFTRESET_EN;
2859 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2860
2861 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002862 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002863 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2864
2865 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2866 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2867 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002868
2869 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002870 for (i = 0; i < 4; i++) {
2871 /* Set the latency optimal bit */
2872 data = (i == 1) ? 0x0 : 0x6;
2873 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2874 data << DPIO_FRC_LATENCY_SHFIT);
2875
2876 /* Set the upar bit */
2877 data = (i == 1) ? 0x0 : 0x1;
2878 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2879 data << DPIO_UPAR_SHIFT);
2880 }
2881
2882 /* Data lane stagger programming */
2883 /* FIXME: Fix up value only after power analysis */
2884
2885 mutex_unlock(&dev_priv->dpio_lock);
2886
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002887 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002888}
2889
Ville Syrjälä9197c882014-04-09 13:29:05 +03002890static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2891{
2892 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2893 struct drm_device *dev = encoder->base.dev;
2894 struct drm_i915_private *dev_priv = dev->dev_private;
2895 struct intel_crtc *intel_crtc =
2896 to_intel_crtc(encoder->base.crtc);
2897 enum dpio_channel ch = vlv_dport_to_channel(dport);
2898 enum pipe pipe = intel_crtc->pipe;
2899 u32 val;
2900
Ville Syrjälä625695f2014-06-28 02:04:02 +03002901 intel_dp_prepare(encoder);
2902
Ville Syrjälä9197c882014-04-09 13:29:05 +03002903 mutex_lock(&dev_priv->dpio_lock);
2904
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002905 /* program left/right clock distribution */
2906 if (pipe != PIPE_B) {
2907 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2908 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2909 if (ch == DPIO_CH0)
2910 val |= CHV_BUFLEFTENA1_FORCE;
2911 if (ch == DPIO_CH1)
2912 val |= CHV_BUFRIGHTENA1_FORCE;
2913 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2914 } else {
2915 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2916 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2917 if (ch == DPIO_CH0)
2918 val |= CHV_BUFLEFTENA2_FORCE;
2919 if (ch == DPIO_CH1)
2920 val |= CHV_BUFRIGHTENA2_FORCE;
2921 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2922 }
2923
Ville Syrjälä9197c882014-04-09 13:29:05 +03002924 /* program clock channel usage */
2925 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2926 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2927 if (pipe != PIPE_B)
2928 val &= ~CHV_PCS_USEDCLKCHANNEL;
2929 else
2930 val |= CHV_PCS_USEDCLKCHANNEL;
2931 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2932
2933 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2934 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2935 if (pipe != PIPE_B)
2936 val &= ~CHV_PCS_USEDCLKCHANNEL;
2937 else
2938 val |= CHV_PCS_USEDCLKCHANNEL;
2939 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2940
2941 /*
2942 * This a a bit weird since generally CL
2943 * matches the pipe, but here we need to
2944 * pick the CL based on the port.
2945 */
2946 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2947 if (pipe != PIPE_B)
2948 val &= ~CHV_CMN_USEDCLKCHANNEL;
2949 else
2950 val |= CHV_CMN_USEDCLKCHANNEL;
2951 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2952
2953 mutex_unlock(&dev_priv->dpio_lock);
2954}
2955
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002956/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002957 * Native read with retry for link status and receiver capability reads for
2958 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002959 *
2960 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2961 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002962 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002963static ssize_t
2964intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2965 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002966{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002967 ssize_t ret;
2968 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002969
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002970 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002971 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2972 if (ret == size)
2973 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002974 msleep(1);
2975 }
2976
Jani Nikula9d1a1032014-03-14 16:51:15 +02002977 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002978}
2979
2980/*
2981 * Fetch AUX CH registers 0x202 - 0x207 which contain
2982 * link status information
2983 */
2984static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002985intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002986{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002987 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2988 DP_LANE0_1_STATUS,
2989 link_status,
2990 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002991}
2992
Paulo Zanoni11002442014-06-13 18:45:41 -03002993/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002994static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002995intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002996{
Paulo Zanoni30add222012-10-26 19:05:45 -02002997 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002998 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002999
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003000 if (INTEL_INFO(dev)->gen >= 9)
3001 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3002 else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303003 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003004 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303005 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003006 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303007 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003008 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303009 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003010}
3011
3012static uint8_t
3013intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3014{
Paulo Zanoni30add222012-10-26 19:05:45 -02003015 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003016 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003017
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003018 if (INTEL_INFO(dev)->gen >= 9) {
3019 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3020 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3021 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3022 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3023 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3024 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3025 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3026 default:
3027 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3028 }
3029 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003030 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3032 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3033 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3034 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3035 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3036 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3037 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003038 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303039 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003040 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003041 } else if (IS_VALLEYVIEW(dev)) {
3042 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303043 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3044 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3045 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3046 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3047 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3048 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3049 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003050 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303051 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003052 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003053 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003054 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303055 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3056 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3057 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3058 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3059 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003060 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303061 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003062 }
3063 } else {
3064 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303065 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3066 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3067 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3068 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3069 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3070 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3071 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003072 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303073 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003074 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003075 }
3076}
3077
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003078static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
3079{
3080 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3081 struct drm_i915_private *dev_priv = dev->dev_private;
3082 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003083 struct intel_crtc *intel_crtc =
3084 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003085 unsigned long demph_reg_value, preemph_reg_value,
3086 uniqtranscale_reg_value;
3087 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003088 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003089 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003090
3091 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303092 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003093 preemph_reg_value = 0x0004000;
3094 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303095 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003096 demph_reg_value = 0x2B405555;
3097 uniqtranscale_reg_value = 0x552AB83A;
3098 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003100 demph_reg_value = 0x2B404040;
3101 uniqtranscale_reg_value = 0x5548B83A;
3102 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303103 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003104 demph_reg_value = 0x2B245555;
3105 uniqtranscale_reg_value = 0x5560B83A;
3106 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303107 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003108 demph_reg_value = 0x2B405555;
3109 uniqtranscale_reg_value = 0x5598DA3A;
3110 break;
3111 default:
3112 return 0;
3113 }
3114 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303115 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003116 preemph_reg_value = 0x0002000;
3117 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303118 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003119 demph_reg_value = 0x2B404040;
3120 uniqtranscale_reg_value = 0x5552B83A;
3121 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303122 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003123 demph_reg_value = 0x2B404848;
3124 uniqtranscale_reg_value = 0x5580B83A;
3125 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303126 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003127 demph_reg_value = 0x2B404040;
3128 uniqtranscale_reg_value = 0x55ADDA3A;
3129 break;
3130 default:
3131 return 0;
3132 }
3133 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303134 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003135 preemph_reg_value = 0x0000000;
3136 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303137 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003138 demph_reg_value = 0x2B305555;
3139 uniqtranscale_reg_value = 0x5570B83A;
3140 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303141 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003142 demph_reg_value = 0x2B2B4040;
3143 uniqtranscale_reg_value = 0x55ADDA3A;
3144 break;
3145 default:
3146 return 0;
3147 }
3148 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303149 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003150 preemph_reg_value = 0x0006000;
3151 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303152 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003153 demph_reg_value = 0x1B405555;
3154 uniqtranscale_reg_value = 0x55ADDA3A;
3155 break;
3156 default:
3157 return 0;
3158 }
3159 break;
3160 default:
3161 return 0;
3162 }
3163
Chris Wilson0980a602013-07-26 19:57:35 +01003164 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003165 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3166 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3167 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003168 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003169 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3170 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3171 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3172 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003173 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003174
3175 return 0;
3176}
3177
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003178static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3179{
3180 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3181 struct drm_i915_private *dev_priv = dev->dev_private;
3182 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3183 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003184 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003185 uint8_t train_set = intel_dp->train_set[0];
3186 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003187 enum pipe pipe = intel_crtc->pipe;
3188 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003189
3190 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303191 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003192 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003194 deemph_reg_value = 128;
3195 margin_reg_value = 52;
3196 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303197 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003198 deemph_reg_value = 128;
3199 margin_reg_value = 77;
3200 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303201 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003202 deemph_reg_value = 128;
3203 margin_reg_value = 102;
3204 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303205 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003206 deemph_reg_value = 128;
3207 margin_reg_value = 154;
3208 /* FIXME extra to set for 1200 */
3209 break;
3210 default:
3211 return 0;
3212 }
3213 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303214 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003215 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303216 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003217 deemph_reg_value = 85;
3218 margin_reg_value = 78;
3219 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303220 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003221 deemph_reg_value = 85;
3222 margin_reg_value = 116;
3223 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303224 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003225 deemph_reg_value = 85;
3226 margin_reg_value = 154;
3227 break;
3228 default:
3229 return 0;
3230 }
3231 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303232 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003233 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303234 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003235 deemph_reg_value = 64;
3236 margin_reg_value = 104;
3237 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303238 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003239 deemph_reg_value = 64;
3240 margin_reg_value = 154;
3241 break;
3242 default:
3243 return 0;
3244 }
3245 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303246 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003247 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003249 deemph_reg_value = 43;
3250 margin_reg_value = 154;
3251 break;
3252 default:
3253 return 0;
3254 }
3255 break;
3256 default:
3257 return 0;
3258 }
3259
3260 mutex_lock(&dev_priv->dpio_lock);
3261
3262 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003263 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3264 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003265 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3266 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003267 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3268
3269 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3270 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003271 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3272 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003273 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003274
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003275 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3276 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3277 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3278 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3279
3280 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3281 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3282 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3283 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3284
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003285 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003286 for (i = 0; i < 4; i++) {
3287 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3288 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3289 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3290 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3291 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003292
3293 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003294 for (i = 0; i < 4; i++) {
3295 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003296 val &= ~DPIO_SWING_MARGIN000_MASK;
3297 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003298 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3299 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003300
3301 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003302 for (i = 0; i < 4; i++) {
3303 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3304 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3305 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3306 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003307
3308 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303309 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003310 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303311 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003312
3313 /*
3314 * The document said it needs to set bit 27 for ch0 and bit 26
3315 * for ch1. Might be a typo in the doc.
3316 * For now, for this unique transition scale selection, set bit
3317 * 27 for ch0 and ch1.
3318 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003319 for (i = 0; i < 4; i++) {
3320 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3321 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3322 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3323 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003324
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003325 for (i = 0; i < 4; i++) {
3326 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3327 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3328 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3329 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3330 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003331 }
3332
3333 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003334 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3335 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3336 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3337
3338 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3339 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3340 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003341
3342 /* LRC Bypass */
3343 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3344 val |= DPIO_LRC_BYPASS;
3345 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3346
3347 mutex_unlock(&dev_priv->dpio_lock);
3348
3349 return 0;
3350}
3351
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003352static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003353intel_get_adjust_train(struct intel_dp *intel_dp,
3354 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003355{
3356 uint8_t v = 0;
3357 uint8_t p = 0;
3358 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003359 uint8_t voltage_max;
3360 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003361
Jesse Barnes33a34e42010-09-08 12:42:02 -07003362 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003363 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3364 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003365
3366 if (this_v > v)
3367 v = this_v;
3368 if (this_p > p)
3369 p = this_p;
3370 }
3371
Keith Packard1a2eb462011-11-16 16:26:07 -08003372 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003373 if (v >= voltage_max)
3374 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003375
Keith Packard1a2eb462011-11-16 16:26:07 -08003376 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3377 if (p >= preemph_max)
3378 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003379
3380 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003381 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003382}
3383
3384static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003385intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003386{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003387 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003388
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003389 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303390 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003391 default:
3392 signal_levels |= DP_VOLTAGE_0_4;
3393 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303394 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003395 signal_levels |= DP_VOLTAGE_0_6;
3396 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303397 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003398 signal_levels |= DP_VOLTAGE_0_8;
3399 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303400 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003401 signal_levels |= DP_VOLTAGE_1_2;
3402 break;
3403 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003404 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303405 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003406 default:
3407 signal_levels |= DP_PRE_EMPHASIS_0;
3408 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303409 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003410 signal_levels |= DP_PRE_EMPHASIS_3_5;
3411 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303412 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003413 signal_levels |= DP_PRE_EMPHASIS_6;
3414 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303415 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003416 signal_levels |= DP_PRE_EMPHASIS_9_5;
3417 break;
3418 }
3419 return signal_levels;
3420}
3421
Zhenyu Wange3421a12010-04-08 09:43:27 +08003422/* Gen6's DP voltage swing and pre-emphasis control */
3423static uint32_t
3424intel_gen6_edp_signal_levels(uint8_t train_set)
3425{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003426 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3427 DP_TRAIN_PRE_EMPHASIS_MASK);
3428 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303429 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3430 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003431 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303432 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003433 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303434 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3435 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003436 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3438 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003439 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3441 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003442 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003443 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003444 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3445 "0x%x\n", signal_levels);
3446 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003447 }
3448}
3449
Keith Packard1a2eb462011-11-16 16:26:07 -08003450/* Gen7's DP voltage swing and pre-emphasis control */
3451static uint32_t
3452intel_gen7_edp_signal_levels(uint8_t train_set)
3453{
3454 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3455 DP_TRAIN_PRE_EMPHASIS_MASK);
3456 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303457 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003458 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303459 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003460 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303461 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003462 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3463
Sonika Jindalbd600182014-08-08 16:23:41 +05303464 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003465 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303466 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003467 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3468
Sonika Jindalbd600182014-08-08 16:23:41 +05303469 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003470 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303471 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003472 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3473
3474 default:
3475 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3476 "0x%x\n", signal_levels);
3477 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3478 }
3479}
3480
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003481/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3482static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003483intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003484{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003485 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3486 DP_TRAIN_PRE_EMPHASIS_MASK);
3487 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303488 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303489 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303491 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303492 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303493 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303494 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303495 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003496
Sonika Jindalbd600182014-08-08 16:23:41 +05303497 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303498 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303499 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303500 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303501 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303502 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003503
Sonika Jindalbd600182014-08-08 16:23:41 +05303504 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303505 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303506 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303507 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003508 default:
3509 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3510 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303511 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003512 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003513}
3514
Paulo Zanonif0a34242012-12-06 16:51:50 -02003515/* Properly updates "DP" with the correct signal levels. */
3516static void
3517intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3518{
3519 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003520 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003521 struct drm_device *dev = intel_dig_port->base.base.dev;
3522 uint32_t signal_levels, mask;
3523 uint8_t train_set = intel_dp->train_set[0];
3524
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003525 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003526 signal_levels = intel_hsw_signal_levels(train_set);
3527 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003528 } else if (IS_CHERRYVIEW(dev)) {
3529 signal_levels = intel_chv_signal_levels(intel_dp);
3530 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003531 } else if (IS_VALLEYVIEW(dev)) {
3532 signal_levels = intel_vlv_signal_levels(intel_dp);
3533 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003534 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003535 signal_levels = intel_gen7_edp_signal_levels(train_set);
3536 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003537 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003538 signal_levels = intel_gen6_edp_signal_levels(train_set);
3539 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3540 } else {
3541 signal_levels = intel_gen4_signal_levels(train_set);
3542 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3543 }
3544
3545 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3546
3547 *DP = (*DP & ~mask) | signal_levels;
3548}
3549
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003550static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003551intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003552 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003553 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003554{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003555 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3556 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003557 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003558 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3559 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003560
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003561 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003562
Jani Nikula70aff662013-09-27 15:10:44 +03003563 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003564 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003565
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003566 buf[0] = dp_train_pat;
3567 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003568 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003569 /* don't write DP_TRAINING_LANEx_SET on disable */
3570 len = 1;
3571 } else {
3572 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3573 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3574 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003575 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003576
Jani Nikula9d1a1032014-03-14 16:51:15 +02003577 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3578 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003579
3580 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581}
3582
Jani Nikula70aff662013-09-27 15:10:44 +03003583static bool
3584intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3585 uint8_t dp_train_pat)
3586{
Jani Nikula953d22e2013-10-04 15:08:47 +03003587 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003588 intel_dp_set_signal_levels(intel_dp, DP);
3589 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3590}
3591
3592static bool
3593intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003594 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003595{
3596 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3597 struct drm_device *dev = intel_dig_port->base.base.dev;
3598 struct drm_i915_private *dev_priv = dev->dev_private;
3599 int ret;
3600
3601 intel_get_adjust_train(intel_dp, link_status);
3602 intel_dp_set_signal_levels(intel_dp, DP);
3603
3604 I915_WRITE(intel_dp->output_reg, *DP);
3605 POSTING_READ(intel_dp->output_reg);
3606
Jani Nikula9d1a1032014-03-14 16:51:15 +02003607 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3608 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003609
3610 return ret == intel_dp->lane_count;
3611}
3612
Imre Deak3ab9c632013-05-03 12:57:41 +03003613static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3614{
3615 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3616 struct drm_device *dev = intel_dig_port->base.base.dev;
3617 struct drm_i915_private *dev_priv = dev->dev_private;
3618 enum port port = intel_dig_port->port;
3619 uint32_t val;
3620
3621 if (!HAS_DDI(dev))
3622 return;
3623
3624 val = I915_READ(DP_TP_CTL(port));
3625 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3626 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3627 I915_WRITE(DP_TP_CTL(port), val);
3628
3629 /*
3630 * On PORT_A we can have only eDP in SST mode. There the only reason
3631 * we need to set idle transmission mode is to work around a HW issue
3632 * where we enable the pipe while not in idle link-training mode.
3633 * In this case there is requirement to wait for a minimum number of
3634 * idle patterns to be sent.
3635 */
3636 if (port == PORT_A)
3637 return;
3638
3639 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3640 1))
3641 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3642}
3643
Jesse Barnes33a34e42010-09-08 12:42:02 -07003644/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003645void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003646intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003647{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003648 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003649 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003650 int i;
3651 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003652 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003653 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003654 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003655
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003656 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003657 intel_ddi_prepare_link_retrain(encoder);
3658
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003659 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003660 link_config[0] = intel_dp->link_bw;
3661 link_config[1] = intel_dp->lane_count;
3662 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3663 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003664 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003665
3666 link_config[0] = 0;
3667 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003668 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003669
3670 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003671
Jani Nikula70aff662013-09-27 15:10:44 +03003672 /* clock recovery */
3673 if (!intel_dp_reset_link_train(intel_dp, &DP,
3674 DP_TRAINING_PATTERN_1 |
3675 DP_LINK_SCRAMBLING_DISABLE)) {
3676 DRM_ERROR("failed to enable link training\n");
3677 return;
3678 }
3679
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003680 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003681 voltage_tries = 0;
3682 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003683 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003684 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003685
Daniel Vettera7c96552012-10-18 10:15:30 +02003686 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003687 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3688 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003689 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003690 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003691
Daniel Vetter01916272012-10-18 10:15:25 +02003692 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003693 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003694 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003695 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003696
3697 /* Check to see if we've tried the max voltage */
3698 for (i = 0; i < intel_dp->lane_count; i++)
3699 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3700 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003701 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003702 ++loop_tries;
3703 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003704 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003705 break;
3706 }
Jani Nikula70aff662013-09-27 15:10:44 +03003707 intel_dp_reset_link_train(intel_dp, &DP,
3708 DP_TRAINING_PATTERN_1 |
3709 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003710 voltage_tries = 0;
3711 continue;
3712 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003713
3714 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003715 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003716 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003717 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003718 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003719 break;
3720 }
3721 } else
3722 voltage_tries = 0;
3723 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003724
Jani Nikula70aff662013-09-27 15:10:44 +03003725 /* Update training set as requested by target */
3726 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3727 DRM_ERROR("failed to update link training\n");
3728 break;
3729 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003730 }
3731
Jesse Barnes33a34e42010-09-08 12:42:02 -07003732 intel_dp->DP = DP;
3733}
3734
Paulo Zanonic19b0662012-10-15 15:51:41 -03003735void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003736intel_dp_complete_link_train(struct intel_dp *intel_dp)
3737{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003738 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003739 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003740 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003741 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3742
3743 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3744 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3745 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003746
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003747 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003748 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003749 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003750 DP_LINK_SCRAMBLING_DISABLE)) {
3751 DRM_ERROR("failed to start channel equalization\n");
3752 return;
3753 }
3754
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003755 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003756 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003757 channel_eq = false;
3758 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003759 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003760
Jesse Barnes37f80972011-01-05 14:45:24 -08003761 if (cr_tries > 5) {
3762 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003763 break;
3764 }
3765
Daniel Vettera7c96552012-10-18 10:15:30 +02003766 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003767 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3768 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003769 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003770 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003771
Jesse Barnes37f80972011-01-05 14:45:24 -08003772 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003773 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003774 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003775 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003776 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003777 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003778 cr_tries++;
3779 continue;
3780 }
3781
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003782 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003783 channel_eq = true;
3784 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003785 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003786
Jesse Barnes37f80972011-01-05 14:45:24 -08003787 /* Try 5 times, then try clock recovery if that fails */
3788 if (tries > 5) {
3789 intel_dp_link_down(intel_dp);
3790 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003791 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003792 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003793 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003794 tries = 0;
3795 cr_tries++;
3796 continue;
3797 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003798
Jani Nikula70aff662013-09-27 15:10:44 +03003799 /* Update training set as requested by target */
3800 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3801 DRM_ERROR("failed to update link training\n");
3802 break;
3803 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003804 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003805 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003806
Imre Deak3ab9c632013-05-03 12:57:41 +03003807 intel_dp_set_idle_link_train(intel_dp);
3808
3809 intel_dp->DP = DP;
3810
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003811 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003812 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003813
Imre Deak3ab9c632013-05-03 12:57:41 +03003814}
3815
3816void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3817{
Jani Nikula70aff662013-09-27 15:10:44 +03003818 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003819 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003820}
3821
3822static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003823intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003824{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003825 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003826 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003827 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003828 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003829 struct intel_crtc *intel_crtc =
3830 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003831 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003832
Daniel Vetterbc76e322014-05-20 22:46:50 +02003833 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003834 return;
3835
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003836 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003837 return;
3838
Zhao Yakui28c97732009-10-09 11:39:41 +08003839 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003840
Imre Deakbc7d38a2013-05-16 14:40:36 +03003841 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003842 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003843 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003844 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003845 if (IS_CHERRYVIEW(dev))
3846 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3847 else
3848 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003849 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003850 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003851 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003852
Daniel Vetter493a7082012-05-30 12:31:56 +02003853 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003854 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003855 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003856
Eric Anholt5bddd172010-11-18 09:32:59 +08003857 /* Hardware workaround: leaving our transcoder select
3858 * set to transcoder B while it's off will prevent the
3859 * corresponding HDMI output on transcoder A.
3860 *
3861 * Combine this with another hardware workaround:
3862 * transcoder select bit can only be cleared while the
3863 * port is enabled.
3864 */
3865 DP &= ~DP_PIPEB_SELECT;
3866 I915_WRITE(intel_dp->output_reg, DP);
3867
3868 /* Changes to enable or select take place the vblank
3869 * after being written.
3870 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003871 if (WARN_ON(crtc == NULL)) {
3872 /* We should never try to disable a port without a crtc
3873 * attached. For paranoia keep the code around for a
3874 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003875 POSTING_READ(intel_dp->output_reg);
3876 msleep(50);
3877 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003878 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003879 }
3880
Wu Fengguang832afda2011-12-09 20:42:21 +08003881 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003882 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3883 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003884 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003885}
3886
Keith Packard26d61aa2011-07-25 20:01:09 -07003887static bool
3888intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003889{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003890 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3891 struct drm_device *dev = dig_port->base.base.dev;
3892 struct drm_i915_private *dev_priv = dev->dev_private;
3893
Jani Nikula9d1a1032014-03-14 16:51:15 +02003894 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3895 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003896 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003897
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003898 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003899
Adam Jacksonedb39242012-09-18 10:58:49 -04003900 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3901 return false; /* DPCD not present */
3902
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003903 /* Check if the panel supports PSR */
3904 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003905 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003906 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3907 intel_dp->psr_dpcd,
3908 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003909 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3910 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003911 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003912 }
Jani Nikula50003932013-09-20 16:42:17 +03003913 }
3914
Todd Previte06ea66b2014-01-20 10:19:39 -07003915 /* Training Pattern 3 support */
3916 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3917 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3918 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003919 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003920 } else
3921 intel_dp->use_tps3 = false;
3922
Adam Jacksonedb39242012-09-18 10:58:49 -04003923 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3924 DP_DWN_STRM_PORT_PRESENT))
3925 return true; /* native DP sink */
3926
3927 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3928 return true; /* no per-port downstream info */
3929
Jani Nikula9d1a1032014-03-14 16:51:15 +02003930 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3931 intel_dp->downstream_ports,
3932 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003933 return false; /* downstream port status fetch failed */
3934
3935 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003936}
3937
Adam Jackson0d198322012-05-14 16:05:47 -04003938static void
3939intel_dp_probe_oui(struct intel_dp *intel_dp)
3940{
3941 u8 buf[3];
3942
3943 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3944 return;
3945
Jani Nikula9d1a1032014-03-14 16:51:15 +02003946 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003947 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3948 buf[0], buf[1], buf[2]);
3949
Jani Nikula9d1a1032014-03-14 16:51:15 +02003950 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003951 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3952 buf[0], buf[1], buf[2]);
3953}
3954
Dave Airlie0e32b392014-05-02 14:02:48 +10003955static bool
3956intel_dp_probe_mst(struct intel_dp *intel_dp)
3957{
3958 u8 buf[1];
3959
3960 if (!intel_dp->can_mst)
3961 return false;
3962
3963 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3964 return false;
3965
Dave Airlie0e32b392014-05-02 14:02:48 +10003966 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3967 if (buf[0] & DP_MST_CAP) {
3968 DRM_DEBUG_KMS("Sink is MST capable\n");
3969 intel_dp->is_mst = true;
3970 } else {
3971 DRM_DEBUG_KMS("Sink is not MST capable\n");
3972 intel_dp->is_mst = false;
3973 }
3974 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003975
3976 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3977 return intel_dp->is_mst;
3978}
3979
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003980int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3981{
3982 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3983 struct drm_device *dev = intel_dig_port->base.base.dev;
3984 struct intel_crtc *intel_crtc =
3985 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003986 u8 buf;
3987 int test_crc_count;
3988 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003989
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003990 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003991 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003992
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003993 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003994 return -ENOTTY;
3995
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003996 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003997 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003998
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003999 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004000 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004001 return -EIO;
4002
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004003 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4004 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004005 test_crc_count = buf & DP_TEST_COUNT_MASK;
4006
4007 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004008 if (drm_dp_dpcd_readb(&intel_dp->aux,
4009 DP_TEST_SINK_MISC, &buf) < 0)
4010 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004011 intel_wait_for_vblank(dev, intel_crtc->pipe);
4012 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4013
4014 if (attempts == 0) {
4015 DRM_ERROR("Panel is unable to calculate CRC after 6 vblanks\n");
4016 return -EIO;
4017 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004018
Jani Nikula9d1a1032014-03-14 16:51:15 +02004019 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004020 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004021
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004022 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4023 return -EIO;
4024 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4025 buf & ~DP_TEST_SINK_START) < 0)
4026 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004027
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004028 return 0;
4029}
4030
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004031static bool
4032intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4033{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004034 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4035 DP_DEVICE_SERVICE_IRQ_VECTOR,
4036 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004037}
4038
Dave Airlie0e32b392014-05-02 14:02:48 +10004039static bool
4040intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4041{
4042 int ret;
4043
4044 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4045 DP_SINK_COUNT_ESI,
4046 sink_irq_vector, 14);
4047 if (ret != 14)
4048 return false;
4049
4050 return true;
4051}
4052
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004053static void
4054intel_dp_handle_test_request(struct intel_dp *intel_dp)
4055{
4056 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004057 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004058}
4059
Dave Airlie0e32b392014-05-02 14:02:48 +10004060static int
4061intel_dp_check_mst_status(struct intel_dp *intel_dp)
4062{
4063 bool bret;
4064
4065 if (intel_dp->is_mst) {
4066 u8 esi[16] = { 0 };
4067 int ret = 0;
4068 int retry;
4069 bool handled;
4070 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4071go_again:
4072 if (bret == true) {
4073
4074 /* check link status - esi[10] = 0x200c */
4075 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4076 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4077 intel_dp_start_link_train(intel_dp);
4078 intel_dp_complete_link_train(intel_dp);
4079 intel_dp_stop_link_train(intel_dp);
4080 }
4081
4082 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
4083 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4084
4085 if (handled) {
4086 for (retry = 0; retry < 3; retry++) {
4087 int wret;
4088 wret = drm_dp_dpcd_write(&intel_dp->aux,
4089 DP_SINK_COUNT_ESI+1,
4090 &esi[1], 3);
4091 if (wret == 3) {
4092 break;
4093 }
4094 }
4095
4096 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4097 if (bret == true) {
4098 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
4099 goto go_again;
4100 }
4101 } else
4102 ret = 0;
4103
4104 return ret;
4105 } else {
4106 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4107 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4108 intel_dp->is_mst = false;
4109 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4110 /* send a hotplug event */
4111 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4112 }
4113 }
4114 return -EINVAL;
4115}
4116
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004117/*
4118 * According to DP spec
4119 * 5.1.2:
4120 * 1. Read DPCD
4121 * 2. Configure link according to Receiver Capabilities
4122 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4123 * 4. Check link status on receipt of hot-plug interrupt
4124 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004125void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004126intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004127{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004128 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004129 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004130 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004131 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004132
Dave Airlie5b215bc2014-08-05 10:40:20 +10004133 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4134
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004135 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004136 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004137
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004138 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004139 return;
4140
Imre Deak1a125d82014-08-18 14:42:46 +03004141 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4142 return;
4143
Keith Packard92fd8fd2011-07-25 19:50:10 -07004144 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004145 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004146 return;
4147 }
4148
Keith Packard92fd8fd2011-07-25 19:50:10 -07004149 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004150 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004151 return;
4152 }
4153
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004154 /* Try to read the source of the interrupt */
4155 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4156 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4157 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004158 drm_dp_dpcd_writeb(&intel_dp->aux,
4159 DP_DEVICE_SERVICE_IRQ_VECTOR,
4160 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004161
4162 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4163 intel_dp_handle_test_request(intel_dp);
4164 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4165 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4166 }
4167
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004168 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004169 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004170 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004171 intel_dp_start_link_train(intel_dp);
4172 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004173 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004174 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004175}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004176
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004177/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004178static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004179intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004180{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004181 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004182 uint8_t type;
4183
4184 if (!intel_dp_get_dpcd(intel_dp))
4185 return connector_status_disconnected;
4186
4187 /* if there's no downstream port, we're done */
4188 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004189 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004190
4191 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004192 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4193 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004194 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004195
4196 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4197 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004198 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004199
Adam Jackson23235172012-09-20 16:42:45 -04004200 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4201 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004202 }
4203
4204 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004205 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004206 return connector_status_connected;
4207
4208 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004209 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4210 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4211 if (type == DP_DS_PORT_TYPE_VGA ||
4212 type == DP_DS_PORT_TYPE_NON_EDID)
4213 return connector_status_unknown;
4214 } else {
4215 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4216 DP_DWN_STRM_PORT_TYPE_MASK;
4217 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4218 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4219 return connector_status_unknown;
4220 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004221
4222 /* Anything else is out of spec, warn and ignore */
4223 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004224 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004225}
4226
4227static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004228edp_detect(struct intel_dp *intel_dp)
4229{
4230 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4231 enum drm_connector_status status;
4232
4233 status = intel_panel_detect(dev);
4234 if (status == connector_status_unknown)
4235 status = connector_status_connected;
4236
4237 return status;
4238}
4239
4240static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004241ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004242{
Paulo Zanoni30add222012-10-26 19:05:45 -02004243 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004244 struct drm_i915_private *dev_priv = dev->dev_private;
4245 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004246
Damien Lespiau1b469632012-12-13 16:09:01 +00004247 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4248 return connector_status_disconnected;
4249
Keith Packard26d61aa2011-07-25 20:01:09 -07004250 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004251}
4252
Dave Airlie2a592be2014-09-01 16:58:12 +10004253static int g4x_digital_port_connected(struct drm_device *dev,
4254 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004255{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004256 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004257 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004258
Todd Previte232a6ee2014-01-23 00:13:41 -07004259 if (IS_VALLEYVIEW(dev)) {
4260 switch (intel_dig_port->port) {
4261 case PORT_B:
4262 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4263 break;
4264 case PORT_C:
4265 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4266 break;
4267 case PORT_D:
4268 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4269 break;
4270 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004271 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004272 }
4273 } else {
4274 switch (intel_dig_port->port) {
4275 case PORT_B:
4276 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4277 break;
4278 case PORT_C:
4279 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4280 break;
4281 case PORT_D:
4282 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4283 break;
4284 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004285 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004286 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004287 }
4288
Chris Wilson10f76a32012-05-11 18:01:32 +01004289 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004290 return 0;
4291 return 1;
4292}
4293
4294static enum drm_connector_status
4295g4x_dp_detect(struct intel_dp *intel_dp)
4296{
4297 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4298 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4299 int ret;
4300
4301 /* Can't disconnect eDP, but you can close the lid... */
4302 if (is_edp(intel_dp)) {
4303 enum drm_connector_status status;
4304
4305 status = intel_panel_detect(dev);
4306 if (status == connector_status_unknown)
4307 status = connector_status_connected;
4308 return status;
4309 }
4310
4311 ret = g4x_digital_port_connected(dev, intel_dig_port);
4312 if (ret == -EINVAL)
4313 return connector_status_unknown;
4314 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004315 return connector_status_disconnected;
4316
Keith Packard26d61aa2011-07-25 20:01:09 -07004317 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004318}
4319
Keith Packard8c241fe2011-09-28 16:38:44 -07004320static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004321intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004322{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004323 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004324
Jani Nikula9cd300e2012-10-19 14:51:52 +03004325 /* use cached edid if we have one */
4326 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004327 /* invalid edid */
4328 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004329 return NULL;
4330
Jani Nikula55e9ede2013-10-01 10:38:54 +03004331 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004332 } else
4333 return drm_get_edid(&intel_connector->base,
4334 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004335}
4336
Chris Wilsonbeb60602014-09-02 20:04:00 +01004337static void
4338intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004339{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004340 struct intel_connector *intel_connector = intel_dp->attached_connector;
4341 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004342
Chris Wilsonbeb60602014-09-02 20:04:00 +01004343 edid = intel_dp_get_edid(intel_dp);
4344 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004345
Chris Wilsonbeb60602014-09-02 20:04:00 +01004346 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4347 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4348 else
4349 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4350}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004351
Chris Wilsonbeb60602014-09-02 20:04:00 +01004352static void
4353intel_dp_unset_edid(struct intel_dp *intel_dp)
4354{
4355 struct intel_connector *intel_connector = intel_dp->attached_connector;
4356
4357 kfree(intel_connector->detect_edid);
4358 intel_connector->detect_edid = NULL;
4359
4360 intel_dp->has_audio = false;
4361}
4362
4363static enum intel_display_power_domain
4364intel_dp_power_get(struct intel_dp *dp)
4365{
4366 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4367 enum intel_display_power_domain power_domain;
4368
4369 power_domain = intel_display_port_power_domain(encoder);
4370 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4371
4372 return power_domain;
4373}
4374
4375static void
4376intel_dp_power_put(struct intel_dp *dp,
4377 enum intel_display_power_domain power_domain)
4378{
4379 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4380 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004381}
4382
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004383static enum drm_connector_status
4384intel_dp_detect(struct drm_connector *connector, bool force)
4385{
4386 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004387 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4388 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004389 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004390 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004391 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004392 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004393
Chris Wilson164c8592013-07-20 20:27:08 +01004394 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004395 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004396 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004397
Dave Airlie0e32b392014-05-02 14:02:48 +10004398 if (intel_dp->is_mst) {
4399 /* MST devices are disconnected from a monitor POV */
4400 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4401 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004402 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004403 }
4404
Chris Wilsonbeb60602014-09-02 20:04:00 +01004405 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004406
Chris Wilsond410b562014-09-02 20:03:59 +01004407 /* Can't disconnect eDP, but you can close the lid... */
4408 if (is_edp(intel_dp))
4409 status = edp_detect(intel_dp);
4410 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004411 status = ironlake_dp_detect(intel_dp);
4412 else
4413 status = g4x_dp_detect(intel_dp);
4414 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004415 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004416
Adam Jackson0d198322012-05-14 16:05:47 -04004417 intel_dp_probe_oui(intel_dp);
4418
Dave Airlie0e32b392014-05-02 14:02:48 +10004419 ret = intel_dp_probe_mst(intel_dp);
4420 if (ret) {
4421 /* if we are in MST mode then this connector
4422 won't appear connected or have anything with EDID on it */
4423 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4424 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4425 status = connector_status_disconnected;
4426 goto out;
4427 }
4428
Chris Wilsonbeb60602014-09-02 20:04:00 +01004429 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004430
Paulo Zanonid63885d2012-10-26 19:05:49 -02004431 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4432 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004433 status = connector_status_connected;
4434
4435out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004436 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004437 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004438}
4439
Chris Wilsonbeb60602014-09-02 20:04:00 +01004440static void
4441intel_dp_force(struct drm_connector *connector)
4442{
4443 struct intel_dp *intel_dp = intel_attached_dp(connector);
4444 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4445 enum intel_display_power_domain power_domain;
4446
4447 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4448 connector->base.id, connector->name);
4449 intel_dp_unset_edid(intel_dp);
4450
4451 if (connector->status != connector_status_connected)
4452 return;
4453
4454 power_domain = intel_dp_power_get(intel_dp);
4455
4456 intel_dp_set_edid(intel_dp);
4457
4458 intel_dp_power_put(intel_dp, power_domain);
4459
4460 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4461 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4462}
4463
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004464static int intel_dp_get_modes(struct drm_connector *connector)
4465{
Jani Nikuladd06f902012-10-19 14:51:50 +03004466 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004467 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004468
Chris Wilsonbeb60602014-09-02 20:04:00 +01004469 edid = intel_connector->detect_edid;
4470 if (edid) {
4471 int ret = intel_connector_update_modes(connector, edid);
4472 if (ret)
4473 return ret;
4474 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004475
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004476 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004477 if (is_edp(intel_attached_dp(connector)) &&
4478 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004479 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004480
4481 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004482 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004483 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004484 drm_mode_probed_add(connector, mode);
4485 return 1;
4486 }
4487 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004488
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004489 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004490}
4491
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004492static bool
4493intel_dp_detect_audio(struct drm_connector *connector)
4494{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004495 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004496 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004497
Chris Wilsonbeb60602014-09-02 20:04:00 +01004498 edid = to_intel_connector(connector)->detect_edid;
4499 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004500 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004501
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004502 return has_audio;
4503}
4504
Chris Wilsonf6849602010-09-19 09:29:33 +01004505static int
4506intel_dp_set_property(struct drm_connector *connector,
4507 struct drm_property *property,
4508 uint64_t val)
4509{
Chris Wilsone953fd72011-02-21 22:23:52 +00004510 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004511 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004512 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4513 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004514 int ret;
4515
Rob Clark662595d2012-10-11 20:36:04 -05004516 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004517 if (ret)
4518 return ret;
4519
Chris Wilson3f43c482011-05-12 22:17:24 +01004520 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004521 int i = val;
4522 bool has_audio;
4523
4524 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004525 return 0;
4526
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004527 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004528
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004529 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004530 has_audio = intel_dp_detect_audio(connector);
4531 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004532 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004533
4534 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004535 return 0;
4536
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004537 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004538 goto done;
4539 }
4540
Chris Wilsone953fd72011-02-21 22:23:52 +00004541 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004542 bool old_auto = intel_dp->color_range_auto;
4543 uint32_t old_range = intel_dp->color_range;
4544
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004545 switch (val) {
4546 case INTEL_BROADCAST_RGB_AUTO:
4547 intel_dp->color_range_auto = true;
4548 break;
4549 case INTEL_BROADCAST_RGB_FULL:
4550 intel_dp->color_range_auto = false;
4551 intel_dp->color_range = 0;
4552 break;
4553 case INTEL_BROADCAST_RGB_LIMITED:
4554 intel_dp->color_range_auto = false;
4555 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4556 break;
4557 default:
4558 return -EINVAL;
4559 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004560
4561 if (old_auto == intel_dp->color_range_auto &&
4562 old_range == intel_dp->color_range)
4563 return 0;
4564
Chris Wilsone953fd72011-02-21 22:23:52 +00004565 goto done;
4566 }
4567
Yuly Novikov53b41832012-10-26 12:04:00 +03004568 if (is_edp(intel_dp) &&
4569 property == connector->dev->mode_config.scaling_mode_property) {
4570 if (val == DRM_MODE_SCALE_NONE) {
4571 DRM_DEBUG_KMS("no scaling not supported\n");
4572 return -EINVAL;
4573 }
4574
4575 if (intel_connector->panel.fitting_mode == val) {
4576 /* the eDP scaling property is not changed */
4577 return 0;
4578 }
4579 intel_connector->panel.fitting_mode = val;
4580
4581 goto done;
4582 }
4583
Chris Wilsonf6849602010-09-19 09:29:33 +01004584 return -EINVAL;
4585
4586done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004587 if (intel_encoder->base.crtc)
4588 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004589
4590 return 0;
4591}
4592
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004593static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004594intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004595{
Jani Nikula1d508702012-10-19 14:51:49 +03004596 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004597
Chris Wilson10e972d2014-09-04 21:43:45 +01004598 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004599
Jani Nikula9cd300e2012-10-19 14:51:52 +03004600 if (!IS_ERR_OR_NULL(intel_connector->edid))
4601 kfree(intel_connector->edid);
4602
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004603 /* Can't call is_edp() since the encoder may have been destroyed
4604 * already. */
4605 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004606 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004607
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004608 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004609 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004610}
4611
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004612void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004613{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004614 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4615 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004616
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004617 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004618 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004619 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004620 if (is_edp(intel_dp)) {
4621 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004622 /*
4623 * vdd might still be enabled do to the delayed vdd off.
4624 * Make sure vdd is actually turned off here.
4625 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004626 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004627 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004628 pps_unlock(intel_dp);
4629
Clint Taylor01527b32014-07-07 13:01:46 -07004630 if (intel_dp->edp_notifier.notifier_call) {
4631 unregister_reboot_notifier(&intel_dp->edp_notifier);
4632 intel_dp->edp_notifier.notifier_call = NULL;
4633 }
Keith Packardbd943152011-09-18 23:09:52 -07004634 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004635 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004636}
4637
Imre Deak07f9cd02014-08-18 14:42:45 +03004638static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4639{
4640 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4641
4642 if (!is_edp(intel_dp))
4643 return;
4644
Ville Syrjälä951468f2014-09-04 14:55:31 +03004645 /*
4646 * vdd might still be enabled do to the delayed vdd off.
4647 * Make sure vdd is actually turned off here.
4648 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004649 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004650 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004651 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004652}
4653
Imre Deak6d93c0c2014-07-31 14:03:36 +03004654static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4655{
4656 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4657}
4658
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004659static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004660 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004661 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004662 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004663 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004664 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004665 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004666};
4667
4668static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4669 .get_modes = intel_dp_get_modes,
4670 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004671 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004672};
4673
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004674static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004675 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004676 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004677};
4678
Dave Airlie0e32b392014-05-02 14:02:48 +10004679void
Eric Anholt21d40d32010-03-25 11:11:14 -07004680intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004681{
Dave Airlie0e32b392014-05-02 14:02:48 +10004682 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004683}
4684
Dave Airlie13cf5502014-06-18 11:29:35 +10004685bool
4686intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4687{
4688 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004689 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004690 struct drm_device *dev = intel_dig_port->base.base.dev;
4691 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004692 enum intel_display_power_domain power_domain;
4693 bool ret = true;
4694
Dave Airlie0e32b392014-05-02 14:02:48 +10004695 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4696 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004697
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004698 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4699 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004700 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004701
Imre Deak1c767b32014-08-18 14:42:42 +03004702 power_domain = intel_display_port_power_domain(intel_encoder);
4703 intel_display_power_get(dev_priv, power_domain);
4704
Dave Airlie0e32b392014-05-02 14:02:48 +10004705 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004706
4707 if (HAS_PCH_SPLIT(dev)) {
4708 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4709 goto mst_fail;
4710 } else {
4711 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4712 goto mst_fail;
4713 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004714
4715 if (!intel_dp_get_dpcd(intel_dp)) {
4716 goto mst_fail;
4717 }
4718
4719 intel_dp_probe_oui(intel_dp);
4720
4721 if (!intel_dp_probe_mst(intel_dp))
4722 goto mst_fail;
4723
4724 } else {
4725 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004726 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004727 goto mst_fail;
4728 }
4729
4730 if (!intel_dp->is_mst) {
4731 /*
4732 * we'll check the link status via the normal hot plug path later -
4733 * but for short hpds we should check it now
4734 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004735 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004736 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004737 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004738 }
4739 }
Imre Deak1c767b32014-08-18 14:42:42 +03004740 ret = false;
4741 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004742mst_fail:
4743 /* if we were in MST mode, and device is not there get out of MST mode */
4744 if (intel_dp->is_mst) {
4745 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4746 intel_dp->is_mst = false;
4747 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4748 }
Imre Deak1c767b32014-08-18 14:42:42 +03004749put_power:
4750 intel_display_power_put(dev_priv, power_domain);
4751
4752 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004753}
4754
Zhenyu Wange3421a12010-04-08 09:43:27 +08004755/* Return which DP Port should be selected for Transcoder DP control */
4756int
Akshay Joshi0206e352011-08-16 15:34:10 -04004757intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004758{
4759 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004760 struct intel_encoder *intel_encoder;
4761 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004762
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004763 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4764 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004765
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004766 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4767 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004768 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004769 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004770
Zhenyu Wange3421a12010-04-08 09:43:27 +08004771 return -1;
4772}
4773
Zhao Yakui36e83a12010-06-12 14:32:21 +08004774/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004775bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004776{
4777 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004778 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004779 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004780 static const short port_mapping[] = {
4781 [PORT_B] = PORT_IDPB,
4782 [PORT_C] = PORT_IDPC,
4783 [PORT_D] = PORT_IDPD,
4784 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004785
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004786 if (port == PORT_A)
4787 return true;
4788
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004789 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004790 return false;
4791
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004792 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4793 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004794
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004795 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004796 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4797 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004798 return true;
4799 }
4800 return false;
4801}
4802
Dave Airlie0e32b392014-05-02 14:02:48 +10004803void
Chris Wilsonf6849602010-09-19 09:29:33 +01004804intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4805{
Yuly Novikov53b41832012-10-26 12:04:00 +03004806 struct intel_connector *intel_connector = to_intel_connector(connector);
4807
Chris Wilson3f43c482011-05-12 22:17:24 +01004808 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004809 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004810 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004811
4812 if (is_edp(intel_dp)) {
4813 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004814 drm_object_attach_property(
4815 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004816 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004817 DRM_MODE_SCALE_ASPECT);
4818 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004819 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004820}
4821
Imre Deakdada1a92014-01-29 13:25:41 +02004822static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4823{
4824 intel_dp->last_power_cycle = jiffies;
4825 intel_dp->last_power_on = jiffies;
4826 intel_dp->last_backlight_off = jiffies;
4827}
4828
Daniel Vetter67a54562012-10-20 20:57:45 +02004829static void
4830intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004831 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004832{
4833 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004834 struct edp_power_seq cur, vbt, spec,
4835 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004836 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004837 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004838
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004839 lockdep_assert_held(&dev_priv->pps_mutex);
4840
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004841 /* already initialized? */
4842 if (final->t11_t12 != 0)
4843 return;
4844
Jesse Barnes453c5422013-03-28 09:55:41 -07004845 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004846 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004847 pp_on_reg = PCH_PP_ON_DELAYS;
4848 pp_off_reg = PCH_PP_OFF_DELAYS;
4849 pp_div_reg = PCH_PP_DIVISOR;
4850 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004851 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4852
4853 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4854 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4855 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4856 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004857 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004858
4859 /* Workaround: Need to write PP_CONTROL with the unlock key as
4860 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004861 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004862 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004863
Jesse Barnes453c5422013-03-28 09:55:41 -07004864 pp_on = I915_READ(pp_on_reg);
4865 pp_off = I915_READ(pp_off_reg);
4866 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004867
4868 /* Pull timing values out of registers */
4869 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4870 PANEL_POWER_UP_DELAY_SHIFT;
4871
4872 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4873 PANEL_LIGHT_ON_DELAY_SHIFT;
4874
4875 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4876 PANEL_LIGHT_OFF_DELAY_SHIFT;
4877
4878 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4879 PANEL_POWER_DOWN_DELAY_SHIFT;
4880
4881 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4882 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4883
4884 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4885 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4886
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004887 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004888
4889 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4890 * our hw here, which are all in 100usec. */
4891 spec.t1_t3 = 210 * 10;
4892 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4893 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4894 spec.t10 = 500 * 10;
4895 /* This one is special and actually in units of 100ms, but zero
4896 * based in the hw (so we need to add 100 ms). But the sw vbt
4897 * table multiplies it with 1000 to make it in units of 100usec,
4898 * too. */
4899 spec.t11_t12 = (510 + 100) * 10;
4900
4901 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4902 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4903
4904 /* Use the max of the register settings and vbt. If both are
4905 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004906#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004907 spec.field : \
4908 max(cur.field, vbt.field))
4909 assign_final(t1_t3);
4910 assign_final(t8);
4911 assign_final(t9);
4912 assign_final(t10);
4913 assign_final(t11_t12);
4914#undef assign_final
4915
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004916#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004917 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4918 intel_dp->backlight_on_delay = get_delay(t8);
4919 intel_dp->backlight_off_delay = get_delay(t9);
4920 intel_dp->panel_power_down_delay = get_delay(t10);
4921 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4922#undef get_delay
4923
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004924 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4925 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4926 intel_dp->panel_power_cycle_delay);
4927
4928 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4929 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004930}
4931
4932static void
4933intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004934 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004935{
4936 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004937 u32 pp_on, pp_off, pp_div, port_sel = 0;
4938 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4939 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004940 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004941 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004942
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004943 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004944
4945 if (HAS_PCH_SPLIT(dev)) {
4946 pp_on_reg = PCH_PP_ON_DELAYS;
4947 pp_off_reg = PCH_PP_OFF_DELAYS;
4948 pp_div_reg = PCH_PP_DIVISOR;
4949 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004950 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4951
4952 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4953 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4954 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004955 }
4956
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004957 /*
4958 * And finally store the new values in the power sequencer. The
4959 * backlight delays are set to 1 because we do manual waits on them. For
4960 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4961 * we'll end up waiting for the backlight off delay twice: once when we
4962 * do the manual sleep, and once when we disable the panel and wait for
4963 * the PP_STATUS bit to become zero.
4964 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004965 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004966 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4967 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004968 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004969 /* Compute the divisor for the pp clock, simply match the Bspec
4970 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004971 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004972 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004973 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4974
4975 /* Haswell doesn't have any port selection bits for the panel
4976 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004977 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004978 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004979 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004980 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004981 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004982 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004983 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004984 }
4985
Jesse Barnes453c5422013-03-28 09:55:41 -07004986 pp_on |= port_sel;
4987
4988 I915_WRITE(pp_on_reg, pp_on);
4989 I915_WRITE(pp_off_reg, pp_off);
4990 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004991
Daniel Vetter67a54562012-10-20 20:57:45 +02004992 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004993 I915_READ(pp_on_reg),
4994 I915_READ(pp_off_reg),
4995 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004996}
4997
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304998void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4999{
5000 struct drm_i915_private *dev_priv = dev->dev_private;
5001 struct intel_encoder *encoder;
5002 struct intel_dp *intel_dp = NULL;
5003 struct intel_crtc_config *config = NULL;
5004 struct intel_crtc *intel_crtc = NULL;
5005 struct intel_connector *intel_connector = dev_priv->drrs.connector;
5006 u32 reg, val;
5007 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
5008
5009 if (refresh_rate <= 0) {
5010 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5011 return;
5012 }
5013
5014 if (intel_connector == NULL) {
5015 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
5016 return;
5017 }
5018
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005019 /*
5020 * FIXME: This needs proper synchronization with psr state. But really
5021 * hard to tell without seeing the user of this function of this code.
5022 * Check locking and ordering once that lands.
5023 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305024 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
5025 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
5026 return;
5027 }
5028
5029 encoder = intel_attached_encoder(&intel_connector->base);
5030 intel_dp = enc_to_intel_dp(&encoder->base);
5031 intel_crtc = encoder->new_crtc;
5032
5033 if (!intel_crtc) {
5034 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5035 return;
5036 }
5037
5038 config = &intel_crtc->config;
5039
5040 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
5041 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5042 return;
5043 }
5044
5045 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
5046 index = DRRS_LOW_RR;
5047
5048 if (index == intel_dp->drrs_state.refresh_rate_type) {
5049 DRM_DEBUG_KMS(
5050 "DRRS requested for previously set RR...ignoring\n");
5051 return;
5052 }
5053
5054 if (!intel_crtc->active) {
5055 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5056 return;
5057 }
5058
5059 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
5060 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
5061 val = I915_READ(reg);
5062 if (index > DRRS_HIGH_RR) {
5063 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07005064 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305065 } else {
5066 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5067 }
5068 I915_WRITE(reg, val);
5069 }
5070
5071 /*
5072 * mutex taken to ensure that there is no race between differnt
5073 * drrs calls trying to update refresh rate. This scenario may occur
5074 * in future when idleness detection based DRRS in kernel and
5075 * possible calls from user space to set differnt RR are made.
5076 */
5077
5078 mutex_lock(&intel_dp->drrs_state.mutex);
5079
5080 intel_dp->drrs_state.refresh_rate_type = index;
5081
5082 mutex_unlock(&intel_dp->drrs_state.mutex);
5083
5084 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5085}
5086
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305087static struct drm_display_mode *
5088intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
5089 struct intel_connector *intel_connector,
5090 struct drm_display_mode *fixed_mode)
5091{
5092 struct drm_connector *connector = &intel_connector->base;
5093 struct intel_dp *intel_dp = &intel_dig_port->dp;
5094 struct drm_device *dev = intel_dig_port->base.base.dev;
5095 struct drm_i915_private *dev_priv = dev->dev_private;
5096 struct drm_display_mode *downclock_mode = NULL;
5097
5098 if (INTEL_INFO(dev)->gen <= 6) {
5099 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5100 return NULL;
5101 }
5102
5103 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005104 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305105 return NULL;
5106 }
5107
5108 downclock_mode = intel_find_panel_downclock
5109 (dev, fixed_mode, connector);
5110
5111 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005112 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305113 return NULL;
5114 }
5115
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305116 dev_priv->drrs.connector = intel_connector;
5117
5118 mutex_init(&intel_dp->drrs_state.mutex);
5119
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305120 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
5121
5122 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005123 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305124 return downclock_mode;
5125}
5126
Imre Deakaba86892014-07-30 15:57:31 +03005127void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
5128{
5129 struct drm_device *dev = intel_encoder->base.dev;
5130 struct drm_i915_private *dev_priv = dev->dev_private;
5131 struct intel_dp *intel_dp;
5132 enum intel_display_power_domain power_domain;
5133
5134 if (intel_encoder->type != INTEL_OUTPUT_EDP)
5135 return;
5136
5137 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005138
5139 pps_lock(intel_dp);
5140
Imre Deakaba86892014-07-30 15:57:31 +03005141 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005142 goto out;
Imre Deakaba86892014-07-30 15:57:31 +03005143 /*
5144 * The VDD bit needs a power domain reference, so if the bit is
5145 * already enabled when we boot or resume, grab this reference and
5146 * schedule a vdd off, so we don't hold on to the reference
5147 * indefinitely.
5148 */
5149 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5150 power_domain = intel_display_port_power_domain(intel_encoder);
5151 intel_display_power_get(dev_priv, power_domain);
5152
5153 edp_panel_vdd_schedule_off(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005154 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03005155 pps_unlock(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03005156}
5157
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005158static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005159 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005160{
5161 struct drm_connector *connector = &intel_connector->base;
5162 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005163 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5164 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005165 struct drm_i915_private *dev_priv = dev->dev_private;
5166 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305167 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005168 bool has_dpcd;
5169 struct drm_display_mode *scan;
5170 struct edid *edid;
5171
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305172 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
5173
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005174 if (!is_edp(intel_dp))
5175 return true;
5176
Imre Deakaba86892014-07-30 15:57:31 +03005177 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03005178
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005179 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005180 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005181
5182 if (has_dpcd) {
5183 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5184 dev_priv->no_aux_handshake =
5185 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5186 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5187 } else {
5188 /* if this fails, presume the device is a ghost */
5189 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005190 return false;
5191 }
5192
5193 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005194 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005195 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005196 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005197
Daniel Vetter060c8772014-03-21 23:22:35 +01005198 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005199 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005200 if (edid) {
5201 if (drm_add_edid_modes(connector, edid)) {
5202 drm_mode_connector_update_edid_property(connector,
5203 edid);
5204 drm_edid_to_eld(connector, edid);
5205 } else {
5206 kfree(edid);
5207 edid = ERR_PTR(-EINVAL);
5208 }
5209 } else {
5210 edid = ERR_PTR(-ENOENT);
5211 }
5212 intel_connector->edid = edid;
5213
5214 /* prefer fixed mode from EDID if available */
5215 list_for_each_entry(scan, &connector->probed_modes, head) {
5216 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5217 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305218 downclock_mode = intel_dp_drrs_init(
5219 intel_dig_port,
5220 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005221 break;
5222 }
5223 }
5224
5225 /* fallback to VBT if available for eDP */
5226 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5227 fixed_mode = drm_mode_duplicate(dev,
5228 dev_priv->vbt.lfp_lvds_vbt_mode);
5229 if (fixed_mode)
5230 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5231 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005232 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005233
Clint Taylor01527b32014-07-07 13:01:46 -07005234 if (IS_VALLEYVIEW(dev)) {
5235 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5236 register_reboot_notifier(&intel_dp->edp_notifier);
5237 }
5238
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305239 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005240 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005241 intel_panel_setup_backlight(connector);
5242
5243 return true;
5244}
5245
Paulo Zanoni16c25532013-06-12 17:27:25 -03005246bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005247intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5248 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005249{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005250 struct drm_connector *connector = &intel_connector->base;
5251 struct intel_dp *intel_dp = &intel_dig_port->dp;
5252 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5253 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005254 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005255 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005256 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005257
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005258 intel_dp->pps_pipe = INVALID_PIPE;
5259
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005260 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005261 if (INTEL_INFO(dev)->gen >= 9)
5262 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5263 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005264 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5265 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5266 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5267 else if (HAS_PCH_SPLIT(dev))
5268 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5269 else
5270 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5271
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005272 if (INTEL_INFO(dev)->gen >= 9)
5273 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5274 else
5275 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005276
Daniel Vetter07679352012-09-06 22:15:42 +02005277 /* Preserve the current hw state. */
5278 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005279 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005280
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005281 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305282 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005283 else
5284 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005285
Imre Deakf7d24902013-05-08 13:14:05 +03005286 /*
5287 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5288 * for DP the encoder type can be set by the caller to
5289 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5290 */
5291 if (type == DRM_MODE_CONNECTOR_eDP)
5292 intel_encoder->type = INTEL_OUTPUT_EDP;
5293
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005294 /* eDP only on port B and/or C on vlv/chv */
5295 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5296 port != PORT_B && port != PORT_C))
5297 return false;
5298
Imre Deake7281ea2013-05-08 13:14:08 +03005299 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5300 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5301 port_name(port));
5302
Adam Jacksonb3295302010-07-16 14:46:28 -04005303 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005304 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5305
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005306 connector->interlace_allowed = true;
5307 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005308
Daniel Vetter66a92782012-07-12 20:08:18 +02005309 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005310 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005311
Chris Wilsondf0e9242010-09-09 16:20:55 +01005312 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005313 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005314
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005315 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005316 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5317 else
5318 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005319 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005320
Jani Nikula0b998362014-03-14 16:51:17 +02005321 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005322 switch (port) {
5323 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005324 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005325 break;
5326 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005327 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005328 break;
5329 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005330 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005331 break;
5332 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005333 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005334 break;
5335 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005336 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005337 }
5338
Imre Deakdada1a92014-01-29 13:25:41 +02005339 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005340 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005341 if (IS_VALLEYVIEW(dev)) {
5342 vlv_initial_power_sequencer_setup(intel_dp);
5343 } else {
5344 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005345 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005346 }
Ville Syrjälä773538e82014-09-04 14:54:56 +03005347 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005348 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005349
Jani Nikula9d1a1032014-03-14 16:51:15 +02005350 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005351
Dave Airlie0e32b392014-05-02 14:02:48 +10005352 /* init MST on ports that can support it */
5353 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5354 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005355 intel_dp_mst_encoder_init(intel_dig_port,
5356 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005357 }
5358 }
5359
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005360 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005361 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005362 if (is_edp(intel_dp)) {
5363 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005364 /*
5365 * vdd might still be enabled do to the delayed vdd off.
5366 * Make sure vdd is actually turned off here.
5367 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005368 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005369 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005370 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005371 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005372 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005373 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005374 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005375 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005376
Chris Wilsonf6849602010-09-19 09:29:33 +01005377 intel_dp_add_properties(intel_dp, connector);
5378
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005379 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5380 * 0xd. Failure to do so will result in spurious interrupts being
5381 * generated on the port when a cable is not attached.
5382 */
5383 if (IS_G4X(dev) && !IS_GM45(dev)) {
5384 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5385 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5386 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005387
5388 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005389}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005390
5391void
5392intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5393{
Dave Airlie13cf5502014-06-18 11:29:35 +10005394 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005395 struct intel_digital_port *intel_dig_port;
5396 struct intel_encoder *intel_encoder;
5397 struct drm_encoder *encoder;
5398 struct intel_connector *intel_connector;
5399
Daniel Vetterb14c5672013-09-19 12:18:32 +02005400 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005401 if (!intel_dig_port)
5402 return;
5403
Daniel Vetterb14c5672013-09-19 12:18:32 +02005404 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005405 if (!intel_connector) {
5406 kfree(intel_dig_port);
5407 return;
5408 }
5409
5410 intel_encoder = &intel_dig_port->base;
5411 encoder = &intel_encoder->base;
5412
5413 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5414 DRM_MODE_ENCODER_TMDS);
5415
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005416 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005417 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005418 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005419 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005420 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005421 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005422 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005423 intel_encoder->pre_enable = chv_pre_enable_dp;
5424 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005425 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005426 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005427 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005428 intel_encoder->pre_enable = vlv_pre_enable_dp;
5429 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005430 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005431 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005432 intel_encoder->pre_enable = g4x_pre_enable_dp;
5433 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005434 if (INTEL_INFO(dev)->gen >= 5)
5435 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005436 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005437
Paulo Zanoni174edf12012-10-26 19:05:50 -02005438 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005439 intel_dig_port->dp.output_reg = output_reg;
5440
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005441 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005442 if (IS_CHERRYVIEW(dev)) {
5443 if (port == PORT_D)
5444 intel_encoder->crtc_mask = 1 << 2;
5445 else
5446 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5447 } else {
5448 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5449 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005450 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005451 intel_encoder->hot_plug = intel_dp_hot_plug;
5452
Dave Airlie13cf5502014-06-18 11:29:35 +10005453 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5454 dev_priv->hpd_irq_port[port] = intel_dig_port;
5455
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005456 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5457 drm_encoder_cleanup(encoder);
5458 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005459 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005460 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005461}
Dave Airlie0e32b392014-05-02 14:02:48 +10005462
5463void intel_dp_mst_suspend(struct drm_device *dev)
5464{
5465 struct drm_i915_private *dev_priv = dev->dev_private;
5466 int i;
5467
5468 /* disable MST */
5469 for (i = 0; i < I915_MAX_PORTS; i++) {
5470 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5471 if (!intel_dig_port)
5472 continue;
5473
5474 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5475 if (!intel_dig_port->dp.can_mst)
5476 continue;
5477 if (intel_dig_port->dp.is_mst)
5478 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5479 }
5480 }
5481}
5482
5483void intel_dp_mst_resume(struct drm_device *dev)
5484{
5485 struct drm_i915_private *dev_priv = dev->dev_private;
5486 int i;
5487
5488 for (i = 0; i < I915_MAX_PORTS; i++) {
5489 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5490 if (!intel_dig_port)
5491 continue;
5492 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5493 int ret;
5494
5495 if (!intel_dig_port->dp.can_mst)
5496 continue;
5497
5498 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5499 if (ret != 0) {
5500 intel_dp_check_mst_status(&intel_dig_port->dp);
5501 }
5502 }
5503 }
5504}