blob: 9cde83423760bb9822c5227c199e0e5ab5657301 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
Dhaval Patel14d46ce2017-01-17 16:28:12 -08002 * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04003 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#ifndef __MSM_DRV_H__
20#define __MSM_DRV_H__
21
22#include <linux/kernel.h>
23#include <linux/clk.h>
24#include <linux/cpufreq.h>
25#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050026#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040027#include <linux/platform_device.h>
28#include <linux/pm.h>
29#include <linux/pm_runtime.h>
30#include <linux/slab.h>
31#include <linux/list.h>
32#include <linux/iommu.h>
33#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053034#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053035#include <linux/of_device.h>
Dhaval Patel1ac91032016-09-26 19:25:39 -070036#include <linux/sde_io_util.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <asm/sizes.h>
Sandeep Pandaf48c46a2016-10-24 09:48:50 +053038#include <linux/kthread.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040039
Rob Clarkc8afe682013-06-26 12:44:06 -040040#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050041#include <drm/drm_atomic.h>
42#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040043#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050044#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040045#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040046#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040048
Dhaval Patel3949f032016-06-20 16:24:33 -070049#include "sde_power_handle.h"
50
51#define GET_MAJOR_REV(rev) ((rev) >> 28)
52#define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
53#define GET_STEP_REV(rev) ((rev) & 0xFFFF)
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040054
Rob Clarkc8afe682013-06-26 12:44:06 -040055struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040056struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050057struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053058struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040059struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040060struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040061struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040062struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040063struct msm_fence_cb;
Rob Clarke22a2fb2017-02-13 10:14:11 -070064struct msm_gem_address_space;
65struct msm_gem_vma;
Rob Clarkc8afe682013-06-26 12:44:06 -040066
Alan Kwong112a84f2016-05-24 20:49:21 -040067#define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070068#define MAX_CRTCS 8
Jeykumar Sankaran2e655032017-02-04 14:05:45 -080069#define MAX_PLANES 20
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070070#define MAX_ENCODERS 8
71#define MAX_BRIDGES 8
72#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040073
74struct msm_file_private {
75 /* currently we don't do anything useful with this.. but when
76 * per-context address spaces are supported we'd keep track of
77 * the context's page-tables here.
78 */
79 int dummy;
80};
Rob Clarkc8afe682013-06-26 12:44:06 -040081
jilai wang12987782015-06-25 17:37:42 -040082enum msm_mdp_plane_property {
Clarence Ip5e2a9222016-06-26 22:38:24 -040083 /* blob properties, always put these first */
Clarence Ipb43d4592016-09-08 14:21:35 -040084 PLANE_PROP_SCALER_V1,
abeykun48f407a2016-08-25 12:06:44 -040085 PLANE_PROP_SCALER_V2,
Clarence Ip5fc00c52016-09-23 15:03:34 -040086 PLANE_PROP_CSC_V1,
Dhaval Patel4e574842016-08-23 15:11:37 -070087 PLANE_PROP_INFO,
abeykun48f407a2016-08-25 12:06:44 -040088 PLANE_PROP_SCALER_LUT_ED,
89 PLANE_PROP_SCALER_LUT_CIR,
90 PLANE_PROP_SCALER_LUT_SEP,
Benet Clarkd009b1d2016-06-27 14:45:59 -070091 PLANE_PROP_SKIN_COLOR,
92 PLANE_PROP_SKY_COLOR,
93 PLANE_PROP_FOLIAGE_COLOR,
Alan Kwong4dd64c82017-02-04 18:41:51 -080094 PLANE_PROP_ROT_CAPS_V1,
Clarence Ip5e2a9222016-06-26 22:38:24 -040095
96 /* # of blob properties */
97 PLANE_PROP_BLOBCOUNT,
98
Clarence Ipe78efb72016-06-24 18:35:21 -040099 /* range properties */
Clarence Ip5e2a9222016-06-26 22:38:24 -0400100 PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
jilai wang12987782015-06-25 17:37:42 -0400101 PLANE_PROP_ALPHA,
Clarence Ipcb410d42016-06-26 22:52:33 -0400102 PLANE_PROP_COLOR_FILL,
Clarence Ipdedbba92016-09-27 17:43:10 -0400103 PLANE_PROP_H_DECIMATE,
104 PLANE_PROP_V_DECIMATE,
Clarence Ipcae1bb62016-07-07 12:07:13 -0400105 PLANE_PROP_INPUT_FENCE,
Benet Clarkeb1b4462016-06-27 14:43:06 -0700106 PLANE_PROP_HUE_ADJUST,
107 PLANE_PROP_SATURATION_ADJUST,
108 PLANE_PROP_VALUE_ADJUST,
109 PLANE_PROP_CONTRAST_ADJUST,
Veera Sundaram Sankaran02dd6ac2016-12-22 15:08:29 -0800110 PLANE_PROP_EXCL_RECT_V1,
Alan Kwong4dd64c82017-02-04 18:41:51 -0800111 PLANE_PROP_ROT_DST_X,
112 PLANE_PROP_ROT_DST_Y,
113 PLANE_PROP_ROT_DST_W,
114 PLANE_PROP_ROT_DST_H,
Alan Kwong2349d742017-04-20 08:27:30 -0700115 PLANE_PROP_PREFILL_SIZE,
116 PLANE_PROP_PREFILL_TIME,
Clarence Ipe78efb72016-06-24 18:35:21 -0400117
Clarence Ip5e2a9222016-06-26 22:38:24 -0400118 /* enum/bitmask properties */
119 PLANE_PROP_ROTATION,
120 PLANE_PROP_BLEND_OP,
121 PLANE_PROP_SRC_CONFIG,
Abhijit Kulkarni50d69442017-04-11 19:50:47 -0700122 PLANE_PROP_FB_TRANSLATION_MODE,
Clarence Ipe78efb72016-06-24 18:35:21 -0400123
Clarence Ip5e2a9222016-06-26 22:38:24 -0400124 /* total # of properties */
125 PLANE_PROP_COUNT
jilai wang12987782015-06-25 17:37:42 -0400126};
127
Clarence Ip7a753bb2016-07-07 11:47:44 -0400128enum msm_mdp_crtc_property {
Dhaval Patele4a5dda2016-10-13 19:29:30 -0700129 CRTC_PROP_INFO,
130
Clarence Ip7a753bb2016-07-07 11:47:44 -0400131 /* # of blob properties */
132 CRTC_PROP_BLOBCOUNT,
133
134 /* range properties */
Clarence Ipcae1bb62016-07-07 12:07:13 -0400135 CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
Clarence Ip24f80662016-06-13 19:05:32 -0400136 CRTC_PROP_OUTPUT_FENCE,
Clarence Ip1d9728b2016-09-01 11:10:54 -0400137 CRTC_PROP_OUTPUT_FENCE_OFFSET,
Veera Sundaram Sankaran3171ff82017-01-04 14:34:47 -0800138 CRTC_PROP_DIM_LAYER_V1,
Alan Kwong9aa061c2016-11-06 21:17:12 -0500139 CRTC_PROP_CORE_CLK,
140 CRTC_PROP_CORE_AB,
141 CRTC_PROP_CORE_IB,
Alan Kwong0230a102017-05-16 11:36:44 -0700142 CRTC_PROP_LLCC_AB,
143 CRTC_PROP_LLCC_IB,
144 CRTC_PROP_DRAM_AB,
145 CRTC_PROP_DRAM_IB,
Alan Kwong4aacd532017-02-04 18:51:33 -0800146 CRTC_PROP_ROT_PREFILL_BW,
Alan Kwong8c176bf2017-02-09 19:34:32 -0800147 CRTC_PROP_ROT_CLK,
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400148 CRTC_PROP_ROI_V1,
Abhijit Kulkarni50d69442017-04-11 19:50:47 -0700149 CRTC_PROP_SECURITY_LEVEL,
Clarence Ip7a753bb2016-07-07 11:47:44 -0400150
151 /* total # of properties */
152 CRTC_PROP_COUNT
153};
154
Clarence Ipdd8021c2016-07-20 16:39:47 -0400155enum msm_mdp_conn_property {
156 /* blob properties, always put these first */
157 CONNECTOR_PROP_SDE_INFO,
Ping Li898b1bf2017-02-09 18:03:28 -0800158 CONNECTOR_PROP_HDR_INFO,
Ping Li8430ee12017-02-24 14:14:44 -0800159 CONNECTOR_PROP_PP_DITHER,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400160
161 /* # of blob properties */
162 CONNECTOR_PROP_BLOBCOUNT,
163
164 /* range properties */
165 CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
166 CONNECTOR_PROP_RETIRE_FENCE,
Alan Kwongbb27c092016-07-20 16:41:25 -0400167 CONNECTOR_PROP_DST_X,
168 CONNECTOR_PROP_DST_Y,
169 CONNECTOR_PROP_DST_W,
170 CONNECTOR_PROP_DST_H,
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400171 CONNECTOR_PROP_ROI_V1,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400172
173 /* enum/bitmask properties */
Lloyd Atkinsonb6191972016-08-10 18:31:46 -0400174 CONNECTOR_PROP_TOPOLOGY_NAME,
175 CONNECTOR_PROP_TOPOLOGY_CONTROL,
Lloyd Atkinson77382202017-02-01 14:59:43 -0500176 CONNECTOR_PROP_AUTOREFRESH,
Clarence Ip90b282d2017-05-04 10:00:32 -0700177 CONNECTOR_PROP_LP,
Alan Kwong03b89842017-08-17 16:32:45 -0400178 CONNECTOR_PROP_FB_TRANSLATION_MODE,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400179
180 /* total # of properties */
181 CONNECTOR_PROP_COUNT
182};
183
Hai Li78b1d472015-07-27 13:49:45 -0400184struct msm_vblank_ctrl {
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530185 struct kthread_work work;
Hai Li78b1d472015-07-27 13:49:45 -0400186 struct list_head event_list;
187 spinlock_t lock;
188};
189
Clarence Ipa4039322016-07-15 16:23:59 -0400190#define MAX_H_TILES_PER_DISPLAY 2
191
192/**
Alexander Beykunac182352017-02-27 17:46:51 -0500193 * enum msm_display_compression_type - compression method used for pixel stream
194 * @MSM_DISPLAY_COMPRESSION_NONE: Pixel data is not compressed
195 * @MSM_DISPLAY_COMPRESSION_DSC: DSC compresison is used
Clarence Ipa4039322016-07-15 16:23:59 -0400196 */
Alexander Beykunac182352017-02-27 17:46:51 -0500197enum msm_display_compression_type {
198 MSM_DISPLAY_COMPRESSION_NONE,
199 MSM_DISPLAY_COMPRESSION_DSC,
Clarence Ipa4039322016-07-15 16:23:59 -0400200};
201
202/**
203 * enum msm_display_caps - features/capabilities supported by displays
204 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
205 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
206 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
207 * @MSM_DISPLAY_CAP_EDID: EDID supported
208 */
209enum msm_display_caps {
210 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
211 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
212 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
213 MSM_DISPLAY_CAP_EDID = BIT(3),
214};
215
216/**
Jeykumar Sankarandfaeec92017-06-06 15:21:51 -0700217 * enum msm_event_wait - type of HW events to wait for
218 * @MSM_ENC_COMMIT_DONE - wait for the driver to flush the registers to HW
219 * @MSM_ENC_TX_COMPLETE - wait for the HW to transfer the frame to panel
Lloyd Atkinsonf68a2132017-07-17 10:16:30 -0400220 * @MSM_ENC_VBLANK - wait for the HW VBLANK event (for driver-internal waiters)
Jeykumar Sankarandfaeec92017-06-06 15:21:51 -0700221 */
222enum msm_event_wait {
223 MSM_ENC_COMMIT_DONE = 0,
224 MSM_ENC_TX_COMPLETE,
Lloyd Atkinsonf68a2132017-07-17 10:16:30 -0400225 MSM_ENC_VBLANK,
Jeykumar Sankarandfaeec92017-06-06 15:21:51 -0700226};
227
228/**
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400229 * struct msm_roi_alignment - region of interest alignment restrictions
230 * @xstart_pix_align: left x offset alignment restriction
231 * @width_pix_align: width alignment restriction
232 * @ystart_pix_align: top y offset alignment restriction
233 * @height_pix_align: height alignment restriction
234 * @min_width: minimum width restriction
235 * @min_height: minimum height restriction
236 */
237struct msm_roi_alignment {
238 uint32_t xstart_pix_align;
239 uint32_t width_pix_align;
240 uint32_t ystart_pix_align;
241 uint32_t height_pix_align;
242 uint32_t min_width;
243 uint32_t min_height;
244};
245
246/**
247 * struct msm_roi_caps - display's region of interest capabilities
248 * @enabled: true if some region of interest is supported
249 * @merge_rois: merge rois before sending to display
250 * @num_roi: maximum number of rois supported
251 * @align: roi alignment restrictions
252 */
253struct msm_roi_caps {
254 bool enabled;
255 bool merge_rois;
256 uint32_t num_roi;
257 struct msm_roi_alignment align;
258};
259
260/**
Alexander Beykunac182352017-02-27 17:46:51 -0500261 * struct msm_display_dsc_info - defines dsc configuration
262 * @version: DSC version.
263 * @scr_rev: DSC revision.
264 * @pic_height: Picture height in pixels.
265 * @pic_width: Picture width in pixels.
266 * @initial_lines: Number of initial lines stored in encoder.
267 * @pkt_per_line: Number of packets per line.
268 * @bytes_in_slice: Number of bytes in slice.
269 * @eol_byte_num: Valid bytes at the end of line.
270 * @pclk_per_line: Compressed width.
271 * @full_frame_slices: Number of slice per interface.
272 * @slice_height: Slice height in pixels.
273 * @slice_width: Slice width in pixels.
274 * @chunk_size: Chunk size in bytes for slice multiplexing.
275 * @slice_last_group_size: Size of last group in pixels.
276 * @bpp: Target bits per pixel.
277 * @bpc: Number of bits per component.
278 * @line_buf_depth: Line buffer bit depth.
279 * @block_pred_enable: Block prediction enabled/disabled.
280 * @vbr_enable: VBR mode.
281 * @enable_422: Indicates if input uses 4:2:2 sampling.
282 * @convert_rgb: DSC color space conversion.
283 * @input_10_bits: 10 bit per component input.
284 * @slice_per_pkt: Number of slices per packet.
285 * @initial_dec_delay: Initial decoding delay.
286 * @initial_xmit_delay: Initial transmission delay.
287 * @initial_scale_value: Scale factor value at the beginning of a slice.
288 * @scale_decrement_interval: Scale set up at the beginning of a slice.
289 * @scale_increment_interval: Scale set up at the end of a slice.
290 * @first_line_bpg_offset: Extra bits allocated on the first line of a slice.
291 * @nfl_bpg_offset: Slice specific settings.
292 * @slice_bpg_offset: Slice specific settings.
293 * @initial_offset: Initial offset at the start of a slice.
294 * @final_offset: Maximum end-of-slice value.
295 * @rc_model_size: Number of bits in RC model.
296 * @det_thresh_flatness: Flatness threshold.
297 * @max_qp_flatness: Maximum QP for flatness adjustment.
298 * @min_qp_flatness: Minimum QP for flatness adjustment.
299 * @edge_factor: Ratio to detect presence of edge.
300 * @quant_incr_limit0: QP threshold.
301 * @quant_incr_limit1: QP threshold.
302 * @tgt_offset_hi: Upper end of variability range.
303 * @tgt_offset_lo: Lower end of variability range.
304 * @buf_thresh: Thresholds in RC model
305 * @range_min_qp: Min QP allowed.
306 * @range_max_qp: Max QP allowed.
307 * @range_bpg_offset: Bits per group adjustment.
308 */
309struct msm_display_dsc_info {
310 u8 version;
311 u8 scr_rev;
312
313 int pic_height;
314 int pic_width;
315 int slice_height;
316 int slice_width;
317
318 int initial_lines;
319 int pkt_per_line;
320 int bytes_in_slice;
321 int bytes_per_pkt;
322 int eol_byte_num;
323 int pclk_per_line;
324 int full_frame_slices;
325 int slice_last_group_size;
326 int bpp;
327 int bpc;
328 int line_buf_depth;
329
330 int slice_per_pkt;
331 int chunk_size;
332 bool block_pred_enable;
333 int vbr_enable;
334 int enable_422;
335 int convert_rgb;
336 int input_10_bits;
337
338 int initial_dec_delay;
339 int initial_xmit_delay;
340 int initial_scale_value;
341 int scale_decrement_interval;
342 int scale_increment_interval;
343 int first_line_bpg_offset;
344 int nfl_bpg_offset;
345 int slice_bpg_offset;
346 int initial_offset;
347 int final_offset;
348
349 int rc_model_size;
350 int det_thresh_flatness;
351 int max_qp_flatness;
352 int min_qp_flatness;
353 int edge_factor;
354 int quant_incr_limit0;
355 int quant_incr_limit1;
356 int tgt_offset_hi;
357 int tgt_offset_lo;
358
359 u32 *buf_thresh;
360 char *range_min_qp;
361 char *range_max_qp;
362 char *range_bpg_offset;
363};
364
365/**
366 * struct msm_compression_info - defined panel compression
367 * @comp_type: type of compression supported
368 * @dsc_info: dsc configuration if the compression
369 * supported is DSC
370 */
371struct msm_compression_info {
372 enum msm_display_compression_type comp_type;
373
374 union{
375 struct msm_display_dsc_info dsc_info;
376 };
377};
378
379/**
Jeykumar Sankaran6b345ac2017-03-15 19:17:19 -0700380 * struct msm_display_topology - defines a display topology pipeline
381 * @num_lm: number of layer mixers used
382 * @num_enc: number of compression encoder blocks used
383 * @num_intf: number of interfaces the panel is mounted on
384 */
385struct msm_display_topology {
386 u32 num_lm;
387 u32 num_enc;
388 u32 num_intf;
389};
390
391/**
392 * struct msm_mode_info - defines all msm custom mode info
Jeykumar Sankaran446a5f12017-05-09 20:30:39 -0700393 * @frame_rate: frame_rate of the mode
394 * @vtotal: vtotal calculated for the mode
395 * @prefill_lines: prefill lines based on porches.
396 * @jitter_numer: display panel jitter numerator configuration
397 * @jitter_denom: display panel jitter denominator configuration
398 * @topology: supported topology for the mode
399 * @comp_info: compression info supported
Jeykumar Sankaran6b345ac2017-03-15 19:17:19 -0700400 */
401struct msm_mode_info {
Jeykumar Sankaran446a5f12017-05-09 20:30:39 -0700402 uint32_t frame_rate;
403 uint32_t vtotal;
404 uint32_t prefill_lines;
405 uint32_t jitter_numer;
406 uint32_t jitter_denom;
Jeykumar Sankaran6b345ac2017-03-15 19:17:19 -0700407 struct msm_display_topology topology;
Jeykumar Sankaran446a5f12017-05-09 20:30:39 -0700408 struct msm_compression_info comp_info;
Jeykumar Sankaran6b345ac2017-03-15 19:17:19 -0700409};
410
411/**
Clarence Ipa4039322016-07-15 16:23:59 -0400412 * struct msm_display_info - defines display properties
413 * @intf_type: DRM_MODE_CONNECTOR_ display type
414 * @capabilities: Bitmask of display flags
415 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
416 * @h_tile_instance: Controller instance used per tile. Number of elements is
417 * based on num_of_h_tiles
418 * @is_connected: Set to true if display is connected
419 * @width_mm: Physical width
420 * @height_mm: Physical height
421 * @max_width: Max width of display. In case of hot pluggable display
422 * this is max width supported by controller
423 * @max_height: Max height of display. In case of hot pluggable display
424 * this is max height supported by controller
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800425 * @is_primary: Set to true if display is primary display
Narendra Muppallad4081e12017-04-20 19:24:08 -0700426 * @is_te_using_watchdog_timer: Boolean to indicate watchdog TE is
427 * used instead of panel TE in cmd mode panels
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400428 * @roi_caps: Region of interest capability info
Clarence Ipa4039322016-07-15 16:23:59 -0400429 */
430struct msm_display_info {
431 int intf_type;
432 uint32_t capabilities;
433
434 uint32_t num_of_h_tiles;
435 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
436
437 bool is_connected;
438
439 unsigned int width_mm;
440 unsigned int height_mm;
441
442 uint32_t max_width;
443 uint32_t max_height;
444
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800445 bool is_primary;
Narendra Muppallad4081e12017-04-20 19:24:08 -0700446 bool is_te_using_watchdog_timer;
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400447 struct msm_roi_caps roi_caps;
Clarence Ipa4039322016-07-15 16:23:59 -0400448};
449
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500450#define MSM_MAX_ROI 4
451
452/**
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400453 * struct msm_roi_list - list of regions of interest for a drm object
454 * @num_rects: number of valid rectangles in the roi array
455 * @roi: list of roi rectangles
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500456 */
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400457struct msm_roi_list {
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500458 uint32_t num_rects;
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400459 struct drm_clip_rect roi[MSM_MAX_ROI];
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500460};
461
462/**
463 * struct - msm_display_kickoff_params - info for display features at kickoff
464 * @rois: Regions of interest structure for mapping CRTC to Connector output
465 */
466struct msm_display_kickoff_params {
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400467 struct msm_roi_list *rois;
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500468};
469
Clarence Ip3649f8b2016-10-31 09:59:44 -0400470/**
471 * struct msm_drm_event - defines custom event notification struct
472 * @base: base object required for event notification by DRM framework.
473 * @event: event object required for event notification by DRM framework.
474 * @info: contains information of DRM object for which events has been
475 * requested.
476 * @data: memory location which contains response payload for event.
477 */
478struct msm_drm_event {
479 struct drm_pending_event base;
480 struct drm_event event;
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700481 struct drm_msm_event_req info;
Clarence Ip3649f8b2016-10-31 09:59:44 -0400482 u8 data[];
483};
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700484
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700485/* Commit/Event thread specific structure */
486struct msm_drm_thread {
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530487 struct drm_device *dev;
488 struct task_struct *thread;
489 unsigned int crtc_id;
490 struct kthread_worker worker;
491};
492
Rob Clarkc8afe682013-06-26 12:44:06 -0400493struct msm_drm_private {
494
Rob Clark68209392016-05-17 16:19:32 -0400495 struct drm_device *dev;
496
Rob Clarkc8afe682013-06-26 12:44:06 -0400497 struct msm_kms *kms;
498
Dhaval Patel3949f032016-06-20 16:24:33 -0700499 struct sde_power_handle phandle;
500 struct sde_power_client *pclient;
501
Rob Clark060530f2014-03-03 14:19:12 -0500502 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500503 struct platform_device *gpu_pdev;
504
Archit Taneja990a4002016-05-07 23:11:25 +0530505 /* top level MDSS wrapper device (for MDP5 only) */
506 struct msm_mdss *mdss;
507
Rob Clark067fef32014-11-04 13:33:14 -0500508 /* possibly this should be in the kms component, but it is
509 * shared by both mdp4 and mdp5..
510 */
511 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500512
Hai Liab5b0102015-01-07 18:47:44 -0500513 /* eDP is for mdp5 only, but kms has not been created
514 * when edp_bind() and edp_init() are called. Here is the only
515 * place to keep the edp instance.
516 */
517 struct msm_edp *edp;
518
Hai Lia6895542015-03-31 14:36:33 -0400519 /* DSI is shared by mdp4 and mdp5 */
520 struct msm_dsi *dsi[2];
521
Rob Clark7198e6b2013-07-19 12:59:32 -0400522 /* when we have more than one 'msm_gpu' these need to be an array: */
523 struct msm_gpu *gpu;
524 struct msm_file_private *lastctx;
525
Rob Clarkc8afe682013-06-26 12:44:06 -0400526 struct drm_fb_helper *fbdev;
527
Rob Clarka7d3c952014-05-30 14:47:38 -0400528 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400529 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400530
Rob Clarkc8afe682013-06-26 12:44:06 -0400531 /* list of GEM objects: */
532 struct list_head inactive_list;
533
534 struct workqueue_struct *wq;
535
Rob Clarkf86afec2014-11-25 12:41:18 -0500536 /* crtcs pending async atomic updates: */
537 uint32_t pending_crtcs;
538 wait_queue_head_t pending_crtcs_event;
539
Rob Clarke22a2fb2017-02-13 10:14:11 -0700540 /* Registered address spaces.. currently this is fixed per # of
541 * iommu's. Ie. one for display block and one for gpu block.
542 * Eventually, to do per-process gpu pagetables, we'll want one
543 * of these per-process.
544 */
545 unsigned int num_aspaces;
546 struct msm_gem_address_space *aspace[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400547
Rob Clarka8623912013-10-08 12:57:48 -0400548 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700549 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400550
Rob Clarkc8afe682013-06-26 12:44:06 -0400551 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700552 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400553
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700554 struct msm_drm_thread disp_thread[MAX_CRTCS];
555 struct msm_drm_thread event_thread[MAX_CRTCS];
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530556
Rob Clarkc8afe682013-06-26 12:44:06 -0400557 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700558 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400559
Rob Clarka3376e32013-08-30 13:02:15 -0400560 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700561 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400562
Rob Clarkc8afe682013-06-26 12:44:06 -0400563 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700564 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500565
jilai wang12987782015-06-25 17:37:42 -0400566 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400567 struct drm_property *plane_property[PLANE_PROP_COUNT];
Clarence Ip7a753bb2016-07-07 11:47:44 -0400568 struct drm_property *crtc_property[CRTC_PROP_COUNT];
Clarence Ipdd8021c2016-07-20 16:39:47 -0400569 struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400570
Gopikrishnaiah Anandane0e5e0c2016-05-25 11:05:33 -0700571 /* Color processing properties for the crtc */
572 struct drm_property **cp_property;
573
Rob Clark871d8122013-11-16 12:56:06 -0500574 /* VRAM carveout, used when no IOMMU: */
575 struct {
576 unsigned long size;
577 dma_addr_t paddr;
578 /* NOTE: mm managed at the page level, size is in # of pages
579 * and position mm_node->start is in # of pages:
580 */
581 struct drm_mm mm;
582 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400583
Rob Clarke1e9db22016-05-27 11:16:28 -0400584 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400585 struct shrinker shrinker;
586
Hai Li78b1d472015-07-27 13:49:45 -0400587 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400588
Dhaval Patel5200c602017-01-17 15:53:37 -0800589 /* task holding struct_mutex.. currently only used in submit path
590 * to detect and reject faults from copy_from_user() for submit
591 * ioctl.
592 */
593 struct task_struct *struct_mutex_task;
594
Clarence Ipe5f1f4c2016-11-19 18:02:23 -0500595 /* saved atomic state during system suspend */
596 struct drm_atomic_state *suspend_state;
Clarence Ipa65cba52017-03-17 15:18:29 -0400597 bool suspend_block;
Clarence Ipe5f1f4c2016-11-19 18:02:23 -0500598
Lloyd Atkinson5d40d312016-09-06 08:34:13 -0400599 /* list of clients waiting for events */
600 struct list_head client_event_list;
Lloyd Atkinsonab3dd302017-02-13 10:44:55 -0800601
602 /* whether registered and drm_dev_unregister should be called */
603 bool registered;
Dhaval Patel6c666622017-03-21 23:02:59 -0700604
605 /* msm drv debug root node */
606 struct dentry *debug_root;
Rob Clarkc8afe682013-06-26 12:44:06 -0400607};
608
609struct msm_format {
610 uint32_t pixel_format;
611};
612
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100613int msm_atomic_check(struct drm_device *dev,
614 struct drm_atomic_state *state);
Dhaval Patel7a7d85d2016-08-26 16:35:34 -0700615/* callback from wq once fence has passed: */
616struct msm_fence_cb {
617 struct work_struct work;
618 uint32_t fence;
619 void (*func)(struct msm_fence_cb *cb);
620};
621
622void __msm_fence_worker(struct work_struct *work);
623
624#define INIT_FENCE_CB(_cb, _func) do { \
625 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
626 (_cb)->func = _func; \
627 } while (0)
628
Clarence Ip7f70ce42017-03-20 06:53:46 -0700629static inline bool msm_is_suspend_state(struct drm_device *dev)
630{
631 if (!dev || !dev->dev_private)
632 return false;
633
634 return ((struct msm_drm_private *)dev->dev_private)->suspend_state != 0;
635}
636
Clarence Ipa65cba52017-03-17 15:18:29 -0400637static inline bool msm_is_suspend_blocked(struct drm_device *dev)
638{
639 if (!dev || !dev->dev_private)
640 return false;
641
642 if (!msm_is_suspend_state(dev))
643 return false;
644
645 return ((struct msm_drm_private *)dev->dev_private)->suspend_block != 0;
646}
647
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500648int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200649 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500650
Rob Clark40e68152016-05-03 09:50:26 -0400651void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clarke22a2fb2017-02-13 10:14:11 -0700652void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
Jordan Crouse12bf3622017-02-13 10:14:11 -0700653 struct msm_gem_vma *vma, struct sg_table *sgt,
654 void *priv);
Rob Clarke22a2fb2017-02-13 10:14:11 -0700655int msm_gem_map_vma(struct msm_gem_address_space *aspace,
Jordan Crouse12bf3622017-02-13 10:14:11 -0700656 struct msm_gem_vma *vma, struct sg_table *sgt,
657 void *priv, unsigned int flags);
Rob Clarke22a2fb2017-02-13 10:14:11 -0700658void msm_gem_address_space_destroy(struct msm_gem_address_space *aspace);
Jordan Crouse12bf3622017-02-13 10:14:11 -0700659
660/* For GPU and legacy display */
Rob Clarke22a2fb2017-02-13 10:14:11 -0700661struct msm_gem_address_space *
662msm_gem_address_space_create(struct device *dev, struct iommu_domain *domain,
663 const char *name);
664
Jordan Crouse12bf3622017-02-13 10:14:11 -0700665/* For SDE display */
666struct msm_gem_address_space *
Abhijit Kulkarnif4657b12017-06-28 18:40:19 -0700667msm_gem_smmu_address_space_create(struct drm_device *dev, struct msm_mmu *mmu,
Jordan Crouse12bf3622017-02-13 10:14:11 -0700668 const char *name);
669
Abhijit Kulkarnif4657b12017-06-28 18:40:19 -0700670/**
671 * msm_gem_add_obj_to_aspace_active_list: adds obj to active obj list in aspace
672 */
673void msm_gem_add_obj_to_aspace_active_list(
674 struct msm_gem_address_space *aspace,
675 struct drm_gem_object *obj);
676
677/**
678 * msm_gem_remove_obj_from_aspace_active_list: removes obj from active obj
679 * list in aspace
680 */
681void msm_gem_remove_obj_from_aspace_active_list(
682 struct msm_gem_address_space *aspace,
683 struct drm_gem_object *obj);
684
685/**
686 * msm_gem_smmu_address_space_get: returns the aspace pointer for the requested
687 * domain
688 */
Jordan Croused8e96522017-02-13 10:14:16 -0700689struct msm_gem_address_space *
690msm_gem_smmu_address_space_get(struct drm_device *dev,
691 unsigned int domain);
692
Abhijit Kulkarnif4657b12017-06-28 18:40:19 -0700693/**
694 * msm_gem_aspace_domain_attach_detach: function to inform the attach/detach
695 * of the domain for this aspace
696 */
697void msm_gem_aspace_domain_attach_detach_update(
698 struct msm_gem_address_space *aspace,
699 bool is_detach);
700
701/**
702 * msm_gem_address_space_register_cb: function to register callback for attach
703 * and detach of the domain
704 */
705int msm_gem_address_space_register_cb(
706 struct msm_gem_address_space *aspace,
707 void (*cb)(void *, bool),
708 void *cb_data);
709
710/**
711 * msm_gem_address_space_register_cb: function to unregister callback
712 */
713int msm_gem_address_space_unregister_cb(
714 struct msm_gem_address_space *aspace,
715 void (*cb)(void *, bool),
716 void *cb_data);
717
Rob Clark7198e6b2013-07-19 12:59:32 -0400718int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
719 struct drm_file *file);
720
Rob Clark68209392016-05-17 16:19:32 -0400721void msm_gem_shrinker_init(struct drm_device *dev);
722void msm_gem_shrinker_cleanup(struct drm_device *dev);
723
Daniel Thompson77a147e2014-11-12 11:38:14 +0000724int msm_gem_mmap_obj(struct drm_gem_object *obj,
725 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400726int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
727int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
728uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
Jordan Croused8e96522017-02-13 10:14:16 -0700729int msm_gem_get_iova_locked(struct drm_gem_object *obj,
730 struct msm_gem_address_space *aspace, uint32_t *iova);
731int msm_gem_get_iova(struct drm_gem_object *obj,
732 struct msm_gem_address_space *aspace, uint32_t *iova);
733uint32_t msm_gem_iova(struct drm_gem_object *obj,
734 struct msm_gem_address_space *aspace);
Rob Clark05b84912013-09-28 11:28:35 -0400735struct page **msm_gem_get_pages(struct drm_gem_object *obj);
736void msm_gem_put_pages(struct drm_gem_object *obj);
Jordan Croused8e96522017-02-13 10:14:16 -0700737void msm_gem_put_iova(struct drm_gem_object *obj,
738 struct msm_gem_address_space *aspace);
Rob Clarkc8afe682013-06-26 12:44:06 -0400739int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
740 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400741int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
742 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400743struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
744void *msm_gem_prime_vmap(struct drm_gem_object *obj);
745void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000746int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Eric Anholtb3a42bb2017-04-12 12:11:58 -0700747struct reservation_object *msm_gem_prime_res_obj(struct drm_gem_object *obj);
Rob Clark05b84912013-09-28 11:28:35 -0400748struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100749 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400750int msm_gem_prime_pin(struct drm_gem_object *obj);
751void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400752void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
753void *msm_gem_get_vaddr(struct drm_gem_object *obj);
754void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
755void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400756int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400757void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400758void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400759int msm_gem_sync_object(struct drm_gem_object *obj,
760 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400761void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400762 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400763void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400764int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400765int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400766void msm_gem_free_object(struct drm_gem_object *obj);
767int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
768 uint32_t size, uint32_t flags, uint32_t *handle);
769struct drm_gem_object *msm_gem_new(struct drm_device *dev,
770 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400771struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400772 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400773
Alan Kwong578cdaf2017-01-28 17:25:43 -0800774void msm_framebuffer_set_kmap(struct drm_framebuffer *fb, bool enable);
Jordan Croused8e96522017-02-13 10:14:16 -0700775int msm_framebuffer_prepare(struct drm_framebuffer *fb,
776 struct msm_gem_address_space *aspace);
777void msm_framebuffer_cleanup(struct drm_framebuffer *fb,
778 struct msm_gem_address_space *aspace);
779uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb,
780 struct msm_gem_address_space *aspace, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400781struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
782const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
783struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200784 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400785struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200786 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400787
788struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530789void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400790
Rob Clarkdada25b2013-12-01 12:12:54 -0500791struct hdmi;
Dhaval Patel1ba4ab92017-06-30 14:51:08 -0700792#ifdef CONFIG_DRM_MSM_HDMI
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100793int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500794 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100795void __init msm_hdmi_register(void);
796void __exit msm_hdmi_unregister(void);
Dhaval Patel1ba4ab92017-06-30 14:51:08 -0700797#else
798static inline void __init msm_hdmi_register(void)
799{
800}
801static inline void __exit msm_hdmi_unregister(void)
802{
803}
804#endif
Rob Clarkc8afe682013-06-26 12:44:06 -0400805
Hai Li00453982014-12-12 14:41:17 -0500806struct msm_edp;
Dhaval Patel1ba4ab92017-06-30 14:51:08 -0700807#ifdef CONFIG_DRM_MSM_EDP
Hai Li00453982014-12-12 14:41:17 -0500808void __init msm_edp_register(void);
809void __exit msm_edp_unregister(void);
810int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
811 struct drm_encoder *encoder);
Dhaval Patel1ba4ab92017-06-30 14:51:08 -0700812#else
813static inline void __init msm_edp_register(void)
814{
815}
816static inline void __exit msm_edp_unregister(void)
817{
818}
819#endif
Hai Li00453982014-12-12 14:41:17 -0500820
Hai Lia6895542015-03-31 14:36:33 -0400821struct msm_dsi;
822enum msm_dsi_encoder_id {
823 MSM_DSI_VIDEO_ENCODER_ID = 0,
824 MSM_DSI_CMD_ENCODER_ID = 1,
825 MSM_DSI_ENCODER_NUM = 2
826};
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700827
828/* *
Gopikrishnaiah Anandan84b4f672017-04-26 10:28:51 -0700829 * msm_mode_object_event_notify - notify user-space clients of drm object
830 * events.
831 * @obj: mode object (crtc/connector) that is generating the event.
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700832 * @event: event that needs to be notified.
833 * @payload: payload for the event.
834 */
Benjamin Chan34a92c72017-06-28 11:01:18 -0400835void msm_mode_object_event_notify(struct drm_mode_object *obj,
Gopikrishnaiah Anandan84b4f672017-04-26 10:28:51 -0700836 struct drm_device *dev, struct drm_event *event, u8 *payload);
Hai Lia6895542015-03-31 14:36:33 -0400837#ifdef CONFIG_DRM_MSM_DSI
838void __init msm_dsi_register(void);
839void __exit msm_dsi_unregister(void);
840int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
841 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
842#else
843static inline void __init msm_dsi_register(void)
844{
845}
846static inline void __exit msm_dsi_unregister(void)
847{
848}
849static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
850 struct drm_device *dev,
851 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
852{
853 return -EINVAL;
854}
855#endif
856
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530857void __init msm_mdp_register(void);
858void __exit msm_mdp_unregister(void);
859
Rob Clarkc8afe682013-06-26 12:44:06 -0400860#ifdef CONFIG_DEBUG_FS
861void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
862void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
863void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400864int msm_debugfs_late_init(struct drm_device *dev);
865int msm_rd_debugfs_init(struct drm_minor *minor);
866void msm_rd_debugfs_cleanup(struct drm_minor *minor);
867void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400868int msm_perf_debugfs_init(struct drm_minor *minor);
869void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400870#else
871static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
872static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400873#endif
874
875void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
876 const char *dbgname);
Dhaval Patela2430842017-06-15 14:32:36 -0700877unsigned long msm_iomap_size(struct platform_device *pdev, const char *name);
Lloyd Atkinson1a0c9172016-10-04 10:01:24 -0400878void msm_iounmap(struct platform_device *dev, void __iomem *addr);
Rob Clarkc8afe682013-06-26 12:44:06 -0400879void msm_writel(u32 data, void __iomem *addr);
880u32 msm_readl(const void __iomem *addr);
881
882#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
883#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
884
885static inline int align_pitch(int width, int bpp)
886{
887 int bytespp = (bpp + 7) / 8;
888 /* adreno needs pitch aligned to 32 pixels: */
889 return bytespp * ALIGN(width, 32);
890}
891
892/* for the generated headers: */
893#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400894#define fui(x) ({BUG(); 0;})
895#define util_float_to_half(x) ({BUG(); 0;})
896
Rob Clarkc8afe682013-06-26 12:44:06 -0400897
898#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
899
900/* for conditionally setting boolean flag(s): */
901#define COND(bool, val) ((bool) ? (val) : 0)
902
Rob Clark340ff412016-03-16 14:57:22 -0400903static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
904{
905 ktime_t now = ktime_get();
906 unsigned long remaining_jiffies;
907
908 if (ktime_compare(*timeout, now) < 0) {
909 remaining_jiffies = 0;
910 } else {
911 ktime_t rem = ktime_sub(*timeout, now);
912 struct timespec ts = ktime_to_timespec(rem);
913 remaining_jiffies = timespec_to_jiffies(&ts);
914 }
915
916 return remaining_jiffies;
917}
Rob Clarkc8afe682013-06-26 12:44:06 -0400918
919#endif /* __MSM_DRV_H__ */