blob: f2833de3f7a9906aa6c6854dfcc04ac3bafca24b [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +010094static void edp_panel_vdd_on(struct intel_dp *intel_dp);
95static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070096
97static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010098intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700100 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700101 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102
103 switch (max_link_bw) {
104 case DP_LINK_BW_1_62:
105 case DP_LINK_BW_2_7:
106 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300107 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Todd Previte06ea66b2014-01-20 10:19:39 -0700108 if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
109 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
110 max_link_bw = DP_LINK_BW_5_4;
111 else
112 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300113 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300115 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
116 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700117 max_link_bw = DP_LINK_BW_1_62;
118 break;
119 }
120 return max_link_bw;
121}
122
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400123/*
124 * The units on the numbers in the next two are... bizarre. Examples will
125 * make it clearer; this one parallels an example in the eDP spec.
126 *
127 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
128 *
129 * 270000 * 1 * 8 / 10 == 216000
130 *
131 * The actual data capacity of that configuration is 2.16Gbit/s, so the
132 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
133 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
134 * 119000. At 18bpp that's 2142000 kilobits per second.
135 *
136 * Thus the strange-looking division by 10 in intel_dp_link_required, to
137 * get the result in decakilobits instead of kilobits.
138 */
139
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140static int
Keith Packardc8982612012-01-25 08:16:25 -0800141intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400143 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144}
145
146static int
Dave Airliefe27d532010-06-30 11:46:17 +1000147intel_dp_max_data_rate(int max_link_clock, int max_lanes)
148{
149 return (max_link_clock * max_lanes * 8) / 10;
150}
151
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000152static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700153intel_dp_mode_valid(struct drm_connector *connector,
154 struct drm_display_mode *mode)
155{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100156 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300157 struct intel_connector *intel_connector = to_intel_connector(connector);
158 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100159 int target_clock = mode->clock;
160 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700161
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 if (is_edp(intel_dp) && fixed_mode) {
163 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100164 return MODE_PANEL;
165
Jani Nikuladd06f902012-10-19 14:51:50 +0300166 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100167 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200168
169 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100170 }
171
Daniel Vetter36008362013-03-27 00:44:59 +0100172 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
173 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
174
175 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
176 mode_rate = intel_dp_link_required(target_clock, 18);
177
178 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200179 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180
181 if (mode->clock < 10000)
182 return MODE_CLOCK_LOW;
183
Daniel Vetter0af78a22012-05-23 11:30:55 +0200184 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
185 return MODE_H_ILLEGAL;
186
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187 return MODE_OK;
188}
189
190static uint32_t
191pack_aux(uint8_t *src, int src_bytes)
192{
193 int i;
194 uint32_t v = 0;
195
196 if (src_bytes > 4)
197 src_bytes = 4;
198 for (i = 0; i < src_bytes; i++)
199 v |= ((uint32_t) src[i]) << ((3-i) * 8);
200 return v;
201}
202
203static void
204unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
205{
206 int i;
207 if (dst_bytes > 4)
208 dst_bytes = 4;
209 for (i = 0; i < dst_bytes; i++)
210 dst[i] = src >> ((3-i) * 8);
211}
212
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700213/* hrawclock is 1/4 the FSB frequency */
214static int
215intel_hrawclk(struct drm_device *dev)
216{
217 struct drm_i915_private *dev_priv = dev->dev_private;
218 uint32_t clkcfg;
219
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530220 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
221 if (IS_VALLEYVIEW(dev))
222 return 200;
223
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700224 clkcfg = I915_READ(CLKCFG);
225 switch (clkcfg & CLKCFG_FSB_MASK) {
226 case CLKCFG_FSB_400:
227 return 100;
228 case CLKCFG_FSB_533:
229 return 133;
230 case CLKCFG_FSB_667:
231 return 166;
232 case CLKCFG_FSB_800:
233 return 200;
234 case CLKCFG_FSB_1067:
235 return 266;
236 case CLKCFG_FSB_1333:
237 return 333;
238 /* these two are just a guess; one of them might be right */
239 case CLKCFG_FSB_1600:
240 case CLKCFG_FSB_1600_ALT:
241 return 400;
242 default:
243 return 133;
244 }
245}
246
Jani Nikulabf13e812013-09-06 07:40:05 +0300247static void
248intel_dp_init_panel_power_sequencer(struct drm_device *dev,
249 struct intel_dp *intel_dp,
250 struct edp_power_seq *out);
251static void
252intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
253 struct intel_dp *intel_dp,
254 struct edp_power_seq *out);
255
256static enum pipe
257vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
258{
259 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
260 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
261 struct drm_device *dev = intel_dig_port->base.base.dev;
262 struct drm_i915_private *dev_priv = dev->dev_private;
263 enum port port = intel_dig_port->port;
264 enum pipe pipe;
265
266 /* modeset should have pipe */
267 if (crtc)
268 return to_intel_crtc(crtc)->pipe;
269
270 /* init time, try to find a pipe with this port selected */
271 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
272 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
273 PANEL_PORT_SELECT_MASK;
274 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
275 return pipe;
276 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
277 return pipe;
278 }
279
280 /* shrug */
281 return PIPE_A;
282}
283
284static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
285{
286 struct drm_device *dev = intel_dp_to_dev(intel_dp);
287
288 if (HAS_PCH_SPLIT(dev))
289 return PCH_PP_CONTROL;
290 else
291 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
292}
293
294static u32 _pp_stat_reg(struct intel_dp *intel_dp)
295{
296 struct drm_device *dev = intel_dp_to_dev(intel_dp);
297
298 if (HAS_PCH_SPLIT(dev))
299 return PCH_PP_STATUS;
300 else
301 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
302}
303
Daniel Vetter4be73782014-01-17 14:39:48 +0100304static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700305{
Paulo Zanoni30add222012-10-26 19:05:45 -0200306 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700307 struct drm_i915_private *dev_priv = dev->dev_private;
308
Jani Nikulabf13e812013-09-06 07:40:05 +0300309 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700310}
311
Daniel Vetter4be73782014-01-17 14:39:48 +0100312static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700313{
Paulo Zanoni30add222012-10-26 19:05:45 -0200314 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700315 struct drm_i915_private *dev_priv = dev->dev_private;
316
Jani Nikulabf13e812013-09-06 07:40:05 +0300317 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700318}
319
Keith Packard9b984da2011-09-19 13:54:47 -0700320static void
321intel_dp_check_edp(struct intel_dp *intel_dp)
322{
Paulo Zanoni30add222012-10-26 19:05:45 -0200323 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700324 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700325
Keith Packard9b984da2011-09-19 13:54:47 -0700326 if (!is_edp(intel_dp))
327 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700328
Daniel Vetter4be73782014-01-17 14:39:48 +0100329 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700330 WARN(1, "eDP powered off while attempting aux channel communication.\n");
331 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300332 I915_READ(_pp_stat_reg(intel_dp)),
333 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700334 }
335}
336
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337static uint32_t
338intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
339{
340 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
341 struct drm_device *dev = intel_dig_port->base.base.dev;
342 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300343 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 uint32_t status;
345 bool done;
346
Daniel Vetteref04f002012-12-01 21:03:59 +0100347#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100348 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300349 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300350 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100351 else
352 done = wait_for_atomic(C, 10) == 0;
353 if (!done)
354 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
355 has_aux_irq);
356#undef C
357
358 return status;
359}
360
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000361static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
362{
363 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
364 struct drm_device *dev = intel_dig_port->base.base.dev;
365
366 /*
367 * The clock divider is based off the hrawclk, and would like to run at
368 * 2MHz. So, take the hrawclk value and divide by 2 and use that
369 */
370 return index ? 0 : intel_hrawclk(dev) / 2;
371}
372
373static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
374{
375 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
376 struct drm_device *dev = intel_dig_port->base.base.dev;
377
378 if (index)
379 return 0;
380
381 if (intel_dig_port->port == PORT_A) {
382 if (IS_GEN6(dev) || IS_GEN7(dev))
383 return 200; /* SNB & IVB eDP input clock at 400Mhz */
384 else
385 return 225; /* eDP input clock at 450Mhz */
386 } else {
387 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
388 }
389}
390
391static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300392{
393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
394 struct drm_device *dev = intel_dig_port->base.base.dev;
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000397 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100398 if (index)
399 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000400 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300401 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
402 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 switch (index) {
404 case 0: return 63;
405 case 1: return 72;
406 default: return 0;
407 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000408 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100409 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300410 }
411}
412
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000413static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
414{
415 return index ? 0 : 100;
416}
417
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000418static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
419 bool has_aux_irq,
420 int send_bytes,
421 uint32_t aux_clock_divider)
422{
423 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
424 struct drm_device *dev = intel_dig_port->base.base.dev;
425 uint32_t precharge, timeout;
426
427 if (IS_GEN6(dev))
428 precharge = 3;
429 else
430 precharge = 5;
431
432 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
433 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
434 else
435 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
436
437 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000438 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000439 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000440 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000441 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000442 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000443 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
444 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000445 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000446}
447
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700448static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100449intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700450 uint8_t *send, int send_bytes,
451 uint8_t *recv, int recv_size)
452{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200453 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
454 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700455 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300456 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700457 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100458 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100459 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700460 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000461 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100462 bool has_aux_irq = HAS_AUX_IRQ(dev);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100463
464 /* dp aux is extremely sensitive to irq latency, hence request the
465 * lowest possible wakeup latency and so prevent the cpu from going into
466 * deep sleep states.
467 */
468 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700469
Keith Packard9b984da2011-09-19 13:54:47 -0700470 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800471
Paulo Zanonic67a4702013-08-19 13:18:09 -0300472 intel_aux_display_runtime_get(dev_priv);
473
Jesse Barnes11bee432011-08-01 15:02:20 -0700474 /* Try to wait for any previous AUX channel activity */
475 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100476 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700477 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
478 break;
479 msleep(1);
480 }
481
482 if (try == 3) {
483 WARN(1, "dp_aux_ch not started status 0x%08x\n",
484 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100485 ret = -EBUSY;
486 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100487 }
488
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300489 /* Only 5 data registers! */
490 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
491 ret = -E2BIG;
492 goto out;
493 }
494
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000495 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000496 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
497 has_aux_irq,
498 send_bytes,
499 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000500
Chris Wilsonbc866252013-07-21 16:00:03 +0100501 /* Must try at least 3 times according to DP spec */
502 for (try = 0; try < 5; try++) {
503 /* Load the send data into the aux channel data registers */
504 for (i = 0; i < send_bytes; i += 4)
505 I915_WRITE(ch_data + i,
506 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400507
Chris Wilsonbc866252013-07-21 16:00:03 +0100508 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000509 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100510
Chris Wilsonbc866252013-07-21 16:00:03 +0100511 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400512
Chris Wilsonbc866252013-07-21 16:00:03 +0100513 /* Clear done status and any errors */
514 I915_WRITE(ch_ctl,
515 status |
516 DP_AUX_CH_CTL_DONE |
517 DP_AUX_CH_CTL_TIME_OUT_ERROR |
518 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400519
Chris Wilsonbc866252013-07-21 16:00:03 +0100520 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
521 DP_AUX_CH_CTL_RECEIVE_ERROR))
522 continue;
523 if (status & DP_AUX_CH_CTL_DONE)
524 break;
525 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100526 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700527 break;
528 }
529
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700530 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700531 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100532 ret = -EBUSY;
533 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700534 }
535
536 /* Check for timeout or receive error.
537 * Timeouts occur when the sink is not connected
538 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700539 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700540 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100541 ret = -EIO;
542 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700543 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700544
545 /* Timeouts occur when the device isn't connected, so they're
546 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700547 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800548 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100549 ret = -ETIMEDOUT;
550 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700551 }
552
553 /* Unload any bytes sent back from the other side */
554 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
555 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556 if (recv_bytes > recv_size)
557 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400558
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100559 for (i = 0; i < recv_bytes; i += 4)
560 unpack_aux(I915_READ(ch_data + i),
561 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700562
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100563 ret = recv_bytes;
564out:
565 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300566 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100567
568 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700569}
570
571/* Write data to the aux channel in native mode */
572static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100573intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700574 uint16_t address, uint8_t *send, int send_bytes)
575{
576 int ret;
577 uint8_t msg[20];
578 int msg_bytes;
579 uint8_t ack;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200580 int retry;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700581
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300582 if (WARN_ON(send_bytes > 16))
583 return -E2BIG;
584
Keith Packard9b984da2011-09-19 13:54:47 -0700585 intel_dp_check_edp(intel_dp);
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100586 msg[0] = DP_AUX_NATIVE_WRITE << 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700587 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800588 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700589 msg[3] = send_bytes - 1;
590 memcpy(&msg[4], send, send_bytes);
591 msg_bytes = send_bytes + 4;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200592 for (retry = 0; retry < 7; retry++) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100593 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700594 if (ret < 0)
595 return ret;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100596 ack >>= 4;
597 if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK)
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200598 return send_bytes;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100599 else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
Jani Nikula04eada22014-02-11 11:52:04 +0200600 usleep_range(400, 500);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700601 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700602 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700603 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200604
605 DRM_ERROR("too many retries, giving up\n");
606 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700607}
608
609/* Write a single byte to the aux channel in native mode */
610static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100611intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700612 uint16_t address, uint8_t byte)
613{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100614 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700615}
616
617/* read bytes from a native aux channel */
618static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100619intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700620 uint16_t address, uint8_t *recv, int recv_bytes)
621{
622 uint8_t msg[4];
623 int msg_bytes;
624 uint8_t reply[20];
625 int reply_bytes;
626 uint8_t ack;
627 int ret;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200628 int retry;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700629
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300630 if (WARN_ON(recv_bytes > 19))
631 return -E2BIG;
632
Keith Packard9b984da2011-09-19 13:54:47 -0700633 intel_dp_check_edp(intel_dp);
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100634 msg[0] = DP_AUX_NATIVE_READ << 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700635 msg[1] = address >> 8;
636 msg[2] = address & 0xff;
637 msg[3] = recv_bytes - 1;
638
639 msg_bytes = 4;
640 reply_bytes = recv_bytes + 1;
641
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200642 for (retry = 0; retry < 7; retry++) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100643 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700644 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700645 if (ret == 0)
646 return -EPROTO;
647 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648 return ret;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100649 ack = reply[0] >> 4;
650 if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700651 memcpy(recv, reply + 1, ret - 1);
652 return ret - 1;
653 }
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100654 else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
Jani Nikula04eada22014-02-11 11:52:04 +0200655 usleep_range(400, 500);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700656 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700657 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200659
660 DRM_ERROR("too many retries, giving up\n");
661 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700662}
663
664static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000665intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
666 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700667{
Dave Airlieab2c0672009-12-04 10:55:24 +1000668 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100669 struct intel_dp *intel_dp = container_of(adapter,
670 struct intel_dp,
671 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000672 uint16_t address = algo_data->address;
673 uint8_t msg[5];
674 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000675 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000676 int msg_bytes;
677 int reply_bytes;
678 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679
Daniel Vetter4be73782014-01-17 14:39:48 +0100680 edp_panel_vdd_on(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700681 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000682 /* Set up the command byte */
683 if (mode & MODE_I2C_READ)
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100684 msg[0] = DP_AUX_I2C_READ << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000685 else
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100686 msg[0] = DP_AUX_I2C_WRITE << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000687
688 if (!(mode & MODE_I2C_STOP))
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100689 msg[0] |= DP_AUX_I2C_MOT << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000690
691 msg[1] = address >> 8;
692 msg[2] = address;
693
694 switch (mode) {
695 case MODE_I2C_WRITE:
696 msg[3] = 0;
697 msg[4] = write_byte;
698 msg_bytes = 5;
699 reply_bytes = 1;
700 break;
701 case MODE_I2C_READ:
702 msg[3] = 0;
703 msg_bytes = 4;
704 reply_bytes = 2;
705 break;
706 default:
707 msg_bytes = 3;
708 reply_bytes = 1;
709 break;
710 }
711
Jani Nikula58c67ce2013-09-20 16:42:14 +0300712 /*
713 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
714 * required to retry at least seven times upon receiving AUX_DEFER
715 * before giving up the AUX transaction.
716 */
717 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000718 ret = intel_dp_aux_ch(intel_dp,
719 msg, msg_bytes,
720 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000721 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000722 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200723 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000724 }
David Flynn8316f332010-12-08 16:10:21 +0000725
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100726 switch ((reply[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK) {
727 case DP_AUX_NATIVE_REPLY_ACK:
David Flynn8316f332010-12-08 16:10:21 +0000728 /* I2C-over-AUX Reply field is only valid
729 * when paired with AUX ACK.
730 */
731 break;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100732 case DP_AUX_NATIVE_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000733 DRM_DEBUG_KMS("aux_ch native nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200734 ret = -EREMOTEIO;
735 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100736 case DP_AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300737 /*
738 * For now, just give more slack to branch devices. We
739 * could check the DPCD for I2C bit rate capabilities,
740 * and if available, adjust the interval. We could also
741 * be more careful with DP-to-Legacy adapters where a
742 * long legacy cable may force very low I2C bit rates.
743 */
744 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
745 DP_DWN_STRM_PORT_PRESENT)
746 usleep_range(500, 600);
747 else
748 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000749 continue;
750 default:
751 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
752 reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200753 ret = -EREMOTEIO;
754 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000755 }
756
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100757 switch ((reply[0] >> 4) & DP_AUX_I2C_REPLY_MASK) {
758 case DP_AUX_I2C_REPLY_ACK:
Dave Airlieab2c0672009-12-04 10:55:24 +1000759 if (mode == MODE_I2C_READ) {
760 *read_byte = reply[1];
761 }
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200762 ret = reply_bytes - 1;
763 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100764 case DP_AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000765 DRM_DEBUG_KMS("aux_i2c nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200766 ret = -EREMOTEIO;
767 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100768 case DP_AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000769 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000770 udelay(100);
771 break;
772 default:
David Flynn8316f332010-12-08 16:10:21 +0000773 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200774 ret = -EREMOTEIO;
775 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000776 }
777 }
David Flynn8316f332010-12-08 16:10:21 +0000778
779 DRM_ERROR("too many retries, giving up\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200780 ret = -EREMOTEIO;
781
782out:
Daniel Vetter4be73782014-01-17 14:39:48 +0100783 edp_panel_vdd_off(intel_dp, false);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200784 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785}
786
Imre Deak80f65de2014-02-11 17:12:49 +0200787static void
788intel_dp_connector_unregister(struct intel_connector *intel_connector)
789{
790 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
791
792 sysfs_remove_link(&intel_connector->base.kdev->kobj,
793 intel_dp->adapter.dev.kobj.name);
794 intel_connector_unregister(intel_connector);
795}
796
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100798intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800799 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700800{
Keith Packard0b5c5412011-09-28 16:41:05 -0700801 int ret;
802
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800803 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100804 intel_dp->algo.running = false;
805 intel_dp->algo.address = 0;
806 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807
Akshay Joshi0206e352011-08-16 15:34:10 -0400808 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100809 intel_dp->adapter.owner = THIS_MODULE;
810 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400811 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100812 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
813 intel_dp->adapter.algo_data = &intel_dp->algo;
Imre Deak80f65de2014-02-11 17:12:49 +0200814 intel_dp->adapter.dev.parent = intel_connector->base.dev->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100815
Keith Packard0b5c5412011-09-28 16:41:05 -0700816 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Imre Deak80f65de2014-02-11 17:12:49 +0200817 if (ret < 0)
818 return ret;
819
820 ret = sysfs_create_link(&intel_connector->base.kdev->kobj,
821 &intel_dp->adapter.dev.kobj,
822 intel_dp->adapter.dev.kobj.name);
823
824 if (ret < 0)
825 i2c_del_adapter(&intel_dp->adapter);
826
Keith Packard0b5c5412011-09-28 16:41:05 -0700827 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700828}
829
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200830static void
831intel_dp_set_clock(struct intel_encoder *encoder,
832 struct intel_crtc_config *pipe_config, int link_bw)
833{
834 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800835 const struct dp_link_dpll *divisor = NULL;
836 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200837
838 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800839 divisor = gen4_dpll;
840 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200841 } else if (IS_HASWELL(dev)) {
842 /* Haswell has special-purpose DP DDI clocks. */
843 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800844 divisor = pch_dpll;
845 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200846 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800847 divisor = vlv_dpll;
848 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200849 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800850
851 if (divisor && count) {
852 for (i = 0; i < count; i++) {
853 if (link_bw == divisor[i].link_bw) {
854 pipe_config->dpll = divisor[i].dpll;
855 pipe_config->clock_set = true;
856 break;
857 }
858 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200859 }
860}
861
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200862bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100863intel_dp_compute_config(struct intel_encoder *encoder,
864 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700865{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100866 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100867 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100868 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100869 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300870 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700871 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300872 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700873 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200874 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Todd Previte06ea66b2014-01-20 10:19:39 -0700875 /* Conveniently, the link BW constants become indices with a shift...*/
876 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200877 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700878 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200879 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880
Imre Deakbc7d38a2013-05-16 14:40:36 +0300881 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100882 pipe_config->has_pch_encoder = true;
883
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200884 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700885
Jani Nikuladd06f902012-10-19 14:51:50 +0300886 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
887 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
888 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700889 if (!HAS_PCH_SPLIT(dev))
890 intel_gmch_panel_fitting(intel_crtc, pipe_config,
891 intel_connector->panel.fitting_mode);
892 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700893 intel_pch_panel_fitting(intel_crtc, pipe_config,
894 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100895 }
896
Daniel Vettercb1793c2012-06-04 18:39:21 +0200897 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200898 return false;
899
Daniel Vetter083f9562012-04-20 20:23:49 +0200900 DRM_DEBUG_KMS("DP link computation with max lane count %i "
901 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100902 max_lane_count, bws[max_clock],
903 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200904
Daniel Vetter36008362013-03-27 00:44:59 +0100905 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
906 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200907 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300908 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
909 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300910 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
911 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300912 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300913 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200914
Daniel Vetter36008362013-03-27 00:44:59 +0100915 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100916 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
917 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200918
Daniel Vetter38aecea2014-03-03 11:18:10 +0100919 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
920 for (clock = 0; clock <= max_clock; clock++) {
Daniel Vetter36008362013-03-27 00:44:59 +0100921 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
922 link_avail = intel_dp_max_data_rate(link_clock,
923 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200924
Daniel Vetter36008362013-03-27 00:44:59 +0100925 if (mode_rate <= link_avail) {
926 goto found;
927 }
928 }
929 }
930 }
931
932 return false;
933
934found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200935 if (intel_dp->color_range_auto) {
936 /*
937 * See:
938 * CEA-861-E - 5.1 Default Encoding Parameters
939 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
940 */
Thierry Reding18316c82012-12-20 15:41:44 +0100941 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200942 intel_dp->color_range = DP_COLOR_RANGE_16_235;
943 else
944 intel_dp->color_range = 0;
945 }
946
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200947 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100948 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200949
Daniel Vetter36008362013-03-27 00:44:59 +0100950 intel_dp->link_bw = bws[clock];
951 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200952 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200953 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200954
Daniel Vetter36008362013-03-27 00:44:59 +0100955 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
956 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200957 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100958 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
959 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200961 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100962 adjusted_mode->crtc_clock,
963 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200964 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200966 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
967
Daniel Vetter36008362013-03-27 00:44:59 +0100968 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700969}
970
Daniel Vetter7c62a162013-06-01 17:16:20 +0200971static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100972{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200973 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
974 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
975 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100976 struct drm_i915_private *dev_priv = dev->dev_private;
977 u32 dpa_ctl;
978
Daniel Vetterff9a6752013-06-01 17:16:21 +0200979 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100980 dpa_ctl = I915_READ(DP_A);
981 dpa_ctl &= ~DP_PLL_FREQ_MASK;
982
Daniel Vetterff9a6752013-06-01 17:16:21 +0200983 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100984 /* For a long time we've carried around a ILK-DevA w/a for the
985 * 160MHz clock. If we're really unlucky, it's still required.
986 */
987 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100988 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200989 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100990 } else {
991 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200992 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100993 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100994
Daniel Vetterea9b6002012-11-29 15:59:31 +0100995 I915_WRITE(DP_A, dpa_ctl);
996
997 POSTING_READ(DP_A);
998 udelay(500);
999}
1000
Daniel Vetterb934223d2013-07-21 21:37:05 +02001001static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001003 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001004 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001005 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001006 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001007 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1008 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009
Keith Packard417e8222011-11-01 19:54:11 -07001010 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001011 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001012 *
1013 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001014 * SNB CPU
1015 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001016 * CPT PCH
1017 *
1018 * IBX PCH and CPU are the same for almost everything,
1019 * except that the CPU DP PLL is configured in this
1020 * register
1021 *
1022 * CPT PCH is quite different, having many bits moved
1023 * to the TRANS_DP_CTL register instead. That
1024 * configuration happens (oddly) in ironlake_pch_enable
1025 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001026
Keith Packard417e8222011-11-01 19:54:11 -07001027 /* Preserve the BIOS-computed detected bit. This is
1028 * supposed to be read-only.
1029 */
1030 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001031
Keith Packard417e8222011-11-01 19:54:11 -07001032 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001033 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001034 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001035
Wu Fengguange0dac652011-09-05 14:25:34 +08001036 if (intel_dp->has_audio) {
1037 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001038 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001039 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001040 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001041 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001042
Keith Packard417e8222011-11-01 19:54:11 -07001043 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001044
Imre Deakbc7d38a2013-05-16 14:40:36 +03001045 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001046 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1047 intel_dp->DP |= DP_SYNC_HS_HIGH;
1048 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1049 intel_dp->DP |= DP_SYNC_VS_HIGH;
1050 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1051
Jani Nikula6aba5b62013-10-04 15:08:10 +03001052 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001053 intel_dp->DP |= DP_ENHANCED_FRAMING;
1054
Daniel Vetter7c62a162013-06-01 17:16:20 +02001055 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001056 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001057 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001058 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001059
1060 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1061 intel_dp->DP |= DP_SYNC_HS_HIGH;
1062 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1063 intel_dp->DP |= DP_SYNC_VS_HIGH;
1064 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1065
Jani Nikula6aba5b62013-10-04 15:08:10 +03001066 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001067 intel_dp->DP |= DP_ENHANCED_FRAMING;
1068
Daniel Vetter7c62a162013-06-01 17:16:20 +02001069 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -07001070 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -07001071 } else {
1072 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001073 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001074
Imre Deakbc7d38a2013-05-16 14:40:36 +03001075 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001076 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001077}
1078
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001079#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1080#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001081
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001082#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1083#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001084
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001085#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1086#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001087
Daniel Vetter4be73782014-01-17 14:39:48 +01001088static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001089 u32 mask,
1090 u32 value)
1091{
Paulo Zanoni30add222012-10-26 19:05:45 -02001092 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001093 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001094 u32 pp_stat_reg, pp_ctrl_reg;
1095
Jani Nikulabf13e812013-09-06 07:40:05 +03001096 pp_stat_reg = _pp_stat_reg(intel_dp);
1097 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001098
1099 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001100 mask, value,
1101 I915_READ(pp_stat_reg),
1102 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001103
Jesse Barnes453c5422013-03-28 09:55:41 -07001104 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001105 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001106 I915_READ(pp_stat_reg),
1107 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001108 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001109
1110 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001111}
1112
Daniel Vetter4be73782014-01-17 14:39:48 +01001113static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001114{
1115 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001116 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001117}
1118
Daniel Vetter4be73782014-01-17 14:39:48 +01001119static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001120{
Keith Packardbd943152011-09-18 23:09:52 -07001121 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001122 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001123}
Keith Packardbd943152011-09-18 23:09:52 -07001124
Daniel Vetter4be73782014-01-17 14:39:48 +01001125static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001126{
1127 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001128
1129 /* When we disable the VDD override bit last we have to do the manual
1130 * wait. */
1131 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1132 intel_dp->panel_power_cycle_delay);
1133
Daniel Vetter4be73782014-01-17 14:39:48 +01001134 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001135}
Keith Packardbd943152011-09-18 23:09:52 -07001136
Daniel Vetter4be73782014-01-17 14:39:48 +01001137static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001138{
1139 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1140 intel_dp->backlight_on_delay);
1141}
1142
Daniel Vetter4be73782014-01-17 14:39:48 +01001143static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001144{
1145 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1146 intel_dp->backlight_off_delay);
1147}
Keith Packard99ea7122011-11-01 19:57:50 -07001148
Keith Packard832dd3c2011-11-01 19:34:06 -07001149/* Read the current pp_control value, unlocking the register if it
1150 * is locked
1151 */
1152
Jesse Barnes453c5422013-03-28 09:55:41 -07001153static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001154{
Jesse Barnes453c5422013-03-28 09:55:41 -07001155 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1156 struct drm_i915_private *dev_priv = dev->dev_private;
1157 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001158
Jani Nikulabf13e812013-09-06 07:40:05 +03001159 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001160 control &= ~PANEL_UNLOCK_MASK;
1161 control |= PANEL_UNLOCK_REGS;
1162 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001163}
1164
Daniel Vetter4be73782014-01-17 14:39:48 +01001165static void edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001166{
Paulo Zanoni30add222012-10-26 19:05:45 -02001167 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001168 struct drm_i915_private *dev_priv = dev->dev_private;
1169 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001170 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001171
Keith Packard97af61f572011-09-28 16:23:51 -07001172 if (!is_edp(intel_dp))
1173 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001174
Keith Packardbd943152011-09-18 23:09:52 -07001175 WARN(intel_dp->want_panel_vdd,
1176 "eDP VDD already requested on\n");
1177
1178 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001179
Daniel Vetter4be73782014-01-17 14:39:48 +01001180 if (edp_have_panel_vdd(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001181 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001182
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001183 intel_runtime_pm_get(dev_priv);
1184
Paulo Zanonib0665d52013-10-30 19:50:27 -02001185 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001186
Daniel Vetter4be73782014-01-17 14:39:48 +01001187 if (!edp_have_panel_power(intel_dp))
1188 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001189
Jesse Barnes453c5422013-03-28 09:55:41 -07001190 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001191 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001192
Jani Nikulabf13e812013-09-06 07:40:05 +03001193 pp_stat_reg = _pp_stat_reg(intel_dp);
1194 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001195
1196 I915_WRITE(pp_ctrl_reg, pp);
1197 POSTING_READ(pp_ctrl_reg);
1198 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1199 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001200 /*
1201 * If the panel wasn't on, delay before accessing aux channel
1202 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001203 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001204 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001205 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001206 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001207}
1208
Daniel Vetter4be73782014-01-17 14:39:48 +01001209static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001210{
Paulo Zanoni30add222012-10-26 19:05:45 -02001211 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001212 struct drm_i915_private *dev_priv = dev->dev_private;
1213 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001214 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001215
Daniel Vettera0e99e62012-12-02 01:05:46 +01001216 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1217
Daniel Vetter4be73782014-01-17 14:39:48 +01001218 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Paulo Zanonib0665d52013-10-30 19:50:27 -02001219 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1220
Jesse Barnes453c5422013-03-28 09:55:41 -07001221 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001222 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001223
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001224 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1225 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001226
1227 I915_WRITE(pp_ctrl_reg, pp);
1228 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001229
Keith Packardbd943152011-09-18 23:09:52 -07001230 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001231 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1232 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001233
1234 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001235 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001236
1237 intel_runtime_pm_put(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001238 }
1239}
1240
Daniel Vetter4be73782014-01-17 14:39:48 +01001241static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001242{
1243 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1244 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001245 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001246
Keith Packard627f7672011-10-31 11:30:10 -07001247 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01001248 edp_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001249 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001250}
1251
Daniel Vetter4be73782014-01-17 14:39:48 +01001252static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001253{
Keith Packard97af61f572011-09-28 16:23:51 -07001254 if (!is_edp(intel_dp))
1255 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001256
Keith Packardbd943152011-09-18 23:09:52 -07001257 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001258
Keith Packardbd943152011-09-18 23:09:52 -07001259 intel_dp->want_panel_vdd = false;
1260
1261 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001262 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001263 } else {
1264 /*
1265 * Queue the timer to fire a long
1266 * time from now (relative to the power down delay)
1267 * to keep the panel power up across a sequence of operations
1268 */
1269 schedule_delayed_work(&intel_dp->panel_vdd_work,
1270 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1271 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001272}
1273
Daniel Vetter4be73782014-01-17 14:39:48 +01001274void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001275{
Paulo Zanoni30add222012-10-26 19:05:45 -02001276 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001277 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001278 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001279 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001280
Keith Packard97af61f572011-09-28 16:23:51 -07001281 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001282 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001283
1284 DRM_DEBUG_KMS("Turn eDP power on\n");
1285
Daniel Vetter4be73782014-01-17 14:39:48 +01001286 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001287 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001288 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001289 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001290
Daniel Vetter4be73782014-01-17 14:39:48 +01001291 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001292
Jani Nikulabf13e812013-09-06 07:40:05 +03001293 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001294 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001295 if (IS_GEN5(dev)) {
1296 /* ILK workaround: disable reset around power sequence */
1297 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001298 I915_WRITE(pp_ctrl_reg, pp);
1299 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001300 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001301
Keith Packard1c0ae802011-09-19 13:59:29 -07001302 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001303 if (!IS_GEN5(dev))
1304 pp |= PANEL_POWER_RESET;
1305
Jesse Barnes453c5422013-03-28 09:55:41 -07001306 I915_WRITE(pp_ctrl_reg, pp);
1307 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001308
Daniel Vetter4be73782014-01-17 14:39:48 +01001309 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001310 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001311
Keith Packard05ce1a42011-09-29 16:33:01 -07001312 if (IS_GEN5(dev)) {
1313 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001314 I915_WRITE(pp_ctrl_reg, pp);
1315 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001316 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001317}
1318
Daniel Vetter4be73782014-01-17 14:39:48 +01001319void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001320{
Paulo Zanoni30add222012-10-26 19:05:45 -02001321 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001322 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001323 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001324 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001325
Keith Packard97af61f572011-09-28 16:23:51 -07001326 if (!is_edp(intel_dp))
1327 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001328
Keith Packard99ea7122011-11-01 19:57:50 -07001329 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001330
Daniel Vetter4be73782014-01-17 14:39:48 +01001331 edp_wait_backlight_off(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001332
Jesse Barnes453c5422013-03-28 09:55:41 -07001333 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001334 /* We need to switch off panel power _and_ force vdd, for otherwise some
1335 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001336 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1337 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001338
Jani Nikulabf13e812013-09-06 07:40:05 +03001339 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001340
1341 I915_WRITE(pp_ctrl_reg, pp);
1342 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001343
Paulo Zanonidce56b32013-12-19 14:29:40 -02001344 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001345 wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001346}
1347
Daniel Vetter4be73782014-01-17 14:39:48 +01001348void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001349{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001350 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1351 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001352 struct drm_i915_private *dev_priv = dev->dev_private;
1353 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001354 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001355
Keith Packardf01eca22011-09-28 16:48:10 -07001356 if (!is_edp(intel_dp))
1357 return;
1358
Zhao Yakui28c97732009-10-09 11:39:41 +08001359 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001360 /*
1361 * If we enable the backlight right away following a panel power
1362 * on, we may see slight flicker as the panel syncs with the eDP
1363 * link. So delay a bit to make sure the image is solid before
1364 * allowing it to appear.
1365 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001366 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001367 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001368 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001369
Jani Nikulabf13e812013-09-06 07:40:05 +03001370 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001371
1372 I915_WRITE(pp_ctrl_reg, pp);
1373 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001374
Jesse Barnes752aa882013-10-31 18:55:49 +02001375 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001376}
1377
Daniel Vetter4be73782014-01-17 14:39:48 +01001378void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001379{
Paulo Zanoni30add222012-10-26 19:05:45 -02001380 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001381 struct drm_i915_private *dev_priv = dev->dev_private;
1382 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001383 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001384
Keith Packardf01eca22011-09-28 16:48:10 -07001385 if (!is_edp(intel_dp))
1386 return;
1387
Jesse Barnes752aa882013-10-31 18:55:49 +02001388 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001389
Zhao Yakui28c97732009-10-09 11:39:41 +08001390 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001391 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001392 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001393
Jani Nikulabf13e812013-09-06 07:40:05 +03001394 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001395
1396 I915_WRITE(pp_ctrl_reg, pp);
1397 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001398 intel_dp->last_backlight_off = jiffies;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001399}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001400
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001401static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001402{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001403 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1404 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1405 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001406 struct drm_i915_private *dev_priv = dev->dev_private;
1407 u32 dpa_ctl;
1408
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001409 assert_pipe_disabled(dev_priv,
1410 to_intel_crtc(crtc)->pipe);
1411
Jesse Barnesd240f202010-08-13 15:43:26 -07001412 DRM_DEBUG_KMS("\n");
1413 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001414 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1415 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1416
1417 /* We don't adjust intel_dp->DP while tearing down the link, to
1418 * facilitate link retraining (e.g. after hotplug). Hence clear all
1419 * enable bits here to ensure that we don't enable too much. */
1420 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1421 intel_dp->DP |= DP_PLL_ENABLE;
1422 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001423 POSTING_READ(DP_A);
1424 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001425}
1426
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001427static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001428{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001429 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1430 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1431 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001432 struct drm_i915_private *dev_priv = dev->dev_private;
1433 u32 dpa_ctl;
1434
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001435 assert_pipe_disabled(dev_priv,
1436 to_intel_crtc(crtc)->pipe);
1437
Jesse Barnesd240f202010-08-13 15:43:26 -07001438 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001439 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1440 "dp pll off, should be on\n");
1441 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1442
1443 /* We can't rely on the value tracked for the DP register in
1444 * intel_dp->DP because link_down must not change that (otherwise link
1445 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001446 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001447 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001448 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001449 udelay(200);
1450}
1451
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001452/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001453void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001454{
1455 int ret, i;
1456
1457 /* Should have a valid DPCD by this point */
1458 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1459 return;
1460
1461 if (mode != DRM_MODE_DPMS_ON) {
1462 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1463 DP_SET_POWER_D3);
1464 if (ret != 1)
1465 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1466 } else {
1467 /*
1468 * When turning on, we need to retry for 1ms to give the sink
1469 * time to wake up.
1470 */
1471 for (i = 0; i < 3; i++) {
1472 ret = intel_dp_aux_native_write_1(intel_dp,
1473 DP_SET_POWER,
1474 DP_SET_POWER_D0);
1475 if (ret == 1)
1476 break;
1477 msleep(1);
1478 }
1479 }
1480}
1481
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001482static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1483 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001484{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001485 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001486 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001487 struct drm_device *dev = encoder->base.dev;
1488 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001489 enum intel_display_power_domain power_domain;
1490 u32 tmp;
1491
1492 power_domain = intel_display_port_power_domain(encoder);
1493 if (!intel_display_power_enabled(dev_priv, power_domain))
1494 return false;
1495
1496 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001497
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001498 if (!(tmp & DP_PORT_EN))
1499 return false;
1500
Imre Deakbc7d38a2013-05-16 14:40:36 +03001501 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001502 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001503 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001504 *pipe = PORT_TO_PIPE(tmp);
1505 } else {
1506 u32 trans_sel;
1507 u32 trans_dp;
1508 int i;
1509
1510 switch (intel_dp->output_reg) {
1511 case PCH_DP_B:
1512 trans_sel = TRANS_DP_PORT_SEL_B;
1513 break;
1514 case PCH_DP_C:
1515 trans_sel = TRANS_DP_PORT_SEL_C;
1516 break;
1517 case PCH_DP_D:
1518 trans_sel = TRANS_DP_PORT_SEL_D;
1519 break;
1520 default:
1521 return true;
1522 }
1523
1524 for_each_pipe(i) {
1525 trans_dp = I915_READ(TRANS_DP_CTL(i));
1526 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1527 *pipe = i;
1528 return true;
1529 }
1530 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001531
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001532 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1533 intel_dp->output_reg);
1534 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001535
1536 return true;
1537}
1538
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001539static void intel_dp_get_config(struct intel_encoder *encoder,
1540 struct intel_crtc_config *pipe_config)
1541{
1542 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001543 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001544 struct drm_device *dev = encoder->base.dev;
1545 struct drm_i915_private *dev_priv = dev->dev_private;
1546 enum port port = dp_to_dig_port(intel_dp)->port;
1547 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001548 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001549
Xiong Zhang63000ef2013-06-28 12:59:06 +08001550 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1551 tmp = I915_READ(intel_dp->output_reg);
1552 if (tmp & DP_SYNC_HS_HIGH)
1553 flags |= DRM_MODE_FLAG_PHSYNC;
1554 else
1555 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001556
Xiong Zhang63000ef2013-06-28 12:59:06 +08001557 if (tmp & DP_SYNC_VS_HIGH)
1558 flags |= DRM_MODE_FLAG_PVSYNC;
1559 else
1560 flags |= DRM_MODE_FLAG_NVSYNC;
1561 } else {
1562 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1563 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1564 flags |= DRM_MODE_FLAG_PHSYNC;
1565 else
1566 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001567
Xiong Zhang63000ef2013-06-28 12:59:06 +08001568 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1569 flags |= DRM_MODE_FLAG_PVSYNC;
1570 else
1571 flags |= DRM_MODE_FLAG_NVSYNC;
1572 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001573
1574 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001575
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001576 pipe_config->has_dp_encoder = true;
1577
1578 intel_dp_get_m_n(crtc, pipe_config);
1579
Ville Syrjälä18442d02013-09-13 16:00:08 +03001580 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001581 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1582 pipe_config->port_clock = 162000;
1583 else
1584 pipe_config->port_clock = 270000;
1585 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001586
1587 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1588 &pipe_config->dp_m_n);
1589
1590 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1591 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1592
Damien Lespiau241bfc32013-09-25 16:45:37 +01001593 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001594
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001595 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1596 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1597 /*
1598 * This is a big fat ugly hack.
1599 *
1600 * Some machines in UEFI boot mode provide us a VBT that has 18
1601 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1602 * unknown we fail to light up. Yet the same BIOS boots up with
1603 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1604 * max, not what it tells us to use.
1605 *
1606 * Note: This will still be broken if the eDP panel is not lit
1607 * up by the BIOS, and thus we can't get the mode at module
1608 * load.
1609 */
1610 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1611 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1612 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1613 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001614}
1615
Rodrigo Vivia031d702013-10-03 16:15:06 -03001616static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001617{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001618 struct drm_i915_private *dev_priv = dev->dev_private;
1619
1620 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001621}
1622
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001623static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1624{
1625 struct drm_i915_private *dev_priv = dev->dev_private;
1626
Ben Widawsky18b59922013-09-20 09:35:30 -07001627 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001628 return false;
1629
Ben Widawsky18b59922013-09-20 09:35:30 -07001630 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001631}
1632
1633static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1634 struct edp_vsc_psr *vsc_psr)
1635{
1636 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1637 struct drm_device *dev = dig_port->base.base.dev;
1638 struct drm_i915_private *dev_priv = dev->dev_private;
1639 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1640 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1641 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1642 uint32_t *data = (uint32_t *) vsc_psr;
1643 unsigned int i;
1644
1645 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1646 the video DIP being updated before program video DIP data buffer
1647 registers for DIP being updated. */
1648 I915_WRITE(ctl_reg, 0);
1649 POSTING_READ(ctl_reg);
1650
1651 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1652 if (i < sizeof(struct edp_vsc_psr))
1653 I915_WRITE(data_reg + i, *data++);
1654 else
1655 I915_WRITE(data_reg + i, 0);
1656 }
1657
1658 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1659 POSTING_READ(ctl_reg);
1660}
1661
1662static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1663{
1664 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1665 struct drm_i915_private *dev_priv = dev->dev_private;
1666 struct edp_vsc_psr psr_vsc;
1667
1668 if (intel_dp->psr_setup_done)
1669 return;
1670
1671 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1672 memset(&psr_vsc, 0, sizeof(psr_vsc));
1673 psr_vsc.sdp_header.HB0 = 0;
1674 psr_vsc.sdp_header.HB1 = 0x7;
1675 psr_vsc.sdp_header.HB2 = 0x2;
1676 psr_vsc.sdp_header.HB3 = 0x8;
1677 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1678
1679 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001680 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001681 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001682
1683 intel_dp->psr_setup_done = true;
1684}
1685
1686static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1687{
1688 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1689 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001690 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001691 int precharge = 0x3;
1692 int msg_size = 5; /* Header(4) + Message(1) */
1693
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001694 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1695
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001696 /* Enable PSR in sink */
1697 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1698 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1699 DP_PSR_ENABLE &
1700 ~DP_PSR_MAIN_LINK_ACTIVE);
1701 else
1702 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1703 DP_PSR_ENABLE |
1704 DP_PSR_MAIN_LINK_ACTIVE);
1705
1706 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001707 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1708 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1709 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001710 DP_AUX_CH_CTL_TIME_OUT_400us |
1711 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1712 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1713 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1714}
1715
1716static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1717{
1718 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1719 struct drm_i915_private *dev_priv = dev->dev_private;
1720 uint32_t max_sleep_time = 0x1f;
1721 uint32_t idle_frames = 1;
1722 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001723 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001724
1725 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1726 val |= EDP_PSR_LINK_STANDBY;
1727 val |= EDP_PSR_TP2_TP3_TIME_0us;
1728 val |= EDP_PSR_TP1_TIME_0us;
1729 val |= EDP_PSR_SKIP_AUX_EXIT;
1730 } else
1731 val |= EDP_PSR_LINK_DISABLE;
1732
Ben Widawsky18b59922013-09-20 09:35:30 -07001733 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawskyed8546a2013-11-04 22:45:05 -08001734 IS_BROADWELL(dev) ? 0 : link_entry_time |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001735 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1736 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1737 EDP_PSR_ENABLE);
1738}
1739
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001740static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1741{
1742 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1743 struct drm_device *dev = dig_port->base.base.dev;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
1745 struct drm_crtc *crtc = dig_port->base.base.crtc;
1746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1747 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1748 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1749
Rodrigo Vivia031d702013-10-03 16:15:06 -03001750 dev_priv->psr.source_ok = false;
1751
Ben Widawsky18b59922013-09-20 09:35:30 -07001752 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001753 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001754 return false;
1755 }
1756
1757 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1758 (dig_port->port != PORT_A)) {
1759 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001760 return false;
1761 }
1762
Jani Nikulad330a952014-01-21 11:24:25 +02001763 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001764 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001765 return false;
1766 }
1767
Chris Wilsoncd234b02013-08-02 20:39:49 +01001768 crtc = dig_port->base.base.crtc;
1769 if (crtc == NULL) {
1770 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001771 return false;
1772 }
1773
1774 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001775 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001776 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001777 return false;
1778 }
1779
Chris Wilsoncd234b02013-08-02 20:39:49 +01001780 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001781 if (obj->tiling_mode != I915_TILING_X ||
1782 obj->fence_reg == I915_FENCE_REG_NONE) {
1783 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001784 return false;
1785 }
1786
1787 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1788 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001789 return false;
1790 }
1791
1792 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1793 S3D_ENABLE) {
1794 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001795 return false;
1796 }
1797
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001798 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001799 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001800 return false;
1801 }
1802
Rodrigo Vivia031d702013-10-03 16:15:06 -03001803 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001804 return true;
1805}
1806
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001807static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001808{
1809 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1810
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001811 if (!intel_edp_psr_match_conditions(intel_dp) ||
1812 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001813 return;
1814
1815 /* Setup PSR once */
1816 intel_edp_psr_setup(intel_dp);
1817
1818 /* Enable PSR on the panel */
1819 intel_edp_psr_enable_sink(intel_dp);
1820
1821 /* Enable PSR on the host */
1822 intel_edp_psr_enable_source(intel_dp);
1823}
1824
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001825void intel_edp_psr_enable(struct intel_dp *intel_dp)
1826{
1827 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1828
1829 if (intel_edp_psr_match_conditions(intel_dp) &&
1830 !intel_edp_is_psr_enabled(dev))
1831 intel_edp_psr_do_enable(intel_dp);
1832}
1833
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001834void intel_edp_psr_disable(struct intel_dp *intel_dp)
1835{
1836 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1837 struct drm_i915_private *dev_priv = dev->dev_private;
1838
1839 if (!intel_edp_is_psr_enabled(dev))
1840 return;
1841
Ben Widawsky18b59922013-09-20 09:35:30 -07001842 I915_WRITE(EDP_PSR_CTL(dev),
1843 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001844
1845 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001846 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001847 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1848 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1849}
1850
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001851void intel_edp_psr_update(struct drm_device *dev)
1852{
1853 struct intel_encoder *encoder;
1854 struct intel_dp *intel_dp = NULL;
1855
1856 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1857 if (encoder->type == INTEL_OUTPUT_EDP) {
1858 intel_dp = enc_to_intel_dp(&encoder->base);
1859
Rodrigo Vivia031d702013-10-03 16:15:06 -03001860 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001861 return;
1862
1863 if (!intel_edp_psr_match_conditions(intel_dp))
1864 intel_edp_psr_disable(intel_dp);
1865 else
1866 if (!intel_edp_is_psr_enabled(dev))
1867 intel_edp_psr_do_enable(intel_dp);
1868 }
1869}
1870
Daniel Vettere8cb4552012-07-01 13:05:48 +02001871static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001872{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001873 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001874 enum port port = dp_to_dig_port(intel_dp)->port;
1875 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001876
1877 /* Make sure the panel is off before trying to change the mode. But also
1878 * ensure that we have vdd while we switch off the panel. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001879 edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001880 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001881 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001882 intel_edp_panel_off(intel_dp);
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001883 edp_panel_vdd_off(intel_dp, true);
Daniel Vetter37398502012-09-06 22:15:44 +02001884
1885 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001886 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001887 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001888}
1889
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001890static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001891{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001892 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001893 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001894 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001895
Imre Deak982a3862013-05-23 19:39:40 +03001896 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001897 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001898 if (!IS_VALLEYVIEW(dev))
1899 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001900 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001901}
1902
Daniel Vettere8cb4552012-07-01 13:05:48 +02001903static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001904{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001905 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1906 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001907 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001908 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001909
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001910 if (WARN_ON(dp_reg & DP_PORT_EN))
1911 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001912
Daniel Vetter4be73782014-01-17 14:39:48 +01001913 edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001914 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1915 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001916 intel_edp_panel_on(intel_dp);
1917 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001918 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001919 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001920}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001921
Jani Nikulaecff4f32013-09-06 07:38:29 +03001922static void g4x_enable_dp(struct intel_encoder *encoder)
1923{
Jani Nikula828f5c62013-09-05 16:44:45 +03001924 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1925
Jani Nikulaecff4f32013-09-06 07:38:29 +03001926 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001927 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001928}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001929
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001930static void vlv_enable_dp(struct intel_encoder *encoder)
1931{
Jani Nikula828f5c62013-09-05 16:44:45 +03001932 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1933
Daniel Vetter4be73782014-01-17 14:39:48 +01001934 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001935}
1936
Jani Nikulaecff4f32013-09-06 07:38:29 +03001937static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001938{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001939 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001940 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001941
1942 if (dport->port == PORT_A)
1943 ironlake_edp_pll_on(intel_dp);
1944}
1945
1946static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1947{
1948 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1949 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001950 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001951 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001952 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001953 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001954 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001955 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001956 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001957
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001958 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001959
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001960 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001961 val = 0;
1962 if (pipe)
1963 val |= (1<<21);
1964 else
1965 val &= ~(1<<21);
1966 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001967 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1968 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1969 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001970
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001971 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001972
Imre Deak2cac6132014-01-30 16:50:42 +02001973 if (is_edp(intel_dp)) {
1974 /* init power sequencer on this pipe and port */
1975 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1976 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1977 &power_seq);
1978 }
Jani Nikulabf13e812013-09-06 07:40:05 +03001979
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001980 intel_enable_dp(encoder);
1981
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001982 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001983}
1984
Jani Nikulaecff4f32013-09-06 07:38:29 +03001985static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001986{
1987 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1988 struct drm_device *dev = encoder->base.dev;
1989 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001990 struct intel_crtc *intel_crtc =
1991 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001992 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001993 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001994
Jesse Barnes89b667f2013-04-18 14:51:36 -07001995 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001996 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001997 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001998 DPIO_PCS_TX_LANE2_RESET |
1999 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002000 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002001 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2002 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2003 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2004 DPIO_PCS_CLK_SOFT_RESET);
2005
2006 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002007 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2008 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2009 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002010 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002011}
2012
2013/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002014 * Native read with retry for link status and receiver capability reads for
2015 * cases where the sink may still be asleep.
2016 */
2017static bool
2018intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
2019 uint8_t *recv, int recv_bytes)
2020{
2021 int ret, i;
2022
2023 /*
2024 * Sinks are *supposed* to come up within 1ms from an off state,
2025 * but we're also supposed to retry 3 times per the spec.
2026 */
2027 for (i = 0; i < 3; i++) {
2028 ret = intel_dp_aux_native_read(intel_dp, address, recv,
2029 recv_bytes);
2030 if (ret == recv_bytes)
2031 return true;
2032 msleep(1);
2033 }
2034
2035 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002036}
2037
2038/*
2039 * Fetch AUX CH registers 0x202 - 0x207 which contain
2040 * link status information
2041 */
2042static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002043intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002044{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002045 return intel_dp_aux_native_read_retry(intel_dp,
2046 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07002047 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002048 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002049}
2050
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002051/*
2052 * These are source-specific values; current Intel hardware supports
2053 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
2054 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002055
2056static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002057intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002058{
Paulo Zanoni30add222012-10-26 19:05:45 -02002059 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002060 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002061
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002062 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002063 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002064 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002065 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002066 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002067 return DP_TRAIN_VOLTAGE_SWING_1200;
2068 else
2069 return DP_TRAIN_VOLTAGE_SWING_800;
2070}
2071
2072static uint8_t
2073intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2074{
Paulo Zanoni30add222012-10-26 19:05:45 -02002075 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002076 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002077
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002078 if (IS_BROADWELL(dev)) {
2079 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2080 case DP_TRAIN_VOLTAGE_SWING_400:
2081 case DP_TRAIN_VOLTAGE_SWING_600:
2082 return DP_TRAIN_PRE_EMPHASIS_6;
2083 case DP_TRAIN_VOLTAGE_SWING_800:
2084 return DP_TRAIN_PRE_EMPHASIS_3_5;
2085 case DP_TRAIN_VOLTAGE_SWING_1200:
2086 default:
2087 return DP_TRAIN_PRE_EMPHASIS_0;
2088 }
2089 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002090 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2091 case DP_TRAIN_VOLTAGE_SWING_400:
2092 return DP_TRAIN_PRE_EMPHASIS_9_5;
2093 case DP_TRAIN_VOLTAGE_SWING_600:
2094 return DP_TRAIN_PRE_EMPHASIS_6;
2095 case DP_TRAIN_VOLTAGE_SWING_800:
2096 return DP_TRAIN_PRE_EMPHASIS_3_5;
2097 case DP_TRAIN_VOLTAGE_SWING_1200:
2098 default:
2099 return DP_TRAIN_PRE_EMPHASIS_0;
2100 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002101 } else if (IS_VALLEYVIEW(dev)) {
2102 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2103 case DP_TRAIN_VOLTAGE_SWING_400:
2104 return DP_TRAIN_PRE_EMPHASIS_9_5;
2105 case DP_TRAIN_VOLTAGE_SWING_600:
2106 return DP_TRAIN_PRE_EMPHASIS_6;
2107 case DP_TRAIN_VOLTAGE_SWING_800:
2108 return DP_TRAIN_PRE_EMPHASIS_3_5;
2109 case DP_TRAIN_VOLTAGE_SWING_1200:
2110 default:
2111 return DP_TRAIN_PRE_EMPHASIS_0;
2112 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002113 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002114 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2115 case DP_TRAIN_VOLTAGE_SWING_400:
2116 return DP_TRAIN_PRE_EMPHASIS_6;
2117 case DP_TRAIN_VOLTAGE_SWING_600:
2118 case DP_TRAIN_VOLTAGE_SWING_800:
2119 return DP_TRAIN_PRE_EMPHASIS_3_5;
2120 default:
2121 return DP_TRAIN_PRE_EMPHASIS_0;
2122 }
2123 } else {
2124 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2125 case DP_TRAIN_VOLTAGE_SWING_400:
2126 return DP_TRAIN_PRE_EMPHASIS_6;
2127 case DP_TRAIN_VOLTAGE_SWING_600:
2128 return DP_TRAIN_PRE_EMPHASIS_6;
2129 case DP_TRAIN_VOLTAGE_SWING_800:
2130 return DP_TRAIN_PRE_EMPHASIS_3_5;
2131 case DP_TRAIN_VOLTAGE_SWING_1200:
2132 default:
2133 return DP_TRAIN_PRE_EMPHASIS_0;
2134 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002135 }
2136}
2137
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002138static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2139{
2140 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2141 struct drm_i915_private *dev_priv = dev->dev_private;
2142 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002143 struct intel_crtc *intel_crtc =
2144 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002145 unsigned long demph_reg_value, preemph_reg_value,
2146 uniqtranscale_reg_value;
2147 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002148 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002149 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002150
2151 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2152 case DP_TRAIN_PRE_EMPHASIS_0:
2153 preemph_reg_value = 0x0004000;
2154 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2155 case DP_TRAIN_VOLTAGE_SWING_400:
2156 demph_reg_value = 0x2B405555;
2157 uniqtranscale_reg_value = 0x552AB83A;
2158 break;
2159 case DP_TRAIN_VOLTAGE_SWING_600:
2160 demph_reg_value = 0x2B404040;
2161 uniqtranscale_reg_value = 0x5548B83A;
2162 break;
2163 case DP_TRAIN_VOLTAGE_SWING_800:
2164 demph_reg_value = 0x2B245555;
2165 uniqtranscale_reg_value = 0x5560B83A;
2166 break;
2167 case DP_TRAIN_VOLTAGE_SWING_1200:
2168 demph_reg_value = 0x2B405555;
2169 uniqtranscale_reg_value = 0x5598DA3A;
2170 break;
2171 default:
2172 return 0;
2173 }
2174 break;
2175 case DP_TRAIN_PRE_EMPHASIS_3_5:
2176 preemph_reg_value = 0x0002000;
2177 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2178 case DP_TRAIN_VOLTAGE_SWING_400:
2179 demph_reg_value = 0x2B404040;
2180 uniqtranscale_reg_value = 0x5552B83A;
2181 break;
2182 case DP_TRAIN_VOLTAGE_SWING_600:
2183 demph_reg_value = 0x2B404848;
2184 uniqtranscale_reg_value = 0x5580B83A;
2185 break;
2186 case DP_TRAIN_VOLTAGE_SWING_800:
2187 demph_reg_value = 0x2B404040;
2188 uniqtranscale_reg_value = 0x55ADDA3A;
2189 break;
2190 default:
2191 return 0;
2192 }
2193 break;
2194 case DP_TRAIN_PRE_EMPHASIS_6:
2195 preemph_reg_value = 0x0000000;
2196 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2197 case DP_TRAIN_VOLTAGE_SWING_400:
2198 demph_reg_value = 0x2B305555;
2199 uniqtranscale_reg_value = 0x5570B83A;
2200 break;
2201 case DP_TRAIN_VOLTAGE_SWING_600:
2202 demph_reg_value = 0x2B2B4040;
2203 uniqtranscale_reg_value = 0x55ADDA3A;
2204 break;
2205 default:
2206 return 0;
2207 }
2208 break;
2209 case DP_TRAIN_PRE_EMPHASIS_9_5:
2210 preemph_reg_value = 0x0006000;
2211 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2212 case DP_TRAIN_VOLTAGE_SWING_400:
2213 demph_reg_value = 0x1B405555;
2214 uniqtranscale_reg_value = 0x55ADDA3A;
2215 break;
2216 default:
2217 return 0;
2218 }
2219 break;
2220 default:
2221 return 0;
2222 }
2223
Chris Wilson0980a602013-07-26 19:57:35 +01002224 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002225 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2226 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2227 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002228 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002229 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2230 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2231 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2232 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002233 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002234
2235 return 0;
2236}
2237
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002238static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002239intel_get_adjust_train(struct intel_dp *intel_dp,
2240 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002241{
2242 uint8_t v = 0;
2243 uint8_t p = 0;
2244 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002245 uint8_t voltage_max;
2246 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002247
Jesse Barnes33a34e42010-09-08 12:42:02 -07002248 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002249 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2250 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002251
2252 if (this_v > v)
2253 v = this_v;
2254 if (this_p > p)
2255 p = this_p;
2256 }
2257
Keith Packard1a2eb462011-11-16 16:26:07 -08002258 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002259 if (v >= voltage_max)
2260 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002261
Keith Packard1a2eb462011-11-16 16:26:07 -08002262 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2263 if (p >= preemph_max)
2264 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002265
2266 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002267 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002268}
2269
2270static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002271intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002272{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002273 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002274
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002275 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002276 case DP_TRAIN_VOLTAGE_SWING_400:
2277 default:
2278 signal_levels |= DP_VOLTAGE_0_4;
2279 break;
2280 case DP_TRAIN_VOLTAGE_SWING_600:
2281 signal_levels |= DP_VOLTAGE_0_6;
2282 break;
2283 case DP_TRAIN_VOLTAGE_SWING_800:
2284 signal_levels |= DP_VOLTAGE_0_8;
2285 break;
2286 case DP_TRAIN_VOLTAGE_SWING_1200:
2287 signal_levels |= DP_VOLTAGE_1_2;
2288 break;
2289 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002290 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002291 case DP_TRAIN_PRE_EMPHASIS_0:
2292 default:
2293 signal_levels |= DP_PRE_EMPHASIS_0;
2294 break;
2295 case DP_TRAIN_PRE_EMPHASIS_3_5:
2296 signal_levels |= DP_PRE_EMPHASIS_3_5;
2297 break;
2298 case DP_TRAIN_PRE_EMPHASIS_6:
2299 signal_levels |= DP_PRE_EMPHASIS_6;
2300 break;
2301 case DP_TRAIN_PRE_EMPHASIS_9_5:
2302 signal_levels |= DP_PRE_EMPHASIS_9_5;
2303 break;
2304 }
2305 return signal_levels;
2306}
2307
Zhenyu Wange3421a12010-04-08 09:43:27 +08002308/* Gen6's DP voltage swing and pre-emphasis control */
2309static uint32_t
2310intel_gen6_edp_signal_levels(uint8_t train_set)
2311{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002312 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2313 DP_TRAIN_PRE_EMPHASIS_MASK);
2314 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002315 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002316 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2317 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2318 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2319 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002320 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002321 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2322 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002323 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002324 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2325 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002326 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002327 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2328 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002329 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002330 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2331 "0x%x\n", signal_levels);
2332 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002333 }
2334}
2335
Keith Packard1a2eb462011-11-16 16:26:07 -08002336/* Gen7's DP voltage swing and pre-emphasis control */
2337static uint32_t
2338intel_gen7_edp_signal_levels(uint8_t train_set)
2339{
2340 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2341 DP_TRAIN_PRE_EMPHASIS_MASK);
2342 switch (signal_levels) {
2343 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2344 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2345 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2346 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2347 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2348 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2349
2350 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2351 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2352 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2353 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2354
2355 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2356 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2357 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2358 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2359
2360 default:
2361 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2362 "0x%x\n", signal_levels);
2363 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2364 }
2365}
2366
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002367/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2368static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002369intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002370{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002371 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2372 DP_TRAIN_PRE_EMPHASIS_MASK);
2373 switch (signal_levels) {
2374 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2375 return DDI_BUF_EMP_400MV_0DB_HSW;
2376 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2377 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2378 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2379 return DDI_BUF_EMP_400MV_6DB_HSW;
2380 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2381 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002382
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002383 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2384 return DDI_BUF_EMP_600MV_0DB_HSW;
2385 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2386 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2387 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2388 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002389
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002390 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2391 return DDI_BUF_EMP_800MV_0DB_HSW;
2392 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2393 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2394 default:
2395 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2396 "0x%x\n", signal_levels);
2397 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002398 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002399}
2400
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002401static uint32_t
2402intel_bdw_signal_levels(uint8_t train_set)
2403{
2404 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2405 DP_TRAIN_PRE_EMPHASIS_MASK);
2406 switch (signal_levels) {
2407 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2408 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2409 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2410 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2411 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2412 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2413
2414 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2415 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2416 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2417 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2418 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2419 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2420
2421 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2422 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2423 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2424 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2425
2426 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2427 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2428
2429 default:
2430 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2431 "0x%x\n", signal_levels);
2432 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2433 }
2434}
2435
Paulo Zanonif0a34242012-12-06 16:51:50 -02002436/* Properly updates "DP" with the correct signal levels. */
2437static void
2438intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2439{
2440 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002441 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002442 struct drm_device *dev = intel_dig_port->base.base.dev;
2443 uint32_t signal_levels, mask;
2444 uint8_t train_set = intel_dp->train_set[0];
2445
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002446 if (IS_BROADWELL(dev)) {
2447 signal_levels = intel_bdw_signal_levels(train_set);
2448 mask = DDI_BUF_EMP_MASK;
2449 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002450 signal_levels = intel_hsw_signal_levels(train_set);
2451 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002452 } else if (IS_VALLEYVIEW(dev)) {
2453 signal_levels = intel_vlv_signal_levels(intel_dp);
2454 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002455 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002456 signal_levels = intel_gen7_edp_signal_levels(train_set);
2457 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002458 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002459 signal_levels = intel_gen6_edp_signal_levels(train_set);
2460 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2461 } else {
2462 signal_levels = intel_gen4_signal_levels(train_set);
2463 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2464 }
2465
2466 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2467
2468 *DP = (*DP & ~mask) | signal_levels;
2469}
2470
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002471static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002472intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002473 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002474 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002475{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002476 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2477 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002478 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002479 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002480 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2481 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002482
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002483 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002484 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002485
2486 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2487 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2488 else
2489 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2490
2491 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2492 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2493 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002494 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2495
2496 break;
2497 case DP_TRAINING_PATTERN_1:
2498 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2499 break;
2500 case DP_TRAINING_PATTERN_2:
2501 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2502 break;
2503 case DP_TRAINING_PATTERN_3:
2504 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2505 break;
2506 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002507 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002508
Imre Deakbc7d38a2013-05-16 14:40:36 +03002509 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002510 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002511
2512 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2513 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002514 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002515 break;
2516 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002517 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002518 break;
2519 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002520 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002521 break;
2522 case DP_TRAINING_PATTERN_3:
2523 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002524 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002525 break;
2526 }
2527
2528 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002529 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002530
2531 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2532 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002533 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002534 break;
2535 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002536 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002537 break;
2538 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002539 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002540 break;
2541 case DP_TRAINING_PATTERN_3:
2542 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002543 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002544 break;
2545 }
2546 }
2547
Jani Nikula70aff662013-09-27 15:10:44 +03002548 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002549 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002550
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002551 buf[0] = dp_train_pat;
2552 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002553 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002554 /* don't write DP_TRAINING_LANEx_SET on disable */
2555 len = 1;
2556 } else {
2557 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2558 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2559 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002560 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002561
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002562 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
2563 buf, len);
2564
2565 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002566}
2567
Jani Nikula70aff662013-09-27 15:10:44 +03002568static bool
2569intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2570 uint8_t dp_train_pat)
2571{
Jani Nikula953d22e2013-10-04 15:08:47 +03002572 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002573 intel_dp_set_signal_levels(intel_dp, DP);
2574 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2575}
2576
2577static bool
2578intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002579 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002580{
2581 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2582 struct drm_device *dev = intel_dig_port->base.base.dev;
2583 struct drm_i915_private *dev_priv = dev->dev_private;
2584 int ret;
2585
2586 intel_get_adjust_train(intel_dp, link_status);
2587 intel_dp_set_signal_levels(intel_dp, DP);
2588
2589 I915_WRITE(intel_dp->output_reg, *DP);
2590 POSTING_READ(intel_dp->output_reg);
2591
2592 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
2593 intel_dp->train_set,
2594 intel_dp->lane_count);
2595
2596 return ret == intel_dp->lane_count;
2597}
2598
Imre Deak3ab9c632013-05-03 12:57:41 +03002599static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2600{
2601 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2602 struct drm_device *dev = intel_dig_port->base.base.dev;
2603 struct drm_i915_private *dev_priv = dev->dev_private;
2604 enum port port = intel_dig_port->port;
2605 uint32_t val;
2606
2607 if (!HAS_DDI(dev))
2608 return;
2609
2610 val = I915_READ(DP_TP_CTL(port));
2611 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2612 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2613 I915_WRITE(DP_TP_CTL(port), val);
2614
2615 /*
2616 * On PORT_A we can have only eDP in SST mode. There the only reason
2617 * we need to set idle transmission mode is to work around a HW issue
2618 * where we enable the pipe while not in idle link-training mode.
2619 * In this case there is requirement to wait for a minimum number of
2620 * idle patterns to be sent.
2621 */
2622 if (port == PORT_A)
2623 return;
2624
2625 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2626 1))
2627 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2628}
2629
Jesse Barnes33a34e42010-09-08 12:42:02 -07002630/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002631void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002632intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002633{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002634 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002635 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002636 int i;
2637 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002638 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002639 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002640 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002641
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002642 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002643 intel_ddi_prepare_link_retrain(encoder);
2644
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002645 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002646 link_config[0] = intel_dp->link_bw;
2647 link_config[1] = intel_dp->lane_count;
2648 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2649 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2650 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);
2651
2652 link_config[0] = 0;
2653 link_config[1] = DP_SET_ANSI_8B10B;
2654 intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002655
2656 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002657
Jani Nikula70aff662013-09-27 15:10:44 +03002658 /* clock recovery */
2659 if (!intel_dp_reset_link_train(intel_dp, &DP,
2660 DP_TRAINING_PATTERN_1 |
2661 DP_LINK_SCRAMBLING_DISABLE)) {
2662 DRM_ERROR("failed to enable link training\n");
2663 return;
2664 }
2665
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002666 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002667 voltage_tries = 0;
2668 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002669 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002670 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002671
Daniel Vettera7c96552012-10-18 10:15:30 +02002672 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002673 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2674 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002675 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002676 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002677
Daniel Vetter01916272012-10-18 10:15:25 +02002678 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002679 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002680 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002681 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002682
2683 /* Check to see if we've tried the max voltage */
2684 for (i = 0; i < intel_dp->lane_count; i++)
2685 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2686 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002687 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002688 ++loop_tries;
2689 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002690 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002691 break;
2692 }
Jani Nikula70aff662013-09-27 15:10:44 +03002693 intel_dp_reset_link_train(intel_dp, &DP,
2694 DP_TRAINING_PATTERN_1 |
2695 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002696 voltage_tries = 0;
2697 continue;
2698 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002699
2700 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002701 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002702 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002703 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002704 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002705 break;
2706 }
2707 } else
2708 voltage_tries = 0;
2709 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002710
Jani Nikula70aff662013-09-27 15:10:44 +03002711 /* Update training set as requested by target */
2712 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2713 DRM_ERROR("failed to update link training\n");
2714 break;
2715 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002716 }
2717
Jesse Barnes33a34e42010-09-08 12:42:02 -07002718 intel_dp->DP = DP;
2719}
2720
Paulo Zanonic19b0662012-10-15 15:51:41 -03002721void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002722intel_dp_complete_link_train(struct intel_dp *intel_dp)
2723{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002724 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002725 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002726 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07002727 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
2728
2729 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
2730 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
2731 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002732
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002733 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002734 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002735 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002736 DP_LINK_SCRAMBLING_DISABLE)) {
2737 DRM_ERROR("failed to start channel equalization\n");
2738 return;
2739 }
2740
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002741 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002742 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002743 channel_eq = false;
2744 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002745 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002746
Jesse Barnes37f80972011-01-05 14:45:24 -08002747 if (cr_tries > 5) {
2748 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08002749 break;
2750 }
2751
Daniel Vettera7c96552012-10-18 10:15:30 +02002752 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002753 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2754 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002755 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002756 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002757
Jesse Barnes37f80972011-01-05 14:45:24 -08002758 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002759 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002760 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002761 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002762 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002763 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002764 cr_tries++;
2765 continue;
2766 }
2767
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002768 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002769 channel_eq = true;
2770 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002771 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002772
Jesse Barnes37f80972011-01-05 14:45:24 -08002773 /* Try 5 times, then try clock recovery if that fails */
2774 if (tries > 5) {
2775 intel_dp_link_down(intel_dp);
2776 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002777 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002778 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002779 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002780 tries = 0;
2781 cr_tries++;
2782 continue;
2783 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002784
Jani Nikula70aff662013-09-27 15:10:44 +03002785 /* Update training set as requested by target */
2786 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2787 DRM_ERROR("failed to update link training\n");
2788 break;
2789 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002790 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002791 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002792
Imre Deak3ab9c632013-05-03 12:57:41 +03002793 intel_dp_set_idle_link_train(intel_dp);
2794
2795 intel_dp->DP = DP;
2796
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002797 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002798 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002799
Imre Deak3ab9c632013-05-03 12:57:41 +03002800}
2801
2802void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2803{
Jani Nikula70aff662013-09-27 15:10:44 +03002804 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002805 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002806}
2807
2808static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002809intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002810{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002811 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002812 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002813 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002814 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002815 struct intel_crtc *intel_crtc =
2816 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002817 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002818
Paulo Zanonic19b0662012-10-15 15:51:41 -03002819 /*
2820 * DDI code has a strict mode set sequence and we should try to respect
2821 * it, otherwise we might hang the machine in many different ways. So we
2822 * really should be disabling the port only on a complete crtc_disable
2823 * sequence. This function is just called under two conditions on DDI
2824 * code:
2825 * - Link train failed while doing crtc_enable, and on this case we
2826 * really should respect the mode set sequence and wait for a
2827 * crtc_disable.
2828 * - Someone turned the monitor off and intel_dp_check_link_status
2829 * called us. We don't need to disable the whole port on this case, so
2830 * when someone turns the monitor on again,
2831 * intel_ddi_prepare_link_retrain will take care of redoing the link
2832 * train.
2833 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002834 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002835 return;
2836
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002837 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002838 return;
2839
Zhao Yakui28c97732009-10-09 11:39:41 +08002840 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002841
Imre Deakbc7d38a2013-05-16 14:40:36 +03002842 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002843 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002844 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002845 } else {
2846 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002847 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002848 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002849 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002850
Daniel Vetterab527ef2012-11-29 15:59:33 +01002851 /* We don't really know why we're doing this */
2852 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002853
Daniel Vetter493a7082012-05-30 12:31:56 +02002854 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002855 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002856 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002857
Eric Anholt5bddd172010-11-18 09:32:59 +08002858 /* Hardware workaround: leaving our transcoder select
2859 * set to transcoder B while it's off will prevent the
2860 * corresponding HDMI output on transcoder A.
2861 *
2862 * Combine this with another hardware workaround:
2863 * transcoder select bit can only be cleared while the
2864 * port is enabled.
2865 */
2866 DP &= ~DP_PIPEB_SELECT;
2867 I915_WRITE(intel_dp->output_reg, DP);
2868
2869 /* Changes to enable or select take place the vblank
2870 * after being written.
2871 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002872 if (WARN_ON(crtc == NULL)) {
2873 /* We should never try to disable a port without a crtc
2874 * attached. For paranoia keep the code around for a
2875 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002876 POSTING_READ(intel_dp->output_reg);
2877 msleep(50);
2878 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002879 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002880 }
2881
Wu Fengguang832afda2011-12-09 20:42:21 +08002882 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002883 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2884 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002885 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002886}
2887
Keith Packard26d61aa2011-07-25 20:01:09 -07002888static bool
2889intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002890{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002891 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2892 struct drm_device *dev = dig_port->base.base.dev;
2893 struct drm_i915_private *dev_priv = dev->dev_private;
2894
Damien Lespiau577c7a52012-12-13 16:09:02 +00002895 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2896
Keith Packard92fd8fd2011-07-25 19:50:10 -07002897 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002898 sizeof(intel_dp->dpcd)) == 0)
2899 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002900
Damien Lespiau577c7a52012-12-13 16:09:02 +00002901 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2902 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2903 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2904
Adam Jacksonedb39242012-09-18 10:58:49 -04002905 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2906 return false; /* DPCD not present */
2907
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002908 /* Check if the panel supports PSR */
2909 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002910 if (is_edp(intel_dp)) {
2911 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2912 intel_dp->psr_dpcd,
2913 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002914 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2915 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002916 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002917 }
Jani Nikula50003932013-09-20 16:42:17 +03002918 }
2919
Todd Previte06ea66b2014-01-20 10:19:39 -07002920 /* Training Pattern 3 support */
2921 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
2922 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
2923 intel_dp->use_tps3 = true;
2924 DRM_DEBUG_KMS("Displayport TPS3 supported");
2925 } else
2926 intel_dp->use_tps3 = false;
2927
Adam Jacksonedb39242012-09-18 10:58:49 -04002928 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2929 DP_DWN_STRM_PORT_PRESENT))
2930 return true; /* native DP sink */
2931
2932 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2933 return true; /* no per-port downstream info */
2934
2935 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2936 intel_dp->downstream_ports,
2937 DP_MAX_DOWNSTREAM_PORTS) == 0)
2938 return false; /* downstream port status fetch failed */
2939
2940 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002941}
2942
Adam Jackson0d198322012-05-14 16:05:47 -04002943static void
2944intel_dp_probe_oui(struct intel_dp *intel_dp)
2945{
2946 u8 buf[3];
2947
2948 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2949 return;
2950
Daniel Vetter4be73782014-01-17 14:39:48 +01002951 edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002952
Adam Jackson0d198322012-05-14 16:05:47 -04002953 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2954 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2955 buf[0], buf[1], buf[2]);
2956
2957 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2958 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2959 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002960
Daniel Vetter4be73782014-01-17 14:39:48 +01002961 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002962}
2963
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002964int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
2965{
2966 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2967 struct drm_device *dev = intel_dig_port->base.base.dev;
2968 struct intel_crtc *intel_crtc =
2969 to_intel_crtc(intel_dig_port->base.base.crtc);
2970 u8 buf[1];
2971
2972 if (!intel_dp_aux_native_read(intel_dp, DP_TEST_SINK_MISC, buf, 1))
2973 return -EAGAIN;
2974
2975 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
2976 return -ENOTTY;
2977
2978 if (!intel_dp_aux_native_write_1(intel_dp, DP_TEST_SINK,
2979 DP_TEST_SINK_START))
2980 return -EAGAIN;
2981
2982 /* Wait 2 vblanks to be sure we will have the correct CRC value */
2983 intel_wait_for_vblank(dev, intel_crtc->pipe);
2984 intel_wait_for_vblank(dev, intel_crtc->pipe);
2985
2986 if (!intel_dp_aux_native_read(intel_dp, DP_TEST_CRC_R_CR, crc, 6))
2987 return -EAGAIN;
2988
2989 intel_dp_aux_native_write_1(intel_dp, DP_TEST_SINK, 0);
2990 return 0;
2991}
2992
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002993static bool
2994intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2995{
2996 int ret;
2997
2998 ret = intel_dp_aux_native_read_retry(intel_dp,
2999 DP_DEVICE_SERVICE_IRQ_VECTOR,
3000 sink_irq_vector, 1);
3001 if (!ret)
3002 return false;
3003
3004 return true;
3005}
3006
3007static void
3008intel_dp_handle_test_request(struct intel_dp *intel_dp)
3009{
3010 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02003011 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003012}
3013
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003014/*
3015 * According to DP spec
3016 * 5.1.2:
3017 * 1. Read DPCD
3018 * 2. Configure link according to Receiver Capabilities
3019 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3020 * 4. Check link status on receipt of hot-plug interrupt
3021 */
3022
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003023void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003024intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003025{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003026 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003027 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003028 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003029
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003030 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003031 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003032
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003033 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003034 return;
3035
Keith Packard92fd8fd2011-07-25 19:50:10 -07003036 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003037 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003038 return;
3039 }
3040
Keith Packard92fd8fd2011-07-25 19:50:10 -07003041 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003042 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003043 return;
3044 }
3045
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003046 /* Try to read the source of the interrupt */
3047 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3048 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3049 /* Clear interrupt source */
3050 intel_dp_aux_native_write_1(intel_dp,
3051 DP_DEVICE_SERVICE_IRQ_VECTOR,
3052 sink_irq_vector);
3053
3054 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3055 intel_dp_handle_test_request(intel_dp);
3056 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3057 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3058 }
3059
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003060 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003061 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003062 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07003063 intel_dp_start_link_train(intel_dp);
3064 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003065 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003066 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003067}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003068
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003069/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003070static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003071intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003072{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003073 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003074 uint8_t type;
3075
3076 if (!intel_dp_get_dpcd(intel_dp))
3077 return connector_status_disconnected;
3078
3079 /* if there's no downstream port, we're done */
3080 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003081 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003082
3083 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003084 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3085 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003086 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003087 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04003088 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003089 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04003090 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3091 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003092 }
3093
3094 /* If no HPD, poke DDC gently */
3095 if (drm_probe_ddc(&intel_dp->adapter))
3096 return connector_status_connected;
3097
3098 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003099 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3100 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3101 if (type == DP_DS_PORT_TYPE_VGA ||
3102 type == DP_DS_PORT_TYPE_NON_EDID)
3103 return connector_status_unknown;
3104 } else {
3105 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3106 DP_DWN_STRM_PORT_TYPE_MASK;
3107 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3108 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3109 return connector_status_unknown;
3110 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003111
3112 /* Anything else is out of spec, warn and ignore */
3113 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003114 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003115}
3116
3117static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003118ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003119{
Paulo Zanoni30add222012-10-26 19:05:45 -02003120 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003121 struct drm_i915_private *dev_priv = dev->dev_private;
3122 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003123 enum drm_connector_status status;
3124
Chris Wilsonfe16d942011-02-12 10:29:38 +00003125 /* Can't disconnect eDP, but you can close the lid... */
3126 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003127 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003128 if (status == connector_status_unknown)
3129 status = connector_status_connected;
3130 return status;
3131 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003132
Damien Lespiau1b469632012-12-13 16:09:01 +00003133 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3134 return connector_status_disconnected;
3135
Keith Packard26d61aa2011-07-25 20:01:09 -07003136 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003137}
3138
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003139static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003140g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003141{
Paulo Zanoni30add222012-10-26 19:05:45 -02003142 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003143 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003144 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003145 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003146
Jesse Barnes35aad752013-03-01 13:14:31 -08003147 /* Can't disconnect eDP, but you can close the lid... */
3148 if (is_edp(intel_dp)) {
3149 enum drm_connector_status status;
3150
3151 status = intel_panel_detect(dev);
3152 if (status == connector_status_unknown)
3153 status = connector_status_connected;
3154 return status;
3155 }
3156
Todd Previte232a6ee2014-01-23 00:13:41 -07003157 if (IS_VALLEYVIEW(dev)) {
3158 switch (intel_dig_port->port) {
3159 case PORT_B:
3160 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3161 break;
3162 case PORT_C:
3163 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3164 break;
3165 case PORT_D:
3166 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3167 break;
3168 default:
3169 return connector_status_unknown;
3170 }
3171 } else {
3172 switch (intel_dig_port->port) {
3173 case PORT_B:
3174 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3175 break;
3176 case PORT_C:
3177 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3178 break;
3179 case PORT_D:
3180 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3181 break;
3182 default:
3183 return connector_status_unknown;
3184 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003185 }
3186
Chris Wilson10f76a32012-05-11 18:01:32 +01003187 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003188 return connector_status_disconnected;
3189
Keith Packard26d61aa2011-07-25 20:01:09 -07003190 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003191}
3192
Keith Packard8c241fe2011-09-28 16:38:44 -07003193static struct edid *
3194intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3195{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003196 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003197
Jani Nikula9cd300e2012-10-19 14:51:52 +03003198 /* use cached edid if we have one */
3199 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003200 /* invalid edid */
3201 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003202 return NULL;
3203
Jani Nikula55e9ede2013-10-01 10:38:54 +03003204 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003205 }
3206
Jani Nikula9cd300e2012-10-19 14:51:52 +03003207 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003208}
3209
3210static int
3211intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3212{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003213 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003214
Jani Nikula9cd300e2012-10-19 14:51:52 +03003215 /* use cached edid if we have one */
3216 if (intel_connector->edid) {
3217 /* invalid edid */
3218 if (IS_ERR(intel_connector->edid))
3219 return 0;
3220
3221 return intel_connector_update_modes(connector,
3222 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003223 }
3224
Jani Nikula9cd300e2012-10-19 14:51:52 +03003225 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003226}
3227
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003228static enum drm_connector_status
3229intel_dp_detect(struct drm_connector *connector, bool force)
3230{
3231 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003232 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3233 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003234 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003235 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003236 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003237 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003238 struct edid *edid = NULL;
3239
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003240 intel_runtime_pm_get(dev_priv);
3241
Imre Deak671dedd2014-03-05 16:20:53 +02003242 power_domain = intel_display_port_power_domain(intel_encoder);
3243 intel_display_power_get(dev_priv, power_domain);
3244
Chris Wilson164c8592013-07-20 20:27:08 +01003245 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3246 connector->base.id, drm_get_connector_name(connector));
3247
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003248 intel_dp->has_audio = false;
3249
3250 if (HAS_PCH_SPLIT(dev))
3251 status = ironlake_dp_detect(intel_dp);
3252 else
3253 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003254
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003255 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003256 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003257
Adam Jackson0d198322012-05-14 16:05:47 -04003258 intel_dp_probe_oui(intel_dp);
3259
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003260 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3261 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003262 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07003263 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01003264 if (edid) {
3265 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003266 kfree(edid);
3267 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003268 }
3269
Paulo Zanonid63885d2012-10-26 19:05:49 -02003270 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3271 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003272 status = connector_status_connected;
3273
3274out:
Imre Deak671dedd2014-03-05 16:20:53 +02003275 intel_display_power_put(dev_priv, power_domain);
3276
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003277 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +02003278
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003279 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003280}
3281
3282static int intel_dp_get_modes(struct drm_connector *connector)
3283{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003284 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003285 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3286 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003287 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003288 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003289 struct drm_i915_private *dev_priv = dev->dev_private;
3290 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003291 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003292
3293 /* We should parse the EDID data and find out if it has an audio sink
3294 */
3295
Imre Deak671dedd2014-03-05 16:20:53 +02003296 power_domain = intel_display_port_power_domain(intel_encoder);
3297 intel_display_power_get(dev_priv, power_domain);
3298
Keith Packard8c241fe2011-09-28 16:38:44 -07003299 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Imre Deak671dedd2014-03-05 16:20:53 +02003300 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003301 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003302 return ret;
3303
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003304 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003305 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003306 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003307 mode = drm_mode_duplicate(dev,
3308 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003309 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003310 drm_mode_probed_add(connector, mode);
3311 return 1;
3312 }
3313 }
3314 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003315}
3316
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003317static bool
3318intel_dp_detect_audio(struct drm_connector *connector)
3319{
3320 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003321 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3322 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3323 struct drm_device *dev = connector->dev;
3324 struct drm_i915_private *dev_priv = dev->dev_private;
3325 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003326 struct edid *edid;
3327 bool has_audio = false;
3328
Imre Deak671dedd2014-03-05 16:20:53 +02003329 power_domain = intel_display_port_power_domain(intel_encoder);
3330 intel_display_power_get(dev_priv, power_domain);
3331
Keith Packard8c241fe2011-09-28 16:38:44 -07003332 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003333 if (edid) {
3334 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003335 kfree(edid);
3336 }
3337
Imre Deak671dedd2014-03-05 16:20:53 +02003338 intel_display_power_put(dev_priv, power_domain);
3339
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003340 return has_audio;
3341}
3342
Chris Wilsonf6849602010-09-19 09:29:33 +01003343static int
3344intel_dp_set_property(struct drm_connector *connector,
3345 struct drm_property *property,
3346 uint64_t val)
3347{
Chris Wilsone953fd72011-02-21 22:23:52 +00003348 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003349 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003350 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3351 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003352 int ret;
3353
Rob Clark662595d2012-10-11 20:36:04 -05003354 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003355 if (ret)
3356 return ret;
3357
Chris Wilson3f43c482011-05-12 22:17:24 +01003358 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003359 int i = val;
3360 bool has_audio;
3361
3362 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003363 return 0;
3364
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003365 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003366
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003367 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003368 has_audio = intel_dp_detect_audio(connector);
3369 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003370 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003371
3372 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003373 return 0;
3374
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003375 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003376 goto done;
3377 }
3378
Chris Wilsone953fd72011-02-21 22:23:52 +00003379 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003380 bool old_auto = intel_dp->color_range_auto;
3381 uint32_t old_range = intel_dp->color_range;
3382
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003383 switch (val) {
3384 case INTEL_BROADCAST_RGB_AUTO:
3385 intel_dp->color_range_auto = true;
3386 break;
3387 case INTEL_BROADCAST_RGB_FULL:
3388 intel_dp->color_range_auto = false;
3389 intel_dp->color_range = 0;
3390 break;
3391 case INTEL_BROADCAST_RGB_LIMITED:
3392 intel_dp->color_range_auto = false;
3393 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3394 break;
3395 default:
3396 return -EINVAL;
3397 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003398
3399 if (old_auto == intel_dp->color_range_auto &&
3400 old_range == intel_dp->color_range)
3401 return 0;
3402
Chris Wilsone953fd72011-02-21 22:23:52 +00003403 goto done;
3404 }
3405
Yuly Novikov53b41832012-10-26 12:04:00 +03003406 if (is_edp(intel_dp) &&
3407 property == connector->dev->mode_config.scaling_mode_property) {
3408 if (val == DRM_MODE_SCALE_NONE) {
3409 DRM_DEBUG_KMS("no scaling not supported\n");
3410 return -EINVAL;
3411 }
3412
3413 if (intel_connector->panel.fitting_mode == val) {
3414 /* the eDP scaling property is not changed */
3415 return 0;
3416 }
3417 intel_connector->panel.fitting_mode = val;
3418
3419 goto done;
3420 }
3421
Chris Wilsonf6849602010-09-19 09:29:33 +01003422 return -EINVAL;
3423
3424done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003425 if (intel_encoder->base.crtc)
3426 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003427
3428 return 0;
3429}
3430
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003431static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003432intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003433{
Jani Nikula1d508702012-10-19 14:51:49 +03003434 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003435
Jani Nikula9cd300e2012-10-19 14:51:52 +03003436 if (!IS_ERR_OR_NULL(intel_connector->edid))
3437 kfree(intel_connector->edid);
3438
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003439 /* Can't call is_edp() since the encoder may have been destroyed
3440 * already. */
3441 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003442 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003443
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003444 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003445 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003446}
3447
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003448void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003449{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003450 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3451 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003452 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003453
3454 i2c_del_adapter(&intel_dp->adapter);
3455 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003456 if (is_edp(intel_dp)) {
3457 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003458 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003459 edp_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003460 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003461 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003462 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003463}
3464
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003465static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003466 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003467 .detect = intel_dp_detect,
3468 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003469 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003470 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003471};
3472
3473static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3474 .get_modes = intel_dp_get_modes,
3475 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003476 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003477};
3478
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003479static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003480 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003481};
3482
Chris Wilson995b6762010-08-20 13:23:26 +01003483static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003484intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003485{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003486 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003487
Jesse Barnes885a5012011-07-07 11:11:01 -07003488 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003489}
3490
Zhenyu Wange3421a12010-04-08 09:43:27 +08003491/* Return which DP Port should be selected for Transcoder DP control */
3492int
Akshay Joshi0206e352011-08-16 15:34:10 -04003493intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003494{
3495 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003496 struct intel_encoder *intel_encoder;
3497 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003498
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003499 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3500 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003501
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003502 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3503 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003504 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003505 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003506
Zhenyu Wange3421a12010-04-08 09:43:27 +08003507 return -1;
3508}
3509
Zhao Yakui36e83a12010-06-12 14:32:21 +08003510/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003511bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003512{
3513 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003514 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003515 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003516 static const short port_mapping[] = {
3517 [PORT_B] = PORT_IDPB,
3518 [PORT_C] = PORT_IDPC,
3519 [PORT_D] = PORT_IDPD,
3520 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003521
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003522 if (port == PORT_A)
3523 return true;
3524
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003525 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003526 return false;
3527
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003528 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3529 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003530
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003531 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003532 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3533 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003534 return true;
3535 }
3536 return false;
3537}
3538
Chris Wilsonf6849602010-09-19 09:29:33 +01003539static void
3540intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3541{
Yuly Novikov53b41832012-10-26 12:04:00 +03003542 struct intel_connector *intel_connector = to_intel_connector(connector);
3543
Chris Wilson3f43c482011-05-12 22:17:24 +01003544 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003545 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003546 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003547
3548 if (is_edp(intel_dp)) {
3549 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003550 drm_object_attach_property(
3551 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003552 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003553 DRM_MODE_SCALE_ASPECT);
3554 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003555 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003556}
3557
Imre Deakdada1a92014-01-29 13:25:41 +02003558static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
3559{
3560 intel_dp->last_power_cycle = jiffies;
3561 intel_dp->last_power_on = jiffies;
3562 intel_dp->last_backlight_off = jiffies;
3563}
3564
Daniel Vetter67a54562012-10-20 20:57:45 +02003565static void
3566intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003567 struct intel_dp *intel_dp,
3568 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003569{
3570 struct drm_i915_private *dev_priv = dev->dev_private;
3571 struct edp_power_seq cur, vbt, spec, final;
3572 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003573 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003574
3575 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003576 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003577 pp_on_reg = PCH_PP_ON_DELAYS;
3578 pp_off_reg = PCH_PP_OFF_DELAYS;
3579 pp_div_reg = PCH_PP_DIVISOR;
3580 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003581 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3582
3583 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3584 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3585 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3586 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003587 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003588
3589 /* Workaround: Need to write PP_CONTROL with the unlock key as
3590 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003591 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003592 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003593
Jesse Barnes453c5422013-03-28 09:55:41 -07003594 pp_on = I915_READ(pp_on_reg);
3595 pp_off = I915_READ(pp_off_reg);
3596 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003597
3598 /* Pull timing values out of registers */
3599 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3600 PANEL_POWER_UP_DELAY_SHIFT;
3601
3602 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3603 PANEL_LIGHT_ON_DELAY_SHIFT;
3604
3605 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3606 PANEL_LIGHT_OFF_DELAY_SHIFT;
3607
3608 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3609 PANEL_POWER_DOWN_DELAY_SHIFT;
3610
3611 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3612 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3613
3614 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3615 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3616
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003617 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003618
3619 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3620 * our hw here, which are all in 100usec. */
3621 spec.t1_t3 = 210 * 10;
3622 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3623 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3624 spec.t10 = 500 * 10;
3625 /* This one is special and actually in units of 100ms, but zero
3626 * based in the hw (so we need to add 100 ms). But the sw vbt
3627 * table multiplies it with 1000 to make it in units of 100usec,
3628 * too. */
3629 spec.t11_t12 = (510 + 100) * 10;
3630
3631 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3632 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3633
3634 /* Use the max of the register settings and vbt. If both are
3635 * unset, fall back to the spec limits. */
3636#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3637 spec.field : \
3638 max(cur.field, vbt.field))
3639 assign_final(t1_t3);
3640 assign_final(t8);
3641 assign_final(t9);
3642 assign_final(t10);
3643 assign_final(t11_t12);
3644#undef assign_final
3645
3646#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3647 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3648 intel_dp->backlight_on_delay = get_delay(t8);
3649 intel_dp->backlight_off_delay = get_delay(t9);
3650 intel_dp->panel_power_down_delay = get_delay(t10);
3651 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3652#undef get_delay
3653
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003654 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3655 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3656 intel_dp->panel_power_cycle_delay);
3657
3658 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3659 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3660
3661 if (out)
3662 *out = final;
3663}
3664
3665static void
3666intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3667 struct intel_dp *intel_dp,
3668 struct edp_power_seq *seq)
3669{
3670 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003671 u32 pp_on, pp_off, pp_div, port_sel = 0;
3672 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3673 int pp_on_reg, pp_off_reg, pp_div_reg;
3674
3675 if (HAS_PCH_SPLIT(dev)) {
3676 pp_on_reg = PCH_PP_ON_DELAYS;
3677 pp_off_reg = PCH_PP_OFF_DELAYS;
3678 pp_div_reg = PCH_PP_DIVISOR;
3679 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003680 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3681
3682 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3683 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3684 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003685 }
3686
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003687 /*
3688 * And finally store the new values in the power sequencer. The
3689 * backlight delays are set to 1 because we do manual waits on them. For
3690 * T8, even BSpec recommends doing it. For T9, if we don't do this,
3691 * we'll end up waiting for the backlight off delay twice: once when we
3692 * do the manual sleep, and once when we disable the panel and wait for
3693 * the PP_STATUS bit to become zero.
3694 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003695 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003696 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
3697 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003698 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003699 /* Compute the divisor for the pp clock, simply match the Bspec
3700 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003701 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003702 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003703 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3704
3705 /* Haswell doesn't have any port selection bits for the panel
3706 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003707 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003708 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3709 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3710 else
3711 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003712 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3713 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003714 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003715 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003716 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003717 }
3718
Jesse Barnes453c5422013-03-28 09:55:41 -07003719 pp_on |= port_sel;
3720
3721 I915_WRITE(pp_on_reg, pp_on);
3722 I915_WRITE(pp_off_reg, pp_off);
3723 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003724
Daniel Vetter67a54562012-10-20 20:57:45 +02003725 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003726 I915_READ(pp_on_reg),
3727 I915_READ(pp_off_reg),
3728 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003729}
3730
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003731static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003732 struct intel_connector *intel_connector,
3733 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003734{
3735 struct drm_connector *connector = &intel_connector->base;
3736 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3737 struct drm_device *dev = intel_dig_port->base.base.dev;
3738 struct drm_i915_private *dev_priv = dev->dev_private;
3739 struct drm_display_mode *fixed_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003740 bool has_dpcd;
3741 struct drm_display_mode *scan;
3742 struct edid *edid;
3743
3744 if (!is_edp(intel_dp))
3745 return true;
3746
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003747 /* Cache DPCD and EDID for edp. */
Daniel Vetter4be73782014-01-17 14:39:48 +01003748 edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003749 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01003750 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003751
3752 if (has_dpcd) {
3753 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3754 dev_priv->no_aux_handshake =
3755 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3756 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3757 } else {
3758 /* if this fails, presume the device is a ghost */
3759 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003760 return false;
3761 }
3762
3763 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003764 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003765
Daniel Vetter060c8772014-03-21 23:22:35 +01003766 mutex_lock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003767 edid = drm_get_edid(connector, &intel_dp->adapter);
3768 if (edid) {
3769 if (drm_add_edid_modes(connector, edid)) {
3770 drm_mode_connector_update_edid_property(connector,
3771 edid);
3772 drm_edid_to_eld(connector, edid);
3773 } else {
3774 kfree(edid);
3775 edid = ERR_PTR(-EINVAL);
3776 }
3777 } else {
3778 edid = ERR_PTR(-ENOENT);
3779 }
3780 intel_connector->edid = edid;
3781
3782 /* prefer fixed mode from EDID if available */
3783 list_for_each_entry(scan, &connector->probed_modes, head) {
3784 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3785 fixed_mode = drm_mode_duplicate(dev, scan);
3786 break;
3787 }
3788 }
3789
3790 /* fallback to VBT if available for eDP */
3791 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3792 fixed_mode = drm_mode_duplicate(dev,
3793 dev_priv->vbt.lfp_lvds_vbt_mode);
3794 if (fixed_mode)
3795 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3796 }
Daniel Vetter060c8772014-03-21 23:22:35 +01003797 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003798
Vandana Kannan4b6ed682014-02-11 14:26:36 +05303799 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003800 intel_panel_setup_backlight(connector);
3801
3802 return true;
3803}
3804
Paulo Zanoni16c25532013-06-12 17:27:25 -03003805bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003806intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3807 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003808{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003809 struct drm_connector *connector = &intel_connector->base;
3810 struct intel_dp *intel_dp = &intel_dig_port->dp;
3811 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3812 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003813 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003814 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003815 struct edp_power_seq power_seq = { 0 };
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003816 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003817 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003818
Damien Lespiauec5b01d2014-01-21 13:35:39 +00003819 /* intel_dp vfuncs */
3820 if (IS_VALLEYVIEW(dev))
3821 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
3822 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
3823 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
3824 else if (HAS_PCH_SPLIT(dev))
3825 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
3826 else
3827 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
3828
Damien Lespiau153b1102014-01-21 13:37:15 +00003829 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
3830
Daniel Vetter07679352012-09-06 22:15:42 +02003831 /* Preserve the current hw state. */
3832 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003833 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003834
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003835 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05303836 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003837 else
3838 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003839
Imre Deakf7d24902013-05-08 13:14:05 +03003840 /*
3841 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3842 * for DP the encoder type can be set by the caller to
3843 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3844 */
3845 if (type == DRM_MODE_CONNECTOR_eDP)
3846 intel_encoder->type = INTEL_OUTPUT_EDP;
3847
Imre Deake7281ea2013-05-08 13:14:08 +03003848 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3849 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3850 port_name(port));
3851
Adam Jacksonb3295302010-07-16 14:46:28 -04003852 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003853 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3854
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003855 connector->interlace_allowed = true;
3856 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003857
Daniel Vetter66a92782012-07-12 20:08:18 +02003858 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01003859 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003860
Chris Wilsondf0e9242010-09-09 16:20:55 +01003861 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003862 drm_sysfs_connector_add(connector);
3863
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003864 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003865 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3866 else
3867 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02003868 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003869
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003870 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3871 if (HAS_DDI(dev)) {
3872 switch (intel_dig_port->port) {
3873 case PORT_A:
3874 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3875 break;
3876 case PORT_B:
3877 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3878 break;
3879 case PORT_C:
3880 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3881 break;
3882 case PORT_D:
3883 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3884 break;
3885 default:
3886 BUG();
3887 }
3888 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003889
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003890 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003891 switch (port) {
3892 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003893 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003894 name = "DPDDC-A";
3895 break;
3896 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003897 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003898 name = "DPDDC-B";
3899 break;
3900 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003901 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003902 name = "DPDDC-C";
3903 break;
3904 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003905 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003906 name = "DPDDC-D";
3907 break;
3908 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003909 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003910 }
3911
Imre Deakdada1a92014-01-29 13:25:41 +02003912 if (is_edp(intel_dp)) {
3913 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003914 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02003915 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003916
Paulo Zanonib2a14752013-06-12 17:27:28 -03003917 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3918 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3919 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003920
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003921 intel_dp->psr_setup_done = false;
3922
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003923 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003924 i2c_del_adapter(&intel_dp->adapter);
3925 if (is_edp(intel_dp)) {
3926 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3927 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003928 edp_panel_vdd_off_sync(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003929 mutex_unlock(&dev->mode_config.mutex);
3930 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003931 drm_sysfs_connector_remove(connector);
3932 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003933 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003934 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003935
Chris Wilsonf6849602010-09-19 09:29:33 +01003936 intel_dp_add_properties(intel_dp, connector);
3937
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003938 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3939 * 0xd. Failure to do so will result in spurious interrupts being
3940 * generated on the port when a cable is not attached.
3941 */
3942 if (IS_G4X(dev) && !IS_GM45(dev)) {
3943 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3944 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3945 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003946
3947 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003948}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003949
3950void
3951intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3952{
3953 struct intel_digital_port *intel_dig_port;
3954 struct intel_encoder *intel_encoder;
3955 struct drm_encoder *encoder;
3956 struct intel_connector *intel_connector;
3957
Daniel Vetterb14c5672013-09-19 12:18:32 +02003958 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003959 if (!intel_dig_port)
3960 return;
3961
Daniel Vetterb14c5672013-09-19 12:18:32 +02003962 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003963 if (!intel_connector) {
3964 kfree(intel_dig_port);
3965 return;
3966 }
3967
3968 intel_encoder = &intel_dig_port->base;
3969 encoder = &intel_encoder->base;
3970
3971 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3972 DRM_MODE_ENCODER_TMDS);
3973
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003974 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003975 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003976 intel_encoder->disable = intel_disable_dp;
3977 intel_encoder->post_disable = intel_post_disable_dp;
3978 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003979 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003980 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003981 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003982 intel_encoder->pre_enable = vlv_pre_enable_dp;
3983 intel_encoder->enable = vlv_enable_dp;
3984 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003985 intel_encoder->pre_enable = g4x_pre_enable_dp;
3986 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003987 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003988
Paulo Zanoni174edf12012-10-26 19:05:50 -02003989 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003990 intel_dig_port->dp.output_reg = output_reg;
3991
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003992 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003993 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3994 intel_encoder->cloneable = false;
3995 intel_encoder->hot_plug = intel_dp_hot_plug;
3996
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003997 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3998 drm_encoder_cleanup(encoder);
3999 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004000 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004001 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004002}