blob: 9b8b0588c83618979fc894c25dce95ab8aff693f [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Jesse Barnes8d315282011-10-16 10:23:31 +020036/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
Chris Wilsonc7dca472011-01-20 17:00:10 +000046static inline int ring_space(struct intel_ring_buffer *ring)
47{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020048 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000049 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
Paulo Zanonib3111502012-08-17 18:35:42 -0300220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
Jesse Barnes8d315282011-10-16 10:23:31 +0200225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200236 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100249 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200250
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100251 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200252 if (ret)
253 return ret;
254
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100258 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200259 intel_ring_advance(ring);
260
261 return 0;
262}
263
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100264static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
283static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300284gen7_render_ring_flush(struct intel_ring_buffer *ring,
285 u32 invalidate_domains, u32 flush_domains)
286{
287 u32 flags = 0;
288 struct pipe_control *pc = ring->private;
289 u32 scratch_addr = pc->gtt_offset + 128;
290 int ret;
291
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 /*
293 * Ensure that any following seqno writes only happen when the render
294 * cache is indeed flushed.
295 *
296 * Workaround: 4th PIPE_CONTROL command (except the ones with only
297 * read-cache invalidate bits set) must have the CS_STALL bit set. We
298 * don't try to be clever and just set it unconditionally.
299 */
300 flags |= PIPE_CONTROL_CS_STALL;
301
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300302 /* Just flush everything. Experiments have shown that reducing the
303 * number of bits based on the write domains has little performance
304 * impact.
305 */
306 if (flush_domains) {
307 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
308 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 }
310 if (invalidate_domains) {
311 flags |= PIPE_CONTROL_TLB_INVALIDATE;
312 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
313 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
317 /*
318 * TLB invalidate requires a post-sync write.
319 */
320 flags |= PIPE_CONTROL_QW_WRITE;
Paulo Zanonif3987632012-08-17 18:35:43 -0300321
322 /* Workaround: we must issue a pipe_control with CS-stall bit
323 * set before a pipe_control command that has the state cache
324 * invalidate bit set. */
325 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 }
327
328 ret = intel_ring_begin(ring, 4);
329 if (ret)
330 return ret;
331
332 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
333 intel_ring_emit(ring, flags);
334 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
335 intel_ring_emit(ring, 0);
336 intel_ring_advance(ring);
337
338 return 0;
339}
340
Chris Wilson78501ea2010-10-27 12:18:21 +0100341static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100342 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800343{
Chris Wilson78501ea2010-10-27 12:18:21 +0100344 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100345 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800346}
347
Chris Wilson78501ea2010-10-27 12:18:21 +0100348u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800349{
Chris Wilson78501ea2010-10-27 12:18:21 +0100350 drm_i915_private_t *dev_priv = ring->dev->dev_private;
351 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200352 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800353
354 return I915_READ(acthd_reg);
355}
356
Chris Wilson78501ea2010-10-27 12:18:21 +0100357static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800358{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200359 struct drm_device *dev = ring->dev;
360 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000361 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200362 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800363 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800364
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200365 if (HAS_FORCE_WAKE(dev))
366 gen6_gt_force_wake_get(dev_priv);
367
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800368 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200369 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200370 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100371 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800372
Daniel Vetter570ef602010-08-02 17:06:23 +0200373 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800374
375 /* G45 ring initialization fails to reset head to zero */
376 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000377 DRM_DEBUG_KMS("%s head not reset to zero "
378 "ctl %08x head %08x tail %08x start %08x\n",
379 ring->name,
380 I915_READ_CTL(ring),
381 I915_READ_HEAD(ring),
382 I915_READ_TAIL(ring),
383 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800384
Daniel Vetter570ef602010-08-02 17:06:23 +0200385 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800386
Chris Wilson6fd0d562010-12-05 20:42:33 +0000387 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
388 DRM_ERROR("failed to set %s head to zero "
389 "ctl %08x head %08x tail %08x start %08x\n",
390 ring->name,
391 I915_READ_CTL(ring),
392 I915_READ_HEAD(ring),
393 I915_READ_TAIL(ring),
394 I915_READ_START(ring));
395 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700396 }
397
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200398 /* Initialize the ring. This must happen _after_ we've cleared the ring
399 * registers with the above sequence (the readback of the HEAD registers
400 * also enforces ordering), otherwise the hw might lose the new ring
401 * register values. */
402 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200403 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000404 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000405 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800406
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800407 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400408 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
409 I915_READ_START(ring) == obj->gtt_offset &&
410 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000411 DRM_ERROR("%s initialization failed "
412 "ctl %08x head %08x tail %08x start %08x\n",
413 ring->name,
414 I915_READ_CTL(ring),
415 I915_READ_HEAD(ring),
416 I915_READ_TAIL(ring),
417 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200418 ret = -EIO;
419 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800420 }
421
Chris Wilson78501ea2010-10-27 12:18:21 +0100422 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
423 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800424 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000425 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200426 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000427 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100428 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800429 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000430
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200431out:
432 if (HAS_FORCE_WAKE(dev))
433 gen6_gt_force_wake_put(dev_priv);
434
435 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700436}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437
Chris Wilsonc6df5412010-12-15 09:56:50 +0000438static int
439init_pipe_control(struct intel_ring_buffer *ring)
440{
441 struct pipe_control *pc;
442 struct drm_i915_gem_object *obj;
443 int ret;
444
445 if (ring->private)
446 return 0;
447
448 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
449 if (!pc)
450 return -ENOMEM;
451
452 obj = i915_gem_alloc_object(ring->dev, 4096);
453 if (obj == NULL) {
454 DRM_ERROR("Failed to allocate seqno page\n");
455 ret = -ENOMEM;
456 goto err;
457 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100458
459 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000460
Chris Wilson86a1ee22012-08-11 15:41:04 +0100461 ret = i915_gem_object_pin(obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000462 if (ret)
463 goto err_unref;
464
465 pc->gtt_offset = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100466 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000467 if (pc->cpu_page == NULL)
468 goto err_unpin;
469
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200470 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
471 ring->name, pc->gtt_offset);
472
Chris Wilsonc6df5412010-12-15 09:56:50 +0000473 pc->obj = obj;
474 ring->private = pc;
475 return 0;
476
477err_unpin:
478 i915_gem_object_unpin(obj);
479err_unref:
480 drm_gem_object_unreference(&obj->base);
481err:
482 kfree(pc);
483 return ret;
484}
485
486static void
487cleanup_pipe_control(struct intel_ring_buffer *ring)
488{
489 struct pipe_control *pc = ring->private;
490 struct drm_i915_gem_object *obj;
491
492 if (!ring->private)
493 return;
494
495 obj = pc->obj;
Chris Wilson9da3da62012-06-01 15:20:22 +0100496
497 kunmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000498 i915_gem_object_unpin(obj);
499 drm_gem_object_unreference(&obj->base);
500
501 kfree(pc);
502 ring->private = NULL;
503}
504
Chris Wilson78501ea2010-10-27 12:18:21 +0100505static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800506{
Chris Wilson78501ea2010-10-27 12:18:21 +0100507 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000508 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100509 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800510
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000511 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200512 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000513
514 /* We need to disable the AsyncFlip performance optimisations in order
515 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
516 * programmed to '1' on all products.
517 */
518 if (INTEL_INFO(dev)->gen >= 6)
519 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
520
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000521 /* Required for the hardware to program scanline values for waiting */
522 if (INTEL_INFO(dev)->gen == 6)
523 I915_WRITE(GFX_MODE,
524 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
525
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000526 if (IS_GEN7(dev))
527 I915_WRITE(GFX_MODE_GEN7,
528 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
529 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100530
Jesse Barnes8d315282011-10-16 10:23:31 +0200531 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000532 ret = init_pipe_control(ring);
533 if (ret)
534 return ret;
535 }
536
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200537 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700538 /* From the Sandybridge PRM, volume 1 part 3, page 24:
539 * "If this bit is set, STCunit will have LRA as replacement
540 * policy. [...] This bit must be reset. LRA replacement
541 * policy is not supported."
542 */
543 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200544 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700545
546 /* This is not explicitly set for GEN6, so read the register.
547 * see intel_ring_mi_set_context() for why we care.
548 * TODO: consider explicitly setting the bit for GEN5
549 */
550 ring->itlb_before_ctx_switch =
551 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800552 }
553
Daniel Vetter6b26c862012-04-24 14:04:12 +0200554 if (INTEL_INFO(dev)->gen >= 6)
555 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000556
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700557 if (HAS_L3_GPU_CACHE(dev))
Ben Widawsky15b9f802012-05-25 16:56:23 -0700558 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
559
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800560 return ret;
561}
562
Chris Wilsonc6df5412010-12-15 09:56:50 +0000563static void render_ring_cleanup(struct intel_ring_buffer *ring)
564{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100565 struct drm_device *dev = ring->dev;
566
Chris Wilsonc6df5412010-12-15 09:56:50 +0000567 if (!ring->private)
568 return;
569
Daniel Vetterb45305f2012-12-17 16:21:27 +0100570 if (HAS_BROKEN_CS_TLB(dev))
571 drm_gem_object_unreference(to_gem_object(ring->private));
572
Chris Wilsonc6df5412010-12-15 09:56:50 +0000573 cleanup_pipe_control(ring);
574}
575
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000576static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700577update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000578 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000579{
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000580 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700581 intel_ring_emit(ring, mmio_offset);
Chris Wilson9d7730912012-11-27 16:22:52 +0000582 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000583}
584
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700585/**
586 * gen6_add_request - Update the semaphore mailbox registers
587 *
588 * @ring - ring that is adding a request
589 * @seqno - return seqno stuck into the ring
590 *
591 * Update the mailbox registers in the *other* rings with the current seqno.
592 * This acts like a signal in the canonical semaphore.
593 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000594static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000595gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000596{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700597 u32 mbox1_reg;
598 u32 mbox2_reg;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000599 int ret;
600
601 ret = intel_ring_begin(ring, 10);
602 if (ret)
603 return ret;
604
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700605 mbox1_reg = ring->signal_mbox[0];
606 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000607
Chris Wilson9d7730912012-11-27 16:22:52 +0000608 update_mboxes(ring, mbox1_reg);
609 update_mboxes(ring, mbox2_reg);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000610 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
611 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000612 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000613 intel_ring_emit(ring, MI_USER_INTERRUPT);
614 intel_ring_advance(ring);
615
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000616 return 0;
617}
618
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200619static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
620 u32 seqno)
621{
622 struct drm_i915_private *dev_priv = dev->dev_private;
623 return dev_priv->last_seqno < seqno;
624}
625
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700626/**
627 * intel_ring_sync - sync the waiter to the signaller on seqno
628 *
629 * @waiter - ring that is waiting
630 * @signaller - ring which has, or will signal
631 * @seqno - seqno which the waiter will block on
632 */
633static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200634gen6_ring_sync(struct intel_ring_buffer *waiter,
635 struct intel_ring_buffer *signaller,
636 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000637{
638 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700639 u32 dw1 = MI_SEMAPHORE_MBOX |
640 MI_SEMAPHORE_COMPARE |
641 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000642
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700643 /* Throughout all of the GEM code, seqno passed implies our current
644 * seqno is >= the last seqno executed. However for hardware the
645 * comparison is strictly greater than.
646 */
647 seqno -= 1;
648
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200649 WARN_ON(signaller->semaphore_register[waiter->id] ==
650 MI_SEMAPHORE_SYNC_INVALID);
651
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700652 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000653 if (ret)
654 return ret;
655
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200656 /* If seqno wrap happened, omit the wait with no-ops */
657 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
658 intel_ring_emit(waiter,
659 dw1 |
660 signaller->semaphore_register[waiter->id]);
661 intel_ring_emit(waiter, seqno);
662 intel_ring_emit(waiter, 0);
663 intel_ring_emit(waiter, MI_NOOP);
664 } else {
665 intel_ring_emit(waiter, MI_NOOP);
666 intel_ring_emit(waiter, MI_NOOP);
667 intel_ring_emit(waiter, MI_NOOP);
668 intel_ring_emit(waiter, MI_NOOP);
669 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700670 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000671
672 return 0;
673}
674
Chris Wilsonc6df5412010-12-15 09:56:50 +0000675#define PIPE_CONTROL_FLUSH(ring__, addr__) \
676do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200677 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
678 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000679 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
680 intel_ring_emit(ring__, 0); \
681 intel_ring_emit(ring__, 0); \
682} while (0)
683
684static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000685pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000686{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000687 struct pipe_control *pc = ring->private;
688 u32 scratch_addr = pc->gtt_offset + 128;
689 int ret;
690
691 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
692 * incoherent with writes to memory, i.e. completely fubar,
693 * so we need to use PIPE_NOTIFY instead.
694 *
695 * However, we also need to workaround the qword write
696 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
697 * memory before requesting an interrupt.
698 */
699 ret = intel_ring_begin(ring, 32);
700 if (ret)
701 return ret;
702
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200703 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200704 PIPE_CONTROL_WRITE_FLUSH |
705 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000707 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708 intel_ring_emit(ring, 0);
709 PIPE_CONTROL_FLUSH(ring, scratch_addr);
710 scratch_addr += 128; /* write to separate cachelines */
711 PIPE_CONTROL_FLUSH(ring, scratch_addr);
712 scratch_addr += 128;
713 PIPE_CONTROL_FLUSH(ring, scratch_addr);
714 scratch_addr += 128;
715 PIPE_CONTROL_FLUSH(ring, scratch_addr);
716 scratch_addr += 128;
717 PIPE_CONTROL_FLUSH(ring, scratch_addr);
718 scratch_addr += 128;
719 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000720
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200721 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200722 PIPE_CONTROL_WRITE_FLUSH |
723 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000724 PIPE_CONTROL_NOTIFY);
725 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000726 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000727 intel_ring_emit(ring, 0);
728 intel_ring_advance(ring);
729
Chris Wilsonc6df5412010-12-15 09:56:50 +0000730 return 0;
731}
732
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800733static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100734gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100735{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100736 /* Workaround to force correct ordering between irq and seqno writes on
737 * ivb (and maybe also on snb) by reading from a CS register (like
738 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100739 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100740 intel_ring_get_active_head(ring);
741 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
742}
743
744static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100745ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800746{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000747 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
748}
749
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200750static void
751ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
752{
753 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
754}
755
Chris Wilsonc6df5412010-12-15 09:56:50 +0000756static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100757pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000758{
759 struct pipe_control *pc = ring->private;
760 return pc->cpu_page[0];
761}
762
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200763static void
764pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
765{
766 struct pipe_control *pc = ring->private;
767 pc->cpu_page[0] = seqno;
768}
769
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000770static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200771gen5_ring_get_irq(struct intel_ring_buffer *ring)
772{
773 struct drm_device *dev = ring->dev;
774 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100775 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200776
777 if (!dev->irq_enabled)
778 return false;
779
Chris Wilson7338aef2012-04-24 21:48:47 +0100780 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200781 if (ring->irq_refcount++ == 0) {
782 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
783 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
784 POSTING_READ(GTIMR);
785 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100786 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200787
788 return true;
789}
790
791static void
792gen5_ring_put_irq(struct intel_ring_buffer *ring)
793{
794 struct drm_device *dev = ring->dev;
795 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100796 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200797
Chris Wilson7338aef2012-04-24 21:48:47 +0100798 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200799 if (--ring->irq_refcount == 0) {
800 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
801 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
802 POSTING_READ(GTIMR);
803 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100804 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200805}
806
807static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200808i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700809{
Chris Wilson78501ea2010-10-27 12:18:21 +0100810 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000811 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100812 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700813
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000814 if (!dev->irq_enabled)
815 return false;
816
Chris Wilson7338aef2012-04-24 21:48:47 +0100817 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200818 if (ring->irq_refcount++ == 0) {
819 dev_priv->irq_mask &= ~ring->irq_enable_mask;
820 I915_WRITE(IMR, dev_priv->irq_mask);
821 POSTING_READ(IMR);
822 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100823 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000824
825 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700826}
827
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800828static void
Daniel Vettere3670312012-04-11 22:12:53 +0200829i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700830{
Chris Wilson78501ea2010-10-27 12:18:21 +0100831 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000832 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100833 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700834
Chris Wilson7338aef2012-04-24 21:48:47 +0100835 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200836 if (--ring->irq_refcount == 0) {
837 dev_priv->irq_mask |= ring->irq_enable_mask;
838 I915_WRITE(IMR, dev_priv->irq_mask);
839 POSTING_READ(IMR);
840 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100841 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700842}
843
Chris Wilsonc2798b12012-04-22 21:13:57 +0100844static bool
845i8xx_ring_get_irq(struct intel_ring_buffer *ring)
846{
847 struct drm_device *dev = ring->dev;
848 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100849 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100850
851 if (!dev->irq_enabled)
852 return false;
853
Chris Wilson7338aef2012-04-24 21:48:47 +0100854 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100855 if (ring->irq_refcount++ == 0) {
856 dev_priv->irq_mask &= ~ring->irq_enable_mask;
857 I915_WRITE16(IMR, dev_priv->irq_mask);
858 POSTING_READ16(IMR);
859 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100860 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100861
862 return true;
863}
864
865static void
866i8xx_ring_put_irq(struct intel_ring_buffer *ring)
867{
868 struct drm_device *dev = ring->dev;
869 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100870 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100871
Chris Wilson7338aef2012-04-24 21:48:47 +0100872 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100873 if (--ring->irq_refcount == 0) {
874 dev_priv->irq_mask |= ring->irq_enable_mask;
875 I915_WRITE16(IMR, dev_priv->irq_mask);
876 POSTING_READ16(IMR);
877 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100878 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100879}
880
Chris Wilson78501ea2010-10-27 12:18:21 +0100881void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800882{
Eric Anholt45930102011-05-06 17:12:35 -0700883 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100884 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700885 u32 mmio = 0;
886
887 /* The ring status page addresses are no longer next to the rest of
888 * the ring registers as of gen7.
889 */
890 if (IS_GEN7(dev)) {
891 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100892 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700893 mmio = RENDER_HWS_PGA_GEN7;
894 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100895 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700896 mmio = BLT_HWS_PGA_GEN7;
897 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100898 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700899 mmio = BSD_HWS_PGA_GEN7;
900 break;
901 }
902 } else if (IS_GEN6(ring->dev)) {
903 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
904 } else {
905 mmio = RING_HWS_PGA(ring->mmio_base);
906 }
907
Chris Wilson78501ea2010-10-27 12:18:21 +0100908 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
909 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800910}
911
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000912static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100913bsd_ring_flush(struct intel_ring_buffer *ring,
914 u32 invalidate_domains,
915 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800916{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000917 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000918
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000919 ret = intel_ring_begin(ring, 2);
920 if (ret)
921 return ret;
922
923 intel_ring_emit(ring, MI_FLUSH);
924 intel_ring_emit(ring, MI_NOOP);
925 intel_ring_advance(ring);
926 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800927}
928
Chris Wilson3cce4692010-10-27 16:11:02 +0100929static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000930i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800931{
Chris Wilson3cce4692010-10-27 16:11:02 +0100932 int ret;
933
934 ret = intel_ring_begin(ring, 4);
935 if (ret)
936 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100937
Chris Wilson3cce4692010-10-27 16:11:02 +0100938 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
939 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000940 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson3cce4692010-10-27 16:11:02 +0100941 intel_ring_emit(ring, MI_USER_INTERRUPT);
942 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800943
Chris Wilson3cce4692010-10-27 16:11:02 +0100944 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800945}
946
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000947static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700948gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000949{
950 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000951 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100952 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000953
954 if (!dev->irq_enabled)
955 return false;
956
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100957 /* It looks like we need to prevent the gt from suspending while waiting
958 * for an notifiy irq, otherwise irqs seem to get lost on at least the
959 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100960 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100961
Chris Wilson7338aef2012-04-24 21:48:47 +0100962 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000963 if (ring->irq_refcount++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700964 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700965 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
966 GEN6_RENDER_L3_PARITY_ERROR));
967 else
968 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200969 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
970 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
971 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +0000972 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100973 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +0000974
975 return true;
976}
977
978static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700979gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000980{
981 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000982 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100983 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000984
Chris Wilson7338aef2012-04-24 21:48:47 +0100985 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000986 if (--ring->irq_refcount == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700987 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700988 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
989 else
990 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200991 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
992 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
993 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000994 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100995 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100996
Daniel Vetter99ffa162012-01-25 14:04:00 +0100997 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000998}
999
Zou Nan haid1b851f2010-05-21 09:08:57 +08001000static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001001i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1002 u32 offset, u32 length,
1003 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001004{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001005 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001006
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001007 ret = intel_ring_begin(ring, 2);
1008 if (ret)
1009 return ret;
1010
Chris Wilson78501ea2010-10-27 12:18:21 +01001011 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001012 MI_BATCH_BUFFER_START |
1013 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001014 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001015 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001016 intel_ring_advance(ring);
1017
Zou Nan haid1b851f2010-05-21 09:08:57 +08001018 return 0;
1019}
1020
Daniel Vetterb45305f2012-12-17 16:21:27 +01001021/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1022#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001023static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001024i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001025 u32 offset, u32 len,
1026 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001027{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001028 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001029
Daniel Vetterb45305f2012-12-17 16:21:27 +01001030 if (flags & I915_DISPATCH_PINNED) {
1031 ret = intel_ring_begin(ring, 4);
1032 if (ret)
1033 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001034
Daniel Vetterb45305f2012-12-17 16:21:27 +01001035 intel_ring_emit(ring, MI_BATCH_BUFFER);
1036 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1037 intel_ring_emit(ring, offset + len - 8);
1038 intel_ring_emit(ring, MI_NOOP);
1039 intel_ring_advance(ring);
1040 } else {
1041 struct drm_i915_gem_object *obj = ring->private;
1042 u32 cs_offset = obj->gtt_offset;
1043
1044 if (len > I830_BATCH_LIMIT)
1045 return -ENOSPC;
1046
1047 ret = intel_ring_begin(ring, 9+3);
1048 if (ret)
1049 return ret;
1050 /* Blit the batch (which has now all relocs applied) to the stable batch
1051 * scratch bo area (so that the CS never stumbles over its tlb
1052 * invalidation bug) ... */
1053 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1054 XY_SRC_COPY_BLT_WRITE_ALPHA |
1055 XY_SRC_COPY_BLT_WRITE_RGB);
1056 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1057 intel_ring_emit(ring, 0);
1058 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1059 intel_ring_emit(ring, cs_offset);
1060 intel_ring_emit(ring, 0);
1061 intel_ring_emit(ring, 4096);
1062 intel_ring_emit(ring, offset);
1063 intel_ring_emit(ring, MI_FLUSH);
1064
1065 /* ... and execute it. */
1066 intel_ring_emit(ring, MI_BATCH_BUFFER);
1067 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1068 intel_ring_emit(ring, cs_offset + len - 8);
1069 intel_ring_advance(ring);
1070 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001071
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001072 return 0;
1073}
1074
1075static int
1076i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001077 u32 offset, u32 len,
1078 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001079{
1080 int ret;
1081
1082 ret = intel_ring_begin(ring, 2);
1083 if (ret)
1084 return ret;
1085
Chris Wilson65f56872012-04-17 16:38:12 +01001086 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001087 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001088 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001089
Eric Anholt62fdfea2010-05-21 13:26:39 -07001090 return 0;
1091}
1092
Chris Wilson78501ea2010-10-27 12:18:21 +01001093static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001094{
Chris Wilson05394f32010-11-08 19:18:58 +00001095 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001096
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001097 obj = ring->status_page.obj;
1098 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001099 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001100
Chris Wilson9da3da62012-06-01 15:20:22 +01001101 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001102 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001103 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001104 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001105}
1106
Chris Wilson78501ea2010-10-27 12:18:21 +01001107static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001108{
Chris Wilson78501ea2010-10-27 12:18:21 +01001109 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001110 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001111 int ret;
1112
Eric Anholt62fdfea2010-05-21 13:26:39 -07001113 obj = i915_gem_alloc_object(dev, 4096);
1114 if (obj == NULL) {
1115 DRM_ERROR("Failed to allocate status page\n");
1116 ret = -ENOMEM;
1117 goto err;
1118 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001119
1120 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001121
Chris Wilson86a1ee22012-08-11 15:41:04 +01001122 ret = i915_gem_object_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001123 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001124 goto err_unref;
1125 }
1126
Chris Wilson05394f32010-11-08 19:18:58 +00001127 ring->status_page.gfx_addr = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +01001128 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001129 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001130 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001131 goto err_unpin;
1132 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001133 ring->status_page.obj = obj;
1134 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001135
Chris Wilson78501ea2010-10-27 12:18:21 +01001136 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001137 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1138 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001139
1140 return 0;
1141
1142err_unpin:
1143 i915_gem_object_unpin(obj);
1144err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001145 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001146err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001147 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001148}
1149
Chris Wilson6b8294a2012-11-16 11:43:20 +00001150static int init_phys_hws_pga(struct intel_ring_buffer *ring)
1151{
1152 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1153 u32 addr;
1154
1155 if (!dev_priv->status_page_dmah) {
1156 dev_priv->status_page_dmah =
1157 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1158 if (!dev_priv->status_page_dmah)
1159 return -ENOMEM;
1160 }
1161
1162 addr = dev_priv->status_page_dmah->busaddr;
1163 if (INTEL_INFO(ring->dev)->gen >= 4)
1164 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
1165 I915_WRITE(HWS_PGA, addr);
1166
1167 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1168 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1169
1170 return 0;
1171}
1172
Ben Widawskyc43b5632012-04-16 14:07:40 -07001173static int intel_init_ring_buffer(struct drm_device *dev,
1174 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001175{
Chris Wilson05394f32010-11-08 19:18:58 +00001176 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001177 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001178 int ret;
1179
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001180 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001181 INIT_LIST_HEAD(&ring->active_list);
1182 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001183 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001184 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001185
Chris Wilsonb259f672011-03-29 13:19:09 +01001186 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001187
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001188 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001189 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001190 if (ret)
1191 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001192 } else {
1193 BUG_ON(ring->id != RCS);
1194 ret = init_phys_hws_pga(ring);
1195 if (ret)
1196 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001197 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001198
Chris Wilsonebc052e2012-11-15 11:32:28 +00001199 obj = NULL;
1200 if (!HAS_LLC(dev))
1201 obj = i915_gem_object_create_stolen(dev, ring->size);
1202 if (obj == NULL)
1203 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001204 if (obj == NULL) {
1205 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001206 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001207 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001208 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001209
Chris Wilson05394f32010-11-08 19:18:58 +00001210 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001211
Chris Wilson86a1ee22012-08-11 15:41:04 +01001212 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001213 if (ret)
1214 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001215
Chris Wilson3eef8912012-06-04 17:05:40 +01001216 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1217 if (ret)
1218 goto err_unpin;
1219
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001220 ring->virtual_start =
Ben Widawskydabb7a92013-01-17 12:45:16 -08001221 ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001222 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001223 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001224 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001225 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001226 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001227 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001228
Chris Wilson78501ea2010-10-27 12:18:21 +01001229 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001230 if (ret)
1231 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001232
Chris Wilson55249ba2010-12-22 14:04:47 +00001233 /* Workaround an erratum on the i830 which causes a hang if
1234 * the TAIL pointer points to within the last 2 cachelines
1235 * of the buffer.
1236 */
1237 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001238 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001239 ring->effective_size -= 128;
1240
Chris Wilsonc584fe42010-10-29 18:15:52 +01001241 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001242
1243err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001244 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001245err_unpin:
1246 i915_gem_object_unpin(obj);
1247err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001248 drm_gem_object_unreference(&obj->base);
1249 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001250err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001251 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001252 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001253}
1254
Chris Wilson78501ea2010-10-27 12:18:21 +01001255void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001256{
Chris Wilson33626e62010-10-29 16:18:36 +01001257 struct drm_i915_private *dev_priv;
1258 int ret;
1259
Chris Wilson05394f32010-11-08 19:18:58 +00001260 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001261 return;
1262
Chris Wilson33626e62010-10-29 16:18:36 +01001263 /* Disable the ring buffer. The ring must be idle at this point */
1264 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001265 ret = intel_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001266 if (ret)
1267 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1268 ring->name, ret);
1269
Chris Wilson33626e62010-10-29 16:18:36 +01001270 I915_WRITE_CTL(ring, 0);
1271
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001272 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001273
Chris Wilson05394f32010-11-08 19:18:58 +00001274 i915_gem_object_unpin(ring->obj);
1275 drm_gem_object_unreference(&ring->obj->base);
1276 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001277
Zou Nan hai8d192152010-11-02 16:31:01 +08001278 if (ring->cleanup)
1279 ring->cleanup(ring);
1280
Chris Wilson78501ea2010-10-27 12:18:21 +01001281 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001282}
1283
Chris Wilsona71d8d92012-02-15 11:25:36 +00001284static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1285{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001286 int ret;
1287
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001288 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001289 if (!ret)
1290 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001291
1292 return ret;
1293}
1294
1295static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1296{
1297 struct drm_i915_gem_request *request;
1298 u32 seqno = 0;
1299 int ret;
1300
1301 i915_gem_retire_requests_ring(ring);
1302
1303 if (ring->last_retired_head != -1) {
1304 ring->head = ring->last_retired_head;
1305 ring->last_retired_head = -1;
1306 ring->space = ring_space(ring);
1307 if (ring->space >= n)
1308 return 0;
1309 }
1310
1311 list_for_each_entry(request, &ring->request_list, list) {
1312 int space;
1313
1314 if (request->tail == -1)
1315 continue;
1316
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001317 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001318 if (space < 0)
1319 space += ring->size;
1320 if (space >= n) {
1321 seqno = request->seqno;
1322 break;
1323 }
1324
1325 /* Consume this request in case we need more space than
1326 * is available and so need to prevent a race between
1327 * updating last_retired_head and direct reads of
1328 * I915_RING_HEAD. It also provides a nice sanity check.
1329 */
1330 request->tail = -1;
1331 }
1332
1333 if (seqno == 0)
1334 return -ENOSPC;
1335
1336 ret = intel_ring_wait_seqno(ring, seqno);
1337 if (ret)
1338 return ret;
1339
1340 if (WARN_ON(ring->last_retired_head == -1))
1341 return -ENOSPC;
1342
1343 ring->head = ring->last_retired_head;
1344 ring->last_retired_head = -1;
1345 ring->space = ring_space(ring);
1346 if (WARN_ON(ring->space < n))
1347 return -ENOSPC;
1348
1349 return 0;
1350}
1351
Chris Wilson3e960502012-11-27 16:22:54 +00001352static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001353{
Chris Wilson78501ea2010-10-27 12:18:21 +01001354 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001355 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001356 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001357 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001358
Chris Wilsona71d8d92012-02-15 11:25:36 +00001359 ret = intel_ring_wait_request(ring, n);
1360 if (ret != -ENOSPC)
1361 return ret;
1362
Chris Wilsondb53a302011-02-03 11:57:46 +00001363 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001364 /* With GEM the hangcheck timer should kick us out of the loop,
1365 * leaving it early runs the risk of corrupting GEM state (due
1366 * to running on almost untested codepaths). But on resume
1367 * timers don't work yet, so prevent a complete hang in that
1368 * case by choosing an insanely large timeout. */
1369 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001370
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001371 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001372 ring->head = I915_READ_HEAD(ring);
1373 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001374 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001375 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001376 return 0;
1377 }
1378
1379 if (dev->primary->master) {
1380 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1381 if (master_priv->sarea_priv)
1382 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1383 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001384
Chris Wilsone60a0b12010-10-13 10:09:14 +01001385 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001386
Daniel Vetter33196de2012-11-14 17:14:05 +01001387 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1388 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001389 if (ret)
1390 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001391 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001392 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001393 return -EBUSY;
1394}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001395
Chris Wilson3e960502012-11-27 16:22:54 +00001396static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1397{
1398 uint32_t __iomem *virt;
1399 int rem = ring->size - ring->tail;
1400
1401 if (ring->space < rem) {
1402 int ret = ring_wait_for_space(ring, rem);
1403 if (ret)
1404 return ret;
1405 }
1406
1407 virt = ring->virtual_start + ring->tail;
1408 rem /= 4;
1409 while (rem--)
1410 iowrite32(MI_NOOP, virt++);
1411
1412 ring->tail = 0;
1413 ring->space = ring_space(ring);
1414
1415 return 0;
1416}
1417
1418int intel_ring_idle(struct intel_ring_buffer *ring)
1419{
1420 u32 seqno;
1421 int ret;
1422
1423 /* We need to add any requests required to flush the objects and ring */
1424 if (ring->outstanding_lazy_request) {
1425 ret = i915_add_request(ring, NULL, NULL);
1426 if (ret)
1427 return ret;
1428 }
1429
1430 /* Wait upon the last request to be completed */
1431 if (list_empty(&ring->request_list))
1432 return 0;
1433
1434 seqno = list_entry(ring->request_list.prev,
1435 struct drm_i915_gem_request,
1436 list)->seqno;
1437
1438 return i915_wait_seqno(ring, seqno);
1439}
1440
Chris Wilson9d7730912012-11-27 16:22:52 +00001441static int
1442intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1443{
1444 if (ring->outstanding_lazy_request)
1445 return 0;
1446
1447 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
1448}
1449
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001450static int __intel_ring_begin(struct intel_ring_buffer *ring,
1451 int bytes)
1452{
1453 int ret;
1454
1455 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1456 ret = intel_wrap_ring_buffer(ring);
1457 if (unlikely(ret))
1458 return ret;
1459 }
1460
1461 if (unlikely(ring->space < bytes)) {
1462 ret = ring_wait_for_space(ring, bytes);
1463 if (unlikely(ret))
1464 return ret;
1465 }
1466
1467 ring->space -= bytes;
1468 return 0;
1469}
1470
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001471int intel_ring_begin(struct intel_ring_buffer *ring,
1472 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001473{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001474 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001475 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001476
Daniel Vetter33196de2012-11-14 17:14:05 +01001477 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1478 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001479 if (ret)
1480 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001481
Chris Wilson9d7730912012-11-27 16:22:52 +00001482 /* Preallocate the olr before touching the ring */
1483 ret = intel_ring_alloc_seqno(ring);
1484 if (ret)
1485 return ret;
1486
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001487 return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001488}
1489
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001490void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001491{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001492 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001493
1494 BUG_ON(ring->outstanding_lazy_request);
1495
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001496 if (INTEL_INFO(ring->dev)->gen >= 6) {
1497 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1498 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001499 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001500
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001501 ring->set_seqno(ring, seqno);
Chris Wilson549f7362010-10-19 11:19:32 +01001502}
1503
Zou Nan haid1b851f2010-05-21 09:08:57 +08001504void intel_ring_advance(struct intel_ring_buffer *ring)
1505{
Chris Wilson549f7362010-10-19 11:19:32 +01001506 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001507
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001508 ring->tail &= ring->size - 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01001509 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001510 return;
1511 ring->write_tail(ring, ring->tail);
1512}
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001513
Akshay Joshi0206e352011-08-16 15:34:10 -04001514
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001515static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1516 u32 value)
Akshay Joshi0206e352011-08-16 15:34:10 -04001517{
1518 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1519
1520 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001521
Chris Wilson12f55812012-07-05 17:14:01 +01001522 /* Disable notification that the ring is IDLE. The GT
1523 * will then assume that it is busy and bring it out of rc6.
1524 */
1525 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1526 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1527
1528 /* Clear the context id. Here be magic! */
1529 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1530
1531 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001532 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001533 GEN6_BSD_SLEEP_INDICATOR) == 0,
1534 50))
1535 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001536
Chris Wilson12f55812012-07-05 17:14:01 +01001537 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001538 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001539 POSTING_READ(RING_TAIL(ring->mmio_base));
1540
1541 /* Let the ring send IDLE messages to the GT again,
1542 * and so let it sleep to conserve power when idle.
1543 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001544 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001545 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001546}
1547
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001548static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001549 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001550{
Chris Wilson71a77e02011-02-02 12:13:49 +00001551 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001552 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001553
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001554 ret = intel_ring_begin(ring, 4);
1555 if (ret)
1556 return ret;
1557
Chris Wilson71a77e02011-02-02 12:13:49 +00001558 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001559 /*
1560 * Bspec vol 1c.5 - video engine command streamer:
1561 * "If ENABLED, all TLBs will be invalidated once the flush
1562 * operation is complete. This bit is only valid when the
1563 * Post-Sync Operation field is a value of 1h or 3h."
1564 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001565 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001566 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1567 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001568 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001569 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001570 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001571 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001572 intel_ring_advance(ring);
1573 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001574}
1575
1576static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001577hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1578 u32 offset, u32 len,
1579 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001580{
Akshay Joshi0206e352011-08-16 15:34:10 -04001581 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001582
Akshay Joshi0206e352011-08-16 15:34:10 -04001583 ret = intel_ring_begin(ring, 2);
1584 if (ret)
1585 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001586
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001587 intel_ring_emit(ring,
1588 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1589 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1590 /* bit0-7 is the length on GEN6+ */
1591 intel_ring_emit(ring, offset);
1592 intel_ring_advance(ring);
1593
1594 return 0;
1595}
1596
1597static int
1598gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1599 u32 offset, u32 len,
1600 unsigned flags)
1601{
1602 int ret;
1603
1604 ret = intel_ring_begin(ring, 2);
1605 if (ret)
1606 return ret;
1607
1608 intel_ring_emit(ring,
1609 MI_BATCH_BUFFER_START |
1610 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001611 /* bit0-7 is the length on GEN6+ */
1612 intel_ring_emit(ring, offset);
1613 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001614
Akshay Joshi0206e352011-08-16 15:34:10 -04001615 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001616}
1617
Chris Wilson549f7362010-10-19 11:19:32 +01001618/* Blitter support (SandyBridge+) */
1619
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001620static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001621 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001622{
Chris Wilson71a77e02011-02-02 12:13:49 +00001623 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001624 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001625
Daniel Vetter6a233c72011-12-14 13:57:07 +01001626 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001627 if (ret)
1628 return ret;
1629
Chris Wilson71a77e02011-02-02 12:13:49 +00001630 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001631 /*
1632 * Bspec vol 1c.3 - blitter engine command streamer:
1633 * "If ENABLED, all TLBs will be invalidated once the flush
1634 * operation is complete. This bit is only valid when the
1635 * Post-Sync Operation field is a value of 1h or 3h."
1636 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001637 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001638 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001639 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001640 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001641 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001642 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001643 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001644 intel_ring_advance(ring);
1645 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001646}
1647
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001648int intel_init_render_ring_buffer(struct drm_device *dev)
1649{
1650 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001651 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001652
Daniel Vetter59465b52012-04-11 22:12:48 +02001653 ring->name = "render ring";
1654 ring->id = RCS;
1655 ring->mmio_base = RENDER_RING_BASE;
1656
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001657 if (INTEL_INFO(dev)->gen >= 6) {
1658 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001659 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001660 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001661 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001662 ring->irq_get = gen6_ring_get_irq;
1663 ring->irq_put = gen6_ring_put_irq;
Daniel Vetter6a848cc2012-04-11 22:12:46 +02001664 ring->irq_enable_mask = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001665 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001666 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001667 ring->sync_to = gen6_ring_sync;
Daniel Vetter59465b52012-04-11 22:12:48 +02001668 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1669 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1670 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1671 ring->signal_mbox[0] = GEN6_VRSYNC;
1672 ring->signal_mbox[1] = GEN6_BRSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001673 } else if (IS_GEN5(dev)) {
1674 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001675 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001676 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001677 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001678 ring->irq_get = gen5_ring_get_irq;
1679 ring->irq_put = gen5_ring_put_irq;
Daniel Vettere3670312012-04-11 22:12:53 +02001680 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
Daniel Vetter59465b52012-04-11 22:12:48 +02001681 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001682 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001683 if (INTEL_INFO(dev)->gen < 4)
1684 ring->flush = gen2_render_ring_flush;
1685 else
1686 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001687 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001688 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001689 if (IS_GEN2(dev)) {
1690 ring->irq_get = i8xx_ring_get_irq;
1691 ring->irq_put = i8xx_ring_put_irq;
1692 } else {
1693 ring->irq_get = i9xx_ring_get_irq;
1694 ring->irq_put = i9xx_ring_put_irq;
1695 }
Daniel Vettere3670312012-04-11 22:12:53 +02001696 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001697 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001698 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001699 if (IS_HASWELL(dev))
1700 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1701 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001702 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1703 else if (INTEL_INFO(dev)->gen >= 4)
1704 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1705 else if (IS_I830(dev) || IS_845G(dev))
1706 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1707 else
1708 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001709 ring->init = init_render_ring;
1710 ring->cleanup = render_ring_cleanup;
1711
Daniel Vetterb45305f2012-12-17 16:21:27 +01001712 /* Workaround batchbuffer to combat CS tlb bug. */
1713 if (HAS_BROKEN_CS_TLB(dev)) {
1714 struct drm_i915_gem_object *obj;
1715 int ret;
1716
1717 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1718 if (obj == NULL) {
1719 DRM_ERROR("Failed to allocate batch bo\n");
1720 return -ENOMEM;
1721 }
1722
1723 ret = i915_gem_object_pin(obj, 0, true, false);
1724 if (ret != 0) {
1725 drm_gem_object_unreference(&obj->base);
1726 DRM_ERROR("Failed to ping batch bo\n");
1727 return ret;
1728 }
1729
1730 ring->private = obj;
1731 }
1732
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001733 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001734}
1735
Chris Wilsone8616b62011-01-20 09:57:11 +00001736int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1737{
1738 drm_i915_private_t *dev_priv = dev->dev_private;
1739 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001740 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001741
Daniel Vetter59465b52012-04-11 22:12:48 +02001742 ring->name = "render ring";
1743 ring->id = RCS;
1744 ring->mmio_base = RENDER_RING_BASE;
1745
Chris Wilsone8616b62011-01-20 09:57:11 +00001746 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001747 /* non-kms not supported on gen6+ */
1748 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001749 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001750
1751 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1752 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1753 * the special gen5 functions. */
1754 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001755 if (INTEL_INFO(dev)->gen < 4)
1756 ring->flush = gen2_render_ring_flush;
1757 else
1758 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001759 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001760 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001761 if (IS_GEN2(dev)) {
1762 ring->irq_get = i8xx_ring_get_irq;
1763 ring->irq_put = i8xx_ring_put_irq;
1764 } else {
1765 ring->irq_get = i9xx_ring_get_irq;
1766 ring->irq_put = i9xx_ring_put_irq;
1767 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001768 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001769 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001770 if (INTEL_INFO(dev)->gen >= 4)
1771 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1772 else if (IS_I830(dev) || IS_845G(dev))
1773 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1774 else
1775 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001776 ring->init = init_render_ring;
1777 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001778
1779 ring->dev = dev;
1780 INIT_LIST_HEAD(&ring->active_list);
1781 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001782
1783 ring->size = size;
1784 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001785 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001786 ring->effective_size -= 128;
1787
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001788 ring->virtual_start = ioremap_wc(start, size);
1789 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001790 DRM_ERROR("can not ioremap virtual address for"
1791 " ring buffer\n");
1792 return -ENOMEM;
1793 }
1794
Chris Wilson6b8294a2012-11-16 11:43:20 +00001795 if (!I915_NEED_GFX_HWS(dev)) {
1796 ret = init_phys_hws_pga(ring);
1797 if (ret)
1798 return ret;
1799 }
1800
Chris Wilsone8616b62011-01-20 09:57:11 +00001801 return 0;
1802}
1803
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001804int intel_init_bsd_ring_buffer(struct drm_device *dev)
1805{
1806 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001807 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001808
Daniel Vetter58fa3832012-04-11 22:12:49 +02001809 ring->name = "bsd ring";
1810 ring->id = VCS;
1811
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001812 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001813 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1814 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001815 /* gen6 bsd needs a special wa for tail updates */
1816 if (IS_GEN6(dev))
1817 ring->write_tail = gen6_bsd_ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001818 ring->flush = gen6_ring_flush;
1819 ring->add_request = gen6_add_request;
1820 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001821 ring->set_seqno = ring_set_seqno;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001822 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1823 ring->irq_get = gen6_ring_get_irq;
1824 ring->irq_put = gen6_ring_put_irq;
1825 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001826 ring->sync_to = gen6_ring_sync;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001827 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1828 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1829 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1830 ring->signal_mbox[0] = GEN6_RVSYNC;
1831 ring->signal_mbox[1] = GEN6_BVSYNC;
1832 } else {
1833 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001834 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001835 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001836 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001837 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001838 if (IS_GEN5(dev)) {
Daniel Vettere3670312012-04-11 22:12:53 +02001839 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001840 ring->irq_get = gen5_ring_get_irq;
1841 ring->irq_put = gen5_ring_put_irq;
1842 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001843 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001844 ring->irq_get = i9xx_ring_get_irq;
1845 ring->irq_put = i9xx_ring_put_irq;
1846 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001847 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001848 }
1849 ring->init = init_ring_common;
1850
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001851 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001852}
Chris Wilson549f7362010-10-19 11:19:32 +01001853
1854int intel_init_blt_ring_buffer(struct drm_device *dev)
1855{
1856 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001857 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001858
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001859 ring->name = "blitter ring";
1860 ring->id = BCS;
1861
1862 ring->mmio_base = BLT_RING_BASE;
1863 ring->write_tail = ring_write_tail;
1864 ring->flush = blt_ring_flush;
1865 ring->add_request = gen6_add_request;
1866 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001867 ring->set_seqno = ring_set_seqno;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001868 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1869 ring->irq_get = gen6_ring_get_irq;
1870 ring->irq_put = gen6_ring_put_irq;
1871 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001872 ring->sync_to = gen6_ring_sync;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001873 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1874 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1875 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1876 ring->signal_mbox[0] = GEN6_RBSYNC;
1877 ring->signal_mbox[1] = GEN6_VBSYNC;
1878 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001879
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001880 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001881}
Chris Wilsona7b97612012-07-20 12:41:08 +01001882
1883int
1884intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1885{
1886 int ret;
1887
1888 if (!ring->gpu_caches_dirty)
1889 return 0;
1890
1891 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1892 if (ret)
1893 return ret;
1894
1895 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1896
1897 ring->gpu_caches_dirty = false;
1898 return 0;
1899}
1900
1901int
1902intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1903{
1904 uint32_t flush_domains;
1905 int ret;
1906
1907 flush_domains = 0;
1908 if (ring->gpu_caches_dirty)
1909 flush_domains = I915_GEM_GPU_DOMAINS;
1910
1911 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1912 if (ret)
1913 return ret;
1914
1915 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1916
1917 ring->gpu_caches_dirty = false;
1918 return 0;
1919}