blob: 417de1cb2d468dc3879cc13221a0b797ab90a464 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanbec92042010-02-16 15:19:42 -08003 * Copyright (c) 2004-2010 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
17#include <linux/kernel.h>
18#include <linux/timer.h>
19#include <linux/errno.h>
20#include <linux/ioport.h>
21#include <linux/slab.h>
22#include <linux/vmalloc.h>
23#include <linux/interrupt.h>
24#include <linux/pci.h>
25#include <linux/init.h>
26#include <linux/netdevice.h>
27#include <linux/etherdevice.h>
28#include <linux/skbuff.h>
29#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070030#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080031#include <asm/io.h>
32#include <asm/irq.h>
33#include <linux/delay.h>
34#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070035#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080036#include <linux/time.h>
37#include <linux/ethtool.h>
38#include <linux/mii.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080039#include <linux/if_vlan.h>
David S. Miller08013fa2008-08-15 19:46:01 -070040#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
Michael Chanf2a4f052006-03-23 01:13:12 -080041#define BCM_VLAN 1
42#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080043#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070044#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080046#include <linux/workqueue.h>
47#include <linux/crc32.h>
48#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080049#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070050#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070051#include <linux/log2.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080052
Michael Chan4edd4732009-06-08 18:14:42 -070053#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
54#define BCM_CNIC 1
55#include "cnic_if.h"
56#endif
Michael Chanb6016b72005-05-26 13:03:09 -070057#include "bnx2.h"
58#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070059
Michael Chanb6016b72005-05-26 13:03:09 -070060#define DRV_MODULE_NAME "bnx2"
Michael Chanbec92042010-02-16 15:19:42 -080061#define DRV_MODULE_VERSION "2.0.8"
62#define DRV_MODULE_RELDATE "Feb 15, 2010"
63#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-5.0.0.j6.fw"
Michael Chan078b0732009-08-29 00:02:46 -070064#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-5.0.0.j3.fw"
Michael Chanbec92042010-02-16 15:19:42 -080065#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-5.0.0.j9.fw"
66#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-5.0.0.j10.fw"
67#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-5.0.0.j10.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070068
69#define RUN_AT(x) (jiffies + (x))
70
71/* Time in jiffies before concluding the transmitter is hung. */
72#define TX_TIMEOUT (5*HZ)
73
Andrew Mortonfefa8642008-02-09 23:17:15 -080074static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070075 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
76
77MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070078MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070079MODULE_LICENSE("GPL");
80MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070081MODULE_FIRMWARE(FW_MIPS_FILE_06);
82MODULE_FIRMWARE(FW_RV2P_FILE_06);
83MODULE_FIRMWARE(FW_MIPS_FILE_09);
84MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070085MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070086
87static int disable_msi = 0;
88
89module_param(disable_msi, int, 0);
90MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
91
92typedef enum {
93 BCM5706 = 0,
94 NC370T,
95 NC370I,
96 BCM5706S,
97 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080098 BCM5708,
99 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -0800100 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700101 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700102 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800103 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700104} board_t;
105
106/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800107static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700108 char *name;
109} board_info[] __devinitdata = {
110 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
111 { "HP NC370T Multifunction Gigabit Server Adapter" },
112 { "HP NC370i Multifunction Gigabit Server Adapter" },
113 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
114 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800115 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
116 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800117 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700118 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700119 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800120 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700121 };
122
Michael Chan7bb0a042008-07-14 22:37:47 -0700123static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
125 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
126 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
127 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
128 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
129 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800130 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
131 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700132 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
133 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
134 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
135 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800136 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
137 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800138 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
139 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700140 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
141 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700142 { PCI_VENDOR_ID_BROADCOM, 0x163b,
143 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800144 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800145 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700146 { 0, }
147};
148
Michael Chan0ced9d02009-08-21 16:20:49 +0000149static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700150{
Michael Chane30372c2007-07-16 18:26:23 -0700151#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
152#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700153 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800154 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700155 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700156 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
157 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800158 /* Expansion entry 0001 */
159 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700160 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800161 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
162 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700163 /* Saifun SA25F010 (non-buffered flash) */
164 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800165 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700166 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700167 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
168 "Non-buffered flash (128kB)"},
169 /* Saifun SA25F020 (non-buffered flash) */
170 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800171 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700172 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700173 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
174 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800175 /* Expansion entry 0100 */
176 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700177 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800178 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
179 "Entry 0100"},
180 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400181 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700182 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800183 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
184 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
185 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
186 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700187 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800188 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
189 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
190 /* Saifun SA25F005 (non-buffered flash) */
191 /* strap, cfg1, & write1 need updates */
192 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
195 "Non-buffered flash (64kB)"},
196 /* Fast EEPROM */
197 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700198 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
200 "EEPROM - fast"},
201 /* Expansion entry 1001 */
202 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1001"},
206 /* Expansion entry 1010 */
207 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1010"},
211 /* ATMEL AT45DB011B (buffered flash) */
212 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
215 "Buffered flash (128kB)"},
216 /* Expansion entry 1100 */
217 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700218 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800219 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
220 "Entry 1100"},
221 /* Expansion entry 1101 */
222 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700223 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800224 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
225 "Entry 1101"},
226 /* Ateml Expansion entry 1110 */
227 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700228 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800229 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
230 "Entry 1110 (Atmel)"},
231 /* ATMEL AT45DB021B (buffered flash) */
232 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700233 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800234 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
235 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700236};
237
Michael Chan0ced9d02009-08-21 16:20:49 +0000238static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700239 .flags = BNX2_NV_BUFFERED,
240 .page_bits = BCM5709_FLASH_PAGE_BITS,
241 .page_size = BCM5709_FLASH_PAGE_SIZE,
242 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
243 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
244 .name = "5709 Buffered flash (256kB)",
245};
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
248
Benjamin Li4327ba42010-03-23 13:13:11 +0000249static void bnx2_init_napi(struct bnx2 *bp);
250
Michael Chan35e90102008-06-19 16:37:42 -0700251static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700252{
Michael Chan2f8af122006-08-15 01:39:10 -0700253 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700254
Michael Chan2f8af122006-08-15 01:39:10 -0700255 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800256
257 /* The ring uses 256 indices for 255 entries, one of them
258 * needs to be skipped.
259 */
Michael Chan35e90102008-06-19 16:37:42 -0700260 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800261 if (unlikely(diff >= TX_DESC_CNT)) {
262 diff &= 0xffff;
263 if (diff == TX_DESC_CNT)
264 diff = MAX_TX_DESC_CNT;
265 }
Michael Chane89bbf12005-08-25 15:36:58 -0700266 return (bp->tx_ring_size - diff);
267}
268
Michael Chanb6016b72005-05-26 13:03:09 -0700269static u32
270bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
271{
Michael Chan1b8227c2007-05-03 13:24:05 -0700272 u32 val;
273
274 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700275 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700276 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
277 spin_unlock_bh(&bp->indirect_lock);
278 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700279}
280
281static void
282bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
283{
Michael Chan1b8227c2007-05-03 13:24:05 -0700284 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700285 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
286 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700287 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700288}
289
290static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800291bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
292{
293 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
294}
295
296static u32
297bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
298{
299 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
300}
301
302static void
Michael Chanb6016b72005-05-26 13:03:09 -0700303bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
304{
305 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700306 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800307 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
308 int i;
309
310 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
311 REG_WR(bp, BNX2_CTX_CTX_CTRL,
312 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
313 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800314 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
315 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
316 break;
317 udelay(5);
318 }
319 } else {
320 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
321 REG_WR(bp, BNX2_CTX_DATA, val);
322 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700323 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700324}
325
Michael Chan4edd4732009-06-08 18:14:42 -0700326#ifdef BCM_CNIC
327static int
328bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
329{
330 struct bnx2 *bp = netdev_priv(dev);
331 struct drv_ctl_io *io = &info->data.io;
332
333 switch (info->cmd) {
334 case DRV_CTL_IO_WR_CMD:
335 bnx2_reg_wr_ind(bp, io->offset, io->data);
336 break;
337 case DRV_CTL_IO_RD_CMD:
338 io->data = bnx2_reg_rd_ind(bp, io->offset);
339 break;
340 case DRV_CTL_CTX_WR_CMD:
341 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
342 break;
343 default:
344 return -EINVAL;
345 }
346 return 0;
347}
348
349static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
350{
351 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
352 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
353 int sb_id;
354
355 if (bp->flags & BNX2_FLAG_USING_MSIX) {
356 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
357 bnapi->cnic_present = 0;
358 sb_id = bp->irq_nvecs;
359 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
360 } else {
361 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
362 bnapi->cnic_tag = bnapi->last_status_idx;
363 bnapi->cnic_present = 1;
364 sb_id = 0;
365 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
366 }
367
368 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
369 cp->irq_arr[0].status_blk = (void *)
370 ((unsigned long) bnapi->status_blk.msi +
371 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
372 cp->irq_arr[0].status_blk_num = sb_id;
373 cp->num_irq = 1;
374}
375
376static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
377 void *data)
378{
379 struct bnx2 *bp = netdev_priv(dev);
380 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
381
382 if (ops == NULL)
383 return -EINVAL;
384
385 if (cp->drv_state & CNIC_DRV_STATE_REGD)
386 return -EBUSY;
387
388 bp->cnic_data = data;
389 rcu_assign_pointer(bp->cnic_ops, ops);
390
391 cp->num_irq = 0;
392 cp->drv_state = CNIC_DRV_STATE_REGD;
393
394 bnx2_setup_cnic_irq_info(bp);
395
396 return 0;
397}
398
399static int bnx2_unregister_cnic(struct net_device *dev)
400{
401 struct bnx2 *bp = netdev_priv(dev);
402 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
403 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
404
Michael Chanc5a88952009-08-14 15:49:45 +0000405 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700406 cp->drv_state = 0;
407 bnapi->cnic_present = 0;
408 rcu_assign_pointer(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000409 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700410 synchronize_rcu();
411 return 0;
412}
413
414struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
415{
416 struct bnx2 *bp = netdev_priv(dev);
417 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
418
419 cp->drv_owner = THIS_MODULE;
420 cp->chip_id = bp->chip_id;
421 cp->pdev = bp->pdev;
422 cp->io_base = bp->regview;
423 cp->drv_ctl = bnx2_drv_ctl;
424 cp->drv_register_cnic = bnx2_register_cnic;
425 cp->drv_unregister_cnic = bnx2_unregister_cnic;
426
427 return cp;
428}
429EXPORT_SYMBOL(bnx2_cnic_probe);
430
431static void
432bnx2_cnic_stop(struct bnx2 *bp)
433{
434 struct cnic_ops *c_ops;
435 struct cnic_ctl_info info;
436
Michael Chanc5a88952009-08-14 15:49:45 +0000437 mutex_lock(&bp->cnic_lock);
438 c_ops = bp->cnic_ops;
Michael Chan4edd4732009-06-08 18:14:42 -0700439 if (c_ops) {
440 info.cmd = CNIC_CTL_STOP_CMD;
441 c_ops->cnic_ctl(bp->cnic_data, &info);
442 }
Michael Chanc5a88952009-08-14 15:49:45 +0000443 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700444}
445
446static void
447bnx2_cnic_start(struct bnx2 *bp)
448{
449 struct cnic_ops *c_ops;
450 struct cnic_ctl_info info;
451
Michael Chanc5a88952009-08-14 15:49:45 +0000452 mutex_lock(&bp->cnic_lock);
453 c_ops = bp->cnic_ops;
Michael Chan4edd4732009-06-08 18:14:42 -0700454 if (c_ops) {
455 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
456 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
457
458 bnapi->cnic_tag = bnapi->last_status_idx;
459 }
460 info.cmd = CNIC_CTL_START_CMD;
461 c_ops->cnic_ctl(bp->cnic_data, &info);
462 }
Michael Chanc5a88952009-08-14 15:49:45 +0000463 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700464}
465
466#else
467
468static void
469bnx2_cnic_stop(struct bnx2 *bp)
470{
471}
472
473static void
474bnx2_cnic_start(struct bnx2 *bp)
475{
476}
477
478#endif
479
Michael Chanb6016b72005-05-26 13:03:09 -0700480static int
481bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
482{
483 u32 val1;
484 int i, ret;
485
Michael Chan583c28e2008-01-21 19:51:35 -0800486 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700487 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
488 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
489
490 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
491 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
492
493 udelay(40);
494 }
495
496 val1 = (bp->phy_addr << 21) | (reg << 16) |
497 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
498 BNX2_EMAC_MDIO_COMM_START_BUSY;
499 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
500
501 for (i = 0; i < 50; i++) {
502 udelay(10);
503
504 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
505 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
506 udelay(5);
507
508 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
509 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
510
511 break;
512 }
513 }
514
515 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
516 *val = 0x0;
517 ret = -EBUSY;
518 }
519 else {
520 *val = val1;
521 ret = 0;
522 }
523
Michael Chan583c28e2008-01-21 19:51:35 -0800524 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700525 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
526 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
527
528 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
529 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
530
531 udelay(40);
532 }
533
534 return ret;
535}
536
537static int
538bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
539{
540 u32 val1;
541 int i, ret;
542
Michael Chan583c28e2008-01-21 19:51:35 -0800543 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700544 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
545 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
546
547 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
548 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
549
550 udelay(40);
551 }
552
553 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
554 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
555 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
556 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400557
Michael Chanb6016b72005-05-26 13:03:09 -0700558 for (i = 0; i < 50; i++) {
559 udelay(10);
560
561 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
562 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
563 udelay(5);
564 break;
565 }
566 }
567
568 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
569 ret = -EBUSY;
570 else
571 ret = 0;
572
Michael Chan583c28e2008-01-21 19:51:35 -0800573 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700574 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
575 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
576
577 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
578 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
579
580 udelay(40);
581 }
582
583 return ret;
584}
585
586static void
587bnx2_disable_int(struct bnx2 *bp)
588{
Michael Chanb4b36042007-12-20 19:59:30 -0800589 int i;
590 struct bnx2_napi *bnapi;
591
592 for (i = 0; i < bp->irq_nvecs; i++) {
593 bnapi = &bp->bnx2_napi[i];
594 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
595 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
596 }
Michael Chanb6016b72005-05-26 13:03:09 -0700597 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
598}
599
600static void
601bnx2_enable_int(struct bnx2 *bp)
602{
Michael Chanb4b36042007-12-20 19:59:30 -0800603 int i;
604 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800605
Michael Chanb4b36042007-12-20 19:59:30 -0800606 for (i = 0; i < bp->irq_nvecs; i++) {
607 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800608
Michael Chanb4b36042007-12-20 19:59:30 -0800609 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
610 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
611 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
612 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700613
Michael Chanb4b36042007-12-20 19:59:30 -0800614 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
615 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
616 bnapi->last_status_idx);
617 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800618 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700619}
620
621static void
622bnx2_disable_int_sync(struct bnx2 *bp)
623{
Michael Chanb4b36042007-12-20 19:59:30 -0800624 int i;
625
Michael Chanb6016b72005-05-26 13:03:09 -0700626 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000627 if (!netif_running(bp->dev))
628 return;
629
Michael Chanb6016b72005-05-26 13:03:09 -0700630 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800631 for (i = 0; i < bp->irq_nvecs; i++)
632 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700633}
634
635static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800636bnx2_napi_disable(struct bnx2 *bp)
637{
Michael Chanb4b36042007-12-20 19:59:30 -0800638 int i;
639
640 for (i = 0; i < bp->irq_nvecs; i++)
641 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800642}
643
644static void
645bnx2_napi_enable(struct bnx2 *bp)
646{
Michael Chanb4b36042007-12-20 19:59:30 -0800647 int i;
648
649 for (i = 0; i < bp->irq_nvecs; i++)
650 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800651}
652
653static void
Michael Chanb6016b72005-05-26 13:03:09 -0700654bnx2_netif_stop(struct bnx2 *bp)
655{
Michael Chan4edd4732009-06-08 18:14:42 -0700656 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700657 if (netif_running(bp->dev)) {
Breno Leitaoe6bf95f2009-12-18 20:35:34 -0800658 int i;
659
Michael Chan35efa7c2007-12-20 19:56:37 -0800660 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700661 netif_tx_disable(bp->dev);
Breno Leitaoe6bf95f2009-12-18 20:35:34 -0800662 /* prevent tx timeout */
663 for (i = 0; i < bp->dev->num_tx_queues; i++) {
664 struct netdev_queue *txq;
665
666 txq = netdev_get_tx_queue(bp->dev, i);
667 txq->trans_start = jiffies;
668 }
Michael Chanb6016b72005-05-26 13:03:09 -0700669 }
Michael Chanb7466562009-12-20 18:40:18 -0800670 bnx2_disable_int_sync(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700671}
672
673static void
674bnx2_netif_start(struct bnx2 *bp)
675{
676 if (atomic_dec_and_test(&bp->intr_sem)) {
677 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700678 netif_tx_wake_all_queues(bp->dev);
Michael Chan35efa7c2007-12-20 19:56:37 -0800679 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700680 bnx2_enable_int(bp);
Michael Chan4edd4732009-06-08 18:14:42 -0700681 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700682 }
683 }
684}
685
686static void
Michael Chan35e90102008-06-19 16:37:42 -0700687bnx2_free_tx_mem(struct bnx2 *bp)
688{
689 int i;
690
691 for (i = 0; i < bp->num_tx_rings; i++) {
692 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
693 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
694
695 if (txr->tx_desc_ring) {
696 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
697 txr->tx_desc_ring,
698 txr->tx_desc_mapping);
699 txr->tx_desc_ring = NULL;
700 }
701 kfree(txr->tx_buf_ring);
702 txr->tx_buf_ring = NULL;
703 }
704}
705
Michael Chanbb4f98a2008-06-19 16:38:19 -0700706static void
707bnx2_free_rx_mem(struct bnx2 *bp)
708{
709 int i;
710
711 for (i = 0; i < bp->num_rx_rings; i++) {
712 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
713 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
714 int j;
715
716 for (j = 0; j < bp->rx_max_ring; j++) {
717 if (rxr->rx_desc_ring[j])
718 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
719 rxr->rx_desc_ring[j],
720 rxr->rx_desc_mapping[j]);
721 rxr->rx_desc_ring[j] = NULL;
722 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000723 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700724 rxr->rx_buf_ring = NULL;
725
726 for (j = 0; j < bp->rx_max_pg_ring; j++) {
727 if (rxr->rx_pg_desc_ring[j])
728 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
Michael Chan3298a732008-12-17 19:06:08 -0800729 rxr->rx_pg_desc_ring[j],
730 rxr->rx_pg_desc_mapping[j]);
731 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700732 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000733 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700734 rxr->rx_pg_ring = NULL;
735 }
736}
737
Michael Chan35e90102008-06-19 16:37:42 -0700738static int
739bnx2_alloc_tx_mem(struct bnx2 *bp)
740{
741 int i;
742
743 for (i = 0; i < bp->num_tx_rings; i++) {
744 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
745 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
746
747 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
748 if (txr->tx_buf_ring == NULL)
749 return -ENOMEM;
750
751 txr->tx_desc_ring =
752 pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
753 &txr->tx_desc_mapping);
754 if (txr->tx_desc_ring == NULL)
755 return -ENOMEM;
756 }
757 return 0;
758}
759
Michael Chanbb4f98a2008-06-19 16:38:19 -0700760static int
761bnx2_alloc_rx_mem(struct bnx2 *bp)
762{
763 int i;
764
765 for (i = 0; i < bp->num_rx_rings; i++) {
766 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
767 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
768 int j;
769
770 rxr->rx_buf_ring =
771 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
772 if (rxr->rx_buf_ring == NULL)
773 return -ENOMEM;
774
775 memset(rxr->rx_buf_ring, 0,
776 SW_RXBD_RING_SIZE * bp->rx_max_ring);
777
778 for (j = 0; j < bp->rx_max_ring; j++) {
779 rxr->rx_desc_ring[j] =
780 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
781 &rxr->rx_desc_mapping[j]);
782 if (rxr->rx_desc_ring[j] == NULL)
783 return -ENOMEM;
784
785 }
786
787 if (bp->rx_pg_ring_size) {
788 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
789 bp->rx_max_pg_ring);
790 if (rxr->rx_pg_ring == NULL)
791 return -ENOMEM;
792
793 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
794 bp->rx_max_pg_ring);
795 }
796
797 for (j = 0; j < bp->rx_max_pg_ring; j++) {
798 rxr->rx_pg_desc_ring[j] =
799 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
800 &rxr->rx_pg_desc_mapping[j]);
801 if (rxr->rx_pg_desc_ring[j] == NULL)
802 return -ENOMEM;
803
804 }
805 }
806 return 0;
807}
808
Michael Chan35e90102008-06-19 16:37:42 -0700809static void
Michael Chanb6016b72005-05-26 13:03:09 -0700810bnx2_free_mem(struct bnx2 *bp)
811{
Michael Chan13daffa2006-03-20 17:49:20 -0800812 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700813 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800814
Michael Chan35e90102008-06-19 16:37:42 -0700815 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700816 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700817
Michael Chan59b47d82006-11-19 14:10:45 -0800818 for (i = 0; i < bp->ctx_pages; i++) {
819 if (bp->ctx_blk[i]) {
820 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
821 bp->ctx_blk[i],
822 bp->ctx_blk_mapping[i]);
823 bp->ctx_blk[i] = NULL;
824 }
825 }
Michael Chan43e80b82008-06-19 16:41:08 -0700826 if (bnapi->status_blk.msi) {
Michael Chan0f31f992006-03-23 01:12:38 -0800827 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chan43e80b82008-06-19 16:41:08 -0700828 bnapi->status_blk.msi,
829 bp->status_blk_mapping);
830 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800831 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700832 }
Michael Chanb6016b72005-05-26 13:03:09 -0700833}
834
835static int
836bnx2_alloc_mem(struct bnx2 *bp)
837{
Michael Chan35e90102008-06-19 16:37:42 -0700838 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700839 struct bnx2_napi *bnapi;
840 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700841
Michael Chan0f31f992006-03-23 01:12:38 -0800842 /* Combine status and statistics blocks into one allocation. */
843 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800844 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800845 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
846 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800847 bp->status_stats_size = status_blk_size +
848 sizeof(struct statistics_block);
849
Michael Chan43e80b82008-06-19 16:41:08 -0700850 status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
851 &bp->status_blk_mapping);
852 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700853 goto alloc_mem_err;
854
Michael Chan43e80b82008-06-19 16:41:08 -0700855 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700856
Michael Chan43e80b82008-06-19 16:41:08 -0700857 bnapi = &bp->bnx2_napi[0];
858 bnapi->status_blk.msi = status_blk;
859 bnapi->hw_tx_cons_ptr =
860 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
861 bnapi->hw_rx_cons_ptr =
862 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800863 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800864 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700865 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800866
Michael Chan43e80b82008-06-19 16:41:08 -0700867 bnapi = &bp->bnx2_napi[i];
868
869 sblk = (void *) (status_blk +
870 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
871 bnapi->status_blk.msix = sblk;
872 bnapi->hw_tx_cons_ptr =
873 &sblk->status_tx_quick_consumer_index;
874 bnapi->hw_rx_cons_ptr =
875 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800876 bnapi->int_num = i << 24;
877 }
878 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800879
Michael Chan43e80b82008-06-19 16:41:08 -0700880 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700881
Michael Chan0f31f992006-03-23 01:12:38 -0800882 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700883
Michael Chan59b47d82006-11-19 14:10:45 -0800884 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
885 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
886 if (bp->ctx_pages == 0)
887 bp->ctx_pages = 1;
888 for (i = 0; i < bp->ctx_pages; i++) {
889 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
890 BCM_PAGE_SIZE,
891 &bp->ctx_blk_mapping[i]);
892 if (bp->ctx_blk[i] == NULL)
893 goto alloc_mem_err;
894 }
895 }
Michael Chan35e90102008-06-19 16:37:42 -0700896
Michael Chanbb4f98a2008-06-19 16:38:19 -0700897 err = bnx2_alloc_rx_mem(bp);
898 if (err)
899 goto alloc_mem_err;
900
Michael Chan35e90102008-06-19 16:37:42 -0700901 err = bnx2_alloc_tx_mem(bp);
902 if (err)
903 goto alloc_mem_err;
904
Michael Chanb6016b72005-05-26 13:03:09 -0700905 return 0;
906
907alloc_mem_err:
908 bnx2_free_mem(bp);
909 return -ENOMEM;
910}
911
912static void
Michael Chane3648b32005-11-04 08:51:21 -0800913bnx2_report_fw_link(struct bnx2 *bp)
914{
915 u32 fw_link_status = 0;
916
Michael Chan583c28e2008-01-21 19:51:35 -0800917 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700918 return;
919
Michael Chane3648b32005-11-04 08:51:21 -0800920 if (bp->link_up) {
921 u32 bmsr;
922
923 switch (bp->line_speed) {
924 case SPEED_10:
925 if (bp->duplex == DUPLEX_HALF)
926 fw_link_status = BNX2_LINK_STATUS_10HALF;
927 else
928 fw_link_status = BNX2_LINK_STATUS_10FULL;
929 break;
930 case SPEED_100:
931 if (bp->duplex == DUPLEX_HALF)
932 fw_link_status = BNX2_LINK_STATUS_100HALF;
933 else
934 fw_link_status = BNX2_LINK_STATUS_100FULL;
935 break;
936 case SPEED_1000:
937 if (bp->duplex == DUPLEX_HALF)
938 fw_link_status = BNX2_LINK_STATUS_1000HALF;
939 else
940 fw_link_status = BNX2_LINK_STATUS_1000FULL;
941 break;
942 case SPEED_2500:
943 if (bp->duplex == DUPLEX_HALF)
944 fw_link_status = BNX2_LINK_STATUS_2500HALF;
945 else
946 fw_link_status = BNX2_LINK_STATUS_2500FULL;
947 break;
948 }
949
950 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
951
952 if (bp->autoneg) {
953 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
954
Michael Chanca58c3a2007-05-03 13:22:52 -0700955 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
956 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800957
958 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800959 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800960 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
961 else
962 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
963 }
964 }
965 else
966 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
967
Michael Chan2726d6e2008-01-29 21:35:05 -0800968 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800969}
970
Michael Chan9b1084b2007-07-07 22:50:37 -0700971static char *
972bnx2_xceiver_str(struct bnx2 *bp)
973{
974 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800975 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700976 "Copper"));
977}
978
Michael Chane3648b32005-11-04 08:51:21 -0800979static void
Michael Chanb6016b72005-05-26 13:03:09 -0700980bnx2_report_link(struct bnx2 *bp)
981{
982 if (bp->link_up) {
983 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000984 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
985 bnx2_xceiver_str(bp),
986 bp->line_speed,
987 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700988
989 if (bp->flow_ctrl) {
990 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000991 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700992 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +0000993 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -0700994 }
995 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000996 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -0700997 }
Joe Perches3a9c6a42010-02-17 15:01:51 +0000998 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -0700999 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001000 pr_cont("\n");
1001 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001002 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001003 netdev_err(bp->dev, "NIC %s Link is Down\n",
1004 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001005 }
Michael Chane3648b32005-11-04 08:51:21 -08001006
1007 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001008}
1009
1010static void
1011bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1012{
1013 u32 local_adv, remote_adv;
1014
1015 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001016 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001017 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1018
1019 if (bp->duplex == DUPLEX_FULL) {
1020 bp->flow_ctrl = bp->req_flow_ctrl;
1021 }
1022 return;
1023 }
1024
1025 if (bp->duplex != DUPLEX_FULL) {
1026 return;
1027 }
1028
Michael Chan583c28e2008-01-21 19:51:35 -08001029 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -08001030 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
1031 u32 val;
1032
1033 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1034 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1035 bp->flow_ctrl |= FLOW_CTRL_TX;
1036 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1037 bp->flow_ctrl |= FLOW_CTRL_RX;
1038 return;
1039 }
1040
Michael Chanca58c3a2007-05-03 13:22:52 -07001041 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1042 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001043
Michael Chan583c28e2008-01-21 19:51:35 -08001044 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001045 u32 new_local_adv = 0;
1046 u32 new_remote_adv = 0;
1047
1048 if (local_adv & ADVERTISE_1000XPAUSE)
1049 new_local_adv |= ADVERTISE_PAUSE_CAP;
1050 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1051 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1052 if (remote_adv & ADVERTISE_1000XPAUSE)
1053 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1054 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1055 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1056
1057 local_adv = new_local_adv;
1058 remote_adv = new_remote_adv;
1059 }
1060
1061 /* See Table 28B-3 of 802.3ab-1999 spec. */
1062 if (local_adv & ADVERTISE_PAUSE_CAP) {
1063 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1064 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1065 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1066 }
1067 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1068 bp->flow_ctrl = FLOW_CTRL_RX;
1069 }
1070 }
1071 else {
1072 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1073 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1074 }
1075 }
1076 }
1077 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1078 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1079 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1080
1081 bp->flow_ctrl = FLOW_CTRL_TX;
1082 }
1083 }
1084}
1085
1086static int
Michael Chan27a005b2007-05-03 13:23:41 -07001087bnx2_5709s_linkup(struct bnx2 *bp)
1088{
1089 u32 val, speed;
1090
1091 bp->link_up = 1;
1092
1093 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1094 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1095 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1096
1097 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1098 bp->line_speed = bp->req_line_speed;
1099 bp->duplex = bp->req_duplex;
1100 return 0;
1101 }
1102 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1103 switch (speed) {
1104 case MII_BNX2_GP_TOP_AN_SPEED_10:
1105 bp->line_speed = SPEED_10;
1106 break;
1107 case MII_BNX2_GP_TOP_AN_SPEED_100:
1108 bp->line_speed = SPEED_100;
1109 break;
1110 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1111 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1112 bp->line_speed = SPEED_1000;
1113 break;
1114 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1115 bp->line_speed = SPEED_2500;
1116 break;
1117 }
1118 if (val & MII_BNX2_GP_TOP_AN_FD)
1119 bp->duplex = DUPLEX_FULL;
1120 else
1121 bp->duplex = DUPLEX_HALF;
1122 return 0;
1123}
1124
1125static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001126bnx2_5708s_linkup(struct bnx2 *bp)
1127{
1128 u32 val;
1129
1130 bp->link_up = 1;
1131 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1132 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1133 case BCM5708S_1000X_STAT1_SPEED_10:
1134 bp->line_speed = SPEED_10;
1135 break;
1136 case BCM5708S_1000X_STAT1_SPEED_100:
1137 bp->line_speed = SPEED_100;
1138 break;
1139 case BCM5708S_1000X_STAT1_SPEED_1G:
1140 bp->line_speed = SPEED_1000;
1141 break;
1142 case BCM5708S_1000X_STAT1_SPEED_2G5:
1143 bp->line_speed = SPEED_2500;
1144 break;
1145 }
1146 if (val & BCM5708S_1000X_STAT1_FD)
1147 bp->duplex = DUPLEX_FULL;
1148 else
1149 bp->duplex = DUPLEX_HALF;
1150
1151 return 0;
1152}
1153
1154static int
1155bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001156{
1157 u32 bmcr, local_adv, remote_adv, common;
1158
1159 bp->link_up = 1;
1160 bp->line_speed = SPEED_1000;
1161
Michael Chanca58c3a2007-05-03 13:22:52 -07001162 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001163 if (bmcr & BMCR_FULLDPLX) {
1164 bp->duplex = DUPLEX_FULL;
1165 }
1166 else {
1167 bp->duplex = DUPLEX_HALF;
1168 }
1169
1170 if (!(bmcr & BMCR_ANENABLE)) {
1171 return 0;
1172 }
1173
Michael Chanca58c3a2007-05-03 13:22:52 -07001174 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1175 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001176
1177 common = local_adv & remote_adv;
1178 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1179
1180 if (common & ADVERTISE_1000XFULL) {
1181 bp->duplex = DUPLEX_FULL;
1182 }
1183 else {
1184 bp->duplex = DUPLEX_HALF;
1185 }
1186 }
1187
1188 return 0;
1189}
1190
1191static int
1192bnx2_copper_linkup(struct bnx2 *bp)
1193{
1194 u32 bmcr;
1195
Michael Chanca58c3a2007-05-03 13:22:52 -07001196 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001197 if (bmcr & BMCR_ANENABLE) {
1198 u32 local_adv, remote_adv, common;
1199
1200 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1201 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1202
1203 common = local_adv & (remote_adv >> 2);
1204 if (common & ADVERTISE_1000FULL) {
1205 bp->line_speed = SPEED_1000;
1206 bp->duplex = DUPLEX_FULL;
1207 }
1208 else if (common & ADVERTISE_1000HALF) {
1209 bp->line_speed = SPEED_1000;
1210 bp->duplex = DUPLEX_HALF;
1211 }
1212 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001213 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1214 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001215
1216 common = local_adv & remote_adv;
1217 if (common & ADVERTISE_100FULL) {
1218 bp->line_speed = SPEED_100;
1219 bp->duplex = DUPLEX_FULL;
1220 }
1221 else if (common & ADVERTISE_100HALF) {
1222 bp->line_speed = SPEED_100;
1223 bp->duplex = DUPLEX_HALF;
1224 }
1225 else if (common & ADVERTISE_10FULL) {
1226 bp->line_speed = SPEED_10;
1227 bp->duplex = DUPLEX_FULL;
1228 }
1229 else if (common & ADVERTISE_10HALF) {
1230 bp->line_speed = SPEED_10;
1231 bp->duplex = DUPLEX_HALF;
1232 }
1233 else {
1234 bp->line_speed = 0;
1235 bp->link_up = 0;
1236 }
1237 }
1238 }
1239 else {
1240 if (bmcr & BMCR_SPEED100) {
1241 bp->line_speed = SPEED_100;
1242 }
1243 else {
1244 bp->line_speed = SPEED_10;
1245 }
1246 if (bmcr & BMCR_FULLDPLX) {
1247 bp->duplex = DUPLEX_FULL;
1248 }
1249 else {
1250 bp->duplex = DUPLEX_HALF;
1251 }
1252 }
1253
1254 return 0;
1255}
1256
Michael Chan83e3fc82008-01-29 21:37:17 -08001257static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001258bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001259{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001260 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001261
1262 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1263 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1264 val |= 0x02 << 8;
1265
1266 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1267 u32 lo_water, hi_water;
1268
1269 if (bp->flow_ctrl & FLOW_CTRL_TX)
1270 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1271 else
1272 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1273 if (lo_water >= bp->rx_ring_size)
1274 lo_water = 0;
1275
Michael Chan57260262010-02-15 19:42:09 +00001276 hi_water = min_t(int, bp->rx_ring_size / 4, lo_water + 16);
Michael Chan83e3fc82008-01-29 21:37:17 -08001277
1278 if (hi_water <= lo_water)
1279 lo_water = 0;
1280
1281 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1282 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1283
1284 if (hi_water > 0xf)
1285 hi_water = 0xf;
1286 else if (hi_water == 0)
1287 lo_water = 0;
1288 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1289 }
1290 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1291}
1292
Michael Chanbb4f98a2008-06-19 16:38:19 -07001293static void
1294bnx2_init_all_rx_contexts(struct bnx2 *bp)
1295{
1296 int i;
1297 u32 cid;
1298
1299 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1300 if (i == 1)
1301 cid = RX_RSS_CID;
1302 bnx2_init_rx_context(bp, cid);
1303 }
1304}
1305
Benjamin Li344478d2008-09-18 16:38:24 -07001306static void
Michael Chanb6016b72005-05-26 13:03:09 -07001307bnx2_set_mac_link(struct bnx2 *bp)
1308{
1309 u32 val;
1310
1311 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1312 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1313 (bp->duplex == DUPLEX_HALF)) {
1314 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1315 }
1316
1317 /* Configure the EMAC mode register. */
1318 val = REG_RD(bp, BNX2_EMAC_MODE);
1319
1320 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001321 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001322 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001323
1324 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001325 switch (bp->line_speed) {
1326 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001327 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1328 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001329 break;
1330 }
1331 /* fall through */
1332 case SPEED_100:
1333 val |= BNX2_EMAC_MODE_PORT_MII;
1334 break;
1335 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001336 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001337 /* fall through */
1338 case SPEED_1000:
1339 val |= BNX2_EMAC_MODE_PORT_GMII;
1340 break;
1341 }
Michael Chanb6016b72005-05-26 13:03:09 -07001342 }
1343 else {
1344 val |= BNX2_EMAC_MODE_PORT_GMII;
1345 }
1346
1347 /* Set the MAC to operate in the appropriate duplex mode. */
1348 if (bp->duplex == DUPLEX_HALF)
1349 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1350 REG_WR(bp, BNX2_EMAC_MODE, val);
1351
1352 /* Enable/disable rx PAUSE. */
1353 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1354
1355 if (bp->flow_ctrl & FLOW_CTRL_RX)
1356 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1357 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1358
1359 /* Enable/disable tx PAUSE. */
1360 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1361 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1362
1363 if (bp->flow_ctrl & FLOW_CTRL_TX)
1364 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1365 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1366
1367 /* Acknowledge the interrupt. */
1368 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1369
Michael Chan83e3fc82008-01-29 21:37:17 -08001370 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chanbb4f98a2008-06-19 16:38:19 -07001371 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001372}
1373
Michael Chan27a005b2007-05-03 13:23:41 -07001374static void
1375bnx2_enable_bmsr1(struct bnx2 *bp)
1376{
Michael Chan583c28e2008-01-21 19:51:35 -08001377 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001378 (CHIP_NUM(bp) == CHIP_NUM_5709))
1379 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1380 MII_BNX2_BLK_ADDR_GP_STATUS);
1381}
1382
1383static void
1384bnx2_disable_bmsr1(struct bnx2 *bp)
1385{
Michael Chan583c28e2008-01-21 19:51:35 -08001386 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001387 (CHIP_NUM(bp) == CHIP_NUM_5709))
1388 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1389 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1390}
1391
Michael Chanb6016b72005-05-26 13:03:09 -07001392static int
Michael Chan605a9e22007-05-03 13:23:13 -07001393bnx2_test_and_enable_2g5(struct bnx2 *bp)
1394{
1395 u32 up1;
1396 int ret = 1;
1397
Michael Chan583c28e2008-01-21 19:51:35 -08001398 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001399 return 0;
1400
1401 if (bp->autoneg & AUTONEG_SPEED)
1402 bp->advertising |= ADVERTISED_2500baseX_Full;
1403
Michael Chan27a005b2007-05-03 13:23:41 -07001404 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1405 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1406
Michael Chan605a9e22007-05-03 13:23:13 -07001407 bnx2_read_phy(bp, bp->mii_up1, &up1);
1408 if (!(up1 & BCM5708S_UP1_2G5)) {
1409 up1 |= BCM5708S_UP1_2G5;
1410 bnx2_write_phy(bp, bp->mii_up1, up1);
1411 ret = 0;
1412 }
1413
Michael Chan27a005b2007-05-03 13:23:41 -07001414 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1415 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1416 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1417
Michael Chan605a9e22007-05-03 13:23:13 -07001418 return ret;
1419}
1420
1421static int
1422bnx2_test_and_disable_2g5(struct bnx2 *bp)
1423{
1424 u32 up1;
1425 int ret = 0;
1426
Michael Chan583c28e2008-01-21 19:51:35 -08001427 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001428 return 0;
1429
Michael Chan27a005b2007-05-03 13:23:41 -07001430 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1431 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1432
Michael Chan605a9e22007-05-03 13:23:13 -07001433 bnx2_read_phy(bp, bp->mii_up1, &up1);
1434 if (up1 & BCM5708S_UP1_2G5) {
1435 up1 &= ~BCM5708S_UP1_2G5;
1436 bnx2_write_phy(bp, bp->mii_up1, up1);
1437 ret = 1;
1438 }
1439
Michael Chan27a005b2007-05-03 13:23:41 -07001440 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1441 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1442 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1443
Michael Chan605a9e22007-05-03 13:23:13 -07001444 return ret;
1445}
1446
1447static void
1448bnx2_enable_forced_2g5(struct bnx2 *bp)
1449{
1450 u32 bmcr;
1451
Michael Chan583c28e2008-01-21 19:51:35 -08001452 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001453 return;
1454
Michael Chan27a005b2007-05-03 13:23:41 -07001455 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1456 u32 val;
1457
1458 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1459 MII_BNX2_BLK_ADDR_SERDES_DIG);
1460 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1461 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1462 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1463 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1464
1465 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1466 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1467 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1468
1469 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001470 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1471 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc7079852009-11-02 23:17:42 +00001472 } else {
1473 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001474 }
1475
1476 if (bp->autoneg & AUTONEG_SPEED) {
1477 bmcr &= ~BMCR_ANENABLE;
1478 if (bp->req_duplex == DUPLEX_FULL)
1479 bmcr |= BMCR_FULLDPLX;
1480 }
1481 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1482}
1483
1484static void
1485bnx2_disable_forced_2g5(struct bnx2 *bp)
1486{
1487 u32 bmcr;
1488
Michael Chan583c28e2008-01-21 19:51:35 -08001489 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001490 return;
1491
Michael Chan27a005b2007-05-03 13:23:41 -07001492 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1493 u32 val;
1494
1495 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1496 MII_BNX2_BLK_ADDR_SERDES_DIG);
1497 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1498 val &= ~MII_BNX2_SD_MISC1_FORCE;
1499 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1500
1501 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1502 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1503 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1504
1505 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001506 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1507 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc7079852009-11-02 23:17:42 +00001508 } else {
1509 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001510 }
1511
1512 if (bp->autoneg & AUTONEG_SPEED)
1513 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1514 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1515}
1516
Michael Chanb2fadea2008-01-21 17:07:06 -08001517static void
1518bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1519{
1520 u32 val;
1521
1522 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1523 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1524 if (start)
1525 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1526 else
1527 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1528}
1529
Michael Chan605a9e22007-05-03 13:23:13 -07001530static int
Michael Chanb6016b72005-05-26 13:03:09 -07001531bnx2_set_link(struct bnx2 *bp)
1532{
1533 u32 bmsr;
1534 u8 link_up;
1535
Michael Chan80be4432006-11-19 14:07:28 -08001536 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001537 bp->link_up = 1;
1538 return 0;
1539 }
1540
Michael Chan583c28e2008-01-21 19:51:35 -08001541 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001542 return 0;
1543
Michael Chanb6016b72005-05-26 13:03:09 -07001544 link_up = bp->link_up;
1545
Michael Chan27a005b2007-05-03 13:23:41 -07001546 bnx2_enable_bmsr1(bp);
1547 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1548 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1549 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001550
Michael Chan583c28e2008-01-21 19:51:35 -08001551 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001552 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001553 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001554
Michael Chan583c28e2008-01-21 19:51:35 -08001555 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001556 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001557 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001558 }
Michael Chanb6016b72005-05-26 13:03:09 -07001559 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001560
1561 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1562 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1563 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1564
1565 if ((val & BNX2_EMAC_STATUS_LINK) &&
1566 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001567 bmsr |= BMSR_LSTATUS;
1568 else
1569 bmsr &= ~BMSR_LSTATUS;
1570 }
1571
1572 if (bmsr & BMSR_LSTATUS) {
1573 bp->link_up = 1;
1574
Michael Chan583c28e2008-01-21 19:51:35 -08001575 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001576 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1577 bnx2_5706s_linkup(bp);
1578 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1579 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001580 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1581 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001582 }
1583 else {
1584 bnx2_copper_linkup(bp);
1585 }
1586 bnx2_resolve_flow_ctrl(bp);
1587 }
1588 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001589 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001590 (bp->autoneg & AUTONEG_SPEED))
1591 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001592
Michael Chan583c28e2008-01-21 19:51:35 -08001593 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001594 u32 bmcr;
1595
1596 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1597 bmcr |= BMCR_ANENABLE;
1598 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1599
Michael Chan583c28e2008-01-21 19:51:35 -08001600 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001601 }
Michael Chanb6016b72005-05-26 13:03:09 -07001602 bp->link_up = 0;
1603 }
1604
1605 if (bp->link_up != link_up) {
1606 bnx2_report_link(bp);
1607 }
1608
1609 bnx2_set_mac_link(bp);
1610
1611 return 0;
1612}
1613
1614static int
1615bnx2_reset_phy(struct bnx2 *bp)
1616{
1617 int i;
1618 u32 reg;
1619
Michael Chanca58c3a2007-05-03 13:22:52 -07001620 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001621
1622#define PHY_RESET_MAX_WAIT 100
1623 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1624 udelay(10);
1625
Michael Chanca58c3a2007-05-03 13:22:52 -07001626 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001627 if (!(reg & BMCR_RESET)) {
1628 udelay(20);
1629 break;
1630 }
1631 }
1632 if (i == PHY_RESET_MAX_WAIT) {
1633 return -EBUSY;
1634 }
1635 return 0;
1636}
1637
1638static u32
1639bnx2_phy_get_pause_adv(struct bnx2 *bp)
1640{
1641 u32 adv = 0;
1642
1643 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1644 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1645
Michael Chan583c28e2008-01-21 19:51:35 -08001646 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001647 adv = ADVERTISE_1000XPAUSE;
1648 }
1649 else {
1650 adv = ADVERTISE_PAUSE_CAP;
1651 }
1652 }
1653 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001654 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001655 adv = ADVERTISE_1000XPSE_ASYM;
1656 }
1657 else {
1658 adv = ADVERTISE_PAUSE_ASYM;
1659 }
1660 }
1661 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001662 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001663 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1664 }
1665 else {
1666 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1667 }
1668 }
1669 return adv;
1670}
1671
Michael Chana2f13892008-07-14 22:38:23 -07001672static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001673
Michael Chanb6016b72005-05-26 13:03:09 -07001674static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001675bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001676__releases(&bp->phy_lock)
1677__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001678{
1679 u32 speed_arg = 0, pause_adv;
1680
1681 pause_adv = bnx2_phy_get_pause_adv(bp);
1682
1683 if (bp->autoneg & AUTONEG_SPEED) {
1684 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1685 if (bp->advertising & ADVERTISED_10baseT_Half)
1686 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1687 if (bp->advertising & ADVERTISED_10baseT_Full)
1688 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1689 if (bp->advertising & ADVERTISED_100baseT_Half)
1690 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1691 if (bp->advertising & ADVERTISED_100baseT_Full)
1692 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1693 if (bp->advertising & ADVERTISED_1000baseT_Full)
1694 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1695 if (bp->advertising & ADVERTISED_2500baseX_Full)
1696 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1697 } else {
1698 if (bp->req_line_speed == SPEED_2500)
1699 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1700 else if (bp->req_line_speed == SPEED_1000)
1701 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1702 else if (bp->req_line_speed == SPEED_100) {
1703 if (bp->req_duplex == DUPLEX_FULL)
1704 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1705 else
1706 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1707 } else if (bp->req_line_speed == SPEED_10) {
1708 if (bp->req_duplex == DUPLEX_FULL)
1709 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1710 else
1711 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1712 }
1713 }
1714
1715 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1716 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001717 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001718 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1719
1720 if (port == PORT_TP)
1721 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1722 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1723
Michael Chan2726d6e2008-01-29 21:35:05 -08001724 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001725
1726 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001727 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001728 spin_lock_bh(&bp->phy_lock);
1729
1730 return 0;
1731}
1732
1733static int
1734bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001735__releases(&bp->phy_lock)
1736__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001737{
Michael Chan605a9e22007-05-03 13:23:13 -07001738 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001739 u32 new_adv = 0;
1740
Michael Chan583c28e2008-01-21 19:51:35 -08001741 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001742 return (bnx2_setup_remote_phy(bp, port));
1743
Michael Chanb6016b72005-05-26 13:03:09 -07001744 if (!(bp->autoneg & AUTONEG_SPEED)) {
1745 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001746 int force_link_down = 0;
1747
Michael Chan605a9e22007-05-03 13:23:13 -07001748 if (bp->req_line_speed == SPEED_2500) {
1749 if (!bnx2_test_and_enable_2g5(bp))
1750 force_link_down = 1;
1751 } else if (bp->req_line_speed == SPEED_1000) {
1752 if (bnx2_test_and_disable_2g5(bp))
1753 force_link_down = 1;
1754 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001755 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001756 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1757
Michael Chanca58c3a2007-05-03 13:22:52 -07001758 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001759 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001760 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001761
Michael Chan27a005b2007-05-03 13:23:41 -07001762 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1763 if (bp->req_line_speed == SPEED_2500)
1764 bnx2_enable_forced_2g5(bp);
1765 else if (bp->req_line_speed == SPEED_1000) {
1766 bnx2_disable_forced_2g5(bp);
1767 new_bmcr &= ~0x2000;
1768 }
1769
1770 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001771 if (bp->req_line_speed == SPEED_2500)
1772 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1773 else
1774 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001775 }
1776
Michael Chanb6016b72005-05-26 13:03:09 -07001777 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001778 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001779 new_bmcr |= BMCR_FULLDPLX;
1780 }
1781 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001782 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001783 new_bmcr &= ~BMCR_FULLDPLX;
1784 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001785 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001786 /* Force a link down visible on the other side */
1787 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001788 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001789 ~(ADVERTISE_1000XFULL |
1790 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001791 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001792 BMCR_ANRESTART | BMCR_ANENABLE);
1793
1794 bp->link_up = 0;
1795 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001796 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001797 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001798 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001799 bnx2_write_phy(bp, bp->mii_adv, adv);
1800 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001801 } else {
1802 bnx2_resolve_flow_ctrl(bp);
1803 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001804 }
1805 return 0;
1806 }
1807
Michael Chan605a9e22007-05-03 13:23:13 -07001808 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001809
Michael Chanb6016b72005-05-26 13:03:09 -07001810 if (bp->advertising & ADVERTISED_1000baseT_Full)
1811 new_adv |= ADVERTISE_1000XFULL;
1812
1813 new_adv |= bnx2_phy_get_pause_adv(bp);
1814
Michael Chanca58c3a2007-05-03 13:22:52 -07001815 bnx2_read_phy(bp, bp->mii_adv, &adv);
1816 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001817
1818 bp->serdes_an_pending = 0;
1819 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1820 /* Force a link down visible on the other side */
1821 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001822 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001823 spin_unlock_bh(&bp->phy_lock);
1824 msleep(20);
1825 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001826 }
1827
Michael Chanca58c3a2007-05-03 13:22:52 -07001828 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1829 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001830 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001831 /* Speed up link-up time when the link partner
1832 * does not autonegotiate which is very common
1833 * in blade servers. Some blade servers use
1834 * IPMI for kerboard input and it's important
1835 * to minimize link disruptions. Autoneg. involves
1836 * exchanging base pages plus 3 next pages and
1837 * normally completes in about 120 msec.
1838 */
Michael Chan40105c02008-11-12 16:02:45 -08001839 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001840 bp->serdes_an_pending = 1;
1841 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001842 } else {
1843 bnx2_resolve_flow_ctrl(bp);
1844 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001845 }
1846
1847 return 0;
1848}
1849
1850#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001851 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001852 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1853 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001854
1855#define ETHTOOL_ALL_COPPER_SPEED \
1856 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1857 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1858 ADVERTISED_1000baseT_Full)
1859
1860#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1861 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001862
Michael Chanb6016b72005-05-26 13:03:09 -07001863#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1864
Michael Chandeaf3912007-07-07 22:48:00 -07001865static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001866bnx2_set_default_remote_link(struct bnx2 *bp)
1867{
1868 u32 link;
1869
1870 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001871 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001872 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001873 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001874
1875 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1876 bp->req_line_speed = 0;
1877 bp->autoneg |= AUTONEG_SPEED;
1878 bp->advertising = ADVERTISED_Autoneg;
1879 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1880 bp->advertising |= ADVERTISED_10baseT_Half;
1881 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1882 bp->advertising |= ADVERTISED_10baseT_Full;
1883 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1884 bp->advertising |= ADVERTISED_100baseT_Half;
1885 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1886 bp->advertising |= ADVERTISED_100baseT_Full;
1887 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1888 bp->advertising |= ADVERTISED_1000baseT_Full;
1889 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1890 bp->advertising |= ADVERTISED_2500baseX_Full;
1891 } else {
1892 bp->autoneg = 0;
1893 bp->advertising = 0;
1894 bp->req_duplex = DUPLEX_FULL;
1895 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1896 bp->req_line_speed = SPEED_10;
1897 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1898 bp->req_duplex = DUPLEX_HALF;
1899 }
1900 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1901 bp->req_line_speed = SPEED_100;
1902 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1903 bp->req_duplex = DUPLEX_HALF;
1904 }
1905 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1906 bp->req_line_speed = SPEED_1000;
1907 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1908 bp->req_line_speed = SPEED_2500;
1909 }
1910}
1911
1912static void
Michael Chandeaf3912007-07-07 22:48:00 -07001913bnx2_set_default_link(struct bnx2 *bp)
1914{
Harvey Harrisonab598592008-05-01 02:47:38 -07001915 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1916 bnx2_set_default_remote_link(bp);
1917 return;
1918 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001919
Michael Chandeaf3912007-07-07 22:48:00 -07001920 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1921 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001922 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001923 u32 reg;
1924
1925 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1926
Michael Chan2726d6e2008-01-29 21:35:05 -08001927 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001928 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1929 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1930 bp->autoneg = 0;
1931 bp->req_line_speed = bp->line_speed = SPEED_1000;
1932 bp->req_duplex = DUPLEX_FULL;
1933 }
1934 } else
1935 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1936}
1937
Michael Chan0d8a6572007-07-07 22:49:43 -07001938static void
Michael Chandf149d72007-07-07 22:51:36 -07001939bnx2_send_heart_beat(struct bnx2 *bp)
1940{
1941 u32 msg;
1942 u32 addr;
1943
1944 spin_lock(&bp->indirect_lock);
1945 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1946 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1947 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1948 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1949 spin_unlock(&bp->indirect_lock);
1950}
1951
1952static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001953bnx2_remote_phy_event(struct bnx2 *bp)
1954{
1955 u32 msg;
1956 u8 link_up = bp->link_up;
1957 u8 old_port;
1958
Michael Chan2726d6e2008-01-29 21:35:05 -08001959 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001960
Michael Chandf149d72007-07-07 22:51:36 -07001961 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1962 bnx2_send_heart_beat(bp);
1963
1964 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1965
Michael Chan0d8a6572007-07-07 22:49:43 -07001966 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1967 bp->link_up = 0;
1968 else {
1969 u32 speed;
1970
1971 bp->link_up = 1;
1972 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1973 bp->duplex = DUPLEX_FULL;
1974 switch (speed) {
1975 case BNX2_LINK_STATUS_10HALF:
1976 bp->duplex = DUPLEX_HALF;
1977 case BNX2_LINK_STATUS_10FULL:
1978 bp->line_speed = SPEED_10;
1979 break;
1980 case BNX2_LINK_STATUS_100HALF:
1981 bp->duplex = DUPLEX_HALF;
1982 case BNX2_LINK_STATUS_100BASE_T4:
1983 case BNX2_LINK_STATUS_100FULL:
1984 bp->line_speed = SPEED_100;
1985 break;
1986 case BNX2_LINK_STATUS_1000HALF:
1987 bp->duplex = DUPLEX_HALF;
1988 case BNX2_LINK_STATUS_1000FULL:
1989 bp->line_speed = SPEED_1000;
1990 break;
1991 case BNX2_LINK_STATUS_2500HALF:
1992 bp->duplex = DUPLEX_HALF;
1993 case BNX2_LINK_STATUS_2500FULL:
1994 bp->line_speed = SPEED_2500;
1995 break;
1996 default:
1997 bp->line_speed = 0;
1998 break;
1999 }
2000
Michael Chan0d8a6572007-07-07 22:49:43 -07002001 bp->flow_ctrl = 0;
2002 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2003 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2004 if (bp->duplex == DUPLEX_FULL)
2005 bp->flow_ctrl = bp->req_flow_ctrl;
2006 } else {
2007 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2008 bp->flow_ctrl |= FLOW_CTRL_TX;
2009 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2010 bp->flow_ctrl |= FLOW_CTRL_RX;
2011 }
2012
2013 old_port = bp->phy_port;
2014 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2015 bp->phy_port = PORT_FIBRE;
2016 else
2017 bp->phy_port = PORT_TP;
2018
2019 if (old_port != bp->phy_port)
2020 bnx2_set_default_link(bp);
2021
Michael Chan0d8a6572007-07-07 22:49:43 -07002022 }
2023 if (bp->link_up != link_up)
2024 bnx2_report_link(bp);
2025
2026 bnx2_set_mac_link(bp);
2027}
2028
2029static int
2030bnx2_set_remote_link(struct bnx2 *bp)
2031{
2032 u32 evt_code;
2033
Michael Chan2726d6e2008-01-29 21:35:05 -08002034 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002035 switch (evt_code) {
2036 case BNX2_FW_EVT_CODE_LINK_EVENT:
2037 bnx2_remote_phy_event(bp);
2038 break;
2039 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2040 default:
Michael Chandf149d72007-07-07 22:51:36 -07002041 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002042 break;
2043 }
2044 return 0;
2045}
2046
Michael Chanb6016b72005-05-26 13:03:09 -07002047static int
2048bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002049__releases(&bp->phy_lock)
2050__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002051{
2052 u32 bmcr;
2053 u32 new_bmcr;
2054
Michael Chanca58c3a2007-05-03 13:22:52 -07002055 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002056
2057 if (bp->autoneg & AUTONEG_SPEED) {
2058 u32 adv_reg, adv1000_reg;
2059 u32 new_adv_reg = 0;
2060 u32 new_adv1000_reg = 0;
2061
Michael Chanca58c3a2007-05-03 13:22:52 -07002062 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002063 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2064 ADVERTISE_PAUSE_ASYM);
2065
2066 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2067 adv1000_reg &= PHY_ALL_1000_SPEED;
2068
2069 if (bp->advertising & ADVERTISED_10baseT_Half)
2070 new_adv_reg |= ADVERTISE_10HALF;
2071 if (bp->advertising & ADVERTISED_10baseT_Full)
2072 new_adv_reg |= ADVERTISE_10FULL;
2073 if (bp->advertising & ADVERTISED_100baseT_Half)
2074 new_adv_reg |= ADVERTISE_100HALF;
2075 if (bp->advertising & ADVERTISED_100baseT_Full)
2076 new_adv_reg |= ADVERTISE_100FULL;
2077 if (bp->advertising & ADVERTISED_1000baseT_Full)
2078 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002079
Michael Chanb6016b72005-05-26 13:03:09 -07002080 new_adv_reg |= ADVERTISE_CSMA;
2081
2082 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
2083
2084 if ((adv1000_reg != new_adv1000_reg) ||
2085 (adv_reg != new_adv_reg) ||
2086 ((bmcr & BMCR_ANENABLE) == 0)) {
2087
Michael Chanca58c3a2007-05-03 13:22:52 -07002088 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002089 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07002090 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002091 BMCR_ANENABLE);
2092 }
2093 else if (bp->link_up) {
2094 /* Flow ctrl may have changed from auto to forced */
2095 /* or vice-versa. */
2096
2097 bnx2_resolve_flow_ctrl(bp);
2098 bnx2_set_mac_link(bp);
2099 }
2100 return 0;
2101 }
2102
2103 new_bmcr = 0;
2104 if (bp->req_line_speed == SPEED_100) {
2105 new_bmcr |= BMCR_SPEED100;
2106 }
2107 if (bp->req_duplex == DUPLEX_FULL) {
2108 new_bmcr |= BMCR_FULLDPLX;
2109 }
2110 if (new_bmcr != bmcr) {
2111 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002112
Michael Chanca58c3a2007-05-03 13:22:52 -07002113 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2114 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002115
Michael Chanb6016b72005-05-26 13:03:09 -07002116 if (bmsr & BMSR_LSTATUS) {
2117 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002118 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002119 spin_unlock_bh(&bp->phy_lock);
2120 msleep(50);
2121 spin_lock_bh(&bp->phy_lock);
2122
Michael Chanca58c3a2007-05-03 13:22:52 -07002123 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2124 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002125 }
2126
Michael Chanca58c3a2007-05-03 13:22:52 -07002127 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002128
2129 /* Normally, the new speed is setup after the link has
2130 * gone down and up again. In some cases, link will not go
2131 * down so we need to set up the new speed here.
2132 */
2133 if (bmsr & BMSR_LSTATUS) {
2134 bp->line_speed = bp->req_line_speed;
2135 bp->duplex = bp->req_duplex;
2136 bnx2_resolve_flow_ctrl(bp);
2137 bnx2_set_mac_link(bp);
2138 }
Michael Chan27a005b2007-05-03 13:23:41 -07002139 } else {
2140 bnx2_resolve_flow_ctrl(bp);
2141 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002142 }
2143 return 0;
2144}
2145
2146static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002147bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002148__releases(&bp->phy_lock)
2149__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002150{
2151 if (bp->loopback == MAC_LOOPBACK)
2152 return 0;
2153
Michael Chan583c28e2008-01-21 19:51:35 -08002154 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07002155 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07002156 }
2157 else {
2158 return (bnx2_setup_copper_phy(bp));
2159 }
2160}
2161
2162static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002163bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002164{
2165 u32 val;
2166
2167 bp->mii_bmcr = MII_BMCR + 0x10;
2168 bp->mii_bmsr = MII_BMSR + 0x10;
2169 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2170 bp->mii_adv = MII_ADVERTISE + 0x10;
2171 bp->mii_lpa = MII_LPA + 0x10;
2172 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2173
2174 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2175 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2176
2177 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002178 if (reset_phy)
2179 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002180
2181 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2182
2183 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2184 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2185 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2186 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2187
2188 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2189 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002190 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002191 val |= BCM5708S_UP1_2G5;
2192 else
2193 val &= ~BCM5708S_UP1_2G5;
2194 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2195
2196 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2197 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2198 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2199 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2200
2201 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2202
2203 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2204 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2205 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2206
2207 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2208
2209 return 0;
2210}
2211
2212static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002213bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002214{
2215 u32 val;
2216
Michael Chan9a120bc2008-05-16 22:17:45 -07002217 if (reset_phy)
2218 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002219
2220 bp->mii_up1 = BCM5708S_UP1;
2221
Michael Chan5b0c76a2005-11-04 08:45:49 -08002222 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2223 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2224 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2225
2226 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2227 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2228 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2229
2230 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2231 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2232 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2233
Michael Chan583c28e2008-01-21 19:51:35 -08002234 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002235 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2236 val |= BCM5708S_UP1_2G5;
2237 bnx2_write_phy(bp, BCM5708S_UP1, val);
2238 }
2239
2240 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002241 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2242 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002243 /* increase tx signal amplitude */
2244 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2245 BCM5708S_BLK_ADDR_TX_MISC);
2246 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2247 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2248 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2249 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2250 }
2251
Michael Chan2726d6e2008-01-29 21:35:05 -08002252 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002253 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2254
2255 if (val) {
2256 u32 is_backplane;
2257
Michael Chan2726d6e2008-01-29 21:35:05 -08002258 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002259 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2260 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2261 BCM5708S_BLK_ADDR_TX_MISC);
2262 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2263 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2264 BCM5708S_BLK_ADDR_DIG);
2265 }
2266 }
2267 return 0;
2268}
2269
2270static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002271bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002272{
Michael Chan9a120bc2008-05-16 22:17:45 -07002273 if (reset_phy)
2274 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002275
Michael Chan583c28e2008-01-21 19:51:35 -08002276 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002277
Michael Chan59b47d82006-11-19 14:10:45 -08002278 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2279 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002280
2281 if (bp->dev->mtu > 1500) {
2282 u32 val;
2283
2284 /* Set extended packet length bit */
2285 bnx2_write_phy(bp, 0x18, 0x7);
2286 bnx2_read_phy(bp, 0x18, &val);
2287 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2288
2289 bnx2_write_phy(bp, 0x1c, 0x6c00);
2290 bnx2_read_phy(bp, 0x1c, &val);
2291 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2292 }
2293 else {
2294 u32 val;
2295
2296 bnx2_write_phy(bp, 0x18, 0x7);
2297 bnx2_read_phy(bp, 0x18, &val);
2298 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2299
2300 bnx2_write_phy(bp, 0x1c, 0x6c00);
2301 bnx2_read_phy(bp, 0x1c, &val);
2302 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2303 }
2304
2305 return 0;
2306}
2307
2308static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002309bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002310{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002311 u32 val;
2312
Michael Chan9a120bc2008-05-16 22:17:45 -07002313 if (reset_phy)
2314 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002315
Michael Chan583c28e2008-01-21 19:51:35 -08002316 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002317 bnx2_write_phy(bp, 0x18, 0x0c00);
2318 bnx2_write_phy(bp, 0x17, 0x000a);
2319 bnx2_write_phy(bp, 0x15, 0x310b);
2320 bnx2_write_phy(bp, 0x17, 0x201f);
2321 bnx2_write_phy(bp, 0x15, 0x9506);
2322 bnx2_write_phy(bp, 0x17, 0x401f);
2323 bnx2_write_phy(bp, 0x15, 0x14e2);
2324 bnx2_write_phy(bp, 0x18, 0x0400);
2325 }
2326
Michael Chan583c28e2008-01-21 19:51:35 -08002327 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002328 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2329 MII_BNX2_DSP_EXPAND_REG | 0x8);
2330 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2331 val &= ~(1 << 8);
2332 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2333 }
2334
Michael Chanb6016b72005-05-26 13:03:09 -07002335 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002336 /* Set extended packet length bit */
2337 bnx2_write_phy(bp, 0x18, 0x7);
2338 bnx2_read_phy(bp, 0x18, &val);
2339 bnx2_write_phy(bp, 0x18, val | 0x4000);
2340
2341 bnx2_read_phy(bp, 0x10, &val);
2342 bnx2_write_phy(bp, 0x10, val | 0x1);
2343 }
2344 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002345 bnx2_write_phy(bp, 0x18, 0x7);
2346 bnx2_read_phy(bp, 0x18, &val);
2347 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2348
2349 bnx2_read_phy(bp, 0x10, &val);
2350 bnx2_write_phy(bp, 0x10, val & ~0x1);
2351 }
2352
Michael Chan5b0c76a2005-11-04 08:45:49 -08002353 /* ethernet@wirespeed */
2354 bnx2_write_phy(bp, 0x18, 0x7007);
2355 bnx2_read_phy(bp, 0x18, &val);
2356 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002357 return 0;
2358}
2359
2360
2361static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002362bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002363__releases(&bp->phy_lock)
2364__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002365{
2366 u32 val;
2367 int rc = 0;
2368
Michael Chan583c28e2008-01-21 19:51:35 -08002369 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2370 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002371
Michael Chanca58c3a2007-05-03 13:22:52 -07002372 bp->mii_bmcr = MII_BMCR;
2373 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002374 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002375 bp->mii_adv = MII_ADVERTISE;
2376 bp->mii_lpa = MII_LPA;
2377
Michael Chanb6016b72005-05-26 13:03:09 -07002378 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2379
Michael Chan583c28e2008-01-21 19:51:35 -08002380 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002381 goto setup_phy;
2382
Michael Chanb6016b72005-05-26 13:03:09 -07002383 bnx2_read_phy(bp, MII_PHYSID1, &val);
2384 bp->phy_id = val << 16;
2385 bnx2_read_phy(bp, MII_PHYSID2, &val);
2386 bp->phy_id |= val & 0xffff;
2387
Michael Chan583c28e2008-01-21 19:51:35 -08002388 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002389 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002390 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002391 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002392 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002393 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002394 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002395 }
2396 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002397 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002398 }
2399
Michael Chan0d8a6572007-07-07 22:49:43 -07002400setup_phy:
2401 if (!rc)
2402 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002403
2404 return rc;
2405}
2406
2407static int
2408bnx2_set_mac_loopback(struct bnx2 *bp)
2409{
2410 u32 mac_mode;
2411
2412 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2413 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2414 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2415 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2416 bp->link_up = 1;
2417 return 0;
2418}
2419
Michael Chanbc5a0692006-01-23 16:13:22 -08002420static int bnx2_test_link(struct bnx2 *);
2421
2422static int
2423bnx2_set_phy_loopback(struct bnx2 *bp)
2424{
2425 u32 mac_mode;
2426 int rc, i;
2427
2428 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002429 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002430 BMCR_SPEED1000);
2431 spin_unlock_bh(&bp->phy_lock);
2432 if (rc)
2433 return rc;
2434
2435 for (i = 0; i < 10; i++) {
2436 if (bnx2_test_link(bp) == 0)
2437 break;
Michael Chan80be4432006-11-19 14:07:28 -08002438 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002439 }
2440
2441 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2442 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2443 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002444 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002445
2446 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2447 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2448 bp->link_up = 1;
2449 return 0;
2450}
2451
Michael Chanb6016b72005-05-26 13:03:09 -07002452static int
Michael Chana2f13892008-07-14 22:38:23 -07002453bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002454{
2455 int i;
2456 u32 val;
2457
Michael Chanb6016b72005-05-26 13:03:09 -07002458 bp->fw_wr_seq++;
2459 msg_data |= bp->fw_wr_seq;
2460
Michael Chan2726d6e2008-01-29 21:35:05 -08002461 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002462
Michael Chana2f13892008-07-14 22:38:23 -07002463 if (!ack)
2464 return 0;
2465
Michael Chanb6016b72005-05-26 13:03:09 -07002466 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002467 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002468 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002469
Michael Chan2726d6e2008-01-29 21:35:05 -08002470 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002471
2472 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2473 break;
2474 }
Michael Chanb090ae22006-01-23 16:07:10 -08002475 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2476 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002477
2478 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002479 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2480 if (!silent)
Joe Perches3a9c6a42010-02-17 15:01:51 +00002481 pr_err("fw sync timeout, reset code = %x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002482
2483 msg_data &= ~BNX2_DRV_MSG_CODE;
2484 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2485
Michael Chan2726d6e2008-01-29 21:35:05 -08002486 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002487
Michael Chanb6016b72005-05-26 13:03:09 -07002488 return -EBUSY;
2489 }
2490
Michael Chanb090ae22006-01-23 16:07:10 -08002491 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2492 return -EIO;
2493
Michael Chanb6016b72005-05-26 13:03:09 -07002494 return 0;
2495}
2496
Michael Chan59b47d82006-11-19 14:10:45 -08002497static int
2498bnx2_init_5709_context(struct bnx2 *bp)
2499{
2500 int i, ret = 0;
2501 u32 val;
2502
2503 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2504 val |= (BCM_PAGE_BITS - 8) << 16;
2505 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002506 for (i = 0; i < 10; i++) {
2507 val = REG_RD(bp, BNX2_CTX_COMMAND);
2508 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2509 break;
2510 udelay(2);
2511 }
2512 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2513 return -EBUSY;
2514
Michael Chan59b47d82006-11-19 14:10:45 -08002515 for (i = 0; i < bp->ctx_pages; i++) {
2516 int j;
2517
Michael Chan352f7682008-05-02 16:57:26 -07002518 if (bp->ctx_blk[i])
2519 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2520 else
2521 return -ENOMEM;
2522
Michael Chan59b47d82006-11-19 14:10:45 -08002523 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2524 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2525 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2526 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2527 (u64) bp->ctx_blk_mapping[i] >> 32);
2528 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2529 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2530 for (j = 0; j < 10; j++) {
2531
2532 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2533 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2534 break;
2535 udelay(5);
2536 }
2537 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2538 ret = -EBUSY;
2539 break;
2540 }
2541 }
2542 return ret;
2543}
2544
Michael Chanb6016b72005-05-26 13:03:09 -07002545static void
2546bnx2_init_context(struct bnx2 *bp)
2547{
2548 u32 vcid;
2549
2550 vcid = 96;
2551 while (vcid) {
2552 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002553 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002554
2555 vcid--;
2556
2557 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2558 u32 new_vcid;
2559
2560 vcid_addr = GET_PCID_ADDR(vcid);
2561 if (vcid & 0x8) {
2562 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2563 }
2564 else {
2565 new_vcid = vcid;
2566 }
2567 pcid_addr = GET_PCID_ADDR(new_vcid);
2568 }
2569 else {
2570 vcid_addr = GET_CID_ADDR(vcid);
2571 pcid_addr = vcid_addr;
2572 }
2573
Michael Chan7947b202007-06-04 21:17:10 -07002574 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2575 vcid_addr += (i << PHY_CTX_SHIFT);
2576 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002577
Michael Chan5d5d0012007-12-12 11:17:43 -08002578 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002579 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2580
2581 /* Zero out the context. */
2582 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002583 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002584 }
Michael Chanb6016b72005-05-26 13:03:09 -07002585 }
2586}
2587
2588static int
2589bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2590{
2591 u16 *good_mbuf;
2592 u32 good_mbuf_cnt;
2593 u32 val;
2594
2595 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2596 if (good_mbuf == NULL) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00002597 pr_err("Failed to allocate memory in %s\n", __func__);
Michael Chanb6016b72005-05-26 13:03:09 -07002598 return -ENOMEM;
2599 }
2600
2601 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2602 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2603
2604 good_mbuf_cnt = 0;
2605
2606 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002607 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002608 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002609 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2610 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002611
Michael Chan2726d6e2008-01-29 21:35:05 -08002612 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002613
2614 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2615
2616 /* The addresses with Bit 9 set are bad memory blocks. */
2617 if (!(val & (1 << 9))) {
2618 good_mbuf[good_mbuf_cnt] = (u16) val;
2619 good_mbuf_cnt++;
2620 }
2621
Michael Chan2726d6e2008-01-29 21:35:05 -08002622 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002623 }
2624
2625 /* Free the good ones back to the mbuf pool thus discarding
2626 * all the bad ones. */
2627 while (good_mbuf_cnt) {
2628 good_mbuf_cnt--;
2629
2630 val = good_mbuf[good_mbuf_cnt];
2631 val = (val << 9) | val | 1;
2632
Michael Chan2726d6e2008-01-29 21:35:05 -08002633 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002634 }
2635 kfree(good_mbuf);
2636 return 0;
2637}
2638
2639static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002640bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002641{
2642 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002643
2644 val = (mac_addr[0] << 8) | mac_addr[1];
2645
Benjamin Li5fcaed02008-07-14 22:39:52 -07002646 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002647
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002648 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002649 (mac_addr[4] << 8) | mac_addr[5];
2650
Benjamin Li5fcaed02008-07-14 22:39:52 -07002651 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002652}
2653
2654static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002655bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002656{
2657 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002658 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002659 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002660 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chan47bf4242007-12-12 11:19:12 -08002661 struct page *page = alloc_page(GFP_ATOMIC);
2662
2663 if (!page)
2664 return -ENOMEM;
2665 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2666 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002667 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2668 __free_page(page);
2669 return -EIO;
2670 }
2671
Michael Chan47bf4242007-12-12 11:19:12 -08002672 rx_pg->page = page;
2673 pci_unmap_addr_set(rx_pg, mapping, mapping);
2674 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2675 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2676 return 0;
2677}
2678
2679static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002680bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002681{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002682 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002683 struct page *page = rx_pg->page;
2684
2685 if (!page)
2686 return;
2687
2688 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
2689 PCI_DMA_FROMDEVICE);
2690
2691 __free_page(page);
2692 rx_pg->page = NULL;
2693}
2694
2695static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002696bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002697{
2698 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002699 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002700 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002701 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002702 unsigned long align;
2703
Michael Chan932f3772006-08-15 01:39:36 -07002704 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002705 if (skb == NULL) {
2706 return -ENOMEM;
2707 }
2708
Michael Chan59b47d82006-11-19 14:10:45 -08002709 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2710 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002711
Michael Chanb6016b72005-05-26 13:03:09 -07002712 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2713 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002714 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2715 dev_kfree_skb(skb);
2716 return -EIO;
2717 }
Michael Chanb6016b72005-05-26 13:03:09 -07002718
2719 rx_buf->skb = skb;
2720 pci_unmap_addr_set(rx_buf, mapping, mapping);
2721
2722 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2723 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2724
Michael Chanbb4f98a2008-06-19 16:38:19 -07002725 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002726
2727 return 0;
2728}
2729
Michael Chanda3e4fb2007-05-03 13:24:23 -07002730static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002731bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002732{
Michael Chan43e80b82008-06-19 16:41:08 -07002733 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002734 u32 new_link_state, old_link_state;
2735 int is_set = 1;
2736
2737 new_link_state = sblk->status_attn_bits & event;
2738 old_link_state = sblk->status_attn_bits_ack & event;
2739 if (new_link_state != old_link_state) {
2740 if (new_link_state)
2741 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2742 else
2743 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2744 } else
2745 is_set = 0;
2746
2747 return is_set;
2748}
2749
Michael Chanb6016b72005-05-26 13:03:09 -07002750static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002751bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002752{
Michael Chan74ecc622008-05-02 16:56:16 -07002753 spin_lock(&bp->phy_lock);
2754
2755 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002756 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002757 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002758 bnx2_set_remote_link(bp);
2759
Michael Chan74ecc622008-05-02 16:56:16 -07002760 spin_unlock(&bp->phy_lock);
2761
Michael Chanb6016b72005-05-26 13:03:09 -07002762}
2763
Michael Chanead72702007-12-20 19:55:39 -08002764static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002765bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002766{
2767 u16 cons;
2768
Michael Chan43e80b82008-06-19 16:41:08 -07002769 /* Tell compiler that status block fields can change. */
2770 barrier();
2771 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002772 barrier();
Michael Chanead72702007-12-20 19:55:39 -08002773 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2774 cons++;
2775 return cons;
2776}
2777
Michael Chan57851d82007-12-20 20:01:44 -08002778static int
2779bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002780{
Michael Chan35e90102008-06-19 16:37:42 -07002781 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002782 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002783 int tx_pkt = 0, index;
2784 struct netdev_queue *txq;
2785
2786 index = (bnapi - bp->bnx2_napi);
2787 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002788
Michael Chan35efa7c2007-12-20 19:56:37 -08002789 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002790 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002791
2792 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002793 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002794 struct sk_buff *skb;
2795 int i, last;
2796
2797 sw_ring_cons = TX_RING_IDX(sw_cons);
2798
Michael Chan35e90102008-06-19 16:37:42 -07002799 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002800 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002801
Eric Dumazetd62fda02009-05-12 20:48:02 +00002802 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2803 prefetch(&skb->end);
2804
Michael Chanb6016b72005-05-26 13:03:09 -07002805 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002806 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002807 u16 last_idx, last_ring_idx;
2808
Eric Dumazetd62fda02009-05-12 20:48:02 +00002809 last_idx = sw_cons + tx_buf->nr_frags + 1;
2810 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chanb6016b72005-05-26 13:03:09 -07002811 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2812 last_idx++;
2813 }
2814 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2815 break;
2816 }
2817 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002818
Alexander Duycke95524a2009-12-02 16:47:57 +00002819 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
2820 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002821
2822 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002823 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002824
2825 for (i = 0; i < last; i++) {
2826 sw_cons = NEXT_TX_BD(sw_cons);
Alexander Duycke95524a2009-12-02 16:47:57 +00002827
2828 pci_unmap_page(bp->pdev,
2829 pci_unmap_addr(
2830 &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
2831 mapping),
2832 skb_shinfo(skb)->frags[i].size,
2833 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002834 }
2835
2836 sw_cons = NEXT_TX_BD(sw_cons);
2837
Michael Chan745720e2006-06-29 12:37:41 -07002838 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002839 tx_pkt++;
2840 if (tx_pkt == budget)
2841 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002842
Eric Dumazetd62fda02009-05-12 20:48:02 +00002843 if (hw_cons == sw_cons)
2844 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002845 }
2846
Michael Chan35e90102008-06-19 16:37:42 -07002847 txr->hw_tx_cons = hw_cons;
2848 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002849
Michael Chan2f8af122006-08-15 01:39:10 -07002850 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002851 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002852 * memory barrier, there is a small possibility that bnx2_start_xmit()
2853 * will miss it and cause the queue to be stopped forever.
2854 */
2855 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002856
Benjamin Li706bf242008-07-18 17:55:11 -07002857 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002858 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002859 __netif_tx_lock(txq, smp_processor_id());
2860 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002861 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002862 netif_tx_wake_queue(txq);
2863 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002864 }
Benjamin Li706bf242008-07-18 17:55:11 -07002865
Michael Chan57851d82007-12-20 20:01:44 -08002866 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002867}
2868
Michael Chan1db82f22007-12-12 11:19:35 -08002869static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002870bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002871 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002872{
2873 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2874 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002875 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002876 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002877 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002878
Benjamin Li3d16af82008-10-09 12:26:41 -07002879 cons_rx_pg = &rxr->rx_pg_ring[cons];
2880
2881 /* The caller was unable to allocate a new page to replace the
2882 * last one in the frags array, so we need to recycle that page
2883 * and then free the skb.
2884 */
2885 if (skb) {
2886 struct page *page;
2887 struct skb_shared_info *shinfo;
2888
2889 shinfo = skb_shinfo(skb);
2890 shinfo->nr_frags--;
2891 page = shinfo->frags[shinfo->nr_frags].page;
2892 shinfo->frags[shinfo->nr_frags].page = NULL;
2893
2894 cons_rx_pg->page = page;
2895 dev_kfree_skb(skb);
2896 }
2897
2898 hw_prod = rxr->rx_pg_prod;
2899
Michael Chan1db82f22007-12-12 11:19:35 -08002900 for (i = 0; i < count; i++) {
2901 prod = RX_PG_RING_IDX(hw_prod);
2902
Michael Chanbb4f98a2008-06-19 16:38:19 -07002903 prod_rx_pg = &rxr->rx_pg_ring[prod];
2904 cons_rx_pg = &rxr->rx_pg_ring[cons];
2905 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2906 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002907
Michael Chan1db82f22007-12-12 11:19:35 -08002908 if (prod != cons) {
2909 prod_rx_pg->page = cons_rx_pg->page;
2910 cons_rx_pg->page = NULL;
2911 pci_unmap_addr_set(prod_rx_pg, mapping,
2912 pci_unmap_addr(cons_rx_pg, mapping));
2913
2914 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2915 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2916
2917 }
2918 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2919 hw_prod = NEXT_RX_BD(hw_prod);
2920 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002921 rxr->rx_pg_prod = hw_prod;
2922 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002923}
2924
Michael Chanb6016b72005-05-26 13:03:09 -07002925static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002926bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2927 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002928{
Michael Chan236b6392006-03-20 17:49:02 -08002929 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2930 struct rx_bd *cons_bd, *prod_bd;
2931
Michael Chanbb4f98a2008-06-19 16:38:19 -07002932 cons_rx_buf = &rxr->rx_buf_ring[cons];
2933 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002934
2935 pci_dma_sync_single_for_device(bp->pdev,
2936 pci_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002937 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002938
Michael Chanbb4f98a2008-06-19 16:38:19 -07002939 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002940
2941 prod_rx_buf->skb = skb;
2942
2943 if (cons == prod)
2944 return;
2945
Michael Chanb6016b72005-05-26 13:03:09 -07002946 pci_unmap_addr_set(prod_rx_buf, mapping,
2947 pci_unmap_addr(cons_rx_buf, mapping));
2948
Michael Chanbb4f98a2008-06-19 16:38:19 -07002949 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2950 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002951 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2952 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002953}
2954
Michael Chan85833c62007-12-12 11:17:01 -08002955static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002956bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08002957 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2958 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002959{
2960 int err;
2961 u16 prod = ring_idx & 0xffff;
2962
Michael Chanbb4f98a2008-06-19 16:38:19 -07002963 err = bnx2_alloc_rx_skb(bp, rxr, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002964 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002965 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002966 if (hdr_len) {
2967 unsigned int raw_len = len + 4;
2968 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2969
Michael Chanbb4f98a2008-06-19 16:38:19 -07002970 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002971 }
Michael Chan85833c62007-12-12 11:17:01 -08002972 return err;
2973 }
2974
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002975 skb_reserve(skb, BNX2_RX_OFFSET);
Michael Chan85833c62007-12-12 11:17:01 -08002976 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2977 PCI_DMA_FROMDEVICE);
2978
Michael Chan1db82f22007-12-12 11:19:35 -08002979 if (hdr_len == 0) {
2980 skb_put(skb, len);
2981 return 0;
2982 } else {
2983 unsigned int i, frag_len, frag_size, pages;
2984 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002985 u16 pg_cons = rxr->rx_pg_cons;
2986 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08002987
2988 frag_size = len + 4 - hdr_len;
2989 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
2990 skb_put(skb, hdr_len);
2991
2992 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002993 dma_addr_t mapping_old;
2994
Michael Chan1db82f22007-12-12 11:19:35 -08002995 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
2996 if (unlikely(frag_len <= 4)) {
2997 unsigned int tail = 4 - frag_len;
2998
Michael Chanbb4f98a2008-06-19 16:38:19 -07002999 rxr->rx_pg_cons = pg_cons;
3000 rxr->rx_pg_prod = pg_prod;
3001 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003002 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003003 skb->len -= tail;
3004 if (i == 0) {
3005 skb->tail -= tail;
3006 } else {
3007 skb_frag_t *frag =
3008 &skb_shinfo(skb)->frags[i - 1];
3009 frag->size -= tail;
3010 skb->data_len -= tail;
3011 skb->truesize -= tail;
3012 }
3013 return 0;
3014 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003015 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003016
Benjamin Li3d16af82008-10-09 12:26:41 -07003017 /* Don't unmap yet. If we're unable to allocate a new
3018 * page, we need to recycle the page and the DMA addr.
3019 */
3020 mapping_old = pci_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003021 if (i == pages - 1)
3022 frag_len -= 4;
3023
3024 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3025 rx_pg->page = NULL;
3026
Michael Chanbb4f98a2008-06-19 16:38:19 -07003027 err = bnx2_alloc_rx_page(bp, rxr,
3028 RX_PG_RING_IDX(pg_prod));
Michael Chan1db82f22007-12-12 11:19:35 -08003029 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003030 rxr->rx_pg_cons = pg_cons;
3031 rxr->rx_pg_prod = pg_prod;
3032 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003033 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003034 return err;
3035 }
3036
Benjamin Li3d16af82008-10-09 12:26:41 -07003037 pci_unmap_page(bp->pdev, mapping_old,
3038 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3039
Michael Chan1db82f22007-12-12 11:19:35 -08003040 frag_size -= frag_len;
3041 skb->data_len += frag_len;
3042 skb->truesize += frag_len;
3043 skb->len += frag_len;
3044
3045 pg_prod = NEXT_RX_BD(pg_prod);
3046 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
3047 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003048 rxr->rx_pg_prod = pg_prod;
3049 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003050 }
Michael Chan85833c62007-12-12 11:17:01 -08003051 return 0;
3052}
3053
Michael Chanc09c2622007-12-10 17:18:37 -08003054static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003055bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003056{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003057 u16 cons;
3058
Michael Chan43e80b82008-06-19 16:41:08 -07003059 /* Tell compiler that status block fields can change. */
3060 barrier();
3061 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003062 barrier();
Michael Chanc09c2622007-12-10 17:18:37 -08003063 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
3064 cons++;
3065 return cons;
3066}
3067
Michael Chanb6016b72005-05-26 13:03:09 -07003068static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003069bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003070{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003071 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003072 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3073 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003074 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003075
Michael Chan35efa7c2007-12-20 19:56:37 -08003076 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003077 sw_cons = rxr->rx_cons;
3078 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003079
3080 /* Memory barrier necessary as speculative reads of the rx
3081 * buffer can be ahead of the index in the status block
3082 */
3083 rmb();
3084 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003085 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003086 u32 status;
Michael Chanb6016b72005-05-26 13:03:09 -07003087 struct sw_bd *rx_buf;
3088 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003089 dma_addr_t dma_addr;
Michael Chanf22828e2008-08-14 15:30:14 -07003090 u16 vtag = 0;
3091 int hw_vlan __maybe_unused = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003092
3093 sw_ring_cons = RX_RING_IDX(sw_cons);
3094 sw_ring_prod = RX_RING_IDX(sw_prod);
3095
Michael Chanbb4f98a2008-06-19 16:38:19 -07003096 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07003097 skb = rx_buf->skb;
Michael Chan236b6392006-03-20 17:49:02 -08003098
3099 rx_buf->skb = NULL;
3100
3101 dma_addr = pci_unmap_addr(rx_buf, mapping);
3102
3103 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003104 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3105 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003106
3107 rx_hdr = (struct l2_fhdr *) skb->data;
Michael Chan1db82f22007-12-12 11:19:35 -08003108 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003109 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003110
Michael Chan1db82f22007-12-12 11:19:35 -08003111 hdr_len = 0;
3112 if (status & L2_FHDR_STATUS_SPLIT) {
3113 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3114 pg_ring_used = 1;
3115 } else if (len > bp->rx_jumbo_thresh) {
3116 hdr_len = bp->rx_jumbo_thresh;
3117 pg_ring_used = 1;
3118 }
3119
Michael Chan990ec382009-02-12 16:54:13 -08003120 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3121 L2_FHDR_ERRORS_PHY_DECODE |
3122 L2_FHDR_ERRORS_ALIGNMENT |
3123 L2_FHDR_ERRORS_TOO_SHORT |
3124 L2_FHDR_ERRORS_GIANT_FRAME))) {
3125
3126 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
3127 sw_ring_prod);
3128 if (pg_ring_used) {
3129 int pages;
3130
3131 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3132
3133 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3134 }
3135 goto next_rx;
3136 }
3137
Michael Chan1db82f22007-12-12 11:19:35 -08003138 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003139
Michael Chan5d5d0012007-12-12 11:17:43 -08003140 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07003141 struct sk_buff *new_skb;
3142
Michael Chanf22828e2008-08-14 15:30:14 -07003143 new_skb = netdev_alloc_skb(bp->dev, len + 6);
Michael Chan85833c62007-12-12 11:17:01 -08003144 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003145 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003146 sw_ring_prod);
3147 goto next_rx;
3148 }
Michael Chanb6016b72005-05-26 13:03:09 -07003149
3150 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07003151 skb_copy_from_linear_data_offset(skb,
Michael Chanf22828e2008-08-14 15:30:14 -07003152 BNX2_RX_OFFSET - 6,
3153 new_skb->data, len + 6);
3154 skb_reserve(new_skb, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07003155 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003156
Michael Chanbb4f98a2008-06-19 16:38:19 -07003157 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07003158 sw_ring_cons, sw_ring_prod);
3159
3160 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003161 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08003162 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07003163 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07003164
Michael Chanf22828e2008-08-14 15:30:14 -07003165 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
3166 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
3167 vtag = rx_hdr->l2_fhdr_vlan_tag;
3168#ifdef BCM_VLAN
3169 if (bp->vlgrp)
3170 hw_vlan = 1;
3171 else
3172#endif
3173 {
3174 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
3175 __skb_push(skb, 4);
3176
3177 memmove(ve, skb->data + 4, ETH_ALEN * 2);
3178 ve->h_vlan_proto = htons(ETH_P_8021Q);
3179 ve->h_vlan_TCI = htons(vtag);
3180 len += 4;
3181 }
3182 }
3183
Michael Chanb6016b72005-05-26 13:03:09 -07003184 skb->protocol = eth_type_trans(skb, bp->dev);
3185
3186 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003187 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003188
Michael Chan745720e2006-06-29 12:37:41 -07003189 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003190 goto next_rx;
3191
3192 }
3193
Michael Chanb6016b72005-05-26 13:03:09 -07003194 skb->ip_summed = CHECKSUM_NONE;
3195 if (bp->rx_csum &&
3196 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3197 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3198
Michael Chanade2bfe2006-01-23 16:09:51 -08003199 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3200 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003201 skb->ip_summed = CHECKSUM_UNNECESSARY;
3202 }
3203
David S. Miller0c8dfc82009-01-27 16:22:32 -08003204 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
3205
Michael Chanb6016b72005-05-26 13:03:09 -07003206#ifdef BCM_VLAN
Michael Chanf22828e2008-08-14 15:30:14 -07003207 if (hw_vlan)
3208 vlan_hwaccel_receive_skb(skb, bp->vlgrp, vtag);
Michael Chanb6016b72005-05-26 13:03:09 -07003209 else
3210#endif
3211 netif_receive_skb(skb);
3212
Michael Chanb6016b72005-05-26 13:03:09 -07003213 rx_pkt++;
3214
3215next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003216 sw_cons = NEXT_RX_BD(sw_cons);
3217 sw_prod = NEXT_RX_BD(sw_prod);
3218
3219 if ((rx_pkt == budget))
3220 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003221
3222 /* Refresh hw_cons to see if there is new work */
3223 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003224 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003225 rmb();
3226 }
Michael Chanb6016b72005-05-26 13:03:09 -07003227 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003228 rxr->rx_cons = sw_cons;
3229 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003230
Michael Chan1db82f22007-12-12 11:19:35 -08003231 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003232 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003233
Michael Chanbb4f98a2008-06-19 16:38:19 -07003234 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003235
Michael Chanbb4f98a2008-06-19 16:38:19 -07003236 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003237
3238 mmiowb();
3239
3240 return rx_pkt;
3241
3242}
3243
3244/* MSI ISR - The only difference between this and the INTx ISR
3245 * is that the MSI interrupt is always serviced.
3246 */
3247static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003248bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003249{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003250 struct bnx2_napi *bnapi = dev_instance;
3251 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003252
Michael Chan43e80b82008-06-19 16:41:08 -07003253 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003254 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3255 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3256 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3257
3258 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003259 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3260 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003261
Ben Hutchings288379f2009-01-19 16:43:59 -08003262 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003263
Michael Chan73eef4c2005-08-25 15:39:15 -07003264 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003265}
3266
3267static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003268bnx2_msi_1shot(int irq, void *dev_instance)
3269{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003270 struct bnx2_napi *bnapi = dev_instance;
3271 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003272
Michael Chan43e80b82008-06-19 16:41:08 -07003273 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003274
3275 /* Return here if interrupt is disabled. */
3276 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3277 return IRQ_HANDLED;
3278
Ben Hutchings288379f2009-01-19 16:43:59 -08003279 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003280
3281 return IRQ_HANDLED;
3282}
3283
3284static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003285bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003286{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003287 struct bnx2_napi *bnapi = dev_instance;
3288 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003289 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003290
3291 /* When using INTx, it is possible for the interrupt to arrive
3292 * at the CPU before the status block posted prior to the
3293 * interrupt. Reading a register will flush the status block.
3294 * When using MSI, the MSI message will always complete after
3295 * the status block write.
3296 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003297 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003298 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3299 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003300 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003301
3302 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3303 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3304 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3305
Michael Chanb8a7ce72007-07-07 22:51:03 -07003306 /* Read back to deassert IRQ immediately to avoid too many
3307 * spurious interrupts.
3308 */
3309 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3310
Michael Chanb6016b72005-05-26 13:03:09 -07003311 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003312 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3313 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003314
Ben Hutchings288379f2009-01-19 16:43:59 -08003315 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003316 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003317 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003318 }
Michael Chanb6016b72005-05-26 13:03:09 -07003319
Michael Chan73eef4c2005-08-25 15:39:15 -07003320 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003321}
3322
Michael Chan43e80b82008-06-19 16:41:08 -07003323static inline int
3324bnx2_has_fast_work(struct bnx2_napi *bnapi)
3325{
3326 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3327 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3328
3329 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3330 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3331 return 1;
3332 return 0;
3333}
3334
Michael Chan0d8a6572007-07-07 22:49:43 -07003335#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3336 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003337
Michael Chanf4e418f2005-11-04 08:53:48 -08003338static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003339bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003340{
Michael Chan43e80b82008-06-19 16:41:08 -07003341 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003342
Michael Chan43e80b82008-06-19 16:41:08 -07003343 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003344 return 1;
3345
Michael Chan4edd4732009-06-08 18:14:42 -07003346#ifdef BCM_CNIC
3347 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3348 return 1;
3349#endif
3350
Michael Chanda3e4fb2007-05-03 13:24:23 -07003351 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3352 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003353 return 1;
3354
3355 return 0;
3356}
3357
Michael Chanefba0182008-12-03 00:36:15 -08003358static void
3359bnx2_chk_missed_msi(struct bnx2 *bp)
3360{
3361 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3362 u32 msi_ctrl;
3363
3364 if (bnx2_has_work(bnapi)) {
3365 msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
3366 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3367 return;
3368
3369 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
3370 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3371 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3372 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
3373 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3374 }
3375 }
3376
3377 bp->idle_chk_status_idx = bnapi->last_status_idx;
3378}
3379
Michael Chan4edd4732009-06-08 18:14:42 -07003380#ifdef BCM_CNIC
3381static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3382{
3383 struct cnic_ops *c_ops;
3384
3385 if (!bnapi->cnic_present)
3386 return;
3387
3388 rcu_read_lock();
3389 c_ops = rcu_dereference(bp->cnic_ops);
3390 if (c_ops)
3391 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3392 bnapi->status_blk.msi);
3393 rcu_read_unlock();
3394}
3395#endif
3396
Michael Chan43e80b82008-06-19 16:41:08 -07003397static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003398{
Michael Chan43e80b82008-06-19 16:41:08 -07003399 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003400 u32 status_attn_bits = sblk->status_attn_bits;
3401 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003402
Michael Chanda3e4fb2007-05-03 13:24:23 -07003403 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3404 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003405
Michael Chan35efa7c2007-12-20 19:56:37 -08003406 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003407
3408 /* This is needed to take care of transient status
3409 * during link changes.
3410 */
3411 REG_WR(bp, BNX2_HC_COMMAND,
3412 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3413 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003414 }
Michael Chan43e80b82008-06-19 16:41:08 -07003415}
3416
3417static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3418 int work_done, int budget)
3419{
3420 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3421 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003422
Michael Chan35e90102008-06-19 16:37:42 -07003423 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003424 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003425
Michael Chanbb4f98a2008-06-19 16:38:19 -07003426 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003427 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003428
David S. Miller6f535762007-10-11 18:08:29 -07003429 return work_done;
3430}
Michael Chanf4e418f2005-11-04 08:53:48 -08003431
Michael Chanf0ea2e62008-06-19 16:41:57 -07003432static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3433{
3434 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3435 struct bnx2 *bp = bnapi->bp;
3436 int work_done = 0;
3437 struct status_block_msix *sblk = bnapi->status_blk.msix;
3438
3439 while (1) {
3440 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3441 if (unlikely(work_done >= budget))
3442 break;
3443
3444 bnapi->last_status_idx = sblk->status_idx;
3445 /* status idx must be read before checking for more work. */
3446 rmb();
3447 if (likely(!bnx2_has_fast_work(bnapi))) {
3448
Ben Hutchings288379f2009-01-19 16:43:59 -08003449 napi_complete(napi);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003450 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3451 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3452 bnapi->last_status_idx);
3453 break;
3454 }
3455 }
3456 return work_done;
3457}
3458
David S. Miller6f535762007-10-11 18:08:29 -07003459static int bnx2_poll(struct napi_struct *napi, int budget)
3460{
Michael Chan35efa7c2007-12-20 19:56:37 -08003461 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3462 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003463 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003464 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003465
3466 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003467 bnx2_poll_link(bp, bnapi);
3468
Michael Chan35efa7c2007-12-20 19:56:37 -08003469 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003470
Michael Chan4edd4732009-06-08 18:14:42 -07003471#ifdef BCM_CNIC
3472 bnx2_poll_cnic(bp, bnapi);
3473#endif
3474
Michael Chan35efa7c2007-12-20 19:56:37 -08003475 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003476 * much work has been processed, so we must read it before
3477 * checking for more work.
3478 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003479 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003480
3481 if (unlikely(work_done >= budget))
3482 break;
3483
Michael Chan6dee6422007-10-12 01:40:38 -07003484 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003485 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003486 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003487 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003488 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3489 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003490 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003491 break;
David S. Miller6f535762007-10-11 18:08:29 -07003492 }
3493 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3494 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3495 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003496 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003497
Michael Chan1269a8a2006-01-23 16:11:03 -08003498 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3499 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003500 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003501 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003502 }
Michael Chanb6016b72005-05-26 13:03:09 -07003503 }
3504
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003505 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003506}
3507
Herbert Xu932ff272006-06-09 12:20:56 -07003508/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003509 * from set_multicast.
3510 */
3511static void
3512bnx2_set_rx_mode(struct net_device *dev)
3513{
Michael Chan972ec0d2006-01-23 16:12:43 -08003514 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003515 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003516 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003517 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003518
Michael Chan9f52b562008-10-09 12:21:46 -07003519 if (!netif_running(dev))
3520 return;
3521
Michael Chanc770a652005-08-25 15:38:39 -07003522 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003523
3524 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3525 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3526 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3527#ifdef BCM_VLAN
Michael Chan7c6337a2008-08-14 15:29:09 -07003528 if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003529 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003530#else
Michael Chan7c6337a2008-08-14 15:29:09 -07003531 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
Michael Chane29054f2006-01-23 16:06:06 -08003532 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003533#endif
3534 if (dev->flags & IFF_PROMISC) {
3535 /* Promiscuous mode. */
3536 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003537 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3538 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003539 }
3540 else if (dev->flags & IFF_ALLMULTI) {
3541 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3542 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3543 0xffffffff);
3544 }
3545 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3546 }
3547 else {
3548 /* Accept one or more multicast(s). */
3549 struct dev_mc_list *mclist;
3550 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3551 u32 regidx;
3552 u32 bit;
3553 u32 crc;
3554
3555 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3556
Jiri Pirko0ddf4772010-02-20 00:13:58 +00003557 netdev_for_each_mc_addr(mclist, dev) {
Michael Chanb6016b72005-05-26 13:03:09 -07003558 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
3559 bit = crc & 0xff;
3560 regidx = (bit & 0xe0) >> 5;
3561 bit &= 0x1f;
3562 mc_filter[regidx] |= (1 << bit);
3563 }
3564
3565 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3566 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3567 mc_filter[i]);
3568 }
3569
3570 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3571 }
3572
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003573 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003574 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3575 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3576 BNX2_RPM_SORT_USER0_PROM_VLAN;
3577 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003578 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003579 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003580 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003581 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003582 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3583 sort_mode |= (1 <<
3584 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003585 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003586 }
3587
3588 }
3589
Michael Chanb6016b72005-05-26 13:03:09 -07003590 if (rx_mode != bp->rx_mode) {
3591 bp->rx_mode = rx_mode;
3592 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3593 }
3594
3595 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3596 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3597 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3598
Michael Chanc770a652005-08-25 15:38:39 -07003599 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003600}
3601
Michael Chan57579f72009-04-04 16:51:14 -07003602static int __devinit
3603check_fw_section(const struct firmware *fw,
3604 const struct bnx2_fw_file_section *section,
3605 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003606{
Michael Chan57579f72009-04-04 16:51:14 -07003607 u32 offset = be32_to_cpu(section->offset);
3608 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003609
Michael Chan57579f72009-04-04 16:51:14 -07003610 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3611 return -EINVAL;
3612 if ((non_empty && len == 0) || len > fw->size - offset ||
3613 len & (alignment - 1))
3614 return -EINVAL;
3615 return 0;
3616}
3617
3618static int __devinit
3619check_mips_fw_entry(const struct firmware *fw,
3620 const struct bnx2_mips_fw_file_entry *entry)
3621{
3622 if (check_fw_section(fw, &entry->text, 4, true) ||
3623 check_fw_section(fw, &entry->data, 4, false) ||
3624 check_fw_section(fw, &entry->rodata, 4, false))
3625 return -EINVAL;
3626 return 0;
3627}
3628
3629static int __devinit
3630bnx2_request_firmware(struct bnx2 *bp)
3631{
3632 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003633 const struct bnx2_mips_fw_file *mips_fw;
3634 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003635 int rc;
3636
3637 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3638 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan078b0732009-08-29 00:02:46 -07003639 if ((CHIP_ID(bp) == CHIP_ID_5709_A0) ||
3640 (CHIP_ID(bp) == CHIP_ID_5709_A1))
3641 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3642 else
3643 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003644 } else {
3645 mips_fw_file = FW_MIPS_FILE_06;
3646 rv2p_fw_file = FW_RV2P_FILE_06;
3647 }
3648
3649 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3650 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003651 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003652 return rc;
3653 }
3654
3655 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3656 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003657 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003658 return rc;
3659 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003660 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3661 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3662 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3663 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3664 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3665 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3666 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3667 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003668 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003669 return -EINVAL;
3670 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003671 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3672 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3673 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003674 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003675 return -EINVAL;
3676 }
3677
3678 return 0;
3679}
3680
3681static u32
3682rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3683{
3684 switch (idx) {
3685 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3686 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3687 rv2p_code |= RV2P_BD_PAGE_SIZE;
3688 break;
3689 }
3690 return rv2p_code;
3691}
3692
3693static int
3694load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3695 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3696{
3697 u32 rv2p_code_len, file_offset;
3698 __be32 *rv2p_code;
3699 int i;
3700 u32 val, cmd, addr;
3701
3702 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3703 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3704
3705 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3706
3707 if (rv2p_proc == RV2P_PROC1) {
3708 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3709 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3710 } else {
3711 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3712 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003713 }
Michael Chanb6016b72005-05-26 13:03:09 -07003714
3715 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chan57579f72009-04-04 16:51:14 -07003716 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003717 rv2p_code++;
Michael Chan57579f72009-04-04 16:51:14 -07003718 REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003719 rv2p_code++;
3720
Michael Chan57579f72009-04-04 16:51:14 -07003721 val = (i / 8) | cmd;
3722 REG_WR(bp, addr, val);
3723 }
3724
3725 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3726 for (i = 0; i < 8; i++) {
3727 u32 loc, code;
3728
3729 loc = be32_to_cpu(fw_entry->fixup[i]);
3730 if (loc && ((loc * 4) < rv2p_code_len)) {
3731 code = be32_to_cpu(*(rv2p_code + loc - 1));
3732 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
3733 code = be32_to_cpu(*(rv2p_code + loc));
3734 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
3735 REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
3736
3737 val = (loc / 2) | cmd;
3738 REG_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003739 }
3740 }
3741
3742 /* Reset the processor, un-stall is done later. */
3743 if (rv2p_proc == RV2P_PROC1) {
3744 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3745 }
3746 else {
3747 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3748 }
Michael Chan57579f72009-04-04 16:51:14 -07003749
3750 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003751}
3752
Michael Chanaf3ee512006-11-19 14:09:25 -08003753static int
Michael Chan57579f72009-04-04 16:51:14 -07003754load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3755 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003756{
Michael Chan57579f72009-04-04 16:51:14 -07003757 u32 addr, len, file_offset;
3758 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003759 u32 offset;
3760 u32 val;
3761
3762 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003763 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003764 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003765 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3766 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003767
3768 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003769 addr = be32_to_cpu(fw_entry->text.addr);
3770 len = be32_to_cpu(fw_entry->text.len);
3771 file_offset = be32_to_cpu(fw_entry->text.offset);
3772 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3773
3774 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3775 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003776 int j;
3777
Michael Chan57579f72009-04-04 16:51:14 -07003778 for (j = 0; j < (len / 4); j++, offset += 4)
3779 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003780 }
3781
3782 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003783 addr = be32_to_cpu(fw_entry->data.addr);
3784 len = be32_to_cpu(fw_entry->data.len);
3785 file_offset = be32_to_cpu(fw_entry->data.offset);
3786 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3787
3788 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3789 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003790 int j;
3791
Michael Chan57579f72009-04-04 16:51:14 -07003792 for (j = 0; j < (len / 4); j++, offset += 4)
3793 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003794 }
3795
3796 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003797 addr = be32_to_cpu(fw_entry->rodata.addr);
3798 len = be32_to_cpu(fw_entry->rodata.len);
3799 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3800 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3801
3802 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3803 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003804 int j;
3805
Michael Chan57579f72009-04-04 16:51:14 -07003806 for (j = 0; j < (len / 4); j++, offset += 4)
3807 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003808 }
3809
3810 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003811 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003812
3813 val = be32_to_cpu(fw_entry->start_addr);
3814 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003815
3816 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003817 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003818 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003819 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3820 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003821
3822 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003823}
3824
Michael Chanfba9fe92006-06-12 22:21:25 -07003825static int
Michael Chanb6016b72005-05-26 13:03:09 -07003826bnx2_init_cpus(struct bnx2 *bp)
3827{
Michael Chan57579f72009-04-04 16:51:14 -07003828 const struct bnx2_mips_fw_file *mips_fw =
3829 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3830 const struct bnx2_rv2p_fw_file *rv2p_fw =
3831 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3832 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003833
3834 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003835 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3836 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003837
3838 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003839 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003840 if (rc)
3841 goto init_cpu_err;
3842
Michael Chanb6016b72005-05-26 13:03:09 -07003843 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003844 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003845 if (rc)
3846 goto init_cpu_err;
3847
Michael Chanb6016b72005-05-26 13:03:09 -07003848 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003849 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003850 if (rc)
3851 goto init_cpu_err;
3852
Michael Chanb6016b72005-05-26 13:03:09 -07003853 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003854 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003855 if (rc)
3856 goto init_cpu_err;
3857
Michael Chand43584c2006-11-19 14:14:35 -08003858 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003859 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003860
Michael Chanfba9fe92006-06-12 22:21:25 -07003861init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003862 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003863}
3864
3865static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003866bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003867{
3868 u16 pmcsr;
3869
3870 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3871
3872 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003873 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003874 u32 val;
3875
3876 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3877 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3878 PCI_PM_CTRL_PME_STATUS);
3879
3880 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3881 /* delay required during transition out of D3hot */
3882 msleep(20);
3883
3884 val = REG_RD(bp, BNX2_EMAC_MODE);
3885 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3886 val &= ~BNX2_EMAC_MODE_MPKT;
3887 REG_WR(bp, BNX2_EMAC_MODE, val);
3888
3889 val = REG_RD(bp, BNX2_RPM_CONFIG);
3890 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3891 REG_WR(bp, BNX2_RPM_CONFIG, val);
3892 break;
3893 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003894 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003895 int i;
3896 u32 val, wol_msg;
3897
3898 if (bp->wol) {
3899 u32 advertising;
3900 u8 autoneg;
3901
3902 autoneg = bp->autoneg;
3903 advertising = bp->advertising;
3904
Michael Chan239cd342007-10-17 19:26:15 -07003905 if (bp->phy_port == PORT_TP) {
3906 bp->autoneg = AUTONEG_SPEED;
3907 bp->advertising = ADVERTISED_10baseT_Half |
3908 ADVERTISED_10baseT_Full |
3909 ADVERTISED_100baseT_Half |
3910 ADVERTISED_100baseT_Full |
3911 ADVERTISED_Autoneg;
3912 }
Michael Chanb6016b72005-05-26 13:03:09 -07003913
Michael Chan239cd342007-10-17 19:26:15 -07003914 spin_lock_bh(&bp->phy_lock);
3915 bnx2_setup_phy(bp, bp->phy_port);
3916 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003917
3918 bp->autoneg = autoneg;
3919 bp->advertising = advertising;
3920
Benjamin Li5fcaed02008-07-14 22:39:52 -07003921 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003922
3923 val = REG_RD(bp, BNX2_EMAC_MODE);
3924
3925 /* Enable port mode. */
3926 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003927 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003928 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003929 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003930 if (bp->phy_port == PORT_TP)
3931 val |= BNX2_EMAC_MODE_PORT_MII;
3932 else {
3933 val |= BNX2_EMAC_MODE_PORT_GMII;
3934 if (bp->line_speed == SPEED_2500)
3935 val |= BNX2_EMAC_MODE_25G_MODE;
3936 }
Michael Chanb6016b72005-05-26 13:03:09 -07003937
3938 REG_WR(bp, BNX2_EMAC_MODE, val);
3939
3940 /* receive all multicast */
3941 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3942 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3943 0xffffffff);
3944 }
3945 REG_WR(bp, BNX2_EMAC_RX_MODE,
3946 BNX2_EMAC_RX_MODE_SORT_MODE);
3947
3948 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3949 BNX2_RPM_SORT_USER0_MC_EN;
3950 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3951 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3952 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3953 BNX2_RPM_SORT_USER0_ENA);
3954
3955 /* Need to enable EMAC and RPM for WOL. */
3956 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3957 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3958 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3959 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3960
3961 val = REG_RD(bp, BNX2_RPM_CONFIG);
3962 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3963 REG_WR(bp, BNX2_RPM_CONFIG, val);
3964
3965 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3966 }
3967 else {
3968 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3969 }
3970
David S. Millerf86e82f2008-01-21 17:15:40 -08003971 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07003972 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
3973 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003974
3975 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3976 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3977 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3978
3979 if (bp->wol)
3980 pmcsr |= 3;
3981 }
3982 else {
3983 pmcsr |= 3;
3984 }
3985 if (bp->wol) {
3986 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3987 }
3988 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3989 pmcsr);
3990
3991 /* No more memory access after this point until
3992 * device is brought back to D0.
3993 */
3994 udelay(50);
3995 break;
3996 }
3997 default:
3998 return -EINVAL;
3999 }
4000 return 0;
4001}
4002
4003static int
4004bnx2_acquire_nvram_lock(struct bnx2 *bp)
4005{
4006 u32 val;
4007 int j;
4008
4009 /* Request access to the flash interface. */
4010 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
4011 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4012 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4013 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4014 break;
4015
4016 udelay(5);
4017 }
4018
4019 if (j >= NVRAM_TIMEOUT_COUNT)
4020 return -EBUSY;
4021
4022 return 0;
4023}
4024
4025static int
4026bnx2_release_nvram_lock(struct bnx2 *bp)
4027{
4028 int j;
4029 u32 val;
4030
4031 /* Relinquish nvram interface. */
4032 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
4033
4034 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4035 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4036 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4037 break;
4038
4039 udelay(5);
4040 }
4041
4042 if (j >= NVRAM_TIMEOUT_COUNT)
4043 return -EBUSY;
4044
4045 return 0;
4046}
4047
4048
4049static int
4050bnx2_enable_nvram_write(struct bnx2 *bp)
4051{
4052 u32 val;
4053
4054 val = REG_RD(bp, BNX2_MISC_CFG);
4055 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
4056
Michael Chane30372c2007-07-16 18:26:23 -07004057 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004058 int j;
4059
4060 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4061 REG_WR(bp, BNX2_NVM_COMMAND,
4062 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
4063
4064 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4065 udelay(5);
4066
4067 val = REG_RD(bp, BNX2_NVM_COMMAND);
4068 if (val & BNX2_NVM_COMMAND_DONE)
4069 break;
4070 }
4071
4072 if (j >= NVRAM_TIMEOUT_COUNT)
4073 return -EBUSY;
4074 }
4075 return 0;
4076}
4077
4078static void
4079bnx2_disable_nvram_write(struct bnx2 *bp)
4080{
4081 u32 val;
4082
4083 val = REG_RD(bp, BNX2_MISC_CFG);
4084 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
4085}
4086
4087
4088static void
4089bnx2_enable_nvram_access(struct bnx2 *bp)
4090{
4091 u32 val;
4092
4093 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4094 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004095 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004096 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
4097}
4098
4099static void
4100bnx2_disable_nvram_access(struct bnx2 *bp)
4101{
4102 u32 val;
4103
4104 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4105 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004106 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004107 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4108 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4109}
4110
4111static int
4112bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4113{
4114 u32 cmd;
4115 int j;
4116
Michael Chane30372c2007-07-16 18:26:23 -07004117 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004118 /* Buffered flash, no erase needed */
4119 return 0;
4120
4121 /* Build an erase command */
4122 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4123 BNX2_NVM_COMMAND_DOIT;
4124
4125 /* Need to clear DONE bit separately. */
4126 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4127
4128 /* Address of the NVRAM to read from. */
4129 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4130
4131 /* Issue an erase command. */
4132 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4133
4134 /* Wait for completion. */
4135 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4136 u32 val;
4137
4138 udelay(5);
4139
4140 val = REG_RD(bp, BNX2_NVM_COMMAND);
4141 if (val & BNX2_NVM_COMMAND_DONE)
4142 break;
4143 }
4144
4145 if (j >= NVRAM_TIMEOUT_COUNT)
4146 return -EBUSY;
4147
4148 return 0;
4149}
4150
4151static int
4152bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4153{
4154 u32 cmd;
4155 int j;
4156
4157 /* Build the command word. */
4158 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4159
Michael Chane30372c2007-07-16 18:26:23 -07004160 /* Calculate an offset of a buffered flash, not needed for 5709. */
4161 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004162 offset = ((offset / bp->flash_info->page_size) <<
4163 bp->flash_info->page_bits) +
4164 (offset % bp->flash_info->page_size);
4165 }
4166
4167 /* Need to clear DONE bit separately. */
4168 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4169
4170 /* Address of the NVRAM to read from. */
4171 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4172
4173 /* Issue a read command. */
4174 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4175
4176 /* Wait for completion. */
4177 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4178 u32 val;
4179
4180 udelay(5);
4181
4182 val = REG_RD(bp, BNX2_NVM_COMMAND);
4183 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00004184 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
4185 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004186 break;
4187 }
4188 }
4189 if (j >= NVRAM_TIMEOUT_COUNT)
4190 return -EBUSY;
4191
4192 return 0;
4193}
4194
4195
4196static int
4197bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4198{
Al Virob491edd2007-12-22 19:44:51 +00004199 u32 cmd;
4200 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004201 int j;
4202
4203 /* Build the command word. */
4204 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4205
Michael Chane30372c2007-07-16 18:26:23 -07004206 /* Calculate an offset of a buffered flash, not needed for 5709. */
4207 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004208 offset = ((offset / bp->flash_info->page_size) <<
4209 bp->flash_info->page_bits) +
4210 (offset % bp->flash_info->page_size);
4211 }
4212
4213 /* Need to clear DONE bit separately. */
4214 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4215
4216 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004217
4218 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00004219 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004220
4221 /* Address of the NVRAM to write to. */
4222 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4223
4224 /* Issue the write command. */
4225 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4226
4227 /* Wait for completion. */
4228 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4229 udelay(5);
4230
4231 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
4232 break;
4233 }
4234 if (j >= NVRAM_TIMEOUT_COUNT)
4235 return -EBUSY;
4236
4237 return 0;
4238}
4239
4240static int
4241bnx2_init_nvram(struct bnx2 *bp)
4242{
4243 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004244 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004245 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004246
Michael Chane30372c2007-07-16 18:26:23 -07004247 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4248 bp->flash_info = &flash_5709;
4249 goto get_flash_size;
4250 }
4251
Michael Chanb6016b72005-05-26 13:03:09 -07004252 /* Determine the selected interface. */
4253 val = REG_RD(bp, BNX2_NVM_CFG1);
4254
Denis Chengff8ac602007-09-02 18:30:18 +08004255 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004256
Michael Chanb6016b72005-05-26 13:03:09 -07004257 if (val & 0x40000000) {
4258
4259 /* Flash interface has been reconfigured */
4260 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004261 j++, flash++) {
4262 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4263 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004264 bp->flash_info = flash;
4265 break;
4266 }
4267 }
4268 }
4269 else {
Michael Chan37137702005-11-04 08:49:17 -08004270 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004271 /* Not yet been reconfigured */
4272
Michael Chan37137702005-11-04 08:49:17 -08004273 if (val & (1 << 23))
4274 mask = FLASH_BACKUP_STRAP_MASK;
4275 else
4276 mask = FLASH_STRAP_MASK;
4277
Michael Chanb6016b72005-05-26 13:03:09 -07004278 for (j = 0, flash = &flash_table[0]; j < entry_count;
4279 j++, flash++) {
4280
Michael Chan37137702005-11-04 08:49:17 -08004281 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004282 bp->flash_info = flash;
4283
4284 /* Request access to the flash interface. */
4285 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4286 return rc;
4287
4288 /* Enable access to flash interface */
4289 bnx2_enable_nvram_access(bp);
4290
4291 /* Reconfigure the flash interface */
4292 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
4293 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
4294 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
4295 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
4296
4297 /* Disable access to flash interface */
4298 bnx2_disable_nvram_access(bp);
4299 bnx2_release_nvram_lock(bp);
4300
4301 break;
4302 }
4303 }
4304 } /* if (val & 0x40000000) */
4305
4306 if (j == entry_count) {
4307 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004308 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004309 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004310 }
4311
Michael Chane30372c2007-07-16 18:26:23 -07004312get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004313 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004314 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4315 if (val)
4316 bp->flash_size = val;
4317 else
4318 bp->flash_size = bp->flash_info->total_size;
4319
Michael Chanb6016b72005-05-26 13:03:09 -07004320 return rc;
4321}
4322
4323static int
4324bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4325 int buf_size)
4326{
4327 int rc = 0;
4328 u32 cmd_flags, offset32, len32, extra;
4329
4330 if (buf_size == 0)
4331 return 0;
4332
4333 /* Request access to the flash interface. */
4334 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4335 return rc;
4336
4337 /* Enable access to flash interface */
4338 bnx2_enable_nvram_access(bp);
4339
4340 len32 = buf_size;
4341 offset32 = offset;
4342 extra = 0;
4343
4344 cmd_flags = 0;
4345
4346 if (offset32 & 3) {
4347 u8 buf[4];
4348 u32 pre_len;
4349
4350 offset32 &= ~3;
4351 pre_len = 4 - (offset & 3);
4352
4353 if (pre_len >= len32) {
4354 pre_len = len32;
4355 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4356 BNX2_NVM_COMMAND_LAST;
4357 }
4358 else {
4359 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4360 }
4361
4362 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4363
4364 if (rc)
4365 return rc;
4366
4367 memcpy(ret_buf, buf + (offset & 3), pre_len);
4368
4369 offset32 += 4;
4370 ret_buf += pre_len;
4371 len32 -= pre_len;
4372 }
4373 if (len32 & 3) {
4374 extra = 4 - (len32 & 3);
4375 len32 = (len32 + 4) & ~3;
4376 }
4377
4378 if (len32 == 4) {
4379 u8 buf[4];
4380
4381 if (cmd_flags)
4382 cmd_flags = BNX2_NVM_COMMAND_LAST;
4383 else
4384 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4385 BNX2_NVM_COMMAND_LAST;
4386
4387 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4388
4389 memcpy(ret_buf, buf, 4 - extra);
4390 }
4391 else if (len32 > 0) {
4392 u8 buf[4];
4393
4394 /* Read the first word. */
4395 if (cmd_flags)
4396 cmd_flags = 0;
4397 else
4398 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4399
4400 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4401
4402 /* Advance to the next dword. */
4403 offset32 += 4;
4404 ret_buf += 4;
4405 len32 -= 4;
4406
4407 while (len32 > 4 && rc == 0) {
4408 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4409
4410 /* Advance to the next dword. */
4411 offset32 += 4;
4412 ret_buf += 4;
4413 len32 -= 4;
4414 }
4415
4416 if (rc)
4417 return rc;
4418
4419 cmd_flags = BNX2_NVM_COMMAND_LAST;
4420 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4421
4422 memcpy(ret_buf, buf, 4 - extra);
4423 }
4424
4425 /* Disable access to flash interface */
4426 bnx2_disable_nvram_access(bp);
4427
4428 bnx2_release_nvram_lock(bp);
4429
4430 return rc;
4431}
4432
4433static int
4434bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4435 int buf_size)
4436{
4437 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004438 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004439 int rc = 0;
4440 int align_start, align_end;
4441
4442 buf = data_buf;
4443 offset32 = offset;
4444 len32 = buf_size;
4445 align_start = align_end = 0;
4446
4447 if ((align_start = (offset32 & 3))) {
4448 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004449 len32 += align_start;
4450 if (len32 < 4)
4451 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004452 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4453 return rc;
4454 }
4455
4456 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004457 align_end = 4 - (len32 & 3);
4458 len32 += align_end;
4459 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4460 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004461 }
4462
4463 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004464 align_buf = kmalloc(len32, GFP_KERNEL);
4465 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004466 return -ENOMEM;
4467 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004468 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004469 }
4470 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004471 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004472 }
Michael Chane6be7632007-01-08 19:56:13 -08004473 memcpy(align_buf + align_start, data_buf, buf_size);
4474 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004475 }
4476
Michael Chane30372c2007-07-16 18:26:23 -07004477 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004478 flash_buffer = kmalloc(264, GFP_KERNEL);
4479 if (flash_buffer == NULL) {
4480 rc = -ENOMEM;
4481 goto nvram_write_end;
4482 }
4483 }
4484
Michael Chanb6016b72005-05-26 13:03:09 -07004485 written = 0;
4486 while ((written < len32) && (rc == 0)) {
4487 u32 page_start, page_end, data_start, data_end;
4488 u32 addr, cmd_flags;
4489 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004490
4491 /* Find the page_start addr */
4492 page_start = offset32 + written;
4493 page_start -= (page_start % bp->flash_info->page_size);
4494 /* Find the page_end addr */
4495 page_end = page_start + bp->flash_info->page_size;
4496 /* Find the data_start addr */
4497 data_start = (written == 0) ? offset32 : page_start;
4498 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004499 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004500 (offset32 + len32) : page_end;
4501
4502 /* Request access to the flash interface. */
4503 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4504 goto nvram_write_end;
4505
4506 /* Enable access to flash interface */
4507 bnx2_enable_nvram_access(bp);
4508
4509 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004510 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004511 int j;
4512
4513 /* Read the whole page into the buffer
4514 * (non-buffer flash only) */
4515 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4516 if (j == (bp->flash_info->page_size - 4)) {
4517 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4518 }
4519 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004520 page_start + j,
4521 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004522 cmd_flags);
4523
4524 if (rc)
4525 goto nvram_write_end;
4526
4527 cmd_flags = 0;
4528 }
4529 }
4530
4531 /* Enable writes to flash interface (unlock write-protect) */
4532 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4533 goto nvram_write_end;
4534
Michael Chanb6016b72005-05-26 13:03:09 -07004535 /* Loop to write back the buffer data from page_start to
4536 * data_start */
4537 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004538 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004539 /* Erase the page */
4540 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4541 goto nvram_write_end;
4542
4543 /* Re-enable the write again for the actual write */
4544 bnx2_enable_nvram_write(bp);
4545
Michael Chanb6016b72005-05-26 13:03:09 -07004546 for (addr = page_start; addr < data_start;
4547 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004548
Michael Chanb6016b72005-05-26 13:03:09 -07004549 rc = bnx2_nvram_write_dword(bp, addr,
4550 &flash_buffer[i], cmd_flags);
4551
4552 if (rc != 0)
4553 goto nvram_write_end;
4554
4555 cmd_flags = 0;
4556 }
4557 }
4558
4559 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004560 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004561 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004562 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004563 (addr == data_end - 4))) {
4564
4565 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4566 }
4567 rc = bnx2_nvram_write_dword(bp, addr, buf,
4568 cmd_flags);
4569
4570 if (rc != 0)
4571 goto nvram_write_end;
4572
4573 cmd_flags = 0;
4574 buf += 4;
4575 }
4576
4577 /* Loop to write back the buffer data from data_end
4578 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004579 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004580 for (addr = data_end; addr < page_end;
4581 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004582
Michael Chanb6016b72005-05-26 13:03:09 -07004583 if (addr == page_end-4) {
4584 cmd_flags = BNX2_NVM_COMMAND_LAST;
4585 }
4586 rc = bnx2_nvram_write_dword(bp, addr,
4587 &flash_buffer[i], cmd_flags);
4588
4589 if (rc != 0)
4590 goto nvram_write_end;
4591
4592 cmd_flags = 0;
4593 }
4594 }
4595
4596 /* Disable writes to flash interface (lock write-protect) */
4597 bnx2_disable_nvram_write(bp);
4598
4599 /* Disable access to flash interface */
4600 bnx2_disable_nvram_access(bp);
4601 bnx2_release_nvram_lock(bp);
4602
4603 /* Increment written */
4604 written += data_end - data_start;
4605 }
4606
4607nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004608 kfree(flash_buffer);
4609 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004610 return rc;
4611}
4612
Michael Chan0d8a6572007-07-07 22:49:43 -07004613static void
Michael Chan7c62e832008-07-14 22:39:03 -07004614bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004615{
Michael Chan7c62e832008-07-14 22:39:03 -07004616 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004617
Michael Chan583c28e2008-01-21 19:51:35 -08004618 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004619 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4620
4621 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4622 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004623
Michael Chan2726d6e2008-01-29 21:35:05 -08004624 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004625 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4626 return;
4627
Michael Chan7c62e832008-07-14 22:39:03 -07004628 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4629 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4630 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4631 }
4632
4633 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4634 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4635 u32 link;
4636
Michael Chan583c28e2008-01-21 19:51:35 -08004637 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004638
Michael Chan7c62e832008-07-14 22:39:03 -07004639 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4640 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004641 bp->phy_port = PORT_FIBRE;
4642 else
4643 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004644
Michael Chan7c62e832008-07-14 22:39:03 -07004645 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4646 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004647 }
Michael Chan7c62e832008-07-14 22:39:03 -07004648
4649 if (netif_running(bp->dev) && sig)
4650 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004651}
4652
Michael Chanb4b36042007-12-20 19:59:30 -08004653static void
4654bnx2_setup_msix_tbl(struct bnx2 *bp)
4655{
4656 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4657
4658 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4659 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4660}
4661
Michael Chanb6016b72005-05-26 13:03:09 -07004662static int
4663bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4664{
4665 u32 val;
4666 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004667 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004668
4669 /* Wait for the current PCI transaction to complete before
4670 * issuing a reset. */
4671 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4672 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4673 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4674 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4675 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4676 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4677 udelay(5);
4678
Michael Chanb090ae22006-01-23 16:07:10 -08004679 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004680 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004681
Michael Chanb6016b72005-05-26 13:03:09 -07004682 /* Deposit a driver reset signature so the firmware knows that
4683 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004684 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4685 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004686
Michael Chanb6016b72005-05-26 13:03:09 -07004687 /* Do a dummy read to force the chip to complete all current transaction
4688 * before we issue a reset. */
4689 val = REG_RD(bp, BNX2_MISC_ID);
4690
Michael Chan234754d2006-11-19 14:11:41 -08004691 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4692 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4693 REG_RD(bp, BNX2_MISC_COMMAND);
4694 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004695
Michael Chan234754d2006-11-19 14:11:41 -08004696 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4697 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004698
Michael Chan234754d2006-11-19 14:11:41 -08004699 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004700
Michael Chan234754d2006-11-19 14:11:41 -08004701 } else {
4702 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4703 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4704 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4705
4706 /* Chip reset. */
4707 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4708
Michael Chan594a9df2007-08-28 15:39:42 -07004709 /* Reading back any register after chip reset will hang the
4710 * bus on 5706 A0 and A1. The msleep below provides plenty
4711 * of margin for write posting.
4712 */
Michael Chan234754d2006-11-19 14:11:41 -08004713 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004714 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4715 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004716
Michael Chan234754d2006-11-19 14:11:41 -08004717 /* Reset takes approximate 30 usec */
4718 for (i = 0; i < 10; i++) {
4719 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4720 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4721 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4722 break;
4723 udelay(10);
4724 }
4725
4726 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4727 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004728 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004729 return -EBUSY;
4730 }
Michael Chanb6016b72005-05-26 13:03:09 -07004731 }
4732
4733 /* Make sure byte swapping is properly configured. */
4734 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4735 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004736 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004737 return -ENODEV;
4738 }
4739
Michael Chanb6016b72005-05-26 13:03:09 -07004740 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004741 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004742 if (rc)
4743 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004744
Michael Chan0d8a6572007-07-07 22:49:43 -07004745 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004746 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004747 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004748 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4749 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004750 bnx2_set_default_remote_link(bp);
4751 spin_unlock_bh(&bp->phy_lock);
4752
Michael Chanb6016b72005-05-26 13:03:09 -07004753 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4754 /* Adjust the voltage regular to two steps lower. The default
4755 * of this register is 0x0000000e. */
4756 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4757
4758 /* Remove bad rbuf memory from the free pool. */
4759 rc = bnx2_alloc_bad_rbuf(bp);
4760 }
4761
David S. Millerf86e82f2008-01-21 17:15:40 -08004762 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08004763 bnx2_setup_msix_tbl(bp);
4764
Michael Chanb6016b72005-05-26 13:03:09 -07004765 return rc;
4766}
4767
4768static int
4769bnx2_init_chip(struct bnx2 *bp)
4770{
Michael Chand8026d92008-11-12 16:02:20 -08004771 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004772 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004773
4774 /* Make sure the interrupt is not active. */
4775 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4776
4777 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4778 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4779#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004780 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004781#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004782 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004783 DMA_READ_CHANS << 12 |
4784 DMA_WRITE_CHANS << 16;
4785
4786 val |= (0x2 << 20) | (1 << 11);
4787
David S. Millerf86e82f2008-01-21 17:15:40 -08004788 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004789 val |= (1 << 23);
4790
4791 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004792 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004793 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4794
4795 REG_WR(bp, BNX2_DMA_CONFIG, val);
4796
4797 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4798 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4799 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4800 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4801 }
4802
David S. Millerf86e82f2008-01-21 17:15:40 -08004803 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004804 u16 val16;
4805
4806 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4807 &val16);
4808 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4809 val16 & ~PCI_X_CMD_ERO);
4810 }
4811
4812 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4813 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4814 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4815 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4816
4817 /* Initialize context mapping and zero out the quick contexts. The
4818 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004819 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4820 rc = bnx2_init_5709_context(bp);
4821 if (rc)
4822 return rc;
4823 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004824 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004825
Michael Chanfba9fe92006-06-12 22:21:25 -07004826 if ((rc = bnx2_init_cpus(bp)) != 0)
4827 return rc;
4828
Michael Chanb6016b72005-05-26 13:03:09 -07004829 bnx2_init_nvram(bp);
4830
Benjamin Li5fcaed02008-07-14 22:39:52 -07004831 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004832
4833 val = REG_RD(bp, BNX2_MQ_CONFIG);
4834 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4835 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4edd4732009-06-08 18:14:42 -07004836 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4837 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
4838 if (CHIP_REV(bp) == CHIP_REV_Ax)
4839 val |= BNX2_MQ_CONFIG_HALT_DIS;
4840 }
Michael Chan68c9f752007-04-24 15:35:53 -07004841
Michael Chanb6016b72005-05-26 13:03:09 -07004842 REG_WR(bp, BNX2_MQ_CONFIG, val);
4843
4844 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4845 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4846 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4847
4848 val = (BCM_PAGE_BITS - 8) << 24;
4849 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4850
4851 /* Configure page size. */
4852 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4853 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4854 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4855 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4856
4857 val = bp->mac_addr[0] +
4858 (bp->mac_addr[1] << 8) +
4859 (bp->mac_addr[2] << 16) +
4860 bp->mac_addr[3] +
4861 (bp->mac_addr[4] << 8) +
4862 (bp->mac_addr[5] << 16);
4863 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4864
4865 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004866 mtu = bp->dev->mtu;
4867 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004868 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4869 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4870 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4871
Michael Chand8026d92008-11-12 16:02:20 -08004872 if (mtu < 1500)
4873 mtu = 1500;
4874
4875 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4876 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4877 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4878
Michael Chan155d5562009-08-21 16:20:43 +00004879 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004880 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4881 bp->bnx2_napi[i].last_status_idx = 0;
4882
Michael Chanefba0182008-12-03 00:36:15 -08004883 bp->idle_chk_status_idx = 0xffff;
4884
Michael Chanb6016b72005-05-26 13:03:09 -07004885 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4886
4887 /* Set up how to generate a link change interrupt. */
4888 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4889
4890 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4891 (u64) bp->status_blk_mapping & 0xffffffff);
4892 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4893
4894 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4895 (u64) bp->stats_blk_mapping & 0xffffffff);
4896 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4897 (u64) bp->stats_blk_mapping >> 32);
4898
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004899 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004900 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4901
4902 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4903 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4904
4905 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4906 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4907
4908 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4909
4910 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4911
4912 REG_WR(bp, BNX2_HC_COM_TICKS,
4913 (bp->com_ticks_int << 16) | bp->com_ticks);
4914
4915 REG_WR(bp, BNX2_HC_CMD_TICKS,
4916 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4917
Michael Chan61d9e3f2009-08-21 16:20:46 +00004918 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chan02537b062007-06-04 21:24:07 -07004919 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4920 else
Michael Chan7ea69202007-07-16 18:27:10 -07004921 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004922 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4923
4924 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004925 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004926 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004927 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4928 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004929 }
4930
Michael Chanefde73a2010-02-15 19:42:07 +00004931 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanc76c0472007-12-20 20:01:19 -08004932 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4933 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4934
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004935 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4936 }
4937
4938 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00004939 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004940
4941 REG_WR(bp, BNX2_HC_CONFIG, val);
4942
4943 for (i = 1; i < bp->irq_nvecs; i++) {
4944 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4945 BNX2_HC_SB_CONFIG_1;
4946
Michael Chan6f743ca2008-01-29 21:34:08 -08004947 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004948 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004949 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08004950 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4951
Michael Chan6f743ca2008-01-29 21:34:08 -08004952 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004953 (bp->tx_quick_cons_trip_int << 16) |
4954 bp->tx_quick_cons_trip);
4955
Michael Chan6f743ca2008-01-29 21:34:08 -08004956 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004957 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4958
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004959 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
4960 (bp->rx_quick_cons_trip_int << 16) |
4961 bp->rx_quick_cons_trip);
4962
4963 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
4964 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08004965 }
4966
Michael Chanb6016b72005-05-26 13:03:09 -07004967 /* Clear internal stats counters. */
4968 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4969
Michael Chanda3e4fb2007-05-03 13:24:23 -07004970 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004971
4972 /* Initialize the receive filter. */
4973 bnx2_set_rx_mode(bp->dev);
4974
Michael Chan0aa38df2007-06-04 21:23:06 -07004975 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4976 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4977 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4978 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4979 }
Michael Chanb090ae22006-01-23 16:07:10 -08004980 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07004981 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004982
Michael Chandf149d72007-07-07 22:51:36 -07004983 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07004984 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4985
4986 udelay(20);
4987
Michael Chanbf5295b2006-03-23 01:11:56 -08004988 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4989
Michael Chanb090ae22006-01-23 16:07:10 -08004990 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004991}
4992
Michael Chan59b47d82006-11-19 14:10:45 -08004993static void
Michael Chanc76c0472007-12-20 20:01:19 -08004994bnx2_clear_ring_states(struct bnx2 *bp)
4995{
4996 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004997 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004998 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08004999 int i;
5000
5001 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5002 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005003 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005004 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005005
Michael Chan35e90102008-06-19 16:37:42 -07005006 txr->tx_cons = 0;
5007 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005008 rxr->rx_prod_bseq = 0;
5009 rxr->rx_prod = 0;
5010 rxr->rx_cons = 0;
5011 rxr->rx_pg_prod = 0;
5012 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005013 }
5014}
5015
5016static void
Michael Chan35e90102008-06-19 16:37:42 -07005017bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005018{
5019 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005020 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005021
5022 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5023 offset0 = BNX2_L2CTX_TYPE_XI;
5024 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5025 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5026 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5027 } else {
5028 offset0 = BNX2_L2CTX_TYPE;
5029 offset1 = BNX2_L2CTX_CMD_TYPE;
5030 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5031 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5032 }
5033 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005034 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005035
5036 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005037 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005038
Michael Chan35e90102008-06-19 16:37:42 -07005039 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005040 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005041
Michael Chan35e90102008-06-19 16:37:42 -07005042 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005043 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005044}
Michael Chanb6016b72005-05-26 13:03:09 -07005045
5046static void
Michael Chan35e90102008-06-19 16:37:42 -07005047bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005048{
5049 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005050 u32 cid = TX_CID;
5051 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005052 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005053
Michael Chan35e90102008-06-19 16:37:42 -07005054 bnapi = &bp->bnx2_napi[ring_num];
5055 txr = &bnapi->tx_ring;
5056
5057 if (ring_num == 0)
5058 cid = TX_CID;
5059 else
5060 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005061
Michael Chan2f8af122006-08-15 01:39:10 -07005062 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5063
Michael Chan35e90102008-06-19 16:37:42 -07005064 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005065
Michael Chan35e90102008-06-19 16:37:42 -07005066 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5067 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005068
Michael Chan35e90102008-06-19 16:37:42 -07005069 txr->tx_prod = 0;
5070 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005071
Michael Chan35e90102008-06-19 16:37:42 -07005072 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5073 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005074
Michael Chan35e90102008-06-19 16:37:42 -07005075 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005076}
5077
5078static void
Michael Chan5d5d0012007-12-12 11:17:43 -08005079bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
5080 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005081{
Michael Chanb6016b72005-05-26 13:03:09 -07005082 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08005083 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005084
Michael Chan5d5d0012007-12-12 11:17:43 -08005085 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005086 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005087
Michael Chan5d5d0012007-12-12 11:17:43 -08005088 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08005089 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005090 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005091 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5092 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005093 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005094 j = 0;
5095 else
5096 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005097 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5098 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005099 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005100}
5101
5102static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005103bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005104{
5105 int i;
5106 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005107 u32 cid, rx_cid_addr, val;
5108 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5109 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005110
Michael Chanbb4f98a2008-06-19 16:38:19 -07005111 if (ring_num == 0)
5112 cid = RX_CID;
5113 else
5114 cid = RX_RSS_CID + ring_num - 1;
5115
5116 rx_cid_addr = GET_CID_ADDR(cid);
5117
5118 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005119 bp->rx_buf_use_size, bp->rx_max_ring);
5120
Michael Chanbb4f98a2008-06-19 16:38:19 -07005121 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005122
5123 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5124 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
5125 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
5126 }
5127
Michael Chan62a83132008-01-29 21:35:40 -08005128 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005129 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005130 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5131 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005132 PAGE_SIZE, bp->rx_max_pg_ring);
5133 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005134 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5135 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005136 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005137
Michael Chanbb4f98a2008-06-19 16:38:19 -07005138 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005139 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005140
Michael Chanbb4f98a2008-06-19 16:38:19 -07005141 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005142 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005143
5144 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5145 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
5146 }
Michael Chanb6016b72005-05-26 13:03:09 -07005147
Michael Chanbb4f98a2008-06-19 16:38:19 -07005148 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005149 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005150
Michael Chanbb4f98a2008-06-19 16:38:19 -07005151 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005152 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005153
Michael Chanbb4f98a2008-06-19 16:38:19 -07005154 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005155 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Michael Chanb929e532009-12-03 09:46:33 +00005156 if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005157 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5158 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005159 break;
Michael Chanb929e532009-12-03 09:46:33 +00005160 }
Michael Chan47bf4242007-12-12 11:19:12 -08005161 prod = NEXT_RX_BD(prod);
5162 ring_prod = RX_PG_RING_IDX(prod);
5163 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005164 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005165
Michael Chanbb4f98a2008-06-19 16:38:19 -07005166 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005167 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chanb929e532009-12-03 09:46:33 +00005168 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005169 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5170 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005171 break;
Michael Chanb929e532009-12-03 09:46:33 +00005172 }
Michael Chanb6016b72005-05-26 13:03:09 -07005173 prod = NEXT_RX_BD(prod);
5174 ring_prod = RX_RING_IDX(prod);
5175 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005176 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005177
Michael Chanbb4f98a2008-06-19 16:38:19 -07005178 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5179 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5180 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005181
Michael Chanbb4f98a2008-06-19 16:38:19 -07005182 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5183 REG_WR16(bp, rxr->rx_bidx_addr, prod);
5184
5185 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005186}
5187
Michael Chan35e90102008-06-19 16:37:42 -07005188static void
5189bnx2_init_all_rings(struct bnx2 *bp)
5190{
5191 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005192 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005193
5194 bnx2_clear_ring_states(bp);
5195
5196 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
5197 for (i = 0; i < bp->num_tx_rings; i++)
5198 bnx2_init_tx_ring(bp, i);
5199
5200 if (bp->num_tx_rings > 1)
5201 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5202 (TX_TSS_CID << 7));
5203
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005204 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
5205 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5206
Michael Chanbb4f98a2008-06-19 16:38:19 -07005207 for (i = 0; i < bp->num_rx_rings; i++)
5208 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005209
5210 if (bp->num_rx_rings > 1) {
5211 u32 tbl_32;
5212 u8 *tbl = (u8 *) &tbl_32;
5213
5214 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
5215 BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
5216
5217 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
5218 tbl[i % 4] = i % (bp->num_rx_rings - 1);
5219 if ((i % 4) == 3)
5220 bnx2_reg_wr_ind(bp,
5221 BNX2_RXP_SCRATCH_RSS_TBL + i,
5222 cpu_to_be32(tbl_32));
5223 }
5224
5225 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5226 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5227
5228 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
5229
5230 }
Michael Chan35e90102008-06-19 16:37:42 -07005231}
5232
Michael Chan5d5d0012007-12-12 11:17:43 -08005233static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005234{
Michael Chan5d5d0012007-12-12 11:17:43 -08005235 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005236
Michael Chan5d5d0012007-12-12 11:17:43 -08005237 while (ring_size > MAX_RX_DESC_CNT) {
5238 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005239 num_rings++;
5240 }
5241 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005242 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005243 while ((max & num_rings) == 0)
5244 max >>= 1;
5245
5246 if (num_rings != max)
5247 max <<= 1;
5248
Michael Chan5d5d0012007-12-12 11:17:43 -08005249 return max;
5250}
5251
5252static void
5253bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5254{
Michael Chan84eaa182007-12-12 11:19:57 -08005255 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005256
5257 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005258 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005259
Michael Chan84eaa182007-12-12 11:19:57 -08005260 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
5261 sizeof(struct skb_shared_info);
5262
Benjamin Li601d3d12008-05-16 22:19:35 -07005263 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005264 bp->rx_pg_ring_size = 0;
5265 bp->rx_max_pg_ring = 0;
5266 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005267 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005268 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5269
5270 jumbo_size = size * pages;
5271 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
5272 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
5273
5274 bp->rx_pg_ring_size = jumbo_size;
5275 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
5276 MAX_RX_PG_RINGS);
5277 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005278 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005279 bp->rx_copy_thresh = 0;
5280 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005281
5282 bp->rx_buf_use_size = rx_size;
5283 /* hw alignment */
5284 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005285 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005286 bp->rx_ring_size = size;
5287 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08005288 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
5289}
5290
5291static void
Michael Chanb6016b72005-05-26 13:03:09 -07005292bnx2_free_tx_skbs(struct bnx2 *bp)
5293{
5294 int i;
5295
Michael Chan35e90102008-06-19 16:37:42 -07005296 for (i = 0; i < bp->num_tx_rings; i++) {
5297 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5298 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5299 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005300
Michael Chan35e90102008-06-19 16:37:42 -07005301 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005302 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005303
Michael Chan35e90102008-06-19 16:37:42 -07005304 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005305 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005306 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005307 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005308
5309 if (skb == NULL) {
5310 j++;
5311 continue;
5312 }
5313
Alexander Duycke95524a2009-12-02 16:47:57 +00005314 pci_unmap_single(bp->pdev,
5315 pci_unmap_addr(tx_buf, mapping),
5316 skb_headlen(skb),
5317 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005318
Michael Chan35e90102008-06-19 16:37:42 -07005319 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005320
Alexander Duycke95524a2009-12-02 16:47:57 +00005321 last = tx_buf->nr_frags;
5322 j++;
5323 for (k = 0; k < last; k++, j++) {
5324 tx_buf = &txr->tx_buf_ring[TX_RING_IDX(j)];
5325 pci_unmap_page(bp->pdev,
5326 pci_unmap_addr(tx_buf, mapping),
5327 skb_shinfo(skb)->frags[k].size,
5328 PCI_DMA_TODEVICE);
5329 }
Michael Chan35e90102008-06-19 16:37:42 -07005330 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005331 }
Michael Chanb6016b72005-05-26 13:03:09 -07005332 }
Michael Chanb6016b72005-05-26 13:03:09 -07005333}
5334
5335static void
5336bnx2_free_rx_skbs(struct bnx2 *bp)
5337{
5338 int i;
5339
Michael Chanbb4f98a2008-06-19 16:38:19 -07005340 for (i = 0; i < bp->num_rx_rings; i++) {
5341 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5342 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5343 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005344
Michael Chanbb4f98a2008-06-19 16:38:19 -07005345 if (rxr->rx_buf_ring == NULL)
5346 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005347
Michael Chanbb4f98a2008-06-19 16:38:19 -07005348 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5349 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
5350 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07005351
Michael Chanbb4f98a2008-06-19 16:38:19 -07005352 if (skb == NULL)
5353 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005354
Michael Chanbb4f98a2008-06-19 16:38:19 -07005355 pci_unmap_single(bp->pdev,
5356 pci_unmap_addr(rx_buf, mapping),
5357 bp->rx_buf_use_size,
5358 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005359
Michael Chanbb4f98a2008-06-19 16:38:19 -07005360 rx_buf->skb = NULL;
5361
5362 dev_kfree_skb(skb);
5363 }
5364 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5365 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005366 }
5367}
5368
5369static void
5370bnx2_free_skbs(struct bnx2 *bp)
5371{
5372 bnx2_free_tx_skbs(bp);
5373 bnx2_free_rx_skbs(bp);
5374}
5375
5376static int
5377bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5378{
5379 int rc;
5380
5381 rc = bnx2_reset_chip(bp, reset_code);
5382 bnx2_free_skbs(bp);
5383 if (rc)
5384 return rc;
5385
Michael Chanfba9fe92006-06-12 22:21:25 -07005386 if ((rc = bnx2_init_chip(bp)) != 0)
5387 return rc;
5388
Michael Chan35e90102008-06-19 16:37:42 -07005389 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005390 return 0;
5391}
5392
5393static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005394bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005395{
5396 int rc;
5397
5398 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5399 return rc;
5400
Michael Chan80be4432006-11-19 14:07:28 -08005401 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005402 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005403 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005404 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5405 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005406 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005407 return 0;
5408}
5409
5410static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005411bnx2_shutdown_chip(struct bnx2 *bp)
5412{
5413 u32 reset_code;
5414
5415 if (bp->flags & BNX2_FLAG_NO_WOL)
5416 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5417 else if (bp->wol)
5418 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5419 else
5420 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5421
5422 return bnx2_reset_chip(bp, reset_code);
5423}
5424
5425static int
Michael Chanb6016b72005-05-26 13:03:09 -07005426bnx2_test_registers(struct bnx2 *bp)
5427{
5428 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005429 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005430 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005431 u16 offset;
5432 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005433#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005434 u32 rw_mask;
5435 u32 ro_mask;
5436 } reg_tbl[] = {
5437 { 0x006c, 0, 0x00000000, 0x0000003f },
5438 { 0x0090, 0, 0xffffffff, 0x00000000 },
5439 { 0x0094, 0, 0x00000000, 0x00000000 },
5440
Michael Chan5bae30c2007-05-03 13:18:46 -07005441 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5442 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5443 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5444 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5445 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5446 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5447 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5448 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5449 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005450
Michael Chan5bae30c2007-05-03 13:18:46 -07005451 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5452 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5453 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5454 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5455 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5456 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005457
Michael Chan5bae30c2007-05-03 13:18:46 -07005458 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5459 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5460 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005461
5462 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005463 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005464
5465 { 0x1408, 0, 0x01c00800, 0x00000000 },
5466 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5467 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005468 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005469 { 0x14b0, 0, 0x00000002, 0x00000001 },
5470 { 0x14b8, 0, 0x00000000, 0x00000000 },
5471 { 0x14c0, 0, 0x00000000, 0x00000009 },
5472 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5473 { 0x14cc, 0, 0x00000000, 0x00000001 },
5474 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005475
5476 { 0x1800, 0, 0x00000000, 0x00000001 },
5477 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005478
5479 { 0x2800, 0, 0x00000000, 0x00000001 },
5480 { 0x2804, 0, 0x00000000, 0x00003f01 },
5481 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5482 { 0x2810, 0, 0xffff0000, 0x00000000 },
5483 { 0x2814, 0, 0xffff0000, 0x00000000 },
5484 { 0x2818, 0, 0xffff0000, 0x00000000 },
5485 { 0x281c, 0, 0xffff0000, 0x00000000 },
5486 { 0x2834, 0, 0xffffffff, 0x00000000 },
5487 { 0x2840, 0, 0x00000000, 0xffffffff },
5488 { 0x2844, 0, 0x00000000, 0xffffffff },
5489 { 0x2848, 0, 0xffffffff, 0x00000000 },
5490 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5491
5492 { 0x2c00, 0, 0x00000000, 0x00000011 },
5493 { 0x2c04, 0, 0x00000000, 0x00030007 },
5494
Michael Chanb6016b72005-05-26 13:03:09 -07005495 { 0x3c00, 0, 0x00000000, 0x00000001 },
5496 { 0x3c04, 0, 0x00000000, 0x00070000 },
5497 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5498 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5499 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5500 { 0x3c14, 0, 0x00000000, 0xffffffff },
5501 { 0x3c18, 0, 0x00000000, 0xffffffff },
5502 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5503 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005504
5505 { 0x5004, 0, 0x00000000, 0x0000007f },
5506 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005507
Michael Chanb6016b72005-05-26 13:03:09 -07005508 { 0x5c00, 0, 0x00000000, 0x00000001 },
5509 { 0x5c04, 0, 0x00000000, 0x0003000f },
5510 { 0x5c08, 0, 0x00000003, 0x00000000 },
5511 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5512 { 0x5c10, 0, 0x00000000, 0xffffffff },
5513 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5514 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5515 { 0x5c88, 0, 0x00000000, 0x00077373 },
5516 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5517
5518 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5519 { 0x680c, 0, 0xffffffff, 0x00000000 },
5520 { 0x6810, 0, 0xffffffff, 0x00000000 },
5521 { 0x6814, 0, 0xffffffff, 0x00000000 },
5522 { 0x6818, 0, 0xffffffff, 0x00000000 },
5523 { 0x681c, 0, 0xffffffff, 0x00000000 },
5524 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5525 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5526 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5527 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5528 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5529 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5530 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5531 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5532 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5533 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5534 { 0x684c, 0, 0xffffffff, 0x00000000 },
5535 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5536 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5537 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5538 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5539 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5540 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5541
5542 { 0xffff, 0, 0x00000000, 0x00000000 },
5543 };
5544
5545 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005546 is_5709 = 0;
5547 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5548 is_5709 = 1;
5549
Michael Chanb6016b72005-05-26 13:03:09 -07005550 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5551 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005552 u16 flags = reg_tbl[i].flags;
5553
5554 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5555 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005556
5557 offset = (u32) reg_tbl[i].offset;
5558 rw_mask = reg_tbl[i].rw_mask;
5559 ro_mask = reg_tbl[i].ro_mask;
5560
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005561 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005562
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005563 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005564
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005565 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005566 if ((val & rw_mask) != 0) {
5567 goto reg_test_err;
5568 }
5569
5570 if ((val & ro_mask) != (save_val & ro_mask)) {
5571 goto reg_test_err;
5572 }
5573
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005574 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005575
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005576 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005577 if ((val & rw_mask) != rw_mask) {
5578 goto reg_test_err;
5579 }
5580
5581 if ((val & ro_mask) != (save_val & ro_mask)) {
5582 goto reg_test_err;
5583 }
5584
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005585 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005586 continue;
5587
5588reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005589 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005590 ret = -ENODEV;
5591 break;
5592 }
5593 return ret;
5594}
5595
5596static int
5597bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5598{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005599 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005600 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5601 int i;
5602
5603 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5604 u32 offset;
5605
5606 for (offset = 0; offset < size; offset += 4) {
5607
Michael Chan2726d6e2008-01-29 21:35:05 -08005608 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005609
Michael Chan2726d6e2008-01-29 21:35:05 -08005610 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005611 test_pattern[i]) {
5612 return -ENODEV;
5613 }
5614 }
5615 }
5616 return 0;
5617}
5618
5619static int
5620bnx2_test_memory(struct bnx2 *bp)
5621{
5622 int ret = 0;
5623 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005624 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005625 u32 offset;
5626 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005627 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005628 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005629 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005630 { 0xe0000, 0x4000 },
5631 { 0x120000, 0x4000 },
5632 { 0x1a0000, 0x4000 },
5633 { 0x160000, 0x4000 },
5634 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005635 },
5636 mem_tbl_5709[] = {
5637 { 0x60000, 0x4000 },
5638 { 0xa0000, 0x3000 },
5639 { 0xe0000, 0x4000 },
5640 { 0x120000, 0x4000 },
5641 { 0x1a0000, 0x4000 },
5642 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005643 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005644 struct mem_entry *mem_tbl;
5645
5646 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5647 mem_tbl = mem_tbl_5709;
5648 else
5649 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005650
5651 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5652 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5653 mem_tbl[i].len)) != 0) {
5654 return ret;
5655 }
5656 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005657
Michael Chanb6016b72005-05-26 13:03:09 -07005658 return ret;
5659}
5660
Michael Chanbc5a0692006-01-23 16:13:22 -08005661#define BNX2_MAC_LOOPBACK 0
5662#define BNX2_PHY_LOOPBACK 1
5663
Michael Chanb6016b72005-05-26 13:03:09 -07005664static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005665bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005666{
5667 unsigned int pkt_size, num_pkts, i;
5668 struct sk_buff *skb, *rx_skb;
5669 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005670 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005671 dma_addr_t map;
5672 struct tx_bd *txbd;
5673 struct sw_bd *rx_buf;
5674 struct l2_fhdr *rx_hdr;
5675 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005676 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005677 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005678 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005679
5680 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005681
Michael Chan35e90102008-06-19 16:37:42 -07005682 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005683 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005684 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5685 bp->loopback = MAC_LOOPBACK;
5686 bnx2_set_mac_loopback(bp);
5687 }
5688 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005689 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005690 return 0;
5691
Michael Chan80be4432006-11-19 14:07:28 -08005692 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005693 bnx2_set_phy_loopback(bp);
5694 }
5695 else
5696 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005697
Michael Chan84eaa182007-12-12 11:19:57 -08005698 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005699 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005700 if (!skb)
5701 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005702 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005703 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005704 memset(packet + 6, 0x0, 8);
5705 for (i = 14; i < pkt_size; i++)
5706 packet[i] = (unsigned char) (i & 0xff);
5707
Alexander Duycke95524a2009-12-02 16:47:57 +00005708 map = pci_map_single(bp->pdev, skb->data, pkt_size,
5709 PCI_DMA_TODEVICE);
5710 if (pci_dma_mapping_error(bp->pdev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005711 dev_kfree_skb(skb);
5712 return -EIO;
5713 }
Michael Chanb6016b72005-05-26 13:03:09 -07005714
Michael Chanbf5295b2006-03-23 01:11:56 -08005715 REG_WR(bp, BNX2_HC_COMMAND,
5716 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5717
Michael Chanb6016b72005-05-26 13:03:09 -07005718 REG_RD(bp, BNX2_HC_COMMAND);
5719
5720 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005721 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005722
Michael Chanb6016b72005-05-26 13:03:09 -07005723 num_pkts = 0;
5724
Michael Chan35e90102008-06-19 16:37:42 -07005725 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005726
5727 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5728 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5729 txbd->tx_bd_mss_nbytes = pkt_size;
5730 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5731
5732 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005733 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5734 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005735
Michael Chan35e90102008-06-19 16:37:42 -07005736 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5737 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005738
5739 udelay(100);
5740
Michael Chanbf5295b2006-03-23 01:11:56 -08005741 REG_WR(bp, BNX2_HC_COMMAND,
5742 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5743
Michael Chanb6016b72005-05-26 13:03:09 -07005744 REG_RD(bp, BNX2_HC_COMMAND);
5745
5746 udelay(5);
5747
Alexander Duycke95524a2009-12-02 16:47:57 +00005748 pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005749 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005750
Michael Chan35e90102008-06-19 16:37:42 -07005751 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005752 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005753
Michael Chan35efa7c2007-12-20 19:56:37 -08005754 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005755 if (rx_idx != rx_start_idx + num_pkts) {
5756 goto loopback_test_done;
5757 }
5758
Michael Chanbb4f98a2008-06-19 16:38:19 -07005759 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005760 rx_skb = rx_buf->skb;
5761
5762 rx_hdr = (struct l2_fhdr *) rx_skb->data;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005763 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005764
5765 pci_dma_sync_single_for_cpu(bp->pdev,
5766 pci_unmap_addr(rx_buf, mapping),
5767 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5768
Michael Chanade2bfe2006-01-23 16:09:51 -08005769 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005770 (L2_FHDR_ERRORS_BAD_CRC |
5771 L2_FHDR_ERRORS_PHY_DECODE |
5772 L2_FHDR_ERRORS_ALIGNMENT |
5773 L2_FHDR_ERRORS_TOO_SHORT |
5774 L2_FHDR_ERRORS_GIANT_FRAME)) {
5775
5776 goto loopback_test_done;
5777 }
5778
5779 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5780 goto loopback_test_done;
5781 }
5782
5783 for (i = 14; i < pkt_size; i++) {
5784 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5785 goto loopback_test_done;
5786 }
5787 }
5788
5789 ret = 0;
5790
5791loopback_test_done:
5792 bp->loopback = 0;
5793 return ret;
5794}
5795
Michael Chanbc5a0692006-01-23 16:13:22 -08005796#define BNX2_MAC_LOOPBACK_FAILED 1
5797#define BNX2_PHY_LOOPBACK_FAILED 2
5798#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5799 BNX2_PHY_LOOPBACK_FAILED)
5800
5801static int
5802bnx2_test_loopback(struct bnx2 *bp)
5803{
5804 int rc = 0;
5805
5806 if (!netif_running(bp->dev))
5807 return BNX2_LOOPBACK_FAILED;
5808
5809 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5810 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005811 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005812 spin_unlock_bh(&bp->phy_lock);
5813 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5814 rc |= BNX2_MAC_LOOPBACK_FAILED;
5815 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5816 rc |= BNX2_PHY_LOOPBACK_FAILED;
5817 return rc;
5818}
5819
Michael Chanb6016b72005-05-26 13:03:09 -07005820#define NVRAM_SIZE 0x200
5821#define CRC32_RESIDUAL 0xdebb20e3
5822
5823static int
5824bnx2_test_nvram(struct bnx2 *bp)
5825{
Al Virob491edd2007-12-22 19:44:51 +00005826 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005827 u8 *data = (u8 *) buf;
5828 int rc = 0;
5829 u32 magic, csum;
5830
5831 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5832 goto test_nvram_done;
5833
5834 magic = be32_to_cpu(buf[0]);
5835 if (magic != 0x669955aa) {
5836 rc = -ENODEV;
5837 goto test_nvram_done;
5838 }
5839
5840 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5841 goto test_nvram_done;
5842
5843 csum = ether_crc_le(0x100, data);
5844 if (csum != CRC32_RESIDUAL) {
5845 rc = -ENODEV;
5846 goto test_nvram_done;
5847 }
5848
5849 csum = ether_crc_le(0x100, data + 0x100);
5850 if (csum != CRC32_RESIDUAL) {
5851 rc = -ENODEV;
5852 }
5853
5854test_nvram_done:
5855 return rc;
5856}
5857
5858static int
5859bnx2_test_link(struct bnx2 *bp)
5860{
5861 u32 bmsr;
5862
Michael Chan9f52b562008-10-09 12:21:46 -07005863 if (!netif_running(bp->dev))
5864 return -ENODEV;
5865
Michael Chan583c28e2008-01-21 19:51:35 -08005866 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005867 if (bp->link_up)
5868 return 0;
5869 return -ENODEV;
5870 }
Michael Chanc770a652005-08-25 15:38:39 -07005871 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005872 bnx2_enable_bmsr1(bp);
5873 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5874 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5875 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005876 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005877
Michael Chanb6016b72005-05-26 13:03:09 -07005878 if (bmsr & BMSR_LSTATUS) {
5879 return 0;
5880 }
5881 return -ENODEV;
5882}
5883
5884static int
5885bnx2_test_intr(struct bnx2 *bp)
5886{
5887 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005888 u16 status_idx;
5889
5890 if (!netif_running(bp->dev))
5891 return -ENODEV;
5892
5893 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5894
5895 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005896 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005897 REG_RD(bp, BNX2_HC_COMMAND);
5898
5899 for (i = 0; i < 10; i++) {
5900 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5901 status_idx) {
5902
5903 break;
5904 }
5905
5906 msleep_interruptible(10);
5907 }
5908 if (i < 10)
5909 return 0;
5910
5911 return -ENODEV;
5912}
5913
Michael Chan38ea3682008-02-23 19:48:57 -08005914/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005915static int
5916bnx2_5706_serdes_has_link(struct bnx2 *bp)
5917{
5918 u32 mode_ctl, an_dbg, exp;
5919
Michael Chan38ea3682008-02-23 19:48:57 -08005920 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5921 return 0;
5922
Michael Chanb2fadea2008-01-21 17:07:06 -08005923 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5924 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5925
5926 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5927 return 0;
5928
5929 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5930 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5931 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5932
Michael Chanf3014c02008-01-29 21:33:03 -08005933 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005934 return 0;
5935
5936 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5937 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5938 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5939
5940 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5941 return 0;
5942
5943 return 1;
5944}
5945
Michael Chanb6016b72005-05-26 13:03:09 -07005946static void
Michael Chan48b01e22006-11-19 14:08:00 -08005947bnx2_5706_serdes_timer(struct bnx2 *bp)
5948{
Michael Chanb2fadea2008-01-21 17:07:06 -08005949 int check_link = 1;
5950
Michael Chan48b01e22006-11-19 14:08:00 -08005951 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005952 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005953 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005954 check_link = 0;
5955 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005956 u32 bmcr;
5957
Benjamin Liac392ab2008-09-18 16:40:49 -07005958 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005959
Michael Chanca58c3a2007-05-03 13:22:52 -07005960 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005961
5962 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005963 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005964 bmcr &= ~BMCR_ANENABLE;
5965 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005966 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005967 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005968 }
5969 }
5970 }
5971 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005972 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005973 u32 phy2;
5974
5975 bnx2_write_phy(bp, 0x17, 0x0f01);
5976 bnx2_read_phy(bp, 0x15, &phy2);
5977 if (phy2 & 0x20) {
5978 u32 bmcr;
5979
Michael Chanca58c3a2007-05-03 13:22:52 -07005980 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005981 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07005982 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005983
Michael Chan583c28e2008-01-21 19:51:35 -08005984 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005985 }
5986 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07005987 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005988
Michael Chana2724e22008-02-23 19:47:44 -08005989 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005990 u32 val;
5991
5992 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5993 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5994 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5995
Michael Chana2724e22008-02-23 19:47:44 -08005996 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
5997 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
5998 bnx2_5706s_force_link_dn(bp, 1);
5999 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6000 } else
6001 bnx2_set_link(bp);
6002 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6003 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006004 }
Michael Chan48b01e22006-11-19 14:08:00 -08006005 spin_unlock(&bp->phy_lock);
6006}
6007
6008static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006009bnx2_5708_serdes_timer(struct bnx2 *bp)
6010{
Michael Chan583c28e2008-01-21 19:51:35 -08006011 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006012 return;
6013
Michael Chan583c28e2008-01-21 19:51:35 -08006014 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006015 bp->serdes_an_pending = 0;
6016 return;
6017 }
6018
6019 spin_lock(&bp->phy_lock);
6020 if (bp->serdes_an_pending)
6021 bp->serdes_an_pending--;
6022 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6023 u32 bmcr;
6024
Michael Chanca58c3a2007-05-03 13:22:52 -07006025 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006026 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006027 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006028 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006029 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006030 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006031 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006032 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006033 }
6034
6035 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006036 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006037
6038 spin_unlock(&bp->phy_lock);
6039}
6040
6041static void
Michael Chanb6016b72005-05-26 13:03:09 -07006042bnx2_timer(unsigned long data)
6043{
6044 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006045
Michael Chancd339a02005-08-25 15:35:24 -07006046 if (!netif_running(bp->dev))
6047 return;
6048
Michael Chanb6016b72005-05-26 13:03:09 -07006049 if (atomic_read(&bp->intr_sem) != 0)
6050 goto bnx2_restart_timer;
6051
Michael Chanefba0182008-12-03 00:36:15 -08006052 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6053 BNX2_FLAG_USING_MSI)
6054 bnx2_chk_missed_msi(bp);
6055
Michael Chandf149d72007-07-07 22:51:36 -07006056 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006057
Michael Chan2726d6e2008-01-29 21:35:05 -08006058 bp->stats_blk->stat_FwRxDrop =
6059 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006060
Michael Chan02537b062007-06-04 21:24:07 -07006061 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006062 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chan02537b062007-06-04 21:24:07 -07006063 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6064 BNX2_HC_COMMAND_STATS_NOW);
6065
Michael Chan583c28e2008-01-21 19:51:35 -08006066 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006067 if (CHIP_NUM(bp) == CHIP_NUM_5706)
6068 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006069 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006070 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006071 }
6072
6073bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006074 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006075}
6076
Michael Chan8e6a72c2007-05-03 13:24:48 -07006077static int
6078bnx2_request_irq(struct bnx2 *bp)
6079{
Michael Chan6d866ff2007-12-20 19:56:09 -08006080 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006081 struct bnx2_irq *irq;
6082 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006083
David S. Millerf86e82f2008-01-21 17:15:40 -08006084 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006085 flags = 0;
6086 else
6087 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006088
6089 for (i = 0; i < bp->irq_nvecs; i++) {
6090 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006091 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006092 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006093 if (rc)
6094 break;
6095 irq->requested = 1;
6096 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006097 return rc;
6098}
6099
6100static void
6101bnx2_free_irq(struct bnx2 *bp)
6102{
Michael Chanb4b36042007-12-20 19:59:30 -08006103 struct bnx2_irq *irq;
6104 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006105
Michael Chanb4b36042007-12-20 19:59:30 -08006106 for (i = 0; i < bp->irq_nvecs; i++) {
6107 irq = &bp->irq_tbl[i];
6108 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006109 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006110 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006111 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006112 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006113 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006114 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006115 pci_disable_msix(bp->pdev);
6116
David S. Millerf86e82f2008-01-21 17:15:40 -08006117 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006118}
6119
6120static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006121bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006122{
Michael Chan57851d82007-12-20 20:01:44 -08006123 int i, rc;
6124 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006125 struct net_device *dev = bp->dev;
6126 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006127
Michael Chanb4b36042007-12-20 19:59:30 -08006128 bnx2_setup_msix_tbl(bp);
6129 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6130 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6131 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006132
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006133 /* Need to flush the previous three writes to ensure MSI-X
6134 * is setup properly */
6135 REG_RD(bp, BNX2_PCI_MSIX_CONTROL);
6136
Michael Chan57851d82007-12-20 20:01:44 -08006137 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6138 msix_ent[i].entry = i;
6139 msix_ent[i].vector = 0;
6140 }
6141
6142 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
6143 if (rc != 0)
6144 return;
6145
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006146 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006147 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan69010312009-03-18 18:11:51 -07006148 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006149 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006150 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6151 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6152 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006153}
6154
6155static void
6156bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6157{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006158 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07006159 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006160
Michael Chan6d866ff2007-12-20 19:56:09 -08006161 bp->irq_tbl[0].handler = bnx2_interrupt;
6162 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006163 bp->irq_nvecs = 1;
6164 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006165
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006166 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi && cpus > 1)
6167 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006168
David S. Millerf86e82f2008-01-21 17:15:40 -08006169 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6170 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006171 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006172 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006173 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006174 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006175 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6176 } else
6177 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006178
6179 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006180 }
6181 }
Benjamin Li706bf242008-07-18 17:55:11 -07006182
6183 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6184 bp->dev->real_num_tx_queues = bp->num_tx_rings;
6185
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006186 bp->num_rx_rings = bp->irq_nvecs;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006187}
6188
Michael Chanb6016b72005-05-26 13:03:09 -07006189/* Called with rtnl_lock */
6190static int
6191bnx2_open(struct net_device *dev)
6192{
Michael Chan972ec0d2006-01-23 16:12:43 -08006193 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006194 int rc;
6195
Michael Chan1b2f9222007-05-03 13:20:19 -07006196 netif_carrier_off(dev);
6197
Pavel Machek829ca9a2005-09-03 15:56:56 -07006198 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07006199 bnx2_disable_int(bp);
6200
Michael Chan6d866ff2007-12-20 19:56:09 -08006201 bnx2_setup_int_mode(bp, disable_msi);
Benjamin Li4327ba42010-03-23 13:13:11 +00006202 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006203 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006204 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006205 if (rc)
6206 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006207
Michael Chan8e6a72c2007-05-03 13:24:48 -07006208 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006209 if (rc)
6210 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006211
Michael Chan9a120bc2008-05-16 22:17:45 -07006212 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006213 if (rc)
6214 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006215
Michael Chancd339a02005-08-25 15:35:24 -07006216 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006217
6218 atomic_set(&bp->intr_sem, 0);
6219
Michael Chan354fcd72010-01-17 07:30:44 +00006220 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6221
Michael Chanb6016b72005-05-26 13:03:09 -07006222 bnx2_enable_int(bp);
6223
David S. Millerf86e82f2008-01-21 17:15:40 -08006224 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006225 /* Test MSI to make sure it is working
6226 * If MSI test fails, go back to INTx mode
6227 */
6228 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006229 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006230
6231 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006232 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006233
Michael Chan6d866ff2007-12-20 19:56:09 -08006234 bnx2_setup_int_mode(bp, 1);
6235
Michael Chan9a120bc2008-05-16 22:17:45 -07006236 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006237
Michael Chan8e6a72c2007-05-03 13:24:48 -07006238 if (!rc)
6239 rc = bnx2_request_irq(bp);
6240
Michael Chanb6016b72005-05-26 13:03:09 -07006241 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006242 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006243 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006244 }
6245 bnx2_enable_int(bp);
6246 }
6247 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006248 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006249 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006250 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006251 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006252
Benjamin Li706bf242008-07-18 17:55:11 -07006253 netif_tx_start_all_queues(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006254
6255 return 0;
Michael Chan2739a8b2008-06-19 16:44:10 -07006256
6257open_err:
6258 bnx2_napi_disable(bp);
6259 bnx2_free_skbs(bp);
6260 bnx2_free_irq(bp);
6261 bnx2_free_mem(bp);
6262 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07006263}
6264
6265static void
David Howellsc4028952006-11-22 14:57:56 +00006266bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006267{
David Howellsc4028952006-11-22 14:57:56 +00006268 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07006269
Michael Chan51bf6bb2009-12-03 09:46:31 +00006270 rtnl_lock();
6271 if (!netif_running(bp->dev)) {
6272 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006273 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006274 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006275
Michael Chanb6016b72005-05-26 13:03:09 -07006276 bnx2_netif_stop(bp);
6277
Michael Chan9a120bc2008-05-16 22:17:45 -07006278 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006279
6280 atomic_set(&bp->intr_sem, 1);
6281 bnx2_netif_start(bp);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006282 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006283}
6284
6285static void
Michael Chan20175c52009-12-03 09:46:32 +00006286bnx2_dump_state(struct bnx2 *bp)
6287{
6288 struct net_device *dev = bp->dev;
6289
Joe Perches3a9c6a42010-02-17 15:01:51 +00006290 netdev_err(dev, "DEBUG: intr_sem[%x]\n", atomic_read(&bp->intr_sem));
6291 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] RPM_MGMT_PKT_CTRL[%08x]\n",
6292 REG_RD(bp, BNX2_EMAC_TX_STATUS),
6293 REG_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
6294 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
6295 bnx2_reg_rd_ind(bp, BNX2_MCP_STATE_P0),
6296 bnx2_reg_rd_ind(bp, BNX2_MCP_STATE_P1));
6297 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
6298 REG_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006299 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006300 netdev_err(dev, "DEBUG: PBA[%08x]\n",
6301 REG_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006302}
6303
6304static void
Michael Chanb6016b72005-05-26 13:03:09 -07006305bnx2_tx_timeout(struct net_device *dev)
6306{
Michael Chan972ec0d2006-01-23 16:12:43 -08006307 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006308
Michael Chan20175c52009-12-03 09:46:32 +00006309 bnx2_dump_state(bp);
6310
Michael Chanb6016b72005-05-26 13:03:09 -07006311 /* This allows the netif to be shutdown gracefully before resetting */
6312 schedule_work(&bp->reset_task);
6313}
6314
6315#ifdef BCM_VLAN
6316/* Called with rtnl_lock */
6317static void
6318bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
6319{
Michael Chan972ec0d2006-01-23 16:12:43 -08006320 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006321
Michael Chan37675462009-08-21 16:20:44 +00006322 if (netif_running(dev))
6323 bnx2_netif_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006324
6325 bp->vlgrp = vlgrp;
Michael Chan37675462009-08-21 16:20:44 +00006326
6327 if (!netif_running(dev))
6328 return;
6329
Michael Chanb6016b72005-05-26 13:03:09 -07006330 bnx2_set_rx_mode(dev);
Michael Chan7c62e832008-07-14 22:39:03 -07006331 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
6332 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006333
6334 bnx2_netif_start(bp);
6335}
Michael Chanb6016b72005-05-26 13:03:09 -07006336#endif
6337
Herbert Xu932ff272006-06-09 12:20:56 -07006338/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006339 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6340 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006341 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006342static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006343bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6344{
Michael Chan972ec0d2006-01-23 16:12:43 -08006345 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006346 dma_addr_t mapping;
6347 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07006348 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006349 u32 len, vlan_tag_flags, last_frag, mss;
6350 u16 prod, ring_prod;
6351 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006352 struct bnx2_napi *bnapi;
6353 struct bnx2_tx_ring_info *txr;
6354 struct netdev_queue *txq;
6355
6356 /* Determine which tx ring we will be placed on */
6357 i = skb_get_queue_mapping(skb);
6358 bnapi = &bp->bnx2_napi[i];
6359 txr = &bnapi->tx_ring;
6360 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006361
Michael Chan35e90102008-06-19 16:37:42 -07006362 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006363 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006364 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006365 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006366
6367 return NETDEV_TX_BUSY;
6368 }
6369 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006370 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006371 ring_prod = TX_RING_IDX(prod);
6372
6373 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006374 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006375 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6376 }
6377
Michael Chan729b85c2008-08-14 15:29:39 -07006378#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08006379 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006380 vlan_tag_flags |=
6381 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6382 }
Michael Chan729b85c2008-08-14 15:29:39 -07006383#endif
Michael Chanfde82052007-05-03 17:23:35 -07006384 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006385 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006386 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006387
Michael Chanb6016b72005-05-26 13:03:09 -07006388 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6389
Michael Chan4666f872007-05-03 13:22:28 -07006390 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006391
Michael Chan4666f872007-05-03 13:22:28 -07006392 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6393 u32 tcp_off = skb_transport_offset(skb) -
6394 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006395
Michael Chan4666f872007-05-03 13:22:28 -07006396 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6397 TX_BD_FLAGS_SW_FLAGS;
6398 if (likely(tcp_off == 0))
6399 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6400 else {
6401 tcp_off >>= 3;
6402 vlan_tag_flags |= ((tcp_off & 0x3) <<
6403 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6404 ((tcp_off & 0x10) <<
6405 TX_BD_FLAGS_TCP6_OFF4_SHL);
6406 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6407 }
6408 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006409 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006410 if (tcp_opt_len || (iph->ihl > 5)) {
6411 vlan_tag_flags |= ((iph->ihl - 5) +
6412 (tcp_opt_len >> 2)) << 8;
6413 }
Michael Chanb6016b72005-05-26 13:03:09 -07006414 }
Michael Chan4666f872007-05-03 13:22:28 -07006415 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006416 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006417
Alexander Duycke95524a2009-12-02 16:47:57 +00006418 mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6419 if (pci_dma_mapping_error(bp->pdev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07006420 dev_kfree_skb(skb);
6421 return NETDEV_TX_OK;
6422 }
6423
Michael Chan35e90102008-06-19 16:37:42 -07006424 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006425 tx_buf->skb = skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00006426 pci_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006427
Michael Chan35e90102008-06-19 16:37:42 -07006428 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006429
6430 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6431 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6432 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6433 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6434
6435 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006436 tx_buf->nr_frags = last_frag;
6437 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006438
6439 for (i = 0; i < last_frag; i++) {
6440 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6441
6442 prod = NEXT_TX_BD(prod);
6443 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006444 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006445
6446 len = frag->size;
Alexander Duycke95524a2009-12-02 16:47:57 +00006447 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
6448 len, PCI_DMA_TODEVICE);
6449 if (pci_dma_mapping_error(bp->pdev, mapping))
6450 goto dma_error;
6451 pci_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
6452 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006453
6454 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6455 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6456 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6457 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6458
6459 }
6460 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6461
6462 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006463 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006464
Michael Chan35e90102008-06-19 16:37:42 -07006465 REG_WR16(bp, txr->tx_bidx_addr, prod);
6466 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006467
6468 mmiowb();
6469
Michael Chan35e90102008-06-19 16:37:42 -07006470 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006471
Michael Chan35e90102008-06-19 16:37:42 -07006472 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006473 netif_tx_stop_queue(txq);
Michael Chan35e90102008-06-19 16:37:42 -07006474 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006475 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006476 }
6477
6478 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006479dma_error:
6480 /* save value of frag that failed */
6481 last_frag = i;
6482
6483 /* start back at beginning and unmap skb */
6484 prod = txr->tx_prod;
6485 ring_prod = TX_RING_IDX(prod);
6486 tx_buf = &txr->tx_buf_ring[ring_prod];
6487 tx_buf->skb = NULL;
6488 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
6489 skb_headlen(skb), PCI_DMA_TODEVICE);
6490
6491 /* unmap remaining mapped pages */
6492 for (i = 0; i < last_frag; i++) {
6493 prod = NEXT_TX_BD(prod);
6494 ring_prod = TX_RING_IDX(prod);
6495 tx_buf = &txr->tx_buf_ring[ring_prod];
6496 pci_unmap_page(bp->pdev, pci_unmap_addr(tx_buf, mapping),
6497 skb_shinfo(skb)->frags[i].size,
6498 PCI_DMA_TODEVICE);
6499 }
6500
6501 dev_kfree_skb(skb);
6502 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006503}
6504
6505/* Called with rtnl_lock */
6506static int
6507bnx2_close(struct net_device *dev)
6508{
Michael Chan972ec0d2006-01-23 16:12:43 -08006509 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006510
David S. Miller4bb073c2008-06-12 02:22:02 -07006511 cancel_work_sync(&bp->reset_task);
Michael Chanafdc08b2005-08-25 15:34:29 -07006512
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006513 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006514 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006515 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006516 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006517 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006518 bnx2_free_skbs(bp);
6519 bnx2_free_mem(bp);
6520 bp->link_up = 0;
6521 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006522 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006523 return 0;
6524}
6525
Michael Chan354fcd72010-01-17 07:30:44 +00006526static void
6527bnx2_save_stats(struct bnx2 *bp)
6528{
6529 u32 *hw_stats = (u32 *) bp->stats_blk;
6530 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6531 int i;
6532
6533 /* The 1st 10 counters are 64-bit counters */
6534 for (i = 0; i < 20; i += 2) {
6535 u32 hi;
6536 u64 lo;
6537
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006538 hi = temp_stats[i] + hw_stats[i];
6539 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006540 if (lo > 0xffffffff)
6541 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006542 temp_stats[i] = hi;
6543 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006544 }
6545
6546 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006547 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006548}
6549
Michael Chana4743052010-01-17 07:30:43 +00006550#define GET_64BIT_NET_STATS64(ctr) \
Michael Chanb6016b72005-05-26 13:03:09 -07006551 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
6552 (unsigned long) (ctr##_lo)
6553
Michael Chana4743052010-01-17 07:30:43 +00006554#define GET_64BIT_NET_STATS32(ctr) \
Michael Chanb6016b72005-05-26 13:03:09 -07006555 (ctr##_lo)
6556
6557#if (BITS_PER_LONG == 64)
Michael Chana4743052010-01-17 07:30:43 +00006558#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006559 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6560 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006561#else
Michael Chana4743052010-01-17 07:30:43 +00006562#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006563 GET_64BIT_NET_STATS32(bp->stats_blk->ctr) + \
6564 GET_64BIT_NET_STATS32(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006565#endif
6566
Michael Chana4743052010-01-17 07:30:43 +00006567#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006568 (unsigned long) (bp->stats_blk->ctr + \
6569 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006570
Michael Chanb6016b72005-05-26 13:03:09 -07006571static struct net_device_stats *
6572bnx2_get_stats(struct net_device *dev)
6573{
Michael Chan972ec0d2006-01-23 16:12:43 -08006574 struct bnx2 *bp = netdev_priv(dev);
Ilpo Järvinend8e80342008-11-28 15:52:43 -08006575 struct net_device_stats *net_stats = &dev->stats;
Michael Chanb6016b72005-05-26 13:03:09 -07006576
6577 if (bp->stats_blk == NULL) {
6578 return net_stats;
6579 }
6580 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006581 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6582 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6583 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006584
6585 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006586 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6587 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6588 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006589
6590 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006591 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006592
6593 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006594 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006595
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006596 net_stats->multicast =
Michael Chana4743052010-01-17 07:30:43 +00006597 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006598
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006599 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006600 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006601
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006602 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006603 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6604 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006605
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006606 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006607 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6608 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006609
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006610 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006611 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006612
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006613 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006614 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006615
6616 net_stats->rx_errors = net_stats->rx_length_errors +
6617 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6618 net_stats->rx_crc_errors;
6619
6620 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006621 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6622 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006623
Michael Chan5b0c76a2005-11-04 08:45:49 -08006624 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6625 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006626 net_stats->tx_carrier_errors = 0;
6627 else {
6628 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006629 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006630 }
6631
6632 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006633 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006634 net_stats->tx_aborted_errors +
6635 net_stats->tx_carrier_errors;
6636
Michael Chancea94db2006-06-12 22:16:13 -07006637 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006638 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6639 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6640 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006641
Michael Chanb6016b72005-05-26 13:03:09 -07006642 return net_stats;
6643}
6644
6645/* All ethtool functions called with rtnl_lock */
6646
6647static int
6648bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6649{
Michael Chan972ec0d2006-01-23 16:12:43 -08006650 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006651 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006652
6653 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006654 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006655 support_serdes = 1;
6656 support_copper = 1;
6657 } else if (bp->phy_port == PORT_FIBRE)
6658 support_serdes = 1;
6659 else
6660 support_copper = 1;
6661
6662 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006663 cmd->supported |= SUPPORTED_1000baseT_Full |
6664 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006665 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006666 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006667
Michael Chanb6016b72005-05-26 13:03:09 -07006668 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006669 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006670 cmd->supported |= SUPPORTED_10baseT_Half |
6671 SUPPORTED_10baseT_Full |
6672 SUPPORTED_100baseT_Half |
6673 SUPPORTED_100baseT_Full |
6674 SUPPORTED_1000baseT_Full |
6675 SUPPORTED_TP;
6676
Michael Chanb6016b72005-05-26 13:03:09 -07006677 }
6678
Michael Chan7b6b8342007-07-07 22:50:15 -07006679 spin_lock_bh(&bp->phy_lock);
6680 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006681 cmd->advertising = bp->advertising;
6682
6683 if (bp->autoneg & AUTONEG_SPEED) {
6684 cmd->autoneg = AUTONEG_ENABLE;
6685 }
6686 else {
6687 cmd->autoneg = AUTONEG_DISABLE;
6688 }
6689
6690 if (netif_carrier_ok(dev)) {
6691 cmd->speed = bp->line_speed;
6692 cmd->duplex = bp->duplex;
6693 }
6694 else {
6695 cmd->speed = -1;
6696 cmd->duplex = -1;
6697 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006698 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006699
6700 cmd->transceiver = XCVR_INTERNAL;
6701 cmd->phy_address = bp->phy_addr;
6702
6703 return 0;
6704}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006705
Michael Chanb6016b72005-05-26 13:03:09 -07006706static int
6707bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6708{
Michael Chan972ec0d2006-01-23 16:12:43 -08006709 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006710 u8 autoneg = bp->autoneg;
6711 u8 req_duplex = bp->req_duplex;
6712 u16 req_line_speed = bp->req_line_speed;
6713 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006714 int err = -EINVAL;
6715
6716 spin_lock_bh(&bp->phy_lock);
6717
6718 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6719 goto err_out_unlock;
6720
Michael Chan583c28e2008-01-21 19:51:35 -08006721 if (cmd->port != bp->phy_port &&
6722 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006723 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006724
Michael Chand6b14482008-07-14 22:37:21 -07006725 /* If device is down, we can store the settings only if the user
6726 * is setting the currently active port.
6727 */
6728 if (!netif_running(dev) && cmd->port != bp->phy_port)
6729 goto err_out_unlock;
6730
Michael Chanb6016b72005-05-26 13:03:09 -07006731 if (cmd->autoneg == AUTONEG_ENABLE) {
6732 autoneg |= AUTONEG_SPEED;
6733
Michael Chanbeb499a2010-02-15 19:42:10 +00006734 advertising = cmd->advertising;
6735 if (cmd->port == PORT_TP) {
6736 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6737 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006738 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006739 } else {
6740 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6741 if (!advertising)
6742 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006743 }
6744 advertising |= ADVERTISED_Autoneg;
6745 }
6746 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006747 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006748 if ((cmd->speed != SPEED_1000 &&
6749 cmd->speed != SPEED_2500) ||
6750 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006751 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006752
6753 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006754 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006755 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006756 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006757 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6758 goto err_out_unlock;
6759
Michael Chanb6016b72005-05-26 13:03:09 -07006760 autoneg &= ~AUTONEG_SPEED;
6761 req_line_speed = cmd->speed;
6762 req_duplex = cmd->duplex;
6763 advertising = 0;
6764 }
6765
6766 bp->autoneg = autoneg;
6767 bp->advertising = advertising;
6768 bp->req_line_speed = req_line_speed;
6769 bp->req_duplex = req_duplex;
6770
Michael Chand6b14482008-07-14 22:37:21 -07006771 err = 0;
6772 /* If device is down, the new settings will be picked up when it is
6773 * brought up.
6774 */
6775 if (netif_running(dev))
6776 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006777
Michael Chan7b6b8342007-07-07 22:50:15 -07006778err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006779 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006780
Michael Chan7b6b8342007-07-07 22:50:15 -07006781 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006782}
6783
6784static void
6785bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6786{
Michael Chan972ec0d2006-01-23 16:12:43 -08006787 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006788
6789 strcpy(info->driver, DRV_MODULE_NAME);
6790 strcpy(info->version, DRV_MODULE_VERSION);
6791 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006792 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006793}
6794
Michael Chan244ac4f2006-03-20 17:48:46 -08006795#define BNX2_REGDUMP_LEN (32 * 1024)
6796
6797static int
6798bnx2_get_regs_len(struct net_device *dev)
6799{
6800 return BNX2_REGDUMP_LEN;
6801}
6802
6803static void
6804bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6805{
6806 u32 *p = _p, i, offset;
6807 u8 *orig_p = _p;
6808 struct bnx2 *bp = netdev_priv(dev);
6809 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6810 0x0800, 0x0880, 0x0c00, 0x0c10,
6811 0x0c30, 0x0d08, 0x1000, 0x101c,
6812 0x1040, 0x1048, 0x1080, 0x10a4,
6813 0x1400, 0x1490, 0x1498, 0x14f0,
6814 0x1500, 0x155c, 0x1580, 0x15dc,
6815 0x1600, 0x1658, 0x1680, 0x16d8,
6816 0x1800, 0x1820, 0x1840, 0x1854,
6817 0x1880, 0x1894, 0x1900, 0x1984,
6818 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6819 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6820 0x2000, 0x2030, 0x23c0, 0x2400,
6821 0x2800, 0x2820, 0x2830, 0x2850,
6822 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6823 0x3c00, 0x3c94, 0x4000, 0x4010,
6824 0x4080, 0x4090, 0x43c0, 0x4458,
6825 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6826 0x4fc0, 0x5010, 0x53c0, 0x5444,
6827 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6828 0x5fc0, 0x6000, 0x6400, 0x6428,
6829 0x6800, 0x6848, 0x684c, 0x6860,
6830 0x6888, 0x6910, 0x8000 };
6831
6832 regs->version = 0;
6833
6834 memset(p, 0, BNX2_REGDUMP_LEN);
6835
6836 if (!netif_running(bp->dev))
6837 return;
6838
6839 i = 0;
6840 offset = reg_boundaries[0];
6841 p += offset;
6842 while (offset < BNX2_REGDUMP_LEN) {
6843 *p++ = REG_RD(bp, offset);
6844 offset += 4;
6845 if (offset == reg_boundaries[i + 1]) {
6846 offset = reg_boundaries[i + 2];
6847 p = (u32 *) (orig_p + offset);
6848 i += 2;
6849 }
6850 }
6851}
6852
Michael Chanb6016b72005-05-26 13:03:09 -07006853static void
6854bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6855{
Michael Chan972ec0d2006-01-23 16:12:43 -08006856 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006857
David S. Millerf86e82f2008-01-21 17:15:40 -08006858 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006859 wol->supported = 0;
6860 wol->wolopts = 0;
6861 }
6862 else {
6863 wol->supported = WAKE_MAGIC;
6864 if (bp->wol)
6865 wol->wolopts = WAKE_MAGIC;
6866 else
6867 wol->wolopts = 0;
6868 }
6869 memset(&wol->sopass, 0, sizeof(wol->sopass));
6870}
6871
6872static int
6873bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6874{
Michael Chan972ec0d2006-01-23 16:12:43 -08006875 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006876
6877 if (wol->wolopts & ~WAKE_MAGIC)
6878 return -EINVAL;
6879
6880 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006881 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006882 return -EINVAL;
6883
6884 bp->wol = 1;
6885 }
6886 else {
6887 bp->wol = 0;
6888 }
6889 return 0;
6890}
6891
6892static int
6893bnx2_nway_reset(struct net_device *dev)
6894{
Michael Chan972ec0d2006-01-23 16:12:43 -08006895 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006896 u32 bmcr;
6897
Michael Chan9f52b562008-10-09 12:21:46 -07006898 if (!netif_running(dev))
6899 return -EAGAIN;
6900
Michael Chanb6016b72005-05-26 13:03:09 -07006901 if (!(bp->autoneg & AUTONEG_SPEED)) {
6902 return -EINVAL;
6903 }
6904
Michael Chanc770a652005-08-25 15:38:39 -07006905 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006906
Michael Chan583c28e2008-01-21 19:51:35 -08006907 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006908 int rc;
6909
6910 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6911 spin_unlock_bh(&bp->phy_lock);
6912 return rc;
6913 }
6914
Michael Chanb6016b72005-05-26 13:03:09 -07006915 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006916 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006917 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006918 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006919
6920 msleep(20);
6921
Michael Chanc770a652005-08-25 15:38:39 -07006922 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006923
Michael Chan40105c02008-11-12 16:02:45 -08006924 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006925 bp->serdes_an_pending = 1;
6926 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006927 }
6928
Michael Chanca58c3a2007-05-03 13:22:52 -07006929 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006930 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006931 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006932
Michael Chanc770a652005-08-25 15:38:39 -07006933 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006934
6935 return 0;
6936}
6937
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07006938static u32
6939bnx2_get_link(struct net_device *dev)
6940{
6941 struct bnx2 *bp = netdev_priv(dev);
6942
6943 return bp->link_up;
6944}
6945
Michael Chanb6016b72005-05-26 13:03:09 -07006946static int
6947bnx2_get_eeprom_len(struct net_device *dev)
6948{
Michael Chan972ec0d2006-01-23 16:12:43 -08006949 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006950
Michael Chan1122db72006-01-23 16:11:42 -08006951 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006952 return 0;
6953
Michael Chan1122db72006-01-23 16:11:42 -08006954 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006955}
6956
6957static int
6958bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6959 u8 *eebuf)
6960{
Michael Chan972ec0d2006-01-23 16:12:43 -08006961 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006962 int rc;
6963
Michael Chan9f52b562008-10-09 12:21:46 -07006964 if (!netif_running(dev))
6965 return -EAGAIN;
6966
John W. Linville1064e942005-11-10 12:58:24 -08006967 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006968
6969 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
6970
6971 return rc;
6972}
6973
6974static int
6975bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6976 u8 *eebuf)
6977{
Michael Chan972ec0d2006-01-23 16:12:43 -08006978 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006979 int rc;
6980
Michael Chan9f52b562008-10-09 12:21:46 -07006981 if (!netif_running(dev))
6982 return -EAGAIN;
6983
John W. Linville1064e942005-11-10 12:58:24 -08006984 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006985
6986 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
6987
6988 return rc;
6989}
6990
6991static int
6992bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6993{
Michael Chan972ec0d2006-01-23 16:12:43 -08006994 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006995
6996 memset(coal, 0, sizeof(struct ethtool_coalesce));
6997
6998 coal->rx_coalesce_usecs = bp->rx_ticks;
6999 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7000 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7001 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7002
7003 coal->tx_coalesce_usecs = bp->tx_ticks;
7004 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7005 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7006 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7007
7008 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7009
7010 return 0;
7011}
7012
7013static int
7014bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7015{
Michael Chan972ec0d2006-01-23 16:12:43 -08007016 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007017
7018 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7019 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7020
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007021 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007022 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7023
7024 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7025 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7026
7027 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7028 if (bp->rx_quick_cons_trip_int > 0xff)
7029 bp->rx_quick_cons_trip_int = 0xff;
7030
7031 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7032 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7033
7034 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7035 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7036
7037 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7038 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7039
7040 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7041 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7042 0xff;
7043
7044 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007045 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007046 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7047 bp->stats_ticks = USEC_PER_SEC;
7048 }
Michael Chan7ea69202007-07-16 18:27:10 -07007049 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7050 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7051 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007052
7053 if (netif_running(bp->dev)) {
7054 bnx2_netif_stop(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07007055 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007056 bnx2_netif_start(bp);
7057 }
7058
7059 return 0;
7060}
7061
7062static void
7063bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7064{
Michael Chan972ec0d2006-01-23 16:12:43 -08007065 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007066
Michael Chan13daffa2006-03-20 17:49:20 -08007067 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007068 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08007069 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007070
7071 ering->rx_pending = bp->rx_ring_size;
7072 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08007073 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007074
7075 ering->tx_max_pending = MAX_TX_DESC_CNT;
7076 ering->tx_pending = bp->tx_ring_size;
7077}
7078
7079static int
Michael Chan5d5d0012007-12-12 11:17:43 -08007080bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07007081{
Michael Chan13daffa2006-03-20 17:49:20 -08007082 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007083 /* Reset will erase chipset stats; save them */
7084 bnx2_save_stats(bp);
7085
Michael Chan13daffa2006-03-20 17:49:20 -08007086 bnx2_netif_stop(bp);
7087 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
7088 bnx2_free_skbs(bp);
7089 bnx2_free_mem(bp);
7090 }
7091
Michael Chan5d5d0012007-12-12 11:17:43 -08007092 bnx2_set_rx_ring_size(bp, rx);
7093 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007094
7095 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08007096 int rc;
7097
7098 rc = bnx2_alloc_mem(bp);
Michael Chan6fefb65e2009-08-21 16:20:45 +00007099 if (!rc)
7100 rc = bnx2_init_nic(bp, 0);
7101
7102 if (rc) {
7103 bnx2_napi_enable(bp);
7104 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007105 return rc;
Michael Chan6fefb65e2009-08-21 16:20:45 +00007106 }
Michael Chane9f26c42010-02-15 19:42:08 +00007107#ifdef BCM_CNIC
7108 mutex_lock(&bp->cnic_lock);
7109 /* Let cnic know about the new status block. */
7110 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7111 bnx2_setup_cnic_irq_info(bp);
7112 mutex_unlock(&bp->cnic_lock);
7113#endif
Michael Chanb6016b72005-05-26 13:03:09 -07007114 bnx2_netif_start(bp);
7115 }
Michael Chanb6016b72005-05-26 13:03:09 -07007116 return 0;
7117}
7118
Michael Chan5d5d0012007-12-12 11:17:43 -08007119static int
7120bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7121{
7122 struct bnx2 *bp = netdev_priv(dev);
7123 int rc;
7124
7125 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
7126 (ering->tx_pending > MAX_TX_DESC_CNT) ||
7127 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7128
7129 return -EINVAL;
7130 }
7131 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
7132 return rc;
7133}
7134
Michael Chanb6016b72005-05-26 13:03:09 -07007135static void
7136bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7137{
Michael Chan972ec0d2006-01-23 16:12:43 -08007138 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007139
7140 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7141 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7142 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7143}
7144
7145static int
7146bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7147{
Michael Chan972ec0d2006-01-23 16:12:43 -08007148 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007149
7150 bp->req_flow_ctrl = 0;
7151 if (epause->rx_pause)
7152 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7153 if (epause->tx_pause)
7154 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7155
7156 if (epause->autoneg) {
7157 bp->autoneg |= AUTONEG_FLOW_CTRL;
7158 }
7159 else {
7160 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7161 }
7162
Michael Chan9f52b562008-10-09 12:21:46 -07007163 if (netif_running(dev)) {
7164 spin_lock_bh(&bp->phy_lock);
7165 bnx2_setup_phy(bp, bp->phy_port);
7166 spin_unlock_bh(&bp->phy_lock);
7167 }
Michael Chanb6016b72005-05-26 13:03:09 -07007168
7169 return 0;
7170}
7171
7172static u32
7173bnx2_get_rx_csum(struct net_device *dev)
7174{
Michael Chan972ec0d2006-01-23 16:12:43 -08007175 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007176
7177 return bp->rx_csum;
7178}
7179
7180static int
7181bnx2_set_rx_csum(struct net_device *dev, u32 data)
7182{
Michael Chan972ec0d2006-01-23 16:12:43 -08007183 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007184
7185 bp->rx_csum = data;
7186 return 0;
7187}
7188
Michael Chanb11d6212006-06-29 12:31:21 -07007189static int
7190bnx2_set_tso(struct net_device *dev, u32 data)
7191{
Michael Chan4666f872007-05-03 13:22:28 -07007192 struct bnx2 *bp = netdev_priv(dev);
7193
7194 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07007195 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007196 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7197 dev->features |= NETIF_F_TSO6;
7198 } else
7199 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
7200 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07007201 return 0;
7202}
7203
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007204static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007205 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007206} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007207 { "rx_bytes" },
7208 { "rx_error_bytes" },
7209 { "tx_bytes" },
7210 { "tx_error_bytes" },
7211 { "rx_ucast_packets" },
7212 { "rx_mcast_packets" },
7213 { "rx_bcast_packets" },
7214 { "tx_ucast_packets" },
7215 { "tx_mcast_packets" },
7216 { "tx_bcast_packets" },
7217 { "tx_mac_errors" },
7218 { "tx_carrier_errors" },
7219 { "rx_crc_errors" },
7220 { "rx_align_errors" },
7221 { "tx_single_collisions" },
7222 { "tx_multi_collisions" },
7223 { "tx_deferred" },
7224 { "tx_excess_collisions" },
7225 { "tx_late_collisions" },
7226 { "tx_total_collisions" },
7227 { "rx_fragments" },
7228 { "rx_jabbers" },
7229 { "rx_undersize_packets" },
7230 { "rx_oversize_packets" },
7231 { "rx_64_byte_packets" },
7232 { "rx_65_to_127_byte_packets" },
7233 { "rx_128_to_255_byte_packets" },
7234 { "rx_256_to_511_byte_packets" },
7235 { "rx_512_to_1023_byte_packets" },
7236 { "rx_1024_to_1522_byte_packets" },
7237 { "rx_1523_to_9022_byte_packets" },
7238 { "tx_64_byte_packets" },
7239 { "tx_65_to_127_byte_packets" },
7240 { "tx_128_to_255_byte_packets" },
7241 { "tx_256_to_511_byte_packets" },
7242 { "tx_512_to_1023_byte_packets" },
7243 { "tx_1024_to_1522_byte_packets" },
7244 { "tx_1523_to_9022_byte_packets" },
7245 { "rx_xon_frames" },
7246 { "rx_xoff_frames" },
7247 { "tx_xon_frames" },
7248 { "tx_xoff_frames" },
7249 { "rx_mac_ctrl_frames" },
7250 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007251 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007252 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007253 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007254};
7255
Michael Chan790dab22009-08-21 16:20:47 +00007256#define BNX2_NUM_STATS (sizeof(bnx2_stats_str_arr)/\
7257 sizeof(bnx2_stats_str_arr[0]))
7258
Michael Chanb6016b72005-05-26 13:03:09 -07007259#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7260
Arjan van de Venf71e1302006-03-03 21:33:57 -05007261static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007262 STATS_OFFSET32(stat_IfHCInOctets_hi),
7263 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7264 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7265 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7266 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7267 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7268 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7269 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7270 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7271 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7272 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007273 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7274 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7275 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7276 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7277 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7278 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7279 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7280 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7281 STATS_OFFSET32(stat_EtherStatsCollisions),
7282 STATS_OFFSET32(stat_EtherStatsFragments),
7283 STATS_OFFSET32(stat_EtherStatsJabbers),
7284 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7285 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7286 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7287 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7288 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7289 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7290 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7291 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7292 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7293 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7294 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7295 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7296 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7297 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7298 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7299 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7300 STATS_OFFSET32(stat_XonPauseFramesReceived),
7301 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7302 STATS_OFFSET32(stat_OutXonSent),
7303 STATS_OFFSET32(stat_OutXoffSent),
7304 STATS_OFFSET32(stat_MacControlFramesReceived),
7305 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007306 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007307 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007308 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007309};
7310
7311/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7312 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007313 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007314static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007315 8,0,8,8,8,8,8,8,8,8,
7316 4,0,4,4,4,4,4,4,4,4,
7317 4,4,4,4,4,4,4,4,4,4,
7318 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007319 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007320};
7321
Michael Chan5b0c76a2005-11-04 08:45:49 -08007322static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7323 8,0,8,8,8,8,8,8,8,8,
7324 4,4,4,4,4,4,4,4,4,4,
7325 4,4,4,4,4,4,4,4,4,4,
7326 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007327 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007328};
7329
Michael Chanb6016b72005-05-26 13:03:09 -07007330#define BNX2_NUM_TESTS 6
7331
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007332static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007333 char string[ETH_GSTRING_LEN];
7334} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7335 { "register_test (offline)" },
7336 { "memory_test (offline)" },
7337 { "loopback_test (offline)" },
7338 { "nvram_test (online)" },
7339 { "interrupt_test (online)" },
7340 { "link_test (online)" },
7341};
7342
7343static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007344bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007345{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007346 switch (sset) {
7347 case ETH_SS_TEST:
7348 return BNX2_NUM_TESTS;
7349 case ETH_SS_STATS:
7350 return BNX2_NUM_STATS;
7351 default:
7352 return -EOPNOTSUPP;
7353 }
Michael Chanb6016b72005-05-26 13:03:09 -07007354}
7355
7356static void
7357bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7358{
Michael Chan972ec0d2006-01-23 16:12:43 -08007359 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007360
Michael Chan9f52b562008-10-09 12:21:46 -07007361 bnx2_set_power_state(bp, PCI_D0);
7362
Michael Chanb6016b72005-05-26 13:03:09 -07007363 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7364 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007365 int i;
7366
Michael Chanb6016b72005-05-26 13:03:09 -07007367 bnx2_netif_stop(bp);
7368 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7369 bnx2_free_skbs(bp);
7370
7371 if (bnx2_test_registers(bp) != 0) {
7372 buf[0] = 1;
7373 etest->flags |= ETH_TEST_FL_FAILED;
7374 }
7375 if (bnx2_test_memory(bp) != 0) {
7376 buf[1] = 1;
7377 etest->flags |= ETH_TEST_FL_FAILED;
7378 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007379 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007380 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007381
Michael Chan9f52b562008-10-09 12:21:46 -07007382 if (!netif_running(bp->dev))
7383 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007384 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007385 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007386 bnx2_netif_start(bp);
7387 }
7388
7389 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007390 for (i = 0; i < 7; i++) {
7391 if (bp->link_up)
7392 break;
7393 msleep_interruptible(1000);
7394 }
Michael Chanb6016b72005-05-26 13:03:09 -07007395 }
7396
7397 if (bnx2_test_nvram(bp) != 0) {
7398 buf[3] = 1;
7399 etest->flags |= ETH_TEST_FL_FAILED;
7400 }
7401 if (bnx2_test_intr(bp) != 0) {
7402 buf[4] = 1;
7403 etest->flags |= ETH_TEST_FL_FAILED;
7404 }
7405
7406 if (bnx2_test_link(bp) != 0) {
7407 buf[5] = 1;
7408 etest->flags |= ETH_TEST_FL_FAILED;
7409
7410 }
Michael Chan9f52b562008-10-09 12:21:46 -07007411 if (!netif_running(bp->dev))
7412 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07007413}
7414
7415static void
7416bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7417{
7418 switch (stringset) {
7419 case ETH_SS_STATS:
7420 memcpy(buf, bnx2_stats_str_arr,
7421 sizeof(bnx2_stats_str_arr));
7422 break;
7423 case ETH_SS_TEST:
7424 memcpy(buf, bnx2_tests_str_arr,
7425 sizeof(bnx2_tests_str_arr));
7426 break;
7427 }
7428}
7429
Michael Chanb6016b72005-05-26 13:03:09 -07007430static void
7431bnx2_get_ethtool_stats(struct net_device *dev,
7432 struct ethtool_stats *stats, u64 *buf)
7433{
Michael Chan972ec0d2006-01-23 16:12:43 -08007434 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007435 int i;
7436 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007437 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007438 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007439
7440 if (hw_stats == NULL) {
7441 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7442 return;
7443 }
7444
Michael Chan5b0c76a2005-11-04 08:45:49 -08007445 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7446 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7447 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7448 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007449 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007450 else
7451 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007452
7453 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007454 unsigned long offset;
7455
Michael Chanb6016b72005-05-26 13:03:09 -07007456 if (stats_len_arr[i] == 0) {
7457 /* skip this counter */
7458 buf[i] = 0;
7459 continue;
7460 }
Michael Chan354fcd72010-01-17 07:30:44 +00007461
7462 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007463 if (stats_len_arr[i] == 4) {
7464 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007465 buf[i] = (u64) *(hw_stats + offset) +
7466 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007467 continue;
7468 }
7469 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007470 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7471 *(hw_stats + offset + 1) +
7472 (((u64) *(temp_stats + offset)) << 32) +
7473 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007474 }
7475}
7476
7477static int
7478bnx2_phys_id(struct net_device *dev, u32 data)
7479{
Michael Chan972ec0d2006-01-23 16:12:43 -08007480 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007481 int i;
7482 u32 save;
7483
Michael Chan9f52b562008-10-09 12:21:46 -07007484 bnx2_set_power_state(bp, PCI_D0);
7485
Michael Chanb6016b72005-05-26 13:03:09 -07007486 if (data == 0)
7487 data = 2;
7488
7489 save = REG_RD(bp, BNX2_MISC_CFG);
7490 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
7491
7492 for (i = 0; i < (data * 2); i++) {
7493 if ((i % 2) == 0) {
7494 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7495 }
7496 else {
7497 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7498 BNX2_EMAC_LED_1000MB_OVERRIDE |
7499 BNX2_EMAC_LED_100MB_OVERRIDE |
7500 BNX2_EMAC_LED_10MB_OVERRIDE |
7501 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7502 BNX2_EMAC_LED_TRAFFIC);
7503 }
7504 msleep_interruptible(500);
7505 if (signal_pending(current))
7506 break;
7507 }
7508 REG_WR(bp, BNX2_EMAC_LED, 0);
7509 REG_WR(bp, BNX2_MISC_CFG, save);
Michael Chan9f52b562008-10-09 12:21:46 -07007510
7511 if (!netif_running(dev))
7512 bnx2_set_power_state(bp, PCI_D3hot);
7513
Michael Chanb6016b72005-05-26 13:03:09 -07007514 return 0;
7515}
7516
Michael Chan4666f872007-05-03 13:22:28 -07007517static int
7518bnx2_set_tx_csum(struct net_device *dev, u32 data)
7519{
7520 struct bnx2 *bp = netdev_priv(dev);
7521
7522 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07007523 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07007524 else
7525 return (ethtool_op_set_tx_csum(dev, data));
7526}
7527
Jeff Garzik7282d492006-09-13 14:30:00 -04007528static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007529 .get_settings = bnx2_get_settings,
7530 .set_settings = bnx2_set_settings,
7531 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007532 .get_regs_len = bnx2_get_regs_len,
7533 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007534 .get_wol = bnx2_get_wol,
7535 .set_wol = bnx2_set_wol,
7536 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007537 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007538 .get_eeprom_len = bnx2_get_eeprom_len,
7539 .get_eeprom = bnx2_get_eeprom,
7540 .set_eeprom = bnx2_set_eeprom,
7541 .get_coalesce = bnx2_get_coalesce,
7542 .set_coalesce = bnx2_set_coalesce,
7543 .get_ringparam = bnx2_get_ringparam,
7544 .set_ringparam = bnx2_set_ringparam,
7545 .get_pauseparam = bnx2_get_pauseparam,
7546 .set_pauseparam = bnx2_set_pauseparam,
7547 .get_rx_csum = bnx2_get_rx_csum,
7548 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07007549 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07007550 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07007551 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07007552 .self_test = bnx2_self_test,
7553 .get_strings = bnx2_get_strings,
7554 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007555 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007556 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07007557};
7558
7559/* Called with rtnl_lock */
7560static int
7561bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7562{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007563 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007564 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007565 int err;
7566
7567 switch(cmd) {
7568 case SIOCGMIIPHY:
7569 data->phy_id = bp->phy_addr;
7570
7571 /* fallthru */
7572 case SIOCGMIIREG: {
7573 u32 mii_regval;
7574
Michael Chan583c28e2008-01-21 19:51:35 -08007575 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007576 return -EOPNOTSUPP;
7577
Michael Chandad3e452007-05-03 13:18:03 -07007578 if (!netif_running(dev))
7579 return -EAGAIN;
7580
Michael Chanc770a652005-08-25 15:38:39 -07007581 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007582 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007583 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007584
7585 data->val_out = mii_regval;
7586
7587 return err;
7588 }
7589
7590 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007591 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007592 return -EOPNOTSUPP;
7593
Michael Chandad3e452007-05-03 13:18:03 -07007594 if (!netif_running(dev))
7595 return -EAGAIN;
7596
Michael Chanc770a652005-08-25 15:38:39 -07007597 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007598 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007599 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007600
7601 return err;
7602
7603 default:
7604 /* do nothing */
7605 break;
7606 }
7607 return -EOPNOTSUPP;
7608}
7609
7610/* Called with rtnl_lock */
7611static int
7612bnx2_change_mac_addr(struct net_device *dev, void *p)
7613{
7614 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007615 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007616
Michael Chan73eef4c2005-08-25 15:39:15 -07007617 if (!is_valid_ether_addr(addr->sa_data))
7618 return -EINVAL;
7619
Michael Chanb6016b72005-05-26 13:03:09 -07007620 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7621 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007622 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007623
7624 return 0;
7625}
7626
7627/* Called with rtnl_lock */
7628static int
7629bnx2_change_mtu(struct net_device *dev, int new_mtu)
7630{
Michael Chan972ec0d2006-01-23 16:12:43 -08007631 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007632
7633 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7634 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7635 return -EINVAL;
7636
7637 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08007638 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07007639}
7640
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007641#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007642static void
7643poll_bnx2(struct net_device *dev)
7644{
Michael Chan972ec0d2006-01-23 16:12:43 -08007645 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007646 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007647
Neil Hormanb2af2c12008-11-12 16:23:44 -08007648 for (i = 0; i < bp->irq_nvecs; i++) {
7649 disable_irq(bp->irq_tbl[i].vector);
7650 bnx2_interrupt(bp->irq_tbl[i].vector, &bp->bnx2_napi[i]);
7651 enable_irq(bp->irq_tbl[i].vector);
7652 }
Michael Chanb6016b72005-05-26 13:03:09 -07007653}
7654#endif
7655
Michael Chan253c8b72007-01-08 19:56:01 -08007656static void __devinit
7657bnx2_get_5709_media(struct bnx2 *bp)
7658{
7659 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7660 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7661 u32 strap;
7662
7663 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7664 return;
7665 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007666 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007667 return;
7668 }
7669
7670 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7671 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7672 else
7673 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7674
7675 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7676 switch (strap) {
7677 case 0x4:
7678 case 0x5:
7679 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007680 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007681 return;
7682 }
7683 } else {
7684 switch (strap) {
7685 case 0x1:
7686 case 0x2:
7687 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007688 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007689 return;
7690 }
7691 }
7692}
7693
Michael Chan883e5152007-05-03 13:25:11 -07007694static void __devinit
7695bnx2_get_pci_speed(struct bnx2 *bp)
7696{
7697 u32 reg;
7698
7699 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7700 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7701 u32 clkreg;
7702
David S. Millerf86e82f2008-01-21 17:15:40 -08007703 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007704
7705 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7706
7707 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7708 switch (clkreg) {
7709 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7710 bp->bus_speed_mhz = 133;
7711 break;
7712
7713 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7714 bp->bus_speed_mhz = 100;
7715 break;
7716
7717 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7718 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7719 bp->bus_speed_mhz = 66;
7720 break;
7721
7722 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7723 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7724 bp->bus_speed_mhz = 50;
7725 break;
7726
7727 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7728 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7729 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7730 bp->bus_speed_mhz = 33;
7731 break;
7732 }
7733 }
7734 else {
7735 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7736 bp->bus_speed_mhz = 66;
7737 else
7738 bp->bus_speed_mhz = 33;
7739 }
7740
7741 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007742 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007743
7744}
7745
Michael Chan76d99062009-12-03 09:46:34 +00007746static void __devinit
7747bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7748{
Matt Carlsondf25bc32010-02-26 14:04:44 +00007749 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00007750 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007751 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00007752
Michael Chan012093f2009-12-03 15:58:00 -08007753#define BNX2_VPD_NVRAM_OFFSET 0x300
7754#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00007755#define BNX2_MAX_VER_SLEN 30
7756
7757 data = kmalloc(256, GFP_KERNEL);
7758 if (!data)
7759 return;
7760
Michael Chan012093f2009-12-03 15:58:00 -08007761 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
7762 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00007763 if (rc)
7764 goto vpd_done;
7765
Michael Chan012093f2009-12-03 15:58:00 -08007766 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
7767 data[i] = data[i + BNX2_VPD_LEN + 3];
7768 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
7769 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
7770 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00007771 }
7772
Matt Carlsondf25bc32010-02-26 14:04:44 +00007773 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
7774 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00007775 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007776
7777 rosize = pci_vpd_lrdt_size(&data[i]);
7778 i += PCI_VPD_LRDT_TAG_SIZE;
7779 block_end = i + rosize;
7780
7781 if (block_end > BNX2_VPD_LEN)
7782 goto vpd_done;
7783
7784 j = pci_vpd_find_info_keyword(data, i, rosize,
7785 PCI_VPD_RO_KEYWORD_MFR_ID);
7786 if (j < 0)
7787 goto vpd_done;
7788
7789 len = pci_vpd_info_field_size(&data[j]);
7790
7791 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7792 if (j + len > block_end || len != 4 ||
7793 memcmp(&data[j], "1028", 4))
7794 goto vpd_done;
7795
7796 j = pci_vpd_find_info_keyword(data, i, rosize,
7797 PCI_VPD_RO_KEYWORD_VENDOR0);
7798 if (j < 0)
7799 goto vpd_done;
7800
7801 len = pci_vpd_info_field_size(&data[j]);
7802
7803 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7804 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
7805 goto vpd_done;
7806
7807 memcpy(bp->fw_version, &data[j], len);
7808 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00007809
7810vpd_done:
7811 kfree(data);
7812}
7813
Michael Chanb6016b72005-05-26 13:03:09 -07007814static int __devinit
7815bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7816{
7817 struct bnx2 *bp;
7818 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007819 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007820 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007821 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007822
Michael Chanb6016b72005-05-26 13:03:09 -07007823 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007824 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007825
7826 bp->flags = 0;
7827 bp->phy_flags = 0;
7828
Michael Chan354fcd72010-01-17 07:30:44 +00007829 bp->temp_stats_blk =
7830 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
7831
7832 if (bp->temp_stats_blk == NULL) {
7833 rc = -ENOMEM;
7834 goto err_out;
7835 }
7836
Michael Chanb6016b72005-05-26 13:03:09 -07007837 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7838 rc = pci_enable_device(pdev);
7839 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007840 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007841 goto err_out;
7842 }
7843
7844 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007845 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007846 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007847 rc = -ENODEV;
7848 goto err_out_disable;
7849 }
7850
7851 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7852 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007853 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007854 goto err_out_disable;
7855 }
7856
7857 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007858 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007859
7860 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7861 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007862 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007863 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007864 rc = -EIO;
7865 goto err_out_release;
7866 }
7867
Michael Chanb6016b72005-05-26 13:03:09 -07007868 bp->dev = dev;
7869 bp->pdev = pdev;
7870
7871 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007872 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00007873#ifdef BCM_CNIC
7874 mutex_init(&bp->cnic_lock);
7875#endif
David Howellsc4028952006-11-22 14:57:56 +00007876 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007877
7878 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan4edd4732009-06-08 18:14:42 -07007879 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007880 dev->mem_end = dev->mem_start + mem_len;
7881 dev->irq = pdev->irq;
7882
7883 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7884
7885 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007886 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007887 rc = -ENOMEM;
7888 goto err_out_release;
7889 }
7890
7891 /* Configure byte swap and enable write to the reg_window registers.
7892 * Rely on CPU to do target byte swapping on big endian systems
7893 * The chip's target access swapping will not swap all accesses
7894 */
7895 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7896 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7897 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7898
Pavel Machek829ca9a2005-09-03 15:56:56 -07007899 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007900
7901 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7902
Michael Chan883e5152007-05-03 13:25:11 -07007903 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7904 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7905 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007906 "Cannot find PCIE capability, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07007907 rc = -EIO;
7908 goto err_out_unmap;
7909 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007910 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007911 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007912 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007913 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007914 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7915 if (bp->pcix_cap == 0) {
7916 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007917 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08007918 rc = -EIO;
7919 goto err_out_unmap;
7920 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00007921 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08007922 }
7923
Michael Chanb4b36042007-12-20 19:59:30 -08007924 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7925 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007926 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007927 }
7928
Michael Chan8e6a72c2007-05-03 13:24:48 -07007929 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7930 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007931 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007932 }
7933
Michael Chan40453c82007-05-03 13:19:18 -07007934 /* 5708 cannot support DMA addresses > 40-bit. */
7935 if (CHIP_NUM(bp) == CHIP_NUM_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07007936 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07007937 else
Yang Hongyang6a355282009-04-06 19:01:13 -07007938 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07007939
7940 /* Configure DMA attributes. */
7941 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7942 dev->features |= NETIF_F_HIGHDMA;
7943 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7944 if (rc) {
7945 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007946 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07007947 goto err_out_unmap;
7948 }
Yang Hongyang284901a2009-04-06 19:01:15 -07007949 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007950 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07007951 goto err_out_unmap;
7952 }
7953
David S. Millerf86e82f2008-01-21 17:15:40 -08007954 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07007955 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007956
7957 /* 5706A0 may falsely detect SERR and PERR. */
7958 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7959 reg = REG_RD(bp, PCI_COMMAND);
7960 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7961 REG_WR(bp, PCI_COMMAND, reg);
7962 }
7963 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08007964 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07007965
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007966 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007967 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007968 goto err_out_unmap;
7969 }
7970
7971 bnx2_init_nvram(bp);
7972
Michael Chan2726d6e2008-01-29 21:35:05 -08007973 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08007974
7975 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08007976 BNX2_SHM_HDR_SIGNATURE_SIG) {
7977 u32 off = PCI_FUNC(pdev->devfn) << 2;
7978
Michael Chan2726d6e2008-01-29 21:35:05 -08007979 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08007980 } else
Michael Chane3648b32005-11-04 08:51:21 -08007981 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
7982
Michael Chanb6016b72005-05-26 13:03:09 -07007983 /* Get the permanent MAC address. First we need to make sure the
7984 * firmware is actually running.
7985 */
Michael Chan2726d6e2008-01-29 21:35:05 -08007986 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07007987
7988 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
7989 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007990 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007991 rc = -ENODEV;
7992 goto err_out_unmap;
7993 }
7994
Michael Chan76d99062009-12-03 09:46:34 +00007995 bnx2_read_vpd_fw_ver(bp);
7996
7997 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08007998 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00007999 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008000 u8 num, k, skip0;
8001
Michael Chan76d99062009-12-03 09:46:34 +00008002 if (i == 0) {
8003 bp->fw_version[j++] = 'b';
8004 bp->fw_version[j++] = 'c';
8005 bp->fw_version[j++] = ' ';
8006 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008007 num = (u8) (reg >> (24 - (i * 8)));
8008 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8009 if (num >= k || !skip0 || k == 1) {
8010 bp->fw_version[j++] = (num / k) + '0';
8011 skip0 = 0;
8012 }
8013 }
8014 if (i != 2)
8015 bp->fw_version[j++] = '.';
8016 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008017 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008018 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8019 bp->wol = 1;
8020
8021 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008022 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008023
8024 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008025 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008026 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8027 break;
8028 msleep(10);
8029 }
8030 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008031 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008032 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8033 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8034 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008035 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008036
Michael Chan76d99062009-12-03 09:46:34 +00008037 if (j < 32)
8038 bp->fw_version[j++] = ' ';
8039 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008040 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008041 reg = swab32(reg);
8042 memcpy(&bp->fw_version[j], &reg, 4);
8043 j += 4;
8044 }
8045 }
Michael Chanb6016b72005-05-26 13:03:09 -07008046
Michael Chan2726d6e2008-01-29 21:35:05 -08008047 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008048 bp->mac_addr[0] = (u8) (reg >> 8);
8049 bp->mac_addr[1] = (u8) reg;
8050
Michael Chan2726d6e2008-01-29 21:35:05 -08008051 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008052 bp->mac_addr[2] = (u8) (reg >> 24);
8053 bp->mac_addr[3] = (u8) (reg >> 16);
8054 bp->mac_addr[4] = (u8) (reg >> 8);
8055 bp->mac_addr[5] = (u8) reg;
8056
8057 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008058 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008059
8060 bp->rx_csum = 1;
8061
Michael Chancf7474a2009-08-21 16:20:48 +00008062 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008063 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008064 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008065 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008066
Michael Chancf7474a2009-08-21 16:20:48 +00008067 bp->rx_quick_cons_trip_int = 2;
8068 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008069 bp->rx_ticks_int = 18;
8070 bp->rx_ticks = 18;
8071
Michael Chan7ea69202007-07-16 18:27:10 -07008072 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008073
Benjamin Liac392ab2008-09-18 16:40:49 -07008074 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008075
Michael Chan5b0c76a2005-11-04 08:45:49 -08008076 bp->phy_addr = 1;
8077
Michael Chanb6016b72005-05-26 13:03:09 -07008078 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08008079 if (CHIP_NUM(bp) == CHIP_NUM_5709)
8080 bnx2_get_5709_media(bp);
8081 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008082 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008083
Michael Chan0d8a6572007-07-07 22:49:43 -07008084 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008085 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008086 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008087 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008088 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008089 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008090 bp->wol = 0;
8091 }
Michael Chan38ea3682008-02-23 19:48:57 -08008092 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
8093 /* Don't do parallel detect on this board because of
8094 * some board problems. The link will not go down
8095 * if we do parallel detect.
8096 */
8097 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8098 pdev->subsystem_device == 0x310c)
8099 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8100 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008101 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008102 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008103 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008104 }
Michael Chan261dd5c2007-01-08 19:55:46 -08008105 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
8106 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008107 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08008108 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
8109 (CHIP_REV(bp) == CHIP_REV_Ax ||
8110 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008111 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008112
Michael Chan7c62e832008-07-14 22:39:03 -07008113 bnx2_init_fw_cap(bp);
8114
Michael Chan16088272006-06-12 22:16:43 -07008115 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
8116 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan5ec6d7b2008-11-12 16:01:41 -08008117 (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
8118 !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008119 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008120 bp->wol = 0;
8121 }
Michael Chandda1e392006-01-23 16:08:14 -08008122
Michael Chanb6016b72005-05-26 13:03:09 -07008123 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8124 bp->tx_quick_cons_trip_int =
8125 bp->tx_quick_cons_trip;
8126 bp->tx_ticks_int = bp->tx_ticks;
8127 bp->rx_quick_cons_trip_int =
8128 bp->rx_quick_cons_trip;
8129 bp->rx_ticks_int = bp->rx_ticks;
8130 bp->comp_prod_trip_int = bp->comp_prod_trip;
8131 bp->com_ticks_int = bp->com_ticks;
8132 bp->cmd_ticks_int = bp->cmd_ticks;
8133 }
8134
Michael Chanf9317a42006-09-29 17:06:23 -07008135 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8136 *
8137 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8138 * with byte enables disabled on the unused 32-bit word. This is legal
8139 * but causes problems on the AMD 8132 which will eventually stop
8140 * responding after a while.
8141 *
8142 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008143 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008144 */
8145 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
8146 struct pci_dev *amd_8132 = NULL;
8147
8148 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8149 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8150 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008151
Auke Kok44c10132007-06-08 15:46:36 -07008152 if (amd_8132->revision >= 0x10 &&
8153 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008154 disable_msi = 1;
8155 pci_dev_put(amd_8132);
8156 break;
8157 }
8158 }
8159 }
8160
Michael Chandeaf3912007-07-07 22:48:00 -07008161 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008162 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8163
Michael Chancd339a02005-08-25 15:35:24 -07008164 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008165 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008166 bp->timer.data = (unsigned long) bp;
8167 bp->timer.function = bnx2_timer;
8168
Michael Chanb6016b72005-05-26 13:03:09 -07008169 return 0;
8170
8171err_out_unmap:
8172 if (bp->regview) {
8173 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07008174 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008175 }
8176
8177err_out_release:
8178 pci_release_regions(pdev);
8179
8180err_out_disable:
8181 pci_disable_device(pdev);
8182 pci_set_drvdata(pdev, NULL);
8183
8184err_out:
8185 return rc;
8186}
8187
Michael Chan883e5152007-05-03 13:25:11 -07008188static char * __devinit
8189bnx2_bus_string(struct bnx2 *bp, char *str)
8190{
8191 char *s = str;
8192
David S. Millerf86e82f2008-01-21 17:15:40 -08008193 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008194 s += sprintf(s, "PCI Express");
8195 } else {
8196 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008197 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008198 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008199 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008200 s += sprintf(s, " 32-bit");
8201 else
8202 s += sprintf(s, " 64-bit");
8203 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8204 }
8205 return str;
8206}
8207
Michael Chan2ba582b2007-12-21 15:04:49 -08008208static void __devinit
Michael Chan35efa7c2007-12-20 19:56:37 -08008209bnx2_init_napi(struct bnx2 *bp)
8210{
Michael Chanb4b36042007-12-20 19:59:30 -08008211 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008212
Benjamin Li4327ba42010-03-23 13:13:11 +00008213 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008214 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8215 int (*poll)(struct napi_struct *, int);
8216
8217 if (i == 0)
8218 poll = bnx2_poll;
8219 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008220 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008221
8222 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008223 bnapi->bp = bp;
8224 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008225}
8226
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008227static const struct net_device_ops bnx2_netdev_ops = {
8228 .ndo_open = bnx2_open,
8229 .ndo_start_xmit = bnx2_start_xmit,
8230 .ndo_stop = bnx2_close,
8231 .ndo_get_stats = bnx2_get_stats,
8232 .ndo_set_rx_mode = bnx2_set_rx_mode,
8233 .ndo_do_ioctl = bnx2_ioctl,
8234 .ndo_validate_addr = eth_validate_addr,
8235 .ndo_set_mac_address = bnx2_change_mac_addr,
8236 .ndo_change_mtu = bnx2_change_mtu,
8237 .ndo_tx_timeout = bnx2_tx_timeout,
8238#ifdef BCM_VLAN
8239 .ndo_vlan_rx_register = bnx2_vlan_rx_register,
8240#endif
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008241#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008242 .ndo_poll_controller = poll_bnx2,
8243#endif
8244};
8245
Eric Dumazet72dccb02009-07-23 02:01:38 +00008246static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
8247{
8248#ifdef BCM_VLAN
8249 dev->vlan_features |= flags;
8250#endif
8251}
8252
Michael Chan35efa7c2007-12-20 19:56:37 -08008253static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07008254bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8255{
8256 static int version_printed = 0;
8257 struct net_device *dev = NULL;
8258 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008259 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008260 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008261
8262 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008263 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008264
8265 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008266 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008267
8268 if (!dev)
8269 return -ENOMEM;
8270
8271 rc = bnx2_init_board(pdev, dev);
8272 if (rc < 0) {
8273 free_netdev(dev);
8274 return rc;
8275 }
8276
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008277 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008278 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008279 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008280
Michael Chan972ec0d2006-01-23 16:12:43 -08008281 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008282
Michael Chan1b2f9222007-05-03 13:20:19 -07008283 pci_set_drvdata(pdev, dev);
8284
Michael Chan57579f72009-04-04 16:51:14 -07008285 rc = bnx2_request_firmware(bp);
8286 if (rc)
8287 goto error;
8288
Michael Chan1b2f9222007-05-03 13:20:19 -07008289 memcpy(dev->dev_addr, bp->mac_addr, 6);
8290 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07008291
Stephen Hemmingerd212f872007-06-27 00:47:37 -07008292 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008293 vlan_features_add(dev, NETIF_F_IP_CSUM | NETIF_F_SG);
8294 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Stephen Hemmingerd212f872007-06-27 00:47:37 -07008295 dev->features |= NETIF_F_IPV6_CSUM;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008296 vlan_features_add(dev, NETIF_F_IPV6_CSUM);
8297 }
Michael Chan1b2f9222007-05-03 13:20:19 -07008298#ifdef BCM_VLAN
8299 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
8300#endif
8301 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008302 vlan_features_add(dev, NETIF_F_TSO | NETIF_F_TSO_ECN);
8303 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Michael Chan4666f872007-05-03 13:22:28 -07008304 dev->features |= NETIF_F_TSO6;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008305 vlan_features_add(dev, NETIF_F_TSO6);
8306 }
Michael Chanb6016b72005-05-26 13:03:09 -07008307 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008308 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008309 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008310 }
8311
Joe Perches3a9c6a42010-02-17 15:01:51 +00008312 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, node addr %pM\n",
8313 board_info[ent->driver_data].name,
8314 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8315 ((CHIP_ID(bp) & 0x0ff0) >> 4),
8316 bnx2_bus_string(bp, str),
8317 dev->base_addr,
8318 bp->pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008319
Michael Chanb6016b72005-05-26 13:03:09 -07008320 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008321
8322error:
8323 if (bp->mips_firmware)
8324 release_firmware(bp->mips_firmware);
8325 if (bp->rv2p_firmware)
8326 release_firmware(bp->rv2p_firmware);
8327
8328 if (bp->regview)
8329 iounmap(bp->regview);
8330 pci_release_regions(pdev);
8331 pci_disable_device(pdev);
8332 pci_set_drvdata(pdev, NULL);
8333 free_netdev(dev);
8334 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008335}
8336
8337static void __devexit
8338bnx2_remove_one(struct pci_dev *pdev)
8339{
8340 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008341 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008342
Michael Chanafdc08b2005-08-25 15:34:29 -07008343 flush_scheduled_work();
8344
Michael Chanb6016b72005-05-26 13:03:09 -07008345 unregister_netdev(dev);
8346
Michael Chan57579f72009-04-04 16:51:14 -07008347 if (bp->mips_firmware)
8348 release_firmware(bp->mips_firmware);
8349 if (bp->rv2p_firmware)
8350 release_firmware(bp->rv2p_firmware);
8351
Michael Chanb6016b72005-05-26 13:03:09 -07008352 if (bp->regview)
8353 iounmap(bp->regview);
8354
Michael Chan354fcd72010-01-17 07:30:44 +00008355 kfree(bp->temp_stats_blk);
8356
Michael Chanb6016b72005-05-26 13:03:09 -07008357 free_netdev(dev);
8358 pci_release_regions(pdev);
8359 pci_disable_device(pdev);
8360 pci_set_drvdata(pdev, NULL);
8361}
8362
8363static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07008364bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07008365{
8366 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008367 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008368
Michael Chan6caebb02007-08-03 20:57:25 -07008369 /* PCI register 4 needs to be saved whether netif_running() or not.
8370 * MSI address and data need to be saved if using MSI and
8371 * netif_running().
8372 */
8373 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008374 if (!netif_running(dev))
8375 return 0;
8376
Michael Chan1d60290f2006-03-20 17:50:08 -08008377 flush_scheduled_work();
Michael Chanb6016b72005-05-26 13:03:09 -07008378 bnx2_netif_stop(bp);
8379 netif_device_detach(dev);
8380 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07008381 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008382 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07008383 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07008384 return 0;
8385}
8386
8387static int
8388bnx2_resume(struct pci_dev *pdev)
8389{
8390 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008391 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008392
Michael Chan6caebb02007-08-03 20:57:25 -07008393 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008394 if (!netif_running(dev))
8395 return 0;
8396
Pavel Machek829ca9a2005-09-03 15:56:56 -07008397 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008398 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07008399 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07008400 bnx2_netif_start(bp);
8401 return 0;
8402}
8403
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008404/**
8405 * bnx2_io_error_detected - called when PCI error is detected
8406 * @pdev: Pointer to PCI device
8407 * @state: The current pci connection state
8408 *
8409 * This function is called after a PCI bus error affecting
8410 * this device has been detected.
8411 */
8412static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8413 pci_channel_state_t state)
8414{
8415 struct net_device *dev = pci_get_drvdata(pdev);
8416 struct bnx2 *bp = netdev_priv(dev);
8417
8418 rtnl_lock();
8419 netif_device_detach(dev);
8420
Dean Nelson2ec3de22009-07-31 09:13:18 +00008421 if (state == pci_channel_io_perm_failure) {
8422 rtnl_unlock();
8423 return PCI_ERS_RESULT_DISCONNECT;
8424 }
8425
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008426 if (netif_running(dev)) {
8427 bnx2_netif_stop(bp);
8428 del_timer_sync(&bp->timer);
8429 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8430 }
8431
8432 pci_disable_device(pdev);
8433 rtnl_unlock();
8434
8435 /* Request a slot slot reset. */
8436 return PCI_ERS_RESULT_NEED_RESET;
8437}
8438
8439/**
8440 * bnx2_io_slot_reset - called after the pci bus has been reset.
8441 * @pdev: Pointer to PCI device
8442 *
8443 * Restart the card from scratch, as if from a cold-boot.
8444 */
8445static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8446{
8447 struct net_device *dev = pci_get_drvdata(pdev);
8448 struct bnx2 *bp = netdev_priv(dev);
8449
8450 rtnl_lock();
8451 if (pci_enable_device(pdev)) {
8452 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008453 "Cannot re-enable PCI device after reset\n");
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008454 rtnl_unlock();
8455 return PCI_ERS_RESULT_DISCONNECT;
8456 }
8457 pci_set_master(pdev);
8458 pci_restore_state(pdev);
Breno Leitao529fab62009-11-26 07:31:49 +00008459 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008460
8461 if (netif_running(dev)) {
8462 bnx2_set_power_state(bp, PCI_D0);
8463 bnx2_init_nic(bp, 1);
8464 }
8465
8466 rtnl_unlock();
8467 return PCI_ERS_RESULT_RECOVERED;
8468}
8469
8470/**
8471 * bnx2_io_resume - called when traffic can start flowing again.
8472 * @pdev: Pointer to PCI device
8473 *
8474 * This callback is called when the error recovery driver tells us that
8475 * its OK to resume normal operation.
8476 */
8477static void bnx2_io_resume(struct pci_dev *pdev)
8478{
8479 struct net_device *dev = pci_get_drvdata(pdev);
8480 struct bnx2 *bp = netdev_priv(dev);
8481
8482 rtnl_lock();
8483 if (netif_running(dev))
8484 bnx2_netif_start(bp);
8485
8486 netif_device_attach(dev);
8487 rtnl_unlock();
8488}
8489
8490static struct pci_error_handlers bnx2_err_handler = {
8491 .error_detected = bnx2_io_error_detected,
8492 .slot_reset = bnx2_io_slot_reset,
8493 .resume = bnx2_io_resume,
8494};
8495
Michael Chanb6016b72005-05-26 13:03:09 -07008496static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008497 .name = DRV_MODULE_NAME,
8498 .id_table = bnx2_pci_tbl,
8499 .probe = bnx2_init_one,
8500 .remove = __devexit_p(bnx2_remove_one),
8501 .suspend = bnx2_suspend,
8502 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008503 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07008504};
8505
8506static int __init bnx2_init(void)
8507{
Jeff Garzik29917622006-08-19 17:48:59 -04008508 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07008509}
8510
8511static void __exit bnx2_cleanup(void)
8512{
8513 pci_unregister_driver(&bnx2_pci_driver);
8514}
8515
8516module_init(bnx2_init);
8517module_exit(bnx2_cleanup);
8518
8519
8520