blob: ec1221879f9af7ff817e31b3a8fabd9f627e246a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090056};
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tejun Heo441577e2010-03-29 10:32:39 +090058enum board_ids {
59 /* board IDs by feature in alphabetical order */
60 board_ahci,
61 board_ahci_ign_iferr,
62 board_ahci_nosntf,
63
64 /* board IDs for specific chipsets in alphabetical order */
65 board_ahci_mcp65,
66 board_ahci_mv,
67 board_ahci_sb600,
68 board_ahci_sb700, /* for SB700 and SB800 */
69 board_ahci_vt8251,
70
71 /* aliases */
72 board_ahci_mcp_linux = board_ahci_mcp65,
73 board_ahci_mcp67 = board_ahci_mcp65,
74 board_ahci_mcp73 = board_ahci_mcp65,
75 board_ahci_mcp77 = board_ahci,
76 board_ahci_mcp79 = board_ahci,
77 board_ahci_mcp89 = board_ahci,
Linus Torvalds1da177e2005-04-16 15:20:36 -070078};
79
Jeff Garzik2dcb4072007-10-19 06:42:56 -040080static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Shane Huangbd172432008-06-10 15:52:04 +080081static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
82 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +090083static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
84 unsigned long deadline);
85static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
86 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090087#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090088static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
89static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090090#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Tejun Heo029cfd62008-03-25 12:22:49 +090092static struct ata_port_operations ahci_vt8251_ops = {
93 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090094 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +090095};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_p5wdh_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900100};
101
Shane Huangbd172432008-06-10 15:52:04 +0800102static struct ata_port_operations ahci_sb600_ops = {
103 .inherits = &ahci_ops,
104 .softreset = ahci_sb600_softreset,
105 .pmp_softreset = ahci_sb600_softreset,
106};
107
Tejun Heo417a1a62007-09-23 13:19:55 +0900108#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
109
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100110static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900111 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400112 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900114 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100115 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400116 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 .port_ops = &ahci_ops,
118 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400119 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900120 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900121 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
122 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100123 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400124 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900125 .port_ops = &ahci_ops,
126 },
Tejun Heo441577e2010-03-29 10:32:39 +0900127 [board_ahci_nosntf] =
128 {
129 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
130 .flags = AHCI_FLAG_COMMON,
131 .pio_mask = ATA_PIO4,
132 .udma_mask = ATA_UDMA6,
133 .port_ops = &ahci_ops,
134 },
135 /* by chipsets */
136 [board_ahci_mcp65] =
137 {
138 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
139 .flags = AHCI_FLAG_COMMON,
140 .pio_mask = ATA_PIO4,
141 .udma_mask = ATA_UDMA6,
142 .port_ops = &ahci_ops,
143 },
144 [board_ahci_mv] =
145 {
146 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
147 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
148 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
149 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
150 .pio_mask = ATA_PIO4,
151 .udma_mask = ATA_UDMA6,
152 .port_ops = &ahci_ops,
153 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400154 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800155 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900156 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900157 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
158 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900159 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100160 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400161 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800162 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800163 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400164 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800165 {
Shane Huangbd172432008-06-10 15:52:04 +0800166 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800167 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100168 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800169 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800170 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800171 },
Tejun Heo441577e2010-03-29 10:32:39 +0900172 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900173 {
Tejun Heo441577e2010-03-29 10:32:39 +0900174 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900175 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100176 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900177 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900178 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800179 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180};
181
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500182static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400183 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400184 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
185 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
186 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
187 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
188 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900189 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400190 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
191 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
192 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
193 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900194 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800195 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900196 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
197 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
198 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
199 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
200 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
201 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
202 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
203 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
204 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
205 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
206 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
207 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
208 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
209 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
210 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400211 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
212 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800213 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500214 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800215 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500216 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
217 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700218 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700219 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500220 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700221 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700222 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500223 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800224 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
225 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
226 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
227 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
228 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
229 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400230
Tejun Heoe34bb372007-02-26 20:24:03 +0900231 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
232 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
233 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400234
235 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800236 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800237 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
238 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
239 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
240 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
241 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
242 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400243
Shane Huange2dd90b2009-07-29 11:34:49 +0800244 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800245 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800246 /* AMD is using RAID class only for ahci controllers */
247 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
248 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
249
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400250 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400251 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900252 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400253
254 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900255 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
256 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
257 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
258 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
259 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
260 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
261 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
262 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900263 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
264 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
265 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
266 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
267 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
268 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
269 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
270 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
271 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
272 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
273 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
274 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
275 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
276 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
277 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
278 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
279 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
280 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
281 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
282 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
283 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
284 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
285 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
286 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
287 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
288 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
289 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
290 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
291 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
292 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
293 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
294 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
295 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
296 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
297 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
298 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
299 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
300 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
301 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
302 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
303 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
304 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
305 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
306 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
307 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
308 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
309 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
310 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
311 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
312 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
313 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
314 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
315 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
316 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
317 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
318 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
319 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
320 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
321 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
322 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
323 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
324 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
325 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
326 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
327 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
328 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
329 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
330 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
331 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
332 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
333 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
334 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
335 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
336 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
337 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
338 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400339
Jeff Garzik95916ed2006-07-29 04:10:14 -0400340 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900341 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
342 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
343 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400344
Jeff Garzikcd70c262007-07-08 02:29:42 -0400345 /* Marvell */
346 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100347 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400348
Mark Nelsonc77a0362008-10-23 14:08:16 +1100349 /* Promise */
350 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
351
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500352 /* Generic, PCI class code for AHCI */
353 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500354 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500355
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 { } /* terminate list */
357};
358
359
360static struct pci_driver ahci_pci_driver = {
361 .name = DRV_NAME,
362 .id_table = ahci_pci_tbl,
363 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900364 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900365#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900366 .suspend = ahci_pci_device_suspend,
367 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900368#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369};
370
Alan Cox5b66c822008-09-03 14:48:34 +0100371#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
372static int marvell_enable;
373#else
374static int marvell_enable = 1;
375#endif
376module_param(marvell_enable, int, 0644);
377MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
378
379
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300380static void ahci_pci_save_initial_config(struct pci_dev *pdev,
381 struct ahci_host_priv *hpriv)
382{
383 unsigned int force_port_map = 0;
384 unsigned int mask_port_map = 0;
385
386 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
387 dev_info(&pdev->dev, "JMB361 has only one port\n");
388 force_port_map = 1;
389 }
390
391 /*
392 * Temporary Marvell 6145 hack: PATA port presence
393 * is asserted through the standard AHCI port
394 * presence register, as bit 4 (counting from 0)
395 */
396 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
397 if (pdev->device == 0x6121)
398 mask_port_map = 0x3;
399 else
400 mask_port_map = 0xf;
401 dev_info(&pdev->dev,
402 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
403 }
404
Anton Vorontsov1d513352010-03-03 20:17:37 +0300405 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
406 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300407}
408
Anton Vorontsov33030402010-03-03 20:17:39 +0300409static int ahci_pci_reset_controller(struct ata_host *host)
410{
411 struct pci_dev *pdev = to_pci_dev(host->dev);
412
413 ahci_reset_controller(host);
414
Tejun Heod91542c2006-07-26 15:59:26 +0900415 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300416 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900417 u16 tmp16;
418
419 /* configure PCS */
420 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900421 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
422 tmp16 |= hpriv->port_map;
423 pci_write_config_word(pdev, 0x92, tmp16);
424 }
Tejun Heod91542c2006-07-26 15:59:26 +0900425 }
426
427 return 0;
428}
429
Anton Vorontsov781d6552010-03-03 20:17:42 +0300430static void ahci_pci_init_controller(struct ata_host *host)
431{
432 struct ahci_host_priv *hpriv = host->private_data;
433 struct pci_dev *pdev = to_pci_dev(host->dev);
434 void __iomem *port_mmio;
435 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100436 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900437
Tejun Heo417a1a62007-09-23 13:19:55 +0900438 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100439 if (pdev->device == 0x6121)
440 mv = 2;
441 else
442 mv = 4;
443 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400444
445 writel(0, port_mmio + PORT_IRQ_MASK);
446
447 /* clear port IRQ */
448 tmp = readl(port_mmio + PORT_IRQ_STAT);
449 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
450 if (tmp)
451 writel(tmp, port_mmio + PORT_IRQ_STAT);
452 }
453
Anton Vorontsov781d6552010-03-03 20:17:42 +0300454 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900455}
456
Shane Huangbd172432008-06-10 15:52:04 +0800457static int ahci_sb600_check_ready(struct ata_link *link)
458{
459 void __iomem *port_mmio = ahci_port_base(link->ap);
460 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
461 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
462
463 /*
464 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
465 * which can save timeout delay.
466 */
467 if (irq_status & PORT_IRQ_BAD_PMP)
468 return -EIO;
469
470 return ata_check_ready(status);
471}
472
473static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
474 unsigned long deadline)
475{
476 struct ata_port *ap = link->ap;
477 void __iomem *port_mmio = ahci_port_base(ap);
478 int pmp = sata_srst_pmp(link);
479 int rc;
480 u32 irq_sts;
481
482 DPRINTK("ENTER\n");
483
484 rc = ahci_do_softreset(link, class, pmp, deadline,
485 ahci_sb600_check_ready);
486
487 /*
488 * Soft reset fails on some ATI chips with IPMS set when PMP
489 * is enabled but SATA HDD/ODD is connected to SATA port,
490 * do soft reset again to port 0.
491 */
492 if (rc == -EIO) {
493 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
494 if (irq_sts & PORT_IRQ_BAD_PMP) {
495 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +0800496 "applying SB600 PMP SRST workaround "
497 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +0800498 rc = ahci_do_softreset(link, class, 0, deadline,
499 ahci_check_ready);
500 }
501 }
502
503 return rc;
504}
505
Tejun Heocc0680a2007-08-06 18:36:23 +0900506static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900507 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900508{
Tejun Heocc0680a2007-08-06 18:36:23 +0900509 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900510 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900511 int rc;
512
513 DPRINTK("ENTER\n");
514
Tejun Heo4447d352007-04-17 23:44:08 +0900515 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900516
Tejun Heocc0680a2007-08-06 18:36:23 +0900517 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900518 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900519
Tejun Heo4447d352007-04-17 23:44:08 +0900520 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900521
522 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
523
524 /* vt8251 doesn't clear BSY on signature FIS reception,
525 * request follow-up softreset.
526 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900527 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900528}
529
Tejun Heoedc93052007-10-25 14:59:16 +0900530static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
531 unsigned long deadline)
532{
533 struct ata_port *ap = link->ap;
534 struct ahci_port_priv *pp = ap->private_data;
535 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
536 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900537 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900538 int rc;
539
540 ahci_stop_engine(ap);
541
542 /* clear D2H reception area to properly wait for D2H FIS */
543 ata_tf_init(link->device, &tf);
544 tf.command = 0x80;
545 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
546
547 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900548 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900549
550 ahci_start_engine(ap);
551
Tejun Heoedc93052007-10-25 14:59:16 +0900552 /* The pseudo configuration device on SIMG4726 attached to
553 * ASUS P5W-DH Deluxe doesn't send signature FIS after
554 * hardreset if no device is attached to the first downstream
555 * port && the pseudo device locks up on SRST w/ PMP==0. To
556 * work around this, wait for !BSY only briefly. If BSY isn't
557 * cleared, perform CLO and proceed to IDENTIFY (achieved by
558 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
559 *
560 * Wait for two seconds. Devices attached to downstream port
561 * which can't process the following IDENTIFY after this will
562 * have to be reset again. For most cases, this should
563 * suffice while making probing snappish enough.
564 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900565 if (online) {
566 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
567 ahci_check_ready);
568 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800569 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900570 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900571 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900572}
573
Tejun Heo438ac6d2007-03-02 17:31:26 +0900574#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900575static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
576{
Jeff Garzikcca39742006-08-24 03:19:22 -0400577 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900578 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300579 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900580 u32 ctl;
581
Tejun Heo9b10ae82009-05-30 20:50:12 +0900582 if (mesg.event & PM_EVENT_SUSPEND &&
583 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
584 dev_printk(KERN_ERR, &pdev->dev,
585 "BIOS update required for suspend/resume\n");
586 return -EIO;
587 }
588
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100589 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900590 /* AHCI spec rev1.1 section 8.3.3:
591 * Software must disable interrupts prior to requesting a
592 * transition of the HBA to D3 state.
593 */
594 ctl = readl(mmio + HOST_CTL);
595 ctl &= ~HOST_IRQ_EN;
596 writel(ctl, mmio + HOST_CTL);
597 readl(mmio + HOST_CTL); /* flush */
598 }
599
600 return ata_pci_device_suspend(pdev, mesg);
601}
602
603static int ahci_pci_device_resume(struct pci_dev *pdev)
604{
Jeff Garzikcca39742006-08-24 03:19:22 -0400605 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900606 int rc;
607
Tejun Heo553c4aa2006-12-26 19:39:50 +0900608 rc = ata_pci_device_do_resume(pdev);
609 if (rc)
610 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900611
612 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300613 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900614 if (rc)
615 return rc;
616
Anton Vorontsov781d6552010-03-03 20:17:42 +0300617 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900618 }
619
Jeff Garzikcca39742006-08-24 03:19:22 -0400620 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900621
622 return 0;
623}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900624#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900625
Tejun Heo4447d352007-04-17 23:44:08 +0900626static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700631 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
632 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700634 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500636 dev_printk(KERN_ERR, &pdev->dev,
637 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 return rc;
639 }
640 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700642 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500644 dev_printk(KERN_ERR, &pdev->dev,
645 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 return rc;
647 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700648 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500650 dev_printk(KERN_ERR, &pdev->dev,
651 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 return rc;
653 }
654 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 return 0;
656}
657
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300658static void ahci_pci_print_info(struct ata_host *host)
659{
660 struct pci_dev *pdev = to_pci_dev(host->dev);
661 u16 cc;
662 const char *scc_s;
663
664 pci_read_config_word(pdev, 0x0a, &cc);
665 if (cc == PCI_CLASS_STORAGE_IDE)
666 scc_s = "IDE";
667 else if (cc == PCI_CLASS_STORAGE_SATA)
668 scc_s = "SATA";
669 else if (cc == PCI_CLASS_STORAGE_RAID)
670 scc_s = "RAID";
671 else
672 scc_s = "unknown";
673
674 ahci_print_info(host, scc_s);
675}
676
Tejun Heoedc93052007-10-25 14:59:16 +0900677/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
678 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
679 * support PMP and the 4726 either directly exports the device
680 * attached to the first downstream port or acts as a hardware storage
681 * controller and emulate a single ATA device (can be RAID 0/1 or some
682 * other configuration).
683 *
684 * When there's no device attached to the first downstream port of the
685 * 4726, "Config Disk" appears, which is a pseudo ATA device to
686 * configure the 4726. However, ATA emulation of the device is very
687 * lame. It doesn't send signature D2H Reg FIS after the initial
688 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
689 *
690 * The following function works around the problem by always using
691 * hardreset on the port and not depending on receiving signature FIS
692 * afterward. If signature FIS isn't received soon, ATA class is
693 * assumed without follow-up softreset.
694 */
695static void ahci_p5wdh_workaround(struct ata_host *host)
696{
697 static struct dmi_system_id sysids[] = {
698 {
699 .ident = "P5W DH Deluxe",
700 .matches = {
701 DMI_MATCH(DMI_SYS_VENDOR,
702 "ASUSTEK COMPUTER INC"),
703 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
704 },
705 },
706 { }
707 };
708 struct pci_dev *pdev = to_pci_dev(host->dev);
709
710 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
711 dmi_check_system(sysids)) {
712 struct ata_port *ap = host->ports[1];
713
714 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
715 "Deluxe on-board SIMG4726 workaround\n");
716
717 ap->ops = &ahci_p5wdh_ops;
718 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
719 }
720}
721
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900722/* only some SB600 ahci controllers can do 64bit DMA */
723static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800724{
725 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900726 /*
727 * The oldest version known to be broken is 0901 and
728 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900729 * Enable 64bit DMA on 1501 and anything newer.
730 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900731 * Please read bko#9412 for more info.
732 */
Shane Huang58a09b32009-05-27 15:04:43 +0800733 {
734 .ident = "ASUS M2A-VM",
735 .matches = {
736 DMI_MATCH(DMI_BOARD_VENDOR,
737 "ASUSTeK Computer INC."),
738 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
739 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900740 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800741 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100742 /*
743 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
744 * support 64bit DMA.
745 *
746 * BIOS versions earlier than 1.5 had the Manufacturer DMI
747 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
748 * This spelling mistake was fixed in BIOS version 1.5, so
749 * 1.5 and later have the Manufacturer as
750 * "MICRO-STAR INTERNATIONAL CO.,LTD".
751 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
752 *
753 * BIOS versions earlier than 1.9 had a Board Product Name
754 * DMI field of "MS-7376". This was changed to be
755 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
756 * match on DMI_BOARD_NAME of "MS-7376".
757 */
758 {
759 .ident = "MSI K9A2 Platinum",
760 .matches = {
761 DMI_MATCH(DMI_BOARD_VENDOR,
762 "MICRO-STAR INTER"),
763 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
764 },
765 },
Shane Huang58a09b32009-05-27 15:04:43 +0800766 { }
767 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900768 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900769 int year, month, date;
770 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800771
Tejun Heo03d783b2009-08-16 21:04:02 +0900772 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800773 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900774 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800775 return false;
776
Mark Nelsone65cc192009-11-03 20:06:48 +1100777 if (!match->driver_data)
778 goto enable_64bit;
779
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900780 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
781 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800782
Mark Nelsone65cc192009-11-03 20:06:48 +1100783 if (strcmp(buf, match->driver_data) >= 0)
784 goto enable_64bit;
785 else {
Tejun Heo03d783b2009-08-16 21:04:02 +0900786 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
787 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900788 return false;
789 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100790
791enable_64bit:
792 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
793 match->ident);
794 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800795}
796
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100797static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
798{
799 static const struct dmi_system_id broken_systems[] = {
800 {
801 .ident = "HP Compaq nx6310",
802 .matches = {
803 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
804 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
805 },
806 /* PCI slot number of the controller */
807 .driver_data = (void *)0x1FUL,
808 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100809 {
810 .ident = "HP Compaq 6720s",
811 .matches = {
812 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
813 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
814 },
815 /* PCI slot number of the controller */
816 .driver_data = (void *)0x1FUL,
817 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100818
819 { } /* terminate list */
820 };
821 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
822
823 if (dmi) {
824 unsigned long slot = (unsigned long)dmi->driver_data;
825 /* apply the quirk only to on-board controllers */
826 return slot == PCI_SLOT(pdev->devfn);
827 }
828
829 return false;
830}
831
Tejun Heo9b10ae82009-05-30 20:50:12 +0900832static bool ahci_broken_suspend(struct pci_dev *pdev)
833{
834 static const struct dmi_system_id sysids[] = {
835 /*
836 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
837 * to the harddisk doesn't become online after
838 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900839 *
840 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
841 *
842 * Use dates instead of versions to match as HP is
843 * apparently recycling both product and version
844 * strings.
845 *
846 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900847 */
848 {
849 .ident = "dv4",
850 .matches = {
851 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
852 DMI_MATCH(DMI_PRODUCT_NAME,
853 "HP Pavilion dv4 Notebook PC"),
854 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900855 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900856 },
857 {
858 .ident = "dv5",
859 .matches = {
860 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
861 DMI_MATCH(DMI_PRODUCT_NAME,
862 "HP Pavilion dv5 Notebook PC"),
863 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900864 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900865 },
866 {
867 .ident = "dv6",
868 .matches = {
869 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
870 DMI_MATCH(DMI_PRODUCT_NAME,
871 "HP Pavilion dv6 Notebook PC"),
872 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900873 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900874 },
875 {
876 .ident = "HDX18",
877 .matches = {
878 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
879 DMI_MATCH(DMI_PRODUCT_NAME,
880 "HP HDX18 Notebook PC"),
881 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900882 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900883 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900884 /*
885 * Acer eMachines G725 has the same problem. BIOS
886 * V1.03 is known to be broken. V3.04 is known to
887 * work. Inbetween, there are V1.06, V2.06 and V3.03
888 * that we don't have much idea about. For now,
889 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900890 *
891 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900892 */
893 {
894 .ident = "G725",
895 .matches = {
896 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
897 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
898 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900899 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900900 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900901 { } /* terminate list */
902 };
903 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900904 int year, month, date;
905 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900906
907 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
908 return false;
909
Tejun Heo9deb3432010-03-16 09:50:26 +0900910 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
911 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900912
Tejun Heo9deb3432010-03-16 09:50:26 +0900913 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900914}
915
Tejun Heo55946392009-08-04 14:30:08 +0900916static bool ahci_broken_online(struct pci_dev *pdev)
917{
918#define ENCODE_BUSDEVFN(bus, slot, func) \
919 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
920 static const struct dmi_system_id sysids[] = {
921 /*
922 * There are several gigabyte boards which use
923 * SIMG5723s configured as hardware RAID. Certain
924 * 5723 firmware revisions shipped there keep the link
925 * online but fail to answer properly to SRST or
926 * IDENTIFY when no device is attached downstream
927 * causing libata to retry quite a few times leading
928 * to excessive detection delay.
929 *
930 * As these firmwares respond to the second reset try
931 * with invalid device signature, considering unknown
932 * sig as offline works around the problem acceptably.
933 */
934 {
935 .ident = "EP45-DQ6",
936 .matches = {
937 DMI_MATCH(DMI_BOARD_VENDOR,
938 "Gigabyte Technology Co., Ltd."),
939 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
940 },
941 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
942 },
943 {
944 .ident = "EP45-DS5",
945 .matches = {
946 DMI_MATCH(DMI_BOARD_VENDOR,
947 "Gigabyte Technology Co., Ltd."),
948 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
949 },
950 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
951 },
952 { } /* terminate list */
953 };
954#undef ENCODE_BUSDEVFN
955 const struct dmi_system_id *dmi = dmi_first_match(sysids);
956 unsigned int val;
957
958 if (!dmi)
959 return false;
960
961 val = (unsigned long)dmi->driver_data;
962
963 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
964}
965
Markus Trippelsdorf8e513212009-10-09 05:41:47 +0200966#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +0900967static void ahci_gtf_filter_workaround(struct ata_host *host)
968{
969 static const struct dmi_system_id sysids[] = {
970 /*
971 * Aspire 3810T issues a bunch of SATA enable commands
972 * via _GTF including an invalid one and one which is
973 * rejected by the device. Among the successful ones
974 * is FPDMA non-zero offset enable which when enabled
975 * only on the drive side leads to NCQ command
976 * failures. Filter it out.
977 */
978 {
979 .ident = "Aspire 3810T",
980 .matches = {
981 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
982 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
983 },
984 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
985 },
986 { }
987 };
988 const struct dmi_system_id *dmi = dmi_first_match(sysids);
989 unsigned int filter;
990 int i;
991
992 if (!dmi)
993 return;
994
995 filter = (unsigned long)dmi->driver_data;
996 dev_printk(KERN_INFO, host->dev,
997 "applying extra ACPI _GTF filter 0x%x for %s\n",
998 filter, dmi->ident);
999
1000 for (i = 0; i < host->n_ports; i++) {
1001 struct ata_port *ap = host->ports[i];
1002 struct ata_link *link;
1003 struct ata_device *dev;
1004
1005 ata_for_each_link(link, ap, EDGE)
1006 ata_for_each_dev(dev, link, ALL)
1007 dev->gtf_filter |= filter;
1008 }
1009}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001010#else
1011static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1012{}
1013#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001014
Tejun Heo24dc5f32007-01-20 16:00:28 +09001015static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016{
1017 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09001018 unsigned int board_id = ent->driver_data;
1019 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001020 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001021 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001023 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001024 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
1026 VPRINTK("ENTER\n");
1027
Tejun Heo12fad3f2006-05-15 21:03:55 +09001028 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1029
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001031 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
Alan Cox5b66c822008-09-03 14:48:34 +01001033 /* The AHCI driver can only drive the SATA ports, the PATA driver
1034 can drive them all so if both drivers are selected make sure
1035 AHCI stays out of the way */
1036 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1037 return -ENODEV;
1038
Mark Nelson7a022672009-11-22 12:07:41 +11001039 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1040 * At the moment, we can only use the AHCI mode. Let the users know
1041 * that for SAS drives they're out of luck.
1042 */
1043 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
1044 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
1045 "can only drive SATA devices with this driver\n");
1046
Tejun Heo4447d352007-04-17 23:44:08 +09001047 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001048 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 if (rc)
1050 return rc;
1051
Tejun Heodea55132008-03-11 19:52:31 +09001052 /* AHCI controllers often implement SFF compatible interface.
1053 * Grab all PCI BARs just in case.
1054 */
1055 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001056 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001057 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001058 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001059 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060
Tejun Heoc4f77922007-12-06 15:09:43 +09001061 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1062 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1063 u8 map;
1064
1065 /* ICH6s share the same PCI ID for both piix and ahci
1066 * modes. Enabling ahci mode while MAP indicates
1067 * combined mode is a bad idea. Yield to ata_piix.
1068 */
1069 pci_read_config_byte(pdev, ICH_MAP, &map);
1070 if (map & 0x3) {
1071 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
1072 "combined mode, can't enable AHCI mode\n");
1073 return -ENODEV;
1074 }
1075 }
1076
Tejun Heo24dc5f32007-01-20 16:00:28 +09001077 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1078 if (!hpriv)
1079 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001080 hpriv->flags |= (unsigned long)pi.private_data;
1081
Tejun Heoe297d992008-06-10 00:13:04 +09001082 /* MCP65 revision A1 and A2 can't do MSI */
1083 if (board_id == board_ahci_mcp65 &&
1084 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1085 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1086
Shane Huange427fe02008-12-30 10:53:41 +08001087 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1088 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1089 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1090
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001091 /* only some SB600s can do 64bit DMA */
1092 if (ahci_sb600_enable_64bit(pdev))
1093 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001094
Tejun Heo31b239a2009-09-17 00:34:39 +09001095 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1096 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
Anton Vorontsovd8993342010-03-03 20:17:34 +03001098 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1099
Tejun Heo4447d352007-04-17 23:44:08 +09001100 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001101 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102
Tejun Heo4447d352007-04-17 23:44:08 +09001103 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001104 if (hpriv->cap & HOST_CAP_NCQ) {
1105 pi.flags |= ATA_FLAG_NCQ;
1106 /* Auto-activate optimization is supposed to be supported on
1107 all AHCI controllers indicating NCQ support, but it seems
1108 to be broken at least on some NVIDIA MCP79 chipsets.
1109 Until we get info on which NVIDIA chipsets don't have this
1110 issue, if any, disable AA on all NVIDIA AHCIs. */
1111 if (pdev->vendor != PCI_VENDOR_ID_NVIDIA)
1112 pi.flags |= ATA_FLAG_FPDMA_AA;
1113 }
Tejun Heo4447d352007-04-17 23:44:08 +09001114
Tejun Heo7d50b602007-09-23 13:19:54 +09001115 if (hpriv->cap & HOST_CAP_PMP)
1116 pi.flags |= ATA_FLAG_PMP;
1117
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001118 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001119
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001120 if (ahci_broken_system_poweroff(pdev)) {
1121 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1122 dev_info(&pdev->dev,
1123 "quirky BIOS, skipping spindown on poweroff\n");
1124 }
1125
Tejun Heo9b10ae82009-05-30 20:50:12 +09001126 if (ahci_broken_suspend(pdev)) {
1127 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
1128 dev_printk(KERN_WARNING, &pdev->dev,
1129 "BIOS update required for suspend/resume\n");
1130 }
1131
Tejun Heo55946392009-08-04 14:30:08 +09001132 if (ahci_broken_online(pdev)) {
1133 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1134 dev_info(&pdev->dev,
1135 "online status unreliable, applying workaround\n");
1136 }
1137
Tejun Heo837f5f82008-02-06 15:13:51 +09001138 /* CAP.NP sometimes indicate the index of the last enabled
1139 * port, at other times, that of the last possible port, so
1140 * determining the maximum port number requires looking at
1141 * both CAP.NP and port_map.
1142 */
1143 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1144
1145 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001146 if (!host)
1147 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001148 host->private_data = hpriv;
1149
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001150 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001151 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001152 else
1153 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001154
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001155 if (pi.flags & ATA_FLAG_EM)
1156 ahci_reset_em(host);
1157
Tejun Heo4447d352007-04-17 23:44:08 +09001158 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001159 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001160
Tejun Heocbcdd872007-08-18 13:14:55 +09001161 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1162 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1163 0x100 + ap->port_no * 0x80, "port");
1164
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001165 /* set initial link pm policy */
1166 ap->pm_policy = NOT_AVAILABLE;
1167
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001168 /* set enclosure management message type */
1169 if (ap->flags & ATA_FLAG_EM)
1170 ap->em_message_type = ahci_em_messages;
1171
1172
Jeff Garzikdab632e2007-05-28 08:33:01 -04001173 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001174 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001175 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001176 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
Tejun Heoedc93052007-10-25 14:59:16 +09001178 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1179 ahci_p5wdh_workaround(host);
1180
Tejun Heof80ae7e2009-09-16 04:18:03 +09001181 /* apply gtf filter quirk */
1182 ahci_gtf_filter_workaround(host);
1183
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001185 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001187 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188
Anton Vorontsov33030402010-03-03 20:17:39 +03001189 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001190 if (rc)
1191 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001192
Anton Vorontsov781d6552010-03-03 20:17:42 +03001193 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001194 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Tejun Heo4447d352007-04-17 23:44:08 +09001196 pci_set_master(pdev);
1197 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1198 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001199}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
1201static int __init ahci_init(void)
1202{
Pavel Roskinb7887192006-08-10 18:13:18 +09001203 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204}
1205
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206static void __exit ahci_exit(void)
1207{
1208 pci_unregister_driver(&ahci_pci_driver);
1209}
1210
1211
1212MODULE_AUTHOR("Jeff Garzik");
1213MODULE_DESCRIPTION("AHCI SATA low-level driver");
1214MODULE_LICENSE("GPL");
1215MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001216MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
1218module_init(ahci_init);
1219module_exit(ahci_exit);