blob: feaefb84ffa21227f76950c4f99535fcd5e9f6c3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
57 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090058 board_ahci_vt8251 = 1,
59 board_ahci_ign_iferr = 2,
60 board_ahci_sb600 = 3,
61 board_ahci_mv = 4,
Shane Huange427fe02008-12-30 10:53:41 +080062 board_ahci_sb700 = 5, /* for SB700 and SB800 */
Tejun Heoe297d992008-06-10 00:13:04 +090063 board_ahci_mcp65 = 6,
Tejun Heo9a3b1032008-06-18 20:56:58 -040064 board_ahci_nopmp = 7,
Tejun Heoaa431dd2009-04-08 14:25:31 -070065 board_ahci_yesncq = 8,
Shaohua Li1b677af2009-11-16 09:56:05 +080066 board_ahci_nosntf = 9,
Linus Torvalds1da177e2005-04-16 15:20:36 -070067};
68
Jeff Garzik2dcb4072007-10-19 06:42:56 -040069static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Shane Huangbd172432008-06-10 15:52:04 +080070static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
71 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +090072static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
73 unsigned long deadline);
74static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
75 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090076#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090077static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
78static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090079#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Tejun Heo029cfd62008-03-25 12:22:49 +090081static struct ata_port_operations ahci_vt8251_ops = {
82 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090083 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +090084};
85
Tejun Heo029cfd62008-03-25 12:22:49 +090086static struct ata_port_operations ahci_p5wdh_ops = {
87 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090088 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +090089};
90
Shane Huangbd172432008-06-10 15:52:04 +080091static struct ata_port_operations ahci_sb600_ops = {
92 .inherits = &ahci_ops,
93 .softreset = ahci_sb600_softreset,
94 .pmp_softreset = ahci_sb600_softreset,
95};
96
Tejun Heo417a1a62007-09-23 13:19:55 +090097#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
98
Arjan van de Ven98ac62d2005-11-28 10:06:23 +010099static const struct ata_port_info ahci_port_info[] = {
Jeff Garzik4da646b2009-04-08 02:00:13 -0400100 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900102 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100103 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400104 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 .port_ops = &ahci_ops,
106 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400107 [board_ahci_vt8251] =
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200108 {
Tejun Heo6949b912007-09-23 13:19:55 +0900109 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900110 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100111 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400112 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900113 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200114 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400115 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900116 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900117 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
118 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100119 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400120 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900121 .port_ops = &ahci_ops,
122 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400123 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800124 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900125 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900126 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
127 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900128 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100129 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400130 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800131 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800132 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400133 [board_ahci_mv] =
Jeff Garzikcd70c262007-07-08 02:29:42 -0400134 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900135 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
Tejun Heo17248462008-08-29 16:03:59 +0200136 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400137 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900138 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100139 .pio_mask = ATA_PIO4,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400140 .udma_mask = ATA_UDMA6,
141 .port_ops = &ahci_ops,
142 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400143 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800144 {
Shane Huangbd172432008-06-10 15:52:04 +0800145 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800146 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100147 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800148 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800149 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800150 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400151 [board_ahci_mcp65] =
Tejun Heoe297d992008-06-10 00:13:04 +0900152 {
153 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
154 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100155 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900156 .udma_mask = ATA_UDMA6,
157 .port_ops = &ahci_ops,
158 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400159 [board_ahci_nopmp] =
Tejun Heo9a3b1032008-06-18 20:56:58 -0400160 {
161 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP),
162 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100163 .pio_mask = ATA_PIO4,
Tejun Heo9a3b1032008-06-18 20:56:58 -0400164 .udma_mask = ATA_UDMA6,
165 .port_ops = &ahci_ops,
166 },
Shaohua Li1b677af2009-11-16 09:56:05 +0800167 [board_ahci_yesncq] =
Tejun Heoaa431dd2009-04-08 14:25:31 -0700168 {
169 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
170 .flags = AHCI_FLAG_COMMON,
171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Shaohua Li1b677af2009-11-16 09:56:05 +0800175 [board_ahci_nosntf] =
176 {
177 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
178 .flags = AHCI_FLAG_COMMON,
179 .pio_mask = ATA_PIO4,
180 .udma_mask = ATA_UDMA6,
181 .port_ops = &ahci_ops,
182 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183};
184
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500185static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400186 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400187 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
188 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
189 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
190 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
191 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900192 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400193 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
194 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
195 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
196 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900197 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800198 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900199 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
200 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
201 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
202 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
203 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
204 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
205 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
206 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
207 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
208 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
209 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
210 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
211 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
212 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
213 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400214 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
215 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800216 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500217 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800218 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500219 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
220 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700221 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700222 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500223 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700224 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700225 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500226 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800227 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
228 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
229 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
230 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
231 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
232 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400233
Tejun Heoe34bb372007-02-26 20:24:03 +0900234 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
235 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
236 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400237
238 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800239 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800240 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
241 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
242 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
243 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
244 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
245 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400246
Shane Huange2dd90b2009-07-29 11:34:49 +0800247 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800248 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800249 /* AMD is using RAID class only for ahci controllers */
250 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
251 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
252
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400253 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400254 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900255 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400256
257 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900258 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
259 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
260 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
261 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
262 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
263 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
264 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
265 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heoaa431dd2009-04-08 14:25:31 -0700266 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_yesncq }, /* MCP67 */
267 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_yesncq }, /* MCP67 */
268 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_yesncq }, /* MCP67 */
269 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_yesncq }, /* MCP67 */
270 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_yesncq }, /* MCP67 */
271 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_yesncq }, /* MCP67 */
272 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_yesncq }, /* MCP67 */
273 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_yesncq }, /* MCP67 */
274 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_yesncq }, /* MCP67 */
275 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_yesncq }, /* MCP67 */
276 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_yesncq }, /* MCP67 */
277 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_yesncq }, /* MCP67 */
peer chen726206f2009-10-15 16:34:56 +0800278 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_yesncq }, /* Linux ID */
Tejun Heo603037c2010-03-11 11:37:16 +0900279 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_yesncq }, /* Linux ID */
280 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_yesncq }, /* Linux ID */
281 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_yesncq }, /* Linux ID */
282 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_yesncq }, /* Linux ID */
283 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_yesncq }, /* Linux ID */
284 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_yesncq }, /* Linux ID */
285 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_yesncq }, /* Linux ID */
286 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_yesncq }, /* Linux ID */
287 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_yesncq }, /* Linux ID */
288 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_yesncq }, /* Linux ID */
289 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_yesncq }, /* Linux ID */
290 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_yesncq }, /* Linux ID */
291 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_yesncq }, /* Linux ID */
292 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_yesncq }, /* Linux ID */
293 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_yesncq }, /* Linux ID */
Tejun Heoaa431dd2009-04-08 14:25:31 -0700294 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_yesncq }, /* MCP73 */
295 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_yesncq }, /* MCP73 */
296 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_yesncq }, /* MCP73 */
297 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_yesncq }, /* MCP73 */
298 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_yesncq }, /* MCP73 */
299 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_yesncq }, /* MCP73 */
300 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_yesncq }, /* MCP73 */
301 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_yesncq }, /* MCP73 */
302 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_yesncq }, /* MCP73 */
303 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_yesncq }, /* MCP73 */
304 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_yesncq }, /* MCP73 */
305 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_yesncq }, /* MCP73 */
Peer Chen0522b282007-06-07 18:05:12 +0800306 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
307 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
308 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
309 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
310 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
311 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
312 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
313 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
314 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
315 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
316 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
317 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800318 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
319 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
320 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
321 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800322 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
323 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
324 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
325 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
326 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
327 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
328 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
329 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen7adbe462009-02-27 16:58:41 +0800330 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci }, /* MCP89 */
331 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci }, /* MCP89 */
332 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci }, /* MCP89 */
333 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci }, /* MCP89 */
334 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci }, /* MCP89 */
335 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci }, /* MCP89 */
336 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci }, /* MCP89 */
337 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci }, /* MCP89 */
338 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci }, /* MCP89 */
339 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci }, /* MCP89 */
340 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci }, /* MCP89 */
341 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400342
Jeff Garzik95916ed2006-07-29 04:10:14 -0400343 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900344 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
345 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
346 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400347
Jeff Garzikcd70c262007-07-08 02:29:42 -0400348 /* Marvell */
349 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100350 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400351
Mark Nelsonc77a0362008-10-23 14:08:16 +1100352 /* Promise */
353 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
354
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500355 /* Generic, PCI class code for AHCI */
356 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500357 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 { } /* terminate list */
360};
361
362
363static struct pci_driver ahci_pci_driver = {
364 .name = DRV_NAME,
365 .id_table = ahci_pci_tbl,
366 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900367 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900368#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900369 .suspend = ahci_pci_device_suspend,
370 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900371#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372};
373
Alan Cox5b66c822008-09-03 14:48:34 +0100374#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
375static int marvell_enable;
376#else
377static int marvell_enable = 1;
378#endif
379module_param(marvell_enable, int, 0644);
380MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
381
382
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300383static void ahci_pci_save_initial_config(struct pci_dev *pdev,
384 struct ahci_host_priv *hpriv)
385{
386 unsigned int force_port_map = 0;
387 unsigned int mask_port_map = 0;
388
389 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
390 dev_info(&pdev->dev, "JMB361 has only one port\n");
391 force_port_map = 1;
392 }
393
394 /*
395 * Temporary Marvell 6145 hack: PATA port presence
396 * is asserted through the standard AHCI port
397 * presence register, as bit 4 (counting from 0)
398 */
399 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
400 if (pdev->device == 0x6121)
401 mask_port_map = 0x3;
402 else
403 mask_port_map = 0xf;
404 dev_info(&pdev->dev,
405 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
406 }
407
Anton Vorontsov1d513352010-03-03 20:17:37 +0300408 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
409 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300410}
411
Anton Vorontsov33030402010-03-03 20:17:39 +0300412static int ahci_pci_reset_controller(struct ata_host *host)
413{
414 struct pci_dev *pdev = to_pci_dev(host->dev);
415
416 ahci_reset_controller(host);
417
Tejun Heod91542c2006-07-26 15:59:26 +0900418 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300419 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900420 u16 tmp16;
421
422 /* configure PCS */
423 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900424 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
425 tmp16 |= hpriv->port_map;
426 pci_write_config_word(pdev, 0x92, tmp16);
427 }
Tejun Heod91542c2006-07-26 15:59:26 +0900428 }
429
430 return 0;
431}
432
Anton Vorontsov781d6552010-03-03 20:17:42 +0300433static void ahci_pci_init_controller(struct ata_host *host)
434{
435 struct ahci_host_priv *hpriv = host->private_data;
436 struct pci_dev *pdev = to_pci_dev(host->dev);
437 void __iomem *port_mmio;
438 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100439 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900440
Tejun Heo417a1a62007-09-23 13:19:55 +0900441 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100442 if (pdev->device == 0x6121)
443 mv = 2;
444 else
445 mv = 4;
446 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400447
448 writel(0, port_mmio + PORT_IRQ_MASK);
449
450 /* clear port IRQ */
451 tmp = readl(port_mmio + PORT_IRQ_STAT);
452 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
453 if (tmp)
454 writel(tmp, port_mmio + PORT_IRQ_STAT);
455 }
456
Anton Vorontsov781d6552010-03-03 20:17:42 +0300457 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900458}
459
Shane Huangbd172432008-06-10 15:52:04 +0800460static int ahci_sb600_check_ready(struct ata_link *link)
461{
462 void __iomem *port_mmio = ahci_port_base(link->ap);
463 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
464 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
465
466 /*
467 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
468 * which can save timeout delay.
469 */
470 if (irq_status & PORT_IRQ_BAD_PMP)
471 return -EIO;
472
473 return ata_check_ready(status);
474}
475
476static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
477 unsigned long deadline)
478{
479 struct ata_port *ap = link->ap;
480 void __iomem *port_mmio = ahci_port_base(ap);
481 int pmp = sata_srst_pmp(link);
482 int rc;
483 u32 irq_sts;
484
485 DPRINTK("ENTER\n");
486
487 rc = ahci_do_softreset(link, class, pmp, deadline,
488 ahci_sb600_check_ready);
489
490 /*
491 * Soft reset fails on some ATI chips with IPMS set when PMP
492 * is enabled but SATA HDD/ODD is connected to SATA port,
493 * do soft reset again to port 0.
494 */
495 if (rc == -EIO) {
496 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
497 if (irq_sts & PORT_IRQ_BAD_PMP) {
498 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +0800499 "applying SB600 PMP SRST workaround "
500 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +0800501 rc = ahci_do_softreset(link, class, 0, deadline,
502 ahci_check_ready);
503 }
504 }
505
506 return rc;
507}
508
Tejun Heocc0680a2007-08-06 18:36:23 +0900509static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900510 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900511{
Tejun Heocc0680a2007-08-06 18:36:23 +0900512 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900513 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900514 int rc;
515
516 DPRINTK("ENTER\n");
517
Tejun Heo4447d352007-04-17 23:44:08 +0900518 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900519
Tejun Heocc0680a2007-08-06 18:36:23 +0900520 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900521 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900522
Tejun Heo4447d352007-04-17 23:44:08 +0900523 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900524
525 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
526
527 /* vt8251 doesn't clear BSY on signature FIS reception,
528 * request follow-up softreset.
529 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900530 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900531}
532
Tejun Heoedc93052007-10-25 14:59:16 +0900533static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
534 unsigned long deadline)
535{
536 struct ata_port *ap = link->ap;
537 struct ahci_port_priv *pp = ap->private_data;
538 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
539 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900540 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900541 int rc;
542
543 ahci_stop_engine(ap);
544
545 /* clear D2H reception area to properly wait for D2H FIS */
546 ata_tf_init(link->device, &tf);
547 tf.command = 0x80;
548 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
549
550 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900551 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900552
553 ahci_start_engine(ap);
554
Tejun Heoedc93052007-10-25 14:59:16 +0900555 /* The pseudo configuration device on SIMG4726 attached to
556 * ASUS P5W-DH Deluxe doesn't send signature FIS after
557 * hardreset if no device is attached to the first downstream
558 * port && the pseudo device locks up on SRST w/ PMP==0. To
559 * work around this, wait for !BSY only briefly. If BSY isn't
560 * cleared, perform CLO and proceed to IDENTIFY (achieved by
561 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
562 *
563 * Wait for two seconds. Devices attached to downstream port
564 * which can't process the following IDENTIFY after this will
565 * have to be reset again. For most cases, this should
566 * suffice while making probing snappish enough.
567 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900568 if (online) {
569 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
570 ahci_check_ready);
571 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800572 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900573 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900574 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900575}
576
Tejun Heo438ac6d2007-03-02 17:31:26 +0900577#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900578static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
579{
Jeff Garzikcca39742006-08-24 03:19:22 -0400580 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900581 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300582 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900583 u32 ctl;
584
Tejun Heo9b10ae82009-05-30 20:50:12 +0900585 if (mesg.event & PM_EVENT_SUSPEND &&
586 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
587 dev_printk(KERN_ERR, &pdev->dev,
588 "BIOS update required for suspend/resume\n");
589 return -EIO;
590 }
591
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100592 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900593 /* AHCI spec rev1.1 section 8.3.3:
594 * Software must disable interrupts prior to requesting a
595 * transition of the HBA to D3 state.
596 */
597 ctl = readl(mmio + HOST_CTL);
598 ctl &= ~HOST_IRQ_EN;
599 writel(ctl, mmio + HOST_CTL);
600 readl(mmio + HOST_CTL); /* flush */
601 }
602
603 return ata_pci_device_suspend(pdev, mesg);
604}
605
606static int ahci_pci_device_resume(struct pci_dev *pdev)
607{
Jeff Garzikcca39742006-08-24 03:19:22 -0400608 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900609 int rc;
610
Tejun Heo553c4aa2006-12-26 19:39:50 +0900611 rc = ata_pci_device_do_resume(pdev);
612 if (rc)
613 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900614
615 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300616 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900617 if (rc)
618 return rc;
619
Anton Vorontsov781d6552010-03-03 20:17:42 +0300620 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900621 }
622
Jeff Garzikcca39742006-08-24 03:19:22 -0400623 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900624
625 return 0;
626}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900627#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900628
Tejun Heo4447d352007-04-17 23:44:08 +0900629static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700634 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
635 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700637 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500639 dev_printk(KERN_ERR, &pdev->dev,
640 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 return rc;
642 }
643 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700645 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500647 dev_printk(KERN_ERR, &pdev->dev,
648 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 return rc;
650 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700651 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500653 dev_printk(KERN_ERR, &pdev->dev,
654 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 return rc;
656 }
657 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 return 0;
659}
660
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300661static void ahci_pci_print_info(struct ata_host *host)
662{
663 struct pci_dev *pdev = to_pci_dev(host->dev);
664 u16 cc;
665 const char *scc_s;
666
667 pci_read_config_word(pdev, 0x0a, &cc);
668 if (cc == PCI_CLASS_STORAGE_IDE)
669 scc_s = "IDE";
670 else if (cc == PCI_CLASS_STORAGE_SATA)
671 scc_s = "SATA";
672 else if (cc == PCI_CLASS_STORAGE_RAID)
673 scc_s = "RAID";
674 else
675 scc_s = "unknown";
676
677 ahci_print_info(host, scc_s);
678}
679
Tejun Heoedc93052007-10-25 14:59:16 +0900680/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
681 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
682 * support PMP and the 4726 either directly exports the device
683 * attached to the first downstream port or acts as a hardware storage
684 * controller and emulate a single ATA device (can be RAID 0/1 or some
685 * other configuration).
686 *
687 * When there's no device attached to the first downstream port of the
688 * 4726, "Config Disk" appears, which is a pseudo ATA device to
689 * configure the 4726. However, ATA emulation of the device is very
690 * lame. It doesn't send signature D2H Reg FIS after the initial
691 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
692 *
693 * The following function works around the problem by always using
694 * hardreset on the port and not depending on receiving signature FIS
695 * afterward. If signature FIS isn't received soon, ATA class is
696 * assumed without follow-up softreset.
697 */
698static void ahci_p5wdh_workaround(struct ata_host *host)
699{
700 static struct dmi_system_id sysids[] = {
701 {
702 .ident = "P5W DH Deluxe",
703 .matches = {
704 DMI_MATCH(DMI_SYS_VENDOR,
705 "ASUSTEK COMPUTER INC"),
706 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
707 },
708 },
709 { }
710 };
711 struct pci_dev *pdev = to_pci_dev(host->dev);
712
713 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
714 dmi_check_system(sysids)) {
715 struct ata_port *ap = host->ports[1];
716
717 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
718 "Deluxe on-board SIMG4726 workaround\n");
719
720 ap->ops = &ahci_p5wdh_ops;
721 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
722 }
723}
724
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900725/* only some SB600 ahci controllers can do 64bit DMA */
726static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800727{
728 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900729 /*
730 * The oldest version known to be broken is 0901 and
731 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900732 * Enable 64bit DMA on 1501 and anything newer.
733 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900734 * Please read bko#9412 for more info.
735 */
Shane Huang58a09b32009-05-27 15:04:43 +0800736 {
737 .ident = "ASUS M2A-VM",
738 .matches = {
739 DMI_MATCH(DMI_BOARD_VENDOR,
740 "ASUSTeK Computer INC."),
741 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
742 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900743 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800744 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100745 /*
746 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
747 * support 64bit DMA.
748 *
749 * BIOS versions earlier than 1.5 had the Manufacturer DMI
750 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
751 * This spelling mistake was fixed in BIOS version 1.5, so
752 * 1.5 and later have the Manufacturer as
753 * "MICRO-STAR INTERNATIONAL CO.,LTD".
754 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
755 *
756 * BIOS versions earlier than 1.9 had a Board Product Name
757 * DMI field of "MS-7376". This was changed to be
758 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
759 * match on DMI_BOARD_NAME of "MS-7376".
760 */
761 {
762 .ident = "MSI K9A2 Platinum",
763 .matches = {
764 DMI_MATCH(DMI_BOARD_VENDOR,
765 "MICRO-STAR INTER"),
766 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
767 },
768 },
Shane Huang58a09b32009-05-27 15:04:43 +0800769 { }
770 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900771 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900772 int year, month, date;
773 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800774
Tejun Heo03d783b2009-08-16 21:04:02 +0900775 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800776 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900777 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800778 return false;
779
Mark Nelsone65cc192009-11-03 20:06:48 +1100780 if (!match->driver_data)
781 goto enable_64bit;
782
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900783 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
784 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800785
Mark Nelsone65cc192009-11-03 20:06:48 +1100786 if (strcmp(buf, match->driver_data) >= 0)
787 goto enable_64bit;
788 else {
Tejun Heo03d783b2009-08-16 21:04:02 +0900789 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
790 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900791 return false;
792 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100793
794enable_64bit:
795 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
796 match->ident);
797 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800798}
799
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100800static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
801{
802 static const struct dmi_system_id broken_systems[] = {
803 {
804 .ident = "HP Compaq nx6310",
805 .matches = {
806 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
807 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
808 },
809 /* PCI slot number of the controller */
810 .driver_data = (void *)0x1FUL,
811 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100812 {
813 .ident = "HP Compaq 6720s",
814 .matches = {
815 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
816 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
817 },
818 /* PCI slot number of the controller */
819 .driver_data = (void *)0x1FUL,
820 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100821
822 { } /* terminate list */
823 };
824 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
825
826 if (dmi) {
827 unsigned long slot = (unsigned long)dmi->driver_data;
828 /* apply the quirk only to on-board controllers */
829 return slot == PCI_SLOT(pdev->devfn);
830 }
831
832 return false;
833}
834
Tejun Heo9b10ae82009-05-30 20:50:12 +0900835static bool ahci_broken_suspend(struct pci_dev *pdev)
836{
837 static const struct dmi_system_id sysids[] = {
838 /*
839 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
840 * to the harddisk doesn't become online after
841 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900842 *
843 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
844 *
845 * Use dates instead of versions to match as HP is
846 * apparently recycling both product and version
847 * strings.
848 *
849 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900850 */
851 {
852 .ident = "dv4",
853 .matches = {
854 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
855 DMI_MATCH(DMI_PRODUCT_NAME,
856 "HP Pavilion dv4 Notebook PC"),
857 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900858 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900859 },
860 {
861 .ident = "dv5",
862 .matches = {
863 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
864 DMI_MATCH(DMI_PRODUCT_NAME,
865 "HP Pavilion dv5 Notebook PC"),
866 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900867 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900868 },
869 {
870 .ident = "dv6",
871 .matches = {
872 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
873 DMI_MATCH(DMI_PRODUCT_NAME,
874 "HP Pavilion dv6 Notebook PC"),
875 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900876 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900877 },
878 {
879 .ident = "HDX18",
880 .matches = {
881 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
882 DMI_MATCH(DMI_PRODUCT_NAME,
883 "HP HDX18 Notebook PC"),
884 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900885 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900886 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900887 /*
888 * Acer eMachines G725 has the same problem. BIOS
889 * V1.03 is known to be broken. V3.04 is known to
890 * work. Inbetween, there are V1.06, V2.06 and V3.03
891 * that we don't have much idea about. For now,
892 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900893 *
894 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900895 */
896 {
897 .ident = "G725",
898 .matches = {
899 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
900 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
901 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900902 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900903 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900904 { } /* terminate list */
905 };
906 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900907 int year, month, date;
908 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900909
910 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
911 return false;
912
Tejun Heo9deb3432010-03-16 09:50:26 +0900913 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
914 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900915
Tejun Heo9deb3432010-03-16 09:50:26 +0900916 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900917}
918
Tejun Heo55946392009-08-04 14:30:08 +0900919static bool ahci_broken_online(struct pci_dev *pdev)
920{
921#define ENCODE_BUSDEVFN(bus, slot, func) \
922 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
923 static const struct dmi_system_id sysids[] = {
924 /*
925 * There are several gigabyte boards which use
926 * SIMG5723s configured as hardware RAID. Certain
927 * 5723 firmware revisions shipped there keep the link
928 * online but fail to answer properly to SRST or
929 * IDENTIFY when no device is attached downstream
930 * causing libata to retry quite a few times leading
931 * to excessive detection delay.
932 *
933 * As these firmwares respond to the second reset try
934 * with invalid device signature, considering unknown
935 * sig as offline works around the problem acceptably.
936 */
937 {
938 .ident = "EP45-DQ6",
939 .matches = {
940 DMI_MATCH(DMI_BOARD_VENDOR,
941 "Gigabyte Technology Co., Ltd."),
942 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
943 },
944 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
945 },
946 {
947 .ident = "EP45-DS5",
948 .matches = {
949 DMI_MATCH(DMI_BOARD_VENDOR,
950 "Gigabyte Technology Co., Ltd."),
951 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
952 },
953 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
954 },
955 { } /* terminate list */
956 };
957#undef ENCODE_BUSDEVFN
958 const struct dmi_system_id *dmi = dmi_first_match(sysids);
959 unsigned int val;
960
961 if (!dmi)
962 return false;
963
964 val = (unsigned long)dmi->driver_data;
965
966 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
967}
968
Markus Trippelsdorf8e513212009-10-09 05:41:47 +0200969#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +0900970static void ahci_gtf_filter_workaround(struct ata_host *host)
971{
972 static const struct dmi_system_id sysids[] = {
973 /*
974 * Aspire 3810T issues a bunch of SATA enable commands
975 * via _GTF including an invalid one and one which is
976 * rejected by the device. Among the successful ones
977 * is FPDMA non-zero offset enable which when enabled
978 * only on the drive side leads to NCQ command
979 * failures. Filter it out.
980 */
981 {
982 .ident = "Aspire 3810T",
983 .matches = {
984 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
985 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
986 },
987 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
988 },
989 { }
990 };
991 const struct dmi_system_id *dmi = dmi_first_match(sysids);
992 unsigned int filter;
993 int i;
994
995 if (!dmi)
996 return;
997
998 filter = (unsigned long)dmi->driver_data;
999 dev_printk(KERN_INFO, host->dev,
1000 "applying extra ACPI _GTF filter 0x%x for %s\n",
1001 filter, dmi->ident);
1002
1003 for (i = 0; i < host->n_ports; i++) {
1004 struct ata_port *ap = host->ports[i];
1005 struct ata_link *link;
1006 struct ata_device *dev;
1007
1008 ata_for_each_link(link, ap, EDGE)
1009 ata_for_each_dev(dev, link, ALL)
1010 dev->gtf_filter |= filter;
1011 }
1012}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001013#else
1014static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1015{}
1016#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001017
Tejun Heo24dc5f32007-01-20 16:00:28 +09001018static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019{
1020 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09001021 unsigned int board_id = ent->driver_data;
1022 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001023 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001024 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001026 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001027 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
1029 VPRINTK("ENTER\n");
1030
Tejun Heo12fad3f2006-05-15 21:03:55 +09001031 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1032
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001034 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
Alan Cox5b66c822008-09-03 14:48:34 +01001036 /* The AHCI driver can only drive the SATA ports, the PATA driver
1037 can drive them all so if both drivers are selected make sure
1038 AHCI stays out of the way */
1039 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1040 return -ENODEV;
1041
Mark Nelson7a022672009-11-22 12:07:41 +11001042 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1043 * At the moment, we can only use the AHCI mode. Let the users know
1044 * that for SAS drives they're out of luck.
1045 */
1046 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
1047 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
1048 "can only drive SATA devices with this driver\n");
1049
Tejun Heo4447d352007-04-17 23:44:08 +09001050 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001051 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 if (rc)
1053 return rc;
1054
Tejun Heodea55132008-03-11 19:52:31 +09001055 /* AHCI controllers often implement SFF compatible interface.
1056 * Grab all PCI BARs just in case.
1057 */
1058 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001059 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001060 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001061 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001062 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
Tejun Heoc4f77922007-12-06 15:09:43 +09001064 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1065 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1066 u8 map;
1067
1068 /* ICH6s share the same PCI ID for both piix and ahci
1069 * modes. Enabling ahci mode while MAP indicates
1070 * combined mode is a bad idea. Yield to ata_piix.
1071 */
1072 pci_read_config_byte(pdev, ICH_MAP, &map);
1073 if (map & 0x3) {
1074 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
1075 "combined mode, can't enable AHCI mode\n");
1076 return -ENODEV;
1077 }
1078 }
1079
Tejun Heo24dc5f32007-01-20 16:00:28 +09001080 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1081 if (!hpriv)
1082 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001083 hpriv->flags |= (unsigned long)pi.private_data;
1084
Tejun Heoe297d992008-06-10 00:13:04 +09001085 /* MCP65 revision A1 and A2 can't do MSI */
1086 if (board_id == board_ahci_mcp65 &&
1087 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1088 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1089
Shane Huange427fe02008-12-30 10:53:41 +08001090 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1091 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1092 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1093
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001094 /* only some SB600s can do 64bit DMA */
1095 if (ahci_sb600_enable_64bit(pdev))
1096 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001097
Tejun Heo31b239a2009-09-17 00:34:39 +09001098 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1099 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
Anton Vorontsovd8993342010-03-03 20:17:34 +03001101 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1102
Tejun Heo4447d352007-04-17 23:44:08 +09001103 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001104 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
Tejun Heo4447d352007-04-17 23:44:08 +09001106 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001107 if (hpriv->cap & HOST_CAP_NCQ) {
1108 pi.flags |= ATA_FLAG_NCQ;
1109 /* Auto-activate optimization is supposed to be supported on
1110 all AHCI controllers indicating NCQ support, but it seems
1111 to be broken at least on some NVIDIA MCP79 chipsets.
1112 Until we get info on which NVIDIA chipsets don't have this
1113 issue, if any, disable AA on all NVIDIA AHCIs. */
1114 if (pdev->vendor != PCI_VENDOR_ID_NVIDIA)
1115 pi.flags |= ATA_FLAG_FPDMA_AA;
1116 }
Tejun Heo4447d352007-04-17 23:44:08 +09001117
Tejun Heo7d50b602007-09-23 13:19:54 +09001118 if (hpriv->cap & HOST_CAP_PMP)
1119 pi.flags |= ATA_FLAG_PMP;
1120
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001121 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001122
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001123 if (ahci_broken_system_poweroff(pdev)) {
1124 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1125 dev_info(&pdev->dev,
1126 "quirky BIOS, skipping spindown on poweroff\n");
1127 }
1128
Tejun Heo9b10ae82009-05-30 20:50:12 +09001129 if (ahci_broken_suspend(pdev)) {
1130 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
1131 dev_printk(KERN_WARNING, &pdev->dev,
1132 "BIOS update required for suspend/resume\n");
1133 }
1134
Tejun Heo55946392009-08-04 14:30:08 +09001135 if (ahci_broken_online(pdev)) {
1136 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1137 dev_info(&pdev->dev,
1138 "online status unreliable, applying workaround\n");
1139 }
1140
Tejun Heo837f5f82008-02-06 15:13:51 +09001141 /* CAP.NP sometimes indicate the index of the last enabled
1142 * port, at other times, that of the last possible port, so
1143 * determining the maximum port number requires looking at
1144 * both CAP.NP and port_map.
1145 */
1146 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1147
1148 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001149 if (!host)
1150 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001151 host->private_data = hpriv;
1152
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001153 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001154 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001155 else
1156 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001157
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001158 if (pi.flags & ATA_FLAG_EM)
1159 ahci_reset_em(host);
1160
Tejun Heo4447d352007-04-17 23:44:08 +09001161 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001162 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001163
Tejun Heocbcdd872007-08-18 13:14:55 +09001164 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1165 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1166 0x100 + ap->port_no * 0x80, "port");
1167
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001168 /* set initial link pm policy */
1169 ap->pm_policy = NOT_AVAILABLE;
1170
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001171 /* set enclosure management message type */
1172 if (ap->flags & ATA_FLAG_EM)
1173 ap->em_message_type = ahci_em_messages;
1174
1175
Jeff Garzikdab632e2007-05-28 08:33:01 -04001176 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001177 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001178 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001179 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180
Tejun Heoedc93052007-10-25 14:59:16 +09001181 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1182 ahci_p5wdh_workaround(host);
1183
Tejun Heof80ae7e2009-09-16 04:18:03 +09001184 /* apply gtf filter quirk */
1185 ahci_gtf_filter_workaround(host);
1186
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001188 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001190 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
Anton Vorontsov33030402010-03-03 20:17:39 +03001192 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001193 if (rc)
1194 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001195
Anton Vorontsov781d6552010-03-03 20:17:42 +03001196 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001197 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
Tejun Heo4447d352007-04-17 23:44:08 +09001199 pci_set_master(pdev);
1200 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1201 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001202}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
1204static int __init ahci_init(void)
1205{
Pavel Roskinb7887192006-08-10 18:13:18 +09001206 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207}
1208
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209static void __exit ahci_exit(void)
1210{
1211 pci_unregister_driver(&ahci_pci_driver);
1212}
1213
1214
1215MODULE_AUTHOR("Jeff Garzik");
1216MODULE_DESCRIPTION("AHCI SATA low-level driver");
1217MODULE_LICENSE("GPL");
1218MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001219MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
1221module_init(ahci_init);
1222module_exit(ahci_exit);