blob: c720c2c5cefe13e3dbfb6bd90678f2aa81d3e666 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090051#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
David Milburn87943ac2008-10-13 14:38:36 -050053/* Enclosure Management Control */
54#define EM_CTRL_MSG_TYPE 0x000f0000
55
56/* Enclosure Management LED Message Type */
57#define EM_MSG_LED_HBA_PORT 0x0000000f
58#define EM_MSG_LED_PMP_SLOT 0x0000ff00
59#define EM_MSG_LED_VALUE 0xffff0000
60#define EM_MSG_LED_VALUE_ACTIVITY 0x00070000
61#define EM_MSG_LED_VALUE_OFF 0xfff80000
62#define EM_MSG_LED_VALUE_ON 0x00010000
63
Tejun Heoa22e6442008-03-10 10:25:25 +090064static int ahci_skip_host_reset;
Arjan van de Venf3d7f232009-01-26 02:05:44 -080065static int ahci_ignore_sss;
66
Tejun Heoa22e6442008-03-10 10:25:25 +090067module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
68MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
69
Arjan van de Venf3d7f232009-01-26 02:05:44 -080070module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
71MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
72
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040073static int ahci_enable_alpm(struct ata_port *ap,
74 enum link_pm policy);
75static void ahci_disable_alpm(struct ata_port *ap);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -070076static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
77static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
78 size_t size);
79static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
80 ssize_t size);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82enum {
83 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090084 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 AHCI_MAX_SG = 168, /* hardware max is 64K */
86 AHCI_DMA_BOUNDARY = 0xffffffff,
Tejun Heo12fad3f2006-05-15 21:03:55 +090087 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090088 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090089 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040091 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090092 AHCI_CMD_TBL_HDR_SZ = 0x80,
93 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
94 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
95 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 AHCI_RX_FIS_SZ,
Shane Huangd6ef3152009-12-09 17:23:04 +080097 AHCI_PORT_PRIV_FBS_DMA_SZ = AHCI_CMD_SLOT_SZ +
98 AHCI_CMD_TBL_AR_SZ +
99 (AHCI_RX_FIS_SZ * 16),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 AHCI_IRQ_ON_SG = (1 << 31),
101 AHCI_CMD_ATAPI = (1 << 5),
102 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +0900103 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +0900104 AHCI_CMD_RESET = (1 << 8),
105 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +0900108 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +0900109 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
111 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +0900112 board_ahci_vt8251 = 1,
113 board_ahci_ign_iferr = 2,
114 board_ahci_sb600 = 3,
115 board_ahci_mv = 4,
Shane Huange427fe02008-12-30 10:53:41 +0800116 board_ahci_sb700 = 5, /* for SB700 and SB800 */
Tejun Heoe297d992008-06-10 00:13:04 +0900117 board_ahci_mcp65 = 6,
Tejun Heo9a3b1032008-06-18 20:56:58 -0400118 board_ahci_nopmp = 7,
Tejun Heoaa431dd2009-04-08 14:25:31 -0700119 board_ahci_yesncq = 8,
Shaohua Li1b677af2009-11-16 09:56:05 +0800120 board_ahci_nosntf = 9,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
122 /* global controller registers */
123 HOST_CAP = 0x00, /* host capabilities */
124 HOST_CTL = 0x04, /* global host control */
125 HOST_IRQ_STAT = 0x08, /* interrupt status */
126 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
127 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700128 HOST_EM_LOC = 0x1c, /* Enclosure Management location */
129 HOST_EM_CTL = 0x20, /* Enclosure Management Control */
Robert Hancock4c521c82009-09-20 17:02:31 -0600130 HOST_CAP2 = 0x24, /* host capabilities, extended */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
132 /* HOST_CTL bits */
133 HOST_RESET = (1 << 0), /* reset controller; self-clear */
134 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
135 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
136
137 /* HOST_CAP bits */
Robert Hancock4c521c82009-09-20 17:02:31 -0600138 HOST_CAP_SXS = (1 << 5), /* Supports External SATA */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700139 HOST_CAP_EMS = (1 << 6), /* Enclosure Management support */
Robert Hancock4c521c82009-09-20 17:02:31 -0600140 HOST_CAP_CCC = (1 << 7), /* Command Completion Coalescing */
141 HOST_CAP_PART = (1 << 13), /* Partial state capable */
142 HOST_CAP_SSC = (1 << 14), /* Slumber state capable */
143 HOST_CAP_PIO_MULTI = (1 << 15), /* PIO multiple DRQ support */
144 HOST_CAP_FBS = (1 << 16), /* FIS-based switching support */
Tejun Heo7d50b602007-09-23 13:19:54 +0900145 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Robert Hancock4c521c82009-09-20 17:02:31 -0600146 HOST_CAP_ONLY = (1 << 18), /* Supports AHCI mode only */
Tejun Heo22b49982006-01-23 21:38:44 +0900147 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Robert Hancock4c521c82009-09-20 17:02:31 -0600148 HOST_CAP_LED = (1 << 25), /* Supports activity LED */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400149 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900150 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Robert Hancock4c521c82009-09-20 17:02:31 -0600151 HOST_CAP_MPS = (1 << 28), /* Mechanical presence switch */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900152 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900153 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900154 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
Robert Hancock4c521c82009-09-20 17:02:31 -0600156 /* HOST_CAP2 bits */
157 HOST_CAP2_BOH = (1 << 0), /* BIOS/OS handoff supported */
158 HOST_CAP2_NVMHCI = (1 << 1), /* NVMHCI supported */
159 HOST_CAP2_APST = (1 << 2), /* Automatic partial to slumber */
160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 /* registers for each SATA port */
162 PORT_LST_ADDR = 0x00, /* command list DMA addr */
163 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
164 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
165 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
166 PORT_IRQ_STAT = 0x10, /* interrupt status */
167 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
168 PORT_CMD = 0x18, /* port command */
169 PORT_TFDATA = 0x20, /* taskfile data */
170 PORT_SIG = 0x24, /* device TF signature */
171 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
173 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
174 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
175 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900176 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Shane Huangd6ef3152009-12-09 17:23:04 +0800177 PORT_FBS = 0x40, /* FIS-based Switching */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
179 /* PORT_IRQ_{STAT,MASK} bits */
180 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
181 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
182 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
183 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
184 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
185 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
186 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
187 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
188
189 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
190 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
191 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
192 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
193 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
194 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
195 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
196 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
197 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
198
Tejun Heo78cd52d2006-05-15 20:58:29 +0900199 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
200 PORT_IRQ_IF_ERR |
201 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900202 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900203 PORT_IRQ_UNK_FIS |
204 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900205 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
206 PORT_IRQ_TF_ERR |
207 PORT_IRQ_HBUS_DATA_ERR,
208 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
209 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
210 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
212 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400213 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
214 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500215 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Shane Huangd6ef3152009-12-09 17:23:04 +0800216 PORT_CMD_FBSCP = (1 << 22), /* FBS Capable Port */
Tejun Heo7d50b602007-09-23 13:19:54 +0900217 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
219 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
220 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900221 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
223 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
224 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
225
Tejun Heo0be0aa92006-07-26 15:59:26 +0900226 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
228 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
229 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400230
Shane Huangd6ef3152009-12-09 17:23:04 +0800231 PORT_FBS_DWE_OFFSET = 16, /* FBS device with error offset */
232 PORT_FBS_ADO_OFFSET = 12, /* FBS active dev optimization offset */
233 PORT_FBS_DEV_OFFSET = 8, /* FBS device to issue offset */
234 PORT_FBS_DEV_MASK = (0xf << PORT_FBS_DEV_OFFSET), /* FBS.DEV */
235 PORT_FBS_SDE = (1 << 2), /* FBS single device error */
236 PORT_FBS_DEC = (1 << 1), /* FBS device error clear */
237 PORT_FBS_EN = (1 << 0), /* Enable FBS */
238
Tejun Heo417a1a62007-09-23 13:19:55 +0900239 /* hpriv->flags bits */
240 AHCI_HFLAG_NO_NCQ = (1 << 0),
241 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
242 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
243 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
244 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
245 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900246 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400247 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Jeff Garzika8785392008-02-28 15:43:48 -0500248 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
Tejun Heoe297d992008-06-10 00:13:04 +0900249 AHCI_HFLAG_YES_NCQ = (1 << 9), /* force NCQ cap on */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900250 AHCI_HFLAG_NO_SUSPEND = (1 << 10), /* don't suspend */
Tejun Heo55946392009-08-04 14:30:08 +0900251 AHCI_HFLAG_SRST_TOUT_IS_OFFLINE = (1 << 11), /* treat SRST timeout as
252 link offline */
Shaohua Li1b677af2009-11-16 09:56:05 +0800253 AHCI_HFLAG_NO_SNTF = (1 << 12), /* no sntf */
Tejun Heo417a1a62007-09-23 13:19:55 +0900254
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200255 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900256
257 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
258 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400259 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
260 ATA_FLAG_IPM,
Tejun Heoc4f77922007-12-06 15:09:43 +0900261
262 ICH_MAP = 0x90, /* ICH MAP register */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700263
Tejun Heod50ce072009-05-12 10:57:41 +0900264 /* em constants */
265 EM_MAX_SLOTS = 8,
266 EM_MAX_RETRY = 5,
267
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700268 /* em_ctl bits */
269 EM_CTL_RST = (1 << 9), /* Reset */
270 EM_CTL_TM = (1 << 8), /* Transmit Message */
271 EM_CTL_ALHD = (1 << 26), /* Activity LED */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272};
273
274struct ahci_cmd_hdr {
Al Viro4ca4e432007-12-30 09:32:22 +0000275 __le32 opts;
276 __le32 status;
277 __le32 tbl_addr;
278 __le32 tbl_addr_hi;
279 __le32 reserved[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280};
281
282struct ahci_sg {
Al Viro4ca4e432007-12-30 09:32:22 +0000283 __le32 addr;
284 __le32 addr_hi;
285 __le32 reserved;
286 __le32 flags_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287};
288
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700289struct ahci_em_priv {
290 enum sw_activity blink_policy;
291 struct timer_list timer;
292 unsigned long saved_activity;
293 unsigned long activity;
294 unsigned long led_state;
295};
296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297struct ahci_host_priv {
Anton Vorontsovd8993342010-03-03 20:17:34 +0300298 void __iomem * mmio; /* bus-independant mem map */
Tejun Heo417a1a62007-09-23 13:19:55 +0900299 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900300 u32 cap; /* cap to use */
Robert Hancock4c521c82009-09-20 17:02:31 -0600301 u32 cap2; /* cap2 to use */
Tejun Heod447df12007-03-18 22:15:33 +0900302 u32 port_map; /* port map to use */
303 u32 saved_cap; /* saved initial cap */
Robert Hancock4c521c82009-09-20 17:02:31 -0600304 u32 saved_cap2; /* saved initial cap2 */
Tejun Heod447df12007-03-18 22:15:33 +0900305 u32 saved_port_map; /* saved initial port_map */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700306 u32 em_loc; /* enclosure management location */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307};
308
309struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900310 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 struct ahci_cmd_hdr *cmd_slot;
312 dma_addr_t cmd_slot_dma;
313 void *cmd_tbl;
314 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 void *rx_fis;
316 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900317 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900318 unsigned int ncq_saw_d2h:1;
319 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900320 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700321 u32 intr_mask; /* interrupts to enable */
Shane Huangd6ef3152009-12-09 17:23:04 +0800322 bool fbs_supported; /* set iff FBS is supported */
323 bool fbs_enabled; /* set iff FBS is enabled */
324 int fbs_last_dev; /* save FBS.DEV of last FIS */
Tejun Heod50ce072009-05-12 10:57:41 +0900325 /* enclosure management info per PM slot */
326 struct ahci_em_priv em_priv[EM_MAX_SLOTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327};
328
Tejun Heo82ef04f2008-07-31 17:02:40 +0900329static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
330static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400331static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900332static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900333static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334static int ahci_port_start(struct ata_port *ap);
335static void ahci_port_stop(struct ata_port *ap);
Shane Huangd6ef3152009-12-09 17:23:04 +0800336static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337static void ahci_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900338static void ahci_freeze(struct ata_port *ap);
339static void ahci_thaw(struct ata_port *ap);
Shane Huangd6ef3152009-12-09 17:23:04 +0800340static void ahci_enable_fbs(struct ata_port *ap);
341static void ahci_disable_fbs(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900342static void ahci_pmp_attach(struct ata_port *ap);
343static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900344static int ahci_softreset(struct ata_link *link, unsigned int *class,
345 unsigned long deadline);
Shane Huangbd172432008-06-10 15:52:04 +0800346static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
347 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900348static int ahci_hardreset(struct ata_link *link, unsigned int *class,
349 unsigned long deadline);
350static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
351 unsigned long deadline);
352static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
353 unsigned long deadline);
354static void ahci_postreset(struct ata_link *link, unsigned int *class);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900355static void ahci_error_handler(struct ata_port *ap);
356static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400357static int ahci_port_resume(struct ata_port *ap);
Jeff Garzika8785392008-02-28 15:43:48 -0500358static void ahci_dev_config(struct ata_device *dev);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400359static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
360 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900361#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900362static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900363static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
364static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900365#endif
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700366static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
367static ssize_t ahci_activity_store(struct ata_device *dev,
368 enum sw_activity val);
369static void ahci_init_sw_activity(struct ata_link *link);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Matthew Garrett77cdec12009-07-17 19:13:47 +0100371static ssize_t ahci_show_host_caps(struct device *dev,
372 struct device_attribute *attr, char *buf);
Robert Hancock4c521c82009-09-20 17:02:31 -0600373static ssize_t ahci_show_host_cap2(struct device *dev,
374 struct device_attribute *attr, char *buf);
Matthew Garrett77cdec12009-07-17 19:13:47 +0100375static ssize_t ahci_show_host_version(struct device *dev,
376 struct device_attribute *attr, char *buf);
377static ssize_t ahci_show_port_cmd(struct device *dev,
378 struct device_attribute *attr, char *buf);
379
Robert Hancock9ffc5da2010-01-19 23:03:39 -0600380static DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
381static DEVICE_ATTR(ahci_host_cap2, S_IRUGO, ahci_show_host_cap2, NULL);
382static DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
383static DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);
Matthew Garrett77cdec12009-07-17 19:13:47 +0100384
Tony Jonesee959b02008-02-22 00:13:36 +0100385static struct device_attribute *ahci_shost_attrs[] = {
386 &dev_attr_link_power_management_policy,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700387 &dev_attr_em_message_type,
388 &dev_attr_em_message,
Matthew Garrett77cdec12009-07-17 19:13:47 +0100389 &dev_attr_ahci_host_caps,
Robert Hancock4c521c82009-09-20 17:02:31 -0600390 &dev_attr_ahci_host_cap2,
Matthew Garrett77cdec12009-07-17 19:13:47 +0100391 &dev_attr_ahci_host_version,
392 &dev_attr_ahci_port_cmd,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700393 NULL
394};
395
396static struct device_attribute *ahci_sdev_attrs[] = {
397 &dev_attr_sw_activity,
Elias Oltmanns45fabbb2008-09-21 11:54:08 +0200398 &dev_attr_unload_heads,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400399 NULL
400};
401
Jeff Garzik193515d2005-11-07 00:59:37 -0500402static struct scsi_host_template ahci_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900403 ATA_NCQ_SHT(DRV_NAME),
Tejun Heo12fad3f2006-05-15 21:03:55 +0900404 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 .dma_boundary = AHCI_DMA_BOUNDARY,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400407 .shost_attrs = ahci_shost_attrs,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700408 .sdev_attrs = ahci_sdev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409};
410
Tejun Heo029cfd62008-03-25 12:22:49 +0900411static struct ata_port_operations ahci_ops = {
412 .inherits = &sata_pmp_port_ops,
413
Shane Huangd6ef3152009-12-09 17:23:04 +0800414 .qc_defer = ahci_pmp_qc_defer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 .qc_prep = ahci_qc_prep,
416 .qc_issue = ahci_qc_issue,
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900417 .qc_fill_rtf = ahci_qc_fill_rtf,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Tejun Heo78cd52d2006-05-15 20:58:29 +0900419 .freeze = ahci_freeze,
420 .thaw = ahci_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900421 .softreset = ahci_softreset,
422 .hardreset = ahci_hardreset,
423 .postreset = ahci_postreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900424 .pmp_softreset = ahci_softreset,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900425 .error_handler = ahci_error_handler,
426 .post_internal_cmd = ahci_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900427 .dev_config = ahci_dev_config,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900428
Tejun Heo029cfd62008-03-25 12:22:49 +0900429 .scr_read = ahci_scr_read,
430 .scr_write = ahci_scr_write,
Tejun Heo7d50b602007-09-23 13:19:54 +0900431 .pmp_attach = ahci_pmp_attach,
432 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900433
Tejun Heo029cfd62008-03-25 12:22:49 +0900434 .enable_pm = ahci_enable_alpm,
435 .disable_pm = ahci_disable_alpm,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700436 .em_show = ahci_led_show,
437 .em_store = ahci_led_store,
438 .sw_activity_show = ahci_activity_show,
439 .sw_activity_store = ahci_activity_store,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900440#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900441 .port_suspend = ahci_port_suspend,
442 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900443#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 .port_start = ahci_port_start,
445 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446};
447
Tejun Heo029cfd62008-03-25 12:22:49 +0900448static struct ata_port_operations ahci_vt8251_ops = {
449 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900450 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900451};
452
Tejun Heo029cfd62008-03-25 12:22:49 +0900453static struct ata_port_operations ahci_p5wdh_ops = {
454 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900455 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900456};
457
Shane Huangbd172432008-06-10 15:52:04 +0800458static struct ata_port_operations ahci_sb600_ops = {
459 .inherits = &ahci_ops,
460 .softreset = ahci_sb600_softreset,
461 .pmp_softreset = ahci_sb600_softreset,
462};
463
Tejun Heo417a1a62007-09-23 13:19:55 +0900464#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
465
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100466static const struct ata_port_info ahci_port_info[] = {
Jeff Garzik4da646b2009-04-08 02:00:13 -0400467 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900469 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100470 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400471 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 .port_ops = &ahci_ops,
473 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400474 [board_ahci_vt8251] =
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200475 {
Tejun Heo6949b912007-09-23 13:19:55 +0900476 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900477 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100478 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400479 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900480 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200481 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400482 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900483 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900484 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
485 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100486 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400487 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900488 .port_ops = &ahci_ops,
489 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400490 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800491 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900492 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900493 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
494 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900495 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100496 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400497 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800498 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800499 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400500 [board_ahci_mv] =
Jeff Garzikcd70c262007-07-08 02:29:42 -0400501 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900502 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
Tejun Heo17248462008-08-29 16:03:59 +0200503 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400504 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900505 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100506 .pio_mask = ATA_PIO4,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400507 .udma_mask = ATA_UDMA6,
508 .port_ops = &ahci_ops,
509 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400510 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800511 {
Shane Huangbd172432008-06-10 15:52:04 +0800512 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800513 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100514 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800515 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800516 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800517 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400518 [board_ahci_mcp65] =
Tejun Heoe297d992008-06-10 00:13:04 +0900519 {
520 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
521 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100522 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900523 .udma_mask = ATA_UDMA6,
524 .port_ops = &ahci_ops,
525 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400526 [board_ahci_nopmp] =
Tejun Heo9a3b1032008-06-18 20:56:58 -0400527 {
528 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP),
529 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100530 .pio_mask = ATA_PIO4,
Tejun Heo9a3b1032008-06-18 20:56:58 -0400531 .udma_mask = ATA_UDMA6,
532 .port_ops = &ahci_ops,
533 },
Shaohua Li1b677af2009-11-16 09:56:05 +0800534 [board_ahci_yesncq] =
Tejun Heoaa431dd2009-04-08 14:25:31 -0700535 {
536 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
537 .flags = AHCI_FLAG_COMMON,
538 .pio_mask = ATA_PIO4,
539 .udma_mask = ATA_UDMA6,
540 .port_ops = &ahci_ops,
541 },
Shaohua Li1b677af2009-11-16 09:56:05 +0800542 [board_ahci_nosntf] =
543 {
544 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
545 .flags = AHCI_FLAG_COMMON,
546 .pio_mask = ATA_PIO4,
547 .udma_mask = ATA_UDMA6,
548 .port_ops = &ahci_ops,
549 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550};
551
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500552static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400553 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400554 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
555 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
556 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
557 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
558 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900559 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400560 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
561 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
562 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
563 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900564 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800565 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900566 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
567 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
568 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
569 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
570 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
571 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
572 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
573 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
574 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
575 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
576 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
577 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
578 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
579 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
580 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400581 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
582 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800583 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500584 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800585 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500586 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
587 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700588 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700589 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500590 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700591 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700592 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500593 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800594 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
595 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
596 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
597 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
598 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
599 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400600
Tejun Heoe34bb372007-02-26 20:24:03 +0900601 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
602 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
603 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400604
605 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800606 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800607 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
608 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
609 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
610 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
611 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
612 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400613
Shane Huange2dd90b2009-07-29 11:34:49 +0800614 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800615 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800616 /* AMD is using RAID class only for ahci controllers */
617 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
618 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
619
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400620 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400621 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900622 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400623
624 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900625 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
626 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
627 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
628 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
629 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
630 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
631 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
632 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heoaa431dd2009-04-08 14:25:31 -0700633 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_yesncq }, /* MCP67 */
634 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_yesncq }, /* MCP67 */
635 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_yesncq }, /* MCP67 */
636 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_yesncq }, /* MCP67 */
637 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_yesncq }, /* MCP67 */
638 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_yesncq }, /* MCP67 */
639 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_yesncq }, /* MCP67 */
640 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_yesncq }, /* MCP67 */
641 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_yesncq }, /* MCP67 */
642 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_yesncq }, /* MCP67 */
643 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_yesncq }, /* MCP67 */
644 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_yesncq }, /* MCP67 */
peer chen726206f2009-10-15 16:34:56 +0800645 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_yesncq }, /* Linux ID */
Tejun Heo603037c2010-03-11 11:37:16 +0900646 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_yesncq }, /* Linux ID */
647 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_yesncq }, /* Linux ID */
648 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_yesncq }, /* Linux ID */
649 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_yesncq }, /* Linux ID */
650 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_yesncq }, /* Linux ID */
651 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_yesncq }, /* Linux ID */
652 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_yesncq }, /* Linux ID */
653 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_yesncq }, /* Linux ID */
654 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_yesncq }, /* Linux ID */
655 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_yesncq }, /* Linux ID */
656 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_yesncq }, /* Linux ID */
657 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_yesncq }, /* Linux ID */
658 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_yesncq }, /* Linux ID */
659 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_yesncq }, /* Linux ID */
660 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_yesncq }, /* Linux ID */
Tejun Heoaa431dd2009-04-08 14:25:31 -0700661 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_yesncq }, /* MCP73 */
662 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_yesncq }, /* MCP73 */
663 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_yesncq }, /* MCP73 */
664 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_yesncq }, /* MCP73 */
665 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_yesncq }, /* MCP73 */
666 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_yesncq }, /* MCP73 */
667 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_yesncq }, /* MCP73 */
668 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_yesncq }, /* MCP73 */
669 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_yesncq }, /* MCP73 */
670 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_yesncq }, /* MCP73 */
671 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_yesncq }, /* MCP73 */
672 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_yesncq }, /* MCP73 */
Peer Chen0522b282007-06-07 18:05:12 +0800673 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
674 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
675 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
676 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
677 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
678 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
679 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
680 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
681 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
682 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
683 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
684 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800685 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
686 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
687 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
688 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800689 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
690 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
691 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
692 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
693 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
694 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
695 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
696 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen7adbe462009-02-27 16:58:41 +0800697 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci }, /* MCP89 */
698 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci }, /* MCP89 */
699 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci }, /* MCP89 */
700 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci }, /* MCP89 */
701 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci }, /* MCP89 */
702 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci }, /* MCP89 */
703 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci }, /* MCP89 */
704 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci }, /* MCP89 */
705 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci }, /* MCP89 */
706 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci }, /* MCP89 */
707 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci }, /* MCP89 */
708 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400709
Jeff Garzik95916ed2006-07-29 04:10:14 -0400710 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900711 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
712 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
713 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400714
Jeff Garzikcd70c262007-07-08 02:29:42 -0400715 /* Marvell */
716 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100717 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400718
Mark Nelsonc77a0362008-10-23 14:08:16 +1100719 /* Promise */
720 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
721
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500722 /* Generic, PCI class code for AHCI */
723 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500724 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 { } /* terminate list */
727};
728
729
730static struct pci_driver ahci_pci_driver = {
731 .name = DRV_NAME,
732 .id_table = ahci_pci_tbl,
733 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900734 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900735#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900736 .suspend = ahci_pci_device_suspend,
737 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900738#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739};
740
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700741static int ahci_em_messages = 1;
742module_param(ahci_em_messages, int, 0444);
743/* add other LED protocol types when they become supported */
744MODULE_PARM_DESC(ahci_em_messages,
745 "Set AHCI Enclosure Management Message type (0 = disabled, 1 = LED");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Alan Cox5b66c822008-09-03 14:48:34 +0100747#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
748static int marvell_enable;
749#else
750static int marvell_enable = 1;
751#endif
752module_param(marvell_enable, int, 0644);
753MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
754
755
Tejun Heo98fa4b62006-11-02 12:17:23 +0900756static inline int ahci_nr_ports(u32 cap)
757{
758 return (cap & 0x1f) + 1;
759}
760
Jeff Garzikdab632e2007-05-28 08:33:01 -0400761static inline void __iomem *__ahci_port_base(struct ata_host *host,
762 unsigned int port_no)
763{
Anton Vorontsovd8993342010-03-03 20:17:34 +0300764 struct ahci_host_priv *hpriv = host->private_data;
765 void __iomem *mmio = hpriv->mmio;
Jeff Garzikdab632e2007-05-28 08:33:01 -0400766
767 return mmio + 0x100 + (port_no * 0x80);
768}
769
Tejun Heo4447d352007-04-17 23:44:08 +0900770static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400772 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773}
774
Tejun Heob710a1f2008-01-05 23:11:57 +0900775static void ahci_enable_ahci(void __iomem *mmio)
776{
Tejun Heo15fe9822008-04-23 20:52:58 +0900777 int i;
Tejun Heob710a1f2008-01-05 23:11:57 +0900778 u32 tmp;
779
780 /* turn on AHCI_EN */
781 tmp = readl(mmio + HOST_CTL);
Tejun Heo15fe9822008-04-23 20:52:58 +0900782 if (tmp & HOST_AHCI_EN)
783 return;
784
785 /* Some controllers need AHCI_EN to be written multiple times.
786 * Try a few times before giving up.
787 */
788 for (i = 0; i < 5; i++) {
Tejun Heob710a1f2008-01-05 23:11:57 +0900789 tmp |= HOST_AHCI_EN;
790 writel(tmp, mmio + HOST_CTL);
791 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
Tejun Heo15fe9822008-04-23 20:52:58 +0900792 if (tmp & HOST_AHCI_EN)
793 return;
794 msleep(10);
Tejun Heob710a1f2008-01-05 23:11:57 +0900795 }
Tejun Heo15fe9822008-04-23 20:52:58 +0900796
797 WARN_ON(1);
Tejun Heob710a1f2008-01-05 23:11:57 +0900798}
799
Matthew Garrett77cdec12009-07-17 19:13:47 +0100800static ssize_t ahci_show_host_caps(struct device *dev,
801 struct device_attribute *attr, char *buf)
802{
803 struct Scsi_Host *shost = class_to_shost(dev);
804 struct ata_port *ap = ata_shost_to_port(shost);
805 struct ahci_host_priv *hpriv = ap->host->private_data;
806
807 return sprintf(buf, "%x\n", hpriv->cap);
808}
809
Robert Hancock4c521c82009-09-20 17:02:31 -0600810static ssize_t ahci_show_host_cap2(struct device *dev,
811 struct device_attribute *attr, char *buf)
812{
813 struct Scsi_Host *shost = class_to_shost(dev);
814 struct ata_port *ap = ata_shost_to_port(shost);
815 struct ahci_host_priv *hpriv = ap->host->private_data;
816
817 return sprintf(buf, "%x\n", hpriv->cap2);
818}
819
Matthew Garrett77cdec12009-07-17 19:13:47 +0100820static ssize_t ahci_show_host_version(struct device *dev,
821 struct device_attribute *attr, char *buf)
822{
823 struct Scsi_Host *shost = class_to_shost(dev);
824 struct ata_port *ap = ata_shost_to_port(shost);
Anton Vorontsovd8993342010-03-03 20:17:34 +0300825 struct ahci_host_priv *hpriv = ap->host->private_data;
826 void __iomem *mmio = hpriv->mmio;
Matthew Garrett77cdec12009-07-17 19:13:47 +0100827
828 return sprintf(buf, "%x\n", readl(mmio + HOST_VERSION));
829}
830
831static ssize_t ahci_show_port_cmd(struct device *dev,
832 struct device_attribute *attr, char *buf)
833{
834 struct Scsi_Host *shost = class_to_shost(dev);
835 struct ata_port *ap = ata_shost_to_port(shost);
836 void __iomem *port_mmio = ahci_port_base(ap);
837
838 return sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
839}
840
Tejun Heod447df12007-03-18 22:15:33 +0900841/**
842 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900843 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900844 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900845 *
846 * Some registers containing configuration info might be setup by
847 * BIOS and might be cleared on reset. This function saves the
848 * initial values of those registers into @hpriv such that they
849 * can be restored after controller reset.
850 *
851 * If inconsistent, config values are fixed up by this function.
852 *
853 * LOCKING:
854 * None.
855 */
Tejun Heo4447d352007-04-17 23:44:08 +0900856static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900857 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900858{
Anton Vorontsovd8993342010-03-03 20:17:34 +0300859 void __iomem *mmio = hpriv->mmio;
Robert Hancock4c521c82009-09-20 17:02:31 -0600860 u32 cap, cap2, vers, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900861 int i;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100862 int mv;
Tejun Heod447df12007-03-18 22:15:33 +0900863
Tejun Heob710a1f2008-01-05 23:11:57 +0900864 /* make sure AHCI mode is enabled before accessing CAP */
865 ahci_enable_ahci(mmio);
866
Tejun Heod447df12007-03-18 22:15:33 +0900867 /* Values prefixed with saved_ are written back to host after
868 * reset. Values without are used for driver operation.
869 */
870 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
871 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
872
Robert Hancock4c521c82009-09-20 17:02:31 -0600873 /* CAP2 register is only defined for AHCI 1.2 and later */
874 vers = readl(mmio + HOST_VERSION);
875 if ((vers >> 16) > 1 ||
876 ((vers >> 16) == 1 && (vers & 0xFFFF) >= 0x200))
877 hpriv->saved_cap2 = cap2 = readl(mmio + HOST_CAP2);
878 else
879 hpriv->saved_cap2 = cap2 = 0;
880
Tejun Heo274c1fd2007-07-16 14:29:40 +0900881 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900882 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200883 dev_printk(KERN_INFO, &pdev->dev,
884 "controller can't do 64bit DMA, forcing 32bit\n");
885 cap &= ~HOST_CAP_64;
886 }
887
Tejun Heo417a1a62007-09-23 13:19:55 +0900888 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900889 dev_printk(KERN_INFO, &pdev->dev,
890 "controller can't do NCQ, turning off CAP_NCQ\n");
891 cap &= ~HOST_CAP_NCQ;
892 }
893
Tejun Heoe297d992008-06-10 00:13:04 +0900894 if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
895 dev_printk(KERN_INFO, &pdev->dev,
896 "controller can do NCQ, turning on CAP_NCQ\n");
897 cap |= HOST_CAP_NCQ;
898 }
899
Roel Kluin258cd842008-03-09 21:42:40 +0100900 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
Tejun Heo6949b912007-09-23 13:19:55 +0900901 dev_printk(KERN_INFO, &pdev->dev,
902 "controller can't do PMP, turning off CAP_PMP\n");
903 cap &= ~HOST_CAP_PMP;
904 }
905
Shaohua Li1b677af2009-11-16 09:56:05 +0800906 if ((cap & HOST_CAP_SNTF) && (hpriv->flags & AHCI_HFLAG_NO_SNTF)) {
907 dev_printk(KERN_INFO, &pdev->dev,
908 "controller can't do SNTF, turning off CAP_SNTF\n");
909 cap &= ~HOST_CAP_SNTF;
910 }
911
Tejun Heod799e082008-06-17 12:46:30 +0900912 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361 &&
913 port_map != 1) {
914 dev_printk(KERN_INFO, &pdev->dev,
915 "JMB361 has only one port, port_map 0x%x -> 0x%x\n",
916 port_map, 1);
917 port_map = 1;
918 }
919
Jeff Garzikcd70c262007-07-08 02:29:42 -0400920 /*
921 * Temporary Marvell 6145 hack: PATA port presence
922 * is asserted through the standard AHCI port
923 * presence register, as bit 4 (counting from 0)
924 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900925 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100926 if (pdev->device == 0x6121)
927 mv = 0x3;
928 else
929 mv = 0xf;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400930 dev_printk(KERN_ERR, &pdev->dev,
931 "MV_AHCI HACK: port_map %x -> %x\n",
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100932 port_map,
933 port_map & mv);
Alan Cox5b66c822008-09-03 14:48:34 +0100934 dev_printk(KERN_ERR, &pdev->dev,
935 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
Jeff Garzikcd70c262007-07-08 02:29:42 -0400936
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100937 port_map &= mv;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400938 }
939
Tejun Heo17199b12007-03-18 22:26:53 +0900940 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900941 if (port_map) {
Tejun Heo837f5f82008-02-06 15:13:51 +0900942 int map_ports = 0;
Tejun Heo17199b12007-03-18 22:26:53 +0900943
Tejun Heo837f5f82008-02-06 15:13:51 +0900944 for (i = 0; i < AHCI_MAX_PORTS; i++)
945 if (port_map & (1 << i))
946 map_ports++;
Tejun Heo17199b12007-03-18 22:26:53 +0900947
Tejun Heo837f5f82008-02-06 15:13:51 +0900948 /* If PI has more ports than n_ports, whine, clear
949 * port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900950 */
Tejun Heo837f5f82008-02-06 15:13:51 +0900951 if (map_ports > ahci_nr_ports(cap)) {
Tejun Heo4447d352007-04-17 23:44:08 +0900952 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo837f5f82008-02-06 15:13:51 +0900953 "implemented port map (0x%x) contains more "
954 "ports than nr_ports (%u), using nr_ports\n",
955 port_map, ahci_nr_ports(cap));
Tejun Heo7a234af2007-09-03 12:44:57 +0900956 port_map = 0;
957 }
958 }
959
960 /* fabricate port_map from cap.nr_ports */
961 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900962 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900963 dev_printk(KERN_WARNING, &pdev->dev,
964 "forcing PORTS_IMPL to 0x%x\n", port_map);
965
966 /* write the fixed up value to the PI register */
967 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900968 }
969
Tejun Heod447df12007-03-18 22:15:33 +0900970 /* record values to use during operation */
971 hpriv->cap = cap;
Robert Hancock4c521c82009-09-20 17:02:31 -0600972 hpriv->cap2 = cap2;
Tejun Heod447df12007-03-18 22:15:33 +0900973 hpriv->port_map = port_map;
974}
975
976/**
977 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900978 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900979 *
980 * Restore initial config stored by ahci_save_initial_config().
981 *
982 * LOCKING:
983 * None.
984 */
Tejun Heo4447d352007-04-17 23:44:08 +0900985static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900986{
Tejun Heo4447d352007-04-17 23:44:08 +0900987 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300988 void __iomem *mmio = hpriv->mmio;
Tejun Heo4447d352007-04-17 23:44:08 +0900989
Tejun Heod447df12007-03-18 22:15:33 +0900990 writel(hpriv->saved_cap, mmio + HOST_CAP);
Robert Hancock4c521c82009-09-20 17:02:31 -0600991 if (hpriv->saved_cap2)
992 writel(hpriv->saved_cap2, mmio + HOST_CAP2);
Tejun Heod447df12007-03-18 22:15:33 +0900993 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
994 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
995}
996
Tejun Heo203ef6c2007-07-16 14:29:40 +0900997static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900999 static const int offset[] = {
1000 [SCR_STATUS] = PORT_SCR_STAT,
1001 [SCR_CONTROL] = PORT_SCR_CTL,
1002 [SCR_ERROR] = PORT_SCR_ERR,
1003 [SCR_ACTIVE] = PORT_SCR_ACT,
1004 [SCR_NOTIFICATION] = PORT_SCR_NTF,
1005 };
1006 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007
Tejun Heo203ef6c2007-07-16 14:29:40 +09001008 if (sc_reg < ARRAY_SIZE(offset) &&
1009 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
1010 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +09001011 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012}
1013
Tejun Heo82ef04f2008-07-31 17:02:40 +09001014static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015{
Tejun Heo82ef04f2008-07-31 17:02:40 +09001016 void __iomem *port_mmio = ahci_port_base(link->ap);
1017 int offset = ahci_scr_offset(link->ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
Tejun Heo203ef6c2007-07-16 14:29:40 +09001019 if (offset) {
1020 *val = readl(port_mmio + offset);
1021 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 }
Tejun Heo203ef6c2007-07-16 14:29:40 +09001023 return -EINVAL;
1024}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
Tejun Heo82ef04f2008-07-31 17:02:40 +09001026static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
Tejun Heo203ef6c2007-07-16 14:29:40 +09001027{
Tejun Heo82ef04f2008-07-31 17:02:40 +09001028 void __iomem *port_mmio = ahci_port_base(link->ap);
1029 int offset = ahci_scr_offset(link->ap, sc_reg);
Tejun Heo203ef6c2007-07-16 14:29:40 +09001030
1031 if (offset) {
1032 writel(val, port_mmio + offset);
1033 return 0;
1034 }
1035 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036}
1037
Tejun Heo4447d352007-04-17 23:44:08 +09001038static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +09001039{
Tejun Heo4447d352007-04-17 23:44:08 +09001040 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +09001041 u32 tmp;
1042
Tejun Heod8fcd112006-07-26 15:59:25 +09001043 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +09001044 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +09001045 tmp |= PORT_CMD_START;
1046 writel(tmp, port_mmio + PORT_CMD);
1047 readl(port_mmio + PORT_CMD); /* flush */
1048}
1049
Tejun Heo4447d352007-04-17 23:44:08 +09001050static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +09001051{
Tejun Heo4447d352007-04-17 23:44:08 +09001052 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09001053 u32 tmp;
1054
1055 tmp = readl(port_mmio + PORT_CMD);
1056
Tejun Heod8fcd112006-07-26 15:59:25 +09001057 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +09001058 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
1059 return 0;
1060
Tejun Heod8fcd112006-07-26 15:59:25 +09001061 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +09001062 tmp &= ~PORT_CMD_START;
1063 writel(tmp, port_mmio + PORT_CMD);
1064
Tejun Heod8fcd112006-07-26 15:59:25 +09001065 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +09001066 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001067 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +09001068 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +09001069 return -EIO;
1070
1071 return 0;
1072}
1073
Tejun Heo4447d352007-04-17 23:44:08 +09001074static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001075{
Tejun Heo4447d352007-04-17 23:44:08 +09001076 void __iomem *port_mmio = ahci_port_base(ap);
1077 struct ahci_host_priv *hpriv = ap->host->private_data;
1078 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +09001079 u32 tmp;
1080
1081 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +09001082 if (hpriv->cap & HOST_CAP_64)
1083 writel((pp->cmd_slot_dma >> 16) >> 16,
1084 port_mmio + PORT_LST_ADDR_HI);
1085 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001086
Tejun Heo4447d352007-04-17 23:44:08 +09001087 if (hpriv->cap & HOST_CAP_64)
1088 writel((pp->rx_fis_dma >> 16) >> 16,
1089 port_mmio + PORT_FIS_ADDR_HI);
1090 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001091
1092 /* enable FIS reception */
1093 tmp = readl(port_mmio + PORT_CMD);
1094 tmp |= PORT_CMD_FIS_RX;
1095 writel(tmp, port_mmio + PORT_CMD);
1096
1097 /* flush */
1098 readl(port_mmio + PORT_CMD);
1099}
1100
Tejun Heo4447d352007-04-17 23:44:08 +09001101static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001102{
Tejun Heo4447d352007-04-17 23:44:08 +09001103 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001104 u32 tmp;
1105
1106 /* disable FIS reception */
1107 tmp = readl(port_mmio + PORT_CMD);
1108 tmp &= ~PORT_CMD_FIS_RX;
1109 writel(tmp, port_mmio + PORT_CMD);
1110
1111 /* wait for completion, spec says 500ms, give it 1000 */
1112 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
1113 PORT_CMD_FIS_ON, 10, 1000);
1114 if (tmp & PORT_CMD_FIS_ON)
1115 return -EBUSY;
1116
1117 return 0;
1118}
1119
Tejun Heo4447d352007-04-17 23:44:08 +09001120static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001121{
Tejun Heo4447d352007-04-17 23:44:08 +09001122 struct ahci_host_priv *hpriv = ap->host->private_data;
1123 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001124 u32 cmd;
1125
1126 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
1127
1128 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +09001129 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +09001130 cmd |= PORT_CMD_SPIN_UP;
1131 writel(cmd, port_mmio + PORT_CMD);
1132 }
1133
1134 /* wake up link */
1135 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
1136}
1137
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001138static void ahci_disable_alpm(struct ata_port *ap)
1139{
1140 struct ahci_host_priv *hpriv = ap->host->private_data;
1141 void __iomem *port_mmio = ahci_port_base(ap);
1142 u32 cmd;
1143 struct ahci_port_priv *pp = ap->private_data;
1144
1145 /* IPM bits should be disabled by libata-core */
1146 /* get the existing command bits */
1147 cmd = readl(port_mmio + PORT_CMD);
1148
1149 /* disable ALPM and ASP */
1150 cmd &= ~PORT_CMD_ASP;
1151 cmd &= ~PORT_CMD_ALPE;
1152
1153 /* force the interface back to active */
1154 cmd |= PORT_CMD_ICC_ACTIVE;
1155
1156 /* write out new cmd value */
1157 writel(cmd, port_mmio + PORT_CMD);
1158 cmd = readl(port_mmio + PORT_CMD);
1159
1160 /* wait 10ms to be sure we've come out of any low power state */
1161 msleep(10);
1162
1163 /* clear out any PhyRdy stuff from interrupt status */
1164 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
1165
1166 /* go ahead and clean out PhyRdy Change from Serror too */
Tejun Heo82ef04f2008-07-31 17:02:40 +09001167 ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001168
1169 /*
1170 * Clear flag to indicate that we should ignore all PhyRdy
1171 * state changes
1172 */
1173 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
1174
1175 /*
1176 * Enable interrupts on Phy Ready.
1177 */
1178 pp->intr_mask |= PORT_IRQ_PHYRDY;
1179 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1180
1181 /*
1182 * don't change the link pm policy - we can be called
1183 * just to turn of link pm temporarily
1184 */
1185}
1186
1187static int ahci_enable_alpm(struct ata_port *ap,
1188 enum link_pm policy)
1189{
1190 struct ahci_host_priv *hpriv = ap->host->private_data;
1191 void __iomem *port_mmio = ahci_port_base(ap);
1192 u32 cmd;
1193 struct ahci_port_priv *pp = ap->private_data;
1194 u32 asp;
1195
1196 /* Make sure the host is capable of link power management */
1197 if (!(hpriv->cap & HOST_CAP_ALPM))
1198 return -EINVAL;
1199
1200 switch (policy) {
1201 case MAX_PERFORMANCE:
1202 case NOT_AVAILABLE:
1203 /*
1204 * if we came here with NOT_AVAILABLE,
1205 * it just means this is the first time we
1206 * have tried to enable - default to max performance,
1207 * and let the user go to lower power modes on request.
1208 */
1209 ahci_disable_alpm(ap);
1210 return 0;
1211 case MIN_POWER:
1212 /* configure HBA to enter SLUMBER */
1213 asp = PORT_CMD_ASP;
1214 break;
1215 case MEDIUM_POWER:
1216 /* configure HBA to enter PARTIAL */
1217 asp = 0;
1218 break;
1219 default:
1220 return -EINVAL;
1221 }
1222
1223 /*
1224 * Disable interrupts on Phy Ready. This keeps us from
1225 * getting woken up due to spurious phy ready interrupts
1226 * TBD - Hot plug should be done via polling now, is
1227 * that even supported?
1228 */
1229 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
1230 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1231
1232 /*
1233 * Set a flag to indicate that we should ignore all PhyRdy
1234 * state changes since these can happen now whenever we
1235 * change link state
1236 */
1237 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
1238
1239 /* get the existing command bits */
1240 cmd = readl(port_mmio + PORT_CMD);
1241
1242 /*
1243 * Set ASP based on Policy
1244 */
1245 cmd |= asp;
1246
1247 /*
1248 * Setting this bit will instruct the HBA to aggressively
1249 * enter a lower power link state when it's appropriate and
1250 * based on the value set above for ASP
1251 */
1252 cmd |= PORT_CMD_ALPE;
1253
1254 /* write out new cmd value */
1255 writel(cmd, port_mmio + PORT_CMD);
1256 cmd = readl(port_mmio + PORT_CMD);
1257
1258 /* IPM bits should be set by libata-core */
1259 return 0;
1260}
1261
Tejun Heo438ac6d2007-03-02 17:31:26 +09001262#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +09001263static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001264{
Tejun Heo4447d352007-04-17 23:44:08 +09001265 struct ahci_host_priv *hpriv = ap->host->private_data;
1266 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001267 u32 cmd, scontrol;
1268
Tejun Heo4447d352007-04-17 23:44:08 +09001269 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +09001270 return;
1271
1272 /* put device into listen mode, first set PxSCTL.DET to 0 */
1273 scontrol = readl(port_mmio + PORT_SCR_CTL);
1274 scontrol &= ~0xf;
1275 writel(scontrol, port_mmio + PORT_SCR_CTL);
1276
1277 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +09001278 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +09001279 cmd &= ~PORT_CMD_SPIN_UP;
1280 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001281}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001282#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +09001283
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001284static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001285{
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001286 struct ahci_port_priv *pp = ap->private_data;
1287 struct ata_link *link;
1288 struct ahci_em_priv *emp;
David Milburn4c1e9aa2009-04-03 15:36:41 -05001289 ssize_t rc;
1290 int i;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001291
Tejun Heo0be0aa92006-07-26 15:59:26 +09001292 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001293 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001294
1295 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001296 ahci_start_engine(ap);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001297
1298 /* turn on LEDs */
1299 if (ap->flags & ATA_FLAG_EM) {
Tejun Heo1eca4362008-11-03 20:03:17 +09001300 ata_for_each_link(link, ap, EDGE) {
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001301 emp = &pp->em_priv[link->pmp];
David Milburn4c1e9aa2009-04-03 15:36:41 -05001302
1303 /* EM Transmit bit maybe busy during init */
Tejun Heod50ce072009-05-12 10:57:41 +09001304 for (i = 0; i < EM_MAX_RETRY; i++) {
David Milburn4c1e9aa2009-04-03 15:36:41 -05001305 rc = ahci_transmit_led_message(ap,
1306 emp->led_state,
1307 4);
1308 if (rc == -EBUSY)
Tejun Heod50ce072009-05-12 10:57:41 +09001309 msleep(1);
David Milburn4c1e9aa2009-04-03 15:36:41 -05001310 else
1311 break;
1312 }
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001313 }
1314 }
1315
1316 if (ap->flags & ATA_FLAG_SW_ACTIVITY)
Tejun Heo1eca4362008-11-03 20:03:17 +09001317 ata_for_each_link(link, ap, EDGE)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001318 ahci_init_sw_activity(link);
1319
Tejun Heo0be0aa92006-07-26 15:59:26 +09001320}
1321
Tejun Heo4447d352007-04-17 23:44:08 +09001322static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001323{
1324 int rc;
1325
1326 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001327 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001328 if (rc) {
1329 *emsg = "failed to stop engine";
1330 return rc;
1331 }
1332
1333 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001334 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001335 if (rc) {
1336 *emsg = "failed stop FIS RX";
1337 return rc;
1338 }
1339
Tejun Heo0be0aa92006-07-26 15:59:26 +09001340 return 0;
1341}
1342
Tejun Heo4447d352007-04-17 23:44:08 +09001343static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001344{
Tejun Heo4447d352007-04-17 23:44:08 +09001345 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heo49f29092007-11-19 16:03:44 +09001346 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +03001347 void __iomem *mmio = hpriv->mmio;
Tejun Heod447df12007-03-18 22:15:33 +09001348 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001349
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001350 /* we must be in AHCI mode, before using anything
1351 * AHCI-specific, such as HOST_RESET.
1352 */
Tejun Heob710a1f2008-01-05 23:11:57 +09001353 ahci_enable_ahci(mmio);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001354
1355 /* global controller reset */
Tejun Heoa22e6442008-03-10 10:25:25 +09001356 if (!ahci_skip_host_reset) {
1357 tmp = readl(mmio + HOST_CTL);
1358 if ((tmp & HOST_RESET) == 0) {
1359 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1360 readl(mmio + HOST_CTL); /* flush */
1361 }
Tejun Heod91542c2006-07-26 15:59:26 +09001362
Zhang Rui24920c82008-07-04 13:32:17 +08001363 /*
1364 * to perform host reset, OS should set HOST_RESET
1365 * and poll until this bit is read to be "0".
1366 * reset must complete within 1 second, or
Tejun Heoa22e6442008-03-10 10:25:25 +09001367 * the hardware should be considered fried.
1368 */
Zhang Rui24920c82008-07-04 13:32:17 +08001369 tmp = ata_wait_register(mmio + HOST_CTL, HOST_RESET,
1370 HOST_RESET, 10, 1000);
Tejun Heod91542c2006-07-26 15:59:26 +09001371
Tejun Heoa22e6442008-03-10 10:25:25 +09001372 if (tmp & HOST_RESET) {
1373 dev_printk(KERN_ERR, host->dev,
1374 "controller reset failed (0x%x)\n", tmp);
1375 return -EIO;
1376 }
Tejun Heod91542c2006-07-26 15:59:26 +09001377
Tejun Heoa22e6442008-03-10 10:25:25 +09001378 /* turn on AHCI mode */
1379 ahci_enable_ahci(mmio);
Tejun Heo98fa4b62006-11-02 12:17:23 +09001380
Tejun Heoa22e6442008-03-10 10:25:25 +09001381 /* Some registers might be cleared on reset. Restore
1382 * initial values.
1383 */
1384 ahci_restore_initial_config(host);
1385 } else
1386 dev_printk(KERN_INFO, host->dev,
1387 "skipping global host reset\n");
Tejun Heod91542c2006-07-26 15:59:26 +09001388
1389 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1390 u16 tmp16;
1391
1392 /* configure PCS */
1393 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +09001394 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1395 tmp16 |= hpriv->port_map;
1396 pci_write_config_word(pdev, 0x92, tmp16);
1397 }
Tejun Heod91542c2006-07-26 15:59:26 +09001398 }
1399
1400 return 0;
1401}
1402
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001403static void ahci_sw_activity(struct ata_link *link)
1404{
1405 struct ata_port *ap = link->ap;
1406 struct ahci_port_priv *pp = ap->private_data;
1407 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1408
1409 if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
1410 return;
1411
1412 emp->activity++;
1413 if (!timer_pending(&emp->timer))
1414 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
1415}
1416
1417static void ahci_sw_activity_blink(unsigned long arg)
1418{
1419 struct ata_link *link = (struct ata_link *)arg;
1420 struct ata_port *ap = link->ap;
1421 struct ahci_port_priv *pp = ap->private_data;
1422 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1423 unsigned long led_message = emp->led_state;
1424 u32 activity_led_state;
David Milburneb409632008-10-16 09:26:19 -05001425 unsigned long flags;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001426
David Milburn87943ac2008-10-13 14:38:36 -05001427 led_message &= EM_MSG_LED_VALUE;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001428 led_message |= ap->port_no | (link->pmp << 8);
1429
1430 /* check to see if we've had activity. If so,
1431 * toggle state of LED and reset timer. If not,
1432 * turn LED to desired idle state.
1433 */
David Milburneb409632008-10-16 09:26:19 -05001434 spin_lock_irqsave(ap->lock, flags);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001435 if (emp->saved_activity != emp->activity) {
1436 emp->saved_activity = emp->activity;
1437 /* get the current LED state */
David Milburn87943ac2008-10-13 14:38:36 -05001438 activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001439
1440 if (activity_led_state)
1441 activity_led_state = 0;
1442 else
1443 activity_led_state = 1;
1444
1445 /* clear old state */
David Milburn87943ac2008-10-13 14:38:36 -05001446 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001447
1448 /* toggle state */
1449 led_message |= (activity_led_state << 16);
1450 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
1451 } else {
1452 /* switch to idle */
David Milburn87943ac2008-10-13 14:38:36 -05001453 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001454 if (emp->blink_policy == BLINK_OFF)
1455 led_message |= (1 << 16);
1456 }
David Milburneb409632008-10-16 09:26:19 -05001457 spin_unlock_irqrestore(ap->lock, flags);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001458 ahci_transmit_led_message(ap, led_message, 4);
1459}
1460
1461static void ahci_init_sw_activity(struct ata_link *link)
1462{
1463 struct ata_port *ap = link->ap;
1464 struct ahci_port_priv *pp = ap->private_data;
1465 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1466
1467 /* init activity stats, setup timer */
1468 emp->saved_activity = emp->activity = 0;
1469 setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
1470
1471 /* check our blink policy and set flag for link if it's enabled */
1472 if (emp->blink_policy)
1473 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1474}
1475
1476static int ahci_reset_em(struct ata_host *host)
1477{
Anton Vorontsovd8993342010-03-03 20:17:34 +03001478 struct ahci_host_priv *hpriv = host->private_data;
1479 void __iomem *mmio = hpriv->mmio;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001480 u32 em_ctl;
1481
1482 em_ctl = readl(mmio + HOST_EM_CTL);
1483 if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
1484 return -EINVAL;
1485
1486 writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
1487 return 0;
1488}
1489
1490static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
1491 ssize_t size)
1492{
1493 struct ahci_host_priv *hpriv = ap->host->private_data;
1494 struct ahci_port_priv *pp = ap->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +03001495 void __iomem *mmio = hpriv->mmio;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001496 u32 em_ctl;
1497 u32 message[] = {0, 0};
Linus Torvalds93082f02008-07-25 10:56:36 -07001498 unsigned long flags;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001499 int pmp;
1500 struct ahci_em_priv *emp;
1501
1502 /* get the slot number from the message */
David Milburn87943ac2008-10-13 14:38:36 -05001503 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
Tejun Heod50ce072009-05-12 10:57:41 +09001504 if (pmp < EM_MAX_SLOTS)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001505 emp = &pp->em_priv[pmp];
1506 else
1507 return -EINVAL;
1508
1509 spin_lock_irqsave(ap->lock, flags);
1510
1511 /*
1512 * if we are still busy transmitting a previous message,
1513 * do not allow
1514 */
1515 em_ctl = readl(mmio + HOST_EM_CTL);
1516 if (em_ctl & EM_CTL_TM) {
1517 spin_unlock_irqrestore(ap->lock, flags);
David Milburn4c1e9aa2009-04-03 15:36:41 -05001518 return -EBUSY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001519 }
1520
1521 /*
1522 * create message header - this is all zero except for
1523 * the message size, which is 4 bytes.
1524 */
1525 message[0] |= (4 << 8);
1526
1527 /* ignore 0:4 of byte zero, fill in port info yourself */
David Milburn87943ac2008-10-13 14:38:36 -05001528 message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001529
1530 /* write message to EM_LOC */
1531 writel(message[0], mmio + hpriv->em_loc);
1532 writel(message[1], mmio + hpriv->em_loc+4);
1533
1534 /* save off new led state for port/slot */
David Milburn208f2a82009-03-20 14:14:23 -05001535 emp->led_state = state;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001536
1537 /*
1538 * tell hardware to transmit the message
1539 */
1540 writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
1541
1542 spin_unlock_irqrestore(ap->lock, flags);
1543 return size;
1544}
1545
1546static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
1547{
1548 struct ahci_port_priv *pp = ap->private_data;
1549 struct ata_link *link;
1550 struct ahci_em_priv *emp;
1551 int rc = 0;
1552
Tejun Heo1eca4362008-11-03 20:03:17 +09001553 ata_for_each_link(link, ap, EDGE) {
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001554 emp = &pp->em_priv[link->pmp];
1555 rc += sprintf(buf, "%lx\n", emp->led_state);
1556 }
1557 return rc;
1558}
1559
1560static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
1561 size_t size)
1562{
1563 int state;
1564 int pmp;
1565 struct ahci_port_priv *pp = ap->private_data;
1566 struct ahci_em_priv *emp;
1567
1568 state = simple_strtoul(buf, NULL, 0);
1569
1570 /* get the slot number from the message */
David Milburn87943ac2008-10-13 14:38:36 -05001571 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
Tejun Heod50ce072009-05-12 10:57:41 +09001572 if (pmp < EM_MAX_SLOTS)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001573 emp = &pp->em_priv[pmp];
1574 else
1575 return -EINVAL;
1576
1577 /* mask off the activity bits if we are in sw_activity
1578 * mode, user should turn off sw_activity before setting
1579 * activity led through em_message
1580 */
1581 if (emp->blink_policy)
David Milburn87943ac2008-10-13 14:38:36 -05001582 state &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001583
1584 return ahci_transmit_led_message(ap, state, size);
1585}
1586
1587static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
1588{
1589 struct ata_link *link = dev->link;
1590 struct ata_port *ap = link->ap;
1591 struct ahci_port_priv *pp = ap->private_data;
1592 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1593 u32 port_led_state = emp->led_state;
1594
1595 /* save the desired Activity LED behavior */
1596 if (val == OFF) {
1597 /* clear LFLAG */
1598 link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
1599
1600 /* set the LED to OFF */
David Milburn87943ac2008-10-13 14:38:36 -05001601 port_led_state &= EM_MSG_LED_VALUE_OFF;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001602 port_led_state |= (ap->port_no | (link->pmp << 8));
1603 ahci_transmit_led_message(ap, port_led_state, 4);
1604 } else {
1605 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1606 if (val == BLINK_OFF) {
1607 /* set LED to ON for idle */
David Milburn87943ac2008-10-13 14:38:36 -05001608 port_led_state &= EM_MSG_LED_VALUE_OFF;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001609 port_led_state |= (ap->port_no | (link->pmp << 8));
David Milburn87943ac2008-10-13 14:38:36 -05001610 port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001611 ahci_transmit_led_message(ap, port_led_state, 4);
1612 }
1613 }
1614 emp->blink_policy = val;
1615 return 0;
1616}
1617
1618static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
1619{
1620 struct ata_link *link = dev->link;
1621 struct ata_port *ap = link->ap;
1622 struct ahci_port_priv *pp = ap->private_data;
1623 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1624
1625 /* display the saved value of activity behavior for this
1626 * disk.
1627 */
1628 return sprintf(buf, "%d\n", emp->blink_policy);
1629}
1630
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001631static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1632 int port_no, void __iomem *mmio,
1633 void __iomem *port_mmio)
1634{
1635 const char *emsg = NULL;
1636 int rc;
1637 u32 tmp;
1638
1639 /* make sure port is not active */
1640 rc = ahci_deinit_port(ap, &emsg);
1641 if (rc)
1642 dev_printk(KERN_WARNING, &pdev->dev,
1643 "%s (%d)\n", emsg, rc);
1644
1645 /* clear SError */
1646 tmp = readl(port_mmio + PORT_SCR_ERR);
1647 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1648 writel(tmp, port_mmio + PORT_SCR_ERR);
1649
1650 /* clear port IRQ */
1651 tmp = readl(port_mmio + PORT_IRQ_STAT);
1652 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1653 if (tmp)
1654 writel(tmp, port_mmio + PORT_IRQ_STAT);
1655
1656 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1657}
1658
Tejun Heo4447d352007-04-17 23:44:08 +09001659static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001660{
Tejun Heo417a1a62007-09-23 13:19:55 +09001661 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001662 struct pci_dev *pdev = to_pci_dev(host->dev);
Anton Vorontsovd8993342010-03-03 20:17:34 +03001663 void __iomem *mmio = hpriv->mmio;
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001664 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001665 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001666 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001667 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +09001668
Tejun Heo417a1a62007-09-23 13:19:55 +09001669 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001670 if (pdev->device == 0x6121)
1671 mv = 2;
1672 else
1673 mv = 4;
1674 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -04001675
1676 writel(0, port_mmio + PORT_IRQ_MASK);
1677
1678 /* clear port IRQ */
1679 tmp = readl(port_mmio + PORT_IRQ_STAT);
1680 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1681 if (tmp)
1682 writel(tmp, port_mmio + PORT_IRQ_STAT);
1683 }
1684
Tejun Heo4447d352007-04-17 23:44:08 +09001685 for (i = 0; i < host->n_ports; i++) {
1686 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001687
Jeff Garzikcd70c262007-07-08 02:29:42 -04001688 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001689 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001690 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001691
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001692 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001693 }
1694
1695 tmp = readl(mmio + HOST_CTL);
1696 VPRINTK("HOST_CTL 0x%x\n", tmp);
1697 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1698 tmp = readl(mmio + HOST_CTL);
1699 VPRINTK("HOST_CTL 0x%x\n", tmp);
1700}
1701
Jeff Garzika8785392008-02-28 15:43:48 -05001702static void ahci_dev_config(struct ata_device *dev)
1703{
1704 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1705
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001706 if (hpriv->flags & AHCI_HFLAG_SECT255) {
Jeff Garzika8785392008-02-28 15:43:48 -05001707 dev->max_sectors = 255;
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001708 ata_dev_printk(dev, KERN_INFO,
1709 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1710 }
Jeff Garzika8785392008-02-28 15:43:48 -05001711}
1712
Tejun Heo422b7592005-12-19 22:37:17 +09001713static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714{
Tejun Heo4447d352007-04-17 23:44:08 +09001715 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001717 u32 tmp;
1718
1719 tmp = readl(port_mmio + PORT_SIG);
1720 tf.lbah = (tmp >> 24) & 0xff;
1721 tf.lbam = (tmp >> 16) & 0xff;
1722 tf.lbal = (tmp >> 8) & 0xff;
1723 tf.nsect = (tmp) & 0xff;
1724
1725 return ata_dev_classify(&tf);
1726}
1727
Tejun Heo12fad3f2006-05-15 21:03:55 +09001728static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1729 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001730{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001731 dma_addr_t cmd_tbl_dma;
1732
1733 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1734
1735 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1736 pp->cmd_slot[tag].status = 0;
1737 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1738 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001739}
1740
Shane Huang78d5ae32009-08-07 15:05:52 +08001741static int ahci_kick_engine(struct ata_port *ap)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001742{
Tejun Heo350756f2008-04-07 22:47:21 +09001743 void __iomem *port_mmio = ahci_port_base(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -04001744 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo520d06f2008-04-07 22:47:21 +09001745 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001746 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001747 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001748
Tejun Heod2e75df2007-07-16 14:29:39 +09001749 /* stop engine */
1750 rc = ahci_stop_engine(ap);
1751 if (rc)
1752 goto out_restart;
1753
Shane Huang78d5ae32009-08-07 15:05:52 +08001754 /* need to do CLO?
1755 * always do CLO if PMP is attached (AHCI-1.3 9.2)
1756 */
1757 busy = status & (ATA_BUSY | ATA_DRQ);
1758 if (!busy && !sata_pmp_attached(ap)) {
Tejun Heod2e75df2007-07-16 14:29:39 +09001759 rc = 0;
1760 goto out_restart;
1761 }
1762
1763 if (!(hpriv->cap & HOST_CAP_CLO)) {
1764 rc = -EOPNOTSUPP;
1765 goto out_restart;
1766 }
1767
1768 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001769 tmp = readl(port_mmio + PORT_CMD);
1770 tmp |= PORT_CMD_CLO;
1771 writel(tmp, port_mmio + PORT_CMD);
1772
Tejun Heod2e75df2007-07-16 14:29:39 +09001773 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001774 tmp = ata_wait_register(port_mmio + PORT_CMD,
1775 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1776 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001777 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001778
Tejun Heod2e75df2007-07-16 14:29:39 +09001779 /* restart engine */
1780 out_restart:
1781 ahci_start_engine(ap);
1782 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001783}
1784
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001785static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1786 struct ata_taskfile *tf, int is_cmd, u16 flags,
1787 unsigned long timeout_msec)
1788{
1789 const u32 cmd_fis_len = 5; /* five dwords */
1790 struct ahci_port_priv *pp = ap->private_data;
1791 void __iomem *port_mmio = ahci_port_base(ap);
1792 u8 *fis = pp->cmd_tbl;
1793 u32 tmp;
1794
1795 /* prep the command */
1796 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1797 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1798
1799 /* issue & wait */
1800 writel(1, port_mmio + PORT_CMD_ISSUE);
1801
1802 if (timeout_msec) {
1803 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1804 1, timeout_msec);
1805 if (tmp & 0x1) {
Shane Huang78d5ae32009-08-07 15:05:52 +08001806 ahci_kick_engine(ap);
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001807 return -EBUSY;
1808 }
1809 } else
1810 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1811
1812 return 0;
1813}
1814
Shane Huangbd172432008-06-10 15:52:04 +08001815static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1816 int pmp, unsigned long deadline,
1817 int (*check_ready)(struct ata_link *link))
Tejun Heo4658f792006-03-22 21:07:03 +09001818{
Tejun Heocc0680a2007-08-06 18:36:23 +09001819 struct ata_port *ap = link->ap;
Tejun Heo55946392009-08-04 14:30:08 +09001820 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo4658f792006-03-22 21:07:03 +09001821 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001822 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001823 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001824 int rc;
1825
1826 DPRINTK("ENTER\n");
1827
1828 /* prepare for SRST (AHCI-1.1 10.4.1) */
Shane Huang78d5ae32009-08-07 15:05:52 +08001829 rc = ahci_kick_engine(ap);
Tejun Heo994056d2007-12-06 15:02:48 +09001830 if (rc && rc != -EOPNOTSUPP)
Tejun Heocc0680a2007-08-06 18:36:23 +09001831 ata_link_printk(link, KERN_WARNING,
Tejun Heo994056d2007-12-06 15:02:48 +09001832 "failed to reset engine (errno=%d)\n", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001833
Tejun Heocc0680a2007-08-06 18:36:23 +09001834 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001835
1836 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001837 msecs = 0;
1838 now = jiffies;
1839 if (time_after(now, deadline))
1840 msecs = jiffies_to_msecs(deadline - now);
1841
Tejun Heo4658f792006-03-22 21:07:03 +09001842 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001843 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001844 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001845 rc = -EIO;
1846 reason = "1st FIS failed";
1847 goto fail;
1848 }
1849
1850 /* spec says at least 5us, but be generous and sleep for 1ms */
1851 msleep(1);
1852
1853 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001854 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001855 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001856
Tejun Heo705e76b2008-04-07 22:47:19 +09001857 /* wait for link to become ready */
Shane Huangbd172432008-06-10 15:52:04 +08001858 rc = ata_wait_after_reset(link, deadline, check_ready);
Tejun Heo55946392009-08-04 14:30:08 +09001859 if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
1860 /*
1861 * Workaround for cases where link online status can't
1862 * be trusted. Treat device readiness timeout as link
1863 * offline.
1864 */
1865 ata_link_printk(link, KERN_INFO,
1866 "device not ready, treating as offline\n");
1867 *class = ATA_DEV_NONE;
1868 } else if (rc) {
1869 /* link occupied, -ENODEV too is an error */
Tejun Heo9b893912007-02-02 16:50:52 +09001870 reason = "device not ready";
1871 goto fail;
Tejun Heo55946392009-08-04 14:30:08 +09001872 } else
1873 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001874
1875 DPRINTK("EXIT, class=%u\n", *class);
1876 return 0;
1877
Tejun Heo4658f792006-03-22 21:07:03 +09001878 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001879 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001880 return rc;
1881}
1882
Shane Huangbd172432008-06-10 15:52:04 +08001883static int ahci_check_ready(struct ata_link *link)
1884{
1885 void __iomem *port_mmio = ahci_port_base(link->ap);
1886 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1887
1888 return ata_check_ready(status);
1889}
1890
1891static int ahci_softreset(struct ata_link *link, unsigned int *class,
1892 unsigned long deadline)
1893{
1894 int pmp = sata_srst_pmp(link);
1895
1896 DPRINTK("ENTER\n");
1897
1898 return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
1899}
1900
1901static int ahci_sb600_check_ready(struct ata_link *link)
1902{
1903 void __iomem *port_mmio = ahci_port_base(link->ap);
1904 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1905 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
1906
1907 /*
1908 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
1909 * which can save timeout delay.
1910 */
1911 if (irq_status & PORT_IRQ_BAD_PMP)
1912 return -EIO;
1913
1914 return ata_check_ready(status);
1915}
1916
1917static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
1918 unsigned long deadline)
1919{
1920 struct ata_port *ap = link->ap;
1921 void __iomem *port_mmio = ahci_port_base(ap);
1922 int pmp = sata_srst_pmp(link);
1923 int rc;
1924 u32 irq_sts;
1925
1926 DPRINTK("ENTER\n");
1927
1928 rc = ahci_do_softreset(link, class, pmp, deadline,
1929 ahci_sb600_check_ready);
1930
1931 /*
1932 * Soft reset fails on some ATI chips with IPMS set when PMP
1933 * is enabled but SATA HDD/ODD is connected to SATA port,
1934 * do soft reset again to port 0.
1935 */
1936 if (rc == -EIO) {
1937 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
1938 if (irq_sts & PORT_IRQ_BAD_PMP) {
1939 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +08001940 "applying SB600 PMP SRST workaround "
1941 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +08001942 rc = ahci_do_softreset(link, class, 0, deadline,
1943 ahci_check_ready);
1944 }
1945 }
1946
1947 return rc;
1948}
1949
Tejun Heocc0680a2007-08-06 18:36:23 +09001950static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001951 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001952{
Tejun Heo9dadd452008-04-07 22:47:19 +09001953 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heocc0680a2007-08-06 18:36:23 +09001954 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001955 struct ahci_port_priv *pp = ap->private_data;
1956 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1957 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001958 bool online;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001959 int rc;
1960
1961 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962
Tejun Heo4447d352007-04-17 23:44:08 +09001963 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001964
1965 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001966 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001967 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001968 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001969
Tejun Heo9dadd452008-04-07 22:47:19 +09001970 rc = sata_link_hardreset(link, timing, deadline, &online,
1971 ahci_check_ready);
Tejun Heo42969712006-05-31 18:28:18 +09001972
Tejun Heo4447d352007-04-17 23:44:08 +09001973 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974
Tejun Heo9dadd452008-04-07 22:47:19 +09001975 if (online)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001976 *class = ahci_dev_classify(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977
Tejun Heo4bd00f62006-02-11 16:26:02 +09001978 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1979 return rc;
1980}
1981
Tejun Heocc0680a2007-08-06 18:36:23 +09001982static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001983 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001984{
Tejun Heocc0680a2007-08-06 18:36:23 +09001985 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +09001986 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +09001987 int rc;
1988
1989 DPRINTK("ENTER\n");
1990
Tejun Heo4447d352007-04-17 23:44:08 +09001991 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001992
Tejun Heocc0680a2007-08-06 18:36:23 +09001993 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001994 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +09001995
Tejun Heo4447d352007-04-17 23:44:08 +09001996 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001997
1998 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1999
2000 /* vt8251 doesn't clear BSY on signature FIS reception,
2001 * request follow-up softreset.
2002 */
Tejun Heo9dadd452008-04-07 22:47:19 +09002003 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +09002004}
2005
Tejun Heoedc93052007-10-25 14:59:16 +09002006static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
2007 unsigned long deadline)
2008{
2009 struct ata_port *ap = link->ap;
2010 struct ahci_port_priv *pp = ap->private_data;
2011 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
2012 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09002013 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +09002014 int rc;
2015
2016 ahci_stop_engine(ap);
2017
2018 /* clear D2H reception area to properly wait for D2H FIS */
2019 ata_tf_init(link->device, &tf);
2020 tf.command = 0x80;
2021 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
2022
2023 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09002024 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +09002025
2026 ahci_start_engine(ap);
2027
Tejun Heoedc93052007-10-25 14:59:16 +09002028 /* The pseudo configuration device on SIMG4726 attached to
2029 * ASUS P5W-DH Deluxe doesn't send signature FIS after
2030 * hardreset if no device is attached to the first downstream
2031 * port && the pseudo device locks up on SRST w/ PMP==0. To
2032 * work around this, wait for !BSY only briefly. If BSY isn't
2033 * cleared, perform CLO and proceed to IDENTIFY (achieved by
2034 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
2035 *
2036 * Wait for two seconds. Devices attached to downstream port
2037 * which can't process the following IDENTIFY after this will
2038 * have to be reset again. For most cases, this should
2039 * suffice while making probing snappish enough.
2040 */
Tejun Heo9dadd452008-04-07 22:47:19 +09002041 if (online) {
2042 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
2043 ahci_check_ready);
2044 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +08002045 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +09002046 }
Tejun Heo9dadd452008-04-07 22:47:19 +09002047 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +09002048}
2049
Tejun Heocc0680a2007-08-06 18:36:23 +09002050static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09002051{
Tejun Heocc0680a2007-08-06 18:36:23 +09002052 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09002053 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09002054 u32 new_tmp, tmp;
2055
Tejun Heo203c75b2008-04-07 22:47:18 +09002056 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05002057
2058 /* Make sure port's ATAPI bit is set appropriately */
2059 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09002060 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05002061 new_tmp |= PORT_CMD_ATAPI;
2062 else
2063 new_tmp &= ~PORT_CMD_ATAPI;
2064 if (new_tmp != tmp) {
2065 writel(new_tmp, port_mmio + PORT_CMD);
2066 readl(port_mmio + PORT_CMD); /* flush */
2067 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068}
2069
Tejun Heo12fad3f2006-05-15 21:03:55 +09002070static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04002072 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09002073 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
2074 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075
2076 VPRINTK("ENTER\n");
2077
2078 /*
2079 * Next, the S/G list.
2080 */
Tejun Heoff2aeb12007-12-05 16:43:11 +09002081 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -04002082 dma_addr_t addr = sg_dma_address(sg);
2083 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084
Tejun Heoff2aeb12007-12-05 16:43:11 +09002085 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
2086 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
2087 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05002089
Tejun Heoff2aeb12007-12-05 16:43:11 +09002090 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091}
2092
Shane Huangd6ef3152009-12-09 17:23:04 +08002093static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc)
2094{
2095 struct ata_port *ap = qc->ap;
2096 struct ahci_port_priv *pp = ap->private_data;
2097
2098 if (!sata_pmp_attached(ap) || pp->fbs_enabled)
2099 return ata_std_qc_defer(qc);
2100 else
2101 return sata_pmp_qc_defer_cmd_switch(qc);
2102}
2103
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104static void ahci_qc_prep(struct ata_queued_cmd *qc)
2105{
Jeff Garzika0ea7322005-06-04 01:13:15 -04002106 struct ata_port *ap = qc->ap;
2107 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo405e66b2007-11-27 19:28:53 +09002108 int is_atapi = ata_is_atapi(qc->tf.protocol);
Tejun Heo12fad3f2006-05-15 21:03:55 +09002109 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 u32 opts;
2111 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05002112 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113
2114 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115 * Fill in command table information. First, the header,
2116 * a SATA Register - Host to Device command FIS.
2117 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09002118 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
2119
Tejun Heo7d50b602007-09-23 13:19:54 +09002120 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09002121 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09002122 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
2123 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04002124 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125
Tejun Heocc9278e2006-02-10 17:25:47 +09002126 n_elem = 0;
2127 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09002128 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129
Tejun Heocc9278e2006-02-10 17:25:47 +09002130 /*
2131 * Fill in command slot information.
2132 */
Tejun Heo7d50b602007-09-23 13:19:54 +09002133 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09002134 if (qc->tf.flags & ATA_TFLAG_WRITE)
2135 opts |= AHCI_CMD_WRITE;
2136 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09002137 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05002138
Tejun Heo12fad3f2006-05-15 21:03:55 +09002139 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140}
2141
Shane Huangd6ef3152009-12-09 17:23:04 +08002142static void ahci_fbs_dec_intr(struct ata_port *ap)
2143{
2144 struct ahci_port_priv *pp = ap->private_data;
2145 void __iomem *port_mmio = ahci_port_base(ap);
2146 u32 fbs = readl(port_mmio + PORT_FBS);
2147 int retries = 3;
2148
2149 DPRINTK("ENTER\n");
2150 BUG_ON(!pp->fbs_enabled);
2151
2152 /* time to wait for DEC is not specified by AHCI spec,
2153 * add a retry loop for safety.
2154 */
2155 writel(fbs | PORT_FBS_DEC, port_mmio + PORT_FBS);
2156 fbs = readl(port_mmio + PORT_FBS);
2157 while ((fbs & PORT_FBS_DEC) && retries--) {
2158 udelay(1);
2159 fbs = readl(port_mmio + PORT_FBS);
2160 }
2161
2162 if (fbs & PORT_FBS_DEC)
2163 dev_printk(KERN_ERR, ap->host->dev,
2164 "failed to clear device error\n");
2165}
2166
Tejun Heo78cd52d2006-05-15 20:58:29 +09002167static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168{
Tejun Heo417a1a62007-09-23 13:19:55 +09002169 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002170 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002171 struct ata_eh_info *host_ehi = &ap->link.eh_info;
2172 struct ata_link *link = NULL;
2173 struct ata_queued_cmd *active_qc;
2174 struct ata_eh_info *active_ehi;
Shane Huangd6ef3152009-12-09 17:23:04 +08002175 bool fbs_need_dec = false;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002176 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177
Shane Huangd6ef3152009-12-09 17:23:04 +08002178 /* determine active link with error */
2179 if (pp->fbs_enabled) {
2180 void __iomem *port_mmio = ahci_port_base(ap);
2181 u32 fbs = readl(port_mmio + PORT_FBS);
2182 int pmp = fbs >> PORT_FBS_DWE_OFFSET;
2183
2184 if ((fbs & PORT_FBS_SDE) && (pmp < ap->nr_pmp_links) &&
2185 ata_link_online(&ap->pmp_link[pmp])) {
2186 link = &ap->pmp_link[pmp];
2187 fbs_need_dec = true;
2188 }
2189
2190 } else
2191 ata_for_each_link(link, ap, EDGE)
2192 if (ata_link_active(link))
2193 break;
2194
Tejun Heo7d50b602007-09-23 13:19:54 +09002195 if (!link)
2196 link = &ap->link;
2197
2198 active_qc = ata_qc_from_tag(ap, link->active_tag);
2199 active_ehi = &link->eh_info;
2200
2201 /* record irq stat */
2202 ata_ehi_clear_desc(host_ehi);
2203 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05002204
Tejun Heo78cd52d2006-05-15 20:58:29 +09002205 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heo82ef04f2008-07-31 17:02:40 +09002206 ahci_scr_read(&ap->link, SCR_ERROR, &serror);
2207 ahci_scr_write(&ap->link, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09002208 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209
Tejun Heo41669552006-11-29 11:33:14 +09002210 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09002211 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09002212 irq_stat &= ~PORT_IRQ_IF_ERR;
2213
Conke Hu55a61602007-03-27 18:33:05 +08002214 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09002215 /* If qc is active, charge it; otherwise, the active
2216 * link. There's no active qc on NCQ errors. It will
2217 * be determined by EH by reading log page 10h.
2218 */
2219 if (active_qc)
2220 active_qc->err_mask |= AC_ERR_DEV;
2221 else
2222 active_ehi->err_mask |= AC_ERR_DEV;
2223
Tejun Heo417a1a62007-09-23 13:19:55 +09002224 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09002225 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002226 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227
Tejun Heo78cd52d2006-05-15 20:58:29 +09002228 if (irq_stat & PORT_IRQ_UNK_FIS) {
2229 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230
Tejun Heo7d50b602007-09-23 13:19:54 +09002231 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002232 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002233 ata_ehi_push_desc(active_ehi,
2234 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09002235 unk[0], unk[1], unk[2], unk[3]);
2236 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04002237
Tejun Heo071f44b2008-04-07 22:47:22 +09002238 if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
Tejun Heo7d50b602007-09-23 13:19:54 +09002239 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002240 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002241 ata_ehi_push_desc(active_ehi, "incorrect PMP");
2242 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09002243
Tejun Heo7d50b602007-09-23 13:19:54 +09002244 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
2245 host_ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002246 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002247 ata_ehi_push_desc(host_ehi, "host bus error");
2248 }
2249
2250 if (irq_stat & PORT_IRQ_IF_ERR) {
Shane Huangd6ef3152009-12-09 17:23:04 +08002251 if (fbs_need_dec)
2252 active_ehi->err_mask |= AC_ERR_DEV;
2253 else {
2254 host_ehi->err_mask |= AC_ERR_ATA_BUS;
2255 host_ehi->action |= ATA_EH_RESET;
2256 }
2257
Tejun Heo7d50b602007-09-23 13:19:54 +09002258 ata_ehi_push_desc(host_ehi, "interface fatal error");
2259 }
2260
2261 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
2262 ata_ehi_hotplugged(host_ehi);
2263 ata_ehi_push_desc(host_ehi, "%s",
2264 irq_stat & PORT_IRQ_CONNECT ?
2265 "connection status changed" : "PHY RDY changed");
2266 }
2267
2268 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269
Tejun Heo78cd52d2006-05-15 20:58:29 +09002270 if (irq_stat & PORT_IRQ_FREEZE)
2271 ata_port_freeze(ap);
Shane Huangd6ef3152009-12-09 17:23:04 +08002272 else if (fbs_need_dec) {
2273 ata_link_abort(link);
2274 ahci_fbs_dec_intr(ap);
2275 } else
Tejun Heo78cd52d2006-05-15 20:58:29 +09002276 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277}
2278
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002279static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280{
Tejun Heo350756f2008-04-07 22:47:21 +09002281 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002282 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09002283 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09002284 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09002285 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Shane Huang5db5b022010-03-16 18:08:55 +08002286 u32 status, qc_active = 0;
Tejun Heo459ad682007-12-07 12:46:23 +09002287 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288
2289 status = readl(port_mmio + PORT_IRQ_STAT);
2290 writel(status, port_mmio + PORT_IRQ_STAT);
2291
Tejun Heob06ce3e2007-10-09 15:06:48 +09002292 /* ignore BAD_PMP while resetting */
2293 if (unlikely(resetting))
2294 status &= ~PORT_IRQ_BAD_PMP;
2295
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002296 /* If we are getting PhyRdy, this is
2297 * just a power state change, we should
2298 * clear out this, plus the PhyRdy/Comm
2299 * Wake bits from Serror
2300 */
2301 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
2302 (status & PORT_IRQ_PHYRDY)) {
2303 status &= ~PORT_IRQ_PHYRDY;
Tejun Heo82ef04f2008-07-31 17:02:40 +09002304 ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002305 }
2306
Tejun Heo78cd52d2006-05-15 20:58:29 +09002307 if (unlikely(status & PORT_IRQ_ERROR)) {
2308 ahci_error_intr(ap, status);
2309 return;
2310 }
2311
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002312 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09002313 /* If SNotification is available, leave notification
2314 * handling to sata_async_notification(). If not,
2315 * emulate it by snooping SDB FIS RX area.
2316 *
2317 * Snooping FIS RX area is probably cheaper than
2318 * poking SNotification but some constrollers which
2319 * implement SNotification, ICH9 for example, don't
2320 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002321 */
Tejun Heo5f226c62007-10-09 15:02:23 +09002322 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09002323 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09002324 else {
2325 /* If the 'N' bit in word 0 of the FIS is set,
2326 * we just received asynchronous notification.
2327 * Tell libata about it.
Shane Huangd6ef3152009-12-09 17:23:04 +08002328 *
2329 * Lack of SNotification should not appear in
2330 * ahci 1.2, so the workaround is unnecessary
2331 * when FBS is enabled.
Tejun Heo5f226c62007-10-09 15:02:23 +09002332 */
Shane Huangd6ef3152009-12-09 17:23:04 +08002333 if (pp->fbs_enabled)
2334 WARN_ON_ONCE(1);
2335 else {
2336 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
2337 u32 f0 = le32_to_cpu(f[0]);
2338 if (f0 & (1 << 15))
2339 sata_async_notification(ap);
2340 }
Tejun Heo5f226c62007-10-09 15:02:23 +09002341 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002342 }
2343
Shane Huang5db5b022010-03-16 18:08:55 +08002344 /* pp->active_link is not reliable once FBS is enabled, both
2345 * PORT_SCR_ACT and PORT_CMD_ISSUE should be checked because
2346 * NCQ and non-NCQ commands may be in flight at the same time.
2347 */
2348 if (pp->fbs_enabled) {
2349 if (ap->qc_active) {
2350 qc_active = readl(port_mmio + PORT_SCR_ACT);
2351 qc_active |= readl(port_mmio + PORT_CMD_ISSUE);
2352 }
2353 } else {
2354 /* pp->active_link is valid iff any command is in flight */
2355 if (ap->qc_active && pp->active_link->sactive)
2356 qc_active = readl(port_mmio + PORT_SCR_ACT);
2357 else
2358 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
2359 }
Tejun Heo12fad3f2006-05-15 21:03:55 +09002360
Tejun Heo79f97da2008-04-07 22:47:20 +09002361 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heob06ce3e2007-10-09 15:06:48 +09002362
Tejun Heo459ad682007-12-07 12:46:23 +09002363 /* while resetting, invalid completions are expected */
2364 if (unlikely(rc < 0 && !resetting)) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09002365 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002366 ehi->action |= ATA_EH_RESET;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002367 ata_port_freeze(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369}
2370
David Howells7d12e782006-10-05 14:55:46 +01002371static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372{
Jeff Garzikcca39742006-08-24 03:19:22 -04002373 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374 struct ahci_host_priv *hpriv;
2375 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04002376 void __iomem *mmio;
Tejun Heod28f87a2008-07-05 13:10:50 +09002377 u32 irq_stat, irq_masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378
2379 VPRINTK("ENTER\n");
2380
Jeff Garzikcca39742006-08-24 03:19:22 -04002381 hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +03002382 mmio = hpriv->mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383
2384 /* sigh. 0xffffffff is a valid return from h/w */
2385 irq_stat = readl(mmio + HOST_IRQ_STAT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002386 if (!irq_stat)
2387 return IRQ_NONE;
2388
Tejun Heod28f87a2008-07-05 13:10:50 +09002389 irq_masked = irq_stat & hpriv->port_map;
2390
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002391 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002393 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395
Tejun Heod28f87a2008-07-05 13:10:50 +09002396 if (!(irq_masked & (1 << i)))
Jeff Garzik67846b32005-10-05 02:58:32 -04002397 continue;
2398
Jeff Garzikcca39742006-08-24 03:19:22 -04002399 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04002400 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002401 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04002402 VPRINTK("port %u\n", i);
2403 } else {
2404 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09002405 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04002406 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05002407 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408 }
Jeff Garzik67846b32005-10-05 02:58:32 -04002409
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410 handled = 1;
2411 }
2412
Tejun Heod28f87a2008-07-05 13:10:50 +09002413 /* HOST_IRQ_STAT behaves as level triggered latch meaning that
2414 * it should be cleared after all the port events are cleared;
2415 * otherwise, it will raise a spurious interrupt after each
2416 * valid one. Please read section 10.6.2 of ahci 1.1 for more
2417 * information.
2418 *
2419 * Also, use the unmasked value to clear interrupt as spurious
2420 * pending event on a dummy port might cause screaming IRQ.
2421 */
Tejun Heoea0c62f2008-06-28 01:49:02 +09002422 writel(irq_stat, mmio + HOST_IRQ_STAT);
2423
Jeff Garzikcca39742006-08-24 03:19:22 -04002424 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425
2426 VPRINTK("EXIT\n");
2427
2428 return IRQ_RETVAL(handled);
2429}
2430
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09002431static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432{
2433 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09002434 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09002435 struct ahci_port_priv *pp = ap->private_data;
2436
2437 /* Keep track of the currently active link. It will be used
2438 * in completion path to determine whether NCQ phase is in
2439 * progress.
2440 */
2441 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442
Tejun Heo12fad3f2006-05-15 21:03:55 +09002443 if (qc->tf.protocol == ATA_PROT_NCQ)
2444 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
Shane Huangd6ef3152009-12-09 17:23:04 +08002445
2446 if (pp->fbs_enabled && pp->fbs_last_dev != qc->dev->link->pmp) {
2447 u32 fbs = readl(port_mmio + PORT_FBS);
2448 fbs &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
2449 fbs |= qc->dev->link->pmp << PORT_FBS_DEV_OFFSET;
2450 writel(fbs, port_mmio + PORT_FBS);
2451 pp->fbs_last_dev = qc->dev->link->pmp;
2452 }
2453
Tejun Heo12fad3f2006-05-15 21:03:55 +09002454 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002456 ahci_sw_activity(qc->dev->link);
2457
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458 return 0;
2459}
2460
Tejun Heo4c9bf4e2008-04-07 22:47:20 +09002461static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
2462{
2463 struct ahci_port_priv *pp = qc->ap->private_data;
2464 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
2465
Shane Huangd6ef3152009-12-09 17:23:04 +08002466 if (pp->fbs_enabled)
2467 d2h_fis += qc->dev->link->pmp * AHCI_RX_FIS_SZ;
2468
Tejun Heo4c9bf4e2008-04-07 22:47:20 +09002469 ata_tf_from_fis(d2h_fis, &qc->result_tf);
2470 return true;
2471}
2472
Tejun Heo78cd52d2006-05-15 20:58:29 +09002473static void ahci_freeze(struct ata_port *ap)
2474{
Tejun Heo4447d352007-04-17 23:44:08 +09002475 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002476
2477 /* turn IRQ off */
2478 writel(0, port_mmio + PORT_IRQ_MASK);
2479}
2480
2481static void ahci_thaw(struct ata_port *ap)
2482{
Anton Vorontsovd8993342010-03-03 20:17:34 +03002483 struct ahci_host_priv *hpriv = ap->host->private_data;
2484 void __iomem *mmio = hpriv->mmio;
Tejun Heo4447d352007-04-17 23:44:08 +09002485 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002486 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002487 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002488
2489 /* clear IRQ */
2490 tmp = readl(port_mmio + PORT_IRQ_STAT);
2491 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09002492 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002493
Tejun Heo1c954a42007-10-09 15:01:37 +09002494 /* turn IRQ back on */
2495 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002496}
2497
2498static void ahci_error_handler(struct ata_port *ap)
2499{
Tejun Heob51e9e52006-06-29 01:29:30 +09002500 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09002501 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09002502 ahci_stop_engine(ap);
2503 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002504 }
2505
Tejun Heoa1efdab2008-03-25 12:22:50 +09002506 sata_pmp_error_handler(ap);
Tejun Heoedc93052007-10-25 14:59:16 +09002507}
2508
Tejun Heo78cd52d2006-05-15 20:58:29 +09002509static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
2510{
2511 struct ata_port *ap = qc->ap;
2512
Tejun Heod2e75df2007-07-16 14:29:39 +09002513 /* make DMA engine forget about the failed command */
2514 if (qc->flags & ATA_QCFLAG_FAILED)
Shane Huang78d5ae32009-08-07 15:05:52 +08002515 ahci_kick_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002516}
2517
Shane Huangd6ef3152009-12-09 17:23:04 +08002518static void ahci_enable_fbs(struct ata_port *ap)
2519{
2520 struct ahci_port_priv *pp = ap->private_data;
2521 void __iomem *port_mmio = ahci_port_base(ap);
2522 u32 fbs;
2523 int rc;
2524
2525 if (!pp->fbs_supported)
2526 return;
2527
2528 fbs = readl(port_mmio + PORT_FBS);
2529 if (fbs & PORT_FBS_EN) {
2530 pp->fbs_enabled = true;
2531 pp->fbs_last_dev = -1; /* initialization */
2532 return;
2533 }
2534
2535 rc = ahci_stop_engine(ap);
2536 if (rc)
2537 return;
2538
2539 writel(fbs | PORT_FBS_EN, port_mmio + PORT_FBS);
2540 fbs = readl(port_mmio + PORT_FBS);
2541 if (fbs & PORT_FBS_EN) {
2542 dev_printk(KERN_INFO, ap->host->dev, "FBS is enabled.\n");
2543 pp->fbs_enabled = true;
2544 pp->fbs_last_dev = -1; /* initialization */
2545 } else
2546 dev_printk(KERN_ERR, ap->host->dev, "Failed to enable FBS\n");
2547
2548 ahci_start_engine(ap);
2549}
2550
2551static void ahci_disable_fbs(struct ata_port *ap)
2552{
2553 struct ahci_port_priv *pp = ap->private_data;
2554 void __iomem *port_mmio = ahci_port_base(ap);
2555 u32 fbs;
2556 int rc;
2557
2558 if (!pp->fbs_supported)
2559 return;
2560
2561 fbs = readl(port_mmio + PORT_FBS);
2562 if ((fbs & PORT_FBS_EN) == 0) {
2563 pp->fbs_enabled = false;
2564 return;
2565 }
2566
2567 rc = ahci_stop_engine(ap);
2568 if (rc)
2569 return;
2570
2571 writel(fbs & ~PORT_FBS_EN, port_mmio + PORT_FBS);
2572 fbs = readl(port_mmio + PORT_FBS);
2573 if (fbs & PORT_FBS_EN)
2574 dev_printk(KERN_ERR, ap->host->dev, "Failed to disable FBS\n");
2575 else {
2576 dev_printk(KERN_INFO, ap->host->dev, "FBS is disabled.\n");
2577 pp->fbs_enabled = false;
2578 }
2579
2580 ahci_start_engine(ap);
2581}
2582
Tejun Heo7d50b602007-09-23 13:19:54 +09002583static void ahci_pmp_attach(struct ata_port *ap)
2584{
2585 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09002586 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002587 u32 cmd;
2588
2589 cmd = readl(port_mmio + PORT_CMD);
2590 cmd |= PORT_CMD_PMP;
2591 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09002592
Shane Huangd6ef3152009-12-09 17:23:04 +08002593 ahci_enable_fbs(ap);
2594
Tejun Heo1c954a42007-10-09 15:01:37 +09002595 pp->intr_mask |= PORT_IRQ_BAD_PMP;
2596 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09002597}
2598
2599static void ahci_pmp_detach(struct ata_port *ap)
2600{
2601 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09002602 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002603 u32 cmd;
2604
Shane Huangd6ef3152009-12-09 17:23:04 +08002605 ahci_disable_fbs(ap);
2606
Tejun Heo7d50b602007-09-23 13:19:54 +09002607 cmd = readl(port_mmio + PORT_CMD);
2608 cmd &= ~PORT_CMD_PMP;
2609 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09002610
2611 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
2612 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09002613}
2614
Alexey Dobriyan028a2592007-07-17 23:48:48 +04002615static int ahci_port_resume(struct ata_port *ap)
2616{
2617 ahci_power_up(ap);
2618 ahci_start_port(ap);
2619
Tejun Heo071f44b2008-04-07 22:47:22 +09002620 if (sata_pmp_attached(ap))
Tejun Heo7d50b602007-09-23 13:19:54 +09002621 ahci_pmp_attach(ap);
2622 else
2623 ahci_pmp_detach(ap);
2624
Alexey Dobriyan028a2592007-07-17 23:48:48 +04002625 return 0;
2626}
2627
Tejun Heo438ac6d2007-03-02 17:31:26 +09002628#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09002629static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
2630{
Tejun Heoc1332872006-07-26 15:59:26 +09002631 const char *emsg = NULL;
2632 int rc;
2633
Tejun Heo4447d352007-04-17 23:44:08 +09002634 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09002635 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09002636 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09002637 else {
Tejun Heoc1332872006-07-26 15:59:26 +09002638 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002639 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09002640 }
2641
2642 return rc;
2643}
2644
Tejun Heoc1332872006-07-26 15:59:26 +09002645static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
2646{
Jeff Garzikcca39742006-08-24 03:19:22 -04002647 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +09002648 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +03002649 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +09002650 u32 ctl;
2651
Tejun Heo9b10ae82009-05-30 20:50:12 +09002652 if (mesg.event & PM_EVENT_SUSPEND &&
2653 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
2654 dev_printk(KERN_ERR, &pdev->dev,
2655 "BIOS update required for suspend/resume\n");
2656 return -EIO;
2657 }
2658
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01002659 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +09002660 /* AHCI spec rev1.1 section 8.3.3:
2661 * Software must disable interrupts prior to requesting a
2662 * transition of the HBA to D3 state.
2663 */
2664 ctl = readl(mmio + HOST_CTL);
2665 ctl &= ~HOST_IRQ_EN;
2666 writel(ctl, mmio + HOST_CTL);
2667 readl(mmio + HOST_CTL); /* flush */
2668 }
2669
2670 return ata_pci_device_suspend(pdev, mesg);
2671}
2672
2673static int ahci_pci_device_resume(struct pci_dev *pdev)
2674{
Jeff Garzikcca39742006-08-24 03:19:22 -04002675 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09002676 int rc;
2677
Tejun Heo553c4aa2006-12-26 19:39:50 +09002678 rc = ata_pci_device_do_resume(pdev);
2679 if (rc)
2680 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09002681
2682 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09002683 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002684 if (rc)
2685 return rc;
2686
Tejun Heo4447d352007-04-17 23:44:08 +09002687 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002688 }
2689
Jeff Garzikcca39742006-08-24 03:19:22 -04002690 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002691
2692 return 0;
2693}
Tejun Heo438ac6d2007-03-02 17:31:26 +09002694#endif
Tejun Heoc1332872006-07-26 15:59:26 +09002695
Tejun Heo254950c2006-07-26 15:59:25 +09002696static int ahci_port_start(struct ata_port *ap)
2697{
Shane Huangd6ef3152009-12-09 17:23:04 +08002698 struct ahci_host_priv *hpriv = ap->host->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04002699 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09002700 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09002701 void *mem;
2702 dma_addr_t mem_dma;
Shane Huangd6ef3152009-12-09 17:23:04 +08002703 size_t dma_sz, rx_fis_sz;
Tejun Heo254950c2006-07-26 15:59:25 +09002704
Tejun Heo24dc5f32007-01-20 16:00:28 +09002705 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09002706 if (!pp)
2707 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002708
Shane Huangd6ef3152009-12-09 17:23:04 +08002709 /* check FBS capability */
2710 if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
2711 void __iomem *port_mmio = ahci_port_base(ap);
2712 u32 cmd = readl(port_mmio + PORT_CMD);
2713 if (cmd & PORT_CMD_FBSCP)
2714 pp->fbs_supported = true;
2715 else
2716 dev_printk(KERN_WARNING, dev,
2717 "The port is not capable of FBS\n");
2718 }
2719
2720 if (pp->fbs_supported) {
2721 dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
2722 rx_fis_sz = AHCI_RX_FIS_SZ * 16;
2723 } else {
2724 dma_sz = AHCI_PORT_PRIV_DMA_SZ;
2725 rx_fis_sz = AHCI_RX_FIS_SZ;
2726 }
2727
2728 mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
Tejun Heo24dc5f32007-01-20 16:00:28 +09002729 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09002730 return -ENOMEM;
Shane Huangd6ef3152009-12-09 17:23:04 +08002731 memset(mem, 0, dma_sz);
Tejun Heo254950c2006-07-26 15:59:25 +09002732
2733 /*
2734 * First item in chunk of DMA memory: 32-slot command table,
2735 * 32 bytes each in size
2736 */
2737 pp->cmd_slot = mem;
2738 pp->cmd_slot_dma = mem_dma;
2739
2740 mem += AHCI_CMD_SLOT_SZ;
2741 mem_dma += AHCI_CMD_SLOT_SZ;
2742
2743 /*
2744 * Second item: Received-FIS area
2745 */
2746 pp->rx_fis = mem;
2747 pp->rx_fis_dma = mem_dma;
2748
Shane Huangd6ef3152009-12-09 17:23:04 +08002749 mem += rx_fis_sz;
2750 mem_dma += rx_fis_sz;
Tejun Heo254950c2006-07-26 15:59:25 +09002751
2752 /*
2753 * Third item: data area for storing a single command
2754 * and its scatter-gather table
2755 */
2756 pp->cmd_tbl = mem;
2757 pp->cmd_tbl_dma = mem_dma;
2758
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002759 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002760 * Save off initial list of interrupts to be enabled.
2761 * This could be changed later
2762 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002763 pp->intr_mask = DEF_PORT_IRQ;
2764
Tejun Heo254950c2006-07-26 15:59:25 +09002765 ap->private_data = pp;
2766
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002767 /* engage engines, captain */
2768 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09002769}
2770
2771static void ahci_port_stop(struct ata_port *ap)
2772{
Tejun Heo0be0aa92006-07-26 15:59:26 +09002773 const char *emsg = NULL;
2774 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002775
Tejun Heo0be0aa92006-07-26 15:59:26 +09002776 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09002777 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09002778 if (rc)
2779 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09002780}
2781
Tejun Heo4447d352007-04-17 23:44:08 +09002782static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002783{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002784 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002785
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -07002787 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
2788 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -07002790 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002792 dev_printk(KERN_ERR, &pdev->dev,
2793 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794 return rc;
2795 }
2796 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07002798 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002800 dev_printk(KERN_ERR, &pdev->dev,
2801 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802 return rc;
2803 }
Yang Hongyang284901a2009-04-06 19:01:15 -07002804 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002805 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002806 dev_printk(KERN_ERR, &pdev->dev,
2807 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808 return rc;
2809 }
2810 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002811 return 0;
2812}
2813
Tejun Heo4447d352007-04-17 23:44:08 +09002814static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002815{
Tejun Heo4447d352007-04-17 23:44:08 +09002816 struct ahci_host_priv *hpriv = host->private_data;
2817 struct pci_dev *pdev = to_pci_dev(host->dev);
Anton Vorontsovd8993342010-03-03 20:17:34 +03002818 void __iomem *mmio = hpriv->mmio;
Robert Hancock4c521c82009-09-20 17:02:31 -06002819 u32 vers, cap, cap2, impl, speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002820 const char *speed_s;
2821 u16 cc;
2822 const char *scc_s;
2823
2824 vers = readl(mmio + HOST_VERSION);
2825 cap = hpriv->cap;
Robert Hancock4c521c82009-09-20 17:02:31 -06002826 cap2 = hpriv->cap2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002827 impl = hpriv->port_map;
2828
2829 speed = (cap >> 20) & 0xf;
2830 if (speed == 1)
2831 speed_s = "1.5";
2832 else if (speed == 2)
2833 speed_s = "3";
Shane Huang8522ee22008-12-30 11:00:37 +08002834 else if (speed == 3)
2835 speed_s = "6";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002836 else
2837 speed_s = "?";
2838
2839 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002840 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002841 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002842 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002844 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002845 scc_s = "RAID";
2846 else
2847 scc_s = "unknown";
2848
Jeff Garzika9524a72005-10-30 14:39:11 -05002849 dev_printk(KERN_INFO, &pdev->dev,
2850 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002852 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002854 (vers >> 24) & 0xff,
2855 (vers >> 16) & 0xff,
2856 (vers >> 8) & 0xff,
2857 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858
2859 ((cap >> 8) & 0x1f) + 1,
2860 (cap & 0x1f) + 1,
2861 speed_s,
2862 impl,
2863 scc_s);
2864
Jeff Garzika9524a72005-10-30 14:39:11 -05002865 dev_printk(KERN_INFO, &pdev->dev,
2866 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002867 "%s%s%s%s%s%s%s"
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002868 "%s%s%s%s%s%s%s"
Robert Hancock4c521c82009-09-20 17:02:31 -06002869 "%s%s%s%s%s%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002870 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871
Robert Hancock4c521c82009-09-20 17:02:31 -06002872 cap & HOST_CAP_64 ? "64bit " : "",
2873 cap & HOST_CAP_NCQ ? "ncq " : "",
2874 cap & HOST_CAP_SNTF ? "sntf " : "",
2875 cap & HOST_CAP_MPS ? "ilck " : "",
2876 cap & HOST_CAP_SSS ? "stag " : "",
2877 cap & HOST_CAP_ALPM ? "pm " : "",
2878 cap & HOST_CAP_LED ? "led " : "",
2879 cap & HOST_CAP_CLO ? "clo " : "",
2880 cap & HOST_CAP_ONLY ? "only " : "",
2881 cap & HOST_CAP_PMP ? "pmp " : "",
2882 cap & HOST_CAP_FBS ? "fbs " : "",
2883 cap & HOST_CAP_PIO_MULTI ? "pio " : "",
2884 cap & HOST_CAP_SSC ? "slum " : "",
2885 cap & HOST_CAP_PART ? "part " : "",
2886 cap & HOST_CAP_CCC ? "ccc " : "",
2887 cap & HOST_CAP_EMS ? "ems " : "",
2888 cap & HOST_CAP_SXS ? "sxs " : "",
2889 cap2 & HOST_CAP2_APST ? "apst " : "",
2890 cap2 & HOST_CAP2_NVMHCI ? "nvmp " : "",
2891 cap2 & HOST_CAP2_BOH ? "boh " : ""
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 );
2893}
2894
Tejun Heoedc93052007-10-25 14:59:16 +09002895/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2896 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2897 * support PMP and the 4726 either directly exports the device
2898 * attached to the first downstream port or acts as a hardware storage
2899 * controller and emulate a single ATA device (can be RAID 0/1 or some
2900 * other configuration).
2901 *
2902 * When there's no device attached to the first downstream port of the
2903 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2904 * configure the 4726. However, ATA emulation of the device is very
2905 * lame. It doesn't send signature D2H Reg FIS after the initial
2906 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2907 *
2908 * The following function works around the problem by always using
2909 * hardreset on the port and not depending on receiving signature FIS
2910 * afterward. If signature FIS isn't received soon, ATA class is
2911 * assumed without follow-up softreset.
2912 */
2913static void ahci_p5wdh_workaround(struct ata_host *host)
2914{
2915 static struct dmi_system_id sysids[] = {
2916 {
2917 .ident = "P5W DH Deluxe",
2918 .matches = {
2919 DMI_MATCH(DMI_SYS_VENDOR,
2920 "ASUSTEK COMPUTER INC"),
2921 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2922 },
2923 },
2924 { }
2925 };
2926 struct pci_dev *pdev = to_pci_dev(host->dev);
2927
2928 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2929 dmi_check_system(sysids)) {
2930 struct ata_port *ap = host->ports[1];
2931
2932 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2933 "Deluxe on-board SIMG4726 workaround\n");
2934
2935 ap->ops = &ahci_p5wdh_ops;
2936 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2937 }
2938}
2939
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002940/* only some SB600 ahci controllers can do 64bit DMA */
2941static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08002942{
2943 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09002944 /*
2945 * The oldest version known to be broken is 0901 and
2946 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002947 * Enable 64bit DMA on 1501 and anything newer.
2948 *
Tejun Heo03d783b2009-08-16 21:04:02 +09002949 * Please read bko#9412 for more info.
2950 */
Shane Huang58a09b32009-05-27 15:04:43 +08002951 {
2952 .ident = "ASUS M2A-VM",
2953 .matches = {
2954 DMI_MATCH(DMI_BOARD_VENDOR,
2955 "ASUSTeK Computer INC."),
2956 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
2957 },
Tejun Heo03d783b2009-08-16 21:04:02 +09002958 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08002959 },
Mark Nelsone65cc192009-11-03 20:06:48 +11002960 /*
2961 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
2962 * support 64bit DMA.
2963 *
2964 * BIOS versions earlier than 1.5 had the Manufacturer DMI
2965 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
2966 * This spelling mistake was fixed in BIOS version 1.5, so
2967 * 1.5 and later have the Manufacturer as
2968 * "MICRO-STAR INTERNATIONAL CO.,LTD".
2969 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
2970 *
2971 * BIOS versions earlier than 1.9 had a Board Product Name
2972 * DMI field of "MS-7376". This was changed to be
2973 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
2974 * match on DMI_BOARD_NAME of "MS-7376".
2975 */
2976 {
2977 .ident = "MSI K9A2 Platinum",
2978 .matches = {
2979 DMI_MATCH(DMI_BOARD_VENDOR,
2980 "MICRO-STAR INTER"),
2981 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
2982 },
2983 },
Shane Huang58a09b32009-05-27 15:04:43 +08002984 { }
2985 };
Tejun Heo03d783b2009-08-16 21:04:02 +09002986 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002987 int year, month, date;
2988 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08002989
Tejun Heo03d783b2009-08-16 21:04:02 +09002990 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08002991 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09002992 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08002993 return false;
2994
Mark Nelsone65cc192009-11-03 20:06:48 +11002995 if (!match->driver_data)
2996 goto enable_64bit;
2997
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002998 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
2999 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08003000
Mark Nelsone65cc192009-11-03 20:06:48 +11003001 if (strcmp(buf, match->driver_data) >= 0)
3002 goto enable_64bit;
3003 else {
Tejun Heo03d783b2009-08-16 21:04:02 +09003004 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
3005 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09003006 return false;
3007 }
Mark Nelsone65cc192009-11-03 20:06:48 +11003008
3009enable_64bit:
3010 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
3011 match->ident);
3012 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08003013}
3014
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01003015static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
3016{
3017 static const struct dmi_system_id broken_systems[] = {
3018 {
3019 .ident = "HP Compaq nx6310",
3020 .matches = {
3021 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3022 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
3023 },
3024 /* PCI slot number of the controller */
3025 .driver_data = (void *)0x1FUL,
3026 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01003027 {
3028 .ident = "HP Compaq 6720s",
3029 .matches = {
3030 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3031 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
3032 },
3033 /* PCI slot number of the controller */
3034 .driver_data = (void *)0x1FUL,
3035 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01003036
3037 { } /* terminate list */
3038 };
3039 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
3040
3041 if (dmi) {
3042 unsigned long slot = (unsigned long)dmi->driver_data;
3043 /* apply the quirk only to on-board controllers */
3044 return slot == PCI_SLOT(pdev->devfn);
3045 }
3046
3047 return false;
3048}
3049
Tejun Heo9b10ae82009-05-30 20:50:12 +09003050static bool ahci_broken_suspend(struct pci_dev *pdev)
3051{
3052 static const struct dmi_system_id sysids[] = {
3053 /*
3054 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
3055 * to the harddisk doesn't become online after
3056 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09003057 *
3058 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
3059 *
3060 * Use dates instead of versions to match as HP is
3061 * apparently recycling both product and version
3062 * strings.
3063 *
3064 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09003065 */
3066 {
3067 .ident = "dv4",
3068 .matches = {
3069 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3070 DMI_MATCH(DMI_PRODUCT_NAME,
3071 "HP Pavilion dv4 Notebook PC"),
3072 },
Tejun Heo9deb3432010-03-16 09:50:26 +09003073 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09003074 },
3075 {
3076 .ident = "dv5",
3077 .matches = {
3078 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3079 DMI_MATCH(DMI_PRODUCT_NAME,
3080 "HP Pavilion dv5 Notebook PC"),
3081 },
Tejun Heo9deb3432010-03-16 09:50:26 +09003082 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09003083 },
3084 {
3085 .ident = "dv6",
3086 .matches = {
3087 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3088 DMI_MATCH(DMI_PRODUCT_NAME,
3089 "HP Pavilion dv6 Notebook PC"),
3090 },
Tejun Heo9deb3432010-03-16 09:50:26 +09003091 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09003092 },
3093 {
3094 .ident = "HDX18",
3095 .matches = {
3096 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3097 DMI_MATCH(DMI_PRODUCT_NAME,
3098 "HP HDX18 Notebook PC"),
3099 },
Tejun Heo9deb3432010-03-16 09:50:26 +09003100 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09003101 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09003102 /*
3103 * Acer eMachines G725 has the same problem. BIOS
3104 * V1.03 is known to be broken. V3.04 is known to
3105 * work. Inbetween, there are V1.06, V2.06 and V3.03
3106 * that we don't have much idea about. For now,
3107 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09003108 *
3109 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09003110 */
3111 {
3112 .ident = "G725",
3113 .matches = {
3114 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
3115 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
3116 },
Tejun Heo9deb3432010-03-16 09:50:26 +09003117 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09003118 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09003119 { } /* terminate list */
3120 };
3121 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09003122 int year, month, date;
3123 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09003124
3125 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
3126 return false;
3127
Tejun Heo9deb3432010-03-16 09:50:26 +09003128 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
3129 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09003130
Tejun Heo9deb3432010-03-16 09:50:26 +09003131 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09003132}
3133
Tejun Heo55946392009-08-04 14:30:08 +09003134static bool ahci_broken_online(struct pci_dev *pdev)
3135{
3136#define ENCODE_BUSDEVFN(bus, slot, func) \
3137 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
3138 static const struct dmi_system_id sysids[] = {
3139 /*
3140 * There are several gigabyte boards which use
3141 * SIMG5723s configured as hardware RAID. Certain
3142 * 5723 firmware revisions shipped there keep the link
3143 * online but fail to answer properly to SRST or
3144 * IDENTIFY when no device is attached downstream
3145 * causing libata to retry quite a few times leading
3146 * to excessive detection delay.
3147 *
3148 * As these firmwares respond to the second reset try
3149 * with invalid device signature, considering unknown
3150 * sig as offline works around the problem acceptably.
3151 */
3152 {
3153 .ident = "EP45-DQ6",
3154 .matches = {
3155 DMI_MATCH(DMI_BOARD_VENDOR,
3156 "Gigabyte Technology Co., Ltd."),
3157 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
3158 },
3159 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
3160 },
3161 {
3162 .ident = "EP45-DS5",
3163 .matches = {
3164 DMI_MATCH(DMI_BOARD_VENDOR,
3165 "Gigabyte Technology Co., Ltd."),
3166 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
3167 },
3168 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
3169 },
3170 { } /* terminate list */
3171 };
3172#undef ENCODE_BUSDEVFN
3173 const struct dmi_system_id *dmi = dmi_first_match(sysids);
3174 unsigned int val;
3175
3176 if (!dmi)
3177 return false;
3178
3179 val = (unsigned long)dmi->driver_data;
3180
3181 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
3182}
3183
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02003184#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09003185static void ahci_gtf_filter_workaround(struct ata_host *host)
3186{
3187 static const struct dmi_system_id sysids[] = {
3188 /*
3189 * Aspire 3810T issues a bunch of SATA enable commands
3190 * via _GTF including an invalid one and one which is
3191 * rejected by the device. Among the successful ones
3192 * is FPDMA non-zero offset enable which when enabled
3193 * only on the drive side leads to NCQ command
3194 * failures. Filter it out.
3195 */
3196 {
3197 .ident = "Aspire 3810T",
3198 .matches = {
3199 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
3200 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
3201 },
3202 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
3203 },
3204 { }
3205 };
3206 const struct dmi_system_id *dmi = dmi_first_match(sysids);
3207 unsigned int filter;
3208 int i;
3209
3210 if (!dmi)
3211 return;
3212
3213 filter = (unsigned long)dmi->driver_data;
3214 dev_printk(KERN_INFO, host->dev,
3215 "applying extra ACPI _GTF filter 0x%x for %s\n",
3216 filter, dmi->ident);
3217
3218 for (i = 0; i < host->n_ports; i++) {
3219 struct ata_port *ap = host->ports[i];
3220 struct ata_link *link;
3221 struct ata_device *dev;
3222
3223 ata_for_each_link(link, ap, EDGE)
3224 ata_for_each_dev(dev, link, ALL)
3225 dev->gtf_filter |= filter;
3226 }
3227}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02003228#else
3229static inline void ahci_gtf_filter_workaround(struct ata_host *host)
3230{}
3231#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09003232
Tejun Heo24dc5f32007-01-20 16:00:28 +09003233static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003234{
3235 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09003236 unsigned int board_id = ent->driver_data;
3237 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09003238 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09003239 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09003241 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09003242 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003243
3244 VPRINTK("ENTER\n");
3245
Tejun Heo12fad3f2006-05-15 21:03:55 +09003246 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
3247
Linus Torvalds1da177e2005-04-16 15:20:36 -07003248 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05003249 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003250
Alan Cox5b66c822008-09-03 14:48:34 +01003251 /* The AHCI driver can only drive the SATA ports, the PATA driver
3252 can drive them all so if both drivers are selected make sure
3253 AHCI stays out of the way */
3254 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
3255 return -ENODEV;
3256
Mark Nelson7a022672009-11-22 12:07:41 +11003257 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
3258 * At the moment, we can only use the AHCI mode. Let the users know
3259 * that for SAS drives they're out of luck.
3260 */
3261 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
3262 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
3263 "can only drive SATA devices with this driver\n");
3264
Tejun Heo4447d352007-04-17 23:44:08 +09003265 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003266 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267 if (rc)
3268 return rc;
3269
Tejun Heodea55132008-03-11 19:52:31 +09003270 /* AHCI controllers often implement SFF compatible interface.
3271 * Grab all PCI BARs just in case.
3272 */
3273 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003274 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003275 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003276 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003277 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003278
Tejun Heoc4f77922007-12-06 15:09:43 +09003279 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
3280 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
3281 u8 map;
3282
3283 /* ICH6s share the same PCI ID for both piix and ahci
3284 * modes. Enabling ahci mode while MAP indicates
3285 * combined mode is a bad idea. Yield to ata_piix.
3286 */
3287 pci_read_config_byte(pdev, ICH_MAP, &map);
3288 if (map & 0x3) {
3289 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
3290 "combined mode, can't enable AHCI mode\n");
3291 return -ENODEV;
3292 }
3293 }
3294
Tejun Heo24dc5f32007-01-20 16:00:28 +09003295 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
3296 if (!hpriv)
3297 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09003298 hpriv->flags |= (unsigned long)pi.private_data;
3299
Tejun Heoe297d992008-06-10 00:13:04 +09003300 /* MCP65 revision A1 and A2 can't do MSI */
3301 if (board_id == board_ahci_mcp65 &&
3302 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
3303 hpriv->flags |= AHCI_HFLAG_NO_MSI;
3304
Shane Huange427fe02008-12-30 10:53:41 +08003305 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
3306 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
3307 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
3308
Tejun Heo2fcad9d2009-10-03 18:27:29 +09003309 /* only some SB600s can do 64bit DMA */
3310 if (ahci_sb600_enable_64bit(pdev))
3311 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08003312
Tejun Heo31b239a2009-09-17 00:34:39 +09003313 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
3314 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003315
Anton Vorontsovd8993342010-03-03 20:17:34 +03003316 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
3317
Tejun Heo4447d352007-04-17 23:44:08 +09003318 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09003319 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003320
Tejun Heo4447d352007-04-17 23:44:08 +09003321 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06003322 if (hpriv->cap & HOST_CAP_NCQ) {
3323 pi.flags |= ATA_FLAG_NCQ;
3324 /* Auto-activate optimization is supposed to be supported on
3325 all AHCI controllers indicating NCQ support, but it seems
3326 to be broken at least on some NVIDIA MCP79 chipsets.
3327 Until we get info on which NVIDIA chipsets don't have this
3328 issue, if any, disable AA on all NVIDIA AHCIs. */
3329 if (pdev->vendor != PCI_VENDOR_ID_NVIDIA)
3330 pi.flags |= ATA_FLAG_FPDMA_AA;
3331 }
Tejun Heo4447d352007-04-17 23:44:08 +09003332
Tejun Heo7d50b602007-09-23 13:19:54 +09003333 if (hpriv->cap & HOST_CAP_PMP)
3334 pi.flags |= ATA_FLAG_PMP;
3335
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07003336 if (ahci_em_messages && (hpriv->cap & HOST_CAP_EMS)) {
3337 u8 messages;
Anton Vorontsovd8993342010-03-03 20:17:34 +03003338 void __iomem *mmio = hpriv->mmio;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07003339 u32 em_loc = readl(mmio + HOST_EM_LOC);
3340 u32 em_ctl = readl(mmio + HOST_EM_CTL);
3341
David Milburn87943ac2008-10-13 14:38:36 -05003342 messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07003343
3344 /* we only support LED message type right now */
3345 if ((messages & 0x01) && (ahci_em_messages == 1)) {
3346 /* store em_loc */
3347 hpriv->em_loc = ((em_loc >> 16) * 4);
3348 pi.flags |= ATA_FLAG_EM;
3349 if (!(em_ctl & EM_CTL_ALHD))
3350 pi.flags |= ATA_FLAG_SW_ACTIVITY;
3351 }
3352 }
3353
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01003354 if (ahci_broken_system_poweroff(pdev)) {
3355 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
3356 dev_info(&pdev->dev,
3357 "quirky BIOS, skipping spindown on poweroff\n");
3358 }
3359
Tejun Heo9b10ae82009-05-30 20:50:12 +09003360 if (ahci_broken_suspend(pdev)) {
3361 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
3362 dev_printk(KERN_WARNING, &pdev->dev,
3363 "BIOS update required for suspend/resume\n");
3364 }
3365
Tejun Heo55946392009-08-04 14:30:08 +09003366 if (ahci_broken_online(pdev)) {
3367 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
3368 dev_info(&pdev->dev,
3369 "online status unreliable, applying workaround\n");
3370 }
3371
Tejun Heo837f5f82008-02-06 15:13:51 +09003372 /* CAP.NP sometimes indicate the index of the last enabled
3373 * port, at other times, that of the last possible port, so
3374 * determining the maximum port number requires looking at
3375 * both CAP.NP and port_map.
3376 */
3377 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
3378
3379 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09003380 if (!host)
3381 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09003382 host->private_data = hpriv;
3383
Arjan van de Venf3d7f232009-01-26 02:05:44 -08003384 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08003385 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08003386 else
3387 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08003388
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07003389 if (pi.flags & ATA_FLAG_EM)
3390 ahci_reset_em(host);
3391
Tejun Heo4447d352007-04-17 23:44:08 +09003392 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04003393 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09003394
Tejun Heocbcdd872007-08-18 13:14:55 +09003395 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
3396 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
3397 0x100 + ap->port_no * 0x80, "port");
3398
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04003399 /* set initial link pm policy */
3400 ap->pm_policy = NOT_AVAILABLE;
3401
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07003402 /* set enclosure management message type */
3403 if (ap->flags & ATA_FLAG_EM)
3404 ap->em_message_type = ahci_em_messages;
3405
3406
Jeff Garzikdab632e2007-05-28 08:33:01 -04003407 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09003408 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04003409 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09003410 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003411
Tejun Heoedc93052007-10-25 14:59:16 +09003412 /* apply workaround for ASUS P5W DH Deluxe mainboard */
3413 ahci_p5wdh_workaround(host);
3414
Tejun Heof80ae7e2009-09-16 04:18:03 +09003415 /* apply gtf filter quirk */
3416 ahci_gtf_filter_workaround(host);
3417
Linus Torvalds1da177e2005-04-16 15:20:36 -07003418 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003419 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003420 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003421 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003422
Tejun Heo4447d352007-04-17 23:44:08 +09003423 rc = ahci_reset_controller(host);
3424 if (rc)
3425 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09003426
Tejun Heo4447d352007-04-17 23:44:08 +09003427 ahci_init_controller(host);
3428 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003429
Tejun Heo4447d352007-04-17 23:44:08 +09003430 pci_set_master(pdev);
3431 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
3432 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04003433}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003434
3435static int __init ahci_init(void)
3436{
Pavel Roskinb7887192006-08-10 18:13:18 +09003437 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438}
3439
Linus Torvalds1da177e2005-04-16 15:20:36 -07003440static void __exit ahci_exit(void)
3441{
3442 pci_unregister_driver(&ahci_pci_driver);
3443}
3444
3445
3446MODULE_AUTHOR("Jeff Garzik");
3447MODULE_DESCRIPTION("AHCI SATA low-level driver");
3448MODULE_LICENSE("GPL");
3449MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04003450MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003451
3452module_init(ahci_init);
3453module_exit(ahci_exit);