blob: 530f0c1f17932e080f15ddca4c27a4822edc765b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090051#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
David Milburn87943ac2008-10-13 14:38:36 -050053/* Enclosure Management Control */
54#define EM_CTRL_MSG_TYPE 0x000f0000
55
56/* Enclosure Management LED Message Type */
57#define EM_MSG_LED_HBA_PORT 0x0000000f
58#define EM_MSG_LED_PMP_SLOT 0x0000ff00
59#define EM_MSG_LED_VALUE 0xffff0000
60#define EM_MSG_LED_VALUE_ACTIVITY 0x00070000
61#define EM_MSG_LED_VALUE_OFF 0xfff80000
62#define EM_MSG_LED_VALUE_ON 0x00010000
63
Tejun Heoa22e6442008-03-10 10:25:25 +090064static int ahci_skip_host_reset;
Arjan van de Venf3d7f232009-01-26 02:05:44 -080065static int ahci_ignore_sss;
66
Tejun Heoa22e6442008-03-10 10:25:25 +090067module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
68MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
69
Arjan van de Venf3d7f232009-01-26 02:05:44 -080070module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
71MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
72
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040073static int ahci_enable_alpm(struct ata_port *ap,
74 enum link_pm policy);
75static void ahci_disable_alpm(struct ata_port *ap);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -070076static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
77static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
78 size_t size);
79static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
80 ssize_t size);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82enum {
83 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090084 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 AHCI_MAX_SG = 168, /* hardware max is 64K */
86 AHCI_DMA_BOUNDARY = 0xffffffff,
Tejun Heo12fad3f2006-05-15 21:03:55 +090087 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090088 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090089 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040091 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090092 AHCI_CMD_TBL_HDR_SZ = 0x80,
93 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
94 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
95 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 AHCI_RX_FIS_SZ,
Shane Huangd6ef3152009-12-09 17:23:04 +080097 AHCI_PORT_PRIV_FBS_DMA_SZ = AHCI_CMD_SLOT_SZ +
98 AHCI_CMD_TBL_AR_SZ +
99 (AHCI_RX_FIS_SZ * 16),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 AHCI_IRQ_ON_SG = (1 << 31),
101 AHCI_CMD_ATAPI = (1 << 5),
102 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +0900103 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +0900104 AHCI_CMD_RESET = (1 << 8),
105 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +0900108 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +0900109 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
111 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +0900112 board_ahci_vt8251 = 1,
113 board_ahci_ign_iferr = 2,
114 board_ahci_sb600 = 3,
115 board_ahci_mv = 4,
Shane Huange427fe02008-12-30 10:53:41 +0800116 board_ahci_sb700 = 5, /* for SB700 and SB800 */
Tejun Heoe297d992008-06-10 00:13:04 +0900117 board_ahci_mcp65 = 6,
Tejun Heo9a3b1032008-06-18 20:56:58 -0400118 board_ahci_nopmp = 7,
Tejun Heoaa431dd2009-04-08 14:25:31 -0700119 board_ahci_yesncq = 8,
Shaohua Li1b677af2009-11-16 09:56:05 +0800120 board_ahci_nosntf = 9,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
122 /* global controller registers */
123 HOST_CAP = 0x00, /* host capabilities */
124 HOST_CTL = 0x04, /* global host control */
125 HOST_IRQ_STAT = 0x08, /* interrupt status */
126 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
127 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700128 HOST_EM_LOC = 0x1c, /* Enclosure Management location */
129 HOST_EM_CTL = 0x20, /* Enclosure Management Control */
Robert Hancock4c521c82009-09-20 17:02:31 -0600130 HOST_CAP2 = 0x24, /* host capabilities, extended */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
132 /* HOST_CTL bits */
133 HOST_RESET = (1 << 0), /* reset controller; self-clear */
134 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
135 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
136
137 /* HOST_CAP bits */
Robert Hancock4c521c82009-09-20 17:02:31 -0600138 HOST_CAP_SXS = (1 << 5), /* Supports External SATA */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700139 HOST_CAP_EMS = (1 << 6), /* Enclosure Management support */
Robert Hancock4c521c82009-09-20 17:02:31 -0600140 HOST_CAP_CCC = (1 << 7), /* Command Completion Coalescing */
141 HOST_CAP_PART = (1 << 13), /* Partial state capable */
142 HOST_CAP_SSC = (1 << 14), /* Slumber state capable */
143 HOST_CAP_PIO_MULTI = (1 << 15), /* PIO multiple DRQ support */
144 HOST_CAP_FBS = (1 << 16), /* FIS-based switching support */
Tejun Heo7d50b602007-09-23 13:19:54 +0900145 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Robert Hancock4c521c82009-09-20 17:02:31 -0600146 HOST_CAP_ONLY = (1 << 18), /* Supports AHCI mode only */
Tejun Heo22b49982006-01-23 21:38:44 +0900147 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Robert Hancock4c521c82009-09-20 17:02:31 -0600148 HOST_CAP_LED = (1 << 25), /* Supports activity LED */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400149 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900150 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Robert Hancock4c521c82009-09-20 17:02:31 -0600151 HOST_CAP_MPS = (1 << 28), /* Mechanical presence switch */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900152 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900153 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900154 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
Robert Hancock4c521c82009-09-20 17:02:31 -0600156 /* HOST_CAP2 bits */
157 HOST_CAP2_BOH = (1 << 0), /* BIOS/OS handoff supported */
158 HOST_CAP2_NVMHCI = (1 << 1), /* NVMHCI supported */
159 HOST_CAP2_APST = (1 << 2), /* Automatic partial to slumber */
160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 /* registers for each SATA port */
162 PORT_LST_ADDR = 0x00, /* command list DMA addr */
163 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
164 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
165 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
166 PORT_IRQ_STAT = 0x10, /* interrupt status */
167 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
168 PORT_CMD = 0x18, /* port command */
169 PORT_TFDATA = 0x20, /* taskfile data */
170 PORT_SIG = 0x24, /* device TF signature */
171 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
173 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
174 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
175 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900176 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Shane Huangd6ef3152009-12-09 17:23:04 +0800177 PORT_FBS = 0x40, /* FIS-based Switching */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
179 /* PORT_IRQ_{STAT,MASK} bits */
180 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
181 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
182 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
183 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
184 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
185 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
186 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
187 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
188
189 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
190 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
191 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
192 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
193 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
194 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
195 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
196 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
197 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
198
Tejun Heo78cd52d2006-05-15 20:58:29 +0900199 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
200 PORT_IRQ_IF_ERR |
201 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900202 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900203 PORT_IRQ_UNK_FIS |
204 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900205 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
206 PORT_IRQ_TF_ERR |
207 PORT_IRQ_HBUS_DATA_ERR,
208 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
209 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
210 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
212 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400213 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
214 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500215 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Shane Huangd6ef3152009-12-09 17:23:04 +0800216 PORT_CMD_FBSCP = (1 << 22), /* FBS Capable Port */
Tejun Heo7d50b602007-09-23 13:19:54 +0900217 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
219 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
220 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900221 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
223 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
224 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
225
Tejun Heo0be0aa92006-07-26 15:59:26 +0900226 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
228 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
229 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400230
Shane Huangd6ef3152009-12-09 17:23:04 +0800231 PORT_FBS_DWE_OFFSET = 16, /* FBS device with error offset */
232 PORT_FBS_ADO_OFFSET = 12, /* FBS active dev optimization offset */
233 PORT_FBS_DEV_OFFSET = 8, /* FBS device to issue offset */
234 PORT_FBS_DEV_MASK = (0xf << PORT_FBS_DEV_OFFSET), /* FBS.DEV */
235 PORT_FBS_SDE = (1 << 2), /* FBS single device error */
236 PORT_FBS_DEC = (1 << 1), /* FBS device error clear */
237 PORT_FBS_EN = (1 << 0), /* Enable FBS */
238
Tejun Heo417a1a62007-09-23 13:19:55 +0900239 /* hpriv->flags bits */
240 AHCI_HFLAG_NO_NCQ = (1 << 0),
241 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
242 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
243 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
244 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
245 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900246 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400247 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Jeff Garzika8785392008-02-28 15:43:48 -0500248 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
Tejun Heoe297d992008-06-10 00:13:04 +0900249 AHCI_HFLAG_YES_NCQ = (1 << 9), /* force NCQ cap on */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900250 AHCI_HFLAG_NO_SUSPEND = (1 << 10), /* don't suspend */
Tejun Heo55946392009-08-04 14:30:08 +0900251 AHCI_HFLAG_SRST_TOUT_IS_OFFLINE = (1 << 11), /* treat SRST timeout as
252 link offline */
Shaohua Li1b677af2009-11-16 09:56:05 +0800253 AHCI_HFLAG_NO_SNTF = (1 << 12), /* no sntf */
Tejun Heo417a1a62007-09-23 13:19:55 +0900254
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200255 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900256
257 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
258 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400259 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
260 ATA_FLAG_IPM,
Tejun Heoc4f77922007-12-06 15:09:43 +0900261
262 ICH_MAP = 0x90, /* ICH MAP register */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700263
Tejun Heod50ce072009-05-12 10:57:41 +0900264 /* em constants */
265 EM_MAX_SLOTS = 8,
266 EM_MAX_RETRY = 5,
267
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700268 /* em_ctl bits */
269 EM_CTL_RST = (1 << 9), /* Reset */
270 EM_CTL_TM = (1 << 8), /* Transmit Message */
271 EM_CTL_ALHD = (1 << 26), /* Activity LED */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272};
273
274struct ahci_cmd_hdr {
Al Viro4ca4e432007-12-30 09:32:22 +0000275 __le32 opts;
276 __le32 status;
277 __le32 tbl_addr;
278 __le32 tbl_addr_hi;
279 __le32 reserved[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280};
281
282struct ahci_sg {
Al Viro4ca4e432007-12-30 09:32:22 +0000283 __le32 addr;
284 __le32 addr_hi;
285 __le32 reserved;
286 __le32 flags_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287};
288
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700289struct ahci_em_priv {
290 enum sw_activity blink_policy;
291 struct timer_list timer;
292 unsigned long saved_activity;
293 unsigned long activity;
294 unsigned long led_state;
295};
296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297struct ahci_host_priv {
Anton Vorontsovd8993342010-03-03 20:17:34 +0300298 void __iomem * mmio; /* bus-independant mem map */
Tejun Heo417a1a62007-09-23 13:19:55 +0900299 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900300 u32 cap; /* cap to use */
Robert Hancock4c521c82009-09-20 17:02:31 -0600301 u32 cap2; /* cap2 to use */
Tejun Heod447df12007-03-18 22:15:33 +0900302 u32 port_map; /* port map to use */
303 u32 saved_cap; /* saved initial cap */
Robert Hancock4c521c82009-09-20 17:02:31 -0600304 u32 saved_cap2; /* saved initial cap2 */
Tejun Heod447df12007-03-18 22:15:33 +0900305 u32 saved_port_map; /* saved initial port_map */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700306 u32 em_loc; /* enclosure management location */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307};
308
309struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900310 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 struct ahci_cmd_hdr *cmd_slot;
312 dma_addr_t cmd_slot_dma;
313 void *cmd_tbl;
314 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 void *rx_fis;
316 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900317 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900318 unsigned int ncq_saw_d2h:1;
319 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900320 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700321 u32 intr_mask; /* interrupts to enable */
Shane Huangd6ef3152009-12-09 17:23:04 +0800322 bool fbs_supported; /* set iff FBS is supported */
323 bool fbs_enabled; /* set iff FBS is enabled */
324 int fbs_last_dev; /* save FBS.DEV of last FIS */
Tejun Heod50ce072009-05-12 10:57:41 +0900325 /* enclosure management info per PM slot */
326 struct ahci_em_priv em_priv[EM_MAX_SLOTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327};
328
Tejun Heo82ef04f2008-07-31 17:02:40 +0900329static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
330static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400331static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900332static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900333static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334static int ahci_port_start(struct ata_port *ap);
335static void ahci_port_stop(struct ata_port *ap);
Shane Huangd6ef3152009-12-09 17:23:04 +0800336static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337static void ahci_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900338static void ahci_freeze(struct ata_port *ap);
339static void ahci_thaw(struct ata_port *ap);
Shane Huangd6ef3152009-12-09 17:23:04 +0800340static void ahci_enable_fbs(struct ata_port *ap);
341static void ahci_disable_fbs(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900342static void ahci_pmp_attach(struct ata_port *ap);
343static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900344static int ahci_softreset(struct ata_link *link, unsigned int *class,
345 unsigned long deadline);
Shane Huangbd172432008-06-10 15:52:04 +0800346static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
347 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900348static int ahci_hardreset(struct ata_link *link, unsigned int *class,
349 unsigned long deadline);
350static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
351 unsigned long deadline);
352static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
353 unsigned long deadline);
354static void ahci_postreset(struct ata_link *link, unsigned int *class);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900355static void ahci_error_handler(struct ata_port *ap);
356static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400357static int ahci_port_resume(struct ata_port *ap);
Jeff Garzika8785392008-02-28 15:43:48 -0500358static void ahci_dev_config(struct ata_device *dev);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400359static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
360 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900361#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900362static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900363static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
364static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900365#endif
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700366static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
367static ssize_t ahci_activity_store(struct ata_device *dev,
368 enum sw_activity val);
369static void ahci_init_sw_activity(struct ata_link *link);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Matthew Garrett77cdec12009-07-17 19:13:47 +0100371static ssize_t ahci_show_host_caps(struct device *dev,
372 struct device_attribute *attr, char *buf);
Robert Hancock4c521c82009-09-20 17:02:31 -0600373static ssize_t ahci_show_host_cap2(struct device *dev,
374 struct device_attribute *attr, char *buf);
Matthew Garrett77cdec12009-07-17 19:13:47 +0100375static ssize_t ahci_show_host_version(struct device *dev,
376 struct device_attribute *attr, char *buf);
377static ssize_t ahci_show_port_cmd(struct device *dev,
378 struct device_attribute *attr, char *buf);
379
Robert Hancock9ffc5da2010-01-19 23:03:39 -0600380static DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
381static DEVICE_ATTR(ahci_host_cap2, S_IRUGO, ahci_show_host_cap2, NULL);
382static DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
383static DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);
Matthew Garrett77cdec12009-07-17 19:13:47 +0100384
Tony Jonesee959b02008-02-22 00:13:36 +0100385static struct device_attribute *ahci_shost_attrs[] = {
386 &dev_attr_link_power_management_policy,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700387 &dev_attr_em_message_type,
388 &dev_attr_em_message,
Matthew Garrett77cdec12009-07-17 19:13:47 +0100389 &dev_attr_ahci_host_caps,
Robert Hancock4c521c82009-09-20 17:02:31 -0600390 &dev_attr_ahci_host_cap2,
Matthew Garrett77cdec12009-07-17 19:13:47 +0100391 &dev_attr_ahci_host_version,
392 &dev_attr_ahci_port_cmd,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700393 NULL
394};
395
396static struct device_attribute *ahci_sdev_attrs[] = {
397 &dev_attr_sw_activity,
Elias Oltmanns45fabbb2008-09-21 11:54:08 +0200398 &dev_attr_unload_heads,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400399 NULL
400};
401
Jeff Garzik193515d2005-11-07 00:59:37 -0500402static struct scsi_host_template ahci_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900403 ATA_NCQ_SHT(DRV_NAME),
Tejun Heo12fad3f2006-05-15 21:03:55 +0900404 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 .dma_boundary = AHCI_DMA_BOUNDARY,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400407 .shost_attrs = ahci_shost_attrs,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700408 .sdev_attrs = ahci_sdev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409};
410
Tejun Heo029cfd62008-03-25 12:22:49 +0900411static struct ata_port_operations ahci_ops = {
412 .inherits = &sata_pmp_port_ops,
413
Shane Huangd6ef3152009-12-09 17:23:04 +0800414 .qc_defer = ahci_pmp_qc_defer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 .qc_prep = ahci_qc_prep,
416 .qc_issue = ahci_qc_issue,
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900417 .qc_fill_rtf = ahci_qc_fill_rtf,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Tejun Heo78cd52d2006-05-15 20:58:29 +0900419 .freeze = ahci_freeze,
420 .thaw = ahci_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900421 .softreset = ahci_softreset,
422 .hardreset = ahci_hardreset,
423 .postreset = ahci_postreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900424 .pmp_softreset = ahci_softreset,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900425 .error_handler = ahci_error_handler,
426 .post_internal_cmd = ahci_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900427 .dev_config = ahci_dev_config,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900428
Tejun Heo029cfd62008-03-25 12:22:49 +0900429 .scr_read = ahci_scr_read,
430 .scr_write = ahci_scr_write,
Tejun Heo7d50b602007-09-23 13:19:54 +0900431 .pmp_attach = ahci_pmp_attach,
432 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900433
Tejun Heo029cfd62008-03-25 12:22:49 +0900434 .enable_pm = ahci_enable_alpm,
435 .disable_pm = ahci_disable_alpm,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700436 .em_show = ahci_led_show,
437 .em_store = ahci_led_store,
438 .sw_activity_show = ahci_activity_show,
439 .sw_activity_store = ahci_activity_store,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900440#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900441 .port_suspend = ahci_port_suspend,
442 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900443#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 .port_start = ahci_port_start,
445 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446};
447
Tejun Heo029cfd62008-03-25 12:22:49 +0900448static struct ata_port_operations ahci_vt8251_ops = {
449 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900450 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900451};
452
Tejun Heo029cfd62008-03-25 12:22:49 +0900453static struct ata_port_operations ahci_p5wdh_ops = {
454 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900455 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900456};
457
Shane Huangbd172432008-06-10 15:52:04 +0800458static struct ata_port_operations ahci_sb600_ops = {
459 .inherits = &ahci_ops,
460 .softreset = ahci_sb600_softreset,
461 .pmp_softreset = ahci_sb600_softreset,
462};
463
Tejun Heo417a1a62007-09-23 13:19:55 +0900464#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
465
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100466static const struct ata_port_info ahci_port_info[] = {
Jeff Garzik4da646b2009-04-08 02:00:13 -0400467 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900469 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100470 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400471 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 .port_ops = &ahci_ops,
473 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400474 [board_ahci_vt8251] =
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200475 {
Tejun Heo6949b912007-09-23 13:19:55 +0900476 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900477 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100478 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400479 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900480 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200481 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400482 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900483 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900484 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
485 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100486 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400487 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900488 .port_ops = &ahci_ops,
489 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400490 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800491 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900492 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900493 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
494 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900495 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100496 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400497 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800498 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800499 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400500 [board_ahci_mv] =
Jeff Garzikcd70c262007-07-08 02:29:42 -0400501 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900502 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
Tejun Heo17248462008-08-29 16:03:59 +0200503 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400504 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900505 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100506 .pio_mask = ATA_PIO4,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400507 .udma_mask = ATA_UDMA6,
508 .port_ops = &ahci_ops,
509 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400510 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800511 {
Shane Huangbd172432008-06-10 15:52:04 +0800512 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800513 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100514 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800515 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800516 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800517 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400518 [board_ahci_mcp65] =
Tejun Heoe297d992008-06-10 00:13:04 +0900519 {
520 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
521 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100522 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900523 .udma_mask = ATA_UDMA6,
524 .port_ops = &ahci_ops,
525 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400526 [board_ahci_nopmp] =
Tejun Heo9a3b1032008-06-18 20:56:58 -0400527 {
528 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP),
529 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100530 .pio_mask = ATA_PIO4,
Tejun Heo9a3b1032008-06-18 20:56:58 -0400531 .udma_mask = ATA_UDMA6,
532 .port_ops = &ahci_ops,
533 },
Shaohua Li1b677af2009-11-16 09:56:05 +0800534 [board_ahci_yesncq] =
Tejun Heoaa431dd2009-04-08 14:25:31 -0700535 {
536 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
537 .flags = AHCI_FLAG_COMMON,
538 .pio_mask = ATA_PIO4,
539 .udma_mask = ATA_UDMA6,
540 .port_ops = &ahci_ops,
541 },
Shaohua Li1b677af2009-11-16 09:56:05 +0800542 [board_ahci_nosntf] =
543 {
544 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
545 .flags = AHCI_FLAG_COMMON,
546 .pio_mask = ATA_PIO4,
547 .udma_mask = ATA_UDMA6,
548 .port_ops = &ahci_ops,
549 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550};
551
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500552static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400553 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400554 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
555 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
556 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
557 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
558 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900559 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400560 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
561 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
562 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
563 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900564 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800565 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900566 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
567 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
568 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
569 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
570 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
571 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
572 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
573 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
574 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
575 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
576 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
577 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
578 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
579 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
580 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400581 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
582 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800583 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500584 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800585 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500586 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
587 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700588 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700589 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500590 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700591 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700592 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500593 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800594 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
595 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
596 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
597 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
598 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
599 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400600
Tejun Heoe34bb372007-02-26 20:24:03 +0900601 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
602 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
603 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400604
605 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800606 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800607 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
608 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
609 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
610 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
611 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
612 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400613
Shane Huange2dd90b2009-07-29 11:34:49 +0800614 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800615 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800616 /* AMD is using RAID class only for ahci controllers */
617 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
618 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
619
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400620 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400621 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900622 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400623
624 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900625 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
626 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
627 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
628 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
629 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
630 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
631 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
632 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heoaa431dd2009-04-08 14:25:31 -0700633 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_yesncq }, /* MCP67 */
634 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_yesncq }, /* MCP67 */
635 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_yesncq }, /* MCP67 */
636 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_yesncq }, /* MCP67 */
637 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_yesncq }, /* MCP67 */
638 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_yesncq }, /* MCP67 */
639 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_yesncq }, /* MCP67 */
640 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_yesncq }, /* MCP67 */
641 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_yesncq }, /* MCP67 */
642 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_yesncq }, /* MCP67 */
643 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_yesncq }, /* MCP67 */
644 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_yesncq }, /* MCP67 */
peer chen726206f2009-10-15 16:34:56 +0800645 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_yesncq }, /* Linux ID */
Tejun Heo603037c2010-03-11 11:37:16 +0900646 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_yesncq }, /* Linux ID */
647 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_yesncq }, /* Linux ID */
648 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_yesncq }, /* Linux ID */
649 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_yesncq }, /* Linux ID */
650 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_yesncq }, /* Linux ID */
651 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_yesncq }, /* Linux ID */
652 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_yesncq }, /* Linux ID */
653 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_yesncq }, /* Linux ID */
654 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_yesncq }, /* Linux ID */
655 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_yesncq }, /* Linux ID */
656 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_yesncq }, /* Linux ID */
657 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_yesncq }, /* Linux ID */
658 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_yesncq }, /* Linux ID */
659 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_yesncq }, /* Linux ID */
660 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_yesncq }, /* Linux ID */
Tejun Heoaa431dd2009-04-08 14:25:31 -0700661 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_yesncq }, /* MCP73 */
662 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_yesncq }, /* MCP73 */
663 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_yesncq }, /* MCP73 */
664 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_yesncq }, /* MCP73 */
665 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_yesncq }, /* MCP73 */
666 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_yesncq }, /* MCP73 */
667 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_yesncq }, /* MCP73 */
668 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_yesncq }, /* MCP73 */
669 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_yesncq }, /* MCP73 */
670 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_yesncq }, /* MCP73 */
671 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_yesncq }, /* MCP73 */
672 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_yesncq }, /* MCP73 */
Peer Chen0522b282007-06-07 18:05:12 +0800673 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
674 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
675 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
676 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
677 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
678 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
679 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
680 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
681 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
682 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
683 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
684 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800685 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
686 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
687 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
688 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800689 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
690 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
691 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
692 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
693 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
694 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
695 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
696 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen7adbe462009-02-27 16:58:41 +0800697 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci }, /* MCP89 */
698 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci }, /* MCP89 */
699 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci }, /* MCP89 */
700 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci }, /* MCP89 */
701 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci }, /* MCP89 */
702 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci }, /* MCP89 */
703 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci }, /* MCP89 */
704 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci }, /* MCP89 */
705 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci }, /* MCP89 */
706 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci }, /* MCP89 */
707 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci }, /* MCP89 */
708 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400709
Jeff Garzik95916ed2006-07-29 04:10:14 -0400710 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900711 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
712 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
713 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400714
Jeff Garzikcd70c262007-07-08 02:29:42 -0400715 /* Marvell */
716 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100717 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400718
Mark Nelsonc77a0362008-10-23 14:08:16 +1100719 /* Promise */
720 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
721
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500722 /* Generic, PCI class code for AHCI */
723 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500724 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 { } /* terminate list */
727};
728
729
730static struct pci_driver ahci_pci_driver = {
731 .name = DRV_NAME,
732 .id_table = ahci_pci_tbl,
733 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900734 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900735#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900736 .suspend = ahci_pci_device_suspend,
737 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900738#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739};
740
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700741static int ahci_em_messages = 1;
742module_param(ahci_em_messages, int, 0444);
743/* add other LED protocol types when they become supported */
744MODULE_PARM_DESC(ahci_em_messages,
745 "Set AHCI Enclosure Management Message type (0 = disabled, 1 = LED");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Alan Cox5b66c822008-09-03 14:48:34 +0100747#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
748static int marvell_enable;
749#else
750static int marvell_enable = 1;
751#endif
752module_param(marvell_enable, int, 0644);
753MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
754
755
Tejun Heo98fa4b62006-11-02 12:17:23 +0900756static inline int ahci_nr_ports(u32 cap)
757{
758 return (cap & 0x1f) + 1;
759}
760
Jeff Garzikdab632e2007-05-28 08:33:01 -0400761static inline void __iomem *__ahci_port_base(struct ata_host *host,
762 unsigned int port_no)
763{
Anton Vorontsovd8993342010-03-03 20:17:34 +0300764 struct ahci_host_priv *hpriv = host->private_data;
765 void __iomem *mmio = hpriv->mmio;
Jeff Garzikdab632e2007-05-28 08:33:01 -0400766
767 return mmio + 0x100 + (port_no * 0x80);
768}
769
Tejun Heo4447d352007-04-17 23:44:08 +0900770static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400772 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773}
774
Tejun Heob710a1f2008-01-05 23:11:57 +0900775static void ahci_enable_ahci(void __iomem *mmio)
776{
Tejun Heo15fe9822008-04-23 20:52:58 +0900777 int i;
Tejun Heob710a1f2008-01-05 23:11:57 +0900778 u32 tmp;
779
780 /* turn on AHCI_EN */
781 tmp = readl(mmio + HOST_CTL);
Tejun Heo15fe9822008-04-23 20:52:58 +0900782 if (tmp & HOST_AHCI_EN)
783 return;
784
785 /* Some controllers need AHCI_EN to be written multiple times.
786 * Try a few times before giving up.
787 */
788 for (i = 0; i < 5; i++) {
Tejun Heob710a1f2008-01-05 23:11:57 +0900789 tmp |= HOST_AHCI_EN;
790 writel(tmp, mmio + HOST_CTL);
791 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
Tejun Heo15fe9822008-04-23 20:52:58 +0900792 if (tmp & HOST_AHCI_EN)
793 return;
794 msleep(10);
Tejun Heob710a1f2008-01-05 23:11:57 +0900795 }
Tejun Heo15fe9822008-04-23 20:52:58 +0900796
797 WARN_ON(1);
Tejun Heob710a1f2008-01-05 23:11:57 +0900798}
799
Matthew Garrett77cdec12009-07-17 19:13:47 +0100800static ssize_t ahci_show_host_caps(struct device *dev,
801 struct device_attribute *attr, char *buf)
802{
803 struct Scsi_Host *shost = class_to_shost(dev);
804 struct ata_port *ap = ata_shost_to_port(shost);
805 struct ahci_host_priv *hpriv = ap->host->private_data;
806
807 return sprintf(buf, "%x\n", hpriv->cap);
808}
809
Robert Hancock4c521c82009-09-20 17:02:31 -0600810static ssize_t ahci_show_host_cap2(struct device *dev,
811 struct device_attribute *attr, char *buf)
812{
813 struct Scsi_Host *shost = class_to_shost(dev);
814 struct ata_port *ap = ata_shost_to_port(shost);
815 struct ahci_host_priv *hpriv = ap->host->private_data;
816
817 return sprintf(buf, "%x\n", hpriv->cap2);
818}
819
Matthew Garrett77cdec12009-07-17 19:13:47 +0100820static ssize_t ahci_show_host_version(struct device *dev,
821 struct device_attribute *attr, char *buf)
822{
823 struct Scsi_Host *shost = class_to_shost(dev);
824 struct ata_port *ap = ata_shost_to_port(shost);
Anton Vorontsovd8993342010-03-03 20:17:34 +0300825 struct ahci_host_priv *hpriv = ap->host->private_data;
826 void __iomem *mmio = hpriv->mmio;
Matthew Garrett77cdec12009-07-17 19:13:47 +0100827
828 return sprintf(buf, "%x\n", readl(mmio + HOST_VERSION));
829}
830
831static ssize_t ahci_show_port_cmd(struct device *dev,
832 struct device_attribute *attr, char *buf)
833{
834 struct Scsi_Host *shost = class_to_shost(dev);
835 struct ata_port *ap = ata_shost_to_port(shost);
836 void __iomem *port_mmio = ahci_port_base(ap);
837
838 return sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
839}
840
Tejun Heod447df12007-03-18 22:15:33 +0900841/**
842 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900843 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900844 * @hpriv: host private area to store config values
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300845 * @force_port_map: force port map to a specified value
846 * @mask_port_map: mask out particular bits from port map
Tejun Heod447df12007-03-18 22:15:33 +0900847 *
848 * Some registers containing configuration info might be setup by
849 * BIOS and might be cleared on reset. This function saves the
850 * initial values of those registers into @hpriv such that they
851 * can be restored after controller reset.
852 *
853 * If inconsistent, config values are fixed up by this function.
854 *
855 * LOCKING:
856 * None.
857 */
Tejun Heo4447d352007-04-17 23:44:08 +0900858static void ahci_save_initial_config(struct pci_dev *pdev,
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300859 struct ahci_host_priv *hpriv,
860 unsigned int force_port_map,
861 unsigned int mask_port_map)
Tejun Heod447df12007-03-18 22:15:33 +0900862{
Anton Vorontsovd8993342010-03-03 20:17:34 +0300863 void __iomem *mmio = hpriv->mmio;
Robert Hancock4c521c82009-09-20 17:02:31 -0600864 u32 cap, cap2, vers, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900865 int i;
Tejun Heod447df12007-03-18 22:15:33 +0900866
Tejun Heob710a1f2008-01-05 23:11:57 +0900867 /* make sure AHCI mode is enabled before accessing CAP */
868 ahci_enable_ahci(mmio);
869
Tejun Heod447df12007-03-18 22:15:33 +0900870 /* Values prefixed with saved_ are written back to host after
871 * reset. Values without are used for driver operation.
872 */
873 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
874 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
875
Robert Hancock4c521c82009-09-20 17:02:31 -0600876 /* CAP2 register is only defined for AHCI 1.2 and later */
877 vers = readl(mmio + HOST_VERSION);
878 if ((vers >> 16) > 1 ||
879 ((vers >> 16) == 1 && (vers & 0xFFFF) >= 0x200))
880 hpriv->saved_cap2 = cap2 = readl(mmio + HOST_CAP2);
881 else
882 hpriv->saved_cap2 = cap2 = 0;
883
Tejun Heo274c1fd2007-07-16 14:29:40 +0900884 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900885 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200886 dev_printk(KERN_INFO, &pdev->dev,
887 "controller can't do 64bit DMA, forcing 32bit\n");
888 cap &= ~HOST_CAP_64;
889 }
890
Tejun Heo417a1a62007-09-23 13:19:55 +0900891 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900892 dev_printk(KERN_INFO, &pdev->dev,
893 "controller can't do NCQ, turning off CAP_NCQ\n");
894 cap &= ~HOST_CAP_NCQ;
895 }
896
Tejun Heoe297d992008-06-10 00:13:04 +0900897 if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
898 dev_printk(KERN_INFO, &pdev->dev,
899 "controller can do NCQ, turning on CAP_NCQ\n");
900 cap |= HOST_CAP_NCQ;
901 }
902
Roel Kluin258cd842008-03-09 21:42:40 +0100903 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
Tejun Heo6949b912007-09-23 13:19:55 +0900904 dev_printk(KERN_INFO, &pdev->dev,
905 "controller can't do PMP, turning off CAP_PMP\n");
906 cap &= ~HOST_CAP_PMP;
907 }
908
Shaohua Li1b677af2009-11-16 09:56:05 +0800909 if ((cap & HOST_CAP_SNTF) && (hpriv->flags & AHCI_HFLAG_NO_SNTF)) {
910 dev_printk(KERN_INFO, &pdev->dev,
911 "controller can't do SNTF, turning off CAP_SNTF\n");
912 cap &= ~HOST_CAP_SNTF;
913 }
914
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300915 if (force_port_map && port_map != force_port_map) {
Tejun Heod799e082008-06-17 12:46:30 +0900916 dev_printk(KERN_INFO, &pdev->dev,
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300917 "forcing port_map 0x%x -> 0x%x\n",
918 port_map, force_port_map);
919 port_map = force_port_map;
Tejun Heod799e082008-06-17 12:46:30 +0900920 }
921
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300922 if (mask_port_map) {
Jeff Garzikcd70c262007-07-08 02:29:42 -0400923 dev_printk(KERN_ERR, &pdev->dev,
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300924 "masking port_map 0x%x -> 0x%x\n",
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100925 port_map,
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300926 port_map & mask_port_map);
927 port_map &= mask_port_map;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400928 }
929
Tejun Heo17199b12007-03-18 22:26:53 +0900930 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900931 if (port_map) {
Tejun Heo837f5f82008-02-06 15:13:51 +0900932 int map_ports = 0;
Tejun Heo17199b12007-03-18 22:26:53 +0900933
Tejun Heo837f5f82008-02-06 15:13:51 +0900934 for (i = 0; i < AHCI_MAX_PORTS; i++)
935 if (port_map & (1 << i))
936 map_ports++;
Tejun Heo17199b12007-03-18 22:26:53 +0900937
Tejun Heo837f5f82008-02-06 15:13:51 +0900938 /* If PI has more ports than n_ports, whine, clear
939 * port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900940 */
Tejun Heo837f5f82008-02-06 15:13:51 +0900941 if (map_ports > ahci_nr_ports(cap)) {
Tejun Heo4447d352007-04-17 23:44:08 +0900942 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo837f5f82008-02-06 15:13:51 +0900943 "implemented port map (0x%x) contains more "
944 "ports than nr_ports (%u), using nr_ports\n",
945 port_map, ahci_nr_ports(cap));
Tejun Heo7a234af2007-09-03 12:44:57 +0900946 port_map = 0;
947 }
948 }
949
950 /* fabricate port_map from cap.nr_ports */
951 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900952 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900953 dev_printk(KERN_WARNING, &pdev->dev,
954 "forcing PORTS_IMPL to 0x%x\n", port_map);
955
956 /* write the fixed up value to the PI register */
957 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900958 }
959
Tejun Heod447df12007-03-18 22:15:33 +0900960 /* record values to use during operation */
961 hpriv->cap = cap;
Robert Hancock4c521c82009-09-20 17:02:31 -0600962 hpriv->cap2 = cap2;
Tejun Heod447df12007-03-18 22:15:33 +0900963 hpriv->port_map = port_map;
964}
965
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300966static void ahci_pci_save_initial_config(struct pci_dev *pdev,
967 struct ahci_host_priv *hpriv)
968{
969 unsigned int force_port_map = 0;
970 unsigned int mask_port_map = 0;
971
972 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
973 dev_info(&pdev->dev, "JMB361 has only one port\n");
974 force_port_map = 1;
975 }
976
977 /*
978 * Temporary Marvell 6145 hack: PATA port presence
979 * is asserted through the standard AHCI port
980 * presence register, as bit 4 (counting from 0)
981 */
982 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
983 if (pdev->device == 0x6121)
984 mask_port_map = 0x3;
985 else
986 mask_port_map = 0xf;
987 dev_info(&pdev->dev,
988 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
989 }
990
991 ahci_save_initial_config(pdev, hpriv, force_port_map, mask_port_map);
992}
993
Tejun Heod447df12007-03-18 22:15:33 +0900994/**
995 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900996 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900997 *
998 * Restore initial config stored by ahci_save_initial_config().
999 *
1000 * LOCKING:
1001 * None.
1002 */
Tejun Heo4447d352007-04-17 23:44:08 +09001003static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +09001004{
Tejun Heo4447d352007-04-17 23:44:08 +09001005 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +03001006 void __iomem *mmio = hpriv->mmio;
Tejun Heo4447d352007-04-17 23:44:08 +09001007
Tejun Heod447df12007-03-18 22:15:33 +09001008 writel(hpriv->saved_cap, mmio + HOST_CAP);
Robert Hancock4c521c82009-09-20 17:02:31 -06001009 if (hpriv->saved_cap2)
1010 writel(hpriv->saved_cap2, mmio + HOST_CAP2);
Tejun Heod447df12007-03-18 22:15:33 +09001011 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
1012 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
1013}
1014
Tejun Heo203ef6c2007-07-16 14:29:40 +09001015static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016{
Tejun Heo203ef6c2007-07-16 14:29:40 +09001017 static const int offset[] = {
1018 [SCR_STATUS] = PORT_SCR_STAT,
1019 [SCR_CONTROL] = PORT_SCR_CTL,
1020 [SCR_ERROR] = PORT_SCR_ERR,
1021 [SCR_ACTIVE] = PORT_SCR_ACT,
1022 [SCR_NOTIFICATION] = PORT_SCR_NTF,
1023 };
1024 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
Tejun Heo203ef6c2007-07-16 14:29:40 +09001026 if (sc_reg < ARRAY_SIZE(offset) &&
1027 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
1028 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +09001029 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030}
1031
Tejun Heo82ef04f2008-07-31 17:02:40 +09001032static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033{
Tejun Heo82ef04f2008-07-31 17:02:40 +09001034 void __iomem *port_mmio = ahci_port_base(link->ap);
1035 int offset = ahci_scr_offset(link->ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
Tejun Heo203ef6c2007-07-16 14:29:40 +09001037 if (offset) {
1038 *val = readl(port_mmio + offset);
1039 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 }
Tejun Heo203ef6c2007-07-16 14:29:40 +09001041 return -EINVAL;
1042}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043
Tejun Heo82ef04f2008-07-31 17:02:40 +09001044static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
Tejun Heo203ef6c2007-07-16 14:29:40 +09001045{
Tejun Heo82ef04f2008-07-31 17:02:40 +09001046 void __iomem *port_mmio = ahci_port_base(link->ap);
1047 int offset = ahci_scr_offset(link->ap, sc_reg);
Tejun Heo203ef6c2007-07-16 14:29:40 +09001048
1049 if (offset) {
1050 writel(val, port_mmio + offset);
1051 return 0;
1052 }
1053 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054}
1055
Tejun Heo4447d352007-04-17 23:44:08 +09001056static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +09001057{
Tejun Heo4447d352007-04-17 23:44:08 +09001058 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +09001059 u32 tmp;
1060
Tejun Heod8fcd112006-07-26 15:59:25 +09001061 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +09001062 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +09001063 tmp |= PORT_CMD_START;
1064 writel(tmp, port_mmio + PORT_CMD);
1065 readl(port_mmio + PORT_CMD); /* flush */
1066}
1067
Tejun Heo4447d352007-04-17 23:44:08 +09001068static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +09001069{
Tejun Heo4447d352007-04-17 23:44:08 +09001070 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09001071 u32 tmp;
1072
1073 tmp = readl(port_mmio + PORT_CMD);
1074
Tejun Heod8fcd112006-07-26 15:59:25 +09001075 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +09001076 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
1077 return 0;
1078
Tejun Heod8fcd112006-07-26 15:59:25 +09001079 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +09001080 tmp &= ~PORT_CMD_START;
1081 writel(tmp, port_mmio + PORT_CMD);
1082
Tejun Heod8fcd112006-07-26 15:59:25 +09001083 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +09001084 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001085 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +09001086 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +09001087 return -EIO;
1088
1089 return 0;
1090}
1091
Tejun Heo4447d352007-04-17 23:44:08 +09001092static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001093{
Tejun Heo4447d352007-04-17 23:44:08 +09001094 void __iomem *port_mmio = ahci_port_base(ap);
1095 struct ahci_host_priv *hpriv = ap->host->private_data;
1096 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +09001097 u32 tmp;
1098
1099 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +09001100 if (hpriv->cap & HOST_CAP_64)
1101 writel((pp->cmd_slot_dma >> 16) >> 16,
1102 port_mmio + PORT_LST_ADDR_HI);
1103 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001104
Tejun Heo4447d352007-04-17 23:44:08 +09001105 if (hpriv->cap & HOST_CAP_64)
1106 writel((pp->rx_fis_dma >> 16) >> 16,
1107 port_mmio + PORT_FIS_ADDR_HI);
1108 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001109
1110 /* enable FIS reception */
1111 tmp = readl(port_mmio + PORT_CMD);
1112 tmp |= PORT_CMD_FIS_RX;
1113 writel(tmp, port_mmio + PORT_CMD);
1114
1115 /* flush */
1116 readl(port_mmio + PORT_CMD);
1117}
1118
Tejun Heo4447d352007-04-17 23:44:08 +09001119static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001120{
Tejun Heo4447d352007-04-17 23:44:08 +09001121 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001122 u32 tmp;
1123
1124 /* disable FIS reception */
1125 tmp = readl(port_mmio + PORT_CMD);
1126 tmp &= ~PORT_CMD_FIS_RX;
1127 writel(tmp, port_mmio + PORT_CMD);
1128
1129 /* wait for completion, spec says 500ms, give it 1000 */
1130 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
1131 PORT_CMD_FIS_ON, 10, 1000);
1132 if (tmp & PORT_CMD_FIS_ON)
1133 return -EBUSY;
1134
1135 return 0;
1136}
1137
Tejun Heo4447d352007-04-17 23:44:08 +09001138static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001139{
Tejun Heo4447d352007-04-17 23:44:08 +09001140 struct ahci_host_priv *hpriv = ap->host->private_data;
1141 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001142 u32 cmd;
1143
1144 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
1145
1146 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +09001147 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +09001148 cmd |= PORT_CMD_SPIN_UP;
1149 writel(cmd, port_mmio + PORT_CMD);
1150 }
1151
1152 /* wake up link */
1153 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
1154}
1155
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001156static void ahci_disable_alpm(struct ata_port *ap)
1157{
1158 struct ahci_host_priv *hpriv = ap->host->private_data;
1159 void __iomem *port_mmio = ahci_port_base(ap);
1160 u32 cmd;
1161 struct ahci_port_priv *pp = ap->private_data;
1162
1163 /* IPM bits should be disabled by libata-core */
1164 /* get the existing command bits */
1165 cmd = readl(port_mmio + PORT_CMD);
1166
1167 /* disable ALPM and ASP */
1168 cmd &= ~PORT_CMD_ASP;
1169 cmd &= ~PORT_CMD_ALPE;
1170
1171 /* force the interface back to active */
1172 cmd |= PORT_CMD_ICC_ACTIVE;
1173
1174 /* write out new cmd value */
1175 writel(cmd, port_mmio + PORT_CMD);
1176 cmd = readl(port_mmio + PORT_CMD);
1177
1178 /* wait 10ms to be sure we've come out of any low power state */
1179 msleep(10);
1180
1181 /* clear out any PhyRdy stuff from interrupt status */
1182 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
1183
1184 /* go ahead and clean out PhyRdy Change from Serror too */
Tejun Heo82ef04f2008-07-31 17:02:40 +09001185 ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001186
1187 /*
1188 * Clear flag to indicate that we should ignore all PhyRdy
1189 * state changes
1190 */
1191 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
1192
1193 /*
1194 * Enable interrupts on Phy Ready.
1195 */
1196 pp->intr_mask |= PORT_IRQ_PHYRDY;
1197 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1198
1199 /*
1200 * don't change the link pm policy - we can be called
1201 * just to turn of link pm temporarily
1202 */
1203}
1204
1205static int ahci_enable_alpm(struct ata_port *ap,
1206 enum link_pm policy)
1207{
1208 struct ahci_host_priv *hpriv = ap->host->private_data;
1209 void __iomem *port_mmio = ahci_port_base(ap);
1210 u32 cmd;
1211 struct ahci_port_priv *pp = ap->private_data;
1212 u32 asp;
1213
1214 /* Make sure the host is capable of link power management */
1215 if (!(hpriv->cap & HOST_CAP_ALPM))
1216 return -EINVAL;
1217
1218 switch (policy) {
1219 case MAX_PERFORMANCE:
1220 case NOT_AVAILABLE:
1221 /*
1222 * if we came here with NOT_AVAILABLE,
1223 * it just means this is the first time we
1224 * have tried to enable - default to max performance,
1225 * and let the user go to lower power modes on request.
1226 */
1227 ahci_disable_alpm(ap);
1228 return 0;
1229 case MIN_POWER:
1230 /* configure HBA to enter SLUMBER */
1231 asp = PORT_CMD_ASP;
1232 break;
1233 case MEDIUM_POWER:
1234 /* configure HBA to enter PARTIAL */
1235 asp = 0;
1236 break;
1237 default:
1238 return -EINVAL;
1239 }
1240
1241 /*
1242 * Disable interrupts on Phy Ready. This keeps us from
1243 * getting woken up due to spurious phy ready interrupts
1244 * TBD - Hot plug should be done via polling now, is
1245 * that even supported?
1246 */
1247 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
1248 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1249
1250 /*
1251 * Set a flag to indicate that we should ignore all PhyRdy
1252 * state changes since these can happen now whenever we
1253 * change link state
1254 */
1255 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
1256
1257 /* get the existing command bits */
1258 cmd = readl(port_mmio + PORT_CMD);
1259
1260 /*
1261 * Set ASP based on Policy
1262 */
1263 cmd |= asp;
1264
1265 /*
1266 * Setting this bit will instruct the HBA to aggressively
1267 * enter a lower power link state when it's appropriate and
1268 * based on the value set above for ASP
1269 */
1270 cmd |= PORT_CMD_ALPE;
1271
1272 /* write out new cmd value */
1273 writel(cmd, port_mmio + PORT_CMD);
1274 cmd = readl(port_mmio + PORT_CMD);
1275
1276 /* IPM bits should be set by libata-core */
1277 return 0;
1278}
1279
Tejun Heo438ac6d2007-03-02 17:31:26 +09001280#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +09001281static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001282{
Tejun Heo4447d352007-04-17 23:44:08 +09001283 struct ahci_host_priv *hpriv = ap->host->private_data;
1284 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001285 u32 cmd, scontrol;
1286
Tejun Heo4447d352007-04-17 23:44:08 +09001287 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +09001288 return;
1289
1290 /* put device into listen mode, first set PxSCTL.DET to 0 */
1291 scontrol = readl(port_mmio + PORT_SCR_CTL);
1292 scontrol &= ~0xf;
1293 writel(scontrol, port_mmio + PORT_SCR_CTL);
1294
1295 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +09001296 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +09001297 cmd &= ~PORT_CMD_SPIN_UP;
1298 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001299}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001300#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +09001301
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001302static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001303{
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001304 struct ahci_port_priv *pp = ap->private_data;
1305 struct ata_link *link;
1306 struct ahci_em_priv *emp;
David Milburn4c1e9aa2009-04-03 15:36:41 -05001307 ssize_t rc;
1308 int i;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001309
Tejun Heo0be0aa92006-07-26 15:59:26 +09001310 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001311 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001312
1313 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001314 ahci_start_engine(ap);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001315
1316 /* turn on LEDs */
1317 if (ap->flags & ATA_FLAG_EM) {
Tejun Heo1eca4362008-11-03 20:03:17 +09001318 ata_for_each_link(link, ap, EDGE) {
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001319 emp = &pp->em_priv[link->pmp];
David Milburn4c1e9aa2009-04-03 15:36:41 -05001320
1321 /* EM Transmit bit maybe busy during init */
Tejun Heod50ce072009-05-12 10:57:41 +09001322 for (i = 0; i < EM_MAX_RETRY; i++) {
David Milburn4c1e9aa2009-04-03 15:36:41 -05001323 rc = ahci_transmit_led_message(ap,
1324 emp->led_state,
1325 4);
1326 if (rc == -EBUSY)
Tejun Heod50ce072009-05-12 10:57:41 +09001327 msleep(1);
David Milburn4c1e9aa2009-04-03 15:36:41 -05001328 else
1329 break;
1330 }
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001331 }
1332 }
1333
1334 if (ap->flags & ATA_FLAG_SW_ACTIVITY)
Tejun Heo1eca4362008-11-03 20:03:17 +09001335 ata_for_each_link(link, ap, EDGE)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001336 ahci_init_sw_activity(link);
1337
Tejun Heo0be0aa92006-07-26 15:59:26 +09001338}
1339
Tejun Heo4447d352007-04-17 23:44:08 +09001340static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001341{
1342 int rc;
1343
1344 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001345 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001346 if (rc) {
1347 *emsg = "failed to stop engine";
1348 return rc;
1349 }
1350
1351 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001352 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001353 if (rc) {
1354 *emsg = "failed stop FIS RX";
1355 return rc;
1356 }
1357
Tejun Heo0be0aa92006-07-26 15:59:26 +09001358 return 0;
1359}
1360
Tejun Heo4447d352007-04-17 23:44:08 +09001361static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001362{
Tejun Heo4447d352007-04-17 23:44:08 +09001363 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heo49f29092007-11-19 16:03:44 +09001364 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +03001365 void __iomem *mmio = hpriv->mmio;
Tejun Heod447df12007-03-18 22:15:33 +09001366 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001367
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001368 /* we must be in AHCI mode, before using anything
1369 * AHCI-specific, such as HOST_RESET.
1370 */
Tejun Heob710a1f2008-01-05 23:11:57 +09001371 ahci_enable_ahci(mmio);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001372
1373 /* global controller reset */
Tejun Heoa22e6442008-03-10 10:25:25 +09001374 if (!ahci_skip_host_reset) {
1375 tmp = readl(mmio + HOST_CTL);
1376 if ((tmp & HOST_RESET) == 0) {
1377 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1378 readl(mmio + HOST_CTL); /* flush */
1379 }
Tejun Heod91542c2006-07-26 15:59:26 +09001380
Zhang Rui24920c82008-07-04 13:32:17 +08001381 /*
1382 * to perform host reset, OS should set HOST_RESET
1383 * and poll until this bit is read to be "0".
1384 * reset must complete within 1 second, or
Tejun Heoa22e6442008-03-10 10:25:25 +09001385 * the hardware should be considered fried.
1386 */
Zhang Rui24920c82008-07-04 13:32:17 +08001387 tmp = ata_wait_register(mmio + HOST_CTL, HOST_RESET,
1388 HOST_RESET, 10, 1000);
Tejun Heod91542c2006-07-26 15:59:26 +09001389
Tejun Heoa22e6442008-03-10 10:25:25 +09001390 if (tmp & HOST_RESET) {
1391 dev_printk(KERN_ERR, host->dev,
1392 "controller reset failed (0x%x)\n", tmp);
1393 return -EIO;
1394 }
Tejun Heod91542c2006-07-26 15:59:26 +09001395
Tejun Heoa22e6442008-03-10 10:25:25 +09001396 /* turn on AHCI mode */
1397 ahci_enable_ahci(mmio);
Tejun Heo98fa4b62006-11-02 12:17:23 +09001398
Tejun Heoa22e6442008-03-10 10:25:25 +09001399 /* Some registers might be cleared on reset. Restore
1400 * initial values.
1401 */
1402 ahci_restore_initial_config(host);
1403 } else
1404 dev_printk(KERN_INFO, host->dev,
1405 "skipping global host reset\n");
Tejun Heod91542c2006-07-26 15:59:26 +09001406
1407 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1408 u16 tmp16;
1409
1410 /* configure PCS */
1411 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +09001412 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1413 tmp16 |= hpriv->port_map;
1414 pci_write_config_word(pdev, 0x92, tmp16);
1415 }
Tejun Heod91542c2006-07-26 15:59:26 +09001416 }
1417
1418 return 0;
1419}
1420
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001421static void ahci_sw_activity(struct ata_link *link)
1422{
1423 struct ata_port *ap = link->ap;
1424 struct ahci_port_priv *pp = ap->private_data;
1425 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1426
1427 if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
1428 return;
1429
1430 emp->activity++;
1431 if (!timer_pending(&emp->timer))
1432 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
1433}
1434
1435static void ahci_sw_activity_blink(unsigned long arg)
1436{
1437 struct ata_link *link = (struct ata_link *)arg;
1438 struct ata_port *ap = link->ap;
1439 struct ahci_port_priv *pp = ap->private_data;
1440 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1441 unsigned long led_message = emp->led_state;
1442 u32 activity_led_state;
David Milburneb409632008-10-16 09:26:19 -05001443 unsigned long flags;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001444
David Milburn87943ac2008-10-13 14:38:36 -05001445 led_message &= EM_MSG_LED_VALUE;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001446 led_message |= ap->port_no | (link->pmp << 8);
1447
1448 /* check to see if we've had activity. If so,
1449 * toggle state of LED and reset timer. If not,
1450 * turn LED to desired idle state.
1451 */
David Milburneb409632008-10-16 09:26:19 -05001452 spin_lock_irqsave(ap->lock, flags);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001453 if (emp->saved_activity != emp->activity) {
1454 emp->saved_activity = emp->activity;
1455 /* get the current LED state */
David Milburn87943ac2008-10-13 14:38:36 -05001456 activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001457
1458 if (activity_led_state)
1459 activity_led_state = 0;
1460 else
1461 activity_led_state = 1;
1462
1463 /* clear old state */
David Milburn87943ac2008-10-13 14:38:36 -05001464 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001465
1466 /* toggle state */
1467 led_message |= (activity_led_state << 16);
1468 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
1469 } else {
1470 /* switch to idle */
David Milburn87943ac2008-10-13 14:38:36 -05001471 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001472 if (emp->blink_policy == BLINK_OFF)
1473 led_message |= (1 << 16);
1474 }
David Milburneb409632008-10-16 09:26:19 -05001475 spin_unlock_irqrestore(ap->lock, flags);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001476 ahci_transmit_led_message(ap, led_message, 4);
1477}
1478
1479static void ahci_init_sw_activity(struct ata_link *link)
1480{
1481 struct ata_port *ap = link->ap;
1482 struct ahci_port_priv *pp = ap->private_data;
1483 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1484
1485 /* init activity stats, setup timer */
1486 emp->saved_activity = emp->activity = 0;
1487 setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
1488
1489 /* check our blink policy and set flag for link if it's enabled */
1490 if (emp->blink_policy)
1491 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1492}
1493
1494static int ahci_reset_em(struct ata_host *host)
1495{
Anton Vorontsovd8993342010-03-03 20:17:34 +03001496 struct ahci_host_priv *hpriv = host->private_data;
1497 void __iomem *mmio = hpriv->mmio;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001498 u32 em_ctl;
1499
1500 em_ctl = readl(mmio + HOST_EM_CTL);
1501 if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
1502 return -EINVAL;
1503
1504 writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
1505 return 0;
1506}
1507
1508static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
1509 ssize_t size)
1510{
1511 struct ahci_host_priv *hpriv = ap->host->private_data;
1512 struct ahci_port_priv *pp = ap->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +03001513 void __iomem *mmio = hpriv->mmio;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001514 u32 em_ctl;
1515 u32 message[] = {0, 0};
Linus Torvalds93082f02008-07-25 10:56:36 -07001516 unsigned long flags;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001517 int pmp;
1518 struct ahci_em_priv *emp;
1519
1520 /* get the slot number from the message */
David Milburn87943ac2008-10-13 14:38:36 -05001521 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
Tejun Heod50ce072009-05-12 10:57:41 +09001522 if (pmp < EM_MAX_SLOTS)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001523 emp = &pp->em_priv[pmp];
1524 else
1525 return -EINVAL;
1526
1527 spin_lock_irqsave(ap->lock, flags);
1528
1529 /*
1530 * if we are still busy transmitting a previous message,
1531 * do not allow
1532 */
1533 em_ctl = readl(mmio + HOST_EM_CTL);
1534 if (em_ctl & EM_CTL_TM) {
1535 spin_unlock_irqrestore(ap->lock, flags);
David Milburn4c1e9aa2009-04-03 15:36:41 -05001536 return -EBUSY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001537 }
1538
1539 /*
1540 * create message header - this is all zero except for
1541 * the message size, which is 4 bytes.
1542 */
1543 message[0] |= (4 << 8);
1544
1545 /* ignore 0:4 of byte zero, fill in port info yourself */
David Milburn87943ac2008-10-13 14:38:36 -05001546 message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001547
1548 /* write message to EM_LOC */
1549 writel(message[0], mmio + hpriv->em_loc);
1550 writel(message[1], mmio + hpriv->em_loc+4);
1551
1552 /* save off new led state for port/slot */
David Milburn208f2a82009-03-20 14:14:23 -05001553 emp->led_state = state;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001554
1555 /*
1556 * tell hardware to transmit the message
1557 */
1558 writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
1559
1560 spin_unlock_irqrestore(ap->lock, flags);
1561 return size;
1562}
1563
1564static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
1565{
1566 struct ahci_port_priv *pp = ap->private_data;
1567 struct ata_link *link;
1568 struct ahci_em_priv *emp;
1569 int rc = 0;
1570
Tejun Heo1eca4362008-11-03 20:03:17 +09001571 ata_for_each_link(link, ap, EDGE) {
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001572 emp = &pp->em_priv[link->pmp];
1573 rc += sprintf(buf, "%lx\n", emp->led_state);
1574 }
1575 return rc;
1576}
1577
1578static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
1579 size_t size)
1580{
1581 int state;
1582 int pmp;
1583 struct ahci_port_priv *pp = ap->private_data;
1584 struct ahci_em_priv *emp;
1585
1586 state = simple_strtoul(buf, NULL, 0);
1587
1588 /* get the slot number from the message */
David Milburn87943ac2008-10-13 14:38:36 -05001589 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
Tejun Heod50ce072009-05-12 10:57:41 +09001590 if (pmp < EM_MAX_SLOTS)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001591 emp = &pp->em_priv[pmp];
1592 else
1593 return -EINVAL;
1594
1595 /* mask off the activity bits if we are in sw_activity
1596 * mode, user should turn off sw_activity before setting
1597 * activity led through em_message
1598 */
1599 if (emp->blink_policy)
David Milburn87943ac2008-10-13 14:38:36 -05001600 state &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001601
1602 return ahci_transmit_led_message(ap, state, size);
1603}
1604
1605static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
1606{
1607 struct ata_link *link = dev->link;
1608 struct ata_port *ap = link->ap;
1609 struct ahci_port_priv *pp = ap->private_data;
1610 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1611 u32 port_led_state = emp->led_state;
1612
1613 /* save the desired Activity LED behavior */
1614 if (val == OFF) {
1615 /* clear LFLAG */
1616 link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
1617
1618 /* set the LED to OFF */
David Milburn87943ac2008-10-13 14:38:36 -05001619 port_led_state &= EM_MSG_LED_VALUE_OFF;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001620 port_led_state |= (ap->port_no | (link->pmp << 8));
1621 ahci_transmit_led_message(ap, port_led_state, 4);
1622 } else {
1623 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1624 if (val == BLINK_OFF) {
1625 /* set LED to ON for idle */
David Milburn87943ac2008-10-13 14:38:36 -05001626 port_led_state &= EM_MSG_LED_VALUE_OFF;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001627 port_led_state |= (ap->port_no | (link->pmp << 8));
David Milburn87943ac2008-10-13 14:38:36 -05001628 port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001629 ahci_transmit_led_message(ap, port_led_state, 4);
1630 }
1631 }
1632 emp->blink_policy = val;
1633 return 0;
1634}
1635
1636static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
1637{
1638 struct ata_link *link = dev->link;
1639 struct ata_port *ap = link->ap;
1640 struct ahci_port_priv *pp = ap->private_data;
1641 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1642
1643 /* display the saved value of activity behavior for this
1644 * disk.
1645 */
1646 return sprintf(buf, "%d\n", emp->blink_policy);
1647}
1648
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001649static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1650 int port_no, void __iomem *mmio,
1651 void __iomem *port_mmio)
1652{
1653 const char *emsg = NULL;
1654 int rc;
1655 u32 tmp;
1656
1657 /* make sure port is not active */
1658 rc = ahci_deinit_port(ap, &emsg);
1659 if (rc)
1660 dev_printk(KERN_WARNING, &pdev->dev,
1661 "%s (%d)\n", emsg, rc);
1662
1663 /* clear SError */
1664 tmp = readl(port_mmio + PORT_SCR_ERR);
1665 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1666 writel(tmp, port_mmio + PORT_SCR_ERR);
1667
1668 /* clear port IRQ */
1669 tmp = readl(port_mmio + PORT_IRQ_STAT);
1670 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1671 if (tmp)
1672 writel(tmp, port_mmio + PORT_IRQ_STAT);
1673
1674 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1675}
1676
Tejun Heo4447d352007-04-17 23:44:08 +09001677static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001678{
Tejun Heo417a1a62007-09-23 13:19:55 +09001679 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001680 struct pci_dev *pdev = to_pci_dev(host->dev);
Anton Vorontsovd8993342010-03-03 20:17:34 +03001681 void __iomem *mmio = hpriv->mmio;
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001682 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001683 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001684 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001685 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +09001686
Tejun Heo417a1a62007-09-23 13:19:55 +09001687 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001688 if (pdev->device == 0x6121)
1689 mv = 2;
1690 else
1691 mv = 4;
1692 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -04001693
1694 writel(0, port_mmio + PORT_IRQ_MASK);
1695
1696 /* clear port IRQ */
1697 tmp = readl(port_mmio + PORT_IRQ_STAT);
1698 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1699 if (tmp)
1700 writel(tmp, port_mmio + PORT_IRQ_STAT);
1701 }
1702
Tejun Heo4447d352007-04-17 23:44:08 +09001703 for (i = 0; i < host->n_ports; i++) {
1704 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001705
Jeff Garzikcd70c262007-07-08 02:29:42 -04001706 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001707 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001708 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001709
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001710 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001711 }
1712
1713 tmp = readl(mmio + HOST_CTL);
1714 VPRINTK("HOST_CTL 0x%x\n", tmp);
1715 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1716 tmp = readl(mmio + HOST_CTL);
1717 VPRINTK("HOST_CTL 0x%x\n", tmp);
1718}
1719
Jeff Garzika8785392008-02-28 15:43:48 -05001720static void ahci_dev_config(struct ata_device *dev)
1721{
1722 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1723
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001724 if (hpriv->flags & AHCI_HFLAG_SECT255) {
Jeff Garzika8785392008-02-28 15:43:48 -05001725 dev->max_sectors = 255;
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001726 ata_dev_printk(dev, KERN_INFO,
1727 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1728 }
Jeff Garzika8785392008-02-28 15:43:48 -05001729}
1730
Tejun Heo422b7592005-12-19 22:37:17 +09001731static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732{
Tejun Heo4447d352007-04-17 23:44:08 +09001733 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001735 u32 tmp;
1736
1737 tmp = readl(port_mmio + PORT_SIG);
1738 tf.lbah = (tmp >> 24) & 0xff;
1739 tf.lbam = (tmp >> 16) & 0xff;
1740 tf.lbal = (tmp >> 8) & 0xff;
1741 tf.nsect = (tmp) & 0xff;
1742
1743 return ata_dev_classify(&tf);
1744}
1745
Tejun Heo12fad3f2006-05-15 21:03:55 +09001746static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1747 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001748{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001749 dma_addr_t cmd_tbl_dma;
1750
1751 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1752
1753 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1754 pp->cmd_slot[tag].status = 0;
1755 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1756 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001757}
1758
Shane Huang78d5ae32009-08-07 15:05:52 +08001759static int ahci_kick_engine(struct ata_port *ap)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001760{
Tejun Heo350756f2008-04-07 22:47:21 +09001761 void __iomem *port_mmio = ahci_port_base(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -04001762 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo520d06f2008-04-07 22:47:21 +09001763 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001764 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001765 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001766
Tejun Heod2e75df2007-07-16 14:29:39 +09001767 /* stop engine */
1768 rc = ahci_stop_engine(ap);
1769 if (rc)
1770 goto out_restart;
1771
Shane Huang78d5ae32009-08-07 15:05:52 +08001772 /* need to do CLO?
1773 * always do CLO if PMP is attached (AHCI-1.3 9.2)
1774 */
1775 busy = status & (ATA_BUSY | ATA_DRQ);
1776 if (!busy && !sata_pmp_attached(ap)) {
Tejun Heod2e75df2007-07-16 14:29:39 +09001777 rc = 0;
1778 goto out_restart;
1779 }
1780
1781 if (!(hpriv->cap & HOST_CAP_CLO)) {
1782 rc = -EOPNOTSUPP;
1783 goto out_restart;
1784 }
1785
1786 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001787 tmp = readl(port_mmio + PORT_CMD);
1788 tmp |= PORT_CMD_CLO;
1789 writel(tmp, port_mmio + PORT_CMD);
1790
Tejun Heod2e75df2007-07-16 14:29:39 +09001791 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001792 tmp = ata_wait_register(port_mmio + PORT_CMD,
1793 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1794 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001795 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001796
Tejun Heod2e75df2007-07-16 14:29:39 +09001797 /* restart engine */
1798 out_restart:
1799 ahci_start_engine(ap);
1800 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001801}
1802
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001803static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1804 struct ata_taskfile *tf, int is_cmd, u16 flags,
1805 unsigned long timeout_msec)
1806{
1807 const u32 cmd_fis_len = 5; /* five dwords */
1808 struct ahci_port_priv *pp = ap->private_data;
1809 void __iomem *port_mmio = ahci_port_base(ap);
1810 u8 *fis = pp->cmd_tbl;
1811 u32 tmp;
1812
1813 /* prep the command */
1814 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1815 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1816
1817 /* issue & wait */
1818 writel(1, port_mmio + PORT_CMD_ISSUE);
1819
1820 if (timeout_msec) {
1821 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1822 1, timeout_msec);
1823 if (tmp & 0x1) {
Shane Huang78d5ae32009-08-07 15:05:52 +08001824 ahci_kick_engine(ap);
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001825 return -EBUSY;
1826 }
1827 } else
1828 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1829
1830 return 0;
1831}
1832
Shane Huangbd172432008-06-10 15:52:04 +08001833static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1834 int pmp, unsigned long deadline,
1835 int (*check_ready)(struct ata_link *link))
Tejun Heo4658f792006-03-22 21:07:03 +09001836{
Tejun Heocc0680a2007-08-06 18:36:23 +09001837 struct ata_port *ap = link->ap;
Tejun Heo55946392009-08-04 14:30:08 +09001838 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo4658f792006-03-22 21:07:03 +09001839 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001840 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001841 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001842 int rc;
1843
1844 DPRINTK("ENTER\n");
1845
1846 /* prepare for SRST (AHCI-1.1 10.4.1) */
Shane Huang78d5ae32009-08-07 15:05:52 +08001847 rc = ahci_kick_engine(ap);
Tejun Heo994056d2007-12-06 15:02:48 +09001848 if (rc && rc != -EOPNOTSUPP)
Tejun Heocc0680a2007-08-06 18:36:23 +09001849 ata_link_printk(link, KERN_WARNING,
Tejun Heo994056d2007-12-06 15:02:48 +09001850 "failed to reset engine (errno=%d)\n", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001851
Tejun Heocc0680a2007-08-06 18:36:23 +09001852 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001853
1854 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001855 msecs = 0;
1856 now = jiffies;
1857 if (time_after(now, deadline))
1858 msecs = jiffies_to_msecs(deadline - now);
1859
Tejun Heo4658f792006-03-22 21:07:03 +09001860 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001861 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001862 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001863 rc = -EIO;
1864 reason = "1st FIS failed";
1865 goto fail;
1866 }
1867
1868 /* spec says at least 5us, but be generous and sleep for 1ms */
1869 msleep(1);
1870
1871 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001872 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001873 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001874
Tejun Heo705e76b2008-04-07 22:47:19 +09001875 /* wait for link to become ready */
Shane Huangbd172432008-06-10 15:52:04 +08001876 rc = ata_wait_after_reset(link, deadline, check_ready);
Tejun Heo55946392009-08-04 14:30:08 +09001877 if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
1878 /*
1879 * Workaround for cases where link online status can't
1880 * be trusted. Treat device readiness timeout as link
1881 * offline.
1882 */
1883 ata_link_printk(link, KERN_INFO,
1884 "device not ready, treating as offline\n");
1885 *class = ATA_DEV_NONE;
1886 } else if (rc) {
1887 /* link occupied, -ENODEV too is an error */
Tejun Heo9b893912007-02-02 16:50:52 +09001888 reason = "device not ready";
1889 goto fail;
Tejun Heo55946392009-08-04 14:30:08 +09001890 } else
1891 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001892
1893 DPRINTK("EXIT, class=%u\n", *class);
1894 return 0;
1895
Tejun Heo4658f792006-03-22 21:07:03 +09001896 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001897 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001898 return rc;
1899}
1900
Shane Huangbd172432008-06-10 15:52:04 +08001901static int ahci_check_ready(struct ata_link *link)
1902{
1903 void __iomem *port_mmio = ahci_port_base(link->ap);
1904 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1905
1906 return ata_check_ready(status);
1907}
1908
1909static int ahci_softreset(struct ata_link *link, unsigned int *class,
1910 unsigned long deadline)
1911{
1912 int pmp = sata_srst_pmp(link);
1913
1914 DPRINTK("ENTER\n");
1915
1916 return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
1917}
1918
1919static int ahci_sb600_check_ready(struct ata_link *link)
1920{
1921 void __iomem *port_mmio = ahci_port_base(link->ap);
1922 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1923 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
1924
1925 /*
1926 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
1927 * which can save timeout delay.
1928 */
1929 if (irq_status & PORT_IRQ_BAD_PMP)
1930 return -EIO;
1931
1932 return ata_check_ready(status);
1933}
1934
1935static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
1936 unsigned long deadline)
1937{
1938 struct ata_port *ap = link->ap;
1939 void __iomem *port_mmio = ahci_port_base(ap);
1940 int pmp = sata_srst_pmp(link);
1941 int rc;
1942 u32 irq_sts;
1943
1944 DPRINTK("ENTER\n");
1945
1946 rc = ahci_do_softreset(link, class, pmp, deadline,
1947 ahci_sb600_check_ready);
1948
1949 /*
1950 * Soft reset fails on some ATI chips with IPMS set when PMP
1951 * is enabled but SATA HDD/ODD is connected to SATA port,
1952 * do soft reset again to port 0.
1953 */
1954 if (rc == -EIO) {
1955 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
1956 if (irq_sts & PORT_IRQ_BAD_PMP) {
1957 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +08001958 "applying SB600 PMP SRST workaround "
1959 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +08001960 rc = ahci_do_softreset(link, class, 0, deadline,
1961 ahci_check_ready);
1962 }
1963 }
1964
1965 return rc;
1966}
1967
Tejun Heocc0680a2007-08-06 18:36:23 +09001968static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001969 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001970{
Tejun Heo9dadd452008-04-07 22:47:19 +09001971 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heocc0680a2007-08-06 18:36:23 +09001972 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001973 struct ahci_port_priv *pp = ap->private_data;
1974 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1975 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001976 bool online;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001977 int rc;
1978
1979 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980
Tejun Heo4447d352007-04-17 23:44:08 +09001981 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001982
1983 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001984 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001985 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001986 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001987
Tejun Heo9dadd452008-04-07 22:47:19 +09001988 rc = sata_link_hardreset(link, timing, deadline, &online,
1989 ahci_check_ready);
Tejun Heo42969712006-05-31 18:28:18 +09001990
Tejun Heo4447d352007-04-17 23:44:08 +09001991 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992
Tejun Heo9dadd452008-04-07 22:47:19 +09001993 if (online)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001994 *class = ahci_dev_classify(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995
Tejun Heo4bd00f62006-02-11 16:26:02 +09001996 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1997 return rc;
1998}
1999
Tejun Heocc0680a2007-08-06 18:36:23 +09002000static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09002001 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09002002{
Tejun Heocc0680a2007-08-06 18:36:23 +09002003 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +09002004 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +09002005 int rc;
2006
2007 DPRINTK("ENTER\n");
2008
Tejun Heo4447d352007-04-17 23:44:08 +09002009 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09002010
Tejun Heocc0680a2007-08-06 18:36:23 +09002011 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09002012 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +09002013
Tejun Heo4447d352007-04-17 23:44:08 +09002014 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09002015
2016 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
2017
2018 /* vt8251 doesn't clear BSY on signature FIS reception,
2019 * request follow-up softreset.
2020 */
Tejun Heo9dadd452008-04-07 22:47:19 +09002021 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +09002022}
2023
Tejun Heoedc93052007-10-25 14:59:16 +09002024static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
2025 unsigned long deadline)
2026{
2027 struct ata_port *ap = link->ap;
2028 struct ahci_port_priv *pp = ap->private_data;
2029 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
2030 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09002031 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +09002032 int rc;
2033
2034 ahci_stop_engine(ap);
2035
2036 /* clear D2H reception area to properly wait for D2H FIS */
2037 ata_tf_init(link->device, &tf);
2038 tf.command = 0x80;
2039 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
2040
2041 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09002042 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +09002043
2044 ahci_start_engine(ap);
2045
Tejun Heoedc93052007-10-25 14:59:16 +09002046 /* The pseudo configuration device on SIMG4726 attached to
2047 * ASUS P5W-DH Deluxe doesn't send signature FIS after
2048 * hardreset if no device is attached to the first downstream
2049 * port && the pseudo device locks up on SRST w/ PMP==0. To
2050 * work around this, wait for !BSY only briefly. If BSY isn't
2051 * cleared, perform CLO and proceed to IDENTIFY (achieved by
2052 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
2053 *
2054 * Wait for two seconds. Devices attached to downstream port
2055 * which can't process the following IDENTIFY after this will
2056 * have to be reset again. For most cases, this should
2057 * suffice while making probing snappish enough.
2058 */
Tejun Heo9dadd452008-04-07 22:47:19 +09002059 if (online) {
2060 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
2061 ahci_check_ready);
2062 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +08002063 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +09002064 }
Tejun Heo9dadd452008-04-07 22:47:19 +09002065 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +09002066}
2067
Tejun Heocc0680a2007-08-06 18:36:23 +09002068static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09002069{
Tejun Heocc0680a2007-08-06 18:36:23 +09002070 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09002071 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09002072 u32 new_tmp, tmp;
2073
Tejun Heo203c75b2008-04-07 22:47:18 +09002074 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05002075
2076 /* Make sure port's ATAPI bit is set appropriately */
2077 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09002078 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05002079 new_tmp |= PORT_CMD_ATAPI;
2080 else
2081 new_tmp &= ~PORT_CMD_ATAPI;
2082 if (new_tmp != tmp) {
2083 writel(new_tmp, port_mmio + PORT_CMD);
2084 readl(port_mmio + PORT_CMD); /* flush */
2085 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086}
2087
Tejun Heo12fad3f2006-05-15 21:03:55 +09002088static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04002090 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09002091 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
2092 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093
2094 VPRINTK("ENTER\n");
2095
2096 /*
2097 * Next, the S/G list.
2098 */
Tejun Heoff2aeb12007-12-05 16:43:11 +09002099 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -04002100 dma_addr_t addr = sg_dma_address(sg);
2101 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102
Tejun Heoff2aeb12007-12-05 16:43:11 +09002103 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
2104 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
2105 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05002107
Tejun Heoff2aeb12007-12-05 16:43:11 +09002108 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109}
2110
Shane Huangd6ef3152009-12-09 17:23:04 +08002111static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc)
2112{
2113 struct ata_port *ap = qc->ap;
2114 struct ahci_port_priv *pp = ap->private_data;
2115
2116 if (!sata_pmp_attached(ap) || pp->fbs_enabled)
2117 return ata_std_qc_defer(qc);
2118 else
2119 return sata_pmp_qc_defer_cmd_switch(qc);
2120}
2121
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122static void ahci_qc_prep(struct ata_queued_cmd *qc)
2123{
Jeff Garzika0ea7322005-06-04 01:13:15 -04002124 struct ata_port *ap = qc->ap;
2125 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo405e66b2007-11-27 19:28:53 +09002126 int is_atapi = ata_is_atapi(qc->tf.protocol);
Tejun Heo12fad3f2006-05-15 21:03:55 +09002127 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 u32 opts;
2129 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05002130 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131
2132 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 * Fill in command table information. First, the header,
2134 * a SATA Register - Host to Device command FIS.
2135 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09002136 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
2137
Tejun Heo7d50b602007-09-23 13:19:54 +09002138 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09002139 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09002140 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
2141 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04002142 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143
Tejun Heocc9278e2006-02-10 17:25:47 +09002144 n_elem = 0;
2145 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09002146 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147
Tejun Heocc9278e2006-02-10 17:25:47 +09002148 /*
2149 * Fill in command slot information.
2150 */
Tejun Heo7d50b602007-09-23 13:19:54 +09002151 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09002152 if (qc->tf.flags & ATA_TFLAG_WRITE)
2153 opts |= AHCI_CMD_WRITE;
2154 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09002155 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05002156
Tejun Heo12fad3f2006-05-15 21:03:55 +09002157 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158}
2159
Shane Huangd6ef3152009-12-09 17:23:04 +08002160static void ahci_fbs_dec_intr(struct ata_port *ap)
2161{
2162 struct ahci_port_priv *pp = ap->private_data;
2163 void __iomem *port_mmio = ahci_port_base(ap);
2164 u32 fbs = readl(port_mmio + PORT_FBS);
2165 int retries = 3;
2166
2167 DPRINTK("ENTER\n");
2168 BUG_ON(!pp->fbs_enabled);
2169
2170 /* time to wait for DEC is not specified by AHCI spec,
2171 * add a retry loop for safety.
2172 */
2173 writel(fbs | PORT_FBS_DEC, port_mmio + PORT_FBS);
2174 fbs = readl(port_mmio + PORT_FBS);
2175 while ((fbs & PORT_FBS_DEC) && retries--) {
2176 udelay(1);
2177 fbs = readl(port_mmio + PORT_FBS);
2178 }
2179
2180 if (fbs & PORT_FBS_DEC)
2181 dev_printk(KERN_ERR, ap->host->dev,
2182 "failed to clear device error\n");
2183}
2184
Tejun Heo78cd52d2006-05-15 20:58:29 +09002185static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186{
Tejun Heo417a1a62007-09-23 13:19:55 +09002187 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002188 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002189 struct ata_eh_info *host_ehi = &ap->link.eh_info;
2190 struct ata_link *link = NULL;
2191 struct ata_queued_cmd *active_qc;
2192 struct ata_eh_info *active_ehi;
Shane Huangd6ef3152009-12-09 17:23:04 +08002193 bool fbs_need_dec = false;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002194 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195
Shane Huangd6ef3152009-12-09 17:23:04 +08002196 /* determine active link with error */
2197 if (pp->fbs_enabled) {
2198 void __iomem *port_mmio = ahci_port_base(ap);
2199 u32 fbs = readl(port_mmio + PORT_FBS);
2200 int pmp = fbs >> PORT_FBS_DWE_OFFSET;
2201
2202 if ((fbs & PORT_FBS_SDE) && (pmp < ap->nr_pmp_links) &&
2203 ata_link_online(&ap->pmp_link[pmp])) {
2204 link = &ap->pmp_link[pmp];
2205 fbs_need_dec = true;
2206 }
2207
2208 } else
2209 ata_for_each_link(link, ap, EDGE)
2210 if (ata_link_active(link))
2211 break;
2212
Tejun Heo7d50b602007-09-23 13:19:54 +09002213 if (!link)
2214 link = &ap->link;
2215
2216 active_qc = ata_qc_from_tag(ap, link->active_tag);
2217 active_ehi = &link->eh_info;
2218
2219 /* record irq stat */
2220 ata_ehi_clear_desc(host_ehi);
2221 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05002222
Tejun Heo78cd52d2006-05-15 20:58:29 +09002223 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heo82ef04f2008-07-31 17:02:40 +09002224 ahci_scr_read(&ap->link, SCR_ERROR, &serror);
2225 ahci_scr_write(&ap->link, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09002226 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227
Tejun Heo41669552006-11-29 11:33:14 +09002228 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09002229 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09002230 irq_stat &= ~PORT_IRQ_IF_ERR;
2231
Conke Hu55a61602007-03-27 18:33:05 +08002232 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09002233 /* If qc is active, charge it; otherwise, the active
2234 * link. There's no active qc on NCQ errors. It will
2235 * be determined by EH by reading log page 10h.
2236 */
2237 if (active_qc)
2238 active_qc->err_mask |= AC_ERR_DEV;
2239 else
2240 active_ehi->err_mask |= AC_ERR_DEV;
2241
Tejun Heo417a1a62007-09-23 13:19:55 +09002242 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09002243 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002244 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245
Tejun Heo78cd52d2006-05-15 20:58:29 +09002246 if (irq_stat & PORT_IRQ_UNK_FIS) {
2247 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248
Tejun Heo7d50b602007-09-23 13:19:54 +09002249 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002250 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002251 ata_ehi_push_desc(active_ehi,
2252 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09002253 unk[0], unk[1], unk[2], unk[3]);
2254 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04002255
Tejun Heo071f44b2008-04-07 22:47:22 +09002256 if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
Tejun Heo7d50b602007-09-23 13:19:54 +09002257 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002258 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002259 ata_ehi_push_desc(active_ehi, "incorrect PMP");
2260 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09002261
Tejun Heo7d50b602007-09-23 13:19:54 +09002262 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
2263 host_ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002264 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002265 ata_ehi_push_desc(host_ehi, "host bus error");
2266 }
2267
2268 if (irq_stat & PORT_IRQ_IF_ERR) {
Shane Huangd6ef3152009-12-09 17:23:04 +08002269 if (fbs_need_dec)
2270 active_ehi->err_mask |= AC_ERR_DEV;
2271 else {
2272 host_ehi->err_mask |= AC_ERR_ATA_BUS;
2273 host_ehi->action |= ATA_EH_RESET;
2274 }
2275
Tejun Heo7d50b602007-09-23 13:19:54 +09002276 ata_ehi_push_desc(host_ehi, "interface fatal error");
2277 }
2278
2279 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
2280 ata_ehi_hotplugged(host_ehi);
2281 ata_ehi_push_desc(host_ehi, "%s",
2282 irq_stat & PORT_IRQ_CONNECT ?
2283 "connection status changed" : "PHY RDY changed");
2284 }
2285
2286 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287
Tejun Heo78cd52d2006-05-15 20:58:29 +09002288 if (irq_stat & PORT_IRQ_FREEZE)
2289 ata_port_freeze(ap);
Shane Huangd6ef3152009-12-09 17:23:04 +08002290 else if (fbs_need_dec) {
2291 ata_link_abort(link);
2292 ahci_fbs_dec_intr(ap);
2293 } else
Tejun Heo78cd52d2006-05-15 20:58:29 +09002294 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295}
2296
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002297static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298{
Tejun Heo350756f2008-04-07 22:47:21 +09002299 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002300 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09002301 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09002302 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09002303 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Shane Huang5db5b022010-03-16 18:08:55 +08002304 u32 status, qc_active = 0;
Tejun Heo459ad682007-12-07 12:46:23 +09002305 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306
2307 status = readl(port_mmio + PORT_IRQ_STAT);
2308 writel(status, port_mmio + PORT_IRQ_STAT);
2309
Tejun Heob06ce3e2007-10-09 15:06:48 +09002310 /* ignore BAD_PMP while resetting */
2311 if (unlikely(resetting))
2312 status &= ~PORT_IRQ_BAD_PMP;
2313
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002314 /* If we are getting PhyRdy, this is
2315 * just a power state change, we should
2316 * clear out this, plus the PhyRdy/Comm
2317 * Wake bits from Serror
2318 */
2319 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
2320 (status & PORT_IRQ_PHYRDY)) {
2321 status &= ~PORT_IRQ_PHYRDY;
Tejun Heo82ef04f2008-07-31 17:02:40 +09002322 ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002323 }
2324
Tejun Heo78cd52d2006-05-15 20:58:29 +09002325 if (unlikely(status & PORT_IRQ_ERROR)) {
2326 ahci_error_intr(ap, status);
2327 return;
2328 }
2329
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002330 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09002331 /* If SNotification is available, leave notification
2332 * handling to sata_async_notification(). If not,
2333 * emulate it by snooping SDB FIS RX area.
2334 *
2335 * Snooping FIS RX area is probably cheaper than
2336 * poking SNotification but some constrollers which
2337 * implement SNotification, ICH9 for example, don't
2338 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002339 */
Tejun Heo5f226c62007-10-09 15:02:23 +09002340 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09002341 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09002342 else {
2343 /* If the 'N' bit in word 0 of the FIS is set,
2344 * we just received asynchronous notification.
2345 * Tell libata about it.
Shane Huangd6ef3152009-12-09 17:23:04 +08002346 *
2347 * Lack of SNotification should not appear in
2348 * ahci 1.2, so the workaround is unnecessary
2349 * when FBS is enabled.
Tejun Heo5f226c62007-10-09 15:02:23 +09002350 */
Shane Huangd6ef3152009-12-09 17:23:04 +08002351 if (pp->fbs_enabled)
2352 WARN_ON_ONCE(1);
2353 else {
2354 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
2355 u32 f0 = le32_to_cpu(f[0]);
2356 if (f0 & (1 << 15))
2357 sata_async_notification(ap);
2358 }
Tejun Heo5f226c62007-10-09 15:02:23 +09002359 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002360 }
2361
Shane Huang5db5b022010-03-16 18:08:55 +08002362 /* pp->active_link is not reliable once FBS is enabled, both
2363 * PORT_SCR_ACT and PORT_CMD_ISSUE should be checked because
2364 * NCQ and non-NCQ commands may be in flight at the same time.
2365 */
2366 if (pp->fbs_enabled) {
2367 if (ap->qc_active) {
2368 qc_active = readl(port_mmio + PORT_SCR_ACT);
2369 qc_active |= readl(port_mmio + PORT_CMD_ISSUE);
2370 }
2371 } else {
2372 /* pp->active_link is valid iff any command is in flight */
2373 if (ap->qc_active && pp->active_link->sactive)
2374 qc_active = readl(port_mmio + PORT_SCR_ACT);
2375 else
2376 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
2377 }
Tejun Heo12fad3f2006-05-15 21:03:55 +09002378
Tejun Heo79f97da2008-04-07 22:47:20 +09002379 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heob06ce3e2007-10-09 15:06:48 +09002380
Tejun Heo459ad682007-12-07 12:46:23 +09002381 /* while resetting, invalid completions are expected */
2382 if (unlikely(rc < 0 && !resetting)) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09002383 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002384 ehi->action |= ATA_EH_RESET;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002385 ata_port_freeze(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002386 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387}
2388
David Howells7d12e782006-10-05 14:55:46 +01002389static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390{
Jeff Garzikcca39742006-08-24 03:19:22 -04002391 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392 struct ahci_host_priv *hpriv;
2393 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04002394 void __iomem *mmio;
Tejun Heod28f87a2008-07-05 13:10:50 +09002395 u32 irq_stat, irq_masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396
2397 VPRINTK("ENTER\n");
2398
Jeff Garzikcca39742006-08-24 03:19:22 -04002399 hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +03002400 mmio = hpriv->mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401
2402 /* sigh. 0xffffffff is a valid return from h/w */
2403 irq_stat = readl(mmio + HOST_IRQ_STAT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 if (!irq_stat)
2405 return IRQ_NONE;
2406
Tejun Heod28f87a2008-07-05 13:10:50 +09002407 irq_masked = irq_stat & hpriv->port_map;
2408
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002409 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002411 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002413
Tejun Heod28f87a2008-07-05 13:10:50 +09002414 if (!(irq_masked & (1 << i)))
Jeff Garzik67846b32005-10-05 02:58:32 -04002415 continue;
2416
Jeff Garzikcca39742006-08-24 03:19:22 -04002417 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04002418 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002419 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04002420 VPRINTK("port %u\n", i);
2421 } else {
2422 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09002423 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04002424 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05002425 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426 }
Jeff Garzik67846b32005-10-05 02:58:32 -04002427
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428 handled = 1;
2429 }
2430
Tejun Heod28f87a2008-07-05 13:10:50 +09002431 /* HOST_IRQ_STAT behaves as level triggered latch meaning that
2432 * it should be cleared after all the port events are cleared;
2433 * otherwise, it will raise a spurious interrupt after each
2434 * valid one. Please read section 10.6.2 of ahci 1.1 for more
2435 * information.
2436 *
2437 * Also, use the unmasked value to clear interrupt as spurious
2438 * pending event on a dummy port might cause screaming IRQ.
2439 */
Tejun Heoea0c62f2008-06-28 01:49:02 +09002440 writel(irq_stat, mmio + HOST_IRQ_STAT);
2441
Jeff Garzikcca39742006-08-24 03:19:22 -04002442 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443
2444 VPRINTK("EXIT\n");
2445
2446 return IRQ_RETVAL(handled);
2447}
2448
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09002449static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450{
2451 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09002452 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09002453 struct ahci_port_priv *pp = ap->private_data;
2454
2455 /* Keep track of the currently active link. It will be used
2456 * in completion path to determine whether NCQ phase is in
2457 * progress.
2458 */
2459 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460
Tejun Heo12fad3f2006-05-15 21:03:55 +09002461 if (qc->tf.protocol == ATA_PROT_NCQ)
2462 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
Shane Huangd6ef3152009-12-09 17:23:04 +08002463
2464 if (pp->fbs_enabled && pp->fbs_last_dev != qc->dev->link->pmp) {
2465 u32 fbs = readl(port_mmio + PORT_FBS);
2466 fbs &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
2467 fbs |= qc->dev->link->pmp << PORT_FBS_DEV_OFFSET;
2468 writel(fbs, port_mmio + PORT_FBS);
2469 pp->fbs_last_dev = qc->dev->link->pmp;
2470 }
2471
Tejun Heo12fad3f2006-05-15 21:03:55 +09002472 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002474 ahci_sw_activity(qc->dev->link);
2475
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 return 0;
2477}
2478
Tejun Heo4c9bf4e2008-04-07 22:47:20 +09002479static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
2480{
2481 struct ahci_port_priv *pp = qc->ap->private_data;
2482 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
2483
Shane Huangd6ef3152009-12-09 17:23:04 +08002484 if (pp->fbs_enabled)
2485 d2h_fis += qc->dev->link->pmp * AHCI_RX_FIS_SZ;
2486
Tejun Heo4c9bf4e2008-04-07 22:47:20 +09002487 ata_tf_from_fis(d2h_fis, &qc->result_tf);
2488 return true;
2489}
2490
Tejun Heo78cd52d2006-05-15 20:58:29 +09002491static void ahci_freeze(struct ata_port *ap)
2492{
Tejun Heo4447d352007-04-17 23:44:08 +09002493 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002494
2495 /* turn IRQ off */
2496 writel(0, port_mmio + PORT_IRQ_MASK);
2497}
2498
2499static void ahci_thaw(struct ata_port *ap)
2500{
Anton Vorontsovd8993342010-03-03 20:17:34 +03002501 struct ahci_host_priv *hpriv = ap->host->private_data;
2502 void __iomem *mmio = hpriv->mmio;
Tejun Heo4447d352007-04-17 23:44:08 +09002503 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002504 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002505 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002506
2507 /* clear IRQ */
2508 tmp = readl(port_mmio + PORT_IRQ_STAT);
2509 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09002510 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002511
Tejun Heo1c954a42007-10-09 15:01:37 +09002512 /* turn IRQ back on */
2513 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002514}
2515
2516static void ahci_error_handler(struct ata_port *ap)
2517{
Tejun Heob51e9e52006-06-29 01:29:30 +09002518 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09002519 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09002520 ahci_stop_engine(ap);
2521 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002522 }
2523
Tejun Heoa1efdab2008-03-25 12:22:50 +09002524 sata_pmp_error_handler(ap);
Tejun Heoedc93052007-10-25 14:59:16 +09002525}
2526
Tejun Heo78cd52d2006-05-15 20:58:29 +09002527static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
2528{
2529 struct ata_port *ap = qc->ap;
2530
Tejun Heod2e75df2007-07-16 14:29:39 +09002531 /* make DMA engine forget about the failed command */
2532 if (qc->flags & ATA_QCFLAG_FAILED)
Shane Huang78d5ae32009-08-07 15:05:52 +08002533 ahci_kick_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002534}
2535
Shane Huangd6ef3152009-12-09 17:23:04 +08002536static void ahci_enable_fbs(struct ata_port *ap)
2537{
2538 struct ahci_port_priv *pp = ap->private_data;
2539 void __iomem *port_mmio = ahci_port_base(ap);
2540 u32 fbs;
2541 int rc;
2542
2543 if (!pp->fbs_supported)
2544 return;
2545
2546 fbs = readl(port_mmio + PORT_FBS);
2547 if (fbs & PORT_FBS_EN) {
2548 pp->fbs_enabled = true;
2549 pp->fbs_last_dev = -1; /* initialization */
2550 return;
2551 }
2552
2553 rc = ahci_stop_engine(ap);
2554 if (rc)
2555 return;
2556
2557 writel(fbs | PORT_FBS_EN, port_mmio + PORT_FBS);
2558 fbs = readl(port_mmio + PORT_FBS);
2559 if (fbs & PORT_FBS_EN) {
2560 dev_printk(KERN_INFO, ap->host->dev, "FBS is enabled.\n");
2561 pp->fbs_enabled = true;
2562 pp->fbs_last_dev = -1; /* initialization */
2563 } else
2564 dev_printk(KERN_ERR, ap->host->dev, "Failed to enable FBS\n");
2565
2566 ahci_start_engine(ap);
2567}
2568
2569static void ahci_disable_fbs(struct ata_port *ap)
2570{
2571 struct ahci_port_priv *pp = ap->private_data;
2572 void __iomem *port_mmio = ahci_port_base(ap);
2573 u32 fbs;
2574 int rc;
2575
2576 if (!pp->fbs_supported)
2577 return;
2578
2579 fbs = readl(port_mmio + PORT_FBS);
2580 if ((fbs & PORT_FBS_EN) == 0) {
2581 pp->fbs_enabled = false;
2582 return;
2583 }
2584
2585 rc = ahci_stop_engine(ap);
2586 if (rc)
2587 return;
2588
2589 writel(fbs & ~PORT_FBS_EN, port_mmio + PORT_FBS);
2590 fbs = readl(port_mmio + PORT_FBS);
2591 if (fbs & PORT_FBS_EN)
2592 dev_printk(KERN_ERR, ap->host->dev, "Failed to disable FBS\n");
2593 else {
2594 dev_printk(KERN_INFO, ap->host->dev, "FBS is disabled.\n");
2595 pp->fbs_enabled = false;
2596 }
2597
2598 ahci_start_engine(ap);
2599}
2600
Tejun Heo7d50b602007-09-23 13:19:54 +09002601static void ahci_pmp_attach(struct ata_port *ap)
2602{
2603 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09002604 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002605 u32 cmd;
2606
2607 cmd = readl(port_mmio + PORT_CMD);
2608 cmd |= PORT_CMD_PMP;
2609 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09002610
Shane Huangd6ef3152009-12-09 17:23:04 +08002611 ahci_enable_fbs(ap);
2612
Tejun Heo1c954a42007-10-09 15:01:37 +09002613 pp->intr_mask |= PORT_IRQ_BAD_PMP;
2614 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09002615}
2616
2617static void ahci_pmp_detach(struct ata_port *ap)
2618{
2619 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09002620 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002621 u32 cmd;
2622
Shane Huangd6ef3152009-12-09 17:23:04 +08002623 ahci_disable_fbs(ap);
2624
Tejun Heo7d50b602007-09-23 13:19:54 +09002625 cmd = readl(port_mmio + PORT_CMD);
2626 cmd &= ~PORT_CMD_PMP;
2627 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09002628
2629 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
2630 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09002631}
2632
Alexey Dobriyan028a2592007-07-17 23:48:48 +04002633static int ahci_port_resume(struct ata_port *ap)
2634{
2635 ahci_power_up(ap);
2636 ahci_start_port(ap);
2637
Tejun Heo071f44b2008-04-07 22:47:22 +09002638 if (sata_pmp_attached(ap))
Tejun Heo7d50b602007-09-23 13:19:54 +09002639 ahci_pmp_attach(ap);
2640 else
2641 ahci_pmp_detach(ap);
2642
Alexey Dobriyan028a2592007-07-17 23:48:48 +04002643 return 0;
2644}
2645
Tejun Heo438ac6d2007-03-02 17:31:26 +09002646#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09002647static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
2648{
Tejun Heoc1332872006-07-26 15:59:26 +09002649 const char *emsg = NULL;
2650 int rc;
2651
Tejun Heo4447d352007-04-17 23:44:08 +09002652 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09002653 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09002654 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09002655 else {
Tejun Heoc1332872006-07-26 15:59:26 +09002656 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002657 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09002658 }
2659
2660 return rc;
2661}
2662
Tejun Heoc1332872006-07-26 15:59:26 +09002663static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
2664{
Jeff Garzikcca39742006-08-24 03:19:22 -04002665 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +09002666 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +03002667 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +09002668 u32 ctl;
2669
Tejun Heo9b10ae82009-05-30 20:50:12 +09002670 if (mesg.event & PM_EVENT_SUSPEND &&
2671 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
2672 dev_printk(KERN_ERR, &pdev->dev,
2673 "BIOS update required for suspend/resume\n");
2674 return -EIO;
2675 }
2676
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01002677 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +09002678 /* AHCI spec rev1.1 section 8.3.3:
2679 * Software must disable interrupts prior to requesting a
2680 * transition of the HBA to D3 state.
2681 */
2682 ctl = readl(mmio + HOST_CTL);
2683 ctl &= ~HOST_IRQ_EN;
2684 writel(ctl, mmio + HOST_CTL);
2685 readl(mmio + HOST_CTL); /* flush */
2686 }
2687
2688 return ata_pci_device_suspend(pdev, mesg);
2689}
2690
2691static int ahci_pci_device_resume(struct pci_dev *pdev)
2692{
Jeff Garzikcca39742006-08-24 03:19:22 -04002693 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09002694 int rc;
2695
Tejun Heo553c4aa2006-12-26 19:39:50 +09002696 rc = ata_pci_device_do_resume(pdev);
2697 if (rc)
2698 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09002699
2700 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09002701 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002702 if (rc)
2703 return rc;
2704
Tejun Heo4447d352007-04-17 23:44:08 +09002705 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002706 }
2707
Jeff Garzikcca39742006-08-24 03:19:22 -04002708 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002709
2710 return 0;
2711}
Tejun Heo438ac6d2007-03-02 17:31:26 +09002712#endif
Tejun Heoc1332872006-07-26 15:59:26 +09002713
Tejun Heo254950c2006-07-26 15:59:25 +09002714static int ahci_port_start(struct ata_port *ap)
2715{
Shane Huangd6ef3152009-12-09 17:23:04 +08002716 struct ahci_host_priv *hpriv = ap->host->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04002717 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09002718 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09002719 void *mem;
2720 dma_addr_t mem_dma;
Shane Huangd6ef3152009-12-09 17:23:04 +08002721 size_t dma_sz, rx_fis_sz;
Tejun Heo254950c2006-07-26 15:59:25 +09002722
Tejun Heo24dc5f32007-01-20 16:00:28 +09002723 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09002724 if (!pp)
2725 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002726
Shane Huangd6ef3152009-12-09 17:23:04 +08002727 /* check FBS capability */
2728 if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
2729 void __iomem *port_mmio = ahci_port_base(ap);
2730 u32 cmd = readl(port_mmio + PORT_CMD);
2731 if (cmd & PORT_CMD_FBSCP)
2732 pp->fbs_supported = true;
2733 else
2734 dev_printk(KERN_WARNING, dev,
2735 "The port is not capable of FBS\n");
2736 }
2737
2738 if (pp->fbs_supported) {
2739 dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
2740 rx_fis_sz = AHCI_RX_FIS_SZ * 16;
2741 } else {
2742 dma_sz = AHCI_PORT_PRIV_DMA_SZ;
2743 rx_fis_sz = AHCI_RX_FIS_SZ;
2744 }
2745
2746 mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
Tejun Heo24dc5f32007-01-20 16:00:28 +09002747 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09002748 return -ENOMEM;
Shane Huangd6ef3152009-12-09 17:23:04 +08002749 memset(mem, 0, dma_sz);
Tejun Heo254950c2006-07-26 15:59:25 +09002750
2751 /*
2752 * First item in chunk of DMA memory: 32-slot command table,
2753 * 32 bytes each in size
2754 */
2755 pp->cmd_slot = mem;
2756 pp->cmd_slot_dma = mem_dma;
2757
2758 mem += AHCI_CMD_SLOT_SZ;
2759 mem_dma += AHCI_CMD_SLOT_SZ;
2760
2761 /*
2762 * Second item: Received-FIS area
2763 */
2764 pp->rx_fis = mem;
2765 pp->rx_fis_dma = mem_dma;
2766
Shane Huangd6ef3152009-12-09 17:23:04 +08002767 mem += rx_fis_sz;
2768 mem_dma += rx_fis_sz;
Tejun Heo254950c2006-07-26 15:59:25 +09002769
2770 /*
2771 * Third item: data area for storing a single command
2772 * and its scatter-gather table
2773 */
2774 pp->cmd_tbl = mem;
2775 pp->cmd_tbl_dma = mem_dma;
2776
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002777 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002778 * Save off initial list of interrupts to be enabled.
2779 * This could be changed later
2780 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002781 pp->intr_mask = DEF_PORT_IRQ;
2782
Tejun Heo254950c2006-07-26 15:59:25 +09002783 ap->private_data = pp;
2784
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002785 /* engage engines, captain */
2786 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09002787}
2788
2789static void ahci_port_stop(struct ata_port *ap)
2790{
Tejun Heo0be0aa92006-07-26 15:59:26 +09002791 const char *emsg = NULL;
2792 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002793
Tejun Heo0be0aa92006-07-26 15:59:26 +09002794 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09002795 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09002796 if (rc)
2797 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09002798}
2799
Tejun Heo4447d352007-04-17 23:44:08 +09002800static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002801{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803
Linus Torvalds1da177e2005-04-16 15:20:36 -07002804 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -07002805 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
2806 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -07002808 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002809 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002810 dev_printk(KERN_ERR, &pdev->dev,
2811 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002812 return rc;
2813 }
2814 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002815 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07002816 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002818 dev_printk(KERN_ERR, &pdev->dev,
2819 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002820 return rc;
2821 }
Yang Hongyang284901a2009-04-06 19:01:15 -07002822 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002823 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002824 dev_printk(KERN_ERR, &pdev->dev,
2825 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002826 return rc;
2827 }
2828 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002829 return 0;
2830}
2831
Tejun Heo4447d352007-04-17 23:44:08 +09002832static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833{
Tejun Heo4447d352007-04-17 23:44:08 +09002834 struct ahci_host_priv *hpriv = host->private_data;
2835 struct pci_dev *pdev = to_pci_dev(host->dev);
Anton Vorontsovd8993342010-03-03 20:17:34 +03002836 void __iomem *mmio = hpriv->mmio;
Robert Hancock4c521c82009-09-20 17:02:31 -06002837 u32 vers, cap, cap2, impl, speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002838 const char *speed_s;
2839 u16 cc;
2840 const char *scc_s;
2841
2842 vers = readl(mmio + HOST_VERSION);
2843 cap = hpriv->cap;
Robert Hancock4c521c82009-09-20 17:02:31 -06002844 cap2 = hpriv->cap2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002845 impl = hpriv->port_map;
2846
2847 speed = (cap >> 20) & 0xf;
2848 if (speed == 1)
2849 speed_s = "1.5";
2850 else if (speed == 2)
2851 speed_s = "3";
Shane Huang8522ee22008-12-30 11:00:37 +08002852 else if (speed == 3)
2853 speed_s = "6";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002854 else
2855 speed_s = "?";
2856
2857 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002858 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002859 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002860 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002862 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 scc_s = "RAID";
2864 else
2865 scc_s = "unknown";
2866
Jeff Garzika9524a72005-10-30 14:39:11 -05002867 dev_printk(KERN_INFO, &pdev->dev,
2868 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002869 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002870 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002872 (vers >> 24) & 0xff,
2873 (vers >> 16) & 0xff,
2874 (vers >> 8) & 0xff,
2875 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876
2877 ((cap >> 8) & 0x1f) + 1,
2878 (cap & 0x1f) + 1,
2879 speed_s,
2880 impl,
2881 scc_s);
2882
Jeff Garzika9524a72005-10-30 14:39:11 -05002883 dev_printk(KERN_INFO, &pdev->dev,
2884 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002885 "%s%s%s%s%s%s%s"
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002886 "%s%s%s%s%s%s%s"
Robert Hancock4c521c82009-09-20 17:02:31 -06002887 "%s%s%s%s%s%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002888 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889
Robert Hancock4c521c82009-09-20 17:02:31 -06002890 cap & HOST_CAP_64 ? "64bit " : "",
2891 cap & HOST_CAP_NCQ ? "ncq " : "",
2892 cap & HOST_CAP_SNTF ? "sntf " : "",
2893 cap & HOST_CAP_MPS ? "ilck " : "",
2894 cap & HOST_CAP_SSS ? "stag " : "",
2895 cap & HOST_CAP_ALPM ? "pm " : "",
2896 cap & HOST_CAP_LED ? "led " : "",
2897 cap & HOST_CAP_CLO ? "clo " : "",
2898 cap & HOST_CAP_ONLY ? "only " : "",
2899 cap & HOST_CAP_PMP ? "pmp " : "",
2900 cap & HOST_CAP_FBS ? "fbs " : "",
2901 cap & HOST_CAP_PIO_MULTI ? "pio " : "",
2902 cap & HOST_CAP_SSC ? "slum " : "",
2903 cap & HOST_CAP_PART ? "part " : "",
2904 cap & HOST_CAP_CCC ? "ccc " : "",
2905 cap & HOST_CAP_EMS ? "ems " : "",
2906 cap & HOST_CAP_SXS ? "sxs " : "",
2907 cap2 & HOST_CAP2_APST ? "apst " : "",
2908 cap2 & HOST_CAP2_NVMHCI ? "nvmp " : "",
2909 cap2 & HOST_CAP2_BOH ? "boh " : ""
Linus Torvalds1da177e2005-04-16 15:20:36 -07002910 );
2911}
2912
Tejun Heoedc93052007-10-25 14:59:16 +09002913/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2914 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2915 * support PMP and the 4726 either directly exports the device
2916 * attached to the first downstream port or acts as a hardware storage
2917 * controller and emulate a single ATA device (can be RAID 0/1 or some
2918 * other configuration).
2919 *
2920 * When there's no device attached to the first downstream port of the
2921 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2922 * configure the 4726. However, ATA emulation of the device is very
2923 * lame. It doesn't send signature D2H Reg FIS after the initial
2924 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2925 *
2926 * The following function works around the problem by always using
2927 * hardreset on the port and not depending on receiving signature FIS
2928 * afterward. If signature FIS isn't received soon, ATA class is
2929 * assumed without follow-up softreset.
2930 */
2931static void ahci_p5wdh_workaround(struct ata_host *host)
2932{
2933 static struct dmi_system_id sysids[] = {
2934 {
2935 .ident = "P5W DH Deluxe",
2936 .matches = {
2937 DMI_MATCH(DMI_SYS_VENDOR,
2938 "ASUSTEK COMPUTER INC"),
2939 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2940 },
2941 },
2942 { }
2943 };
2944 struct pci_dev *pdev = to_pci_dev(host->dev);
2945
2946 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2947 dmi_check_system(sysids)) {
2948 struct ata_port *ap = host->ports[1];
2949
2950 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2951 "Deluxe on-board SIMG4726 workaround\n");
2952
2953 ap->ops = &ahci_p5wdh_ops;
2954 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2955 }
2956}
2957
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002958/* only some SB600 ahci controllers can do 64bit DMA */
2959static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08002960{
2961 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09002962 /*
2963 * The oldest version known to be broken is 0901 and
2964 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002965 * Enable 64bit DMA on 1501 and anything newer.
2966 *
Tejun Heo03d783b2009-08-16 21:04:02 +09002967 * Please read bko#9412 for more info.
2968 */
Shane Huang58a09b32009-05-27 15:04:43 +08002969 {
2970 .ident = "ASUS M2A-VM",
2971 .matches = {
2972 DMI_MATCH(DMI_BOARD_VENDOR,
2973 "ASUSTeK Computer INC."),
2974 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
2975 },
Tejun Heo03d783b2009-08-16 21:04:02 +09002976 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08002977 },
Mark Nelsone65cc192009-11-03 20:06:48 +11002978 /*
2979 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
2980 * support 64bit DMA.
2981 *
2982 * BIOS versions earlier than 1.5 had the Manufacturer DMI
2983 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
2984 * This spelling mistake was fixed in BIOS version 1.5, so
2985 * 1.5 and later have the Manufacturer as
2986 * "MICRO-STAR INTERNATIONAL CO.,LTD".
2987 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
2988 *
2989 * BIOS versions earlier than 1.9 had a Board Product Name
2990 * DMI field of "MS-7376". This was changed to be
2991 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
2992 * match on DMI_BOARD_NAME of "MS-7376".
2993 */
2994 {
2995 .ident = "MSI K9A2 Platinum",
2996 .matches = {
2997 DMI_MATCH(DMI_BOARD_VENDOR,
2998 "MICRO-STAR INTER"),
2999 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
3000 },
3001 },
Shane Huang58a09b32009-05-27 15:04:43 +08003002 { }
3003 };
Tejun Heo03d783b2009-08-16 21:04:02 +09003004 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09003005 int year, month, date;
3006 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08003007
Tejun Heo03d783b2009-08-16 21:04:02 +09003008 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08003009 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09003010 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08003011 return false;
3012
Mark Nelsone65cc192009-11-03 20:06:48 +11003013 if (!match->driver_data)
3014 goto enable_64bit;
3015
Tejun Heo2fcad9d2009-10-03 18:27:29 +09003016 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
3017 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08003018
Mark Nelsone65cc192009-11-03 20:06:48 +11003019 if (strcmp(buf, match->driver_data) >= 0)
3020 goto enable_64bit;
3021 else {
Tejun Heo03d783b2009-08-16 21:04:02 +09003022 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
3023 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09003024 return false;
3025 }
Mark Nelsone65cc192009-11-03 20:06:48 +11003026
3027enable_64bit:
3028 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
3029 match->ident);
3030 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08003031}
3032
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01003033static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
3034{
3035 static const struct dmi_system_id broken_systems[] = {
3036 {
3037 .ident = "HP Compaq nx6310",
3038 .matches = {
3039 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3040 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
3041 },
3042 /* PCI slot number of the controller */
3043 .driver_data = (void *)0x1FUL,
3044 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01003045 {
3046 .ident = "HP Compaq 6720s",
3047 .matches = {
3048 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3049 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
3050 },
3051 /* PCI slot number of the controller */
3052 .driver_data = (void *)0x1FUL,
3053 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01003054
3055 { } /* terminate list */
3056 };
3057 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
3058
3059 if (dmi) {
3060 unsigned long slot = (unsigned long)dmi->driver_data;
3061 /* apply the quirk only to on-board controllers */
3062 return slot == PCI_SLOT(pdev->devfn);
3063 }
3064
3065 return false;
3066}
3067
Tejun Heo9b10ae82009-05-30 20:50:12 +09003068static bool ahci_broken_suspend(struct pci_dev *pdev)
3069{
3070 static const struct dmi_system_id sysids[] = {
3071 /*
3072 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
3073 * to the harddisk doesn't become online after
3074 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09003075 *
3076 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
3077 *
3078 * Use dates instead of versions to match as HP is
3079 * apparently recycling both product and version
3080 * strings.
3081 *
3082 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09003083 */
3084 {
3085 .ident = "dv4",
3086 .matches = {
3087 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3088 DMI_MATCH(DMI_PRODUCT_NAME,
3089 "HP Pavilion dv4 Notebook PC"),
3090 },
Tejun Heo9deb3432010-03-16 09:50:26 +09003091 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09003092 },
3093 {
3094 .ident = "dv5",
3095 .matches = {
3096 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3097 DMI_MATCH(DMI_PRODUCT_NAME,
3098 "HP Pavilion dv5 Notebook PC"),
3099 },
Tejun Heo9deb3432010-03-16 09:50:26 +09003100 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09003101 },
3102 {
3103 .ident = "dv6",
3104 .matches = {
3105 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3106 DMI_MATCH(DMI_PRODUCT_NAME,
3107 "HP Pavilion dv6 Notebook PC"),
3108 },
Tejun Heo9deb3432010-03-16 09:50:26 +09003109 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09003110 },
3111 {
3112 .ident = "HDX18",
3113 .matches = {
3114 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
3115 DMI_MATCH(DMI_PRODUCT_NAME,
3116 "HP HDX18 Notebook PC"),
3117 },
Tejun Heo9deb3432010-03-16 09:50:26 +09003118 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09003119 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09003120 /*
3121 * Acer eMachines G725 has the same problem. BIOS
3122 * V1.03 is known to be broken. V3.04 is known to
3123 * work. Inbetween, there are V1.06, V2.06 and V3.03
3124 * that we don't have much idea about. For now,
3125 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09003126 *
3127 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09003128 */
3129 {
3130 .ident = "G725",
3131 .matches = {
3132 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
3133 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
3134 },
Tejun Heo9deb3432010-03-16 09:50:26 +09003135 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09003136 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09003137 { } /* terminate list */
3138 };
3139 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09003140 int year, month, date;
3141 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09003142
3143 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
3144 return false;
3145
Tejun Heo9deb3432010-03-16 09:50:26 +09003146 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
3147 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09003148
Tejun Heo9deb3432010-03-16 09:50:26 +09003149 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09003150}
3151
Tejun Heo55946392009-08-04 14:30:08 +09003152static bool ahci_broken_online(struct pci_dev *pdev)
3153{
3154#define ENCODE_BUSDEVFN(bus, slot, func) \
3155 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
3156 static const struct dmi_system_id sysids[] = {
3157 /*
3158 * There are several gigabyte boards which use
3159 * SIMG5723s configured as hardware RAID. Certain
3160 * 5723 firmware revisions shipped there keep the link
3161 * online but fail to answer properly to SRST or
3162 * IDENTIFY when no device is attached downstream
3163 * causing libata to retry quite a few times leading
3164 * to excessive detection delay.
3165 *
3166 * As these firmwares respond to the second reset try
3167 * with invalid device signature, considering unknown
3168 * sig as offline works around the problem acceptably.
3169 */
3170 {
3171 .ident = "EP45-DQ6",
3172 .matches = {
3173 DMI_MATCH(DMI_BOARD_VENDOR,
3174 "Gigabyte Technology Co., Ltd."),
3175 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
3176 },
3177 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
3178 },
3179 {
3180 .ident = "EP45-DS5",
3181 .matches = {
3182 DMI_MATCH(DMI_BOARD_VENDOR,
3183 "Gigabyte Technology Co., Ltd."),
3184 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
3185 },
3186 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
3187 },
3188 { } /* terminate list */
3189 };
3190#undef ENCODE_BUSDEVFN
3191 const struct dmi_system_id *dmi = dmi_first_match(sysids);
3192 unsigned int val;
3193
3194 if (!dmi)
3195 return false;
3196
3197 val = (unsigned long)dmi->driver_data;
3198
3199 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
3200}
3201
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02003202#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09003203static void ahci_gtf_filter_workaround(struct ata_host *host)
3204{
3205 static const struct dmi_system_id sysids[] = {
3206 /*
3207 * Aspire 3810T issues a bunch of SATA enable commands
3208 * via _GTF including an invalid one and one which is
3209 * rejected by the device. Among the successful ones
3210 * is FPDMA non-zero offset enable which when enabled
3211 * only on the drive side leads to NCQ command
3212 * failures. Filter it out.
3213 */
3214 {
3215 .ident = "Aspire 3810T",
3216 .matches = {
3217 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
3218 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
3219 },
3220 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
3221 },
3222 { }
3223 };
3224 const struct dmi_system_id *dmi = dmi_first_match(sysids);
3225 unsigned int filter;
3226 int i;
3227
3228 if (!dmi)
3229 return;
3230
3231 filter = (unsigned long)dmi->driver_data;
3232 dev_printk(KERN_INFO, host->dev,
3233 "applying extra ACPI _GTF filter 0x%x for %s\n",
3234 filter, dmi->ident);
3235
3236 for (i = 0; i < host->n_ports; i++) {
3237 struct ata_port *ap = host->ports[i];
3238 struct ata_link *link;
3239 struct ata_device *dev;
3240
3241 ata_for_each_link(link, ap, EDGE)
3242 ata_for_each_dev(dev, link, ALL)
3243 dev->gtf_filter |= filter;
3244 }
3245}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02003246#else
3247static inline void ahci_gtf_filter_workaround(struct ata_host *host)
3248{}
3249#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09003250
Tejun Heo24dc5f32007-01-20 16:00:28 +09003251static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003252{
3253 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09003254 unsigned int board_id = ent->driver_data;
3255 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09003256 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09003257 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09003259 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09003260 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261
3262 VPRINTK("ENTER\n");
3263
Tejun Heo12fad3f2006-05-15 21:03:55 +09003264 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
3265
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05003267 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003268
Alan Cox5b66c822008-09-03 14:48:34 +01003269 /* The AHCI driver can only drive the SATA ports, the PATA driver
3270 can drive them all so if both drivers are selected make sure
3271 AHCI stays out of the way */
3272 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
3273 return -ENODEV;
3274
Mark Nelson7a022672009-11-22 12:07:41 +11003275 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
3276 * At the moment, we can only use the AHCI mode. Let the users know
3277 * that for SAS drives they're out of luck.
3278 */
3279 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
3280 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
3281 "can only drive SATA devices with this driver\n");
3282
Tejun Heo4447d352007-04-17 23:44:08 +09003283 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003284 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003285 if (rc)
3286 return rc;
3287
Tejun Heodea55132008-03-11 19:52:31 +09003288 /* AHCI controllers often implement SFF compatible interface.
3289 * Grab all PCI BARs just in case.
3290 */
3291 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003292 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003293 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003294 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003295 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003296
Tejun Heoc4f77922007-12-06 15:09:43 +09003297 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
3298 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
3299 u8 map;
3300
3301 /* ICH6s share the same PCI ID for both piix and ahci
3302 * modes. Enabling ahci mode while MAP indicates
3303 * combined mode is a bad idea. Yield to ata_piix.
3304 */
3305 pci_read_config_byte(pdev, ICH_MAP, &map);
3306 if (map & 0x3) {
3307 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
3308 "combined mode, can't enable AHCI mode\n");
3309 return -ENODEV;
3310 }
3311 }
3312
Tejun Heo24dc5f32007-01-20 16:00:28 +09003313 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
3314 if (!hpriv)
3315 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09003316 hpriv->flags |= (unsigned long)pi.private_data;
3317
Tejun Heoe297d992008-06-10 00:13:04 +09003318 /* MCP65 revision A1 and A2 can't do MSI */
3319 if (board_id == board_ahci_mcp65 &&
3320 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
3321 hpriv->flags |= AHCI_HFLAG_NO_MSI;
3322
Shane Huange427fe02008-12-30 10:53:41 +08003323 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
3324 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
3325 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
3326
Tejun Heo2fcad9d2009-10-03 18:27:29 +09003327 /* only some SB600s can do 64bit DMA */
3328 if (ahci_sb600_enable_64bit(pdev))
3329 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08003330
Tejun Heo31b239a2009-09-17 00:34:39 +09003331 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
3332 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003333
Anton Vorontsovd8993342010-03-03 20:17:34 +03003334 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
3335
Tejun Heo4447d352007-04-17 23:44:08 +09003336 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03003337 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003338
Tejun Heo4447d352007-04-17 23:44:08 +09003339 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06003340 if (hpriv->cap & HOST_CAP_NCQ) {
3341 pi.flags |= ATA_FLAG_NCQ;
3342 /* Auto-activate optimization is supposed to be supported on
3343 all AHCI controllers indicating NCQ support, but it seems
3344 to be broken at least on some NVIDIA MCP79 chipsets.
3345 Until we get info on which NVIDIA chipsets don't have this
3346 issue, if any, disable AA on all NVIDIA AHCIs. */
3347 if (pdev->vendor != PCI_VENDOR_ID_NVIDIA)
3348 pi.flags |= ATA_FLAG_FPDMA_AA;
3349 }
Tejun Heo4447d352007-04-17 23:44:08 +09003350
Tejun Heo7d50b602007-09-23 13:19:54 +09003351 if (hpriv->cap & HOST_CAP_PMP)
3352 pi.flags |= ATA_FLAG_PMP;
3353
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07003354 if (ahci_em_messages && (hpriv->cap & HOST_CAP_EMS)) {
3355 u8 messages;
Anton Vorontsovd8993342010-03-03 20:17:34 +03003356 void __iomem *mmio = hpriv->mmio;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07003357 u32 em_loc = readl(mmio + HOST_EM_LOC);
3358 u32 em_ctl = readl(mmio + HOST_EM_CTL);
3359
David Milburn87943ac2008-10-13 14:38:36 -05003360 messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07003361
3362 /* we only support LED message type right now */
3363 if ((messages & 0x01) && (ahci_em_messages == 1)) {
3364 /* store em_loc */
3365 hpriv->em_loc = ((em_loc >> 16) * 4);
3366 pi.flags |= ATA_FLAG_EM;
3367 if (!(em_ctl & EM_CTL_ALHD))
3368 pi.flags |= ATA_FLAG_SW_ACTIVITY;
3369 }
3370 }
3371
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01003372 if (ahci_broken_system_poweroff(pdev)) {
3373 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
3374 dev_info(&pdev->dev,
3375 "quirky BIOS, skipping spindown on poweroff\n");
3376 }
3377
Tejun Heo9b10ae82009-05-30 20:50:12 +09003378 if (ahci_broken_suspend(pdev)) {
3379 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
3380 dev_printk(KERN_WARNING, &pdev->dev,
3381 "BIOS update required for suspend/resume\n");
3382 }
3383
Tejun Heo55946392009-08-04 14:30:08 +09003384 if (ahci_broken_online(pdev)) {
3385 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
3386 dev_info(&pdev->dev,
3387 "online status unreliable, applying workaround\n");
3388 }
3389
Tejun Heo837f5f82008-02-06 15:13:51 +09003390 /* CAP.NP sometimes indicate the index of the last enabled
3391 * port, at other times, that of the last possible port, so
3392 * determining the maximum port number requires looking at
3393 * both CAP.NP and port_map.
3394 */
3395 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
3396
3397 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09003398 if (!host)
3399 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09003400 host->private_data = hpriv;
3401
Arjan van de Venf3d7f232009-01-26 02:05:44 -08003402 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08003403 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08003404 else
3405 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08003406
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07003407 if (pi.flags & ATA_FLAG_EM)
3408 ahci_reset_em(host);
3409
Tejun Heo4447d352007-04-17 23:44:08 +09003410 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04003411 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09003412
Tejun Heocbcdd872007-08-18 13:14:55 +09003413 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
3414 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
3415 0x100 + ap->port_no * 0x80, "port");
3416
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04003417 /* set initial link pm policy */
3418 ap->pm_policy = NOT_AVAILABLE;
3419
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07003420 /* set enclosure management message type */
3421 if (ap->flags & ATA_FLAG_EM)
3422 ap->em_message_type = ahci_em_messages;
3423
3424
Jeff Garzikdab632e2007-05-28 08:33:01 -04003425 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09003426 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04003427 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09003428 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003429
Tejun Heoedc93052007-10-25 14:59:16 +09003430 /* apply workaround for ASUS P5W DH Deluxe mainboard */
3431 ahci_p5wdh_workaround(host);
3432
Tejun Heof80ae7e2009-09-16 04:18:03 +09003433 /* apply gtf filter quirk */
3434 ahci_gtf_filter_workaround(host);
3435
Linus Torvalds1da177e2005-04-16 15:20:36 -07003436 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003437 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003439 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003440
Tejun Heo4447d352007-04-17 23:44:08 +09003441 rc = ahci_reset_controller(host);
3442 if (rc)
3443 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09003444
Tejun Heo4447d352007-04-17 23:44:08 +09003445 ahci_init_controller(host);
3446 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003447
Tejun Heo4447d352007-04-17 23:44:08 +09003448 pci_set_master(pdev);
3449 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
3450 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04003451}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003452
3453static int __init ahci_init(void)
3454{
Pavel Roskinb7887192006-08-10 18:13:18 +09003455 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003456}
3457
Linus Torvalds1da177e2005-04-16 15:20:36 -07003458static void __exit ahci_exit(void)
3459{
3460 pci_unregister_driver(&ahci_pci_driver);
3461}
3462
3463
3464MODULE_AUTHOR("Jeff Garzik");
3465MODULE_DESCRIPTION("AHCI SATA low-level driver");
3466MODULE_LICENSE("GPL");
3467MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04003468MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003469
3470module_init(ahci_init);
3471module_exit(ahci_exit);