blob: c95015986c940d4dcbeb3c82e76b5687a15584e6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090050#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
David Milburn87943ac2008-10-13 14:38:36 -050052/* Enclosure Management Control */
53#define EM_CTRL_MSG_TYPE 0x000f0000
54
55/* Enclosure Management LED Message Type */
56#define EM_MSG_LED_HBA_PORT 0x0000000f
57#define EM_MSG_LED_PMP_SLOT 0x0000ff00
58#define EM_MSG_LED_VALUE 0xffff0000
59#define EM_MSG_LED_VALUE_ACTIVITY 0x00070000
60#define EM_MSG_LED_VALUE_OFF 0xfff80000
61#define EM_MSG_LED_VALUE_ON 0x00010000
62
Tejun Heoa22e6442008-03-10 10:25:25 +090063static int ahci_skip_host_reset;
Arjan van de Venf3d7f232009-01-26 02:05:44 -080064static int ahci_ignore_sss;
65
Tejun Heoa22e6442008-03-10 10:25:25 +090066module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
67MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
68
Arjan van de Venf3d7f232009-01-26 02:05:44 -080069module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
70MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
71
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040072static int ahci_enable_alpm(struct ata_port *ap,
73 enum link_pm policy);
74static void ahci_disable_alpm(struct ata_port *ap);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -070075static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
76static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
77 size_t size);
78static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
79 ssize_t size);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81enum {
82 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090083 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 AHCI_MAX_SG = 168, /* hardware max is 64K */
85 AHCI_DMA_BOUNDARY = 0xffffffff,
Tejun Heo12fad3f2006-05-15 21:03:55 +090086 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090087 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090088 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040090 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090091 AHCI_CMD_TBL_HDR_SZ = 0x80,
92 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
93 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
94 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 AHCI_RX_FIS_SZ,
96 AHCI_IRQ_ON_SG = (1 << 31),
97 AHCI_CMD_ATAPI = (1 << 5),
98 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090099 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +0900100 AHCI_CMD_RESET = (1 << 8),
101 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +0900104 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +0900105 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +0900108 board_ahci_vt8251 = 1,
109 board_ahci_ign_iferr = 2,
110 board_ahci_sb600 = 3,
111 board_ahci_mv = 4,
Shane Huange427fe02008-12-30 10:53:41 +0800112 board_ahci_sb700 = 5, /* for SB700 and SB800 */
Tejun Heoe297d992008-06-10 00:13:04 +0900113 board_ahci_mcp65 = 6,
Tejun Heo9a3b1032008-06-18 20:56:58 -0400114 board_ahci_nopmp = 7,
Tejun Heoaa431dd2009-04-08 14:25:31 -0700115 board_ahci_yesncq = 8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
117 /* global controller registers */
118 HOST_CAP = 0x00, /* host capabilities */
119 HOST_CTL = 0x04, /* global host control */
120 HOST_IRQ_STAT = 0x08, /* interrupt status */
121 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
122 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700123 HOST_EM_LOC = 0x1c, /* Enclosure Management location */
124 HOST_EM_CTL = 0x20, /* Enclosure Management Control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
126 /* HOST_CTL bits */
127 HOST_RESET = (1 << 0), /* reset controller; self-clear */
128 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
129 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
130
131 /* HOST_CAP bits */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700132 HOST_CAP_EMS = (1 << 6), /* Enclosure Management support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900133 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +0900134 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900135 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400136 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900137 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900138 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900139 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900140 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
142 /* registers for each SATA port */
143 PORT_LST_ADDR = 0x00, /* command list DMA addr */
144 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
145 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
146 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
147 PORT_IRQ_STAT = 0x10, /* interrupt status */
148 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
149 PORT_CMD = 0x18, /* port command */
150 PORT_TFDATA = 0x20, /* taskfile data */
151 PORT_SIG = 0x24, /* device TF signature */
152 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
154 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
155 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
156 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900157 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159 /* PORT_IRQ_{STAT,MASK} bits */
160 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
161 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
162 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
163 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
164 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
165 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
166 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
167 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
168
169 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
170 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
171 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
172 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
173 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
174 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
175 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
176 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
177 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
178
Tejun Heo78cd52d2006-05-15 20:58:29 +0900179 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
180 PORT_IRQ_IF_ERR |
181 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900182 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900183 PORT_IRQ_UNK_FIS |
184 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900185 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
186 PORT_IRQ_TF_ERR |
187 PORT_IRQ_HBUS_DATA_ERR,
188 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
189 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
190 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
192 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400193 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
194 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500195 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900196 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
198 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
199 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900200 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
202 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
203 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
204
Tejun Heo0be0aa92006-07-26 15:59:26 +0900205 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
207 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
208 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400209
Tejun Heo417a1a62007-09-23 13:19:55 +0900210 /* hpriv->flags bits */
211 AHCI_HFLAG_NO_NCQ = (1 << 0),
212 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
213 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
214 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
215 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
216 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900217 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400218 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Jeff Garzika8785392008-02-28 15:43:48 -0500219 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
Tejun Heoe297d992008-06-10 00:13:04 +0900220 AHCI_HFLAG_YES_NCQ = (1 << 9), /* force NCQ cap on */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900221 AHCI_HFLAG_NO_SUSPEND = (1 << 10), /* don't suspend */
Tejun Heo55946392009-08-04 14:30:08 +0900222 AHCI_HFLAG_SRST_TOUT_IS_OFFLINE = (1 << 11), /* treat SRST timeout as
223 link offline */
Tejun Heo417a1a62007-09-23 13:19:55 +0900224
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200225 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900226
227 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
228 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400229 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
230 ATA_FLAG_IPM,
Tejun Heoc4f77922007-12-06 15:09:43 +0900231
232 ICH_MAP = 0x90, /* ICH MAP register */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700233
Tejun Heod50ce072009-05-12 10:57:41 +0900234 /* em constants */
235 EM_MAX_SLOTS = 8,
236 EM_MAX_RETRY = 5,
237
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700238 /* em_ctl bits */
239 EM_CTL_RST = (1 << 9), /* Reset */
240 EM_CTL_TM = (1 << 8), /* Transmit Message */
241 EM_CTL_ALHD = (1 << 26), /* Activity LED */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242};
243
244struct ahci_cmd_hdr {
Al Viro4ca4e432007-12-30 09:32:22 +0000245 __le32 opts;
246 __le32 status;
247 __le32 tbl_addr;
248 __le32 tbl_addr_hi;
249 __le32 reserved[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250};
251
252struct ahci_sg {
Al Viro4ca4e432007-12-30 09:32:22 +0000253 __le32 addr;
254 __le32 addr_hi;
255 __le32 reserved;
256 __le32 flags_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257};
258
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700259struct ahci_em_priv {
260 enum sw_activity blink_policy;
261 struct timer_list timer;
262 unsigned long saved_activity;
263 unsigned long activity;
264 unsigned long led_state;
265};
266
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267struct ahci_host_priv {
Tejun Heo417a1a62007-09-23 13:19:55 +0900268 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900269 u32 cap; /* cap to use */
270 u32 port_map; /* port map to use */
271 u32 saved_cap; /* saved initial cap */
272 u32 saved_port_map; /* saved initial port_map */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700273 u32 em_loc; /* enclosure management location */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274};
275
276struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900277 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 struct ahci_cmd_hdr *cmd_slot;
279 dma_addr_t cmd_slot_dma;
280 void *cmd_tbl;
281 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 void *rx_fis;
283 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900284 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900285 unsigned int ncq_saw_d2h:1;
286 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900287 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700288 u32 intr_mask; /* interrupts to enable */
Tejun Heod50ce072009-05-12 10:57:41 +0900289 /* enclosure management info per PM slot */
290 struct ahci_em_priv em_priv[EM_MAX_SLOTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291};
292
Tejun Heo82ef04f2008-07-31 17:02:40 +0900293static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
294static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400295static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900296static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900297static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298static int ahci_port_start(struct ata_port *ap);
299static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300static void ahci_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900301static void ahci_freeze(struct ata_port *ap);
302static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900303static void ahci_pmp_attach(struct ata_port *ap);
304static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900305static int ahci_softreset(struct ata_link *link, unsigned int *class,
306 unsigned long deadline);
Shane Huangbd172432008-06-10 15:52:04 +0800307static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
308 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900309static int ahci_hardreset(struct ata_link *link, unsigned int *class,
310 unsigned long deadline);
311static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
312 unsigned long deadline);
313static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
314 unsigned long deadline);
315static void ahci_postreset(struct ata_link *link, unsigned int *class);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900316static void ahci_error_handler(struct ata_port *ap);
317static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400318static int ahci_port_resume(struct ata_port *ap);
Jeff Garzika8785392008-02-28 15:43:48 -0500319static void ahci_dev_config(struct ata_device *dev);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400320static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
321 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900322#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900323static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900324static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
325static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900326#endif
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700327static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
328static ssize_t ahci_activity_store(struct ata_device *dev,
329 enum sw_activity val);
330static void ahci_init_sw_activity(struct ata_link *link);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Matthew Garrett77cdec12009-07-17 19:13:47 +0100332static ssize_t ahci_show_host_caps(struct device *dev,
333 struct device_attribute *attr, char *buf);
334static ssize_t ahci_show_host_version(struct device *dev,
335 struct device_attribute *attr, char *buf);
336static ssize_t ahci_show_port_cmd(struct device *dev,
337 struct device_attribute *attr, char *buf);
338
339DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
340DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
341DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);
342
Tony Jonesee959b02008-02-22 00:13:36 +0100343static struct device_attribute *ahci_shost_attrs[] = {
344 &dev_attr_link_power_management_policy,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700345 &dev_attr_em_message_type,
346 &dev_attr_em_message,
Matthew Garrett77cdec12009-07-17 19:13:47 +0100347 &dev_attr_ahci_host_caps,
348 &dev_attr_ahci_host_version,
349 &dev_attr_ahci_port_cmd,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700350 NULL
351};
352
353static struct device_attribute *ahci_sdev_attrs[] = {
354 &dev_attr_sw_activity,
Elias Oltmanns45fabbb2008-09-21 11:54:08 +0200355 &dev_attr_unload_heads,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400356 NULL
357};
358
Jeff Garzik193515d2005-11-07 00:59:37 -0500359static struct scsi_host_template ahci_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900360 ATA_NCQ_SHT(DRV_NAME),
Tejun Heo12fad3f2006-05-15 21:03:55 +0900361 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 .dma_boundary = AHCI_DMA_BOUNDARY,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400364 .shost_attrs = ahci_shost_attrs,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700365 .sdev_attrs = ahci_sdev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366};
367
Tejun Heo029cfd62008-03-25 12:22:49 +0900368static struct ata_port_operations ahci_ops = {
369 .inherits = &sata_pmp_port_ops,
370
Tejun Heo7d50b602007-09-23 13:19:54 +0900371 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 .qc_prep = ahci_qc_prep,
373 .qc_issue = ahci_qc_issue,
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900374 .qc_fill_rtf = ahci_qc_fill_rtf,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
Tejun Heo78cd52d2006-05-15 20:58:29 +0900376 .freeze = ahci_freeze,
377 .thaw = ahci_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900378 .softreset = ahci_softreset,
379 .hardreset = ahci_hardreset,
380 .postreset = ahci_postreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900381 .pmp_softreset = ahci_softreset,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900382 .error_handler = ahci_error_handler,
383 .post_internal_cmd = ahci_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900384 .dev_config = ahci_dev_config,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900385
Tejun Heo029cfd62008-03-25 12:22:49 +0900386 .scr_read = ahci_scr_read,
387 .scr_write = ahci_scr_write,
Tejun Heo7d50b602007-09-23 13:19:54 +0900388 .pmp_attach = ahci_pmp_attach,
389 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900390
Tejun Heo029cfd62008-03-25 12:22:49 +0900391 .enable_pm = ahci_enable_alpm,
392 .disable_pm = ahci_disable_alpm,
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700393 .em_show = ahci_led_show,
394 .em_store = ahci_led_store,
395 .sw_activity_show = ahci_activity_show,
396 .sw_activity_store = ahci_activity_store,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900397#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900398 .port_suspend = ahci_port_suspend,
399 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900400#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 .port_start = ahci_port_start,
402 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403};
404
Tejun Heo029cfd62008-03-25 12:22:49 +0900405static struct ata_port_operations ahci_vt8251_ops = {
406 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900407 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900408};
409
Tejun Heo029cfd62008-03-25 12:22:49 +0900410static struct ata_port_operations ahci_p5wdh_ops = {
411 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900412 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900413};
414
Shane Huangbd172432008-06-10 15:52:04 +0800415static struct ata_port_operations ahci_sb600_ops = {
416 .inherits = &ahci_ops,
417 .softreset = ahci_sb600_softreset,
418 .pmp_softreset = ahci_sb600_softreset,
419};
420
Tejun Heo417a1a62007-09-23 13:19:55 +0900421#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
422
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100423static const struct ata_port_info ahci_port_info[] = {
Jeff Garzik4da646b2009-04-08 02:00:13 -0400424 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900426 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100427 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400428 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 .port_ops = &ahci_ops,
430 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400431 [board_ahci_vt8251] =
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200432 {
Tejun Heo6949b912007-09-23 13:19:55 +0900433 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900434 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100435 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400436 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900437 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200438 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400439 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900440 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900441 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
442 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100443 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400444 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900445 .port_ops = &ahci_ops,
446 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400447 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800448 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900449 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900450 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
451 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900452 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100453 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400454 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800455 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800456 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400457 [board_ahci_mv] =
Jeff Garzikcd70c262007-07-08 02:29:42 -0400458 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900459 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
Tejun Heo17248462008-08-29 16:03:59 +0200460 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400461 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900462 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100463 .pio_mask = ATA_PIO4,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400464 .udma_mask = ATA_UDMA6,
465 .port_ops = &ahci_ops,
466 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400467 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800468 {
Shane Huangbd172432008-06-10 15:52:04 +0800469 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800470 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100471 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800472 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800473 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800474 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400475 [board_ahci_mcp65] =
Tejun Heoe297d992008-06-10 00:13:04 +0900476 {
477 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
478 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100479 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900480 .udma_mask = ATA_UDMA6,
481 .port_ops = &ahci_ops,
482 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400483 [board_ahci_nopmp] =
Tejun Heo9a3b1032008-06-18 20:56:58 -0400484 {
485 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP),
486 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100487 .pio_mask = ATA_PIO4,
Tejun Heo9a3b1032008-06-18 20:56:58 -0400488 .udma_mask = ATA_UDMA6,
489 .port_ops = &ahci_ops,
490 },
Tejun Heoaa431dd2009-04-08 14:25:31 -0700491 /* board_ahci_yesncq */
492 {
493 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
494 .flags = AHCI_FLAG_COMMON,
495 .pio_mask = ATA_PIO4,
496 .udma_mask = ATA_UDMA6,
497 .port_ops = &ahci_ops,
498 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499};
500
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500501static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400502 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400503 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
504 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
505 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
506 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
507 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900508 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400509 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
510 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
511 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
512 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900513 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
514 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
515 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
516 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
517 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
518 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
519 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
520 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
521 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
522 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
523 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
524 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
525 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
526 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
527 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
528 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
529 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400530 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
531 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800532 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500533 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800534 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500535 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
536 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700537 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700538 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500539 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700540 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700541 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500542 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400543
Tejun Heoe34bb372007-02-26 20:24:03 +0900544 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
545 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
546 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400547
548 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800549 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800550 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
551 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
552 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
553 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
554 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
555 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400556
Shane Huange2dd90b2009-07-29 11:34:49 +0800557 /* AMD */
558 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD SB900 */
559 /* AMD is using RAID class only for ahci controllers */
560 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
561 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
562
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400563 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400564 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900565 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400566
567 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900568 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
569 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
570 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
571 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
572 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
573 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
574 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
575 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heoaa431dd2009-04-08 14:25:31 -0700576 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_yesncq }, /* MCP67 */
577 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_yesncq }, /* MCP67 */
578 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_yesncq }, /* MCP67 */
579 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_yesncq }, /* MCP67 */
580 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_yesncq }, /* MCP67 */
581 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_yesncq }, /* MCP67 */
582 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_yesncq }, /* MCP67 */
583 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_yesncq }, /* MCP67 */
584 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_yesncq }, /* MCP67 */
585 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_yesncq }, /* MCP67 */
586 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_yesncq }, /* MCP67 */
587 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_yesncq }, /* MCP67 */
588 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_yesncq }, /* MCP73 */
589 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_yesncq }, /* MCP73 */
590 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_yesncq }, /* MCP73 */
591 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_yesncq }, /* MCP73 */
592 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_yesncq }, /* MCP73 */
593 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_yesncq }, /* MCP73 */
594 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_yesncq }, /* MCP73 */
595 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_yesncq }, /* MCP73 */
596 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_yesncq }, /* MCP73 */
597 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_yesncq }, /* MCP73 */
598 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_yesncq }, /* MCP73 */
599 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_yesncq }, /* MCP73 */
Peer Chen0522b282007-06-07 18:05:12 +0800600 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
601 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
602 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
603 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
604 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
605 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
606 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
607 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
608 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
609 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
610 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
611 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800612 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
613 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
614 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
615 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800616 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
617 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
618 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
619 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
620 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
621 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
622 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
623 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen7adbe462009-02-27 16:58:41 +0800624 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci }, /* MCP89 */
625 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci }, /* MCP89 */
626 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci }, /* MCP89 */
627 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci }, /* MCP89 */
628 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci }, /* MCP89 */
629 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci }, /* MCP89 */
630 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci }, /* MCP89 */
631 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci }, /* MCP89 */
632 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci }, /* MCP89 */
633 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci }, /* MCP89 */
634 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci }, /* MCP89 */
635 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400636
Jeff Garzik95916ed2006-07-29 04:10:14 -0400637 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900638 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
639 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
640 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400641
Jeff Garzikcd70c262007-07-08 02:29:42 -0400642 /* Marvell */
643 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100644 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400645
Mark Nelsonc77a0362008-10-23 14:08:16 +1100646 /* Promise */
647 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
648
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500649 /* Generic, PCI class code for AHCI */
650 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500651 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500652
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 { } /* terminate list */
654};
655
656
657static struct pci_driver ahci_pci_driver = {
658 .name = DRV_NAME,
659 .id_table = ahci_pci_tbl,
660 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900661 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900662#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900663 .suspend = ahci_pci_device_suspend,
664 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900665#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666};
667
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -0700668static int ahci_em_messages = 1;
669module_param(ahci_em_messages, int, 0444);
670/* add other LED protocol types when they become supported */
671MODULE_PARM_DESC(ahci_em_messages,
672 "Set AHCI Enclosure Management Message type (0 = disabled, 1 = LED");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
Alan Cox5b66c822008-09-03 14:48:34 +0100674#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
675static int marvell_enable;
676#else
677static int marvell_enable = 1;
678#endif
679module_param(marvell_enable, int, 0644);
680MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
681
682
Tejun Heo98fa4b62006-11-02 12:17:23 +0900683static inline int ahci_nr_ports(u32 cap)
684{
685 return (cap & 0x1f) + 1;
686}
687
Jeff Garzikdab632e2007-05-28 08:33:01 -0400688static inline void __iomem *__ahci_port_base(struct ata_host *host,
689 unsigned int port_no)
690{
691 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
692
693 return mmio + 0x100 + (port_no * 0x80);
694}
695
Tejun Heo4447d352007-04-17 23:44:08 +0900696static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400698 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699}
700
Tejun Heob710a1f2008-01-05 23:11:57 +0900701static void ahci_enable_ahci(void __iomem *mmio)
702{
Tejun Heo15fe9822008-04-23 20:52:58 +0900703 int i;
Tejun Heob710a1f2008-01-05 23:11:57 +0900704 u32 tmp;
705
706 /* turn on AHCI_EN */
707 tmp = readl(mmio + HOST_CTL);
Tejun Heo15fe9822008-04-23 20:52:58 +0900708 if (tmp & HOST_AHCI_EN)
709 return;
710
711 /* Some controllers need AHCI_EN to be written multiple times.
712 * Try a few times before giving up.
713 */
714 for (i = 0; i < 5; i++) {
Tejun Heob710a1f2008-01-05 23:11:57 +0900715 tmp |= HOST_AHCI_EN;
716 writel(tmp, mmio + HOST_CTL);
717 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
Tejun Heo15fe9822008-04-23 20:52:58 +0900718 if (tmp & HOST_AHCI_EN)
719 return;
720 msleep(10);
Tejun Heob710a1f2008-01-05 23:11:57 +0900721 }
Tejun Heo15fe9822008-04-23 20:52:58 +0900722
723 WARN_ON(1);
Tejun Heob710a1f2008-01-05 23:11:57 +0900724}
725
Matthew Garrett77cdec12009-07-17 19:13:47 +0100726static ssize_t ahci_show_host_caps(struct device *dev,
727 struct device_attribute *attr, char *buf)
728{
729 struct Scsi_Host *shost = class_to_shost(dev);
730 struct ata_port *ap = ata_shost_to_port(shost);
731 struct ahci_host_priv *hpriv = ap->host->private_data;
732
733 return sprintf(buf, "%x\n", hpriv->cap);
734}
735
736static ssize_t ahci_show_host_version(struct device *dev,
737 struct device_attribute *attr, char *buf)
738{
739 struct Scsi_Host *shost = class_to_shost(dev);
740 struct ata_port *ap = ata_shost_to_port(shost);
741 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
742
743 return sprintf(buf, "%x\n", readl(mmio + HOST_VERSION));
744}
745
746static ssize_t ahci_show_port_cmd(struct device *dev,
747 struct device_attribute *attr, char *buf)
748{
749 struct Scsi_Host *shost = class_to_shost(dev);
750 struct ata_port *ap = ata_shost_to_port(shost);
751 void __iomem *port_mmio = ahci_port_base(ap);
752
753 return sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
754}
755
Tejun Heod447df12007-03-18 22:15:33 +0900756/**
757 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900758 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900759 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900760 *
761 * Some registers containing configuration info might be setup by
762 * BIOS and might be cleared on reset. This function saves the
763 * initial values of those registers into @hpriv such that they
764 * can be restored after controller reset.
765 *
766 * If inconsistent, config values are fixed up by this function.
767 *
768 * LOCKING:
769 * None.
770 */
Tejun Heo4447d352007-04-17 23:44:08 +0900771static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900772 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900773{
Tejun Heo4447d352007-04-17 23:44:08 +0900774 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900775 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900776 int i;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100777 int mv;
Tejun Heod447df12007-03-18 22:15:33 +0900778
Tejun Heob710a1f2008-01-05 23:11:57 +0900779 /* make sure AHCI mode is enabled before accessing CAP */
780 ahci_enable_ahci(mmio);
781
Tejun Heod447df12007-03-18 22:15:33 +0900782 /* Values prefixed with saved_ are written back to host after
783 * reset. Values without are used for driver operation.
784 */
785 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
786 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
787
Tejun Heo274c1fd2007-07-16 14:29:40 +0900788 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900789 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200790 dev_printk(KERN_INFO, &pdev->dev,
791 "controller can't do 64bit DMA, forcing 32bit\n");
792 cap &= ~HOST_CAP_64;
793 }
794
Tejun Heo417a1a62007-09-23 13:19:55 +0900795 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900796 dev_printk(KERN_INFO, &pdev->dev,
797 "controller can't do NCQ, turning off CAP_NCQ\n");
798 cap &= ~HOST_CAP_NCQ;
799 }
800
Tejun Heoe297d992008-06-10 00:13:04 +0900801 if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
802 dev_printk(KERN_INFO, &pdev->dev,
803 "controller can do NCQ, turning on CAP_NCQ\n");
804 cap |= HOST_CAP_NCQ;
805 }
806
Roel Kluin258cd842008-03-09 21:42:40 +0100807 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
Tejun Heo6949b912007-09-23 13:19:55 +0900808 dev_printk(KERN_INFO, &pdev->dev,
809 "controller can't do PMP, turning off CAP_PMP\n");
810 cap &= ~HOST_CAP_PMP;
811 }
812
Tejun Heod799e082008-06-17 12:46:30 +0900813 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361 &&
814 port_map != 1) {
815 dev_printk(KERN_INFO, &pdev->dev,
816 "JMB361 has only one port, port_map 0x%x -> 0x%x\n",
817 port_map, 1);
818 port_map = 1;
819 }
820
Jeff Garzikcd70c262007-07-08 02:29:42 -0400821 /*
822 * Temporary Marvell 6145 hack: PATA port presence
823 * is asserted through the standard AHCI port
824 * presence register, as bit 4 (counting from 0)
825 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900826 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100827 if (pdev->device == 0x6121)
828 mv = 0x3;
829 else
830 mv = 0xf;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400831 dev_printk(KERN_ERR, &pdev->dev,
832 "MV_AHCI HACK: port_map %x -> %x\n",
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100833 port_map,
834 port_map & mv);
Alan Cox5b66c822008-09-03 14:48:34 +0100835 dev_printk(KERN_ERR, &pdev->dev,
836 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
Jeff Garzikcd70c262007-07-08 02:29:42 -0400837
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100838 port_map &= mv;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400839 }
840
Tejun Heo17199b12007-03-18 22:26:53 +0900841 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900842 if (port_map) {
Tejun Heo837f5f82008-02-06 15:13:51 +0900843 int map_ports = 0;
Tejun Heo17199b12007-03-18 22:26:53 +0900844
Tejun Heo837f5f82008-02-06 15:13:51 +0900845 for (i = 0; i < AHCI_MAX_PORTS; i++)
846 if (port_map & (1 << i))
847 map_ports++;
Tejun Heo17199b12007-03-18 22:26:53 +0900848
Tejun Heo837f5f82008-02-06 15:13:51 +0900849 /* If PI has more ports than n_ports, whine, clear
850 * port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900851 */
Tejun Heo837f5f82008-02-06 15:13:51 +0900852 if (map_ports > ahci_nr_ports(cap)) {
Tejun Heo4447d352007-04-17 23:44:08 +0900853 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo837f5f82008-02-06 15:13:51 +0900854 "implemented port map (0x%x) contains more "
855 "ports than nr_ports (%u), using nr_ports\n",
856 port_map, ahci_nr_ports(cap));
Tejun Heo7a234af2007-09-03 12:44:57 +0900857 port_map = 0;
858 }
859 }
860
861 /* fabricate port_map from cap.nr_ports */
862 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900863 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900864 dev_printk(KERN_WARNING, &pdev->dev,
865 "forcing PORTS_IMPL to 0x%x\n", port_map);
866
867 /* write the fixed up value to the PI register */
868 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900869 }
870
Tejun Heod447df12007-03-18 22:15:33 +0900871 /* record values to use during operation */
872 hpriv->cap = cap;
873 hpriv->port_map = port_map;
874}
875
876/**
877 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900878 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900879 *
880 * Restore initial config stored by ahci_save_initial_config().
881 *
882 * LOCKING:
883 * None.
884 */
Tejun Heo4447d352007-04-17 23:44:08 +0900885static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900886{
Tejun Heo4447d352007-04-17 23:44:08 +0900887 struct ahci_host_priv *hpriv = host->private_data;
888 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
889
Tejun Heod447df12007-03-18 22:15:33 +0900890 writel(hpriv->saved_cap, mmio + HOST_CAP);
891 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
892 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
893}
894
Tejun Heo203ef6c2007-07-16 14:29:40 +0900895static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900897 static const int offset[] = {
898 [SCR_STATUS] = PORT_SCR_STAT,
899 [SCR_CONTROL] = PORT_SCR_CTL,
900 [SCR_ERROR] = PORT_SCR_ERR,
901 [SCR_ACTIVE] = PORT_SCR_ACT,
902 [SCR_NOTIFICATION] = PORT_SCR_NTF,
903 };
904 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905
Tejun Heo203ef6c2007-07-16 14:29:40 +0900906 if (sc_reg < ARRAY_SIZE(offset) &&
907 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
908 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900909 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910}
911
Tejun Heo82ef04f2008-07-31 17:02:40 +0900912static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900914 void __iomem *port_mmio = ahci_port_base(link->ap);
915 int offset = ahci_scr_offset(link->ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916
Tejun Heo203ef6c2007-07-16 14:29:40 +0900917 if (offset) {
918 *val = readl(port_mmio + offset);
919 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900921 return -EINVAL;
922}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923
Tejun Heo82ef04f2008-07-31 17:02:40 +0900924static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
Tejun Heo203ef6c2007-07-16 14:29:40 +0900925{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900926 void __iomem *port_mmio = ahci_port_base(link->ap);
927 int offset = ahci_scr_offset(link->ap, sc_reg);
Tejun Heo203ef6c2007-07-16 14:29:40 +0900928
929 if (offset) {
930 writel(val, port_mmio + offset);
931 return 0;
932 }
933 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934}
935
Tejun Heo4447d352007-04-17 23:44:08 +0900936static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900937{
Tejun Heo4447d352007-04-17 23:44:08 +0900938 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900939 u32 tmp;
940
Tejun Heod8fcd112006-07-26 15:59:25 +0900941 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900942 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900943 tmp |= PORT_CMD_START;
944 writel(tmp, port_mmio + PORT_CMD);
945 readl(port_mmio + PORT_CMD); /* flush */
946}
947
Tejun Heo4447d352007-04-17 23:44:08 +0900948static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900949{
Tejun Heo4447d352007-04-17 23:44:08 +0900950 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900951 u32 tmp;
952
953 tmp = readl(port_mmio + PORT_CMD);
954
Tejun Heod8fcd112006-07-26 15:59:25 +0900955 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900956 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
957 return 0;
958
Tejun Heod8fcd112006-07-26 15:59:25 +0900959 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900960 tmp &= ~PORT_CMD_START;
961 writel(tmp, port_mmio + PORT_CMD);
962
Tejun Heod8fcd112006-07-26 15:59:25 +0900963 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900964 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400965 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900966 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900967 return -EIO;
968
969 return 0;
970}
971
Tejun Heo4447d352007-04-17 23:44:08 +0900972static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900973{
Tejun Heo4447d352007-04-17 23:44:08 +0900974 void __iomem *port_mmio = ahci_port_base(ap);
975 struct ahci_host_priv *hpriv = ap->host->private_data;
976 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900977 u32 tmp;
978
979 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900980 if (hpriv->cap & HOST_CAP_64)
981 writel((pp->cmd_slot_dma >> 16) >> 16,
982 port_mmio + PORT_LST_ADDR_HI);
983 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900984
Tejun Heo4447d352007-04-17 23:44:08 +0900985 if (hpriv->cap & HOST_CAP_64)
986 writel((pp->rx_fis_dma >> 16) >> 16,
987 port_mmio + PORT_FIS_ADDR_HI);
988 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900989
990 /* enable FIS reception */
991 tmp = readl(port_mmio + PORT_CMD);
992 tmp |= PORT_CMD_FIS_RX;
993 writel(tmp, port_mmio + PORT_CMD);
994
995 /* flush */
996 readl(port_mmio + PORT_CMD);
997}
998
Tejun Heo4447d352007-04-17 23:44:08 +0900999static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001000{
Tejun Heo4447d352007-04-17 23:44:08 +09001001 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001002 u32 tmp;
1003
1004 /* disable FIS reception */
1005 tmp = readl(port_mmio + PORT_CMD);
1006 tmp &= ~PORT_CMD_FIS_RX;
1007 writel(tmp, port_mmio + PORT_CMD);
1008
1009 /* wait for completion, spec says 500ms, give it 1000 */
1010 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
1011 PORT_CMD_FIS_ON, 10, 1000);
1012 if (tmp & PORT_CMD_FIS_ON)
1013 return -EBUSY;
1014
1015 return 0;
1016}
1017
Tejun Heo4447d352007-04-17 23:44:08 +09001018static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001019{
Tejun Heo4447d352007-04-17 23:44:08 +09001020 struct ahci_host_priv *hpriv = ap->host->private_data;
1021 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001022 u32 cmd;
1023
1024 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
1025
1026 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +09001027 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +09001028 cmd |= PORT_CMD_SPIN_UP;
1029 writel(cmd, port_mmio + PORT_CMD);
1030 }
1031
1032 /* wake up link */
1033 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
1034}
1035
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001036static void ahci_disable_alpm(struct ata_port *ap)
1037{
1038 struct ahci_host_priv *hpriv = ap->host->private_data;
1039 void __iomem *port_mmio = ahci_port_base(ap);
1040 u32 cmd;
1041 struct ahci_port_priv *pp = ap->private_data;
1042
1043 /* IPM bits should be disabled by libata-core */
1044 /* get the existing command bits */
1045 cmd = readl(port_mmio + PORT_CMD);
1046
1047 /* disable ALPM and ASP */
1048 cmd &= ~PORT_CMD_ASP;
1049 cmd &= ~PORT_CMD_ALPE;
1050
1051 /* force the interface back to active */
1052 cmd |= PORT_CMD_ICC_ACTIVE;
1053
1054 /* write out new cmd value */
1055 writel(cmd, port_mmio + PORT_CMD);
1056 cmd = readl(port_mmio + PORT_CMD);
1057
1058 /* wait 10ms to be sure we've come out of any low power state */
1059 msleep(10);
1060
1061 /* clear out any PhyRdy stuff from interrupt status */
1062 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
1063
1064 /* go ahead and clean out PhyRdy Change from Serror too */
Tejun Heo82ef04f2008-07-31 17:02:40 +09001065 ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001066
1067 /*
1068 * Clear flag to indicate that we should ignore all PhyRdy
1069 * state changes
1070 */
1071 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
1072
1073 /*
1074 * Enable interrupts on Phy Ready.
1075 */
1076 pp->intr_mask |= PORT_IRQ_PHYRDY;
1077 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1078
1079 /*
1080 * don't change the link pm policy - we can be called
1081 * just to turn of link pm temporarily
1082 */
1083}
1084
1085static int ahci_enable_alpm(struct ata_port *ap,
1086 enum link_pm policy)
1087{
1088 struct ahci_host_priv *hpriv = ap->host->private_data;
1089 void __iomem *port_mmio = ahci_port_base(ap);
1090 u32 cmd;
1091 struct ahci_port_priv *pp = ap->private_data;
1092 u32 asp;
1093
1094 /* Make sure the host is capable of link power management */
1095 if (!(hpriv->cap & HOST_CAP_ALPM))
1096 return -EINVAL;
1097
1098 switch (policy) {
1099 case MAX_PERFORMANCE:
1100 case NOT_AVAILABLE:
1101 /*
1102 * if we came here with NOT_AVAILABLE,
1103 * it just means this is the first time we
1104 * have tried to enable - default to max performance,
1105 * and let the user go to lower power modes on request.
1106 */
1107 ahci_disable_alpm(ap);
1108 return 0;
1109 case MIN_POWER:
1110 /* configure HBA to enter SLUMBER */
1111 asp = PORT_CMD_ASP;
1112 break;
1113 case MEDIUM_POWER:
1114 /* configure HBA to enter PARTIAL */
1115 asp = 0;
1116 break;
1117 default:
1118 return -EINVAL;
1119 }
1120
1121 /*
1122 * Disable interrupts on Phy Ready. This keeps us from
1123 * getting woken up due to spurious phy ready interrupts
1124 * TBD - Hot plug should be done via polling now, is
1125 * that even supported?
1126 */
1127 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
1128 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
1129
1130 /*
1131 * Set a flag to indicate that we should ignore all PhyRdy
1132 * state changes since these can happen now whenever we
1133 * change link state
1134 */
1135 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
1136
1137 /* get the existing command bits */
1138 cmd = readl(port_mmio + PORT_CMD);
1139
1140 /*
1141 * Set ASP based on Policy
1142 */
1143 cmd |= asp;
1144
1145 /*
1146 * Setting this bit will instruct the HBA to aggressively
1147 * enter a lower power link state when it's appropriate and
1148 * based on the value set above for ASP
1149 */
1150 cmd |= PORT_CMD_ALPE;
1151
1152 /* write out new cmd value */
1153 writel(cmd, port_mmio + PORT_CMD);
1154 cmd = readl(port_mmio + PORT_CMD);
1155
1156 /* IPM bits should be set by libata-core */
1157 return 0;
1158}
1159
Tejun Heo438ac6d2007-03-02 17:31:26 +09001160#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +09001161static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001162{
Tejun Heo4447d352007-04-17 23:44:08 +09001163 struct ahci_host_priv *hpriv = ap->host->private_data;
1164 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001165 u32 cmd, scontrol;
1166
Tejun Heo4447d352007-04-17 23:44:08 +09001167 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +09001168 return;
1169
1170 /* put device into listen mode, first set PxSCTL.DET to 0 */
1171 scontrol = readl(port_mmio + PORT_SCR_CTL);
1172 scontrol &= ~0xf;
1173 writel(scontrol, port_mmio + PORT_SCR_CTL);
1174
1175 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +09001176 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +09001177 cmd &= ~PORT_CMD_SPIN_UP;
1178 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001179}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001180#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +09001181
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001182static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001183{
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001184 struct ahci_port_priv *pp = ap->private_data;
1185 struct ata_link *link;
1186 struct ahci_em_priv *emp;
David Milburn4c1e9aa2009-04-03 15:36:41 -05001187 ssize_t rc;
1188 int i;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001189
Tejun Heo0be0aa92006-07-26 15:59:26 +09001190 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001191 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001192
1193 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001194 ahci_start_engine(ap);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001195
1196 /* turn on LEDs */
1197 if (ap->flags & ATA_FLAG_EM) {
Tejun Heo1eca4362008-11-03 20:03:17 +09001198 ata_for_each_link(link, ap, EDGE) {
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001199 emp = &pp->em_priv[link->pmp];
David Milburn4c1e9aa2009-04-03 15:36:41 -05001200
1201 /* EM Transmit bit maybe busy during init */
Tejun Heod50ce072009-05-12 10:57:41 +09001202 for (i = 0; i < EM_MAX_RETRY; i++) {
David Milburn4c1e9aa2009-04-03 15:36:41 -05001203 rc = ahci_transmit_led_message(ap,
1204 emp->led_state,
1205 4);
1206 if (rc == -EBUSY)
Tejun Heod50ce072009-05-12 10:57:41 +09001207 msleep(1);
David Milburn4c1e9aa2009-04-03 15:36:41 -05001208 else
1209 break;
1210 }
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001211 }
1212 }
1213
1214 if (ap->flags & ATA_FLAG_SW_ACTIVITY)
Tejun Heo1eca4362008-11-03 20:03:17 +09001215 ata_for_each_link(link, ap, EDGE)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001216 ahci_init_sw_activity(link);
1217
Tejun Heo0be0aa92006-07-26 15:59:26 +09001218}
1219
Tejun Heo4447d352007-04-17 23:44:08 +09001220static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001221{
1222 int rc;
1223
1224 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001225 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001226 if (rc) {
1227 *emsg = "failed to stop engine";
1228 return rc;
1229 }
1230
1231 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001232 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001233 if (rc) {
1234 *emsg = "failed stop FIS RX";
1235 return rc;
1236 }
1237
Tejun Heo0be0aa92006-07-26 15:59:26 +09001238 return 0;
1239}
1240
Tejun Heo4447d352007-04-17 23:44:08 +09001241static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001242{
Tejun Heo4447d352007-04-17 23:44:08 +09001243 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heo49f29092007-11-19 16:03:44 +09001244 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001245 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +09001246 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001247
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001248 /* we must be in AHCI mode, before using anything
1249 * AHCI-specific, such as HOST_RESET.
1250 */
Tejun Heob710a1f2008-01-05 23:11:57 +09001251 ahci_enable_ahci(mmio);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001252
1253 /* global controller reset */
Tejun Heoa22e6442008-03-10 10:25:25 +09001254 if (!ahci_skip_host_reset) {
1255 tmp = readl(mmio + HOST_CTL);
1256 if ((tmp & HOST_RESET) == 0) {
1257 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1258 readl(mmio + HOST_CTL); /* flush */
1259 }
Tejun Heod91542c2006-07-26 15:59:26 +09001260
Zhang Rui24920c82008-07-04 13:32:17 +08001261 /*
1262 * to perform host reset, OS should set HOST_RESET
1263 * and poll until this bit is read to be "0".
1264 * reset must complete within 1 second, or
Tejun Heoa22e6442008-03-10 10:25:25 +09001265 * the hardware should be considered fried.
1266 */
Zhang Rui24920c82008-07-04 13:32:17 +08001267 tmp = ata_wait_register(mmio + HOST_CTL, HOST_RESET,
1268 HOST_RESET, 10, 1000);
Tejun Heod91542c2006-07-26 15:59:26 +09001269
Tejun Heoa22e6442008-03-10 10:25:25 +09001270 if (tmp & HOST_RESET) {
1271 dev_printk(KERN_ERR, host->dev,
1272 "controller reset failed (0x%x)\n", tmp);
1273 return -EIO;
1274 }
Tejun Heod91542c2006-07-26 15:59:26 +09001275
Tejun Heoa22e6442008-03-10 10:25:25 +09001276 /* turn on AHCI mode */
1277 ahci_enable_ahci(mmio);
Tejun Heo98fa4b62006-11-02 12:17:23 +09001278
Tejun Heoa22e6442008-03-10 10:25:25 +09001279 /* Some registers might be cleared on reset. Restore
1280 * initial values.
1281 */
1282 ahci_restore_initial_config(host);
1283 } else
1284 dev_printk(KERN_INFO, host->dev,
1285 "skipping global host reset\n");
Tejun Heod91542c2006-07-26 15:59:26 +09001286
1287 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1288 u16 tmp16;
1289
1290 /* configure PCS */
1291 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +09001292 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1293 tmp16 |= hpriv->port_map;
1294 pci_write_config_word(pdev, 0x92, tmp16);
1295 }
Tejun Heod91542c2006-07-26 15:59:26 +09001296 }
1297
1298 return 0;
1299}
1300
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001301static void ahci_sw_activity(struct ata_link *link)
1302{
1303 struct ata_port *ap = link->ap;
1304 struct ahci_port_priv *pp = ap->private_data;
1305 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1306
1307 if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
1308 return;
1309
1310 emp->activity++;
1311 if (!timer_pending(&emp->timer))
1312 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
1313}
1314
1315static void ahci_sw_activity_blink(unsigned long arg)
1316{
1317 struct ata_link *link = (struct ata_link *)arg;
1318 struct ata_port *ap = link->ap;
1319 struct ahci_port_priv *pp = ap->private_data;
1320 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1321 unsigned long led_message = emp->led_state;
1322 u32 activity_led_state;
David Milburneb409632008-10-16 09:26:19 -05001323 unsigned long flags;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001324
David Milburn87943ac2008-10-13 14:38:36 -05001325 led_message &= EM_MSG_LED_VALUE;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001326 led_message |= ap->port_no | (link->pmp << 8);
1327
1328 /* check to see if we've had activity. If so,
1329 * toggle state of LED and reset timer. If not,
1330 * turn LED to desired idle state.
1331 */
David Milburneb409632008-10-16 09:26:19 -05001332 spin_lock_irqsave(ap->lock, flags);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001333 if (emp->saved_activity != emp->activity) {
1334 emp->saved_activity = emp->activity;
1335 /* get the current LED state */
David Milburn87943ac2008-10-13 14:38:36 -05001336 activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001337
1338 if (activity_led_state)
1339 activity_led_state = 0;
1340 else
1341 activity_led_state = 1;
1342
1343 /* clear old state */
David Milburn87943ac2008-10-13 14:38:36 -05001344 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001345
1346 /* toggle state */
1347 led_message |= (activity_led_state << 16);
1348 mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
1349 } else {
1350 /* switch to idle */
David Milburn87943ac2008-10-13 14:38:36 -05001351 led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001352 if (emp->blink_policy == BLINK_OFF)
1353 led_message |= (1 << 16);
1354 }
David Milburneb409632008-10-16 09:26:19 -05001355 spin_unlock_irqrestore(ap->lock, flags);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001356 ahci_transmit_led_message(ap, led_message, 4);
1357}
1358
1359static void ahci_init_sw_activity(struct ata_link *link)
1360{
1361 struct ata_port *ap = link->ap;
1362 struct ahci_port_priv *pp = ap->private_data;
1363 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1364
1365 /* init activity stats, setup timer */
1366 emp->saved_activity = emp->activity = 0;
1367 setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
1368
1369 /* check our blink policy and set flag for link if it's enabled */
1370 if (emp->blink_policy)
1371 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1372}
1373
1374static int ahci_reset_em(struct ata_host *host)
1375{
1376 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1377 u32 em_ctl;
1378
1379 em_ctl = readl(mmio + HOST_EM_CTL);
1380 if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
1381 return -EINVAL;
1382
1383 writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
1384 return 0;
1385}
1386
1387static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
1388 ssize_t size)
1389{
1390 struct ahci_host_priv *hpriv = ap->host->private_data;
1391 struct ahci_port_priv *pp = ap->private_data;
1392 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1393 u32 em_ctl;
1394 u32 message[] = {0, 0};
Linus Torvalds93082f02008-07-25 10:56:36 -07001395 unsigned long flags;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001396 int pmp;
1397 struct ahci_em_priv *emp;
1398
1399 /* get the slot number from the message */
David Milburn87943ac2008-10-13 14:38:36 -05001400 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
Tejun Heod50ce072009-05-12 10:57:41 +09001401 if (pmp < EM_MAX_SLOTS)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001402 emp = &pp->em_priv[pmp];
1403 else
1404 return -EINVAL;
1405
1406 spin_lock_irqsave(ap->lock, flags);
1407
1408 /*
1409 * if we are still busy transmitting a previous message,
1410 * do not allow
1411 */
1412 em_ctl = readl(mmio + HOST_EM_CTL);
1413 if (em_ctl & EM_CTL_TM) {
1414 spin_unlock_irqrestore(ap->lock, flags);
David Milburn4c1e9aa2009-04-03 15:36:41 -05001415 return -EBUSY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001416 }
1417
1418 /*
1419 * create message header - this is all zero except for
1420 * the message size, which is 4 bytes.
1421 */
1422 message[0] |= (4 << 8);
1423
1424 /* ignore 0:4 of byte zero, fill in port info yourself */
David Milburn87943ac2008-10-13 14:38:36 -05001425 message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001426
1427 /* write message to EM_LOC */
1428 writel(message[0], mmio + hpriv->em_loc);
1429 writel(message[1], mmio + hpriv->em_loc+4);
1430
1431 /* save off new led state for port/slot */
David Milburn208f2a82009-03-20 14:14:23 -05001432 emp->led_state = state;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001433
1434 /*
1435 * tell hardware to transmit the message
1436 */
1437 writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
1438
1439 spin_unlock_irqrestore(ap->lock, flags);
1440 return size;
1441}
1442
1443static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
1444{
1445 struct ahci_port_priv *pp = ap->private_data;
1446 struct ata_link *link;
1447 struct ahci_em_priv *emp;
1448 int rc = 0;
1449
Tejun Heo1eca4362008-11-03 20:03:17 +09001450 ata_for_each_link(link, ap, EDGE) {
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001451 emp = &pp->em_priv[link->pmp];
1452 rc += sprintf(buf, "%lx\n", emp->led_state);
1453 }
1454 return rc;
1455}
1456
1457static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
1458 size_t size)
1459{
1460 int state;
1461 int pmp;
1462 struct ahci_port_priv *pp = ap->private_data;
1463 struct ahci_em_priv *emp;
1464
1465 state = simple_strtoul(buf, NULL, 0);
1466
1467 /* get the slot number from the message */
David Milburn87943ac2008-10-13 14:38:36 -05001468 pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
Tejun Heod50ce072009-05-12 10:57:41 +09001469 if (pmp < EM_MAX_SLOTS)
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001470 emp = &pp->em_priv[pmp];
1471 else
1472 return -EINVAL;
1473
1474 /* mask off the activity bits if we are in sw_activity
1475 * mode, user should turn off sw_activity before setting
1476 * activity led through em_message
1477 */
1478 if (emp->blink_policy)
David Milburn87943ac2008-10-13 14:38:36 -05001479 state &= ~EM_MSG_LED_VALUE_ACTIVITY;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001480
1481 return ahci_transmit_led_message(ap, state, size);
1482}
1483
1484static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
1485{
1486 struct ata_link *link = dev->link;
1487 struct ata_port *ap = link->ap;
1488 struct ahci_port_priv *pp = ap->private_data;
1489 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1490 u32 port_led_state = emp->led_state;
1491
1492 /* save the desired Activity LED behavior */
1493 if (val == OFF) {
1494 /* clear LFLAG */
1495 link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
1496
1497 /* set the LED to OFF */
David Milburn87943ac2008-10-13 14:38:36 -05001498 port_led_state &= EM_MSG_LED_VALUE_OFF;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001499 port_led_state |= (ap->port_no | (link->pmp << 8));
1500 ahci_transmit_led_message(ap, port_led_state, 4);
1501 } else {
1502 link->flags |= ATA_LFLAG_SW_ACTIVITY;
1503 if (val == BLINK_OFF) {
1504 /* set LED to ON for idle */
David Milburn87943ac2008-10-13 14:38:36 -05001505 port_led_state &= EM_MSG_LED_VALUE_OFF;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001506 port_led_state |= (ap->port_no | (link->pmp << 8));
David Milburn87943ac2008-10-13 14:38:36 -05001507 port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001508 ahci_transmit_led_message(ap, port_led_state, 4);
1509 }
1510 }
1511 emp->blink_policy = val;
1512 return 0;
1513}
1514
1515static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
1516{
1517 struct ata_link *link = dev->link;
1518 struct ata_port *ap = link->ap;
1519 struct ahci_port_priv *pp = ap->private_data;
1520 struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1521
1522 /* display the saved value of activity behavior for this
1523 * disk.
1524 */
1525 return sprintf(buf, "%d\n", emp->blink_policy);
1526}
1527
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001528static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1529 int port_no, void __iomem *mmio,
1530 void __iomem *port_mmio)
1531{
1532 const char *emsg = NULL;
1533 int rc;
1534 u32 tmp;
1535
1536 /* make sure port is not active */
1537 rc = ahci_deinit_port(ap, &emsg);
1538 if (rc)
1539 dev_printk(KERN_WARNING, &pdev->dev,
1540 "%s (%d)\n", emsg, rc);
1541
1542 /* clear SError */
1543 tmp = readl(port_mmio + PORT_SCR_ERR);
1544 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1545 writel(tmp, port_mmio + PORT_SCR_ERR);
1546
1547 /* clear port IRQ */
1548 tmp = readl(port_mmio + PORT_IRQ_STAT);
1549 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1550 if (tmp)
1551 writel(tmp, port_mmio + PORT_IRQ_STAT);
1552
1553 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1554}
1555
Tejun Heo4447d352007-04-17 23:44:08 +09001556static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001557{
Tejun Heo417a1a62007-09-23 13:19:55 +09001558 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001559 struct pci_dev *pdev = to_pci_dev(host->dev);
1560 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001561 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001562 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001563 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001564 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +09001565
Tejun Heo417a1a62007-09-23 13:19:55 +09001566 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001567 if (pdev->device == 0x6121)
1568 mv = 2;
1569 else
1570 mv = 4;
1571 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -04001572
1573 writel(0, port_mmio + PORT_IRQ_MASK);
1574
1575 /* clear port IRQ */
1576 tmp = readl(port_mmio + PORT_IRQ_STAT);
1577 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1578 if (tmp)
1579 writel(tmp, port_mmio + PORT_IRQ_STAT);
1580 }
1581
Tejun Heo4447d352007-04-17 23:44:08 +09001582 for (i = 0; i < host->n_ports; i++) {
1583 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001584
Jeff Garzikcd70c262007-07-08 02:29:42 -04001585 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001586 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001587 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001588
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001589 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001590 }
1591
1592 tmp = readl(mmio + HOST_CTL);
1593 VPRINTK("HOST_CTL 0x%x\n", tmp);
1594 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1595 tmp = readl(mmio + HOST_CTL);
1596 VPRINTK("HOST_CTL 0x%x\n", tmp);
1597}
1598
Jeff Garzika8785392008-02-28 15:43:48 -05001599static void ahci_dev_config(struct ata_device *dev)
1600{
1601 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1602
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001603 if (hpriv->flags & AHCI_HFLAG_SECT255) {
Jeff Garzika8785392008-02-28 15:43:48 -05001604 dev->max_sectors = 255;
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001605 ata_dev_printk(dev, KERN_INFO,
1606 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1607 }
Jeff Garzika8785392008-02-28 15:43:48 -05001608}
1609
Tejun Heo422b7592005-12-19 22:37:17 +09001610static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611{
Tejun Heo4447d352007-04-17 23:44:08 +09001612 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001614 u32 tmp;
1615
1616 tmp = readl(port_mmio + PORT_SIG);
1617 tf.lbah = (tmp >> 24) & 0xff;
1618 tf.lbam = (tmp >> 16) & 0xff;
1619 tf.lbal = (tmp >> 8) & 0xff;
1620 tf.nsect = (tmp) & 0xff;
1621
1622 return ata_dev_classify(&tf);
1623}
1624
Tejun Heo12fad3f2006-05-15 21:03:55 +09001625static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1626 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001627{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001628 dma_addr_t cmd_tbl_dma;
1629
1630 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1631
1632 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1633 pp->cmd_slot[tag].status = 0;
1634 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1635 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001636}
1637
Shane Huang78d5ae32009-08-07 15:05:52 +08001638static int ahci_kick_engine(struct ata_port *ap)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001639{
Tejun Heo350756f2008-04-07 22:47:21 +09001640 void __iomem *port_mmio = ahci_port_base(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -04001641 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo520d06f2008-04-07 22:47:21 +09001642 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001643 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001644 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001645
Tejun Heod2e75df2007-07-16 14:29:39 +09001646 /* stop engine */
1647 rc = ahci_stop_engine(ap);
1648 if (rc)
1649 goto out_restart;
1650
Shane Huang78d5ae32009-08-07 15:05:52 +08001651 /* need to do CLO?
1652 * always do CLO if PMP is attached (AHCI-1.3 9.2)
1653 */
1654 busy = status & (ATA_BUSY | ATA_DRQ);
1655 if (!busy && !sata_pmp_attached(ap)) {
Tejun Heod2e75df2007-07-16 14:29:39 +09001656 rc = 0;
1657 goto out_restart;
1658 }
1659
1660 if (!(hpriv->cap & HOST_CAP_CLO)) {
1661 rc = -EOPNOTSUPP;
1662 goto out_restart;
1663 }
1664
1665 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001666 tmp = readl(port_mmio + PORT_CMD);
1667 tmp |= PORT_CMD_CLO;
1668 writel(tmp, port_mmio + PORT_CMD);
1669
Tejun Heod2e75df2007-07-16 14:29:39 +09001670 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001671 tmp = ata_wait_register(port_mmio + PORT_CMD,
1672 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1673 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001674 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001675
Tejun Heod2e75df2007-07-16 14:29:39 +09001676 /* restart engine */
1677 out_restart:
1678 ahci_start_engine(ap);
1679 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001680}
1681
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001682static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1683 struct ata_taskfile *tf, int is_cmd, u16 flags,
1684 unsigned long timeout_msec)
1685{
1686 const u32 cmd_fis_len = 5; /* five dwords */
1687 struct ahci_port_priv *pp = ap->private_data;
1688 void __iomem *port_mmio = ahci_port_base(ap);
1689 u8 *fis = pp->cmd_tbl;
1690 u32 tmp;
1691
1692 /* prep the command */
1693 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1694 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1695
1696 /* issue & wait */
1697 writel(1, port_mmio + PORT_CMD_ISSUE);
1698
1699 if (timeout_msec) {
1700 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1701 1, timeout_msec);
1702 if (tmp & 0x1) {
Shane Huang78d5ae32009-08-07 15:05:52 +08001703 ahci_kick_engine(ap);
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001704 return -EBUSY;
1705 }
1706 } else
1707 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1708
1709 return 0;
1710}
1711
Shane Huangbd172432008-06-10 15:52:04 +08001712static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1713 int pmp, unsigned long deadline,
1714 int (*check_ready)(struct ata_link *link))
Tejun Heo4658f792006-03-22 21:07:03 +09001715{
Tejun Heocc0680a2007-08-06 18:36:23 +09001716 struct ata_port *ap = link->ap;
Tejun Heo55946392009-08-04 14:30:08 +09001717 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo4658f792006-03-22 21:07:03 +09001718 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001719 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001720 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001721 int rc;
1722
1723 DPRINTK("ENTER\n");
1724
1725 /* prepare for SRST (AHCI-1.1 10.4.1) */
Shane Huang78d5ae32009-08-07 15:05:52 +08001726 rc = ahci_kick_engine(ap);
Tejun Heo994056d2007-12-06 15:02:48 +09001727 if (rc && rc != -EOPNOTSUPP)
Tejun Heocc0680a2007-08-06 18:36:23 +09001728 ata_link_printk(link, KERN_WARNING,
Tejun Heo994056d2007-12-06 15:02:48 +09001729 "failed to reset engine (errno=%d)\n", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001730
Tejun Heocc0680a2007-08-06 18:36:23 +09001731 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001732
1733 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001734 msecs = 0;
1735 now = jiffies;
1736 if (time_after(now, deadline))
1737 msecs = jiffies_to_msecs(deadline - now);
1738
Tejun Heo4658f792006-03-22 21:07:03 +09001739 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001740 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001741 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001742 rc = -EIO;
1743 reason = "1st FIS failed";
1744 goto fail;
1745 }
1746
1747 /* spec says at least 5us, but be generous and sleep for 1ms */
1748 msleep(1);
1749
1750 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001751 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001752 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001753
Tejun Heo705e76b2008-04-07 22:47:19 +09001754 /* wait for link to become ready */
Shane Huangbd172432008-06-10 15:52:04 +08001755 rc = ata_wait_after_reset(link, deadline, check_ready);
Tejun Heo55946392009-08-04 14:30:08 +09001756 if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
1757 /*
1758 * Workaround for cases where link online status can't
1759 * be trusted. Treat device readiness timeout as link
1760 * offline.
1761 */
1762 ata_link_printk(link, KERN_INFO,
1763 "device not ready, treating as offline\n");
1764 *class = ATA_DEV_NONE;
1765 } else if (rc) {
1766 /* link occupied, -ENODEV too is an error */
Tejun Heo9b893912007-02-02 16:50:52 +09001767 reason = "device not ready";
1768 goto fail;
Tejun Heo55946392009-08-04 14:30:08 +09001769 } else
1770 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001771
1772 DPRINTK("EXIT, class=%u\n", *class);
1773 return 0;
1774
Tejun Heo4658f792006-03-22 21:07:03 +09001775 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001776 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001777 return rc;
1778}
1779
Shane Huangbd172432008-06-10 15:52:04 +08001780static int ahci_check_ready(struct ata_link *link)
1781{
1782 void __iomem *port_mmio = ahci_port_base(link->ap);
1783 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1784
1785 return ata_check_ready(status);
1786}
1787
1788static int ahci_softreset(struct ata_link *link, unsigned int *class,
1789 unsigned long deadline)
1790{
1791 int pmp = sata_srst_pmp(link);
1792
1793 DPRINTK("ENTER\n");
1794
1795 return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
1796}
1797
1798static int ahci_sb600_check_ready(struct ata_link *link)
1799{
1800 void __iomem *port_mmio = ahci_port_base(link->ap);
1801 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1802 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
1803
1804 /*
1805 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
1806 * which can save timeout delay.
1807 */
1808 if (irq_status & PORT_IRQ_BAD_PMP)
1809 return -EIO;
1810
1811 return ata_check_ready(status);
1812}
1813
1814static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
1815 unsigned long deadline)
1816{
1817 struct ata_port *ap = link->ap;
1818 void __iomem *port_mmio = ahci_port_base(ap);
1819 int pmp = sata_srst_pmp(link);
1820 int rc;
1821 u32 irq_sts;
1822
1823 DPRINTK("ENTER\n");
1824
1825 rc = ahci_do_softreset(link, class, pmp, deadline,
1826 ahci_sb600_check_ready);
1827
1828 /*
1829 * Soft reset fails on some ATI chips with IPMS set when PMP
1830 * is enabled but SATA HDD/ODD is connected to SATA port,
1831 * do soft reset again to port 0.
1832 */
1833 if (rc == -EIO) {
1834 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
1835 if (irq_sts & PORT_IRQ_BAD_PMP) {
1836 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +08001837 "applying SB600 PMP SRST workaround "
1838 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +08001839 rc = ahci_do_softreset(link, class, 0, deadline,
1840 ahci_check_ready);
1841 }
1842 }
1843
1844 return rc;
1845}
1846
Tejun Heocc0680a2007-08-06 18:36:23 +09001847static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001848 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001849{
Tejun Heo9dadd452008-04-07 22:47:19 +09001850 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heocc0680a2007-08-06 18:36:23 +09001851 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001852 struct ahci_port_priv *pp = ap->private_data;
1853 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1854 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001855 bool online;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001856 int rc;
1857
1858 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859
Tejun Heo4447d352007-04-17 23:44:08 +09001860 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001861
1862 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001863 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001864 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001865 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001866
Tejun Heo9dadd452008-04-07 22:47:19 +09001867 rc = sata_link_hardreset(link, timing, deadline, &online,
1868 ahci_check_ready);
Tejun Heo42969712006-05-31 18:28:18 +09001869
Tejun Heo4447d352007-04-17 23:44:08 +09001870 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
Tejun Heo9dadd452008-04-07 22:47:19 +09001872 if (online)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001873 *class = ahci_dev_classify(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874
Tejun Heo4bd00f62006-02-11 16:26:02 +09001875 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1876 return rc;
1877}
1878
Tejun Heocc0680a2007-08-06 18:36:23 +09001879static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001880 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001881{
Tejun Heocc0680a2007-08-06 18:36:23 +09001882 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +09001883 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +09001884 int rc;
1885
1886 DPRINTK("ENTER\n");
1887
Tejun Heo4447d352007-04-17 23:44:08 +09001888 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001889
Tejun Heocc0680a2007-08-06 18:36:23 +09001890 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001891 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +09001892
Tejun Heo4447d352007-04-17 23:44:08 +09001893 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001894
1895 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1896
1897 /* vt8251 doesn't clear BSY on signature FIS reception,
1898 * request follow-up softreset.
1899 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001900 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +09001901}
1902
Tejun Heoedc93052007-10-25 14:59:16 +09001903static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1904 unsigned long deadline)
1905{
1906 struct ata_port *ap = link->ap;
1907 struct ahci_port_priv *pp = ap->private_data;
1908 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1909 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001910 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +09001911 int rc;
1912
1913 ahci_stop_engine(ap);
1914
1915 /* clear D2H reception area to properly wait for D2H FIS */
1916 ata_tf_init(link->device, &tf);
1917 tf.command = 0x80;
1918 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1919
1920 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001921 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +09001922
1923 ahci_start_engine(ap);
1924
Tejun Heoedc93052007-10-25 14:59:16 +09001925 /* The pseudo configuration device on SIMG4726 attached to
1926 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1927 * hardreset if no device is attached to the first downstream
1928 * port && the pseudo device locks up on SRST w/ PMP==0. To
1929 * work around this, wait for !BSY only briefly. If BSY isn't
1930 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1931 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1932 *
1933 * Wait for two seconds. Devices attached to downstream port
1934 * which can't process the following IDENTIFY after this will
1935 * have to be reset again. For most cases, this should
1936 * suffice while making probing snappish enough.
1937 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001938 if (online) {
1939 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
1940 ahci_check_ready);
1941 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +08001942 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +09001943 }
Tejun Heo9dadd452008-04-07 22:47:19 +09001944 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +09001945}
1946
Tejun Heocc0680a2007-08-06 18:36:23 +09001947static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001948{
Tejun Heocc0680a2007-08-06 18:36:23 +09001949 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001950 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001951 u32 new_tmp, tmp;
1952
Tejun Heo203c75b2008-04-07 22:47:18 +09001953 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001954
1955 /* Make sure port's ATAPI bit is set appropriately */
1956 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001957 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001958 new_tmp |= PORT_CMD_ATAPI;
1959 else
1960 new_tmp &= ~PORT_CMD_ATAPI;
1961 if (new_tmp != tmp) {
1962 writel(new_tmp, port_mmio + PORT_CMD);
1963 readl(port_mmio + PORT_CMD); /* flush */
1964 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965}
1966
Tejun Heo12fad3f2006-05-15 21:03:55 +09001967static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001969 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001970 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1971 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972
1973 VPRINTK("ENTER\n");
1974
1975 /*
1976 * Next, the S/G list.
1977 */
Tejun Heoff2aeb12007-12-05 16:43:11 +09001978 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001979 dma_addr_t addr = sg_dma_address(sg);
1980 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981
Tejun Heoff2aeb12007-12-05 16:43:11 +09001982 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1983 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1984 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001986
Tejun Heoff2aeb12007-12-05 16:43:11 +09001987 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988}
1989
1990static void ahci_qc_prep(struct ata_queued_cmd *qc)
1991{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001992 struct ata_port *ap = qc->ap;
1993 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo405e66b2007-11-27 19:28:53 +09001994 int is_atapi = ata_is_atapi(qc->tf.protocol);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001995 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 u32 opts;
1997 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001998 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999
2000 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 * Fill in command table information. First, the header,
2002 * a SATA Register - Host to Device command FIS.
2003 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09002004 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
2005
Tejun Heo7d50b602007-09-23 13:19:54 +09002006 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09002007 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09002008 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
2009 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04002010 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011
Tejun Heocc9278e2006-02-10 17:25:47 +09002012 n_elem = 0;
2013 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09002014 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015
Tejun Heocc9278e2006-02-10 17:25:47 +09002016 /*
2017 * Fill in command slot information.
2018 */
Tejun Heo7d50b602007-09-23 13:19:54 +09002019 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09002020 if (qc->tf.flags & ATA_TFLAG_WRITE)
2021 opts |= AHCI_CMD_WRITE;
2022 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09002023 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05002024
Tejun Heo12fad3f2006-05-15 21:03:55 +09002025 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026}
2027
Tejun Heo78cd52d2006-05-15 20:58:29 +09002028static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029{
Tejun Heo417a1a62007-09-23 13:19:55 +09002030 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002031 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002032 struct ata_eh_info *host_ehi = &ap->link.eh_info;
2033 struct ata_link *link = NULL;
2034 struct ata_queued_cmd *active_qc;
2035 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002036 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037
Tejun Heo7d50b602007-09-23 13:19:54 +09002038 /* determine active link */
Tejun Heo1eca4362008-11-03 20:03:17 +09002039 ata_for_each_link(link, ap, EDGE)
Tejun Heo7d50b602007-09-23 13:19:54 +09002040 if (ata_link_active(link))
2041 break;
2042 if (!link)
2043 link = &ap->link;
2044
2045 active_qc = ata_qc_from_tag(ap, link->active_tag);
2046 active_ehi = &link->eh_info;
2047
2048 /* record irq stat */
2049 ata_ehi_clear_desc(host_ehi);
2050 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05002051
Tejun Heo78cd52d2006-05-15 20:58:29 +09002052 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heo82ef04f2008-07-31 17:02:40 +09002053 ahci_scr_read(&ap->link, SCR_ERROR, &serror);
2054 ahci_scr_write(&ap->link, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09002055 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056
Tejun Heo41669552006-11-29 11:33:14 +09002057 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09002058 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09002059 irq_stat &= ~PORT_IRQ_IF_ERR;
2060
Conke Hu55a61602007-03-27 18:33:05 +08002061 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09002062 /* If qc is active, charge it; otherwise, the active
2063 * link. There's no active qc on NCQ errors. It will
2064 * be determined by EH by reading log page 10h.
2065 */
2066 if (active_qc)
2067 active_qc->err_mask |= AC_ERR_DEV;
2068 else
2069 active_ehi->err_mask |= AC_ERR_DEV;
2070
Tejun Heo417a1a62007-09-23 13:19:55 +09002071 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09002072 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002073 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074
Tejun Heo78cd52d2006-05-15 20:58:29 +09002075 if (irq_stat & PORT_IRQ_UNK_FIS) {
2076 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077
Tejun Heo7d50b602007-09-23 13:19:54 +09002078 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002079 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002080 ata_ehi_push_desc(active_ehi,
2081 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09002082 unk[0], unk[1], unk[2], unk[3]);
2083 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04002084
Tejun Heo071f44b2008-04-07 22:47:22 +09002085 if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
Tejun Heo7d50b602007-09-23 13:19:54 +09002086 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002087 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002088 ata_ehi_push_desc(active_ehi, "incorrect PMP");
2089 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09002090
Tejun Heo7d50b602007-09-23 13:19:54 +09002091 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
2092 host_ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002093 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002094 ata_ehi_push_desc(host_ehi, "host bus error");
2095 }
2096
2097 if (irq_stat & PORT_IRQ_IF_ERR) {
2098 host_ehi->err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002099 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09002100 ata_ehi_push_desc(host_ehi, "interface fatal error");
2101 }
2102
2103 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
2104 ata_ehi_hotplugged(host_ehi);
2105 ata_ehi_push_desc(host_ehi, "%s",
2106 irq_stat & PORT_IRQ_CONNECT ?
2107 "connection status changed" : "PHY RDY changed");
2108 }
2109
2110 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111
Tejun Heo78cd52d2006-05-15 20:58:29 +09002112 if (irq_stat & PORT_IRQ_FREEZE)
2113 ata_port_freeze(ap);
2114 else
2115 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116}
2117
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002118static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119{
Tejun Heo350756f2008-04-07 22:47:21 +09002120 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002121 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09002122 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09002123 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09002124 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Tejun Heo12fad3f2006-05-15 21:03:55 +09002125 u32 status, qc_active;
Tejun Heo459ad682007-12-07 12:46:23 +09002126 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127
2128 status = readl(port_mmio + PORT_IRQ_STAT);
2129 writel(status, port_mmio + PORT_IRQ_STAT);
2130
Tejun Heob06ce3e2007-10-09 15:06:48 +09002131 /* ignore BAD_PMP while resetting */
2132 if (unlikely(resetting))
2133 status &= ~PORT_IRQ_BAD_PMP;
2134
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002135 /* If we are getting PhyRdy, this is
2136 * just a power state change, we should
2137 * clear out this, plus the PhyRdy/Comm
2138 * Wake bits from Serror
2139 */
2140 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
2141 (status & PORT_IRQ_PHYRDY)) {
2142 status &= ~PORT_IRQ_PHYRDY;
Tejun Heo82ef04f2008-07-31 17:02:40 +09002143 ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002144 }
2145
Tejun Heo78cd52d2006-05-15 20:58:29 +09002146 if (unlikely(status & PORT_IRQ_ERROR)) {
2147 ahci_error_intr(ap, status);
2148 return;
2149 }
2150
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002151 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09002152 /* If SNotification is available, leave notification
2153 * handling to sata_async_notification(). If not,
2154 * emulate it by snooping SDB FIS RX area.
2155 *
2156 * Snooping FIS RX area is probably cheaper than
2157 * poking SNotification but some constrollers which
2158 * implement SNotification, ICH9 for example, don't
2159 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002160 */
Tejun Heo5f226c62007-10-09 15:02:23 +09002161 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09002162 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09002163 else {
2164 /* If the 'N' bit in word 0 of the FIS is set,
2165 * we just received asynchronous notification.
2166 * Tell libata about it.
2167 */
2168 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
2169 u32 f0 = le32_to_cpu(f[0]);
2170
2171 if (f0 & (1 << 15))
2172 sata_async_notification(ap);
2173 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04002174 }
2175
Tejun Heo7d50b602007-09-23 13:19:54 +09002176 /* pp->active_link is valid iff any command is in flight */
2177 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09002178 qc_active = readl(port_mmio + PORT_SCR_ACT);
2179 else
2180 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
2181
Tejun Heo79f97da2008-04-07 22:47:20 +09002182 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heob06ce3e2007-10-09 15:06:48 +09002183
Tejun Heo459ad682007-12-07 12:46:23 +09002184 /* while resetting, invalid completions are expected */
2185 if (unlikely(rc < 0 && !resetting)) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09002186 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002187 ehi->action |= ATA_EH_RESET;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002188 ata_port_freeze(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190}
2191
David Howells7d12e782006-10-05 14:55:46 +01002192static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193{
Jeff Garzikcca39742006-08-24 03:19:22 -04002194 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195 struct ahci_host_priv *hpriv;
2196 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04002197 void __iomem *mmio;
Tejun Heod28f87a2008-07-05 13:10:50 +09002198 u32 irq_stat, irq_masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199
2200 VPRINTK("ENTER\n");
2201
Jeff Garzikcca39742006-08-24 03:19:22 -04002202 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002203 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204
2205 /* sigh. 0xffffffff is a valid return from h/w */
2206 irq_stat = readl(mmio + HOST_IRQ_STAT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207 if (!irq_stat)
2208 return IRQ_NONE;
2209
Tejun Heod28f87a2008-07-05 13:10:50 +09002210 irq_masked = irq_stat & hpriv->port_map;
2211
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002212 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002214 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216
Tejun Heod28f87a2008-07-05 13:10:50 +09002217 if (!(irq_masked & (1 << i)))
Jeff Garzik67846b32005-10-05 02:58:32 -04002218 continue;
2219
Jeff Garzikcca39742006-08-24 03:19:22 -04002220 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04002221 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002222 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04002223 VPRINTK("port %u\n", i);
2224 } else {
2225 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09002226 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04002227 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05002228 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 }
Jeff Garzik67846b32005-10-05 02:58:32 -04002230
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231 handled = 1;
2232 }
2233
Tejun Heod28f87a2008-07-05 13:10:50 +09002234 /* HOST_IRQ_STAT behaves as level triggered latch meaning that
2235 * it should be cleared after all the port events are cleared;
2236 * otherwise, it will raise a spurious interrupt after each
2237 * valid one. Please read section 10.6.2 of ahci 1.1 for more
2238 * information.
2239 *
2240 * Also, use the unmasked value to clear interrupt as spurious
2241 * pending event on a dummy port might cause screaming IRQ.
2242 */
Tejun Heoea0c62f2008-06-28 01:49:02 +09002243 writel(irq_stat, mmio + HOST_IRQ_STAT);
2244
Jeff Garzikcca39742006-08-24 03:19:22 -04002245 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246
2247 VPRINTK("EXIT\n");
2248
2249 return IRQ_RETVAL(handled);
2250}
2251
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09002252static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253{
2254 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09002255 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09002256 struct ahci_port_priv *pp = ap->private_data;
2257
2258 /* Keep track of the currently active link. It will be used
2259 * in completion path to determine whether NCQ phase is in
2260 * progress.
2261 */
2262 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263
Tejun Heo12fad3f2006-05-15 21:03:55 +09002264 if (qc->tf.protocol == ATA_PROT_NCQ)
2265 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
2266 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002268 ahci_sw_activity(qc->dev->link);
2269
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270 return 0;
2271}
2272
Tejun Heo4c9bf4e2008-04-07 22:47:20 +09002273static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
2274{
2275 struct ahci_port_priv *pp = qc->ap->private_data;
2276 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
2277
2278 ata_tf_from_fis(d2h_fis, &qc->result_tf);
2279 return true;
2280}
2281
Tejun Heo78cd52d2006-05-15 20:58:29 +09002282static void ahci_freeze(struct ata_port *ap)
2283{
Tejun Heo4447d352007-04-17 23:44:08 +09002284 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002285
2286 /* turn IRQ off */
2287 writel(0, port_mmio + PORT_IRQ_MASK);
2288}
2289
2290static void ahci_thaw(struct ata_port *ap)
2291{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002292 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09002293 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002294 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002295 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09002296
2297 /* clear IRQ */
2298 tmp = readl(port_mmio + PORT_IRQ_STAT);
2299 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09002300 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002301
Tejun Heo1c954a42007-10-09 15:01:37 +09002302 /* turn IRQ back on */
2303 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002304}
2305
2306static void ahci_error_handler(struct ata_port *ap)
2307{
Tejun Heob51e9e52006-06-29 01:29:30 +09002308 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09002309 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09002310 ahci_stop_engine(ap);
2311 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002312 }
2313
Tejun Heoa1efdab2008-03-25 12:22:50 +09002314 sata_pmp_error_handler(ap);
Tejun Heoedc93052007-10-25 14:59:16 +09002315}
2316
Tejun Heo78cd52d2006-05-15 20:58:29 +09002317static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
2318{
2319 struct ata_port *ap = qc->ap;
2320
Tejun Heod2e75df2007-07-16 14:29:39 +09002321 /* make DMA engine forget about the failed command */
2322 if (qc->flags & ATA_QCFLAG_FAILED)
Shane Huang78d5ae32009-08-07 15:05:52 +08002323 ahci_kick_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09002324}
2325
Tejun Heo7d50b602007-09-23 13:19:54 +09002326static void ahci_pmp_attach(struct ata_port *ap)
2327{
2328 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09002329 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002330 u32 cmd;
2331
2332 cmd = readl(port_mmio + PORT_CMD);
2333 cmd |= PORT_CMD_PMP;
2334 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09002335
2336 pp->intr_mask |= PORT_IRQ_BAD_PMP;
2337 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09002338}
2339
2340static void ahci_pmp_detach(struct ata_port *ap)
2341{
2342 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09002343 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09002344 u32 cmd;
2345
2346 cmd = readl(port_mmio + PORT_CMD);
2347 cmd &= ~PORT_CMD_PMP;
2348 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09002349
2350 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
2351 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09002352}
2353
Alexey Dobriyan028a2592007-07-17 23:48:48 +04002354static int ahci_port_resume(struct ata_port *ap)
2355{
2356 ahci_power_up(ap);
2357 ahci_start_port(ap);
2358
Tejun Heo071f44b2008-04-07 22:47:22 +09002359 if (sata_pmp_attached(ap))
Tejun Heo7d50b602007-09-23 13:19:54 +09002360 ahci_pmp_attach(ap);
2361 else
2362 ahci_pmp_detach(ap);
2363
Alexey Dobriyan028a2592007-07-17 23:48:48 +04002364 return 0;
2365}
2366
Tejun Heo438ac6d2007-03-02 17:31:26 +09002367#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09002368static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
2369{
Tejun Heoc1332872006-07-26 15:59:26 +09002370 const char *emsg = NULL;
2371 int rc;
2372
Tejun Heo4447d352007-04-17 23:44:08 +09002373 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09002374 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09002375 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09002376 else {
Tejun Heoc1332872006-07-26 15:59:26 +09002377 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002378 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09002379 }
2380
2381 return rc;
2382}
2383
Tejun Heoc1332872006-07-26 15:59:26 +09002384static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
2385{
Jeff Garzikcca39742006-08-24 03:19:22 -04002386 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +09002387 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002388 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09002389 u32 ctl;
2390
Tejun Heo9b10ae82009-05-30 20:50:12 +09002391 if (mesg.event & PM_EVENT_SUSPEND &&
2392 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
2393 dev_printk(KERN_ERR, &pdev->dev,
2394 "BIOS update required for suspend/resume\n");
2395 return -EIO;
2396 }
2397
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01002398 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +09002399 /* AHCI spec rev1.1 section 8.3.3:
2400 * Software must disable interrupts prior to requesting a
2401 * transition of the HBA to D3 state.
2402 */
2403 ctl = readl(mmio + HOST_CTL);
2404 ctl &= ~HOST_IRQ_EN;
2405 writel(ctl, mmio + HOST_CTL);
2406 readl(mmio + HOST_CTL); /* flush */
2407 }
2408
2409 return ata_pci_device_suspend(pdev, mesg);
2410}
2411
2412static int ahci_pci_device_resume(struct pci_dev *pdev)
2413{
Jeff Garzikcca39742006-08-24 03:19:22 -04002414 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09002415 int rc;
2416
Tejun Heo553c4aa2006-12-26 19:39:50 +09002417 rc = ata_pci_device_do_resume(pdev);
2418 if (rc)
2419 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09002420
2421 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09002422 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002423 if (rc)
2424 return rc;
2425
Tejun Heo4447d352007-04-17 23:44:08 +09002426 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002427 }
2428
Jeff Garzikcca39742006-08-24 03:19:22 -04002429 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002430
2431 return 0;
2432}
Tejun Heo438ac6d2007-03-02 17:31:26 +09002433#endif
Tejun Heoc1332872006-07-26 15:59:26 +09002434
Tejun Heo254950c2006-07-26 15:59:25 +09002435static int ahci_port_start(struct ata_port *ap)
2436{
Jeff Garzikcca39742006-08-24 03:19:22 -04002437 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09002438 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09002439 void *mem;
2440 dma_addr_t mem_dma;
Tejun Heo254950c2006-07-26 15:59:25 +09002441
Tejun Heo24dc5f32007-01-20 16:00:28 +09002442 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09002443 if (!pp)
2444 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002445
Tejun Heo24dc5f32007-01-20 16:00:28 +09002446 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
2447 GFP_KERNEL);
2448 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09002449 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002450 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
2451
2452 /*
2453 * First item in chunk of DMA memory: 32-slot command table,
2454 * 32 bytes each in size
2455 */
2456 pp->cmd_slot = mem;
2457 pp->cmd_slot_dma = mem_dma;
2458
2459 mem += AHCI_CMD_SLOT_SZ;
2460 mem_dma += AHCI_CMD_SLOT_SZ;
2461
2462 /*
2463 * Second item: Received-FIS area
2464 */
2465 pp->rx_fis = mem;
2466 pp->rx_fis_dma = mem_dma;
2467
2468 mem += AHCI_RX_FIS_SZ;
2469 mem_dma += AHCI_RX_FIS_SZ;
2470
2471 /*
2472 * Third item: data area for storing a single command
2473 * and its scatter-gather table
2474 */
2475 pp->cmd_tbl = mem;
2476 pp->cmd_tbl_dma = mem_dma;
2477
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002478 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002479 * Save off initial list of interrupts to be enabled.
2480 * This could be changed later
2481 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002482 pp->intr_mask = DEF_PORT_IRQ;
2483
Tejun Heo254950c2006-07-26 15:59:25 +09002484 ap->private_data = pp;
2485
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002486 /* engage engines, captain */
2487 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09002488}
2489
2490static void ahci_port_stop(struct ata_port *ap)
2491{
Tejun Heo0be0aa92006-07-26 15:59:26 +09002492 const char *emsg = NULL;
2493 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002494
Tejun Heo0be0aa92006-07-26 15:59:26 +09002495 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09002496 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09002497 if (rc)
2498 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09002499}
2500
Tejun Heo4447d352007-04-17 23:44:08 +09002501static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -07002506 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
2507 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -07002509 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002511 dev_printk(KERN_ERR, &pdev->dev,
2512 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513 return rc;
2514 }
2515 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07002517 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002518 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002519 dev_printk(KERN_ERR, &pdev->dev,
2520 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002521 return rc;
2522 }
Yang Hongyang284901a2009-04-06 19:01:15 -07002523 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002525 dev_printk(KERN_ERR, &pdev->dev,
2526 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 return rc;
2528 }
2529 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530 return 0;
2531}
2532
Tejun Heo4447d352007-04-17 23:44:08 +09002533static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534{
Tejun Heo4447d352007-04-17 23:44:08 +09002535 struct ahci_host_priv *hpriv = host->private_data;
2536 struct pci_dev *pdev = to_pci_dev(host->dev);
2537 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 u32 vers, cap, impl, speed;
2539 const char *speed_s;
2540 u16 cc;
2541 const char *scc_s;
2542
2543 vers = readl(mmio + HOST_VERSION);
2544 cap = hpriv->cap;
2545 impl = hpriv->port_map;
2546
2547 speed = (cap >> 20) & 0xf;
2548 if (speed == 1)
2549 speed_s = "1.5";
2550 else if (speed == 2)
2551 speed_s = "3";
Shane Huang8522ee22008-12-30 11:00:37 +08002552 else if (speed == 3)
2553 speed_s = "6";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554 else
2555 speed_s = "?";
2556
2557 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002558 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002560 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002562 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563 scc_s = "RAID";
2564 else
2565 scc_s = "unknown";
2566
Jeff Garzika9524a72005-10-30 14:39:11 -05002567 dev_printk(KERN_INFO, &pdev->dev,
2568 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002570 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002571
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002572 (vers >> 24) & 0xff,
2573 (vers >> 16) & 0xff,
2574 (vers >> 8) & 0xff,
2575 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002576
2577 ((cap >> 8) & 0x1f) + 1,
2578 (cap & 0x1f) + 1,
2579 speed_s,
2580 impl,
2581 scc_s);
2582
Jeff Garzika9524a72005-10-30 14:39:11 -05002583 dev_printk(KERN_INFO, &pdev->dev,
2584 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002585 "%s%s%s%s%s%s%s"
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002586 "%s%s%s%s%s%s%s"
2587 "%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002588 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589
2590 cap & (1 << 31) ? "64bit " : "",
2591 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09002592 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593 cap & (1 << 28) ? "ilck " : "",
2594 cap & (1 << 27) ? "stag " : "",
2595 cap & (1 << 26) ? "pm " : "",
2596 cap & (1 << 25) ? "led " : "",
2597
2598 cap & (1 << 24) ? "clo " : "",
2599 cap & (1 << 19) ? "nz " : "",
2600 cap & (1 << 18) ? "only " : "",
2601 cap & (1 << 17) ? "pmp " : "",
2602 cap & (1 << 15) ? "pio " : "",
2603 cap & (1 << 14) ? "slum " : "",
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002604 cap & (1 << 13) ? "part " : "",
2605 cap & (1 << 6) ? "ems ": ""
Linus Torvalds1da177e2005-04-16 15:20:36 -07002606 );
2607}
2608
Tejun Heoedc93052007-10-25 14:59:16 +09002609/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2610 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2611 * support PMP and the 4726 either directly exports the device
2612 * attached to the first downstream port or acts as a hardware storage
2613 * controller and emulate a single ATA device (can be RAID 0/1 or some
2614 * other configuration).
2615 *
2616 * When there's no device attached to the first downstream port of the
2617 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2618 * configure the 4726. However, ATA emulation of the device is very
2619 * lame. It doesn't send signature D2H Reg FIS after the initial
2620 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2621 *
2622 * The following function works around the problem by always using
2623 * hardreset on the port and not depending on receiving signature FIS
2624 * afterward. If signature FIS isn't received soon, ATA class is
2625 * assumed without follow-up softreset.
2626 */
2627static void ahci_p5wdh_workaround(struct ata_host *host)
2628{
2629 static struct dmi_system_id sysids[] = {
2630 {
2631 .ident = "P5W DH Deluxe",
2632 .matches = {
2633 DMI_MATCH(DMI_SYS_VENDOR,
2634 "ASUSTEK COMPUTER INC"),
2635 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2636 },
2637 },
2638 { }
2639 };
2640 struct pci_dev *pdev = to_pci_dev(host->dev);
2641
2642 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2643 dmi_check_system(sysids)) {
2644 struct ata_port *ap = host->ports[1];
2645
2646 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2647 "Deluxe on-board SIMG4726 workaround\n");
2648
2649 ap->ops = &ahci_p5wdh_ops;
2650 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2651 }
2652}
2653
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002654/* only some SB600 ahci controllers can do 64bit DMA */
2655static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08002656{
2657 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09002658 /*
2659 * The oldest version known to be broken is 0901 and
2660 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002661 * Enable 64bit DMA on 1501 and anything newer.
2662 *
Tejun Heo03d783b2009-08-16 21:04:02 +09002663 * Please read bko#9412 for more info.
2664 */
Shane Huang58a09b32009-05-27 15:04:43 +08002665 {
2666 .ident = "ASUS M2A-VM",
2667 .matches = {
2668 DMI_MATCH(DMI_BOARD_VENDOR,
2669 "ASUSTeK Computer INC."),
2670 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
2671 },
Tejun Heo03d783b2009-08-16 21:04:02 +09002672 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08002673 },
2674 { }
2675 };
Tejun Heo03d783b2009-08-16 21:04:02 +09002676 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002677 int year, month, date;
2678 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08002679
Tejun Heo03d783b2009-08-16 21:04:02 +09002680 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08002681 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09002682 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08002683 return false;
2684
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002685 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
2686 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08002687
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002688 if (strcmp(buf, match->driver_data) >= 0) {
2689 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
2690 match->ident);
2691 return true;
2692 } else {
Tejun Heo03d783b2009-08-16 21:04:02 +09002693 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
2694 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002695 return false;
2696 }
Shane Huang58a09b32009-05-27 15:04:43 +08002697}
2698
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01002699static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
2700{
2701 static const struct dmi_system_id broken_systems[] = {
2702 {
2703 .ident = "HP Compaq nx6310",
2704 .matches = {
2705 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2706 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
2707 },
2708 /* PCI slot number of the controller */
2709 .driver_data = (void *)0x1FUL,
2710 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01002711 {
2712 .ident = "HP Compaq 6720s",
2713 .matches = {
2714 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2715 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
2716 },
2717 /* PCI slot number of the controller */
2718 .driver_data = (void *)0x1FUL,
2719 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01002720
2721 { } /* terminate list */
2722 };
2723 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
2724
2725 if (dmi) {
2726 unsigned long slot = (unsigned long)dmi->driver_data;
2727 /* apply the quirk only to on-board controllers */
2728 return slot == PCI_SLOT(pdev->devfn);
2729 }
2730
2731 return false;
2732}
2733
Tejun Heo9b10ae82009-05-30 20:50:12 +09002734static bool ahci_broken_suspend(struct pci_dev *pdev)
2735{
2736 static const struct dmi_system_id sysids[] = {
2737 /*
2738 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
2739 * to the harddisk doesn't become online after
2740 * resuming from STR. Warn and fail suspend.
2741 */
2742 {
2743 .ident = "dv4",
2744 .matches = {
2745 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2746 DMI_MATCH(DMI_PRODUCT_NAME,
2747 "HP Pavilion dv4 Notebook PC"),
2748 },
2749 .driver_data = "F.30", /* cutoff BIOS version */
2750 },
2751 {
2752 .ident = "dv5",
2753 .matches = {
2754 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2755 DMI_MATCH(DMI_PRODUCT_NAME,
2756 "HP Pavilion dv5 Notebook PC"),
2757 },
2758 .driver_data = "F.16", /* cutoff BIOS version */
2759 },
2760 {
2761 .ident = "dv6",
2762 .matches = {
2763 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2764 DMI_MATCH(DMI_PRODUCT_NAME,
2765 "HP Pavilion dv6 Notebook PC"),
2766 },
2767 .driver_data = "F.21", /* cutoff BIOS version */
2768 },
2769 {
2770 .ident = "HDX18",
2771 .matches = {
2772 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
2773 DMI_MATCH(DMI_PRODUCT_NAME,
2774 "HP HDX18 Notebook PC"),
2775 },
2776 .driver_data = "F.23", /* cutoff BIOS version */
2777 },
2778 { } /* terminate list */
2779 };
2780 const struct dmi_system_id *dmi = dmi_first_match(sysids);
2781 const char *ver;
2782
2783 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
2784 return false;
2785
2786 ver = dmi_get_system_info(DMI_BIOS_VERSION);
2787
2788 return !ver || strcmp(ver, dmi->driver_data) < 0;
2789}
2790
Tejun Heo55946392009-08-04 14:30:08 +09002791static bool ahci_broken_online(struct pci_dev *pdev)
2792{
2793#define ENCODE_BUSDEVFN(bus, slot, func) \
2794 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
2795 static const struct dmi_system_id sysids[] = {
2796 /*
2797 * There are several gigabyte boards which use
2798 * SIMG5723s configured as hardware RAID. Certain
2799 * 5723 firmware revisions shipped there keep the link
2800 * online but fail to answer properly to SRST or
2801 * IDENTIFY when no device is attached downstream
2802 * causing libata to retry quite a few times leading
2803 * to excessive detection delay.
2804 *
2805 * As these firmwares respond to the second reset try
2806 * with invalid device signature, considering unknown
2807 * sig as offline works around the problem acceptably.
2808 */
2809 {
2810 .ident = "EP45-DQ6",
2811 .matches = {
2812 DMI_MATCH(DMI_BOARD_VENDOR,
2813 "Gigabyte Technology Co., Ltd."),
2814 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
2815 },
2816 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
2817 },
2818 {
2819 .ident = "EP45-DS5",
2820 .matches = {
2821 DMI_MATCH(DMI_BOARD_VENDOR,
2822 "Gigabyte Technology Co., Ltd."),
2823 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
2824 },
2825 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
2826 },
2827 { } /* terminate list */
2828 };
2829#undef ENCODE_BUSDEVFN
2830 const struct dmi_system_id *dmi = dmi_first_match(sysids);
2831 unsigned int val;
2832
2833 if (!dmi)
2834 return false;
2835
2836 val = (unsigned long)dmi->driver_data;
2837
2838 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
2839}
2840
Tejun Heo24dc5f32007-01-20 16:00:28 +09002841static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002842{
2843 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09002844 unsigned int board_id = ent->driver_data;
2845 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09002846 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09002847 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09002849 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09002850 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851
2852 VPRINTK("ENTER\n");
2853
Tejun Heo12fad3f2006-05-15 21:03:55 +09002854 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2855
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002857 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858
Alan Cox5b66c822008-09-03 14:48:34 +01002859 /* The AHCI driver can only drive the SATA ports, the PATA driver
2860 can drive them all so if both drivers are selected make sure
2861 AHCI stays out of the way */
2862 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
2863 return -ENODEV;
2864
Tejun Heo4447d352007-04-17 23:44:08 +09002865 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002866 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867 if (rc)
2868 return rc;
2869
Tejun Heodea55132008-03-11 19:52:31 +09002870 /* AHCI controllers often implement SFF compatible interface.
2871 * Grab all PCI BARs just in case.
2872 */
2873 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002874 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002875 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002876 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002877 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878
Tejun Heoc4f77922007-12-06 15:09:43 +09002879 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
2880 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
2881 u8 map;
2882
2883 /* ICH6s share the same PCI ID for both piix and ahci
2884 * modes. Enabling ahci mode while MAP indicates
2885 * combined mode is a bad idea. Yield to ata_piix.
2886 */
2887 pci_read_config_byte(pdev, ICH_MAP, &map);
2888 if (map & 0x3) {
2889 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
2890 "combined mode, can't enable AHCI mode\n");
2891 return -ENODEV;
2892 }
2893 }
2894
Tejun Heo24dc5f32007-01-20 16:00:28 +09002895 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2896 if (!hpriv)
2897 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09002898 hpriv->flags |= (unsigned long)pi.private_data;
2899
Tejun Heoe297d992008-06-10 00:13:04 +09002900 /* MCP65 revision A1 and A2 can't do MSI */
2901 if (board_id == board_ahci_mcp65 &&
2902 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
2903 hpriv->flags |= AHCI_HFLAG_NO_MSI;
2904
Shane Huange427fe02008-12-30 10:53:41 +08002905 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
2906 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
2907 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
2908
Tejun Heo2fcad9d2009-10-03 18:27:29 +09002909 /* only some SB600s can do 64bit DMA */
2910 if (ahci_sb600_enable_64bit(pdev))
2911 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08002912
Tejun Heo31b239a2009-09-17 00:34:39 +09002913 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
2914 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915
Tejun Heo4447d352007-04-17 23:44:08 +09002916 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09002917 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918
Tejun Heo4447d352007-04-17 23:44:08 +09002919 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09002920 if (hpriv->cap & HOST_CAP_NCQ)
Shaohua Li388539f2009-07-27 09:24:35 +08002921 pi.flags |= ATA_FLAG_NCQ | ATA_FLAG_FPDMA_AA;
Tejun Heo4447d352007-04-17 23:44:08 +09002922
Tejun Heo7d50b602007-09-23 13:19:54 +09002923 if (hpriv->cap & HOST_CAP_PMP)
2924 pi.flags |= ATA_FLAG_PMP;
2925
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002926 if (ahci_em_messages && (hpriv->cap & HOST_CAP_EMS)) {
2927 u8 messages;
2928 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
2929 u32 em_loc = readl(mmio + HOST_EM_LOC);
2930 u32 em_ctl = readl(mmio + HOST_EM_CTL);
2931
David Milburn87943ac2008-10-13 14:38:36 -05002932 messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002933
2934 /* we only support LED message type right now */
2935 if ((messages & 0x01) && (ahci_em_messages == 1)) {
2936 /* store em_loc */
2937 hpriv->em_loc = ((em_loc >> 16) * 4);
2938 pi.flags |= ATA_FLAG_EM;
2939 if (!(em_ctl & EM_CTL_ALHD))
2940 pi.flags |= ATA_FLAG_SW_ACTIVITY;
2941 }
2942 }
2943
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01002944 if (ahci_broken_system_poweroff(pdev)) {
2945 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
2946 dev_info(&pdev->dev,
2947 "quirky BIOS, skipping spindown on poweroff\n");
2948 }
2949
Tejun Heo9b10ae82009-05-30 20:50:12 +09002950 if (ahci_broken_suspend(pdev)) {
2951 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
2952 dev_printk(KERN_WARNING, &pdev->dev,
2953 "BIOS update required for suspend/resume\n");
2954 }
2955
Tejun Heo55946392009-08-04 14:30:08 +09002956 if (ahci_broken_online(pdev)) {
2957 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
2958 dev_info(&pdev->dev,
2959 "online status unreliable, applying workaround\n");
2960 }
2961
Tejun Heo837f5f82008-02-06 15:13:51 +09002962 /* CAP.NP sometimes indicate the index of the last enabled
2963 * port, at other times, that of the last possible port, so
2964 * determining the maximum port number requires looking at
2965 * both CAP.NP and port_map.
2966 */
2967 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
2968
2969 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09002970 if (!host)
2971 return -ENOMEM;
2972 host->iomap = pcim_iomap_table(pdev);
2973 host->private_data = hpriv;
2974
Arjan van de Venf3d7f232009-01-26 02:05:44 -08002975 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08002976 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08002977 else
2978 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08002979
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002980 if (pi.flags & ATA_FLAG_EM)
2981 ahci_reset_em(host);
2982
Tejun Heo4447d352007-04-17 23:44:08 +09002983 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002984 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09002985
Tejun Heocbcdd872007-08-18 13:14:55 +09002986 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2987 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2988 0x100 + ap->port_no * 0x80, "port");
2989
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002990 /* set initial link pm policy */
2991 ap->pm_policy = NOT_AVAILABLE;
2992
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07002993 /* set enclosure management message type */
2994 if (ap->flags & ATA_FLAG_EM)
2995 ap->em_message_type = ahci_em_messages;
2996
2997
Jeff Garzikdab632e2007-05-28 08:33:01 -04002998 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09002999 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04003000 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09003001 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002
Tejun Heoedc93052007-10-25 14:59:16 +09003003 /* apply workaround for ASUS P5W DH Deluxe mainboard */
3004 ahci_p5wdh_workaround(host);
3005
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003007 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003008 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003009 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010
Tejun Heo4447d352007-04-17 23:44:08 +09003011 rc = ahci_reset_controller(host);
3012 if (rc)
3013 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09003014
Tejun Heo4447d352007-04-17 23:44:08 +09003015 ahci_init_controller(host);
3016 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003017
Tejun Heo4447d352007-04-17 23:44:08 +09003018 pci_set_master(pdev);
3019 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
3020 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04003021}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003022
3023static int __init ahci_init(void)
3024{
Pavel Roskinb7887192006-08-10 18:13:18 +09003025 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003026}
3027
Linus Torvalds1da177e2005-04-16 15:20:36 -07003028static void __exit ahci_exit(void)
3029{
3030 pci_unregister_driver(&ahci_pci_driver);
3031}
3032
3033
3034MODULE_AUTHOR("Jeff Garzik");
3035MODULE_DESCRIPTION("AHCI SATA low-level driver");
3036MODULE_LICENSE("GPL");
3037MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04003038MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039
3040module_init(ahci_init);
3041module_exit(ahci_exit);