blob: 53f5afd9420cf136a85635beed3e59f2f0155385 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090050#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040052static int ahci_enable_alpm(struct ata_port *ap,
53 enum link_pm policy);
54static void ahci_disable_alpm(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
56enum {
57 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090058 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 AHCI_MAX_SG = 168, /* hardware max is 64K */
60 AHCI_DMA_BOUNDARY = 0xffffffff,
Jens Axboebe5d8212007-05-22 09:45:39 +020061 AHCI_USE_CLUSTERING = 1,
Tejun Heo12fad3f2006-05-15 21:03:55 +090062 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090064 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040066 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090067 AHCI_CMD_TBL_HDR_SZ = 0x80,
68 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
69 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
70 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 AHCI_RX_FIS_SZ,
72 AHCI_IRQ_ON_SG = (1 << 31),
73 AHCI_CMD_ATAPI = (1 << 5),
74 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090075 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090076 AHCI_CMD_RESET = (1 << 8),
77 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090080 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090081 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090084 board_ahci_vt8251 = 1,
85 board_ahci_ign_iferr = 2,
86 board_ahci_sb600 = 3,
87 board_ahci_mv = 4,
Shane Huange39fc8c2008-02-22 05:00:31 -080088 board_ahci_sb700 = 5,
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 /* global controller registers */
91 HOST_CAP = 0x00, /* host capabilities */
92 HOST_CTL = 0x04, /* global host control */
93 HOST_IRQ_STAT = 0x08, /* interrupt status */
94 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
95 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
96
97 /* HOST_CTL bits */
98 HOST_RESET = (1 << 0), /* reset controller; self-clear */
99 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
100 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
101
102 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900103 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +0900104 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900105 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400106 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900107 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900108 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900109 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900110 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
112 /* registers for each SATA port */
113 PORT_LST_ADDR = 0x00, /* command list DMA addr */
114 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
115 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
116 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
117 PORT_IRQ_STAT = 0x10, /* interrupt status */
118 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
119 PORT_CMD = 0x18, /* port command */
120 PORT_TFDATA = 0x20, /* taskfile data */
121 PORT_SIG = 0x24, /* device TF signature */
122 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
124 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
125 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
126 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900127 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128
129 /* PORT_IRQ_{STAT,MASK} bits */
130 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
131 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
132 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
133 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
134 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
135 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
136 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
137 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
138
139 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
140 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
141 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
142 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
143 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
144 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
145 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
146 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
147 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
148
Tejun Heo78cd52d2006-05-15 20:58:29 +0900149 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
150 PORT_IRQ_IF_ERR |
151 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900152 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900153 PORT_IRQ_UNK_FIS |
154 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900155 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
156 PORT_IRQ_TF_ERR |
157 PORT_IRQ_HBUS_DATA_ERR,
158 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
159 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
160 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
162 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400163 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
164 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500165 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900166 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
168 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
169 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900170 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
172 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
173 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
174
Tejun Heo0be0aa92006-07-26 15:59:26 +0900175 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
177 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
178 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400179
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 /* hpriv->flags bits */
181 AHCI_HFLAG_NO_NCQ = (1 << 0),
182 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
183 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
184 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
185 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
186 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900187 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400188 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Jeff Garzika8785392008-02-28 15:43:48 -0500189 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
Tejun Heo417a1a62007-09-23 13:19:55 +0900190
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200191 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900192
193 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
194 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400195 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
196 ATA_FLAG_IPM,
Tejun Heo0c887582007-08-06 18:36:23 +0900197 AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY,
Tejun Heoc4f77922007-12-06 15:09:43 +0900198
199 ICH_MAP = 0x90, /* ICH MAP register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200};
201
202struct ahci_cmd_hdr {
Al Viro4ca4e432007-12-30 09:32:22 +0000203 __le32 opts;
204 __le32 status;
205 __le32 tbl_addr;
206 __le32 tbl_addr_hi;
207 __le32 reserved[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208};
209
210struct ahci_sg {
Al Viro4ca4e432007-12-30 09:32:22 +0000211 __le32 addr;
212 __le32 addr_hi;
213 __le32 reserved;
214 __le32 flags_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215};
216
217struct ahci_host_priv {
Tejun Heo417a1a62007-09-23 13:19:55 +0900218 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900219 u32 cap; /* cap to use */
220 u32 port_map; /* port map to use */
221 u32 saved_cap; /* saved initial cap */
222 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223};
224
225struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900226 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 struct ahci_cmd_hdr *cmd_slot;
228 dma_addr_t cmd_slot_dma;
229 void *cmd_tbl;
230 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 void *rx_fis;
232 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900233 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900234 unsigned int ncq_saw_d2h:1;
235 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900236 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700237 u32 intr_mask; /* interrupts to enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238};
239
Tejun Heoda3dbb12007-07-16 14:29:40 +0900240static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
241static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400242static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900243static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245static int ahci_port_start(struct ata_port *ap);
246static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
248static void ahci_qc_prep(struct ata_queued_cmd *qc);
249static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900250static void ahci_freeze(struct ata_port *ap);
251static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900252static void ahci_pmp_attach(struct ata_port *ap);
253static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900254static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900255static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900256static void ahci_p5wdh_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900257static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400258static int ahci_port_resume(struct ata_port *ap);
Jeff Garzika8785392008-02-28 15:43:48 -0500259static void ahci_dev_config(struct ata_device *dev);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400260static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
261static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
262 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900263#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900264static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900265static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
266static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900267#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400269static struct class_device_attribute *ahci_shost_attrs[] = {
270 &class_device_attr_link_power_management_policy,
271 NULL
272};
273
Jeff Garzik193515d2005-11-07 00:59:37 -0500274static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 .module = THIS_MODULE,
276 .name = DRV_NAME,
277 .ioctl = ata_scsi_ioctl,
278 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900279 .change_queue_depth = ata_scsi_change_queue_depth,
280 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 .this_id = ATA_SHT_THIS_ID,
282 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
284 .emulated = ATA_SHT_EMULATED,
285 .use_clustering = AHCI_USE_CLUSTERING,
286 .proc_name = DRV_NAME,
287 .dma_boundary = AHCI_DMA_BOUNDARY,
288 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900289 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 .bios_param = ata_std_bios_param,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400291 .shost_attrs = ahci_shost_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292};
293
Jeff Garzik057ace52005-10-22 14:27:05 -0400294static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 .check_status = ahci_check_status,
296 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 .dev_select = ata_noop_dev_select,
298
Jeff Garzika8785392008-02-28 15:43:48 -0500299 .dev_config = ahci_dev_config,
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 .tf_read = ahci_tf_read,
302
Tejun Heo7d50b602007-09-23 13:19:54 +0900303 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 .qc_prep = ahci_qc_prep,
305 .qc_issue = ahci_qc_issue,
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 .irq_clear = ahci_irq_clear,
308
309 .scr_read = ahci_scr_read,
310 .scr_write = ahci_scr_write,
311
Tejun Heo78cd52d2006-05-15 20:58:29 +0900312 .freeze = ahci_freeze,
313 .thaw = ahci_thaw,
314
315 .error_handler = ahci_error_handler,
316 .post_internal_cmd = ahci_post_internal_cmd,
317
Tejun Heo7d50b602007-09-23 13:19:54 +0900318 .pmp_attach = ahci_pmp_attach,
319 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900320
Tejun Heo438ac6d2007-03-02 17:31:26 +0900321#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900322 .port_suspend = ahci_port_suspend,
323 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900324#endif
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400325 .enable_pm = ahci_enable_alpm,
326 .disable_pm = ahci_disable_alpm,
Tejun Heoc1332872006-07-26 15:59:26 +0900327
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 .port_start = ahci_port_start,
329 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330};
331
Tejun Heoad616ff2006-11-01 18:00:24 +0900332static const struct ata_port_operations ahci_vt8251_ops = {
Tejun Heoad616ff2006-11-01 18:00:24 +0900333 .check_status = ahci_check_status,
334 .check_altstatus = ahci_check_status,
335 .dev_select = ata_noop_dev_select,
336
337 .tf_read = ahci_tf_read,
338
Tejun Heo7d50b602007-09-23 13:19:54 +0900339 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Tejun Heoad616ff2006-11-01 18:00:24 +0900340 .qc_prep = ahci_qc_prep,
341 .qc_issue = ahci_qc_issue,
342
Tejun Heoad616ff2006-11-01 18:00:24 +0900343 .irq_clear = ahci_irq_clear,
344
345 .scr_read = ahci_scr_read,
346 .scr_write = ahci_scr_write,
347
348 .freeze = ahci_freeze,
349 .thaw = ahci_thaw,
350
351 .error_handler = ahci_vt8251_error_handler,
352 .post_internal_cmd = ahci_post_internal_cmd,
353
Tejun Heo7d50b602007-09-23 13:19:54 +0900354 .pmp_attach = ahci_pmp_attach,
355 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900356
Tejun Heo438ac6d2007-03-02 17:31:26 +0900357#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900358 .port_suspend = ahci_port_suspend,
359 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900360#endif
Tejun Heoad616ff2006-11-01 18:00:24 +0900361
362 .port_start = ahci_port_start,
363 .port_stop = ahci_port_stop,
364};
365
Tejun Heoedc93052007-10-25 14:59:16 +0900366static const struct ata_port_operations ahci_p5wdh_ops = {
367 .check_status = ahci_check_status,
368 .check_altstatus = ahci_check_status,
369 .dev_select = ata_noop_dev_select,
370
371 .tf_read = ahci_tf_read,
372
373 .qc_defer = sata_pmp_qc_defer_cmd_switch,
374 .qc_prep = ahci_qc_prep,
375 .qc_issue = ahci_qc_issue,
376
377 .irq_clear = ahci_irq_clear,
378
379 .scr_read = ahci_scr_read,
380 .scr_write = ahci_scr_write,
381
382 .freeze = ahci_freeze,
383 .thaw = ahci_thaw,
384
385 .error_handler = ahci_p5wdh_error_handler,
386 .post_internal_cmd = ahci_post_internal_cmd,
387
388 .pmp_attach = ahci_pmp_attach,
389 .pmp_detach = ahci_pmp_detach,
390
391#ifdef CONFIG_PM
392 .port_suspend = ahci_port_suspend,
393 .port_resume = ahci_port_resume,
394#endif
395
396 .port_start = ahci_port_start,
397 .port_stop = ahci_port_stop,
398};
399
Tejun Heo417a1a62007-09-23 13:19:55 +0900400#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
401
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100402static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 /* board_ahci */
404 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900405 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900406 .link_flags = AHCI_LFLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400407 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400408 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 .port_ops = &ahci_ops,
410 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200411 /* board_ahci_vt8251 */
412 {
Tejun Heo6949b912007-09-23 13:19:55 +0900413 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900414 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900415 .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200416 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400417 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900418 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200419 },
Tejun Heo41669552006-11-29 11:33:14 +0900420 /* board_ahci_ign_iferr */
421 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900422 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
423 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900424 .link_flags = AHCI_LFLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900425 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400426 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900427 .port_ops = &ahci_ops,
428 },
Conke Hu55a61602007-03-27 18:33:05 +0800429 /* board_ahci_sb600 */
430 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900431 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Jeff Garzika8785392008-02-28 15:43:48 -0500432 AHCI_HFLAG_SECT255 | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900433 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900434 .link_flags = AHCI_LFLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800435 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400436 .udma_mask = ATA_UDMA6,
Conke Hu55a61602007-03-27 18:33:05 +0800437 .port_ops = &ahci_ops,
438 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400439 /* board_ahci_mv */
440 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900441 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
442 AHCI_HFLAG_MV_PATA),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400443 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900444 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Tejun Heo0c887582007-08-06 18:36:23 +0900445 .link_flags = AHCI_LFLAG_COMMON,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400446 .pio_mask = 0x1f, /* pio0-4 */
447 .udma_mask = ATA_UDMA6,
448 .port_ops = &ahci_ops,
449 },
Shane Huange39fc8c2008-02-22 05:00:31 -0800450 /* board_ahci_sb700 */
451 {
452 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
453 AHCI_HFLAG_NO_PMP),
454 .flags = AHCI_FLAG_COMMON,
455 .link_flags = AHCI_LFLAG_COMMON,
456 .pio_mask = 0x1f, /* pio0-4 */
457 .udma_mask = ATA_UDMA6,
458 .port_ops = &ahci_ops,
459 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460};
461
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500462static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400463 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400464 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
465 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
466 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
467 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
468 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900469 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400470 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
471 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
472 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
473 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900474 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
475 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
476 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
477 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
478 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
479 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
480 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
481 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
482 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
483 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
484 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
485 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
486 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
487 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
488 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
489 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
490 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400491 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
492 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800493 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
494 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400495
Tejun Heoe34bb372007-02-26 20:24:03 +0900496 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
497 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
498 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400499
500 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800501 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800502 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
503 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
504 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
505 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
506 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
507 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400508
509 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400510 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900511 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400512
513 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400514 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
515 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
516 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
517 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500518 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
519 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
520 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
521 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
522 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
523 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
524 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
525 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500526 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
527 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
528 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
529 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
530 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
531 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
532 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
533 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800534 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
535 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
536 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
537 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
538 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
539 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
540 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
541 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
542 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
543 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
544 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
545 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
546 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
547 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
548 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
549 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
550 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
551 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
552 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
553 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
554 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
555 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
556 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
557 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800558 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
559 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
560 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
561 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800562 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
563 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
564 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
565 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
566 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
567 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
568 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
569 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen70d562c2008-03-06 21:22:41 +0800570 { PCI_VDEVICE(NVIDIA, 0x0bc8), board_ahci }, /* MCP7B */
571 { PCI_VDEVICE(NVIDIA, 0x0bc9), board_ahci }, /* MCP7B */
572 { PCI_VDEVICE(NVIDIA, 0x0bca), board_ahci }, /* MCP7B */
573 { PCI_VDEVICE(NVIDIA, 0x0bcb), board_ahci }, /* MCP7B */
574 { PCI_VDEVICE(NVIDIA, 0x0bcc), board_ahci }, /* MCP7B */
575 { PCI_VDEVICE(NVIDIA, 0x0bcd), board_ahci }, /* MCP7B */
576 { PCI_VDEVICE(NVIDIA, 0x0bce), board_ahci }, /* MCP7B */
577 { PCI_VDEVICE(NVIDIA, 0x0bcf), board_ahci }, /* MCP7B */
578 { PCI_VDEVICE(NVIDIA, 0x0bd0), board_ahci }, /* MCP7B */
579 { PCI_VDEVICE(NVIDIA, 0x0bd1), board_ahci }, /* MCP7B */
580 { PCI_VDEVICE(NVIDIA, 0x0bd2), board_ahci }, /* MCP7B */
581 { PCI_VDEVICE(NVIDIA, 0x0bd3), board_ahci }, /* MCP7B */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400582
Jeff Garzik95916ed2006-07-29 04:10:14 -0400583 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400584 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
585 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
586 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400587
Jeff Garzikcd70c262007-07-08 02:29:42 -0400588 /* Marvell */
589 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
590
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500591 /* Generic, PCI class code for AHCI */
592 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500593 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 { } /* terminate list */
596};
597
598
599static struct pci_driver ahci_pci_driver = {
600 .name = DRV_NAME,
601 .id_table = ahci_pci_tbl,
602 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900603 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900604#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900605 .suspend = ahci_pci_device_suspend,
606 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900607#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608};
609
610
Tejun Heo98fa4b62006-11-02 12:17:23 +0900611static inline int ahci_nr_ports(u32 cap)
612{
613 return (cap & 0x1f) + 1;
614}
615
Jeff Garzikdab632e2007-05-28 08:33:01 -0400616static inline void __iomem *__ahci_port_base(struct ata_host *host,
617 unsigned int port_no)
618{
619 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
620
621 return mmio + 0x100 + (port_no * 0x80);
622}
623
Tejun Heo4447d352007-04-17 23:44:08 +0900624static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400626 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627}
628
Tejun Heob710a1f2008-01-05 23:11:57 +0900629static void ahci_enable_ahci(void __iomem *mmio)
630{
631 u32 tmp;
632
633 /* turn on AHCI_EN */
634 tmp = readl(mmio + HOST_CTL);
635 if (!(tmp & HOST_AHCI_EN)) {
636 tmp |= HOST_AHCI_EN;
637 writel(tmp, mmio + HOST_CTL);
638 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
639 WARN_ON(!(tmp & HOST_AHCI_EN));
640 }
641}
642
Tejun Heod447df12007-03-18 22:15:33 +0900643/**
644 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900645 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900646 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900647 *
648 * Some registers containing configuration info might be setup by
649 * BIOS and might be cleared on reset. This function saves the
650 * initial values of those registers into @hpriv such that they
651 * can be restored after controller reset.
652 *
653 * If inconsistent, config values are fixed up by this function.
654 *
655 * LOCKING:
656 * None.
657 */
Tejun Heo4447d352007-04-17 23:44:08 +0900658static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900659 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900660{
Tejun Heo4447d352007-04-17 23:44:08 +0900661 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900662 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900663 int i;
Tejun Heod447df12007-03-18 22:15:33 +0900664
Tejun Heob710a1f2008-01-05 23:11:57 +0900665 /* make sure AHCI mode is enabled before accessing CAP */
666 ahci_enable_ahci(mmio);
667
Tejun Heod447df12007-03-18 22:15:33 +0900668 /* Values prefixed with saved_ are written back to host after
669 * reset. Values without are used for driver operation.
670 */
671 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
672 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
673
Tejun Heo274c1fd2007-07-16 14:29:40 +0900674 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900675 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200676 dev_printk(KERN_INFO, &pdev->dev,
677 "controller can't do 64bit DMA, forcing 32bit\n");
678 cap &= ~HOST_CAP_64;
679 }
680
Tejun Heo417a1a62007-09-23 13:19:55 +0900681 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900682 dev_printk(KERN_INFO, &pdev->dev,
683 "controller can't do NCQ, turning off CAP_NCQ\n");
684 cap &= ~HOST_CAP_NCQ;
685 }
686
Roel Kluin258cd842008-03-09 21:42:40 +0100687 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
Tejun Heo6949b912007-09-23 13:19:55 +0900688 dev_printk(KERN_INFO, &pdev->dev,
689 "controller can't do PMP, turning off CAP_PMP\n");
690 cap &= ~HOST_CAP_PMP;
691 }
692
Jeff Garzikcd70c262007-07-08 02:29:42 -0400693 /*
694 * Temporary Marvell 6145 hack: PATA port presence
695 * is asserted through the standard AHCI port
696 * presence register, as bit 4 (counting from 0)
697 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900698 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jeff Garzikcd70c262007-07-08 02:29:42 -0400699 dev_printk(KERN_ERR, &pdev->dev,
700 "MV_AHCI HACK: port_map %x -> %x\n",
701 hpriv->port_map,
702 hpriv->port_map & 0xf);
703
704 port_map &= 0xf;
705 }
706
Tejun Heo17199b12007-03-18 22:26:53 +0900707 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900708 if (port_map) {
Tejun Heo837f5f82008-02-06 15:13:51 +0900709 int map_ports = 0;
Tejun Heo17199b12007-03-18 22:26:53 +0900710
Tejun Heo837f5f82008-02-06 15:13:51 +0900711 for (i = 0; i < AHCI_MAX_PORTS; i++)
712 if (port_map & (1 << i))
713 map_ports++;
Tejun Heo17199b12007-03-18 22:26:53 +0900714
Tejun Heo837f5f82008-02-06 15:13:51 +0900715 /* If PI has more ports than n_ports, whine, clear
716 * port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900717 */
Tejun Heo837f5f82008-02-06 15:13:51 +0900718 if (map_ports > ahci_nr_ports(cap)) {
Tejun Heo4447d352007-04-17 23:44:08 +0900719 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo837f5f82008-02-06 15:13:51 +0900720 "implemented port map (0x%x) contains more "
721 "ports than nr_ports (%u), using nr_ports\n",
722 port_map, ahci_nr_ports(cap));
Tejun Heo7a234af2007-09-03 12:44:57 +0900723 port_map = 0;
724 }
725 }
726
727 /* fabricate port_map from cap.nr_ports */
728 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900729 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900730 dev_printk(KERN_WARNING, &pdev->dev,
731 "forcing PORTS_IMPL to 0x%x\n", port_map);
732
733 /* write the fixed up value to the PI register */
734 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900735 }
736
Tejun Heod447df12007-03-18 22:15:33 +0900737 /* record values to use during operation */
738 hpriv->cap = cap;
739 hpriv->port_map = port_map;
740}
741
742/**
743 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900744 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900745 *
746 * Restore initial config stored by ahci_save_initial_config().
747 *
748 * LOCKING:
749 * None.
750 */
Tejun Heo4447d352007-04-17 23:44:08 +0900751static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900752{
Tejun Heo4447d352007-04-17 23:44:08 +0900753 struct ahci_host_priv *hpriv = host->private_data;
754 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
755
Tejun Heod447df12007-03-18 22:15:33 +0900756 writel(hpriv->saved_cap, mmio + HOST_CAP);
757 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
758 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
759}
760
Tejun Heo203ef6c2007-07-16 14:29:40 +0900761static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900763 static const int offset[] = {
764 [SCR_STATUS] = PORT_SCR_STAT,
765 [SCR_CONTROL] = PORT_SCR_CTL,
766 [SCR_ERROR] = PORT_SCR_ERR,
767 [SCR_ACTIVE] = PORT_SCR_ACT,
768 [SCR_NOTIFICATION] = PORT_SCR_NTF,
769 };
770 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
Tejun Heo203ef6c2007-07-16 14:29:40 +0900772 if (sc_reg < ARRAY_SIZE(offset) &&
773 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
774 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900775 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776}
777
Tejun Heo203ef6c2007-07-16 14:29:40 +0900778static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900780 void __iomem *port_mmio = ahci_port_base(ap);
781 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782
Tejun Heo203ef6c2007-07-16 14:29:40 +0900783 if (offset) {
784 *val = readl(port_mmio + offset);
785 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900787 return -EINVAL;
788}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
Tejun Heo203ef6c2007-07-16 14:29:40 +0900790static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
791{
792 void __iomem *port_mmio = ahci_port_base(ap);
793 int offset = ahci_scr_offset(ap, sc_reg);
794
795 if (offset) {
796 writel(val, port_mmio + offset);
797 return 0;
798 }
799 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800}
801
Tejun Heo4447d352007-04-17 23:44:08 +0900802static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900803{
Tejun Heo4447d352007-04-17 23:44:08 +0900804 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900805 u32 tmp;
806
Tejun Heod8fcd112006-07-26 15:59:25 +0900807 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900808 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900809 tmp |= PORT_CMD_START;
810 writel(tmp, port_mmio + PORT_CMD);
811 readl(port_mmio + PORT_CMD); /* flush */
812}
813
Tejun Heo4447d352007-04-17 23:44:08 +0900814static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900815{
Tejun Heo4447d352007-04-17 23:44:08 +0900816 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900817 u32 tmp;
818
819 tmp = readl(port_mmio + PORT_CMD);
820
Tejun Heod8fcd112006-07-26 15:59:25 +0900821 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900822 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
823 return 0;
824
Tejun Heod8fcd112006-07-26 15:59:25 +0900825 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900826 tmp &= ~PORT_CMD_START;
827 writel(tmp, port_mmio + PORT_CMD);
828
Tejun Heod8fcd112006-07-26 15:59:25 +0900829 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900830 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400831 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900832 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900833 return -EIO;
834
835 return 0;
836}
837
Tejun Heo4447d352007-04-17 23:44:08 +0900838static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900839{
Tejun Heo4447d352007-04-17 23:44:08 +0900840 void __iomem *port_mmio = ahci_port_base(ap);
841 struct ahci_host_priv *hpriv = ap->host->private_data;
842 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900843 u32 tmp;
844
845 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900846 if (hpriv->cap & HOST_CAP_64)
847 writel((pp->cmd_slot_dma >> 16) >> 16,
848 port_mmio + PORT_LST_ADDR_HI);
849 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900850
Tejun Heo4447d352007-04-17 23:44:08 +0900851 if (hpriv->cap & HOST_CAP_64)
852 writel((pp->rx_fis_dma >> 16) >> 16,
853 port_mmio + PORT_FIS_ADDR_HI);
854 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900855
856 /* enable FIS reception */
857 tmp = readl(port_mmio + PORT_CMD);
858 tmp |= PORT_CMD_FIS_RX;
859 writel(tmp, port_mmio + PORT_CMD);
860
861 /* flush */
862 readl(port_mmio + PORT_CMD);
863}
864
Tejun Heo4447d352007-04-17 23:44:08 +0900865static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900866{
Tejun Heo4447d352007-04-17 23:44:08 +0900867 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900868 u32 tmp;
869
870 /* disable FIS reception */
871 tmp = readl(port_mmio + PORT_CMD);
872 tmp &= ~PORT_CMD_FIS_RX;
873 writel(tmp, port_mmio + PORT_CMD);
874
875 /* wait for completion, spec says 500ms, give it 1000 */
876 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
877 PORT_CMD_FIS_ON, 10, 1000);
878 if (tmp & PORT_CMD_FIS_ON)
879 return -EBUSY;
880
881 return 0;
882}
883
Tejun Heo4447d352007-04-17 23:44:08 +0900884static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900885{
Tejun Heo4447d352007-04-17 23:44:08 +0900886 struct ahci_host_priv *hpriv = ap->host->private_data;
887 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900888 u32 cmd;
889
890 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
891
892 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900893 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900894 cmd |= PORT_CMD_SPIN_UP;
895 writel(cmd, port_mmio + PORT_CMD);
896 }
897
898 /* wake up link */
899 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
900}
901
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400902static void ahci_disable_alpm(struct ata_port *ap)
903{
904 struct ahci_host_priv *hpriv = ap->host->private_data;
905 void __iomem *port_mmio = ahci_port_base(ap);
906 u32 cmd;
907 struct ahci_port_priv *pp = ap->private_data;
908
909 /* IPM bits should be disabled by libata-core */
910 /* get the existing command bits */
911 cmd = readl(port_mmio + PORT_CMD);
912
913 /* disable ALPM and ASP */
914 cmd &= ~PORT_CMD_ASP;
915 cmd &= ~PORT_CMD_ALPE;
916
917 /* force the interface back to active */
918 cmd |= PORT_CMD_ICC_ACTIVE;
919
920 /* write out new cmd value */
921 writel(cmd, port_mmio + PORT_CMD);
922 cmd = readl(port_mmio + PORT_CMD);
923
924 /* wait 10ms to be sure we've come out of any low power state */
925 msleep(10);
926
927 /* clear out any PhyRdy stuff from interrupt status */
928 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
929
930 /* go ahead and clean out PhyRdy Change from Serror too */
931 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
932
933 /*
934 * Clear flag to indicate that we should ignore all PhyRdy
935 * state changes
936 */
937 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
938
939 /*
940 * Enable interrupts on Phy Ready.
941 */
942 pp->intr_mask |= PORT_IRQ_PHYRDY;
943 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
944
945 /*
946 * don't change the link pm policy - we can be called
947 * just to turn of link pm temporarily
948 */
949}
950
951static int ahci_enable_alpm(struct ata_port *ap,
952 enum link_pm policy)
953{
954 struct ahci_host_priv *hpriv = ap->host->private_data;
955 void __iomem *port_mmio = ahci_port_base(ap);
956 u32 cmd;
957 struct ahci_port_priv *pp = ap->private_data;
958 u32 asp;
959
960 /* Make sure the host is capable of link power management */
961 if (!(hpriv->cap & HOST_CAP_ALPM))
962 return -EINVAL;
963
964 switch (policy) {
965 case MAX_PERFORMANCE:
966 case NOT_AVAILABLE:
967 /*
968 * if we came here with NOT_AVAILABLE,
969 * it just means this is the first time we
970 * have tried to enable - default to max performance,
971 * and let the user go to lower power modes on request.
972 */
973 ahci_disable_alpm(ap);
974 return 0;
975 case MIN_POWER:
976 /* configure HBA to enter SLUMBER */
977 asp = PORT_CMD_ASP;
978 break;
979 case MEDIUM_POWER:
980 /* configure HBA to enter PARTIAL */
981 asp = 0;
982 break;
983 default:
984 return -EINVAL;
985 }
986
987 /*
988 * Disable interrupts on Phy Ready. This keeps us from
989 * getting woken up due to spurious phy ready interrupts
990 * TBD - Hot plug should be done via polling now, is
991 * that even supported?
992 */
993 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
994 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
995
996 /*
997 * Set a flag to indicate that we should ignore all PhyRdy
998 * state changes since these can happen now whenever we
999 * change link state
1000 */
1001 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
1002
1003 /* get the existing command bits */
1004 cmd = readl(port_mmio + PORT_CMD);
1005
1006 /*
1007 * Set ASP based on Policy
1008 */
1009 cmd |= asp;
1010
1011 /*
1012 * Setting this bit will instruct the HBA to aggressively
1013 * enter a lower power link state when it's appropriate and
1014 * based on the value set above for ASP
1015 */
1016 cmd |= PORT_CMD_ALPE;
1017
1018 /* write out new cmd value */
1019 writel(cmd, port_mmio + PORT_CMD);
1020 cmd = readl(port_mmio + PORT_CMD);
1021
1022 /* IPM bits should be set by libata-core */
1023 return 0;
1024}
1025
Tejun Heo438ac6d2007-03-02 17:31:26 +09001026#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +09001027static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001028{
Tejun Heo4447d352007-04-17 23:44:08 +09001029 struct ahci_host_priv *hpriv = ap->host->private_data;
1030 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001031 u32 cmd, scontrol;
1032
Tejun Heo4447d352007-04-17 23:44:08 +09001033 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +09001034 return;
1035
1036 /* put device into listen mode, first set PxSCTL.DET to 0 */
1037 scontrol = readl(port_mmio + PORT_SCR_CTL);
1038 scontrol &= ~0xf;
1039 writel(scontrol, port_mmio + PORT_SCR_CTL);
1040
1041 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +09001042 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +09001043 cmd &= ~PORT_CMD_SPIN_UP;
1044 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001045}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001046#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +09001047
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001048static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001049{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001050 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001051 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001052
1053 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001054 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001055}
1056
Tejun Heo4447d352007-04-17 23:44:08 +09001057static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001058{
1059 int rc;
1060
1061 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001062 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001063 if (rc) {
1064 *emsg = "failed to stop engine";
1065 return rc;
1066 }
1067
1068 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001069 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001070 if (rc) {
1071 *emsg = "failed stop FIS RX";
1072 return rc;
1073 }
1074
Tejun Heo0be0aa92006-07-26 15:59:26 +09001075 return 0;
1076}
1077
Tejun Heo4447d352007-04-17 23:44:08 +09001078static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001079{
Tejun Heo4447d352007-04-17 23:44:08 +09001080 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heo49f29092007-11-19 16:03:44 +09001081 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001082 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +09001083 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001084
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001085 /* we must be in AHCI mode, before using anything
1086 * AHCI-specific, such as HOST_RESET.
1087 */
Tejun Heob710a1f2008-01-05 23:11:57 +09001088 ahci_enable_ahci(mmio);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001089
1090 /* global controller reset */
Tejun Heob710a1f2008-01-05 23:11:57 +09001091 tmp = readl(mmio + HOST_CTL);
Tejun Heod91542c2006-07-26 15:59:26 +09001092 if ((tmp & HOST_RESET) == 0) {
1093 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1094 readl(mmio + HOST_CTL); /* flush */
1095 }
1096
1097 /* reset must complete within 1 second, or
1098 * the hardware should be considered fried.
1099 */
1100 ssleep(1);
1101
1102 tmp = readl(mmio + HOST_CTL);
1103 if (tmp & HOST_RESET) {
Tejun Heo4447d352007-04-17 23:44:08 +09001104 dev_printk(KERN_ERR, host->dev,
Tejun Heod91542c2006-07-26 15:59:26 +09001105 "controller reset failed (0x%x)\n", tmp);
1106 return -EIO;
1107 }
1108
Tejun Heo98fa4b62006-11-02 12:17:23 +09001109 /* turn on AHCI mode */
Tejun Heob710a1f2008-01-05 23:11:57 +09001110 ahci_enable_ahci(mmio);
Tejun Heo98fa4b62006-11-02 12:17:23 +09001111
Tejun Heod447df12007-03-18 22:15:33 +09001112 /* some registers might be cleared on reset. restore initial values */
Tejun Heo4447d352007-04-17 23:44:08 +09001113 ahci_restore_initial_config(host);
Tejun Heod91542c2006-07-26 15:59:26 +09001114
1115 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1116 u16 tmp16;
1117
1118 /* configure PCS */
1119 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +09001120 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1121 tmp16 |= hpriv->port_map;
1122 pci_write_config_word(pdev, 0x92, tmp16);
1123 }
Tejun Heod91542c2006-07-26 15:59:26 +09001124 }
1125
1126 return 0;
1127}
1128
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001129static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1130 int port_no, void __iomem *mmio,
1131 void __iomem *port_mmio)
1132{
1133 const char *emsg = NULL;
1134 int rc;
1135 u32 tmp;
1136
1137 /* make sure port is not active */
1138 rc = ahci_deinit_port(ap, &emsg);
1139 if (rc)
1140 dev_printk(KERN_WARNING, &pdev->dev,
1141 "%s (%d)\n", emsg, rc);
1142
1143 /* clear SError */
1144 tmp = readl(port_mmio + PORT_SCR_ERR);
1145 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1146 writel(tmp, port_mmio + PORT_SCR_ERR);
1147
1148 /* clear port IRQ */
1149 tmp = readl(port_mmio + PORT_IRQ_STAT);
1150 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1151 if (tmp)
1152 writel(tmp, port_mmio + PORT_IRQ_STAT);
1153
1154 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1155}
1156
Tejun Heo4447d352007-04-17 23:44:08 +09001157static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001158{
Tejun Heo417a1a62007-09-23 13:19:55 +09001159 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001160 struct pci_dev *pdev = to_pci_dev(host->dev);
1161 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001162 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001163 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001164 u32 tmp;
1165
Tejun Heo417a1a62007-09-23 13:19:55 +09001166 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jeff Garzikcd70c262007-07-08 02:29:42 -04001167 port_mmio = __ahci_port_base(host, 4);
1168
1169 writel(0, port_mmio + PORT_IRQ_MASK);
1170
1171 /* clear port IRQ */
1172 tmp = readl(port_mmio + PORT_IRQ_STAT);
1173 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1174 if (tmp)
1175 writel(tmp, port_mmio + PORT_IRQ_STAT);
1176 }
1177
Tejun Heo4447d352007-04-17 23:44:08 +09001178 for (i = 0; i < host->n_ports; i++) {
1179 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001180
Jeff Garzikcd70c262007-07-08 02:29:42 -04001181 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001182 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001183 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001184
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001185 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001186 }
1187
1188 tmp = readl(mmio + HOST_CTL);
1189 VPRINTK("HOST_CTL 0x%x\n", tmp);
1190 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1191 tmp = readl(mmio + HOST_CTL);
1192 VPRINTK("HOST_CTL 0x%x\n", tmp);
1193}
1194
Jeff Garzika8785392008-02-28 15:43:48 -05001195static void ahci_dev_config(struct ata_device *dev)
1196{
1197 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1198
1199 if (hpriv->flags & AHCI_HFLAG_SECT255)
1200 dev->max_sectors = 255;
1201}
1202
Tejun Heo422b7592005-12-19 22:37:17 +09001203static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204{
Tejun Heo4447d352007-04-17 23:44:08 +09001205 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001207 u32 tmp;
1208
1209 tmp = readl(port_mmio + PORT_SIG);
1210 tf.lbah = (tmp >> 24) & 0xff;
1211 tf.lbam = (tmp >> 16) & 0xff;
1212 tf.lbal = (tmp >> 8) & 0xff;
1213 tf.nsect = (tmp) & 0xff;
1214
1215 return ata_dev_classify(&tf);
1216}
1217
Tejun Heo12fad3f2006-05-15 21:03:55 +09001218static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1219 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001220{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001221 dma_addr_t cmd_tbl_dma;
1222
1223 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1224
1225 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1226 pp->cmd_slot[tag].status = 0;
1227 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1228 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001229}
1230
Tejun Heod2e75df2007-07-16 14:29:39 +09001231static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001232{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001233 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -04001234 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001235 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001236 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001237
Tejun Heod2e75df2007-07-16 14:29:39 +09001238 /* do we need to kick the port? */
1239 busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
1240 if (!busy && !force_restart)
1241 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001242
Tejun Heod2e75df2007-07-16 14:29:39 +09001243 /* stop engine */
1244 rc = ahci_stop_engine(ap);
1245 if (rc)
1246 goto out_restart;
1247
1248 /* need to do CLO? */
1249 if (!busy) {
1250 rc = 0;
1251 goto out_restart;
1252 }
1253
1254 if (!(hpriv->cap & HOST_CAP_CLO)) {
1255 rc = -EOPNOTSUPP;
1256 goto out_restart;
1257 }
1258
1259 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001260 tmp = readl(port_mmio + PORT_CMD);
1261 tmp |= PORT_CMD_CLO;
1262 writel(tmp, port_mmio + PORT_CMD);
1263
Tejun Heod2e75df2007-07-16 14:29:39 +09001264 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001265 tmp = ata_wait_register(port_mmio + PORT_CMD,
1266 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1267 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001268 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001269
Tejun Heod2e75df2007-07-16 14:29:39 +09001270 /* restart engine */
1271 out_restart:
1272 ahci_start_engine(ap);
1273 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001274}
1275
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001276static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1277 struct ata_taskfile *tf, int is_cmd, u16 flags,
1278 unsigned long timeout_msec)
1279{
1280 const u32 cmd_fis_len = 5; /* five dwords */
1281 struct ahci_port_priv *pp = ap->private_data;
1282 void __iomem *port_mmio = ahci_port_base(ap);
1283 u8 *fis = pp->cmd_tbl;
1284 u32 tmp;
1285
1286 /* prep the command */
1287 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1288 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1289
1290 /* issue & wait */
1291 writel(1, port_mmio + PORT_CMD_ISSUE);
1292
1293 if (timeout_msec) {
1294 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1295 1, timeout_msec);
1296 if (tmp & 0x1) {
1297 ahci_kick_engine(ap, 1);
1298 return -EBUSY;
1299 }
1300 } else
1301 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1302
1303 return 0;
1304}
1305
Tejun Heocc0680a2007-08-06 18:36:23 +09001306static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001307 int pmp, unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +09001308{
Tejun Heocc0680a2007-08-06 18:36:23 +09001309 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001310 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001311 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001312 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001313 int rc;
1314
1315 DPRINTK("ENTER\n");
1316
Tejun Heocc0680a2007-08-06 18:36:23 +09001317 if (ata_link_offline(link)) {
Tejun Heoc2a65852006-04-03 01:58:06 +09001318 DPRINTK("PHY reports no device\n");
1319 *class = ATA_DEV_NONE;
1320 return 0;
1321 }
1322
Tejun Heo4658f792006-03-22 21:07:03 +09001323 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001324 rc = ahci_kick_engine(ap, 1);
Tejun Heo994056d2007-12-06 15:02:48 +09001325 if (rc && rc != -EOPNOTSUPP)
Tejun Heocc0680a2007-08-06 18:36:23 +09001326 ata_link_printk(link, KERN_WARNING,
Tejun Heo994056d2007-12-06 15:02:48 +09001327 "failed to reset engine (errno=%d)\n", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001328
Tejun Heocc0680a2007-08-06 18:36:23 +09001329 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001330
1331 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001332 msecs = 0;
1333 now = jiffies;
1334 if (time_after(now, deadline))
1335 msecs = jiffies_to_msecs(deadline - now);
1336
Tejun Heo4658f792006-03-22 21:07:03 +09001337 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001338 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001339 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001340 rc = -EIO;
1341 reason = "1st FIS failed";
1342 goto fail;
1343 }
1344
1345 /* spec says at least 5us, but be generous and sleep for 1ms */
1346 msleep(1);
1347
1348 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001349 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001350 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001351
Tejun Heo88ff6ea2007-10-16 14:21:24 -07001352 /* wait a while before checking status */
1353 ata_wait_after_reset(ap, deadline);
Tejun Heo4658f792006-03-22 21:07:03 +09001354
Tejun Heo9b893912007-02-02 16:50:52 +09001355 rc = ata_wait_ready(ap, deadline);
1356 /* link occupied, -ENODEV too is an error */
1357 if (rc) {
1358 reason = "device not ready";
1359 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001360 }
Tejun Heo9b893912007-02-02 16:50:52 +09001361 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001362
1363 DPRINTK("EXIT, class=%u\n", *class);
1364 return 0;
1365
Tejun Heo4658f792006-03-22 21:07:03 +09001366 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001367 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001368 return rc;
1369}
1370
Tejun Heocc0680a2007-08-06 18:36:23 +09001371static int ahci_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001372 unsigned long deadline)
1373{
Tejun Heo7d50b602007-09-23 13:19:54 +09001374 int pmp = 0;
1375
1376 if (link->ap->flags & ATA_FLAG_PMP)
1377 pmp = SATA_PMP_CTRL_PORT;
1378
1379 return ahci_do_softreset(link, class, pmp, deadline);
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001380}
1381
Tejun Heocc0680a2007-08-06 18:36:23 +09001382static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001383 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001384{
Tejun Heocc0680a2007-08-06 18:36:23 +09001385 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001386 struct ahci_port_priv *pp = ap->private_data;
1387 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1388 struct ata_taskfile tf;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001389 int rc;
1390
1391 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392
Tejun Heo4447d352007-04-17 23:44:08 +09001393 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001394
1395 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001396 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001397 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001398 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001399
Tejun Heocc0680a2007-08-06 18:36:23 +09001400 rc = sata_std_hardreset(link, class, deadline);
Tejun Heo42969712006-05-31 18:28:18 +09001401
Tejun Heo4447d352007-04-17 23:44:08 +09001402 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403
Tejun Heocc0680a2007-08-06 18:36:23 +09001404 if (rc == 0 && ata_link_online(link))
Tejun Heo4bd00f62006-02-11 16:26:02 +09001405 *class = ahci_dev_classify(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001406 if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001407 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
Tejun Heo4bd00f62006-02-11 16:26:02 +09001409 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1410 return rc;
1411}
1412
Tejun Heocc0680a2007-08-06 18:36:23 +09001413static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001414 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001415{
Tejun Heocc0680a2007-08-06 18:36:23 +09001416 struct ata_port *ap = link->ap;
Tejun Heoda3dbb12007-07-16 14:29:40 +09001417 u32 serror;
Tejun Heoad616ff2006-11-01 18:00:24 +09001418 int rc;
1419
1420 DPRINTK("ENTER\n");
1421
Tejun Heo4447d352007-04-17 23:44:08 +09001422 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001423
Tejun Heocc0680a2007-08-06 18:36:23 +09001424 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heod4b2bab2007-02-02 16:50:52 +09001425 deadline);
Tejun Heoad616ff2006-11-01 18:00:24 +09001426
1427 /* vt8251 needs SError cleared for the port to operate */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001428 ahci_scr_read(ap, SCR_ERROR, &serror);
1429 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heoad616ff2006-11-01 18:00:24 +09001430
Tejun Heo4447d352007-04-17 23:44:08 +09001431 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001432
1433 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1434
1435 /* vt8251 doesn't clear BSY on signature FIS reception,
1436 * request follow-up softreset.
1437 */
1438 return rc ?: -EAGAIN;
1439}
1440
Tejun Heoedc93052007-10-25 14:59:16 +09001441static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1442 unsigned long deadline)
1443{
1444 struct ata_port *ap = link->ap;
1445 struct ahci_port_priv *pp = ap->private_data;
1446 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1447 struct ata_taskfile tf;
1448 int rc;
1449
1450 ahci_stop_engine(ap);
1451
1452 /* clear D2H reception area to properly wait for D2H FIS */
1453 ata_tf_init(link->device, &tf);
1454 tf.command = 0x80;
1455 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1456
1457 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1458 deadline);
1459
1460 ahci_start_engine(ap);
1461
1462 if (rc || ata_link_offline(link))
1463 return rc;
1464
1465 /* spec mandates ">= 2ms" before checking status */
1466 msleep(150);
1467
1468 /* The pseudo configuration device on SIMG4726 attached to
1469 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1470 * hardreset if no device is attached to the first downstream
1471 * port && the pseudo device locks up on SRST w/ PMP==0. To
1472 * work around this, wait for !BSY only briefly. If BSY isn't
1473 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1474 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1475 *
1476 * Wait for two seconds. Devices attached to downstream port
1477 * which can't process the following IDENTIFY after this will
1478 * have to be reset again. For most cases, this should
1479 * suffice while making probing snappish enough.
1480 */
1481 rc = ata_wait_ready(ap, jiffies + 2 * HZ);
1482 if (rc)
1483 ahci_kick_engine(ap, 0);
1484
1485 return 0;
1486}
1487
Tejun Heocc0680a2007-08-06 18:36:23 +09001488static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001489{
Tejun Heocc0680a2007-08-06 18:36:23 +09001490 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001491 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001492 u32 new_tmp, tmp;
1493
Tejun Heocc0680a2007-08-06 18:36:23 +09001494 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001495
1496 /* Make sure port's ATAPI bit is set appropriately */
1497 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001498 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001499 new_tmp |= PORT_CMD_ATAPI;
1500 else
1501 new_tmp &= ~PORT_CMD_ATAPI;
1502 if (new_tmp != tmp) {
1503 writel(new_tmp, port_mmio + PORT_CMD);
1504 readl(port_mmio + PORT_CMD); /* flush */
1505 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506}
1507
Tejun Heo7d50b602007-09-23 13:19:54 +09001508static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
1509 unsigned long deadline)
1510{
1511 return ahci_do_softreset(link, class, link->pmp, deadline);
1512}
1513
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514static u8 ahci_check_status(struct ata_port *ap)
1515{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001516 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
1518 return readl(mmio + PORT_TFDATA) & 0xFF;
1519}
1520
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1522{
1523 struct ahci_port_priv *pp = ap->private_data;
1524 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1525
1526 ata_tf_from_fis(d2h_fis, tf);
1527}
1528
Tejun Heo12fad3f2006-05-15 21:03:55 +09001529static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001531 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001532 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1533 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
1535 VPRINTK("ENTER\n");
1536
1537 /*
1538 * Next, the S/G list.
1539 */
Tejun Heoff2aeb12007-12-05 16:43:11 +09001540 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001541 dma_addr_t addr = sg_dma_address(sg);
1542 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543
Tejun Heoff2aeb12007-12-05 16:43:11 +09001544 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1545 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1546 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001548
Tejun Heoff2aeb12007-12-05 16:43:11 +09001549 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550}
1551
1552static void ahci_qc_prep(struct ata_queued_cmd *qc)
1553{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001554 struct ata_port *ap = qc->ap;
1555 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo405e66b2007-11-27 19:28:53 +09001556 int is_atapi = ata_is_atapi(qc->tf.protocol);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001557 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 u32 opts;
1559 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001560 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561
1562 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 * Fill in command table information. First, the header,
1564 * a SATA Register - Host to Device command FIS.
1565 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001566 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1567
Tejun Heo7d50b602007-09-23 13:19:54 +09001568 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001569 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001570 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1571 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001572 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
Tejun Heocc9278e2006-02-10 17:25:47 +09001574 n_elem = 0;
1575 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001576 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
Tejun Heocc9278e2006-02-10 17:25:47 +09001578 /*
1579 * Fill in command slot information.
1580 */
Tejun Heo7d50b602007-09-23 13:19:54 +09001581 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09001582 if (qc->tf.flags & ATA_TFLAG_WRITE)
1583 opts |= AHCI_CMD_WRITE;
1584 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001585 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001586
Tejun Heo12fad3f2006-05-15 21:03:55 +09001587 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588}
1589
Tejun Heo78cd52d2006-05-15 20:58:29 +09001590static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591{
Tejun Heo417a1a62007-09-23 13:19:55 +09001592 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001593 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001594 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1595 struct ata_link *link = NULL;
1596 struct ata_queued_cmd *active_qc;
1597 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001598 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
Tejun Heo7d50b602007-09-23 13:19:54 +09001600 /* determine active link */
1601 ata_port_for_each_link(link, ap)
1602 if (ata_link_active(link))
1603 break;
1604 if (!link)
1605 link = &ap->link;
1606
1607 active_qc = ata_qc_from_tag(ap, link->active_tag);
1608 active_ehi = &link->eh_info;
1609
1610 /* record irq stat */
1611 ata_ehi_clear_desc(host_ehi);
1612 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001613
Tejun Heo78cd52d2006-05-15 20:58:29 +09001614 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001615 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001616 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09001617 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618
Tejun Heo41669552006-11-29 11:33:14 +09001619 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09001620 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09001621 irq_stat &= ~PORT_IRQ_IF_ERR;
1622
Conke Hu55a61602007-03-27 18:33:05 +08001623 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001624 /* If qc is active, charge it; otherwise, the active
1625 * link. There's no active qc on NCQ errors. It will
1626 * be determined by EH by reading log page 10h.
1627 */
1628 if (active_qc)
1629 active_qc->err_mask |= AC_ERR_DEV;
1630 else
1631 active_ehi->err_mask |= AC_ERR_DEV;
1632
Tejun Heo417a1a62007-09-23 13:19:55 +09001633 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09001634 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001635 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
Tejun Heo78cd52d2006-05-15 20:58:29 +09001637 if (irq_stat & PORT_IRQ_UNK_FIS) {
1638 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639
Tejun Heo7d50b602007-09-23 13:19:54 +09001640 active_ehi->err_mask |= AC_ERR_HSM;
1641 active_ehi->action |= ATA_EH_SOFTRESET;
1642 ata_ehi_push_desc(active_ehi,
1643 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09001644 unk[0], unk[1], unk[2], unk[3]);
1645 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001646
Tejun Heo7d50b602007-09-23 13:19:54 +09001647 if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
1648 active_ehi->err_mask |= AC_ERR_HSM;
1649 active_ehi->action |= ATA_EH_SOFTRESET;
1650 ata_ehi_push_desc(active_ehi, "incorrect PMP");
1651 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001652
Tejun Heo7d50b602007-09-23 13:19:54 +09001653 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1654 host_ehi->err_mask |= AC_ERR_HOST_BUS;
1655 host_ehi->action |= ATA_EH_SOFTRESET;
1656 ata_ehi_push_desc(host_ehi, "host bus error");
1657 }
1658
1659 if (irq_stat & PORT_IRQ_IF_ERR) {
1660 host_ehi->err_mask |= AC_ERR_ATA_BUS;
1661 host_ehi->action |= ATA_EH_SOFTRESET;
1662 ata_ehi_push_desc(host_ehi, "interface fatal error");
1663 }
1664
1665 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1666 ata_ehi_hotplugged(host_ehi);
1667 ata_ehi_push_desc(host_ehi, "%s",
1668 irq_stat & PORT_IRQ_CONNECT ?
1669 "connection status changed" : "PHY RDY changed");
1670 }
1671
1672 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673
Tejun Heo78cd52d2006-05-15 20:58:29 +09001674 if (irq_stat & PORT_IRQ_FREEZE)
1675 ata_port_freeze(ap);
1676 else
1677 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678}
1679
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001680static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681{
Tejun Heo4447d352007-04-17 23:44:08 +09001682 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001683 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001684 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09001685 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09001686 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001687 u32 status, qc_active;
Tejun Heo459ad682007-12-07 12:46:23 +09001688 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
1690 status = readl(port_mmio + PORT_IRQ_STAT);
1691 writel(status, port_mmio + PORT_IRQ_STAT);
1692
Tejun Heob06ce3e2007-10-09 15:06:48 +09001693 /* ignore BAD_PMP while resetting */
1694 if (unlikely(resetting))
1695 status &= ~PORT_IRQ_BAD_PMP;
1696
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001697 /* If we are getting PhyRdy, this is
1698 * just a power state change, we should
1699 * clear out this, plus the PhyRdy/Comm
1700 * Wake bits from Serror
1701 */
1702 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
1703 (status & PORT_IRQ_PHYRDY)) {
1704 status &= ~PORT_IRQ_PHYRDY;
1705 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
1706 }
1707
Tejun Heo78cd52d2006-05-15 20:58:29 +09001708 if (unlikely(status & PORT_IRQ_ERROR)) {
1709 ahci_error_intr(ap, status);
1710 return;
1711 }
1712
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001713 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09001714 /* If SNotification is available, leave notification
1715 * handling to sata_async_notification(). If not,
1716 * emulate it by snooping SDB FIS RX area.
1717 *
1718 * Snooping FIS RX area is probably cheaper than
1719 * poking SNotification but some constrollers which
1720 * implement SNotification, ICH9 for example, don't
1721 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001722 */
Tejun Heo5f226c62007-10-09 15:02:23 +09001723 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09001724 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09001725 else {
1726 /* If the 'N' bit in word 0 of the FIS is set,
1727 * we just received asynchronous notification.
1728 * Tell libata about it.
1729 */
1730 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1731 u32 f0 = le32_to_cpu(f[0]);
1732
1733 if (f0 & (1 << 15))
1734 sata_async_notification(ap);
1735 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001736 }
1737
Tejun Heo7d50b602007-09-23 13:19:54 +09001738 /* pp->active_link is valid iff any command is in flight */
1739 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001740 qc_active = readl(port_mmio + PORT_SCR_ACT);
1741 else
1742 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1743
1744 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
Tejun Heob06ce3e2007-10-09 15:06:48 +09001745
Tejun Heo459ad682007-12-07 12:46:23 +09001746 /* while resetting, invalid completions are expected */
1747 if (unlikely(rc < 0 && !resetting)) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001748 ehi->err_mask |= AC_ERR_HSM;
1749 ehi->action |= ATA_EH_SOFTRESET;
1750 ata_port_freeze(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752}
1753
1754static void ahci_irq_clear(struct ata_port *ap)
1755{
1756 /* TODO */
1757}
1758
David Howells7d12e782006-10-05 14:55:46 +01001759static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760{
Jeff Garzikcca39742006-08-24 03:19:22 -04001761 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 struct ahci_host_priv *hpriv;
1763 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001764 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 u32 irq_stat, irq_ack = 0;
1766
1767 VPRINTK("ENTER\n");
1768
Jeff Garzikcca39742006-08-24 03:19:22 -04001769 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001770 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771
1772 /* sigh. 0xffffffff is a valid return from h/w */
1773 irq_stat = readl(mmio + HOST_IRQ_STAT);
1774 irq_stat &= hpriv->port_map;
1775 if (!irq_stat)
1776 return IRQ_NONE;
1777
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001778 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001780 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782
Jeff Garzik67846b32005-10-05 02:58:32 -04001783 if (!(irq_stat & (1 << i)))
1784 continue;
1785
Jeff Garzikcca39742006-08-24 03:19:22 -04001786 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001787 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001788 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001789 VPRINTK("port %u\n", i);
1790 } else {
1791 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001792 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001793 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001794 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001796
1797 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 }
1799
1800 if (irq_ack) {
1801 writel(irq_ack, mmio + HOST_IRQ_STAT);
1802 handled = 1;
1803 }
1804
Jeff Garzikcca39742006-08-24 03:19:22 -04001805 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
1807 VPRINTK("EXIT\n");
1808
1809 return IRQ_RETVAL(handled);
1810}
1811
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001812static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813{
1814 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001815 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001816 struct ahci_port_priv *pp = ap->private_data;
1817
1818 /* Keep track of the currently active link. It will be used
1819 * in completion path to determine whether NCQ phase is in
1820 * progress.
1821 */
1822 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823
Tejun Heo12fad3f2006-05-15 21:03:55 +09001824 if (qc->tf.protocol == ATA_PROT_NCQ)
1825 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1826 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1828
1829 return 0;
1830}
1831
Tejun Heo78cd52d2006-05-15 20:58:29 +09001832static void ahci_freeze(struct ata_port *ap)
1833{
Tejun Heo4447d352007-04-17 23:44:08 +09001834 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001835
1836 /* turn IRQ off */
1837 writel(0, port_mmio + PORT_IRQ_MASK);
1838}
1839
1840static void ahci_thaw(struct ata_port *ap)
1841{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001842 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001843 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001844 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001845 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001846
1847 /* clear IRQ */
1848 tmp = readl(port_mmio + PORT_IRQ_STAT);
1849 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001850 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001851
Tejun Heo1c954a42007-10-09 15:01:37 +09001852 /* turn IRQ back on */
1853 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001854}
1855
1856static void ahci_error_handler(struct ata_port *ap)
1857{
Tejun Heob51e9e52006-06-29 01:29:30 +09001858 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001859 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001860 ahci_stop_engine(ap);
1861 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001862 }
1863
1864 /* perform recovery */
Tejun Heo7d50b602007-09-23 13:19:54 +09001865 sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
1866 ahci_hardreset, ahci_postreset,
1867 sata_pmp_std_prereset, ahci_pmp_softreset,
1868 sata_pmp_std_hardreset, sata_pmp_std_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001869}
1870
Tejun Heoad616ff2006-11-01 18:00:24 +09001871static void ahci_vt8251_error_handler(struct ata_port *ap)
1872{
Tejun Heoad616ff2006-11-01 18:00:24 +09001873 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1874 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001875 ahci_stop_engine(ap);
1876 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001877 }
1878
1879 /* perform recovery */
1880 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1881 ahci_postreset);
1882}
1883
Tejun Heoedc93052007-10-25 14:59:16 +09001884static void ahci_p5wdh_error_handler(struct ata_port *ap)
1885{
1886 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1887 /* restart engine */
1888 ahci_stop_engine(ap);
1889 ahci_start_engine(ap);
1890 }
1891
1892 /* perform recovery */
1893 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_p5wdh_hardreset,
1894 ahci_postreset);
1895}
1896
Tejun Heo78cd52d2006-05-15 20:58:29 +09001897static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1898{
1899 struct ata_port *ap = qc->ap;
1900
Tejun Heod2e75df2007-07-16 14:29:39 +09001901 /* make DMA engine forget about the failed command */
1902 if (qc->flags & ATA_QCFLAG_FAILED)
1903 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001904}
1905
Tejun Heo7d50b602007-09-23 13:19:54 +09001906static void ahci_pmp_attach(struct ata_port *ap)
1907{
1908 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001909 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001910 u32 cmd;
1911
1912 cmd = readl(port_mmio + PORT_CMD);
1913 cmd |= PORT_CMD_PMP;
1914 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001915
1916 pp->intr_mask |= PORT_IRQ_BAD_PMP;
1917 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001918}
1919
1920static void ahci_pmp_detach(struct ata_port *ap)
1921{
1922 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001923 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001924 u32 cmd;
1925
1926 cmd = readl(port_mmio + PORT_CMD);
1927 cmd &= ~PORT_CMD_PMP;
1928 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001929
1930 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
1931 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001932}
1933
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001934static int ahci_port_resume(struct ata_port *ap)
1935{
1936 ahci_power_up(ap);
1937 ahci_start_port(ap);
1938
Tejun Heo7d50b602007-09-23 13:19:54 +09001939 if (ap->nr_pmp_links)
1940 ahci_pmp_attach(ap);
1941 else
1942 ahci_pmp_detach(ap);
1943
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001944 return 0;
1945}
1946
Tejun Heo438ac6d2007-03-02 17:31:26 +09001947#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001948static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1949{
Tejun Heoc1332872006-07-26 15:59:26 +09001950 const char *emsg = NULL;
1951 int rc;
1952
Tejun Heo4447d352007-04-17 23:44:08 +09001953 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001954 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001955 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001956 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001957 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001958 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001959 }
1960
1961 return rc;
1962}
1963
Tejun Heoc1332872006-07-26 15:59:26 +09001964static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1965{
Jeff Garzikcca39742006-08-24 03:19:22 -04001966 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001967 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001968 u32 ctl;
1969
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001970 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +09001971 /* AHCI spec rev1.1 section 8.3.3:
1972 * Software must disable interrupts prior to requesting a
1973 * transition of the HBA to D3 state.
1974 */
1975 ctl = readl(mmio + HOST_CTL);
1976 ctl &= ~HOST_IRQ_EN;
1977 writel(ctl, mmio + HOST_CTL);
1978 readl(mmio + HOST_CTL); /* flush */
1979 }
1980
1981 return ata_pci_device_suspend(pdev, mesg);
1982}
1983
1984static int ahci_pci_device_resume(struct pci_dev *pdev)
1985{
Jeff Garzikcca39742006-08-24 03:19:22 -04001986 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001987 int rc;
1988
Tejun Heo553c4aa2006-12-26 19:39:50 +09001989 rc = ata_pci_device_do_resume(pdev);
1990 if (rc)
1991 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001992
1993 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001994 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001995 if (rc)
1996 return rc;
1997
Tejun Heo4447d352007-04-17 23:44:08 +09001998 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001999 }
2000
Jeff Garzikcca39742006-08-24 03:19:22 -04002001 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002002
2003 return 0;
2004}
Tejun Heo438ac6d2007-03-02 17:31:26 +09002005#endif
Tejun Heoc1332872006-07-26 15:59:26 +09002006
Tejun Heo254950c2006-07-26 15:59:25 +09002007static int ahci_port_start(struct ata_port *ap)
2008{
Jeff Garzikcca39742006-08-24 03:19:22 -04002009 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09002010 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09002011 void *mem;
2012 dma_addr_t mem_dma;
Tejun Heo254950c2006-07-26 15:59:25 +09002013
Tejun Heo24dc5f32007-01-20 16:00:28 +09002014 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09002015 if (!pp)
2016 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002017
Tejun Heo24dc5f32007-01-20 16:00:28 +09002018 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
2019 GFP_KERNEL);
2020 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09002021 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002022 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
2023
2024 /*
2025 * First item in chunk of DMA memory: 32-slot command table,
2026 * 32 bytes each in size
2027 */
2028 pp->cmd_slot = mem;
2029 pp->cmd_slot_dma = mem_dma;
2030
2031 mem += AHCI_CMD_SLOT_SZ;
2032 mem_dma += AHCI_CMD_SLOT_SZ;
2033
2034 /*
2035 * Second item: Received-FIS area
2036 */
2037 pp->rx_fis = mem;
2038 pp->rx_fis_dma = mem_dma;
2039
2040 mem += AHCI_RX_FIS_SZ;
2041 mem_dma += AHCI_RX_FIS_SZ;
2042
2043 /*
2044 * Third item: data area for storing a single command
2045 * and its scatter-gather table
2046 */
2047 pp->cmd_tbl = mem;
2048 pp->cmd_tbl_dma = mem_dma;
2049
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002050 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002051 * Save off initial list of interrupts to be enabled.
2052 * This could be changed later
2053 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002054 pp->intr_mask = DEF_PORT_IRQ;
2055
Tejun Heo254950c2006-07-26 15:59:25 +09002056 ap->private_data = pp;
2057
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002058 /* engage engines, captain */
2059 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09002060}
2061
2062static void ahci_port_stop(struct ata_port *ap)
2063{
Tejun Heo0be0aa92006-07-26 15:59:26 +09002064 const char *emsg = NULL;
2065 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002066
Tejun Heo0be0aa92006-07-26 15:59:26 +09002067 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09002068 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09002069 if (rc)
2070 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09002071}
2072
Tejun Heo4447d352007-04-17 23:44:08 +09002073static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 if (using_dac &&
2078 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
2079 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
2080 if (rc) {
2081 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2082 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002083 dev_printk(KERN_ERR, &pdev->dev,
2084 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 return rc;
2086 }
2087 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 } else {
2089 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2090 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002091 dev_printk(KERN_ERR, &pdev->dev,
2092 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 return rc;
2094 }
2095 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2096 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002097 dev_printk(KERN_ERR, &pdev->dev,
2098 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 return rc;
2100 }
2101 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 return 0;
2103}
2104
Tejun Heo4447d352007-04-17 23:44:08 +09002105static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106{
Tejun Heo4447d352007-04-17 23:44:08 +09002107 struct ahci_host_priv *hpriv = host->private_data;
2108 struct pci_dev *pdev = to_pci_dev(host->dev);
2109 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 u32 vers, cap, impl, speed;
2111 const char *speed_s;
2112 u16 cc;
2113 const char *scc_s;
2114
2115 vers = readl(mmio + HOST_VERSION);
2116 cap = hpriv->cap;
2117 impl = hpriv->port_map;
2118
2119 speed = (cap >> 20) & 0xf;
2120 if (speed == 1)
2121 speed_s = "1.5";
2122 else if (speed == 2)
2123 speed_s = "3";
2124 else
2125 speed_s = "?";
2126
2127 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002128 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002130 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002132 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 scc_s = "RAID";
2134 else
2135 scc_s = "unknown";
2136
Jeff Garzika9524a72005-10-30 14:39:11 -05002137 dev_printk(KERN_INFO, &pdev->dev,
2138 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002140 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002142 (vers >> 24) & 0xff,
2143 (vers >> 16) & 0xff,
2144 (vers >> 8) & 0xff,
2145 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146
2147 ((cap >> 8) & 0x1f) + 1,
2148 (cap & 0x1f) + 1,
2149 speed_s,
2150 impl,
2151 scc_s);
2152
Jeff Garzika9524a72005-10-30 14:39:11 -05002153 dev_printk(KERN_INFO, &pdev->dev,
2154 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002155 "%s%s%s%s%s%s%s"
2156 "%s%s%s%s%s%s%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002157 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158
2159 cap & (1 << 31) ? "64bit " : "",
2160 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09002161 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162 cap & (1 << 28) ? "ilck " : "",
2163 cap & (1 << 27) ? "stag " : "",
2164 cap & (1 << 26) ? "pm " : "",
2165 cap & (1 << 25) ? "led " : "",
2166
2167 cap & (1 << 24) ? "clo " : "",
2168 cap & (1 << 19) ? "nz " : "",
2169 cap & (1 << 18) ? "only " : "",
2170 cap & (1 << 17) ? "pmp " : "",
2171 cap & (1 << 15) ? "pio " : "",
2172 cap & (1 << 14) ? "slum " : "",
2173 cap & (1 << 13) ? "part " : ""
2174 );
2175}
2176
Tejun Heoedc93052007-10-25 14:59:16 +09002177/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2178 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2179 * support PMP and the 4726 either directly exports the device
2180 * attached to the first downstream port or acts as a hardware storage
2181 * controller and emulate a single ATA device (can be RAID 0/1 or some
2182 * other configuration).
2183 *
2184 * When there's no device attached to the first downstream port of the
2185 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2186 * configure the 4726. However, ATA emulation of the device is very
2187 * lame. It doesn't send signature D2H Reg FIS after the initial
2188 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2189 *
2190 * The following function works around the problem by always using
2191 * hardreset on the port and not depending on receiving signature FIS
2192 * afterward. If signature FIS isn't received soon, ATA class is
2193 * assumed without follow-up softreset.
2194 */
2195static void ahci_p5wdh_workaround(struct ata_host *host)
2196{
2197 static struct dmi_system_id sysids[] = {
2198 {
2199 .ident = "P5W DH Deluxe",
2200 .matches = {
2201 DMI_MATCH(DMI_SYS_VENDOR,
2202 "ASUSTEK COMPUTER INC"),
2203 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2204 },
2205 },
2206 { }
2207 };
2208 struct pci_dev *pdev = to_pci_dev(host->dev);
2209
2210 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2211 dmi_check_system(sysids)) {
2212 struct ata_port *ap = host->ports[1];
2213
2214 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2215 "Deluxe on-board SIMG4726 workaround\n");
2216
2217 ap->ops = &ahci_p5wdh_ops;
2218 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2219 }
2220}
2221
Tejun Heo24dc5f32007-01-20 16:00:28 +09002222static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223{
2224 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09002225 struct ata_port_info pi = ahci_port_info[ent->driver_data];
2226 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09002227 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09002229 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09002230 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231
2232 VPRINTK("ENTER\n");
2233
Tejun Heo12fad3f2006-05-15 21:03:55 +09002234 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2235
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002237 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238
Tejun Heo4447d352007-04-17 23:44:08 +09002239 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002240 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 if (rc)
2242 return rc;
2243
Tejun Heodea55132008-03-11 19:52:31 +09002244 /* AHCI controllers often implement SFF compatible interface.
2245 * Grab all PCI BARs just in case.
2246 */
2247 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002248 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002249 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002250 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002251 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252
Tejun Heoc4f77922007-12-06 15:09:43 +09002253 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
2254 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
2255 u8 map;
2256
2257 /* ICH6s share the same PCI ID for both piix and ahci
2258 * modes. Enabling ahci mode while MAP indicates
2259 * combined mode is a bad idea. Yield to ata_piix.
2260 */
2261 pci_read_config_byte(pdev, ICH_MAP, &map);
2262 if (map & 0x3) {
2263 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
2264 "combined mode, can't enable AHCI mode\n");
2265 return -ENODEV;
2266 }
2267 }
2268
Tejun Heo24dc5f32007-01-20 16:00:28 +09002269 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2270 if (!hpriv)
2271 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09002272 hpriv->flags |= (unsigned long)pi.private_data;
2273
2274 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
2275 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
Tejun Heo4447d352007-04-17 23:44:08 +09002277 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09002278 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279
Tejun Heo4447d352007-04-17 23:44:08 +09002280 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09002281 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09002282 pi.flags |= ATA_FLAG_NCQ;
2283
Tejun Heo7d50b602007-09-23 13:19:54 +09002284 if (hpriv->cap & HOST_CAP_PMP)
2285 pi.flags |= ATA_FLAG_PMP;
2286
Tejun Heo837f5f82008-02-06 15:13:51 +09002287 /* CAP.NP sometimes indicate the index of the last enabled
2288 * port, at other times, that of the last possible port, so
2289 * determining the maximum port number requires looking at
2290 * both CAP.NP and port_map.
2291 */
2292 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
2293
2294 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09002295 if (!host)
2296 return -ENOMEM;
2297 host->iomap = pcim_iomap_table(pdev);
2298 host->private_data = hpriv;
2299
2300 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002301 struct ata_port *ap = host->ports[i];
2302 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09002303
Tejun Heocbcdd872007-08-18 13:14:55 +09002304 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2305 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2306 0x100 + ap->port_no * 0x80, "port");
2307
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002308 /* set initial link pm policy */
2309 ap->pm_policy = NOT_AVAILABLE;
2310
Jeff Garzikdab632e2007-05-28 08:33:01 -04002311 /* standard SATA port setup */
Tejun Heo203ef6c2007-07-16 14:29:40 +09002312 if (hpriv->port_map & (1 << i))
Tejun Heo4447d352007-04-17 23:44:08 +09002313 ap->ioaddr.cmd_addr = port_mmio;
Jeff Garzikdab632e2007-05-28 08:33:01 -04002314
2315 /* disabled/not-implemented port */
2316 else
2317 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09002318 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319
Tejun Heoedc93052007-10-25 14:59:16 +09002320 /* apply workaround for ASUS P5W DH Deluxe mainboard */
2321 ahci_p5wdh_workaround(host);
2322
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09002324 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002326 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327
Tejun Heo4447d352007-04-17 23:44:08 +09002328 rc = ahci_reset_controller(host);
2329 if (rc)
2330 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002331
Tejun Heo4447d352007-04-17 23:44:08 +09002332 ahci_init_controller(host);
2333 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334
Tejun Heo4447d352007-04-17 23:44:08 +09002335 pci_set_master(pdev);
2336 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2337 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04002338}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339
2340static int __init ahci_init(void)
2341{
Pavel Roskinb7887192006-08-10 18:13:18 +09002342 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343}
2344
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345static void __exit ahci_exit(void)
2346{
2347 pci_unregister_driver(&ahci_pci_driver);
2348}
2349
2350
2351MODULE_AUTHOR("Jeff Garzik");
2352MODULE_DESCRIPTION("AHCI SATA low-level driver");
2353MODULE_LICENSE("GPL");
2354MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04002355MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356
2357module_init(ahci_init);
2358module_exit(ahci_exit);