blob: dc6ae2fa1ceedc8aa413cb6d13f6a670a78c8015 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Jesse Barnes8d315282011-10-16 10:23:31 +020036/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
Chris Wilsonc7dca472011-01-20 17:00:10 +000046static inline int ring_space(struct intel_ring_buffer *ring)
47{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020048 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000049 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
Paulo Zanonib3111502012-08-17 18:35:42 -0300220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
Jesse Barnes8d315282011-10-16 10:23:31 +0200225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200236 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100249 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200250
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100251 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200252 if (ret)
253 return ret;
254
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100258 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200259 intel_ring_advance(ring);
260
261 return 0;
262}
263
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100264static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
283static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300284gen7_render_ring_flush(struct intel_ring_buffer *ring,
285 u32 invalidate_domains, u32 flush_domains)
286{
287 u32 flags = 0;
288 struct pipe_control *pc = ring->private;
289 u32 scratch_addr = pc->gtt_offset + 128;
290 int ret;
291
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 /*
293 * Ensure that any following seqno writes only happen when the render
294 * cache is indeed flushed.
295 *
296 * Workaround: 4th PIPE_CONTROL command (except the ones with only
297 * read-cache invalidate bits set) must have the CS_STALL bit set. We
298 * don't try to be clever and just set it unconditionally.
299 */
300 flags |= PIPE_CONTROL_CS_STALL;
301
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300302 /* Just flush everything. Experiments have shown that reducing the
303 * number of bits based on the write domains has little performance
304 * impact.
305 */
306 if (flush_domains) {
307 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
308 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 }
310 if (invalidate_domains) {
311 flags |= PIPE_CONTROL_TLB_INVALIDATE;
312 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
313 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
317 /*
318 * TLB invalidate requires a post-sync write.
319 */
320 flags |= PIPE_CONTROL_QW_WRITE;
Paulo Zanonif3987632012-08-17 18:35:43 -0300321
322 /* Workaround: we must issue a pipe_control with CS-stall bit
323 * set before a pipe_control command that has the state cache
324 * invalidate bit set. */
325 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 }
327
328 ret = intel_ring_begin(ring, 4);
329 if (ret)
330 return ret;
331
332 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
333 intel_ring_emit(ring, flags);
334 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
335 intel_ring_emit(ring, 0);
336 intel_ring_advance(ring);
337
338 return 0;
339}
340
Chris Wilson78501ea2010-10-27 12:18:21 +0100341static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100342 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800343{
Chris Wilson78501ea2010-10-27 12:18:21 +0100344 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100345 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800346}
347
Chris Wilson78501ea2010-10-27 12:18:21 +0100348u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800349{
Chris Wilson78501ea2010-10-27 12:18:21 +0100350 drm_i915_private_t *dev_priv = ring->dev->dev_private;
351 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200352 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800353
354 return I915_READ(acthd_reg);
355}
356
Chris Wilson78501ea2010-10-27 12:18:21 +0100357static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800358{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200359 struct drm_device *dev = ring->dev;
360 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000361 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200362 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800363 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800364
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200365 if (HAS_FORCE_WAKE(dev))
366 gen6_gt_force_wake_get(dev_priv);
367
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800368 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200369 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200370 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100371 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800372
Daniel Vetter570ef602010-08-02 17:06:23 +0200373 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800374
375 /* G45 ring initialization fails to reset head to zero */
376 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000377 DRM_DEBUG_KMS("%s head not reset to zero "
378 "ctl %08x head %08x tail %08x start %08x\n",
379 ring->name,
380 I915_READ_CTL(ring),
381 I915_READ_HEAD(ring),
382 I915_READ_TAIL(ring),
383 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800384
Daniel Vetter570ef602010-08-02 17:06:23 +0200385 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800386
Chris Wilson6fd0d562010-12-05 20:42:33 +0000387 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
388 DRM_ERROR("failed to set %s head to zero "
389 "ctl %08x head %08x tail %08x start %08x\n",
390 ring->name,
391 I915_READ_CTL(ring),
392 I915_READ_HEAD(ring),
393 I915_READ_TAIL(ring),
394 I915_READ_START(ring));
395 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700396 }
397
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200398 /* Initialize the ring. This must happen _after_ we've cleared the ring
399 * registers with the above sequence (the readback of the HEAD registers
400 * also enforces ordering), otherwise the hw might lose the new ring
401 * register values. */
402 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200403 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000404 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000405 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800406
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800407 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400408 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
409 I915_READ_START(ring) == obj->gtt_offset &&
410 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000411 DRM_ERROR("%s initialization failed "
412 "ctl %08x head %08x tail %08x start %08x\n",
413 ring->name,
414 I915_READ_CTL(ring),
415 I915_READ_HEAD(ring),
416 I915_READ_TAIL(ring),
417 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200418 ret = -EIO;
419 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800420 }
421
Chris Wilson78501ea2010-10-27 12:18:21 +0100422 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
423 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800424 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000425 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200426 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000427 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100428 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800429 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000430
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200431out:
432 if (HAS_FORCE_WAKE(dev))
433 gen6_gt_force_wake_put(dev_priv);
434
435 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700436}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437
Chris Wilsonc6df5412010-12-15 09:56:50 +0000438static int
439init_pipe_control(struct intel_ring_buffer *ring)
440{
441 struct pipe_control *pc;
442 struct drm_i915_gem_object *obj;
443 int ret;
444
445 if (ring->private)
446 return 0;
447
448 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
449 if (!pc)
450 return -ENOMEM;
451
452 obj = i915_gem_alloc_object(ring->dev, 4096);
453 if (obj == NULL) {
454 DRM_ERROR("Failed to allocate seqno page\n");
455 ret = -ENOMEM;
456 goto err;
457 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100458
459 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000460
Chris Wilson86a1ee22012-08-11 15:41:04 +0100461 ret = i915_gem_object_pin(obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000462 if (ret)
463 goto err_unref;
464
465 pc->gtt_offset = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100466 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000467 if (pc->cpu_page == NULL)
468 goto err_unpin;
469
470 pc->obj = obj;
471 ring->private = pc;
472 return 0;
473
474err_unpin:
475 i915_gem_object_unpin(obj);
476err_unref:
477 drm_gem_object_unreference(&obj->base);
478err:
479 kfree(pc);
480 return ret;
481}
482
483static void
484cleanup_pipe_control(struct intel_ring_buffer *ring)
485{
486 struct pipe_control *pc = ring->private;
487 struct drm_i915_gem_object *obj;
488
489 if (!ring->private)
490 return;
491
492 obj = pc->obj;
Chris Wilson9da3da62012-06-01 15:20:22 +0100493
494 kunmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000495 i915_gem_object_unpin(obj);
496 drm_gem_object_unreference(&obj->base);
497
498 kfree(pc);
499 ring->private = NULL;
500}
501
Chris Wilson78501ea2010-10-27 12:18:21 +0100502static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800503{
Chris Wilson78501ea2010-10-27 12:18:21 +0100504 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000505 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100506 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800507
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 if (INTEL_INFO(dev)->gen > 3) {
Daniel Vetter6b26c862012-04-24 14:04:12 +0200509 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Jesse Barnesb095cd02011-08-12 15:28:32 -0700510 if (IS_GEN7(dev))
511 I915_WRITE(GFX_MODE_GEN7,
Daniel Vetter6b26c862012-04-24 14:04:12 +0200512 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
513 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800514 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100515
Jesse Barnes8d315282011-10-16 10:23:31 +0200516 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000517 ret = init_pipe_control(ring);
518 if (ret)
519 return ret;
520 }
521
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200522 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700523 /* From the Sandybridge PRM, volume 1 part 3, page 24:
524 * "If this bit is set, STCunit will have LRA as replacement
525 * policy. [...] This bit must be reset. LRA replacement
526 * policy is not supported."
527 */
528 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200529 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700530
531 /* This is not explicitly set for GEN6, so read the register.
532 * see intel_ring_mi_set_context() for why we care.
533 * TODO: consider explicitly setting the bit for GEN5
534 */
535 ring->itlb_before_ctx_switch =
536 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800537 }
538
Daniel Vetter6b26c862012-04-24 14:04:12 +0200539 if (INTEL_INFO(dev)->gen >= 6)
540 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000541
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700542 if (HAS_L3_GPU_CACHE(dev))
Ben Widawsky15b9f802012-05-25 16:56:23 -0700543 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
544
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800545 return ret;
546}
547
Chris Wilsonc6df5412010-12-15 09:56:50 +0000548static void render_ring_cleanup(struct intel_ring_buffer *ring)
549{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100550 struct drm_device *dev = ring->dev;
551
Chris Wilsonc6df5412010-12-15 09:56:50 +0000552 if (!ring->private)
553 return;
554
Daniel Vetterb45305f2012-12-17 16:21:27 +0100555 if (HAS_BROKEN_CS_TLB(dev))
556 drm_gem_object_unreference(to_gem_object(ring->private));
557
Chris Wilsonc6df5412010-12-15 09:56:50 +0000558 cleanup_pipe_control(ring);
559}
560
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000561static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700562update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000563 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000564{
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000565 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700566 intel_ring_emit(ring, mmio_offset);
Chris Wilson9d7730912012-11-27 16:22:52 +0000567 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000568}
569
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700570/**
571 * gen6_add_request - Update the semaphore mailbox registers
572 *
573 * @ring - ring that is adding a request
574 * @seqno - return seqno stuck into the ring
575 *
576 * Update the mailbox registers in the *other* rings with the current seqno.
577 * This acts like a signal in the canonical semaphore.
578 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000579static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000580gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000581{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700582 u32 mbox1_reg;
583 u32 mbox2_reg;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000584 int ret;
585
586 ret = intel_ring_begin(ring, 10);
587 if (ret)
588 return ret;
589
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700590 mbox1_reg = ring->signal_mbox[0];
591 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000592
Chris Wilson9d7730912012-11-27 16:22:52 +0000593 update_mboxes(ring, mbox1_reg);
594 update_mboxes(ring, mbox2_reg);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000595 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
596 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000597 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000598 intel_ring_emit(ring, MI_USER_INTERRUPT);
599 intel_ring_advance(ring);
600
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000601 return 0;
602}
603
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200604static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
605 u32 seqno)
606{
607 struct drm_i915_private *dev_priv = dev->dev_private;
608 return dev_priv->last_seqno < seqno;
609}
610
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700611/**
612 * intel_ring_sync - sync the waiter to the signaller on seqno
613 *
614 * @waiter - ring that is waiting
615 * @signaller - ring which has, or will signal
616 * @seqno - seqno which the waiter will block on
617 */
618static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200619gen6_ring_sync(struct intel_ring_buffer *waiter,
620 struct intel_ring_buffer *signaller,
621 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000622{
623 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700624 u32 dw1 = MI_SEMAPHORE_MBOX |
625 MI_SEMAPHORE_COMPARE |
626 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000627
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700628 /* Throughout all of the GEM code, seqno passed implies our current
629 * seqno is >= the last seqno executed. However for hardware the
630 * comparison is strictly greater than.
631 */
632 seqno -= 1;
633
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200634 WARN_ON(signaller->semaphore_register[waiter->id] ==
635 MI_SEMAPHORE_SYNC_INVALID);
636
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700637 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000638 if (ret)
639 return ret;
640
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200641 /* If seqno wrap happened, omit the wait with no-ops */
642 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
643 intel_ring_emit(waiter,
644 dw1 |
645 signaller->semaphore_register[waiter->id]);
646 intel_ring_emit(waiter, seqno);
647 intel_ring_emit(waiter, 0);
648 intel_ring_emit(waiter, MI_NOOP);
649 } else {
650 intel_ring_emit(waiter, MI_NOOP);
651 intel_ring_emit(waiter, MI_NOOP);
652 intel_ring_emit(waiter, MI_NOOP);
653 intel_ring_emit(waiter, MI_NOOP);
654 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700655 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000656
657 return 0;
658}
659
Chris Wilsonc6df5412010-12-15 09:56:50 +0000660#define PIPE_CONTROL_FLUSH(ring__, addr__) \
661do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200662 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
663 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
665 intel_ring_emit(ring__, 0); \
666 intel_ring_emit(ring__, 0); \
667} while (0)
668
669static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000670pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000672 struct pipe_control *pc = ring->private;
673 u32 scratch_addr = pc->gtt_offset + 128;
674 int ret;
675
676 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
677 * incoherent with writes to memory, i.e. completely fubar,
678 * so we need to use PIPE_NOTIFY instead.
679 *
680 * However, we also need to workaround the qword write
681 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
682 * memory before requesting an interrupt.
683 */
684 ret = intel_ring_begin(ring, 32);
685 if (ret)
686 return ret;
687
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200688 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200689 PIPE_CONTROL_WRITE_FLUSH |
690 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000692 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693 intel_ring_emit(ring, 0);
694 PIPE_CONTROL_FLUSH(ring, scratch_addr);
695 scratch_addr += 128; /* write to separate cachelines */
696 PIPE_CONTROL_FLUSH(ring, scratch_addr);
697 scratch_addr += 128;
698 PIPE_CONTROL_FLUSH(ring, scratch_addr);
699 scratch_addr += 128;
700 PIPE_CONTROL_FLUSH(ring, scratch_addr);
701 scratch_addr += 128;
702 PIPE_CONTROL_FLUSH(ring, scratch_addr);
703 scratch_addr += 128;
704 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000705
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200706 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200707 PIPE_CONTROL_WRITE_FLUSH |
708 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 PIPE_CONTROL_NOTIFY);
710 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000711 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000712 intel_ring_emit(ring, 0);
713 intel_ring_advance(ring);
714
Chris Wilsonc6df5412010-12-15 09:56:50 +0000715 return 0;
716}
717
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800718static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100719gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100720{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100721 /* Workaround to force correct ordering between irq and seqno writes on
722 * ivb (and maybe also on snb) by reading from a CS register (like
723 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100724 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100725 intel_ring_get_active_head(ring);
726 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
727}
728
729static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100730ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800731{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000732 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
733}
734
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200735static void
736ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
737{
738 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
739}
740
Chris Wilsonc6df5412010-12-15 09:56:50 +0000741static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100742pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000743{
744 struct pipe_control *pc = ring->private;
745 return pc->cpu_page[0];
746}
747
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200748static void
749pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
750{
751 struct pipe_control *pc = ring->private;
752 pc->cpu_page[0] = seqno;
753}
754
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000755static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200756gen5_ring_get_irq(struct intel_ring_buffer *ring)
757{
758 struct drm_device *dev = ring->dev;
759 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100760 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200761
762 if (!dev->irq_enabled)
763 return false;
764
Chris Wilson7338aef2012-04-24 21:48:47 +0100765 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200766 if (ring->irq_refcount++ == 0) {
767 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
768 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
769 POSTING_READ(GTIMR);
770 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100771 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200772
773 return true;
774}
775
776static void
777gen5_ring_put_irq(struct intel_ring_buffer *ring)
778{
779 struct drm_device *dev = ring->dev;
780 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100781 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200782
Chris Wilson7338aef2012-04-24 21:48:47 +0100783 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200784 if (--ring->irq_refcount == 0) {
785 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
786 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
787 POSTING_READ(GTIMR);
788 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100789 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200790}
791
792static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200793i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700794{
Chris Wilson78501ea2010-10-27 12:18:21 +0100795 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000796 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100797 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700798
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000799 if (!dev->irq_enabled)
800 return false;
801
Chris Wilson7338aef2012-04-24 21:48:47 +0100802 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200803 if (ring->irq_refcount++ == 0) {
804 dev_priv->irq_mask &= ~ring->irq_enable_mask;
805 I915_WRITE(IMR, dev_priv->irq_mask);
806 POSTING_READ(IMR);
807 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100808 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000809
810 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700811}
812
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800813static void
Daniel Vettere3670312012-04-11 22:12:53 +0200814i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700815{
Chris Wilson78501ea2010-10-27 12:18:21 +0100816 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000817 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100818 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700819
Chris Wilson7338aef2012-04-24 21:48:47 +0100820 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200821 if (--ring->irq_refcount == 0) {
822 dev_priv->irq_mask |= ring->irq_enable_mask;
823 I915_WRITE(IMR, dev_priv->irq_mask);
824 POSTING_READ(IMR);
825 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100826 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700827}
828
Chris Wilsonc2798b12012-04-22 21:13:57 +0100829static bool
830i8xx_ring_get_irq(struct intel_ring_buffer *ring)
831{
832 struct drm_device *dev = ring->dev;
833 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100834 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100835
836 if (!dev->irq_enabled)
837 return false;
838
Chris Wilson7338aef2012-04-24 21:48:47 +0100839 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100840 if (ring->irq_refcount++ == 0) {
841 dev_priv->irq_mask &= ~ring->irq_enable_mask;
842 I915_WRITE16(IMR, dev_priv->irq_mask);
843 POSTING_READ16(IMR);
844 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100845 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100846
847 return true;
848}
849
850static void
851i8xx_ring_put_irq(struct intel_ring_buffer *ring)
852{
853 struct drm_device *dev = ring->dev;
854 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100855 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100856
Chris Wilson7338aef2012-04-24 21:48:47 +0100857 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100858 if (--ring->irq_refcount == 0) {
859 dev_priv->irq_mask |= ring->irq_enable_mask;
860 I915_WRITE16(IMR, dev_priv->irq_mask);
861 POSTING_READ16(IMR);
862 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100863 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100864}
865
Chris Wilson78501ea2010-10-27 12:18:21 +0100866void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800867{
Eric Anholt45930102011-05-06 17:12:35 -0700868 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100869 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700870 u32 mmio = 0;
871
872 /* The ring status page addresses are no longer next to the rest of
873 * the ring registers as of gen7.
874 */
875 if (IS_GEN7(dev)) {
876 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100877 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700878 mmio = RENDER_HWS_PGA_GEN7;
879 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100880 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700881 mmio = BLT_HWS_PGA_GEN7;
882 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100883 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700884 mmio = BSD_HWS_PGA_GEN7;
885 break;
886 }
887 } else if (IS_GEN6(ring->dev)) {
888 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
889 } else {
890 mmio = RING_HWS_PGA(ring->mmio_base);
891 }
892
Chris Wilson78501ea2010-10-27 12:18:21 +0100893 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
894 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800895}
896
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000897static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100898bsd_ring_flush(struct intel_ring_buffer *ring,
899 u32 invalidate_domains,
900 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800901{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000902 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000903
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000904 ret = intel_ring_begin(ring, 2);
905 if (ret)
906 return ret;
907
908 intel_ring_emit(ring, MI_FLUSH);
909 intel_ring_emit(ring, MI_NOOP);
910 intel_ring_advance(ring);
911 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800912}
913
Chris Wilson3cce4692010-10-27 16:11:02 +0100914static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000915i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800916{
Chris Wilson3cce4692010-10-27 16:11:02 +0100917 int ret;
918
919 ret = intel_ring_begin(ring, 4);
920 if (ret)
921 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100922
Chris Wilson3cce4692010-10-27 16:11:02 +0100923 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
924 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000925 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson3cce4692010-10-27 16:11:02 +0100926 intel_ring_emit(ring, MI_USER_INTERRUPT);
927 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800928
Chris Wilson3cce4692010-10-27 16:11:02 +0100929 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800930}
931
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000932static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700933gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000934{
935 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000936 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100937 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000938
939 if (!dev->irq_enabled)
940 return false;
941
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100942 /* It looks like we need to prevent the gt from suspending while waiting
943 * for an notifiy irq, otherwise irqs seem to get lost on at least the
944 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100945 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100946
Chris Wilson7338aef2012-04-24 21:48:47 +0100947 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000948 if (ring->irq_refcount++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700949 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700950 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
951 GEN6_RENDER_L3_PARITY_ERROR));
952 else
953 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200954 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
955 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
956 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +0000957 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100958 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +0000959
960 return true;
961}
962
963static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700964gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000965{
966 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000967 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100968 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000969
Chris Wilson7338aef2012-04-24 21:48:47 +0100970 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000971 if (--ring->irq_refcount == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700972 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700973 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
974 else
975 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200976 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
977 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
978 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000979 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100980 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100981
Daniel Vetter99ffa162012-01-25 14:04:00 +0100982 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000983}
984
Zou Nan haid1b851f2010-05-21 09:08:57 +0800985static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100986i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
987 u32 offset, u32 length,
988 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800989{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100990 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100991
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100992 ret = intel_ring_begin(ring, 2);
993 if (ret)
994 return ret;
995
Chris Wilson78501ea2010-10-27 12:18:21 +0100996 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +0100997 MI_BATCH_BUFFER_START |
998 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100999 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001000 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001001 intel_ring_advance(ring);
1002
Zou Nan haid1b851f2010-05-21 09:08:57 +08001003 return 0;
1004}
1005
Daniel Vetterb45305f2012-12-17 16:21:27 +01001006/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1007#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001008static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001009i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001010 u32 offset, u32 len,
1011 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001012{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001013 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001014
Daniel Vetterb45305f2012-12-17 16:21:27 +01001015 if (flags & I915_DISPATCH_PINNED) {
1016 ret = intel_ring_begin(ring, 4);
1017 if (ret)
1018 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001019
Daniel Vetterb45305f2012-12-17 16:21:27 +01001020 intel_ring_emit(ring, MI_BATCH_BUFFER);
1021 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1022 intel_ring_emit(ring, offset + len - 8);
1023 intel_ring_emit(ring, MI_NOOP);
1024 intel_ring_advance(ring);
1025 } else {
1026 struct drm_i915_gem_object *obj = ring->private;
1027 u32 cs_offset = obj->gtt_offset;
1028
1029 if (len > I830_BATCH_LIMIT)
1030 return -ENOSPC;
1031
1032 ret = intel_ring_begin(ring, 9+3);
1033 if (ret)
1034 return ret;
1035 /* Blit the batch (which has now all relocs applied) to the stable batch
1036 * scratch bo area (so that the CS never stumbles over its tlb
1037 * invalidation bug) ... */
1038 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1039 XY_SRC_COPY_BLT_WRITE_ALPHA |
1040 XY_SRC_COPY_BLT_WRITE_RGB);
1041 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1042 intel_ring_emit(ring, 0);
1043 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1044 intel_ring_emit(ring, cs_offset);
1045 intel_ring_emit(ring, 0);
1046 intel_ring_emit(ring, 4096);
1047 intel_ring_emit(ring, offset);
1048 intel_ring_emit(ring, MI_FLUSH);
1049
1050 /* ... and execute it. */
1051 intel_ring_emit(ring, MI_BATCH_BUFFER);
1052 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1053 intel_ring_emit(ring, cs_offset + len - 8);
1054 intel_ring_advance(ring);
1055 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001056
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001057 return 0;
1058}
1059
1060static int
1061i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001062 u32 offset, u32 len,
1063 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001064{
1065 int ret;
1066
1067 ret = intel_ring_begin(ring, 2);
1068 if (ret)
1069 return ret;
1070
Chris Wilson65f56872012-04-17 16:38:12 +01001071 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001072 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001073 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001074
Eric Anholt62fdfea2010-05-21 13:26:39 -07001075 return 0;
1076}
1077
Chris Wilson78501ea2010-10-27 12:18:21 +01001078static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001079{
Chris Wilson05394f32010-11-08 19:18:58 +00001080 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001081
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001082 obj = ring->status_page.obj;
1083 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001084 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001085
Chris Wilson9da3da62012-06-01 15:20:22 +01001086 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001087 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001088 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001089 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001090}
1091
Chris Wilson78501ea2010-10-27 12:18:21 +01001092static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001093{
Chris Wilson78501ea2010-10-27 12:18:21 +01001094 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001095 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001096 int ret;
1097
Eric Anholt62fdfea2010-05-21 13:26:39 -07001098 obj = i915_gem_alloc_object(dev, 4096);
1099 if (obj == NULL) {
1100 DRM_ERROR("Failed to allocate status page\n");
1101 ret = -ENOMEM;
1102 goto err;
1103 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001104
1105 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001106
Chris Wilson86a1ee22012-08-11 15:41:04 +01001107 ret = i915_gem_object_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001108 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001109 goto err_unref;
1110 }
1111
Chris Wilson05394f32010-11-08 19:18:58 +00001112 ring->status_page.gfx_addr = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +01001113 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001114 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001115 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001116 goto err_unpin;
1117 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001118 ring->status_page.obj = obj;
1119 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001120
Chris Wilson78501ea2010-10-27 12:18:21 +01001121 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001122 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1123 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001124
1125 return 0;
1126
1127err_unpin:
1128 i915_gem_object_unpin(obj);
1129err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001130 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001131err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001132 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001133}
1134
Chris Wilson6b8294a2012-11-16 11:43:20 +00001135static int init_phys_hws_pga(struct intel_ring_buffer *ring)
1136{
1137 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1138 u32 addr;
1139
1140 if (!dev_priv->status_page_dmah) {
1141 dev_priv->status_page_dmah =
1142 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1143 if (!dev_priv->status_page_dmah)
1144 return -ENOMEM;
1145 }
1146
1147 addr = dev_priv->status_page_dmah->busaddr;
1148 if (INTEL_INFO(ring->dev)->gen >= 4)
1149 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
1150 I915_WRITE(HWS_PGA, addr);
1151
1152 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1153 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1154
1155 return 0;
1156}
1157
Ben Widawskyc43b5632012-04-16 14:07:40 -07001158static int intel_init_ring_buffer(struct drm_device *dev,
1159 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001160{
Chris Wilson05394f32010-11-08 19:18:58 +00001161 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001162 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001163 int ret;
1164
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001165 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001166 INIT_LIST_HEAD(&ring->active_list);
1167 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001168 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001169 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001170
Chris Wilsonb259f672011-03-29 13:19:09 +01001171 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001172
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001173 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001174 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001175 if (ret)
1176 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001177 } else {
1178 BUG_ON(ring->id != RCS);
1179 ret = init_phys_hws_pga(ring);
1180 if (ret)
1181 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001182 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001183
Chris Wilsonebc052e2012-11-15 11:32:28 +00001184 obj = NULL;
1185 if (!HAS_LLC(dev))
1186 obj = i915_gem_object_create_stolen(dev, ring->size);
1187 if (obj == NULL)
1188 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001189 if (obj == NULL) {
1190 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001191 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001192 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001193 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001194
Chris Wilson05394f32010-11-08 19:18:58 +00001195 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001196
Chris Wilson86a1ee22012-08-11 15:41:04 +01001197 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001198 if (ret)
1199 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001200
Chris Wilson3eef8912012-06-04 17:05:40 +01001201 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1202 if (ret)
1203 goto err_unpin;
1204
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001205 ring->virtual_start =
Ben Widawskydabb7a92013-01-17 12:45:16 -08001206 ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001207 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001208 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001209 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001210 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001211 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001212 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001213
Chris Wilson78501ea2010-10-27 12:18:21 +01001214 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001215 if (ret)
1216 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001217
Chris Wilson55249ba2010-12-22 14:04:47 +00001218 /* Workaround an erratum on the i830 which causes a hang if
1219 * the TAIL pointer points to within the last 2 cachelines
1220 * of the buffer.
1221 */
1222 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001223 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001224 ring->effective_size -= 128;
1225
Chris Wilsonc584fe42010-10-29 18:15:52 +01001226 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001227
1228err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001229 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001230err_unpin:
1231 i915_gem_object_unpin(obj);
1232err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001233 drm_gem_object_unreference(&obj->base);
1234 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001235err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001236 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001237 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001238}
1239
Chris Wilson78501ea2010-10-27 12:18:21 +01001240void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001241{
Chris Wilson33626e62010-10-29 16:18:36 +01001242 struct drm_i915_private *dev_priv;
1243 int ret;
1244
Chris Wilson05394f32010-11-08 19:18:58 +00001245 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001246 return;
1247
Chris Wilson33626e62010-10-29 16:18:36 +01001248 /* Disable the ring buffer. The ring must be idle at this point */
1249 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001250 ret = intel_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001251 if (ret)
1252 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1253 ring->name, ret);
1254
Chris Wilson33626e62010-10-29 16:18:36 +01001255 I915_WRITE_CTL(ring, 0);
1256
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001257 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001258
Chris Wilson05394f32010-11-08 19:18:58 +00001259 i915_gem_object_unpin(ring->obj);
1260 drm_gem_object_unreference(&ring->obj->base);
1261 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001262
Zou Nan hai8d192152010-11-02 16:31:01 +08001263 if (ring->cleanup)
1264 ring->cleanup(ring);
1265
Chris Wilson78501ea2010-10-27 12:18:21 +01001266 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001267}
1268
Chris Wilsona71d8d92012-02-15 11:25:36 +00001269static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1270{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001271 int ret;
1272
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001273 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001274 if (!ret)
1275 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001276
1277 return ret;
1278}
1279
1280static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1281{
1282 struct drm_i915_gem_request *request;
1283 u32 seqno = 0;
1284 int ret;
1285
1286 i915_gem_retire_requests_ring(ring);
1287
1288 if (ring->last_retired_head != -1) {
1289 ring->head = ring->last_retired_head;
1290 ring->last_retired_head = -1;
1291 ring->space = ring_space(ring);
1292 if (ring->space >= n)
1293 return 0;
1294 }
1295
1296 list_for_each_entry(request, &ring->request_list, list) {
1297 int space;
1298
1299 if (request->tail == -1)
1300 continue;
1301
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001302 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001303 if (space < 0)
1304 space += ring->size;
1305 if (space >= n) {
1306 seqno = request->seqno;
1307 break;
1308 }
1309
1310 /* Consume this request in case we need more space than
1311 * is available and so need to prevent a race between
1312 * updating last_retired_head and direct reads of
1313 * I915_RING_HEAD. It also provides a nice sanity check.
1314 */
1315 request->tail = -1;
1316 }
1317
1318 if (seqno == 0)
1319 return -ENOSPC;
1320
1321 ret = intel_ring_wait_seqno(ring, seqno);
1322 if (ret)
1323 return ret;
1324
1325 if (WARN_ON(ring->last_retired_head == -1))
1326 return -ENOSPC;
1327
1328 ring->head = ring->last_retired_head;
1329 ring->last_retired_head = -1;
1330 ring->space = ring_space(ring);
1331 if (WARN_ON(ring->space < n))
1332 return -ENOSPC;
1333
1334 return 0;
1335}
1336
Chris Wilson3e960502012-11-27 16:22:54 +00001337static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001338{
Chris Wilson78501ea2010-10-27 12:18:21 +01001339 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001340 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001341 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001342 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001343
Chris Wilsona71d8d92012-02-15 11:25:36 +00001344 ret = intel_ring_wait_request(ring, n);
1345 if (ret != -ENOSPC)
1346 return ret;
1347
Chris Wilsondb53a302011-02-03 11:57:46 +00001348 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001349 /* With GEM the hangcheck timer should kick us out of the loop,
1350 * leaving it early runs the risk of corrupting GEM state (due
1351 * to running on almost untested codepaths). But on resume
1352 * timers don't work yet, so prevent a complete hang in that
1353 * case by choosing an insanely large timeout. */
1354 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001355
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001356 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001357 ring->head = I915_READ_HEAD(ring);
1358 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001359 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001360 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001361 return 0;
1362 }
1363
1364 if (dev->primary->master) {
1365 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1366 if (master_priv->sarea_priv)
1367 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1368 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001369
Chris Wilsone60a0b12010-10-13 10:09:14 +01001370 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001371
Daniel Vetter33196de2012-11-14 17:14:05 +01001372 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1373 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001374 if (ret)
1375 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001376 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001377 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001378 return -EBUSY;
1379}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001380
Chris Wilson3e960502012-11-27 16:22:54 +00001381static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1382{
1383 uint32_t __iomem *virt;
1384 int rem = ring->size - ring->tail;
1385
1386 if (ring->space < rem) {
1387 int ret = ring_wait_for_space(ring, rem);
1388 if (ret)
1389 return ret;
1390 }
1391
1392 virt = ring->virtual_start + ring->tail;
1393 rem /= 4;
1394 while (rem--)
1395 iowrite32(MI_NOOP, virt++);
1396
1397 ring->tail = 0;
1398 ring->space = ring_space(ring);
1399
1400 return 0;
1401}
1402
1403int intel_ring_idle(struct intel_ring_buffer *ring)
1404{
1405 u32 seqno;
1406 int ret;
1407
1408 /* We need to add any requests required to flush the objects and ring */
1409 if (ring->outstanding_lazy_request) {
1410 ret = i915_add_request(ring, NULL, NULL);
1411 if (ret)
1412 return ret;
1413 }
1414
1415 /* Wait upon the last request to be completed */
1416 if (list_empty(&ring->request_list))
1417 return 0;
1418
1419 seqno = list_entry(ring->request_list.prev,
1420 struct drm_i915_gem_request,
1421 list)->seqno;
1422
1423 return i915_wait_seqno(ring, seqno);
1424}
1425
Chris Wilson9d7730912012-11-27 16:22:52 +00001426static int
1427intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1428{
1429 if (ring->outstanding_lazy_request)
1430 return 0;
1431
1432 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
1433}
1434
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001435static int __intel_ring_begin(struct intel_ring_buffer *ring,
1436 int bytes)
1437{
1438 int ret;
1439
1440 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1441 ret = intel_wrap_ring_buffer(ring);
1442 if (unlikely(ret))
1443 return ret;
1444 }
1445
1446 if (unlikely(ring->space < bytes)) {
1447 ret = ring_wait_for_space(ring, bytes);
1448 if (unlikely(ret))
1449 return ret;
1450 }
1451
1452 ring->space -= bytes;
1453 return 0;
1454}
1455
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001456int intel_ring_begin(struct intel_ring_buffer *ring,
1457 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001458{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001459 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001460 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001461
Daniel Vetter33196de2012-11-14 17:14:05 +01001462 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1463 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001464 if (ret)
1465 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001466
Chris Wilson9d7730912012-11-27 16:22:52 +00001467 /* Preallocate the olr before touching the ring */
1468 ret = intel_ring_alloc_seqno(ring);
1469 if (ret)
1470 return ret;
1471
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001472 return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001473}
1474
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001475void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001476{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001477 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001478
1479 BUG_ON(ring->outstanding_lazy_request);
1480
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001481 if (INTEL_INFO(ring->dev)->gen >= 6) {
1482 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1483 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001484 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001485
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001486 ring->set_seqno(ring, seqno);
Chris Wilson549f7362010-10-19 11:19:32 +01001487}
1488
Zou Nan haid1b851f2010-05-21 09:08:57 +08001489void intel_ring_advance(struct intel_ring_buffer *ring)
1490{
Chris Wilson549f7362010-10-19 11:19:32 +01001491 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001492
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001493 ring->tail &= ring->size - 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01001494 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001495 return;
1496 ring->write_tail(ring, ring->tail);
1497}
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001498
Akshay Joshi0206e352011-08-16 15:34:10 -04001499
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001500static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1501 u32 value)
Akshay Joshi0206e352011-08-16 15:34:10 -04001502{
1503 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1504
1505 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001506
Chris Wilson12f55812012-07-05 17:14:01 +01001507 /* Disable notification that the ring is IDLE. The GT
1508 * will then assume that it is busy and bring it out of rc6.
1509 */
1510 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1511 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1512
1513 /* Clear the context id. Here be magic! */
1514 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1515
1516 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001517 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001518 GEN6_BSD_SLEEP_INDICATOR) == 0,
1519 50))
1520 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001521
Chris Wilson12f55812012-07-05 17:14:01 +01001522 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001523 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001524 POSTING_READ(RING_TAIL(ring->mmio_base));
1525
1526 /* Let the ring send IDLE messages to the GT again,
1527 * and so let it sleep to conserve power when idle.
1528 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001529 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001530 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001531}
1532
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001533static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001534 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001535{
Chris Wilson71a77e02011-02-02 12:13:49 +00001536 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001537 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001538
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001539 ret = intel_ring_begin(ring, 4);
1540 if (ret)
1541 return ret;
1542
Chris Wilson71a77e02011-02-02 12:13:49 +00001543 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001544 /*
1545 * Bspec vol 1c.5 - video engine command streamer:
1546 * "If ENABLED, all TLBs will be invalidated once the flush
1547 * operation is complete. This bit is only valid when the
1548 * Post-Sync Operation field is a value of 1h or 3h."
1549 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001550 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001551 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1552 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001553 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001554 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001555 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001556 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001557 intel_ring_advance(ring);
1558 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001559}
1560
1561static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001562hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1563 u32 offset, u32 len,
1564 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001565{
Akshay Joshi0206e352011-08-16 15:34:10 -04001566 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001567
Akshay Joshi0206e352011-08-16 15:34:10 -04001568 ret = intel_ring_begin(ring, 2);
1569 if (ret)
1570 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001571
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001572 intel_ring_emit(ring,
1573 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1574 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1575 /* bit0-7 is the length on GEN6+ */
1576 intel_ring_emit(ring, offset);
1577 intel_ring_advance(ring);
1578
1579 return 0;
1580}
1581
1582static int
1583gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1584 u32 offset, u32 len,
1585 unsigned flags)
1586{
1587 int ret;
1588
1589 ret = intel_ring_begin(ring, 2);
1590 if (ret)
1591 return ret;
1592
1593 intel_ring_emit(ring,
1594 MI_BATCH_BUFFER_START |
1595 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001596 /* bit0-7 is the length on GEN6+ */
1597 intel_ring_emit(ring, offset);
1598 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001599
Akshay Joshi0206e352011-08-16 15:34:10 -04001600 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001601}
1602
Chris Wilson549f7362010-10-19 11:19:32 +01001603/* Blitter support (SandyBridge+) */
1604
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001605static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001606 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001607{
Chris Wilson71a77e02011-02-02 12:13:49 +00001608 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001609 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001610
Daniel Vetter6a233c72011-12-14 13:57:07 +01001611 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001612 if (ret)
1613 return ret;
1614
Chris Wilson71a77e02011-02-02 12:13:49 +00001615 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001616 /*
1617 * Bspec vol 1c.3 - blitter engine command streamer:
1618 * "If ENABLED, all TLBs will be invalidated once the flush
1619 * operation is complete. This bit is only valid when the
1620 * Post-Sync Operation field is a value of 1h or 3h."
1621 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001622 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001623 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001624 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001625 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001626 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001627 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001628 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001629 intel_ring_advance(ring);
1630 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001631}
1632
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001633int intel_init_render_ring_buffer(struct drm_device *dev)
1634{
1635 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001636 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001637
Daniel Vetter59465b52012-04-11 22:12:48 +02001638 ring->name = "render ring";
1639 ring->id = RCS;
1640 ring->mmio_base = RENDER_RING_BASE;
1641
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001642 if (INTEL_INFO(dev)->gen >= 6) {
1643 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001644 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001645 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001646 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001647 ring->irq_get = gen6_ring_get_irq;
1648 ring->irq_put = gen6_ring_put_irq;
Daniel Vetter6a848cc2012-04-11 22:12:46 +02001649 ring->irq_enable_mask = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001650 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001651 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001652 ring->sync_to = gen6_ring_sync;
Daniel Vetter59465b52012-04-11 22:12:48 +02001653 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1654 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1655 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1656 ring->signal_mbox[0] = GEN6_VRSYNC;
1657 ring->signal_mbox[1] = GEN6_BRSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001658 } else if (IS_GEN5(dev)) {
1659 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001660 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001661 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001662 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001663 ring->irq_get = gen5_ring_get_irq;
1664 ring->irq_put = gen5_ring_put_irq;
Daniel Vettere3670312012-04-11 22:12:53 +02001665 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
Daniel Vetter59465b52012-04-11 22:12:48 +02001666 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001667 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001668 if (INTEL_INFO(dev)->gen < 4)
1669 ring->flush = gen2_render_ring_flush;
1670 else
1671 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001672 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001673 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001674 if (IS_GEN2(dev)) {
1675 ring->irq_get = i8xx_ring_get_irq;
1676 ring->irq_put = i8xx_ring_put_irq;
1677 } else {
1678 ring->irq_get = i9xx_ring_get_irq;
1679 ring->irq_put = i9xx_ring_put_irq;
1680 }
Daniel Vettere3670312012-04-11 22:12:53 +02001681 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001682 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001683 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001684 if (IS_HASWELL(dev))
1685 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1686 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001687 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1688 else if (INTEL_INFO(dev)->gen >= 4)
1689 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1690 else if (IS_I830(dev) || IS_845G(dev))
1691 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1692 else
1693 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001694 ring->init = init_render_ring;
1695 ring->cleanup = render_ring_cleanup;
1696
Daniel Vetterb45305f2012-12-17 16:21:27 +01001697 /* Workaround batchbuffer to combat CS tlb bug. */
1698 if (HAS_BROKEN_CS_TLB(dev)) {
1699 struct drm_i915_gem_object *obj;
1700 int ret;
1701
1702 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1703 if (obj == NULL) {
1704 DRM_ERROR("Failed to allocate batch bo\n");
1705 return -ENOMEM;
1706 }
1707
1708 ret = i915_gem_object_pin(obj, 0, true, false);
1709 if (ret != 0) {
1710 drm_gem_object_unreference(&obj->base);
1711 DRM_ERROR("Failed to ping batch bo\n");
1712 return ret;
1713 }
1714
1715 ring->private = obj;
1716 }
1717
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001718 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001719}
1720
Chris Wilsone8616b62011-01-20 09:57:11 +00001721int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1722{
1723 drm_i915_private_t *dev_priv = dev->dev_private;
1724 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001725 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001726
Daniel Vetter59465b52012-04-11 22:12:48 +02001727 ring->name = "render ring";
1728 ring->id = RCS;
1729 ring->mmio_base = RENDER_RING_BASE;
1730
Chris Wilsone8616b62011-01-20 09:57:11 +00001731 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001732 /* non-kms not supported on gen6+ */
1733 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001734 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001735
1736 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1737 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1738 * the special gen5 functions. */
1739 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001740 if (INTEL_INFO(dev)->gen < 4)
1741 ring->flush = gen2_render_ring_flush;
1742 else
1743 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001744 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001745 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001746 if (IS_GEN2(dev)) {
1747 ring->irq_get = i8xx_ring_get_irq;
1748 ring->irq_put = i8xx_ring_put_irq;
1749 } else {
1750 ring->irq_get = i9xx_ring_get_irq;
1751 ring->irq_put = i9xx_ring_put_irq;
1752 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001753 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001754 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001755 if (INTEL_INFO(dev)->gen >= 4)
1756 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1757 else if (IS_I830(dev) || IS_845G(dev))
1758 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1759 else
1760 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001761 ring->init = init_render_ring;
1762 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001763
1764 ring->dev = dev;
1765 INIT_LIST_HEAD(&ring->active_list);
1766 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001767
1768 ring->size = size;
1769 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001770 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001771 ring->effective_size -= 128;
1772
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001773 ring->virtual_start = ioremap_wc(start, size);
1774 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001775 DRM_ERROR("can not ioremap virtual address for"
1776 " ring buffer\n");
1777 return -ENOMEM;
1778 }
1779
Chris Wilson6b8294a2012-11-16 11:43:20 +00001780 if (!I915_NEED_GFX_HWS(dev)) {
1781 ret = init_phys_hws_pga(ring);
1782 if (ret)
1783 return ret;
1784 }
1785
Chris Wilsone8616b62011-01-20 09:57:11 +00001786 return 0;
1787}
1788
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001789int intel_init_bsd_ring_buffer(struct drm_device *dev)
1790{
1791 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001792 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001793
Daniel Vetter58fa3832012-04-11 22:12:49 +02001794 ring->name = "bsd ring";
1795 ring->id = VCS;
1796
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001797 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001798 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1799 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001800 /* gen6 bsd needs a special wa for tail updates */
1801 if (IS_GEN6(dev))
1802 ring->write_tail = gen6_bsd_ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001803 ring->flush = gen6_ring_flush;
1804 ring->add_request = gen6_add_request;
1805 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001806 ring->set_seqno = ring_set_seqno;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001807 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1808 ring->irq_get = gen6_ring_get_irq;
1809 ring->irq_put = gen6_ring_put_irq;
1810 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001811 ring->sync_to = gen6_ring_sync;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001812 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1813 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1814 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1815 ring->signal_mbox[0] = GEN6_RVSYNC;
1816 ring->signal_mbox[1] = GEN6_BVSYNC;
1817 } else {
1818 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001819 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001820 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001821 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001822 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001823 if (IS_GEN5(dev)) {
Daniel Vettere3670312012-04-11 22:12:53 +02001824 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001825 ring->irq_get = gen5_ring_get_irq;
1826 ring->irq_put = gen5_ring_put_irq;
1827 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001828 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001829 ring->irq_get = i9xx_ring_get_irq;
1830 ring->irq_put = i9xx_ring_put_irq;
1831 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001832 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001833 }
1834 ring->init = init_ring_common;
1835
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001836 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001837}
Chris Wilson549f7362010-10-19 11:19:32 +01001838
1839int intel_init_blt_ring_buffer(struct drm_device *dev)
1840{
1841 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001842 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001843
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001844 ring->name = "blitter ring";
1845 ring->id = BCS;
1846
1847 ring->mmio_base = BLT_RING_BASE;
1848 ring->write_tail = ring_write_tail;
1849 ring->flush = blt_ring_flush;
1850 ring->add_request = gen6_add_request;
1851 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001852 ring->set_seqno = ring_set_seqno;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001853 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1854 ring->irq_get = gen6_ring_get_irq;
1855 ring->irq_put = gen6_ring_put_irq;
1856 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001857 ring->sync_to = gen6_ring_sync;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001858 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1859 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1860 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1861 ring->signal_mbox[0] = GEN6_RBSYNC;
1862 ring->signal_mbox[1] = GEN6_VBSYNC;
1863 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001864
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001865 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001866}
Chris Wilsona7b97612012-07-20 12:41:08 +01001867
1868int
1869intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1870{
1871 int ret;
1872
1873 if (!ring->gpu_caches_dirty)
1874 return 0;
1875
1876 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1877 if (ret)
1878 return ret;
1879
1880 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1881
1882 ring->gpu_caches_dirty = false;
1883 return 0;
1884}
1885
1886int
1887intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1888{
1889 uint32_t flush_domains;
1890 int ret;
1891
1892 flush_domains = 0;
1893 if (ring->gpu_caches_dirty)
1894 flush_domains = I915_GEM_GPU_DOMAINS;
1895
1896 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1897 if (ret)
1898 return ret;
1899
1900 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1901
1902 ring->gpu_caches_dirty = false;
1903 return 0;
1904}