blob: 91b35fd1db8c81ee06984de0aaae88824929cddd [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070027#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080047static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020048static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010049static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080050
51typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040052 /* given values */
53 int n;
54 int m1, m2;
55 int p1, p2;
56 /* derived values */
57 int dot;
58 int vco;
59 int m;
60 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_clock_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080065} intel_range_t;
66
67typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 int dot_limit;
69 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080070} intel_p2_t;
71
72#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080073typedef struct intel_limit intel_limit_t;
74struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040075 intel_range_t dot, vco, n, m, m1, m2, p, p1;
76 intel_p2_t p2;
77 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080078 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080079};
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnes2377b742010-07-07 14:06:43 -070081/* FDI */
82#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
83
Ma Lingd4906092009-03-18 20:13:27 +080084static bool
85intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080086 int target, int refclk, intel_clock_t *match_clock,
87 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080088static bool
89intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080090 int target, int refclk, intel_clock_t *match_clock,
91 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080092
Keith Packarda4fc5ed2009-04-07 16:16:42 -070093static bool
94intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080097static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050098intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700101
Chris Wilson021357a2010-09-07 20:54:59 +0100102static inline u32 /* units of 100MHz */
103intel_fdi_link_freq(struct drm_device *dev)
104{
Chris Wilson8b99e682010-10-13 09:59:17 +0100105 if (IS_GEN5(dev)) {
106 struct drm_i915_private *dev_priv = dev->dev_private;
107 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
108 } else
109 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100110}
111
Keith Packarde4b36692009-06-05 19:22:17 -0700112static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 .dot = { .min = 25000, .max = 350000 },
114 .vco = { .min = 930000, .max = 1400000 },
115 .n = { .min = 3, .max = 16 },
116 .m = { .min = 96, .max = 140 },
117 .m1 = { .min = 18, .max = 26 },
118 .m2 = { .min = 6, .max = 16 },
119 .p = { .min = 4, .max = 128 },
120 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700121 .p2 = { .dot_limit = 165000,
122 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800123 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 20000, .max = 400000 },
142 .vco = { .min = 1400000, .max = 2800000 },
143 .n = { .min = 1, .max = 6 },
144 .m = { .min = 70, .max = 120 },
145 .m1 = { .min = 10, .max = 22 },
146 .m2 = { .min = 5, .max = 9 },
147 .p = { .min = 5, .max = 80 },
148 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 200000,
150 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
153
154static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 7, .max = 98 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 112000,
164 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
Eric Anholt273e27c2011-03-30 13:01:10 -0700168
Keith Packarde4b36692009-06-05 19:22:17 -0700169static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .dot = { .min = 25000, .max = 270000 },
171 .vco = { .min = 1750000, .max = 3500000},
172 .n = { .min = 1, .max = 4 },
173 .m = { .min = 104, .max = 138 },
174 .m1 = { .min = 17, .max = 23 },
175 .m2 = { .min = 5, .max = 11 },
176 .p = { .min = 10, .max = 30 },
177 .p1 = { .min = 1, .max = 3},
178 .p2 = { .dot_limit = 270000,
179 .p2_slow = 10,
180 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800181 },
Ma Lingd4906092009-03-18 20:13:27 +0800182 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 22000, .max = 400000 },
187 .vco = { .min = 1750000, .max = 3500000},
188 .n = { .min = 1, .max = 4 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 16, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 5, .max = 80 },
193 .p1 = { .min = 1, .max = 8},
194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 20000, .max = 115000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 28, .max = 112 },
207 .p1 = { .min = 2, .max = 8 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Ma Lingd4906092009-03-18 20:13:27 +0800211 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
214static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 80000, .max = 224000 },
216 .vco = { .min = 1750000, .max = 3500000 },
217 .n = { .min = 1, .max = 3 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 14, .max = 42 },
222 .p1 = { .min = 2, .max = 6 },
223 .p2 = { .dot_limit = 0,
224 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Ma Lingd4906092009-03-18 20:13:27 +0800226 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 161670, .max = 227000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 2 },
233 .m = { .min = 97, .max = 108 },
234 .m1 = { .min = 0x10, .max = 0x12 },
235 .m2 = { .min = 0x05, .max = 0x06 },
236 .p = { .min = 10, .max = 20 },
237 .p1 = { .min = 1, .max = 2},
238 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 20000, .max = 400000},
245 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700246 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400247 .n = { .min = 3, .max = 6 },
248 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700249 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400250 .m1 = { .min = 0, .max = 0 },
251 .m2 = { .min = 0, .max = 254 },
252 .p = { .min = 5, .max = 80 },
253 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .p2 = { .dot_limit = 200000,
255 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800256 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500259static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400260 .dot = { .min = 20000, .max = 400000 },
261 .vco = { .min = 1700000, .max = 3500000 },
262 .n = { .min = 3, .max = 6 },
263 .m = { .min = 2, .max = 256 },
264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 7, .max = 112 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 112000,
269 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Eric Anholt273e27c2011-03-30 13:01:10 -0700273/* Ironlake / Sandybridge
274 *
275 * We calculate clock using (register_value + 2) for N/M1/M2, so here
276 * the range value for them is (actual_value - 2).
277 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800278static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 5 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 5, .max = 80 },
286 .p1 = { .min = 1, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800289 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700290};
291
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 3 },
296 .m = { .min = 79, .max = 118 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
300 .p1 = { .min = 2, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303 .find_pll = intel_g4x_find_best_PLL,
304};
305
306static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 127 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 14, .max = 56 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
Eric Anholt273e27c2011-03-30 13:01:10 -0700320/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700322 .dot = { .min = 25000, .max = 350000 },
323 .vco = { .min = 1760000, .max = 3510000 },
324 .n = { .min = 1, .max = 2 },
325 .m = { .min = 79, .max = 126 },
326 .m1 = { .min = 12, .max = 22 },
327 .m2 = { .min = 5, .max = 9 },
328 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .p2 = { .dot_limit = 225000,
331 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800332 .find_pll = intel_g4x_find_best_PLL,
333};
334
335static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 3 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000},
352 .n = { .min = 1, .max = 2 },
353 .m = { .min = 81, .max = 90 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 10, .max = 20 },
357 .p1 = { .min = 1, .max = 2},
358 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400360 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800361};
362
Chris Wilson1b894b52010-12-14 20:04:54 +0000363static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
364 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800365{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800366 struct drm_device *dev = crtc->dev;
367 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800368 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800369
370 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800371 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
372 LVDS_CLKB_POWER_UP) {
373 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000374 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dual_lvds_100m;
376 else
377 limit = &intel_limits_ironlake_dual_lvds;
378 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000379 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800380 limit = &intel_limits_ironlake_single_lvds_100m;
381 else
382 limit = &intel_limits_ironlake_single_lvds;
383 }
384 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800385 HAS_eDP)
386 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800387 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800388 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800389
390 return limit;
391}
392
Ma Ling044c7c42009-03-18 20:13:23 +0800393static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
394{
395 struct drm_device *dev = crtc->dev;
396 struct drm_i915_private *dev_priv = dev->dev_private;
397 const intel_limit_t *limit;
398
399 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
400 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
401 LVDS_CLKB_POWER_UP)
402 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700403 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800404 else
405 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700406 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800407 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
408 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800410 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400412 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700413 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800414 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800416
417 return limit;
418}
419
Chris Wilson1b894b52010-12-14 20:04:54 +0000420static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
422 struct drm_device *dev = crtc->dev;
423 const intel_limit_t *limit;
424
Eric Anholtbad720f2009-10-22 16:11:14 -0700425 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000426 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800428 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500431 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800432 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100434 } else if (!IS_GEN2(dev)) {
435 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
436 limit = &intel_limits_i9xx_lvds;
437 else
438 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800439 } else {
440 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700441 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800442 else
Keith Packarde4b36692009-06-05 19:22:17 -0700443 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800444 }
445 return limit;
446}
447
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500448/* m1 is reserved as 0 in Pineview, n is a ring counter */
449static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800450{
Shaohua Li21778322009-02-23 15:19:16 +0800451 clock->m = clock->m2 + 2;
452 clock->p = clock->p1 * clock->p2;
453 clock->vco = refclk * clock->m / clock->n;
454 clock->dot = clock->vco / clock->p;
455}
456
457static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
458{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500459 if (IS_PINEVIEW(dev)) {
460 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800461 return;
462 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
464 clock->p = clock->p1 * clock->p2;
465 clock->vco = refclk * clock->m / (clock->n + 2);
466 clock->dot = clock->vco / clock->p;
467}
468
Jesse Barnes79e53942008-11-07 14:24:08 -0800469/**
470 * Returns whether any output on the specified pipe is of the specified type
471 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100472bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800473{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100474 struct drm_device *dev = crtc->dev;
475 struct drm_mode_config *mode_config = &dev->mode_config;
476 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800477
Chris Wilson4ef69c72010-09-09 15:14:28 +0100478 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
479 if (encoder->base.crtc == crtc && encoder->type == type)
480 return true;
481
482 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800483}
484
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800485#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800486/**
487 * Returns whether the given set of divisors are valid for a given refclk with
488 * the given connectors.
489 */
490
Chris Wilson1b894b52010-12-14 20:04:54 +0000491static bool intel_PLL_is_valid(struct drm_device *dev,
492 const intel_limit_t *limit,
493 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800494{
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400496 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400498 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800499 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400500 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400502 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500503 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400508 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800509 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400510 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
512 * connector, etc., rather than just a single range.
513 */
514 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400515 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800516
517 return true;
518}
519
Ma Lingd4906092009-03-18 20:13:27 +0800520static bool
521intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800522 int target, int refclk, intel_clock_t *match_clock,
523 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800524
Jesse Barnes79e53942008-11-07 14:24:08 -0800525{
526 struct drm_device *dev = crtc->dev;
527 struct drm_i915_private *dev_priv = dev->dev_private;
528 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int err = target;
530
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200531 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800532 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800533 /*
534 * For LVDS, if the panel is on, just rely on its current
535 * settings for dual-channel. We haven't figured out how to
536 * reliably set up different single/dual channel state, if we
537 * even can.
538 */
539 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
540 LVDS_CLKB_POWER_UP)
541 clock.p2 = limit->p2.p2_fast;
542 else
543 clock.p2 = limit->p2.p2_slow;
544 } else {
545 if (target < limit->p2.dot_limit)
546 clock.p2 = limit->p2.p2_slow;
547 else
548 clock.p2 = limit->p2.p2_fast;
549 }
550
Akshay Joshi0206e352011-08-16 15:34:10 -0400551 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800552
Zhao Yakui42158662009-11-20 11:24:18 +0800553 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
554 clock.m1++) {
555 for (clock.m2 = limit->m2.min;
556 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500557 /* m1 is always 0 in Pineview */
558 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800559 break;
560 for (clock.n = limit->n.min;
561 clock.n <= limit->n.max; clock.n++) {
562 for (clock.p1 = limit->p1.min;
563 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 int this_err;
565
Shaohua Li21778322009-02-23 15:19:16 +0800566 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000567 if (!intel_PLL_is_valid(dev, limit,
568 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800570 if (match_clock &&
571 clock.p != match_clock->p)
572 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800573
574 this_err = abs(clock.dot - target);
575 if (this_err < err) {
576 *best_clock = clock;
577 err = this_err;
578 }
579 }
580 }
581 }
582 }
583
584 return (err != target);
585}
586
Ma Lingd4906092009-03-18 20:13:27 +0800587static bool
588intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800589 int target, int refclk, intel_clock_t *match_clock,
590 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800591{
592 struct drm_device *dev = crtc->dev;
593 struct drm_i915_private *dev_priv = dev->dev_private;
594 intel_clock_t clock;
595 int max_n;
596 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400597 /* approximately equals target * 0.00585 */
598 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800599 found = false;
600
601 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800602 int lvds_reg;
603
Eric Anholtc619eed2010-01-28 16:45:52 -0800604 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800605 lvds_reg = PCH_LVDS;
606 else
607 lvds_reg = LVDS;
608 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800609 LVDS_CLKB_POWER_UP)
610 clock.p2 = limit->p2.p2_fast;
611 else
612 clock.p2 = limit->p2.p2_slow;
613 } else {
614 if (target < limit->p2.dot_limit)
615 clock.p2 = limit->p2.p2_slow;
616 else
617 clock.p2 = limit->p2.p2_fast;
618 }
619
620 memset(best_clock, 0, sizeof(*best_clock));
621 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200622 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800623 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200624 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800625 for (clock.m1 = limit->m1.max;
626 clock.m1 >= limit->m1.min; clock.m1--) {
627 for (clock.m2 = limit->m2.max;
628 clock.m2 >= limit->m2.min; clock.m2--) {
629 for (clock.p1 = limit->p1.max;
630 clock.p1 >= limit->p1.min; clock.p1--) {
631 int this_err;
632
Shaohua Li21778322009-02-23 15:19:16 +0800633 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000634 if (!intel_PLL_is_valid(dev, limit,
635 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800636 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800637 if (match_clock &&
638 clock.p != match_clock->p)
639 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000640
641 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800642 if (this_err < err_most) {
643 *best_clock = clock;
644 err_most = this_err;
645 max_n = clock.n;
646 found = true;
647 }
648 }
649 }
650 }
651 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800652 return found;
653}
Ma Lingd4906092009-03-18 20:13:27 +0800654
Zhenyu Wang2c072452009-06-05 15:38:42 +0800655static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500656intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800657 int target, int refclk, intel_clock_t *match_clock,
658 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800659{
660 struct drm_device *dev = crtc->dev;
661 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800662
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800663 if (target < 200000) {
664 clock.n = 1;
665 clock.p1 = 2;
666 clock.p2 = 10;
667 clock.m1 = 12;
668 clock.m2 = 9;
669 } else {
670 clock.n = 2;
671 clock.p1 = 1;
672 clock.p2 = 10;
673 clock.m1 = 14;
674 clock.m2 = 8;
675 }
676 intel_clock(dev, refclk, &clock);
677 memcpy(best_clock, &clock, sizeof(intel_clock_t));
678 return true;
679}
680
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700681/* DisplayPort has only two frequencies, 162MHz and 270MHz */
682static bool
683intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800684 int target, int refclk, intel_clock_t *match_clock,
685 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700686{
Chris Wilson5eddb702010-09-11 13:48:45 +0100687 intel_clock_t clock;
688 if (target < 200000) {
689 clock.p1 = 2;
690 clock.p2 = 10;
691 clock.n = 2;
692 clock.m1 = 23;
693 clock.m2 = 8;
694 } else {
695 clock.p1 = 1;
696 clock.p2 = 10;
697 clock.n = 1;
698 clock.m1 = 14;
699 clock.m2 = 2;
700 }
701 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
702 clock.p = (clock.p1 * clock.p2);
703 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
704 clock.vco = 0;
705 memcpy(best_clock, &clock, sizeof(intel_clock_t));
706 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700707}
708
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700709/**
710 * intel_wait_for_vblank - wait for vblank on a given pipe
711 * @dev: drm device
712 * @pipe: pipe to wait for
713 *
714 * Wait for vblank to occur on a given pipe. Needed for various bits of
715 * mode setting code.
716 */
717void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800718{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700719 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800720 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700721
Chris Wilson300387c2010-09-05 20:25:43 +0100722 /* Clear existing vblank status. Note this will clear any other
723 * sticky status fields as well.
724 *
725 * This races with i915_driver_irq_handler() with the result
726 * that either function could miss a vblank event. Here it is not
727 * fatal, as we will either wait upon the next vblank interrupt or
728 * timeout. Generally speaking intel_wait_for_vblank() is only
729 * called during modeset at which time the GPU should be idle and
730 * should *not* be performing page flips and thus not waiting on
731 * vblanks...
732 * Currently, the result of us stealing a vblank from the irq
733 * handler is that a single frame will be skipped during swapbuffers.
734 */
735 I915_WRITE(pipestat_reg,
736 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
737
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700738 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100739 if (wait_for(I915_READ(pipestat_reg) &
740 PIPE_VBLANK_INTERRUPT_STATUS,
741 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700742 DRM_DEBUG_KMS("vblank wait timed out\n");
743}
744
Keith Packardab7ad7f2010-10-03 00:33:06 -0700745/*
746 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700747 * @dev: drm device
748 * @pipe: pipe to wait for
749 *
750 * After disabling a pipe, we can't wait for vblank in the usual way,
751 * spinning on the vblank interrupt status bit, since we won't actually
752 * see an interrupt when the pipe is disabled.
753 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700754 * On Gen4 and above:
755 * wait for the pipe register state bit to turn off
756 *
757 * Otherwise:
758 * wait for the display line value to settle (it usually
759 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100760 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700761 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100762void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700763{
764 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700765
Keith Packardab7ad7f2010-10-03 00:33:06 -0700766 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100767 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768
Keith Packardab7ad7f2010-10-03 00:33:06 -0700769 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100770 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
771 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700772 DRM_DEBUG_KMS("pipe_off wait timed out\n");
773 } else {
774 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100775 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700776 unsigned long timeout = jiffies + msecs_to_jiffies(100);
777
778 /* Wait for the display line to settle */
779 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100780 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700781 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100782 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700783 time_after(timeout, jiffies));
784 if (time_after(jiffies, timeout))
785 DRM_DEBUG_KMS("pipe_off wait timed out\n");
786 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800787}
788
Jesse Barnesb24e7172011-01-04 15:09:30 -0800789static const char *state_string(bool enabled)
790{
791 return enabled ? "on" : "off";
792}
793
794/* Only for pre-ILK configs */
795static void assert_pll(struct drm_i915_private *dev_priv,
796 enum pipe pipe, bool state)
797{
798 int reg;
799 u32 val;
800 bool cur_state;
801
802 reg = DPLL(pipe);
803 val = I915_READ(reg);
804 cur_state = !!(val & DPLL_VCO_ENABLE);
805 WARN(cur_state != state,
806 "PLL state assertion failure (expected %s, current %s)\n",
807 state_string(state), state_string(cur_state));
808}
809#define assert_pll_enabled(d, p) assert_pll(d, p, true)
810#define assert_pll_disabled(d, p) assert_pll(d, p, false)
811
Jesse Barnes040484a2011-01-03 12:14:26 -0800812/* For ILK+ */
813static void assert_pch_pll(struct drm_i915_private *dev_priv,
814 enum pipe pipe, bool state)
815{
816 int reg;
817 u32 val;
818 bool cur_state;
819
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700820 if (HAS_PCH_CPT(dev_priv->dev)) {
821 u32 pch_dpll;
822
823 pch_dpll = I915_READ(PCH_DPLL_SEL);
824
825 /* Make sure the selected PLL is enabled to the transcoder */
826 WARN(!((pch_dpll >> (4 * pipe)) & 8),
827 "transcoder %d PLL not enabled\n", pipe);
828
829 /* Convert the transcoder pipe number to a pll pipe number */
830 pipe = (pch_dpll >> (4 * pipe)) & 1;
831 }
832
Jesse Barnes040484a2011-01-03 12:14:26 -0800833 reg = PCH_DPLL(pipe);
834 val = I915_READ(reg);
835 cur_state = !!(val & DPLL_VCO_ENABLE);
836 WARN(cur_state != state,
837 "PCH PLL state assertion failure (expected %s, current %s)\n",
838 state_string(state), state_string(cur_state));
839}
840#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
841#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
842
843static void assert_fdi_tx(struct drm_i915_private *dev_priv,
844 enum pipe pipe, bool state)
845{
846 int reg;
847 u32 val;
848 bool cur_state;
849
850 reg = FDI_TX_CTL(pipe);
851 val = I915_READ(reg);
852 cur_state = !!(val & FDI_TX_ENABLE);
853 WARN(cur_state != state,
854 "FDI TX state assertion failure (expected %s, current %s)\n",
855 state_string(state), state_string(cur_state));
856}
857#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
858#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
859
860static void assert_fdi_rx(struct drm_i915_private *dev_priv,
861 enum pipe pipe, bool state)
862{
863 int reg;
864 u32 val;
865 bool cur_state;
866
867 reg = FDI_RX_CTL(pipe);
868 val = I915_READ(reg);
869 cur_state = !!(val & FDI_RX_ENABLE);
870 WARN(cur_state != state,
871 "FDI RX state assertion failure (expected %s, current %s)\n",
872 state_string(state), state_string(cur_state));
873}
874#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
875#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
876
877static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
878 enum pipe pipe)
879{
880 int reg;
881 u32 val;
882
883 /* ILK FDI PLL is always enabled */
884 if (dev_priv->info->gen == 5)
885 return;
886
887 reg = FDI_TX_CTL(pipe);
888 val = I915_READ(reg);
889 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
890}
891
892static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
893 enum pipe pipe)
894{
895 int reg;
896 u32 val;
897
898 reg = FDI_RX_CTL(pipe);
899 val = I915_READ(reg);
900 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
901}
902
Jesse Barnesea0760c2011-01-04 15:09:32 -0800903static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
904 enum pipe pipe)
905{
906 int pp_reg, lvds_reg;
907 u32 val;
908 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +0200909 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -0800910
911 if (HAS_PCH_SPLIT(dev_priv->dev)) {
912 pp_reg = PCH_PP_CONTROL;
913 lvds_reg = PCH_LVDS;
914 } else {
915 pp_reg = PP_CONTROL;
916 lvds_reg = LVDS;
917 }
918
919 val = I915_READ(pp_reg);
920 if (!(val & PANEL_POWER_ON) ||
921 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
922 locked = false;
923
924 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
925 panel_pipe = PIPE_B;
926
927 WARN(panel_pipe == pipe && locked,
928 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800929 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800930}
931
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800932void assert_pipe(struct drm_i915_private *dev_priv,
933 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800934{
935 int reg;
936 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800937 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800938
Daniel Vetter8e636782012-01-22 01:36:48 +0100939 /* if we need the pipe A quirk it must be always on */
940 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
941 state = true;
942
Jesse Barnesb24e7172011-01-04 15:09:30 -0800943 reg = PIPECONF(pipe);
944 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800945 cur_state = !!(val & PIPECONF_ENABLE);
946 WARN(cur_state != state,
947 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800948 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800949}
950
Chris Wilson931872f2012-01-16 23:01:13 +0000951static void assert_plane(struct drm_i915_private *dev_priv,
952 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800953{
954 int reg;
955 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +0000956 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800957
958 reg = DSPCNTR(plane);
959 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +0000960 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
961 WARN(cur_state != state,
962 "plane %c assertion failure (expected %s, current %s)\n",
963 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800964}
965
Chris Wilson931872f2012-01-16 23:01:13 +0000966#define assert_plane_enabled(d, p) assert_plane(d, p, true)
967#define assert_plane_disabled(d, p) assert_plane(d, p, false)
968
Jesse Barnesb24e7172011-01-04 15:09:30 -0800969static void assert_planes_disabled(struct drm_i915_private *dev_priv,
970 enum pipe pipe)
971{
972 int reg, i;
973 u32 val;
974 int cur_pipe;
975
Jesse Barnes19ec1352011-02-02 12:28:02 -0800976 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -0400977 if (HAS_PCH_SPLIT(dev_priv->dev)) {
978 reg = DSPCNTR(pipe);
979 val = I915_READ(reg);
980 WARN((val & DISPLAY_PLANE_ENABLE),
981 "plane %c assertion failure, should be disabled but not\n",
982 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -0800983 return;
Adam Jackson28c057942011-10-07 14:38:42 -0400984 }
Jesse Barnes19ec1352011-02-02 12:28:02 -0800985
Jesse Barnesb24e7172011-01-04 15:09:30 -0800986 /* Need to check both planes against the pipe */
987 for (i = 0; i < 2; i++) {
988 reg = DSPCNTR(i);
989 val = I915_READ(reg);
990 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
991 DISPPLANE_SEL_PIPE_SHIFT;
992 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800993 "plane %c assertion failure, should be off on pipe %c but is still active\n",
994 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800995 }
996}
997
Jesse Barnes92f25842011-01-04 15:09:34 -0800998static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
999{
1000 u32 val;
1001 bool enabled;
1002
1003 val = I915_READ(PCH_DREF_CONTROL);
1004 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1005 DREF_SUPERSPREAD_SOURCE_MASK));
1006 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1007}
1008
1009static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1010 enum pipe pipe)
1011{
1012 int reg;
1013 u32 val;
1014 bool enabled;
1015
1016 reg = TRANSCONF(pipe);
1017 val = I915_READ(reg);
1018 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001019 WARN(enabled,
1020 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1021 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001022}
1023
Keith Packard4e634382011-08-06 10:39:45 -07001024static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1025 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001026{
1027 if ((val & DP_PORT_EN) == 0)
1028 return false;
1029
1030 if (HAS_PCH_CPT(dev_priv->dev)) {
1031 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1032 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1033 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1034 return false;
1035 } else {
1036 if ((val & DP_PIPE_MASK) != (pipe << 30))
1037 return false;
1038 }
1039 return true;
1040}
1041
Keith Packard1519b992011-08-06 10:35:34 -07001042static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1043 enum pipe pipe, u32 val)
1044{
1045 if ((val & PORT_ENABLE) == 0)
1046 return false;
1047
1048 if (HAS_PCH_CPT(dev_priv->dev)) {
1049 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1050 return false;
1051 } else {
1052 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1053 return false;
1054 }
1055 return true;
1056}
1057
1058static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1059 enum pipe pipe, u32 val)
1060{
1061 if ((val & LVDS_PORT_EN) == 0)
1062 return false;
1063
1064 if (HAS_PCH_CPT(dev_priv->dev)) {
1065 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1066 return false;
1067 } else {
1068 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1069 return false;
1070 }
1071 return true;
1072}
1073
1074static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1075 enum pipe pipe, u32 val)
1076{
1077 if ((val & ADPA_DAC_ENABLE) == 0)
1078 return false;
1079 if (HAS_PCH_CPT(dev_priv->dev)) {
1080 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1081 return false;
1082 } else {
1083 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1084 return false;
1085 }
1086 return true;
1087}
1088
Jesse Barnes291906f2011-02-02 12:28:03 -08001089static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001090 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001091{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001092 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001093 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001094 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001095 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001096}
1097
1098static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1099 enum pipe pipe, int reg)
1100{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001101 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001102 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Adam Jackson23c99e72011-10-07 14:38:43 -04001103 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001104 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001105}
1106
1107static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1108 enum pipe pipe)
1109{
1110 int reg;
1111 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001112
Keith Packardf0575e92011-07-25 22:12:43 -07001113 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1114 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1115 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001116
1117 reg = PCH_ADPA;
1118 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001119 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001120 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001121 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001122
1123 reg = PCH_LVDS;
1124 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001125 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001126 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001127 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001128
1129 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1130 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1131 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1132}
1133
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001135 * intel_enable_pll - enable a PLL
1136 * @dev_priv: i915 private structure
1137 * @pipe: pipe PLL to enable
1138 *
1139 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1140 * make sure the PLL reg is writable first though, since the panel write
1141 * protect mechanism may be enabled.
1142 *
1143 * Note! This is for pre-ILK only.
1144 */
1145static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1146{
1147 int reg;
1148 u32 val;
1149
1150 /* No really, not for ILK+ */
1151 BUG_ON(dev_priv->info->gen >= 5);
1152
1153 /* PLL is protected by panel, make sure we can write it */
1154 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1155 assert_panel_unlocked(dev_priv, pipe);
1156
1157 reg = DPLL(pipe);
1158 val = I915_READ(reg);
1159 val |= DPLL_VCO_ENABLE;
1160
1161 /* We do this three times for luck */
1162 I915_WRITE(reg, val);
1163 POSTING_READ(reg);
1164 udelay(150); /* wait for warmup */
1165 I915_WRITE(reg, val);
1166 POSTING_READ(reg);
1167 udelay(150); /* wait for warmup */
1168 I915_WRITE(reg, val);
1169 POSTING_READ(reg);
1170 udelay(150); /* wait for warmup */
1171}
1172
1173/**
1174 * intel_disable_pll - disable a PLL
1175 * @dev_priv: i915 private structure
1176 * @pipe: pipe PLL to disable
1177 *
1178 * Disable the PLL for @pipe, making sure the pipe is off first.
1179 *
1180 * Note! This is for pre-ILK only.
1181 */
1182static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1183{
1184 int reg;
1185 u32 val;
1186
1187 /* Don't disable pipe A or pipe A PLLs if needed */
1188 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1189 return;
1190
1191 /* Make sure the pipe isn't still relying on us */
1192 assert_pipe_disabled(dev_priv, pipe);
1193
1194 reg = DPLL(pipe);
1195 val = I915_READ(reg);
1196 val &= ~DPLL_VCO_ENABLE;
1197 I915_WRITE(reg, val);
1198 POSTING_READ(reg);
1199}
1200
1201/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001202 * intel_enable_pch_pll - enable PCH PLL
1203 * @dev_priv: i915 private structure
1204 * @pipe: pipe PLL to enable
1205 *
1206 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1207 * drives the transcoder clock.
1208 */
1209static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1210 enum pipe pipe)
1211{
1212 int reg;
1213 u32 val;
1214
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001215 if (pipe > 1)
1216 return;
1217
Jesse Barnes92f25842011-01-04 15:09:34 -08001218 /* PCH only available on ILK+ */
1219 BUG_ON(dev_priv->info->gen < 5);
1220
1221 /* PCH refclock must be enabled first */
1222 assert_pch_refclk_enabled(dev_priv);
1223
1224 reg = PCH_DPLL(pipe);
1225 val = I915_READ(reg);
1226 val |= DPLL_VCO_ENABLE;
1227 I915_WRITE(reg, val);
1228 POSTING_READ(reg);
1229 udelay(200);
1230}
1231
1232static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1233 enum pipe pipe)
1234{
1235 int reg;
Jesse Barnes7a419862011-11-15 10:28:53 -08001236 u32 val, pll_mask = TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL,
1237 pll_sel = TRANSC_DPLL_ENABLE;
Jesse Barnes92f25842011-01-04 15:09:34 -08001238
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001239 if (pipe > 1)
1240 return;
1241
Jesse Barnes92f25842011-01-04 15:09:34 -08001242 /* PCH only available on ILK+ */
1243 BUG_ON(dev_priv->info->gen < 5);
1244
1245 /* Make sure transcoder isn't still depending on us */
1246 assert_transcoder_disabled(dev_priv, pipe);
1247
Jesse Barnes7a419862011-11-15 10:28:53 -08001248 if (pipe == 0)
1249 pll_sel |= TRANSC_DPLLA_SEL;
1250 else if (pipe == 1)
1251 pll_sel |= TRANSC_DPLLB_SEL;
1252
1253
1254 if ((I915_READ(PCH_DPLL_SEL) & pll_mask) == pll_sel)
1255 return;
1256
Jesse Barnes92f25842011-01-04 15:09:34 -08001257 reg = PCH_DPLL(pipe);
1258 val = I915_READ(reg);
1259 val &= ~DPLL_VCO_ENABLE;
1260 I915_WRITE(reg, val);
1261 POSTING_READ(reg);
1262 udelay(200);
1263}
1264
Jesse Barnes040484a2011-01-03 12:14:26 -08001265static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1266 enum pipe pipe)
1267{
1268 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001269 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001270 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001271
1272 /* PCH only available on ILK+ */
1273 BUG_ON(dev_priv->info->gen < 5);
1274
1275 /* Make sure PCH DPLL is enabled */
1276 assert_pch_pll_enabled(dev_priv, pipe);
1277
1278 /* FDI must be feeding us bits for PCH ports */
1279 assert_fdi_tx_enabled(dev_priv, pipe);
1280 assert_fdi_rx_enabled(dev_priv, pipe);
1281
1282 reg = TRANSCONF(pipe);
1283 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001284 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001285
1286 if (HAS_PCH_IBX(dev_priv->dev)) {
1287 /*
1288 * make the BPC in transcoder be consistent with
1289 * that in pipeconf reg.
1290 */
1291 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001292 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001293 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001294
1295 val &= ~TRANS_INTERLACE_MASK;
1296 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001297 if (HAS_PCH_IBX(dev_priv->dev) &&
1298 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1299 val |= TRANS_LEGACY_INTERLACED_ILK;
1300 else
1301 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001302 else
1303 val |= TRANS_PROGRESSIVE;
1304
Jesse Barnes040484a2011-01-03 12:14:26 -08001305 I915_WRITE(reg, val | TRANS_ENABLE);
1306 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1307 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1308}
1309
1310static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1311 enum pipe pipe)
1312{
1313 int reg;
1314 u32 val;
1315
1316 /* FDI relies on the transcoder */
1317 assert_fdi_tx_disabled(dev_priv, pipe);
1318 assert_fdi_rx_disabled(dev_priv, pipe);
1319
Jesse Barnes291906f2011-02-02 12:28:03 -08001320 /* Ports must be off as well */
1321 assert_pch_ports_disabled(dev_priv, pipe);
1322
Jesse Barnes040484a2011-01-03 12:14:26 -08001323 reg = TRANSCONF(pipe);
1324 val = I915_READ(reg);
1325 val &= ~TRANS_ENABLE;
1326 I915_WRITE(reg, val);
1327 /* wait for PCH transcoder off, transcoder state */
1328 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001329 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001330}
1331
Jesse Barnes92f25842011-01-04 15:09:34 -08001332/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001333 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001334 * @dev_priv: i915 private structure
1335 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001336 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001337 *
1338 * Enable @pipe, making sure that various hardware specific requirements
1339 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1340 *
1341 * @pipe should be %PIPE_A or %PIPE_B.
1342 *
1343 * Will wait until the pipe is actually running (i.e. first vblank) before
1344 * returning.
1345 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001346static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1347 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348{
1349 int reg;
1350 u32 val;
1351
1352 /*
1353 * A pipe without a PLL won't actually be able to drive bits from
1354 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1355 * need the check.
1356 */
1357 if (!HAS_PCH_SPLIT(dev_priv->dev))
1358 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001359 else {
1360 if (pch_port) {
1361 /* if driving the PCH, we need FDI enabled */
1362 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1363 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1364 }
1365 /* FIXME: assert CPU port conditions for SNB+ */
1366 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367
1368 reg = PIPECONF(pipe);
1369 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001370 if (val & PIPECONF_ENABLE)
1371 return;
1372
1373 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374 intel_wait_for_vblank(dev_priv->dev, pipe);
1375}
1376
1377/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001378 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001379 * @dev_priv: i915 private structure
1380 * @pipe: pipe to disable
1381 *
1382 * Disable @pipe, making sure that various hardware specific requirements
1383 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1384 *
1385 * @pipe should be %PIPE_A or %PIPE_B.
1386 *
1387 * Will wait until the pipe has shut down before returning.
1388 */
1389static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1390 enum pipe pipe)
1391{
1392 int reg;
1393 u32 val;
1394
1395 /*
1396 * Make sure planes won't keep trying to pump pixels to us,
1397 * or we might hang the display.
1398 */
1399 assert_planes_disabled(dev_priv, pipe);
1400
1401 /* Don't disable pipe A or pipe A PLLs if needed */
1402 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1403 return;
1404
1405 reg = PIPECONF(pipe);
1406 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001407 if ((val & PIPECONF_ENABLE) == 0)
1408 return;
1409
1410 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001411 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1412}
1413
Keith Packardd74362c2011-07-28 14:47:14 -07001414/*
1415 * Plane regs are double buffered, going from enabled->disabled needs a
1416 * trigger in order to latch. The display address reg provides this.
1417 */
1418static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1419 enum plane plane)
1420{
1421 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1422 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1423}
1424
Jesse Barnesb24e7172011-01-04 15:09:30 -08001425/**
1426 * intel_enable_plane - enable a display plane on a given pipe
1427 * @dev_priv: i915 private structure
1428 * @plane: plane to enable
1429 * @pipe: pipe being fed
1430 *
1431 * Enable @plane on @pipe, making sure that @pipe is running first.
1432 */
1433static void intel_enable_plane(struct drm_i915_private *dev_priv,
1434 enum plane plane, enum pipe pipe)
1435{
1436 int reg;
1437 u32 val;
1438
1439 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1440 assert_pipe_enabled(dev_priv, pipe);
1441
1442 reg = DSPCNTR(plane);
1443 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001444 if (val & DISPLAY_PLANE_ENABLE)
1445 return;
1446
1447 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001448 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001449 intel_wait_for_vblank(dev_priv->dev, pipe);
1450}
1451
Jesse Barnesb24e7172011-01-04 15:09:30 -08001452/**
1453 * intel_disable_plane - disable a display plane
1454 * @dev_priv: i915 private structure
1455 * @plane: plane to disable
1456 * @pipe: pipe consuming the data
1457 *
1458 * Disable @plane; should be an independent operation.
1459 */
1460static void intel_disable_plane(struct drm_i915_private *dev_priv,
1461 enum plane plane, enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
1465
1466 reg = DSPCNTR(plane);
1467 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001468 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1469 return;
1470
1471 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001472 intel_flush_display_plane(dev_priv, plane);
1473 intel_wait_for_vblank(dev_priv->dev, pipe);
1474}
1475
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001476static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001477 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001478{
1479 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001480 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001481 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001482 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001483 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001484}
1485
1486static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1487 enum pipe pipe, int reg)
1488{
1489 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001490 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001491 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1492 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001493 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001494 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001495}
1496
1497/* Disable any ports connected to this transcoder */
1498static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1499 enum pipe pipe)
1500{
1501 u32 reg, val;
1502
1503 val = I915_READ(PCH_PP_CONTROL);
1504 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1505
Keith Packardf0575e92011-07-25 22:12:43 -07001506 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1507 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1508 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001509
1510 reg = PCH_ADPA;
1511 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001512 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001513 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1514
1515 reg = PCH_LVDS;
1516 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001517 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1518 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001519 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1520 POSTING_READ(reg);
1521 udelay(100);
1522 }
1523
1524 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1525 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1526 disable_pch_hdmi(dev_priv, pipe, HDMID);
1527}
1528
Chris Wilson43a95392011-07-08 12:22:36 +01001529static void i8xx_disable_fbc(struct drm_device *dev)
1530{
1531 struct drm_i915_private *dev_priv = dev->dev_private;
1532 u32 fbc_ctl;
1533
1534 /* Disable compression */
1535 fbc_ctl = I915_READ(FBC_CONTROL);
1536 if ((fbc_ctl & FBC_CTL_EN) == 0)
1537 return;
1538
1539 fbc_ctl &= ~FBC_CTL_EN;
1540 I915_WRITE(FBC_CONTROL, fbc_ctl);
1541
1542 /* Wait for compressing bit to clear */
1543 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1544 DRM_DEBUG_KMS("FBC idle timed out\n");
1545 return;
1546 }
1547
1548 DRM_DEBUG_KMS("disabled FBC\n");
1549}
1550
Jesse Barnes80824002009-09-10 15:28:06 -07001551static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1552{
1553 struct drm_device *dev = crtc->dev;
1554 struct drm_i915_private *dev_priv = dev->dev_private;
1555 struct drm_framebuffer *fb = crtc->fb;
1556 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001557 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson016b9b62011-07-08 12:22:43 +01001559 int cfb_pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001560 int plane, i;
1561 u32 fbc_ctl, fbc_ctl2;
1562
Chris Wilson016b9b62011-07-08 12:22:43 +01001563 cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001564 if (fb->pitches[0] < cfb_pitch)
1565 cfb_pitch = fb->pitches[0];
Jesse Barnes80824002009-09-10 15:28:06 -07001566
1567 /* FBC_CTL wants 64B units */
Chris Wilson016b9b62011-07-08 12:22:43 +01001568 cfb_pitch = (cfb_pitch / 64) - 1;
1569 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
Jesse Barnes80824002009-09-10 15:28:06 -07001570
1571 /* Clear old tags */
1572 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1573 I915_WRITE(FBC_TAG + (i * 4), 0);
1574
1575 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001576 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1577 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001578 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1579 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1580
1581 /* enable it... */
1582 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001583 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001584 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Chris Wilson016b9b62011-07-08 12:22:43 +01001585 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Jesse Barnes80824002009-09-10 15:28:06 -07001586 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson016b9b62011-07-08 12:22:43 +01001587 fbc_ctl |= obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001588 I915_WRITE(FBC_CONTROL, fbc_ctl);
1589
Chris Wilson016b9b62011-07-08 12:22:43 +01001590 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
1591 cfb_pitch, crtc->y, intel_crtc->plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001592}
1593
Adam Jacksonee5382a2010-04-23 11:17:39 -04001594static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001595{
Jesse Barnes80824002009-09-10 15:28:06 -07001596 struct drm_i915_private *dev_priv = dev->dev_private;
1597
1598 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1599}
1600
Jesse Barnes74dff282009-09-14 15:39:40 -07001601static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1602{
1603 struct drm_device *dev = crtc->dev;
1604 struct drm_i915_private *dev_priv = dev->dev_private;
1605 struct drm_framebuffer *fb = crtc->fb;
1606 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001607 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001609 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001610 unsigned long stall_watermark = 200;
1611 u32 dpfc_ctl;
1612
Jesse Barnes74dff282009-09-14 15:39:40 -07001613 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson016b9b62011-07-08 12:22:43 +01001614 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Chris Wilsonde568512011-07-08 12:22:39 +01001615 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001616
Jesse Barnes74dff282009-09-14 15:39:40 -07001617 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1618 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1619 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1620 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1621
1622 /* enable it... */
1623 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1624
Zhao Yakui28c97732009-10-09 11:39:41 +08001625 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001626}
1627
Chris Wilson43a95392011-07-08 12:22:36 +01001628static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001629{
1630 struct drm_i915_private *dev_priv = dev->dev_private;
1631 u32 dpfc_ctl;
1632
1633 /* Disable compression */
1634 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001635 if (dpfc_ctl & DPFC_CTL_EN) {
1636 dpfc_ctl &= ~DPFC_CTL_EN;
1637 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001638
Chris Wilsonbed4a672010-09-11 10:47:47 +01001639 DRM_DEBUG_KMS("disabled FBC\n");
1640 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001641}
1642
Adam Jacksonee5382a2010-04-23 11:17:39 -04001643static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001644{
Jesse Barnes74dff282009-09-14 15:39:40 -07001645 struct drm_i915_private *dev_priv = dev->dev_private;
1646
1647 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1648}
1649
Jesse Barnes4efe0702011-01-18 11:25:41 -08001650static void sandybridge_blit_fbc_update(struct drm_device *dev)
1651{
1652 struct drm_i915_private *dev_priv = dev->dev_private;
1653 u32 blt_ecoskpd;
1654
1655 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001656 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001657 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1658 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1659 GEN6_BLITTER_LOCK_SHIFT;
1660 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1661 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1662 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1663 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1664 GEN6_BLITTER_LOCK_SHIFT);
1665 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1666 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001667 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001668}
1669
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001670static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1671{
1672 struct drm_device *dev = crtc->dev;
1673 struct drm_i915_private *dev_priv = dev->dev_private;
1674 struct drm_framebuffer *fb = crtc->fb;
1675 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001676 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001678 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001679 unsigned long stall_watermark = 200;
1680 u32 dpfc_ctl;
1681
Chris Wilsonbed4a672010-09-11 10:47:47 +01001682 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001683 dpfc_ctl &= DPFC_RESERVED;
1684 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001685 /* Set persistent mode for front-buffer rendering, ala X. */
1686 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilson016b9b62011-07-08 12:22:43 +01001687 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
Chris Wilsonde568512011-07-08 12:22:39 +01001688 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001689
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001690 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1691 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1692 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1693 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001694 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001695 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001696 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001697
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001698 if (IS_GEN6(dev)) {
1699 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilson016b9b62011-07-08 12:22:43 +01001700 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001701 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001702 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001703 }
1704
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001705 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1706}
1707
Chris Wilson43a95392011-07-08 12:22:36 +01001708static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001709{
1710 struct drm_i915_private *dev_priv = dev->dev_private;
1711 u32 dpfc_ctl;
1712
1713 /* Disable compression */
1714 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001715 if (dpfc_ctl & DPFC_CTL_EN) {
1716 dpfc_ctl &= ~DPFC_CTL_EN;
1717 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001718
Chris Wilsonbed4a672010-09-11 10:47:47 +01001719 DRM_DEBUG_KMS("disabled FBC\n");
1720 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001721}
1722
1723static bool ironlake_fbc_enabled(struct drm_device *dev)
1724{
1725 struct drm_i915_private *dev_priv = dev->dev_private;
1726
1727 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1728}
1729
Adam Jacksonee5382a2010-04-23 11:17:39 -04001730bool intel_fbc_enabled(struct drm_device *dev)
1731{
1732 struct drm_i915_private *dev_priv = dev->dev_private;
1733
1734 if (!dev_priv->display.fbc_enabled)
1735 return false;
1736
1737 return dev_priv->display.fbc_enabled(dev);
1738}
1739
Chris Wilson1630fe72011-07-08 12:22:42 +01001740static void intel_fbc_work_fn(struct work_struct *__work)
1741{
1742 struct intel_fbc_work *work =
1743 container_of(to_delayed_work(__work),
1744 struct intel_fbc_work, work);
1745 struct drm_device *dev = work->crtc->dev;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
1747
1748 mutex_lock(&dev->struct_mutex);
1749 if (work == dev_priv->fbc_work) {
1750 /* Double check that we haven't switched fb without cancelling
1751 * the prior work.
1752 */
Chris Wilson016b9b62011-07-08 12:22:43 +01001753 if (work->crtc->fb == work->fb) {
Chris Wilson1630fe72011-07-08 12:22:42 +01001754 dev_priv->display.enable_fbc(work->crtc,
1755 work->interval);
1756
Chris Wilson016b9b62011-07-08 12:22:43 +01001757 dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
1758 dev_priv->cfb_fb = work->crtc->fb->base.id;
1759 dev_priv->cfb_y = work->crtc->y;
1760 }
1761
Chris Wilson1630fe72011-07-08 12:22:42 +01001762 dev_priv->fbc_work = NULL;
1763 }
1764 mutex_unlock(&dev->struct_mutex);
1765
1766 kfree(work);
1767}
1768
1769static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
1770{
1771 if (dev_priv->fbc_work == NULL)
1772 return;
1773
1774 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
1775
1776 /* Synchronisation is provided by struct_mutex and checking of
1777 * dev_priv->fbc_work, so we can perform the cancellation
1778 * entirely asynchronously.
1779 */
1780 if (cancel_delayed_work(&dev_priv->fbc_work->work))
1781 /* tasklet was killed before being run, clean up */
1782 kfree(dev_priv->fbc_work);
1783
1784 /* Mark the work as no longer wanted so that if it does
1785 * wake-up (because the work was already running and waiting
1786 * for our mutex), it will discover that is no longer
1787 * necessary to run.
1788 */
1789 dev_priv->fbc_work = NULL;
1790}
1791
Chris Wilson43a95392011-07-08 12:22:36 +01001792static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001793{
Chris Wilson1630fe72011-07-08 12:22:42 +01001794 struct intel_fbc_work *work;
1795 struct drm_device *dev = crtc->dev;
1796 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001797
1798 if (!dev_priv->display.enable_fbc)
1799 return;
1800
Chris Wilson1630fe72011-07-08 12:22:42 +01001801 intel_cancel_fbc_work(dev_priv);
1802
1803 work = kzalloc(sizeof *work, GFP_KERNEL);
1804 if (work == NULL) {
1805 dev_priv->display.enable_fbc(crtc, interval);
1806 return;
1807 }
1808
1809 work->crtc = crtc;
1810 work->fb = crtc->fb;
1811 work->interval = interval;
1812 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
1813
1814 dev_priv->fbc_work = work;
1815
1816 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
1817
1818 /* Delay the actual enabling to let pageflipping cease and the
Chris Wilson016b9b62011-07-08 12:22:43 +01001819 * display to settle before starting the compression. Note that
1820 * this delay also serves a second purpose: it allows for a
1821 * vblank to pass after disabling the FBC before we attempt
1822 * to modify the control registers.
Chris Wilson1630fe72011-07-08 12:22:42 +01001823 *
1824 * A more complicated solution would involve tracking vblanks
1825 * following the termination of the page-flipping sequence
1826 * and indeed performing the enable as a co-routine and not
1827 * waiting synchronously upon the vblank.
1828 */
1829 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
Adam Jacksonee5382a2010-04-23 11:17:39 -04001830}
1831
1832void intel_disable_fbc(struct drm_device *dev)
1833{
1834 struct drm_i915_private *dev_priv = dev->dev_private;
1835
Chris Wilson1630fe72011-07-08 12:22:42 +01001836 intel_cancel_fbc_work(dev_priv);
1837
Adam Jacksonee5382a2010-04-23 11:17:39 -04001838 if (!dev_priv->display.disable_fbc)
1839 return;
1840
1841 dev_priv->display.disable_fbc(dev);
Chris Wilson016b9b62011-07-08 12:22:43 +01001842 dev_priv->cfb_plane = -1;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001843}
1844
Jesse Barnes80824002009-09-10 15:28:06 -07001845/**
1846 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001847 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001848 *
1849 * Set up the framebuffer compression hardware at mode set time. We
1850 * enable it if possible:
1851 * - plane A only (on pre-965)
1852 * - no pixel mulitply/line duplication
1853 * - no alpha buffer discard
1854 * - no dual wide
1855 * - framebuffer <= 2048 in width, 1536 in height
1856 *
1857 * We can't assume that any compression will take place (worst case),
1858 * so the compressed buffer has to be the same size as the uncompressed
1859 * one. It also must reside (along with the line length buffer) in
1860 * stolen memory.
1861 *
1862 * We need to enable/disable FBC on a global basis.
1863 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001864static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001865{
Jesse Barnes80824002009-09-10 15:28:06 -07001866 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001867 struct drm_crtc *crtc = NULL, *tmp_crtc;
1868 struct intel_crtc *intel_crtc;
1869 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001870 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001871 struct drm_i915_gem_object *obj;
Keith Packardcd0de032011-09-19 21:34:19 -07001872 int enable_fbc;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001873
1874 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001875
1876 if (!i915_powersave)
1877 return;
1878
Adam Jacksonee5382a2010-04-23 11:17:39 -04001879 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001880 return;
1881
Jesse Barnes80824002009-09-10 15:28:06 -07001882 /*
1883 * If FBC is already on, we just have to verify that we can
1884 * keep it that way...
1885 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001886 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001887 * - changing FBC params (stride, fence, mode)
1888 * - new fb is too large to fit in compressed buffer
1889 * - going to an unsupported config (interlace, pixel multiply, etc.)
1890 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001891 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001892 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001893 if (crtc) {
1894 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1895 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1896 goto out_disable;
1897 }
1898 crtc = tmp_crtc;
1899 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001900 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001901
1902 if (!crtc || crtc->fb == NULL) {
1903 DRM_DEBUG_KMS("no output, disabling\n");
1904 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001905 goto out_disable;
1906 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001907
1908 intel_crtc = to_intel_crtc(crtc);
1909 fb = crtc->fb;
1910 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001911 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001912
Keith Packardcd0de032011-09-19 21:34:19 -07001913 enable_fbc = i915_enable_fbc;
1914 if (enable_fbc < 0) {
1915 DRM_DEBUG_KMS("fbc set to per-chip default\n");
1916 enable_fbc = 1;
Chris Wilsond56d8b22011-11-08 23:17:34 +00001917 if (INTEL_INFO(dev)->gen <= 6)
Keith Packardcd0de032011-09-19 21:34:19 -07001918 enable_fbc = 0;
1919 }
1920 if (!enable_fbc) {
1921 DRM_DEBUG_KMS("fbc disabled per module param\n");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001922 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1923 goto out_disable;
1924 }
Chris Wilson05394f32010-11-08 19:18:58 +00001925 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001926 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001927 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001928 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001929 goto out_disable;
1930 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001931 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1932 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001933 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001934 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001935 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001936 goto out_disable;
1937 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001938 if ((crtc->mode.hdisplay > 2048) ||
1939 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001940 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001941 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001942 goto out_disable;
1943 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001944 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001945 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001946 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001947 goto out_disable;
1948 }
Chris Wilsonde568512011-07-08 12:22:39 +01001949
1950 /* The use of a CPU fence is mandatory in order to detect writes
1951 * by the CPU to the scanout and trigger updates to the FBC.
1952 */
1953 if (obj->tiling_mode != I915_TILING_X ||
1954 obj->fence_reg == I915_FENCE_REG_NONE) {
1955 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001956 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001957 goto out_disable;
1958 }
1959
Jason Wesselc924b932010-08-05 09:22:32 -05001960 /* If the kernel debugger is active, always disable compression */
1961 if (in_dbg_master())
1962 goto out_disable;
1963
Chris Wilson016b9b62011-07-08 12:22:43 +01001964 /* If the scanout has not changed, don't modify the FBC settings.
1965 * Note that we make the fundamental assumption that the fb->obj
1966 * cannot be unpinned (and have its GTT offset and fence revoked)
1967 * without first being decoupled from the scanout and FBC disabled.
1968 */
1969 if (dev_priv->cfb_plane == intel_crtc->plane &&
1970 dev_priv->cfb_fb == fb->base.id &&
1971 dev_priv->cfb_y == crtc->y)
1972 return;
1973
1974 if (intel_fbc_enabled(dev)) {
1975 /* We update FBC along two paths, after changing fb/crtc
1976 * configuration (modeswitching) and after page-flipping
1977 * finishes. For the latter, we know that not only did
1978 * we disable the FBC at the start of the page-flip
1979 * sequence, but also more than one vblank has passed.
1980 *
1981 * For the former case of modeswitching, it is possible
1982 * to switch between two FBC valid configurations
1983 * instantaneously so we do need to disable the FBC
1984 * before we can modify its control registers. We also
1985 * have to wait for the next vblank for that to take
1986 * effect. However, since we delay enabling FBC we can
1987 * assume that a vblank has passed since disabling and
1988 * that we can safely alter the registers in the deferred
1989 * callback.
1990 *
1991 * In the scenario that we go from a valid to invalid
1992 * and then back to valid FBC configuration we have
1993 * no strict enforcement that a vblank occurred since
1994 * disabling the FBC. However, along all current pipe
1995 * disabling paths we do need to wait for a vblank at
1996 * some point. And we wait before enabling FBC anyway.
1997 */
1998 DRM_DEBUG_KMS("disabling active FBC for update\n");
1999 intel_disable_fbc(dev);
2000 }
2001
Chris Wilsonbed4a672010-09-11 10:47:47 +01002002 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07002003 return;
2004
2005out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07002006 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01002007 if (intel_fbc_enabled(dev)) {
2008 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04002009 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01002010 }
Jesse Barnes80824002009-09-10 15:28:06 -07002011}
2012
Chris Wilson127bd2a2010-07-23 23:32:05 +01002013int
Chris Wilson48b956c2010-09-14 12:50:34 +01002014intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002015 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002016 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002017{
Chris Wilsonce453d82011-02-21 14:43:56 +00002018 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002019 u32 alignment;
2020 int ret;
2021
Chris Wilson05394f32010-11-08 19:18:58 +00002022 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002023 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002024 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2025 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002026 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002027 alignment = 4 * 1024;
2028 else
2029 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002030 break;
2031 case I915_TILING_X:
2032 /* pin() will align the object as required by fence */
2033 alignment = 0;
2034 break;
2035 case I915_TILING_Y:
2036 /* FIXME: Is this true? */
2037 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2038 return -EINVAL;
2039 default:
2040 BUG();
2041 }
2042
Chris Wilsonce453d82011-02-21 14:43:56 +00002043 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002044 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002045 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002046 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002047
2048 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2049 * fence, whereas 965+ only requires a fence if using
2050 * framebuffer compression. For simplicity, we always install
2051 * a fence as the cost is not that onerous.
2052 */
Chris Wilson05394f32010-11-08 19:18:58 +00002053 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002054 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002055 if (ret)
2056 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002057
2058 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002059 }
2060
Chris Wilsonce453d82011-02-21 14:43:56 +00002061 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002062 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002063
2064err_unpin:
2065 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002066err_interruptible:
2067 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002068 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002069}
2070
Chris Wilson1690e1e2011-12-14 13:57:08 +01002071void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2072{
2073 i915_gem_object_unpin_fence(obj);
2074 i915_gem_object_unpin(obj);
2075}
2076
Jesse Barnes17638cd2011-06-24 12:19:23 -07002077static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2078 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002079{
2080 struct drm_device *dev = crtc->dev;
2081 struct drm_i915_private *dev_priv = dev->dev_private;
2082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2083 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002084 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002085 int plane = intel_crtc->plane;
2086 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002087 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002088 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002089
2090 switch (plane) {
2091 case 0:
2092 case 1:
2093 break;
2094 default:
2095 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2096 return -EINVAL;
2097 }
2098
2099 intel_fb = to_intel_framebuffer(fb);
2100 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002101
Chris Wilson5eddb702010-09-11 13:48:45 +01002102 reg = DSPCNTR(plane);
2103 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002104 /* Mask out pixel format bits in case we change it */
2105 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2106 switch (fb->bits_per_pixel) {
2107 case 8:
2108 dspcntr |= DISPPLANE_8BPP;
2109 break;
2110 case 16:
2111 if (fb->depth == 15)
2112 dspcntr |= DISPPLANE_15_16BPP;
2113 else
2114 dspcntr |= DISPPLANE_16BPP;
2115 break;
2116 case 24:
2117 case 32:
2118 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2119 break;
2120 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002121 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002122 return -EINVAL;
2123 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002124 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002125 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002126 dspcntr |= DISPPLANE_TILED;
2127 else
2128 dspcntr &= ~DISPPLANE_TILED;
2129 }
2130
Chris Wilson5eddb702010-09-11 13:48:45 +01002131 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002132
Chris Wilson05394f32010-11-08 19:18:58 +00002133 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002134 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002135
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002136 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002137 Start, Offset, x, y, fb->pitches[0]);
2138 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002139 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002140 I915_WRITE(DSPSURF(plane), Start);
2141 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2142 I915_WRITE(DSPADDR(plane), Offset);
2143 } else
2144 I915_WRITE(DSPADDR(plane), Start + Offset);
2145 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002146
Jesse Barnes17638cd2011-06-24 12:19:23 -07002147 return 0;
2148}
2149
2150static int ironlake_update_plane(struct drm_crtc *crtc,
2151 struct drm_framebuffer *fb, int x, int y)
2152{
2153 struct drm_device *dev = crtc->dev;
2154 struct drm_i915_private *dev_priv = dev->dev_private;
2155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2156 struct intel_framebuffer *intel_fb;
2157 struct drm_i915_gem_object *obj;
2158 int plane = intel_crtc->plane;
2159 unsigned long Start, Offset;
2160 u32 dspcntr;
2161 u32 reg;
2162
2163 switch (plane) {
2164 case 0:
2165 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002166 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002167 break;
2168 default:
2169 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2170 return -EINVAL;
2171 }
2172
2173 intel_fb = to_intel_framebuffer(fb);
2174 obj = intel_fb->obj;
2175
2176 reg = DSPCNTR(plane);
2177 dspcntr = I915_READ(reg);
2178 /* Mask out pixel format bits in case we change it */
2179 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2180 switch (fb->bits_per_pixel) {
2181 case 8:
2182 dspcntr |= DISPPLANE_8BPP;
2183 break;
2184 case 16:
2185 if (fb->depth != 16)
2186 return -EINVAL;
2187
2188 dspcntr |= DISPPLANE_16BPP;
2189 break;
2190 case 24:
2191 case 32:
2192 if (fb->depth == 24)
2193 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2194 else if (fb->depth == 30)
2195 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2196 else
2197 return -EINVAL;
2198 break;
2199 default:
2200 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2201 return -EINVAL;
2202 }
2203
2204 if (obj->tiling_mode != I915_TILING_NONE)
2205 dspcntr |= DISPPLANE_TILED;
2206 else
2207 dspcntr &= ~DISPPLANE_TILED;
2208
2209 /* must disable */
2210 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2211
2212 I915_WRITE(reg, dspcntr);
2213
2214 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002215 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002216
2217 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002218 Start, Offset, x, y, fb->pitches[0]);
2219 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002220 I915_WRITE(DSPSURF(plane), Start);
2221 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2222 I915_WRITE(DSPADDR(plane), Offset);
2223 POSTING_READ(reg);
2224
2225 return 0;
2226}
2227
2228/* Assume fb object is pinned & idle & fenced and just update base pointers */
2229static int
2230intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2231 int x, int y, enum mode_set_atomic state)
2232{
2233 struct drm_device *dev = crtc->dev;
2234 struct drm_i915_private *dev_priv = dev->dev_private;
2235 int ret;
2236
2237 ret = dev_priv->display.update_plane(crtc, fb, x, y);
2238 if (ret)
2239 return ret;
2240
Chris Wilsonbed4a672010-09-11 10:47:47 +01002241 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002242 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002243
2244 return 0;
2245}
2246
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002247static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002248intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2249 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002250{
2251 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002252 struct drm_i915_master_private *master_priv;
2253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002254 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002255
2256 /* no fb bound */
2257 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002258 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002259 return 0;
2260 }
2261
Chris Wilson265db952010-09-20 15:41:01 +01002262 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002263 case 0:
2264 case 1:
2265 break;
Jesse Barnes27f82272011-09-02 12:54:37 -07002266 case 2:
2267 if (IS_IVYBRIDGE(dev))
2268 break;
2269 /* fall through otherwise */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002270 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07002271 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002272 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002273 }
2274
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002275 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002276 ret = intel_pin_and_fence_fb_obj(dev,
2277 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002278 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002279 if (ret != 0) {
2280 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002281 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002282 return ret;
2283 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002284
Chris Wilson265db952010-09-20 15:41:01 +01002285 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002286 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002287 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002288
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002289 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002290 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002291 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002292
2293 /* Big Hammer, we also need to ensure that any pending
2294 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2295 * current scanout is retired before unpinning the old
2296 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002297 *
2298 * This should only fail upon a hung GPU, in which case we
2299 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002300 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002301 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002302 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002303 }
2304
Jason Wessel21c74a82010-10-13 14:09:44 -05002305 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2306 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002307 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002308 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002309 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002310 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002311 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002312 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002313
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002314 if (old_fb) {
2315 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002316 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002317 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002318
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002319 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002320
2321 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002322 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002323
2324 master_priv = dev->primary->master->driver_priv;
2325 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002326 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002327
Chris Wilson265db952010-09-20 15:41:01 +01002328 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002329 master_priv->sarea_priv->pipeB_x = x;
2330 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002331 } else {
2332 master_priv->sarea_priv->pipeA_x = x;
2333 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002334 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002335
2336 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002337}
2338
Chris Wilson5eddb702010-09-11 13:48:45 +01002339static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002340{
2341 struct drm_device *dev = crtc->dev;
2342 struct drm_i915_private *dev_priv = dev->dev_private;
2343 u32 dpa_ctl;
2344
Zhao Yakui28c97732009-10-09 11:39:41 +08002345 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002346 dpa_ctl = I915_READ(DP_A);
2347 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2348
2349 if (clock < 200000) {
2350 u32 temp;
2351 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2352 /* workaround for 160Mhz:
2353 1) program 0x4600c bits 15:0 = 0x8124
2354 2) program 0x46010 bit 0 = 1
2355 3) program 0x46034 bit 24 = 1
2356 4) program 0x64000 bit 14 = 1
2357 */
2358 temp = I915_READ(0x4600c);
2359 temp &= 0xffff0000;
2360 I915_WRITE(0x4600c, temp | 0x8124);
2361
2362 temp = I915_READ(0x46010);
2363 I915_WRITE(0x46010, temp | 1);
2364
2365 temp = I915_READ(0x46034);
2366 I915_WRITE(0x46034, temp | (1 << 24));
2367 } else {
2368 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2369 }
2370 I915_WRITE(DP_A, dpa_ctl);
2371
Chris Wilson5eddb702010-09-11 13:48:45 +01002372 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002373 udelay(500);
2374}
2375
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002376static void intel_fdi_normal_train(struct drm_crtc *crtc)
2377{
2378 struct drm_device *dev = crtc->dev;
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2381 int pipe = intel_crtc->pipe;
2382 u32 reg, temp;
2383
2384 /* enable normal train */
2385 reg = FDI_TX_CTL(pipe);
2386 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002387 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002388 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2389 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002390 } else {
2391 temp &= ~FDI_LINK_TRAIN_NONE;
2392 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002393 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002394 I915_WRITE(reg, temp);
2395
2396 reg = FDI_RX_CTL(pipe);
2397 temp = I915_READ(reg);
2398 if (HAS_PCH_CPT(dev)) {
2399 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2400 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2401 } else {
2402 temp &= ~FDI_LINK_TRAIN_NONE;
2403 temp |= FDI_LINK_TRAIN_NONE;
2404 }
2405 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2406
2407 /* wait one idle pattern time */
2408 POSTING_READ(reg);
2409 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002410
2411 /* IVB wants error correction enabled */
2412 if (IS_IVYBRIDGE(dev))
2413 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2414 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002415}
2416
Jesse Barnes291427f2011-07-29 12:42:37 -07002417static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2418{
2419 struct drm_i915_private *dev_priv = dev->dev_private;
2420 u32 flags = I915_READ(SOUTH_CHICKEN1);
2421
2422 flags |= FDI_PHASE_SYNC_OVR(pipe);
2423 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2424 flags |= FDI_PHASE_SYNC_EN(pipe);
2425 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2426 POSTING_READ(SOUTH_CHICKEN1);
2427}
2428
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002429/* The FDI link training functions for ILK/Ibexpeak. */
2430static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2431{
2432 struct drm_device *dev = crtc->dev;
2433 struct drm_i915_private *dev_priv = dev->dev_private;
2434 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2435 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002436 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002439 /* FDI needs bits from pipe & plane first */
2440 assert_pipe_enabled(dev_priv, pipe);
2441 assert_plane_enabled(dev_priv, plane);
2442
Adam Jacksone1a44742010-06-25 15:32:14 -04002443 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2444 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 reg = FDI_RX_IMR(pipe);
2446 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002447 temp &= ~FDI_RX_SYMBOL_LOCK;
2448 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 I915_WRITE(reg, temp);
2450 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 udelay(150);
2452
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 reg = FDI_TX_CTL(pipe);
2455 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002456 temp &= ~(7 << 19);
2457 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 temp &= ~FDI_LINK_TRAIN_NONE;
2459 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002460 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002461
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 reg = FDI_RX_CTL(pipe);
2463 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002464 temp &= ~FDI_LINK_TRAIN_NONE;
2465 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002466 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2467
2468 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002469 udelay(150);
2470
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002471 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002472 if (HAS_PCH_IBX(dev)) {
2473 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2474 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2475 FDI_RX_PHASE_SYNC_POINTER_EN);
2476 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002477
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002479 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002481 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2482
2483 if ((temp & FDI_RX_BIT_LOCK)) {
2484 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002486 break;
2487 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002489 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491
2492 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002493 reg = FDI_TX_CTL(pipe);
2494 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 temp &= ~FDI_LINK_TRAIN_NONE;
2496 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002497 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002498
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 reg = FDI_RX_CTL(pipe);
2500 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002501 temp &= ~FDI_LINK_TRAIN_NONE;
2502 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 I915_WRITE(reg, temp);
2504
2505 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 udelay(150);
2507
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002509 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2512
2513 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002515 DRM_DEBUG_KMS("FDI train 2 done.\n");
2516 break;
2517 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002518 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002519 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521
2522 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002523
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002524}
2525
Akshay Joshi0206e352011-08-16 15:34:10 -04002526static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2528 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2529 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2530 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2531};
2532
2533/* The FDI link training functions for SNB/Cougarpoint. */
2534static void gen6_fdi_link_train(struct drm_crtc *crtc)
2535{
2536 struct drm_device *dev = crtc->dev;
2537 struct drm_i915_private *dev_priv = dev->dev_private;
2538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2539 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541
Adam Jacksone1a44742010-06-25 15:32:14 -04002542 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2543 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 reg = FDI_RX_IMR(pipe);
2545 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002546 temp &= ~FDI_RX_SYMBOL_LOCK;
2547 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002548 I915_WRITE(reg, temp);
2549
2550 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002551 udelay(150);
2552
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 reg = FDI_TX_CTL(pipe);
2555 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002556 temp &= ~(7 << 19);
2557 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_PATTERN_1;
2560 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2561 /* SNB-B */
2562 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002563 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002564
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 reg = FDI_RX_CTL(pipe);
2566 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002567 if (HAS_PCH_CPT(dev)) {
2568 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2569 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2570 } else {
2571 temp &= ~FDI_LINK_TRAIN_NONE;
2572 temp |= FDI_LINK_TRAIN_PATTERN_1;
2573 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2575
2576 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 udelay(150);
2578
Jesse Barnes291427f2011-07-29 12:42:37 -07002579 if (HAS_PCH_CPT(dev))
2580 cpt_phase_pointer_enable(dev, pipe);
2581
Akshay Joshi0206e352011-08-16 15:34:10 -04002582 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 reg = FDI_TX_CTL(pipe);
2584 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002585 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2586 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002587 I915_WRITE(reg, temp);
2588
2589 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002590 udelay(500);
2591
Chris Wilson5eddb702010-09-11 13:48:45 +01002592 reg = FDI_RX_IIR(pipe);
2593 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002594 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2595
2596 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002597 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002598 DRM_DEBUG_KMS("FDI train 1 done.\n");
2599 break;
2600 }
2601 }
2602 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002603 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002604
2605 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002606 reg = FDI_TX_CTL(pipe);
2607 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002608 temp &= ~FDI_LINK_TRAIN_NONE;
2609 temp |= FDI_LINK_TRAIN_PATTERN_2;
2610 if (IS_GEN6(dev)) {
2611 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2612 /* SNB-B */
2613 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2614 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002615 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002616
Chris Wilson5eddb702010-09-11 13:48:45 +01002617 reg = FDI_RX_CTL(pipe);
2618 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002619 if (HAS_PCH_CPT(dev)) {
2620 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2621 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2622 } else {
2623 temp &= ~FDI_LINK_TRAIN_NONE;
2624 temp |= FDI_LINK_TRAIN_PATTERN_2;
2625 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002626 I915_WRITE(reg, temp);
2627
2628 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002629 udelay(150);
2630
Akshay Joshi0206e352011-08-16 15:34:10 -04002631 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 reg = FDI_TX_CTL(pipe);
2633 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002634 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2635 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002636 I915_WRITE(reg, temp);
2637
2638 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002639 udelay(500);
2640
Chris Wilson5eddb702010-09-11 13:48:45 +01002641 reg = FDI_RX_IIR(pipe);
2642 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002643 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2644
2645 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002646 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002647 DRM_DEBUG_KMS("FDI train 2 done.\n");
2648 break;
2649 }
2650 }
2651 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002653
2654 DRM_DEBUG_KMS("FDI train done.\n");
2655}
2656
Jesse Barnes357555c2011-04-28 15:09:55 -07002657/* Manual link training for Ivy Bridge A0 parts */
2658static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2659{
2660 struct drm_device *dev = crtc->dev;
2661 struct drm_i915_private *dev_priv = dev->dev_private;
2662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2663 int pipe = intel_crtc->pipe;
2664 u32 reg, temp, i;
2665
2666 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2667 for train result */
2668 reg = FDI_RX_IMR(pipe);
2669 temp = I915_READ(reg);
2670 temp &= ~FDI_RX_SYMBOL_LOCK;
2671 temp &= ~FDI_RX_BIT_LOCK;
2672 I915_WRITE(reg, temp);
2673
2674 POSTING_READ(reg);
2675 udelay(150);
2676
2677 /* enable CPU FDI TX and PCH FDI RX */
2678 reg = FDI_TX_CTL(pipe);
2679 temp = I915_READ(reg);
2680 temp &= ~(7 << 19);
2681 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2682 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2683 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2684 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2685 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002686 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002687 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2688
2689 reg = FDI_RX_CTL(pipe);
2690 temp = I915_READ(reg);
2691 temp &= ~FDI_LINK_TRAIN_AUTO;
2692 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2693 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002694 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002695 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2696
2697 POSTING_READ(reg);
2698 udelay(150);
2699
Jesse Barnes291427f2011-07-29 12:42:37 -07002700 if (HAS_PCH_CPT(dev))
2701 cpt_phase_pointer_enable(dev, pipe);
2702
Akshay Joshi0206e352011-08-16 15:34:10 -04002703 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002704 reg = FDI_TX_CTL(pipe);
2705 temp = I915_READ(reg);
2706 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2707 temp |= snb_b_fdi_train_param[i];
2708 I915_WRITE(reg, temp);
2709
2710 POSTING_READ(reg);
2711 udelay(500);
2712
2713 reg = FDI_RX_IIR(pipe);
2714 temp = I915_READ(reg);
2715 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2716
2717 if (temp & FDI_RX_BIT_LOCK ||
2718 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2719 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2720 DRM_DEBUG_KMS("FDI train 1 done.\n");
2721 break;
2722 }
2723 }
2724 if (i == 4)
2725 DRM_ERROR("FDI train 1 fail!\n");
2726
2727 /* Train 2 */
2728 reg = FDI_TX_CTL(pipe);
2729 temp = I915_READ(reg);
2730 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2731 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2732 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2733 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2734 I915_WRITE(reg, temp);
2735
2736 reg = FDI_RX_CTL(pipe);
2737 temp = I915_READ(reg);
2738 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2739 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2740 I915_WRITE(reg, temp);
2741
2742 POSTING_READ(reg);
2743 udelay(150);
2744
Akshay Joshi0206e352011-08-16 15:34:10 -04002745 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002746 reg = FDI_TX_CTL(pipe);
2747 temp = I915_READ(reg);
2748 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2749 temp |= snb_b_fdi_train_param[i];
2750 I915_WRITE(reg, temp);
2751
2752 POSTING_READ(reg);
2753 udelay(500);
2754
2755 reg = FDI_RX_IIR(pipe);
2756 temp = I915_READ(reg);
2757 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2758
2759 if (temp & FDI_RX_SYMBOL_LOCK) {
2760 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2761 DRM_DEBUG_KMS("FDI train 2 done.\n");
2762 break;
2763 }
2764 }
2765 if (i == 4)
2766 DRM_ERROR("FDI train 2 fail!\n");
2767
2768 DRM_DEBUG_KMS("FDI train done.\n");
2769}
2770
2771static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002772{
2773 struct drm_device *dev = crtc->dev;
2774 struct drm_i915_private *dev_priv = dev->dev_private;
2775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2776 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002777 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002778
Jesse Barnesc64e3112010-09-10 11:27:03 -07002779 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002780 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2781 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002782
Jesse Barnes0e23b992010-09-10 11:10:00 -07002783 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002784 reg = FDI_RX_CTL(pipe);
2785 temp = I915_READ(reg);
2786 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002787 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002788 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2789 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2790
2791 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002792 udelay(200);
2793
2794 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002795 temp = I915_READ(reg);
2796 I915_WRITE(reg, temp | FDI_PCDCLK);
2797
2798 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002799 udelay(200);
2800
2801 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002802 reg = FDI_TX_CTL(pipe);
2803 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002804 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002805 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2806
2807 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002808 udelay(100);
2809 }
2810}
2811
Jesse Barnes291427f2011-07-29 12:42:37 -07002812static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2813{
2814 struct drm_i915_private *dev_priv = dev->dev_private;
2815 u32 flags = I915_READ(SOUTH_CHICKEN1);
2816
2817 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2818 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2819 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2820 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2821 POSTING_READ(SOUTH_CHICKEN1);
2822}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002823static void ironlake_fdi_disable(struct drm_crtc *crtc)
2824{
2825 struct drm_device *dev = crtc->dev;
2826 struct drm_i915_private *dev_priv = dev->dev_private;
2827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2828 int pipe = intel_crtc->pipe;
2829 u32 reg, temp;
2830
2831 /* disable CPU FDI tx and PCH FDI rx */
2832 reg = FDI_TX_CTL(pipe);
2833 temp = I915_READ(reg);
2834 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2835 POSTING_READ(reg);
2836
2837 reg = FDI_RX_CTL(pipe);
2838 temp = I915_READ(reg);
2839 temp &= ~(0x7 << 16);
2840 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2841 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2842
2843 POSTING_READ(reg);
2844 udelay(100);
2845
2846 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002847 if (HAS_PCH_IBX(dev)) {
2848 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002849 I915_WRITE(FDI_RX_CHICKEN(pipe),
2850 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002851 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002852 } else if (HAS_PCH_CPT(dev)) {
2853 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002854 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002855
2856 /* still set train pattern 1 */
2857 reg = FDI_TX_CTL(pipe);
2858 temp = I915_READ(reg);
2859 temp &= ~FDI_LINK_TRAIN_NONE;
2860 temp |= FDI_LINK_TRAIN_PATTERN_1;
2861 I915_WRITE(reg, temp);
2862
2863 reg = FDI_RX_CTL(pipe);
2864 temp = I915_READ(reg);
2865 if (HAS_PCH_CPT(dev)) {
2866 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2867 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2868 } else {
2869 temp &= ~FDI_LINK_TRAIN_NONE;
2870 temp |= FDI_LINK_TRAIN_PATTERN_1;
2871 }
2872 /* BPC in FDI rx is consistent with that in PIPECONF */
2873 temp &= ~(0x07 << 16);
2874 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2875 I915_WRITE(reg, temp);
2876
2877 POSTING_READ(reg);
2878 udelay(100);
2879}
2880
Chris Wilson6b383a72010-09-13 13:54:26 +01002881/*
2882 * When we disable a pipe, we need to clear any pending scanline wait events
2883 * to avoid hanging the ring, which we assume we are waiting on.
2884 */
2885static void intel_clear_scanline_wait(struct drm_device *dev)
2886{
2887 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002888 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002889 u32 tmp;
2890
2891 if (IS_GEN2(dev))
2892 /* Can't break the hang on i8xx */
2893 return;
2894
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002895 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002896 tmp = I915_READ_CTL(ring);
2897 if (tmp & RING_WAIT)
2898 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002899}
2900
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002901static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2902{
Chris Wilson05394f32010-11-08 19:18:58 +00002903 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002904 struct drm_i915_private *dev_priv;
2905
2906 if (crtc->fb == NULL)
2907 return;
2908
Chris Wilson05394f32010-11-08 19:18:58 +00002909 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002910 dev_priv = crtc->dev->dev_private;
2911 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002912 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002913}
2914
Jesse Barnes040484a2011-01-03 12:14:26 -08002915static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2916{
2917 struct drm_device *dev = crtc->dev;
2918 struct drm_mode_config *mode_config = &dev->mode_config;
2919 struct intel_encoder *encoder;
2920
2921 /*
2922 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2923 * must be driven by its own crtc; no sharing is possible.
2924 */
2925 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2926 if (encoder->base.crtc != crtc)
2927 continue;
2928
2929 switch (encoder->type) {
2930 case INTEL_OUTPUT_EDP:
2931 if (!intel_encoder_is_pch_edp(&encoder->base))
2932 return false;
2933 continue;
2934 }
2935 }
2936
2937 return true;
2938}
2939
Jesse Barnesf67a5592011-01-05 10:31:48 -08002940/*
2941 * Enable PCH resources required for PCH ports:
2942 * - PCH PLLs
2943 * - FDI training & RX/TX
2944 * - update transcoder timings
2945 * - DP transcoding bits
2946 * - transcoder
2947 */
2948static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002949{
2950 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002951 struct drm_i915_private *dev_priv = dev->dev_private;
2952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2953 int pipe = intel_crtc->pipe;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002954 u32 reg, temp, transc_sel;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002955
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002956 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002957 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002958
Jesse Barnes92f25842011-01-04 15:09:34 -08002959 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002960
2961 if (HAS_PCH_CPT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07002962 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
2963 TRANSC_DPLLB_SEL;
2964
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002965 /* Be sure PCH DPLL SEL is set */
2966 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002967 if (pipe == 0) {
2968 temp &= ~(TRANSA_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002969 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002970 } else if (pipe == 1) {
2971 temp &= ~(TRANSB_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002972 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002973 } else if (pipe == 2) {
2974 temp &= ~(TRANSC_DPLLB_SEL);
Jesse Barnes4b645f12011-10-12 09:51:31 -07002975 temp |= (TRANSC_DPLL_ENABLE | transc_sel);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002976 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002977 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002978 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002979
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002980 /* set transcoder timing, panel must allow it */
2981 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002982 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2983 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2984 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2985
2986 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2987 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2988 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002989 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002990
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002991 intel_fdi_normal_train(crtc);
2992
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002993 /* For PCH DP, enable TRANS_DP_CTL */
2994 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002995 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2996 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002997 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002998 reg = TRANS_DP_CTL(pipe);
2999 temp = I915_READ(reg);
3000 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003001 TRANS_DP_SYNC_MASK |
3002 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003003 temp |= (TRANS_DP_OUTPUT_ENABLE |
3004 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003005 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003006
3007 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003008 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003009 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003010 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003011
3012 switch (intel_trans_dp_port_sel(crtc)) {
3013 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003014 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003015 break;
3016 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003017 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003018 break;
3019 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003020 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003021 break;
3022 default:
3023 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003024 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003025 break;
3026 }
3027
Chris Wilson5eddb702010-09-11 13:48:45 +01003028 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003029 }
3030
Jesse Barnes040484a2011-01-03 12:14:26 -08003031 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003032}
3033
Jesse Barnesd4270e52011-10-11 10:43:02 -07003034void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3035{
3036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3038 u32 temp;
3039
3040 temp = I915_READ(dslreg);
3041 udelay(500);
3042 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3043 /* Without this, mode sets may fail silently on FDI */
3044 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3045 udelay(250);
3046 I915_WRITE(tc2reg, 0);
3047 if (wait_for(I915_READ(dslreg) != temp, 5))
3048 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3049 }
3050}
3051
Jesse Barnesf67a5592011-01-05 10:31:48 -08003052static void ironlake_crtc_enable(struct drm_crtc *crtc)
3053{
3054 struct drm_device *dev = crtc->dev;
3055 struct drm_i915_private *dev_priv = dev->dev_private;
3056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3057 int pipe = intel_crtc->pipe;
3058 int plane = intel_crtc->plane;
3059 u32 temp;
3060 bool is_pch_port;
3061
3062 if (intel_crtc->active)
3063 return;
3064
3065 intel_crtc->active = true;
3066 intel_update_watermarks(dev);
3067
3068 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3069 temp = I915_READ(PCH_LVDS);
3070 if ((temp & LVDS_PORT_EN) == 0)
3071 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3072 }
3073
3074 is_pch_port = intel_crtc_driving_pch(crtc);
3075
3076 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003077 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003078 else
3079 ironlake_fdi_disable(crtc);
3080
3081 /* Enable panel fitting for LVDS */
3082 if (dev_priv->pch_pf_size &&
3083 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3084 /* Force use of hard-coded filter coefficients
3085 * as some pre-programmed values are broken,
3086 * e.g. x201.
3087 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003088 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3089 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3090 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003091 }
3092
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003093 /*
3094 * On ILK+ LUT must be loaded before the pipe is running but with
3095 * clocks enabled
3096 */
3097 intel_crtc_load_lut(crtc);
3098
Jesse Barnesf67a5592011-01-05 10:31:48 -08003099 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3100 intel_enable_plane(dev_priv, plane, pipe);
3101
3102 if (is_pch_port)
3103 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003104
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003105 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003106 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003107 mutex_unlock(&dev->struct_mutex);
3108
Chris Wilson6b383a72010-09-13 13:54:26 +01003109 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003110}
3111
3112static void ironlake_crtc_disable(struct drm_crtc *crtc)
3113{
3114 struct drm_device *dev = crtc->dev;
3115 struct drm_i915_private *dev_priv = dev->dev_private;
3116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3117 int pipe = intel_crtc->pipe;
3118 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003119 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003120
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003121 if (!intel_crtc->active)
3122 return;
3123
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003124 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003125 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003126 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003127
Jesse Barnesb24e7172011-01-04 15:09:30 -08003128 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003129
Chris Wilson973d04f2011-07-08 12:22:37 +01003130 if (dev_priv->cfb_plane == plane)
3131 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003132
Jesse Barnesb24e7172011-01-04 15:09:30 -08003133 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003134
Jesse Barnes6be4a602010-09-10 10:26:01 -07003135 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003136 I915_WRITE(PF_CTL(pipe), 0);
3137 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003138
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003139 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003140
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003141 /* This is a horrible layering violation; we should be doing this in
3142 * the connector/encoder ->prepare instead, but we don't always have
3143 * enough information there about the config to know whether it will
3144 * actually be necessary or just cause undesired flicker.
3145 */
3146 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003147
Jesse Barnes040484a2011-01-03 12:14:26 -08003148 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003149
Jesse Barnes6be4a602010-09-10 10:26:01 -07003150 if (HAS_PCH_CPT(dev)) {
3151 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 reg = TRANS_DP_CTL(pipe);
3153 temp = I915_READ(reg);
3154 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003155 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003156 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003157
3158 /* disable DPLL_SEL */
3159 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003160 switch (pipe) {
3161 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003162 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003163 break;
3164 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003165 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003166 break;
3167 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003168 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003169 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003170 break;
3171 default:
3172 BUG(); /* wtf */
3173 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003174 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003175 }
3176
3177 /* disable PCH DPLL */
Jesse Barnes4b645f12011-10-12 09:51:31 -07003178 if (!intel_crtc->no_pll)
3179 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003180
3181 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 reg = FDI_RX_CTL(pipe);
3183 temp = I915_READ(reg);
3184 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003185
3186 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003187 reg = FDI_TX_CTL(pipe);
3188 temp = I915_READ(reg);
3189 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3190
3191 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003192 udelay(100);
3193
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 reg = FDI_RX_CTL(pipe);
3195 temp = I915_READ(reg);
3196 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003197
3198 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003199 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003200 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003201
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003202 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003203 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003204
3205 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003206 intel_update_fbc(dev);
3207 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003208 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003209}
3210
3211static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3212{
3213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3214 int pipe = intel_crtc->pipe;
3215 int plane = intel_crtc->plane;
3216
Zhenyu Wang2c072452009-06-05 15:38:42 +08003217 /* XXX: When our outputs are all unaware of DPMS modes other than off
3218 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3219 */
3220 switch (mode) {
3221 case DRM_MODE_DPMS_ON:
3222 case DRM_MODE_DPMS_STANDBY:
3223 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003224 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003225 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003226 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003227
Zhenyu Wang2c072452009-06-05 15:38:42 +08003228 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003229 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003230 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003231 break;
3232 }
3233}
3234
Daniel Vetter02e792f2009-09-15 22:57:34 +02003235static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3236{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003237 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003238 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003239 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003240
Chris Wilson23f09ce2010-08-12 13:53:37 +01003241 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003242 dev_priv->mm.interruptible = false;
3243 (void) intel_overlay_switch_off(intel_crtc->overlay);
3244 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003245 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003246 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003247
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003248 /* Let userspace switch the overlay on again. In most cases userspace
3249 * has to recompute where to put it anyway.
3250 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003251}
3252
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003253static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003254{
3255 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003256 struct drm_i915_private *dev_priv = dev->dev_private;
3257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3258 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003259 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003260
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003261 if (intel_crtc->active)
3262 return;
3263
3264 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003265 intel_update_watermarks(dev);
3266
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003267 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003268 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003269 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003270
3271 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003272 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003273
3274 /* Give the overlay scaler a chance to enable if it's on this pipe */
3275 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003276 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003277}
3278
3279static void i9xx_crtc_disable(struct drm_crtc *crtc)
3280{
3281 struct drm_device *dev = crtc->dev;
3282 struct drm_i915_private *dev_priv = dev->dev_private;
3283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3284 int pipe = intel_crtc->pipe;
3285 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003286
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003287 if (!intel_crtc->active)
3288 return;
3289
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003290 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003291 intel_crtc_wait_for_pending_flips(crtc);
3292 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003293 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003294 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003295
Chris Wilson973d04f2011-07-08 12:22:37 +01003296 if (dev_priv->cfb_plane == plane)
3297 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003298
Jesse Barnesb24e7172011-01-04 15:09:30 -08003299 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003300 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003301 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003302
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003303 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003304 intel_update_fbc(dev);
3305 intel_update_watermarks(dev);
3306 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003307}
3308
3309static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3310{
Jesse Barnes79e53942008-11-07 14:24:08 -08003311 /* XXX: When our outputs are all unaware of DPMS modes other than off
3312 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3313 */
3314 switch (mode) {
3315 case DRM_MODE_DPMS_ON:
3316 case DRM_MODE_DPMS_STANDBY:
3317 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003318 i9xx_crtc_enable(crtc);
3319 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003320 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003321 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003322 break;
3323 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003324}
3325
3326/**
3327 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003328 */
3329static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3330{
3331 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003332 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003333 struct drm_i915_master_private *master_priv;
3334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3335 int pipe = intel_crtc->pipe;
3336 bool enabled;
3337
Chris Wilson032d2a02010-09-06 16:17:22 +01003338 if (intel_crtc->dpms_mode == mode)
3339 return;
3340
Chris Wilsondebcadd2010-08-07 11:01:33 +01003341 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003342
Jesse Barnese70236a2009-09-21 10:42:27 -07003343 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003344
3345 if (!dev->primary->master)
3346 return;
3347
3348 master_priv = dev->primary->master->driver_priv;
3349 if (!master_priv->sarea_priv)
3350 return;
3351
3352 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3353
3354 switch (pipe) {
3355 case 0:
3356 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3357 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3358 break;
3359 case 1:
3360 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3361 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3362 break;
3363 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003364 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003365 break;
3366 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003367}
3368
Chris Wilsoncdd59982010-09-08 16:30:16 +01003369static void intel_crtc_disable(struct drm_crtc *crtc)
3370{
3371 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3372 struct drm_device *dev = crtc->dev;
3373
3374 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Chris Wilson931872f2012-01-16 23:01:13 +00003375 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3376 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003377
3378 if (crtc->fb) {
3379 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003380 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003381 mutex_unlock(&dev->struct_mutex);
3382 }
3383}
3384
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003385/* Prepare for a mode set.
3386 *
3387 * Note we could be a lot smarter here. We need to figure out which outputs
3388 * will be enabled, which disabled (in short, how the config will changes)
3389 * and perform the minimum necessary steps to accomplish that, e.g. updating
3390 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3391 * panel fitting is in the proper state, etc.
3392 */
3393static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003394{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003395 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003396}
3397
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003398static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003399{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003400 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003401}
3402
3403static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3404{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003405 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003406}
3407
3408static void ironlake_crtc_commit(struct drm_crtc *crtc)
3409{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003410 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003411}
3412
Akshay Joshi0206e352011-08-16 15:34:10 -04003413void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003414{
3415 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3416 /* lvds has its own version of prepare see intel_lvds_prepare */
3417 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3418}
3419
Akshay Joshi0206e352011-08-16 15:34:10 -04003420void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003421{
3422 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003423 struct drm_device *dev = encoder->dev;
3424 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3425 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
3426
Jesse Barnes79e53942008-11-07 14:24:08 -08003427 /* lvds has its own version of commit see intel_lvds_commit */
3428 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003429
3430 if (HAS_PCH_CPT(dev))
3431 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003432}
3433
Chris Wilsonea5b2132010-08-04 13:50:23 +01003434void intel_encoder_destroy(struct drm_encoder *encoder)
3435{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003436 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003437
Chris Wilsonea5b2132010-08-04 13:50:23 +01003438 drm_encoder_cleanup(encoder);
3439 kfree(intel_encoder);
3440}
3441
Jesse Barnes79e53942008-11-07 14:24:08 -08003442static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3443 struct drm_display_mode *mode,
3444 struct drm_display_mode *adjusted_mode)
3445{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003446 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003447
Eric Anholtbad720f2009-10-22 16:11:14 -07003448 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003449 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003450 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3451 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003452 }
Chris Wilson89749352010-09-12 18:25:19 +01003453
Daniel Vetterca9bfa72012-01-28 14:49:20 +01003454 /* All interlaced capable intel hw wants timings in frames. */
3455 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003456
Jesse Barnes79e53942008-11-07 14:24:08 -08003457 return true;
3458}
3459
Jesse Barnese70236a2009-09-21 10:42:27 -07003460static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003461{
Jesse Barnese70236a2009-09-21 10:42:27 -07003462 return 400000;
3463}
Jesse Barnes79e53942008-11-07 14:24:08 -08003464
Jesse Barnese70236a2009-09-21 10:42:27 -07003465static int i915_get_display_clock_speed(struct drm_device *dev)
3466{
3467 return 333000;
3468}
Jesse Barnes79e53942008-11-07 14:24:08 -08003469
Jesse Barnese70236a2009-09-21 10:42:27 -07003470static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3471{
3472 return 200000;
3473}
Jesse Barnes79e53942008-11-07 14:24:08 -08003474
Jesse Barnese70236a2009-09-21 10:42:27 -07003475static int i915gm_get_display_clock_speed(struct drm_device *dev)
3476{
3477 u16 gcfgc = 0;
3478
3479 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3480
3481 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003482 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003483 else {
3484 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3485 case GC_DISPLAY_CLOCK_333_MHZ:
3486 return 333000;
3487 default:
3488 case GC_DISPLAY_CLOCK_190_200_MHZ:
3489 return 190000;
3490 }
3491 }
3492}
Jesse Barnes79e53942008-11-07 14:24:08 -08003493
Jesse Barnese70236a2009-09-21 10:42:27 -07003494static int i865_get_display_clock_speed(struct drm_device *dev)
3495{
3496 return 266000;
3497}
3498
3499static int i855_get_display_clock_speed(struct drm_device *dev)
3500{
3501 u16 hpllcc = 0;
3502 /* Assume that the hardware is in the high speed state. This
3503 * should be the default.
3504 */
3505 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3506 case GC_CLOCK_133_200:
3507 case GC_CLOCK_100_200:
3508 return 200000;
3509 case GC_CLOCK_166_250:
3510 return 250000;
3511 case GC_CLOCK_100_133:
3512 return 133000;
3513 }
3514
3515 /* Shouldn't happen */
3516 return 0;
3517}
3518
3519static int i830_get_display_clock_speed(struct drm_device *dev)
3520{
3521 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003522}
3523
Zhenyu Wang2c072452009-06-05 15:38:42 +08003524struct fdi_m_n {
3525 u32 tu;
3526 u32 gmch_m;
3527 u32 gmch_n;
3528 u32 link_m;
3529 u32 link_n;
3530};
3531
3532static void
3533fdi_reduce_ratio(u32 *num, u32 *den)
3534{
3535 while (*num > 0xffffff || *den > 0xffffff) {
3536 *num >>= 1;
3537 *den >>= 1;
3538 }
3539}
3540
Zhenyu Wang2c072452009-06-05 15:38:42 +08003541static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003542ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3543 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003544{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003545 m_n->tu = 64; /* default size */
3546
Chris Wilson22ed1112010-12-04 01:01:29 +00003547 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3548 m_n->gmch_m = bits_per_pixel * pixel_clock;
3549 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003550 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3551
Chris Wilson22ed1112010-12-04 01:01:29 +00003552 m_n->link_m = pixel_clock;
3553 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003554 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3555}
3556
3557
Shaohua Li7662c8b2009-06-26 11:23:55 +08003558struct intel_watermark_params {
3559 unsigned long fifo_size;
3560 unsigned long max_wm;
3561 unsigned long default_wm;
3562 unsigned long guard_size;
3563 unsigned long cacheline_size;
3564};
3565
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003566/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003567static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003568 PINEVIEW_DISPLAY_FIFO,
3569 PINEVIEW_MAX_WM,
3570 PINEVIEW_DFT_WM,
3571 PINEVIEW_GUARD_WM,
3572 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003573};
Chris Wilsond2102462011-01-24 17:43:27 +00003574static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003575 PINEVIEW_DISPLAY_FIFO,
3576 PINEVIEW_MAX_WM,
3577 PINEVIEW_DFT_HPLLOFF_WM,
3578 PINEVIEW_GUARD_WM,
3579 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003580};
Chris Wilsond2102462011-01-24 17:43:27 +00003581static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003582 PINEVIEW_CURSOR_FIFO,
3583 PINEVIEW_CURSOR_MAX_WM,
3584 PINEVIEW_CURSOR_DFT_WM,
3585 PINEVIEW_CURSOR_GUARD_WM,
3586 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003587};
Chris Wilsond2102462011-01-24 17:43:27 +00003588static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003589 PINEVIEW_CURSOR_FIFO,
3590 PINEVIEW_CURSOR_MAX_WM,
3591 PINEVIEW_CURSOR_DFT_WM,
3592 PINEVIEW_CURSOR_GUARD_WM,
3593 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003594};
Chris Wilsond2102462011-01-24 17:43:27 +00003595static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003596 G4X_FIFO_SIZE,
3597 G4X_MAX_WM,
3598 G4X_MAX_WM,
3599 2,
3600 G4X_FIFO_LINE_SIZE,
3601};
Chris Wilsond2102462011-01-24 17:43:27 +00003602static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003603 I965_CURSOR_FIFO,
3604 I965_CURSOR_MAX_WM,
3605 I965_CURSOR_DFT_WM,
3606 2,
3607 G4X_FIFO_LINE_SIZE,
3608};
Chris Wilsond2102462011-01-24 17:43:27 +00003609static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003610 I965_CURSOR_FIFO,
3611 I965_CURSOR_MAX_WM,
3612 I965_CURSOR_DFT_WM,
3613 2,
3614 I915_FIFO_LINE_SIZE,
3615};
Chris Wilsond2102462011-01-24 17:43:27 +00003616static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003617 I945_FIFO_SIZE,
3618 I915_MAX_WM,
3619 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003620 2,
3621 I915_FIFO_LINE_SIZE
3622};
Chris Wilsond2102462011-01-24 17:43:27 +00003623static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003624 I915_FIFO_SIZE,
3625 I915_MAX_WM,
3626 1,
3627 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003628 I915_FIFO_LINE_SIZE
3629};
Chris Wilsond2102462011-01-24 17:43:27 +00003630static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003631 I855GM_FIFO_SIZE,
3632 I915_MAX_WM,
3633 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003634 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003635 I830_FIFO_LINE_SIZE
3636};
Chris Wilsond2102462011-01-24 17:43:27 +00003637static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003638 I830_FIFO_SIZE,
3639 I915_MAX_WM,
3640 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003641 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003642 I830_FIFO_LINE_SIZE
3643};
3644
Chris Wilsond2102462011-01-24 17:43:27 +00003645static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003646 ILK_DISPLAY_FIFO,
3647 ILK_DISPLAY_MAXWM,
3648 ILK_DISPLAY_DFTWM,
3649 2,
3650 ILK_FIFO_LINE_SIZE
3651};
Chris Wilsond2102462011-01-24 17:43:27 +00003652static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003653 ILK_CURSOR_FIFO,
3654 ILK_CURSOR_MAXWM,
3655 ILK_CURSOR_DFTWM,
3656 2,
3657 ILK_FIFO_LINE_SIZE
3658};
Chris Wilsond2102462011-01-24 17:43:27 +00003659static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003660 ILK_DISPLAY_SR_FIFO,
3661 ILK_DISPLAY_MAX_SRWM,
3662 ILK_DISPLAY_DFT_SRWM,
3663 2,
3664 ILK_FIFO_LINE_SIZE
3665};
Chris Wilsond2102462011-01-24 17:43:27 +00003666static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003667 ILK_CURSOR_SR_FIFO,
3668 ILK_CURSOR_MAX_SRWM,
3669 ILK_CURSOR_DFT_SRWM,
3670 2,
3671 ILK_FIFO_LINE_SIZE
3672};
3673
Chris Wilsond2102462011-01-24 17:43:27 +00003674static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003675 SNB_DISPLAY_FIFO,
3676 SNB_DISPLAY_MAXWM,
3677 SNB_DISPLAY_DFTWM,
3678 2,
3679 SNB_FIFO_LINE_SIZE
3680};
Chris Wilsond2102462011-01-24 17:43:27 +00003681static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003682 SNB_CURSOR_FIFO,
3683 SNB_CURSOR_MAXWM,
3684 SNB_CURSOR_DFTWM,
3685 2,
3686 SNB_FIFO_LINE_SIZE
3687};
Chris Wilsond2102462011-01-24 17:43:27 +00003688static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003689 SNB_DISPLAY_SR_FIFO,
3690 SNB_DISPLAY_MAX_SRWM,
3691 SNB_DISPLAY_DFT_SRWM,
3692 2,
3693 SNB_FIFO_LINE_SIZE
3694};
Chris Wilsond2102462011-01-24 17:43:27 +00003695static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003696 SNB_CURSOR_SR_FIFO,
3697 SNB_CURSOR_MAX_SRWM,
3698 SNB_CURSOR_DFT_SRWM,
3699 2,
3700 SNB_FIFO_LINE_SIZE
3701};
3702
3703
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003704/**
3705 * intel_calculate_wm - calculate watermark level
3706 * @clock_in_khz: pixel clock
3707 * @wm: chip FIFO params
3708 * @pixel_size: display pixel size
3709 * @latency_ns: memory latency for the platform
3710 *
3711 * Calculate the watermark level (the level at which the display plane will
3712 * start fetching from memory again). Each chip has a different display
3713 * FIFO size and allocation, so the caller needs to figure that out and pass
3714 * in the correct intel_watermark_params structure.
3715 *
3716 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3717 * on the pixel size. When it reaches the watermark level, it'll start
3718 * fetching FIFO line sized based chunks from memory until the FIFO fills
3719 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3720 * will occur, and a display engine hang could result.
3721 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003722static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003723 const struct intel_watermark_params *wm,
3724 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003725 int pixel_size,
3726 unsigned long latency_ns)
3727{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003728 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003729
Jesse Barnesd6604672009-09-11 12:25:56 -07003730 /*
3731 * Note: we need to make sure we don't overflow for various clock &
3732 * latency values.
3733 * clocks go from a few thousand to several hundred thousand.
3734 * latency is usually a few thousand
3735 */
3736 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3737 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003738 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003739
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003740 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003741
Chris Wilsond2102462011-01-24 17:43:27 +00003742 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003743
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003744 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003745
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003746 /* Don't promote wm_size to unsigned... */
3747 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003748 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003749 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003750 wm_size = wm->default_wm;
3751 return wm_size;
3752}
3753
3754struct cxsr_latency {
3755 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003756 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003757 unsigned long fsb_freq;
3758 unsigned long mem_freq;
3759 unsigned long display_sr;
3760 unsigned long display_hpll_disable;
3761 unsigned long cursor_sr;
3762 unsigned long cursor_hpll_disable;
3763};
3764
Chris Wilson403c89f2010-08-04 15:25:31 +01003765static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003766 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3767 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3768 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3769 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3770 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003771
Li Peng95534262010-05-18 18:58:44 +08003772 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3773 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3774 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3775 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3776 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003777
Li Peng95534262010-05-18 18:58:44 +08003778 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3779 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3780 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3781 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3782 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003783
Li Peng95534262010-05-18 18:58:44 +08003784 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3785 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3786 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3787 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3788 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003789
Li Peng95534262010-05-18 18:58:44 +08003790 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3791 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3792 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3793 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3794 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003795
Li Peng95534262010-05-18 18:58:44 +08003796 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3797 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3798 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3799 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3800 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003801};
3802
Chris Wilson403c89f2010-08-04 15:25:31 +01003803static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3804 int is_ddr3,
3805 int fsb,
3806 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003807{
Chris Wilson403c89f2010-08-04 15:25:31 +01003808 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003809 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003810
3811 if (fsb == 0 || mem == 0)
3812 return NULL;
3813
3814 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3815 latency = &cxsr_latency_table[i];
3816 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003817 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303818 fsb == latency->fsb_freq && mem == latency->mem_freq)
3819 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003820 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303821
Zhao Yakui28c97732009-10-09 11:39:41 +08003822 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303823
3824 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003825}
3826
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003827static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003828{
3829 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003830
3831 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003832 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003833}
3834
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003835/*
3836 * Latency for FIFO fetches is dependent on several factors:
3837 * - memory configuration (speed, channels)
3838 * - chipset
3839 * - current MCH state
3840 * It can be fairly high in some situations, so here we assume a fairly
3841 * pessimal value. It's a tradeoff between extra memory fetches (if we
3842 * set this value too high, the FIFO will fetch frequently to stay full)
3843 * and power consumption (set it too low to save power and we might see
3844 * FIFO underruns and display "flicker").
3845 *
3846 * A value of 5us seems to be a good balance; safe for very low end
3847 * platforms but not overly aggressive on lower latency configs.
3848 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003849static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003850
Jesse Barnese70236a2009-09-21 10:42:27 -07003851static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003852{
3853 struct drm_i915_private *dev_priv = dev->dev_private;
3854 uint32_t dsparb = I915_READ(DSPARB);
3855 int size;
3856
Chris Wilson8de9b312010-07-19 19:59:52 +01003857 size = dsparb & 0x7f;
3858 if (plane)
3859 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003860
Zhao Yakui28c97732009-10-09 11:39:41 +08003861 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003862 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003863
3864 return size;
3865}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003866
Jesse Barnese70236a2009-09-21 10:42:27 -07003867static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3868{
3869 struct drm_i915_private *dev_priv = dev->dev_private;
3870 uint32_t dsparb = I915_READ(DSPARB);
3871 int size;
3872
Chris Wilson8de9b312010-07-19 19:59:52 +01003873 size = dsparb & 0x1ff;
3874 if (plane)
3875 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003876 size >>= 1; /* Convert to cachelines */
3877
Zhao Yakui28c97732009-10-09 11:39:41 +08003878 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003879 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003880
3881 return size;
3882}
3883
3884static int i845_get_fifo_size(struct drm_device *dev, int plane)
3885{
3886 struct drm_i915_private *dev_priv = dev->dev_private;
3887 uint32_t dsparb = I915_READ(DSPARB);
3888 int size;
3889
3890 size = dsparb & 0x7f;
3891 size >>= 2; /* Convert to cachelines */
3892
Zhao Yakui28c97732009-10-09 11:39:41 +08003893 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003894 plane ? "B" : "A",
3895 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003896
3897 return size;
3898}
3899
3900static int i830_get_fifo_size(struct drm_device *dev, int plane)
3901{
3902 struct drm_i915_private *dev_priv = dev->dev_private;
3903 uint32_t dsparb = I915_READ(DSPARB);
3904 int size;
3905
3906 size = dsparb & 0x7f;
3907 size >>= 1; /* Convert to cachelines */
3908
Zhao Yakui28c97732009-10-09 11:39:41 +08003909 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003910 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003911
3912 return size;
3913}
3914
Chris Wilsond2102462011-01-24 17:43:27 +00003915static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3916{
3917 struct drm_crtc *crtc, *enabled = NULL;
3918
3919 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3920 if (crtc->enabled && crtc->fb) {
3921 if (enabled)
3922 return NULL;
3923 enabled = crtc;
3924 }
3925 }
3926
3927 return enabled;
3928}
3929
3930static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003931{
3932 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003933 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003934 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003935 u32 reg;
3936 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003937
Chris Wilson403c89f2010-08-04 15:25:31 +01003938 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003939 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003940 if (!latency) {
3941 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3942 pineview_disable_cxsr(dev);
3943 return;
3944 }
3945
Chris Wilsond2102462011-01-24 17:43:27 +00003946 crtc = single_enabled_crtc(dev);
3947 if (crtc) {
3948 int clock = crtc->mode.clock;
3949 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003950
3951 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003952 wm = intel_calculate_wm(clock, &pineview_display_wm,
3953 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003954 pixel_size, latency->display_sr);
3955 reg = I915_READ(DSPFW1);
3956 reg &= ~DSPFW_SR_MASK;
3957 reg |= wm << DSPFW_SR_SHIFT;
3958 I915_WRITE(DSPFW1, reg);
3959 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3960
3961 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003962 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3963 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003964 pixel_size, latency->cursor_sr);
3965 reg = I915_READ(DSPFW3);
3966 reg &= ~DSPFW_CURSOR_SR_MASK;
3967 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3968 I915_WRITE(DSPFW3, reg);
3969
3970 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003971 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3972 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003973 pixel_size, latency->display_hpll_disable);
3974 reg = I915_READ(DSPFW3);
3975 reg &= ~DSPFW_HPLL_SR_MASK;
3976 reg |= wm & DSPFW_HPLL_SR_MASK;
3977 I915_WRITE(DSPFW3, reg);
3978
3979 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003980 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3981 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003982 pixel_size, latency->cursor_hpll_disable);
3983 reg = I915_READ(DSPFW3);
3984 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3985 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3986 I915_WRITE(DSPFW3, reg);
3987 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3988
3989 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003990 I915_WRITE(DSPFW3,
3991 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003992 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3993 } else {
3994 pineview_disable_cxsr(dev);
3995 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3996 }
3997}
3998
Chris Wilson417ae142011-01-19 15:04:42 +00003999static bool g4x_compute_wm0(struct drm_device *dev,
4000 int plane,
4001 const struct intel_watermark_params *display,
4002 int display_latency_ns,
4003 const struct intel_watermark_params *cursor,
4004 int cursor_latency_ns,
4005 int *plane_wm,
4006 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07004007{
Chris Wilson417ae142011-01-19 15:04:42 +00004008 struct drm_crtc *crtc;
4009 int htotal, hdisplay, clock, pixel_size;
4010 int line_time_us, line_count;
4011 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07004012
Chris Wilson417ae142011-01-19 15:04:42 +00004013 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01004014 if (crtc->fb == NULL || !crtc->enabled) {
4015 *cursor_wm = cursor->guard_size;
4016 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00004017 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01004018 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004019
Chris Wilson417ae142011-01-19 15:04:42 +00004020 htotal = crtc->mode.htotal;
4021 hdisplay = crtc->mode.hdisplay;
4022 clock = crtc->mode.clock;
4023 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004024
Chris Wilson417ae142011-01-19 15:04:42 +00004025 /* Use the small buffer method to calculate plane watermark */
4026 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
4027 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4028 if (tlb_miss > 0)
4029 entries += tlb_miss;
4030 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4031 *plane_wm = entries + display->guard_size;
4032 if (*plane_wm > (int)display->max_wm)
4033 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004034
Chris Wilson417ae142011-01-19 15:04:42 +00004035 /* Use the large buffer method to calculate cursor watermark */
4036 line_time_us = ((htotal * 1000) / clock);
4037 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
4038 entries = line_count * 64 * pixel_size;
4039 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4040 if (tlb_miss > 0)
4041 entries += tlb_miss;
4042 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4043 *cursor_wm = entries + cursor->guard_size;
4044 if (*cursor_wm > (int)cursor->max_wm)
4045 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004046
Chris Wilson417ae142011-01-19 15:04:42 +00004047 return true;
4048}
Jesse Barnes0e442c62009-10-19 10:09:33 +09004049
Chris Wilson417ae142011-01-19 15:04:42 +00004050/*
4051 * Check the wm result.
4052 *
4053 * If any calculated watermark values is larger than the maximum value that
4054 * can be programmed into the associated watermark register, that watermark
4055 * must be disabled.
4056 */
4057static bool g4x_check_srwm(struct drm_device *dev,
4058 int display_wm, int cursor_wm,
4059 const struct intel_watermark_params *display,
4060 const struct intel_watermark_params *cursor)
4061{
4062 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
4063 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09004064
Chris Wilson417ae142011-01-19 15:04:42 +00004065 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07004066 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004067 display_wm, display->max_wm);
4068 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004069 }
4070
Chris Wilson417ae142011-01-19 15:04:42 +00004071 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07004072 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004073 cursor_wm, cursor->max_wm);
4074 return false;
4075 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004076
Chris Wilson417ae142011-01-19 15:04:42 +00004077 if (!(display_wm || cursor_wm)) {
4078 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
4079 return false;
4080 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004081
Chris Wilson417ae142011-01-19 15:04:42 +00004082 return true;
4083}
4084
4085static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00004086 int plane,
4087 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004088 const struct intel_watermark_params *display,
4089 const struct intel_watermark_params *cursor,
4090 int *display_wm, int *cursor_wm)
4091{
Chris Wilsond2102462011-01-24 17:43:27 +00004092 struct drm_crtc *crtc;
4093 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00004094 unsigned long line_time_us;
4095 int line_count, line_size;
4096 int small, large;
4097 int entries;
4098
4099 if (!latency_ns) {
4100 *display_wm = *cursor_wm = 0;
4101 return false;
4102 }
4103
Chris Wilsond2102462011-01-24 17:43:27 +00004104 crtc = intel_get_crtc_for_plane(dev, plane);
4105 hdisplay = crtc->mode.hdisplay;
4106 htotal = crtc->mode.htotal;
4107 clock = crtc->mode.clock;
4108 pixel_size = crtc->fb->bits_per_pixel / 8;
4109
Chris Wilson417ae142011-01-19 15:04:42 +00004110 line_time_us = (htotal * 1000) / clock;
4111 line_count = (latency_ns / line_time_us + 1000) / 1000;
4112 line_size = hdisplay * pixel_size;
4113
4114 /* Use the minimum of the small and large buffer method for primary */
4115 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4116 large = line_count * line_size;
4117
4118 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4119 *display_wm = entries + display->guard_size;
4120
4121 /* calculate the self-refresh watermark for display cursor */
4122 entries = line_count * pixel_size * 64;
4123 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4124 *cursor_wm = entries + cursor->guard_size;
4125
4126 return g4x_check_srwm(dev,
4127 *display_wm, *cursor_wm,
4128 display, cursor);
4129}
4130
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00004131#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00004132
4133static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00004134{
4135 static const int sr_latency_ns = 12000;
4136 struct drm_i915_private *dev_priv = dev->dev_private;
4137 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004138 int plane_sr, cursor_sr;
4139 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00004140
4141 if (g4x_compute_wm0(dev, 0,
4142 &g4x_wm_info, latency_ns,
4143 &g4x_cursor_wm_info, latency_ns,
4144 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004145 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00004146
4147 if (g4x_compute_wm0(dev, 1,
4148 &g4x_wm_info, latency_ns,
4149 &g4x_cursor_wm_info, latency_ns,
4150 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004151 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00004152
4153 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00004154 if (single_plane_enabled(enabled) &&
4155 g4x_compute_srwm(dev, ffs(enabled) - 1,
4156 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004157 &g4x_wm_info,
4158 &g4x_cursor_wm_info,
4159 &plane_sr, &cursor_sr))
4160 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4161 else
4162 I915_WRITE(FW_BLC_SELF,
4163 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4164
Chris Wilson308977a2011-02-02 10:41:20 +00004165 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4166 planea_wm, cursora_wm,
4167 planeb_wm, cursorb_wm,
4168 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00004169
4170 I915_WRITE(DSPFW1,
4171 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004172 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00004173 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4174 planea_wm);
4175 I915_WRITE(DSPFW2,
4176 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004177 (cursora_wm << DSPFW_CURSORA_SHIFT));
4178 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00004179 I915_WRITE(DSPFW3,
4180 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004181 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004182}
4183
Chris Wilsond2102462011-01-24 17:43:27 +00004184static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004185{
4186 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004187 struct drm_crtc *crtc;
4188 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004189 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004190
Jesse Barnes1dc75462009-10-19 10:08:17 +09004191 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004192 crtc = single_enabled_crtc(dev);
4193 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09004194 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004195 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00004196 int clock = crtc->mode.clock;
4197 int htotal = crtc->mode.htotal;
4198 int hdisplay = crtc->mode.hdisplay;
4199 int pixel_size = crtc->fb->bits_per_pixel / 8;
4200 unsigned long line_time_us;
4201 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004202
Chris Wilsond2102462011-01-24 17:43:27 +00004203 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004204
4205 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004206 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4207 pixel_size * hdisplay;
4208 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00004209 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004210 if (srwm < 0)
4211 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08004212 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00004213 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
4214 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004215
Chris Wilsond2102462011-01-24 17:43:27 +00004216 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01004217 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00004218 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01004219 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004220 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00004221 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004222
4223 if (cursor_sr > i965_cursor_wm_info.max_wm)
4224 cursor_sr = i965_cursor_wm_info.max_wm;
4225
4226 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
4227 "cursor %d\n", srwm, cursor_sr);
4228
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004229 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004230 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05304231 } else {
4232 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004233 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004234 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
4235 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004236 }
4237
4238 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
4239 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004240
4241 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004242 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4243 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004244 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004245 /* update cursor SR watermark */
4246 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004247}
4248
Chris Wilsond2102462011-01-24 17:43:27 +00004249static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004250{
4251 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004252 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004253 uint32_t fwater_lo;
4254 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004255 int cwm, srwm = 1;
4256 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004257 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004258 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004259
Chris Wilson72557b42011-01-31 10:29:55 +00004260 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004261 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004262 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004263 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004264 else
Chris Wilsond2102462011-01-24 17:43:27 +00004265 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004266
Chris Wilsond2102462011-01-24 17:43:27 +00004267 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4268 crtc = intel_get_crtc_for_plane(dev, 0);
4269 if (crtc->enabled && crtc->fb) {
4270 planea_wm = intel_calculate_wm(crtc->mode.clock,
4271 wm_info, fifo_size,
4272 crtc->fb->bits_per_pixel / 8,
4273 latency_ns);
4274 enabled = crtc;
4275 } else
4276 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004277
Chris Wilsond2102462011-01-24 17:43:27 +00004278 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4279 crtc = intel_get_crtc_for_plane(dev, 1);
4280 if (crtc->enabled && crtc->fb) {
4281 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4282 wm_info, fifo_size,
4283 crtc->fb->bits_per_pixel / 8,
4284 latency_ns);
4285 if (enabled == NULL)
4286 enabled = crtc;
4287 else
4288 enabled = NULL;
4289 } else
4290 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004291
Zhao Yakui28c97732009-10-09 11:39:41 +08004292 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004293
4294 /*
4295 * Overlay gets an aggressive default since video jitter is bad.
4296 */
4297 cwm = 2;
4298
Alexander Lam18b21902011-01-03 13:28:56 -05004299 /* Play safe and disable self-refresh before adjusting watermarks. */
4300 if (IS_I945G(dev) || IS_I945GM(dev))
4301 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4302 else if (IS_I915GM(dev))
4303 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4304
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004305 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004306 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004307 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004308 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004309 int clock = enabled->mode.clock;
4310 int htotal = enabled->mode.htotal;
4311 int hdisplay = enabled->mode.hdisplay;
4312 int pixel_size = enabled->fb->bits_per_pixel / 8;
4313 unsigned long line_time_us;
4314 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004315
Chris Wilsond2102462011-01-24 17:43:27 +00004316 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004317
4318 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004319 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4320 pixel_size * hdisplay;
4321 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4322 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4323 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004324 if (srwm < 0)
4325 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004326
4327 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004328 I915_WRITE(FW_BLC_SELF,
4329 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4330 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004331 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004332 }
4333
Zhao Yakui28c97732009-10-09 11:39:41 +08004334 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004335 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004336
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004337 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4338 fwater_hi = (cwm & 0x1f);
4339
4340 /* Set request length to 8 cachelines per fetch */
4341 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4342 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004343
4344 I915_WRITE(FW_BLC, fwater_lo);
4345 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004346
Chris Wilsond2102462011-01-24 17:43:27 +00004347 if (HAS_FW_BLC(dev)) {
4348 if (enabled) {
4349 if (IS_I945G(dev) || IS_I945GM(dev))
4350 I915_WRITE(FW_BLC_SELF,
4351 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4352 else if (IS_I915GM(dev))
4353 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4354 DRM_DEBUG_KMS("memory self refresh enabled\n");
4355 } else
4356 DRM_DEBUG_KMS("memory self refresh disabled\n");
4357 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004358}
4359
Chris Wilsond2102462011-01-24 17:43:27 +00004360static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004361{
4362 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004363 struct drm_crtc *crtc;
4364 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004365 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004366
Chris Wilsond2102462011-01-24 17:43:27 +00004367 crtc = single_enabled_crtc(dev);
4368 if (crtc == NULL)
4369 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004370
Chris Wilsond2102462011-01-24 17:43:27 +00004371 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4372 dev_priv->display.get_fifo_size(dev, 0),
4373 crtc->fb->bits_per_pixel / 8,
4374 latency_ns);
4375 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004376 fwater_lo |= (3<<8) | planea_wm;
4377
Zhao Yakui28c97732009-10-09 11:39:41 +08004378 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004379
4380 I915_WRITE(FW_BLC, fwater_lo);
4381}
4382
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004383#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004384#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004385
Jesse Barnesb79d4992010-12-21 13:10:23 -08004386/*
4387 * Check the wm result.
4388 *
4389 * If any calculated watermark values is larger than the maximum value that
4390 * can be programmed into the associated watermark register, that watermark
4391 * must be disabled.
4392 */
4393static bool ironlake_check_srwm(struct drm_device *dev, int level,
4394 int fbc_wm, int display_wm, int cursor_wm,
4395 const struct intel_watermark_params *display,
4396 const struct intel_watermark_params *cursor)
4397{
4398 struct drm_i915_private *dev_priv = dev->dev_private;
4399
4400 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4401 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4402
4403 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4404 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4405 fbc_wm, SNB_FBC_MAX_SRWM, level);
4406
4407 /* fbc has it's own way to disable FBC WM */
4408 I915_WRITE(DISP_ARB_CTL,
4409 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4410 return false;
4411 }
4412
4413 if (display_wm > display->max_wm) {
4414 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4415 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4416 return false;
4417 }
4418
4419 if (cursor_wm > cursor->max_wm) {
4420 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4421 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4422 return false;
4423 }
4424
4425 if (!(fbc_wm || display_wm || cursor_wm)) {
4426 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4427 return false;
4428 }
4429
4430 return true;
4431}
4432
4433/*
4434 * Compute watermark values of WM[1-3],
4435 */
Chris Wilsond2102462011-01-24 17:43:27 +00004436static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4437 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004438 const struct intel_watermark_params *display,
4439 const struct intel_watermark_params *cursor,
4440 int *fbc_wm, int *display_wm, int *cursor_wm)
4441{
Chris Wilsond2102462011-01-24 17:43:27 +00004442 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004443 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004444 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004445 int line_count, line_size;
4446 int small, large;
4447 int entries;
4448
4449 if (!latency_ns) {
4450 *fbc_wm = *display_wm = *cursor_wm = 0;
4451 return false;
4452 }
4453
Chris Wilsond2102462011-01-24 17:43:27 +00004454 crtc = intel_get_crtc_for_plane(dev, plane);
4455 hdisplay = crtc->mode.hdisplay;
4456 htotal = crtc->mode.htotal;
4457 clock = crtc->mode.clock;
4458 pixel_size = crtc->fb->bits_per_pixel / 8;
4459
Jesse Barnesb79d4992010-12-21 13:10:23 -08004460 line_time_us = (htotal * 1000) / clock;
4461 line_count = (latency_ns / line_time_us + 1000) / 1000;
4462 line_size = hdisplay * pixel_size;
4463
4464 /* Use the minimum of the small and large buffer method for primary */
4465 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4466 large = line_count * line_size;
4467
4468 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4469 *display_wm = entries + display->guard_size;
4470
4471 /*
4472 * Spec says:
4473 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4474 */
4475 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4476
4477 /* calculate the self-refresh watermark for display cursor */
4478 entries = line_count * pixel_size * 64;
4479 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4480 *cursor_wm = entries + cursor->guard_size;
4481
4482 return ironlake_check_srwm(dev, level,
4483 *fbc_wm, *display_wm, *cursor_wm,
4484 display, cursor);
4485}
4486
Chris Wilsond2102462011-01-24 17:43:27 +00004487static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004488{
4489 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004490 int fbc_wm, plane_wm, cursor_wm;
4491 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004492
Chris Wilson4ed765f2010-09-11 10:46:47 +01004493 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004494 if (g4x_compute_wm0(dev, 0,
4495 &ironlake_display_wm_info,
4496 ILK_LP0_PLANE_LATENCY,
4497 &ironlake_cursor_wm_info,
4498 ILK_LP0_CURSOR_LATENCY,
4499 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004500 I915_WRITE(WM0_PIPEA_ILK,
4501 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4502 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4503 " plane %d, " "cursor: %d\n",
4504 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004505 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004506 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004507
Chris Wilson9f405102011-05-12 22:17:14 +01004508 if (g4x_compute_wm0(dev, 1,
4509 &ironlake_display_wm_info,
4510 ILK_LP0_PLANE_LATENCY,
4511 &ironlake_cursor_wm_info,
4512 ILK_LP0_CURSOR_LATENCY,
4513 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004514 I915_WRITE(WM0_PIPEB_ILK,
4515 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4516 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4517 " plane %d, cursor: %d\n",
4518 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004519 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004520 }
4521
4522 /*
4523 * Calculate and update the self-refresh watermark only when one
4524 * display plane is used.
4525 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004526 I915_WRITE(WM3_LP_ILK, 0);
4527 I915_WRITE(WM2_LP_ILK, 0);
4528 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004529
Chris Wilsond2102462011-01-24 17:43:27 +00004530 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004531 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004532 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004533
Jesse Barnesb79d4992010-12-21 13:10:23 -08004534 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004535 if (!ironlake_compute_srwm(dev, 1, enabled,
4536 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004537 &ironlake_display_srwm_info,
4538 &ironlake_cursor_srwm_info,
4539 &fbc_wm, &plane_wm, &cursor_wm))
4540 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004541
Jesse Barnesb79d4992010-12-21 13:10:23 -08004542 I915_WRITE(WM1_LP_ILK,
4543 WM1_LP_SR_EN |
4544 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4545 (fbc_wm << WM1_LP_FBC_SHIFT) |
4546 (plane_wm << WM1_LP_SR_SHIFT) |
4547 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004548
Jesse Barnesb79d4992010-12-21 13:10:23 -08004549 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004550 if (!ironlake_compute_srwm(dev, 2, enabled,
4551 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004552 &ironlake_display_srwm_info,
4553 &ironlake_cursor_srwm_info,
4554 &fbc_wm, &plane_wm, &cursor_wm))
4555 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004556
Jesse Barnesb79d4992010-12-21 13:10:23 -08004557 I915_WRITE(WM2_LP_ILK,
4558 WM2_LP_EN |
4559 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4560 (fbc_wm << WM1_LP_FBC_SHIFT) |
4561 (plane_wm << WM1_LP_SR_SHIFT) |
4562 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004563
4564 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004565 * WM3 is unsupported on ILK, probably because we don't have latency
4566 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004567 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004568}
4569
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004570void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004571{
4572 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004573 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Jesse Barnes47842642012-01-16 11:57:54 -08004574 u32 val;
Chris Wilsond2102462011-01-24 17:43:27 +00004575 int fbc_wm, plane_wm, cursor_wm;
4576 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004577
4578 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004579 if (g4x_compute_wm0(dev, 0,
4580 &sandybridge_display_wm_info, latency,
4581 &sandybridge_cursor_wm_info, latency,
4582 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004583 val = I915_READ(WM0_PIPEA_ILK);
4584 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4585 I915_WRITE(WM0_PIPEA_ILK, val |
4586 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Yuanhan Liu13982612010-12-15 15:42:31 +08004587 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4588 " plane %d, " "cursor: %d\n",
4589 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004590 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004591 }
4592
Chris Wilson9f405102011-05-12 22:17:14 +01004593 if (g4x_compute_wm0(dev, 1,
4594 &sandybridge_display_wm_info, latency,
4595 &sandybridge_cursor_wm_info, latency,
4596 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004597 val = I915_READ(WM0_PIPEB_ILK);
4598 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4599 I915_WRITE(WM0_PIPEB_ILK, val |
4600 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Yuanhan Liu13982612010-12-15 15:42:31 +08004601 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4602 " plane %d, cursor: %d\n",
4603 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004604 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004605 }
4606
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004607 /* IVB has 3 pipes */
4608 if (IS_IVYBRIDGE(dev) &&
4609 g4x_compute_wm0(dev, 2,
4610 &sandybridge_display_wm_info, latency,
4611 &sandybridge_cursor_wm_info, latency,
4612 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004613 val = I915_READ(WM0_PIPEC_IVB);
4614 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4615 I915_WRITE(WM0_PIPEC_IVB, val |
4616 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004617 DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
4618 " plane %d, cursor: %d\n",
4619 plane_wm, cursor_wm);
4620 enabled |= 3;
4621 }
4622
Yuanhan Liu13982612010-12-15 15:42:31 +08004623 /*
4624 * Calculate and update the self-refresh watermark only when one
4625 * display plane is used.
4626 *
4627 * SNB support 3 levels of watermark.
4628 *
4629 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4630 * and disabled in the descending order
4631 *
4632 */
4633 I915_WRITE(WM3_LP_ILK, 0);
4634 I915_WRITE(WM2_LP_ILK, 0);
4635 I915_WRITE(WM1_LP_ILK, 0);
4636
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004637 if (!single_plane_enabled(enabled) ||
4638 dev_priv->sprite_scaling_enabled)
Yuanhan Liu13982612010-12-15 15:42:31 +08004639 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004640 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004641
4642 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004643 if (!ironlake_compute_srwm(dev, 1, enabled,
4644 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004645 &sandybridge_display_srwm_info,
4646 &sandybridge_cursor_srwm_info,
4647 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004648 return;
4649
4650 I915_WRITE(WM1_LP_ILK,
4651 WM1_LP_SR_EN |
4652 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4653 (fbc_wm << WM1_LP_FBC_SHIFT) |
4654 (plane_wm << WM1_LP_SR_SHIFT) |
4655 cursor_wm);
4656
4657 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004658 if (!ironlake_compute_srwm(dev, 2, enabled,
4659 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004660 &sandybridge_display_srwm_info,
4661 &sandybridge_cursor_srwm_info,
4662 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004663 return;
4664
4665 I915_WRITE(WM2_LP_ILK,
4666 WM2_LP_EN |
4667 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4668 (fbc_wm << WM1_LP_FBC_SHIFT) |
4669 (plane_wm << WM1_LP_SR_SHIFT) |
4670 cursor_wm);
4671
4672 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004673 if (!ironlake_compute_srwm(dev, 3, enabled,
4674 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004675 &sandybridge_display_srwm_info,
4676 &sandybridge_cursor_srwm_info,
4677 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004678 return;
4679
4680 I915_WRITE(WM3_LP_ILK,
4681 WM3_LP_EN |
4682 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4683 (fbc_wm << WM1_LP_FBC_SHIFT) |
4684 (plane_wm << WM1_LP_SR_SHIFT) |
4685 cursor_wm);
4686}
4687
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004688static bool
4689sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
4690 uint32_t sprite_width, int pixel_size,
4691 const struct intel_watermark_params *display,
4692 int display_latency_ns, int *sprite_wm)
4693{
4694 struct drm_crtc *crtc;
4695 int clock;
4696 int entries, tlb_miss;
4697
4698 crtc = intel_get_crtc_for_plane(dev, plane);
4699 if (crtc->fb == NULL || !crtc->enabled) {
4700 *sprite_wm = display->guard_size;
4701 return false;
4702 }
4703
4704 clock = crtc->mode.clock;
4705
4706 /* Use the small buffer method to calculate the sprite watermark */
4707 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
4708 tlb_miss = display->fifo_size*display->cacheline_size -
4709 sprite_width * 8;
4710 if (tlb_miss > 0)
4711 entries += tlb_miss;
4712 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4713 *sprite_wm = entries + display->guard_size;
4714 if (*sprite_wm > (int)display->max_wm)
4715 *sprite_wm = display->max_wm;
4716
4717 return true;
4718}
4719
4720static bool
4721sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
4722 uint32_t sprite_width, int pixel_size,
4723 const struct intel_watermark_params *display,
4724 int latency_ns, int *sprite_wm)
4725{
4726 struct drm_crtc *crtc;
4727 unsigned long line_time_us;
4728 int clock;
4729 int line_count, line_size;
4730 int small, large;
4731 int entries;
4732
4733 if (!latency_ns) {
4734 *sprite_wm = 0;
4735 return false;
4736 }
4737
4738 crtc = intel_get_crtc_for_plane(dev, plane);
4739 clock = crtc->mode.clock;
Hai Lan4e9bb472012-02-15 19:07:02 +08004740 if (!clock) {
4741 *sprite_wm = 0;
4742 return false;
4743 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004744
4745 line_time_us = (sprite_width * 1000) / clock;
Hai Lan4e9bb472012-02-15 19:07:02 +08004746 if (!line_time_us) {
4747 *sprite_wm = 0;
4748 return false;
4749 }
4750
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004751 line_count = (latency_ns / line_time_us + 1000) / 1000;
4752 line_size = sprite_width * pixel_size;
4753
4754 /* Use the minimum of the small and large buffer method for primary */
4755 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4756 large = line_count * line_size;
4757
4758 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4759 *sprite_wm = entries + display->guard_size;
4760
4761 return *sprite_wm > 0x3ff ? false : true;
4762}
4763
4764static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
4765 uint32_t sprite_width, int pixel_size)
4766{
4767 struct drm_i915_private *dev_priv = dev->dev_private;
4768 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Jesse Barnes47842642012-01-16 11:57:54 -08004769 u32 val;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004770 int sprite_wm, reg;
4771 int ret;
4772
4773 switch (pipe) {
4774 case 0:
4775 reg = WM0_PIPEA_ILK;
4776 break;
4777 case 1:
4778 reg = WM0_PIPEB_ILK;
4779 break;
4780 case 2:
4781 reg = WM0_PIPEC_IVB;
4782 break;
4783 default:
4784 return; /* bad pipe */
4785 }
4786
4787 ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
4788 &sandybridge_display_wm_info,
4789 latency, &sprite_wm);
4790 if (!ret) {
4791 DRM_DEBUG_KMS("failed to compute sprite wm for pipe %d\n",
4792 pipe);
4793 return;
4794 }
4795
Jesse Barnes47842642012-01-16 11:57:54 -08004796 val = I915_READ(reg);
4797 val &= ~WM0_PIPE_SPRITE_MASK;
4798 I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004799 DRM_DEBUG_KMS("sprite watermarks For pipe %d - %d\n", pipe, sprite_wm);
4800
4801
4802 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4803 pixel_size,
4804 &sandybridge_display_srwm_info,
4805 SNB_READ_WM1_LATENCY() * 500,
4806 &sprite_wm);
4807 if (!ret) {
4808 DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %d\n",
4809 pipe);
4810 return;
4811 }
4812 I915_WRITE(WM1S_LP_ILK, sprite_wm);
4813
4814 /* Only IVB has two more LP watermarks for sprite */
4815 if (!IS_IVYBRIDGE(dev))
4816 return;
4817
4818 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4819 pixel_size,
4820 &sandybridge_display_srwm_info,
4821 SNB_READ_WM2_LATENCY() * 500,
4822 &sprite_wm);
4823 if (!ret) {
4824 DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %d\n",
4825 pipe);
4826 return;
4827 }
4828 I915_WRITE(WM2S_LP_IVB, sprite_wm);
4829
4830 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4831 pixel_size,
4832 &sandybridge_display_srwm_info,
4833 SNB_READ_WM3_LATENCY() * 500,
4834 &sprite_wm);
4835 if (!ret) {
4836 DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %d\n",
4837 pipe);
4838 return;
4839 }
4840 I915_WRITE(WM3S_LP_IVB, sprite_wm);
4841}
4842
Shaohua Li7662c8b2009-06-26 11:23:55 +08004843/**
4844 * intel_update_watermarks - update FIFO watermark values based on current modes
4845 *
4846 * Calculate watermark values for the various WM regs based on current mode
4847 * and plane configuration.
4848 *
4849 * There are several cases to deal with here:
4850 * - normal (i.e. non-self-refresh)
4851 * - self-refresh (SR) mode
4852 * - lines are large relative to FIFO size (buffer can hold up to 2)
4853 * - lines are small relative to FIFO size (buffer can hold more than 2
4854 * lines), so need to account for TLB latency
4855 *
4856 * The normal calculation is:
4857 * watermark = dotclock * bytes per pixel * latency
4858 * where latency is platform & configuration dependent (we assume pessimal
4859 * values here).
4860 *
4861 * The SR calculation is:
4862 * watermark = (trunc(latency/line time)+1) * surface width *
4863 * bytes per pixel
4864 * where
4865 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004866 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004867 * and latency is assumed to be high, as above.
4868 *
4869 * The final value programmed to the register should always be rounded up,
4870 * and include an extra 2 entries to account for clock crossings.
4871 *
4872 * We don't use the sprite, so we can ignore that. And on Crestline we have
4873 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004874 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004875static void intel_update_watermarks(struct drm_device *dev)
4876{
Jesse Barnese70236a2009-09-21 10:42:27 -07004877 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004878
Chris Wilsond2102462011-01-24 17:43:27 +00004879 if (dev_priv->display.update_wm)
4880 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004881}
4882
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004883void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
4884 uint32_t sprite_width, int pixel_size)
4885{
4886 struct drm_i915_private *dev_priv = dev->dev_private;
4887
4888 if (dev_priv->display.update_sprite_wm)
4889 dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
4890 pixel_size);
4891}
4892
Chris Wilsona7615032011-01-12 17:04:08 +00004893static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4894{
Keith Packard72bbe582011-09-26 16:09:45 -07004895 if (i915_panel_use_ssc >= 0)
4896 return i915_panel_use_ssc != 0;
4897 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004898 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004899}
4900
Jesse Barnes5a354202011-06-24 12:19:22 -07004901/**
4902 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4903 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004904 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004905 *
4906 * A pipe may be connected to one or more outputs. Based on the depth of the
4907 * attached framebuffer, choose a good color depth to use on the pipe.
4908 *
4909 * If possible, match the pipe depth to the fb depth. In some cases, this
4910 * isn't ideal, because the connected output supports a lesser or restricted
4911 * set of depths. Resolve that here:
4912 * LVDS typically supports only 6bpc, so clamp down in that case
4913 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4914 * Displays may support a restricted set as well, check EDID and clamp as
4915 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004916 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004917 *
4918 * RETURNS:
4919 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4920 * true if they don't match).
4921 */
4922static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004923 unsigned int *pipe_bpp,
4924 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004925{
4926 struct drm_device *dev = crtc->dev;
4927 struct drm_i915_private *dev_priv = dev->dev_private;
4928 struct drm_encoder *encoder;
4929 struct drm_connector *connector;
4930 unsigned int display_bpc = UINT_MAX, bpc;
4931
4932 /* Walk the encoders & connectors on this crtc, get min bpc */
4933 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4934 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
4935
4936 if (encoder->crtc != crtc)
4937 continue;
4938
4939 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4940 unsigned int lvds_bpc;
4941
4942 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4943 LVDS_A3_POWER_UP)
4944 lvds_bpc = 8;
4945 else
4946 lvds_bpc = 6;
4947
4948 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004949 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004950 display_bpc = lvds_bpc;
4951 }
4952 continue;
4953 }
4954
4955 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4956 /* Use VBT settings if we have an eDP panel */
4957 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4958
4959 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004960 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004961 display_bpc = edp_bpc;
4962 }
4963 continue;
4964 }
4965
4966 /* Not one of the known troublemakers, check the EDID */
4967 list_for_each_entry(connector, &dev->mode_config.connector_list,
4968 head) {
4969 if (connector->encoder != encoder)
4970 continue;
4971
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004972 /* Don't use an invalid EDID bpc value */
4973 if (connector->display_info.bpc &&
4974 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004975 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004976 display_bpc = connector->display_info.bpc;
4977 }
4978 }
4979
4980 /*
4981 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4982 * through, clamp it down. (Note: >12bpc will be caught below.)
4983 */
4984 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4985 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004986 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004987 display_bpc = 12;
4988 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004989 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004990 display_bpc = 8;
4991 }
4992 }
4993 }
4994
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004995 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4996 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4997 display_bpc = 6;
4998 }
4999
Jesse Barnes5a354202011-06-24 12:19:22 -07005000 /*
5001 * We could just drive the pipe at the highest bpc all the time and
5002 * enable dithering as needed, but that costs bandwidth. So choose
5003 * the minimum value that expresses the full color range of the fb but
5004 * also stays within the max display bpc discovered above.
5005 */
5006
5007 switch (crtc->fb->depth) {
5008 case 8:
5009 bpc = 8; /* since we go through a colormap */
5010 break;
5011 case 15:
5012 case 16:
5013 bpc = 6; /* min is 18bpp */
5014 break;
5015 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07005016 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07005017 break;
5018 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07005019 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07005020 break;
5021 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07005022 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07005023 break;
5024 default:
5025 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
5026 bpc = min((unsigned int)8, display_bpc);
5027 break;
5028 }
5029
Keith Packard578393c2011-09-05 11:53:21 -07005030 display_bpc = min(display_bpc, bpc);
5031
Adam Jackson82820492011-10-10 16:33:34 -04005032 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
5033 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07005034
Keith Packard578393c2011-09-05 11:53:21 -07005035 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07005036
5037 return display_bpc != bpc;
5038}
5039
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005040static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5041{
5042 struct drm_device *dev = crtc->dev;
5043 struct drm_i915_private *dev_priv = dev->dev_private;
5044 int refclk;
5045
5046 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5047 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5048 refclk = dev_priv->lvds_ssc_freq * 1000;
5049 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5050 refclk / 1000);
5051 } else if (!IS_GEN2(dev)) {
5052 refclk = 96000;
5053 } else {
5054 refclk = 48000;
5055 }
5056
5057 return refclk;
5058}
5059
5060static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
5061 intel_clock_t *clock)
5062{
5063 /* SDVO TV has fixed PLL values depend on its clock range,
5064 this mirrors vbios setting. */
5065 if (adjusted_mode->clock >= 100000
5066 && adjusted_mode->clock < 140500) {
5067 clock->p1 = 2;
5068 clock->p2 = 10;
5069 clock->n = 3;
5070 clock->m1 = 16;
5071 clock->m2 = 8;
5072 } else if (adjusted_mode->clock >= 140500
5073 && adjusted_mode->clock <= 200000) {
5074 clock->p1 = 1;
5075 clock->p2 = 10;
5076 clock->n = 6;
5077 clock->m1 = 12;
5078 clock->m2 = 8;
5079 }
5080}
5081
Jesse Barnesa7516a02011-12-15 12:30:37 -08005082static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
5083 intel_clock_t *clock,
5084 intel_clock_t *reduced_clock)
5085{
5086 struct drm_device *dev = crtc->dev;
5087 struct drm_i915_private *dev_priv = dev->dev_private;
5088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5089 int pipe = intel_crtc->pipe;
5090 u32 fp, fp2 = 0;
5091
5092 if (IS_PINEVIEW(dev)) {
5093 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
5094 if (reduced_clock)
5095 fp2 = (1 << reduced_clock->n) << 16 |
5096 reduced_clock->m1 << 8 | reduced_clock->m2;
5097 } else {
5098 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
5099 if (reduced_clock)
5100 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
5101 reduced_clock->m2;
5102 }
5103
5104 I915_WRITE(FP0(pipe), fp);
5105
5106 intel_crtc->lowfreq_avail = false;
5107 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5108 reduced_clock && i915_powersave) {
5109 I915_WRITE(FP1(pipe), fp2);
5110 intel_crtc->lowfreq_avail = true;
5111 } else {
5112 I915_WRITE(FP1(pipe), fp);
5113 }
5114}
5115
Eric Anholtf564048e2011-03-30 13:01:02 -07005116static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
5117 struct drm_display_mode *mode,
5118 struct drm_display_mode *adjusted_mode,
5119 int x, int y,
5120 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005121{
5122 struct drm_device *dev = crtc->dev;
5123 struct drm_i915_private *dev_priv = dev->dev_private;
5124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5125 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005126 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005127 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005128 intel_clock_t clock, reduced_clock;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005129 u32 dpll, dspcntr, pipeconf, vsyncshift;
Jesse Barnes652c3932009-08-17 13:31:43 -07005130 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005131 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005132 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01005133 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005134 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005135 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07005136 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005137 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005138
Chris Wilson5eddb702010-09-11 13:48:45 +01005139 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5140 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08005141 continue;
5142
Chris Wilson5eddb702010-09-11 13:48:45 +01005143 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005144 case INTEL_OUTPUT_LVDS:
5145 is_lvds = true;
5146 break;
5147 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08005148 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08005149 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01005150 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08005151 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005152 break;
5153 case INTEL_OUTPUT_DVO:
5154 is_dvo = true;
5155 break;
5156 case INTEL_OUTPUT_TVOUT:
5157 is_tv = true;
5158 break;
5159 case INTEL_OUTPUT_ANALOG:
5160 is_crt = true;
5161 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005162 case INTEL_OUTPUT_DISPLAYPORT:
5163 is_dp = true;
5164 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005165 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005166
Eric Anholtc751ce42010-03-25 11:48:48 -07005167 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005168 }
5169
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005170 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08005171
Ma Lingd4906092009-03-18 20:13:27 +08005172 /*
5173 * Returns a set of divisors for the desired target clock with the given
5174 * refclk, or FALSE. The returned values represent the clock equation:
5175 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5176 */
Chris Wilson1b894b52010-12-14 20:04:54 +00005177 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08005178 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5179 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005180 if (!ok) {
5181 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07005182 return -EINVAL;
5183 }
5184
5185 /* Ensure that the cursor is valid for the new mode before changing... */
5186 intel_crtc_update_cursor(crtc, true);
5187
5188 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08005189 /*
5190 * Ensure we match the reduced clock's P to the target clock.
5191 * If the clocks don't match, we can't switch the display clock
5192 * by using the FP0/FP1. In such case we will disable the LVDS
5193 * downclock feature.
5194 */
Eric Anholtf564048e2011-03-30 13:01:02 -07005195 has_reduced_clock = limit->find_pll(limit, crtc,
5196 dev_priv->lvds_downclock,
5197 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08005198 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07005199 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07005200 }
5201
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005202 if (is_sdvo && is_tv)
5203 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07005204
Jesse Barnesa7516a02011-12-15 12:30:37 -08005205 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
5206 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07005207
Eric Anholt929c77f2011-03-30 13:01:04 -07005208 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf564048e2011-03-30 13:01:02 -07005209
5210 if (!IS_GEN2(dev)) {
5211 if (is_lvds)
5212 dpll |= DPLLB_MODE_LVDS;
5213 else
5214 dpll |= DPLLB_MODE_DAC_SERIAL;
5215 if (is_sdvo) {
5216 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5217 if (pixel_multiplier > 1) {
5218 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
5219 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf564048e2011-03-30 13:01:02 -07005220 }
5221 dpll |= DPLL_DVO_HIGH_SPEED;
5222 }
Eric Anholt929c77f2011-03-30 13:01:04 -07005223 if (is_dp)
Eric Anholtf564048e2011-03-30 13:01:02 -07005224 dpll |= DPLL_DVO_HIGH_SPEED;
5225
5226 /* compute bitmask from p1 value */
5227 if (IS_PINEVIEW(dev))
5228 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5229 else {
5230 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005231 if (IS_G4X(dev) && has_reduced_clock)
5232 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5233 }
5234 switch (clock.p2) {
5235 case 5:
5236 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5237 break;
5238 case 7:
5239 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5240 break;
5241 case 10:
5242 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5243 break;
5244 case 14:
5245 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5246 break;
5247 }
Eric Anholt929c77f2011-03-30 13:01:04 -07005248 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf564048e2011-03-30 13:01:02 -07005249 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5250 } else {
5251 if (is_lvds) {
5252 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5253 } else {
5254 if (clock.p1 == 2)
5255 dpll |= PLL_P1_DIVIDE_BY_TWO;
5256 else
5257 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5258 if (clock.p2 == 4)
5259 dpll |= PLL_P2_DIVIDE_BY_4;
5260 }
5261 }
5262
5263 if (is_sdvo && is_tv)
5264 dpll |= PLL_REF_INPUT_TVCLKINBC;
5265 else if (is_tv)
5266 /* XXX: just matching BIOS for now */
5267 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5268 dpll |= 3;
5269 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5270 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5271 else
5272 dpll |= PLL_REF_INPUT_DREFCLK;
5273
5274 /* setup pipeconf */
5275 pipeconf = I915_READ(PIPECONF(pipe));
5276
5277 /* Set up the display plane register */
5278 dspcntr = DISPPLANE_GAMMA_ENABLE;
5279
Eric Anholt929c77f2011-03-30 13:01:04 -07005280 if (pipe == 0)
5281 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5282 else
5283 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07005284
5285 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
5286 /* Enable pixel doubling when the dot clock is > 90% of the (display)
5287 * core speed.
5288 *
5289 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
5290 * pipe == 0 check?
5291 */
5292 if (mode->clock >
5293 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5294 pipeconf |= PIPECONF_DOUBLE_WIDE;
5295 else
5296 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
5297 }
5298
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005299 /* default to 8bpc */
5300 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
5301 if (is_dp) {
5302 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
5303 pipeconf |= PIPECONF_BPP_6 |
5304 PIPECONF_DITHER_EN |
5305 PIPECONF_DITHER_TYPE_SP;
5306 }
5307 }
5308
Eric Anholt929c77f2011-03-30 13:01:04 -07005309 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf564048e2011-03-30 13:01:02 -07005310
5311 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
5312 drm_mode_debug_printmodeline(mode);
5313
Eric Anholtfae14982011-03-30 13:01:09 -07005314 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf564048e2011-03-30 13:01:02 -07005315
Eric Anholtfae14982011-03-30 13:01:09 -07005316 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005317 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005318
Eric Anholtf564048e2011-03-30 13:01:02 -07005319 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5320 * This is an exception to the general rule that mode_set doesn't turn
5321 * things on.
5322 */
5323 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005324 temp = I915_READ(LVDS);
Eric Anholtf564048e2011-03-30 13:01:02 -07005325 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5326 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07005327 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005328 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07005329 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005330 }
5331 /* set the corresponsding LVDS_BORDER bit */
5332 temp |= dev_priv->lvds_border_bits;
5333 /* Set the B0-B3 data pairs corresponding to whether we're going to
5334 * set the DPLLs for dual-channel mode or not.
5335 */
5336 if (clock.p2 == 7)
5337 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
5338 else
5339 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
5340
5341 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5342 * appropriately here, but we need to look more thoroughly into how
5343 * panels behave in the two modes.
5344 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005345 /* set the dithering flag on LVDS as needed */
5346 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005347 if (dev_priv->lvds_dither)
5348 temp |= LVDS_ENABLE_DITHER;
5349 else
5350 temp &= ~LVDS_ENABLE_DITHER;
5351 }
5352 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5353 lvds_sync |= LVDS_HSYNC_POLARITY;
5354 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5355 lvds_sync |= LVDS_VSYNC_POLARITY;
5356 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5357 != lvds_sync) {
5358 char flags[2] = "-+";
5359 DRM_INFO("Changing LVDS panel from "
5360 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5361 flags[!(temp & LVDS_HSYNC_POLARITY)],
5362 flags[!(temp & LVDS_VSYNC_POLARITY)],
5363 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5364 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5365 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5366 temp |= lvds_sync;
5367 }
Eric Anholtfae14982011-03-30 13:01:09 -07005368 I915_WRITE(LVDS, temp);
Eric Anholtf564048e2011-03-30 13:01:02 -07005369 }
5370
Eric Anholt929c77f2011-03-30 13:01:04 -07005371 if (is_dp) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005372 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07005373 }
5374
Eric Anholtfae14982011-03-30 13:01:09 -07005375 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005376
Eric Anholtc713bb02011-03-30 13:01:05 -07005377 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005378 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005379 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005380
Eric Anholtc713bb02011-03-30 13:01:05 -07005381 if (INTEL_INFO(dev)->gen >= 4) {
5382 temp = 0;
5383 if (is_sdvo) {
5384 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5385 if (temp > 1)
5386 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5387 else
5388 temp = 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07005389 }
Eric Anholtc713bb02011-03-30 13:01:05 -07005390 I915_WRITE(DPLL_MD(pipe), temp);
5391 } else {
5392 /* The pixel multiplier can only be updated once the
5393 * DPLL is enabled and the clocks are stable.
5394 *
5395 * So write it again.
5396 */
Eric Anholtfae14982011-03-30 13:01:09 -07005397 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005398 }
5399
Jesse Barnesa7516a02011-12-15 12:30:37 -08005400 if (HAS_PIPE_CXSR(dev)) {
5401 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005402 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5403 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005404 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07005405 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5406 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5407 }
5408 }
5409
Keith Packard617cf882012-02-08 13:53:38 -08005410 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01005411 if (!IS_GEN2(dev) &&
5412 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005413 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5414 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07005415 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07005416 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005417 vsyncshift = adjusted_mode->crtc_hsync_start
5418 - adjusted_mode->crtc_htotal/2;
5419 } else {
Keith Packard617cf882012-02-08 13:53:38 -08005420 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005421 vsyncshift = 0;
5422 }
5423
5424 if (!IS_GEN3(dev))
5425 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07005426
5427 I915_WRITE(HTOTAL(pipe),
5428 (adjusted_mode->crtc_hdisplay - 1) |
5429 ((adjusted_mode->crtc_htotal - 1) << 16));
5430 I915_WRITE(HBLANK(pipe),
5431 (adjusted_mode->crtc_hblank_start - 1) |
5432 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5433 I915_WRITE(HSYNC(pipe),
5434 (adjusted_mode->crtc_hsync_start - 1) |
5435 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5436
5437 I915_WRITE(VTOTAL(pipe),
5438 (adjusted_mode->crtc_vdisplay - 1) |
5439 ((adjusted_mode->crtc_vtotal - 1) << 16));
5440 I915_WRITE(VBLANK(pipe),
5441 (adjusted_mode->crtc_vblank_start - 1) |
5442 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5443 I915_WRITE(VSYNC(pipe),
5444 (adjusted_mode->crtc_vsync_start - 1) |
5445 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5446
5447 /* pipesrc and dspsize control the size that is scaled from,
5448 * which should always be the user's requested size.
5449 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005450 I915_WRITE(DSPSIZE(plane),
5451 ((mode->vdisplay - 1) << 16) |
5452 (mode->hdisplay - 1));
5453 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005454 I915_WRITE(PIPESRC(pipe),
5455 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5456
Eric Anholtf564048e2011-03-30 13:01:02 -07005457 I915_WRITE(PIPECONF(pipe), pipeconf);
5458 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07005459 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07005460
5461 intel_wait_for_vblank(dev, pipe);
5462
Eric Anholtf564048e2011-03-30 13:01:02 -07005463 I915_WRITE(DSPCNTR(plane), dspcntr);
5464 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07005465 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07005466
5467 ret = intel_pipe_set_base(crtc, x, y, old_fb);
5468
5469 intel_update_watermarks(dev);
5470
Eric Anholtf564048e2011-03-30 13:01:02 -07005471 return ret;
5472}
5473
Keith Packard9fb526d2011-09-26 22:24:57 -07005474/*
5475 * Initialize reference clocks when the driver loads
5476 */
5477void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005478{
5479 struct drm_i915_private *dev_priv = dev->dev_private;
5480 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005481 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005482 u32 temp;
5483 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005484 bool has_cpu_edp = false;
5485 bool has_pch_edp = false;
5486 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005487 bool has_ck505 = false;
5488 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005489
5490 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005491 list_for_each_entry(encoder, &mode_config->encoder_list,
5492 base.head) {
5493 switch (encoder->type) {
5494 case INTEL_OUTPUT_LVDS:
5495 has_panel = true;
5496 has_lvds = true;
5497 break;
5498 case INTEL_OUTPUT_EDP:
5499 has_panel = true;
5500 if (intel_encoder_is_pch_edp(&encoder->base))
5501 has_pch_edp = true;
5502 else
5503 has_cpu_edp = true;
5504 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005505 }
5506 }
5507
Keith Packard99eb6a02011-09-26 14:29:12 -07005508 if (HAS_PCH_IBX(dev)) {
5509 has_ck505 = dev_priv->display_clock_mode;
5510 can_ssc = has_ck505;
5511 } else {
5512 has_ck505 = false;
5513 can_ssc = true;
5514 }
5515
5516 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5517 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5518 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005519
5520 /* Ironlake: try to setup display ref clock before DPLL
5521 * enabling. This is only under driver's control after
5522 * PCH B stepping, previous chipset stepping should be
5523 * ignoring this setting.
5524 */
5525 temp = I915_READ(PCH_DREF_CONTROL);
5526 /* Always enable nonspread source */
5527 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005528
Keith Packard99eb6a02011-09-26 14:29:12 -07005529 if (has_ck505)
5530 temp |= DREF_NONSPREAD_CK505_ENABLE;
5531 else
5532 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005533
Keith Packard199e5d72011-09-22 12:01:57 -07005534 if (has_panel) {
5535 temp &= ~DREF_SSC_SOURCE_MASK;
5536 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005537
Keith Packard199e5d72011-09-22 12:01:57 -07005538 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005539 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005540 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005541 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005542 } else
5543 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005544
5545 /* Get SSC going before enabling the outputs */
5546 I915_WRITE(PCH_DREF_CONTROL, temp);
5547 POSTING_READ(PCH_DREF_CONTROL);
5548 udelay(200);
5549
Jesse Barnes13d83a62011-08-03 12:59:20 -07005550 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5551
5552 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005553 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005554 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005555 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005556 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005557 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005558 else
5559 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005560 } else
5561 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5562
5563 I915_WRITE(PCH_DREF_CONTROL, temp);
5564 POSTING_READ(PCH_DREF_CONTROL);
5565 udelay(200);
5566 } else {
5567 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5568
5569 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5570
5571 /* Turn off CPU output */
5572 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5573
5574 I915_WRITE(PCH_DREF_CONTROL, temp);
5575 POSTING_READ(PCH_DREF_CONTROL);
5576 udelay(200);
5577
5578 /* Turn off the SSC source */
5579 temp &= ~DREF_SSC_SOURCE_MASK;
5580 temp |= DREF_SSC_SOURCE_DISABLE;
5581
5582 /* Turn off SSC1 */
5583 temp &= ~ DREF_SSC1_ENABLE;
5584
Jesse Barnes13d83a62011-08-03 12:59:20 -07005585 I915_WRITE(PCH_DREF_CONTROL, temp);
5586 POSTING_READ(PCH_DREF_CONTROL);
5587 udelay(200);
5588 }
5589}
5590
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005591static int ironlake_get_refclk(struct drm_crtc *crtc)
5592{
5593 struct drm_device *dev = crtc->dev;
5594 struct drm_i915_private *dev_priv = dev->dev_private;
5595 struct intel_encoder *encoder;
5596 struct drm_mode_config *mode_config = &dev->mode_config;
5597 struct intel_encoder *edp_encoder = NULL;
5598 int num_connectors = 0;
5599 bool is_lvds = false;
5600
5601 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5602 if (encoder->base.crtc != crtc)
5603 continue;
5604
5605 switch (encoder->type) {
5606 case INTEL_OUTPUT_LVDS:
5607 is_lvds = true;
5608 break;
5609 case INTEL_OUTPUT_EDP:
5610 edp_encoder = encoder;
5611 break;
5612 }
5613 num_connectors++;
5614 }
5615
5616 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5617 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5618 dev_priv->lvds_ssc_freq);
5619 return dev_priv->lvds_ssc_freq * 1000;
5620 }
5621
5622 return 120000;
5623}
5624
Eric Anholtf564048e2011-03-30 13:01:02 -07005625static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5626 struct drm_display_mode *mode,
5627 struct drm_display_mode *adjusted_mode,
5628 int x, int y,
5629 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005630{
5631 struct drm_device *dev = crtc->dev;
5632 struct drm_i915_private *dev_priv = dev->dev_private;
5633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5634 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005635 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08005636 int refclk, num_connectors = 0;
5637 intel_clock_t clock, reduced_clock;
5638 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07005639 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005640 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
5641 struct intel_encoder *has_edp_encoder = NULL;
5642 struct drm_mode_config *mode_config = &dev->mode_config;
5643 struct intel_encoder *encoder;
5644 const intel_limit_t *limit;
5645 int ret;
5646 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07005647 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005648 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07005649 int target_clock, pixel_multiplier, lane, link_bw, factor;
5650 unsigned int pipe_bpp;
5651 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08005652
Jesse Barnes79e53942008-11-07 14:24:08 -08005653 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5654 if (encoder->base.crtc != crtc)
5655 continue;
5656
5657 switch (encoder->type) {
5658 case INTEL_OUTPUT_LVDS:
5659 is_lvds = true;
5660 break;
5661 case INTEL_OUTPUT_SDVO:
5662 case INTEL_OUTPUT_HDMI:
5663 is_sdvo = true;
5664 if (encoder->needs_tv_clock)
5665 is_tv = true;
5666 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005667 case INTEL_OUTPUT_TVOUT:
5668 is_tv = true;
5669 break;
5670 case INTEL_OUTPUT_ANALOG:
5671 is_crt = true;
5672 break;
5673 case INTEL_OUTPUT_DISPLAYPORT:
5674 is_dp = true;
5675 break;
5676 case INTEL_OUTPUT_EDP:
5677 has_edp_encoder = encoder;
5678 break;
5679 }
5680
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005681 num_connectors++;
5682 }
5683
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005684 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005685
5686 /*
5687 * Returns a set of divisors for the desired target clock with the given
5688 * refclk, or FALSE. The returned values represent the clock equation:
5689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5690 */
5691 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08005692 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5693 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005694 if (!ok) {
5695 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5696 return -EINVAL;
5697 }
5698
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005699 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005700 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005701
Zhao Yakuiddc90032010-01-06 22:05:56 +08005702 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08005703 /*
5704 * Ensure we match the reduced clock's P to the target clock.
5705 * If the clocks don't match, we can't switch the display clock
5706 * by using the FP0/FP1. In such case we will disable the LVDS
5707 * downclock feature.
5708 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08005709 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01005710 dev_priv->lvds_downclock,
5711 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08005712 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01005713 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07005714 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005715 /* SDVO TV has fixed PLL values depend on its clock range,
5716 this mirrors vbios setting. */
5717 if (is_sdvo && is_tv) {
5718 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01005719 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005720 clock.p1 = 2;
5721 clock.p2 = 10;
5722 clock.n = 3;
5723 clock.m1 = 16;
5724 clock.m2 = 8;
5725 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01005726 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005727 clock.p1 = 1;
5728 clock.p2 = 10;
5729 clock.n = 6;
5730 clock.m1 = 12;
5731 clock.m2 = 8;
5732 }
5733 }
5734
Zhenyu Wang2c072452009-06-05 15:38:42 +08005735 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005736 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5737 lane = 0;
5738 /* CPU eDP doesn't require FDI link, so just set DP M/N
5739 according to current link config */
5740 if (has_edp_encoder &&
5741 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5742 target_clock = mode->clock;
5743 intel_edp_link_config(has_edp_encoder,
5744 &lane, &link_bw);
5745 } else {
5746 /* [e]DP over FDI requires target mode clock
5747 instead of link clock */
5748 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005749 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07005750 else
5751 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01005752
Eric Anholt8febb292011-03-30 13:01:07 -07005753 /* FDI is a binary signal running at ~2.7GHz, encoding
5754 * each output octet as 10 bits. The actual frequency
5755 * is stored as a divider into a 100MHz clock, and the
5756 * mode pixel clock is stored in units of 1KHz.
5757 * Hence the bw of each lane in terms of the mode signal
5758 * is:
5759 */
5760 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005761 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005762
Eric Anholt8febb292011-03-30 13:01:07 -07005763 /* determine panel color depth */
5764 temp = I915_READ(PIPECONF(pipe));
5765 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005766 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07005767 switch (pipe_bpp) {
5768 case 18:
5769 temp |= PIPE_6BPC;
5770 break;
5771 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07005772 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005773 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005774 case 30:
5775 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005776 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005777 case 36:
5778 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005779 break;
5780 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07005781 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
5782 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07005783 temp |= PIPE_8BPC;
5784 pipe_bpp = 24;
5785 break;
Eric Anholt8febb292011-03-30 13:01:07 -07005786 }
5787
Jesse Barnes5a354202011-06-24 12:19:22 -07005788 intel_crtc->bpp = pipe_bpp;
5789 I915_WRITE(PIPECONF(pipe), temp);
5790
Eric Anholt8febb292011-03-30 13:01:07 -07005791 if (!lane) {
5792 /*
5793 * Account for spread spectrum to avoid
5794 * oversubscribing the link. Max center spread
5795 * is 2.5%; use 5% for safety's sake.
5796 */
Jesse Barnes5a354202011-06-24 12:19:22 -07005797 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07005798 lane = bps / (link_bw * 8) + 1;
5799 }
5800
5801 intel_crtc->fdi_lanes = lane;
5802
5803 if (pixel_multiplier > 1)
5804 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005805 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5806 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005807
Eric Anholta07d6782011-03-30 13:01:08 -07005808 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5809 if (has_reduced_clock)
5810 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5811 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005812
Chris Wilsonc1858122010-12-03 21:35:48 +00005813 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005814 factor = 21;
5815 if (is_lvds) {
5816 if ((intel_panel_use_ssc(dev_priv) &&
5817 dev_priv->lvds_ssc_freq == 100) ||
5818 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5819 factor = 25;
5820 } else if (is_sdvo && is_tv)
5821 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005822
Jesse Barnescb0e0932011-07-28 14:50:30 -07005823 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07005824 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005825
Chris Wilson5eddb702010-09-11 13:48:45 +01005826 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005827
Eric Anholta07d6782011-03-30 13:01:08 -07005828 if (is_lvds)
5829 dpll |= DPLLB_MODE_LVDS;
5830 else
5831 dpll |= DPLLB_MODE_DAC_SERIAL;
5832 if (is_sdvo) {
5833 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5834 if (pixel_multiplier > 1) {
5835 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005836 }
Eric Anholta07d6782011-03-30 13:01:08 -07005837 dpll |= DPLL_DVO_HIGH_SPEED;
5838 }
5839 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5840 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005841
Eric Anholta07d6782011-03-30 13:01:08 -07005842 /* compute bitmask from p1 value */
5843 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5844 /* also FPA1 */
5845 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5846
5847 switch (clock.p2) {
5848 case 5:
5849 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5850 break;
5851 case 7:
5852 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5853 break;
5854 case 10:
5855 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5856 break;
5857 case 14:
5858 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5859 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005860 }
5861
5862 if (is_sdvo && is_tv)
5863 dpll |= PLL_REF_INPUT_TVCLKINBC;
5864 else if (is_tv)
5865 /* XXX: just matching BIOS for now */
5866 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5867 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005868 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005869 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5870 else
5871 dpll |= PLL_REF_INPUT_DREFCLK;
5872
5873 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005874 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005875
5876 /* Set up the display plane register */
5877 dspcntr = DISPPLANE_GAMMA_ENABLE;
5878
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005879 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005880 drm_mode_debug_printmodeline(mode);
5881
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005882 /* PCH eDP needs FDI, but CPU eDP does not */
Jesse Barnes4b645f12011-10-12 09:51:31 -07005883 if (!intel_crtc->no_pll) {
5884 if (!has_edp_encoder ||
5885 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5886 I915_WRITE(PCH_FP0(pipe), fp);
5887 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005888
Jesse Barnes4b645f12011-10-12 09:51:31 -07005889 POSTING_READ(PCH_DPLL(pipe));
5890 udelay(150);
5891 }
5892 } else {
5893 if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
5894 fp == I915_READ(PCH_FP0(0))) {
5895 intel_crtc->use_pll_a = true;
5896 DRM_DEBUG_KMS("using pipe a dpll\n");
5897 } else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
5898 fp == I915_READ(PCH_FP0(1))) {
5899 intel_crtc->use_pll_a = false;
5900 DRM_DEBUG_KMS("using pipe b dpll\n");
5901 } else {
5902 DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
5903 return -EINVAL;
5904 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005905 }
5906
5907 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5908 * This is an exception to the general rule that mode_set doesn't turn
5909 * things on.
5910 */
5911 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005912 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005913 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005914 if (HAS_PCH_CPT(dev)) {
5915 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005916 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005917 } else {
5918 if (pipe == 1)
5919 temp |= LVDS_PIPEB_SELECT;
5920 else
5921 temp &= ~LVDS_PIPEB_SELECT;
5922 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005923
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005924 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005925 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005926 /* Set the B0-B3 data pairs corresponding to whether we're going to
5927 * set the DPLLs for dual-channel mode or not.
5928 */
5929 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005930 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005931 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005932 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005933
5934 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5935 * appropriately here, but we need to look more thoroughly into how
5936 * panels behave in the two modes.
5937 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005938 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5939 lvds_sync |= LVDS_HSYNC_POLARITY;
5940 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5941 lvds_sync |= LVDS_VSYNC_POLARITY;
5942 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5943 != lvds_sync) {
5944 char flags[2] = "-+";
5945 DRM_INFO("Changing LVDS panel from "
5946 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5947 flags[!(temp & LVDS_HSYNC_POLARITY)],
5948 flags[!(temp & LVDS_VSYNC_POLARITY)],
5949 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5950 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5951 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5952 temp |= lvds_sync;
5953 }
Eric Anholtfae14982011-03-30 13:01:09 -07005954 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005955 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005956
Eric Anholt8febb292011-03-30 13:01:07 -07005957 pipeconf &= ~PIPECONF_DITHER_EN;
5958 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005959 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07005960 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02005961 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07005962 }
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005963 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005964 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005965 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005966 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005967 I915_WRITE(TRANSDATA_M1(pipe), 0);
5968 I915_WRITE(TRANSDATA_N1(pipe), 0);
5969 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5970 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005971 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005972
Jesse Barnes4b645f12011-10-12 09:51:31 -07005973 if (!intel_crtc->no_pll &&
5974 (!has_edp_encoder ||
5975 intel_encoder_is_pch_edp(&has_edp_encoder->base))) {
Eric Anholtfae14982011-03-30 13:01:09 -07005976 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005977
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005978 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005979 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005980 udelay(150);
5981
Eric Anholt8febb292011-03-30 13:01:07 -07005982 /* The pixel multiplier can only be updated once the
5983 * DPLL is enabled and the clocks are stable.
5984 *
5985 * So write it again.
5986 */
Eric Anholtfae14982011-03-30 13:01:09 -07005987 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005988 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005989
Chris Wilson5eddb702010-09-11 13:48:45 +01005990 intel_crtc->lowfreq_avail = false;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005991 if (!intel_crtc->no_pll) {
5992 if (is_lvds && has_reduced_clock && i915_powersave) {
5993 I915_WRITE(PCH_FP1(pipe), fp2);
5994 intel_crtc->lowfreq_avail = true;
5995 if (HAS_PIPE_CXSR(dev)) {
5996 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5997 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5998 }
5999 } else {
6000 I915_WRITE(PCH_FP1(pipe), fp);
6001 if (HAS_PIPE_CXSR(dev)) {
6002 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
6003 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
6004 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006005 }
6006 }
6007
Keith Packard617cf882012-02-08 13:53:38 -08006008 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006009 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01006010 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006011 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006012 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006013 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01006014 I915_WRITE(VSYNCSHIFT(pipe),
6015 adjusted_mode->crtc_hsync_start
6016 - adjusted_mode->crtc_htotal/2);
6017 } else {
Keith Packard617cf882012-02-08 13:53:38 -08006018 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01006019 I915_WRITE(VSYNCSHIFT(pipe), 0);
6020 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006021
Chris Wilson5eddb702010-09-11 13:48:45 +01006022 I915_WRITE(HTOTAL(pipe),
6023 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006024 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006025 I915_WRITE(HBLANK(pipe),
6026 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006027 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006028 I915_WRITE(HSYNC(pipe),
6029 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006030 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006031
6032 I915_WRITE(VTOTAL(pipe),
6033 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006034 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006035 I915_WRITE(VBLANK(pipe),
6036 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006037 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006038 I915_WRITE(VSYNC(pipe),
6039 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006040 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006041
Eric Anholt8febb292011-03-30 13:01:07 -07006042 /* pipesrc controls the size that is scaled from, which should
6043 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08006044 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006045 I915_WRITE(PIPESRC(pipe),
6046 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08006047
Eric Anholt8febb292011-03-30 13:01:07 -07006048 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
6049 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
6050 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
6051 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006052
Eric Anholt8febb292011-03-30 13:01:07 -07006053 if (has_edp_encoder &&
6054 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
6055 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006056 }
6057
Chris Wilson5eddb702010-09-11 13:48:45 +01006058 I915_WRITE(PIPECONF(pipe), pipeconf);
6059 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006060
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006061 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006062
Chris Wilson5eddb702010-09-11 13:48:45 +01006063 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006064 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006065
Chris Wilson5c3b82e2009-02-11 13:25:09 +00006066 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006067
6068 intel_update_watermarks(dev);
6069
Chris Wilson1f803ee2009-06-06 09:45:59 +01006070 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006071}
6072
Eric Anholtf564048e2011-03-30 13:01:02 -07006073static int intel_crtc_mode_set(struct drm_crtc *crtc,
6074 struct drm_display_mode *mode,
6075 struct drm_display_mode *adjusted_mode,
6076 int x, int y,
6077 struct drm_framebuffer *old_fb)
6078{
6079 struct drm_device *dev = crtc->dev;
6080 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07006081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6082 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006083 int ret;
6084
Eric Anholt0b701d22011-03-30 13:01:03 -07006085 drm_vblank_pre_modeset(dev, pipe);
6086
Eric Anholtf564048e2011-03-30 13:01:02 -07006087 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
6088 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006089 drm_vblank_post_modeset(dev, pipe);
6090
Jesse Barnesd8e70a22011-11-15 10:28:54 -08006091 if (ret)
6092 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
6093 else
6094 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07006095
Jesse Barnes79e53942008-11-07 14:24:08 -08006096 return ret;
6097}
6098
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006099static bool intel_eld_uptodate(struct drm_connector *connector,
6100 int reg_eldv, uint32_t bits_eldv,
6101 int reg_elda, uint32_t bits_elda,
6102 int reg_edid)
6103{
6104 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6105 uint8_t *eld = connector->eld;
6106 uint32_t i;
6107
6108 i = I915_READ(reg_eldv);
6109 i &= bits_eldv;
6110
6111 if (!eld[0])
6112 return !i;
6113
6114 if (!i)
6115 return false;
6116
6117 i = I915_READ(reg_elda);
6118 i &= ~bits_elda;
6119 I915_WRITE(reg_elda, i);
6120
6121 for (i = 0; i < eld[2]; i++)
6122 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6123 return false;
6124
6125 return true;
6126}
6127
Wu Fengguange0dac652011-09-05 14:25:34 +08006128static void g4x_write_eld(struct drm_connector *connector,
6129 struct drm_crtc *crtc)
6130{
6131 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6132 uint8_t *eld = connector->eld;
6133 uint32_t eldv;
6134 uint32_t len;
6135 uint32_t i;
6136
6137 i = I915_READ(G4X_AUD_VID_DID);
6138
6139 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6140 eldv = G4X_ELDV_DEVCL_DEVBLC;
6141 else
6142 eldv = G4X_ELDV_DEVCTG;
6143
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006144 if (intel_eld_uptodate(connector,
6145 G4X_AUD_CNTL_ST, eldv,
6146 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6147 G4X_HDMIW_HDMIEDID))
6148 return;
6149
Wu Fengguange0dac652011-09-05 14:25:34 +08006150 i = I915_READ(G4X_AUD_CNTL_ST);
6151 i &= ~(eldv | G4X_ELD_ADDR);
6152 len = (i >> 9) & 0x1f; /* ELD buffer size */
6153 I915_WRITE(G4X_AUD_CNTL_ST, i);
6154
6155 if (!eld[0])
6156 return;
6157
6158 len = min_t(uint8_t, eld[2], len);
6159 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6160 for (i = 0; i < len; i++)
6161 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6162
6163 i = I915_READ(G4X_AUD_CNTL_ST);
6164 i |= eldv;
6165 I915_WRITE(G4X_AUD_CNTL_ST, i);
6166}
6167
6168static void ironlake_write_eld(struct drm_connector *connector,
6169 struct drm_crtc *crtc)
6170{
6171 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6172 uint8_t *eld = connector->eld;
6173 uint32_t eldv;
6174 uint32_t i;
6175 int len;
6176 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006177 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006178 int aud_cntl_st;
6179 int aud_cntrl_st2;
6180
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006181 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006182 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006183 aud_config = IBX_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006184 aud_cntl_st = IBX_AUD_CNTL_ST_A;
6185 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006186 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006187 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006188 aud_config = CPT_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006189 aud_cntl_st = CPT_AUD_CNTL_ST_A;
6190 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006191 }
6192
6193 i = to_intel_crtc(crtc)->pipe;
6194 hdmiw_hdmiedid += i * 0x100;
6195 aud_cntl_st += i * 0x100;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006196 aud_config += i * 0x100;
Wu Fengguange0dac652011-09-05 14:25:34 +08006197
6198 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
6199
6200 i = I915_READ(aud_cntl_st);
6201 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
6202 if (!i) {
6203 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6204 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006205 eldv = IBX_ELD_VALIDB;
6206 eldv |= IBX_ELD_VALIDB << 4;
6207 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006208 } else {
6209 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006210 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006211 }
6212
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006213 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6214 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6215 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006216 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6217 } else
6218 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006219
6220 if (intel_eld_uptodate(connector,
6221 aud_cntrl_st2, eldv,
6222 aud_cntl_st, IBX_ELD_ADDRESS,
6223 hdmiw_hdmiedid))
6224 return;
6225
Wu Fengguange0dac652011-09-05 14:25:34 +08006226 i = I915_READ(aud_cntrl_st2);
6227 i &= ~eldv;
6228 I915_WRITE(aud_cntrl_st2, i);
6229
6230 if (!eld[0])
6231 return;
6232
Wu Fengguange0dac652011-09-05 14:25:34 +08006233 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006234 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006235 I915_WRITE(aud_cntl_st, i);
6236
6237 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6238 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6239 for (i = 0; i < len; i++)
6240 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6241
6242 i = I915_READ(aud_cntrl_st2);
6243 i |= eldv;
6244 I915_WRITE(aud_cntrl_st2, i);
6245}
6246
6247void intel_write_eld(struct drm_encoder *encoder,
6248 struct drm_display_mode *mode)
6249{
6250 struct drm_crtc *crtc = encoder->crtc;
6251 struct drm_connector *connector;
6252 struct drm_device *dev = encoder->dev;
6253 struct drm_i915_private *dev_priv = dev->dev_private;
6254
6255 connector = drm_select_eld(encoder, mode);
6256 if (!connector)
6257 return;
6258
6259 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6260 connector->base.id,
6261 drm_get_connector_name(connector),
6262 connector->encoder->base.id,
6263 drm_get_encoder_name(connector->encoder));
6264
6265 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6266
6267 if (dev_priv->display.write_eld)
6268 dev_priv->display.write_eld(connector, crtc);
6269}
6270
Jesse Barnes79e53942008-11-07 14:24:08 -08006271/** Loads the palette/gamma unit for the CRTC with the prepared values */
6272void intel_crtc_load_lut(struct drm_crtc *crtc)
6273{
6274 struct drm_device *dev = crtc->dev;
6275 struct drm_i915_private *dev_priv = dev->dev_private;
6276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006277 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006278 int i;
6279
6280 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006281 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006282 return;
6283
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006284 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006285 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006286 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006287
Jesse Barnes79e53942008-11-07 14:24:08 -08006288 for (i = 0; i < 256; i++) {
6289 I915_WRITE(palreg + 4 * i,
6290 (intel_crtc->lut_r[i] << 16) |
6291 (intel_crtc->lut_g[i] << 8) |
6292 intel_crtc->lut_b[i]);
6293 }
6294}
6295
Chris Wilson560b85b2010-08-07 11:01:38 +01006296static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6297{
6298 struct drm_device *dev = crtc->dev;
6299 struct drm_i915_private *dev_priv = dev->dev_private;
6300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6301 bool visible = base != 0;
6302 u32 cntl;
6303
6304 if (intel_crtc->cursor_visible == visible)
6305 return;
6306
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006307 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006308 if (visible) {
6309 /* On these chipsets we can only modify the base whilst
6310 * the cursor is disabled.
6311 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006312 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006313
6314 cntl &= ~(CURSOR_FORMAT_MASK);
6315 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6316 cntl |= CURSOR_ENABLE |
6317 CURSOR_GAMMA_ENABLE |
6318 CURSOR_FORMAT_ARGB;
6319 } else
6320 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006321 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006322
6323 intel_crtc->cursor_visible = visible;
6324}
6325
6326static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6327{
6328 struct drm_device *dev = crtc->dev;
6329 struct drm_i915_private *dev_priv = dev->dev_private;
6330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6331 int pipe = intel_crtc->pipe;
6332 bool visible = base != 0;
6333
6334 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006335 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006336 if (base) {
6337 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6338 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6339 cntl |= pipe << 28; /* Connect to correct pipe */
6340 } else {
6341 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6342 cntl |= CURSOR_MODE_DISABLE;
6343 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006344 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006345
6346 intel_crtc->cursor_visible = visible;
6347 }
6348 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006349 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006350}
6351
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006352static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6353{
6354 struct drm_device *dev = crtc->dev;
6355 struct drm_i915_private *dev_priv = dev->dev_private;
6356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6357 int pipe = intel_crtc->pipe;
6358 bool visible = base != 0;
6359
6360 if (intel_crtc->cursor_visible != visible) {
6361 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6362 if (base) {
6363 cntl &= ~CURSOR_MODE;
6364 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6365 } else {
6366 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6367 cntl |= CURSOR_MODE_DISABLE;
6368 }
6369 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6370
6371 intel_crtc->cursor_visible = visible;
6372 }
6373 /* and commit changes on next vblank */
6374 I915_WRITE(CURBASE_IVB(pipe), base);
6375}
6376
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006377/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006378static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6379 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006380{
6381 struct drm_device *dev = crtc->dev;
6382 struct drm_i915_private *dev_priv = dev->dev_private;
6383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6384 int pipe = intel_crtc->pipe;
6385 int x = intel_crtc->cursor_x;
6386 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006387 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006388 bool visible;
6389
6390 pos = 0;
6391
Chris Wilson6b383a72010-09-13 13:54:26 +01006392 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006393 base = intel_crtc->cursor_addr;
6394 if (x > (int) crtc->fb->width)
6395 base = 0;
6396
6397 if (y > (int) crtc->fb->height)
6398 base = 0;
6399 } else
6400 base = 0;
6401
6402 if (x < 0) {
6403 if (x + intel_crtc->cursor_width < 0)
6404 base = 0;
6405
6406 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6407 x = -x;
6408 }
6409 pos |= x << CURSOR_X_SHIFT;
6410
6411 if (y < 0) {
6412 if (y + intel_crtc->cursor_height < 0)
6413 base = 0;
6414
6415 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6416 y = -y;
6417 }
6418 pos |= y << CURSOR_Y_SHIFT;
6419
6420 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006421 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006422 return;
6423
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006424 if (IS_IVYBRIDGE(dev)) {
6425 I915_WRITE(CURPOS_IVB(pipe), pos);
6426 ivb_update_cursor(crtc, base);
6427 } else {
6428 I915_WRITE(CURPOS(pipe), pos);
6429 if (IS_845G(dev) || IS_I865G(dev))
6430 i845_update_cursor(crtc, base);
6431 else
6432 i9xx_update_cursor(crtc, base);
6433 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006434
6435 if (visible)
6436 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
6437}
6438
Jesse Barnes79e53942008-11-07 14:24:08 -08006439static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006440 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006441 uint32_t handle,
6442 uint32_t width, uint32_t height)
6443{
6444 struct drm_device *dev = crtc->dev;
6445 struct drm_i915_private *dev_priv = dev->dev_private;
6446 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006447 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006448 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006449 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006450
Zhao Yakui28c97732009-10-09 11:39:41 +08006451 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08006452
6453 /* if we want to turn off the cursor ignore width and height */
6454 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006455 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006456 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006457 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006458 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006459 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006460 }
6461
6462 /* Currently we only support 64x64 cursors */
6463 if (width != 64 || height != 64) {
6464 DRM_ERROR("we currently only support 64x64 cursors\n");
6465 return -EINVAL;
6466 }
6467
Chris Wilson05394f32010-11-08 19:18:58 +00006468 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006469 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006470 return -ENOENT;
6471
Chris Wilson05394f32010-11-08 19:18:58 +00006472 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006473 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006474 ret = -ENOMEM;
6475 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006476 }
6477
Dave Airlie71acb5e2008-12-30 20:31:46 +10006478 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006479 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006480 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006481 if (obj->tiling_mode) {
6482 DRM_ERROR("cursor cannot be tiled\n");
6483 ret = -EINVAL;
6484 goto fail_locked;
6485 }
6486
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006487 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006488 if (ret) {
6489 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006490 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006491 }
6492
Chris Wilsond9e86c02010-11-10 16:40:20 +00006493 ret = i915_gem_object_put_fence(obj);
6494 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006495 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006496 goto fail_unpin;
6497 }
6498
Chris Wilson05394f32010-11-08 19:18:58 +00006499 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006500 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006501 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006502 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006503 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6504 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006505 if (ret) {
6506 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006507 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006508 }
Chris Wilson05394f32010-11-08 19:18:58 +00006509 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006510 }
6511
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006512 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006513 I915_WRITE(CURSIZE, (height << 12) | width);
6514
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006515 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006516 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006517 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006518 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006519 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6520 } else
6521 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006522 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006523 }
Jesse Barnes80824002009-09-10 15:28:06 -07006524
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006525 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006526
6527 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006528 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006529 intel_crtc->cursor_width = width;
6530 intel_crtc->cursor_height = height;
6531
Chris Wilson6b383a72010-09-13 13:54:26 +01006532 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006533
Jesse Barnes79e53942008-11-07 14:24:08 -08006534 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006535fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006536 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006537fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006538 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006539fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006540 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006541 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006542}
6543
6544static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6545{
Jesse Barnes79e53942008-11-07 14:24:08 -08006546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006547
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006548 intel_crtc->cursor_x = x;
6549 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006550
Chris Wilson6b383a72010-09-13 13:54:26 +01006551 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006552
6553 return 0;
6554}
6555
6556/** Sets the color ramps on behalf of RandR */
6557void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6558 u16 blue, int regno)
6559{
6560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6561
6562 intel_crtc->lut_r[regno] = red >> 8;
6563 intel_crtc->lut_g[regno] = green >> 8;
6564 intel_crtc->lut_b[regno] = blue >> 8;
6565}
6566
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006567void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6568 u16 *blue, int regno)
6569{
6570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6571
6572 *red = intel_crtc->lut_r[regno] << 8;
6573 *green = intel_crtc->lut_g[regno] << 8;
6574 *blue = intel_crtc->lut_b[regno] << 8;
6575}
6576
Jesse Barnes79e53942008-11-07 14:24:08 -08006577static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006578 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006579{
James Simmons72034252010-08-03 01:33:19 +01006580 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006582
James Simmons72034252010-08-03 01:33:19 +01006583 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006584 intel_crtc->lut_r[i] = red[i] >> 8;
6585 intel_crtc->lut_g[i] = green[i] >> 8;
6586 intel_crtc->lut_b[i] = blue[i] >> 8;
6587 }
6588
6589 intel_crtc_load_lut(crtc);
6590}
6591
6592/**
6593 * Get a pipe with a simple mode set on it for doing load-based monitor
6594 * detection.
6595 *
6596 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006597 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006598 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006599 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006600 * configured for it. In the future, it could choose to temporarily disable
6601 * some outputs to free up a pipe for its use.
6602 *
6603 * \return crtc, or NULL if no pipes are available.
6604 */
6605
6606/* VESA 640x480x72Hz mode to set on the pipe */
6607static struct drm_display_mode load_detect_mode = {
6608 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6609 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6610};
6611
Chris Wilsond2dff872011-04-19 08:36:26 +01006612static struct drm_framebuffer *
6613intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006614 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006615 struct drm_i915_gem_object *obj)
6616{
6617 struct intel_framebuffer *intel_fb;
6618 int ret;
6619
6620 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6621 if (!intel_fb) {
6622 drm_gem_object_unreference_unlocked(&obj->base);
6623 return ERR_PTR(-ENOMEM);
6624 }
6625
6626 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6627 if (ret) {
6628 drm_gem_object_unreference_unlocked(&obj->base);
6629 kfree(intel_fb);
6630 return ERR_PTR(ret);
6631 }
6632
6633 return &intel_fb->base;
6634}
6635
6636static u32
6637intel_framebuffer_pitch_for_width(int width, int bpp)
6638{
6639 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6640 return ALIGN(pitch, 64);
6641}
6642
6643static u32
6644intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6645{
6646 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6647 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6648}
6649
6650static struct drm_framebuffer *
6651intel_framebuffer_create_for_mode(struct drm_device *dev,
6652 struct drm_display_mode *mode,
6653 int depth, int bpp)
6654{
6655 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006656 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006657
6658 obj = i915_gem_alloc_object(dev,
6659 intel_framebuffer_size_for_mode(mode, bpp));
6660 if (obj == NULL)
6661 return ERR_PTR(-ENOMEM);
6662
6663 mode_cmd.width = mode->hdisplay;
6664 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006665 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6666 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006667 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006668
6669 return intel_framebuffer_create(dev, &mode_cmd, obj);
6670}
6671
6672static struct drm_framebuffer *
6673mode_fits_in_fbdev(struct drm_device *dev,
6674 struct drm_display_mode *mode)
6675{
6676 struct drm_i915_private *dev_priv = dev->dev_private;
6677 struct drm_i915_gem_object *obj;
6678 struct drm_framebuffer *fb;
6679
6680 if (dev_priv->fbdev == NULL)
6681 return NULL;
6682
6683 obj = dev_priv->fbdev->ifb.obj;
6684 if (obj == NULL)
6685 return NULL;
6686
6687 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006688 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6689 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006690 return NULL;
6691
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006692 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006693 return NULL;
6694
6695 return fb;
6696}
6697
Chris Wilson71731882011-04-19 23:10:58 +01006698bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
6699 struct drm_connector *connector,
6700 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006701 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006702{
6703 struct intel_crtc *intel_crtc;
6704 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006705 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006706 struct drm_crtc *crtc = NULL;
6707 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01006708 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006709 int i = -1;
6710
Chris Wilsond2dff872011-04-19 08:36:26 +01006711 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6712 connector->base.id, drm_get_connector_name(connector),
6713 encoder->base.id, drm_get_encoder_name(encoder));
6714
Jesse Barnes79e53942008-11-07 14:24:08 -08006715 /*
6716 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006717 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006718 * - if the connector already has an assigned crtc, use it (but make
6719 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006720 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006721 * - try to find the first unused crtc that can drive this connector,
6722 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006723 */
6724
6725 /* See if we already have a CRTC for this connector */
6726 if (encoder->crtc) {
6727 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006728
Jesse Barnes79e53942008-11-07 14:24:08 -08006729 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006730 old->dpms_mode = intel_crtc->dpms_mode;
6731 old->load_detect_temp = false;
6732
6733 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08006734 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01006735 struct drm_encoder_helper_funcs *encoder_funcs;
6736 struct drm_crtc_helper_funcs *crtc_funcs;
6737
Jesse Barnes79e53942008-11-07 14:24:08 -08006738 crtc_funcs = crtc->helper_private;
6739 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01006740
6741 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006742 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
6743 }
Chris Wilson8261b192011-04-19 23:18:09 +01006744
Chris Wilson71731882011-04-19 23:10:58 +01006745 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006746 }
6747
6748 /* Find an unused one (if possible) */
6749 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6750 i++;
6751 if (!(encoder->possible_crtcs & (1 << i)))
6752 continue;
6753 if (!possible_crtc->enabled) {
6754 crtc = possible_crtc;
6755 break;
6756 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006757 }
6758
6759 /*
6760 * If we didn't find an unused CRTC, don't use any.
6761 */
6762 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006763 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006765 }
6766
6767 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006768 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006769
6770 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006771 old->dpms_mode = intel_crtc->dpms_mode;
6772 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006773 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006774
Chris Wilson64927112011-04-20 07:25:26 +01006775 if (!mode)
6776 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006777
Chris Wilsond2dff872011-04-19 08:36:26 +01006778 old_fb = crtc->fb;
6779
6780 /* We need a framebuffer large enough to accommodate all accesses
6781 * that the plane may generate whilst we perform load detection.
6782 * We can not rely on the fbcon either being present (we get called
6783 * during its initialisation to detect all boot displays, or it may
6784 * not even exist) or that it is large enough to satisfy the
6785 * requested mode.
6786 */
6787 crtc->fb = mode_fits_in_fbdev(dev, mode);
6788 if (crtc->fb == NULL) {
6789 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6790 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6791 old->release_fb = crtc->fb;
6792 } else
6793 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6794 if (IS_ERR(crtc->fb)) {
6795 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6796 crtc->fb = old_fb;
6797 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006798 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006799
6800 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006801 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006802 if (old->release_fb)
6803 old->release_fb->funcs->destroy(old->release_fb);
6804 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01006805 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006806 }
Chris Wilson71731882011-04-19 23:10:58 +01006807
Jesse Barnes79e53942008-11-07 14:24:08 -08006808 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006809 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006810
Chris Wilson71731882011-04-19 23:10:58 +01006811 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006812}
6813
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006814void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01006815 struct drm_connector *connector,
6816 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006817{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006818 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006819 struct drm_device *dev = encoder->dev;
6820 struct drm_crtc *crtc = encoder->crtc;
6821 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
6822 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
6823
Chris Wilsond2dff872011-04-19 08:36:26 +01006824 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6825 connector->base.id, drm_get_connector_name(connector),
6826 encoder->base.id, drm_get_encoder_name(encoder));
6827
Chris Wilson8261b192011-04-19 23:18:09 +01006828 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006829 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006830 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01006831
6832 if (old->release_fb)
6833 old->release_fb->funcs->destroy(old->release_fb);
6834
Chris Wilson0622a532011-04-21 09:32:11 +01006835 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006836 }
6837
Eric Anholtc751ce42010-03-25 11:48:48 -07006838 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01006839 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
6840 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01006841 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006842 }
6843}
6844
6845/* Returns the clock of the currently programmed mode of the given pipe. */
6846static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6847{
6848 struct drm_i915_private *dev_priv = dev->dev_private;
6849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6850 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006851 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006852 u32 fp;
6853 intel_clock_t clock;
6854
6855 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006856 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006857 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006858 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006859
6860 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006861 if (IS_PINEVIEW(dev)) {
6862 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6863 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006864 } else {
6865 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6866 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6867 }
6868
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006869 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006870 if (IS_PINEVIEW(dev))
6871 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6872 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006873 else
6874 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006875 DPLL_FPA01_P1_POST_DIV_SHIFT);
6876
6877 switch (dpll & DPLL_MODE_MASK) {
6878 case DPLLB_MODE_DAC_SERIAL:
6879 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6880 5 : 10;
6881 break;
6882 case DPLLB_MODE_LVDS:
6883 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6884 7 : 14;
6885 break;
6886 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006887 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006888 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6889 return 0;
6890 }
6891
6892 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006893 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006894 } else {
6895 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6896
6897 if (is_lvds) {
6898 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6899 DPLL_FPA01_P1_POST_DIV_SHIFT);
6900 clock.p2 = 14;
6901
6902 if ((dpll & PLL_REF_INPUT_MASK) ==
6903 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6904 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006905 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006906 } else
Shaohua Li21778322009-02-23 15:19:16 +08006907 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006908 } else {
6909 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6910 clock.p1 = 2;
6911 else {
6912 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6913 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6914 }
6915 if (dpll & PLL_P2_DIVIDE_BY_4)
6916 clock.p2 = 4;
6917 else
6918 clock.p2 = 2;
6919
Shaohua Li21778322009-02-23 15:19:16 +08006920 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006921 }
6922 }
6923
6924 /* XXX: It would be nice to validate the clocks, but we can't reuse
6925 * i830PllIsValid() because it relies on the xf86_config connector
6926 * configuration being accurate, which it isn't necessarily.
6927 */
6928
6929 return clock.dot;
6930}
6931
6932/** Returns the currently programmed mode of the given pipe. */
6933struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6934 struct drm_crtc *crtc)
6935{
Jesse Barnes548f2452011-02-17 10:40:53 -08006936 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6938 int pipe = intel_crtc->pipe;
6939 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006940 int htot = I915_READ(HTOTAL(pipe));
6941 int hsync = I915_READ(HSYNC(pipe));
6942 int vtot = I915_READ(VTOTAL(pipe));
6943 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006944
6945 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6946 if (!mode)
6947 return NULL;
6948
6949 mode->clock = intel_crtc_clock_get(dev, crtc);
6950 mode->hdisplay = (htot & 0xffff) + 1;
6951 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6952 mode->hsync_start = (hsync & 0xffff) + 1;
6953 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6954 mode->vdisplay = (vtot & 0xffff) + 1;
6955 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6956 mode->vsync_start = (vsync & 0xffff) + 1;
6957 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6958
6959 drm_mode_set_name(mode);
6960 drm_mode_set_crtcinfo(mode, 0);
6961
6962 return mode;
6963}
6964
Jesse Barnes652c3932009-08-17 13:31:43 -07006965#define GPU_IDLE_TIMEOUT 500 /* ms */
6966
6967/* When this timer fires, we've been idle for awhile */
6968static void intel_gpu_idle_timer(unsigned long arg)
6969{
6970 struct drm_device *dev = (struct drm_device *)arg;
6971 drm_i915_private_t *dev_priv = dev->dev_private;
6972
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006973 if (!list_empty(&dev_priv->mm.active_list)) {
6974 /* Still processing requests, so just re-arm the timer. */
6975 mod_timer(&dev_priv->idle_timer, jiffies +
6976 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
6977 return;
6978 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006979
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006980 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006981 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006982}
6983
Jesse Barnes652c3932009-08-17 13:31:43 -07006984#define CRTC_IDLE_TIMEOUT 1000 /* ms */
6985
6986static void intel_crtc_idle_timer(unsigned long arg)
6987{
6988 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
6989 struct drm_crtc *crtc = &intel_crtc->base;
6990 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006991 struct intel_framebuffer *intel_fb;
6992
6993 intel_fb = to_intel_framebuffer(crtc->fb);
6994 if (intel_fb && intel_fb->obj->active) {
6995 /* The framebuffer is still being accessed by the GPU. */
6996 mod_timer(&intel_crtc->idle_timer, jiffies +
6997 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6998 return;
6999 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007000
Jesse Barnes652c3932009-08-17 13:31:43 -07007001 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07007002 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07007003}
7004
Daniel Vetter3dec0092010-08-20 21:40:52 +02007005static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007006{
7007 struct drm_device *dev = crtc->dev;
7008 drm_i915_private_t *dev_priv = dev->dev_private;
7009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7010 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007011 int dpll_reg = DPLL(pipe);
7012 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007013
Eric Anholtbad720f2009-10-22 16:11:14 -07007014 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007015 return;
7016
7017 if (!dev_priv->lvds_downclock_avail)
7018 return;
7019
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007020 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007021 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007022 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007023
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007024 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007025
7026 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7027 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007028 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007029
Jesse Barnes652c3932009-08-17 13:31:43 -07007030 dpll = I915_READ(dpll_reg);
7031 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007032 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007033 }
7034
7035 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02007036 mod_timer(&intel_crtc->idle_timer, jiffies +
7037 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07007038}
7039
7040static void intel_decrease_pllclock(struct drm_crtc *crtc)
7041{
7042 struct drm_device *dev = crtc->dev;
7043 drm_i915_private_t *dev_priv = dev->dev_private;
7044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7045 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007046 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007047 int dpll = I915_READ(dpll_reg);
7048
Eric Anholtbad720f2009-10-22 16:11:14 -07007049 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007050 return;
7051
7052 if (!dev_priv->lvds_downclock_avail)
7053 return;
7054
7055 /*
7056 * Since this is called by a timer, we should never get here in
7057 * the manual case.
7058 */
7059 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007060 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007061
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007062 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007063
7064 dpll |= DISPLAY_RATE_SELECT_FPA1;
7065 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007066 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007067 dpll = I915_READ(dpll_reg);
7068 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007069 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007070 }
7071
7072}
7073
7074/**
7075 * intel_idle_update - adjust clocks for idleness
7076 * @work: work struct
7077 *
7078 * Either the GPU or display (or both) went idle. Check the busy status
7079 * here and adjust the CRTC and GPU clocks as necessary.
7080 */
7081static void intel_idle_update(struct work_struct *work)
7082{
7083 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
7084 idle_work);
7085 struct drm_device *dev = dev_priv->dev;
7086 struct drm_crtc *crtc;
7087 struct intel_crtc *intel_crtc;
7088
7089 if (!i915_powersave)
7090 return;
7091
7092 mutex_lock(&dev->struct_mutex);
7093
Jesse Barnes7648fa92010-05-20 14:28:11 -07007094 i915_update_gfx_val(dev_priv);
7095
Jesse Barnes652c3932009-08-17 13:31:43 -07007096 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7097 /* Skip inactive CRTCs */
7098 if (!crtc->fb)
7099 continue;
7100
7101 intel_crtc = to_intel_crtc(crtc);
7102 if (!intel_crtc->busy)
7103 intel_decrease_pllclock(crtc);
7104 }
7105
Li Peng45ac22c2010-06-12 23:38:35 +08007106
Jesse Barnes652c3932009-08-17 13:31:43 -07007107 mutex_unlock(&dev->struct_mutex);
7108}
7109
7110/**
7111 * intel_mark_busy - mark the GPU and possibly the display busy
7112 * @dev: drm device
7113 * @obj: object we're operating on
7114 *
7115 * Callers can use this function to indicate that the GPU is busy processing
7116 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
7117 * buffer), we'll also mark the display as busy, so we know to increase its
7118 * clock frequency.
7119 */
Chris Wilson05394f32010-11-08 19:18:58 +00007120void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07007121{
7122 drm_i915_private_t *dev_priv = dev->dev_private;
7123 struct drm_crtc *crtc = NULL;
7124 struct intel_framebuffer *intel_fb;
7125 struct intel_crtc *intel_crtc;
7126
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08007127 if (!drm_core_check_feature(dev, DRIVER_MODESET))
7128 return;
7129
Alexander Lam18b21902011-01-03 13:28:56 -05007130 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00007131 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05007132 else
Chris Wilson28cf7982009-11-30 01:08:56 +00007133 mod_timer(&dev_priv->idle_timer, jiffies +
7134 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07007135
7136 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7137 if (!crtc->fb)
7138 continue;
7139
7140 intel_crtc = to_intel_crtc(crtc);
7141 intel_fb = to_intel_framebuffer(crtc->fb);
7142 if (intel_fb->obj == obj) {
7143 if (!intel_crtc->busy) {
7144 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02007145 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007146 intel_crtc->busy = true;
7147 } else {
7148 /* Busy -> busy, put off timer */
7149 mod_timer(&intel_crtc->idle_timer, jiffies +
7150 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
7151 }
7152 }
7153 }
7154}
7155
Jesse Barnes79e53942008-11-07 14:24:08 -08007156static void intel_crtc_destroy(struct drm_crtc *crtc)
7157{
7158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007159 struct drm_device *dev = crtc->dev;
7160 struct intel_unpin_work *work;
7161 unsigned long flags;
7162
7163 spin_lock_irqsave(&dev->event_lock, flags);
7164 work = intel_crtc->unpin_work;
7165 intel_crtc->unpin_work = NULL;
7166 spin_unlock_irqrestore(&dev->event_lock, flags);
7167
7168 if (work) {
7169 cancel_work_sync(&work->work);
7170 kfree(work);
7171 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007172
7173 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007174
Jesse Barnes79e53942008-11-07 14:24:08 -08007175 kfree(intel_crtc);
7176}
7177
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007178static void intel_unpin_work_fn(struct work_struct *__work)
7179{
7180 struct intel_unpin_work *work =
7181 container_of(__work, struct intel_unpin_work, work);
7182
7183 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007184 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007185 drm_gem_object_unreference(&work->pending_flip_obj->base);
7186 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007187
Chris Wilson7782de32011-07-08 12:22:41 +01007188 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007189 mutex_unlock(&work->dev->struct_mutex);
7190 kfree(work);
7191}
7192
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007193static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007194 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007195{
7196 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7198 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00007199 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007200 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007201 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007202 unsigned long flags;
7203
7204 /* Ignore early vblank irqs */
7205 if (intel_crtc == NULL)
7206 return;
7207
Mario Kleiner49b14a52010-12-09 07:00:07 +01007208 do_gettimeofday(&tnow);
7209
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007210 spin_lock_irqsave(&dev->event_lock, flags);
7211 work = intel_crtc->unpin_work;
7212 if (work == NULL || !work->pending) {
7213 spin_unlock_irqrestore(&dev->event_lock, flags);
7214 return;
7215 }
7216
7217 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007218
7219 if (work->event) {
7220 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007221 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007222
7223 /* Called before vblank count and timestamps have
7224 * been updated for the vblank interval of flip
7225 * completion? Need to increment vblank count and
7226 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01007227 * to account for this. We assume this happened if we
7228 * get called over 0.9 frame durations after the last
7229 * timestamped vblank.
7230 *
7231 * This calculation can not be used with vrefresh rates
7232 * below 5Hz (10Hz to be on the safe side) without
7233 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007234 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01007235 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
7236 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007237 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007238 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
7239 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007240 }
7241
Mario Kleiner49b14a52010-12-09 07:00:07 +01007242 e->event.tv_sec = tvbl.tv_sec;
7243 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007244
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007245 list_add_tail(&e->base.link,
7246 &e->base.file_priv->event_list);
7247 wake_up_interruptible(&e->base.file_priv->event_wait);
7248 }
7249
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007250 drm_vblank_put(dev, intel_crtc->pipe);
7251
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007252 spin_unlock_irqrestore(&dev->event_lock, flags);
7253
Chris Wilson05394f32010-11-08 19:18:58 +00007254 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00007255
Chris Wilsone59f2ba2010-10-07 17:28:15 +01007256 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00007257 &obj->pending_flip.counter);
7258 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01007259 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007260
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007261 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007262
7263 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007264}
7265
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007266void intel_finish_page_flip(struct drm_device *dev, int pipe)
7267{
7268 drm_i915_private_t *dev_priv = dev->dev_private;
7269 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7270
Mario Kleiner49b14a52010-12-09 07:00:07 +01007271 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007272}
7273
7274void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7275{
7276 drm_i915_private_t *dev_priv = dev->dev_private;
7277 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7278
Mario Kleiner49b14a52010-12-09 07:00:07 +01007279 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007280}
7281
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007282void intel_prepare_page_flip(struct drm_device *dev, int plane)
7283{
7284 drm_i915_private_t *dev_priv = dev->dev_private;
7285 struct intel_crtc *intel_crtc =
7286 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7287 unsigned long flags;
7288
7289 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08007290 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007291 if ((++intel_crtc->unpin_work->pending) > 1)
7292 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08007293 } else {
7294 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
7295 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007296 spin_unlock_irqrestore(&dev->event_lock, flags);
7297}
7298
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007299static int intel_gen2_queue_flip(struct drm_device *dev,
7300 struct drm_crtc *crtc,
7301 struct drm_framebuffer *fb,
7302 struct drm_i915_gem_object *obj)
7303{
7304 struct drm_i915_private *dev_priv = dev->dev_private;
7305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7306 unsigned long offset;
7307 u32 flip_mask;
7308 int ret;
7309
7310 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7311 if (ret)
7312 goto out;
7313
7314 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007315 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007316
7317 ret = BEGIN_LP_RING(6);
7318 if (ret)
7319 goto out;
7320
7321 /* Can't queue multiple flips, so wait for the previous
7322 * one to finish before executing the next.
7323 */
7324 if (intel_crtc->plane)
7325 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7326 else
7327 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7328 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7329 OUT_RING(MI_NOOP);
7330 OUT_RING(MI_DISPLAY_FLIP |
7331 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007332 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007333 OUT_RING(obj->gtt_offset + offset);
Daniel Vetterc6a32fc2012-01-20 10:43:44 +01007334 OUT_RING(0); /* aux display base address, unused */
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007335 ADVANCE_LP_RING();
7336out:
7337 return ret;
7338}
7339
7340static int intel_gen3_queue_flip(struct drm_device *dev,
7341 struct drm_crtc *crtc,
7342 struct drm_framebuffer *fb,
7343 struct drm_i915_gem_object *obj)
7344{
7345 struct drm_i915_private *dev_priv = dev->dev_private;
7346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7347 unsigned long offset;
7348 u32 flip_mask;
7349 int ret;
7350
7351 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7352 if (ret)
7353 goto out;
7354
7355 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007356 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007357
7358 ret = BEGIN_LP_RING(6);
7359 if (ret)
7360 goto out;
7361
7362 if (intel_crtc->plane)
7363 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7364 else
7365 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7366 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7367 OUT_RING(MI_NOOP);
7368 OUT_RING(MI_DISPLAY_FLIP_I915 |
7369 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007370 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007371 OUT_RING(obj->gtt_offset + offset);
7372 OUT_RING(MI_NOOP);
7373
7374 ADVANCE_LP_RING();
7375out:
7376 return ret;
7377}
7378
7379static int intel_gen4_queue_flip(struct drm_device *dev,
7380 struct drm_crtc *crtc,
7381 struct drm_framebuffer *fb,
7382 struct drm_i915_gem_object *obj)
7383{
7384 struct drm_i915_private *dev_priv = dev->dev_private;
7385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7386 uint32_t pf, pipesrc;
7387 int ret;
7388
7389 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7390 if (ret)
7391 goto out;
7392
7393 ret = BEGIN_LP_RING(4);
7394 if (ret)
7395 goto out;
7396
7397 /* i965+ uses the linear or tiled offsets from the
7398 * Display Registers (which do not change across a page-flip)
7399 * so we need only reprogram the base address.
7400 */
7401 OUT_RING(MI_DISPLAY_FLIP |
7402 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007403 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007404 OUT_RING(obj->gtt_offset | obj->tiling_mode);
7405
7406 /* XXX Enabling the panel-fitter across page-flip is so far
7407 * untested on non-native modes, so ignore it for now.
7408 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7409 */
7410 pf = 0;
7411 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7412 OUT_RING(pf | pipesrc);
7413 ADVANCE_LP_RING();
7414out:
7415 return ret;
7416}
7417
7418static int intel_gen6_queue_flip(struct drm_device *dev,
7419 struct drm_crtc *crtc,
7420 struct drm_framebuffer *fb,
7421 struct drm_i915_gem_object *obj)
7422{
7423 struct drm_i915_private *dev_priv = dev->dev_private;
7424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7425 uint32_t pf, pipesrc;
7426 int ret;
7427
7428 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7429 if (ret)
7430 goto out;
7431
7432 ret = BEGIN_LP_RING(4);
7433 if (ret)
7434 goto out;
7435
7436 OUT_RING(MI_DISPLAY_FLIP |
7437 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007438 OUT_RING(fb->pitches[0] | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007439 OUT_RING(obj->gtt_offset);
7440
7441 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7442 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7443 OUT_RING(pf | pipesrc);
7444 ADVANCE_LP_RING();
7445out:
7446 return ret;
7447}
7448
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007449/*
7450 * On gen7 we currently use the blit ring because (in early silicon at least)
7451 * the render ring doesn't give us interrpts for page flip completion, which
7452 * means clients will hang after the first flip is queued. Fortunately the
7453 * blit ring generates interrupts properly, so use it instead.
7454 */
7455static int intel_gen7_queue_flip(struct drm_device *dev,
7456 struct drm_crtc *crtc,
7457 struct drm_framebuffer *fb,
7458 struct drm_i915_gem_object *obj)
7459{
7460 struct drm_i915_private *dev_priv = dev->dev_private;
7461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7462 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7463 int ret;
7464
7465 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7466 if (ret)
7467 goto out;
7468
7469 ret = intel_ring_begin(ring, 4);
7470 if (ret)
7471 goto out;
7472
7473 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007474 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007475 intel_ring_emit(ring, (obj->gtt_offset));
7476 intel_ring_emit(ring, (MI_NOOP));
7477 intel_ring_advance(ring);
7478out:
7479 return ret;
7480}
7481
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007482static int intel_default_queue_flip(struct drm_device *dev,
7483 struct drm_crtc *crtc,
7484 struct drm_framebuffer *fb,
7485 struct drm_i915_gem_object *obj)
7486{
7487 return -ENODEV;
7488}
7489
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007490static int intel_crtc_page_flip(struct drm_crtc *crtc,
7491 struct drm_framebuffer *fb,
7492 struct drm_pending_vblank_event *event)
7493{
7494 struct drm_device *dev = crtc->dev;
7495 struct drm_i915_private *dev_priv = dev->dev_private;
7496 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007497 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7499 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007500 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007501 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007502
7503 work = kzalloc(sizeof *work, GFP_KERNEL);
7504 if (work == NULL)
7505 return -ENOMEM;
7506
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007507 work->event = event;
7508 work->dev = crtc->dev;
7509 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007510 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007511 INIT_WORK(&work->work, intel_unpin_work_fn);
7512
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007513 ret = drm_vblank_get(dev, intel_crtc->pipe);
7514 if (ret)
7515 goto free_work;
7516
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007517 /* We borrow the event spin lock for protecting unpin_work */
7518 spin_lock_irqsave(&dev->event_lock, flags);
7519 if (intel_crtc->unpin_work) {
7520 spin_unlock_irqrestore(&dev->event_lock, flags);
7521 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007522 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007523
7524 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007525 return -EBUSY;
7526 }
7527 intel_crtc->unpin_work = work;
7528 spin_unlock_irqrestore(&dev->event_lock, flags);
7529
7530 intel_fb = to_intel_framebuffer(fb);
7531 obj = intel_fb->obj;
7532
Chris Wilson468f0b42010-05-27 13:18:13 +01007533 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007534
Jesse Barnes75dfca82010-02-10 15:09:44 -08007535 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007536 drm_gem_object_reference(&work->old_fb_obj->base);
7537 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007538
7539 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007540
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007541 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007542
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007543 work->enable_stall_check = true;
7544
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007545 /* Block clients from rendering to the new back buffer until
7546 * the flip occurs and the object is no longer visible.
7547 */
Chris Wilson05394f32010-11-08 19:18:58 +00007548 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007549
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007550 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7551 if (ret)
7552 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007553
Chris Wilson7782de32011-07-08 12:22:41 +01007554 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007555 mutex_unlock(&dev->struct_mutex);
7556
Jesse Barnese5510fa2010-07-01 16:48:37 -07007557 trace_i915_flip_request(intel_crtc->plane, obj);
7558
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007559 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007560
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007561cleanup_pending:
7562 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007563 drm_gem_object_unreference(&work->old_fb_obj->base);
7564 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007565 mutex_unlock(&dev->struct_mutex);
7566
7567 spin_lock_irqsave(&dev->event_lock, flags);
7568 intel_crtc->unpin_work = NULL;
7569 spin_unlock_irqrestore(&dev->event_lock, flags);
7570
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007571 drm_vblank_put(dev, intel_crtc->pipe);
7572free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007573 kfree(work);
7574
7575 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007576}
7577
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007578static void intel_sanitize_modesetting(struct drm_device *dev,
7579 int pipe, int plane)
7580{
7581 struct drm_i915_private *dev_priv = dev->dev_private;
7582 u32 reg, val;
7583
Chris Wilsonf47166d2012-03-22 15:00:50 +00007584 /* Clear any frame start delays used for debugging left by the BIOS */
7585 for_each_pipe(pipe) {
7586 reg = PIPECONF(pipe);
7587 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
7588 }
7589
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007590 if (HAS_PCH_SPLIT(dev))
7591 return;
7592
7593 /* Who knows what state these registers were left in by the BIOS or
7594 * grub?
7595 *
7596 * If we leave the registers in a conflicting state (e.g. with the
7597 * display plane reading from the other pipe than the one we intend
7598 * to use) then when we attempt to teardown the active mode, we will
7599 * not disable the pipes and planes in the correct order -- leaving
7600 * a plane reading from a disabled pipe and possibly leading to
7601 * undefined behaviour.
7602 */
7603
7604 reg = DSPCNTR(plane);
7605 val = I915_READ(reg);
7606
7607 if ((val & DISPLAY_PLANE_ENABLE) == 0)
7608 return;
7609 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
7610 return;
7611
7612 /* This display plane is active and attached to the other CPU pipe. */
7613 pipe = !pipe;
7614
7615 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08007616 intel_disable_plane(dev_priv, plane, pipe);
7617 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007618}
Jesse Barnes79e53942008-11-07 14:24:08 -08007619
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007620static void intel_crtc_reset(struct drm_crtc *crtc)
7621{
7622 struct drm_device *dev = crtc->dev;
7623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7624
7625 /* Reset flags back to the 'unknown' status so that they
7626 * will be correctly set on the initial modeset.
7627 */
7628 intel_crtc->dpms_mode = -1;
7629
7630 /* We need to fix up any BIOS configuration that conflicts with
7631 * our expectations.
7632 */
7633 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
7634}
7635
7636static struct drm_crtc_helper_funcs intel_helper_funcs = {
7637 .dpms = intel_crtc_dpms,
7638 .mode_fixup = intel_crtc_mode_fixup,
7639 .mode_set = intel_crtc_mode_set,
7640 .mode_set_base = intel_pipe_set_base,
7641 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7642 .load_lut = intel_crtc_load_lut,
7643 .disable = intel_crtc_disable,
7644};
7645
7646static const struct drm_crtc_funcs intel_crtc_funcs = {
7647 .reset = intel_crtc_reset,
7648 .cursor_set = intel_crtc_cursor_set,
7649 .cursor_move = intel_crtc_cursor_move,
7650 .gamma_set = intel_crtc_gamma_set,
7651 .set_config = drm_crtc_helper_set_config,
7652 .destroy = intel_crtc_destroy,
7653 .page_flip = intel_crtc_page_flip,
7654};
7655
Hannes Ederb358d0a2008-12-18 21:18:47 +01007656static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007657{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007658 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007659 struct intel_crtc *intel_crtc;
7660 int i;
7661
7662 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7663 if (intel_crtc == NULL)
7664 return;
7665
7666 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7667
7668 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007669 for (i = 0; i < 256; i++) {
7670 intel_crtc->lut_r[i] = i;
7671 intel_crtc->lut_g[i] = i;
7672 intel_crtc->lut_b[i] = i;
7673 }
7674
Jesse Barnes80824002009-09-10 15:28:06 -07007675 /* Swap pipes & planes for FBC on pre-965 */
7676 intel_crtc->pipe = pipe;
7677 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007678 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007679 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007680 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007681 }
7682
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007683 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7684 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7685 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7686 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7687
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00007688 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00007689 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07007690 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007691
7692 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07007693 if (pipe == 2 && IS_IVYBRIDGE(dev))
7694 intel_crtc->no_pll = true;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007695 intel_helper_funcs.prepare = ironlake_crtc_prepare;
7696 intel_helper_funcs.commit = ironlake_crtc_commit;
7697 } else {
7698 intel_helper_funcs.prepare = i9xx_crtc_prepare;
7699 intel_helper_funcs.commit = i9xx_crtc_commit;
7700 }
7701
Jesse Barnes79e53942008-11-07 14:24:08 -08007702 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
7703
Jesse Barnes652c3932009-08-17 13:31:43 -07007704 intel_crtc->busy = false;
7705
7706 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
7707 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007708}
7709
Carl Worth08d7b3d2009-04-29 14:43:54 -07007710int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007711 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007712{
7713 drm_i915_private_t *dev_priv = dev->dev_private;
7714 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007715 struct drm_mode_object *drmmode_obj;
7716 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007717
7718 if (!dev_priv) {
7719 DRM_ERROR("called with no initialization\n");
7720 return -EINVAL;
7721 }
7722
Daniel Vetterc05422d2009-08-11 16:05:30 +02007723 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7724 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007725
Daniel Vetterc05422d2009-08-11 16:05:30 +02007726 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007727 DRM_ERROR("no such CRTC id\n");
7728 return -EINVAL;
7729 }
7730
Daniel Vetterc05422d2009-08-11 16:05:30 +02007731 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7732 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007733
Daniel Vetterc05422d2009-08-11 16:05:30 +02007734 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007735}
7736
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08007737static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007738{
Chris Wilson4ef69c72010-09-09 15:14:28 +01007739 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007740 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007741 int entry = 0;
7742
Chris Wilson4ef69c72010-09-09 15:14:28 +01007743 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7744 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007745 index_mask |= (1 << entry);
7746 entry++;
7747 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01007748
Jesse Barnes79e53942008-11-07 14:24:08 -08007749 return index_mask;
7750}
7751
Chris Wilson4d302442010-12-14 19:21:29 +00007752static bool has_edp_a(struct drm_device *dev)
7753{
7754 struct drm_i915_private *dev_priv = dev->dev_private;
7755
7756 if (!IS_MOBILE(dev))
7757 return false;
7758
7759 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
7760 return false;
7761
7762 if (IS_GEN5(dev) &&
7763 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
7764 return false;
7765
7766 return true;
7767}
7768
Jesse Barnes79e53942008-11-07 14:24:08 -08007769static void intel_setup_outputs(struct drm_device *dev)
7770{
Eric Anholt725e30a2009-01-22 13:01:02 -08007771 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007772 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007773 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00007774 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08007775
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00007776 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007777 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7778 /* disable the panel fitter on everything but LVDS */
7779 I915_WRITE(PFIT_CONTROL, 0);
7780 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007781
Eric Anholtbad720f2009-10-22 16:11:14 -07007782 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007783 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007784
Chris Wilson4d302442010-12-14 19:21:29 +00007785 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007786 intel_dp_init(dev, DP_A);
7787
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007788 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7789 intel_dp_init(dev, PCH_DP_D);
7790 }
7791
7792 intel_crt_init(dev);
7793
7794 if (HAS_PCH_SPLIT(dev)) {
7795 int found;
7796
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007797 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007798 /* PCH SDVOB multiplex with HDMIB */
7799 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007800 if (!found)
7801 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007802 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
7803 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007804 }
7805
7806 if (I915_READ(HDMIC) & PORT_DETECTED)
7807 intel_hdmi_init(dev, HDMIC);
7808
7809 if (I915_READ(HDMID) & PORT_DETECTED)
7810 intel_hdmi_init(dev, HDMID);
7811
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007812 if (I915_READ(PCH_DP_C) & DP_DETECTED)
7813 intel_dp_init(dev, PCH_DP_C);
7814
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007815 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007816 intel_dp_init(dev, PCH_DP_D);
7817
Zhenyu Wang103a1962009-11-27 11:44:36 +08007818 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007819 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007820
Eric Anholt725e30a2009-01-22 13:01:02 -08007821 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007822 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007823 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007824 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7825 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007826 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007827 }
Ma Ling27185ae2009-08-24 13:50:23 +08007828
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007829 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7830 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007831 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007832 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007833 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007834
7835 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007836
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007837 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7838 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007839 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007840 }
Ma Ling27185ae2009-08-24 13:50:23 +08007841
7842 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7843
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007844 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7845 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007846 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007847 }
7848 if (SUPPORTS_INTEGRATED_DP(dev)) {
7849 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007850 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007851 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007852 }
Ma Ling27185ae2009-08-24 13:50:23 +08007853
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007854 if (SUPPORTS_INTEGRATED_DP(dev) &&
7855 (I915_READ(DP_D) & DP_DETECTED)) {
7856 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007857 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007858 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007859 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007860 intel_dvo_init(dev);
7861
Zhenyu Wang103a1962009-11-27 11:44:36 +08007862 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007863 intel_tv_init(dev);
7864
Chris Wilson4ef69c72010-09-09 15:14:28 +01007865 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7866 encoder->base.possible_crtcs = encoder->crtc_mask;
7867 encoder->base.possible_clones =
7868 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08007869 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007870
Chris Wilson2c7111d2011-03-29 10:40:27 +01007871 /* disable all the possible outputs/crtcs before entering KMS mode */
7872 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07007873
7874 if (HAS_PCH_SPLIT(dev))
7875 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007876}
7877
7878static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7879{
7880 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007881
7882 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007883 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007884
7885 kfree(intel_fb);
7886}
7887
7888static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007889 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007890 unsigned int *handle)
7891{
7892 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007893 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007894
Chris Wilson05394f32010-11-08 19:18:58 +00007895 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007896}
7897
7898static const struct drm_framebuffer_funcs intel_fb_funcs = {
7899 .destroy = intel_user_framebuffer_destroy,
7900 .create_handle = intel_user_framebuffer_create_handle,
7901};
7902
Dave Airlie38651672010-03-30 05:34:13 +00007903int intel_framebuffer_init(struct drm_device *dev,
7904 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007905 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007906 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007907{
Jesse Barnes79e53942008-11-07 14:24:08 -08007908 int ret;
7909
Chris Wilson05394f32010-11-08 19:18:58 +00007910 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007911 return -EINVAL;
7912
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007913 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01007914 return -EINVAL;
7915
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007916 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02007917 case DRM_FORMAT_RGB332:
7918 case DRM_FORMAT_RGB565:
7919 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08007920 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02007921 case DRM_FORMAT_ARGB8888:
7922 case DRM_FORMAT_XRGB2101010:
7923 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007924 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07007925 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02007926 case DRM_FORMAT_YUYV:
7927 case DRM_FORMAT_UYVY:
7928 case DRM_FORMAT_YVYU:
7929 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01007930 break;
7931 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02007932 DRM_DEBUG_KMS("unsupported pixel format %u\n",
7933 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01007934 return -EINVAL;
7935 }
7936
Jesse Barnes79e53942008-11-07 14:24:08 -08007937 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7938 if (ret) {
7939 DRM_ERROR("framebuffer init failed %d\n", ret);
7940 return ret;
7941 }
7942
7943 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007944 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007945 return 0;
7946}
7947
Jesse Barnes79e53942008-11-07 14:24:08 -08007948static struct drm_framebuffer *
7949intel_user_framebuffer_create(struct drm_device *dev,
7950 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007951 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08007952{
Chris Wilson05394f32010-11-08 19:18:58 +00007953 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007954
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007955 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
7956 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00007957 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007958 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007959
Chris Wilsond2dff872011-04-19 08:36:26 +01007960 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007961}
7962
Jesse Barnes79e53942008-11-07 14:24:08 -08007963static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007964 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007965 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007966};
7967
Chris Wilson05394f32010-11-08 19:18:58 +00007968static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007969intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00007970{
Chris Wilson05394f32010-11-08 19:18:58 +00007971 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007972 int ret;
7973
Ben Widawsky2c34b852011-03-19 18:14:26 -07007974 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
7975
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007976 ctx = i915_gem_alloc_object(dev, 4096);
7977 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00007978 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
7979 return NULL;
7980 }
7981
Daniel Vetter75e9e912010-11-04 17:11:09 +01007982 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007983 if (ret) {
7984 DRM_ERROR("failed to pin power context: %d\n", ret);
7985 goto err_unref;
7986 }
7987
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007988 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007989 if (ret) {
7990 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
7991 goto err_unpin;
7992 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00007993
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007994 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007995
7996err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007997 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007998err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00007999 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008000 mutex_unlock(&dev->struct_mutex);
8001 return NULL;
8002}
8003
Jesse Barnes7648fa92010-05-20 14:28:11 -07008004bool ironlake_set_drps(struct drm_device *dev, u8 val)
8005{
8006 struct drm_i915_private *dev_priv = dev->dev_private;
8007 u16 rgvswctl;
8008
8009 rgvswctl = I915_READ16(MEMSWCTL);
8010 if (rgvswctl & MEMCTL_CMD_STS) {
8011 DRM_DEBUG("gpu busy, RCS change rejected\n");
8012 return false; /* still busy with another command */
8013 }
8014
8015 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
8016 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
8017 I915_WRITE16(MEMSWCTL, rgvswctl);
8018 POSTING_READ16(MEMSWCTL);
8019
8020 rgvswctl |= MEMCTL_CMD_STS;
8021 I915_WRITE16(MEMSWCTL, rgvswctl);
8022
8023 return true;
8024}
8025
Jesse Barnesf97108d2010-01-29 11:27:07 -08008026void ironlake_enable_drps(struct drm_device *dev)
8027{
8028 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008029 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008030 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08008031
Jesse Barnesea056c12010-09-10 10:02:13 -07008032 /* Enable temp reporting */
8033 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
8034 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
8035
Jesse Barnesf97108d2010-01-29 11:27:07 -08008036 /* 100ms RC evaluation intervals */
8037 I915_WRITE(RCUPEI, 100000);
8038 I915_WRITE(RCDNEI, 100000);
8039
8040 /* Set max/min thresholds to 90ms and 80ms respectively */
8041 I915_WRITE(RCBMAXAVG, 90000);
8042 I915_WRITE(RCBMINAVG, 80000);
8043
8044 I915_WRITE(MEMIHYST, 1);
8045
8046 /* Set up min, max, and cur for interrupt handling */
8047 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
8048 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
8049 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
8050 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008051
Jesse Barnesf97108d2010-01-29 11:27:07 -08008052 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
8053 PXVFREQ_PX_SHIFT;
8054
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008055 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07008056 dev_priv->fstart = fstart;
8057
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008058 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08008059 dev_priv->min_delay = fmin;
8060 dev_priv->cur_delay = fstart;
8061
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008062 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
8063 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07008064
Jesse Barnesf97108d2010-01-29 11:27:07 -08008065 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
8066
8067 /*
8068 * Interrupts will be enabled in ironlake_irq_postinstall
8069 */
8070
8071 I915_WRITE(VIDSTART, vstart);
8072 POSTING_READ(VIDSTART);
8073
8074 rgvmodectl |= MEMMODE_SWMODE_EN;
8075 I915_WRITE(MEMMODECTL, rgvmodectl);
8076
Chris Wilson481b6af2010-08-23 17:43:35 +01008077 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01008078 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08008079 msleep(1);
8080
Jesse Barnes7648fa92010-05-20 14:28:11 -07008081 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008082
Jesse Barnes7648fa92010-05-20 14:28:11 -07008083 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
8084 I915_READ(0x112e0);
8085 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
8086 dev_priv->last_count2 = I915_READ(0x112f4);
8087 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008088}
8089
8090void ironlake_disable_drps(struct drm_device *dev)
8091{
8092 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008093 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008094
8095 /* Ack interrupts, disable EFC interrupt */
8096 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
8097 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
8098 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
8099 I915_WRITE(DEIIR, DE_PCU_EVENT);
8100 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
8101
8102 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07008103 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008104 msleep(1);
8105 rgvswctl |= MEMCTL_CMD_STS;
8106 I915_WRITE(MEMSWCTL, rgvswctl);
8107 msleep(1);
8108
8109}
8110
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008111void gen6_set_rps(struct drm_device *dev, u8 val)
8112{
8113 struct drm_i915_private *dev_priv = dev->dev_private;
8114 u32 swreq;
8115
8116 swreq = (val & 0x3ff) << 25;
8117 I915_WRITE(GEN6_RPNSWREQ, swreq);
8118}
8119
8120void gen6_disable_rps(struct drm_device *dev)
8121{
8122 struct drm_i915_private *dev_priv = dev->dev_private;
8123
8124 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
8125 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
8126 I915_WRITE(GEN6_PMIER, 0);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02008127 /* Complete PM interrupt masking here doesn't race with the rps work
8128 * item again unmasking PM interrupts because that is using a different
8129 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
8130 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
Ben Widawsky4912d042011-04-25 11:25:20 -07008131
8132 spin_lock_irq(&dev_priv->rps_lock);
8133 dev_priv->pm_iir = 0;
8134 spin_unlock_irq(&dev_priv->rps_lock);
8135
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008136 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
8137}
8138
Jesse Barnes7648fa92010-05-20 14:28:11 -07008139static unsigned long intel_pxfreq(u32 vidfreq)
8140{
8141 unsigned long freq;
8142 int div = (vidfreq & 0x3f0000) >> 16;
8143 int post = (vidfreq & 0x3000) >> 12;
8144 int pre = (vidfreq & 0x7);
8145
8146 if (!pre)
8147 return 0;
8148
8149 freq = ((div * 133333) / ((1<<post) * pre));
8150
8151 return freq;
8152}
8153
8154void intel_init_emon(struct drm_device *dev)
8155{
8156 struct drm_i915_private *dev_priv = dev->dev_private;
8157 u32 lcfuse;
8158 u8 pxw[16];
8159 int i;
8160
8161 /* Disable to program */
8162 I915_WRITE(ECR, 0);
8163 POSTING_READ(ECR);
8164
8165 /* Program energy weights for various events */
8166 I915_WRITE(SDEW, 0x15040d00);
8167 I915_WRITE(CSIEW0, 0x007f0000);
8168 I915_WRITE(CSIEW1, 0x1e220004);
8169 I915_WRITE(CSIEW2, 0x04000004);
8170
8171 for (i = 0; i < 5; i++)
8172 I915_WRITE(PEW + (i * 4), 0);
8173 for (i = 0; i < 3; i++)
8174 I915_WRITE(DEW + (i * 4), 0);
8175
8176 /* Program P-state weights to account for frequency power adjustment */
8177 for (i = 0; i < 16; i++) {
8178 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
8179 unsigned long freq = intel_pxfreq(pxvidfreq);
8180 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8181 PXVFREQ_PX_SHIFT;
8182 unsigned long val;
8183
8184 val = vid * vid;
8185 val *= (freq / 1000);
8186 val *= 255;
8187 val /= (127*127*900);
8188 if (val > 0xff)
8189 DRM_ERROR("bad pxval: %ld\n", val);
8190 pxw[i] = val;
8191 }
8192 /* Render standby states get 0 weight */
8193 pxw[14] = 0;
8194 pxw[15] = 0;
8195
8196 for (i = 0; i < 4; i++) {
8197 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8198 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
8199 I915_WRITE(PXW + (i * 4), val);
8200 }
8201
8202 /* Adjust magic regs to magic values (more experimental results) */
8203 I915_WRITE(OGW0, 0);
8204 I915_WRITE(OGW1, 0);
8205 I915_WRITE(EG0, 0x00007f00);
8206 I915_WRITE(EG1, 0x0000000e);
8207 I915_WRITE(EG2, 0x000e0000);
8208 I915_WRITE(EG3, 0x68000300);
8209 I915_WRITE(EG4, 0x42000000);
8210 I915_WRITE(EG5, 0x00140031);
8211 I915_WRITE(EG6, 0);
8212 I915_WRITE(EG7, 0);
8213
8214 for (i = 0; i < 8; i++)
8215 I915_WRITE(PXWL + (i * 4), 0);
8216
8217 /* Enable PMON + select events */
8218 I915_WRITE(ECR, 0x80000019);
8219
8220 lcfuse = I915_READ(LCFUSE02);
8221
8222 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
8223}
8224
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03008225static int intel_enable_rc6(struct drm_device *dev)
Keith Packardc0f372b32011-11-16 22:24:52 -08008226{
8227 /*
8228 * Respect the kernel parameter if it is set
8229 */
8230 if (i915_enable_rc6 >= 0)
8231 return i915_enable_rc6;
8232
8233 /*
8234 * Disable RC6 on Ironlake
8235 */
8236 if (INTEL_INFO(dev)->gen == 5)
8237 return 0;
8238
8239 /*
Keith Packard371de6e2011-12-26 17:02:11 -08008240 * Disable rc6 on Sandybridge
Keith Packardc0f372b32011-11-16 22:24:52 -08008241 */
8242 if (INTEL_INFO(dev)->gen == 6) {
Eugeni Dodonovaa464192012-03-23 11:57:19 -03008243 DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
8244 return INTEL_RC6_ENABLE;
Keith Packardc0f372b32011-11-16 22:24:52 -08008245 }
Eugeni Dodonovaa464192012-03-23 11:57:19 -03008246 DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
8247 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Keith Packardc0f372b32011-11-16 22:24:52 -08008248}
8249
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008250void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00008251{
Jesse Barnesa6044e22010-12-20 11:34:20 -08008252 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
8253 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07008254 u32 pcu_mbox, rc6_mask = 0;
Ben Widawskydd202c62012-02-09 10:15:18 +01008255 u32 gtfifodbg;
Jesse Barnesa6044e22010-12-20 11:34:20 -08008256 int cur_freq, min_freq, max_freq;
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03008257 int rc6_mode;
Chris Wilson8fd26852010-12-08 18:40:43 +00008258 int i;
8259
8260 /* Here begins a magic sequence of register writes to enable
8261 * auto-downclocking.
8262 *
8263 * Perhaps there might be some value in exposing these to
8264 * userspace...
8265 */
8266 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008267 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskydd202c62012-02-09 10:15:18 +01008268
8269 /* Clear the DBG now so we don't confuse earlier errors */
8270 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
8271 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
8272 I915_WRITE(GTFIFODBG, gtfifodbg);
8273 }
8274
Ben Widawskyfcca7922011-04-25 11:23:07 -07008275 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00008276
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008277 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00008278 I915_WRITE(GEN6_RC_CONTROL, 0);
8279
8280 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
8281 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
8282 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
8283 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
8284 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
8285
8286 for (i = 0; i < I915_NUM_RINGS; i++)
8287 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
8288
8289 I915_WRITE(GEN6_RC_SLEEP, 0);
8290 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
8291 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
8292 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
8293 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
8294
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03008295 rc6_mode = intel_enable_rc6(dev_priv->dev);
8296 if (rc6_mode & INTEL_RC6_ENABLE)
8297 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
8298
8299 if (rc6_mode & INTEL_RC6p_ENABLE)
8300 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
8301
8302 if (rc6_mode & INTEL_RC6pp_ENABLE)
8303 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
8304
8305 DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
8306 (rc6_mode & INTEL_RC6_ENABLE) ? "on" : "off",
8307 (rc6_mode & INTEL_RC6p_ENABLE) ? "on" : "off",
8308 (rc6_mode & INTEL_RC6pp_ENABLE) ? "on" : "off");
Jesse Barnes7df87212011-03-30 14:08:56 -07008309
Chris Wilson8fd26852010-12-08 18:40:43 +00008310 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07008311 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00008312 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00008313 GEN6_RC_CTL_HW_ENABLE);
8314
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008315 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00008316 GEN6_FREQUENCY(10) |
8317 GEN6_OFFSET(0) |
8318 GEN6_AGGRESSIVE_TURBO);
8319 I915_WRITE(GEN6_RC_VIDEO_FREQ,
8320 GEN6_FREQUENCY(12));
8321
8322 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
8323 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
8324 18 << 24 |
8325 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008326 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
8327 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008328 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008329 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008330 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
8331 I915_WRITE(GEN6_RP_CONTROL,
8332 GEN6_RP_MEDIA_TURBO |
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08008333 GEN6_RP_MEDIA_HW_MODE |
Chris Wilson8fd26852010-12-08 18:40:43 +00008334 GEN6_RP_MEDIA_IS_GFX |
8335 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08008336 GEN6_RP_UP_BUSY_AVG |
8337 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00008338
8339 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8340 500))
8341 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8342
8343 I915_WRITE(GEN6_PCODE_DATA, 0);
8344 I915_WRITE(GEN6_PCODE_MAILBOX,
8345 GEN6_PCODE_READY |
8346 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8347 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8348 500))
8349 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8350
Jesse Barnesa6044e22010-12-20 11:34:20 -08008351 min_freq = (rp_state_cap & 0xff0000) >> 16;
8352 max_freq = rp_state_cap & 0xff;
8353 cur_freq = (gt_perf_status & 0xff00) >> 8;
8354
8355 /* Check for overclock support */
8356 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8357 500))
8358 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8359 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
8360 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
8361 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8362 500))
8363 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8364 if (pcu_mbox & (1<<31)) { /* OC supported */
8365 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07008366 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08008367 }
8368
8369 /* In units of 100MHz */
8370 dev_priv->max_delay = max_freq;
8371 dev_priv->min_delay = min_freq;
8372 dev_priv->cur_delay = cur_freq;
8373
Chris Wilson8fd26852010-12-08 18:40:43 +00008374 /* requires MSI enabled */
8375 I915_WRITE(GEN6_PMIER,
8376 GEN6_PM_MBOX_EVENT |
8377 GEN6_PM_THERMAL_EVENT |
8378 GEN6_PM_RP_DOWN_TIMEOUT |
8379 GEN6_PM_RP_UP_THRESHOLD |
8380 GEN6_PM_RP_DOWN_THRESHOLD |
8381 GEN6_PM_RP_UP_EI_EXPIRED |
8382 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07008383 spin_lock_irq(&dev_priv->rps_lock);
8384 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008385 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07008386 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008387 /* enable all PM interrupts */
8388 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00008389
Ben Widawskyfcca7922011-04-25 11:23:07 -07008390 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008391 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00008392}
8393
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008394void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
8395{
8396 int min_freq = 15;
8397 int gpu_freq, ia_freq, max_ia_freq;
8398 int scaling_factor = 180;
8399
8400 max_ia_freq = cpufreq_quick_get_max(0);
8401 /*
8402 * Default to measured freq if none found, PCU will ensure we don't go
8403 * over
8404 */
8405 if (!max_ia_freq)
8406 max_ia_freq = tsc_khz;
8407
8408 /* Convert from kHz to MHz */
8409 max_ia_freq /= 1000;
8410
8411 mutex_lock(&dev_priv->dev->struct_mutex);
8412
8413 /*
8414 * For each potential GPU frequency, load a ring frequency we'd like
8415 * to use for memory access. We do this by specifying the IA frequency
8416 * the PCU should use as a reference to determine the ring frequency.
8417 */
8418 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
8419 gpu_freq--) {
8420 int diff = dev_priv->max_delay - gpu_freq;
8421
8422 /*
8423 * For GPU frequencies less than 750MHz, just use the lowest
8424 * ring freq.
8425 */
8426 if (gpu_freq < min_freq)
8427 ia_freq = 800;
8428 else
8429 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
8430 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
8431
8432 I915_WRITE(GEN6_PCODE_DATA,
8433 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
8434 gpu_freq);
8435 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
8436 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8437 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
8438 GEN6_PCODE_READY) == 0, 10)) {
8439 DRM_ERROR("pcode write of freq table timed out\n");
8440 continue;
8441 }
8442 }
8443
8444 mutex_unlock(&dev_priv->dev->struct_mutex);
8445}
8446
Jesse Barnes6067aae2011-04-28 15:04:31 -07008447static void ironlake_init_clock_gating(struct drm_device *dev)
8448{
8449 struct drm_i915_private *dev_priv = dev->dev_private;
8450 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8451
8452 /* Required for FBC */
8453 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
8454 DPFCRUNIT_CLOCK_GATE_DISABLE |
8455 DPFDUNIT_CLOCK_GATE_DISABLE;
8456 /* Required for CxSR */
8457 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
8458
8459 I915_WRITE(PCH_3DCGDIS0,
8460 MARIUNIT_CLOCK_GATE_DISABLE |
8461 SVSMUNIT_CLOCK_GATE_DISABLE);
8462 I915_WRITE(PCH_3DCGDIS1,
8463 VFMUNIT_CLOCK_GATE_DISABLE);
8464
8465 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8466
8467 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008468 * According to the spec the following bits should be set in
8469 * order to enable memory self-refresh
8470 * The bit 22/21 of 0x42004
8471 * The bit 5 of 0x42020
8472 * The bit 15 of 0x45000
8473 */
8474 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8475 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8476 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
8477 I915_WRITE(ILK_DSPCLK_GATE,
8478 (I915_READ(ILK_DSPCLK_GATE) |
8479 ILK_DPARB_CLK_GATE));
8480 I915_WRITE(DISP_ARB_CTL,
8481 (I915_READ(DISP_ARB_CTL) |
8482 DISP_FBC_WM_DIS));
8483 I915_WRITE(WM3_LP_ILK, 0);
8484 I915_WRITE(WM2_LP_ILK, 0);
8485 I915_WRITE(WM1_LP_ILK, 0);
8486
8487 /*
8488 * Based on the document from hardware guys the following bits
8489 * should be set unconditionally in order to enable FBC.
8490 * The bit 22 of 0x42000
8491 * The bit 22 of 0x42004
8492 * The bit 7,8,9 of 0x42020.
8493 */
8494 if (IS_IRONLAKE_M(dev)) {
8495 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8496 I915_READ(ILK_DISPLAY_CHICKEN1) |
8497 ILK_FBCQ_DIS);
8498 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8499 I915_READ(ILK_DISPLAY_CHICKEN2) |
8500 ILK_DPARB_GATE);
8501 I915_WRITE(ILK_DSPCLK_GATE,
8502 I915_READ(ILK_DSPCLK_GATE) |
8503 ILK_DPFC_DIS1 |
8504 ILK_DPFC_DIS2 |
8505 ILK_CLK_FBC);
8506 }
8507
8508 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8509 I915_READ(ILK_DISPLAY_CHICKEN2) |
8510 ILK_ELPIN_409_SELECT);
8511 I915_WRITE(_3D_CHICKEN2,
8512 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8513 _3D_CHICKEN2_WM_READ_PIPELINED);
8514}
8515
8516static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008517{
8518 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008519 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008520 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8521
8522 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07008523
Jesse Barnes6067aae2011-04-28 15:04:31 -07008524 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8525 I915_READ(ILK_DISPLAY_CHICKEN2) |
8526 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008527
Jesse Barnes6067aae2011-04-28 15:04:31 -07008528 I915_WRITE(WM3_LP_ILK, 0);
8529 I915_WRITE(WM2_LP_ILK, 0);
8530 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008531
Eric Anholt406478d2011-11-07 16:07:04 -08008532 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8533 * gating disable must be set. Failure to set it results in
8534 * flickering pixels due to Z write ordering failures after
8535 * some amount of runtime in the Mesa "fire" demo, and Unigine
8536 * Sanctuary and Tropics, and apparently anything else with
8537 * alpha test or pixel discard.
Eric Anholt9ca1d102011-11-07 16:07:05 -08008538 *
8539 * According to the spec, bit 11 (RCCUNIT) must also be set,
8540 * but we didn't debug actual testcases to find it out.
Eric Anholt406478d2011-11-07 16:07:04 -08008541 */
Eric Anholt9ca1d102011-11-07 16:07:05 -08008542 I915_WRITE(GEN6_UCGCTL2,
8543 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8544 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
Eric Anholt406478d2011-11-07 16:07:04 -08008545
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008546 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008547 * According to the spec the following bits should be
8548 * set in order to enable memory self-refresh and fbc:
8549 * The bit21 and bit22 of 0x42000
8550 * The bit21 and bit22 of 0x42004
8551 * The bit5 and bit7 of 0x42020
8552 * The bit14 of 0x70180
8553 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07008554 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07008555 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8556 I915_READ(ILK_DISPLAY_CHICKEN1) |
8557 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8558 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8559 I915_READ(ILK_DISPLAY_CHICKEN2) |
8560 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
8561 I915_WRITE(ILK_DSPCLK_GATE,
8562 I915_READ(ILK_DSPCLK_GATE) |
8563 ILK_DPARB_CLK_GATE |
8564 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07008565
Keith Packardd74362c2011-07-28 14:47:14 -07008566 for_each_pipe(pipe) {
Jesse Barnes6067aae2011-04-28 15:04:31 -07008567 I915_WRITE(DSPCNTR(pipe),
8568 I915_READ(DSPCNTR(pipe)) |
8569 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008570 intel_flush_display_plane(dev_priv, pipe);
8571 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008572}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008573
Jesse Barnes28963a32011-05-11 09:42:30 -07008574static void ivybridge_init_clock_gating(struct drm_device *dev)
8575{
8576 struct drm_i915_private *dev_priv = dev->dev_private;
8577 int pipe;
8578 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07008579
Jesse Barnes28963a32011-05-11 09:42:30 -07008580 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008581
Jesse Barnes28963a32011-05-11 09:42:30 -07008582 I915_WRITE(WM3_LP_ILK, 0);
8583 I915_WRITE(WM2_LP_ILK, 0);
8584 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008585
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008586 /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
8587 * This implements the WaDisableRCZUnitClockGating workaround.
8588 */
8589 I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
8590
Jesse Barnes28963a32011-05-11 09:42:30 -07008591 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07008592
Eric Anholt116ac8d2011-12-21 10:31:09 -08008593 I915_WRITE(IVB_CHICKEN3,
8594 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8595 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8596
Kenneth Graunked71de142012-02-08 12:53:52 -08008597 /* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
8598 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8599 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8600
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08008601 /* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
8602 I915_WRITE(GEN7_L3CNTLREG1,
8603 GEN7_WA_FOR_GEN7_L3_CONTROL);
8604 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
8605 GEN7_WA_L3_CHICKEN_MODE);
8606
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08008607 /* This is required by WaCatErrorRejectionIssue */
8608 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8609 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8610 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8611
Keith Packardd74362c2011-07-28 14:47:14 -07008612 for_each_pipe(pipe) {
Jesse Barnes28963a32011-05-11 09:42:30 -07008613 I915_WRITE(DSPCNTR(pipe),
8614 I915_READ(DSPCNTR(pipe)) |
8615 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008616 intel_flush_display_plane(dev_priv, pipe);
8617 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008618}
Eric Anholt67e92af2010-11-06 14:53:33 -07008619
Jesse Barnes6067aae2011-04-28 15:04:31 -07008620static void g4x_init_clock_gating(struct drm_device *dev)
8621{
8622 struct drm_i915_private *dev_priv = dev->dev_private;
8623 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00008624
Jesse Barnes6067aae2011-04-28 15:04:31 -07008625 I915_WRITE(RENCLK_GATE_D1, 0);
8626 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8627 GS_UNIT_CLOCK_GATE_DISABLE |
8628 CL_UNIT_CLOCK_GATE_DISABLE);
8629 I915_WRITE(RAMCLK_GATE_D, 0);
8630 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8631 OVRUNIT_CLOCK_GATE_DISABLE |
8632 OVCUNIT_CLOCK_GATE_DISABLE;
8633 if (IS_GM45(dev))
8634 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8635 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
8636}
Yuanhan Liu13982612010-12-15 15:42:31 +08008637
Jesse Barnes6067aae2011-04-28 15:04:31 -07008638static void crestline_init_clock_gating(struct drm_device *dev)
8639{
8640 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08008641
Jesse Barnes6067aae2011-04-28 15:04:31 -07008642 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8643 I915_WRITE(RENCLK_GATE_D2, 0);
8644 I915_WRITE(DSPCLK_GATE_D, 0);
8645 I915_WRITE(RAMCLK_GATE_D, 0);
8646 I915_WRITE16(DEUC, 0);
8647}
Jesse Barnes652c3932009-08-17 13:31:43 -07008648
Jesse Barnes6067aae2011-04-28 15:04:31 -07008649static void broadwater_init_clock_gating(struct drm_device *dev)
8650{
8651 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008652
Jesse Barnes6067aae2011-04-28 15:04:31 -07008653 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8654 I965_RCC_CLOCK_GATE_DISABLE |
8655 I965_RCPB_CLOCK_GATE_DISABLE |
8656 I965_ISC_CLOCK_GATE_DISABLE |
8657 I965_FBC_CLOCK_GATE_DISABLE);
8658 I915_WRITE(RENCLK_GATE_D2, 0);
8659}
Jesse Barnes652c3932009-08-17 13:31:43 -07008660
Jesse Barnes6067aae2011-04-28 15:04:31 -07008661static void gen3_init_clock_gating(struct drm_device *dev)
8662{
8663 struct drm_i915_private *dev_priv = dev->dev_private;
8664 u32 dstate = I915_READ(D_STATE);
8665
8666 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8667 DSTATE_DOT_CLOCK_GATING;
8668 I915_WRITE(D_STATE, dstate);
8669}
8670
8671static void i85x_init_clock_gating(struct drm_device *dev)
8672{
8673 struct drm_i915_private *dev_priv = dev->dev_private;
8674
8675 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
8676}
8677
8678static void i830_init_clock_gating(struct drm_device *dev)
8679{
8680 struct drm_i915_private *dev_priv = dev->dev_private;
8681
8682 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07008683}
8684
Jesse Barnes645c62a2011-05-11 09:49:31 -07008685static void ibx_init_clock_gating(struct drm_device *dev)
8686{
8687 struct drm_i915_private *dev_priv = dev->dev_private;
8688
8689 /*
8690 * On Ibex Peak and Cougar Point, we need to disable clock
8691 * gating for the panel power sequencer or it will fail to
8692 * start up when no ports are active.
8693 */
8694 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8695}
8696
8697static void cpt_init_clock_gating(struct drm_device *dev)
8698{
8699 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008700 int pipe;
Jesse Barnes645c62a2011-05-11 09:49:31 -07008701
8702 /*
8703 * On Ibex Peak and Cougar Point, we need to disable clock
8704 * gating for the panel power sequencer or it will fail to
8705 * start up when no ports are active.
8706 */
8707 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8708 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8709 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008710 /* Without this, mode sets may fail silently on FDI */
8711 for_each_pipe(pipe)
8712 I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008713}
8714
Chris Wilsonac668082011-02-09 16:15:32 +00008715static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00008716{
8717 struct drm_i915_private *dev_priv = dev->dev_private;
8718
8719 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008720 i915_gem_object_unpin(dev_priv->renderctx);
8721 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008722 dev_priv->renderctx = NULL;
8723 }
8724
8725 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008726 i915_gem_object_unpin(dev_priv->pwrctx);
8727 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008728 dev_priv->pwrctx = NULL;
8729 }
8730}
8731
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008732static void ironlake_disable_rc6(struct drm_device *dev)
8733{
8734 struct drm_i915_private *dev_priv = dev->dev_private;
8735
Chris Wilsonac668082011-02-09 16:15:32 +00008736 if (I915_READ(PWRCTXA)) {
8737 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
8738 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
8739 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
8740 50);
8741
8742 I915_WRITE(PWRCTXA, 0);
8743 POSTING_READ(PWRCTXA);
8744
8745 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
8746 POSTING_READ(RSTDBYCTL);
8747 }
8748
Chris Wilson99507302011-02-24 09:42:52 +00008749 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00008750}
8751
8752static int ironlake_setup_rc6(struct drm_device *dev)
8753{
8754 struct drm_i915_private *dev_priv = dev->dev_private;
8755
8756 if (dev_priv->renderctx == NULL)
8757 dev_priv->renderctx = intel_alloc_context_page(dev);
8758 if (!dev_priv->renderctx)
8759 return -ENOMEM;
8760
8761 if (dev_priv->pwrctx == NULL)
8762 dev_priv->pwrctx = intel_alloc_context_page(dev);
8763 if (!dev_priv->pwrctx) {
8764 ironlake_teardown_rc6(dev);
8765 return -ENOMEM;
8766 }
8767
8768 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008769}
8770
8771void ironlake_enable_rc6(struct drm_device *dev)
8772{
8773 struct drm_i915_private *dev_priv = dev->dev_private;
8774 int ret;
8775
Chris Wilsonac668082011-02-09 16:15:32 +00008776 /* rc6 disabled by default due to repeated reports of hanging during
8777 * boot and resume.
8778 */
Keith Packardc0f372b32011-11-16 22:24:52 -08008779 if (!intel_enable_rc6(dev))
Chris Wilsonac668082011-02-09 16:15:32 +00008780 return;
8781
Ben Widawsky2c34b852011-03-19 18:14:26 -07008782 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008783 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008784 if (ret) {
8785 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008786 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07008787 }
Chris Wilsonac668082011-02-09 16:15:32 +00008788
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008789 /*
8790 * GPU can automatically power down the render unit if given a page
8791 * to save state.
8792 */
8793 ret = BEGIN_LP_RING(6);
8794 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00008795 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008796 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008797 return;
8798 }
Chris Wilsonac668082011-02-09 16:15:32 +00008799
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008800 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
8801 OUT_RING(MI_SET_CONTEXT);
8802 OUT_RING(dev_priv->renderctx->gtt_offset |
8803 MI_MM_SPACE_GTT |
8804 MI_SAVE_EXT_STATE_EN |
8805 MI_RESTORE_EXT_STATE_EN |
8806 MI_RESTORE_INHIBIT);
8807 OUT_RING(MI_SUSPEND_FLUSH);
8808 OUT_RING(MI_NOOP);
8809 OUT_RING(MI_FLUSH);
8810 ADVANCE_LP_RING();
8811
Ben Widawsky4a246cf2011-03-19 18:14:28 -07008812 /*
8813 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
8814 * does an implicit flush, combined with MI_FLUSH above, it should be
8815 * safe to assume that renderctx is valid
8816 */
8817 ret = intel_wait_ring_idle(LP_RING(dev_priv));
8818 if (ret) {
8819 DRM_ERROR("failed to enable ironlake power power savings\n");
8820 ironlake_teardown_rc6(dev);
8821 mutex_unlock(&dev->struct_mutex);
8822 return;
8823 }
8824
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008825 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
8826 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008827 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008828}
8829
Jesse Barnes645c62a2011-05-11 09:49:31 -07008830void intel_init_clock_gating(struct drm_device *dev)
8831{
8832 struct drm_i915_private *dev_priv = dev->dev_private;
8833
8834 dev_priv->display.init_clock_gating(dev);
8835
8836 if (dev_priv->display.init_pch_clock_gating)
8837 dev_priv->display.init_pch_clock_gating(dev);
8838}
Chris Wilsonac668082011-02-09 16:15:32 +00008839
Jesse Barnese70236a2009-09-21 10:42:27 -07008840/* Set up chip specific display functions */
8841static void intel_init_display(struct drm_device *dev)
8842{
8843 struct drm_i915_private *dev_priv = dev->dev_private;
8844
8845 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07008846 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008847 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008848 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008849 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008850 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07008851 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008852 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008853 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008854 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008855
Adam Jacksonee5382a2010-04-23 11:17:39 -04008856 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08008857 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08008858 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
8859 dev_priv->display.enable_fbc = ironlake_enable_fbc;
8860 dev_priv->display.disable_fbc = ironlake_disable_fbc;
8861 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07008862 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
8863 dev_priv->display.enable_fbc = g4x_enable_fbc;
8864 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008865 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008866 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
8867 dev_priv->display.enable_fbc = i8xx_enable_fbc;
8868 dev_priv->display.disable_fbc = i8xx_disable_fbc;
8869 }
Jesse Barnes74dff282009-09-14 15:39:40 -07008870 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07008871 }
8872
8873 /* Returns the core display clock speed */
Akshay Joshi0206e352011-08-16 15:34:10 -04008874 if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008875 dev_priv->display.get_display_clock_speed =
8876 i945_get_display_clock_speed;
8877 else if (IS_I915G(dev))
8878 dev_priv->display.get_display_clock_speed =
8879 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008880 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008881 dev_priv->display.get_display_clock_speed =
8882 i9xx_misc_get_display_clock_speed;
8883 else if (IS_I915GM(dev))
8884 dev_priv->display.get_display_clock_speed =
8885 i915gm_get_display_clock_speed;
8886 else if (IS_I865G(dev))
8887 dev_priv->display.get_display_clock_speed =
8888 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008889 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008890 dev_priv->display.get_display_clock_speed =
8891 i855_get_display_clock_speed;
8892 else /* 852, 830 */
8893 dev_priv->display.get_display_clock_speed =
8894 i830_get_display_clock_speed;
8895
8896 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008897 if (HAS_PCH_SPLIT(dev)) {
Keith Packard8d715f02011-11-18 20:39:01 -08008898 dev_priv->display.force_wake_get = __gen6_gt_force_wake_get;
8899 dev_priv->display.force_wake_put = __gen6_gt_force_wake_put;
8900
8901 /* IVB configs may use multi-threaded forcewake */
8902 if (IS_IVYBRIDGE(dev)) {
8903 u32 ecobus;
8904
Keith Packardc7dffff2011-12-09 11:33:00 -08008905 /* A small trick here - if the bios hasn't configured MT forcewake,
8906 * and if the device is in RC6, then force_wake_mt_get will not wake
8907 * the device and the ECOBUS read will return zero. Which will be
8908 * (correctly) interpreted by the test below as MT forcewake being
8909 * disabled.
8910 */
Keith Packard8d715f02011-11-18 20:39:01 -08008911 mutex_lock(&dev->struct_mutex);
8912 __gen6_gt_force_wake_mt_get(dev_priv);
Keith Packardc7dffff2011-12-09 11:33:00 -08008913 ecobus = I915_READ_NOTRACE(ECOBUS);
Keith Packard8d715f02011-11-18 20:39:01 -08008914 __gen6_gt_force_wake_mt_put(dev_priv);
8915 mutex_unlock(&dev->struct_mutex);
8916
8917 if (ecobus & FORCEWAKE_MT_ENABLE) {
8918 DRM_DEBUG_KMS("Using MT version of forcewake\n");
8919 dev_priv->display.force_wake_get =
8920 __gen6_gt_force_wake_mt_get;
8921 dev_priv->display.force_wake_put =
8922 __gen6_gt_force_wake_mt_put;
8923 }
8924 }
8925
Jesse Barnes645c62a2011-05-11 09:49:31 -07008926 if (HAS_PCH_IBX(dev))
8927 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
8928 else if (HAS_PCH_CPT(dev))
8929 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
8930
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008931 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008932 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
8933 dev_priv->display.update_wm = ironlake_update_wm;
8934 else {
8935 DRM_DEBUG_KMS("Failed to get proper latency. "
8936 "Disable CxSR\n");
8937 dev_priv->display.update_wm = NULL;
8938 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008939 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008940 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008941 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008942 } else if (IS_GEN6(dev)) {
8943 if (SNB_READ_WM0_LATENCY()) {
8944 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008945 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Yuanhan Liu13982612010-12-15 15:42:31 +08008946 } else {
8947 DRM_DEBUG_KMS("Failed to read display plane latency. "
8948 "Disable CxSR\n");
8949 dev_priv->display.update_wm = NULL;
8950 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008951 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008952 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008953 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008954 } else if (IS_IVYBRIDGE(dev)) {
8955 /* FIXME: detect B0+ stepping and use auto training */
8956 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008957 if (SNB_READ_WM0_LATENCY()) {
8958 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008959 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008960 } else {
8961 DRM_DEBUG_KMS("Failed to read display plane latency. "
8962 "Disable CxSR\n");
8963 dev_priv->display.update_wm = NULL;
8964 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008965 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008966 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008967 } else
8968 dev_priv->display.update_wm = NULL;
8969 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08008970 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08008971 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08008972 dev_priv->fsb_freq,
8973 dev_priv->mem_freq)) {
8974 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08008975 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08008976 "disabling CxSR\n",
Akshay Joshi0206e352011-08-16 15:34:10 -04008977 (dev_priv->is_ddr3 == 1) ? "3" : "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08008978 dev_priv->fsb_freq, dev_priv->mem_freq);
8979 /* Disable CxSR and never update its watermark again */
8980 pineview_disable_cxsr(dev);
8981 dev_priv->display.update_wm = NULL;
8982 } else
8983 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10008984 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008985 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008986 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008987 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008988 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
8989 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008990 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008991 if (IS_CRESTLINE(dev))
8992 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
8993 else if (IS_BROADWATER(dev))
8994 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8995 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008996 dev_priv->display.update_wm = i9xx_update_wm;
8997 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008998 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8999 } else if (IS_I865G(dev)) {
9000 dev_priv->display.update_wm = i830_update_wm;
9001 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9002 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04009003 } else if (IS_I85X(dev)) {
9004 dev_priv->display.update_wm = i9xx_update_wm;
9005 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009006 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07009007 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04009008 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009009 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04009010 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009011 dev_priv->display.get_fifo_size = i845_get_fifo_size;
9012 else
9013 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07009014 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009015
9016 /* Default just returns -ENODEV to indicate unsupported */
9017 dev_priv->display.queue_flip = intel_default_queue_flip;
9018
9019 switch (INTEL_INFO(dev)->gen) {
9020 case 2:
9021 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9022 break;
9023
9024 case 3:
9025 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9026 break;
9027
9028 case 4:
9029 case 5:
9030 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9031 break;
9032
9033 case 6:
9034 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9035 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009036 case 7:
9037 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9038 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009039 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009040}
9041
Jesse Barnesb690e962010-07-19 13:53:12 -07009042/*
9043 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9044 * resume, or other times. This quirk makes sure that's the case for
9045 * affected systems.
9046 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009047static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009048{
9049 struct drm_i915_private *dev_priv = dev->dev_private;
9050
9051 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
9052 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
9053}
9054
Keith Packard435793d2011-07-12 14:56:22 -07009055/*
9056 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9057 */
9058static void quirk_ssc_force_disable(struct drm_device *dev)
9059{
9060 struct drm_i915_private *dev_priv = dev->dev_private;
9061 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
9062}
9063
Jesse Barnesb690e962010-07-19 13:53:12 -07009064struct intel_quirk {
9065 int device;
9066 int subsystem_vendor;
9067 int subsystem_device;
9068 void (*hook)(struct drm_device *dev);
9069};
9070
9071struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009072 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009073 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009074
9075 /* Thinkpad R31 needs pipe A force quirk */
9076 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
9077 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9078 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9079
9080 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
9081 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
9082 /* ThinkPad X40 needs pipe A force quirk */
9083
9084 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9085 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9086
9087 /* 855 & before need to leave pipe A & dpll A up */
9088 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9089 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009090
9091 /* Lenovo U160 cannot use SSC on LVDS */
9092 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009093
9094 /* Sony Vaio Y cannot use SSC on LVDS */
9095 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Jesse Barnesb690e962010-07-19 13:53:12 -07009096};
9097
9098static void intel_init_quirks(struct drm_device *dev)
9099{
9100 struct pci_dev *d = dev->pdev;
9101 int i;
9102
9103 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9104 struct intel_quirk *q = &intel_quirks[i];
9105
9106 if (d->device == q->device &&
9107 (d->subsystem_vendor == q->subsystem_vendor ||
9108 q->subsystem_vendor == PCI_ANY_ID) &&
9109 (d->subsystem_device == q->subsystem_device ||
9110 q->subsystem_device == PCI_ANY_ID))
9111 q->hook(dev);
9112 }
9113}
9114
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009115/* Disable the VGA plane that we never use */
9116static void i915_disable_vga(struct drm_device *dev)
9117{
9118 struct drm_i915_private *dev_priv = dev->dev_private;
9119 u8 sr1;
9120 u32 vga_reg;
9121
9122 if (HAS_PCH_SPLIT(dev))
9123 vga_reg = CPU_VGACNTRL;
9124 else
9125 vga_reg = VGACNTRL;
9126
9127 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
9128 outb(1, VGA_SR_INDEX);
9129 sr1 = inb(VGA_SR_DATA);
9130 outb(sr1 | 1<<5, VGA_SR_DATA);
9131 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9132 udelay(300);
9133
9134 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9135 POSTING_READ(vga_reg);
9136}
9137
Jesse Barnes79e53942008-11-07 14:24:08 -08009138void intel_modeset_init(struct drm_device *dev)
9139{
Jesse Barnes652c3932009-08-17 13:31:43 -07009140 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08009141 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009142
9143 drm_mode_config_init(dev);
9144
9145 dev->mode_config.min_width = 0;
9146 dev->mode_config.min_height = 0;
9147
Dave Airlie019d96c2011-09-29 16:20:42 +01009148 dev->mode_config.preferred_depth = 24;
9149 dev->mode_config.prefer_shadow = 1;
9150
Jesse Barnes79e53942008-11-07 14:24:08 -08009151 dev->mode_config.funcs = (void *)&intel_mode_funcs;
9152
Jesse Barnesb690e962010-07-19 13:53:12 -07009153 intel_init_quirks(dev);
9154
Jesse Barnese70236a2009-09-21 10:42:27 -07009155 intel_init_display(dev);
9156
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009157 if (IS_GEN2(dev)) {
9158 dev->mode_config.max_width = 2048;
9159 dev->mode_config.max_height = 2048;
9160 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009161 dev->mode_config.max_width = 4096;
9162 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009163 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009164 dev->mode_config.max_width = 8192;
9165 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009166 }
Chris Wilson35c30472010-12-22 14:07:12 +00009167 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009168
Zhao Yakui28c97732009-10-09 11:39:41 +08009169 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10009170 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009171
Dave Airliea3524f12010-06-06 18:59:41 +10009172 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009173 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08009174 ret = intel_plane_init(dev, i);
9175 if (ret)
9176 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08009177 }
9178
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009179 /* Just disable it once at startup */
9180 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009181 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009182
Jesse Barnes645c62a2011-05-11 09:49:31 -07009183 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009184
Jesse Barnes7648fa92010-05-20 14:28:11 -07009185 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08009186 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07009187 intel_init_emon(dev);
9188 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08009189
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07009190 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009191 gen6_enable_rps(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07009192 gen6_update_ring_freq(dev_priv);
9193 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009194
Jesse Barnes652c3932009-08-17 13:31:43 -07009195 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
9196 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
9197 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009198}
9199
9200void intel_modeset_gem_init(struct drm_device *dev)
9201{
9202 if (IS_IRONLAKE_M(dev))
9203 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009204
9205 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009206}
9207
9208void intel_modeset_cleanup(struct drm_device *dev)
9209{
Jesse Barnes652c3932009-08-17 13:31:43 -07009210 struct drm_i915_private *dev_priv = dev->dev_private;
9211 struct drm_crtc *crtc;
9212 struct intel_crtc *intel_crtc;
9213
Keith Packardf87ea762010-10-03 19:36:26 -07009214 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009215 mutex_lock(&dev->struct_mutex);
9216
Jesse Barnes723bfd72010-10-07 16:01:13 -07009217 intel_unregister_dsm_handler();
9218
9219
Jesse Barnes652c3932009-08-17 13:31:43 -07009220 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9221 /* Skip inactive CRTCs */
9222 if (!crtc->fb)
9223 continue;
9224
9225 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009226 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009227 }
9228
Chris Wilson973d04f2011-07-08 12:22:37 +01009229 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009230
Jesse Barnesf97108d2010-01-29 11:27:07 -08009231 if (IS_IRONLAKE_M(dev))
9232 ironlake_disable_drps(dev);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07009233 if (IS_GEN6(dev) || IS_GEN7(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009234 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08009235
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009236 if (IS_IRONLAKE_M(dev))
9237 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009238
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009239 mutex_unlock(&dev->struct_mutex);
9240
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009241 /* Disable the irq before mode object teardown, for the irq might
9242 * enqueue unpin/hotplug work. */
9243 drm_irq_uninstall(dev);
9244 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02009245 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009246
Chris Wilson1630fe72011-07-08 12:22:42 +01009247 /* flush any delayed tasks or pending work */
9248 flush_scheduled_work();
9249
Daniel Vetter3dec0092010-08-20 21:40:52 +02009250 /* Shut off idle work before the crtcs get freed. */
9251 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9252 intel_crtc = to_intel_crtc(crtc);
9253 del_timer_sync(&intel_crtc->idle_timer);
9254 }
9255 del_timer_sync(&dev_priv->idle_timer);
9256 cancel_work_sync(&dev_priv->idle_work);
9257
Jesse Barnes79e53942008-11-07 14:24:08 -08009258 drm_mode_config_cleanup(dev);
9259}
9260
Dave Airlie28d52042009-09-21 14:33:58 +10009261/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009262 * Return which encoder is currently attached for connector.
9263 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009264struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009265{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009266 return &intel_attached_encoder(connector)->base;
9267}
Jesse Barnes79e53942008-11-07 14:24:08 -08009268
Chris Wilsondf0e9242010-09-09 16:20:55 +01009269void intel_connector_attach_encoder(struct intel_connector *connector,
9270 struct intel_encoder *encoder)
9271{
9272 connector->encoder = encoder;
9273 drm_mode_connector_attach_encoder(&connector->base,
9274 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009275}
Dave Airlie28d52042009-09-21 14:33:58 +10009276
9277/*
9278 * set vga decode state - true == enable VGA decode
9279 */
9280int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9281{
9282 struct drm_i915_private *dev_priv = dev->dev_private;
9283 u16 gmch_ctrl;
9284
9285 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9286 if (state)
9287 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9288 else
9289 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9290 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9291 return 0;
9292}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009293
9294#ifdef CONFIG_DEBUG_FS
9295#include <linux/seq_file.h>
9296
9297struct intel_display_error_state {
9298 struct intel_cursor_error_state {
9299 u32 control;
9300 u32 position;
9301 u32 base;
9302 u32 size;
9303 } cursor[2];
9304
9305 struct intel_pipe_error_state {
9306 u32 conf;
9307 u32 source;
9308
9309 u32 htotal;
9310 u32 hblank;
9311 u32 hsync;
9312 u32 vtotal;
9313 u32 vblank;
9314 u32 vsync;
9315 } pipe[2];
9316
9317 struct intel_plane_error_state {
9318 u32 control;
9319 u32 stride;
9320 u32 size;
9321 u32 pos;
9322 u32 addr;
9323 u32 surface;
9324 u32 tile_offset;
9325 } plane[2];
9326};
9327
9328struct intel_display_error_state *
9329intel_display_capture_error_state(struct drm_device *dev)
9330{
Akshay Joshi0206e352011-08-16 15:34:10 -04009331 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009332 struct intel_display_error_state *error;
9333 int i;
9334
9335 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9336 if (error == NULL)
9337 return NULL;
9338
9339 for (i = 0; i < 2; i++) {
9340 error->cursor[i].control = I915_READ(CURCNTR(i));
9341 error->cursor[i].position = I915_READ(CURPOS(i));
9342 error->cursor[i].base = I915_READ(CURBASE(i));
9343
9344 error->plane[i].control = I915_READ(DSPCNTR(i));
9345 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9346 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009347 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009348 error->plane[i].addr = I915_READ(DSPADDR(i));
9349 if (INTEL_INFO(dev)->gen >= 4) {
9350 error->plane[i].surface = I915_READ(DSPSURF(i));
9351 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9352 }
9353
9354 error->pipe[i].conf = I915_READ(PIPECONF(i));
9355 error->pipe[i].source = I915_READ(PIPESRC(i));
9356 error->pipe[i].htotal = I915_READ(HTOTAL(i));
9357 error->pipe[i].hblank = I915_READ(HBLANK(i));
9358 error->pipe[i].hsync = I915_READ(HSYNC(i));
9359 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
9360 error->pipe[i].vblank = I915_READ(VBLANK(i));
9361 error->pipe[i].vsync = I915_READ(VSYNC(i));
9362 }
9363
9364 return error;
9365}
9366
9367void
9368intel_display_print_error_state(struct seq_file *m,
9369 struct drm_device *dev,
9370 struct intel_display_error_state *error)
9371{
9372 int i;
9373
9374 for (i = 0; i < 2; i++) {
9375 seq_printf(m, "Pipe [%d]:\n", i);
9376 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9377 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9378 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9379 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9380 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9381 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9382 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9383 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9384
9385 seq_printf(m, "Plane [%d]:\n", i);
9386 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9387 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9388 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9389 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9390 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9391 if (INTEL_INFO(dev)->gen >= 4) {
9392 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9393 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9394 }
9395
9396 seq_printf(m, "Cursor [%d]:\n", i);
9397 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9398 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9399 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9400 }
9401}
9402#endif