blob: 5622ec8907f7e7a00cf98c2ecf295ec06ea24d53 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020038#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070048#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Jesse Barnes317c35d2008-08-25 15:11:06 -070050enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080053 PIPE_C,
54 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070055};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080056#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070057
Jesse Barnes80824002009-09-10 15:28:06 -070058enum plane {
59 PLANE_A = 0,
60 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080061 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070062};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080064
Eric Anholt62fdfea2010-05-21 13:26:39 -070065#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
66
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080067#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Interface history:
70 *
71 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110072 * 1.2: Add Power Management
73 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110074 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100075 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100076 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
77 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 */
79#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100080#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define DRIVER_PATCHLEVEL 0
82
Eric Anholt673a3942008-07-30 12:06:12 -070083#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +010084#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070085
Dave Airlie71acb5e2008-12-30 20:31:46 +100086#define I915_GEM_PHYS_CURSOR_0 1
87#define I915_GEM_PHYS_CURSOR_1 2
88#define I915_GEM_PHYS_OVERLAY_REGS 3
89#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
90
91struct drm_i915_gem_phys_object {
92 int id;
93 struct page **page_list;
94 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +000095 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +100096};
97
Linus Torvalds1da177e2005-04-16 15:20:36 -070098struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800110struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700111
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100112struct intel_opregion {
113 struct opregion_header *header;
114 struct opregion_acpi *acpi;
115 struct opregion_swsci *swsci;
116 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100117 void *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000118 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100119};
Chris Wilson44834a62010-08-19 16:09:23 +0100120#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100121
Chris Wilson6ef3d422010-08-04 20:26:07 +0100122struct intel_overlay;
123struct intel_overlay_error_state;
124
Dave Airlie7c1c2872008-11-28 14:22:24 +1000125struct drm_i915_master_private {
126 drm_local_map_t *sarea;
127 struct _drm_i915_sarea *sarea_priv;
128};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800129#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200130#define I915_MAX_NUM_FENCES 16
131/* 16 fences + sign bit for FENCE_REG_NONE */
132#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800133
134struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200135 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000136 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000137 uint32_t setup_seqno;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100138 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800139};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000140
yakui_zhao9b9d1722009-05-31 17:17:17 +0800141struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100142 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800143 u8 dvo_port;
144 u8 slave_addr;
145 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100146 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400147 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800148};
149
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000150struct intel_display_error_state;
151
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700152struct drm_i915_error_state {
153 u32 eir;
154 u32 pgtbl_er;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800155 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100156 u32 tail[I915_NUM_RINGS];
157 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100158 u32 ipeir[I915_NUM_RINGS];
159 u32 ipehr[I915_NUM_RINGS];
160 u32 instdone[I915_NUM_RINGS];
161 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100162 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
163 /* our own tracking of ring head and tail */
164 u32 cpu_ring_head[I915_NUM_RINGS];
165 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100166 u32 error; /* gen6+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100167 u32 instpm[I915_NUM_RINGS];
168 u32 instps[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700169 u32 instdone1;
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100170 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000171 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100172 u32 fault_reg[I915_NUM_RINGS];
173 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100174 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200175 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700176 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000177 struct drm_i915_error_ring {
178 struct drm_i915_error_object {
179 int page_count;
180 u32 gtt_offset;
181 u32 *pages[0];
182 } *ringbuffer, *batchbuffer;
183 struct drm_i915_error_request {
184 long jiffies;
185 u32 seqno;
186 } *requests;
187 int num_requests;
188 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000189 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000190 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000191 u32 name;
192 u32 seqno;
193 u32 gtt_offset;
194 u32 read_domains;
195 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200196 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000197 s32 pinned:2;
198 u32 tiling:2;
199 u32 dirty:1;
200 u32 purgeable:1;
Chris Wilsone5c65262010-11-01 11:35:28 +0000201 u32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700202 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000203 } *active_bo, *pinned_bo;
204 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100205 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000206 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700207};
208
Jesse Barnese70236a2009-09-21 10:42:27 -0700209struct drm_i915_display_funcs {
210 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400211 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700212 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
213 void (*disable_fbc)(struct drm_device *dev);
214 int (*get_display_clock_speed)(struct drm_device *dev);
215 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000216 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800217 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
218 uint32_t sprite_width, int pixel_size);
Eric Anholtf564048e2011-03-30 13:01:02 -0700219 int (*crtc_mode_set)(struct drm_crtc *crtc,
220 struct drm_display_mode *mode,
221 struct drm_display_mode *adjusted_mode,
222 int x, int y,
223 struct drm_framebuffer *old_fb);
Wu Fengguange0dac652011-09-05 14:25:34 +0800224 void (*write_eld)(struct drm_connector *connector,
225 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700226 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700227 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700228 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700229 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
230 struct drm_framebuffer *fb,
231 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700232 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
233 int x, int y);
Keith Packard8d715f02011-11-18 20:39:01 -0800234 void (*force_wake_get)(struct drm_i915_private *dev_priv);
235 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700236 /* clock updates for mode set */
237 /* cursor updates */
238 /* render clock increase/decrease */
239 /* display clock increase/decrease */
240 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700241};
242
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500243struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100244 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400245 u8 is_mobile:1;
246 u8 is_i85x:1;
247 u8 is_i915g:1;
248 u8 is_i945gm:1;
249 u8 is_g33:1;
250 u8 need_gfx_hws:1;
251 u8 is_g4x:1;
252 u8 is_pineview:1;
253 u8 is_broadwater:1;
254 u8 is_crestline:1;
255 u8 is_ivybridge:1;
256 u8 has_fbc:1;
257 u8 has_pipe_cxsr:1;
258 u8 has_hotplug:1;
259 u8 cursor_needs_physical:1;
260 u8 has_overlay:1;
261 u8 overlay_needs_physical:1;
262 u8 supports_tv:1;
263 u8 has_bsd_ring:1;
264 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200265 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500266};
267
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100268#define I915_PPGTT_PD_ENTRIES 512
269#define I915_PPGTT_PT_ENTRIES 1024
270struct i915_hw_ppgtt {
271 unsigned num_pd_entries;
272 struct page **pt_pages;
273 uint32_t pd_offset;
274 dma_addr_t *pt_dma_addr;
275 dma_addr_t scratch_page_dma_addr;
276};
277
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800278enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100279 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800280 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
281 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
282 FBC_MODE_TOO_LARGE, /* mode too large for compression */
283 FBC_BAD_PLANE, /* fbc not supported on plane */
284 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700285 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700286 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800287};
288
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800289enum intel_pch {
290 PCH_IBX, /* Ibexpeak PCH */
291 PCH_CPT, /* Cougarpoint PCH */
292};
293
Jesse Barnesb690e962010-07-19 13:53:12 -0700294#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700295#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Jesse Barnesb690e962010-07-19 13:53:12 -0700296
Dave Airlie8be48d92010-03-30 05:34:14 +0000297struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100298struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700301 struct drm_device *dev;
302
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500303 const struct intel_device_info *info;
304
Dave Airlieac5c4e72008-12-19 15:38:34 +1000305 int has_gem;
Chris Wilson72bfa192010-12-19 11:42:05 +0000306 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000307
Eric Anholt3043c602008-10-02 12:24:47 -0700308 void __iomem *regs;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100309 /** gt_fifo_count and the subsequent register write are synchronized
310 * with dev->struct_mutex. */
311 unsigned gt_fifo_count;
312 /** forcewake_count is protected by gt_lock */
313 unsigned forcewake_count;
314 /** gt_lock is also taken in irq contexts. */
315 struct spinlock gt_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
Chris Wilsonf899fc62010-07-20 15:44:45 -0700317 struct intel_gmbus {
318 struct i2c_adapter adapter;
Chris Wilsone957d772010-09-24 12:52:03 +0100319 struct i2c_adapter *force_bit;
320 u32 reg0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700321 } *gmbus;
322
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500323 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
324 * controller on different i2c buses. */
325 struct mutex gmbus_mutex;
326
Dave Airlieec2a4c32009-08-04 11:43:41 +1000327 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000328 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100329 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000331 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700332 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000333 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000334 struct drm_i915_gem_object *pwrctx;
335 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Jesse Barnesd7658982009-06-05 14:41:29 +0000337 struct resource mch_res;
338
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000339 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 int back_offset;
341 int front_offset;
342 int current_page;
343 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000346
347 /* protects the irq masks */
348 spinlock_t irq_lock;
Eric Anholted4cb412008-07-29 12:10:39 -0700349 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800350 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000351 u32 irq_mask;
352 u32 gt_irq_mask;
353 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
Jesse Barnes5ca58282009-03-31 14:11:15 -0700355 u32 hotplug_supported_mask;
356 struct work_struct hotplug_work;
357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 int tex_lru_log_granularity;
359 int allow_batchbuffer;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100360 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000361 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000362 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000363
Ben Gamarif65d9422009-09-14 17:48:44 -0400364 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000365#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400366 struct timer_list hangcheck_timer;
367 int hangcheck_count;
368 uint32_t last_acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +0100369 uint32_t last_acthd_bsd;
370 uint32_t last_acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100371 uint32_t last_instdone;
372 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400373
Jesse Barnes80824002009-09-10 15:28:06 -0700374 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100375 unsigned int cfb_fb;
376 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100377 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100378 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700379
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100380 struct intel_opregion opregion;
381
Daniel Vetter02e792f2009-09-15 22:57:34 +0200382 /* overlay */
383 struct intel_overlay *overlay;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800384 bool sprite_scaling_enabled;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200385
Jesse Barnes79e53942008-11-07 14:24:08 -0800386 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100387 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000388 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800389 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
390 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800391
392 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100393 unsigned int int_tv_support:1;
394 unsigned int lvds_dither:1;
395 unsigned int lvds_vbt:1;
396 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500397 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700398 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500399 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100400 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700401 int rate;
402 int lanes;
403 int preemphasis;
404 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100405
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700406 bool initialized;
407 bool support;
408 int bpp;
409 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100410 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700411 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800412
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700413 struct notifier_block lid_notifier;
414
Chris Wilsonf899fc62010-07-20 15:44:45 -0700415 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200416 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800417 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
418 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
419
Li Peng95534262010-05-18 18:58:44 +0800420 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800421
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700422 spinlock_t error_lock;
423 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400424 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100425 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700426 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700427
Jesse Barnese70236a2009-09-21 10:42:27 -0700428 /* Display functions */
429 struct drm_i915_display_funcs display;
430
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800431 /* PCH chipset type */
432 enum intel_pch pch_type;
433
Jesse Barnesb690e962010-07-19 13:53:12 -0700434 unsigned long quirks;
435
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000436 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800437 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000438 u8 saveLBB;
439 u32 saveDSPACNTR;
440 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000441 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000442 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000443 u32 savePIPEACONF;
444 u32 savePIPEBCONF;
445 u32 savePIPEASRC;
446 u32 savePIPEBSRC;
447 u32 saveFPA0;
448 u32 saveFPA1;
449 u32 saveDPLL_A;
450 u32 saveDPLL_A_MD;
451 u32 saveHTOTAL_A;
452 u32 saveHBLANK_A;
453 u32 saveHSYNC_A;
454 u32 saveVTOTAL_A;
455 u32 saveVBLANK_A;
456 u32 saveVSYNC_A;
457 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000458 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800459 u32 saveTRANS_HTOTAL_A;
460 u32 saveTRANS_HBLANK_A;
461 u32 saveTRANS_HSYNC_A;
462 u32 saveTRANS_VTOTAL_A;
463 u32 saveTRANS_VBLANK_A;
464 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000465 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000466 u32 saveDSPASTRIDE;
467 u32 saveDSPASIZE;
468 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700469 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000470 u32 saveDSPASURF;
471 u32 saveDSPATILEOFF;
472 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700473 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000474 u32 saveBLC_PWM_CTL;
475 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800476 u32 saveBLC_CPU_PWM_CTL;
477 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000478 u32 saveFPB0;
479 u32 saveFPB1;
480 u32 saveDPLL_B;
481 u32 saveDPLL_B_MD;
482 u32 saveHTOTAL_B;
483 u32 saveHBLANK_B;
484 u32 saveHSYNC_B;
485 u32 saveVTOTAL_B;
486 u32 saveVBLANK_B;
487 u32 saveVSYNC_B;
488 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000489 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800490 u32 saveTRANS_HTOTAL_B;
491 u32 saveTRANS_HBLANK_B;
492 u32 saveTRANS_HSYNC_B;
493 u32 saveTRANS_VTOTAL_B;
494 u32 saveTRANS_VBLANK_B;
495 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000496 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000497 u32 saveDSPBSTRIDE;
498 u32 saveDSPBSIZE;
499 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700500 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000501 u32 saveDSPBSURF;
502 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700503 u32 saveVGA0;
504 u32 saveVGA1;
505 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000506 u32 saveVGACNTRL;
507 u32 saveADPA;
508 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700509 u32 savePP_ON_DELAYS;
510 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000511 u32 saveDVOA;
512 u32 saveDVOB;
513 u32 saveDVOC;
514 u32 savePP_ON;
515 u32 savePP_OFF;
516 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700517 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000518 u32 savePFIT_CONTROL;
519 u32 save_palette_a[256];
520 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700521 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000522 u32 saveFBC_CFB_BASE;
523 u32 saveFBC_LL_BASE;
524 u32 saveFBC_CONTROL;
525 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000526 u32 saveIER;
527 u32 saveIIR;
528 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800529 u32 saveDEIER;
530 u32 saveDEIMR;
531 u32 saveGTIER;
532 u32 saveGTIMR;
533 u32 saveFDI_RXA_IMR;
534 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800535 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800536 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000537 u32 saveSWF0[16];
538 u32 saveSWF1[16];
539 u32 saveSWF2[3];
540 u8 saveMSR;
541 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800542 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000543 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000544 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000545 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000546 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200547 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000548 u32 saveCURACNTR;
549 u32 saveCURAPOS;
550 u32 saveCURABASE;
551 u32 saveCURBCNTR;
552 u32 saveCURBPOS;
553 u32 saveCURBBASE;
554 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 u32 saveDP_B;
556 u32 saveDP_C;
557 u32 saveDP_D;
558 u32 savePIPEA_GMCH_DATA_M;
559 u32 savePIPEB_GMCH_DATA_M;
560 u32 savePIPEA_GMCH_DATA_N;
561 u32 savePIPEB_GMCH_DATA_N;
562 u32 savePIPEA_DP_LINK_M;
563 u32 savePIPEB_DP_LINK_M;
564 u32 savePIPEA_DP_LINK_N;
565 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800566 u32 saveFDI_RXA_CTL;
567 u32 saveFDI_TXA_CTL;
568 u32 saveFDI_RXB_CTL;
569 u32 saveFDI_TXB_CTL;
570 u32 savePFA_CTL_1;
571 u32 savePFB_CTL_1;
572 u32 savePFA_WIN_SZ;
573 u32 savePFB_WIN_SZ;
574 u32 savePFA_WIN_POS;
575 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000576 u32 savePCH_DREF_CONTROL;
577 u32 saveDISP_ARB_CTL;
578 u32 savePIPEA_DATA_M1;
579 u32 savePIPEA_DATA_N1;
580 u32 savePIPEA_LINK_M1;
581 u32 savePIPEA_LINK_N1;
582 u32 savePIPEB_DATA_M1;
583 u32 savePIPEB_DATA_N1;
584 u32 savePIPEB_LINK_M1;
585 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000586 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400587 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700588
589 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200590 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000591 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200592 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000593 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200594 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700595 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100596 /** List of all objects in gtt_space. Used to restore gtt
597 * mappings on resume */
598 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000599
600 /** Usable portion of the GTT for GEM */
601 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200602 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000603 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700604
Keith Packard0839ccb2008-10-30 19:38:48 -0700605 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800606 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700607
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100608 /** PPGTT used for aliasing the PPGTT with the GTT */
609 struct i915_hw_ppgtt *aliasing_ppgtt;
610
Chris Wilson17250b72010-10-28 12:51:39 +0100611 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100612
Eric Anholt673a3942008-07-30 12:06:12 -0700613 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100614 * List of objects currently involved in rendering.
615 *
616 * Includes buffers having the contents of their GPU caches
617 * flushed, not necessarily primitives. last_rendering_seqno
618 * represents when the rendering involved will be completed.
619 *
620 * A reference is held on the buffer while on this list.
621 */
622 struct list_head active_list;
623
624 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700625 * List of objects which are not in the ringbuffer but which
626 * still have a write_domain which needs to be flushed before
627 * unbinding.
628 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800629 * last_rendering_seqno is 0 while an object is in this list.
630 *
Eric Anholt673a3942008-07-30 12:06:12 -0700631 * A reference is held on the buffer while on this list.
632 */
633 struct list_head flushing_list;
634
635 /**
636 * LRU list of objects which are not in the ringbuffer and
637 * are ready to unbind, but are still in the GTT.
638 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800639 * last_rendering_seqno is 0 while an object is in this list.
640 *
Eric Anholt673a3942008-07-30 12:06:12 -0700641 * A reference is not held on the buffer while on this list,
642 * as merely being GTT-bound shouldn't prevent its being
643 * freed, and we'll pull it off the list in the free path.
644 */
645 struct list_head inactive_list;
646
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100647 /**
648 * LRU list of objects which are not in the ringbuffer but
649 * are still pinned in the GTT.
650 */
651 struct list_head pinned_list;
652
Eric Anholta09ba7f2009-08-29 12:49:51 -0700653 /** LRU list of objects with fence regs on them. */
654 struct list_head fence_list;
655
Eric Anholt673a3942008-07-30 12:06:12 -0700656 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100657 * List of objects currently pending being freed.
658 *
659 * These objects are no longer in use, but due to a signal
660 * we were prevented from freeing them at the appointed time.
661 */
662 struct list_head deferred_free_list;
663
664 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700665 * We leave the user IRQ off as much as possible,
666 * but this means that requests will finish and never
667 * be retired once the system goes idle. Set a timer to
668 * fire periodically while the ring is running. When it
669 * fires, go retire requests.
670 */
671 struct delayed_work retire_work;
672
Eric Anholt673a3942008-07-30 12:06:12 -0700673 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000674 * Are we in a non-interruptible section of code like
675 * modesetting?
676 */
677 bool interruptible;
678
679 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700680 * Flag if the X Server, and thus DRM, is not currently in
681 * control of the device.
682 *
683 * This is set between LeaveVT and EnterVT. It needs to be
684 * replaced with a semaphore. It also needs to be
685 * transitioned away from for kernel modesetting.
686 */
687 int suspended;
688
689 /**
690 * Flag if the hardware appears to be wedged.
691 *
692 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300693 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700694 * every pending request fail
695 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400696 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700697
698 /** Bit 6 swizzling required for X tiling */
699 uint32_t bit_6_swizzle_x;
700 /** Bit 6 swizzling required for Y tiling */
701 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000702
703 /* storage for physical objects */
704 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100705
Chris Wilson73aa8082010-09-30 11:46:12 +0100706 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100707 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000708 size_t mappable_gtt_total;
709 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100710 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700711 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800712 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800713 /* indicate whether the LVDS_BORDER should be enabled or not */
714 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100715 /* Panel fitter placement and size for Ironlake+ */
716 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700717
Jesse Barnes27f82272011-09-02 12:54:37 -0700718 struct drm_crtc *plane_to_crtc_mapping[3];
719 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500720 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700721 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500722
Jesse Barnes652c3932009-08-17 13:31:43 -0700723 /* Reclocking support */
724 bool render_reclock_avail;
725 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000726 /* indicates the reduced downclock for LVDS*/
727 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700728 struct work_struct idle_work;
729 struct timer_list idle_timer;
730 bool busy;
731 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800732 int child_dev_num;
733 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800734 struct drm_connector *int_lvds_connector;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200735 struct drm_connector *int_edp_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800736
Zhenyu Wangc48044112009-12-17 14:48:43 +0800737 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800738
Ben Widawsky4912d042011-04-25 11:25:20 -0700739 struct work_struct rps_work;
740 spinlock_t rps_lock;
741 u32 pm_iir;
742
Jesse Barnesf97108d2010-01-29 11:27:07 -0800743 u8 cur_delay;
744 u8 min_delay;
745 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700746 u8 fmax;
747 u8 fstart;
748
Chris Wilson05394f32010-11-08 19:18:58 +0000749 u64 last_count1;
750 unsigned long last_time1;
Eugeni Dodonov4ed0b572011-11-10 13:55:15 -0200751 unsigned long chipset_power;
Chris Wilson05394f32010-11-08 19:18:58 +0000752 u64 last_count2;
753 struct timespec last_time2;
754 unsigned long gfx_power;
755 int c_m;
756 int r_t;
757 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700758 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800759
760 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000761
Jesse Barnes20bf3772010-04-21 11:39:22 -0700762 struct drm_mm_node *compressed_fb;
763 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700764
Chris Wilsonae681d92010-10-01 14:57:56 +0100765 unsigned long last_gpu_reset;
766
Dave Airlie8be48d92010-03-30 05:34:14 +0000767 /* list of fbdev register on this device */
768 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000769
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200770 struct backlight_device *backlight;
771
Chris Wilsone953fd72011-02-21 22:23:52 +0000772 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100773 struct drm_property *force_audio_property;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774} drm_i915_private_t;
775
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800776enum hdmi_force_audio {
777 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
778 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
779 HDMI_AUDIO_AUTO, /* trust EDID */
780 HDMI_AUDIO_ON, /* force turn on HDMI audio */
781};
782
Chris Wilson93dfb402011-03-29 16:59:50 -0700783enum i915_cache_level {
784 I915_CACHE_NONE,
785 I915_CACHE_LLC,
786 I915_CACHE_LLC_MLC, /* gen6+ */
787};
788
Eric Anholt673a3942008-07-30 12:06:12 -0700789struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000790 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700791
792 /** Current space allocated to this object in the GTT, if any. */
793 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100794 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700795
796 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100797 struct list_head ring_list;
798 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100799 /** This object's place on GPU write list */
800 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000801 /** This object's place in the batchbuffer or on the eviction list */
802 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700803
804 /**
805 * This is set if the object is on the active or flushing lists
806 * (has pending rendering), and is not set if it's on inactive (ready
807 * to be unbound).
808 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400809 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700810
811 /**
812 * This is set if the object has been written to since last bound
813 * to the GTT
814 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400815 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200816
817 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000818 * This is set if the object has been written to since the last
819 * GPU flush.
820 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400821 unsigned int pending_gpu_write:1;
Chris Wilson87ca9c82010-12-02 09:42:56 +0000822
823 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200824 * Fence register bits (if any) for this object. Will be set
825 * as needed when mapped into the GTT.
826 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200827 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200828 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200829
830 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200831 * Advice: are the backing pages purgeable?
832 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400833 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200834
835 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200836 * Current tiling mode for the object.
837 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400838 unsigned int tiling_mode:2;
839 unsigned int tiling_changed:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200840
841 /** How many users have pinned this object in GTT space. The following
842 * users can each hold at most one reference: pwrite/pread, pin_ioctl
843 * (via user_pin_count), execbuffer (objects are not allowed multiple
844 * times for the same batchbuffer), and the framebuffer code. When
845 * switching/pageflipping, the framebuffer code has at most two buffers
846 * pinned per crtc.
847 *
848 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
849 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400850 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200851#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700852
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200853 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100854 * Is the object at the current location in the gtt mappable and
855 * fenceable? Used to avoid costly recalculations.
856 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400857 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100858
859 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200860 * Whether the current gtt mapping needs to be mappable (and isn't just
861 * mappable by accident). Track pin and fault separate for a more
862 * accurate mappable working set.
863 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400864 unsigned int fault_mappable:1;
865 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200866
Chris Wilsoncaea7472010-11-12 13:53:37 +0000867 /*
868 * Is the GPU currently using a fence to access this buffer,
869 */
870 unsigned int pending_fenced_gpu_access:1;
871 unsigned int fenced_gpu_access:1;
872
Chris Wilson93dfb402011-03-29 16:59:50 -0700873 unsigned int cache_level:2;
874
Daniel Vetter7bddb012012-02-09 17:15:47 +0100875 unsigned int has_aliasing_ppgtt_mapping:1;
876
Eric Anholt856fa192009-03-19 14:10:50 -0700877 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700878
879 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100880 * DMAR support
881 */
882 struct scatterlist *sg_list;
883 int num_sg;
884
885 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000886 * Used for performing relocations during execbuffer insertion.
887 */
888 struct hlist_node exec_node;
889 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000890 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000891
892 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700893 * Current offset of the object in GTT space.
894 *
895 * This is the same as gtt_space->start
896 */
897 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100898
Eric Anholt673a3942008-07-30 12:06:12 -0700899 /** Breadcrumb of last rendering to the buffer. */
900 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000901 struct intel_ring_buffer *ring;
902
903 /** Breadcrumb of last fenced GPU access to the buffer. */
904 uint32_t last_fenced_seqno;
905 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700906
Daniel Vetter778c3542010-05-13 11:49:44 +0200907 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800908 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700909
Eric Anholt280b7132009-03-12 16:56:27 -0700910 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100911 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700912
Keith Packardba1eb1d2008-10-14 19:55:10 -0700913
Eric Anholt673a3942008-07-30 12:06:12 -0700914 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800915 * If present, while GEM_DOMAIN_CPU is in the read domain this array
916 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700917 */
918 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800919
920 /** User space pin count and filp owning the pin */
921 uint32_t user_pin_count;
922 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000923
924 /** for phy allocated objects */
925 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500926
927 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500928 * Number of crtcs where this object is currently the fb, but
929 * will be page flipped away on the next vblank. When it
930 * reaches 0, dev_priv->pending_flip_queue will be woken up.
931 */
932 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700933};
934
Daniel Vetter62b8b212010-04-09 19:05:08 +0000935#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100936
Eric Anholt673a3942008-07-30 12:06:12 -0700937/**
938 * Request queue structure.
939 *
940 * The request queue allows us to note sequence numbers that have been emitted
941 * and may be associated with active buffers to be retired.
942 *
943 * By keeping this list, we can avoid having to do questionable
944 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
945 * an emission time with seqnos for tracking how far ahead of the GPU we are.
946 */
947struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800948 /** On Which ring this request was generated */
949 struct intel_ring_buffer *ring;
950
Eric Anholt673a3942008-07-30 12:06:12 -0700951 /** GEM sequence number associated with this request. */
952 uint32_t seqno;
953
Chris Wilsona71d8d92012-02-15 11:25:36 +0000954 /** Postion in the ringbuffer of the end of the request */
955 u32 tail;
956
Eric Anholt673a3942008-07-30 12:06:12 -0700957 /** Time at which this request was emitted, in jiffies. */
958 unsigned long emitted_jiffies;
959
Eric Anholtb9624422009-06-03 07:27:35 +0000960 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700961 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000962
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100963 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000964 /** file_priv list entry for this request */
965 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700966};
967
968struct drm_i915_file_private {
969 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100970 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000971 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700972 } mm;
973};
974
Zou Nan haicae58522010-11-09 17:17:32 +0800975#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
976
977#define IS_I830(dev) ((dev)->pci_device == 0x3577)
978#define IS_845G(dev) ((dev)->pci_device == 0x2562)
979#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
980#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
981#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
982#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
983#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
984#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
985#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
986#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
987#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
988#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
989#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
990#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
991#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
992#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
993#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
994#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -0700995#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Zou Nan haicae58522010-11-09 17:17:32 +0800996#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
997
Jesse Barnes85436692011-04-06 12:11:14 -0700998/*
999 * The genX designation typically refers to the render engine, so render
1000 * capability related checks should use IS_GEN, while display and other checks
1001 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1002 * chips, etc.).
1003 */
Zou Nan haicae58522010-11-09 17:17:32 +08001004#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1005#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1006#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1007#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1008#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001009#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001010
1011#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1012#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001013#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001014#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1015
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001016#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1017
Chris Wilson05394f32010-11-08 19:18:58 +00001018#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001019#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1020
1021/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1022 * rows, which changed the alignment requirements and fence programming.
1023 */
1024#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1025 IS_I915GM(dev)))
1026#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1027#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1028#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1029#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1030#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1031#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1032/* dsparb controlled by hw only */
1033#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1034
1035#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1036#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1037#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001038
Jesse Barneseceae482011-04-06 12:15:08 -07001039#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
1040#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001041
1042#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1043#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1044#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1045
Chris Wilson05394f32010-11-08 19:18:58 +00001046#include "i915_trace.h"
1047
Eric Anholtc153f452007-09-03 12:06:45 +10001048extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001049extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001050extern unsigned int i915_fbpercrtc __always_unused;
1051extern int i915_panel_ignore_lid __read_mostly;
1052extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001053extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001054extern unsigned int i915_lvds_downclock __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001055extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001056extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001057extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001058extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001059extern bool i915_enable_hangcheck __read_mostly;
Daniel Vettere21af882012-02-09 20:53:27 +01001060extern bool i915_enable_ppgtt __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001061
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001062extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1063extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001064extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1065extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1066
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001068extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001069extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001070extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001071extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001072extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001073extern void i915_driver_preclose(struct drm_device *dev,
1074 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001075extern void i915_driver_postclose(struct drm_device *dev,
1076 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001077extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +11001078extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1079 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -07001080extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001081 struct drm_clip_rect *box,
1082 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +01001083extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001084extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1085extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1086extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1087extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1088
Dave Airlieaf6061a2008-05-07 12:15:39 +10001089
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001091void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001092void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +10001093extern int i915_irq_emit(struct drm_device *dev, void *data,
1094 struct drm_file *file_priv);
1095extern int i915_irq_wait(struct drm_device *dev, void *data,
1096 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001098extern void intel_irq_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001099
Eric Anholtc153f452007-09-03 12:06:45 +10001100extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1101 struct drm_file *file_priv);
1102extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1103 struct drm_file *file_priv);
1104extern int i915_vblank_swap(struct drm_device *dev, void *data,
1105 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106
Keith Packard7c463582008-11-04 02:03:27 -08001107void
1108i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1109
1110void
1111i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1112
Akshay Joshi0206e352011-08-16 15:34:10 -04001113void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001114
Chris Wilson3bd3c932010-08-19 08:19:30 +01001115#ifdef CONFIG_DEBUG_FS
1116extern void i915_destroy_error_state(struct drm_device *dev);
1117#else
1118#define i915_destroy_error_state(x)
1119#endif
1120
Keith Packard7c463582008-11-04 02:03:27 -08001121
Eric Anholt673a3942008-07-30 12:06:12 -07001122/* i915_gem.c */
1123int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1124 struct drm_file *file_priv);
1125int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1126 struct drm_file *file_priv);
1127int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1128 struct drm_file *file_priv);
1129int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1130 struct drm_file *file_priv);
1131int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1132 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001133int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1134 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001135int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1136 struct drm_file *file_priv);
1137int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1138 struct drm_file *file_priv);
1139int i915_gem_execbuffer(struct drm_device *dev, void *data,
1140 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001141int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1142 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001143int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1144 struct drm_file *file_priv);
1145int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1146 struct drm_file *file_priv);
1147int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1148 struct drm_file *file_priv);
1149int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1150 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001151int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1152 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001153int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1154 struct drm_file *file_priv);
1155int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1156 struct drm_file *file_priv);
1157int i915_gem_set_tiling(struct drm_device *dev, void *data,
1158 struct drm_file *file_priv);
1159int i915_gem_get_tiling(struct drm_device *dev, void *data,
1160 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001161int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1162 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001163void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001164int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001165int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001166 uint32_t invalidate_domains,
1167 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001168struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1169 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001170void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001171int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1172 uint32_t alignment,
1173 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001174void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001175int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001176void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001177void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001178
Chris Wilson54cf91d2010-11-25 18:00:26 +00001179int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001180int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001181void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001182 struct intel_ring_buffer *ring,
1183 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001184
Dave Airlieff72145b2011-02-07 12:16:14 +10001185int i915_gem_dumb_create(struct drm_file *file_priv,
1186 struct drm_device *dev,
1187 struct drm_mode_create_dumb *args);
1188int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1189 uint32_t handle, uint64_t *offset);
1190int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001191 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001192/**
1193 * Returns true if seq1 is later than seq2.
1194 */
1195static inline bool
1196i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1197{
1198 return (int32_t)(seq1 - seq2) >= 0;
1199}
1200
Daniel Vetter53d227f2012-01-25 16:32:49 +01001201u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001202
Chris Wilsond9e86c02010-11-10 16:40:20 +00001203int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00001204 struct intel_ring_buffer *pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001205int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001206
Chris Wilson1690e1e2011-12-14 13:57:08 +01001207static inline void
1208i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1209{
1210 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1211 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1212 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1213 }
1214}
1215
1216static inline void
1217i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1218{
1219 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1220 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1221 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1222 }
1223}
1224
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001225void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001226void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1227
Chris Wilson069efc12010-09-30 16:53:18 +01001228void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001229void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001230int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1231 uint32_t read_domains,
1232 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001233int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001234int __must_check i915_gem_init_hw(struct drm_device *dev);
1235void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001236void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001237void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001238void i915_gem_do_init(struct drm_device *dev,
1239 unsigned long start,
1240 unsigned long mappable_end,
1241 unsigned long end);
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001242int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
Chris Wilson20217462010-11-23 15:26:33 +00001243int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001244int __must_check i915_add_request(struct intel_ring_buffer *ring,
1245 struct drm_file *file,
1246 struct drm_i915_gem_request *request);
1247int __must_check i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001248 uint32_t seqno,
1249 bool do_retire);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001250int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001251int __must_check
1252i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1253 bool write);
1254int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001255i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1256 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001257 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001258int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001259 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001260 int id,
1261 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001262void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001263 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001264void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001265void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001266
Chris Wilson467cffb2011-03-07 10:42:03 +00001267uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001268i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1269 uint32_t size,
1270 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001271
Chris Wilsone4ffd172011-04-04 09:44:39 +01001272int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1273 enum i915_cache_level cache_level);
1274
Daniel Vetter76aaf222010-11-05 22:23:30 +01001275/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001276int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1277void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001278void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1279 struct drm_i915_gem_object *obj,
1280 enum i915_cache_level cache_level);
1281void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1282 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001283
Daniel Vetter76aaf222010-11-05 22:23:30 +01001284void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001285int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01001286void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1287 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001288void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001289
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001290/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001291int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1292 unsigned alignment, bool mappable);
1293int __must_check i915_gem_evict_everything(struct drm_device *dev,
1294 bool purgeable_only);
1295int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1296 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001297
Eric Anholt673a3942008-07-30 12:06:12 -07001298/* i915_gem_tiling.c */
1299void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001300void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1301void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001302
1303/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001304void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001305 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001306#if WATCH_LISTS
1307int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001308#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001309#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001310#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001311void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1312 int handle);
1313void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001314 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315
Ben Gamari20172632009-02-17 20:08:50 -05001316/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001317int i915_debugfs_init(struct drm_minor *minor);
1318void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001319
Jesse Barnes317c35d2008-08-25 15:11:06 -07001320/* i915_suspend.c */
1321extern int i915_save_state(struct drm_device *dev);
1322extern int i915_restore_state(struct drm_device *dev);
1323
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001324/* i915_suspend.c */
1325extern int i915_save_state(struct drm_device *dev);
1326extern int i915_restore_state(struct drm_device *dev);
1327
Chris Wilsonf899fc62010-07-20 15:44:45 -07001328/* intel_i2c.c */
1329extern int intel_setup_gmbus(struct drm_device *dev);
1330extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001331extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1332extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001333extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1334{
1335 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1336}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001337extern void intel_i2c_reset(struct drm_device *dev);
1338
Chris Wilson3b617962010-08-24 09:02:58 +01001339/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001340extern int intel_opregion_setup(struct drm_device *dev);
1341#ifdef CONFIG_ACPI
1342extern void intel_opregion_init(struct drm_device *dev);
1343extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001344extern void intel_opregion_asle_intr(struct drm_device *dev);
1345extern void intel_opregion_gse_intr(struct drm_device *dev);
1346extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001347#else
Chris Wilson44834a62010-08-19 16:09:23 +01001348static inline void intel_opregion_init(struct drm_device *dev) { return; }
1349static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001350static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1351static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1352static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001353#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001354
Jesse Barnes723bfd72010-10-07 16:01:13 -07001355/* intel_acpi.c */
1356#ifdef CONFIG_ACPI
1357extern void intel_register_dsm_handler(void);
1358extern void intel_unregister_dsm_handler(void);
1359#else
1360static inline void intel_register_dsm_handler(void) { return; }
1361static inline void intel_unregister_dsm_handler(void) { return; }
1362#endif /* CONFIG_ACPI */
1363
Jesse Barnes79e53942008-11-07 14:24:08 -08001364/* modesetting */
1365extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001366extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001367extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001368extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001369extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001370extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001371extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001372extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001373extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001374extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001375extern void intel_detect_pch(struct drm_device *dev);
1376extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001377
Keith Packard8d715f02011-11-18 20:39:01 -08001378extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1379extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1380extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1381extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1382
Chris Wilson6ef3d422010-08-04 20:26:07 +01001383/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001384#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001385extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1386extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001387
1388extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1389extern void intel_display_print_error_state(struct seq_file *m,
1390 struct drm_device *dev,
1391 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001392#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001393
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001394#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1395
1396#define BEGIN_LP_RING(n) \
1397 intel_ring_begin(LP_RING(dev_priv), (n))
1398
1399#define OUT_RING(x) \
1400 intel_ring_emit(LP_RING(dev_priv), x)
1401
1402#define ADVANCE_LP_RING() \
1403 intel_ring_advance(LP_RING(dev_priv))
1404
Eric Anholt546b0972008-09-01 16:45:29 -07001405/**
1406 * Lock test for when it's just for synchronization of ring access.
1407 *
1408 * In that case, we don't need to do it when GEM is initialized as nobody else
1409 * has access to the ring.
1410 */
Chris Wilson05394f32010-11-08 19:18:58 +00001411#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001412 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001413 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001414} while (0)
1415
Ben Widawskyb7287d82011-04-25 11:22:22 -07001416/* On SNB platform, before reading ring registers forcewake bit
1417 * must be set to prevent GT core from power down and stale values being
1418 * returned.
1419 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001420void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1421void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001422int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001423
1424/* We give fast paths for the really cool registers */
1425#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1426 (((dev_priv)->info->gen >= 6) && \
Keith Packard8d715f02011-11-18 20:39:01 -08001427 ((reg) < 0x40000) && \
Keith Packardc7dffff2011-12-09 11:33:00 -08001428 ((reg) != FORCEWAKE))
Zou Nan haicae58522010-11-09 17:17:32 +08001429
Keith Packard5f753772010-11-22 09:24:22 +00001430#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001431 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001432
Keith Packard5f753772010-11-22 09:24:22 +00001433__i915_read(8, b)
1434__i915_read(16, w)
1435__i915_read(32, l)
1436__i915_read(64, q)
1437#undef __i915_read
1438
1439#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001440 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1441
Keith Packard5f753772010-11-22 09:24:22 +00001442__i915_write(8, b)
1443__i915_write(16, w)
1444__i915_write(32, l)
1445__i915_write(64, q)
1446#undef __i915_write
1447
1448#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1449#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1450
1451#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1452#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1453#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1454#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1455
1456#define I915_READ(reg) i915_read32(dev_priv, (reg))
1457#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001458#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1459#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001460
1461#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1462#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001463
1464#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1465#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1466
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001467
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468#endif