blob: ee06d0731e9e2772652438d80350d41c638ecc1e [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053037#include <linux/pinctrl/consumer.h>
Mayank Ranaa99689a2016-08-10 17:39:47 -070038#include <linux/irq.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030039
40#include <linux/usb/ch9.h>
41#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030042#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050043#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030044
45#include "core.h"
46#include "gadget.h"
47#include "io.h"
48
49#include "debug.h"
50
Felipe Balbifc8bb912016-05-16 13:14:48 +030051#define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
Felipe Balbi8300dd22011-10-18 13:54:01 +030052
Mayank Rana861da2b2016-07-13 13:47:57 -070053static int count;
54static struct dwc3 *dwc3_instance[DWC_CTRL_COUNT];
55
Mayank Ranaa99689a2016-08-10 17:39:47 -070056void dwc3_usb3_phy_suspend(struct dwc3 *dwc, int suspend)
57{
58 u32 reg;
59
60 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
61
62 if (suspend)
63 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
64 else
65 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
66
67 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
68}
69
Thinh Nguyen9d6173e2016-09-06 19:22:03 -070070/**
71 * dwc3_get_dr_mode - Validates and sets dr_mode
72 * @dwc: pointer to our context structure
73 */
74static int dwc3_get_dr_mode(struct dwc3 *dwc)
75{
76 enum usb_dr_mode mode;
77 struct device *dev = dwc->dev;
78 unsigned int hw_mode;
79
Thinh Nguyen9d6173e2016-09-06 19:22:03 -070080
Mayank Ranafb9cd932016-11-03 23:26:38 -070081 dwc->is_drd = 0;
Thinh Nguyen9d6173e2016-09-06 19:22:03 -070082 mode = dwc->dr_mode;
83 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
84
85 switch (hw_mode) {
86 case DWC3_GHWPARAMS0_MODE_GADGET:
87 if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
88 dev_err(dev,
89 "Controller does not support host mode.\n");
90 return -EINVAL;
91 }
92 mode = USB_DR_MODE_PERIPHERAL;
93 break;
94 case DWC3_GHWPARAMS0_MODE_HOST:
95 if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
96 dev_err(dev,
97 "Controller does not support device mode.\n");
98 return -EINVAL;
99 }
100 mode = USB_DR_MODE_HOST;
101 break;
102 default:
103 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
104 mode = USB_DR_MODE_HOST;
105 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
106 mode = USB_DR_MODE_PERIPHERAL;
107 }
108
109 if (mode != dwc->dr_mode) {
110 dev_warn(dev,
111 "Configuration mismatch. dr_mode forced to %s\n",
112 mode == USB_DR_MODE_HOST ? "host" : "gadget");
113
114 dwc->dr_mode = mode;
115 }
116
Mayank Ranafb9cd932016-11-03 23:26:38 -0700117 if (dwc->dr_mode == USB_DR_MODE_OTG)
118 dwc->is_drd = 1;
119
Thinh Nguyen9d6173e2016-09-06 19:22:03 -0700120 return 0;
121}
122
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100123void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
124{
125 u32 reg;
126
127 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
128 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
129 reg |= DWC3_GCTL_PRTCAPDIR(mode);
130 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Mayank Ranaa99689a2016-08-10 17:39:47 -0700131
132 /*
133 * Set this bit so that device attempts three more times at SS, even
134 * if it failed previously to operate in SS mode.
135 */
136 reg |= DWC3_GCTL_U2RSTECN;
137 reg &= ~(DWC3_GCTL_SOFITPSYNC);
138 reg &= ~(DWC3_GCTL_PWRDNSCALEMASK);
139 reg |= DWC3_GCTL_PWRDNSCALE(2);
140 reg |= DWC3_GCTL_U2EXIT_LFPS;
141 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
142
143 if (mode == DWC3_GCTL_PRTCAP_OTG || mode == DWC3_GCTL_PRTCAP_HOST) {
144 /*
145 * Allow ITP generated off of ref clk based counter instead
146 * of UTMI/ULPI clk based counter, when superspeed only is
147 * active so that UTMI/ULPI PHY can be suspened.
148 *
149 * Starting with revision 2.50A, GFLADJ_REFCLK_LPM_SEL is used
150 * instead.
151 */
152 if (dwc->revision < DWC3_REVISION_250A) {
153 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
154 reg |= DWC3_GCTL_SOFITPSYNC;
155 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
156 } else {
157 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
158 reg |= DWC3_GFLADJ_REFCLK_LPM_SEL;
159 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
160 }
161 }
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100162}
Felipe Balbi8300dd22011-10-18 13:54:01 +0300163
Felipe Balbicf6d8672016-04-14 15:03:39 +0300164u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
165{
166 struct dwc3 *dwc = dep->dwc;
167 u32 reg;
168
169 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
170 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
171 DWC3_GDBGFIFOSPACE_TYPE(type));
172
173 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
174
175 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
176}
177
Felipe Balbi72246da2011-08-19 18:10:58 +0300178/**
Mayank Ranaa99689a2016-08-10 17:39:47 -0700179 * Peforms initialization of HS and SS PHYs.
180 * If used as a part of POR or init sequence it is recommended
181 * that we should perform hard reset of the PHYs prior to invoking
182 * this function.
Felipe Balbi72246da2011-08-19 18:10:58 +0300183 * @dwc: pointer to our context structure
Mayank Ranaa99689a2016-08-10 17:39:47 -0700184*/
185static int dwc3_init_usb_phys(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300186{
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530187 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300188
Mayank Ranaa99689a2016-08-10 17:39:47 -0700189 /* Bring up PHYs */
190 ret = usb_phy_init(dwc->usb2_phy);
191 if (ret) {
192 pr_err("%s: usb_phy_init(dwc->usb2_phy) returned %d\n",
193 __func__, ret);
194 return ret;
195 }
196
Hemant Kumarde1df692016-04-26 19:36:48 -0700197 if (dwc->maximum_speed == USB_SPEED_HIGH)
198 goto generic_phy_init;
199
Mayank Ranaa99689a2016-08-10 17:39:47 -0700200 ret = usb_phy_init(dwc->usb3_phy);
201 if (ret == -EBUSY) {
202 /*
203 * Setting Max speed as high when USB3 PHY initialiation
204 * is failing and USB superspeed can't be supported.
205 */
206 dwc->maximum_speed = USB_SPEED_HIGH;
207 } else if (ret) {
208 pr_err("%s: usb_phy_init(dwc->usb3_phy) returned %d\n",
209 __func__, ret);
210 return ret;
211 }
Hemant Kumarde1df692016-04-26 19:36:48 -0700212
213generic_phy_init:
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530214 ret = phy_init(dwc->usb2_generic_phy);
215 if (ret < 0)
216 return ret;
217
218 ret = phy_init(dwc->usb3_generic_phy);
219 if (ret < 0) {
220 phy_exit(dwc->usb2_generic_phy);
221 return ret;
222 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300223
Mayank Ranaa99689a2016-08-10 17:39:47 -0700224 return 0;
225}
Felipe Balbi72246da2011-08-19 18:10:58 +0300226
Mayank Ranaa99689a2016-08-10 17:39:47 -0700227/**
228 * dwc3_core_reset - Issues core soft reset and PHY reset
229 * @dwc: pointer to our context structure
230 */
231static int dwc3_core_reset(struct dwc3 *dwc)
232{
233 int ret;
Mayank Ranaf8ebb7f2016-09-08 11:09:37 -0700234 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300235
Mayank Ranaa99689a2016-08-10 17:39:47 -0700236 /* Reset PHYs */
237 usb_phy_reset(dwc->usb2_phy);
Hemant Kumarde1df692016-04-26 19:36:48 -0700238
239 if (dwc->maximum_speed == USB_SPEED_SUPER)
240 usb_phy_reset(dwc->usb3_phy);
Pratyush Anand45627ac2012-06-21 17:44:28 +0530241
Mayank Ranaa99689a2016-08-10 17:39:47 -0700242 /* Initialize PHYs */
243 ret = dwc3_init_usb_phys(dwc);
244 if (ret) {
245 pr_err("%s: dwc3_init_phys returned %d\n",
246 __func__, ret);
247 return ret;
248 }
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530249
Mayank Ranaf8ebb7f2016-09-08 11:09:37 -0700250 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
251 reg &= ~DWC3_GUSB3PIPECTL_DELAYP1TRANS;
Hemant Kumar58eb1df2017-01-27 14:51:07 -0800252
253 /* core exits U1/U2/U3 only in PHY power state P1/P2/P3 respectively */
254 if (dwc->revision <= DWC3_REVISION_310A)
255 reg |= DWC3_GUSB3PIPECTL_UX_EXIT_IN_PX;
256
Mayank Ranaf8ebb7f2016-09-08 11:09:37 -0700257 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
258
Mayank Ranaa99689a2016-08-10 17:39:47 -0700259 dwc3_notify_event(dwc, DWC3_CONTROLLER_RESET_EVENT);
260
261 dwc3_notify_event(dwc, DWC3_CONTROLLER_POST_RESET_EVENT);
262
263 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300264}
265
266/**
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300267 * dwc3_soft_reset - Issue soft reset
268 * @dwc: Pointer to our controller context structure
269 */
270static int dwc3_soft_reset(struct dwc3 *dwc)
271{
272 unsigned long timeout;
273 u32 reg;
274
275 timeout = jiffies + msecs_to_jiffies(500);
276 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
277 do {
278 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
279 if (!(reg & DWC3_DCTL_CSFTRST))
280 break;
281
282 if (time_after(jiffies, timeout)) {
283 dev_err(dwc->dev, "Reset Timed Out\n");
284 return -ETIMEDOUT;
285 }
286
287 cpu_relax();
288 } while (true);
289
290 return 0;
291}
292
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530293/*
294 * dwc3_frame_length_adjustment - Adjusts frame length if required
295 * @dwc3: Pointer to our controller context structure
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530296 */
Felipe Balbibcdb3272016-05-16 10:42:23 +0300297static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530298{
299 u32 reg;
300 u32 dft;
301
302 if (dwc->revision < DWC3_REVISION_250A)
303 return;
304
Felipe Balbibcdb3272016-05-16 10:42:23 +0300305 if (dwc->fladj == 0)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530306 return;
307
308 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
309 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300310 if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530311 "request value same as default, ignoring\n")) {
312 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300313 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530314 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
315 }
316}
317
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300318/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300319 * dwc3_free_one_event_buffer - Frees one event buffer
320 * @dwc: Pointer to our controller context structure
321 * @evt: Pointer to event buffer to be freed
322 */
323static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
324 struct dwc3_event_buffer *evt)
325{
326 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300327}
328
329/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800330 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300331 * @dwc: Pointer to our controller context structure
332 * @length: size of the event buffer
333 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800334 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300335 * otherwise ERR_PTR(errno).
336 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200337static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
338 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300339{
340 struct dwc3_event_buffer *evt;
341
Felipe Balbi380f0d22012-10-11 13:48:36 +0300342 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300343 if (!evt)
344 return ERR_PTR(-ENOMEM);
345
346 evt->dwc = dwc;
347 evt->length = length;
348 evt->buf = dma_alloc_coherent(dwc->dev, length,
349 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200350 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300351 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300352
353 return evt;
354}
355
356/**
357 * dwc3_free_event_buffers - frees all allocated event buffers
358 * @dwc: Pointer to our controller context structure
359 */
360static void dwc3_free_event_buffers(struct dwc3 *dwc)
361{
362 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300363
Felipe Balbi696c8b12016-03-30 09:37:03 +0300364 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300365 if (evt)
366 dwc3_free_one_event_buffer(dwc, evt);
Mayank Ranaf4918d32016-12-15 13:35:55 -0800367
368 /* free GSI related event buffers */
369 dwc3_notify_event(dwc, DWC3_GSI_EVT_BUF_FREE);
Felipe Balbi72246da2011-08-19 18:10:58 +0300370}
371
372/**
373 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800374 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300375 * @length: size of event buffer
376 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800377 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300378 * may contain some buffers allocated but not all which were requested.
379 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500380static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300381{
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300382 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300383
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300384 evt = dwc3_alloc_one_event_buffer(dwc, length);
385 if (IS_ERR(evt)) {
386 dev_err(dwc->dev, "can't allocate event buffer\n");
387 return PTR_ERR(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300388 }
Felipe Balbi696c8b12016-03-30 09:37:03 +0300389 dwc->ev_buf = evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300390
Mayank Ranaf4918d32016-12-15 13:35:55 -0800391 /* alloc GSI related event buffers */
392 dwc3_notify_event(dwc, DWC3_GSI_EVT_BUF_ALLOC);
Felipe Balbi72246da2011-08-19 18:10:58 +0300393 return 0;
394}
395
396/**
397 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800398 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300399 *
400 * Returns 0 on success otherwise negative errno.
401 */
Mayank Ranaa99689a2016-08-10 17:39:47 -0700402int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300403{
404 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300405
Felipe Balbi696c8b12016-03-30 09:37:03 +0300406 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300407 dwc3_trace(trace_dwc3_core,
408 "Event buf %p dma %08llx length %d\n",
409 evt->buf, (unsigned long long) evt->dma,
410 evt->length);
Felipe Balbi72246da2011-08-19 18:10:58 +0300411
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300412 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300413
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300414 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
415 lower_32_bits(evt->dma));
416 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
417 upper_32_bits(evt->dma));
418 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
419 DWC3_GEVNTSIZ_SIZE(evt->length));
420 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300421
Mayank Ranaf4918d32016-12-15 13:35:55 -0800422 /* setup GSI related event buffers */
423 dwc3_notify_event(dwc, DWC3_GSI_EVT_BUF_SETUP);
Felipe Balbi72246da2011-08-19 18:10:58 +0300424 return 0;
425}
426
427static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
428{
429 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300430
Felipe Balbi696c8b12016-03-30 09:37:03 +0300431 evt = dwc->ev_buf;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300432
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300433 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300434
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300435 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
436 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
437 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
438 | DWC3_GEVNTSIZ_SIZE(0));
439 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Mayank Ranaf4918d32016-12-15 13:35:55 -0800440
441 /* cleanup GSI related event buffers */
442 dwc3_notify_event(dwc, DWC3_GSI_EVT_BUF_CLEANUP);
Felipe Balbi72246da2011-08-19 18:10:58 +0300443}
444
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600445static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
446{
447 if (!dwc->has_hibernation)
448 return 0;
449
450 if (!dwc->nr_scratch)
451 return 0;
452
453 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
454 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
455 if (!dwc->scratchbuf)
456 return -ENOMEM;
457
458 return 0;
459}
460
461static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
462{
463 dma_addr_t scratch_addr;
464 u32 param;
465 int ret;
466
467 if (!dwc->has_hibernation)
468 return 0;
469
470 if (!dwc->nr_scratch)
471 return 0;
472
473 /* should never fall here */
474 if (!WARN_ON(dwc->scratchbuf))
475 return 0;
476
477 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
478 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
479 DMA_BIDIRECTIONAL);
480 if (dma_mapping_error(dwc->dev, scratch_addr)) {
481 dev_err(dwc->dev, "failed to map scratch buffer\n");
482 ret = -EFAULT;
483 goto err0;
484 }
485
486 dwc->scratch_addr = scratch_addr;
487
488 param = lower_32_bits(scratch_addr);
489
490 ret = dwc3_send_gadget_generic_command(dwc,
491 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
492 if (ret < 0)
493 goto err1;
494
495 param = upper_32_bits(scratch_addr);
496
497 ret = dwc3_send_gadget_generic_command(dwc,
498 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
499 if (ret < 0)
500 goto err1;
501
502 return 0;
503
504err1:
505 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
506 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
507
508err0:
509 return ret;
510}
511
512static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
513{
514 if (!dwc->has_hibernation)
515 return;
516
517 if (!dwc->nr_scratch)
518 return;
519
520 /* should never fall here */
521 if (!WARN_ON(dwc->scratchbuf))
522 return;
523
524 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
525 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
526 kfree(dwc->scratchbuf);
527}
528
Felipe Balbi789451f62011-05-05 15:53:10 +0300529static void dwc3_core_num_eps(struct dwc3 *dwc)
530{
531 struct dwc3_hwparams *parms = &dwc->hwparams;
532
533 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
534 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
535
Felipe Balbi73815282015-01-27 13:48:14 -0600536 dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
Felipe Balbi789451f62011-05-05 15:53:10 +0300537 dwc->num_in_eps, dwc->num_out_eps);
538}
539
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500540static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300541{
542 struct dwc3_hwparams *parms = &dwc->hwparams;
543
544 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
545 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
546 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
547 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
548 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
549 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
550 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
551 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
552 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
553}
554
Felipe Balbi72246da2011-08-19 18:10:58 +0300555/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800556 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
557 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300558 *
559 * Returns 0 on success. The USB PHY interfaces are configured but not
560 * initialized. The PHY interfaces and the PHYs get initialized together with
561 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800562 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300563static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800564{
565 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300566 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800567
568 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
569
Huang Rui2164a472014-10-28 19:54:35 +0800570 /*
571 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
572 * to '0' during coreConsultant configuration. So default value
573 * will be '0' when the core is reset. Application needs to set it
574 * to '1' after the core initialization is completed.
575 */
576 if (dwc->revision > DWC3_REVISION_194A)
577 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
578
Huang Ruib5a65c42014-10-28 19:54:28 +0800579 if (dwc->u2ss_inp3_quirk)
580 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
581
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530582 if (dwc->dis_rxdet_inp3_quirk)
583 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
584
Huang Ruidf31f5b2014-10-28 19:54:29 +0800585 if (dwc->req_p1p2p3_quirk)
586 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
587
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800588 if (dwc->del_p1p2p3_quirk)
589 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
590
Huang Rui41c06ff2014-10-28 19:54:31 +0800591 if (dwc->del_phy_power_chg_quirk)
592 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
593
Huang Ruifb67afc2014-10-28 19:54:32 +0800594 if (dwc->lfps_filter_quirk)
595 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
596
Huang Rui14f4ac52014-10-28 19:54:33 +0800597 if (dwc->rx_detect_poll_quirk)
598 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
599
Huang Rui6b6a0c92014-10-31 11:11:12 +0800600 if (dwc->tx_de_emphasis_quirk)
601 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
602
Felipe Balbicd72f892014-11-06 11:31:00 -0600603 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800604 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
605
William Wu00fe0812016-08-16 22:44:39 +0800606 if (dwc->dis_del_phy_power_chg_quirk)
607 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
608
Huang Ruib5a65c42014-10-28 19:54:28 +0800609 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
610
Huang Rui2164a472014-10-28 19:54:35 +0800611 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
612
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300613 /* Select the HS PHY interface */
614 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
615 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500616 if (dwc->hsphy_interface &&
617 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300618 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300619 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500620 } else if (dwc->hsphy_interface &&
621 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300622 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300623 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300624 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300625 /* Relying on default value. */
626 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
627 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300628 }
629 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300630 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
631 /* Making sure the interface and PHY are operational */
632 ret = dwc3_soft_reset(dwc);
633 if (ret)
634 return ret;
635
636 udelay(1);
637
638 ret = dwc3_ulpi_init(dwc);
639 if (ret)
640 return ret;
641 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300642 default:
643 break;
644 }
645
William Wu32f2ed82016-08-16 22:44:38 +0800646 switch (dwc->hsphy_mode) {
647 case USBPHY_INTERFACE_MODE_UTMI:
648 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
649 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
650 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
651 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
652 break;
653 case USBPHY_INTERFACE_MODE_UTMIW:
654 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
655 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
656 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
657 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
658 break;
659 default:
660 break;
661 }
662
Huang Rui2164a472014-10-28 19:54:35 +0800663 /*
664 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
665 * '0' during coreConsultant configuration. So default value will
666 * be '0' when the core is reset. Application needs to set it to
667 * '1' after the core initialization is completed.
668 */
669 if (dwc->revision > DWC3_REVISION_194A)
670 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
671
Felipe Balbicd72f892014-11-06 11:31:00 -0600672 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800673 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
674
John Younec791d12015-10-02 20:30:57 -0700675 if (dwc->dis_enblslpm_quirk)
676 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
677
William Wu16199f32016-08-16 22:44:37 +0800678 if (dwc->dis_u2_freeclk_exists_quirk)
679 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
680
Huang Rui2164a472014-10-28 19:54:35 +0800681 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300682
683 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800684}
685
Felipe Balbic499ff72016-05-16 10:49:01 +0300686static void dwc3_core_exit(struct dwc3 *dwc)
687{
688 dwc3_event_buffers_cleanup(dwc);
689
690 usb_phy_shutdown(dwc->usb2_phy);
691 usb_phy_shutdown(dwc->usb3_phy);
692 phy_exit(dwc->usb2_generic_phy);
693 phy_exit(dwc->usb3_generic_phy);
694
695 usb_phy_set_suspend(dwc->usb2_phy, 1);
696 usb_phy_set_suspend(dwc->usb3_phy, 1);
697 phy_power_off(dwc->usb2_generic_phy);
698 phy_power_off(dwc->usb3_generic_phy);
699}
700
Huang Ruib5a65c42014-10-28 19:54:28 +0800701/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300702 * dwc3_core_init - Low-level initialization of DWC3 Core
703 * @dwc: Pointer to our controller context structure
704 *
705 * Returns 0 on success otherwise negative errno.
706 */
Mayank Ranaa99689a2016-08-10 17:39:47 -0700707int dwc3_core_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300708{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600709 u32 hwparams4 = dwc->hwparams.hwparams4;
Felipe Balbi72246da2011-08-19 18:10:58 +0300710 u32 reg;
711 int ret;
712
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200713 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
714 /* This should read as U3 followed by revision number */
John Youn690fb372015-09-04 19:15:10 -0700715 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
716 /* Detected DWC_usb3 IP */
717 dwc->revision = reg;
718 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
719 /* Detected DWC_usb31 IP */
720 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
721 dwc->revision |= DWC3_REVISION_IS_DWC31;
722 } else {
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200723 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
724 ret = -ENODEV;
725 goto err0;
726 }
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200727
Felipe Balbifa0ea132014-09-19 15:51:11 -0500728 /*
729 * Write Linux Version Code to our GUID register so it's easy to figure
730 * out which kernel version a bug was found.
731 */
732 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
733
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700734 /* Handle USB2.0-only core configuration */
735 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
736 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
Vamsi Krishna Samavedam86ed20b2017-01-31 13:55:38 -0800737 if (dwc->max_hw_supp_speed == USB_SPEED_SUPER) {
738 dwc->max_hw_supp_speed = USB_SPEED_HIGH;
739 dwc->maximum_speed = dwc->max_hw_supp_speed;
740 }
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700741 }
742
Felipe Balbi72246da2011-08-19 18:10:58 +0300743 /* issue device SoftReset too */
Mayank Ranaa99689a2016-08-10 17:39:47 -0700744 ret = dwc3_core_reset(dwc);
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300745 if (ret)
746 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300747
Mayank Ranaa99689a2016-08-10 17:39:47 -0700748 /* issue device SoftReset too */
749 ret = dwc3_soft_reset(dwc);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530750 if (ret)
751 goto err0;
Pratyush Anand58a0f232012-06-21 17:44:29 +0530752
Felipe Balbic499ff72016-05-16 10:49:01 +0300753 ret = dwc3_phy_setup(dwc);
754 if (ret)
755 goto err0;
756
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100757 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800758 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100759
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100760 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100761 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600762 /**
763 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
764 * issue which would cause xHCI compliance tests to fail.
765 *
766 * Because of that we cannot enable clock gating on such
767 * configurations.
768 *
769 * Refers to:
770 *
771 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
772 * SOF/ITP Mode Used
773 */
774 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
775 dwc->dr_mode == USB_DR_MODE_OTG) &&
776 (dwc->revision >= DWC3_REVISION_210A &&
777 dwc->revision <= DWC3_REVISION_250A))
778 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
779 else
780 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100781 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600782 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
783 /* enable hibernation here */
784 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800785
786 /*
787 * REVISIT Enabling this bit so that host-mode hibernation
788 * will work. Device-mode hibernation is not yet implemented.
789 */
790 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600791 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100792 default:
Felipe Balbi1407bf12015-11-16 16:06:37 -0600793 dwc3_trace(trace_dwc3_core, "No power optimization available\n");
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100794 }
795
Huang Rui946bd572014-10-28 19:54:23 +0800796 /* check if current dwc3 is on simulation board */
797 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
Felipe Balbi1407bf12015-11-16 16:06:37 -0600798 dwc3_trace(trace_dwc3_core,
799 "running on FPGA platform\n");
Huang Rui946bd572014-10-28 19:54:23 +0800800 dwc->is_fpga = true;
801 }
802
Huang Rui3b812212014-10-28 19:54:25 +0800803 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
804 "disable_scramble cannot be used on non-FPGA builds\n");
805
806 if (dwc->disable_scramble_quirk && dwc->is_fpga)
807 reg |= DWC3_GCTL_DISSCRAMBLE;
808 else
809 reg &= ~DWC3_GCTL_DISSCRAMBLE;
810
Huang Rui9a5b2f32014-10-28 19:54:27 +0800811 if (dwc->u2exit_lfps_quirk)
812 reg |= DWC3_GCTL_U2EXIT_LFPS;
813
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100814 /*
815 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800816 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100817 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800818 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100819 */
820 if (dwc->revision < DWC3_REVISION_190A)
821 reg |= DWC3_GCTL_U2RSTECN;
822
Mayank Ranafb9cd932016-11-03 23:26:38 -0700823 ret = dwc3_get_dr_mode(dwc);
824 if (ret)
825 goto err0;
826
Mayank Ranaa99689a2016-08-10 17:39:47 -0700827 dwc3_core_num_eps(dwc);
828
829 /*
830 * Disable clock gating to work around a known HW bug that causes the
831 * internal RAM clock to get stuck when entering low power modes.
832 */
833 if (dwc->disable_clk_gating) {
834 dev_dbg(dwc->dev, "Disabling controller clock gating.\n");
835 reg |= DWC3_GCTL_DSBLCLKGTNG;
836 }
837
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100838 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
839
Mayank Ranaa99689a2016-08-10 17:39:47 -0700840 ret = dwc3_alloc_scratch_buffers(dwc);
841 if (ret)
842 goto err1;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600843
844 ret = dwc3_setup_scratch_buffers(dwc);
845 if (ret)
Mayank Ranaa99689a2016-08-10 17:39:47 -0700846 goto err2;
Felipe Balbic499ff72016-05-16 10:49:01 +0300847
848 /* Adjust Frame Length */
849 dwc3_frame_length_adjustment(dwc);
850
851 usb_phy_set_suspend(dwc->usb2_phy, 0);
852 usb_phy_set_suspend(dwc->usb3_phy, 0);
853 ret = phy_power_on(dwc->usb2_generic_phy);
854 if (ret < 0)
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600855 goto err2;
856
Baolin Wang00af6232016-07-15 17:13:27 +0800857 switch (dwc->dr_mode) {
858 case USB_DR_MODE_PERIPHERAL:
859 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
860 break;
861 case USB_DR_MODE_HOST:
862 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
863 break;
864 case USB_DR_MODE_OTG:
865 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
866 break;
867 default:
868 dev_warn(dwc->dev, "Unsupported mode %d\n", dwc->dr_mode);
869 break;
870 }
871
John Youn06281d42016-08-22 15:39:13 -0700872 /*
873 * ENDXFER polling is available on version 3.10a and later of
874 * the DWC_usb3 controller. It is NOT available in the
875 * DWC_usb31 controller.
876 */
877 if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
878 reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
879 reg |= DWC3_GUCTL2_RST_ACTBITLATER;
880 dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
881 }
882
Felipe Balbi72246da2011-08-19 18:10:58 +0300883 return 0;
884
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600885err2:
Mayank Ranaa99689a2016-08-10 17:39:47 -0700886 dwc3_free_scratch_buffers(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600887err1:
888 usb_phy_shutdown(dwc->usb2_phy);
889 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530890 phy_exit(dwc->usb2_generic_phy);
891 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600892
Felipe Balbi72246da2011-08-19 18:10:58 +0300893err0:
894 return ret;
895}
896
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500897static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300898{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500899 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300900 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500901 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300902
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530903 if (node) {
904 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
905 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500906 } else {
907 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
908 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530909 }
910
Felipe Balbid105e7f2013-03-15 10:52:08 +0200911 if (IS_ERR(dwc->usb2_phy)) {
912 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530913 if (ret == -ENXIO || ret == -ENODEV) {
914 dwc->usb2_phy = NULL;
915 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200916 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530917 } else {
918 dev_err(dev, "no usb2 phy configured\n");
919 return ret;
920 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300921 }
922
Felipe Balbid105e7f2013-03-15 10:52:08 +0200923 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500924 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530925 if (ret == -ENXIO || ret == -ENODEV) {
926 dwc->usb3_phy = NULL;
927 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200928 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530929 } else {
930 dev_err(dev, "no usb3 phy configured\n");
931 return ret;
932 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300933 }
934
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530935 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
936 if (IS_ERR(dwc->usb2_generic_phy)) {
937 ret = PTR_ERR(dwc->usb2_generic_phy);
938 if (ret == -ENOSYS || ret == -ENODEV) {
939 dwc->usb2_generic_phy = NULL;
940 } else if (ret == -EPROBE_DEFER) {
941 return ret;
942 } else {
943 dev_err(dev, "no usb2 phy configured\n");
944 return ret;
945 }
946 }
947
948 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
949 if (IS_ERR(dwc->usb3_generic_phy)) {
950 ret = PTR_ERR(dwc->usb3_generic_phy);
951 if (ret == -ENOSYS || ret == -ENODEV) {
952 dwc->usb3_generic_phy = NULL;
953 } else if (ret == -EPROBE_DEFER) {
954 return ret;
955 } else {
956 dev_err(dev, "no usb3 phy configured\n");
957 return ret;
958 }
959 }
960
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500961 return 0;
962}
963
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500964static int dwc3_core_init_mode(struct dwc3 *dwc)
965{
966 struct device *dev = dwc->dev;
967 int ret;
968
969 switch (dwc->dr_mode) {
970 case USB_DR_MODE_PERIPHERAL:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500971 ret = dwc3_gadget_init(dwc);
972 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300973 if (ret != -EPROBE_DEFER)
974 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500975 return ret;
976 }
977 break;
978 case USB_DR_MODE_HOST:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500979 ret = dwc3_host_init(dwc);
980 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300981 if (ret != -EPROBE_DEFER)
982 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500983 return ret;
984 }
985 break;
986 case USB_DR_MODE_OTG:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500987 ret = dwc3_host_init(dwc);
988 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300989 if (ret != -EPROBE_DEFER)
990 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500991 return ret;
992 }
993
994 ret = dwc3_gadget_init(dwc);
995 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300996 if (ret != -EPROBE_DEFER)
997 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500998 return ret;
999 }
1000 break;
1001 default:
1002 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
1003 return -EINVAL;
1004 }
1005
1006 return 0;
1007}
1008
1009static void dwc3_core_exit_mode(struct dwc3 *dwc)
1010{
1011 switch (dwc->dr_mode) {
1012 case USB_DR_MODE_PERIPHERAL:
1013 dwc3_gadget_exit(dwc);
1014 break;
1015 case USB_DR_MODE_HOST:
1016 dwc3_host_exit(dwc);
1017 break;
1018 case USB_DR_MODE_OTG:
1019 dwc3_host_exit(dwc);
1020 dwc3_gadget_exit(dwc);
1021 break;
1022 default:
1023 /* do nothing */
1024 break;
1025 }
1026}
1027
Mayank Ranaa99689a2016-08-10 17:39:47 -07001028/* XHCI reset, resets other CORE registers as well, re-init those */
1029void dwc3_post_host_reset_core_init(struct dwc3 *dwc)
1030{
1031 dwc3_core_init(dwc);
1032 dwc3_gadget_restart(dwc);
1033}
1034
1035static void (*notify_event)(struct dwc3 *, unsigned int);
1036void dwc3_set_notifier(void (*notify)(struct dwc3 *, unsigned int))
1037{
1038 notify_event = notify;
1039}
1040EXPORT_SYMBOL(dwc3_set_notifier);
1041
1042int dwc3_notify_event(struct dwc3 *dwc, unsigned int event)
1043{
1044 int ret = 0;
1045
1046 if (dwc->notify_event)
1047 dwc->notify_event(dwc, event);
1048 else
1049 ret = -ENODEV;
1050
1051 return ret;
1052}
1053EXPORT_SYMBOL(dwc3_notify_event);
1054
1055int dwc3_core_pre_init(struct dwc3 *dwc)
1056{
1057 int ret;
1058
1059 dwc3_cache_hwparams(dwc);
1060
1061 ret = dwc3_phy_setup(dwc);
1062 if (ret)
1063 goto err0;
1064
1065 if (!dwc->ev_buf) {
1066 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1067 if (ret) {
1068 dev_err(dwc->dev, "failed to allocate event buffers\n");
1069 ret = -ENOMEM;
1070 goto err1;
1071 }
1072 }
1073
1074 ret = dwc3_core_init(dwc);
1075 if (ret) {
1076 dev_err(dwc->dev, "failed to initialize core\n");
1077 goto err2;
1078 }
1079
1080 ret = phy_power_on(dwc->usb2_generic_phy);
1081 if (ret < 0)
1082 goto err3;
1083
1084 ret = phy_power_on(dwc->usb3_generic_phy);
1085 if (ret < 0)
1086 goto err4;
1087
1088 ret = dwc3_event_buffers_setup(dwc);
1089 if (ret) {
1090 dev_err(dwc->dev, "failed to setup event buffers\n");
1091 goto err5;
1092 }
1093
Mayank Ranaa99689a2016-08-10 17:39:47 -07001094 return ret;
1095
Mayank Ranaa99689a2016-08-10 17:39:47 -07001096err5:
1097 phy_power_off(dwc->usb3_generic_phy);
1098err4:
1099 phy_power_off(dwc->usb2_generic_phy);
1100err3:
1101 dwc3_core_exit(dwc);
1102err2:
1103 dwc3_free_event_buffers(dwc);
1104err1:
1105 dwc3_ulpi_exit(dwc);
1106err0:
1107 return ret;
1108}
1109
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001110#define DWC3_ALIGN_MASK (16 - 1)
1111
1112static int dwc3_probe(struct platform_device *pdev)
1113{
1114 struct device *dev = &pdev->dev;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001115 struct resource *res;
1116 struct dwc3 *dwc;
Huang Rui80caf7d2014-10-28 19:54:26 +08001117 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +08001118 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +08001119 u8 hird_threshold;
Mayank Ranaa99689a2016-08-10 17:39:47 -07001120 int irq;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001121
Andy Shevchenkob09e99e2014-05-15 15:53:32 +03001122 int ret;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001123
1124 void __iomem *regs;
1125 void *mem;
1126
Mayank Rana861da2b2016-07-13 13:47:57 -07001127 if (count >= DWC_CTRL_COUNT) {
1128 dev_err(dev, "Err dwc instance %d >= %d available\n",
1129 count, DWC_CTRL_COUNT);
1130 ret = -EINVAL;
1131 return ret;
1132 }
1133
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001134 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001135 if (!mem)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001136 return -ENOMEM;
Jingoo Han734d5a52014-07-17 12:45:11 +09001137
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001138 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
1139 dwc->mem = mem;
1140 dwc->dev = dev;
1141
Mayank Ranaa99689a2016-08-10 17:39:47 -07001142 dwc->notify_event = notify_event;
1143 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1144 if (!res) {
1145 dev_err(dev, "missing IRQ\n");
1146 return -ENODEV;
1147 }
1148 dwc->xhci_resources[1].start = res->start;
1149 dwc->xhci_resources[1].end = res->end;
1150 dwc->xhci_resources[1].flags = res->flags;
1151 dwc->xhci_resources[1].name = res->name;
1152
1153 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1154
1155 /* will be enabled in dwc3_msm_resume() */
1156 irq_set_status_flags(irq, IRQ_NOAUTOEN);
1157 ret = devm_request_threaded_irq(dev, irq, NULL, dwc3_interrupt,
1158 IRQF_SHARED | IRQF_ONESHOT, "dwc3", dwc);
1159 if (ret) {
1160 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1161 irq, ret);
1162 return -ENODEV;
1163 }
1164
1165 dwc->irq = irq;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001166 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1167 if (!res) {
1168 dev_err(dev, "missing memory resource\n");
1169 return -ENODEV;
1170 }
1171
Mayank Ranaa99689a2016-08-10 17:39:47 -07001172 dwc->reg_phys = res->start;
Vivek Gautamf32a5e22014-06-04 14:34:52 +05301173 dwc->xhci_resources[0].start = res->start;
1174 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
1175 DWC3_XHCI_REGS_END;
1176 dwc->xhci_resources[0].flags = res->flags;
1177 dwc->xhci_resources[0].name = res->name;
1178
1179 res->start += DWC3_GLOBALS_REGS_START;
1180
1181 /*
1182 * Request memory region but exclude xHCI regs,
1183 * since it will be requested by the xhci-plat driver.
1184 */
1185 regs = devm_ioremap_resource(dev, res);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001186 if (IS_ERR(regs)) {
1187 ret = PTR_ERR(regs);
1188 goto err0;
1189 }
Vivek Gautamf32a5e22014-06-04 14:34:52 +05301190
1191 dwc->regs = regs;
1192 dwc->regs_size = resource_size(res);
Vivek Gautamf32a5e22014-06-04 14:34:52 +05301193
Huang Rui80caf7d2014-10-28 19:54:26 +08001194 /* default to highest possible threshold */
Hemant Kumar628b8912017-02-08 16:15:57 -08001195 lpm_nyet_threshold = 0xf;
Huang Rui80caf7d2014-10-28 19:54:26 +08001196
Huang Rui6b6a0c92014-10-31 11:11:12 +08001197 /* default to -3.5dB de-emphasis */
1198 tx_de_emphasis = 1;
1199
Huang Rui460d0982014-10-31 11:11:18 +08001200 /*
1201 * default to assert utmi_sleep_n and use maximum allowed HIRD
1202 * threshold value of 0b1100
1203 */
1204 hird_threshold = 12;
1205
Heikki Krogerus63863b92015-09-21 11:14:32 +03001206 dwc->maximum_speed = usb_get_maximum_speed(dev);
Vamsi Krishna Samavedam86ed20b2017-01-31 13:55:38 -08001207 dwc->max_hw_supp_speed = dwc->maximum_speed;
Heikki Krogerus06e71142015-09-21 11:14:34 +03001208 dwc->dr_mode = usb_get_dr_mode(dev);
Mayank Ranafb9cd932016-11-03 23:26:38 -07001209
1210 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN) {
1211 dwc->dr_mode = USB_DR_MODE_OTG;
1212 dwc->is_drd = 1;
1213 }
1214
William Wu32f2ed82016-08-16 22:44:38 +08001215 dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
Heikki Krogerus63863b92015-09-21 11:14:32 +03001216
Heikki Krogerus3d128912015-09-21 11:14:35 +03001217 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +08001218 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001219 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +08001220 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001221 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +08001222 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001223 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +08001224 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001225 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +01001226 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001227
Mayank Ranaa8e4de62016-12-13 17:11:15 -08001228 dwc->needs_fifo_resize = device_property_read_bool(dev,
1229 "tx-fifo-resize");
1230
Heikki Krogerus3d128912015-09-21 11:14:35 +03001231 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +08001232 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001233 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +08001234 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001235 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +08001236 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001237 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +08001238 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001239 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +08001240 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001241 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +08001242 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001243 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +08001244 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001245 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +08001246 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001247 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +08001248 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001249 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +08001250 "snps,dis_u2_susphy_quirk");
John Younec791d12015-10-02 20:30:57 -07001251 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
1252 "snps,dis_enblslpm_quirk");
Rajesh Bhagate58dd352016-03-14 14:40:50 +05301253 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
1254 "snps,dis_rxdet_inp3_quirk");
William Wu16199f32016-08-16 22:44:37 +08001255 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
1256 "snps,dis-u2-freeclk-exists-quirk");
William Wu00fe0812016-08-16 22:44:39 +08001257 dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
1258 "snps,dis-del-phy-power-chg-quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +08001259
Heikki Krogerus3d128912015-09-21 11:14:35 +03001260 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +08001261 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001262 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +08001263 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001264 device_property_read_string(dev, "snps,hsphy_interface",
1265 &dwc->hsphy_interface);
1266 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
Felipe Balbibcdb3272016-05-16 10:42:23 +03001267 &dwc->fladj);
Mayank Rana00b03982015-06-10 11:43:09 -07001268 dwc->disable_clk_gating = device_property_read_bool(dev,
1269 "snps,disable-clk-gating");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001270
Mayank Ranaa99689a2016-08-10 17:39:47 -07001271 if (dwc->enable_bus_suspend) {
1272 pm_runtime_set_autosuspend_delay(dev, 500);
1273 pm_runtime_use_autosuspend(dev);
1274 }
1275
Huang Rui80caf7d2014-10-28 19:54:26 +08001276 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +08001277 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +08001278
Huang Rui460d0982014-10-31 11:11:18 +08001279 dwc->hird_threshold = hird_threshold
1280 | (dwc->is_utmi_l1_suspend << 4);
1281
Mayank Ranaa99689a2016-08-10 17:39:47 -07001282 init_waitqueue_head(&dwc->wait_linkstate);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001283 platform_set_drvdata(pdev, dwc);
1284
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001285 ret = dwc3_core_get_phy(dwc);
1286 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001287 goto err0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001288
Felipe Balbi72246da2011-08-19 18:10:58 +03001289 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001290
Heikki Krogerus19bacdc2014-09-24 11:00:38 +03001291 if (!dev->dma_mask) {
1292 dev->dma_mask = dev->parent->dma_mask;
1293 dev->dma_parms = dev->parent->dma_parms;
1294 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
1295 }
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +05301296
Mayank Ranaa99689a2016-08-10 17:39:47 -07001297 pm_runtime_no_callbacks(dev);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001298 pm_runtime_set_active(dev);
Chanho Park802ca852012-02-15 18:27:55 +09001299 pm_runtime_enable(dev);
Chanho Park802ca852012-02-15 18:27:55 +09001300 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001301
John Youn77966eb2016-02-19 17:31:01 -08001302 /* Check the maximum_speed parameter */
1303 switch (dwc->maximum_speed) {
1304 case USB_SPEED_LOW:
1305 case USB_SPEED_FULL:
1306 case USB_SPEED_HIGH:
1307 case USB_SPEED_SUPER:
1308 case USB_SPEED_SUPER_PLUS:
1309 break;
1310 default:
1311 dev_err(dev, "invalid maximum_speed parameter %d\n",
1312 dwc->maximum_speed);
1313 /* fall through */
1314 case USB_SPEED_UNKNOWN:
1315 /* default to superspeed */
John Youn2c7f1bd2016-02-05 17:08:59 -08001316 dwc->maximum_speed = USB_SPEED_SUPER;
1317
1318 /*
1319 * default to superspeed plus if we are capable.
1320 */
1321 if (dwc3_is_usb31(dwc) &&
1322 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1323 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1324 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
John Youn77966eb2016-02-19 17:31:01 -08001325
Vamsi Krishna Samavedam86ed20b2017-01-31 13:55:38 -08001326 dwc->max_hw_supp_speed = dwc->maximum_speed;
John Youn77966eb2016-02-19 17:31:01 -08001327 break;
John Youn2c7f1bd2016-02-05 17:08:59 -08001328 }
1329
Mayank Ranaa99689a2016-08-10 17:39:47 -07001330 /* Adjust Frame Length */
1331 dwc3_frame_length_adjustment(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001332
Mayank Ranaa99689a2016-08-10 17:39:47 -07001333 /* Hardcode number of eps */
1334 dwc->num_in_eps = 16;
1335 dwc->num_out_eps = 16;
Felipe Balbi72246da2011-08-19 18:10:58 +03001336
Felipe Balbi72246da2011-08-19 18:10:58 +03001337 ret = dwc3_core_init_mode(dwc);
1338 if (ret)
Kyle Yan65be4a52016-10-31 15:05:00 -07001339 goto err0;
Mayank Ranaa99689a2016-08-10 17:39:47 -07001340
1341 ret = dwc3_debugfs_init(dwc);
1342 if (ret) {
1343 dev_err(dev, "failed to initialize debugfs\n");
Kyle Yan65be4a52016-10-31 15:05:00 -07001344 goto err_core_init;
Mayank Ranaa99689a2016-08-10 17:39:47 -07001345 }
1346
Mayank Rana861da2b2016-07-13 13:47:57 -07001347 dwc->dwc_ipc_log_ctxt = ipc_log_context_create(NUM_LOG_PAGES,
1348 dev_name(dwc->dev), 0);
1349 if (!dwc->dwc_ipc_log_ctxt)
1350 dev_err(dwc->dev, "Error getting ipc_log_ctxt\n");
1351
1352 dwc3_instance[count] = dwc;
1353 dwc->index = count;
1354 count++;
1355
Mayank Ranaa99689a2016-08-10 17:39:47 -07001356 pm_runtime_allow(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001357 return 0;
1358
Kyle Yan65be4a52016-10-31 15:05:00 -07001359err_core_init:
1360 dwc3_core_exit_mode(dwc);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001361err0:
1362 /*
1363 * restore res->start back to its original value so that, in case the
1364 * probe is deferred, we don't end up getting error in request the
1365 * memory region the next time probe is called.
1366 */
1367 res->start -= DWC3_GLOBALS_REGS_START;
1368
Felipe Balbi72246da2011-08-19 18:10:58 +03001369 return ret;
1370}
1371
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001372static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001373{
Felipe Balbi72246da2011-08-19 18:10:58 +03001374 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001375 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1376
Felipe Balbifc8bb912016-05-16 13:14:48 +03001377 pm_runtime_get_sync(&pdev->dev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001378 /*
1379 * restore res->start back to its original value so that, in case the
1380 * probe is deferred, we don't end up getting error in request the
1381 * memory region the next time probe is called.
1382 */
1383 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001384
Felipe Balbidc99f162014-09-03 16:13:37 -05001385 dwc3_debugfs_exit(dwc);
1386 dwc3_core_exit_mode(dwc);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301387
Felipe Balbi72246da2011-08-19 18:10:58 +03001388 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001389 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001390
Felipe Balbifc8bb912016-05-16 13:14:48 +03001391 pm_runtime_put_sync(&pdev->dev);
1392 pm_runtime_allow(&pdev->dev);
1393 pm_runtime_disable(&pdev->dev);
1394
Felipe Balbic499ff72016-05-16 10:49:01 +03001395 dwc3_free_event_buffers(dwc);
1396 dwc3_free_scratch_buffers(dwc);
1397
Mayank Rana861da2b2016-07-13 13:47:57 -07001398 ipc_log_context_destroy(dwc->dwc_ipc_log_ctxt);
1399 dwc->dwc_ipc_log_ctxt = NULL;
1400 count--;
1401 dwc3_instance[dwc->index] = NULL;
1402
Felipe Balbi72246da2011-08-19 18:10:58 +03001403 return 0;
1404}
1405
Felipe Balbifc8bb912016-05-16 13:14:48 +03001406#ifdef CONFIG_PM
1407static int dwc3_suspend_common(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03001408{
Felipe Balbifc8bb912016-05-16 13:14:48 +03001409 unsigned long flags;
Felipe Balbi7415f172012-04-30 14:56:33 +03001410
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001411 switch (dwc->dr_mode) {
1412 case USB_DR_MODE_PERIPHERAL:
1413 case USB_DR_MODE_OTG:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001414 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7415f172012-04-30 14:56:33 +03001415 dwc3_gadget_suspend(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001416 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001417 break;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001418 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001419 default:
Felipe Balbi51f5d492016-05-16 10:52:58 +03001420 /* do nothing */
Felipe Balbi7415f172012-04-30 14:56:33 +03001421 break;
1422 }
1423
Felipe Balbi51f5d492016-05-16 10:52:58 +03001424 dwc3_core_exit(dwc);
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001425
Felipe Balbifc8bb912016-05-16 13:14:48 +03001426 return 0;
1427}
1428
1429static int dwc3_resume_common(struct dwc3 *dwc)
1430{
1431 unsigned long flags;
1432 int ret;
1433
1434 ret = dwc3_core_init(dwc);
1435 if (ret)
1436 return ret;
1437
1438 switch (dwc->dr_mode) {
1439 case USB_DR_MODE_PERIPHERAL:
1440 case USB_DR_MODE_OTG:
1441 spin_lock_irqsave(&dwc->lock, flags);
1442 dwc3_gadget_resume(dwc);
1443 spin_unlock_irqrestore(&dwc->lock, flags);
1444 /* FALLTHROUGH */
1445 case USB_DR_MODE_HOST:
1446 default:
1447 /* do nothing */
1448 break;
1449 }
1450
1451 return 0;
1452}
1453
1454static int dwc3_runtime_checks(struct dwc3 *dwc)
1455{
1456 switch (dwc->dr_mode) {
1457 case USB_DR_MODE_PERIPHERAL:
1458 case USB_DR_MODE_OTG:
1459 if (dwc->connected)
1460 return -EBUSY;
1461 break;
1462 case USB_DR_MODE_HOST:
1463 default:
1464 /* do nothing */
1465 break;
1466 }
1467
1468 return 0;
1469}
1470
1471static int dwc3_runtime_suspend(struct device *dev)
1472{
1473 struct dwc3 *dwc = dev_get_drvdata(dev);
1474 int ret;
1475
Mayank Ranaa99689a2016-08-10 17:39:47 -07001476 /* Check if platform glue driver handling PM, if not then handle here */
1477 if (!dwc3_notify_event(dwc, DWC3_CORE_PM_RESUME_EVENT))
1478 return 0;
Felipe Balbifc8bb912016-05-16 13:14:48 +03001479
1480 ret = dwc3_suspend_common(dwc);
1481 if (ret)
1482 return ret;
1483
1484 device_init_wakeup(dev, true);
1485
1486 return 0;
1487}
1488
1489static int dwc3_runtime_resume(struct device *dev)
1490{
1491 struct dwc3 *dwc = dev_get_drvdata(dev);
1492 int ret;
1493
Mayank Ranaa99689a2016-08-10 17:39:47 -07001494 /* Check if platform glue driver handling PM, if not then handle here */
1495 if (!dwc3_notify_event(dwc, DWC3_CORE_PM_RESUME_EVENT))
1496 return 0;
1497
Felipe Balbifc8bb912016-05-16 13:14:48 +03001498 device_init_wakeup(dev, false);
1499
1500 ret = dwc3_resume_common(dwc);
1501 if (ret)
1502 return ret;
1503
1504 switch (dwc->dr_mode) {
1505 case USB_DR_MODE_PERIPHERAL:
1506 case USB_DR_MODE_OTG:
1507 dwc3_gadget_process_pending_events(dwc);
1508 break;
1509 case USB_DR_MODE_HOST:
1510 default:
1511 /* do nothing */
1512 break;
1513 }
1514
1515 pm_runtime_mark_last_busy(dev);
Felipe Balbib74c2d82016-07-28 13:07:07 +03001516 pm_runtime_put(dev);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001517
1518 return 0;
1519}
1520
1521static int dwc3_runtime_idle(struct device *dev)
1522{
1523 struct dwc3 *dwc = dev_get_drvdata(dev);
1524
1525 switch (dwc->dr_mode) {
1526 case USB_DR_MODE_PERIPHERAL:
1527 case USB_DR_MODE_OTG:
1528 if (dwc3_runtime_checks(dwc))
1529 return -EBUSY;
1530 break;
1531 case USB_DR_MODE_HOST:
1532 default:
1533 /* do nothing */
1534 break;
1535 }
1536
1537 pm_runtime_mark_last_busy(dev);
1538 pm_runtime_autosuspend(dev);
1539
1540 return 0;
1541}
1542#endif /* CONFIG_PM */
1543
1544#ifdef CONFIG_PM_SLEEP
1545static int dwc3_suspend(struct device *dev)
1546{
1547 struct dwc3 *dwc = dev_get_drvdata(dev);
1548 int ret;
1549
1550 ret = dwc3_suspend_common(dwc);
1551 if (ret)
1552 return ret;
1553
Sekhar Nori63444752015-08-31 21:09:08 +05301554 pinctrl_pm_select_sleep_state(dev);
1555
Felipe Balbi7415f172012-04-30 14:56:33 +03001556 return 0;
1557}
1558
1559static int dwc3_resume(struct device *dev)
1560{
1561 struct dwc3 *dwc = dev_get_drvdata(dev);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301562 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001563
Sekhar Nori63444752015-08-31 21:09:08 +05301564 pinctrl_pm_select_default_state(dev);
1565
Felipe Balbifc8bb912016-05-16 13:14:48 +03001566 ret = dwc3_resume_common(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001567 if (ret)
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001568 return ret;
1569
Felipe Balbi7415f172012-04-30 14:56:33 +03001570 pm_runtime_disable(dev);
1571 pm_runtime_set_active(dev);
1572 pm_runtime_enable(dev);
1573
1574 return 0;
1575}
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001576#endif /* CONFIG_PM_SLEEP */
Felipe Balbi7415f172012-04-30 14:56:33 +03001577
1578static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001579 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
Felipe Balbifc8bb912016-05-16 13:14:48 +03001580 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1581 dwc3_runtime_idle)
Felipe Balbi7415f172012-04-30 14:56:33 +03001582};
1583
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301584#ifdef CONFIG_OF
1585static const struct of_device_id of_dwc3_match[] = {
1586 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001587 .compatible = "snps,dwc3"
1588 },
1589 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301590 .compatible = "synopsys,dwc3"
1591 },
1592 { },
1593};
1594MODULE_DEVICE_TABLE(of, of_dwc3_match);
1595#endif
1596
Heikki Krogerus404905a2014-09-25 10:57:02 +03001597#ifdef CONFIG_ACPI
1598
1599#define ACPI_ID_INTEL_BSW "808622B7"
1600
1601static const struct acpi_device_id dwc3_acpi_match[] = {
1602 { ACPI_ID_INTEL_BSW, 0 },
1603 { },
1604};
1605MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1606#endif
1607
Felipe Balbi72246da2011-08-19 18:10:58 +03001608static struct platform_driver dwc3_driver = {
1609 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001610 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001611 .driver = {
1612 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301613 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001614 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001615 .pm = &dwc3_dev_pm_ops,
Felipe Balbi72246da2011-08-19 18:10:58 +03001616 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001617};
1618
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001619module_platform_driver(dwc3_driver);
1620
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001621MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001622MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001623MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001624MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");