blob: 101c4d458c333ef5785c61a596023cda0d820a79 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080085 int target, int refclk, intel_clock_t *match_clock,
86 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080087static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080089 int target, int refclk, intel_clock_t *match_clock,
90 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080091
Keith Packarda4fc5ed2009-04-07 16:16:42 -070092static bool
93intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080094 int target, int refclk, intel_clock_t *match_clock,
95 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080096static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050097intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080098 int target, int refclk, intel_clock_t *match_clock,
99 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100
Chris Wilson021357a2010-09-07 20:54:59 +0100101static inline u32 /* units of 100MHz */
102intel_fdi_link_freq(struct drm_device *dev)
103{
Chris Wilson8b99e682010-10-13 09:59:17 +0100104 if (IS_GEN5(dev)) {
105 struct drm_i915_private *dev_priv = dev->dev_private;
106 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
107 } else
108 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100109}
110
Keith Packarde4b36692009-06-05 19:22:17 -0700111static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400112 .dot = { .min = 25000, .max = 350000 },
113 .vco = { .min = 930000, .max = 1400000 },
114 .n = { .min = 3, .max = 16 },
115 .m = { .min = 96, .max = 140 },
116 .m1 = { .min = 18, .max = 26 },
117 .m2 = { .min = 6, .max = 16 },
118 .p = { .min = 4, .max = 128 },
119 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700120 .p2 = { .dot_limit = 165000,
121 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800122 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700123};
124
125static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 .dot = { .min = 25000, .max = 350000 },
127 .vco = { .min = 930000, .max = 1400000 },
128 .n = { .min = 3, .max = 16 },
129 .m = { .min = 96, .max = 140 },
130 .m1 = { .min = 18, .max = 26 },
131 .m2 = { .min = 6, .max = 16 },
132 .p = { .min = 4, .max = 128 },
133 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700134 .p2 = { .dot_limit = 165000,
135 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800136 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
Eric Anholt273e27c2011-03-30 13:01:10 -0700138
Keith Packarde4b36692009-06-05 19:22:17 -0700139static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 20000, .max = 400000 },
141 .vco = { .min = 1400000, .max = 2800000 },
142 .n = { .min = 1, .max = 6 },
143 .m = { .min = 70, .max = 120 },
144 .m1 = { .min = 10, .max = 22 },
145 .m2 = { .min = 5, .max = 9 },
146 .p = { .min = 5, .max = 80 },
147 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 200000,
149 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800150 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700151};
152
153static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .dot = { .min = 20000, .max = 400000 },
155 .vco = { .min = 1400000, .max = 2800000 },
156 .n = { .min = 1, .max = 6 },
157 .m = { .min = 70, .max = 120 },
158 .m1 = { .min = 10, .max = 22 },
159 .m2 = { .min = 5, .max = 9 },
160 .p = { .min = 7, .max = 98 },
161 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700162 .p2 = { .dot_limit = 112000,
163 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800164 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700165};
166
Eric Anholt273e27c2011-03-30 13:01:10 -0700167
Keith Packarde4b36692009-06-05 19:22:17 -0700168static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 25000, .max = 270000 },
170 .vco = { .min = 1750000, .max = 3500000},
171 .n = { .min = 1, .max = 4 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 10, .max = 30 },
176 .p1 = { .min = 1, .max = 3},
177 .p2 = { .dot_limit = 270000,
178 .p2_slow = 10,
179 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800180 },
Ma Lingd4906092009-03-18 20:13:27 +0800181 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700182};
183
184static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700185 .dot = { .min = 22000, .max = 400000 },
186 .vco = { .min = 1750000, .max = 3500000},
187 .n = { .min = 1, .max = 4 },
188 .m = { .min = 104, .max = 138 },
189 .m1 = { .min = 16, .max = 23 },
190 .m2 = { .min = 5, .max = 11 },
191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8},
193 .p2 = { .dot_limit = 165000,
194 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800195 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700196};
197
198static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 .dot = { .min = 20000, .max = 115000 },
200 .vco = { .min = 1750000, .max = 3500000 },
201 .n = { .min = 1, .max = 3 },
202 .m = { .min = 104, .max = 138 },
203 .m1 = { .min = 17, .max = 23 },
204 .m2 = { .min = 5, .max = 11 },
205 .p = { .min = 28, .max = 112 },
206 .p1 = { .min = 2, .max = 8 },
207 .p2 = { .dot_limit = 0,
208 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800209 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 80000, .max = 224000 },
215 .vco = { .min = 1750000, .max = 3500000 },
216 .n = { .min = 1, .max = 3 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 14, .max = 42 },
221 .p1 = { .min = 2, .max = 6 },
222 .p2 = { .dot_limit = 0,
223 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Ma Lingd4906092009-03-18 20:13:27 +0800225 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 161670, .max = 227000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 2 },
232 .m = { .min = 97, .max = 108 },
233 .m1 = { .min = 0x10, .max = 0x12 },
234 .m2 = { .min = 0x05, .max = 0x06 },
235 .p = { .min = 10, .max = 20 },
236 .p1 = { .min = 1, .max = 2},
237 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500242static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000},
244 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .n = { .min = 3, .max = 6 },
247 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .m1 = { .min = 0, .max = 0 },
250 .m2 = { .min = 0, .max = 254 },
251 .p = { .min = 5, .max = 80 },
252 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .p2 = { .dot_limit = 200000,
254 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800255 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700256};
257
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500258static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400259 .dot = { .min = 20000, .max = 400000 },
260 .vco = { .min = 1700000, .max = 3500000 },
261 .n = { .min = 3, .max = 6 },
262 .m = { .min = 2, .max = 256 },
263 .m1 = { .min = 0, .max = 0 },
264 .m2 = { .min = 0, .max = 254 },
265 .p = { .min = 7, .max = 112 },
266 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 .p2 = { .dot_limit = 112000,
268 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800269 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700270};
271
Eric Anholt273e27c2011-03-30 13:01:10 -0700272/* Ironlake / Sandybridge
273 *
274 * We calculate clock using (register_value + 2) for N/M1/M2, so here
275 * the range value for them is (actual_value - 2).
276 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800277static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .dot = { .min = 25000, .max = 350000 },
279 .vco = { .min = 1760000, .max = 3510000 },
280 .n = { .min = 1, .max = 5 },
281 .m = { .min = 79, .max = 127 },
282 .m1 = { .min = 12, .max = 22 },
283 .m2 = { .min = 5, .max = 9 },
284 .p = { .min = 5, .max = 80 },
285 .p1 = { .min = 1, .max = 8 },
286 .p2 = { .dot_limit = 225000,
287 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800288 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800291static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .dot = { .min = 25000, .max = 350000 },
293 .vco = { .min = 1760000, .max = 3510000 },
294 .n = { .min = 1, .max = 3 },
295 .m = { .min = 79, .max = 118 },
296 .m1 = { .min = 12, .max = 22 },
297 .m2 = { .min = 5, .max = 9 },
298 .p = { .min = 28, .max = 112 },
299 .p1 = { .min = 2, .max = 8 },
300 .p2 = { .dot_limit = 225000,
301 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800302 .find_pll = intel_g4x_find_best_PLL,
303};
304
305static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 3 },
309 .m = { .min = 79, .max = 127 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 14, .max = 56 },
313 .p1 = { .min = 2, .max = 8 },
314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316 .find_pll = intel_g4x_find_best_PLL,
317};
318
Eric Anholt273e27c2011-03-30 13:01:10 -0700319/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800320static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 2 },
324 .m = { .min = 79, .max = 126 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400328 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
334static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800345 .find_pll = intel_g4x_find_best_PLL,
346};
347
348static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 25000, .max = 350000 },
350 .vco = { .min = 1760000, .max = 3510000},
351 .n = { .min = 1, .max = 2 },
352 .m = { .min = 81, .max = 90 },
353 .m1 = { .min = 12, .max = 22 },
354 .m2 = { .min = 5, .max = 9 },
355 .p = { .min = 10, .max = 20 },
356 .p1 = { .min = 1, .max = 2},
357 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800360};
361
Jesse Barnes57f350b2012-03-28 13:39:25 -0700362u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
363{
364 unsigned long flags;
365 u32 val = 0;
366
367 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
368 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
369 DRM_ERROR("DPIO idle wait timed out\n");
370 goto out_unlock;
371 }
372
373 I915_WRITE(DPIO_REG, reg);
374 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
375 DPIO_BYTE);
376 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
377 DRM_ERROR("DPIO read wait timed out\n");
378 goto out_unlock;
379 }
380 val = I915_READ(DPIO_DATA);
381
382out_unlock:
383 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
384 return val;
385}
386
Jesse Barnes57f350b2012-03-28 13:39:25 -0700387static void vlv_init_dpio(struct drm_device *dev)
388{
389 struct drm_i915_private *dev_priv = dev->dev_private;
390
391 /* Reset the DPIO config */
392 I915_WRITE(DPIO_CTL, 0);
393 POSTING_READ(DPIO_CTL);
394 I915_WRITE(DPIO_CTL, 1);
395 POSTING_READ(DPIO_CTL);
396}
397
Daniel Vetter618563e2012-04-01 13:38:50 +0200398static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
399{
400 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
401 return 1;
402}
403
404static const struct dmi_system_id intel_dual_link_lvds[] = {
405 {
406 .callback = intel_dual_link_lvds_callback,
407 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
408 .matches = {
409 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
410 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
411 },
412 },
413 { } /* terminating entry */
414};
415
Takashi Iwaib0354382012-03-20 13:07:05 +0100416static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
417 unsigned int reg)
418{
419 unsigned int val;
420
Takashi Iwai121d5272012-03-20 13:07:06 +0100421 /* use the module option value if specified */
422 if (i915_lvds_channel_mode > 0)
423 return i915_lvds_channel_mode == 2;
424
Daniel Vetter618563e2012-04-01 13:38:50 +0200425 if (dmi_check_system(intel_dual_link_lvds))
426 return true;
427
Takashi Iwaib0354382012-03-20 13:07:05 +0100428 if (dev_priv->lvds_val)
429 val = dev_priv->lvds_val;
430 else {
431 /* BIOS should set the proper LVDS register value at boot, but
432 * in reality, it doesn't set the value when the lid is closed;
433 * we need to check "the value to be set" in VBT when LVDS
434 * register is uninitialized.
435 */
436 val = I915_READ(reg);
437 if (!(val & ~LVDS_DETECTED))
438 val = dev_priv->bios_lvds_val;
439 dev_priv->lvds_val = val;
440 }
441 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
442}
443
Chris Wilson1b894b52010-12-14 20:04:54 +0000444static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800447 struct drm_device *dev = crtc->dev;
448 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800449 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450
451 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100452 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000454 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455 limit = &intel_limits_ironlake_dual_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_dual_lvds;
458 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000459 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800460 limit = &intel_limits_ironlake_single_lvds_100m;
461 else
462 limit = &intel_limits_ironlake_single_lvds;
463 }
464 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800465 HAS_eDP)
466 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800467 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800468 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469
470 return limit;
471}
472
Ma Ling044c7c42009-03-18 20:13:23 +0800473static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
474{
475 struct drm_device *dev = crtc->dev;
476 struct drm_i915_private *dev_priv = dev->dev_private;
477 const intel_limit_t *limit;
478
479 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100480 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800481 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 else
484 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700485 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800486 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
487 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700488 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800489 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700490 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400491 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700492 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800493 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800495
496 return limit;
497}
498
Chris Wilson1b894b52010-12-14 20:04:54 +0000499static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800500{
501 struct drm_device *dev = crtc->dev;
502 const intel_limit_t *limit;
503
Eric Anholtbad720f2009-10-22 16:11:14 -0700504 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000505 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800506 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800507 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500508 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500510 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800511 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500512 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100513 } else if (!IS_GEN2(dev)) {
514 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
515 limit = &intel_limits_i9xx_lvds;
516 else
517 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 } else {
519 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700520 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 else
Keith Packarde4b36692009-06-05 19:22:17 -0700522 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 }
524 return limit;
525}
526
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500527/* m1 is reserved as 0 in Pineview, n is a ring counter */
528static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800529{
Shaohua Li21778322009-02-23 15:19:16 +0800530 clock->m = clock->m2 + 2;
531 clock->p = clock->p1 * clock->p2;
532 clock->vco = refclk * clock->m / clock->n;
533 clock->dot = clock->vco / clock->p;
534}
535
536static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
537{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 if (IS_PINEVIEW(dev)) {
539 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800540 return;
541 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
543 clock->p = clock->p1 * clock->p2;
544 clock->vco = refclk * clock->m / (clock->n + 2);
545 clock->dot = clock->vco / clock->p;
546}
547
Jesse Barnes79e53942008-11-07 14:24:08 -0800548/**
549 * Returns whether any output on the specified pipe is of the specified type
550 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100551bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800552{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100553 struct drm_device *dev = crtc->dev;
554 struct drm_mode_config *mode_config = &dev->mode_config;
555 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800556
Chris Wilson4ef69c72010-09-09 15:14:28 +0100557 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
558 if (encoder->base.crtc == crtc && encoder->type == type)
559 return true;
560
561 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800562}
563
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800564#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800565/**
566 * Returns whether the given set of divisors are valid for a given refclk with
567 * the given connectors.
568 */
569
Chris Wilson1b894b52010-12-14 20:04:54 +0000570static bool intel_PLL_is_valid(struct drm_device *dev,
571 const intel_limit_t *limit,
572 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800573{
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800578 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400579 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400581 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500582 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400583 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400585 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800586 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400587 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400589 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
591 * connector, etc., rather than just a single range.
592 */
593 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400594 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800595
596 return true;
597}
598
Ma Lingd4906092009-03-18 20:13:27 +0800599static bool
600intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800601 int target, int refclk, intel_clock_t *match_clock,
602 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800603
Jesse Barnes79e53942008-11-07 14:24:08 -0800604{
605 struct drm_device *dev = crtc->dev;
606 struct drm_i915_private *dev_priv = dev->dev_private;
607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200610 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800611 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 /*
613 * For LVDS, if the panel is on, just rely on its current
614 * settings for dual-channel. We haven't figured out how to
615 * reliably set up different single/dual channel state, if we
616 * even can.
617 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100618 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 clock.p2 = limit->p2.p2_fast;
620 else
621 clock.p2 = limit->p2.p2_slow;
622 } else {
623 if (target < limit->p2.dot_limit)
624 clock.p2 = limit->p2.p2_slow;
625 else
626 clock.p2 = limit->p2.p2_fast;
627 }
628
Akshay Joshi0206e352011-08-16 15:34:10 -0400629 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800630
Zhao Yakui42158662009-11-20 11:24:18 +0800631 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
632 clock.m1++) {
633 for (clock.m2 = limit->m2.min;
634 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500635 /* m1 is always 0 in Pineview */
636 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800637 break;
638 for (clock.n = limit->n.min;
639 clock.n <= limit->n.max; clock.n++) {
640 for (clock.p1 = limit->p1.min;
641 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 int this_err;
643
Shaohua Li21778322009-02-23 15:19:16 +0800644 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800648 if (match_clock &&
649 clock.p != match_clock->p)
650 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800651
652 this_err = abs(clock.dot - target);
653 if (this_err < err) {
654 *best_clock = clock;
655 err = this_err;
656 }
657 }
658 }
659 }
660 }
661
662 return (err != target);
663}
664
Ma Lingd4906092009-03-18 20:13:27 +0800665static bool
666intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800667 int target, int refclk, intel_clock_t *match_clock,
668 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800669{
670 struct drm_device *dev = crtc->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 intel_clock_t clock;
673 int max_n;
674 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400675 /* approximately equals target * 0.00585 */
676 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800677 found = false;
678
679 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800680 int lvds_reg;
681
Eric Anholtc619eed2010-01-28 16:45:52 -0800682 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800683 lvds_reg = PCH_LVDS;
684 else
685 lvds_reg = LVDS;
686 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800687 LVDS_CLKB_POWER_UP)
688 clock.p2 = limit->p2.p2_fast;
689 else
690 clock.p2 = limit->p2.p2_slow;
691 } else {
692 if (target < limit->p2.dot_limit)
693 clock.p2 = limit->p2.p2_slow;
694 else
695 clock.p2 = limit->p2.p2_fast;
696 }
697
698 memset(best_clock, 0, sizeof(*best_clock));
699 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200700 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800701 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200702 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800703 for (clock.m1 = limit->m1.max;
704 clock.m1 >= limit->m1.min; clock.m1--) {
705 for (clock.m2 = limit->m2.max;
706 clock.m2 >= limit->m2.min; clock.m2--) {
707 for (clock.p1 = limit->p1.max;
708 clock.p1 >= limit->p1.min; clock.p1--) {
709 int this_err;
710
Shaohua Li21778322009-02-23 15:19:16 +0800711 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000712 if (!intel_PLL_is_valid(dev, limit,
713 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800714 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800715 if (match_clock &&
716 clock.p != match_clock->p)
717 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000718
719 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800720 if (this_err < err_most) {
721 *best_clock = clock;
722 err_most = this_err;
723 max_n = clock.n;
724 found = true;
725 }
726 }
727 }
728 }
729 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800730 return found;
731}
Ma Lingd4906092009-03-18 20:13:27 +0800732
Zhenyu Wang2c072452009-06-05 15:38:42 +0800733static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500734intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800735 int target, int refclk, intel_clock_t *match_clock,
736 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800737{
738 struct drm_device *dev = crtc->dev;
739 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800740
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800741 if (target < 200000) {
742 clock.n = 1;
743 clock.p1 = 2;
744 clock.p2 = 10;
745 clock.m1 = 12;
746 clock.m2 = 9;
747 } else {
748 clock.n = 2;
749 clock.p1 = 1;
750 clock.p2 = 10;
751 clock.m1 = 14;
752 clock.m2 = 8;
753 }
754 intel_clock(dev, refclk, &clock);
755 memcpy(best_clock, &clock, sizeof(intel_clock_t));
756 return true;
757}
758
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700759/* DisplayPort has only two frequencies, 162MHz and 270MHz */
760static bool
761intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800762 int target, int refclk, intel_clock_t *match_clock,
763 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700764{
Chris Wilson5eddb702010-09-11 13:48:45 +0100765 intel_clock_t clock;
766 if (target < 200000) {
767 clock.p1 = 2;
768 clock.p2 = 10;
769 clock.n = 2;
770 clock.m1 = 23;
771 clock.m2 = 8;
772 } else {
773 clock.p1 = 1;
774 clock.p2 = 10;
775 clock.n = 1;
776 clock.m1 = 14;
777 clock.m2 = 2;
778 }
779 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
780 clock.p = (clock.p1 * clock.p2);
781 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
782 clock.vco = 0;
783 memcpy(best_clock, &clock, sizeof(intel_clock_t));
784 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785}
786
Paulo Zanonia928d532012-05-04 17:18:15 -0300787static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
788{
789 struct drm_i915_private *dev_priv = dev->dev_private;
790 u32 frame, frame_reg = PIPEFRAME(pipe);
791
792 frame = I915_READ(frame_reg);
793
794 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
795 DRM_DEBUG_KMS("vblank wait timed out\n");
796}
797
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700798/**
799 * intel_wait_for_vblank - wait for vblank on a given pipe
800 * @dev: drm device
801 * @pipe: pipe to wait for
802 *
803 * Wait for vblank to occur on a given pipe. Needed for various bits of
804 * mode setting code.
805 */
806void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800807{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700808 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800809 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700810
Paulo Zanonia928d532012-05-04 17:18:15 -0300811 if (INTEL_INFO(dev)->gen >= 5) {
812 ironlake_wait_for_vblank(dev, pipe);
813 return;
814 }
815
Chris Wilson300387c2010-09-05 20:25:43 +0100816 /* Clear existing vblank status. Note this will clear any other
817 * sticky status fields as well.
818 *
819 * This races with i915_driver_irq_handler() with the result
820 * that either function could miss a vblank event. Here it is not
821 * fatal, as we will either wait upon the next vblank interrupt or
822 * timeout. Generally speaking intel_wait_for_vblank() is only
823 * called during modeset at which time the GPU should be idle and
824 * should *not* be performing page flips and thus not waiting on
825 * vblanks...
826 * Currently, the result of us stealing a vblank from the irq
827 * handler is that a single frame will be skipped during swapbuffers.
828 */
829 I915_WRITE(pipestat_reg,
830 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
831
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700832 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100833 if (wait_for(I915_READ(pipestat_reg) &
834 PIPE_VBLANK_INTERRUPT_STATUS,
835 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700836 DRM_DEBUG_KMS("vblank wait timed out\n");
837}
838
Keith Packardab7ad7f2010-10-03 00:33:06 -0700839/*
840 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700841 * @dev: drm device
842 * @pipe: pipe to wait for
843 *
844 * After disabling a pipe, we can't wait for vblank in the usual way,
845 * spinning on the vblank interrupt status bit, since we won't actually
846 * see an interrupt when the pipe is disabled.
847 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700848 * On Gen4 and above:
849 * wait for the pipe register state bit to turn off
850 *
851 * Otherwise:
852 * wait for the display line value to settle (it usually
853 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100854 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100856void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700857{
858 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700859
Keith Packardab7ad7f2010-10-03 00:33:06 -0700860 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100861 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700862
Keith Packardab7ad7f2010-10-03 00:33:06 -0700863 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100864 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
865 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700866 DRM_DEBUG_KMS("pipe_off wait timed out\n");
867 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300868 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100869 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700870 unsigned long timeout = jiffies + msecs_to_jiffies(100);
871
Paulo Zanoni837ba002012-05-04 17:18:14 -0300872 if (IS_GEN2(dev))
873 line_mask = DSL_LINEMASK_GEN2;
874 else
875 line_mask = DSL_LINEMASK_GEN3;
876
Keith Packardab7ad7f2010-10-03 00:33:06 -0700877 /* Wait for the display line to settle */
878 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300879 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700880 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300881 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700882 time_after(timeout, jiffies));
883 if (time_after(jiffies, timeout))
884 DRM_DEBUG_KMS("pipe_off wait timed out\n");
885 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800886}
887
Jesse Barnesb24e7172011-01-04 15:09:30 -0800888static const char *state_string(bool enabled)
889{
890 return enabled ? "on" : "off";
891}
892
893/* Only for pre-ILK configs */
894static void assert_pll(struct drm_i915_private *dev_priv,
895 enum pipe pipe, bool state)
896{
897 int reg;
898 u32 val;
899 bool cur_state;
900
901 reg = DPLL(pipe);
902 val = I915_READ(reg);
903 cur_state = !!(val & DPLL_VCO_ENABLE);
904 WARN(cur_state != state,
905 "PLL state assertion failure (expected %s, current %s)\n",
906 state_string(state), state_string(cur_state));
907}
908#define assert_pll_enabled(d, p) assert_pll(d, p, true)
909#define assert_pll_disabled(d, p) assert_pll(d, p, false)
910
Jesse Barnes040484a2011-01-03 12:14:26 -0800911/* For ILK+ */
912static void assert_pch_pll(struct drm_i915_private *dev_priv,
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100913 struct intel_crtc *intel_crtc, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800914{
915 int reg;
916 u32 val;
917 bool cur_state;
918
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300919 if (HAS_PCH_LPT(dev_priv->dev)) {
920 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
921 return;
922 }
923
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100924 if (!intel_crtc->pch_pll) {
925 WARN(1, "asserting PCH PLL enabled with no PLL\n");
926 return;
927 }
928
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700929 if (HAS_PCH_CPT(dev_priv->dev)) {
930 u32 pch_dpll;
931
932 pch_dpll = I915_READ(PCH_DPLL_SEL);
933
934 /* Make sure the selected PLL is enabled to the transcoder */
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100935 WARN(!((pch_dpll >> (4 * intel_crtc->pipe)) & 8),
936 "transcoder %d PLL not enabled\n", intel_crtc->pipe);
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700937 }
938
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100939 reg = intel_crtc->pch_pll->pll_reg;
Jesse Barnes040484a2011-01-03 12:14:26 -0800940 val = I915_READ(reg);
941 cur_state = !!(val & DPLL_VCO_ENABLE);
942 WARN(cur_state != state,
943 "PCH PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
947#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
948
949static void assert_fdi_tx(struct drm_i915_private *dev_priv,
950 enum pipe pipe, bool state)
951{
952 int reg;
953 u32 val;
954 bool cur_state;
955
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300956 if (IS_HASWELL(dev_priv->dev)) {
957 /* On Haswell, DDI is used instead of FDI_TX_CTL */
958 reg = DDI_FUNC_CTL(pipe);
959 val = I915_READ(reg);
960 cur_state = !!(val & PIPE_DDI_FUNC_ENABLE);
961 } else {
962 reg = FDI_TX_CTL(pipe);
963 val = I915_READ(reg);
964 cur_state = !!(val & FDI_TX_ENABLE);
965 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800966 WARN(cur_state != state,
967 "FDI TX state assertion failure (expected %s, current %s)\n",
968 state_string(state), state_string(cur_state));
969}
970#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
971#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
972
973static void assert_fdi_rx(struct drm_i915_private *dev_priv,
974 enum pipe pipe, bool state)
975{
976 int reg;
977 u32 val;
978 bool cur_state;
979
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300980 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
981 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
982 return;
983 } else {
984 reg = FDI_RX_CTL(pipe);
985 val = I915_READ(reg);
986 cur_state = !!(val & FDI_RX_ENABLE);
987 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800988 WARN(cur_state != state,
989 "FDI RX state assertion failure (expected %s, current %s)\n",
990 state_string(state), state_string(cur_state));
991}
992#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
993#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
994
995static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
996 enum pipe pipe)
997{
998 int reg;
999 u32 val;
1000
1001 /* ILK FDI PLL is always enabled */
1002 if (dev_priv->info->gen == 5)
1003 return;
1004
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001005 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1006 if (IS_HASWELL(dev_priv->dev))
1007 return;
1008
Jesse Barnes040484a2011-01-03 12:14:26 -08001009 reg = FDI_TX_CTL(pipe);
1010 val = I915_READ(reg);
1011 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1012}
1013
1014static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1015 enum pipe pipe)
1016{
1017 int reg;
1018 u32 val;
1019
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001020 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1021 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1022 return;
1023 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001024 reg = FDI_RX_CTL(pipe);
1025 val = I915_READ(reg);
1026 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1027}
1028
Jesse Barnesea0760c2011-01-04 15:09:32 -08001029static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int pp_reg, lvds_reg;
1033 u32 val;
1034 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001035 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001036
1037 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1038 pp_reg = PCH_PP_CONTROL;
1039 lvds_reg = PCH_LVDS;
1040 } else {
1041 pp_reg = PP_CONTROL;
1042 lvds_reg = LVDS;
1043 }
1044
1045 val = I915_READ(pp_reg);
1046 if (!(val & PANEL_POWER_ON) ||
1047 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1048 locked = false;
1049
1050 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1051 panel_pipe = PIPE_B;
1052
1053 WARN(panel_pipe == pipe && locked,
1054 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001055 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001056}
1057
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001058void assert_pipe(struct drm_i915_private *dev_priv,
1059 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001060{
1061 int reg;
1062 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001063 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064
Daniel Vetter8e636782012-01-22 01:36:48 +01001065 /* if we need the pipe A quirk it must be always on */
1066 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1067 state = true;
1068
Jesse Barnesb24e7172011-01-04 15:09:30 -08001069 reg = PIPECONF(pipe);
1070 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001071 cur_state = !!(val & PIPECONF_ENABLE);
1072 WARN(cur_state != state,
1073 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001074 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001075}
1076
Chris Wilson931872f2012-01-16 23:01:13 +00001077static void assert_plane(struct drm_i915_private *dev_priv,
1078 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001079{
1080 int reg;
1081 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001082 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001083
1084 reg = DSPCNTR(plane);
1085 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001086 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1087 WARN(cur_state != state,
1088 "plane %c assertion failure (expected %s, current %s)\n",
1089 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001090}
1091
Chris Wilson931872f2012-01-16 23:01:13 +00001092#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1093#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1094
Jesse Barnesb24e7172011-01-04 15:09:30 -08001095static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1096 enum pipe pipe)
1097{
1098 int reg, i;
1099 u32 val;
1100 int cur_pipe;
1101
Jesse Barnes19ec1352011-02-02 12:28:02 -08001102 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001103 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1104 reg = DSPCNTR(pipe);
1105 val = I915_READ(reg);
1106 WARN((val & DISPLAY_PLANE_ENABLE),
1107 "plane %c assertion failure, should be disabled but not\n",
1108 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001109 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001110 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001111
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112 /* Need to check both planes against the pipe */
1113 for (i = 0; i < 2; i++) {
1114 reg = DSPCNTR(i);
1115 val = I915_READ(reg);
1116 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1117 DISPPLANE_SEL_PIPE_SHIFT;
1118 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001119 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1120 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121 }
1122}
1123
Jesse Barnes92f25842011-01-04 15:09:34 -08001124static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1125{
1126 u32 val;
1127 bool enabled;
1128
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001129 if (HAS_PCH_LPT(dev_priv->dev)) {
1130 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1131 return;
1132 }
1133
Jesse Barnes92f25842011-01-04 15:09:34 -08001134 val = I915_READ(PCH_DREF_CONTROL);
1135 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1136 DREF_SUPERSPREAD_SOURCE_MASK));
1137 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1138}
1139
1140static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1141 enum pipe pipe)
1142{
1143 int reg;
1144 u32 val;
1145 bool enabled;
1146
1147 reg = TRANSCONF(pipe);
1148 val = I915_READ(reg);
1149 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001150 WARN(enabled,
1151 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1152 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001153}
1154
Keith Packard4e634382011-08-06 10:39:45 -07001155static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1156 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001157{
1158 if ((val & DP_PORT_EN) == 0)
1159 return false;
1160
1161 if (HAS_PCH_CPT(dev_priv->dev)) {
1162 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1163 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1164 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1165 return false;
1166 } else {
1167 if ((val & DP_PIPE_MASK) != (pipe << 30))
1168 return false;
1169 }
1170 return true;
1171}
1172
Keith Packard1519b992011-08-06 10:35:34 -07001173static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1174 enum pipe pipe, u32 val)
1175{
1176 if ((val & PORT_ENABLE) == 0)
1177 return false;
1178
1179 if (HAS_PCH_CPT(dev_priv->dev)) {
1180 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1181 return false;
1182 } else {
1183 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1184 return false;
1185 }
1186 return true;
1187}
1188
1189static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1190 enum pipe pipe, u32 val)
1191{
1192 if ((val & LVDS_PORT_EN) == 0)
1193 return false;
1194
1195 if (HAS_PCH_CPT(dev_priv->dev)) {
1196 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1197 return false;
1198 } else {
1199 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1200 return false;
1201 }
1202 return true;
1203}
1204
1205static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1206 enum pipe pipe, u32 val)
1207{
1208 if ((val & ADPA_DAC_ENABLE) == 0)
1209 return false;
1210 if (HAS_PCH_CPT(dev_priv->dev)) {
1211 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1212 return false;
1213 } else {
1214 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1215 return false;
1216 }
1217 return true;
1218}
1219
Jesse Barnes291906f2011-02-02 12:28:03 -08001220static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001221 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001222{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001223 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001224 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001225 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001226 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001227}
1228
1229static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1230 enum pipe pipe, int reg)
1231{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001232 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001233 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Adam Jackson23c99e72011-10-07 14:38:43 -04001234 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001235 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001236}
1237
1238static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1239 enum pipe pipe)
1240{
1241 int reg;
1242 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001243
Keith Packardf0575e92011-07-25 22:12:43 -07001244 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1245 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1246 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001247
1248 reg = PCH_ADPA;
1249 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001250 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001251 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001252 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001253
1254 reg = PCH_LVDS;
1255 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001256 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001257 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001258 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001259
1260 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1261 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1262 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1263}
1264
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001266 * intel_enable_pll - enable a PLL
1267 * @dev_priv: i915 private structure
1268 * @pipe: pipe PLL to enable
1269 *
1270 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1271 * make sure the PLL reg is writable first though, since the panel write
1272 * protect mechanism may be enabled.
1273 *
1274 * Note! This is for pre-ILK only.
1275 */
1276static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1277{
1278 int reg;
1279 u32 val;
1280
1281 /* No really, not for ILK+ */
1282 BUG_ON(dev_priv->info->gen >= 5);
1283
1284 /* PLL is protected by panel, make sure we can write it */
1285 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1286 assert_panel_unlocked(dev_priv, pipe);
1287
1288 reg = DPLL(pipe);
1289 val = I915_READ(reg);
1290 val |= DPLL_VCO_ENABLE;
1291
1292 /* We do this three times for luck */
1293 I915_WRITE(reg, val);
1294 POSTING_READ(reg);
1295 udelay(150); /* wait for warmup */
1296 I915_WRITE(reg, val);
1297 POSTING_READ(reg);
1298 udelay(150); /* wait for warmup */
1299 I915_WRITE(reg, val);
1300 POSTING_READ(reg);
1301 udelay(150); /* wait for warmup */
1302}
1303
1304/**
1305 * intel_disable_pll - disable a PLL
1306 * @dev_priv: i915 private structure
1307 * @pipe: pipe PLL to disable
1308 *
1309 * Disable the PLL for @pipe, making sure the pipe is off first.
1310 *
1311 * Note! This is for pre-ILK only.
1312 */
1313static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1314{
1315 int reg;
1316 u32 val;
1317
1318 /* Don't disable pipe A or pipe A PLLs if needed */
1319 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1320 return;
1321
1322 /* Make sure the pipe isn't still relying on us */
1323 assert_pipe_disabled(dev_priv, pipe);
1324
1325 reg = DPLL(pipe);
1326 val = I915_READ(reg);
1327 val &= ~DPLL_VCO_ENABLE;
1328 I915_WRITE(reg, val);
1329 POSTING_READ(reg);
1330}
1331
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001332/* SBI access */
1333static void
1334intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1335{
1336 unsigned long flags;
1337
1338 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1339 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_READY) == 0,
1340 100)) {
1341 DRM_ERROR("timeout waiting for SBI to become ready\n");
1342 goto out_unlock;
1343 }
1344
1345 I915_WRITE(SBI_ADDR,
1346 (reg << 16));
1347 I915_WRITE(SBI_DATA,
1348 value);
1349 I915_WRITE(SBI_CTL_STAT,
1350 SBI_BUSY |
1351 SBI_CTL_OP_CRWR);
1352
1353 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_READY | SBI_RESPONSE_SUCCESS)) == 0,
1354 100)) {
1355 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1356 goto out_unlock;
1357 }
1358
1359out_unlock:
1360 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1361}
1362
1363static u32
1364intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1365{
1366 unsigned long flags;
1367 u32 value;
1368
1369 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1370 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_READY) == 0,
1371 100)) {
1372 DRM_ERROR("timeout waiting for SBI to become ready\n");
1373 goto out_unlock;
1374 }
1375
1376 I915_WRITE(SBI_ADDR,
1377 (reg << 16));
1378 I915_WRITE(SBI_CTL_STAT,
1379 SBI_BUSY |
1380 SBI_CTL_OP_CRRD);
1381
1382 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_READY | SBI_RESPONSE_SUCCESS)) == 0,
1383 100)) {
1384 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1385 goto out_unlock;
1386 }
1387
1388 value = I915_READ(SBI_DATA);
1389
1390out_unlock:
1391 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1392 return value;
1393}
1394
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001395/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001396 * intel_enable_pch_pll - enable PCH PLL
1397 * @dev_priv: i915 private structure
1398 * @pipe: pipe PLL to enable
1399 *
1400 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1401 * drives the transcoder clock.
1402 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001403static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001404{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001405 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1406 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001407 int reg;
1408 u32 val;
1409
1410 /* PCH only available on ILK+ */
1411 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001412 BUG_ON(pll == NULL);
1413 BUG_ON(pll->refcount == 0);
1414
1415 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1416 pll->pll_reg, pll->active, pll->on,
1417 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001418
1419 /* PCH refclock must be enabled first */
1420 assert_pch_refclk_enabled(dev_priv);
1421
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001422 if (pll->active++ && pll->on) {
1423 assert_pch_pll_enabled(dev_priv, intel_crtc);
1424 return;
1425 }
1426
1427 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1428
1429 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001430 val = I915_READ(reg);
1431 val |= DPLL_VCO_ENABLE;
1432 I915_WRITE(reg, val);
1433 POSTING_READ(reg);
1434 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001435
1436 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001437}
1438
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001439static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001440{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001441 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1442 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001443 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001444 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001445
Jesse Barnes92f25842011-01-04 15:09:34 -08001446 /* PCH only available on ILK+ */
1447 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001448 if (pll == NULL)
1449 return;
1450
1451 BUG_ON(pll->refcount == 0);
1452
1453 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1454 pll->pll_reg, pll->active, pll->on,
1455 intel_crtc->base.base.id);
1456
1457 BUG_ON(pll->active == 0);
1458 if (--pll->active) {
1459 assert_pch_pll_enabled(dev_priv, intel_crtc);
1460 return;
1461 }
1462
1463 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001464
1465 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001466 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001467
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001468 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001469 val = I915_READ(reg);
1470 val &= ~DPLL_VCO_ENABLE;
1471 I915_WRITE(reg, val);
1472 POSTING_READ(reg);
1473 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001474
1475 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001476}
1477
Jesse Barnes040484a2011-01-03 12:14:26 -08001478static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1479 enum pipe pipe)
1480{
1481 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001482 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001483 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001484
1485 /* PCH only available on ILK+ */
1486 BUG_ON(dev_priv->info->gen < 5);
1487
1488 /* Make sure PCH DPLL is enabled */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001489 assert_pch_pll_enabled(dev_priv, to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001490
1491 /* FDI must be feeding us bits for PCH ports */
1492 assert_fdi_tx_enabled(dev_priv, pipe);
1493 assert_fdi_rx_enabled(dev_priv, pipe);
1494
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001495 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1496 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1497 return;
1498 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001499 reg = TRANSCONF(pipe);
1500 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001501 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001502
1503 if (HAS_PCH_IBX(dev_priv->dev)) {
1504 /*
1505 * make the BPC in transcoder be consistent with
1506 * that in pipeconf reg.
1507 */
1508 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001509 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001510 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001511
1512 val &= ~TRANS_INTERLACE_MASK;
1513 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001514 if (HAS_PCH_IBX(dev_priv->dev) &&
1515 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1516 val |= TRANS_LEGACY_INTERLACED_ILK;
1517 else
1518 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001519 else
1520 val |= TRANS_PROGRESSIVE;
1521
Jesse Barnes040484a2011-01-03 12:14:26 -08001522 I915_WRITE(reg, val | TRANS_ENABLE);
1523 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1524 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1525}
1526
1527static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1528 enum pipe pipe)
1529{
1530 int reg;
1531 u32 val;
1532
1533 /* FDI relies on the transcoder */
1534 assert_fdi_tx_disabled(dev_priv, pipe);
1535 assert_fdi_rx_disabled(dev_priv, pipe);
1536
Jesse Barnes291906f2011-02-02 12:28:03 -08001537 /* Ports must be off as well */
1538 assert_pch_ports_disabled(dev_priv, pipe);
1539
Jesse Barnes040484a2011-01-03 12:14:26 -08001540 reg = TRANSCONF(pipe);
1541 val = I915_READ(reg);
1542 val &= ~TRANS_ENABLE;
1543 I915_WRITE(reg, val);
1544 /* wait for PCH transcoder off, transcoder state */
1545 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001546 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001547}
1548
Jesse Barnes92f25842011-01-04 15:09:34 -08001549/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001550 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001551 * @dev_priv: i915 private structure
1552 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001553 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001554 *
1555 * Enable @pipe, making sure that various hardware specific requirements
1556 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1557 *
1558 * @pipe should be %PIPE_A or %PIPE_B.
1559 *
1560 * Will wait until the pipe is actually running (i.e. first vblank) before
1561 * returning.
1562 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001563static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1564 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001565{
1566 int reg;
1567 u32 val;
1568
1569 /*
1570 * A pipe without a PLL won't actually be able to drive bits from
1571 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1572 * need the check.
1573 */
1574 if (!HAS_PCH_SPLIT(dev_priv->dev))
1575 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001576 else {
1577 if (pch_port) {
1578 /* if driving the PCH, we need FDI enabled */
1579 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1580 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1581 }
1582 /* FIXME: assert CPU port conditions for SNB+ */
1583 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001584
1585 reg = PIPECONF(pipe);
1586 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001587 if (val & PIPECONF_ENABLE)
1588 return;
1589
1590 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001591 intel_wait_for_vblank(dev_priv->dev, pipe);
1592}
1593
1594/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001595 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001596 * @dev_priv: i915 private structure
1597 * @pipe: pipe to disable
1598 *
1599 * Disable @pipe, making sure that various hardware specific requirements
1600 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1601 *
1602 * @pipe should be %PIPE_A or %PIPE_B.
1603 *
1604 * Will wait until the pipe has shut down before returning.
1605 */
1606static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1607 enum pipe pipe)
1608{
1609 int reg;
1610 u32 val;
1611
1612 /*
1613 * Make sure planes won't keep trying to pump pixels to us,
1614 * or we might hang the display.
1615 */
1616 assert_planes_disabled(dev_priv, pipe);
1617
1618 /* Don't disable pipe A or pipe A PLLs if needed */
1619 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1620 return;
1621
1622 reg = PIPECONF(pipe);
1623 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001624 if ((val & PIPECONF_ENABLE) == 0)
1625 return;
1626
1627 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001628 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1629}
1630
Keith Packardd74362c2011-07-28 14:47:14 -07001631/*
1632 * Plane regs are double buffered, going from enabled->disabled needs a
1633 * trigger in order to latch. The display address reg provides this.
1634 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001635void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001636 enum plane plane)
1637{
1638 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1639 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1640}
1641
Jesse Barnesb24e7172011-01-04 15:09:30 -08001642/**
1643 * intel_enable_plane - enable a display plane on a given pipe
1644 * @dev_priv: i915 private structure
1645 * @plane: plane to enable
1646 * @pipe: pipe being fed
1647 *
1648 * Enable @plane on @pipe, making sure that @pipe is running first.
1649 */
1650static void intel_enable_plane(struct drm_i915_private *dev_priv,
1651 enum plane plane, enum pipe pipe)
1652{
1653 int reg;
1654 u32 val;
1655
1656 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1657 assert_pipe_enabled(dev_priv, pipe);
1658
1659 reg = DSPCNTR(plane);
1660 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001661 if (val & DISPLAY_PLANE_ENABLE)
1662 return;
1663
1664 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001665 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001666 intel_wait_for_vblank(dev_priv->dev, pipe);
1667}
1668
Jesse Barnesb24e7172011-01-04 15:09:30 -08001669/**
1670 * intel_disable_plane - disable a display plane
1671 * @dev_priv: i915 private structure
1672 * @plane: plane to disable
1673 * @pipe: pipe consuming the data
1674 *
1675 * Disable @plane; should be an independent operation.
1676 */
1677static void intel_disable_plane(struct drm_i915_private *dev_priv,
1678 enum plane plane, enum pipe pipe)
1679{
1680 int reg;
1681 u32 val;
1682
1683 reg = DSPCNTR(plane);
1684 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001685 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1686 return;
1687
1688 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001689 intel_flush_display_plane(dev_priv, plane);
1690 intel_wait_for_vblank(dev_priv->dev, pipe);
1691}
1692
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001693static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001694 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001695{
1696 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001697 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001698 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001699 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001700 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001701}
1702
1703static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1704 enum pipe pipe, int reg)
1705{
1706 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001707 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001708 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1709 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001710 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001711 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001712}
1713
1714/* Disable any ports connected to this transcoder */
1715static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1716 enum pipe pipe)
1717{
1718 u32 reg, val;
1719
1720 val = I915_READ(PCH_PP_CONTROL);
1721 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1722
Keith Packardf0575e92011-07-25 22:12:43 -07001723 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1724 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1725 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001726
1727 reg = PCH_ADPA;
1728 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001729 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001730 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1731
1732 reg = PCH_LVDS;
1733 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001734 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1735 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001736 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1737 POSTING_READ(reg);
1738 udelay(100);
1739 }
1740
1741 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1742 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1743 disable_pch_hdmi(dev_priv, pipe, HDMID);
1744}
1745
Chris Wilson127bd2a2010-07-23 23:32:05 +01001746int
Chris Wilson48b956c2010-09-14 12:50:34 +01001747intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001748 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001749 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001750{
Chris Wilsonce453d82011-02-21 14:43:56 +00001751 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001752 u32 alignment;
1753 int ret;
1754
Chris Wilson05394f32010-11-08 19:18:58 +00001755 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001756 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001757 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1758 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001759 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001760 alignment = 4 * 1024;
1761 else
1762 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001763 break;
1764 case I915_TILING_X:
1765 /* pin() will align the object as required by fence */
1766 alignment = 0;
1767 break;
1768 case I915_TILING_Y:
1769 /* FIXME: Is this true? */
1770 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1771 return -EINVAL;
1772 default:
1773 BUG();
1774 }
1775
Chris Wilsonce453d82011-02-21 14:43:56 +00001776 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001777 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001778 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001779 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001780
1781 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1782 * fence, whereas 965+ only requires a fence if using
1783 * framebuffer compression. For simplicity, we always install
1784 * a fence as the cost is not that onerous.
1785 */
Chris Wilson06d98132012-04-17 15:31:24 +01001786 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001787 if (ret)
1788 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001789
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001790 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001791
Chris Wilsonce453d82011-02-21 14:43:56 +00001792 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001793 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001794
1795err_unpin:
1796 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001797err_interruptible:
1798 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001799 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001800}
1801
Chris Wilson1690e1e2011-12-14 13:57:08 +01001802void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1803{
1804 i915_gem_object_unpin_fence(obj);
1805 i915_gem_object_unpin(obj);
1806}
1807
Jesse Barnes17638cd2011-06-24 12:19:23 -07001808static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1809 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001810{
1811 struct drm_device *dev = crtc->dev;
1812 struct drm_i915_private *dev_priv = dev->dev_private;
1813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1814 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001815 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001816 int plane = intel_crtc->plane;
1817 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001818 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001819 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001820
1821 switch (plane) {
1822 case 0:
1823 case 1:
1824 break;
1825 default:
1826 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1827 return -EINVAL;
1828 }
1829
1830 intel_fb = to_intel_framebuffer(fb);
1831 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001832
Chris Wilson5eddb702010-09-11 13:48:45 +01001833 reg = DSPCNTR(plane);
1834 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001835 /* Mask out pixel format bits in case we change it */
1836 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1837 switch (fb->bits_per_pixel) {
1838 case 8:
1839 dspcntr |= DISPPLANE_8BPP;
1840 break;
1841 case 16:
1842 if (fb->depth == 15)
1843 dspcntr |= DISPPLANE_15_16BPP;
1844 else
1845 dspcntr |= DISPPLANE_16BPP;
1846 break;
1847 case 24:
1848 case 32:
1849 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1850 break;
1851 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001852 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07001853 return -EINVAL;
1854 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001855 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001856 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001857 dspcntr |= DISPPLANE_TILED;
1858 else
1859 dspcntr &= ~DISPPLANE_TILED;
1860 }
1861
Chris Wilson5eddb702010-09-11 13:48:45 +01001862 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001863
Chris Wilson05394f32010-11-08 19:18:58 +00001864 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001865 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001866
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001867 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001868 Start, Offset, x, y, fb->pitches[0]);
1869 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001870 if (INTEL_INFO(dev)->gen >= 4) {
Armin Reese446f2542012-03-30 16:20:16 -07001871 I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
Chris Wilson5eddb702010-09-11 13:48:45 +01001872 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1873 I915_WRITE(DSPADDR(plane), Offset);
1874 } else
1875 I915_WRITE(DSPADDR(plane), Start + Offset);
1876 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001877
Jesse Barnes17638cd2011-06-24 12:19:23 -07001878 return 0;
1879}
1880
1881static int ironlake_update_plane(struct drm_crtc *crtc,
1882 struct drm_framebuffer *fb, int x, int y)
1883{
1884 struct drm_device *dev = crtc->dev;
1885 struct drm_i915_private *dev_priv = dev->dev_private;
1886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1887 struct intel_framebuffer *intel_fb;
1888 struct drm_i915_gem_object *obj;
1889 int plane = intel_crtc->plane;
1890 unsigned long Start, Offset;
1891 u32 dspcntr;
1892 u32 reg;
1893
1894 switch (plane) {
1895 case 0:
1896 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001897 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001898 break;
1899 default:
1900 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1901 return -EINVAL;
1902 }
1903
1904 intel_fb = to_intel_framebuffer(fb);
1905 obj = intel_fb->obj;
1906
1907 reg = DSPCNTR(plane);
1908 dspcntr = I915_READ(reg);
1909 /* Mask out pixel format bits in case we change it */
1910 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1911 switch (fb->bits_per_pixel) {
1912 case 8:
1913 dspcntr |= DISPPLANE_8BPP;
1914 break;
1915 case 16:
1916 if (fb->depth != 16)
1917 return -EINVAL;
1918
1919 dspcntr |= DISPPLANE_16BPP;
1920 break;
1921 case 24:
1922 case 32:
1923 if (fb->depth == 24)
1924 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1925 else if (fb->depth == 30)
1926 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
1927 else
1928 return -EINVAL;
1929 break;
1930 default:
1931 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
1932 return -EINVAL;
1933 }
1934
1935 if (obj->tiling_mode != I915_TILING_NONE)
1936 dspcntr |= DISPPLANE_TILED;
1937 else
1938 dspcntr &= ~DISPPLANE_TILED;
1939
1940 /* must disable */
1941 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1942
1943 I915_WRITE(reg, dspcntr);
1944
1945 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001946 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes17638cd2011-06-24 12:19:23 -07001947
1948 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001949 Start, Offset, x, y, fb->pitches[0]);
1950 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Armin Reese446f2542012-03-30 16:20:16 -07001951 I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
Jesse Barnes17638cd2011-06-24 12:19:23 -07001952 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1953 I915_WRITE(DSPADDR(plane), Offset);
1954 POSTING_READ(reg);
1955
1956 return 0;
1957}
1958
1959/* Assume fb object is pinned & idle & fenced and just update base pointers */
1960static int
1961intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1962 int x, int y, enum mode_set_atomic state)
1963{
1964 struct drm_device *dev = crtc->dev;
1965 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001966
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01001967 if (dev_priv->display.disable_fbc)
1968 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001969 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001970
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01001971 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07001972}
1973
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001974static int
Chris Wilson14667a42012-04-03 17:58:35 +01001975intel_finish_fb(struct drm_framebuffer *old_fb)
1976{
1977 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
1978 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1979 bool was_interruptible = dev_priv->mm.interruptible;
1980 int ret;
1981
1982 wait_event(dev_priv->pending_flip_queue,
1983 atomic_read(&dev_priv->mm.wedged) ||
1984 atomic_read(&obj->pending_flip) == 0);
1985
1986 /* Big Hammer, we also need to ensure that any pending
1987 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
1988 * current scanout is retired before unpinning the old
1989 * framebuffer.
1990 *
1991 * This should only fail upon a hung GPU, in which case we
1992 * can safely continue.
1993 */
1994 dev_priv->mm.interruptible = false;
1995 ret = i915_gem_object_finish_gpu(obj);
1996 dev_priv->mm.interruptible = was_interruptible;
1997
1998 return ret;
1999}
2000
2001static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002002intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2003 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002004{
2005 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002006 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002007 struct drm_i915_master_private *master_priv;
2008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002009 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002010
2011 /* no fb bound */
2012 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002013 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002014 return 0;
2015 }
2016
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002017 if(intel_crtc->plane > dev_priv->num_pipe) {
2018 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2019 intel_crtc->plane,
2020 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002021 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002022 }
2023
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002024 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002025 ret = intel_pin_and_fence_fb_obj(dev,
2026 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002027 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002028 if (ret != 0) {
2029 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002030 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002031 return ret;
2032 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002033
Chris Wilson14667a42012-04-03 17:58:35 +01002034 if (old_fb)
2035 intel_finish_fb(old_fb);
Chris Wilson265db952010-09-20 15:41:01 +01002036
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002037 ret = dev_priv->display.update_plane(crtc, crtc->fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002038 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002039 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002040 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002041 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002042 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002043 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002044
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002045 if (old_fb) {
2046 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002047 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002048 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002049
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002050 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002051 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002052
2053 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002054 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002055
2056 master_priv = dev->primary->master->driver_priv;
2057 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002058 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002059
Chris Wilson265db952010-09-20 15:41:01 +01002060 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002061 master_priv->sarea_priv->pipeB_x = x;
2062 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002063 } else {
2064 master_priv->sarea_priv->pipeA_x = x;
2065 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002066 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002067
2068 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002069}
2070
Chris Wilson5eddb702010-09-11 13:48:45 +01002071static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002072{
2073 struct drm_device *dev = crtc->dev;
2074 struct drm_i915_private *dev_priv = dev->dev_private;
2075 u32 dpa_ctl;
2076
Zhao Yakui28c97732009-10-09 11:39:41 +08002077 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002078 dpa_ctl = I915_READ(DP_A);
2079 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2080
2081 if (clock < 200000) {
2082 u32 temp;
2083 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2084 /* workaround for 160Mhz:
2085 1) program 0x4600c bits 15:0 = 0x8124
2086 2) program 0x46010 bit 0 = 1
2087 3) program 0x46034 bit 24 = 1
2088 4) program 0x64000 bit 14 = 1
2089 */
2090 temp = I915_READ(0x4600c);
2091 temp &= 0xffff0000;
2092 I915_WRITE(0x4600c, temp | 0x8124);
2093
2094 temp = I915_READ(0x46010);
2095 I915_WRITE(0x46010, temp | 1);
2096
2097 temp = I915_READ(0x46034);
2098 I915_WRITE(0x46034, temp | (1 << 24));
2099 } else {
2100 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2101 }
2102 I915_WRITE(DP_A, dpa_ctl);
2103
Chris Wilson5eddb702010-09-11 13:48:45 +01002104 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002105 udelay(500);
2106}
2107
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002108static void intel_fdi_normal_train(struct drm_crtc *crtc)
2109{
2110 struct drm_device *dev = crtc->dev;
2111 struct drm_i915_private *dev_priv = dev->dev_private;
2112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2113 int pipe = intel_crtc->pipe;
2114 u32 reg, temp;
2115
2116 /* enable normal train */
2117 reg = FDI_TX_CTL(pipe);
2118 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002119 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002120 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2121 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002122 } else {
2123 temp &= ~FDI_LINK_TRAIN_NONE;
2124 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002125 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002126 I915_WRITE(reg, temp);
2127
2128 reg = FDI_RX_CTL(pipe);
2129 temp = I915_READ(reg);
2130 if (HAS_PCH_CPT(dev)) {
2131 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2132 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2133 } else {
2134 temp &= ~FDI_LINK_TRAIN_NONE;
2135 temp |= FDI_LINK_TRAIN_NONE;
2136 }
2137 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2138
2139 /* wait one idle pattern time */
2140 POSTING_READ(reg);
2141 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002142
2143 /* IVB wants error correction enabled */
2144 if (IS_IVYBRIDGE(dev))
2145 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2146 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002147}
2148
Jesse Barnes291427f2011-07-29 12:42:37 -07002149static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2150{
2151 struct drm_i915_private *dev_priv = dev->dev_private;
2152 u32 flags = I915_READ(SOUTH_CHICKEN1);
2153
2154 flags |= FDI_PHASE_SYNC_OVR(pipe);
2155 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2156 flags |= FDI_PHASE_SYNC_EN(pipe);
2157 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2158 POSTING_READ(SOUTH_CHICKEN1);
2159}
2160
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002161/* The FDI link training functions for ILK/Ibexpeak. */
2162static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2163{
2164 struct drm_device *dev = crtc->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002168 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002169 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002170
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002171 /* FDI needs bits from pipe & plane first */
2172 assert_pipe_enabled(dev_priv, pipe);
2173 assert_plane_enabled(dev_priv, plane);
2174
Adam Jacksone1a44742010-06-25 15:32:14 -04002175 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2176 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002177 reg = FDI_RX_IMR(pipe);
2178 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002179 temp &= ~FDI_RX_SYMBOL_LOCK;
2180 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002181 I915_WRITE(reg, temp);
2182 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002183 udelay(150);
2184
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002185 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002186 reg = FDI_TX_CTL(pipe);
2187 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002188 temp &= ~(7 << 19);
2189 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002190 temp &= ~FDI_LINK_TRAIN_NONE;
2191 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002192 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002193
Chris Wilson5eddb702010-09-11 13:48:45 +01002194 reg = FDI_RX_CTL(pipe);
2195 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002196 temp &= ~FDI_LINK_TRAIN_NONE;
2197 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002198 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2199
2200 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002201 udelay(150);
2202
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002203 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002204 if (HAS_PCH_IBX(dev)) {
2205 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2206 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2207 FDI_RX_PHASE_SYNC_POINTER_EN);
2208 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002209
Chris Wilson5eddb702010-09-11 13:48:45 +01002210 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002211 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002212 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002213 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2214
2215 if ((temp & FDI_RX_BIT_LOCK)) {
2216 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002217 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002218 break;
2219 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002220 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002221 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002222 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002223
2224 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002225 reg = FDI_TX_CTL(pipe);
2226 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002227 temp &= ~FDI_LINK_TRAIN_NONE;
2228 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002229 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002230
Chris Wilson5eddb702010-09-11 13:48:45 +01002231 reg = FDI_RX_CTL(pipe);
2232 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002233 temp &= ~FDI_LINK_TRAIN_NONE;
2234 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002235 I915_WRITE(reg, temp);
2236
2237 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002238 udelay(150);
2239
Chris Wilson5eddb702010-09-11 13:48:45 +01002240 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002241 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002242 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002243 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2244
2245 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002246 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002247 DRM_DEBUG_KMS("FDI train 2 done.\n");
2248 break;
2249 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002250 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002251 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002252 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002253
2254 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002255
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002256}
2257
Akshay Joshi0206e352011-08-16 15:34:10 -04002258static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002259 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2260 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2261 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2262 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2263};
2264
2265/* The FDI link training functions for SNB/Cougarpoint. */
2266static void gen6_fdi_link_train(struct drm_crtc *crtc)
2267{
2268 struct drm_device *dev = crtc->dev;
2269 struct drm_i915_private *dev_priv = dev->dev_private;
2270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2271 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002272 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002273
Adam Jacksone1a44742010-06-25 15:32:14 -04002274 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2275 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002276 reg = FDI_RX_IMR(pipe);
2277 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002278 temp &= ~FDI_RX_SYMBOL_LOCK;
2279 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002280 I915_WRITE(reg, temp);
2281
2282 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002283 udelay(150);
2284
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002285 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002286 reg = FDI_TX_CTL(pipe);
2287 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002288 temp &= ~(7 << 19);
2289 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002290 temp &= ~FDI_LINK_TRAIN_NONE;
2291 temp |= FDI_LINK_TRAIN_PATTERN_1;
2292 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2293 /* SNB-B */
2294 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002295 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002296
Chris Wilson5eddb702010-09-11 13:48:45 +01002297 reg = FDI_RX_CTL(pipe);
2298 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002299 if (HAS_PCH_CPT(dev)) {
2300 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2301 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2302 } else {
2303 temp &= ~FDI_LINK_TRAIN_NONE;
2304 temp |= FDI_LINK_TRAIN_PATTERN_1;
2305 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002306 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2307
2308 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002309 udelay(150);
2310
Jesse Barnes291427f2011-07-29 12:42:37 -07002311 if (HAS_PCH_CPT(dev))
2312 cpt_phase_pointer_enable(dev, pipe);
2313
Akshay Joshi0206e352011-08-16 15:34:10 -04002314 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002315 reg = FDI_TX_CTL(pipe);
2316 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002317 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2318 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002319 I915_WRITE(reg, temp);
2320
2321 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002322 udelay(500);
2323
Sean Paulfa37d392012-03-02 12:53:39 -05002324 for (retry = 0; retry < 5; retry++) {
2325 reg = FDI_RX_IIR(pipe);
2326 temp = I915_READ(reg);
2327 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2328 if (temp & FDI_RX_BIT_LOCK) {
2329 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2330 DRM_DEBUG_KMS("FDI train 1 done.\n");
2331 break;
2332 }
2333 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002334 }
Sean Paulfa37d392012-03-02 12:53:39 -05002335 if (retry < 5)
2336 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002337 }
2338 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002340
2341 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002342 reg = FDI_TX_CTL(pipe);
2343 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002344 temp &= ~FDI_LINK_TRAIN_NONE;
2345 temp |= FDI_LINK_TRAIN_PATTERN_2;
2346 if (IS_GEN6(dev)) {
2347 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2348 /* SNB-B */
2349 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2350 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002352
Chris Wilson5eddb702010-09-11 13:48:45 +01002353 reg = FDI_RX_CTL(pipe);
2354 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002355 if (HAS_PCH_CPT(dev)) {
2356 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2357 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2358 } else {
2359 temp &= ~FDI_LINK_TRAIN_NONE;
2360 temp |= FDI_LINK_TRAIN_PATTERN_2;
2361 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 I915_WRITE(reg, temp);
2363
2364 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002365 udelay(150);
2366
Akshay Joshi0206e352011-08-16 15:34:10 -04002367 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 reg = FDI_TX_CTL(pipe);
2369 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002370 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2371 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002372 I915_WRITE(reg, temp);
2373
2374 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002375 udelay(500);
2376
Sean Paulfa37d392012-03-02 12:53:39 -05002377 for (retry = 0; retry < 5; retry++) {
2378 reg = FDI_RX_IIR(pipe);
2379 temp = I915_READ(reg);
2380 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2381 if (temp & FDI_RX_SYMBOL_LOCK) {
2382 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2383 DRM_DEBUG_KMS("FDI train 2 done.\n");
2384 break;
2385 }
2386 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002387 }
Sean Paulfa37d392012-03-02 12:53:39 -05002388 if (retry < 5)
2389 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002390 }
2391 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002392 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002393
2394 DRM_DEBUG_KMS("FDI train done.\n");
2395}
2396
Jesse Barnes357555c2011-04-28 15:09:55 -07002397/* Manual link training for Ivy Bridge A0 parts */
2398static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2399{
2400 struct drm_device *dev = crtc->dev;
2401 struct drm_i915_private *dev_priv = dev->dev_private;
2402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2403 int pipe = intel_crtc->pipe;
2404 u32 reg, temp, i;
2405
2406 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2407 for train result */
2408 reg = FDI_RX_IMR(pipe);
2409 temp = I915_READ(reg);
2410 temp &= ~FDI_RX_SYMBOL_LOCK;
2411 temp &= ~FDI_RX_BIT_LOCK;
2412 I915_WRITE(reg, temp);
2413
2414 POSTING_READ(reg);
2415 udelay(150);
2416
2417 /* enable CPU FDI TX and PCH FDI RX */
2418 reg = FDI_TX_CTL(pipe);
2419 temp = I915_READ(reg);
2420 temp &= ~(7 << 19);
2421 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2422 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2423 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2424 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2425 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002426 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002427 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2428
2429 reg = FDI_RX_CTL(pipe);
2430 temp = I915_READ(reg);
2431 temp &= ~FDI_LINK_TRAIN_AUTO;
2432 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2433 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002434 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002435 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2436
2437 POSTING_READ(reg);
2438 udelay(150);
2439
Jesse Barnes291427f2011-07-29 12:42:37 -07002440 if (HAS_PCH_CPT(dev))
2441 cpt_phase_pointer_enable(dev, pipe);
2442
Akshay Joshi0206e352011-08-16 15:34:10 -04002443 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002444 reg = FDI_TX_CTL(pipe);
2445 temp = I915_READ(reg);
2446 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2447 temp |= snb_b_fdi_train_param[i];
2448 I915_WRITE(reg, temp);
2449
2450 POSTING_READ(reg);
2451 udelay(500);
2452
2453 reg = FDI_RX_IIR(pipe);
2454 temp = I915_READ(reg);
2455 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2456
2457 if (temp & FDI_RX_BIT_LOCK ||
2458 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2459 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2460 DRM_DEBUG_KMS("FDI train 1 done.\n");
2461 break;
2462 }
2463 }
2464 if (i == 4)
2465 DRM_ERROR("FDI train 1 fail!\n");
2466
2467 /* Train 2 */
2468 reg = FDI_TX_CTL(pipe);
2469 temp = I915_READ(reg);
2470 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2471 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2472 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2473 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2474 I915_WRITE(reg, temp);
2475
2476 reg = FDI_RX_CTL(pipe);
2477 temp = I915_READ(reg);
2478 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2479 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2480 I915_WRITE(reg, temp);
2481
2482 POSTING_READ(reg);
2483 udelay(150);
2484
Akshay Joshi0206e352011-08-16 15:34:10 -04002485 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002486 reg = FDI_TX_CTL(pipe);
2487 temp = I915_READ(reg);
2488 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2489 temp |= snb_b_fdi_train_param[i];
2490 I915_WRITE(reg, temp);
2491
2492 POSTING_READ(reg);
2493 udelay(500);
2494
2495 reg = FDI_RX_IIR(pipe);
2496 temp = I915_READ(reg);
2497 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2498
2499 if (temp & FDI_RX_SYMBOL_LOCK) {
2500 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2501 DRM_DEBUG_KMS("FDI train 2 done.\n");
2502 break;
2503 }
2504 }
2505 if (i == 4)
2506 DRM_ERROR("FDI train 2 fail!\n");
2507
2508 DRM_DEBUG_KMS("FDI train done.\n");
2509}
2510
2511static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002512{
2513 struct drm_device *dev = crtc->dev;
2514 struct drm_i915_private *dev_priv = dev->dev_private;
2515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2516 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002517 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002518
Jesse Barnesc64e3112010-09-10 11:27:03 -07002519 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2521 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002522
Jesse Barnes0e23b992010-09-10 11:10:00 -07002523 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 reg = FDI_RX_CTL(pipe);
2525 temp = I915_READ(reg);
2526 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002527 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2529 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2530
2531 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002532 udelay(200);
2533
2534 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 temp = I915_READ(reg);
2536 I915_WRITE(reg, temp | FDI_PCDCLK);
2537
2538 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002539 udelay(200);
2540
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002541 /* On Haswell, the PLL configuration for ports and pipes is handled
2542 * separately, as part of DDI setup */
2543 if (!IS_HASWELL(dev)) {
2544 /* Enable CPU FDI TX PLL, always on for Ironlake */
2545 reg = FDI_TX_CTL(pipe);
2546 temp = I915_READ(reg);
2547 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2548 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002549
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002550 POSTING_READ(reg);
2551 udelay(100);
2552 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002553 }
2554}
2555
Jesse Barnes291427f2011-07-29 12:42:37 -07002556static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2557{
2558 struct drm_i915_private *dev_priv = dev->dev_private;
2559 u32 flags = I915_READ(SOUTH_CHICKEN1);
2560
2561 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2562 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2563 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2564 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2565 POSTING_READ(SOUTH_CHICKEN1);
2566}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002567static void ironlake_fdi_disable(struct drm_crtc *crtc)
2568{
2569 struct drm_device *dev = crtc->dev;
2570 struct drm_i915_private *dev_priv = dev->dev_private;
2571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2572 int pipe = intel_crtc->pipe;
2573 u32 reg, temp;
2574
2575 /* disable CPU FDI tx and PCH FDI rx */
2576 reg = FDI_TX_CTL(pipe);
2577 temp = I915_READ(reg);
2578 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2579 POSTING_READ(reg);
2580
2581 reg = FDI_RX_CTL(pipe);
2582 temp = I915_READ(reg);
2583 temp &= ~(0x7 << 16);
2584 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2585 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2586
2587 POSTING_READ(reg);
2588 udelay(100);
2589
2590 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002591 if (HAS_PCH_IBX(dev)) {
2592 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002593 I915_WRITE(FDI_RX_CHICKEN(pipe),
2594 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002595 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002596 } else if (HAS_PCH_CPT(dev)) {
2597 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002598 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002599
2600 /* still set train pattern 1 */
2601 reg = FDI_TX_CTL(pipe);
2602 temp = I915_READ(reg);
2603 temp &= ~FDI_LINK_TRAIN_NONE;
2604 temp |= FDI_LINK_TRAIN_PATTERN_1;
2605 I915_WRITE(reg, temp);
2606
2607 reg = FDI_RX_CTL(pipe);
2608 temp = I915_READ(reg);
2609 if (HAS_PCH_CPT(dev)) {
2610 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2611 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2612 } else {
2613 temp &= ~FDI_LINK_TRAIN_NONE;
2614 temp |= FDI_LINK_TRAIN_PATTERN_1;
2615 }
2616 /* BPC in FDI rx is consistent with that in PIPECONF */
2617 temp &= ~(0x07 << 16);
2618 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2619 I915_WRITE(reg, temp);
2620
2621 POSTING_READ(reg);
2622 udelay(100);
2623}
2624
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002625static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2626{
Chris Wilson0f911282012-04-17 10:05:38 +01002627 struct drm_device *dev = crtc->dev;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002628
2629 if (crtc->fb == NULL)
2630 return;
2631
Chris Wilson0f911282012-04-17 10:05:38 +01002632 mutex_lock(&dev->struct_mutex);
2633 intel_finish_fb(crtc->fb);
2634 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002635}
2636
Jesse Barnes040484a2011-01-03 12:14:26 -08002637static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2638{
2639 struct drm_device *dev = crtc->dev;
2640 struct drm_mode_config *mode_config = &dev->mode_config;
2641 struct intel_encoder *encoder;
2642
2643 /*
2644 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2645 * must be driven by its own crtc; no sharing is possible.
2646 */
2647 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2648 if (encoder->base.crtc != crtc)
2649 continue;
2650
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002651 /* On Haswell, LPT PCH handles the VGA connection via FDI, and Haswell
2652 * CPU handles all others */
2653 if (IS_HASWELL(dev)) {
2654 /* It is still unclear how this will work on PPT, so throw up a warning */
2655 WARN_ON(!HAS_PCH_LPT(dev));
2656
2657 if (encoder->type == DRM_MODE_ENCODER_DAC) {
2658 DRM_DEBUG_KMS("Haswell detected DAC encoder, assuming is PCH\n");
2659 return true;
2660 } else {
2661 DRM_DEBUG_KMS("Haswell detected encoder %d, assuming is CPU\n",
2662 encoder->type);
2663 return false;
2664 }
2665 }
2666
Jesse Barnes040484a2011-01-03 12:14:26 -08002667 switch (encoder->type) {
2668 case INTEL_OUTPUT_EDP:
2669 if (!intel_encoder_is_pch_edp(&encoder->base))
2670 return false;
2671 continue;
2672 }
2673 }
2674
2675 return true;
2676}
2677
Jesse Barnesf67a5592011-01-05 10:31:48 -08002678/*
2679 * Enable PCH resources required for PCH ports:
2680 * - PCH PLLs
2681 * - FDI training & RX/TX
2682 * - update transcoder timings
2683 * - DP transcoding bits
2684 * - transcoder
2685 */
2686static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002687{
2688 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002689 struct drm_i915_private *dev_priv = dev->dev_private;
2690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2691 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002692 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002693
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002694 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002695 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002696
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002697 intel_enable_pch_pll(intel_crtc);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002698
2699 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002700 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002701
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002702 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002703 switch (pipe) {
2704 default:
2705 case 0:
2706 temp |= TRANSA_DPLL_ENABLE;
2707 sel = TRANSA_DPLLB_SEL;
2708 break;
2709 case 1:
2710 temp |= TRANSB_DPLL_ENABLE;
2711 sel = TRANSB_DPLLB_SEL;
2712 break;
2713 case 2:
2714 temp |= TRANSC_DPLL_ENABLE;
2715 sel = TRANSC_DPLLB_SEL;
2716 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002717 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002718 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2719 temp |= sel;
2720 else
2721 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002722 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002723 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002724
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002725 /* set transcoder timing, panel must allow it */
2726 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002727 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2728 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2729 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2730
2731 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2732 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2733 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002734 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002735
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03002736 if (!IS_HASWELL(dev))
2737 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002738
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002739 /* For PCH DP, enable TRANS_DP_CTL */
2740 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002741 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2742 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002743 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002744 reg = TRANS_DP_CTL(pipe);
2745 temp = I915_READ(reg);
2746 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002747 TRANS_DP_SYNC_MASK |
2748 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002749 temp |= (TRANS_DP_OUTPUT_ENABLE |
2750 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002751 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002752
2753 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002754 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002755 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002756 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002757
2758 switch (intel_trans_dp_port_sel(crtc)) {
2759 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002760 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002761 break;
2762 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002764 break;
2765 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002766 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002767 break;
2768 default:
2769 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002770 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002771 break;
2772 }
2773
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002775 }
2776
Jesse Barnes040484a2011-01-03 12:14:26 -08002777 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002778}
2779
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002780static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
2781{
2782 struct intel_pch_pll *pll = intel_crtc->pch_pll;
2783
2784 if (pll == NULL)
2785 return;
2786
2787 if (pll->refcount == 0) {
2788 WARN(1, "bad PCH PLL refcount\n");
2789 return;
2790 }
2791
2792 --pll->refcount;
2793 intel_crtc->pch_pll = NULL;
2794}
2795
2796static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
2797{
2798 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
2799 struct intel_pch_pll *pll;
2800 int i;
2801
2802 pll = intel_crtc->pch_pll;
2803 if (pll) {
2804 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
2805 intel_crtc->base.base.id, pll->pll_reg);
2806 goto prepare;
2807 }
2808
2809 for (i = 0; i < dev_priv->num_pch_pll; i++) {
2810 pll = &dev_priv->pch_plls[i];
2811
2812 /* Only want to check enabled timings first */
2813 if (pll->refcount == 0)
2814 continue;
2815
2816 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
2817 fp == I915_READ(pll->fp0_reg)) {
2818 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
2819 intel_crtc->base.base.id,
2820 pll->pll_reg, pll->refcount, pll->active);
2821
2822 goto found;
2823 }
2824 }
2825
2826 /* Ok no matching timings, maybe there's a free one? */
2827 for (i = 0; i < dev_priv->num_pch_pll; i++) {
2828 pll = &dev_priv->pch_plls[i];
2829 if (pll->refcount == 0) {
2830 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
2831 intel_crtc->base.base.id, pll->pll_reg);
2832 goto found;
2833 }
2834 }
2835
2836 return NULL;
2837
2838found:
2839 intel_crtc->pch_pll = pll;
2840 pll->refcount++;
2841 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
2842prepare: /* separate function? */
2843 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002844
Chris Wilsone04c7352012-05-02 20:43:56 +01002845 /* Wait for the clocks to stabilize before rewriting the regs */
2846 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002847 POSTING_READ(pll->pll_reg);
2848 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01002849
2850 I915_WRITE(pll->fp0_reg, fp);
2851 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002852 pll->on = false;
2853 return pll;
2854}
2855
Jesse Barnesd4270e52011-10-11 10:43:02 -07002856void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
2857{
2858 struct drm_i915_private *dev_priv = dev->dev_private;
2859 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
2860 u32 temp;
2861
2862 temp = I915_READ(dslreg);
2863 udelay(500);
2864 if (wait_for(I915_READ(dslreg) != temp, 5)) {
2865 /* Without this, mode sets may fail silently on FDI */
2866 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
2867 udelay(250);
2868 I915_WRITE(tc2reg, 0);
2869 if (wait_for(I915_READ(dslreg) != temp, 5))
2870 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
2871 }
2872}
2873
Jesse Barnesf67a5592011-01-05 10:31:48 -08002874static void ironlake_crtc_enable(struct drm_crtc *crtc)
2875{
2876 struct drm_device *dev = crtc->dev;
2877 struct drm_i915_private *dev_priv = dev->dev_private;
2878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2879 int pipe = intel_crtc->pipe;
2880 int plane = intel_crtc->plane;
2881 u32 temp;
2882 bool is_pch_port;
2883
2884 if (intel_crtc->active)
2885 return;
2886
2887 intel_crtc->active = true;
2888 intel_update_watermarks(dev);
2889
2890 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2891 temp = I915_READ(PCH_LVDS);
2892 if ((temp & LVDS_PORT_EN) == 0)
2893 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2894 }
2895
2896 is_pch_port = intel_crtc_driving_pch(crtc);
2897
2898 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07002899 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002900 else
2901 ironlake_fdi_disable(crtc);
2902
2903 /* Enable panel fitting for LVDS */
2904 if (dev_priv->pch_pf_size &&
2905 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2906 /* Force use of hard-coded filter coefficients
2907 * as some pre-programmed values are broken,
2908 * e.g. x201.
2909 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002910 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2911 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2912 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002913 }
2914
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02002915 /*
2916 * On ILK+ LUT must be loaded before the pipe is running but with
2917 * clocks enabled
2918 */
2919 intel_crtc_load_lut(crtc);
2920
Jesse Barnesf67a5592011-01-05 10:31:48 -08002921 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2922 intel_enable_plane(dev_priv, plane, pipe);
2923
2924 if (is_pch_port)
2925 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002926
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002927 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002928 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002929 mutex_unlock(&dev->struct_mutex);
2930
Chris Wilson6b383a72010-09-13 13:54:26 +01002931 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002932}
2933
2934static void ironlake_crtc_disable(struct drm_crtc *crtc)
2935{
2936 struct drm_device *dev = crtc->dev;
2937 struct drm_i915_private *dev_priv = dev->dev_private;
2938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2939 int pipe = intel_crtc->pipe;
2940 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002941 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002942
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002943 if (!intel_crtc->active)
2944 return;
2945
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002946 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002947 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002948 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002949
Jesse Barnesb24e7172011-01-04 15:09:30 -08002950 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002951
Chris Wilson973d04f2011-07-08 12:22:37 +01002952 if (dev_priv->cfb_plane == plane)
2953 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002954
Jesse Barnesb24e7172011-01-04 15:09:30 -08002955 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002956
Jesse Barnes6be4a602010-09-10 10:26:01 -07002957 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002958 I915_WRITE(PF_CTL(pipe), 0);
2959 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002960
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002961 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002962
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002963 /* This is a horrible layering violation; we should be doing this in
2964 * the connector/encoder ->prepare instead, but we don't always have
2965 * enough information there about the config to know whether it will
2966 * actually be necessary or just cause undesired flicker.
2967 */
2968 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002969
Jesse Barnes040484a2011-01-03 12:14:26 -08002970 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002971
Jesse Barnes6be4a602010-09-10 10:26:01 -07002972 if (HAS_PCH_CPT(dev)) {
2973 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002974 reg = TRANS_DP_CTL(pipe);
2975 temp = I915_READ(reg);
2976 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002977 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002978 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002979
2980 /* disable DPLL_SEL */
2981 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002982 switch (pipe) {
2983 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07002984 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002985 break;
2986 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002987 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002988 break;
2989 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07002990 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07002991 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002992 break;
2993 default:
2994 BUG(); /* wtf */
2995 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002996 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002997 }
2998
2999 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003000 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003001
3002 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003003 reg = FDI_RX_CTL(pipe);
3004 temp = I915_READ(reg);
3005 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003006
3007 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003008 reg = FDI_TX_CTL(pipe);
3009 temp = I915_READ(reg);
3010 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3011
3012 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003013 udelay(100);
3014
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 reg = FDI_RX_CTL(pipe);
3016 temp = I915_READ(reg);
3017 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003018
3019 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003020 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003021 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003022
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003023 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003024 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003025
3026 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003027 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003028 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003029}
3030
3031static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3032{
3033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3034 int pipe = intel_crtc->pipe;
3035 int plane = intel_crtc->plane;
3036
Zhenyu Wang2c072452009-06-05 15:38:42 +08003037 /* XXX: When our outputs are all unaware of DPMS modes other than off
3038 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3039 */
3040 switch (mode) {
3041 case DRM_MODE_DPMS_ON:
3042 case DRM_MODE_DPMS_STANDBY:
3043 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003044 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003045 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003046 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003047
Zhenyu Wang2c072452009-06-05 15:38:42 +08003048 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003049 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003050 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003051 break;
3052 }
3053}
3054
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003055static void ironlake_crtc_off(struct drm_crtc *crtc)
3056{
3057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3058 intel_put_pch_pll(intel_crtc);
3059}
3060
Daniel Vetter02e792f2009-09-15 22:57:34 +02003061static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3062{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003063 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003064 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003065 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003066
Chris Wilson23f09ce2010-08-12 13:53:37 +01003067 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003068 dev_priv->mm.interruptible = false;
3069 (void) intel_overlay_switch_off(intel_crtc->overlay);
3070 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003071 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003072 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003073
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003074 /* Let userspace switch the overlay on again. In most cases userspace
3075 * has to recompute where to put it anyway.
3076 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003077}
3078
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003079static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003080{
3081 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003082 struct drm_i915_private *dev_priv = dev->dev_private;
3083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3084 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003085 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003086
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003087 if (intel_crtc->active)
3088 return;
3089
3090 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003091 intel_update_watermarks(dev);
3092
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003093 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003094 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003095 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003096
3097 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003098 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003099
3100 /* Give the overlay scaler a chance to enable if it's on this pipe */
3101 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003102 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003103}
3104
3105static void i9xx_crtc_disable(struct drm_crtc *crtc)
3106{
3107 struct drm_device *dev = crtc->dev;
3108 struct drm_i915_private *dev_priv = dev->dev_private;
3109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3110 int pipe = intel_crtc->pipe;
3111 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003112
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003113 if (!intel_crtc->active)
3114 return;
3115
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003116 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003117 intel_crtc_wait_for_pending_flips(crtc);
3118 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003119 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003120 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003121
Chris Wilson973d04f2011-07-08 12:22:37 +01003122 if (dev_priv->cfb_plane == plane)
3123 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003124
Jesse Barnesb24e7172011-01-04 15:09:30 -08003125 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003126 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003127 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003128
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003129 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003130 intel_update_fbc(dev);
3131 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003132}
3133
3134static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3135{
Jesse Barnes79e53942008-11-07 14:24:08 -08003136 /* XXX: When our outputs are all unaware of DPMS modes other than off
3137 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3138 */
3139 switch (mode) {
3140 case DRM_MODE_DPMS_ON:
3141 case DRM_MODE_DPMS_STANDBY:
3142 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003143 i9xx_crtc_enable(crtc);
3144 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003145 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003146 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003147 break;
3148 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003149}
3150
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003151static void i9xx_crtc_off(struct drm_crtc *crtc)
3152{
3153}
3154
Zhenyu Wang2c072452009-06-05 15:38:42 +08003155/**
3156 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003157 */
3158static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3159{
3160 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003161 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003162 struct drm_i915_master_private *master_priv;
3163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3164 int pipe = intel_crtc->pipe;
3165 bool enabled;
3166
Chris Wilson032d2a02010-09-06 16:17:22 +01003167 if (intel_crtc->dpms_mode == mode)
3168 return;
3169
Chris Wilsondebcadd2010-08-07 11:01:33 +01003170 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003171
Jesse Barnese70236a2009-09-21 10:42:27 -07003172 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003173
3174 if (!dev->primary->master)
3175 return;
3176
3177 master_priv = dev->primary->master->driver_priv;
3178 if (!master_priv->sarea_priv)
3179 return;
3180
3181 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3182
3183 switch (pipe) {
3184 case 0:
3185 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3186 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3187 break;
3188 case 1:
3189 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3190 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3191 break;
3192 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003193 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003194 break;
3195 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003196}
3197
Chris Wilsoncdd59982010-09-08 16:30:16 +01003198static void intel_crtc_disable(struct drm_crtc *crtc)
3199{
3200 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3201 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003202 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003203
3204 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003205 dev_priv->display.off(crtc);
3206
Chris Wilson931872f2012-01-16 23:01:13 +00003207 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3208 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003209
3210 if (crtc->fb) {
3211 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003212 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003213 mutex_unlock(&dev->struct_mutex);
3214 }
3215}
3216
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003217/* Prepare for a mode set.
3218 *
3219 * Note we could be a lot smarter here. We need to figure out which outputs
3220 * will be enabled, which disabled (in short, how the config will changes)
3221 * and perform the minimum necessary steps to accomplish that, e.g. updating
3222 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3223 * panel fitting is in the proper state, etc.
3224 */
3225static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003226{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003227 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003228}
3229
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003230static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003231{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003232 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003233}
3234
3235static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3236{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003237 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003238}
3239
3240static void ironlake_crtc_commit(struct drm_crtc *crtc)
3241{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003242 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003243}
3244
Akshay Joshi0206e352011-08-16 15:34:10 -04003245void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003246{
3247 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3248 /* lvds has its own version of prepare see intel_lvds_prepare */
3249 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3250}
3251
Akshay Joshi0206e352011-08-16 15:34:10 -04003252void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003253{
3254 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003255 struct drm_device *dev = encoder->dev;
Paulo Zanonid47d7cb2012-05-04 17:18:23 -03003256 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003257
Jesse Barnes79e53942008-11-07 14:24:08 -08003258 /* lvds has its own version of commit see intel_lvds_commit */
3259 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003260
3261 if (HAS_PCH_CPT(dev))
3262 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003263}
3264
Chris Wilsonea5b2132010-08-04 13:50:23 +01003265void intel_encoder_destroy(struct drm_encoder *encoder)
3266{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003267 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003268
Chris Wilsonea5b2132010-08-04 13:50:23 +01003269 drm_encoder_cleanup(encoder);
3270 kfree(intel_encoder);
3271}
3272
Jesse Barnes79e53942008-11-07 14:24:08 -08003273static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3274 struct drm_display_mode *mode,
3275 struct drm_display_mode *adjusted_mode)
3276{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003277 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003278
Eric Anholtbad720f2009-10-22 16:11:14 -07003279 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003280 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003281 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3282 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003283 }
Chris Wilson89749352010-09-12 18:25:19 +01003284
Daniel Vetterf9bef082012-04-15 19:53:19 +02003285 /* All interlaced capable intel hw wants timings in frames. Note though
3286 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3287 * timings, so we need to be careful not to clobber these.*/
3288 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3289 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003290
Jesse Barnes79e53942008-11-07 14:24:08 -08003291 return true;
3292}
3293
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003294static int valleyview_get_display_clock_speed(struct drm_device *dev)
3295{
3296 return 400000; /* FIXME */
3297}
3298
Jesse Barnese70236a2009-09-21 10:42:27 -07003299static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003300{
Jesse Barnese70236a2009-09-21 10:42:27 -07003301 return 400000;
3302}
Jesse Barnes79e53942008-11-07 14:24:08 -08003303
Jesse Barnese70236a2009-09-21 10:42:27 -07003304static int i915_get_display_clock_speed(struct drm_device *dev)
3305{
3306 return 333000;
3307}
Jesse Barnes79e53942008-11-07 14:24:08 -08003308
Jesse Barnese70236a2009-09-21 10:42:27 -07003309static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3310{
3311 return 200000;
3312}
Jesse Barnes79e53942008-11-07 14:24:08 -08003313
Jesse Barnese70236a2009-09-21 10:42:27 -07003314static int i915gm_get_display_clock_speed(struct drm_device *dev)
3315{
3316 u16 gcfgc = 0;
3317
3318 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3319
3320 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003321 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003322 else {
3323 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3324 case GC_DISPLAY_CLOCK_333_MHZ:
3325 return 333000;
3326 default:
3327 case GC_DISPLAY_CLOCK_190_200_MHZ:
3328 return 190000;
3329 }
3330 }
3331}
Jesse Barnes79e53942008-11-07 14:24:08 -08003332
Jesse Barnese70236a2009-09-21 10:42:27 -07003333static int i865_get_display_clock_speed(struct drm_device *dev)
3334{
3335 return 266000;
3336}
3337
3338static int i855_get_display_clock_speed(struct drm_device *dev)
3339{
3340 u16 hpllcc = 0;
3341 /* Assume that the hardware is in the high speed state. This
3342 * should be the default.
3343 */
3344 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3345 case GC_CLOCK_133_200:
3346 case GC_CLOCK_100_200:
3347 return 200000;
3348 case GC_CLOCK_166_250:
3349 return 250000;
3350 case GC_CLOCK_100_133:
3351 return 133000;
3352 }
3353
3354 /* Shouldn't happen */
3355 return 0;
3356}
3357
3358static int i830_get_display_clock_speed(struct drm_device *dev)
3359{
3360 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003361}
3362
Zhenyu Wang2c072452009-06-05 15:38:42 +08003363struct fdi_m_n {
3364 u32 tu;
3365 u32 gmch_m;
3366 u32 gmch_n;
3367 u32 link_m;
3368 u32 link_n;
3369};
3370
3371static void
3372fdi_reduce_ratio(u32 *num, u32 *den)
3373{
3374 while (*num > 0xffffff || *den > 0xffffff) {
3375 *num >>= 1;
3376 *den >>= 1;
3377 }
3378}
3379
Zhenyu Wang2c072452009-06-05 15:38:42 +08003380static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003381ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3382 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003383{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003384 m_n->tu = 64; /* default size */
3385
Chris Wilson22ed1112010-12-04 01:01:29 +00003386 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3387 m_n->gmch_m = bits_per_pixel * pixel_clock;
3388 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003389 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3390
Chris Wilson22ed1112010-12-04 01:01:29 +00003391 m_n->link_m = pixel_clock;
3392 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003393 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3394}
3395
Chris Wilsona7615032011-01-12 17:04:08 +00003396static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3397{
Keith Packard72bbe582011-09-26 16:09:45 -07003398 if (i915_panel_use_ssc >= 0)
3399 return i915_panel_use_ssc != 0;
3400 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003401 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003402}
3403
Jesse Barnes5a354202011-06-24 12:19:22 -07003404/**
3405 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3406 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003407 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003408 *
3409 * A pipe may be connected to one or more outputs. Based on the depth of the
3410 * attached framebuffer, choose a good color depth to use on the pipe.
3411 *
3412 * If possible, match the pipe depth to the fb depth. In some cases, this
3413 * isn't ideal, because the connected output supports a lesser or restricted
3414 * set of depths. Resolve that here:
3415 * LVDS typically supports only 6bpc, so clamp down in that case
3416 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3417 * Displays may support a restricted set as well, check EDID and clamp as
3418 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003419 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003420 *
3421 * RETURNS:
3422 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3423 * true if they don't match).
3424 */
3425static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003426 unsigned int *pipe_bpp,
3427 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003428{
3429 struct drm_device *dev = crtc->dev;
3430 struct drm_i915_private *dev_priv = dev->dev_private;
3431 struct drm_encoder *encoder;
3432 struct drm_connector *connector;
3433 unsigned int display_bpc = UINT_MAX, bpc;
3434
3435 /* Walk the encoders & connectors on this crtc, get min bpc */
3436 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3437 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3438
3439 if (encoder->crtc != crtc)
3440 continue;
3441
3442 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3443 unsigned int lvds_bpc;
3444
3445 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3446 LVDS_A3_POWER_UP)
3447 lvds_bpc = 8;
3448 else
3449 lvds_bpc = 6;
3450
3451 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003452 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003453 display_bpc = lvds_bpc;
3454 }
3455 continue;
3456 }
3457
3458 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
3459 /* Use VBT settings if we have an eDP panel */
3460 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
3461
3462 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003463 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003464 display_bpc = edp_bpc;
3465 }
3466 continue;
3467 }
3468
3469 /* Not one of the known troublemakers, check the EDID */
3470 list_for_each_entry(connector, &dev->mode_config.connector_list,
3471 head) {
3472 if (connector->encoder != encoder)
3473 continue;
3474
Jesse Barnes62ac41a2011-07-28 12:55:14 -07003475 /* Don't use an invalid EDID bpc value */
3476 if (connector->display_info.bpc &&
3477 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003478 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003479 display_bpc = connector->display_info.bpc;
3480 }
3481 }
3482
3483 /*
3484 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
3485 * through, clamp it down. (Note: >12bpc will be caught below.)
3486 */
3487 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
3488 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04003489 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003490 display_bpc = 12;
3491 } else {
Adam Jackson82820492011-10-10 16:33:34 -04003492 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003493 display_bpc = 8;
3494 }
3495 }
3496 }
3497
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003498 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3499 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
3500 display_bpc = 6;
3501 }
3502
Jesse Barnes5a354202011-06-24 12:19:22 -07003503 /*
3504 * We could just drive the pipe at the highest bpc all the time and
3505 * enable dithering as needed, but that costs bandwidth. So choose
3506 * the minimum value that expresses the full color range of the fb but
3507 * also stays within the max display bpc discovered above.
3508 */
3509
3510 switch (crtc->fb->depth) {
3511 case 8:
3512 bpc = 8; /* since we go through a colormap */
3513 break;
3514 case 15:
3515 case 16:
3516 bpc = 6; /* min is 18bpp */
3517 break;
3518 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07003519 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07003520 break;
3521 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07003522 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07003523 break;
3524 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07003525 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07003526 break;
3527 default:
3528 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
3529 bpc = min((unsigned int)8, display_bpc);
3530 break;
3531 }
3532
Keith Packard578393c2011-09-05 11:53:21 -07003533 display_bpc = min(display_bpc, bpc);
3534
Adam Jackson82820492011-10-10 16:33:34 -04003535 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
3536 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003537
Keith Packard578393c2011-09-05 11:53:21 -07003538 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07003539
3540 return display_bpc != bpc;
3541}
3542
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003543static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
3544{
3545 struct drm_device *dev = crtc->dev;
3546 struct drm_i915_private *dev_priv = dev->dev_private;
3547 int refclk;
3548
3549 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3550 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
3551 refclk = dev_priv->lvds_ssc_freq * 1000;
3552 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3553 refclk / 1000);
3554 } else if (!IS_GEN2(dev)) {
3555 refclk = 96000;
3556 } else {
3557 refclk = 48000;
3558 }
3559
3560 return refclk;
3561}
3562
3563static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
3564 intel_clock_t *clock)
3565{
3566 /* SDVO TV has fixed PLL values depend on its clock range,
3567 this mirrors vbios setting. */
3568 if (adjusted_mode->clock >= 100000
3569 && adjusted_mode->clock < 140500) {
3570 clock->p1 = 2;
3571 clock->p2 = 10;
3572 clock->n = 3;
3573 clock->m1 = 16;
3574 clock->m2 = 8;
3575 } else if (adjusted_mode->clock >= 140500
3576 && adjusted_mode->clock <= 200000) {
3577 clock->p1 = 1;
3578 clock->p2 = 10;
3579 clock->n = 6;
3580 clock->m1 = 12;
3581 clock->m2 = 8;
3582 }
3583}
3584
Jesse Barnesa7516a02011-12-15 12:30:37 -08003585static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
3586 intel_clock_t *clock,
3587 intel_clock_t *reduced_clock)
3588{
3589 struct drm_device *dev = crtc->dev;
3590 struct drm_i915_private *dev_priv = dev->dev_private;
3591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3592 int pipe = intel_crtc->pipe;
3593 u32 fp, fp2 = 0;
3594
3595 if (IS_PINEVIEW(dev)) {
3596 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
3597 if (reduced_clock)
3598 fp2 = (1 << reduced_clock->n) << 16 |
3599 reduced_clock->m1 << 8 | reduced_clock->m2;
3600 } else {
3601 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
3602 if (reduced_clock)
3603 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
3604 reduced_clock->m2;
3605 }
3606
3607 I915_WRITE(FP0(pipe), fp);
3608
3609 intel_crtc->lowfreq_avail = false;
3610 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3611 reduced_clock && i915_powersave) {
3612 I915_WRITE(FP1(pipe), fp2);
3613 intel_crtc->lowfreq_avail = true;
3614 } else {
3615 I915_WRITE(FP1(pipe), fp);
3616 }
3617}
3618
Daniel Vetter93e537a2012-03-28 23:11:26 +02003619static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
3620 struct drm_display_mode *adjusted_mode)
3621{
3622 struct drm_device *dev = crtc->dev;
3623 struct drm_i915_private *dev_priv = dev->dev_private;
3624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3625 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01003626 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003627
3628 temp = I915_READ(LVDS);
3629 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
3630 if (pipe == 1) {
3631 temp |= LVDS_PIPEB_SELECT;
3632 } else {
3633 temp &= ~LVDS_PIPEB_SELECT;
3634 }
3635 /* set the corresponsding LVDS_BORDER bit */
3636 temp |= dev_priv->lvds_border_bits;
3637 /* Set the B0-B3 data pairs corresponding to whether we're going to
3638 * set the DPLLs for dual-channel mode or not.
3639 */
3640 if (clock->p2 == 7)
3641 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3642 else
3643 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3644
3645 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3646 * appropriately here, but we need to look more thoroughly into how
3647 * panels behave in the two modes.
3648 */
3649 /* set the dithering flag on LVDS as needed */
3650 if (INTEL_INFO(dev)->gen >= 4) {
3651 if (dev_priv->lvds_dither)
3652 temp |= LVDS_ENABLE_DITHER;
3653 else
3654 temp &= ~LVDS_ENABLE_DITHER;
3655 }
Chris Wilson284d5df2012-04-14 17:41:59 +01003656 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02003657 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003658 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003659 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003660 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003661 I915_WRITE(LVDS, temp);
3662}
3663
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003664static void i9xx_update_pll(struct drm_crtc *crtc,
3665 struct drm_display_mode *mode,
3666 struct drm_display_mode *adjusted_mode,
3667 intel_clock_t *clock, intel_clock_t *reduced_clock,
3668 int num_connectors)
3669{
3670 struct drm_device *dev = crtc->dev;
3671 struct drm_i915_private *dev_priv = dev->dev_private;
3672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3673 int pipe = intel_crtc->pipe;
3674 u32 dpll;
3675 bool is_sdvo;
3676
3677 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
3678 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
3679
3680 dpll = DPLL_VGA_MODE_DIS;
3681
3682 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
3683 dpll |= DPLLB_MODE_LVDS;
3684 else
3685 dpll |= DPLLB_MODE_DAC_SERIAL;
3686 if (is_sdvo) {
3687 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3688 if (pixel_multiplier > 1) {
3689 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3690 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3691 }
3692 dpll |= DPLL_DVO_HIGH_SPEED;
3693 }
3694 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
3695 dpll |= DPLL_DVO_HIGH_SPEED;
3696
3697 /* compute bitmask from p1 value */
3698 if (IS_PINEVIEW(dev))
3699 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
3700 else {
3701 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3702 if (IS_G4X(dev) && reduced_clock)
3703 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
3704 }
3705 switch (clock->p2) {
3706 case 5:
3707 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3708 break;
3709 case 7:
3710 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3711 break;
3712 case 10:
3713 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3714 break;
3715 case 14:
3716 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3717 break;
3718 }
3719 if (INTEL_INFO(dev)->gen >= 4)
3720 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3721
3722 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
3723 dpll |= PLL_REF_INPUT_TVCLKINBC;
3724 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
3725 /* XXX: just matching BIOS for now */
3726 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
3727 dpll |= 3;
3728 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3729 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
3730 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
3731 else
3732 dpll |= PLL_REF_INPUT_DREFCLK;
3733
3734 dpll |= DPLL_VCO_ENABLE;
3735 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
3736 POSTING_READ(DPLL(pipe));
3737 udelay(150);
3738
3739 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3740 * This is an exception to the general rule that mode_set doesn't turn
3741 * things on.
3742 */
3743 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
3744 intel_update_lvds(crtc, clock, adjusted_mode);
3745
3746 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
3747 intel_dp_set_m_n(crtc, mode, adjusted_mode);
3748
3749 I915_WRITE(DPLL(pipe), dpll);
3750
3751 /* Wait for the clocks to stabilize. */
3752 POSTING_READ(DPLL(pipe));
3753 udelay(150);
3754
3755 if (INTEL_INFO(dev)->gen >= 4) {
3756 u32 temp = 0;
3757 if (is_sdvo) {
3758 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
3759 if (temp > 1)
3760 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
3761 else
3762 temp = 0;
3763 }
3764 I915_WRITE(DPLL_MD(pipe), temp);
3765 } else {
3766 /* The pixel multiplier can only be updated once the
3767 * DPLL is enabled and the clocks are stable.
3768 *
3769 * So write it again.
3770 */
3771 I915_WRITE(DPLL(pipe), dpll);
3772 }
3773}
3774
3775static void i8xx_update_pll(struct drm_crtc *crtc,
3776 struct drm_display_mode *adjusted_mode,
3777 intel_clock_t *clock,
3778 int num_connectors)
3779{
3780 struct drm_device *dev = crtc->dev;
3781 struct drm_i915_private *dev_priv = dev->dev_private;
3782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3783 int pipe = intel_crtc->pipe;
3784 u32 dpll;
3785
3786 dpll = DPLL_VGA_MODE_DIS;
3787
3788 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3789 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3790 } else {
3791 if (clock->p1 == 2)
3792 dpll |= PLL_P1_DIVIDE_BY_TWO;
3793 else
3794 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3795 if (clock->p2 == 4)
3796 dpll |= PLL_P2_DIVIDE_BY_4;
3797 }
3798
3799 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
3800 /* XXX: just matching BIOS for now */
3801 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
3802 dpll |= 3;
3803 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3804 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
3805 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
3806 else
3807 dpll |= PLL_REF_INPUT_DREFCLK;
3808
3809 dpll |= DPLL_VCO_ENABLE;
3810 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
3811 POSTING_READ(DPLL(pipe));
3812 udelay(150);
3813
3814 I915_WRITE(DPLL(pipe), dpll);
3815
3816 /* Wait for the clocks to stabilize. */
3817 POSTING_READ(DPLL(pipe));
3818 udelay(150);
3819
3820 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3821 * This is an exception to the general rule that mode_set doesn't turn
3822 * things on.
3823 */
3824 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
3825 intel_update_lvds(crtc, clock, adjusted_mode);
3826
3827 /* The pixel multiplier can only be updated once the
3828 * DPLL is enabled and the clocks are stable.
3829 *
3830 * So write it again.
3831 */
3832 I915_WRITE(DPLL(pipe), dpll);
3833}
3834
Eric Anholtf564048e2011-03-30 13:01:02 -07003835static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
3836 struct drm_display_mode *mode,
3837 struct drm_display_mode *adjusted_mode,
3838 int x, int y,
3839 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003840{
3841 struct drm_device *dev = crtc->dev;
3842 struct drm_i915_private *dev_priv = dev->dev_private;
3843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3844 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003845 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07003846 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003847 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003848 u32 dspcntr, pipeconf, vsyncshift;
3849 bool ok, has_reduced_clock = false, is_sdvo = false;
3850 bool is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003851 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01003852 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003853 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003854 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08003855
Chris Wilson5eddb702010-09-11 13:48:45 +01003856 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3857 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003858 continue;
3859
Chris Wilson5eddb702010-09-11 13:48:45 +01003860 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003861 case INTEL_OUTPUT_LVDS:
3862 is_lvds = true;
3863 break;
3864 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003865 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003866 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01003867 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003868 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003869 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003870 case INTEL_OUTPUT_TVOUT:
3871 is_tv = true;
3872 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003873 case INTEL_OUTPUT_DISPLAYPORT:
3874 is_dp = true;
3875 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003876 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003877
Eric Anholtc751ce42010-03-25 11:48:48 -07003878 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003879 }
3880
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003881 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08003882
Ma Lingd4906092009-03-18 20:13:27 +08003883 /*
3884 * Returns a set of divisors for the desired target clock with the given
3885 * refclk, or FALSE. The returned values represent the clock equation:
3886 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3887 */
Chris Wilson1b894b52010-12-14 20:04:54 +00003888 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08003889 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
3890 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003891 if (!ok) {
3892 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07003893 return -EINVAL;
3894 }
3895
3896 /* Ensure that the cursor is valid for the new mode before changing... */
3897 intel_crtc_update_cursor(crtc, true);
3898
3899 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08003900 /*
3901 * Ensure we match the reduced clock's P to the target clock.
3902 * If the clocks don't match, we can't switch the display clock
3903 * by using the FP0/FP1. In such case we will disable the LVDS
3904 * downclock feature.
3905 */
Eric Anholtf564048e2011-03-30 13:01:02 -07003906 has_reduced_clock = limit->find_pll(limit, crtc,
3907 dev_priv->lvds_downclock,
3908 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08003909 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07003910 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07003911 }
3912
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003913 if (is_sdvo && is_tv)
3914 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07003915
Jesse Barnesa7516a02011-12-15 12:30:37 -08003916 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
3917 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07003918
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003919 if (IS_GEN2(dev))
3920 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07003921 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003922 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
3923 has_reduced_clock ? &reduced_clock : NULL,
3924 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07003925
3926 /* setup pipeconf */
3927 pipeconf = I915_READ(PIPECONF(pipe));
3928
3929 /* Set up the display plane register */
3930 dspcntr = DISPPLANE_GAMMA_ENABLE;
3931
Eric Anholt929c77f2011-03-30 13:01:04 -07003932 if (pipe == 0)
3933 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
3934 else
3935 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07003936
3937 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
3938 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3939 * core speed.
3940 *
3941 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3942 * pipe == 0 check?
3943 */
3944 if (mode->clock >
3945 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
3946 pipeconf |= PIPECONF_DOUBLE_WIDE;
3947 else
3948 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
3949 }
3950
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003951 /* default to 8bpc */
3952 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
3953 if (is_dp) {
3954 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3955 pipeconf |= PIPECONF_BPP_6 |
3956 PIPECONF_DITHER_EN |
3957 PIPECONF_DITHER_TYPE_SP;
3958 }
3959 }
3960
Eric Anholtf564048e2011-03-30 13:01:02 -07003961 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
3962 drm_mode_debug_printmodeline(mode);
3963
Jesse Barnesa7516a02011-12-15 12:30:37 -08003964 if (HAS_PIPE_CXSR(dev)) {
3965 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07003966 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
3967 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08003968 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07003969 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
3970 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
3971 }
3972 }
3973
Keith Packard617cf882012-02-08 13:53:38 -08003974 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01003975 if (!IS_GEN2(dev) &&
3976 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07003977 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
3978 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07003979 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07003980 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003981 vsyncshift = adjusted_mode->crtc_hsync_start
3982 - adjusted_mode->crtc_htotal/2;
3983 } else {
Keith Packard617cf882012-02-08 13:53:38 -08003984 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003985 vsyncshift = 0;
3986 }
3987
3988 if (!IS_GEN3(dev))
3989 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07003990
3991 I915_WRITE(HTOTAL(pipe),
3992 (adjusted_mode->crtc_hdisplay - 1) |
3993 ((adjusted_mode->crtc_htotal - 1) << 16));
3994 I915_WRITE(HBLANK(pipe),
3995 (adjusted_mode->crtc_hblank_start - 1) |
3996 ((adjusted_mode->crtc_hblank_end - 1) << 16));
3997 I915_WRITE(HSYNC(pipe),
3998 (adjusted_mode->crtc_hsync_start - 1) |
3999 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4000
4001 I915_WRITE(VTOTAL(pipe),
4002 (adjusted_mode->crtc_vdisplay - 1) |
4003 ((adjusted_mode->crtc_vtotal - 1) << 16));
4004 I915_WRITE(VBLANK(pipe),
4005 (adjusted_mode->crtc_vblank_start - 1) |
4006 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4007 I915_WRITE(VSYNC(pipe),
4008 (adjusted_mode->crtc_vsync_start - 1) |
4009 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4010
4011 /* pipesrc and dspsize control the size that is scaled from,
4012 * which should always be the user's requested size.
4013 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004014 I915_WRITE(DSPSIZE(plane),
4015 ((mode->vdisplay - 1) << 16) |
4016 (mode->hdisplay - 1));
4017 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004018 I915_WRITE(PIPESRC(pipe),
4019 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4020
Eric Anholtf564048e2011-03-30 13:01:02 -07004021 I915_WRITE(PIPECONF(pipe), pipeconf);
4022 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004023 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004024
4025 intel_wait_for_vblank(dev, pipe);
4026
Eric Anholtf564048e2011-03-30 13:01:02 -07004027 I915_WRITE(DSPCNTR(plane), dspcntr);
4028 POSTING_READ(DSPCNTR(plane));
4029
4030 ret = intel_pipe_set_base(crtc, x, y, old_fb);
4031
4032 intel_update_watermarks(dev);
4033
Eric Anholtf564048e2011-03-30 13:01:02 -07004034 return ret;
4035}
4036
Keith Packard9fb526d2011-09-26 22:24:57 -07004037/*
4038 * Initialize reference clocks when the driver loads
4039 */
4040void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004041{
4042 struct drm_i915_private *dev_priv = dev->dev_private;
4043 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004044 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004045 u32 temp;
4046 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004047 bool has_cpu_edp = false;
4048 bool has_pch_edp = false;
4049 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004050 bool has_ck505 = false;
4051 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004052
4053 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004054 list_for_each_entry(encoder, &mode_config->encoder_list,
4055 base.head) {
4056 switch (encoder->type) {
4057 case INTEL_OUTPUT_LVDS:
4058 has_panel = true;
4059 has_lvds = true;
4060 break;
4061 case INTEL_OUTPUT_EDP:
4062 has_panel = true;
4063 if (intel_encoder_is_pch_edp(&encoder->base))
4064 has_pch_edp = true;
4065 else
4066 has_cpu_edp = true;
4067 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004068 }
4069 }
4070
Keith Packard99eb6a02011-09-26 14:29:12 -07004071 if (HAS_PCH_IBX(dev)) {
4072 has_ck505 = dev_priv->display_clock_mode;
4073 can_ssc = has_ck505;
4074 } else {
4075 has_ck505 = false;
4076 can_ssc = true;
4077 }
4078
4079 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4080 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4081 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004082
4083 /* Ironlake: try to setup display ref clock before DPLL
4084 * enabling. This is only under driver's control after
4085 * PCH B stepping, previous chipset stepping should be
4086 * ignoring this setting.
4087 */
4088 temp = I915_READ(PCH_DREF_CONTROL);
4089 /* Always enable nonspread source */
4090 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004091
Keith Packard99eb6a02011-09-26 14:29:12 -07004092 if (has_ck505)
4093 temp |= DREF_NONSPREAD_CK505_ENABLE;
4094 else
4095 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004096
Keith Packard199e5d72011-09-22 12:01:57 -07004097 if (has_panel) {
4098 temp &= ~DREF_SSC_SOURCE_MASK;
4099 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004100
Keith Packard199e5d72011-09-22 12:01:57 -07004101 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004102 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004103 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004104 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004105 } else
4106 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004107
4108 /* Get SSC going before enabling the outputs */
4109 I915_WRITE(PCH_DREF_CONTROL, temp);
4110 POSTING_READ(PCH_DREF_CONTROL);
4111 udelay(200);
4112
Jesse Barnes13d83a62011-08-03 12:59:20 -07004113 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4114
4115 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004116 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004117 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004118 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004119 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004120 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004121 else
4122 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004123 } else
4124 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4125
4126 I915_WRITE(PCH_DREF_CONTROL, temp);
4127 POSTING_READ(PCH_DREF_CONTROL);
4128 udelay(200);
4129 } else {
4130 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4131
4132 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4133
4134 /* Turn off CPU output */
4135 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4136
4137 I915_WRITE(PCH_DREF_CONTROL, temp);
4138 POSTING_READ(PCH_DREF_CONTROL);
4139 udelay(200);
4140
4141 /* Turn off the SSC source */
4142 temp &= ~DREF_SSC_SOURCE_MASK;
4143 temp |= DREF_SSC_SOURCE_DISABLE;
4144
4145 /* Turn off SSC1 */
4146 temp &= ~ DREF_SSC1_ENABLE;
4147
Jesse Barnes13d83a62011-08-03 12:59:20 -07004148 I915_WRITE(PCH_DREF_CONTROL, temp);
4149 POSTING_READ(PCH_DREF_CONTROL);
4150 udelay(200);
4151 }
4152}
4153
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004154static int ironlake_get_refclk(struct drm_crtc *crtc)
4155{
4156 struct drm_device *dev = crtc->dev;
4157 struct drm_i915_private *dev_priv = dev->dev_private;
4158 struct intel_encoder *encoder;
4159 struct drm_mode_config *mode_config = &dev->mode_config;
4160 struct intel_encoder *edp_encoder = NULL;
4161 int num_connectors = 0;
4162 bool is_lvds = false;
4163
4164 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4165 if (encoder->base.crtc != crtc)
4166 continue;
4167
4168 switch (encoder->type) {
4169 case INTEL_OUTPUT_LVDS:
4170 is_lvds = true;
4171 break;
4172 case INTEL_OUTPUT_EDP:
4173 edp_encoder = encoder;
4174 break;
4175 }
4176 num_connectors++;
4177 }
4178
4179 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4180 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4181 dev_priv->lvds_ssc_freq);
4182 return dev_priv->lvds_ssc_freq * 1000;
4183 }
4184
4185 return 120000;
4186}
4187
Eric Anholtf564048e2011-03-30 13:01:02 -07004188static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4189 struct drm_display_mode *mode,
4190 struct drm_display_mode *adjusted_mode,
4191 int x, int y,
4192 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004193{
4194 struct drm_device *dev = crtc->dev;
4195 struct drm_i915_private *dev_priv = dev->dev_private;
4196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4197 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004198 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004199 int refclk, num_connectors = 0;
4200 intel_clock_t clock, reduced_clock;
4201 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004202 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004203 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004204 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnese3aef172012-04-10 11:58:03 -07004205 struct intel_encoder *encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004206 const intel_limit_t *limit;
4207 int ret;
4208 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004209 u32 temp;
Jesse Barnes5a354202011-06-24 12:19:22 -07004210 int target_clock, pixel_multiplier, lane, link_bw, factor;
4211 unsigned int pipe_bpp;
4212 bool dither;
Jesse Barnese3aef172012-04-10 11:58:03 -07004213 bool is_cpu_edp = false, is_pch_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004214
Jesse Barnes79e53942008-11-07 14:24:08 -08004215 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4216 if (encoder->base.crtc != crtc)
4217 continue;
4218
4219 switch (encoder->type) {
4220 case INTEL_OUTPUT_LVDS:
4221 is_lvds = true;
4222 break;
4223 case INTEL_OUTPUT_SDVO:
4224 case INTEL_OUTPUT_HDMI:
4225 is_sdvo = true;
4226 if (encoder->needs_tv_clock)
4227 is_tv = true;
4228 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004229 case INTEL_OUTPUT_TVOUT:
4230 is_tv = true;
4231 break;
4232 case INTEL_OUTPUT_ANALOG:
4233 is_crt = true;
4234 break;
4235 case INTEL_OUTPUT_DISPLAYPORT:
4236 is_dp = true;
4237 break;
4238 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07004239 is_dp = true;
4240 if (intel_encoder_is_pch_edp(&encoder->base))
4241 is_pch_edp = true;
4242 else
4243 is_cpu_edp = true;
4244 edp_encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004245 break;
4246 }
4247
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004248 num_connectors++;
4249 }
4250
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004251 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004252
4253 /*
4254 * Returns a set of divisors for the desired target clock with the given
4255 * refclk, or FALSE. The returned values represent the clock equation:
4256 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4257 */
4258 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004259 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4260 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004261 if (!ok) {
4262 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4263 return -EINVAL;
4264 }
4265
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004266 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004267 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004268
Zhao Yakuiddc90032010-01-06 22:05:56 +08004269 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004270 /*
4271 * Ensure we match the reduced clock's P to the target clock.
4272 * If the clocks don't match, we can't switch the display clock
4273 * by using the FP0/FP1. In such case we will disable the LVDS
4274 * downclock feature.
4275 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08004276 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004277 dev_priv->lvds_downclock,
4278 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004279 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01004280 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07004281 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004282 /* SDVO TV has fixed PLL values depend on its clock range,
4283 this mirrors vbios setting. */
4284 if (is_sdvo && is_tv) {
4285 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004286 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004287 clock.p1 = 2;
4288 clock.p2 = 10;
4289 clock.n = 3;
4290 clock.m1 = 16;
4291 clock.m2 = 8;
4292 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004293 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004294 clock.p1 = 1;
4295 clock.p2 = 10;
4296 clock.n = 6;
4297 clock.m1 = 12;
4298 clock.m2 = 8;
4299 }
4300 }
4301
Zhenyu Wang2c072452009-06-05 15:38:42 +08004302 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004303 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4304 lane = 0;
4305 /* CPU eDP doesn't require FDI link, so just set DP M/N
4306 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07004307 if (is_cpu_edp) {
Eric Anholt8febb292011-03-30 13:01:07 -07004308 target_clock = mode->clock;
Jesse Barnese3aef172012-04-10 11:58:03 -07004309 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07004310 } else {
4311 /* [e]DP over FDI requires target mode clock
4312 instead of link clock */
Jesse Barnese3aef172012-04-10 11:58:03 -07004313 if (is_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004314 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07004315 else
4316 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004317
Eric Anholt8febb292011-03-30 13:01:07 -07004318 /* FDI is a binary signal running at ~2.7GHz, encoding
4319 * each output octet as 10 bits. The actual frequency
4320 * is stored as a divider into a 100MHz clock, and the
4321 * mode pixel clock is stored in units of 1KHz.
4322 * Hence the bw of each lane in terms of the mode signal
4323 * is:
4324 */
4325 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004326 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004327
Eric Anholt8febb292011-03-30 13:01:07 -07004328 /* determine panel color depth */
4329 temp = I915_READ(PIPECONF(pipe));
4330 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004331 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07004332 switch (pipe_bpp) {
4333 case 18:
4334 temp |= PIPE_6BPC;
4335 break;
4336 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07004337 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004338 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004339 case 30:
4340 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004341 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004342 case 36:
4343 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004344 break;
4345 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004346 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
4347 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07004348 temp |= PIPE_8BPC;
4349 pipe_bpp = 24;
4350 break;
Eric Anholt8febb292011-03-30 13:01:07 -07004351 }
4352
Jesse Barnes5a354202011-06-24 12:19:22 -07004353 intel_crtc->bpp = pipe_bpp;
4354 I915_WRITE(PIPECONF(pipe), temp);
4355
Eric Anholt8febb292011-03-30 13:01:07 -07004356 if (!lane) {
4357 /*
4358 * Account for spread spectrum to avoid
4359 * oversubscribing the link. Max center spread
4360 * is 2.5%; use 5% for safety's sake.
4361 */
Jesse Barnes5a354202011-06-24 12:19:22 -07004362 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07004363 lane = bps / (link_bw * 8) + 1;
4364 }
4365
4366 intel_crtc->fdi_lanes = lane;
4367
4368 if (pixel_multiplier > 1)
4369 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07004370 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
4371 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07004372
Eric Anholta07d6782011-03-30 13:01:08 -07004373 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4374 if (has_reduced_clock)
4375 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4376 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004377
Chris Wilsonc1858122010-12-03 21:35:48 +00004378 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004379 factor = 21;
4380 if (is_lvds) {
4381 if ((intel_panel_use_ssc(dev_priv) &&
4382 dev_priv->lvds_ssc_freq == 100) ||
4383 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4384 factor = 25;
4385 } else if (is_sdvo && is_tv)
4386 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004387
Jesse Barnescb0e0932011-07-28 14:50:30 -07004388 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07004389 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004390
Chris Wilson5eddb702010-09-11 13:48:45 +01004391 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004392
Eric Anholta07d6782011-03-30 13:01:08 -07004393 if (is_lvds)
4394 dpll |= DPLLB_MODE_LVDS;
4395 else
4396 dpll |= DPLLB_MODE_DAC_SERIAL;
4397 if (is_sdvo) {
4398 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4399 if (pixel_multiplier > 1) {
4400 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004401 }
Eric Anholta07d6782011-03-30 13:01:08 -07004402 dpll |= DPLL_DVO_HIGH_SPEED;
4403 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004404 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07004405 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004406
Eric Anholta07d6782011-03-30 13:01:08 -07004407 /* compute bitmask from p1 value */
4408 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4409 /* also FPA1 */
4410 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4411
4412 switch (clock.p2) {
4413 case 5:
4414 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4415 break;
4416 case 7:
4417 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4418 break;
4419 case 10:
4420 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4421 break;
4422 case 14:
4423 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4424 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004425 }
4426
4427 if (is_sdvo && is_tv)
4428 dpll |= PLL_REF_INPUT_TVCLKINBC;
4429 else if (is_tv)
4430 /* XXX: just matching BIOS for now */
4431 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4432 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004433 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08004434 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4435 else
4436 dpll |= PLL_REF_INPUT_DREFCLK;
4437
4438 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004439 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004440
4441 /* Set up the display plane register */
4442 dspcntr = DISPPLANE_GAMMA_ENABLE;
4443
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07004444 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004445 drm_mode_debug_printmodeline(mode);
4446
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03004447 /* CPU eDP is the only output that doesn't need a PCH PLL of its own on
4448 * pre-Haswell/LPT generation */
4449 if (HAS_PCH_LPT(dev)) {
4450 DRM_DEBUG_KMS("LPT detected: no PLL for pipe %d necessary\n",
4451 pipe);
4452 } else if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004453 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01004454
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004455 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
4456 if (pll == NULL) {
4457 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
4458 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004459 return -EINVAL;
4460 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004461 } else
4462 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004463
4464 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4465 * This is an exception to the general rule that mode_set doesn't turn
4466 * things on.
4467 */
4468 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004469 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01004470 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08004471 if (HAS_PCH_CPT(dev)) {
4472 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004473 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08004474 } else {
4475 if (pipe == 1)
4476 temp |= LVDS_PIPEB_SELECT;
4477 else
4478 temp &= ~LVDS_PIPEB_SELECT;
4479 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07004480
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004481 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004482 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004483 /* Set the B0-B3 data pairs corresponding to whether we're going to
4484 * set the DPLLs for dual-channel mode or not.
4485 */
4486 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004487 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004488 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004489 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004490
4491 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4492 * appropriately here, but we need to look more thoroughly into how
4493 * panels behave in the two modes.
4494 */
Chris Wilson284d5df2012-04-14 17:41:59 +01004495 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08004496 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004497 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004498 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004499 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07004500 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004501 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004502
Eric Anholt8febb292011-03-30 13:01:07 -07004503 pipeconf &= ~PIPECONF_DITHER_EN;
4504 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07004505 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07004506 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02004507 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07004508 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004509 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004510 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07004511 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004512 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004513 I915_WRITE(TRANSDATA_M1(pipe), 0);
4514 I915_WRITE(TRANSDATA_N1(pipe), 0);
4515 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
4516 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004517 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004518
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004519 if (intel_crtc->pch_pll) {
4520 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004521
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004522 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004523 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004524 udelay(150);
4525
Eric Anholt8febb292011-03-30 13:01:07 -07004526 /* The pixel multiplier can only be updated once the
4527 * DPLL is enabled and the clocks are stable.
4528 *
4529 * So write it again.
4530 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004531 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08004532 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004533
Chris Wilson5eddb702010-09-11 13:48:45 +01004534 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004535 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07004536 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004537 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004538 intel_crtc->lowfreq_avail = true;
4539 if (HAS_PIPE_CXSR(dev)) {
4540 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4541 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4542 }
4543 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004544 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004545 if (HAS_PIPE_CXSR(dev)) {
4546 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4547 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4548 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004549 }
4550 }
4551
Keith Packard617cf882012-02-08 13:53:38 -08004552 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004553 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01004554 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004555 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004556 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004557 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004558 I915_WRITE(VSYNCSHIFT(pipe),
4559 adjusted_mode->crtc_hsync_start
4560 - adjusted_mode->crtc_htotal/2);
4561 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004562 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004563 I915_WRITE(VSYNCSHIFT(pipe), 0);
4564 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004565
Chris Wilson5eddb702010-09-11 13:48:45 +01004566 I915_WRITE(HTOTAL(pipe),
4567 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004568 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004569 I915_WRITE(HBLANK(pipe),
4570 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004571 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004572 I915_WRITE(HSYNC(pipe),
4573 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004574 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004575
4576 I915_WRITE(VTOTAL(pipe),
4577 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004578 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004579 I915_WRITE(VBLANK(pipe),
4580 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004581 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004582 I915_WRITE(VSYNC(pipe),
4583 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004584 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004585
Eric Anholt8febb292011-03-30 13:01:07 -07004586 /* pipesrc controls the size that is scaled from, which should
4587 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004588 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004589 I915_WRITE(PIPESRC(pipe),
4590 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004591
Eric Anholt8febb292011-03-30 13:01:07 -07004592 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4593 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4594 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4595 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004596
Jesse Barnese3aef172012-04-10 11:58:03 -07004597 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07004598 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004599
Chris Wilson5eddb702010-09-11 13:48:45 +01004600 I915_WRITE(PIPECONF(pipe), pipeconf);
4601 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004602
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004603 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004604
Chris Wilson5eddb702010-09-11 13:48:45 +01004605 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004606 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08004607
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004608 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004609
4610 intel_update_watermarks(dev);
4611
Chris Wilson1f803ee2009-06-06 09:45:59 +01004612 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004613}
4614
Eric Anholtf564048e2011-03-30 13:01:02 -07004615static int intel_crtc_mode_set(struct drm_crtc *crtc,
4616 struct drm_display_mode *mode,
4617 struct drm_display_mode *adjusted_mode,
4618 int x, int y,
4619 struct drm_framebuffer *old_fb)
4620{
4621 struct drm_device *dev = crtc->dev;
4622 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07004623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4624 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07004625 int ret;
4626
Eric Anholt0b701d22011-03-30 13:01:03 -07004627 drm_vblank_pre_modeset(dev, pipe);
4628
Eric Anholtf564048e2011-03-30 13:01:02 -07004629 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
4630 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004631 drm_vblank_post_modeset(dev, pipe);
4632
Jesse Barnesd8e70a22011-11-15 10:28:54 -08004633 if (ret)
4634 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
4635 else
4636 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07004637
Jesse Barnes79e53942008-11-07 14:24:08 -08004638 return ret;
4639}
4640
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004641static bool intel_eld_uptodate(struct drm_connector *connector,
4642 int reg_eldv, uint32_t bits_eldv,
4643 int reg_elda, uint32_t bits_elda,
4644 int reg_edid)
4645{
4646 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4647 uint8_t *eld = connector->eld;
4648 uint32_t i;
4649
4650 i = I915_READ(reg_eldv);
4651 i &= bits_eldv;
4652
4653 if (!eld[0])
4654 return !i;
4655
4656 if (!i)
4657 return false;
4658
4659 i = I915_READ(reg_elda);
4660 i &= ~bits_elda;
4661 I915_WRITE(reg_elda, i);
4662
4663 for (i = 0; i < eld[2]; i++)
4664 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
4665 return false;
4666
4667 return true;
4668}
4669
Wu Fengguange0dac652011-09-05 14:25:34 +08004670static void g4x_write_eld(struct drm_connector *connector,
4671 struct drm_crtc *crtc)
4672{
4673 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4674 uint8_t *eld = connector->eld;
4675 uint32_t eldv;
4676 uint32_t len;
4677 uint32_t i;
4678
4679 i = I915_READ(G4X_AUD_VID_DID);
4680
4681 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
4682 eldv = G4X_ELDV_DEVCL_DEVBLC;
4683 else
4684 eldv = G4X_ELDV_DEVCTG;
4685
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004686 if (intel_eld_uptodate(connector,
4687 G4X_AUD_CNTL_ST, eldv,
4688 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
4689 G4X_HDMIW_HDMIEDID))
4690 return;
4691
Wu Fengguange0dac652011-09-05 14:25:34 +08004692 i = I915_READ(G4X_AUD_CNTL_ST);
4693 i &= ~(eldv | G4X_ELD_ADDR);
4694 len = (i >> 9) & 0x1f; /* ELD buffer size */
4695 I915_WRITE(G4X_AUD_CNTL_ST, i);
4696
4697 if (!eld[0])
4698 return;
4699
4700 len = min_t(uint8_t, eld[2], len);
4701 DRM_DEBUG_DRIVER("ELD size %d\n", len);
4702 for (i = 0; i < len; i++)
4703 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
4704
4705 i = I915_READ(G4X_AUD_CNTL_ST);
4706 i |= eldv;
4707 I915_WRITE(G4X_AUD_CNTL_ST, i);
4708}
4709
4710static void ironlake_write_eld(struct drm_connector *connector,
4711 struct drm_crtc *crtc)
4712{
4713 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4714 uint8_t *eld = connector->eld;
4715 uint32_t eldv;
4716 uint32_t i;
4717 int len;
4718 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004719 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08004720 int aud_cntl_st;
4721 int aud_cntrl_st2;
4722
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08004723 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004724 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004725 aud_config = IBX_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004726 aud_cntl_st = IBX_AUD_CNTL_ST_A;
4727 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08004728 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004729 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004730 aud_config = CPT_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004731 aud_cntl_st = CPT_AUD_CNTL_ST_A;
4732 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08004733 }
4734
4735 i = to_intel_crtc(crtc)->pipe;
4736 hdmiw_hdmiedid += i * 0x100;
4737 aud_cntl_st += i * 0x100;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004738 aud_config += i * 0x100;
Wu Fengguange0dac652011-09-05 14:25:34 +08004739
4740 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
4741
4742 i = I915_READ(aud_cntl_st);
4743 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
4744 if (!i) {
4745 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
4746 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004747 eldv = IBX_ELD_VALIDB;
4748 eldv |= IBX_ELD_VALIDB << 4;
4749 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08004750 } else {
4751 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004752 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08004753 }
4754
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004755 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
4756 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
4757 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06004758 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
4759 } else
4760 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004761
4762 if (intel_eld_uptodate(connector,
4763 aud_cntrl_st2, eldv,
4764 aud_cntl_st, IBX_ELD_ADDRESS,
4765 hdmiw_hdmiedid))
4766 return;
4767
Wu Fengguange0dac652011-09-05 14:25:34 +08004768 i = I915_READ(aud_cntrl_st2);
4769 i &= ~eldv;
4770 I915_WRITE(aud_cntrl_st2, i);
4771
4772 if (!eld[0])
4773 return;
4774
Wu Fengguange0dac652011-09-05 14:25:34 +08004775 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004776 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08004777 I915_WRITE(aud_cntl_st, i);
4778
4779 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
4780 DRM_DEBUG_DRIVER("ELD size %d\n", len);
4781 for (i = 0; i < len; i++)
4782 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
4783
4784 i = I915_READ(aud_cntrl_st2);
4785 i |= eldv;
4786 I915_WRITE(aud_cntrl_st2, i);
4787}
4788
4789void intel_write_eld(struct drm_encoder *encoder,
4790 struct drm_display_mode *mode)
4791{
4792 struct drm_crtc *crtc = encoder->crtc;
4793 struct drm_connector *connector;
4794 struct drm_device *dev = encoder->dev;
4795 struct drm_i915_private *dev_priv = dev->dev_private;
4796
4797 connector = drm_select_eld(encoder, mode);
4798 if (!connector)
4799 return;
4800
4801 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
4802 connector->base.id,
4803 drm_get_connector_name(connector),
4804 connector->encoder->base.id,
4805 drm_get_encoder_name(connector->encoder));
4806
4807 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
4808
4809 if (dev_priv->display.write_eld)
4810 dev_priv->display.write_eld(connector, crtc);
4811}
4812
Jesse Barnes79e53942008-11-07 14:24:08 -08004813/** Loads the palette/gamma unit for the CRTC with the prepared values */
4814void intel_crtc_load_lut(struct drm_crtc *crtc)
4815{
4816 struct drm_device *dev = crtc->dev;
4817 struct drm_i915_private *dev_priv = dev->dev_private;
4818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004819 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004820 int i;
4821
4822 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00004823 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08004824 return;
4825
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004826 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004827 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004828 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004829
Jesse Barnes79e53942008-11-07 14:24:08 -08004830 for (i = 0; i < 256; i++) {
4831 I915_WRITE(palreg + 4 * i,
4832 (intel_crtc->lut_r[i] << 16) |
4833 (intel_crtc->lut_g[i] << 8) |
4834 intel_crtc->lut_b[i]);
4835 }
4836}
4837
Chris Wilson560b85b2010-08-07 11:01:38 +01004838static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4839{
4840 struct drm_device *dev = crtc->dev;
4841 struct drm_i915_private *dev_priv = dev->dev_private;
4842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4843 bool visible = base != 0;
4844 u32 cntl;
4845
4846 if (intel_crtc->cursor_visible == visible)
4847 return;
4848
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004849 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01004850 if (visible) {
4851 /* On these chipsets we can only modify the base whilst
4852 * the cursor is disabled.
4853 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004854 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01004855
4856 cntl &= ~(CURSOR_FORMAT_MASK);
4857 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4858 cntl |= CURSOR_ENABLE |
4859 CURSOR_GAMMA_ENABLE |
4860 CURSOR_FORMAT_ARGB;
4861 } else
4862 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004863 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01004864
4865 intel_crtc->cursor_visible = visible;
4866}
4867
4868static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4869{
4870 struct drm_device *dev = crtc->dev;
4871 struct drm_i915_private *dev_priv = dev->dev_private;
4872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4873 int pipe = intel_crtc->pipe;
4874 bool visible = base != 0;
4875
4876 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08004877 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01004878 if (base) {
4879 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4880 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4881 cntl |= pipe << 28; /* Connect to correct pipe */
4882 } else {
4883 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4884 cntl |= CURSOR_MODE_DISABLE;
4885 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004886 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01004887
4888 intel_crtc->cursor_visible = visible;
4889 }
4890 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004891 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01004892}
4893
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004894static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
4895{
4896 struct drm_device *dev = crtc->dev;
4897 struct drm_i915_private *dev_priv = dev->dev_private;
4898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4899 int pipe = intel_crtc->pipe;
4900 bool visible = base != 0;
4901
4902 if (intel_crtc->cursor_visible != visible) {
4903 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
4904 if (base) {
4905 cntl &= ~CURSOR_MODE;
4906 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4907 } else {
4908 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4909 cntl |= CURSOR_MODE_DISABLE;
4910 }
4911 I915_WRITE(CURCNTR_IVB(pipe), cntl);
4912
4913 intel_crtc->cursor_visible = visible;
4914 }
4915 /* and commit changes on next vblank */
4916 I915_WRITE(CURBASE_IVB(pipe), base);
4917}
4918
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004919/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004920static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4921 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004922{
4923 struct drm_device *dev = crtc->dev;
4924 struct drm_i915_private *dev_priv = dev->dev_private;
4925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4926 int pipe = intel_crtc->pipe;
4927 int x = intel_crtc->cursor_x;
4928 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004929 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004930 bool visible;
4931
4932 pos = 0;
4933
Chris Wilson6b383a72010-09-13 13:54:26 +01004934 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004935 base = intel_crtc->cursor_addr;
4936 if (x > (int) crtc->fb->width)
4937 base = 0;
4938
4939 if (y > (int) crtc->fb->height)
4940 base = 0;
4941 } else
4942 base = 0;
4943
4944 if (x < 0) {
4945 if (x + intel_crtc->cursor_width < 0)
4946 base = 0;
4947
4948 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4949 x = -x;
4950 }
4951 pos |= x << CURSOR_X_SHIFT;
4952
4953 if (y < 0) {
4954 if (y + intel_crtc->cursor_height < 0)
4955 base = 0;
4956
4957 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4958 y = -y;
4959 }
4960 pos |= y << CURSOR_Y_SHIFT;
4961
4962 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004963 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004964 return;
4965
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03004966 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004967 I915_WRITE(CURPOS_IVB(pipe), pos);
4968 ivb_update_cursor(crtc, base);
4969 } else {
4970 I915_WRITE(CURPOS(pipe), pos);
4971 if (IS_845G(dev) || IS_I865G(dev))
4972 i845_update_cursor(crtc, base);
4973 else
4974 i9xx_update_cursor(crtc, base);
4975 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004976}
4977
Jesse Barnes79e53942008-11-07 14:24:08 -08004978static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00004979 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08004980 uint32_t handle,
4981 uint32_t width, uint32_t height)
4982{
4983 struct drm_device *dev = crtc->dev;
4984 struct drm_i915_private *dev_priv = dev->dev_private;
4985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00004986 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004987 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004988 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004989
Zhao Yakui28c97732009-10-09 11:39:41 +08004990 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004991
4992 /* if we want to turn off the cursor ignore width and height */
4993 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004994 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004995 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004996 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004997 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004998 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004999 }
5000
5001 /* Currently we only support 64x64 cursors */
5002 if (width != 64 || height != 64) {
5003 DRM_ERROR("we currently only support 64x64 cursors\n");
5004 return -EINVAL;
5005 }
5006
Chris Wilson05394f32010-11-08 19:18:58 +00005007 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005008 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005009 return -ENOENT;
5010
Chris Wilson05394f32010-11-08 19:18:58 +00005011 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005012 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005013 ret = -ENOMEM;
5014 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005015 }
5016
Dave Airlie71acb5e2008-12-30 20:31:46 +10005017 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005018 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005019 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005020 if (obj->tiling_mode) {
5021 DRM_ERROR("cursor cannot be tiled\n");
5022 ret = -EINVAL;
5023 goto fail_locked;
5024 }
5025
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005026 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005027 if (ret) {
5028 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005029 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005030 }
5031
Chris Wilsond9e86c02010-11-10 16:40:20 +00005032 ret = i915_gem_object_put_fence(obj);
5033 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005034 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005035 goto fail_unpin;
5036 }
5037
Chris Wilson05394f32010-11-08 19:18:58 +00005038 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005039 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005040 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005041 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005042 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5043 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005044 if (ret) {
5045 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005046 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005047 }
Chris Wilson05394f32010-11-08 19:18:58 +00005048 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005049 }
5050
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005051 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005052 I915_WRITE(CURSIZE, (height << 12) | width);
5053
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005054 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005055 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005056 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005057 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005058 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5059 } else
5060 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005061 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005062 }
Jesse Barnes80824002009-09-10 15:28:06 -07005063
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005064 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005065
5066 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005067 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005068 intel_crtc->cursor_width = width;
5069 intel_crtc->cursor_height = height;
5070
Chris Wilson6b383a72010-09-13 13:54:26 +01005071 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005072
Jesse Barnes79e53942008-11-07 14:24:08 -08005073 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005074fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005075 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005076fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005077 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005078fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005079 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005080 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005081}
5082
5083static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5084{
Jesse Barnes79e53942008-11-07 14:24:08 -08005085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005086
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005087 intel_crtc->cursor_x = x;
5088 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005089
Chris Wilson6b383a72010-09-13 13:54:26 +01005090 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005091
5092 return 0;
5093}
5094
5095/** Sets the color ramps on behalf of RandR */
5096void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5097 u16 blue, int regno)
5098{
5099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5100
5101 intel_crtc->lut_r[regno] = red >> 8;
5102 intel_crtc->lut_g[regno] = green >> 8;
5103 intel_crtc->lut_b[regno] = blue >> 8;
5104}
5105
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005106void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5107 u16 *blue, int regno)
5108{
5109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5110
5111 *red = intel_crtc->lut_r[regno] << 8;
5112 *green = intel_crtc->lut_g[regno] << 8;
5113 *blue = intel_crtc->lut_b[regno] << 8;
5114}
5115
Jesse Barnes79e53942008-11-07 14:24:08 -08005116static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005117 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005118{
James Simmons72034252010-08-03 01:33:19 +01005119 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005121
James Simmons72034252010-08-03 01:33:19 +01005122 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005123 intel_crtc->lut_r[i] = red[i] >> 8;
5124 intel_crtc->lut_g[i] = green[i] >> 8;
5125 intel_crtc->lut_b[i] = blue[i] >> 8;
5126 }
5127
5128 intel_crtc_load_lut(crtc);
5129}
5130
5131/**
5132 * Get a pipe with a simple mode set on it for doing load-based monitor
5133 * detection.
5134 *
5135 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005136 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005137 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005138 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005139 * configured for it. In the future, it could choose to temporarily disable
5140 * some outputs to free up a pipe for its use.
5141 *
5142 * \return crtc, or NULL if no pipes are available.
5143 */
5144
5145/* VESA 640x480x72Hz mode to set on the pipe */
5146static struct drm_display_mode load_detect_mode = {
5147 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5148 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5149};
5150
Chris Wilsond2dff872011-04-19 08:36:26 +01005151static struct drm_framebuffer *
5152intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005153 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01005154 struct drm_i915_gem_object *obj)
5155{
5156 struct intel_framebuffer *intel_fb;
5157 int ret;
5158
5159 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5160 if (!intel_fb) {
5161 drm_gem_object_unreference_unlocked(&obj->base);
5162 return ERR_PTR(-ENOMEM);
5163 }
5164
5165 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5166 if (ret) {
5167 drm_gem_object_unreference_unlocked(&obj->base);
5168 kfree(intel_fb);
5169 return ERR_PTR(ret);
5170 }
5171
5172 return &intel_fb->base;
5173}
5174
5175static u32
5176intel_framebuffer_pitch_for_width(int width, int bpp)
5177{
5178 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5179 return ALIGN(pitch, 64);
5180}
5181
5182static u32
5183intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5184{
5185 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5186 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5187}
5188
5189static struct drm_framebuffer *
5190intel_framebuffer_create_for_mode(struct drm_device *dev,
5191 struct drm_display_mode *mode,
5192 int depth, int bpp)
5193{
5194 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005195 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01005196
5197 obj = i915_gem_alloc_object(dev,
5198 intel_framebuffer_size_for_mode(mode, bpp));
5199 if (obj == NULL)
5200 return ERR_PTR(-ENOMEM);
5201
5202 mode_cmd.width = mode->hdisplay;
5203 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005204 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
5205 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00005206 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01005207
5208 return intel_framebuffer_create(dev, &mode_cmd, obj);
5209}
5210
5211static struct drm_framebuffer *
5212mode_fits_in_fbdev(struct drm_device *dev,
5213 struct drm_display_mode *mode)
5214{
5215 struct drm_i915_private *dev_priv = dev->dev_private;
5216 struct drm_i915_gem_object *obj;
5217 struct drm_framebuffer *fb;
5218
5219 if (dev_priv->fbdev == NULL)
5220 return NULL;
5221
5222 obj = dev_priv->fbdev->ifb.obj;
5223 if (obj == NULL)
5224 return NULL;
5225
5226 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005227 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
5228 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01005229 return NULL;
5230
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005231 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01005232 return NULL;
5233
5234 return fb;
5235}
5236
Chris Wilson71731882011-04-19 23:10:58 +01005237bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5238 struct drm_connector *connector,
5239 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005240 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005241{
5242 struct intel_crtc *intel_crtc;
5243 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005244 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005245 struct drm_crtc *crtc = NULL;
5246 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005247 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005248 int i = -1;
5249
Chris Wilsond2dff872011-04-19 08:36:26 +01005250 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5251 connector->base.id, drm_get_connector_name(connector),
5252 encoder->base.id, drm_get_encoder_name(encoder));
5253
Jesse Barnes79e53942008-11-07 14:24:08 -08005254 /*
5255 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005256 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005257 * - if the connector already has an assigned crtc, use it (but make
5258 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005259 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005260 * - try to find the first unused crtc that can drive this connector,
5261 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005262 */
5263
5264 /* See if we already have a CRTC for this connector */
5265 if (encoder->crtc) {
5266 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005267
Jesse Barnes79e53942008-11-07 14:24:08 -08005268 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005269 old->dpms_mode = intel_crtc->dpms_mode;
5270 old->load_detect_temp = false;
5271
5272 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005273 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005274 struct drm_encoder_helper_funcs *encoder_funcs;
5275 struct drm_crtc_helper_funcs *crtc_funcs;
5276
Jesse Barnes79e53942008-11-07 14:24:08 -08005277 crtc_funcs = crtc->helper_private;
5278 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005279
5280 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005281 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5282 }
Chris Wilson8261b192011-04-19 23:18:09 +01005283
Chris Wilson71731882011-04-19 23:10:58 +01005284 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005285 }
5286
5287 /* Find an unused one (if possible) */
5288 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5289 i++;
5290 if (!(encoder->possible_crtcs & (1 << i)))
5291 continue;
5292 if (!possible_crtc->enabled) {
5293 crtc = possible_crtc;
5294 break;
5295 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005296 }
5297
5298 /*
5299 * If we didn't find an unused CRTC, don't use any.
5300 */
5301 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005302 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5303 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005304 }
5305
5306 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005307 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005308
5309 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005310 old->dpms_mode = intel_crtc->dpms_mode;
5311 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005312 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005313
Chris Wilson64927112011-04-20 07:25:26 +01005314 if (!mode)
5315 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005316
Chris Wilsond2dff872011-04-19 08:36:26 +01005317 old_fb = crtc->fb;
5318
5319 /* We need a framebuffer large enough to accommodate all accesses
5320 * that the plane may generate whilst we perform load detection.
5321 * We can not rely on the fbcon either being present (we get called
5322 * during its initialisation to detect all boot displays, or it may
5323 * not even exist) or that it is large enough to satisfy the
5324 * requested mode.
5325 */
5326 crtc->fb = mode_fits_in_fbdev(dev, mode);
5327 if (crtc->fb == NULL) {
5328 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5329 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5330 old->release_fb = crtc->fb;
5331 } else
5332 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5333 if (IS_ERR(crtc->fb)) {
5334 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5335 crtc->fb = old_fb;
5336 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005337 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005338
5339 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005340 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005341 if (old->release_fb)
5342 old->release_fb->funcs->destroy(old->release_fb);
5343 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01005344 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005345 }
Chris Wilson71731882011-04-19 23:10:58 +01005346
Jesse Barnes79e53942008-11-07 14:24:08 -08005347 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005348 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005349
Chris Wilson71731882011-04-19 23:10:58 +01005350 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005351}
5352
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005353void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01005354 struct drm_connector *connector,
5355 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005356{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005357 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005358 struct drm_device *dev = encoder->dev;
5359 struct drm_crtc *crtc = encoder->crtc;
5360 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5361 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5362
Chris Wilsond2dff872011-04-19 08:36:26 +01005363 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5364 connector->base.id, drm_get_connector_name(connector),
5365 encoder->base.id, drm_get_encoder_name(encoder));
5366
Chris Wilson8261b192011-04-19 23:18:09 +01005367 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005368 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005369 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005370
5371 if (old->release_fb)
5372 old->release_fb->funcs->destroy(old->release_fb);
5373
Chris Wilson0622a532011-04-21 09:32:11 +01005374 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005375 }
5376
Eric Anholtc751ce42010-03-25 11:48:48 -07005377 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01005378 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
5379 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01005380 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005381 }
5382}
5383
5384/* Returns the clock of the currently programmed mode of the given pipe. */
5385static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5386{
5387 struct drm_i915_private *dev_priv = dev->dev_private;
5388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5389 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005390 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005391 u32 fp;
5392 intel_clock_t clock;
5393
5394 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005395 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005396 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005397 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005398
5399 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005400 if (IS_PINEVIEW(dev)) {
5401 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5402 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005403 } else {
5404 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5405 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5406 }
5407
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005408 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005409 if (IS_PINEVIEW(dev))
5410 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5411 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005412 else
5413 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005414 DPLL_FPA01_P1_POST_DIV_SHIFT);
5415
5416 switch (dpll & DPLL_MODE_MASK) {
5417 case DPLLB_MODE_DAC_SERIAL:
5418 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5419 5 : 10;
5420 break;
5421 case DPLLB_MODE_LVDS:
5422 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5423 7 : 14;
5424 break;
5425 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005426 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005427 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5428 return 0;
5429 }
5430
5431 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005432 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005433 } else {
5434 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5435
5436 if (is_lvds) {
5437 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5438 DPLL_FPA01_P1_POST_DIV_SHIFT);
5439 clock.p2 = 14;
5440
5441 if ((dpll & PLL_REF_INPUT_MASK) ==
5442 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5443 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005444 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005445 } else
Shaohua Li21778322009-02-23 15:19:16 +08005446 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005447 } else {
5448 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5449 clock.p1 = 2;
5450 else {
5451 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5452 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5453 }
5454 if (dpll & PLL_P2_DIVIDE_BY_4)
5455 clock.p2 = 4;
5456 else
5457 clock.p2 = 2;
5458
Shaohua Li21778322009-02-23 15:19:16 +08005459 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005460 }
5461 }
5462
5463 /* XXX: It would be nice to validate the clocks, but we can't reuse
5464 * i830PllIsValid() because it relies on the xf86_config connector
5465 * configuration being accurate, which it isn't necessarily.
5466 */
5467
5468 return clock.dot;
5469}
5470
5471/** Returns the currently programmed mode of the given pipe. */
5472struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5473 struct drm_crtc *crtc)
5474{
Jesse Barnes548f2452011-02-17 10:40:53 -08005475 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5477 int pipe = intel_crtc->pipe;
5478 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005479 int htot = I915_READ(HTOTAL(pipe));
5480 int hsync = I915_READ(HSYNC(pipe));
5481 int vtot = I915_READ(VTOTAL(pipe));
5482 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005483
5484 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5485 if (!mode)
5486 return NULL;
5487
5488 mode->clock = intel_crtc_clock_get(dev, crtc);
5489 mode->hdisplay = (htot & 0xffff) + 1;
5490 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5491 mode->hsync_start = (hsync & 0xffff) + 1;
5492 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5493 mode->vdisplay = (vtot & 0xffff) + 1;
5494 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5495 mode->vsync_start = (vsync & 0xffff) + 1;
5496 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5497
5498 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005499
5500 return mode;
5501}
5502
Jesse Barnes652c3932009-08-17 13:31:43 -07005503#define GPU_IDLE_TIMEOUT 500 /* ms */
5504
5505/* When this timer fires, we've been idle for awhile */
5506static void intel_gpu_idle_timer(unsigned long arg)
5507{
5508 struct drm_device *dev = (struct drm_device *)arg;
5509 drm_i915_private_t *dev_priv = dev->dev_private;
5510
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005511 if (!list_empty(&dev_priv->mm.active_list)) {
5512 /* Still processing requests, so just re-arm the timer. */
5513 mod_timer(&dev_priv->idle_timer, jiffies +
5514 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5515 return;
5516 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005517
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005518 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005519 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005520}
5521
Jesse Barnes652c3932009-08-17 13:31:43 -07005522#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5523
5524static void intel_crtc_idle_timer(unsigned long arg)
5525{
5526 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5527 struct drm_crtc *crtc = &intel_crtc->base;
5528 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005529 struct intel_framebuffer *intel_fb;
5530
5531 intel_fb = to_intel_framebuffer(crtc->fb);
5532 if (intel_fb && intel_fb->obj->active) {
5533 /* The framebuffer is still being accessed by the GPU. */
5534 mod_timer(&intel_crtc->idle_timer, jiffies +
5535 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5536 return;
5537 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005538
Jesse Barnes652c3932009-08-17 13:31:43 -07005539 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005540 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005541}
5542
Daniel Vetter3dec0092010-08-20 21:40:52 +02005543static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005544{
5545 struct drm_device *dev = crtc->dev;
5546 drm_i915_private_t *dev_priv = dev->dev_private;
5547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5548 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005549 int dpll_reg = DPLL(pipe);
5550 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005551
Eric Anholtbad720f2009-10-22 16:11:14 -07005552 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005553 return;
5554
5555 if (!dev_priv->lvds_downclock_avail)
5556 return;
5557
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005558 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005559 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005560 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005561
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005562 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005563
5564 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5565 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005566 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005567
Jesse Barnes652c3932009-08-17 13:31:43 -07005568 dpll = I915_READ(dpll_reg);
5569 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005570 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005571 }
5572
5573 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005574 mod_timer(&intel_crtc->idle_timer, jiffies +
5575 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005576}
5577
5578static void intel_decrease_pllclock(struct drm_crtc *crtc)
5579{
5580 struct drm_device *dev = crtc->dev;
5581 drm_i915_private_t *dev_priv = dev->dev_private;
5582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005583
Eric Anholtbad720f2009-10-22 16:11:14 -07005584 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005585 return;
5586
5587 if (!dev_priv->lvds_downclock_avail)
5588 return;
5589
5590 /*
5591 * Since this is called by a timer, we should never get here in
5592 * the manual case.
5593 */
5594 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01005595 int pipe = intel_crtc->pipe;
5596 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02005597 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01005598
Zhao Yakui44d98a62009-10-09 11:39:40 +08005599 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005600
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005601 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005602
Chris Wilson074b5e12012-05-02 12:07:06 +01005603 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005604 dpll |= DISPLAY_RATE_SELECT_FPA1;
5605 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005606 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005607 dpll = I915_READ(dpll_reg);
5608 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005609 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005610 }
5611
5612}
5613
5614/**
5615 * intel_idle_update - adjust clocks for idleness
5616 * @work: work struct
5617 *
5618 * Either the GPU or display (or both) went idle. Check the busy status
5619 * here and adjust the CRTC and GPU clocks as necessary.
5620 */
5621static void intel_idle_update(struct work_struct *work)
5622{
5623 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5624 idle_work);
5625 struct drm_device *dev = dev_priv->dev;
5626 struct drm_crtc *crtc;
5627 struct intel_crtc *intel_crtc;
5628
5629 if (!i915_powersave)
5630 return;
5631
5632 mutex_lock(&dev->struct_mutex);
5633
Jesse Barnes7648fa92010-05-20 14:28:11 -07005634 i915_update_gfx_val(dev_priv);
5635
Jesse Barnes652c3932009-08-17 13:31:43 -07005636 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5637 /* Skip inactive CRTCs */
5638 if (!crtc->fb)
5639 continue;
5640
5641 intel_crtc = to_intel_crtc(crtc);
5642 if (!intel_crtc->busy)
5643 intel_decrease_pllclock(crtc);
5644 }
5645
Li Peng45ac22c2010-06-12 23:38:35 +08005646
Jesse Barnes652c3932009-08-17 13:31:43 -07005647 mutex_unlock(&dev->struct_mutex);
5648}
5649
5650/**
5651 * intel_mark_busy - mark the GPU and possibly the display busy
5652 * @dev: drm device
5653 * @obj: object we're operating on
5654 *
5655 * Callers can use this function to indicate that the GPU is busy processing
5656 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5657 * buffer), we'll also mark the display as busy, so we know to increase its
5658 * clock frequency.
5659 */
Chris Wilson05394f32010-11-08 19:18:58 +00005660void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07005661{
5662 drm_i915_private_t *dev_priv = dev->dev_private;
5663 struct drm_crtc *crtc = NULL;
5664 struct intel_framebuffer *intel_fb;
5665 struct intel_crtc *intel_crtc;
5666
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08005667 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5668 return;
5669
Chris Wilson91041832012-04-26 11:28:42 +01005670 if (!dev_priv->busy) {
5671 intel_sanitize_pm(dev);
Chris Wilson28cf7982009-11-30 01:08:56 +00005672 dev_priv->busy = true;
Chris Wilson91041832012-04-26 11:28:42 +01005673 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00005674 mod_timer(&dev_priv->idle_timer, jiffies +
5675 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005676
Chris Wilsonacb87df2012-05-03 15:47:57 +01005677 if (obj == NULL)
5678 return;
5679
Jesse Barnes652c3932009-08-17 13:31:43 -07005680 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5681 if (!crtc->fb)
5682 continue;
5683
5684 intel_crtc = to_intel_crtc(crtc);
5685 intel_fb = to_intel_framebuffer(crtc->fb);
5686 if (intel_fb->obj == obj) {
5687 if (!intel_crtc->busy) {
5688 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005689 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005690 intel_crtc->busy = true;
5691 } else {
5692 /* Busy -> busy, put off timer */
5693 mod_timer(&intel_crtc->idle_timer, jiffies +
5694 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5695 }
5696 }
5697 }
5698}
5699
Jesse Barnes79e53942008-11-07 14:24:08 -08005700static void intel_crtc_destroy(struct drm_crtc *crtc)
5701{
5702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005703 struct drm_device *dev = crtc->dev;
5704 struct intel_unpin_work *work;
5705 unsigned long flags;
5706
5707 spin_lock_irqsave(&dev->event_lock, flags);
5708 work = intel_crtc->unpin_work;
5709 intel_crtc->unpin_work = NULL;
5710 spin_unlock_irqrestore(&dev->event_lock, flags);
5711
5712 if (work) {
5713 cancel_work_sync(&work->work);
5714 kfree(work);
5715 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005716
5717 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005718
Jesse Barnes79e53942008-11-07 14:24:08 -08005719 kfree(intel_crtc);
5720}
5721
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005722static void intel_unpin_work_fn(struct work_struct *__work)
5723{
5724 struct intel_unpin_work *work =
5725 container_of(__work, struct intel_unpin_work, work);
5726
5727 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01005728 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00005729 drm_gem_object_unreference(&work->pending_flip_obj->base);
5730 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005731
Chris Wilson7782de32011-07-08 12:22:41 +01005732 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005733 mutex_unlock(&work->dev->struct_mutex);
5734 kfree(work);
5735}
5736
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005737static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01005738 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005739{
5740 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5742 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00005743 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005744 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005745 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005746 unsigned long flags;
5747
5748 /* Ignore early vblank irqs */
5749 if (intel_crtc == NULL)
5750 return;
5751
Mario Kleiner49b14a52010-12-09 07:00:07 +01005752 do_gettimeofday(&tnow);
5753
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005754 spin_lock_irqsave(&dev->event_lock, flags);
5755 work = intel_crtc->unpin_work;
5756 if (work == NULL || !work->pending) {
5757 spin_unlock_irqrestore(&dev->event_lock, flags);
5758 return;
5759 }
5760
5761 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005762
5763 if (work->event) {
5764 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005765 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005766
5767 /* Called before vblank count and timestamps have
5768 * been updated for the vblank interval of flip
5769 * completion? Need to increment vblank count and
5770 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01005771 * to account for this. We assume this happened if we
5772 * get called over 0.9 frame durations after the last
5773 * timestamped vblank.
5774 *
5775 * This calculation can not be used with vrefresh rates
5776 * below 5Hz (10Hz to be on the safe side) without
5777 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005778 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01005779 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5780 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005781 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005782 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5783 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005784 }
5785
Mario Kleiner49b14a52010-12-09 07:00:07 +01005786 e->event.tv_sec = tvbl.tv_sec;
5787 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005788
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005789 list_add_tail(&e->base.link,
5790 &e->base.file_priv->event_list);
5791 wake_up_interruptible(&e->base.file_priv->event_wait);
5792 }
5793
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005794 drm_vblank_put(dev, intel_crtc->pipe);
5795
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005796 spin_unlock_irqrestore(&dev->event_lock, flags);
5797
Chris Wilson05394f32010-11-08 19:18:58 +00005798 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00005799
Chris Wilsone59f2ba2010-10-07 17:28:15 +01005800 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00005801 &obj->pending_flip.counter);
5802 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005803 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005804
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005805 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005806
5807 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005808}
5809
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005810void intel_finish_page_flip(struct drm_device *dev, int pipe)
5811{
5812 drm_i915_private_t *dev_priv = dev->dev_private;
5813 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5814
Mario Kleiner49b14a52010-12-09 07:00:07 +01005815 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005816}
5817
5818void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5819{
5820 drm_i915_private_t *dev_priv = dev->dev_private;
5821 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5822
Mario Kleiner49b14a52010-12-09 07:00:07 +01005823 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005824}
5825
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005826void intel_prepare_page_flip(struct drm_device *dev, int plane)
5827{
5828 drm_i915_private_t *dev_priv = dev->dev_private;
5829 struct intel_crtc *intel_crtc =
5830 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5831 unsigned long flags;
5832
5833 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005834 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005835 if ((++intel_crtc->unpin_work->pending) > 1)
5836 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005837 } else {
5838 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5839 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005840 spin_unlock_irqrestore(&dev->event_lock, flags);
5841}
5842
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005843static int intel_gen2_queue_flip(struct drm_device *dev,
5844 struct drm_crtc *crtc,
5845 struct drm_framebuffer *fb,
5846 struct drm_i915_gem_object *obj)
5847{
5848 struct drm_i915_private *dev_priv = dev->dev_private;
5849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5850 unsigned long offset;
5851 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005852 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005853 int ret;
5854
Daniel Vetter6d90c952012-04-26 23:28:05 +02005855 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005856 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005857 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005858
5859 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005860 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005861
Daniel Vetter6d90c952012-04-26 23:28:05 +02005862 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005863 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005864 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005865
5866 /* Can't queue multiple flips, so wait for the previous
5867 * one to finish before executing the next.
5868 */
5869 if (intel_crtc->plane)
5870 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5871 else
5872 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005873 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
5874 intel_ring_emit(ring, MI_NOOP);
5875 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5876 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5877 intel_ring_emit(ring, fb->pitches[0]);
5878 intel_ring_emit(ring, obj->gtt_offset + offset);
5879 intel_ring_emit(ring, 0); /* aux display base address, unused */
5880 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005881 return 0;
5882
5883err_unpin:
5884 intel_unpin_fb_obj(obj);
5885err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005886 return ret;
5887}
5888
5889static int intel_gen3_queue_flip(struct drm_device *dev,
5890 struct drm_crtc *crtc,
5891 struct drm_framebuffer *fb,
5892 struct drm_i915_gem_object *obj)
5893{
5894 struct drm_i915_private *dev_priv = dev->dev_private;
5895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5896 unsigned long offset;
5897 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005898 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005899 int ret;
5900
Daniel Vetter6d90c952012-04-26 23:28:05 +02005901 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005902 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005903 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005904
5905 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005906 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005907
Daniel Vetter6d90c952012-04-26 23:28:05 +02005908 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005909 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005910 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005911
5912 if (intel_crtc->plane)
5913 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5914 else
5915 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005916 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
5917 intel_ring_emit(ring, MI_NOOP);
5918 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
5919 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5920 intel_ring_emit(ring, fb->pitches[0]);
5921 intel_ring_emit(ring, obj->gtt_offset + offset);
5922 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005923
Daniel Vetter6d90c952012-04-26 23:28:05 +02005924 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005925 return 0;
5926
5927err_unpin:
5928 intel_unpin_fb_obj(obj);
5929err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005930 return ret;
5931}
5932
5933static int intel_gen4_queue_flip(struct drm_device *dev,
5934 struct drm_crtc *crtc,
5935 struct drm_framebuffer *fb,
5936 struct drm_i915_gem_object *obj)
5937{
5938 struct drm_i915_private *dev_priv = dev->dev_private;
5939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5940 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005941 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005942 int ret;
5943
Daniel Vetter6d90c952012-04-26 23:28:05 +02005944 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005945 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005946 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005947
Daniel Vetter6d90c952012-04-26 23:28:05 +02005948 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005949 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005950 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005951
5952 /* i965+ uses the linear or tiled offsets from the
5953 * Display Registers (which do not change across a page-flip)
5954 * so we need only reprogram the base address.
5955 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02005956 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5957 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5958 intel_ring_emit(ring, fb->pitches[0]);
5959 intel_ring_emit(ring, obj->gtt_offset | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005960
5961 /* XXX Enabling the panel-fitter across page-flip is so far
5962 * untested on non-native modes, so ignore it for now.
5963 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5964 */
5965 pf = 0;
5966 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005967 intel_ring_emit(ring, pf | pipesrc);
5968 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005969 return 0;
5970
5971err_unpin:
5972 intel_unpin_fb_obj(obj);
5973err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005974 return ret;
5975}
5976
5977static int intel_gen6_queue_flip(struct drm_device *dev,
5978 struct drm_crtc *crtc,
5979 struct drm_framebuffer *fb,
5980 struct drm_i915_gem_object *obj)
5981{
5982 struct drm_i915_private *dev_priv = dev->dev_private;
5983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02005984 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005985 uint32_t pf, pipesrc;
5986 int ret;
5987
Daniel Vetter6d90c952012-04-26 23:28:05 +02005988 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005989 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005990 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005991
Daniel Vetter6d90c952012-04-26 23:28:05 +02005992 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005993 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005994 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005995
Daniel Vetter6d90c952012-04-26 23:28:05 +02005996 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5997 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5998 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
5999 intel_ring_emit(ring, obj->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006000
Chris Wilson99d9acd2012-04-17 20:37:00 +01006001 /* Contrary to the suggestions in the documentation,
6002 * "Enable Panel Fitter" does not seem to be required when page
6003 * flipping with a non-native mode, and worse causes a normal
6004 * modeset to fail.
6005 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6006 */
6007 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006008 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006009 intel_ring_emit(ring, pf | pipesrc);
6010 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006011 return 0;
6012
6013err_unpin:
6014 intel_unpin_fb_obj(obj);
6015err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006016 return ret;
6017}
6018
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006019/*
6020 * On gen7 we currently use the blit ring because (in early silicon at least)
6021 * the render ring doesn't give us interrpts for page flip completion, which
6022 * means clients will hang after the first flip is queued. Fortunately the
6023 * blit ring generates interrupts properly, so use it instead.
6024 */
6025static int intel_gen7_queue_flip(struct drm_device *dev,
6026 struct drm_crtc *crtc,
6027 struct drm_framebuffer *fb,
6028 struct drm_i915_gem_object *obj)
6029{
6030 struct drm_i915_private *dev_priv = dev->dev_private;
6031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6032 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
6033 int ret;
6034
6035 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6036 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006037 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006038
6039 ret = intel_ring_begin(ring, 4);
6040 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006041 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006042
6043 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006044 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006045 intel_ring_emit(ring, (obj->gtt_offset));
6046 intel_ring_emit(ring, (MI_NOOP));
6047 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006048 return 0;
6049
6050err_unpin:
6051 intel_unpin_fb_obj(obj);
6052err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006053 return ret;
6054}
6055
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006056static int intel_default_queue_flip(struct drm_device *dev,
6057 struct drm_crtc *crtc,
6058 struct drm_framebuffer *fb,
6059 struct drm_i915_gem_object *obj)
6060{
6061 return -ENODEV;
6062}
6063
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006064static int intel_crtc_page_flip(struct drm_crtc *crtc,
6065 struct drm_framebuffer *fb,
6066 struct drm_pending_vblank_event *event)
6067{
6068 struct drm_device *dev = crtc->dev;
6069 struct drm_i915_private *dev_priv = dev->dev_private;
6070 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006071 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6073 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006074 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006075 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006076
6077 work = kzalloc(sizeof *work, GFP_KERNEL);
6078 if (work == NULL)
6079 return -ENOMEM;
6080
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006081 work->event = event;
6082 work->dev = crtc->dev;
6083 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006084 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006085 INIT_WORK(&work->work, intel_unpin_work_fn);
6086
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006087 ret = drm_vblank_get(dev, intel_crtc->pipe);
6088 if (ret)
6089 goto free_work;
6090
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006091 /* We borrow the event spin lock for protecting unpin_work */
6092 spin_lock_irqsave(&dev->event_lock, flags);
6093 if (intel_crtc->unpin_work) {
6094 spin_unlock_irqrestore(&dev->event_lock, flags);
6095 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006096 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01006097
6098 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006099 return -EBUSY;
6100 }
6101 intel_crtc->unpin_work = work;
6102 spin_unlock_irqrestore(&dev->event_lock, flags);
6103
6104 intel_fb = to_intel_framebuffer(fb);
6105 obj = intel_fb->obj;
6106
Chris Wilson468f0b42010-05-27 13:18:13 +01006107 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006108
Jesse Barnes75dfca82010-02-10 15:09:44 -08006109 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006110 drm_gem_object_reference(&work->old_fb_obj->base);
6111 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006112
6113 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006114
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006115 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006116
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006117 work->enable_stall_check = true;
6118
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006119 /* Block clients from rendering to the new back buffer until
6120 * the flip occurs and the object is no longer visible.
6121 */
Chris Wilson05394f32010-11-08 19:18:58 +00006122 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006123
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006124 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6125 if (ret)
6126 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006127
Chris Wilson7782de32011-07-08 12:22:41 +01006128 intel_disable_fbc(dev);
Chris Wilsonacb87df2012-05-03 15:47:57 +01006129 intel_mark_busy(dev, obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006130 mutex_unlock(&dev->struct_mutex);
6131
Jesse Barnese5510fa2010-07-01 16:48:37 -07006132 trace_i915_flip_request(intel_crtc->plane, obj);
6133
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006134 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006135
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006136cleanup_pending:
6137 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00006138 drm_gem_object_unreference(&work->old_fb_obj->base);
6139 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006140 mutex_unlock(&dev->struct_mutex);
6141
6142 spin_lock_irqsave(&dev->event_lock, flags);
6143 intel_crtc->unpin_work = NULL;
6144 spin_unlock_irqrestore(&dev->event_lock, flags);
6145
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006146 drm_vblank_put(dev, intel_crtc->pipe);
6147free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01006148 kfree(work);
6149
6150 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006151}
6152
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006153static void intel_sanitize_modesetting(struct drm_device *dev,
6154 int pipe, int plane)
6155{
6156 struct drm_i915_private *dev_priv = dev->dev_private;
6157 u32 reg, val;
6158
Chris Wilsonf47166d2012-03-22 15:00:50 +00006159 /* Clear any frame start delays used for debugging left by the BIOS */
6160 for_each_pipe(pipe) {
6161 reg = PIPECONF(pipe);
6162 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
6163 }
6164
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006165 if (HAS_PCH_SPLIT(dev))
6166 return;
6167
6168 /* Who knows what state these registers were left in by the BIOS or
6169 * grub?
6170 *
6171 * If we leave the registers in a conflicting state (e.g. with the
6172 * display plane reading from the other pipe than the one we intend
6173 * to use) then when we attempt to teardown the active mode, we will
6174 * not disable the pipes and planes in the correct order -- leaving
6175 * a plane reading from a disabled pipe and possibly leading to
6176 * undefined behaviour.
6177 */
6178
6179 reg = DSPCNTR(plane);
6180 val = I915_READ(reg);
6181
6182 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6183 return;
6184 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6185 return;
6186
6187 /* This display plane is active and attached to the other CPU pipe. */
6188 pipe = !pipe;
6189
6190 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006191 intel_disable_plane(dev_priv, plane, pipe);
6192 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006193}
Jesse Barnes79e53942008-11-07 14:24:08 -08006194
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006195static void intel_crtc_reset(struct drm_crtc *crtc)
6196{
6197 struct drm_device *dev = crtc->dev;
6198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6199
6200 /* Reset flags back to the 'unknown' status so that they
6201 * will be correctly set on the initial modeset.
6202 */
6203 intel_crtc->dpms_mode = -1;
6204
6205 /* We need to fix up any BIOS configuration that conflicts with
6206 * our expectations.
6207 */
6208 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6209}
6210
6211static struct drm_crtc_helper_funcs intel_helper_funcs = {
6212 .dpms = intel_crtc_dpms,
6213 .mode_fixup = intel_crtc_mode_fixup,
6214 .mode_set = intel_crtc_mode_set,
6215 .mode_set_base = intel_pipe_set_base,
6216 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6217 .load_lut = intel_crtc_load_lut,
6218 .disable = intel_crtc_disable,
6219};
6220
6221static const struct drm_crtc_funcs intel_crtc_funcs = {
6222 .reset = intel_crtc_reset,
6223 .cursor_set = intel_crtc_cursor_set,
6224 .cursor_move = intel_crtc_cursor_move,
6225 .gamma_set = intel_crtc_gamma_set,
6226 .set_config = drm_crtc_helper_set_config,
6227 .destroy = intel_crtc_destroy,
6228 .page_flip = intel_crtc_page_flip,
6229};
6230
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006231static void intel_pch_pll_init(struct drm_device *dev)
6232{
6233 drm_i915_private_t *dev_priv = dev->dev_private;
6234 int i;
6235
6236 if (dev_priv->num_pch_pll == 0) {
6237 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
6238 return;
6239 }
6240
6241 for (i = 0; i < dev_priv->num_pch_pll; i++) {
6242 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
6243 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
6244 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
6245 }
6246}
6247
Hannes Ederb358d0a2008-12-18 21:18:47 +01006248static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006249{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006250 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006251 struct intel_crtc *intel_crtc;
6252 int i;
6253
6254 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6255 if (intel_crtc == NULL)
6256 return;
6257
6258 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6259
6260 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006261 for (i = 0; i < 256; i++) {
6262 intel_crtc->lut_r[i] = i;
6263 intel_crtc->lut_g[i] = i;
6264 intel_crtc->lut_b[i] = i;
6265 }
6266
Jesse Barnes80824002009-09-10 15:28:06 -07006267 /* Swap pipes & planes for FBC on pre-965 */
6268 intel_crtc->pipe = pipe;
6269 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006270 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006271 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006272 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006273 }
6274
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006275 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6276 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6277 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6278 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6279
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006280 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006281 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07006282 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006283
6284 if (HAS_PCH_SPLIT(dev)) {
6285 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6286 intel_helper_funcs.commit = ironlake_crtc_commit;
6287 } else {
6288 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6289 intel_helper_funcs.commit = i9xx_crtc_commit;
6290 }
6291
Jesse Barnes79e53942008-11-07 14:24:08 -08006292 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6293
Jesse Barnes652c3932009-08-17 13:31:43 -07006294 intel_crtc->busy = false;
6295
6296 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6297 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006298}
6299
Carl Worth08d7b3d2009-04-29 14:43:54 -07006300int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006301 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006302{
Carl Worth08d7b3d2009-04-29 14:43:54 -07006303 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006304 struct drm_mode_object *drmmode_obj;
6305 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006306
Daniel Vetter1cff8f62012-04-24 09:55:08 +02006307 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6308 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006309
Daniel Vetterc05422d2009-08-11 16:05:30 +02006310 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6311 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006312
Daniel Vetterc05422d2009-08-11 16:05:30 +02006313 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006314 DRM_ERROR("no such CRTC id\n");
6315 return -EINVAL;
6316 }
6317
Daniel Vetterc05422d2009-08-11 16:05:30 +02006318 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6319 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006320
Daniel Vetterc05422d2009-08-11 16:05:30 +02006321 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006322}
6323
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006324static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006325{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006326 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006327 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006328 int entry = 0;
6329
Chris Wilson4ef69c72010-09-09 15:14:28 +01006330 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6331 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006332 index_mask |= (1 << entry);
6333 entry++;
6334 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006335
Jesse Barnes79e53942008-11-07 14:24:08 -08006336 return index_mask;
6337}
6338
Chris Wilson4d302442010-12-14 19:21:29 +00006339static bool has_edp_a(struct drm_device *dev)
6340{
6341 struct drm_i915_private *dev_priv = dev->dev_private;
6342
6343 if (!IS_MOBILE(dev))
6344 return false;
6345
6346 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6347 return false;
6348
6349 if (IS_GEN5(dev) &&
6350 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6351 return false;
6352
6353 return true;
6354}
6355
Jesse Barnes79e53942008-11-07 14:24:08 -08006356static void intel_setup_outputs(struct drm_device *dev)
6357{
Eric Anholt725e30a2009-01-22 13:01:02 -08006358 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006359 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006360 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006361 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08006362
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006363 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006364 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6365 /* disable the panel fitter on everything but LVDS */
6366 I915_WRITE(PFIT_CONTROL, 0);
6367 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006368
Eric Anholtbad720f2009-10-22 16:11:14 -07006369 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006370 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006371
Chris Wilson4d302442010-12-14 19:21:29 +00006372 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006373 intel_dp_init(dev, DP_A);
6374
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006375 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6376 intel_dp_init(dev, PCH_DP_D);
6377 }
6378
6379 intel_crt_init(dev);
6380
6381 if (HAS_PCH_SPLIT(dev)) {
6382 int found;
6383
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006384 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006385 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01006386 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006387 if (!found)
6388 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006389 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6390 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006391 }
6392
6393 if (I915_READ(HDMIC) & PORT_DETECTED)
6394 intel_hdmi_init(dev, HDMIC);
6395
6396 if (I915_READ(HDMID) & PORT_DETECTED)
6397 intel_hdmi_init(dev, HDMID);
6398
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006399 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6400 intel_dp_init(dev, PCH_DP_C);
6401
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006402 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006403 intel_dp_init(dev, PCH_DP_D);
6404
Zhenyu Wang103a1962009-11-27 11:44:36 +08006405 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006406 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006407
Eric Anholt725e30a2009-01-22 13:01:02 -08006408 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006409 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006410 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006411 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6412 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006413 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006414 }
Ma Ling27185ae2009-08-24 13:50:23 +08006415
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006416 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6417 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006418 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006419 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006420 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006421
6422 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006423
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006424 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6425 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006426 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006427 }
Ma Ling27185ae2009-08-24 13:50:23 +08006428
6429 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6430
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006431 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6432 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006433 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006434 }
6435 if (SUPPORTS_INTEGRATED_DP(dev)) {
6436 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006437 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006438 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006439 }
Ma Ling27185ae2009-08-24 13:50:23 +08006440
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006441 if (SUPPORTS_INTEGRATED_DP(dev) &&
6442 (I915_READ(DP_D) & DP_DETECTED)) {
6443 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006444 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006445 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006446 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006447 intel_dvo_init(dev);
6448
Zhenyu Wang103a1962009-11-27 11:44:36 +08006449 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006450 intel_tv_init(dev);
6451
Chris Wilson4ef69c72010-09-09 15:14:28 +01006452 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6453 encoder->base.possible_crtcs = encoder->crtc_mask;
6454 encoder->base.possible_clones =
6455 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006456 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006457
Chris Wilson2c7111d2011-03-29 10:40:27 +01006458 /* disable all the possible outputs/crtcs before entering KMS mode */
6459 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07006460
6461 if (HAS_PCH_SPLIT(dev))
6462 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006463}
6464
6465static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6466{
6467 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006468
6469 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006470 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006471
6472 kfree(intel_fb);
6473}
6474
6475static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006476 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006477 unsigned int *handle)
6478{
6479 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006480 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006481
Chris Wilson05394f32010-11-08 19:18:58 +00006482 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006483}
6484
6485static const struct drm_framebuffer_funcs intel_fb_funcs = {
6486 .destroy = intel_user_framebuffer_destroy,
6487 .create_handle = intel_user_framebuffer_create_handle,
6488};
6489
Dave Airlie38651672010-03-30 05:34:13 +00006490int intel_framebuffer_init(struct drm_device *dev,
6491 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006492 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006493 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006494{
Jesse Barnes79e53942008-11-07 14:24:08 -08006495 int ret;
6496
Chris Wilson05394f32010-11-08 19:18:58 +00006497 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006498 return -EINVAL;
6499
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006500 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01006501 return -EINVAL;
6502
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006503 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02006504 case DRM_FORMAT_RGB332:
6505 case DRM_FORMAT_RGB565:
6506 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08006507 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02006508 case DRM_FORMAT_ARGB8888:
6509 case DRM_FORMAT_XRGB2101010:
6510 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006511 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07006512 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02006513 case DRM_FORMAT_YUYV:
6514 case DRM_FORMAT_UYVY:
6515 case DRM_FORMAT_YVYU:
6516 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01006517 break;
6518 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02006519 DRM_DEBUG_KMS("unsupported pixel format %u\n",
6520 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01006521 return -EINVAL;
6522 }
6523
Jesse Barnes79e53942008-11-07 14:24:08 -08006524 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6525 if (ret) {
6526 DRM_ERROR("framebuffer init failed %d\n", ret);
6527 return ret;
6528 }
6529
6530 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006531 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006532 return 0;
6533}
6534
Jesse Barnes79e53942008-11-07 14:24:08 -08006535static struct drm_framebuffer *
6536intel_user_framebuffer_create(struct drm_device *dev,
6537 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006538 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08006539{
Chris Wilson05394f32010-11-08 19:18:58 +00006540 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006541
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006542 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
6543 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00006544 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006545 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006546
Chris Wilsond2dff872011-04-19 08:36:26 +01006547 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006548}
6549
Jesse Barnes79e53942008-11-07 14:24:08 -08006550static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006551 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006552 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006553};
6554
Jesse Barnese70236a2009-09-21 10:42:27 -07006555/* Set up chip specific display functions */
6556static void intel_init_display(struct drm_device *dev)
6557{
6558 struct drm_i915_private *dev_priv = dev->dev_private;
6559
6560 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07006561 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006562 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006563 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006564 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006565 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006566 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07006567 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006568 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006569 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006570 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006571 }
Jesse Barnese70236a2009-09-21 10:42:27 -07006572
Jesse Barnese70236a2009-09-21 10:42:27 -07006573 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006574 if (IS_VALLEYVIEW(dev))
6575 dev_priv->display.get_display_clock_speed =
6576 valleyview_get_display_clock_speed;
6577 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07006578 dev_priv->display.get_display_clock_speed =
6579 i945_get_display_clock_speed;
6580 else if (IS_I915G(dev))
6581 dev_priv->display.get_display_clock_speed =
6582 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006583 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006584 dev_priv->display.get_display_clock_speed =
6585 i9xx_misc_get_display_clock_speed;
6586 else if (IS_I915GM(dev))
6587 dev_priv->display.get_display_clock_speed =
6588 i915gm_get_display_clock_speed;
6589 else if (IS_I865G(dev))
6590 dev_priv->display.get_display_clock_speed =
6591 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02006592 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006593 dev_priv->display.get_display_clock_speed =
6594 i855_get_display_clock_speed;
6595 else /* 852, 830 */
6596 dev_priv->display.get_display_clock_speed =
6597 i830_get_display_clock_speed;
6598
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006599 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006600 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07006601 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006602 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08006603 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07006604 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006605 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07006606 } else if (IS_IVYBRIDGE(dev)) {
6607 /* FIXME: detect B0+ stepping and use auto training */
6608 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006609 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006610 } else
6611 dev_priv->display.update_wm = NULL;
Jesse Barnesceb04242012-03-28 13:39:22 -07006612 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes575155a2012-03-28 13:39:37 -07006613 dev_priv->display.force_wake_get = vlv_force_wake_get;
6614 dev_priv->display.force_wake_put = vlv_force_wake_put;
Jesse Barnes6067aae2011-04-28 15:04:31 -07006615 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08006616 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07006617 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006618
6619 /* Default just returns -ENODEV to indicate unsupported */
6620 dev_priv->display.queue_flip = intel_default_queue_flip;
6621
6622 switch (INTEL_INFO(dev)->gen) {
6623 case 2:
6624 dev_priv->display.queue_flip = intel_gen2_queue_flip;
6625 break;
6626
6627 case 3:
6628 dev_priv->display.queue_flip = intel_gen3_queue_flip;
6629 break;
6630
6631 case 4:
6632 case 5:
6633 dev_priv->display.queue_flip = intel_gen4_queue_flip;
6634 break;
6635
6636 case 6:
6637 dev_priv->display.queue_flip = intel_gen6_queue_flip;
6638 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006639 case 7:
6640 dev_priv->display.queue_flip = intel_gen7_queue_flip;
6641 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006642 }
Jesse Barnese70236a2009-09-21 10:42:27 -07006643}
6644
Jesse Barnesb690e962010-07-19 13:53:12 -07006645/*
6646 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6647 * resume, or other times. This quirk makes sure that's the case for
6648 * affected systems.
6649 */
Akshay Joshi0206e352011-08-16 15:34:10 -04006650static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07006651{
6652 struct drm_i915_private *dev_priv = dev->dev_private;
6653
6654 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02006655 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07006656}
6657
Keith Packard435793d2011-07-12 14:56:22 -07006658/*
6659 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
6660 */
6661static void quirk_ssc_force_disable(struct drm_device *dev)
6662{
6663 struct drm_i915_private *dev_priv = dev->dev_private;
6664 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02006665 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07006666}
6667
Carsten Emde4dca20e2012-03-15 15:56:26 +01006668/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01006669 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
6670 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01006671 */
6672static void quirk_invert_brightness(struct drm_device *dev)
6673{
6674 struct drm_i915_private *dev_priv = dev->dev_private;
6675 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02006676 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07006677}
6678
6679struct intel_quirk {
6680 int device;
6681 int subsystem_vendor;
6682 int subsystem_device;
6683 void (*hook)(struct drm_device *dev);
6684};
6685
Ben Widawskyc43b5632012-04-16 14:07:40 -07006686static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07006687 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04006688 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07006689
6690 /* Thinkpad R31 needs pipe A force quirk */
6691 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6692 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6693 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6694
6695 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6696 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6697 /* ThinkPad X40 needs pipe A force quirk */
6698
6699 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6700 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6701
6702 /* 855 & before need to leave pipe A & dpll A up */
6703 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6704 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07006705
6706 /* Lenovo U160 cannot use SSC on LVDS */
6707 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02006708
6709 /* Sony Vaio Y cannot use SSC on LVDS */
6710 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01006711
6712 /* Acer Aspire 5734Z must invert backlight brightness */
6713 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07006714};
6715
6716static void intel_init_quirks(struct drm_device *dev)
6717{
6718 struct pci_dev *d = dev->pdev;
6719 int i;
6720
6721 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6722 struct intel_quirk *q = &intel_quirks[i];
6723
6724 if (d->device == q->device &&
6725 (d->subsystem_vendor == q->subsystem_vendor ||
6726 q->subsystem_vendor == PCI_ANY_ID) &&
6727 (d->subsystem_device == q->subsystem_device ||
6728 q->subsystem_device == PCI_ANY_ID))
6729 q->hook(dev);
6730 }
6731}
6732
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006733/* Disable the VGA plane that we never use */
6734static void i915_disable_vga(struct drm_device *dev)
6735{
6736 struct drm_i915_private *dev_priv = dev->dev_private;
6737 u8 sr1;
6738 u32 vga_reg;
6739
6740 if (HAS_PCH_SPLIT(dev))
6741 vga_reg = CPU_VGACNTRL;
6742 else
6743 vga_reg = VGACNTRL;
6744
6745 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07006746 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006747 sr1 = inb(VGA_SR_DATA);
6748 outb(sr1 | 1<<5, VGA_SR_DATA);
6749 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6750 udelay(300);
6751
6752 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6753 POSTING_READ(vga_reg);
6754}
6755
Jesse Barnesf82cfb62012-04-11 09:23:35 -07006756static void ivb_pch_pwm_override(struct drm_device *dev)
6757{
6758 struct drm_i915_private *dev_priv = dev->dev_private;
6759
6760 /*
6761 * IVB has CPU eDP backlight regs too, set things up to let the
6762 * PCH regs control the backlight
6763 */
6764 I915_WRITE(BLC_PWM_CPU_CTL2, PWM_ENABLE);
6765 I915_WRITE(BLC_PWM_CPU_CTL, 0);
6766 I915_WRITE(BLC_PWM_PCH_CTL1, PWM_ENABLE | (1<<30));
6767}
6768
Daniel Vetterf8175862012-04-10 15:50:11 +02006769void intel_modeset_init_hw(struct drm_device *dev)
6770{
6771 struct drm_i915_private *dev_priv = dev->dev_private;
6772
6773 intel_init_clock_gating(dev);
6774
6775 if (IS_IRONLAKE_M(dev)) {
6776 ironlake_enable_drps(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01006777 ironlake_enable_rc6(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02006778 intel_init_emon(dev);
6779 }
6780
Jesse Barnesb6834bd2012-04-11 09:23:33 -07006781 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Daniel Vetterf8175862012-04-10 15:50:11 +02006782 gen6_enable_rps(dev_priv);
6783 gen6_update_ring_freq(dev_priv);
6784 }
Jesse Barnesf82cfb62012-04-11 09:23:35 -07006785
6786 if (IS_IVYBRIDGE(dev))
6787 ivb_pch_pwm_override(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02006788}
6789
Jesse Barnes79e53942008-11-07 14:24:08 -08006790void intel_modeset_init(struct drm_device *dev)
6791{
Jesse Barnes652c3932009-08-17 13:31:43 -07006792 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006793 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006794
6795 drm_mode_config_init(dev);
6796
6797 dev->mode_config.min_width = 0;
6798 dev->mode_config.min_height = 0;
6799
Dave Airlie019d96c2011-09-29 16:20:42 +01006800 dev->mode_config.preferred_depth = 24;
6801 dev->mode_config.prefer_shadow = 1;
6802
Jesse Barnes79e53942008-11-07 14:24:08 -08006803 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6804
Jesse Barnesb690e962010-07-19 13:53:12 -07006805 intel_init_quirks(dev);
6806
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006807 intel_init_pm(dev);
6808
Jesse Barnese70236a2009-09-21 10:42:27 -07006809 intel_init_display(dev);
6810
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006811 if (IS_GEN2(dev)) {
6812 dev->mode_config.max_width = 2048;
6813 dev->mode_config.max_height = 2048;
6814 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006815 dev->mode_config.max_width = 4096;
6816 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006817 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006818 dev->mode_config.max_width = 8192;
6819 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08006820 }
Chris Wilson35c30472010-12-22 14:07:12 +00006821 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006822
Zhao Yakui28c97732009-10-09 11:39:41 +08006823 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006824 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006825
Dave Airliea3524f12010-06-06 18:59:41 +10006826 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006827 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08006828 ret = intel_plane_init(dev, i);
6829 if (ret)
6830 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08006831 }
6832
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006833 intel_pch_pll_init(dev);
6834
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006835 /* Just disable it once at startup */
6836 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006837 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006838
Jesse Barnes652c3932009-08-17 13:31:43 -07006839 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6840 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6841 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01006842}
6843
6844void intel_modeset_gem_init(struct drm_device *dev)
6845{
Chris Wilson1833b132012-05-09 11:56:28 +01006846 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006847
6848 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006849}
6850
6851void intel_modeset_cleanup(struct drm_device *dev)
6852{
Jesse Barnes652c3932009-08-17 13:31:43 -07006853 struct drm_i915_private *dev_priv = dev->dev_private;
6854 struct drm_crtc *crtc;
6855 struct intel_crtc *intel_crtc;
6856
Keith Packardf87ea762010-10-03 19:36:26 -07006857 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006858 mutex_lock(&dev->struct_mutex);
6859
Jesse Barnes723bfd72010-10-07 16:01:13 -07006860 intel_unregister_dsm_handler();
6861
6862
Jesse Barnes652c3932009-08-17 13:31:43 -07006863 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6864 /* Skip inactive CRTCs */
6865 if (!crtc->fb)
6866 continue;
6867
6868 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006869 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006870 }
6871
Chris Wilson973d04f2011-07-08 12:22:37 +01006872 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07006873
Jesse Barnesf97108d2010-01-29 11:27:07 -08006874 if (IS_IRONLAKE_M(dev))
6875 ironlake_disable_drps(dev);
Jesse Barnesb6834bd2012-04-11 09:23:33 -07006876 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006877 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006878
Jesse Barnesd5bb0812011-01-05 12:01:26 -08006879 if (IS_IRONLAKE_M(dev))
6880 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00006881
Jesse Barnes57f350b2012-03-28 13:39:25 -07006882 if (IS_VALLEYVIEW(dev))
6883 vlv_init_dpio(dev);
6884
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006885 mutex_unlock(&dev->struct_mutex);
6886
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006887 /* Disable the irq before mode object teardown, for the irq might
6888 * enqueue unpin/hotplug work. */
6889 drm_irq_uninstall(dev);
6890 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02006891 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006892
Chris Wilson1630fe72011-07-08 12:22:42 +01006893 /* flush any delayed tasks or pending work */
6894 flush_scheduled_work();
6895
Daniel Vetter3dec0092010-08-20 21:40:52 +02006896 /* Shut off idle work before the crtcs get freed. */
6897 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6898 intel_crtc = to_intel_crtc(crtc);
6899 del_timer_sync(&intel_crtc->idle_timer);
6900 }
6901 del_timer_sync(&dev_priv->idle_timer);
6902 cancel_work_sync(&dev_priv->idle_work);
6903
Jesse Barnes79e53942008-11-07 14:24:08 -08006904 drm_mode_config_cleanup(dev);
6905}
6906
Dave Airlie28d52042009-09-21 14:33:58 +10006907/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006908 * Return which encoder is currently attached for connector.
6909 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006910struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006911{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006912 return &intel_attached_encoder(connector)->base;
6913}
Jesse Barnes79e53942008-11-07 14:24:08 -08006914
Chris Wilsondf0e9242010-09-09 16:20:55 +01006915void intel_connector_attach_encoder(struct intel_connector *connector,
6916 struct intel_encoder *encoder)
6917{
6918 connector->encoder = encoder;
6919 drm_mode_connector_attach_encoder(&connector->base,
6920 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006921}
Dave Airlie28d52042009-09-21 14:33:58 +10006922
6923/*
6924 * set vga decode state - true == enable VGA decode
6925 */
6926int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6927{
6928 struct drm_i915_private *dev_priv = dev->dev_private;
6929 u16 gmch_ctrl;
6930
6931 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6932 if (state)
6933 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6934 else
6935 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6936 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6937 return 0;
6938}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006939
6940#ifdef CONFIG_DEBUG_FS
6941#include <linux/seq_file.h>
6942
6943struct intel_display_error_state {
6944 struct intel_cursor_error_state {
6945 u32 control;
6946 u32 position;
6947 u32 base;
6948 u32 size;
6949 } cursor[2];
6950
6951 struct intel_pipe_error_state {
6952 u32 conf;
6953 u32 source;
6954
6955 u32 htotal;
6956 u32 hblank;
6957 u32 hsync;
6958 u32 vtotal;
6959 u32 vblank;
6960 u32 vsync;
6961 } pipe[2];
6962
6963 struct intel_plane_error_state {
6964 u32 control;
6965 u32 stride;
6966 u32 size;
6967 u32 pos;
6968 u32 addr;
6969 u32 surface;
6970 u32 tile_offset;
6971 } plane[2];
6972};
6973
6974struct intel_display_error_state *
6975intel_display_capture_error_state(struct drm_device *dev)
6976{
Akshay Joshi0206e352011-08-16 15:34:10 -04006977 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006978 struct intel_display_error_state *error;
6979 int i;
6980
6981 error = kmalloc(sizeof(*error), GFP_ATOMIC);
6982 if (error == NULL)
6983 return NULL;
6984
6985 for (i = 0; i < 2; i++) {
6986 error->cursor[i].control = I915_READ(CURCNTR(i));
6987 error->cursor[i].position = I915_READ(CURPOS(i));
6988 error->cursor[i].base = I915_READ(CURBASE(i));
6989
6990 error->plane[i].control = I915_READ(DSPCNTR(i));
6991 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
6992 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04006993 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006994 error->plane[i].addr = I915_READ(DSPADDR(i));
6995 if (INTEL_INFO(dev)->gen >= 4) {
6996 error->plane[i].surface = I915_READ(DSPSURF(i));
6997 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
6998 }
6999
7000 error->pipe[i].conf = I915_READ(PIPECONF(i));
7001 error->pipe[i].source = I915_READ(PIPESRC(i));
7002 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7003 error->pipe[i].hblank = I915_READ(HBLANK(i));
7004 error->pipe[i].hsync = I915_READ(HSYNC(i));
7005 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7006 error->pipe[i].vblank = I915_READ(VBLANK(i));
7007 error->pipe[i].vsync = I915_READ(VSYNC(i));
7008 }
7009
7010 return error;
7011}
7012
7013void
7014intel_display_print_error_state(struct seq_file *m,
7015 struct drm_device *dev,
7016 struct intel_display_error_state *error)
7017{
7018 int i;
7019
7020 for (i = 0; i < 2; i++) {
7021 seq_printf(m, "Pipe [%d]:\n", i);
7022 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7023 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7024 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7025 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7026 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7027 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7028 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7029 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7030
7031 seq_printf(m, "Plane [%d]:\n", i);
7032 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7033 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7034 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7035 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7036 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7037 if (INTEL_INFO(dev)->gen >= 4) {
7038 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7039 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7040 }
7041
7042 seq_printf(m, "Cursor [%d]:\n", i);
7043 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7044 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7045 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7046 }
7047}
7048#endif