blob: 1ccfc23d1abfeee2c46e72b24870b490509c450a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080039#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Ben Widawskya35d9d32011-07-13 14:38:17 -070050int i915_panel_ignore_lid __read_mostly = 0;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
53 "Override lid status (0=autodetect [default], 1=lid open, "
54 "-1=lid closed)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030069 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000074
Keith Packard4415e632011-11-09 09:57:50 -080075int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070077MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070079 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070080
Ben Widawskya35d9d32011-07-13 14:38:17 -070081unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000082module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070083MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000086
Takashi Iwai121d5272012-03-20 13:07:06 +010087int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
Keith Packard4415e632011-11-09 09:57:50 -080093int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000094module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070095MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070097 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000104
Ben Widawskya35d9d32011-07-13 14:38:17 -0700105static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000106module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000108
Ben Widawskya35d9d32011-07-13 14:38:17 -0700109bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700115
Daniel Vetter650dc072012-04-02 10:08:35 +0200116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500121static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800122extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500123
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500124#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200125 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000126 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500127 .vendor = 0x8086, \
128 .device = id, \
129 .subvendor = PCI_ANY_ID, \
130 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500131 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500132
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200133static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100134 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100135 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500136};
137
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200138static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100139 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100140 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141};
142
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200143static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100144 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400145 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100146 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500147};
148
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200149static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100150 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100151 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100155 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100156 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500157};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200158static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100159 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500160 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100161 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100162 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500163};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200164static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100165 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100166 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500167};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200168static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100169 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500170 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100171 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100172 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500173};
174
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200175static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100176 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100177 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100178 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100182 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000183 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100185 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500186};
187
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200188static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100189 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100190 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100191 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500192};
193
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200194static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100195 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100196 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800197 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500198};
199
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200200static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100201 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000202 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100203 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100204 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800205 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500206};
207
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200208static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100209 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100210 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100211 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500212};
213
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200214static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100215 .gen = 5,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200216 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800217 .has_bsd_ring = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300218 .has_pch_split = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500219};
220
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200221static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100222 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000223 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700224 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800225 .has_bsd_ring = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300226 .has_pch_split = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500227};
228
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200229static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100230 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100231 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100232 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100233 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200234 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300235 .has_pch_split = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800236};
237
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200238static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100239 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100240 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800241 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100242 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100243 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200244 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300245 .has_pch_split = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800246};
247
Jesse Barnesc76b6152011-04-28 14:32:07 -0700248static const struct intel_device_info intel_ivybridge_d_info = {
249 .is_ivybridge = 1, .gen = 7,
250 .need_gfx_hws = 1, .has_hotplug = 1,
251 .has_bsd_ring = 1,
252 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200253 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300254 .has_pch_split = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700255};
256
257static const struct intel_device_info intel_ivybridge_m_info = {
258 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
259 .need_gfx_hws = 1, .has_hotplug = 1,
260 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
261 .has_bsd_ring = 1,
262 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200263 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300264 .has_pch_split = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700265};
266
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700267static const struct intel_device_info intel_valleyview_m_info = {
268 .gen = 7, .is_mobile = 1,
269 .need_gfx_hws = 1, .has_hotplug = 1,
270 .has_fbc = 0,
271 .has_bsd_ring = 1,
272 .has_blt_ring = 1,
273 .is_valleyview = 1,
274};
275
276static const struct intel_device_info intel_valleyview_d_info = {
277 .gen = 7,
278 .need_gfx_hws = 1, .has_hotplug = 1,
279 .has_fbc = 0,
280 .has_bsd_ring = 1,
281 .has_blt_ring = 1,
282 .is_valleyview = 1,
283};
284
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300285static const struct intel_device_info intel_haswell_d_info = {
286 .is_haswell = 1, .gen = 7,
287 .need_gfx_hws = 1, .has_hotplug = 1,
288 .has_bsd_ring = 1,
289 .has_blt_ring = 1,
290 .has_llc = 1,
291 .has_pch_split = 1,
292};
293
294static const struct intel_device_info intel_haswell_m_info = {
295 .is_haswell = 1, .gen = 7, .is_mobile = 1,
296 .need_gfx_hws = 1, .has_hotplug = 1,
297 .has_bsd_ring = 1,
298 .has_blt_ring = 1,
299 .has_llc = 1,
300 .has_pch_split = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500301};
302
Chris Wilson6103da02010-07-05 18:01:47 +0100303static const struct pci_device_id pciidlist[] = { /* aka */
304 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
305 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
306 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400307 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100308 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
309 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
310 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
311 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
312 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
313 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
314 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
315 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
316 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
317 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
318 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
319 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
320 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
321 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
322 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
323 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
324 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
325 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
326 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
327 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
328 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
329 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100330 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500331 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
332 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
333 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
334 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800335 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800336 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
337 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800338 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800339 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800340 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800341 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700342 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
343 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
344 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
345 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
346 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300347 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500348 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349};
350
Jesse Barnes79e53942008-11-07 14:24:08 -0800351#if defined(CONFIG_DRM_I915_KMS)
352MODULE_DEVICE_TABLE(pci, pciidlist);
353#endif
354
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800355#define INTEL_PCH_DEVICE_ID_MASK 0xff00
Jesse Barnes90711d52011-04-28 14:48:02 -0700356#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800357#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
Jesse Barnesc7925132011-04-07 12:33:56 -0700358#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300359#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800360
Akshay Joshi0206e352011-08-16 15:34:10 -0400361void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800362{
363 struct drm_i915_private *dev_priv = dev->dev_private;
364 struct pci_dev *pch;
365
366 /*
367 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
368 * make graphics device passthrough work easy for VMM, that only
369 * need to expose ISA bridge to let driver know the real hardware
370 * underneath. This is a requirement from virtualization team.
371 */
372 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
373 if (pch) {
374 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
375 int id;
376 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
377
Jesse Barnes90711d52011-04-28 14:48:02 -0700378 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
379 dev_priv->pch_type = PCH_IBX;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100380 dev_priv->num_pch_pll = 2;
Jesse Barnes90711d52011-04-28 14:48:02 -0700381 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
382 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800383 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100384 dev_priv->num_pch_pll = 2;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800385 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Jesse Barnesc7925132011-04-07 12:33:56 -0700386 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
387 /* PantherPoint is CPT compatible */
388 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100389 dev_priv->num_pch_pll = 2;
Jesse Barnesc7925132011-04-07 12:33:56 -0700390 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300391 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
392 dev_priv->pch_type = PCH_LPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100393 dev_priv->num_pch_pll = 0;
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300394 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800395 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100396 BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800397 }
398 pci_dev_put(pch);
399 }
400}
401
Ben Widawsky2911a352012-04-05 14:47:36 -0700402bool i915_semaphore_is_enabled(struct drm_device *dev)
403{
404 if (INTEL_INFO(dev)->gen < 6)
405 return 0;
406
407 if (i915_semaphores >= 0)
408 return i915_semaphores;
409
Daniel Vetter59de3292012-04-02 20:48:43 +0200410#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700411 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200412 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
413 return false;
414#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700415
416 return 1;
417}
418
Keith Packard8d715f02011-11-18 20:39:01 -0800419void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000420{
421 int count;
422
423 count = 0;
424 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
425 udelay(10);
426
427 I915_WRITE_NOTRACE(FORCEWAKE, 1);
428 POSTING_READ(FORCEWAKE);
429
430 count = 0;
431 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
432 udelay(10);
433}
434
Keith Packard8d715f02011-11-18 20:39:01 -0800435void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
436{
437 int count;
438
439 count = 0;
440 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
441 udelay(10);
442
Daniel Vetter6b26c862012-04-24 14:04:12 +0200443 I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(1));
Keith Packard8d715f02011-11-18 20:39:01 -0800444 POSTING_READ(FORCEWAKE_MT);
445
446 count = 0;
447 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
448 udelay(10);
449}
450
Ben Widawskyfcca7922011-04-25 11:23:07 -0700451/*
452 * Generally this is called implicitly by the register read function. However,
453 * if some sequence requires the GT to not power down then this function should
454 * be called at the beginning of the sequence followed by a call to
455 * gen6_gt_force_wake_put() at the end of the sequence.
456 */
457void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
458{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100459 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700460
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100461 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
462 if (dev_priv->forcewake_count++ == 0)
Keith Packard8d715f02011-11-18 20:39:01 -0800463 dev_priv->display.force_wake_get(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100464 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700465}
466
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100467static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
468{
469 u32 gtfifodbg;
470 gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
471 if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
472 "MMIO read or write has been dropped %x\n", gtfifodbg))
473 I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
474}
475
Keith Packard8d715f02011-11-18 20:39:01 -0800476void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000477{
478 I915_WRITE_NOTRACE(FORCEWAKE, 0);
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100479 /* The below doubles as a POSTING_READ */
480 gen6_gt_check_fifodbg(dev_priv);
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000481}
482
Keith Packard8d715f02011-11-18 20:39:01 -0800483void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
484{
Daniel Vetter6b26c862012-04-24 14:04:12 +0200485 I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(1));
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100486 /* The below doubles as a POSTING_READ */
487 gen6_gt_check_fifodbg(dev_priv);
Keith Packard8d715f02011-11-18 20:39:01 -0800488}
489
Ben Widawskyfcca7922011-04-25 11:23:07 -0700490/*
491 * see gen6_gt_force_wake_get()
492 */
493void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
494{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100495 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700496
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100497 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
498 if (--dev_priv->forcewake_count == 0)
Keith Packard8d715f02011-11-18 20:39:01 -0800499 dev_priv->display.force_wake_put(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100500 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700501}
502
Ben Widawsky67a37442012-02-09 10:15:20 +0100503int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
Chris Wilson91355832011-03-04 19:22:40 +0000504{
Ben Widawsky67a37442012-02-09 10:15:20 +0100505 int ret = 0;
506
Akshay Joshi0206e352011-08-16 15:34:10 -0400507 if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
Chris Wilson957367202011-05-12 22:17:09 +0100508 int loop = 500;
509 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
510 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
511 udelay(10);
512 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
513 }
Ben Widawsky67a37442012-02-09 10:15:20 +0100514 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
515 ++ret;
Chris Wilson957367202011-05-12 22:17:09 +0100516 dev_priv->gt_fifo_count = fifo;
Chris Wilson91355832011-03-04 19:22:40 +0000517 }
Chris Wilson957367202011-05-12 22:17:09 +0100518 dev_priv->gt_fifo_count--;
Ben Widawsky67a37442012-02-09 10:15:20 +0100519
520 return ret;
Chris Wilson91355832011-03-04 19:22:40 +0000521}
522
Jesse Barnes575155a2012-03-28 13:39:37 -0700523void vlv_force_wake_get(struct drm_i915_private *dev_priv)
524{
525 int count;
526
527 count = 0;
528
529 /* Already awake? */
530 if ((I915_READ(0x130094) & 0xa1) == 0xa1)
531 return;
532
533 I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
534 POSTING_READ(FORCEWAKE_VLV);
535
536 count = 0;
537 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
538 udelay(10);
539}
540
541void vlv_force_wake_put(struct drm_i915_private *dev_priv)
542{
543 I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
544 /* FIXME: confirm VLV behavior with Punit folks */
545 POSTING_READ(FORCEWAKE_VLV);
546}
547
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100548static int i915_drm_freeze(struct drm_device *dev)
549{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100550 struct drm_i915_private *dev_priv = dev->dev_private;
551
Dave Airlie5bcf7192010-12-07 09:20:40 +1000552 drm_kms_helper_poll_disable(dev);
553
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100554 pci_save_state(dev->pdev);
555
556 /* If KMS is active, we do the leavevt stuff here */
557 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
558 int error = i915_gem_idle(dev);
559 if (error) {
560 dev_err(&dev->pdev->dev,
561 "GEM idle failed, resume might fail\n");
562 return error;
563 }
564 drm_irq_uninstall(dev);
565 }
566
567 i915_save_state(dev);
568
Chris Wilson44834a62010-08-19 16:09:23 +0100569 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100570
571 /* Modeset on resume, not lid events */
572 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100573
Dave Airlie3fa016a2012-03-28 10:48:49 +0100574 console_lock();
575 intel_fbdev_set_suspend(dev, 1);
576 console_unlock();
577
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100578 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100579}
580
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000581int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100582{
583 int error;
584
585 if (!dev || !dev->dev_private) {
586 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700587 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000588 return -ENODEV;
589 }
590
Dave Airlieb932ccb2008-02-20 10:02:20 +1000591 if (state.event == PM_EVENT_PRETHAW)
592 return 0;
593
Dave Airlie5bcf7192010-12-07 09:20:40 +1000594
595 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
596 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100597
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100598 error = i915_drm_freeze(dev);
599 if (error)
600 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000601
Dave Airlieb932ccb2008-02-20 10:02:20 +1000602 if (state.event == PM_EVENT_SUSPEND) {
603 /* Shut down the device */
604 pci_disable_device(dev->pdev);
605 pci_set_power_state(dev->pdev, PCI_D3hot);
606 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000607
608 return 0;
609}
610
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100611static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000612{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800613 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100614 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100615
Chris Wilsond1c3b172010-12-08 14:26:19 +0000616 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
617 mutex_lock(&dev->struct_mutex);
618 i915_gem_restore_gtt_mappings(dev);
619 mutex_unlock(&dev->struct_mutex);
620 }
621
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100622 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100623 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100624
Jesse Barnes5669fca2009-02-17 15:13:31 -0800625 /* KMS EnterVT equivalent */
626 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
627 mutex_lock(&dev->struct_mutex);
628 dev_priv->mm.suspended = 0;
629
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100630 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800631 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800632
Keith Packard9fb526d2011-09-26 22:24:57 -0700633 if (HAS_PCH_SPLIT(dev))
634 ironlake_init_pch_refclk(dev);
635
Chris Wilson500f7142011-01-24 15:14:41 +0000636 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800637 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100638
Zhao Yakui354ff962009-07-08 14:13:12 +0800639 /* Resume the modeset for every activated CRTC */
Sean Paul927a2f12012-03-23 08:52:58 -0400640 mutex_lock(&dev->mode_config.mutex);
Zhao Yakui354ff962009-07-08 14:13:12 +0800641 drm_helper_resume_force_mode(dev);
Sean Paul927a2f12012-03-23 08:52:58 -0400642 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800643
Chris Wilsonac668082011-02-09 16:15:32 +0000644 if (IS_IRONLAKE_M(dev))
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800645 ironlake_enable_rc6(dev);
646 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800647
Chris Wilson44834a62010-08-19 16:09:23 +0100648 intel_opregion_init(dev);
649
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800650 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700651
Dave Airlie3fa016a2012-03-28 10:48:49 +0100652 console_lock();
653 intel_fbdev_set_suspend(dev, 0);
654 console_unlock();
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100655 return error;
656}
657
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000658int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100659{
Chris Wilson6eecba32010-09-08 09:45:11 +0100660 int ret;
661
Dave Airlie5bcf7192010-12-07 09:20:40 +1000662 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
663 return 0;
664
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100665 if (pci_enable_device(dev->pdev))
666 return -EIO;
667
668 pci_set_master(dev->pdev);
669
Chris Wilson6eecba32010-09-08 09:45:11 +0100670 ret = i915_drm_thaw(dev);
671 if (ret)
672 return ret;
673
674 drm_kms_helper_poll_enable(dev);
675 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000676}
677
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200678static int i8xx_do_reset(struct drm_device *dev)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100679{
680 struct drm_i915_private *dev_priv = dev->dev_private;
681
682 if (IS_I85X(dev))
683 return -ENODEV;
684
685 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
686 POSTING_READ(D_STATE);
687
688 if (IS_I830(dev) || IS_845G(dev)) {
689 I915_WRITE(DEBUG_RESET_I830,
690 DEBUG_RESET_DISPLAY |
691 DEBUG_RESET_RENDER |
692 DEBUG_RESET_FULL);
693 POSTING_READ(DEBUG_RESET_I830);
694 msleep(1);
695
696 I915_WRITE(DEBUG_RESET_I830, 0);
697 POSTING_READ(DEBUG_RESET_I830);
698 }
699
700 msleep(1);
701
702 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
703 POSTING_READ(D_STATE);
704
705 return 0;
706}
707
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700708static int i965_reset_complete(struct drm_device *dev)
709{
710 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700711 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetter5fe9fe82012-05-02 21:33:52 +0200712 return (gdrst & GRDOM_RESET_ENABLE) == 0;
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700713}
714
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200715static int i965_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700716{
Daniel Vetter5ccce182012-04-27 15:17:45 +0200717 int ret;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700718 u8 gdrst;
719
Chris Wilsonae681d92010-10-01 14:57:56 +0100720 /*
721 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
722 * well as the reset bit (GR/bit 0). Setting the GR bit
723 * triggers the reset; when done, the hardware will clear it.
724 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700725 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200726 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200727 gdrst | GRDOM_RENDER |
728 GRDOM_RESET_ENABLE);
729 ret = wait_for(i965_reset_complete(dev), 500);
730 if (ret)
731 return ret;
732
733 /* We can't reset render&media without also resetting display ... */
734 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
735 pci_write_config_byte(dev->pdev, I965_GDRST,
736 gdrst | GRDOM_MEDIA |
737 GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700738
739 return wait_for(i965_reset_complete(dev), 500);
740}
741
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200742static int ironlake_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700743{
744 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200745 u32 gdrst;
746 int ret;
747
748 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200749 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200750 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
751 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
752 if (ret)
753 return ret;
754
755 /* We can't reset render&media without also resetting display ... */
756 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
757 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
758 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700759 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760}
761
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200762static int gen6_do_reset(struct drm_device *dev)
Eric Anholtcff458c2010-11-18 09:31:14 +0800763{
764 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800765 int ret;
766 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800767
Keith Packard286fed42012-01-06 11:44:11 -0800768 /* Hold gt_lock across reset to prevent any register access
769 * with forcewake not set correctly
770 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800771 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800772
773 /* Reset the chip */
774
775 /* GEN6_GDRST is not in the gt power well, no need to check
776 * for fifo space for the write or forcewake the chip for
777 * the read
778 */
779 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
780
781 /* Spin waiting for the device to ack the reset request */
782 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
783
784 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800785 if (dev_priv->forcewake_count)
786 dev_priv->display.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800787 else
788 dev_priv->display.force_wake_put(dev_priv);
789
790 /* Restore fifo count */
791 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
792
Keith Packardb6e45f82012-01-06 11:34:04 -0800793 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
794 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800795}
796
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200797static int intel_gpu_reset(struct drm_device *dev)
Daniel Vetter350d2702012-04-27 15:17:42 +0200798{
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200799 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter350d2702012-04-27 15:17:42 +0200800 int ret = -ENODEV;
801
802 switch (INTEL_INFO(dev)->gen) {
803 case 7:
804 case 6:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200805 ret = gen6_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200806 break;
807 case 5:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200808 ret = ironlake_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200809 break;
810 case 4:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200811 ret = i965_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200812 break;
813 case 2:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200814 ret = i8xx_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200815 break;
816 }
817
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200818 /* Also reset the gpu hangman. */
819 if (dev_priv->stop_rings) {
820 DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
821 dev_priv->stop_rings = 0;
822 if (ret == -ENODEV) {
823 DRM_ERROR("Reset not implemented, but ignoring "
824 "error for simulated gpu hangs\n");
825 ret = 0;
826 }
827 }
828
Daniel Vetter350d2702012-04-27 15:17:42 +0200829 return ret;
830}
831
Ben Gamari11ed50e2009-09-14 17:48:45 -0400832/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200833 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400834 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400835 *
836 * Reset the chip. Useful if a hang is detected. Returns zero on successful
837 * reset or otherwise an error code.
838 *
839 * Procedure is fairly simple:
840 * - reset the chip using the reset reg
841 * - re-init context state
842 * - re-init hardware status page
843 * - re-init ring buffer
844 * - re-init interrupt state
845 * - re-init display
846 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200847int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400848{
849 drm_i915_private_t *dev_priv = dev->dev_private;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700850 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400851
Chris Wilsond78cb502010-12-23 13:33:15 +0000852 if (!i915_try_reset)
853 return 0;
854
Chris Wilson340479a2010-12-04 18:17:15 +0000855 if (!mutex_trylock(&dev->struct_mutex))
856 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400857
Daniel Vettere5eb3d62012-05-03 14:48:16 +0200858 dev_priv->stop_rings = 0;
859
Chris Wilson069efc12010-09-30 16:53:18 +0100860 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400861
Chris Wilsonf803aa52010-09-19 12:38:26 +0100862 ret = -ENODEV;
Daniel Vetter350d2702012-04-27 15:17:42 +0200863 if (get_seconds() - dev_priv->last_gpu_reset < 5)
Chris Wilsonae681d92010-10-01 14:57:56 +0100864 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Daniel Vetter350d2702012-04-27 15:17:42 +0200865 else
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200866 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200867
Chris Wilsonae681d92010-10-01 14:57:56 +0100868 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700869 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100870 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100871 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100872 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400873 }
874
875 /* Ok, now get things going again... */
876
877 /*
878 * Everything depends on having the GTT running, so we need to start
879 * there. Fortunately we don't need to do this unless we reset the
880 * chip at a PCI level.
881 *
882 * Next we need to restore the context, but we don't use those
883 * yet either...
884 *
885 * Ring buffer needs to be re-initialized in the KMS case, or if X
886 * was running at the time of the reset (i.e. we weren't VT
887 * switched away).
888 */
889 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800890 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400891 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800892
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100893 i915_gem_init_swizzling(dev);
894
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000895 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800896 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000897 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800898 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000899 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800900
Daniel Vettere21af882012-02-09 20:53:27 +0100901 i915_gem_init_ppgtt(dev);
902
Ben Gamari11ed50e2009-09-14 17:48:45 -0400903 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200904
905 if (drm_core_check_feature(dev, DRIVER_MODESET))
906 intel_modeset_init_hw(dev);
907
Ben Gamari11ed50e2009-09-14 17:48:45 -0400908 drm_irq_uninstall(dev);
909 drm_irq_install(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200910 } else {
911 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400912 }
913
Ben Gamari11ed50e2009-09-14 17:48:45 -0400914 return 0;
915}
916
917
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500918static int __devinit
919i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
920{
Chris Wilson5fe49d82011-02-01 19:43:02 +0000921 /* Only bind to function 0 of the device. Early generations
922 * used function 1 as a placeholder for multi-head. This causes
923 * us confusion instead, especially on the systems where both
924 * functions have the same PCI-ID!
925 */
926 if (PCI_FUNC(pdev->devfn))
927 return -ENODEV;
928
Jordan Crousedcdb1672010-05-27 13:40:25 -0600929 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500930}
931
932static void
933i915_pci_remove(struct pci_dev *pdev)
934{
935 struct drm_device *dev = pci_get_drvdata(pdev);
936
937 drm_put_dev(dev);
938}
939
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100940static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500941{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100942 struct pci_dev *pdev = to_pci_dev(dev);
943 struct drm_device *drm_dev = pci_get_drvdata(pdev);
944 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500945
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100946 if (!drm_dev || !drm_dev->dev_private) {
947 dev_err(dev, "DRM not initialized, aborting suspend.\n");
948 return -ENODEV;
949 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500950
Dave Airlie5bcf7192010-12-07 09:20:40 +1000951 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
952 return 0;
953
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100954 error = i915_drm_freeze(drm_dev);
955 if (error)
956 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500957
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100958 pci_disable_device(pdev);
959 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800960
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800961 return 0;
962}
963
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100964static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800965{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100966 struct pci_dev *pdev = to_pci_dev(dev);
967 struct drm_device *drm_dev = pci_get_drvdata(pdev);
968
969 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800970}
971
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100972static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800973{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100974 struct pci_dev *pdev = to_pci_dev(dev);
975 struct drm_device *drm_dev = pci_get_drvdata(pdev);
976
977 if (!drm_dev || !drm_dev->dev_private) {
978 dev_err(dev, "DRM not initialized, aborting suspend.\n");
979 return -ENODEV;
980 }
981
982 return i915_drm_freeze(drm_dev);
983}
984
985static int i915_pm_thaw(struct device *dev)
986{
987 struct pci_dev *pdev = to_pci_dev(dev);
988 struct drm_device *drm_dev = pci_get_drvdata(pdev);
989
990 return i915_drm_thaw(drm_dev);
991}
992
993static int i915_pm_poweroff(struct device *dev)
994{
995 struct pci_dev *pdev = to_pci_dev(dev);
996 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100997
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100998 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800999}
1000
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001001static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001002 .suspend = i915_pm_suspend,
1003 .resume = i915_pm_resume,
1004 .freeze = i915_pm_freeze,
1005 .thaw = i915_pm_thaw,
1006 .poweroff = i915_pm_poweroff,
1007 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001008};
1009
Jesse Barnesde151cf2008-11-12 10:03:55 -08001010static struct vm_operations_struct i915_gem_vm_ops = {
1011 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001012 .open = drm_gem_vm_open,
1013 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001014};
1015
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001016static const struct file_operations i915_driver_fops = {
1017 .owner = THIS_MODULE,
1018 .open = drm_open,
1019 .release = drm_release,
1020 .unlocked_ioctl = drm_ioctl,
1021 .mmap = drm_gem_mmap,
1022 .poll = drm_poll,
1023 .fasync = drm_fasync,
1024 .read = drm_read,
1025#ifdef CONFIG_COMPAT
1026 .compat_ioctl = i915_compat_ioctl,
1027#endif
1028 .llseek = noop_llseek,
1029};
1030
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001032 /* Don't use MTRRs here; the Xserver or userspace app should
1033 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001034 */
Eric Anholt673a3942008-07-30 12:06:12 -07001035 .driver_features =
1036 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
1037 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +11001038 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001039 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001040 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001041 .lastclose = i915_driver_lastclose,
1042 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001043 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001044
1045 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1046 .suspend = i915_suspend,
1047 .resume = i915_resume,
1048
Dave Airliecda17382005-07-10 17:31:26 +10001049 .device_is_agp = i915_driver_device_is_agp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001051 .master_create = i915_master_create,
1052 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001053#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001054 .debugfs_init = i915_debugfs_init,
1055 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001056#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001057 .gem_init_object = i915_gem_init_object,
1058 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001059 .gem_vm_ops = &i915_gem_vm_ops,
Dave Airlieff72145b2011-02-07 12:16:14 +10001060 .dumb_create = i915_gem_dumb_create,
1061 .dumb_map_offset = i915_gem_mmap_gtt,
1062 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001064 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001065 .name = DRIVER_NAME,
1066 .desc = DRIVER_DESC,
1067 .date = DRIVER_DATE,
1068 .major = DRIVER_MAJOR,
1069 .minor = DRIVER_MINOR,
1070 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071};
1072
Dave Airlie8410ea32010-12-15 03:16:38 +10001073static struct pci_driver i915_pci_driver = {
1074 .name = DRIVER_NAME,
1075 .id_table = pciidlist,
1076 .probe = i915_pci_probe,
1077 .remove = i915_pci_remove,
1078 .driver.pm = &i915_pm_ops,
1079};
1080
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081static int __init i915_init(void)
1082{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +08001083 if (!intel_agp_enabled) {
1084 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
1085 return -ENODEV;
1086 }
1087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001089
1090 /*
1091 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1092 * explicitly disabled with the module pararmeter.
1093 *
1094 * Otherwise, just follow the parameter (defaulting to off).
1095 *
1096 * Allow optional vga_text_mode_force boot option to override
1097 * the default behavior.
1098 */
1099#if defined(CONFIG_DRM_I915_KMS)
1100 if (i915_modeset != 0)
1101 driver.driver_features |= DRIVER_MODESET;
1102#endif
1103 if (i915_modeset == 1)
1104 driver.driver_features |= DRIVER_MODESET;
1105
1106#ifdef CONFIG_VGA_CONSOLE
1107 if (vgacon_text_force() && i915_modeset == -1)
1108 driver.driver_features &= ~DRIVER_MODESET;
1109#endif
1110
Chris Wilson3885c6b2011-01-23 10:45:14 +00001111 if (!(driver.driver_features & DRIVER_MODESET))
1112 driver.get_vblank_timestamp = NULL;
1113
Dave Airlie8410ea32010-12-15 03:16:38 +10001114 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115}
1116
1117static void __exit i915_exit(void)
1118{
Dave Airlie8410ea32010-12-15 03:16:38 +10001119 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120}
1121
1122module_init(i915_init);
1123module_exit(i915_exit);
1124
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001125MODULE_AUTHOR(DRIVER_AUTHOR);
1126MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -07001128
Jesse Barnesb7d84092012-03-22 14:38:43 -07001129/* We give fast paths for the really cool registers */
1130#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1131 (((dev_priv)->info->gen >= 6) && \
1132 ((reg) < 0x40000) && \
Jesse Barnes575155a2012-03-28 13:39:37 -07001133 ((reg) != FORCEWAKE)) && \
1134 (!IS_VALLEYVIEW((dev_priv)->dev))
Jesse Barnesb7d84092012-03-22 14:38:43 -07001135
Andi Kleenf7000882011-10-13 16:08:51 -07001136#define __i915_read(x, y) \
1137u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1138 u##x val = 0; \
1139 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001140 unsigned long irqflags; \
1141 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1142 if (dev_priv->forcewake_count == 0) \
1143 dev_priv->display.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001144 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001145 if (dev_priv->forcewake_count == 0) \
1146 dev_priv->display.force_wake_put(dev_priv); \
1147 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Andi Kleenf7000882011-10-13 16:08:51 -07001148 } else { \
1149 val = read##y(dev_priv->regs + reg); \
1150 } \
1151 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1152 return val; \
1153}
1154
1155__i915_read(8, b)
1156__i915_read(16, w)
1157__i915_read(32, l)
1158__i915_read(64, q)
1159#undef __i915_read
1160
1161#define __i915_write(x, y) \
1162void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001163 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001164 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1165 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001166 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001167 } \
1168 write##y(val, dev_priv->regs + reg); \
Ben Widawsky67a37442012-02-09 10:15:20 +01001169 if (unlikely(__fifo_ret)) { \
1170 gen6_gt_check_fifodbg(dev_priv); \
1171 } \
Andi Kleenf7000882011-10-13 16:08:51 -07001172}
1173__i915_write(8, b)
1174__i915_write(16, w)
1175__i915_write(32, l)
1176__i915_write(64, q)
1177#undef __i915_write