blob: f94cd7ffd74d07bd06000629fb033f35a50a7057 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010067void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050068ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080069{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73 (void) I915_READ(GTIMR);
74 }
75}
76
Eric Anholt62fdfea2010-05-21 13:26:39 -070077void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050078ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080079{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83 (void) I915_READ(GTIMR);
84 }
85}
86
87/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010088static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050089ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080090{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94 (void) I915_READ(DEIMR);
95 }
96}
97
98static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050099ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104 (void) I915_READ(DEIMR);
105 }
106}
107
108void
Eric Anholted4cb412008-07-29 12:10:39 -0700109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
114 (void) I915_READ(IMR);
115 }
116}
117
Eric Anholt62fdfea2010-05-21 13:26:39 -0700118void
Eric Anholted4cb412008-07-29 12:10:39 -0700119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
124 (void) I915_READ(IMR);
125 }
126}
127
Keith Packard7c463582008-11-04 02:03:27 -0800128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -0800135 BUG();
Keith Packard7c463582008-11-04 02:03:27 -0800136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147 (void) I915_READ(reg);
148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
159 (void) I915_READ(reg);
160 }
161}
162
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000163/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
Eric Anholtc619eed2010-01-28 16:45:52 -0800170 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500171 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800172 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000173 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700174 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800176 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700177 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800178 }
Zhao Yakui01c66882009-10-28 05:10:00 +0000179}
180
181/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100194 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700195}
196
Keith Packard42f52ef2008-10-18 19:39:29 -0700197/* Called from drm generic code, passed a 'crtc', which
198 * we use as a pipe index
199 */
200u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700201{
202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203 unsigned long high_frame;
204 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100205 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700206
207 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800208 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
209 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700210 return 0;
211 }
212
Chris Wilson5eddb702010-09-11 13:48:45 +0100213 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
214 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
215
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700216 /*
217 * High & low register fields aren't synchronized, so make sure
218 * we get a low value that's stable across two reads of the high
219 * register.
220 */
221 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100222 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
223 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
224 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700225 } while (high1 != high2);
226
Chris Wilson5eddb702010-09-11 13:48:45 +0100227 high1 >>= PIPE_FRAME_HIGH_SHIFT;
228 low >>= PIPE_FRAME_LOW_SHIFT;
229 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700230}
231
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800232u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
233{
234 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
235 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
236
237 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800238 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
239 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800240 return 0;
241 }
242
243 return I915_READ(reg);
244}
245
Jesse Barnes5ca58282009-03-31 14:11:15 -0700246/*
247 * Handle hotplug events outside the interrupt handler proper.
248 */
249static void i915_hotplug_work_func(struct work_struct *work)
250{
251 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
252 hotplug_work);
253 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700254 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100255 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700256
Chris Wilson4ef69c72010-09-09 15:14:28 +0100257 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
258 if (encoder->hot_plug)
259 encoder->hot_plug(encoder);
260
Jesse Barnes5ca58282009-03-31 14:11:15 -0700261 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000262 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700263}
264
Jesse Barnesf97108d2010-01-29 11:27:07 -0800265static void i915_handle_rps_change(struct drm_device *dev)
266{
267 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000268 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800269 u8 new_delay = dev_priv->cur_delay;
270
Jesse Barnes7648fa92010-05-20 14:28:11 -0700271 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000272 busy_up = I915_READ(RCPREVBSYTUPAVG);
273 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800274 max_avg = I915_READ(RCBMAXAVG);
275 min_avg = I915_READ(RCBMINAVG);
276
277 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000278 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800279 if (dev_priv->cur_delay != dev_priv->max_delay)
280 new_delay = dev_priv->cur_delay - 1;
281 if (new_delay < dev_priv->max_delay)
282 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000283 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800284 if (dev_priv->cur_delay != dev_priv->min_delay)
285 new_delay = dev_priv->cur_delay + 1;
286 if (new_delay > dev_priv->min_delay)
287 new_delay = dev_priv->min_delay;
288 }
289
Jesse Barnes7648fa92010-05-20 14:28:11 -0700290 if (ironlake_set_drps(dev, new_delay))
291 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800292
293 return;
294}
295
Chris Wilson995b6762010-08-20 13:23:26 +0100296static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800297{
298 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
299 int ret = IRQ_NONE;
Dave Airlie3ff99162009-12-08 14:03:47 +1000300 u32 de_iir, gt_iir, de_ier, pch_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100301 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800302 struct drm_i915_master_private *master_priv;
Zou Nan hai852835f2010-05-21 09:08:56 +0800303 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100304 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
305
306 if (IS_GEN6(dev))
307 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800308
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000309 /* disable master interrupt before clearing iir */
310 de_ier = I915_READ(DEIER);
311 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
312 (void)I915_READ(DEIER);
313
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800314 de_iir = I915_READ(DEIIR);
315 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000316 pch_iir = I915_READ(SDEIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800317
Zou Nan haic7c85102010-01-15 10:29:06 +0800318 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
319 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800320
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100321 if (HAS_PCH_CPT(dev))
322 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
323 else
324 hotplug_mask = SDE_HOTPLUG_MASK;
325
Zou Nan haic7c85102010-01-15 10:29:06 +0800326 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800327
Zou Nan haic7c85102010-01-15 10:29:06 +0800328 if (dev->primary->master) {
329 master_priv = dev->primary->master->driver_priv;
330 if (master_priv->sarea_priv)
331 master_priv->sarea_priv->last_dispatch =
332 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800333 }
334
Jesse Barnese552eb72010-04-21 11:39:23 -0700335 if (gt_iir & GT_PIPE_NOTIFY) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100336 u32 seqno = render_ring->get_seqno(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +0800337 render_ring->irq_gem_seqno = seqno;
Zou Nan haic7c85102010-01-15 10:29:06 +0800338 trace_i915_gem_request_complete(dev, seqno);
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100339 wake_up_all(&dev_priv->render_ring.irq_queue);
Zou Nan haic7c85102010-01-15 10:29:06 +0800340 dev_priv->hangcheck_count = 0;
Chris Wilsonb3b079d2010-09-13 23:44:34 +0100341 mod_timer(&dev_priv->hangcheck_timer,
342 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Zou Nan haic7c85102010-01-15 10:29:06 +0800343 }
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100344 if (gt_iir & bsd_usr_interrupt)
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100345 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800346
Zou Nan haic7c85102010-01-15 10:29:06 +0800347 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100348 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800349
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800350 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800351 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100352 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800353 }
354
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800355 if (de_iir & DE_PLANEB_FLIP_DONE) {
356 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100357 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800358 }
Li Pengc062df62010-01-23 00:12:58 +0800359
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800360 if (de_iir & DE_PIPEA_VBLANK)
361 drm_handle_vblank(dev, 0);
362
363 if (de_iir & DE_PIPEB_VBLANK)
364 drm_handle_vblank(dev, 1);
365
Zou Nan haic7c85102010-01-15 10:29:06 +0800366 /* check event from PCH */
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100367 if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
Zou Nan haic7c85102010-01-15 10:29:06 +0800368 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Zou Nan haic7c85102010-01-15 10:29:06 +0800369
Jesse Barnesf97108d2010-01-29 11:27:07 -0800370 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700371 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800372 i915_handle_rps_change(dev);
373 }
374
Zou Nan haic7c85102010-01-15 10:29:06 +0800375 /* should clear PCH hotplug event before clear CPU irq */
376 I915_WRITE(SDEIIR, pch_iir);
377 I915_WRITE(GTIIR, gt_iir);
378 I915_WRITE(DEIIR, de_iir);
379
380done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000381 I915_WRITE(DEIER, de_ier);
382 (void)I915_READ(DEIER);
383
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800384 return ret;
385}
386
Jesse Barnes8a905232009-07-11 16:48:03 -0400387/**
388 * i915_error_work_func - do process context error handling work
389 * @work: work struct
390 *
391 * Fire an error uevent so userspace can see that a hang or error
392 * was detected.
393 */
394static void i915_error_work_func(struct work_struct *work)
395{
396 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
397 error_work);
398 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400399 char *error_event[] = { "ERROR=1", NULL };
400 char *reset_event[] = { "RESET=1", NULL };
401 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400402
Ben Gamarif316a422009-09-14 17:48:46 -0400403 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400404
Ben Gamariba1234d2009-09-14 17:48:47 -0400405 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100406 DRM_DEBUG_DRIVER("resetting chip\n");
407 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
408 if (!i915_reset(dev, GRDOM_RENDER)) {
409 atomic_set(&dev_priv->mm.wedged, 0);
410 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400411 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100412 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400413 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400414}
415
Chris Wilson3bd3c932010-08-19 08:19:30 +0100416#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000417static struct drm_i915_error_object *
418i915_error_object_create(struct drm_device *dev,
419 struct drm_gem_object *src)
420{
Chris Wilsone56660d2010-08-07 11:01:26 +0100421 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000422 struct drm_i915_error_object *dst;
423 struct drm_i915_gem_object *src_priv;
424 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100425 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000426
427 if (src == NULL)
428 return NULL;
429
Daniel Vetter23010e42010-03-08 13:35:02 +0100430 src_priv = to_intel_bo(src);
Chris Wilson9df30792010-02-18 10:24:56 +0000431 if (src_priv->pages == NULL)
432 return NULL;
433
434 page_count = src->size / PAGE_SIZE;
435
436 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
437 if (dst == NULL)
438 return NULL;
439
Chris Wilsone56660d2010-08-07 11:01:26 +0100440 reloc_offset = src_priv->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000441 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700442 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100443 void __iomem *s;
444 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700445
Chris Wilsone56660d2010-08-07 11:01:26 +0100446 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000447 if (d == NULL)
448 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100449
Andrew Morton788885a2010-05-11 14:07:05 -0700450 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100451 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
452 reloc_offset,
453 KM_IRQ0);
454 memcpy_fromio(d, s, PAGE_SIZE);
455 io_mapping_unmap_atomic(s, KM_IRQ0);
Andrew Morton788885a2010-05-11 14:07:05 -0700456 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100457
Chris Wilson9df30792010-02-18 10:24:56 +0000458 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100459
460 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000461 }
462 dst->page_count = page_count;
463 dst->gtt_offset = src_priv->gtt_offset;
464
465 return dst;
466
467unwind:
468 while (page--)
469 kfree(dst->pages[page]);
470 kfree(dst);
471 return NULL;
472}
473
474static void
475i915_error_object_free(struct drm_i915_error_object *obj)
476{
477 int page;
478
479 if (obj == NULL)
480 return;
481
482 for (page = 0; page < obj->page_count; page++)
483 kfree(obj->pages[page]);
484
485 kfree(obj);
486}
487
488static void
489i915_error_state_free(struct drm_device *dev,
490 struct drm_i915_error_state *error)
491{
492 i915_error_object_free(error->batchbuffer[0]);
493 i915_error_object_free(error->batchbuffer[1]);
494 i915_error_object_free(error->ringbuffer);
495 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100496 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000497 kfree(error);
498}
499
500static u32
501i915_get_bbaddr(struct drm_device *dev, u32 *ring)
502{
503 u32 cmd;
504
505 if (IS_I830(dev) || IS_845G(dev))
506 cmd = MI_BATCH_BUFFER;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100507 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson9df30792010-02-18 10:24:56 +0000508 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
509 MI_BATCH_NON_SECURE_I965);
510 else
511 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
512
513 return ring[0] == cmd ? ring[1] : 0;
514}
515
516static u32
517i915_ringbuffer_last_batch(struct drm_device *dev)
518{
519 struct drm_i915_private *dev_priv = dev->dev_private;
520 u32 head, bbaddr;
521 u32 *ring;
522
523 /* Locate the current position in the ringbuffer and walk back
524 * to find the most recently dispatched batch buffer.
525 */
526 bbaddr = 0;
527 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
Eric Anholtd3301d82010-05-21 13:55:54 -0700528 ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
Chris Wilson9df30792010-02-18 10:24:56 +0000529
Eric Anholtd3301d82010-05-21 13:55:54 -0700530 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000531 bbaddr = i915_get_bbaddr(dev, ring);
532 if (bbaddr)
533 break;
534 }
535
536 if (bbaddr == 0) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800537 ring = (u32 *)(dev_priv->render_ring.virtual_start
538 + dev_priv->render_ring.size);
Eric Anholtd3301d82010-05-21 13:55:54 -0700539 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000540 bbaddr = i915_get_bbaddr(dev, ring);
541 if (bbaddr)
542 break;
543 }
544 }
545
546 return bbaddr;
547}
548
Jesse Barnes8a905232009-07-11 16:48:03 -0400549/**
550 * i915_capture_error_state - capture an error record for later analysis
551 * @dev: drm device
552 *
553 * Should be called when an error is detected (either a hang or an error
554 * interrupt) to capture error state from the time of the error. Fills
555 * out a structure which becomes available in debugfs for user level tools
556 * to pick up.
557 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700558static void i915_capture_error_state(struct drm_device *dev)
559{
560 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000561 struct drm_i915_gem_object *obj_priv;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700562 struct drm_i915_error_state *error;
Chris Wilson9df30792010-02-18 10:24:56 +0000563 struct drm_gem_object *batchbuffer[2];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700564 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000565 u32 bbaddr;
566 int count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700567
568 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000569 error = dev_priv->first_error;
570 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
571 if (error)
572 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700573
574 error = kmalloc(sizeof(*error), GFP_ATOMIC);
575 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000576 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
577 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700578 }
579
Chris Wilson2fa772f2010-10-01 13:23:27 +0100580 DRM_DEBUG_DRIVER("generating error event\n");
581
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100582 error->seqno =
Chris Wilson2fa772f2010-10-01 13:23:27 +0100583 dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700584 error->eir = I915_READ(EIR);
585 error->pgtbl_er = I915_READ(PGTBL_ER);
586 error->pipeastat = I915_READ(PIPEASTAT);
587 error->pipebstat = I915_READ(PIPEBSTAT);
588 error->instpm = I915_READ(INSTPM);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100589 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700590 error->ipeir = I915_READ(IPEIR);
591 error->ipehr = I915_READ(IPEHR);
592 error->instdone = I915_READ(INSTDONE);
593 error->acthd = I915_READ(ACTHD);
Chris Wilson9df30792010-02-18 10:24:56 +0000594 error->bbaddr = 0;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700595 } else {
596 error->ipeir = I915_READ(IPEIR_I965);
597 error->ipehr = I915_READ(IPEHR_I965);
598 error->instdone = I915_READ(INSTDONE_I965);
599 error->instps = I915_READ(INSTPS);
600 error->instdone1 = I915_READ(INSTDONE1);
601 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000602 error->bbaddr = I915_READ64(BB_ADDR);
603 }
604
605 bbaddr = i915_ringbuffer_last_batch(dev);
606
607 /* Grab the current batchbuffer, most likely to have crashed. */
608 batchbuffer[0] = NULL;
609 batchbuffer[1] = NULL;
610 count = 0;
Chris Wilson69dc4982010-10-19 10:36:51 +0100611 list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000612 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000613
614 if (batchbuffer[0] == NULL &&
615 bbaddr >= obj_priv->gtt_offset &&
616 bbaddr < obj_priv->gtt_offset + obj->size)
617 batchbuffer[0] = obj;
618
619 if (batchbuffer[1] == NULL &&
620 error->acthd >= obj_priv->gtt_offset &&
Chris Wilsone56660d2010-08-07 11:01:26 +0100621 error->acthd < obj_priv->gtt_offset + obj->size)
Chris Wilson9df30792010-02-18 10:24:56 +0000622 batchbuffer[1] = obj;
623
624 count++;
625 }
Chris Wilsone56660d2010-08-07 11:01:26 +0100626 /* Scan the other lists for completeness for those bizarre errors. */
627 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
Chris Wilson69dc4982010-10-19 10:36:51 +0100628 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, mm_list) {
Chris Wilsone56660d2010-08-07 11:01:26 +0100629 struct drm_gem_object *obj = &obj_priv->base;
630
631 if (batchbuffer[0] == NULL &&
632 bbaddr >= obj_priv->gtt_offset &&
633 bbaddr < obj_priv->gtt_offset + obj->size)
634 batchbuffer[0] = obj;
635
636 if (batchbuffer[1] == NULL &&
637 error->acthd >= obj_priv->gtt_offset &&
638 error->acthd < obj_priv->gtt_offset + obj->size)
639 batchbuffer[1] = obj;
640
641 if (batchbuffer[0] && batchbuffer[1])
642 break;
643 }
644 }
645 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
Chris Wilson69dc4982010-10-19 10:36:51 +0100646 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, mm_list) {
Chris Wilsone56660d2010-08-07 11:01:26 +0100647 struct drm_gem_object *obj = &obj_priv->base;
648
649 if (batchbuffer[0] == NULL &&
650 bbaddr >= obj_priv->gtt_offset &&
651 bbaddr < obj_priv->gtt_offset + obj->size)
652 batchbuffer[0] = obj;
653
654 if (batchbuffer[1] == NULL &&
655 error->acthd >= obj_priv->gtt_offset &&
656 error->acthd < obj_priv->gtt_offset + obj->size)
657 batchbuffer[1] = obj;
658
659 if (batchbuffer[0] && batchbuffer[1])
660 break;
661 }
662 }
Chris Wilson9df30792010-02-18 10:24:56 +0000663
664 /* We need to copy these to an anonymous buffer as the simplest
Andrea Gelmini139d3632010-10-15 17:14:33 +0200665 * method to avoid being overwritten by userspace.
Chris Wilson9df30792010-02-18 10:24:56 +0000666 */
667 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
Chris Wilsone56660d2010-08-07 11:01:26 +0100668 if (batchbuffer[1] != batchbuffer[0])
669 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
670 else
671 error->batchbuffer[1] = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000672
673 /* Record the ringbuffer */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800674 error->ringbuffer = i915_error_object_create(dev,
675 dev_priv->render_ring.gem_object);
Chris Wilson9df30792010-02-18 10:24:56 +0000676
677 /* Record buffers on the active list. */
678 error->active_bo = NULL;
679 error->active_bo_count = 0;
680
681 if (count)
682 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
683 GFP_ATOMIC);
684
685 if (error->active_bo) {
686 int i = 0;
Chris Wilson69dc4982010-10-19 10:36:51 +0100687 list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000688 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000689
690 error->active_bo[i].size = obj->size;
691 error->active_bo[i].name = obj->name;
692 error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
693 error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
694 error->active_bo[i].read_domains = obj->read_domains;
695 error->active_bo[i].write_domain = obj->write_domain;
696 error->active_bo[i].fence_reg = obj_priv->fence_reg;
697 error->active_bo[i].pinned = 0;
698 if (obj_priv->pin_count > 0)
699 error->active_bo[i].pinned = 1;
700 if (obj_priv->user_pin_count > 0)
701 error->active_bo[i].pinned = -1;
702 error->active_bo[i].tiling = obj_priv->tiling_mode;
703 error->active_bo[i].dirty = obj_priv->dirty;
704 error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
705
706 if (++i == count)
707 break;
708 }
709 error->active_bo_count = i;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700710 }
711
Jesse Barnes8a905232009-07-11 16:48:03 -0400712 do_gettimeofday(&error->time);
713
Chris Wilson6ef3d422010-08-04 20:26:07 +0100714 error->overlay = intel_overlay_capture_error_state(dev);
715
Chris Wilson9df30792010-02-18 10:24:56 +0000716 spin_lock_irqsave(&dev_priv->error_lock, flags);
717 if (dev_priv->first_error == NULL) {
718 dev_priv->first_error = error;
719 error = NULL;
720 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700721 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000722
723 if (error)
724 i915_error_state_free(dev, error);
725}
726
727void i915_destroy_error_state(struct drm_device *dev)
728{
729 struct drm_i915_private *dev_priv = dev->dev_private;
730 struct drm_i915_error_state *error;
731
732 spin_lock(&dev_priv->error_lock);
733 error = dev_priv->first_error;
734 dev_priv->first_error = NULL;
735 spin_unlock(&dev_priv->error_lock);
736
737 if (error)
738 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700739}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100740#else
741#define i915_capture_error_state(x)
742#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700743
Chris Wilson35aed2e2010-05-27 13:18:12 +0100744static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400745{
746 struct drm_i915_private *dev_priv = dev->dev_private;
747 u32 eir = I915_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400748
Chris Wilson35aed2e2010-05-27 13:18:12 +0100749 if (!eir)
750 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400751
752 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
753 eir);
754
755 if (IS_G4X(dev)) {
756 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
757 u32 ipeir = I915_READ(IPEIR_I965);
758
759 printk(KERN_ERR " IPEIR: 0x%08x\n",
760 I915_READ(IPEIR_I965));
761 printk(KERN_ERR " IPEHR: 0x%08x\n",
762 I915_READ(IPEHR_I965));
763 printk(KERN_ERR " INSTDONE: 0x%08x\n",
764 I915_READ(INSTDONE_I965));
765 printk(KERN_ERR " INSTPS: 0x%08x\n",
766 I915_READ(INSTPS));
767 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
768 I915_READ(INSTDONE1));
769 printk(KERN_ERR " ACTHD: 0x%08x\n",
770 I915_READ(ACTHD_I965));
771 I915_WRITE(IPEIR_I965, ipeir);
772 (void)I915_READ(IPEIR_I965);
773 }
774 if (eir & GM45_ERROR_PAGE_TABLE) {
775 u32 pgtbl_err = I915_READ(PGTBL_ER);
776 printk(KERN_ERR "page table error\n");
777 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
778 pgtbl_err);
779 I915_WRITE(PGTBL_ER, pgtbl_err);
780 (void)I915_READ(PGTBL_ER);
781 }
782 }
783
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100784 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400785 if (eir & I915_ERROR_PAGE_TABLE) {
786 u32 pgtbl_err = I915_READ(PGTBL_ER);
787 printk(KERN_ERR "page table error\n");
788 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
789 pgtbl_err);
790 I915_WRITE(PGTBL_ER, pgtbl_err);
791 (void)I915_READ(PGTBL_ER);
792 }
793 }
794
795 if (eir & I915_ERROR_MEMORY_REFRESH) {
Chris Wilson35aed2e2010-05-27 13:18:12 +0100796 u32 pipea_stats = I915_READ(PIPEASTAT);
797 u32 pipeb_stats = I915_READ(PIPEBSTAT);
798
Jesse Barnes8a905232009-07-11 16:48:03 -0400799 printk(KERN_ERR "memory refresh error\n");
800 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
801 pipea_stats);
802 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
803 pipeb_stats);
804 /* pipestat has already been acked */
805 }
806 if (eir & I915_ERROR_INSTRUCTION) {
807 printk(KERN_ERR "instruction error\n");
808 printk(KERN_ERR " INSTPM: 0x%08x\n",
809 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100810 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400811 u32 ipeir = I915_READ(IPEIR);
812
813 printk(KERN_ERR " IPEIR: 0x%08x\n",
814 I915_READ(IPEIR));
815 printk(KERN_ERR " IPEHR: 0x%08x\n",
816 I915_READ(IPEHR));
817 printk(KERN_ERR " INSTDONE: 0x%08x\n",
818 I915_READ(INSTDONE));
819 printk(KERN_ERR " ACTHD: 0x%08x\n",
820 I915_READ(ACTHD));
821 I915_WRITE(IPEIR, ipeir);
822 (void)I915_READ(IPEIR);
823 } else {
824 u32 ipeir = I915_READ(IPEIR_I965);
825
826 printk(KERN_ERR " IPEIR: 0x%08x\n",
827 I915_READ(IPEIR_I965));
828 printk(KERN_ERR " IPEHR: 0x%08x\n",
829 I915_READ(IPEHR_I965));
830 printk(KERN_ERR " INSTDONE: 0x%08x\n",
831 I915_READ(INSTDONE_I965));
832 printk(KERN_ERR " INSTPS: 0x%08x\n",
833 I915_READ(INSTPS));
834 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
835 I915_READ(INSTDONE1));
836 printk(KERN_ERR " ACTHD: 0x%08x\n",
837 I915_READ(ACTHD_I965));
838 I915_WRITE(IPEIR_I965, ipeir);
839 (void)I915_READ(IPEIR_I965);
840 }
841 }
842
843 I915_WRITE(EIR, eir);
844 (void)I915_READ(EIR);
845 eir = I915_READ(EIR);
846 if (eir) {
847 /*
848 * some errors might have become stuck,
849 * mask them.
850 */
851 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
852 I915_WRITE(EMR, I915_READ(EMR) | eir);
853 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
854 }
Chris Wilson35aed2e2010-05-27 13:18:12 +0100855}
856
857/**
858 * i915_handle_error - handle an error interrupt
859 * @dev: drm device
860 *
861 * Do some basic checking of regsiter state at error interrupt time and
862 * dump it to the syslog. Also call i915_capture_error_state() to make
863 * sure we get a record and make it available in debugfs. Fire a uevent
864 * so userspace knows something bad happened (should trigger collection
865 * of a ring dump etc.).
866 */
867static void i915_handle_error(struct drm_device *dev, bool wedged)
868{
869 struct drm_i915_private *dev_priv = dev->dev_private;
870
871 i915_capture_error_state(dev);
872 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -0400873
Ben Gamariba1234d2009-09-14 17:48:47 -0400874 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100875 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -0400876 atomic_set(&dev_priv->mm.wedged, 1);
877
Ben Gamari11ed50e2009-09-14 17:48:45 -0400878 /*
879 * Wakeup waiting processes so they don't hang
880 */
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100881 wake_up_all(&dev_priv->render_ring.irq_queue);
882 if (HAS_BSD(dev))
883 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400884 }
885
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700886 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -0400887}
888
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100889static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
890{
891 drm_i915_private_t *dev_priv = dev->dev_private;
892 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
894 struct drm_i915_gem_object *obj_priv;
895 struct intel_unpin_work *work;
896 unsigned long flags;
897 bool stall_detected;
898
899 /* Ignore early vblank irqs */
900 if (intel_crtc == NULL)
901 return;
902
903 spin_lock_irqsave(&dev->event_lock, flags);
904 work = intel_crtc->unpin_work;
905
906 if (work == NULL || work->pending || !work->enable_stall_check) {
907 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
908 spin_unlock_irqrestore(&dev->event_lock, flags);
909 return;
910 }
911
912 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
913 obj_priv = to_intel_bo(work->pending_flip_obj);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100914 if (INTEL_INFO(dev)->gen >= 4) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100915 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
916 stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
917 } else {
918 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
919 stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
920 crtc->y * crtc->fb->pitch +
921 crtc->x * crtc->fb->bits_per_pixel/8);
922 }
923
924 spin_unlock_irqrestore(&dev->event_lock, flags);
925
926 if (stall_detected) {
927 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
928 intel_prepare_page_flip(dev, intel_crtc->plane);
929 }
930}
931
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
933{
Dave Airlie84b1fd12007-07-11 15:53:27 +1000934 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000936 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800937 u32 iir, new_iir;
938 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -0800939 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700940 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -0800941 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -0800942 int irq_received;
943 int ret = IRQ_NONE;
Zou Nan hai852835f2010-05-21 09:08:56 +0800944 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000945
Eric Anholt630681d2008-10-06 15:14:12 -0700946 atomic_inc(&dev_priv->irq_received);
947
Eric Anholtbad720f2009-10-22 16:11:14 -0700948 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500949 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800950
Eric Anholted4cb412008-07-29 12:10:39 -0700951 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000952
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100953 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700954 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -0700955 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700956 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
Keith Packard05eff842008-11-19 14:03:05 -0800958 for (;;) {
959 irq_received = iir != 0;
960
961 /* Can't rely on pipestat interrupt bit in iir as it might
962 * have been cleared after the pipestat interrupt was received.
963 * It doesn't set the bit in iir again, but it still produces
964 * interrupts (for non-MSI).
965 */
966 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
967 pipea_stats = I915_READ(PIPEASTAT);
968 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -0800969
Jesse Barnes8a905232009-07-11 16:48:03 -0400970 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -0400971 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -0400972
Eric Anholtcdfbc412008-11-04 15:50:30 -0800973 /*
974 * Clear the PIPE(A|B)STAT regs before the IIR
975 */
Keith Packard05eff842008-11-19 14:03:05 -0800976 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800977 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800978 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800979 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800980 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800981 }
Keith Packard7c463582008-11-04 02:03:27 -0800982
Keith Packard05eff842008-11-19 14:03:05 -0800983 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800984 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800985 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800986 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800987 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800988 }
Keith Packard05eff842008-11-19 14:03:05 -0800989 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
990
991 if (!irq_received)
992 break;
993
994 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
Jesse Barnes5ca58282009-03-31 14:11:15 -0700996 /* Consume port. Then clear IIR or we'll miss events */
997 if ((I915_HAS_HOTPLUG(dev)) &&
998 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
999 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1000
Zhao Yakui44d98a62009-10-09 11:39:40 +08001001 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001002 hotplug_status);
1003 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001004 queue_work(dev_priv->wq,
1005 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001006
1007 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1008 I915_READ(PORT_HOTPLUG_STAT);
1009 }
1010
Eric Anholtcdfbc412008-11-04 15:50:30 -08001011 I915_WRITE(IIR, iir);
1012 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001013
Dave Airlie7c1c2872008-11-28 14:22:24 +10001014 if (dev->primary->master) {
1015 master_priv = dev->primary->master->driver_priv;
1016 if (master_priv->sarea_priv)
1017 master_priv->sarea_priv->last_dispatch =
1018 READ_BREADCRUMB(dev_priv);
1019 }
Keith Packard7c463582008-11-04 02:03:27 -08001020
Eric Anholtcdfbc412008-11-04 15:50:30 -08001021 if (iir & I915_USER_INTERRUPT) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001022 u32 seqno = render_ring->get_seqno(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001023 render_ring->irq_gem_seqno = seqno;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001024 trace_i915_gem_request_complete(dev, seqno);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001025 wake_up_all(&dev_priv->render_ring.irq_queue);
Ben Gamarif65d9422009-09-14 17:48:44 -04001026 dev_priv->hangcheck_count = 0;
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001027 mod_timer(&dev_priv->hangcheck_timer,
1028 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Eric Anholtcdfbc412008-11-04 15:50:30 -08001029 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001030
Zou Nan haid1b851f2010-05-21 09:08:57 +08001031 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001032 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001033
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001034 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001035 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001036 if (dev_priv->flip_pending_is_done)
1037 intel_finish_page_flip_plane(dev, 0);
1038 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001039
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001040 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001041 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001042 if (dev_priv->flip_pending_is_done)
1043 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001044 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001045
Keith Packard05eff842008-11-19 14:03:05 -08001046 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001047 vblank++;
1048 drm_handle_vblank(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001049 if (!dev_priv->flip_pending_is_done) {
1050 i915_pageflip_stall_check(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001051 intel_finish_page_flip(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001052 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001053 }
Eric Anholt673a3942008-07-30 12:06:12 -07001054
Keith Packard05eff842008-11-19 14:03:05 -08001055 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001056 vblank++;
1057 drm_handle_vblank(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001058 if (!dev_priv->flip_pending_is_done) {
1059 i915_pageflip_stall_check(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001060 intel_finish_page_flip(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001061 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001062 }
Keith Packard7c463582008-11-04 02:03:27 -08001063
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001064 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1065 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -08001066 (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001067 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001068
Eric Anholtcdfbc412008-11-04 15:50:30 -08001069 /* With MSI, interrupts are only generated when iir
1070 * transitions from zero to nonzero. If another bit got
1071 * set while we were handling the existing iir bits, then
1072 * we would never get another interrupt.
1073 *
1074 * This is fine on non-MSI as well, as if we hit this path
1075 * we avoid exiting the interrupt handler only to generate
1076 * another one.
1077 *
1078 * Note that for MSI this could cause a stray interrupt report
1079 * if an interrupt landed in the time between writing IIR and
1080 * the posting read. This should be rare enough to never
1081 * trigger the 99% of 100,000 interrupts test for disabling
1082 * stray interrupts.
1083 */
1084 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001085 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001086
Keith Packard05eff842008-11-19 14:03:05 -08001087 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088}
1089
Dave Airlieaf6061a2008-05-07 12:15:39 +10001090static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091{
1092 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001093 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
1095 i915_kernel_lost_context(dev);
1096
Zhao Yakui44d98a62009-10-09 11:39:40 +08001097 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001099 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001100 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001101 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001102 if (master_priv->sarea_priv)
1103 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001104
Keith Packard0baf8232008-11-08 11:44:14 +10001105 BEGIN_LP_RING(4);
Jesse Barnes585fb112008-07-29 11:54:06 -07001106 OUT_RING(MI_STORE_DWORD_INDEX);
Keith Packard0baf8232008-11-08 11:44:14 +10001107 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Alan Hourihanec29b6692006-08-12 16:29:24 +10001108 OUT_RING(dev_priv->counter);
Jesse Barnes585fb112008-07-29 11:54:06 -07001109 OUT_RING(MI_USER_INTERRUPT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 ADVANCE_LP_RING();
Dave Airliebc5f4522007-11-05 12:50:58 +10001111
Alan Hourihanec29b6692006-08-12 16:29:24 +10001112 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113}
1114
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001115void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1116{
1117 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001118 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001119
1120 if (dev_priv->trace_irq_seqno == 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001121 render_ring->user_irq_get(dev, render_ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001122
1123 dev_priv->trace_irq_seqno = seqno;
1124}
1125
Dave Airlie84b1fd12007-07-11 15:53:27 +10001126static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127{
1128 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001129 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001131 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
Zhao Yakui44d98a62009-10-09 11:39:40 +08001133 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 READ_BREADCRUMB(dev_priv));
1135
Eric Anholted4cb412008-07-29 12:10:39 -07001136 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001137 if (master_priv->sarea_priv)
1138 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001140 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Dave Airlie7c1c2872008-11-28 14:22:24 +10001142 if (master_priv->sarea_priv)
1143 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001145 render_ring->user_irq_get(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001146 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 READ_BREADCRUMB(dev_priv) >= irq_nr);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001148 render_ring->user_irq_put(dev, render_ring);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149
Eric Anholt20caafa2007-08-25 19:22:43 +10001150 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001151 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1153 }
1154
Dave Airlieaf6061a2008-05-07 12:15:39 +10001155 return ret;
1156}
1157
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158/* Needs the lock as it touches the ring.
1159 */
Eric Anholtc153f452007-09-03 12:06:45 +10001160int i915_irq_emit(struct drm_device *dev, void *data,
1161 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001164 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 int result;
1166
Eric Anholtd3301d82010-05-21 13:55:54 -07001167 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001168 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001169 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 }
Eric Anholt299eb932009-02-24 22:14:12 -08001171
1172 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1173
Eric Anholt546b0972008-09-01 16:45:29 -07001174 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001176 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
Eric Anholtc153f452007-09-03 12:06:45 +10001178 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001180 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 }
1182
1183 return 0;
1184}
1185
1186/* Doesn't need the hardware lock.
1187 */
Eric Anholtc153f452007-09-03 12:06:45 +10001188int i915_irq_wait(struct drm_device *dev, void *data,
1189 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001192 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
1194 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001195 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001196 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 }
1198
Eric Anholtc153f452007-09-03 12:06:45 +10001199 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200}
1201
Keith Packard42f52ef2008-10-18 19:39:29 -07001202/* Called from drm generic code, passed 'crtc' which
1203 * we use as a pipe index
1204 */
1205int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001206{
1207 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001208 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001209
Chris Wilson5eddb702010-09-11 13:48:45 +01001210 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001211 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001212
Keith Packarde9d21d72008-10-16 11:31:38 -07001213 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001214 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001215 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1216 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001217 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001218 i915_enable_pipestat(dev_priv, pipe,
1219 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001220 else
Keith Packard7c463582008-11-04 02:03:27 -08001221 i915_enable_pipestat(dev_priv, pipe,
1222 PIPE_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001223 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001224 return 0;
1225}
1226
Keith Packard42f52ef2008-10-18 19:39:29 -07001227/* Called from drm generic code, passed 'crtc' which
1228 * we use as a pipe index
1229 */
1230void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001231{
1232 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001233 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001234
Keith Packarde9d21d72008-10-16 11:31:38 -07001235 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001236 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001237 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1238 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1239 else
1240 i915_disable_pipestat(dev_priv, pipe,
1241 PIPE_VBLANK_INTERRUPT_ENABLE |
1242 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001243 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001244}
1245
Jesse Barnes79e53942008-11-07 14:24:08 -08001246void i915_enable_interrupt (struct drm_device *dev)
1247{
1248 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001249
Eric Anholtbad720f2009-10-22 16:11:14 -07001250 if (!HAS_PCH_SPLIT(dev))
Chris Wilson3b617962010-08-24 09:02:58 +01001251 intel_opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001252 dev_priv->irq_enabled = 1;
1253}
1254
1255
Dave Airlie702880f2006-06-24 17:07:34 +10001256/* Set the vblank monitor pipe
1257 */
Eric Anholtc153f452007-09-03 12:06:45 +10001258int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1259 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001260{
Dave Airlie702880f2006-06-24 17:07:34 +10001261 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001262
1263 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001264 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001265 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001266 }
1267
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001268 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001269}
1270
Eric Anholtc153f452007-09-03 12:06:45 +10001271int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1272 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001273{
Dave Airlie702880f2006-06-24 17:07:34 +10001274 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001275 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001276
1277 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001278 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001279 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001280 }
1281
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001282 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001283
Dave Airlie702880f2006-06-24 17:07:34 +10001284 return 0;
1285}
1286
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001287/**
1288 * Schedule buffer swap at given vertical blank.
1289 */
Eric Anholtc153f452007-09-03 12:06:45 +10001290int i915_vblank_swap(struct drm_device *dev, void *data,
1291 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001292{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001293 /* The delayed swap mechanism was fundamentally racy, and has been
1294 * removed. The model was that the client requested a delayed flip/swap
1295 * from the kernel, then waited for vblank before continuing to perform
1296 * rendering. The problem was that the kernel might wake the client
1297 * up before it dispatched the vblank swap (since the lock has to be
1298 * held while touching the ringbuffer), in which case the client would
1299 * clear and start the next frame before the swap occurred, and
1300 * flicker would occur in addition to likely missing the vblank.
1301 *
1302 * In the absence of this ioctl, userland falls back to a correct path
1303 * of waiting for a vblank, then dispatching the swap on its own.
1304 * Context switching to userland and back is plenty fast enough for
1305 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001306 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001307 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001308}
1309
Chris Wilson995b6762010-08-20 13:23:26 +01001310static struct drm_i915_gem_request *
Zou Nan hai852835f2010-05-21 09:08:56 +08001311i915_get_tail_request(struct drm_device *dev)
1312{
Ben Gamarif65d9422009-09-14 17:48:44 -04001313 drm_i915_private_t *dev_priv = dev->dev_private;
Zou Nan hai852835f2010-05-21 09:08:56 +08001314 return list_entry(dev_priv->render_ring.request_list.prev,
1315 struct drm_i915_gem_request, list);
Ben Gamarif65d9422009-09-14 17:48:44 -04001316}
1317
1318/**
1319 * This is called when the chip hasn't reported back with completed
1320 * batchbuffers in a long time. The first time this is called we simply record
1321 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1322 * again, we assume the chip is wedged and try to fix it.
1323 */
1324void i915_hangcheck_elapsed(unsigned long data)
1325{
1326 struct drm_device *dev = (struct drm_device *)data;
1327 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001328 uint32_t acthd, instdone, instdone1;
Eric Anholtb9201c12010-01-08 14:25:16 -08001329
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001330 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001331 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001332 instdone = I915_READ(INSTDONE);
1333 instdone1 = 0;
1334 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001335 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001336 instdone = I915_READ(INSTDONE_I965);
1337 instdone1 = I915_READ(INSTDONE1);
1338 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001339
1340 /* If all work is done then ACTHD clearly hasn't advanced. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001341 if (list_empty(&dev_priv->render_ring.request_list) ||
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001342 i915_seqno_passed(dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring),
1343 i915_get_tail_request(dev)->seqno)) {
Chris Wilson7839d952010-09-09 00:02:03 +01001344 bool missed_wakeup = false;
1345
Ben Gamarif65d9422009-09-14 17:48:44 -04001346 dev_priv->hangcheck_count = 0;
Chris Wilsone78d73b2010-08-07 14:18:47 +01001347
1348 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson7839d952010-09-09 00:02:03 +01001349 if (dev_priv->render_ring.waiting_gem_seqno &&
1350 waitqueue_active(&dev_priv->render_ring.irq_queue)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001351 wake_up_all(&dev_priv->render_ring.irq_queue);
Chris Wilson7839d952010-09-09 00:02:03 +01001352 missed_wakeup = true;
Chris Wilsone78d73b2010-08-07 14:18:47 +01001353 }
Chris Wilson7839d952010-09-09 00:02:03 +01001354
1355 if (dev_priv->bsd_ring.waiting_gem_seqno &&
1356 waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001357 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Chris Wilson7839d952010-09-09 00:02:03 +01001358 missed_wakeup = true;
1359 }
1360
1361 if (missed_wakeup)
1362 DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
Ben Gamarif65d9422009-09-14 17:48:44 -04001363 return;
1364 }
1365
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001366 if (dev_priv->last_acthd == acthd &&
1367 dev_priv->last_instdone == instdone &&
1368 dev_priv->last_instdone1 == instdone1) {
1369 if (dev_priv->hangcheck_count++ > 1) {
1370 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001371
1372 if (!IS_GEN2(dev)) {
1373 /* Is the chip hanging on a WAIT_FOR_EVENT?
1374 * If so we can simply poke the RB_WAIT bit
1375 * and break the hang. This should work on
1376 * all but the second generation chipsets.
1377 */
1378 u32 tmp = I915_READ(PRB0_CTL);
1379 if (tmp & RING_WAIT) {
1380 I915_WRITE(PRB0_CTL, tmp);
1381 POSTING_READ(PRB0_CTL);
1382 goto out;
1383 }
1384 }
1385
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001386 i915_handle_error(dev, true);
1387 return;
1388 }
1389 } else {
1390 dev_priv->hangcheck_count = 0;
1391
1392 dev_priv->last_acthd = acthd;
1393 dev_priv->last_instdone = instdone;
1394 dev_priv->last_instdone1 = instdone1;
1395 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001396
Chris Wilson8c80b592010-08-08 20:38:12 +01001397out:
Ben Gamarif65d9422009-09-14 17:48:44 -04001398 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001399 mod_timer(&dev_priv->hangcheck_timer,
1400 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001401}
1402
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403/* drm_dma.h hooks
1404*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001405static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001406{
1407 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1408
1409 I915_WRITE(HWSTAM, 0xeffe);
1410
1411 /* XXX hotplug from PCH */
1412
1413 I915_WRITE(DEIMR, 0xffffffff);
1414 I915_WRITE(DEIER, 0x0);
1415 (void) I915_READ(DEIER);
1416
1417 /* and GT */
1418 I915_WRITE(GTIMR, 0xffffffff);
1419 I915_WRITE(GTIER, 0x0);
1420 (void) I915_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001421
1422 /* south display irq */
1423 I915_WRITE(SDEIMR, 0xffffffff);
1424 I915_WRITE(SDEIER, 0x0);
1425 (void) I915_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001426}
1427
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001428static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001429{
1430 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1431 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001432 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1433 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001434 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001435 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001436
1437 dev_priv->irq_mask_reg = ~display_mask;
Li Peng643ced92010-01-28 01:05:09 +08001438 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001439
1440 /* should always can generate irq */
1441 I915_WRITE(DEIIR, I915_READ(DEIIR));
1442 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1443 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1444 (void) I915_READ(DEIER);
1445
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001446 if (IS_GEN6(dev))
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001447 render_mask = GT_PIPE_NOTIFY | GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001448
Zou Nan hai852835f2010-05-21 09:08:56 +08001449 dev_priv->gt_irq_mask_reg = ~render_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001450 dev_priv->gt_irq_enable_reg = render_mask;
1451
1452 I915_WRITE(GTIIR, I915_READ(GTIIR));
1453 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001454 if (IS_GEN6(dev)) {
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001455 I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001456 I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
1457 }
1458
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001459 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1460 (void) I915_READ(GTIER);
1461
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001462 if (HAS_PCH_CPT(dev)) {
1463 hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
1464 SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
1465 } else {
1466 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1467 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1468 }
1469
Zhenyu Wangc6501562009-11-03 18:57:21 +00001470 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1471 dev_priv->pch_irq_enable_reg = hotplug_mask;
1472
1473 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1474 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1475 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1476 (void) I915_READ(SDEIER);
1477
Jesse Barnesf97108d2010-01-29 11:27:07 -08001478 if (IS_IRONLAKE_M(dev)) {
1479 /* Clear & enable PCU event interrupts */
1480 I915_WRITE(DEIIR, DE_PCU_EVENT);
1481 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1482 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1483 }
1484
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001485 return 0;
1486}
1487
Dave Airlie84b1fd12007-07-11 15:53:27 +10001488void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489{
1490 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1491
Jesse Barnes79e53942008-11-07 14:24:08 -08001492 atomic_set(&dev_priv->irq_received, 0);
1493
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001494 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001495 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001496
Eric Anholtbad720f2009-10-22 16:11:14 -07001497 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001498 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001499 return;
1500 }
1501
Jesse Barnes5ca58282009-03-31 14:11:15 -07001502 if (I915_HAS_HOTPLUG(dev)) {
1503 I915_WRITE(PORT_HOTPLUG_EN, 0);
1504 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1505 }
1506
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001507 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001508 I915_WRITE(PIPEASTAT, 0);
1509 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001510 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001511 I915_WRITE(IER, 0x0);
Keith Packard7c463582008-11-04 02:03:27 -08001512 (void) I915_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513}
1514
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001515/*
1516 * Must be called after intel_modeset_init or hotplug interrupts won't be
1517 * enabled correctly.
1518 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001519int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520{
1521 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001522 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001523 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001524
Zou Nan hai852835f2010-05-21 09:08:56 +08001525 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001526
Zou Nan haid1b851f2010-05-21 09:08:57 +08001527 if (HAS_BSD(dev))
1528 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
1529
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001530 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001531
Eric Anholtbad720f2009-10-22 16:11:14 -07001532 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001533 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001534
Keith Packard7c463582008-11-04 02:03:27 -08001535 /* Unmask the interrupts that we always want on. */
1536 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001537
Keith Packard7c463582008-11-04 02:03:27 -08001538 dev_priv->pipestat[0] = 0;
1539 dev_priv->pipestat[1] = 0;
1540
Jesse Barnes5ca58282009-03-31 14:11:15 -07001541 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001542 /* Enable in IER... */
1543 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1544 /* and unmask in IMR */
1545 dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1546 }
1547
1548 /*
1549 * Enable some error detection, note the instruction error mask
1550 * bit is reserved, so we leave it masked.
1551 */
1552 if (IS_G4X(dev)) {
1553 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1554 GM45_ERROR_MEM_PRIV |
1555 GM45_ERROR_CP_PRIV |
1556 I915_ERROR_MEMORY_REFRESH);
1557 } else {
1558 error_mask = ~(I915_ERROR_PAGE_TABLE |
1559 I915_ERROR_MEMORY_REFRESH);
1560 }
1561 I915_WRITE(EMR, error_mask);
1562
1563 I915_WRITE(IMR, dev_priv->irq_mask_reg);
1564 I915_WRITE(IER, enable_mask);
1565 (void) I915_READ(IER);
1566
1567 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001568 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1569
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001570 /* Note HDMI and DP share bits */
1571 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1572 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1573 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1574 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1575 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1576 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1577 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1578 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1579 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1580 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001581 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001582 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001583
1584 /* Programming the CRT detection parameters tends
1585 to generate a spurious hotplug event about three
1586 seconds later. So just do it once.
1587 */
1588 if (IS_G4X(dev))
1589 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1590 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1591 }
1592
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001593 /* Ignore TV since it's buggy */
1594
Jesse Barnes5ca58282009-03-31 14:11:15 -07001595 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001596 }
1597
Chris Wilson3b617962010-08-24 09:02:58 +01001598 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001599
1600 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601}
1602
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001603static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001604{
1605 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1606 I915_WRITE(HWSTAM, 0xffffffff);
1607
1608 I915_WRITE(DEIMR, 0xffffffff);
1609 I915_WRITE(DEIER, 0x0);
1610 I915_WRITE(DEIIR, I915_READ(DEIIR));
1611
1612 I915_WRITE(GTIMR, 0xffffffff);
1613 I915_WRITE(GTIER, 0x0);
1614 I915_WRITE(GTIIR, I915_READ(GTIIR));
1615}
1616
Dave Airlie84b1fd12007-07-11 15:53:27 +10001617void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618{
1619 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001620
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 if (!dev_priv)
1622 return;
1623
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001624 dev_priv->vblank_pipe = 0;
1625
Eric Anholtbad720f2009-10-22 16:11:14 -07001626 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001627 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001628 return;
1629 }
1630
Jesse Barnes5ca58282009-03-31 14:11:15 -07001631 if (I915_HAS_HOTPLUG(dev)) {
1632 I915_WRITE(PORT_HOTPLUG_EN, 0);
1633 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1634 }
1635
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001636 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001637 I915_WRITE(PIPEASTAT, 0);
1638 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001639 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001640 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001641
Keith Packard7c463582008-11-04 02:03:27 -08001642 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1643 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1644 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645}