blob: e4d038f423fcdf3fbf3a56ce7e157b47a9a7694a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <sound/core.h>
49#include <sound/initval.h>
50#include "hda_codec.h"
51
52
Takashi Iwai5aba4f82008-01-07 15:16:37 +010053static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
54static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
55static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
56static char *model[SNDRV_CARDS];
57static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020058static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai27346162006-01-12 18:28:44 +010060static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010061static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067module_param_array(enable, bool, NULL, 0444);
68MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
69module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070070MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010071module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020072MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020073 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020074module_param_array(bdl_pos_adj, int, NULL, 0644);
75MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010076module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010077MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010078module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020079MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
80 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010082MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010083
Takashi Iwaidee1b662007-08-13 16:10:30 +020084#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020085/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Takashi Iwaidee1b662007-08-13 16:10:30 +020087/* reset the HD-audio controller in power save mode.
88 * this may give more power-saving, but will take longer time to
89 * wake up.
90 */
91static int power_save_controller = 1;
92module_param(power_save_controller, bool, 0644);
93MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
94#endif
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096MODULE_LICENSE("GPL");
97MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
98 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070099 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200100 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100101 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100102 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100103 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700104 "{Intel, PCH},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100105 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200106 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200107 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200108 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200109 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200110 "{ATI, RS780},"
111 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100112 "{ATI, RV630},"
113 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100114 "{ATI, RV670},"
115 "{ATI, RV635},"
116 "{ATI, RV620},"
117 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200118 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200119 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200120 "{SiS, SIS966},"
121 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122MODULE_DESCRIPTION("Intel HDA driver");
123
124#define SFX "hda-intel: "
125
Takashi Iwaicb53c622007-08-10 17:21:45 +0200126
127/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 * registers
129 */
130#define ICH6_REG_GCAP 0x00
131#define ICH6_REG_VMIN 0x02
132#define ICH6_REG_VMAJ 0x03
133#define ICH6_REG_OUTPAY 0x04
134#define ICH6_REG_INPAY 0x06
135#define ICH6_REG_GCTL 0x08
136#define ICH6_REG_WAKEEN 0x0c
137#define ICH6_REG_STATESTS 0x0e
138#define ICH6_REG_GSTS 0x10
139#define ICH6_REG_INTCTL 0x20
140#define ICH6_REG_INTSTS 0x24
141#define ICH6_REG_WALCLK 0x30
142#define ICH6_REG_SYNC 0x34
143#define ICH6_REG_CORBLBASE 0x40
144#define ICH6_REG_CORBUBASE 0x44
145#define ICH6_REG_CORBWP 0x48
146#define ICH6_REG_CORBRP 0x4A
147#define ICH6_REG_CORBCTL 0x4c
148#define ICH6_REG_CORBSTS 0x4d
149#define ICH6_REG_CORBSIZE 0x4e
150
151#define ICH6_REG_RIRBLBASE 0x50
152#define ICH6_REG_RIRBUBASE 0x54
153#define ICH6_REG_RIRBWP 0x58
154#define ICH6_REG_RINTCNT 0x5a
155#define ICH6_REG_RIRBCTL 0x5c
156#define ICH6_REG_RIRBSTS 0x5d
157#define ICH6_REG_RIRBSIZE 0x5e
158
159#define ICH6_REG_IC 0x60
160#define ICH6_REG_IR 0x64
161#define ICH6_REG_IRS 0x68
162#define ICH6_IRS_VALID (1<<1)
163#define ICH6_IRS_BUSY (1<<0)
164
165#define ICH6_REG_DPLBASE 0x70
166#define ICH6_REG_DPUBASE 0x74
167#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
168
169/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
170enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
171
172/* stream register offsets from stream base */
173#define ICH6_REG_SD_CTL 0x00
174#define ICH6_REG_SD_STS 0x03
175#define ICH6_REG_SD_LPIB 0x04
176#define ICH6_REG_SD_CBL 0x08
177#define ICH6_REG_SD_LVI 0x0c
178#define ICH6_REG_SD_FIFOW 0x0e
179#define ICH6_REG_SD_FIFOSIZE 0x10
180#define ICH6_REG_SD_FORMAT 0x12
181#define ICH6_REG_SD_BDLPL 0x18
182#define ICH6_REG_SD_BDLPU 0x1c
183
184/* PCI space */
185#define ICH6_PCIREG_TCSEL 0x44
186
187/*
188 * other constants
189 */
190
191/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200192/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200193#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200194#define ICH6_NUM_PLAYBACK 4
195
196/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200197#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200198#define ULI_NUM_PLAYBACK 6
199
Felix Kuehling778b6e12006-05-17 11:22:21 +0200200/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200201#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200202#define ATIHDMI_NUM_PLAYBACK 1
203
Kailang Yangf2690022008-05-27 11:44:55 +0200204/* TERA has 4 playback and 3 capture */
205#define TERA_NUM_CAPTURE 3
206#define TERA_NUM_PLAYBACK 4
207
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200208/* this number is statically defined for simplicity */
209#define MAX_AZX_DEV 16
210
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100212#define BDL_SIZE 4096
213#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
214#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215/* max buffer size - no h/w limit, you can increase as you like */
216#define AZX_MAX_BUF_SIZE (1024*1024*1024)
217/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100218#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220/* RIRB int mask: overrun[2], response[0] */
221#define RIRB_INT_RESPONSE 0x01
222#define RIRB_INT_OVERRUN 0x04
223#define RIRB_INT_MASK 0x05
224
225/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100226#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
229/* SD_CTL bits */
230#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
231#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100232#define SD_CTL_STRIPE (3 << 16) /* stripe control */
233#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
234#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
236#define SD_CTL_STREAM_TAG_SHIFT 20
237
238/* SD_CTL and SD_STS */
239#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
240#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
241#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200242#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
243 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
245/* SD_STS */
246#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
247
248/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200249#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
250#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
251#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Matt41e2fce2005-07-04 17:49:55 +0200253/* GCTL unsolicited response enable bit */
254#define ICH6_GCTL_UREN (1<<8)
255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256/* GCTL reset bit */
257#define ICH6_GCTL_RESET (1<<0)
258
259/* CORB/RIRB control, read/write pointer */
260#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
261#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
262#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
263/* below are so far hardcoded - should read registers in future */
264#define ICH6_MAX_CORB_ENTRIES 256
265#define ICH6_MAX_RIRB_ENTRIES 256
266
Takashi Iwaic74db862005-05-12 14:26:27 +0200267/* position fix mode */
268enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200269 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200270 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200271 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200272};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Frederick Lif5d40b32005-05-12 14:55:20 +0200274/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200275#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
276#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
277
Vinod Gda3fca22005-09-13 18:49:12 +0200278/* Defines for Nvidia HDA support */
279#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
280#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700281#define NVIDIA_HDA_ISTRM_COH 0x4d
282#define NVIDIA_HDA_OSTRM_COH 0x4c
283#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200284
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100285/* Defines for Intel SCH HDA snoop control */
286#define INTEL_SCH_HDA_DEVC 0x78
287#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
288
289
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 */
292
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100293struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100294 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200295 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Takashi Iwaid01ce992007-07-27 16:52:19 +0200297 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200298 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200299 unsigned int frags; /* number for period in the play buffer */
300 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Takashi Iwaid01ce992007-07-27 16:52:19 +0200302 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
Takashi Iwaid01ce992007-07-27 16:52:19 +0200304 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
306 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200307 struct snd_pcm_substream *substream; /* assigned substream,
308 * set in PCM open
309 */
310 unsigned int format_val; /* format value to be set in the
311 * controller and the codec
312 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 unsigned char stream_tag; /* assigned stream */
314 unsigned char index; /* stream index */
315
Pavel Machek927fc862006-08-31 17:03:43 +0200316 unsigned int opened :1;
317 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200318 unsigned int irq_pending :1;
319 unsigned int irq_ignore :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320};
321
322/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100323struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 u32 *buf; /* CORB/RIRB buffer
325 * Each CORB entry is 4byte, RIRB is 8byte
326 */
327 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
328 /* for RIRB */
329 unsigned short rp, wp; /* read/write pointers */
330 int cmds; /* number of pending requests */
331 u32 res; /* last read value */
332};
333
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100334struct azx {
335 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200337 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200339 /* chip type specific */
340 int driver_type;
341 int playback_streams;
342 int playback_index_offset;
343 int capture_streams;
344 int capture_index_offset;
345 int num_streams;
346
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 /* pci resources */
348 unsigned long addr;
349 void __iomem *remap_addr;
350 int irq;
351
352 /* locks */
353 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100354 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200356 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100357 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
359 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100360 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
362 /* HD codec */
363 unsigned short codec_mask;
364 struct hda_bus *bus;
365
366 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100367 struct azx_rb corb;
368 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100370 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 struct snd_dma_buffer rb;
372 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200373
374 /* flags */
375 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200376 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200377 unsigned int initialized :1;
378 unsigned int single_cmd :1;
379 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200380 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200381 unsigned int irq_pending_warned :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200382
383 /* for debugging */
384 unsigned int last_cmd; /* last issued command (to sync) */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200385
386 /* for pending irqs */
387 struct work_struct irq_pending_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388};
389
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200390/* driver types */
391enum {
392 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100393 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200394 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200395 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200396 AZX_DRIVER_VIA,
397 AZX_DRIVER_SIS,
398 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200399 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200400 AZX_DRIVER_TERA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200401};
402
403static char *driver_short_names[] __devinitdata = {
404 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100405 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200406 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200407 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200408 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
409 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200410 [AZX_DRIVER_ULI] = "HDA ULI M5461",
411 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200412 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200413};
414
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415/*
416 * macros for easy use
417 */
418#define azx_writel(chip,reg,value) \
419 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
420#define azx_readl(chip,reg) \
421 readl((chip)->remap_addr + ICH6_REG_##reg)
422#define azx_writew(chip,reg,value) \
423 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
424#define azx_readw(chip,reg) \
425 readw((chip)->remap_addr + ICH6_REG_##reg)
426#define azx_writeb(chip,reg,value) \
427 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
428#define azx_readb(chip,reg) \
429 readb((chip)->remap_addr + ICH6_REG_##reg)
430
431#define azx_sd_writel(dev,reg,value) \
432 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
433#define azx_sd_readl(dev,reg) \
434 readl((dev)->sd_addr + ICH6_REG_##reg)
435#define azx_sd_writew(dev,reg,value) \
436 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
437#define azx_sd_readw(dev,reg) \
438 readw((dev)->sd_addr + ICH6_REG_##reg)
439#define azx_sd_writeb(dev,reg,value) \
440 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
441#define azx_sd_readb(dev,reg) \
442 readb((dev)->sd_addr + ICH6_REG_##reg)
443
444/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100445#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200447static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449/*
450 * Interface for HD codec
451 */
452
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453/*
454 * CORB / RIRB interface
455 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100456static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457{
458 int err;
459
460 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200461 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
462 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 PAGE_SIZE, &chip->rb);
464 if (err < 0) {
465 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
466 return err;
467 }
468 return 0;
469}
470
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100471static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472{
473 /* CORB set up */
474 chip->corb.addr = chip->rb.addr;
475 chip->corb.buf = (u32 *)chip->rb.area;
476 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200477 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200479 /* set the corb size to 256 entries (ULI requires explicitly) */
480 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 /* set the corb write pointer to 0 */
482 azx_writew(chip, CORBWP, 0);
483 /* reset the corb hw read pointer */
484 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
485 /* enable corb dma */
486 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
487
488 /* RIRB set up */
489 chip->rirb.addr = chip->rb.addr + 2048;
490 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
491 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200492 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200494 /* set the rirb size to 256 entries (ULI requires explicitly) */
495 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 /* reset the rirb hw write pointer */
497 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
498 /* set N=1, get RIRB response interrupt for new entry */
499 azx_writew(chip, RINTCNT, 1);
500 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 chip->rirb.rp = chip->rirb.cmds = 0;
503}
504
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100505static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506{
507 /* disable ringbuffer DMAs */
508 azx_writeb(chip, RIRBCTL, 0);
509 azx_writeb(chip, CORBCTL, 0);
510}
511
512/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200513static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100515 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517
518 /* add command to corb */
519 wp = azx_readb(chip, CORBWP);
520 wp++;
521 wp %= ICH6_MAX_CORB_ENTRIES;
522
523 spin_lock_irq(&chip->reg_lock);
524 chip->rirb.cmds++;
525 chip->corb.buf[wp] = cpu_to_le32(val);
526 azx_writel(chip, CORBWP, wp);
527 spin_unlock_irq(&chip->reg_lock);
528
529 return 0;
530}
531
532#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
533
534/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100535static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536{
537 unsigned int rp, wp;
538 u32 res, res_ex;
539
540 wp = azx_readb(chip, RIRBWP);
541 if (wp == chip->rirb.wp)
542 return;
543 chip->rirb.wp = wp;
544
545 while (chip->rirb.rp != wp) {
546 chip->rirb.rp++;
547 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
548
549 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
550 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
551 res = le32_to_cpu(chip->rirb.buf[rp]);
552 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
553 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
554 else if (chip->rirb.cmds) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 chip->rirb.res = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100556 smp_wmb();
557 chip->rirb.cmds--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 }
559 }
560}
561
562/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100563static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100565 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200566 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200568 again:
569 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100570 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200571 if (chip->polling_mode) {
572 spin_lock_irq(&chip->reg_lock);
573 azx_update_rirb(chip);
574 spin_unlock_irq(&chip->reg_lock);
575 }
Takashi Iwai2add9b92008-03-18 09:47:06 +0100576 if (!chip->rirb.cmds) {
577 smp_rmb();
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200578 return chip->rirb.res; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100579 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100580 if (time_after(jiffies, timeout))
581 break;
Takashi Iwai52987652008-01-16 16:09:47 +0100582 if (codec->bus->needs_damn_long_delay)
583 msleep(2); /* temporary workaround */
584 else {
585 udelay(10);
586 cond_resched();
587 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100588 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200589
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200590 if (chip->msi) {
591 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200592 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200593 free_irq(chip->irq, chip);
594 chip->irq = -1;
595 pci_disable_msi(chip->pci);
596 chip->msi = 0;
597 if (azx_acquire_irq(chip, 1) < 0)
598 return -1;
599 goto again;
600 }
601
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200602 if (!chip->polling_mode) {
603 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200604 "switching to polling mode: last cmd=0x%08x\n",
605 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200606 chip->polling_mode = 1;
607 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200609
610 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200611 "switching to single_cmd mode: last cmd=0x%08x\n",
612 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200613 chip->rirb.rp = azx_readb(chip, RIRBWP);
614 chip->rirb.cmds = 0;
615 /* switch to single_cmd mode */
616 chip->single_cmd = 1;
617 azx_free_cmd_io(chip);
618 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619}
620
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621/*
622 * Use the single immediate command instead of CORB/RIRB for simplicity
623 *
624 * Note: according to Intel, this is not preferred use. The command was
625 * intended for the BIOS only, and may get confused with unsolicited
626 * responses. So, we shouldn't use it for normal operation from the
627 * driver.
628 * I left the codes, however, for debugging/testing purposes.
629 */
630
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200632static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100634 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 int timeout = 50;
636
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 while (timeout--) {
638 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200639 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200641 azx_writew(chip, IRS, azx_readw(chip, IRS) |
642 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200644 azx_writew(chip, IRS, azx_readw(chip, IRS) |
645 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 return 0;
647 }
648 udelay(1);
649 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100650 if (printk_ratelimit())
651 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
652 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 return -EIO;
654}
655
656/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100657static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100659 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 int timeout = 50;
661
662 while (timeout--) {
663 /* check IRV busy bit */
664 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
665 return azx_readl(chip, IR);
666 udelay(1);
667 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100668 if (printk_ratelimit())
669 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
670 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 return (unsigned int)-1;
672}
673
Takashi Iwai111d3af2006-02-16 18:17:58 +0100674/*
675 * The below are the main callbacks from hda_codec.
676 *
677 * They are just the skeleton to call sub-callbacks according to the
678 * current setting of chip->single_cmd.
679 */
680
681/* send a command */
682static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
683 int direct, unsigned int verb,
684 unsigned int para)
685{
686 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200687 u32 val;
688
689 val = (u32)(codec->addr & 0x0f) << 28;
690 val |= (u32)direct << 27;
691 val |= (u32)nid << 20;
692 val |= verb << 8;
693 val |= para;
694 chip->last_cmd = val;
695
Takashi Iwai111d3af2006-02-16 18:17:58 +0100696 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200697 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100698 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200699 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100700}
701
702/* get a response */
703static unsigned int azx_get_response(struct hda_codec *codec)
704{
705 struct azx *chip = codec->bus->private_data;
706 if (chip->single_cmd)
707 return azx_single_get_response(codec);
708 else
709 return azx_rirb_get_response(codec);
710}
711
Takashi Iwaicb53c622007-08-10 17:21:45 +0200712#ifdef CONFIG_SND_HDA_POWER_SAVE
713static void azx_power_notify(struct hda_codec *codec);
714#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100715
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100717static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718{
719 int count;
720
Danny Tholene8a7f132007-09-11 21:41:56 +0200721 /* clear STATESTS */
722 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 /* reset controller */
725 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
726
727 count = 50;
728 while (azx_readb(chip, GCTL) && --count)
729 msleep(1);
730
731 /* delay for >= 100us for codec PLL to settle per spec
732 * Rev 0.9 section 5.5.1
733 */
734 msleep(1);
735
736 /* Bring controller out of reset */
737 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
738
739 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200740 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 msleep(1);
742
Pavel Machek927fc862006-08-31 17:03:43 +0200743 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 msleep(1);
745
746 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200747 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 snd_printd("azx_reset: controller not ready!\n");
749 return -EBUSY;
750 }
751
Matt41e2fce2005-07-04 17:49:55 +0200752 /* Accept unsolicited responses */
753 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
754
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200756 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 chip->codec_mask = azx_readw(chip, STATESTS);
758 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
759 }
760
761 return 0;
762}
763
764
765/*
766 * Lowlevel interface
767 */
768
769/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100770static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771{
772 /* enable controller CIE and GIE */
773 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
774 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
775}
776
777/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100778static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779{
780 int i;
781
782 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200783 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100784 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 azx_sd_writeb(azx_dev, SD_CTL,
786 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
787 }
788
789 /* disable SIE for all streams */
790 azx_writeb(chip, INTCTL, 0);
791
792 /* disable controller CIE and GIE */
793 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
794 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
795}
796
797/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100798static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799{
800 int i;
801
802 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200803 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100804 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
806 }
807
808 /* clear STATESTS */
809 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
810
811 /* clear rirb status */
812 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
813
814 /* clear int status */
815 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
816}
817
818/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100819static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820{
821 /* enable SIE */
822 azx_writeb(chip, INTCTL,
823 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
824 /* set DMA start and interrupt mask */
825 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
826 SD_CTL_DMA_START | SD_INT_MASK);
827}
828
829/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100830static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831{
832 /* stop DMA */
833 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
834 ~(SD_CTL_DMA_START | SD_INT_MASK));
835 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
836 /* disable SIE */
837 azx_writeb(chip, INTCTL,
838 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
839}
840
841
842/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200843 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100845static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200847 if (chip->initialized)
848 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
850 /* reset controller */
851 azx_reset(chip);
852
853 /* initialize interrupts */
854 azx_int_clear(chip);
855 azx_int_enable(chip);
856
857 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200858 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100859 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200861 /* program the position buffer */
862 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200863 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200864
Takashi Iwaicb53c622007-08-10 17:21:45 +0200865 chip->initialized = 1;
866}
867
868/*
869 * initialize the PCI registers
870 */
871/* update bits in a PCI register byte */
872static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
873 unsigned char mask, unsigned char val)
874{
875 unsigned char data;
876
877 pci_read_config_byte(pci, reg, &data);
878 data &= ~mask;
879 data |= (val & mask);
880 pci_write_config_byte(pci, reg, data);
881}
882
883static void azx_init_pci(struct azx *chip)
884{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100885 unsigned short snoop;
886
Takashi Iwaicb53c622007-08-10 17:21:45 +0200887 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
888 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
889 * Ensuring these bits are 0 clears playback static on some HD Audio
890 * codecs
891 */
892 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
893
Vinod Gda3fca22005-09-13 18:49:12 +0200894 switch (chip->driver_type) {
895 case AZX_DRIVER_ATI:
896 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200897 update_pci_byte(chip->pci,
898 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
899 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200900 break;
901 case AZX_DRIVER_NVIDIA:
902 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200903 update_pci_byte(chip->pci,
904 NVIDIA_HDA_TRANSREG_ADDR,
905 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700906 update_pci_byte(chip->pci,
907 NVIDIA_HDA_ISTRM_COH,
908 0x01, NVIDIA_HDA_ENABLE_COHBIT);
909 update_pci_byte(chip->pci,
910 NVIDIA_HDA_OSTRM_COH,
911 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +0200912 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100913 case AZX_DRIVER_SCH:
914 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
915 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
916 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
917 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
918 pci_read_config_word(chip->pci,
919 INTEL_SCH_HDA_DEVC, &snoop);
920 snd_printdd("HDA snoop disabled, enabling ... %s\n",\
921 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
922 ? "Failed" : "OK");
923 }
924 break;
925
Vinod Gda3fca22005-09-13 18:49:12 +0200926 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927}
928
929
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200930static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
931
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932/*
933 * interrupt handler
934 */
David Howells7d12e782006-10-05 14:55:46 +0100935static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100937 struct azx *chip = dev_id;
938 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 u32 status;
940 int i;
941
942 spin_lock(&chip->reg_lock);
943
944 status = azx_readl(chip, INTSTS);
945 if (status == 0) {
946 spin_unlock(&chip->reg_lock);
947 return IRQ_NONE;
948 }
949
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200950 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 azx_dev = &chip->azx_dev[i];
952 if (status & azx_dev->sd_int_sta_mask) {
953 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200954 if (!azx_dev->substream || !azx_dev->running)
955 continue;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200956 /* ignore the first dummy IRQ (due to pos_adj) */
957 if (azx_dev->irq_ignore) {
958 azx_dev->irq_ignore = 0;
959 continue;
960 }
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200961 /* check whether this IRQ is really acceptable */
962 if (azx_position_ok(chip, azx_dev)) {
963 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 spin_unlock(&chip->reg_lock);
965 snd_pcm_period_elapsed(azx_dev->substream);
966 spin_lock(&chip->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200967 } else {
968 /* bogus IRQ, process it later */
969 azx_dev->irq_pending = 1;
970 schedule_work(&chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 }
972 }
973 }
974
975 /* clear rirb int */
976 status = azx_readb(chip, RIRBSTS);
977 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200978 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 azx_update_rirb(chip);
980 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
981 }
982
983#if 0
984 /* clear state status int */
985 if (azx_readb(chip, STATESTS) & 0x04)
986 azx_writeb(chip, STATESTS, 0x04);
987#endif
988 spin_unlock(&chip->reg_lock);
989
990 return IRQ_HANDLED;
991}
992
993
994/*
Takashi Iwai675f25d2008-06-10 17:53:20 +0200995 * set up a BDL entry
996 */
997static int setup_bdle(struct snd_pcm_substream *substream,
998 struct azx_dev *azx_dev, u32 **bdlp,
999 int ofs, int size, int with_ioc)
1000{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001001 u32 *bdl = *bdlp;
1002
1003 while (size > 0) {
1004 dma_addr_t addr;
1005 int chunk;
1006
1007 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1008 return -EINVAL;
1009
Takashi Iwai77a23f22008-08-21 13:00:13 +02001010 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001011 /* program the address field of the BDL entry */
1012 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001013 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001014 /* program the size field of the BDL entry */
1015 chunk = PAGE_SIZE - (ofs % PAGE_SIZE);
1016 if (size < chunk)
1017 chunk = size;
1018 bdl[2] = cpu_to_le32(chunk);
1019 /* program the IOC to enable interrupt
1020 * only when the whole fragment is processed
1021 */
1022 size -= chunk;
1023 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1024 bdl += 4;
1025 azx_dev->frags++;
1026 ofs += chunk;
1027 }
1028 *bdlp = bdl;
1029 return ofs;
1030}
1031
1032/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 * set up BDL entries
1034 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001035static int azx_setup_periods(struct azx *chip,
1036 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001037 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001039 u32 *bdl;
1040 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001041 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
1043 /* reset BDL address */
1044 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1045 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1046
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001047 period_bytes = snd_pcm_lib_period_bytes(substream);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001048 azx_dev->period_bytes = period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001049 periods = azx_dev->bufsize / period_bytes;
1050
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001052 bdl = (u32 *)azx_dev->bdl.area;
1053 ofs = 0;
1054 azx_dev->frags = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001055 azx_dev->irq_ignore = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001056 pos_adj = bdl_pos_adj[chip->dev_index];
1057 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001058 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001059 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001060 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001061 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001062 pos_adj = pos_align;
1063 else
1064 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1065 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001066 pos_adj = frames_to_bytes(runtime, pos_adj);
1067 if (pos_adj >= period_bytes) {
1068 snd_printk(KERN_WARNING "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001069 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001070 pos_adj = 0;
1071 } else {
1072 ofs = setup_bdle(substream, azx_dev,
1073 &bdl, ofs, pos_adj, 1);
1074 if (ofs < 0)
1075 goto error;
1076 azx_dev->irq_ignore = 1;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001077 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001078 } else
1079 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001080 for (i = 0; i < periods; i++) {
1081 if (i == periods - 1 && pos_adj)
1082 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1083 period_bytes - pos_adj, 0);
1084 else
1085 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1086 period_bytes, 1);
1087 if (ofs < 0)
1088 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001090 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001091
1092 error:
1093 snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
1094 azx_dev->bufsize, period_bytes);
1095 /* reset */
1096 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1097 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1098 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099}
1100
1101/*
1102 * set up the SD for streaming
1103 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001104static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105{
1106 unsigned char val;
1107 int timeout;
1108
1109 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001110 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1111 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001113 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1114 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 udelay(3);
1116 timeout = 300;
1117 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1118 --timeout)
1119 ;
1120 val &= ~SD_CTL_STREAM_RESET;
1121 azx_sd_writeb(azx_dev, SD_CTL, val);
1122 udelay(3);
1123
1124 timeout = 300;
1125 /* waiting for hardware to report that the stream is out of reset */
1126 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1127 --timeout)
1128 ;
1129
1130 /* program the stream_tag */
1131 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001132 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1134
1135 /* program the length of samples in cyclic buffer */
1136 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1137
1138 /* program the stream format */
1139 /* this value needs to be the same as the one programmed */
1140 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1141
1142 /* program the stream LVI (last valid index) of the BDL */
1143 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1144
1145 /* program the BDL address */
1146 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001147 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001149 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001151 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001152 if (chip->position_fix == POS_FIX_POSBUF ||
1153 chip->position_fix == POS_FIX_AUTO) {
1154 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1155 azx_writel(chip, DPLBASE,
1156 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1157 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001158
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001160 azx_sd_writel(azx_dev, SD_CTL,
1161 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162
1163 return 0;
1164}
1165
1166
1167/*
1168 * Codec initialization
1169 */
1170
Takashi Iwaia9995a32007-03-12 21:30:46 +01001171static unsigned int azx_max_codecs[] __devinitdata = {
Takashi Iwai607d9822008-06-04 12:41:21 +02001172 [AZX_DRIVER_ICH] = 4, /* Some ICH9 boards use SD3 */
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001173 [AZX_DRIVER_SCH] = 3,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001174 [AZX_DRIVER_ATI] = 4,
1175 [AZX_DRIVER_ATIHDMI] = 4,
1176 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1177 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1178 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1179 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
Kailang Yangf2690022008-05-27 11:44:55 +02001180 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001181};
1182
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001183static int __devinit azx_codec_create(struct azx *chip, const char *model,
1184 unsigned int codec_probe_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185{
1186 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001187 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188
1189 memset(&bus_temp, 0, sizeof(bus_temp));
1190 bus_temp.private_data = chip;
1191 bus_temp.modelname = model;
1192 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001193 bus_temp.ops.command = azx_send_cmd;
1194 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001195#ifdef CONFIG_SND_HDA_POWER_SAVE
1196 bus_temp.ops.pm_notify = azx_power_notify;
1197#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
Takashi Iwaid01ce992007-07-27 16:52:19 +02001199 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1200 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 return err;
1202
Takashi Iwaibccad142007-04-24 12:23:53 +02001203 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001204 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001205 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001206 struct hda_codec *codec;
1207 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 if (err < 0)
1209 continue;
1210 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001211 if (codec->afg)
1212 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 }
1214 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001215 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001216 /* probe additional slots if no codec is found */
1217 for (; c < azx_max_codecs[chip->driver_type]; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001218 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001219 err = snd_hda_codec_new(chip->bus, c, NULL);
1220 if (err < 0)
1221 continue;
1222 codecs++;
1223 }
1224 }
1225 }
1226 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1228 return -ENXIO;
1229 }
1230
1231 return 0;
1232}
1233
1234
1235/*
1236 * PCM support
1237 */
1238
1239/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001240static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001242 int dev, i, nums;
1243 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1244 dev = chip->playback_index_offset;
1245 nums = chip->playback_streams;
1246 } else {
1247 dev = chip->capture_index_offset;
1248 nums = chip->capture_streams;
1249 }
1250 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001251 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 chip->azx_dev[dev].opened = 1;
1253 return &chip->azx_dev[dev];
1254 }
1255 return NULL;
1256}
1257
1258/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001259static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260{
1261 azx_dev->opened = 0;
1262}
1263
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001264static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001265 .info = (SNDRV_PCM_INFO_MMAP |
1266 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1268 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001269 /* No full-resume yet implemented */
1270 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001271 SNDRV_PCM_INFO_PAUSE |
1272 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1274 .rates = SNDRV_PCM_RATE_48000,
1275 .rate_min = 48000,
1276 .rate_max = 48000,
1277 .channels_min = 2,
1278 .channels_max = 2,
1279 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1280 .period_bytes_min = 128,
1281 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1282 .periods_min = 2,
1283 .periods_max = AZX_MAX_FRAG,
1284 .fifo_size = 0,
1285};
1286
1287struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001288 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 struct hda_codec *codec;
1290 struct hda_pcm_stream *hinfo[2];
1291};
1292
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001293static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294{
1295 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1296 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001297 struct azx *chip = apcm->chip;
1298 struct azx_dev *azx_dev;
1299 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 unsigned long flags;
1301 int err;
1302
Ingo Molnar62932df2006-01-16 16:34:20 +01001303 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 azx_dev = azx_assign_device(chip, substream->stream);
1305 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001306 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 return -EBUSY;
1308 }
1309 runtime->hw = azx_pcm_hw;
1310 runtime->hw.channels_min = hinfo->channels_min;
1311 runtime->hw.channels_max = hinfo->channels_max;
1312 runtime->hw.formats = hinfo->formats;
1313 runtime->hw.rates = hinfo->rates;
1314 snd_pcm_limit_hw_rates(runtime);
1315 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001316 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1317 128);
1318 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1319 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001320 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001321 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1322 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001324 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001325 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 return err;
1327 }
1328 spin_lock_irqsave(&chip->reg_lock, flags);
1329 azx_dev->substream = substream;
1330 azx_dev->running = 0;
1331 spin_unlock_irqrestore(&chip->reg_lock, flags);
1332
1333 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001334 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001335 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 return 0;
1337}
1338
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001339static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340{
1341 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1342 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001343 struct azx *chip = apcm->chip;
1344 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 unsigned long flags;
1346
Ingo Molnar62932df2006-01-16 16:34:20 +01001347 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 spin_lock_irqsave(&chip->reg_lock, flags);
1349 azx_dev->substream = NULL;
1350 azx_dev->running = 0;
1351 spin_unlock_irqrestore(&chip->reg_lock, flags);
1352 azx_release_device(azx_dev);
1353 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001354 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001355 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 return 0;
1357}
1358
Takashi Iwaid01ce992007-07-27 16:52:19 +02001359static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1360 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001362 return snd_pcm_lib_malloc_pages(substream,
1363 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364}
1365
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001366static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367{
1368 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001369 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1371
1372 /* reset BDL address */
1373 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1374 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1375 azx_sd_writel(azx_dev, SD_CTL, 0);
1376
1377 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1378
1379 return snd_pcm_lib_free_pages(substream);
1380}
1381
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001382static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383{
1384 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001385 struct azx *chip = apcm->chip;
1386 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001388 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
1390 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1392 runtime->channels,
1393 runtime->format,
1394 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001395 if (!azx_dev->format_val) {
1396 snd_printk(KERN_ERR SFX
1397 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 runtime->rate, runtime->channels, runtime->format);
1399 return -EINVAL;
1400 }
1401
Takashi Iwai21c7b082008-02-07 12:06:32 +01001402 snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
1403 azx_dev->bufsize, azx_dev->format_val);
Takashi Iwai555e2192008-06-10 17:53:34 +02001404 if (azx_setup_periods(chip, substream, azx_dev) < 0)
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001405 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 azx_setup_controller(chip, azx_dev);
1407 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1408 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1409 else
1410 azx_dev->fifo_size = 0;
1411
1412 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1413 azx_dev->format_val, substream);
1414}
1415
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001416static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417{
1418 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001419 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001420 struct azx_dev *azx_dev;
1421 struct snd_pcm_substream *s;
1422 int start, nsync = 0, sbits = 0;
1423 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 switch (cmd) {
1426 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1427 case SNDRV_PCM_TRIGGER_RESUME:
1428 case SNDRV_PCM_TRIGGER_START:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001429 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 break;
1431 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001432 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001434 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 break;
1436 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001437 return -EINVAL;
1438 }
1439
1440 snd_pcm_group_for_each_entry(s, substream) {
1441 if (s->pcm->card != substream->pcm->card)
1442 continue;
1443 azx_dev = get_azx_dev(s);
1444 sbits |= 1 << azx_dev->index;
1445 nsync++;
1446 snd_pcm_trigger_done(s, substream);
1447 }
1448
1449 spin_lock(&chip->reg_lock);
1450 if (nsync > 1) {
1451 /* first, set SYNC bits of corresponding streams */
1452 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1453 }
1454 snd_pcm_group_for_each_entry(s, substream) {
1455 if (s->pcm->card != substream->pcm->card)
1456 continue;
1457 azx_dev = get_azx_dev(s);
1458 if (start)
1459 azx_stream_start(chip, azx_dev);
1460 else
1461 azx_stream_stop(chip, azx_dev);
1462 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 }
1464 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001465 if (start) {
1466 if (nsync == 1)
1467 return 0;
1468 /* wait until all FIFOs get ready */
1469 for (timeout = 5000; timeout; timeout--) {
1470 nwait = 0;
1471 snd_pcm_group_for_each_entry(s, substream) {
1472 if (s->pcm->card != substream->pcm->card)
1473 continue;
1474 azx_dev = get_azx_dev(s);
1475 if (!(azx_sd_readb(azx_dev, SD_STS) &
1476 SD_STS_FIFO_READY))
1477 nwait++;
1478 }
1479 if (!nwait)
1480 break;
1481 cpu_relax();
1482 }
1483 } else {
1484 /* wait until all RUN bits are cleared */
1485 for (timeout = 5000; timeout; timeout--) {
1486 nwait = 0;
1487 snd_pcm_group_for_each_entry(s, substream) {
1488 if (s->pcm->card != substream->pcm->card)
1489 continue;
1490 azx_dev = get_azx_dev(s);
1491 if (azx_sd_readb(azx_dev, SD_CTL) &
1492 SD_CTL_DMA_START)
1493 nwait++;
1494 }
1495 if (!nwait)
1496 break;
1497 cpu_relax();
1498 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001500 if (nsync > 1) {
1501 spin_lock(&chip->reg_lock);
1502 /* reset SYNC bits */
1503 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1504 spin_unlock(&chip->reg_lock);
1505 }
1506 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507}
1508
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001509static unsigned int azx_get_position(struct azx *chip,
1510 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 unsigned int pos;
1513
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001514 if (chip->position_fix == POS_FIX_POSBUF ||
1515 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001516 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001517 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001518 } else {
1519 /* read LPIB */
1520 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001521 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 if (pos >= azx_dev->bufsize)
1523 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001524 return pos;
1525}
1526
1527static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1528{
1529 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1530 struct azx *chip = apcm->chip;
1531 struct azx_dev *azx_dev = get_azx_dev(substream);
1532 return bytes_to_frames(substream->runtime,
1533 azx_get_position(chip, azx_dev));
1534}
1535
1536/*
1537 * Check whether the current DMA position is acceptable for updating
1538 * periods. Returns non-zero if it's OK.
1539 *
1540 * Many HD-audio controllers appear pretty inaccurate about
1541 * the update-IRQ timing. The IRQ is issued before actually the
1542 * data is processed. So, we need to process it afterwords in a
1543 * workqueue.
1544 */
1545static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1546{
1547 unsigned int pos;
1548
1549 pos = azx_get_position(chip, azx_dev);
1550 if (chip->position_fix == POS_FIX_AUTO) {
1551 if (!pos) {
1552 printk(KERN_WARNING
1553 "hda-intel: Invalid position buffer, "
1554 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001555 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001556 pos = azx_get_position(chip, azx_dev);
1557 } else
1558 chip->position_fix = POS_FIX_POSBUF;
1559 }
1560
Takashi Iwaia62741c2008-08-18 17:11:09 +02001561 if (!bdl_pos_adj[chip->dev_index])
1562 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001563 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1564 return 0; /* NG - it's below the period boundary */
1565 return 1; /* OK, it's fine */
1566}
1567
1568/*
1569 * The work for pending PCM period updates.
1570 */
1571static void azx_irq_pending_work(struct work_struct *work)
1572{
1573 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1574 int i, pending;
1575
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001576 if (!chip->irq_pending_warned) {
1577 printk(KERN_WARNING
1578 "hda-intel: IRQ timing workaround is activated "
1579 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1580 chip->card->number);
1581 chip->irq_pending_warned = 1;
1582 }
1583
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001584 for (;;) {
1585 pending = 0;
1586 spin_lock_irq(&chip->reg_lock);
1587 for (i = 0; i < chip->num_streams; i++) {
1588 struct azx_dev *azx_dev = &chip->azx_dev[i];
1589 if (!azx_dev->irq_pending ||
1590 !azx_dev->substream ||
1591 !azx_dev->running)
1592 continue;
1593 if (azx_position_ok(chip, azx_dev)) {
1594 azx_dev->irq_pending = 0;
1595 spin_unlock(&chip->reg_lock);
1596 snd_pcm_period_elapsed(azx_dev->substream);
1597 spin_lock(&chip->reg_lock);
1598 } else
1599 pending++;
1600 }
1601 spin_unlock_irq(&chip->reg_lock);
1602 if (!pending)
1603 return;
1604 cond_resched();
1605 }
1606}
1607
1608/* clear irq_pending flags and assure no on-going workq */
1609static void azx_clear_irq_pending(struct azx *chip)
1610{
1611 int i;
1612
1613 spin_lock_irq(&chip->reg_lock);
1614 for (i = 0; i < chip->num_streams; i++)
1615 chip->azx_dev[i].irq_pending = 0;
1616 spin_unlock_irq(&chip->reg_lock);
1617 flush_scheduled_work();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618}
1619
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001620static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 .open = azx_pcm_open,
1622 .close = azx_pcm_close,
1623 .ioctl = snd_pcm_lib_ioctl,
1624 .hw_params = azx_pcm_hw_params,
1625 .hw_free = azx_pcm_hw_free,
1626 .prepare = azx_pcm_prepare,
1627 .trigger = azx_pcm_trigger,
1628 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001629 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630};
1631
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001632static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633{
1634 kfree(pcm->private_data);
1635}
1636
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001637static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001638 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639{
1640 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001641 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 struct azx_pcm *apcm;
1643
Takashi Iwaie08a0072006-09-07 17:52:14 +02001644 /* if no substreams are defined for both playback and capture,
1645 * it's just a placeholder. ignore it.
1646 */
1647 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1648 return 0;
1649
Takashi Iwaida3cec32008-08-08 17:12:14 +02001650 if (snd_BUG_ON(!cpcm->name))
1651 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001653 err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001654 cpcm->stream[0].substreams,
1655 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 &pcm);
1657 if (err < 0)
1658 return err;
1659 strcpy(pcm->name, cpcm->name);
1660 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1661 if (apcm == NULL)
1662 return -ENOMEM;
1663 apcm->chip = chip;
1664 apcm->codec = codec;
1665 apcm->hinfo[0] = &cpcm->stream[0];
1666 apcm->hinfo[1] = &cpcm->stream[1];
1667 pcm->private_data = apcm;
1668 pcm->private_free = azx_pcm_free;
1669 if (cpcm->stream[0].substreams)
1670 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1671 if (cpcm->stream[1].substreams)
1672 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001673 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001675 1024 * 64, 1024 * 1024);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001676 chip->pcm[cpcm->device] = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 return 0;
1678}
1679
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001680static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681{
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001682 static const char *dev_name[HDA_PCM_NTYPES] = {
1683 "Audio", "SPDIF", "HDMI", "Modem"
1684 };
1685 /* starting device index for each PCM type */
1686 static int dev_idx[HDA_PCM_NTYPES] = {
1687 [HDA_PCM_TYPE_AUDIO] = 0,
1688 [HDA_PCM_TYPE_SPDIF] = 1,
1689 [HDA_PCM_TYPE_HDMI] = 3,
1690 [HDA_PCM_TYPE_MODEM] = 6
1691 };
1692 /* normal audio device indices; not linear to keep compatibility */
1693 static int audio_idx[4] = { 0, 2, 4, 5 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 struct hda_codec *codec;
1695 int c, err;
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001696 int num_devs[HDA_PCM_NTYPES];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
Takashi Iwaid01ce992007-07-27 16:52:19 +02001698 err = snd_hda_build_pcms(chip->bus);
1699 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 return err;
1701
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001702 /* create audio PCMs */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001703 memset(num_devs, 0, sizeof(num_devs));
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001704 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001706 struct hda_pcm *cpcm = &codec->pcm_info[c];
1707 int type = cpcm->pcm_type;
1708 switch (type) {
1709 case HDA_PCM_TYPE_AUDIO:
1710 if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
1711 snd_printk(KERN_WARNING
1712 "Too many audio devices\n");
1713 continue;
1714 }
1715 cpcm->device = audio_idx[num_devs[type]];
1716 break;
1717 case HDA_PCM_TYPE_SPDIF:
1718 case HDA_PCM_TYPE_HDMI:
1719 case HDA_PCM_TYPE_MODEM:
1720 if (num_devs[type]) {
1721 snd_printk(KERN_WARNING
1722 "%s already defined\n",
1723 dev_name[type]);
1724 continue;
1725 }
1726 cpcm->device = dev_idx[type];
1727 break;
1728 default:
1729 snd_printk(KERN_WARNING
1730 "Invalid PCM type %d\n", type);
1731 continue;
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001732 }
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001733 num_devs[type]++;
1734 err = create_codec_pcm(chip, codec, cpcm);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001735 if (err < 0)
1736 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 }
1738 }
1739 return 0;
1740}
1741
1742/*
1743 * mixer creation - all stuff is implemented in hda module
1744 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001745static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746{
1747 return snd_hda_build_controls(chip->bus);
1748}
1749
1750
1751/*
1752 * initialize SD streams
1753 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001754static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755{
1756 int i;
1757
1758 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001759 * assign the starting bdl address to each stream (device)
1760 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001762 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001763 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001764 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1766 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1767 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1768 azx_dev->sd_int_sta_mask = 1 << i;
1769 /* stream tag: must be non-zero and unique */
1770 azx_dev->index = i;
1771 azx_dev->stream_tag = i + 1;
1772 }
1773
1774 return 0;
1775}
1776
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001777static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1778{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001779 if (request_irq(chip->pci->irq, azx_interrupt,
1780 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001781 "HDA Intel", chip)) {
1782 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1783 "disabling device\n", chip->pci->irq);
1784 if (do_disconnect)
1785 snd_card_disconnect(chip->card);
1786 return -1;
1787 }
1788 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001789 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001790 return 0;
1791}
1792
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793
Takashi Iwaicb53c622007-08-10 17:21:45 +02001794static void azx_stop_chip(struct azx *chip)
1795{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001796 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001797 return;
1798
1799 /* disable interrupts */
1800 azx_int_disable(chip);
1801 azx_int_clear(chip);
1802
1803 /* disable CORB/RIRB */
1804 azx_free_cmd_io(chip);
1805
1806 /* disable position buffer */
1807 azx_writel(chip, DPLBASE, 0);
1808 azx_writel(chip, DPUBASE, 0);
1809
1810 chip->initialized = 0;
1811}
1812
1813#ifdef CONFIG_SND_HDA_POWER_SAVE
1814/* power-up/down the controller */
1815static void azx_power_notify(struct hda_codec *codec)
1816{
1817 struct azx *chip = codec->bus->private_data;
1818 struct hda_codec *c;
1819 int power_on = 0;
1820
1821 list_for_each_entry(c, &codec->bus->codec_list, list) {
1822 if (c->power_on) {
1823 power_on = 1;
1824 break;
1825 }
1826 }
1827 if (power_on)
1828 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001829 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001830 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001831}
1832#endif /* CONFIG_SND_HDA_POWER_SAVE */
1833
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834#ifdef CONFIG_PM
1835/*
1836 * power management
1837 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001838static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839{
Takashi Iwai421a1252005-11-17 16:11:09 +01001840 struct snd_card *card = pci_get_drvdata(pci);
1841 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 int i;
1843
Takashi Iwai421a1252005-11-17 16:11:09 +01001844 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001845 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001846 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001847 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001848 if (chip->initialized)
1849 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001850 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001851 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02001852 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001853 chip->irq = -1;
1854 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001855 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001856 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001857 pci_disable_device(pci);
1858 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001859 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 return 0;
1861}
1862
Takashi Iwai421a1252005-11-17 16:11:09 +01001863static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864{
Takashi Iwai421a1252005-11-17 16:11:09 +01001865 struct snd_card *card = pci_get_drvdata(pci);
1866 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867
Takashi Iwai30b35392006-10-11 18:52:53 +02001868 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001869 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001870 if (pci_enable_device(pci) < 0) {
1871 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1872 "disabling device\n");
1873 snd_card_disconnect(card);
1874 return -EIO;
1875 }
1876 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001877 if (chip->msi)
1878 if (pci_enable_msi(pci) < 0)
1879 chip->msi = 0;
1880 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001881 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001882 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001883
1884 if (snd_hda_codecs_inuse(chip->bus))
1885 azx_init_chip(chip);
1886
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001888 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 return 0;
1890}
1891#endif /* CONFIG_PM */
1892
1893
1894/*
1895 * destructor
1896 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001897static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001899 int i;
1900
Takashi Iwaice43fba2005-05-30 20:33:44 +02001901 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001902 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001903 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001905 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 }
1907
Jeff Garzikf000fd82008-04-22 13:50:34 +02001908 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001910 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001911 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001912 if (chip->remap_addr)
1913 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001915 if (chip->azx_dev) {
1916 for (i = 0; i < chip->num_streams; i++)
1917 if (chip->azx_dev[i].bdl.area)
1918 snd_dma_free_pages(&chip->azx_dev[i].bdl);
1919 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 if (chip->rb.area)
1921 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 if (chip->posbuf.area)
1923 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 pci_release_regions(chip->pci);
1925 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001926 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927 kfree(chip);
1928
1929 return 0;
1930}
1931
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001932static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933{
1934 return azx_free(device->device_data);
1935}
1936
1937/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001938 * white/black-listing for position_fix
1939 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001940static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001941 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1942 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1943 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01001944 {}
1945};
1946
1947static int __devinit check_position_fix(struct azx *chip, int fix)
1948{
1949 const struct snd_pci_quirk *q;
1950
1951 if (fix == POS_FIX_AUTO) {
1952 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1953 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001954 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01001955 "hda_intel: position_fix set to %d "
1956 "for device %04x:%04x\n",
1957 q->value, q->subvendor, q->subdevice);
1958 return q->value;
1959 }
1960 }
1961 return fix;
1962}
1963
1964/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001965 * black-lists for probe_mask
1966 */
1967static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1968 /* Thinkpad often breaks the controller communication when accessing
1969 * to the non-working (or non-existing) modem codec slot.
1970 */
1971 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1972 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1973 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1974 {}
1975};
1976
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001977static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001978{
1979 const struct snd_pci_quirk *q;
1980
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001981 if (probe_mask[dev] == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001982 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1983 if (q) {
1984 printk(KERN_INFO
1985 "hda_intel: probe_mask set to 0x%x "
1986 "for device %04x:%04x\n",
1987 q->value, q->subvendor, q->subdevice);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001988 probe_mask[dev] = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001989 }
1990 }
1991}
1992
1993
1994/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995 * constructor
1996 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001997static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001998 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001999 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002001 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002002 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002003 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002004 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005 .dev_free = azx_dev_free,
2006 };
2007
2008 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002009
Pavel Machek927fc862006-08-31 17:03:43 +02002010 err = pci_enable_device(pci);
2011 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 return err;
2013
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002014 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002015 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2017 pci_disable_device(pci);
2018 return -ENOMEM;
2019 }
2020
2021 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002022 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 chip->card = card;
2024 chip->pci = pci;
2025 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002026 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01002027 chip->msi = enable_msi;
Takashi Iwai555e2192008-06-10 17:53:34 +02002028 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002029 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002031 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2032 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002033
Takashi Iwai27346162006-01-12 18:28:44 +01002034 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002035
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002036 if (bdl_pos_adj[dev] < 0) {
2037 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002038 case AZX_DRIVER_ICH:
2039 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002040 break;
2041 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002042 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002043 break;
2044 }
2045 }
2046
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002047#if BITS_PER_LONG != 64
2048 /* Fix up base address on ULI M5461 */
2049 if (chip->driver_type == AZX_DRIVER_ULI) {
2050 u16 tmp3;
2051 pci_read_config_word(pci, 0x40, &tmp3);
2052 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2053 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2054 }
2055#endif
2056
Pavel Machek927fc862006-08-31 17:03:43 +02002057 err = pci_request_regions(pci, "ICH HD audio");
2058 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 kfree(chip);
2060 pci_disable_device(pci);
2061 return err;
2062 }
2063
Pavel Machek927fc862006-08-31 17:03:43 +02002064 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
2066 if (chip->remap_addr == NULL) {
2067 snd_printk(KERN_ERR SFX "ioremap error\n");
2068 err = -ENXIO;
2069 goto errout;
2070 }
2071
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002072 if (chip->msi)
2073 if (pci_enable_msi(pci) < 0)
2074 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002075
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002076 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 err = -EBUSY;
2078 goto errout;
2079 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080
2081 pci_set_master(pci);
2082 synchronize_irq(chip->irq);
2083
Tobin Davisbcd72002008-01-15 11:23:55 +01002084 gcap = azx_readw(chip, GCAP);
2085 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
2086
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002087 /* allow 64bit DMA address if supported by H/W */
2088 if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
2089 pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
2090
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002091 /* read number of streams from GCAP register instead of using
2092 * hardcoded value
2093 */
2094 chip->capture_streams = (gcap >> 8) & 0x0f;
2095 chip->playback_streams = (gcap >> 12) & 0x0f;
2096 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002097 /* gcap didn't give any info, switching to old method */
2098
2099 switch (chip->driver_type) {
2100 case AZX_DRIVER_ULI:
2101 chip->playback_streams = ULI_NUM_PLAYBACK;
2102 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002103 break;
2104 case AZX_DRIVER_ATIHDMI:
2105 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2106 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002107 break;
2108 default:
2109 chip->playback_streams = ICH6_NUM_PLAYBACK;
2110 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002111 break;
2112 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002113 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002114 chip->capture_index_offset = 0;
2115 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002116 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002117 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2118 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002119 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002120 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
2121 goto errout;
2122 }
2123
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002124 for (i = 0; i < chip->num_streams; i++) {
2125 /* allocate memory for the BDL for each stream */
2126 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2127 snd_dma_pci_data(chip->pci),
2128 BDL_SIZE, &chip->azx_dev[i].bdl);
2129 if (err < 0) {
2130 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2131 goto errout;
2132 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002134 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002135 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2136 snd_dma_pci_data(chip->pci),
2137 chip->num_streams * 8, &chip->posbuf);
2138 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002139 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2140 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002143 if (!chip->single_cmd) {
2144 err = azx_alloc_cmd_io(chip);
2145 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01002146 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002147 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148
2149 /* initialize streams */
2150 azx_init_stream(chip);
2151
2152 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002153 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 azx_init_chip(chip);
2155
2156 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002157 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158 snd_printk(KERN_ERR SFX "no codecs found!\n");
2159 err = -ENODEV;
2160 goto errout;
2161 }
2162
Takashi Iwaid01ce992007-07-27 16:52:19 +02002163 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2164 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2166 goto errout;
2167 }
2168
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002169 strcpy(card->driver, "HDA-Intel");
2170 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002171 sprintf(card->longname, "%s at 0x%lx irq %i",
2172 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002173
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174 *rchip = chip;
2175 return 0;
2176
2177 errout:
2178 azx_free(chip);
2179 return err;
2180}
2181
Takashi Iwaicb53c622007-08-10 17:21:45 +02002182static void power_down_all_codecs(struct azx *chip)
2183{
2184#ifdef CONFIG_SND_HDA_POWER_SAVE
2185 /* The codecs were powered up in snd_hda_codec_new().
2186 * Now all initialization done, so turn them down if possible
2187 */
2188 struct hda_codec *codec;
2189 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2190 snd_hda_power_down(codec);
2191 }
2192#endif
2193}
2194
Takashi Iwaid01ce992007-07-27 16:52:19 +02002195static int __devinit azx_probe(struct pci_dev *pci,
2196 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002198 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002199 struct snd_card *card;
2200 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002201 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002203 if (dev >= SNDRV_CARDS)
2204 return -ENODEV;
2205 if (!enable[dev]) {
2206 dev++;
2207 return -ENOENT;
2208 }
2209
2210 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02002211 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002212 snd_printk(KERN_ERR SFX "Error creating card!\n");
2213 return -ENOMEM;
2214 }
2215
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002216 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Pavel Machek927fc862006-08-31 17:03:43 +02002217 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218 snd_card_free(card);
2219 return err;
2220 }
Takashi Iwai421a1252005-11-17 16:11:09 +01002221 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223 /* create codec instances */
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002224 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002225 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 snd_card_free(card);
2227 return err;
2228 }
2229
2230 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002231 err = azx_pcm_create(chip);
2232 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 snd_card_free(card);
2234 return err;
2235 }
2236
2237 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002238 err = azx_mixer_create(chip);
2239 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240 snd_card_free(card);
2241 return err;
2242 }
2243
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 snd_card_set_dev(card, &pci->dev);
2245
Takashi Iwaid01ce992007-07-27 16:52:19 +02002246 err = snd_card_register(card);
2247 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 snd_card_free(card);
2249 return err;
2250 }
2251
2252 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002253 chip->running = 1;
2254 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002256 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257 return err;
2258}
2259
2260static void __devexit azx_remove(struct pci_dev *pci)
2261{
2262 snd_card_free(pci_get_drvdata(pci));
2263 pci_set_drvdata(pci, NULL);
2264}
2265
2266/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002267static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002268 /* ICH 6..10 */
2269 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2270 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2271 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2272 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002273 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002274 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2275 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2276 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2277 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002278 /* PCH */
2279 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002280 /* SCH */
2281 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2282 /* ATI SB 450/600 */
2283 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2284 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2285 /* ATI HDMI */
2286 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2287 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2288 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002289 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002290 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2291 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2292 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2293 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2294 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2295 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2296 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2297 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2298 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2299 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2300 /* VIA VT8251/VT8237A */
2301 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2302 /* SIS966 */
2303 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2304 /* ULI M5461 */
2305 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2306 /* NVIDIA MCP */
2307 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2308 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2309 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2310 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2311 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2312 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2313 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2314 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2315 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2316 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2317 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2318 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2319 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2320 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2321 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2322 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2323 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2324 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
Peer Chen487145a2008-03-06 15:15:11 +01002325 { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
2326 { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
2327 { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
2328 { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002329 /* Teradici */
2330 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 { 0, }
2332};
2333MODULE_DEVICE_TABLE(pci, azx_ids);
2334
2335/* pci_driver definition */
2336static struct pci_driver driver = {
2337 .name = "HDA Intel",
2338 .id_table = azx_ids,
2339 .probe = azx_probe,
2340 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002341#ifdef CONFIG_PM
2342 .suspend = azx_suspend,
2343 .resume = azx_resume,
2344#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345};
2346
2347static int __init alsa_card_azx_init(void)
2348{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002349 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350}
2351
2352static void __exit alsa_card_azx_exit(void)
2353{
2354 pci_unregister_driver(&driver);
2355}
2356
2357module_init(alsa_card_azx_init)
2358module_exit(alsa_card_azx_exit)