blob: 2c8201e06e27ed78e2ee42c35c6b662a431cbee1 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300195static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
196 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800197{
Michel Thierry07749ef2015-03-16 16:00:54 +0000198 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800199 pde |= addr;
200 if (level != I915_CACHE_NONE)
201 pde |= PPAT_CACHED_PDE_INDEX;
202 else
203 pde |= PPAT_UNCACHED_INDEX;
204 return pde;
205}
206
Michel Thierry07749ef2015-03-16 16:00:54 +0000207static gen6_pte_t snb_pte_encode(dma_addr_t addr,
208 enum i915_cache_level level,
209 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700210{
Michel Thierry07749ef2015-03-16 16:00:54 +0000211 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700212 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700213
214 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100215 case I915_CACHE_L3_LLC:
216 case I915_CACHE_LLC:
217 pte |= GEN6_PTE_CACHE_LLC;
218 break;
219 case I915_CACHE_NONE:
220 pte |= GEN6_PTE_UNCACHED;
221 break;
222 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100223 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100224 }
225
226 return pte;
227}
228
Michel Thierry07749ef2015-03-16 16:00:54 +0000229static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
230 enum i915_cache_level level,
231 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100232{
Michel Thierry07749ef2015-03-16 16:00:54 +0000233 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100234 pte |= GEN6_PTE_ADDR_ENCODE(addr);
235
236 switch (level) {
237 case I915_CACHE_L3_LLC:
238 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700239 break;
240 case I915_CACHE_LLC:
241 pte |= GEN6_PTE_CACHE_LLC;
242 break;
243 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700244 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700245 break;
246 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100247 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700248 }
249
Ben Widawsky54d12522012-09-24 16:44:32 -0700250 return pte;
251}
252
Michel Thierry07749ef2015-03-16 16:00:54 +0000253static gen6_pte_t byt_pte_encode(dma_addr_t addr,
254 enum i915_cache_level level,
255 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700256{
Michel Thierry07749ef2015-03-16 16:00:54 +0000257 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700258 pte |= GEN6_PTE_ADDR_ENCODE(addr);
259
Akash Goel24f3a8c2014-06-17 10:59:42 +0530260 if (!(flags & PTE_READ_ONLY))
261 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700262
263 if (level != I915_CACHE_NONE)
264 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
265
266 return pte;
267}
268
Michel Thierry07749ef2015-03-16 16:00:54 +0000269static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
270 enum i915_cache_level level,
271 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700272{
Michel Thierry07749ef2015-03-16 16:00:54 +0000273 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700274 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700275
276 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700277 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700278
279 return pte;
280}
281
Michel Thierry07749ef2015-03-16 16:00:54 +0000282static gen6_pte_t iris_pte_encode(dma_addr_t addr,
283 enum i915_cache_level level,
284 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700285{
Michel Thierry07749ef2015-03-16 16:00:54 +0000286 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700287 pte |= HSW_PTE_ADDR_ENCODE(addr);
288
Chris Wilson651d7942013-08-08 14:41:10 +0100289 switch (level) {
290 case I915_CACHE_NONE:
291 break;
292 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000293 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100294 break;
295 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000296 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100297 break;
298 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700299
300 return pte;
301}
302
Mika Kuoppalac114f762015-06-25 18:35:13 +0300303static int __setup_page_dma(struct drm_device *dev,
304 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000305{
306 struct device *device = &dev->pdev->dev;
307
Mika Kuoppalac114f762015-06-25 18:35:13 +0300308 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300309 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000310 return -ENOMEM;
311
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300312 p->daddr = dma_map_page(device,
313 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
314
315 if (dma_mapping_error(device, p->daddr)) {
316 __free_page(p->page);
317 return -EINVAL;
318 }
319
Michel Thierry1266cdb2015-03-24 17:06:33 +0000320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Mika Kuoppalac114f762015-06-25 18:35:13 +0300323static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
324{
325 return __setup_page_dma(dev, p, GFP_KERNEL);
326}
327
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300328static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
329{
330 if (WARN_ON(!p->page))
331 return;
332
333 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
334 __free_page(p->page);
335 memset(p, 0, sizeof(*p));
336}
337
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300338static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300339{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300340 return kmap_atomic(p->page);
341}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300342
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300343/* We use the flushing unmap only with ppgtt structures:
344 * page directories, page tables and scratch pages.
345 */
346static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
347{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300348 /* There are only few exceptions for gen >=6. chv and bxt.
349 * And we are not sure about the latter so play safe for now.
350 */
351 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
352 drm_clflush_virt_range(vaddr, PAGE_SIZE);
353
354 kunmap_atomic(vaddr);
355}
356
Mika Kuoppala567047b2015-06-25 18:35:12 +0300357#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300358#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
359
Mika Kuoppala567047b2015-06-25 18:35:12 +0300360#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
361#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
362#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
363#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
364
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300365static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
366 const uint64_t val)
367{
368 int i;
369 uint64_t * const vaddr = kmap_page_dma(p);
370
371 for (i = 0; i < 512; i++)
372 vaddr[i] = val;
373
374 kunmap_page_dma(dev, vaddr);
375}
376
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300377static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
378 const uint32_t val32)
379{
380 uint64_t v = val32;
381
382 v = v << 32 | val32;
383
384 fill_page_dma(dev, p, v);
385}
386
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300387static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000388{
Mika Kuoppala567047b2015-06-25 18:35:12 +0300389 cleanup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000390 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000391 kfree(pt);
392}
393
Michel Thierry5a8e9942015-04-08 12:13:25 +0100394static void gen8_initialize_pt(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100395 struct i915_page_table *pt)
Michel Thierry5a8e9942015-04-08 12:13:25 +0100396{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300397 gen8_pte_t scratch_pte;
Michel Thierry5a8e9942015-04-08 12:13:25 +0100398
Mika Kuoppalac114f762015-06-25 18:35:13 +0300399 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
400 I915_CACHE_LLC, true);
Michel Thierry5a8e9942015-04-08 12:13:25 +0100401
Mika Kuoppala567047b2015-06-25 18:35:12 +0300402 fill_px(vm->dev, pt, scratch_pte);
Michel Thierry5a8e9942015-04-08 12:13:25 +0100403}
404
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300405static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000406{
Michel Thierryec565b32015-04-08 12:13:23 +0100407 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000408 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
409 GEN8_PTES : GEN6_PTES;
410 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000411
412 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
413 if (!pt)
414 return ERR_PTR(-ENOMEM);
415
Ben Widawsky678d96f2015-03-16 16:00:56 +0000416 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
417 GFP_KERNEL);
418
419 if (!pt->used_ptes)
420 goto fail_bitmap;
421
Mika Kuoppala567047b2015-06-25 18:35:12 +0300422 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000423 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300424 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000425
426 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000427
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300428fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000429 kfree(pt->used_ptes);
430fail_bitmap:
431 kfree(pt);
432
433 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000434}
435
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300436static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
Ben Widawsky06fda602015-02-24 16:22:36 +0000437{
Mika Kuoppala567047b2015-06-25 18:35:12 +0300438 if (px_page(pd)) {
439 cleanup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100440 kfree(pd->used_pdes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000441 kfree(pd);
442 }
443}
444
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300445static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000446{
Michel Thierryec565b32015-04-08 12:13:23 +0100447 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100448 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000449
450 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
451 if (!pd)
452 return ERR_PTR(-ENOMEM);
453
Michel Thierry33c88192015-04-08 12:13:33 +0100454 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
455 sizeof(*pd->used_pdes), GFP_KERNEL);
456 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300457 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100458
Mika Kuoppala567047b2015-06-25 18:35:12 +0300459 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100460 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300461 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100462
Ben Widawsky06fda602015-02-24 16:22:36 +0000463 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100464
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300465fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100466 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300467fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100468 kfree(pd);
469
470 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000471}
472
Ben Widawsky94e409c2013-11-04 22:29:36 -0800473/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100474static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100475 unsigned entry,
476 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800477{
John Harrisone85b26d2015-05-29 17:43:56 +0100478 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800479 int ret;
480
481 BUG_ON(entry >= 4);
482
John Harrison5fb9de12015-05-29 17:44:07 +0100483 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800484 if (ret)
485 return ret;
486
487 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
488 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100489 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800490 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
491 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100492 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800493 intel_ring_advance(ring);
494
495 return 0;
496}
497
Ben Widawskyeeb94882013-12-06 14:11:10 -0800498static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100499 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800500{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800501 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800502
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100503 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300504 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
505
John Harrisone85b26d2015-05-29 17:43:56 +0100506 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800507 if (ret)
508 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800509 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800510
Ben Widawskyeeb94882013-12-06 14:11:10 -0800511 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800512}
513
Ben Widawsky459108b2013-11-02 21:07:23 -0700514static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800515 uint64_t start,
516 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700517 bool use_scratch)
518{
519 struct i915_hw_ppgtt *ppgtt =
520 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000521 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800522 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
523 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
524 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800525 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700526 unsigned last_pte, i;
527
Mika Kuoppalac114f762015-06-25 18:35:13 +0300528 scratch_pte = gen8_pte_encode(px_dma(ppgtt->base.scratch_page),
Ben Widawsky459108b2013-11-02 21:07:23 -0700529 I915_CACHE_LLC, use_scratch);
530
531 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100532 struct i915_page_directory *pd;
533 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000534
535 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
536 continue;
537
538 pd = ppgtt->pdp.page_directory[pdpe];
539
540 if (WARN_ON(!pd->page_table[pde]))
541 continue;
542
543 pt = pd->page_table[pde];
544
Mika Kuoppala567047b2015-06-25 18:35:12 +0300545 if (WARN_ON(!px_page(pt)))
Ben Widawsky06fda602015-02-24 16:22:36 +0000546 continue;
547
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800548 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000549 if (last_pte > GEN8_PTES)
550 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700551
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300552 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700553
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800554 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700555 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800556 num_entries--;
557 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700558
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300559 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700560
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800561 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000562 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800563 pdpe++;
564 pde = 0;
565 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700566 }
567}
568
Ben Widawsky9df15b42013-11-02 21:07:24 -0700569static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
570 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800571 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530572 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700573{
574 struct i915_hw_ppgtt *ppgtt =
575 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000576 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800577 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
578 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
579 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700580 struct sg_page_iter sg_iter;
581
Chris Wilson6f1cc992013-12-31 15:50:31 +0000582 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700583
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800584 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000585 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800586 break;
587
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000588 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100589 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
590 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300591 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000592 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800593
594 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000595 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
596 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000597 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300598 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000599 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000600 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800601 pdpe++;
602 pde = 0;
603 }
604 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700605 }
606 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300607
608 if (pt_vaddr)
609 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700610}
611
Michel Thierry69876be2015-04-08 12:13:27 +0100612static void gen8_initialize_pd(struct i915_address_space *vm,
613 struct i915_page_directory *pd)
614{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300615 gen8_pde_t scratch_pde;
Michel Thierry69876be2015-04-08 12:13:27 +0100616
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300617 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
Michel Thierry69876be2015-04-08 12:13:27 +0100618
Mika Kuoppala567047b2015-06-25 18:35:12 +0300619 fill_px(vm->dev, pd, scratch_pde);
Michel Thierrye5815a22015-04-08 12:13:32 +0100620}
621
Michel Thierryec565b32015-04-08 12:13:23 +0100622static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800623{
624 int i;
625
Mika Kuoppala567047b2015-06-25 18:35:12 +0300626 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800627 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800628
Michel Thierry33c88192015-04-08 12:13:33 +0100629 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000630 if (WARN_ON(!pd->page_table[i]))
631 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800632
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300633 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000634 pd->page_table[i] = NULL;
635 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000636}
637
Daniel Vetter061dd492015-04-14 17:35:13 +0200638static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800639{
Daniel Vetter061dd492015-04-14 17:35:13 +0200640 struct i915_hw_ppgtt *ppgtt =
641 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800642 int i;
643
Michel Thierry33c88192015-04-08 12:13:33 +0100644 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000645 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
646 continue;
647
Michel Thierry06dc68d2015-02-24 16:22:37 +0000648 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300649 free_pd(ppgtt->base.dev, ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800650 }
Michel Thierry69876be2015-04-08 12:13:27 +0100651
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300652 free_pd(vm->dev, vm->scratch_pd);
653 free_pt(vm->dev, vm->scratch_pt);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800654}
655
Michel Thierryd7b26332015-04-08 12:13:34 +0100656/**
657 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
658 * @ppgtt: Master ppgtt structure.
659 * @pd: Page directory for this address range.
660 * @start: Starting virtual address to begin allocations.
661 * @length Size of the allocations.
662 * @new_pts: Bitmap set by function with new allocations. Likely used by the
663 * caller to free on error.
664 *
665 * Allocate the required number of page tables. Extremely similar to
666 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
667 * the page directory boundary (instead of the page directory pointer). That
668 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
669 * possible, and likely that the caller will need to use multiple calls of this
670 * function to achieve the appropriate allocation.
671 *
672 * Return: 0 if success; negative error code otherwise.
673 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100674static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
675 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100676 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100677 uint64_t length,
678 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000679{
Michel Thierrye5815a22015-04-08 12:13:32 +0100680 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100681 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100682 uint64_t temp;
683 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000684
Michel Thierryd7b26332015-04-08 12:13:34 +0100685 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
686 /* Don't reallocate page tables */
687 if (pt) {
688 /* Scratch is never allocated this way */
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300689 WARN_ON(pt == ppgtt->base.scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +0100690 continue;
691 }
692
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300693 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100694 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000695 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100696
Michel Thierryd7b26332015-04-08 12:13:34 +0100697 gen8_initialize_pt(&ppgtt->base, pt);
698 pd->page_table[pde] = pt;
699 set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000700 }
701
702 return 0;
703
704unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100705 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300706 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000707
708 return -ENOMEM;
709}
710
Michel Thierryd7b26332015-04-08 12:13:34 +0100711/**
712 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
713 * @ppgtt: Master ppgtt structure.
714 * @pdp: Page directory pointer for this address range.
715 * @start: Starting virtual address to begin allocations.
716 * @length Size of the allocations.
717 * @new_pds Bitmap set by function with new allocations. Likely used by the
718 * caller to free on error.
719 *
720 * Allocate the required number of page directories starting at the pde index of
721 * @start, and ending at the pde index @start + @length. This function will skip
722 * over already allocated page directories within the range, and only allocate
723 * new ones, setting the appropriate pointer within the pdp as well as the
724 * correct position in the bitmap @new_pds.
725 *
726 * The function will only allocate the pages within the range for a give page
727 * directory pointer. In other words, if @start + @length straddles a virtually
728 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
729 * required by the caller, This is not currently possible, and the BUG in the
730 * code will prevent it.
731 *
732 * Return: 0 if success; negative error code otherwise.
733 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100734static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
735 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100736 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100737 uint64_t length,
738 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800739{
Michel Thierrye5815a22015-04-08 12:13:32 +0100740 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100741 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100742 uint64_t temp;
743 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800744
Michel Thierryd7b26332015-04-08 12:13:34 +0100745 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
746
Michel Thierryd7b26332015-04-08 12:13:34 +0100747 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
748 if (pd)
749 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100750
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300751 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100752 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000753 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100754
Michel Thierryd7b26332015-04-08 12:13:34 +0100755 gen8_initialize_pd(&ppgtt->base, pd);
756 pdp->page_directory[pdpe] = pd;
757 set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000758 }
759
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800760 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000761
762unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100763 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300764 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000765
766 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800767}
768
Michel Thierryd7b26332015-04-08 12:13:34 +0100769static void
770free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
771{
772 int i;
773
774 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
775 kfree(new_pts[i]);
776 kfree(new_pts);
777 kfree(new_pds);
778}
779
780/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
781 * of these are based on the number of PDPEs in the system.
782 */
783static
784int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
785 unsigned long ***new_pts)
786{
787 int i;
788 unsigned long *pds;
789 unsigned long **pts;
790
791 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
792 if (!pds)
793 return -ENOMEM;
794
795 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
796 if (!pts) {
797 kfree(pds);
798 return -ENOMEM;
799 }
800
801 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
802 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
803 sizeof(unsigned long), GFP_KERNEL);
804 if (!pts[i])
805 goto err_out;
806 }
807
808 *new_pds = pds;
809 *new_pts = pts;
810
811 return 0;
812
813err_out:
814 free_gen8_temp_bitmaps(pds, pts);
815 return -ENOMEM;
816}
817
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300818/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
819 * the page table structures, we mark them dirty so that
820 * context switching/execlist queuing code takes extra steps
821 * to ensure that tlbs are flushed.
822 */
823static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
824{
825 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
826}
827
Michel Thierrye5815a22015-04-08 12:13:32 +0100828static int gen8_alloc_va_range(struct i915_address_space *vm,
829 uint64_t start,
830 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800831{
Michel Thierrye5815a22015-04-08 12:13:32 +0100832 struct i915_hw_ppgtt *ppgtt =
833 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100834 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100835 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100836 const uint64_t orig_start = start;
837 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100838 uint64_t temp;
839 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800840 int ret;
841
Michel Thierryd7b26332015-04-08 12:13:34 +0100842 /* Wrap is never okay since we can only represent 48b, and we don't
843 * actually use the other side of the canonical address space.
844 */
845 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +0300846 return -ENODEV;
847
848 if (WARN_ON(start + length > ppgtt->base.total))
849 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +0100850
851 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800852 if (ret)
853 return ret;
854
Michel Thierryd7b26332015-04-08 12:13:34 +0100855 /* Do the allocations first so we can easily bail out */
856 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
857 new_page_dirs);
858 if (ret) {
859 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
860 return ret;
861 }
862
863 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100864 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100865 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
866 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100867 if (ret)
868 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100869 }
870
Michel Thierry33c88192015-04-08 12:13:33 +0100871 start = orig_start;
872 length = orig_length;
873
Michel Thierryd7b26332015-04-08 12:13:34 +0100874 /* Allocations have completed successfully, so set the bitmaps, and do
875 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100876 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300877 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100878 struct i915_page_table *pt;
879 uint64_t pd_len = gen8_clamp_pd(start, length);
880 uint64_t pd_start = start;
881 uint32_t pde;
882
Michel Thierryd7b26332015-04-08 12:13:34 +0100883 /* Every pd should be allocated, we just did that above. */
884 WARN_ON(!pd);
885
886 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
887 /* Same reasoning as pd */
888 WARN_ON(!pt);
889 WARN_ON(!pd_len);
890 WARN_ON(!gen8_pte_count(pd_start, pd_len));
891
892 /* Set our used ptes within the page table */
893 bitmap_set(pt->used_ptes,
894 gen8_pte_index(pd_start),
895 gen8_pte_count(pd_start, pd_len));
896
897 /* Our pde is now pointing to the pagetable, pt */
Michel Thierry33c88192015-04-08 12:13:33 +0100898 set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100899
900 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300901 page_directory[pde] = gen8_pde_encode(px_dma(pt),
902 I915_CACHE_LLC);
Michel Thierryd7b26332015-04-08 12:13:34 +0100903
904 /* NB: We haven't yet mapped ptes to pages. At this
905 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100906 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100907
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300908 kunmap_px(ppgtt, page_directory);
Michel Thierryd7b26332015-04-08 12:13:34 +0100909
Michel Thierry33c88192015-04-08 12:13:33 +0100910 set_bit(pdpe, ppgtt->pdp.used_pdpes);
911 }
912
Michel Thierryd7b26332015-04-08 12:13:34 +0100913 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300914 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000915 return 0;
916
917err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100918 while (pdpe--) {
919 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300920 free_pt(vm->dev, ppgtt->pdp.page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +0100921 }
922
923 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300924 free_pd(vm->dev, ppgtt->pdp.page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +0100925
926 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300927 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800928 return ret;
929}
930
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100931/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800932 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
933 * with a net effect resembling a 2-level page table in normal x86 terms. Each
934 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
935 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800936 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800937 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200938static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -0800939{
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300940 ppgtt->base.scratch_pt = alloc_pt(ppgtt->base.dev);
941 if (IS_ERR(ppgtt->base.scratch_pt))
942 return PTR_ERR(ppgtt->base.scratch_pt);
Michel Thierry69876be2015-04-08 12:13:27 +0100943
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300944 ppgtt->base.scratch_pd = alloc_pd(ppgtt->base.dev);
945 if (IS_ERR(ppgtt->base.scratch_pd))
946 return PTR_ERR(ppgtt->base.scratch_pd);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100947
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300948 gen8_initialize_pt(&ppgtt->base, ppgtt->base.scratch_pt);
949 gen8_initialize_pd(&ppgtt->base, ppgtt->base.scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100950
Michel Thierryd7b26332015-04-08 12:13:34 +0100951 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200952 ppgtt->base.total = 1ULL << 32;
Michel Thierry501fd702015-05-29 14:15:05 +0100953 if (IS_ENABLED(CONFIG_X86_32))
954 /* While we have a proliferation of size_t variables
955 * we cannot represent the full ppgtt size on 32bit,
956 * so limit it to the same size as the GGTT (currently
957 * 2GiB).
958 */
959 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierryd7b26332015-04-08 12:13:34 +0100960 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200961 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +0100962 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +0200963 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200964 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
965 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +0100966
967 ppgtt->switch_mm = gen8_mm_switch;
968
969 return 0;
970}
971
Ben Widawsky87d60b62013-12-06 14:11:29 -0800972static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
973{
Ben Widawsky87d60b62013-12-06 14:11:29 -0800974 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +0100975 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +0000976 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800977 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +0100978 uint32_t pte, pde, temp;
979 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800980
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300981 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
982 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800983
Michel Thierry09942c62015-04-08 12:13:30 +0100984 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800985 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000986 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +0300987 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +0100988 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800989 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
990
991 if (pd_entry != expected)
992 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
993 pde,
994 pd_entry,
995 expected);
996 seq_printf(m, "\tPDE: %x\n", pd_entry);
997
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300998 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
999
Michel Thierry07749ef2015-03-16 16:00:54 +00001000 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001001 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001002 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001003 (pte * PAGE_SIZE);
1004 int i;
1005 bool found = false;
1006 for (i = 0; i < 4; i++)
1007 if (pt_vaddr[pte + i] != scratch_pte)
1008 found = true;
1009 if (!found)
1010 continue;
1011
1012 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1013 for (i = 0; i < 4; i++) {
1014 if (pt_vaddr[pte + i] != scratch_pte)
1015 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1016 else
1017 seq_puts(m, " SCRATCH ");
1018 }
1019 seq_puts(m, "\n");
1020 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001021 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001022 }
1023}
1024
Ben Widawsky678d96f2015-03-16 16:00:56 +00001025/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001026static void gen6_write_pde(struct i915_page_directory *pd,
1027 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001028{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001029 /* Caller needs to make sure the write completes if necessary */
1030 struct i915_hw_ppgtt *ppgtt =
1031 container_of(pd, struct i915_hw_ppgtt, pd);
1032 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001033
Mika Kuoppala567047b2015-06-25 18:35:12 +03001034 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001035 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001036
Ben Widawsky678d96f2015-03-16 16:00:56 +00001037 writel(pd_entry, ppgtt->pd_addr + pde);
1038}
Ben Widawsky61973492013-04-08 18:43:54 -07001039
Ben Widawsky678d96f2015-03-16 16:00:56 +00001040/* Write all the page tables found in the ppgtt structure to incrementing page
1041 * directories. */
1042static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001043 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001044 uint32_t start, uint32_t length)
1045{
Michel Thierryec565b32015-04-08 12:13:23 +01001046 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001047 uint32_t pde, temp;
1048
1049 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1050 gen6_write_pde(pd, pde, pt);
1051
1052 /* Make sure write is complete before other code can use this page
1053 * table. Also require for WC mapped PTEs */
1054 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001055}
1056
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001057static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001058{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001059 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001060
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001061 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001062}
Ben Widawsky61973492013-04-08 18:43:54 -07001063
Ben Widawsky90252e52013-12-06 14:11:12 -08001064static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001065 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001066{
John Harrisone85b26d2015-05-29 17:43:56 +01001067 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001068 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001069
Ben Widawsky90252e52013-12-06 14:11:12 -08001070 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001071 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001072 if (ret)
1073 return ret;
1074
John Harrison5fb9de12015-05-29 17:44:07 +01001075 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001076 if (ret)
1077 return ret;
1078
1079 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1080 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1081 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1082 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1083 intel_ring_emit(ring, get_pd_offset(ppgtt));
1084 intel_ring_emit(ring, MI_NOOP);
1085 intel_ring_advance(ring);
1086
1087 return 0;
1088}
1089
Yu Zhang71ba2d62015-02-10 19:05:54 +08001090static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001091 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001092{
John Harrisone85b26d2015-05-29 17:43:56 +01001093 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001094 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1095
1096 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1097 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1098 return 0;
1099}
1100
Ben Widawsky48a10382013-12-06 14:11:11 -08001101static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001102 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001103{
John Harrisone85b26d2015-05-29 17:43:56 +01001104 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001105 int ret;
1106
Ben Widawsky48a10382013-12-06 14:11:11 -08001107 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001108 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001109 if (ret)
1110 return ret;
1111
John Harrison5fb9de12015-05-29 17:44:07 +01001112 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001113 if (ret)
1114 return ret;
1115
1116 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1117 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1118 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1119 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1120 intel_ring_emit(ring, get_pd_offset(ppgtt));
1121 intel_ring_emit(ring, MI_NOOP);
1122 intel_ring_advance(ring);
1123
Ben Widawsky90252e52013-12-06 14:11:12 -08001124 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1125 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001126 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001127 if (ret)
1128 return ret;
1129 }
1130
Ben Widawsky48a10382013-12-06 14:11:11 -08001131 return 0;
1132}
1133
Ben Widawskyeeb94882013-12-06 14:11:10 -08001134static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001135 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001136{
John Harrisone85b26d2015-05-29 17:43:56 +01001137 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001138 struct drm_device *dev = ppgtt->base.dev;
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140
Ben Widawsky48a10382013-12-06 14:11:11 -08001141
Ben Widawskyeeb94882013-12-06 14:11:10 -08001142 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1143 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1144
1145 POSTING_READ(RING_PP_DIR_DCLV(ring));
1146
1147 return 0;
1148}
1149
Daniel Vetter82460d92014-08-06 20:19:53 +02001150static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001151{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001152 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001153 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001154 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001155
1156 for_each_ring(ring, dev_priv, j) {
1157 I915_WRITE(RING_MODE_GEN7(ring),
1158 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001159 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001160}
1161
Daniel Vetter82460d92014-08-06 20:19:53 +02001162static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001163{
Jani Nikula50227e12014-03-31 14:27:21 +03001164 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001165 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001166 uint32_t ecochk, ecobits;
1167 int i;
1168
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001169 ecobits = I915_READ(GAC_ECO_BITS);
1170 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1171
1172 ecochk = I915_READ(GAM_ECOCHK);
1173 if (IS_HASWELL(dev)) {
1174 ecochk |= ECOCHK_PPGTT_WB_HSW;
1175 } else {
1176 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1177 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1178 }
1179 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001180
Ben Widawsky61973492013-04-08 18:43:54 -07001181 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001182 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001183 I915_WRITE(RING_MODE_GEN7(ring),
1184 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001185 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001186}
1187
Daniel Vetter82460d92014-08-06 20:19:53 +02001188static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001189{
Jani Nikula50227e12014-03-31 14:27:21 +03001190 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001191 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001192
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001193 ecobits = I915_READ(GAC_ECO_BITS);
1194 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1195 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001196
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001197 gab_ctl = I915_READ(GAB_CTL);
1198 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001199
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001200 ecochk = I915_READ(GAM_ECOCHK);
1201 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001202
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001203 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001204}
1205
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001206/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001207static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001208 uint64_t start,
1209 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001210 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001211{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001212 struct i915_hw_ppgtt *ppgtt =
1213 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001214 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001215 unsigned first_entry = start >> PAGE_SHIFT;
1216 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001217 unsigned act_pt = first_entry / GEN6_PTES;
1218 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001219 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001220
Mika Kuoppalac114f762015-06-25 18:35:13 +03001221 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1222 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001223
Daniel Vetter7bddb012012-02-09 17:15:47 +01001224 while (num_entries) {
1225 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001226 if (last_pte > GEN6_PTES)
1227 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001228
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001229 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001230
1231 for (i = first_pte; i < last_pte; i++)
1232 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001233
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001234 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001235
Daniel Vetter7bddb012012-02-09 17:15:47 +01001236 num_entries -= last_pte - first_pte;
1237 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001238 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001239 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001240}
1241
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001242static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001243 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001244 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301245 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001246{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001247 struct i915_hw_ppgtt *ppgtt =
1248 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001249 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001250 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001251 unsigned act_pt = first_entry / GEN6_PTES;
1252 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001253 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001254
Chris Wilsoncc797142013-12-31 15:50:30 +00001255 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001256 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001257 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001258 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001259
Chris Wilsoncc797142013-12-31 15:50:30 +00001260 pt_vaddr[act_pte] =
1261 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301262 cache_level, true, flags);
1263
Michel Thierry07749ef2015-03-16 16:00:54 +00001264 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001265 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001266 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001267 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001268 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001269 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001270 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001271 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001272 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001273}
1274
Michel Thierry4933d512015-03-24 15:46:22 +00001275static void gen6_initialize_pt(struct i915_address_space *vm,
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001276 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001277{
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001278 gen6_pte_t scratch_pte;
Michel Thierry4933d512015-03-24 15:46:22 +00001279
Mika Kuoppalac114f762015-06-25 18:35:13 +03001280 WARN_ON(px_dma(vm->scratch_page) == 0);
Michel Thierry4933d512015-03-24 15:46:22 +00001281
Mika Kuoppalac114f762015-06-25 18:35:13 +03001282 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1283 I915_CACHE_LLC, true, 0);
Michel Thierry4933d512015-03-24 15:46:22 +00001284
Mika Kuoppala567047b2015-06-25 18:35:12 +03001285 fill32_px(vm->dev, pt, scratch_pte);
Michel Thierry4933d512015-03-24 15:46:22 +00001286}
1287
Ben Widawsky678d96f2015-03-16 16:00:56 +00001288static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001289 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001290{
Michel Thierry4933d512015-03-24 15:46:22 +00001291 DECLARE_BITMAP(new_page_tables, I915_PDES);
1292 struct drm_device *dev = vm->dev;
1293 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001294 struct i915_hw_ppgtt *ppgtt =
1295 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001296 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001297 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001298 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001299 int ret;
1300
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001301 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1302 return -ENODEV;
1303
1304 start = start_save = start_in;
1305 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001306
1307 bitmap_zero(new_page_tables, I915_PDES);
1308
1309 /* The allocation is done in two stages so that we can bail out with
1310 * minimal amount of pain. The first stage finds new page tables that
1311 * need allocation. The second stage marks use ptes within the page
1312 * tables.
1313 */
1314 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001315 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001316 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1317 continue;
1318 }
1319
1320 /* We've already allocated a page table */
1321 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1322
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001323 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001324 if (IS_ERR(pt)) {
1325 ret = PTR_ERR(pt);
1326 goto unwind_out;
1327 }
1328
1329 gen6_initialize_pt(vm, pt);
1330
1331 ppgtt->pd.page_table[pde] = pt;
1332 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001333 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001334 }
1335
1336 start = start_save;
1337 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001338
1339 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1340 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1341
1342 bitmap_zero(tmp_bitmap, GEN6_PTES);
1343 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1344 gen6_pte_count(start, length));
1345
Michel Thierry4933d512015-03-24 15:46:22 +00001346 if (test_and_clear_bit(pde, new_page_tables))
1347 gen6_write_pde(&ppgtt->pd, pde, pt);
1348
Michel Thierry72744cb2015-03-24 15:46:23 +00001349 trace_i915_page_table_entry_map(vm, pde, pt,
1350 gen6_pte_index(start),
1351 gen6_pte_count(start, length),
1352 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001353 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001354 GEN6_PTES);
1355 }
1356
Michel Thierry4933d512015-03-24 15:46:22 +00001357 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1358
1359 /* Make sure write is complete before other code can use this page
1360 * table. Also require for WC mapped PTEs */
1361 readl(dev_priv->gtt.gsm);
1362
Ben Widawsky563222a2015-03-19 12:53:28 +00001363 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001364 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001365
1366unwind_out:
1367 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001368 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001369
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001370 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001371 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001372 }
1373
1374 mark_tlbs_dirty(ppgtt);
1375 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001376}
1377
Daniel Vetter061dd492015-04-14 17:35:13 +02001378static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001379{
Daniel Vetter061dd492015-04-14 17:35:13 +02001380 struct i915_hw_ppgtt *ppgtt =
1381 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001382 struct i915_page_table *pt;
1383 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001384
Daniel Vetter061dd492015-04-14 17:35:13 +02001385 drm_mm_remove_node(&ppgtt->node);
1386
Michel Thierry09942c62015-04-08 12:13:30 +01001387 gen6_for_all_pdes(pt, ppgtt, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001388 if (pt != vm->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001389 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001390 }
1391
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001392 free_pt(vm->dev, vm->scratch_pt);
Daniel Vetter3440d262013-01-24 13:49:56 -08001393}
1394
Ben Widawskyb1465202014-02-19 22:05:49 -08001395static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001396{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001397 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001398 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001399 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001400 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001401
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001402 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1403 * allocator works in address space sizes, so it's multiplied by page
1404 * size. We allocate at the top of the GTT to avoid fragmentation.
1405 */
1406 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001407 ppgtt->base.scratch_pt = alloc_pt(ppgtt->base.dev);
1408 if (IS_ERR(ppgtt->base.scratch_pt))
1409 return PTR_ERR(ppgtt->base.scratch_pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001410
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001411 gen6_initialize_pt(&ppgtt->base, ppgtt->base.scratch_pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001412
Ben Widawskye3cc1992013-12-06 14:11:08 -08001413alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001414 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1415 &ppgtt->node, GEN6_PD_SIZE,
1416 GEN6_PD_ALIGN, 0,
1417 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001418 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001419 if (ret == -ENOSPC && !retried) {
1420 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1421 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001422 I915_CACHE_NONE,
1423 0, dev_priv->gtt.base.total,
1424 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001425 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001426 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001427
1428 retried = true;
1429 goto alloc;
1430 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001431
Ben Widawskyc8c26622015-01-22 17:01:25 +00001432 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001433 goto err_out;
1434
Ben Widawskyc8c26622015-01-22 17:01:25 +00001435
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001436 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1437 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001438
Ben Widawskyc8c26622015-01-22 17:01:25 +00001439 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001440
1441err_out:
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001442 free_pt(ppgtt->base.dev, ppgtt->base.scratch_pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001443 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001444}
1445
Ben Widawskyb1465202014-02-19 22:05:49 -08001446static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1447{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001448 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001449}
1450
Michel Thierry4933d512015-03-24 15:46:22 +00001451static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1452 uint64_t start, uint64_t length)
1453{
Michel Thierryec565b32015-04-08 12:13:23 +01001454 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001455 uint32_t pde, temp;
1456
1457 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001458 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001459}
1460
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001461static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001462{
1463 struct drm_device *dev = ppgtt->base.dev;
1464 struct drm_i915_private *dev_priv = dev->dev_private;
1465 int ret;
1466
1467 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001468 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001469 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001470 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001471 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001472 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001473 ppgtt->switch_mm = gen7_mm_switch;
1474 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001475 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001476
Yu Zhang71ba2d62015-02-10 19:05:54 +08001477 if (intel_vgpu_active(dev))
1478 ppgtt->switch_mm = vgpu_mm_switch;
1479
Ben Widawskyb1465202014-02-19 22:05:49 -08001480 ret = gen6_ppgtt_alloc(ppgtt);
1481 if (ret)
1482 return ret;
1483
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001484 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001485 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1486 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001487 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1488 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001489 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001490 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001491 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001492 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001493
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001494 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001495 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001496
Ben Widawsky678d96f2015-03-16 16:00:56 +00001497 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001498 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001499
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001500 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001501
Ben Widawsky678d96f2015-03-16 16:00:56 +00001502 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1503
Thierry Reding440fd522015-01-23 09:05:06 +01001504 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001505 ppgtt->node.size >> 20,
1506 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001507
Daniel Vetterfa76da32014-08-06 20:19:54 +02001508 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001509 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001510
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001511 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001512}
1513
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001514static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001515{
1516 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001517
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001518 ppgtt->base.dev = dev;
Mika Kuoppalac114f762015-06-25 18:35:13 +03001519 ppgtt->base.scratch_page = dev_priv->gtt.base.scratch_page;
Daniel Vetter3440d262013-01-24 13:49:56 -08001520
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001521 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001522 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001523 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001524 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001525}
Mika Kuoppalac114f762015-06-25 18:35:13 +03001526
Daniel Vetterfa76da32014-08-06 20:19:54 +02001527int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1528{
1529 struct drm_i915_private *dev_priv = dev->dev_private;
1530 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001531
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001532 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001533 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001534 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001535 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1536 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001537 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001538 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001539
1540 return ret;
1541}
1542
Daniel Vetter82460d92014-08-06 20:19:53 +02001543int i915_ppgtt_init_hw(struct drm_device *dev)
1544{
Thomas Daniel671b50132014-08-20 16:24:50 +01001545 /* In the case of execlists, PPGTT is enabled by the context descriptor
1546 * and the PDPs are contained within the context itself. We don't
1547 * need to do anything here. */
1548 if (i915.enable_execlists)
1549 return 0;
1550
Daniel Vetter82460d92014-08-06 20:19:53 +02001551 if (!USES_PPGTT(dev))
1552 return 0;
1553
1554 if (IS_GEN6(dev))
1555 gen6_ppgtt_enable(dev);
1556 else if (IS_GEN7(dev))
1557 gen7_ppgtt_enable(dev);
1558 else if (INTEL_INFO(dev)->gen >= 8)
1559 gen8_ppgtt_enable(dev);
1560 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001561 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001562
John Harrison4ad2fd82015-06-18 13:11:20 +01001563 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001564}
John Harrison4ad2fd82015-06-18 13:11:20 +01001565
John Harrisonb3dd6b92015-05-29 17:43:40 +01001566int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001567{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001568 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001569 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1570
1571 if (i915.enable_execlists)
1572 return 0;
1573
1574 if (!ppgtt)
1575 return 0;
1576
John Harrisone85b26d2015-05-29 17:43:56 +01001577 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001578}
1579
Daniel Vetter4d884702014-08-06 15:04:47 +02001580struct i915_hw_ppgtt *
1581i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1582{
1583 struct i915_hw_ppgtt *ppgtt;
1584 int ret;
1585
1586 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1587 if (!ppgtt)
1588 return ERR_PTR(-ENOMEM);
1589
1590 ret = i915_ppgtt_init(dev, ppgtt);
1591 if (ret) {
1592 kfree(ppgtt);
1593 return ERR_PTR(ret);
1594 }
1595
1596 ppgtt->file_priv = fpriv;
1597
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001598 trace_i915_ppgtt_create(&ppgtt->base);
1599
Daniel Vetter4d884702014-08-06 15:04:47 +02001600 return ppgtt;
1601}
1602
Daniel Vetteree960be2014-08-06 15:04:45 +02001603void i915_ppgtt_release(struct kref *kref)
1604{
1605 struct i915_hw_ppgtt *ppgtt =
1606 container_of(kref, struct i915_hw_ppgtt, ref);
1607
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001608 trace_i915_ppgtt_release(&ppgtt->base);
1609
Daniel Vetteree960be2014-08-06 15:04:45 +02001610 /* vmas should already be unbound */
1611 WARN_ON(!list_empty(&ppgtt->base.active_list));
1612 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1613
Daniel Vetter19dd1202014-08-06 15:04:55 +02001614 list_del(&ppgtt->base.global_link);
1615 drm_mm_takedown(&ppgtt->base.mm);
1616
Daniel Vetteree960be2014-08-06 15:04:45 +02001617 ppgtt->base.cleanup(&ppgtt->base);
1618 kfree(ppgtt);
1619}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001620
Ben Widawskya81cc002013-01-18 12:30:31 -08001621extern int intel_iommu_gfx_mapped;
1622/* Certain Gen5 chipsets require require idling the GPU before
1623 * unmapping anything from the GTT when VT-d is enabled.
1624 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02001625static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08001626{
1627#ifdef CONFIG_INTEL_IOMMU
1628 /* Query intel_iommu to see if we need the workaround. Presumably that
1629 * was loaded first.
1630 */
1631 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1632 return true;
1633#endif
1634 return false;
1635}
1636
Ben Widawsky5c042282011-10-17 15:51:55 -07001637static bool do_idling(struct drm_i915_private *dev_priv)
1638{
1639 bool ret = dev_priv->mm.interruptible;
1640
Ben Widawskya81cc002013-01-18 12:30:31 -08001641 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001642 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001643 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001644 DRM_ERROR("Couldn't idle GPU\n");
1645 /* Wait a bit, in hopes it avoids the hang */
1646 udelay(10);
1647 }
1648 }
1649
1650 return ret;
1651}
1652
1653static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1654{
Ben Widawskya81cc002013-01-18 12:30:31 -08001655 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001656 dev_priv->mm.interruptible = interruptible;
1657}
1658
Ben Widawsky828c7902013-10-16 09:21:30 -07001659void i915_check_and_clear_faults(struct drm_device *dev)
1660{
1661 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001662 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001663 int i;
1664
1665 if (INTEL_INFO(dev)->gen < 6)
1666 return;
1667
1668 for_each_ring(ring, dev_priv, i) {
1669 u32 fault_reg;
1670 fault_reg = I915_READ(RING_FAULT_REG(ring));
1671 if (fault_reg & RING_FAULT_VALID) {
1672 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001673 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001674 "\tAddress space: %s\n"
1675 "\tSource ID: %d\n"
1676 "\tType: %d\n",
1677 fault_reg & PAGE_MASK,
1678 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1679 RING_FAULT_SRCID(fault_reg),
1680 RING_FAULT_FAULT_TYPE(fault_reg));
1681 I915_WRITE(RING_FAULT_REG(ring),
1682 fault_reg & ~RING_FAULT_VALID);
1683 }
1684 }
1685 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1686}
1687
Chris Wilson91e56492014-09-25 10:13:12 +01001688static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1689{
1690 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1691 intel_gtt_chipset_flush();
1692 } else {
1693 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1694 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1695 }
1696}
1697
Ben Widawsky828c7902013-10-16 09:21:30 -07001698void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1699{
1700 struct drm_i915_private *dev_priv = dev->dev_private;
1701
1702 /* Don't bother messing with faults pre GEN6 as we have little
1703 * documentation supporting that it's a good idea.
1704 */
1705 if (INTEL_INFO(dev)->gen < 6)
1706 return;
1707
1708 i915_check_and_clear_faults(dev);
1709
1710 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001711 dev_priv->gtt.base.start,
1712 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001713 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001714
1715 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001716}
1717
Daniel Vetter74163902012-02-15 23:50:21 +01001718int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001719{
Chris Wilson9da3da62012-06-01 15:20:22 +01001720 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001721 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001722
1723 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1724 obj->pages->sgl, obj->pages->nents,
1725 PCI_DMA_BIDIRECTIONAL))
1726 return -ENOSPC;
1727
1728 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001729}
1730
Daniel Vetter2c642b02015-04-14 17:35:26 +02001731static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001732{
1733#ifdef writeq
1734 writeq(pte, addr);
1735#else
1736 iowrite32((u32)pte, addr);
1737 iowrite32(pte >> 32, addr + 4);
1738#endif
1739}
1740
1741static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1742 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001743 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301744 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001745{
1746 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001747 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001748 gen8_pte_t __iomem *gtt_entries =
1749 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001750 int i = 0;
1751 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001752 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001753
1754 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1755 addr = sg_dma_address(sg_iter.sg) +
1756 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1757 gen8_set_pte(&gtt_entries[i],
1758 gen8_pte_encode(addr, level, true));
1759 i++;
1760 }
1761
1762 /*
1763 * XXX: This serves as a posting read to make sure that the PTE has
1764 * actually been updated. There is some concern that even though
1765 * registers and PTEs are within the same BAR that they are potentially
1766 * of NUMA access patterns. Therefore, even with the way we assume
1767 * hardware should work, we must keep this posting read for paranoia.
1768 */
1769 if (i != 0)
1770 WARN_ON(readq(&gtt_entries[i-1])
1771 != gen8_pte_encode(addr, level, true));
1772
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001773 /* This next bit makes the above posting read even more important. We
1774 * want to flush the TLBs only after we're certain all the PTE updates
1775 * have finished.
1776 */
1777 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1778 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001779}
1780
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001781/*
1782 * Binds an object into the global gtt with the specified cache level. The object
1783 * will be accessible to the GPU via commands whose operands reference offsets
1784 * within the global GTT as well as accessible by the GPU through the GMADR
1785 * mapped BAR (dev_priv->mm.gtt->gtt).
1786 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001787static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001788 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001789 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301790 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001791{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001792 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001793 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001794 gen6_pte_t __iomem *gtt_entries =
1795 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001796 int i = 0;
1797 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001798 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001799
Imre Deak6e995e22013-02-18 19:28:04 +02001800 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001801 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301802 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001803 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001804 }
1805
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001806 /* XXX: This serves as a posting read to make sure that the PTE has
1807 * actually been updated. There is some concern that even though
1808 * registers and PTEs are within the same BAR that they are potentially
1809 * of NUMA access patterns. Therefore, even with the way we assume
1810 * hardware should work, we must keep this posting read for paranoia.
1811 */
Pavel Machek57007df2014-07-28 13:20:58 +02001812 if (i != 0) {
1813 unsigned long gtt = readl(&gtt_entries[i-1]);
1814 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1815 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001816
1817 /* This next bit makes the above posting read even more important. We
1818 * want to flush the TLBs only after we're certain all the PTE updates
1819 * have finished.
1820 */
1821 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1822 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001823}
1824
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001825static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001826 uint64_t start,
1827 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001828 bool use_scratch)
1829{
1830 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001831 unsigned first_entry = start >> PAGE_SHIFT;
1832 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001833 gen8_pte_t scratch_pte, __iomem *gtt_base =
1834 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001835 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1836 int i;
1837
1838 if (WARN(num_entries > max_entries,
1839 "First entry = %d; Num entries = %d (max=%d)\n",
1840 first_entry, num_entries, max_entries))
1841 num_entries = max_entries;
1842
Mika Kuoppalac114f762015-06-25 18:35:13 +03001843 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001844 I915_CACHE_LLC,
1845 use_scratch);
1846 for (i = 0; i < num_entries; i++)
1847 gen8_set_pte(&gtt_base[i], scratch_pte);
1848 readl(gtt_base);
1849}
1850
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001851static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001852 uint64_t start,
1853 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001854 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001855{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001856 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001857 unsigned first_entry = start >> PAGE_SHIFT;
1858 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001859 gen6_pte_t scratch_pte, __iomem *gtt_base =
1860 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001861 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001862 int i;
1863
1864 if (WARN(num_entries > max_entries,
1865 "First entry = %d; Num entries = %d (max=%d)\n",
1866 first_entry, num_entries, max_entries))
1867 num_entries = max_entries;
1868
Mika Kuoppalac114f762015-06-25 18:35:13 +03001869 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1870 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001871
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001872 for (i = 0; i < num_entries; i++)
1873 iowrite32(scratch_pte, &gtt_base[i]);
1874 readl(gtt_base);
1875}
1876
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001877static void i915_ggtt_insert_entries(struct i915_address_space *vm,
1878 struct sg_table *pages,
1879 uint64_t start,
1880 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001881{
1882 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1883 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1884
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001885 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07001886
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001887}
1888
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001889static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001890 uint64_t start,
1891 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001892 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001893{
Ben Widawsky782f1492014-02-20 11:50:33 -08001894 unsigned first_entry = start >> PAGE_SHIFT;
1895 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001896 intel_gtt_clear_range(first_entry, num_entries);
1897}
1898
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001899static int ggtt_bind_vma(struct i915_vma *vma,
1900 enum i915_cache_level cache_level,
1901 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001902{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001903 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001904 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001905 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001906 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001907 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001908 int ret;
1909
1910 ret = i915_get_ggtt_vma_pages(vma);
1911 if (ret)
1912 return ret;
1913 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001914
Akash Goel24f3a8c2014-06-17 10:59:42 +05301915 /* Currently applicable only to VLV */
1916 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001917 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05301918
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001919
Ben Widawsky6f65e292013-12-06 14:10:56 -08001920 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07001921 vma->vm->insert_entries(vma->vm, pages,
1922 vma->node.start,
1923 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001924 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001925
Daniel Vetter08755462015-04-20 09:04:05 -07001926 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001927 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001928 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001929 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001930 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001931 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001932
1933 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001934}
1935
1936static void ggtt_unbind_vma(struct i915_vma *vma)
1937{
1938 struct drm_device *dev = vma->vm->dev;
1939 struct drm_i915_private *dev_priv = dev->dev_private;
1940 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001941 const uint64_t size = min_t(uint64_t,
1942 obj->base.size,
1943 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001944
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001945 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001946 vma->vm->clear_range(vma->vm,
1947 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001948 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001949 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001950 }
1951
Daniel Vetter08755462015-04-20 09:04:05 -07001952 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001953 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001954
Ben Widawsky6f65e292013-12-06 14:10:56 -08001955 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001956 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001957 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001958 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001959 }
Daniel Vetter74163902012-02-15 23:50:21 +01001960}
1961
1962void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1963{
Ben Widawsky5c042282011-10-17 15:51:55 -07001964 struct drm_device *dev = obj->base.dev;
1965 struct drm_i915_private *dev_priv = dev->dev_private;
1966 bool interruptible;
1967
1968 interruptible = do_idling(dev_priv);
1969
Chris Wilson9da3da62012-06-01 15:20:22 +01001970 if (!obj->has_dma_mapping)
1971 dma_unmap_sg(&dev->pdev->dev,
1972 obj->pages->sgl, obj->pages->nents,
1973 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001974
1975 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001976}
Daniel Vetter644ec022012-03-26 09:45:40 +02001977
Chris Wilson42d6ab42012-07-26 11:49:32 +01001978static void i915_gtt_color_adjust(struct drm_mm_node *node,
1979 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001980 u64 *start,
1981 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001982{
1983 if (node->color != color)
1984 *start += 4096;
1985
1986 if (!list_empty(&node->node_list)) {
1987 node = list_entry(node->node_list.next,
1988 struct drm_mm_node,
1989 node_list);
1990 if (node->allocated && node->color != color)
1991 *end -= 4096;
1992 }
1993}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001994
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001995static int i915_gem_setup_global_gtt(struct drm_device *dev,
1996 unsigned long start,
1997 unsigned long mappable_end,
1998 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001999{
Ben Widawskye78891c2013-01-25 16:41:04 -08002000 /* Let GEM Manage all of the aperture.
2001 *
2002 * However, leave one page at the end still bound to the scratch page.
2003 * There are a number of places where the hardware apparently prefetches
2004 * past the end of the object, and we've seen multiple hangs with the
2005 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2006 * aperture. One page should be enough to keep any prefetching inside
2007 * of the aperture.
2008 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002011 struct drm_mm_node *entry;
2012 struct drm_i915_gem_object *obj;
2013 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002014 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002015
Ben Widawsky35451cb2013-01-17 12:45:13 -08002016 BUG_ON(mappable_end > end);
2017
Chris Wilsoned2f3452012-11-15 11:32:19 +00002018 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002019 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002020
2021 dev_priv->gtt.base.start = start;
2022 dev_priv->gtt.base.total = end - start;
2023
2024 if (intel_vgpu_active(dev)) {
2025 ret = intel_vgt_balloon(dev);
2026 if (ret)
2027 return ret;
2028 }
2029
Chris Wilson42d6ab42012-07-26 11:49:32 +01002030 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002031 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002032
Chris Wilsoned2f3452012-11-15 11:32:19 +00002033 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002034 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002035 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002036
Ben Widawskyedd41a82013-07-05 14:41:05 -07002037 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002038 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002039
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002040 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002041 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002042 if (ret) {
2043 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2044 return ret;
2045 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002046 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002047 }
2048
Chris Wilsoned2f3452012-11-15 11:32:19 +00002049 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002050 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002051 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2052 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002053 ggtt_vm->clear_range(ggtt_vm, hole_start,
2054 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002055 }
2056
2057 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002058 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002059
Daniel Vetterfa76da32014-08-06 20:19:54 +02002060 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2061 struct i915_hw_ppgtt *ppgtt;
2062
2063 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2064 if (!ppgtt)
2065 return -ENOMEM;
2066
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002067 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002068 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002069 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002070 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002071 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002072 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002073
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002074 if (ppgtt->base.allocate_va_range)
2075 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2076 ppgtt->base.total);
2077 if (ret) {
2078 ppgtt->base.cleanup(&ppgtt->base);
2079 kfree(ppgtt);
2080 return ret;
2081 }
2082
2083 ppgtt->base.clear_range(&ppgtt->base,
2084 ppgtt->base.start,
2085 ppgtt->base.total,
2086 true);
2087
Daniel Vetterfa76da32014-08-06 20:19:54 +02002088 dev_priv->mm.aliasing_ppgtt = ppgtt;
2089 }
2090
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002091 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002092}
2093
Ben Widawskyd7e50082012-12-18 10:31:25 -08002094void i915_gem_init_global_gtt(struct drm_device *dev)
2095{
2096 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002097 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002098
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002099 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002100 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002101
Ben Widawskye78891c2013-01-25 16:41:04 -08002102 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002103}
2104
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002105void i915_global_gtt_cleanup(struct drm_device *dev)
2106{
2107 struct drm_i915_private *dev_priv = dev->dev_private;
2108 struct i915_address_space *vm = &dev_priv->gtt.base;
2109
Daniel Vetter70e32542014-08-06 15:04:57 +02002110 if (dev_priv->mm.aliasing_ppgtt) {
2111 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2112
2113 ppgtt->base.cleanup(&ppgtt->base);
2114 }
2115
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002116 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002117 if (intel_vgpu_active(dev))
2118 intel_vgt_deballoon();
2119
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002120 drm_mm_takedown(&vm->mm);
2121 list_del(&vm->global_link);
2122 }
2123
2124 vm->cleanup(vm);
2125}
Daniel Vetter70e32542014-08-06 15:04:57 +02002126
Mika Kuoppalac114f762015-06-25 18:35:13 +03002127static int alloc_scratch_page(struct i915_address_space *vm)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002128{
Mika Kuoppalac114f762015-06-25 18:35:13 +03002129 struct i915_page_scratch *sp;
2130 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002131
Mika Kuoppalac114f762015-06-25 18:35:13 +03002132 WARN_ON(vm->scratch_page);
2133
2134 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
2135 if (sp == NULL)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002136 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002137
Mika Kuoppalac114f762015-06-25 18:35:13 +03002138 ret = __setup_page_dma(vm->dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
2139 if (ret) {
2140 kfree(sp);
2141 return ret;
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002142 }
Mika Kuoppalac114f762015-06-25 18:35:13 +03002143
2144 set_pages_uc(px_page(sp), 1);
2145
2146 vm->scratch_page = sp;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002147
2148 return 0;
2149}
2150
Mika Kuoppalac114f762015-06-25 18:35:13 +03002151static void free_scratch_page(struct i915_address_space *vm)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002152{
Mika Kuoppalac114f762015-06-25 18:35:13 +03002153 struct i915_page_scratch *sp = vm->scratch_page;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002154
Mika Kuoppalac114f762015-06-25 18:35:13 +03002155 set_pages_wb(px_page(sp), 1);
2156
2157 cleanup_px(vm->dev, sp);
2158 kfree(sp);
2159
2160 vm->scratch_page = NULL;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002161}
2162
Daniel Vetter2c642b02015-04-14 17:35:26 +02002163static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002164{
2165 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2166 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2167 return snb_gmch_ctl << 20;
2168}
2169
Daniel Vetter2c642b02015-04-14 17:35:26 +02002170static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002171{
2172 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2173 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2174 if (bdw_gmch_ctl)
2175 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002176
2177#ifdef CONFIG_X86_32
2178 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2179 if (bdw_gmch_ctl > 4)
2180 bdw_gmch_ctl = 4;
2181#endif
2182
Ben Widawsky9459d252013-11-03 16:53:55 -08002183 return bdw_gmch_ctl << 20;
2184}
2185
Daniel Vetter2c642b02015-04-14 17:35:26 +02002186static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002187{
2188 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2189 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2190
2191 if (gmch_ctrl)
2192 return 1 << (20 + gmch_ctrl);
2193
2194 return 0;
2195}
2196
Daniel Vetter2c642b02015-04-14 17:35:26 +02002197static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002198{
2199 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2200 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2201 return snb_gmch_ctl << 25; /* 32 MB units */
2202}
2203
Daniel Vetter2c642b02015-04-14 17:35:26 +02002204static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002205{
2206 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2207 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2208 return bdw_gmch_ctl << 25; /* 32 MB units */
2209}
2210
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002211static size_t chv_get_stolen_size(u16 gmch_ctrl)
2212{
2213 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2214 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2215
2216 /*
2217 * 0x0 to 0x10: 32MB increments starting at 0MB
2218 * 0x11 to 0x16: 4MB increments starting at 8MB
2219 * 0x17 to 0x1d: 4MB increments start at 36MB
2220 */
2221 if (gmch_ctrl < 0x11)
2222 return gmch_ctrl << 25;
2223 else if (gmch_ctrl < 0x17)
2224 return (gmch_ctrl - 0x11 + 2) << 22;
2225 else
2226 return (gmch_ctrl - 0x17 + 9) << 22;
2227}
2228
Damien Lespiau66375012014-01-09 18:02:46 +00002229static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2230{
2231 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2232 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2233
2234 if (gen9_gmch_ctl < 0xf0)
2235 return gen9_gmch_ctl << 25; /* 32 MB units */
2236 else
2237 /* 4MB increments starting at 0xf0 for 4MB */
2238 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2239}
2240
Ben Widawsky63340132013-11-04 19:32:22 -08002241static int ggtt_probe_common(struct drm_device *dev,
2242 size_t gtt_size)
2243{
2244 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002245 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002246 int ret;
2247
2248 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002249 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002250 (pci_resource_len(dev->pdev, 0) / 2);
2251
Imre Deak2a073f892015-03-27 13:07:33 +02002252 /*
2253 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2254 * dropped. For WC mappings in general we have 64 byte burst writes
2255 * when the WC buffer is flushed, so we can't use it, but have to
2256 * resort to an uncached mapping. The WC issue is easily caught by the
2257 * readback check when writing GTT PTE entries.
2258 */
2259 if (IS_BROXTON(dev))
2260 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2261 else
2262 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002263 if (!dev_priv->gtt.gsm) {
2264 DRM_ERROR("Failed to map the gtt page table\n");
2265 return -ENOMEM;
2266 }
2267
Mika Kuoppalac114f762015-06-25 18:35:13 +03002268 ret = alloc_scratch_page(&dev_priv->gtt.base);
Ben Widawsky63340132013-11-04 19:32:22 -08002269 if (ret) {
2270 DRM_ERROR("Scratch setup failed\n");
2271 /* iounmap will also get called at remove, but meh */
2272 iounmap(dev_priv->gtt.gsm);
2273 }
2274
2275 return ret;
2276}
2277
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002278/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2279 * bits. When using advanced contexts each context stores its own PAT, but
2280 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002281static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002282{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002283 uint64_t pat;
2284
2285 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2286 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2287 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2288 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2289 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2290 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2291 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2292 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2293
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002294 if (!USES_PPGTT(dev_priv->dev))
2295 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2296 * so RTL will always use the value corresponding to
2297 * pat_sel = 000".
2298 * So let's disable cache for GGTT to avoid screen corruptions.
2299 * MOCS still can be used though.
2300 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2301 * before this patch, i.e. the same uncached + snooping access
2302 * like on gen6/7 seems to be in effect.
2303 * - So this just fixes blitter/render access. Again it looks
2304 * like it's not just uncached access, but uncached + snooping.
2305 * So we can still hold onto all our assumptions wrt cpu
2306 * clflushing on LLC machines.
2307 */
2308 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2309
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002310 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2311 * write would work. */
2312 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2313 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2314}
2315
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002316static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2317{
2318 uint64_t pat;
2319
2320 /*
2321 * Map WB on BDW to snooped on CHV.
2322 *
2323 * Only the snoop bit has meaning for CHV, the rest is
2324 * ignored.
2325 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002326 * The hardware will never snoop for certain types of accesses:
2327 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2328 * - PPGTT page tables
2329 * - some other special cycles
2330 *
2331 * As with BDW, we also need to consider the following for GT accesses:
2332 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2333 * so RTL will always use the value corresponding to
2334 * pat_sel = 000".
2335 * Which means we must set the snoop bit in PAT entry 0
2336 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002337 */
2338 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2339 GEN8_PPAT(1, 0) |
2340 GEN8_PPAT(2, 0) |
2341 GEN8_PPAT(3, 0) |
2342 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2343 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2344 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2345 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2346
2347 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2348 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2349}
2350
Ben Widawsky63340132013-11-04 19:32:22 -08002351static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002352 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002353 size_t *stolen,
2354 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002355 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002356{
2357 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002358 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002359 u16 snb_gmch_ctl;
2360 int ret;
2361
2362 /* TODO: We're not aware of mappable constraints on gen8 yet */
2363 *mappable_base = pci_resource_start(dev->pdev, 2);
2364 *mappable_end = pci_resource_len(dev->pdev, 2);
2365
2366 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2367 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2368
2369 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2370
Damien Lespiau66375012014-01-09 18:02:46 +00002371 if (INTEL_INFO(dev)->gen >= 9) {
2372 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2373 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2374 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002375 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2376 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2377 } else {
2378 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2379 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2380 }
Ben Widawsky63340132013-11-04 19:32:22 -08002381
Michel Thierry07749ef2015-03-16 16:00:54 +00002382 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002383
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002384 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002385 chv_setup_private_ppat(dev_priv);
2386 else
2387 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002388
Ben Widawsky63340132013-11-04 19:32:22 -08002389 ret = ggtt_probe_common(dev, gtt_size);
2390
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002391 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2392 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002393 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2394 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002395
2396 return ret;
2397}
2398
Ben Widawskybaa09f52013-01-24 13:49:57 -08002399static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002400 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002401 size_t *stolen,
2402 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002403 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002404{
2405 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002406 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002407 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002408 int ret;
2409
Ben Widawsky41907dd2013-02-08 11:32:47 -08002410 *mappable_base = pci_resource_start(dev->pdev, 2);
2411 *mappable_end = pci_resource_len(dev->pdev, 2);
2412
Ben Widawskybaa09f52013-01-24 13:49:57 -08002413 /* 64/512MB is the current min/max we actually know of, but this is just
2414 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002415 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002416 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002417 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08002418 dev_priv->gtt.mappable_end);
2419 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002420 }
2421
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002422 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2423 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002424 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002425
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002426 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002427
Ben Widawsky63340132013-11-04 19:32:22 -08002428 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002429 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002430
Ben Widawsky63340132013-11-04 19:32:22 -08002431 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002432
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002433 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2434 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002435 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2436 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002437
2438 return ret;
2439}
2440
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002441static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002442{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002443
2444 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002445
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002446 iounmap(gtt->gsm);
Mika Kuoppalac114f762015-06-25 18:35:13 +03002447 free_scratch_page(vm);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002448}
2449
2450static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002451 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002452 size_t *stolen,
2453 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002454 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002455{
2456 struct drm_i915_private *dev_priv = dev->dev_private;
2457 int ret;
2458
Ben Widawskybaa09f52013-01-24 13:49:57 -08002459 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2460 if (!ret) {
2461 DRM_ERROR("failed to set up gmch\n");
2462 return -EIO;
2463 }
2464
Ben Widawsky41907dd2013-02-08 11:32:47 -08002465 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002466
2467 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002468 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002469 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002470 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2471 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002472
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002473 if (unlikely(dev_priv->gtt.do_idle_maps))
2474 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2475
Ben Widawskybaa09f52013-01-24 13:49:57 -08002476 return 0;
2477}
2478
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002479static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002480{
2481 intel_gmch_remove();
2482}
2483
2484int i915_gem_gtt_init(struct drm_device *dev)
2485{
2486 struct drm_i915_private *dev_priv = dev->dev_private;
2487 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002488 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002489
Ben Widawskybaa09f52013-01-24 13:49:57 -08002490 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002491 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002492 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002493 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002494 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002495 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002496 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002497 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002498 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002499 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002500 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002501 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002502 else if (INTEL_INFO(dev)->gen >= 7)
2503 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002504 else
Chris Wilson350ec882013-08-06 13:17:02 +01002505 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002506 } else {
2507 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2508 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002509 }
2510
Mika Kuoppalac114f762015-06-25 18:35:13 +03002511 gtt->base.dev = dev;
2512
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002513 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002514 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002515 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002516 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002517
Ben Widawskybaa09f52013-01-24 13:49:57 -08002518 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002519 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002520 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002521 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002522 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002523#ifdef CONFIG_INTEL_IOMMU
2524 if (intel_iommu_gfx_mapped)
2525 DRM_INFO("VT-d active for gfx access\n");
2526#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002527 /*
2528 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2529 * user's requested state against the hardware/driver capabilities. We
2530 * do this now so that we can print out any log messages once rather
2531 * than every time we check intel_enable_ppgtt().
2532 */
2533 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2534 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002535
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002536 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002537}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002538
Daniel Vetterfa423312015-04-14 17:35:23 +02002539void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2540{
2541 struct drm_i915_private *dev_priv = dev->dev_private;
2542 struct drm_i915_gem_object *obj;
2543 struct i915_address_space *vm;
2544
2545 i915_check_and_clear_faults(dev);
2546
2547 /* First fill our portion of the GTT with scratch pages */
2548 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2549 dev_priv->gtt.base.start,
2550 dev_priv->gtt.base.total,
2551 true);
2552
2553 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2554 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
2555 &dev_priv->gtt.base);
2556 if (!vma)
2557 continue;
2558
2559 i915_gem_clflush_object(obj, obj->pin_display);
2560 WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE));
2561 }
2562
2563
2564 if (INTEL_INFO(dev)->gen >= 8) {
2565 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2566 chv_setup_private_ppat(dev_priv);
2567 else
2568 bdw_setup_private_ppat(dev_priv);
2569
2570 return;
2571 }
2572
2573 if (USES_PPGTT(dev)) {
2574 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2575 /* TODO: Perhaps it shouldn't be gen6 specific */
2576
2577 struct i915_hw_ppgtt *ppgtt =
2578 container_of(vm, struct i915_hw_ppgtt,
2579 base);
2580
2581 if (i915_is_ggtt(vm))
2582 ppgtt = dev_priv->mm.aliasing_ppgtt;
2583
2584 gen6_write_page_range(dev_priv, &ppgtt->pd,
2585 0, ppgtt->base.total);
2586 }
2587 }
2588
2589 i915_ggtt_flush(dev_priv);
2590}
2591
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002592static struct i915_vma *
2593__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2594 struct i915_address_space *vm,
2595 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002596{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002597 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002598
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002599 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2600 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002601
2602 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002603 if (vma == NULL)
2604 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002605
Ben Widawsky6f65e292013-12-06 14:10:56 -08002606 INIT_LIST_HEAD(&vma->vma_link);
2607 INIT_LIST_HEAD(&vma->mm_list);
2608 INIT_LIST_HEAD(&vma->exec_list);
2609 vma->vm = vm;
2610 vma->obj = obj;
2611
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002612 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002613 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002614
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002615 list_add_tail(&vma->vma_link, &obj->vma_list);
2616 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002617 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002618
2619 return vma;
2620}
2621
2622struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002623i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2624 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002625{
2626 struct i915_vma *vma;
2627
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002628 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002629 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002630 vma = __i915_gem_vma_create(obj, vm,
2631 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002632
2633 return vma;
2634}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002635
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002636struct i915_vma *
2637i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2638 const struct i915_ggtt_view *view)
2639{
2640 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2641 struct i915_vma *vma;
2642
2643 if (WARN_ON(!view))
2644 return ERR_PTR(-EINVAL);
2645
2646 vma = i915_gem_obj_to_ggtt_view(obj, view);
2647
2648 if (IS_ERR(vma))
2649 return vma;
2650
2651 if (!vma)
2652 vma = __i915_gem_vma_create(obj, ggtt, view);
2653
2654 return vma;
2655
2656}
2657
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002658static void
2659rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2660 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002661{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002662 unsigned int column, row;
2663 unsigned int src_idx;
2664 struct scatterlist *sg = st->sgl;
2665
2666 st->nents = 0;
2667
2668 for (column = 0; column < width; column++) {
2669 src_idx = width * (height - 1) + column;
2670 for (row = 0; row < height; row++) {
2671 st->nents++;
2672 /* We don't need the pages, but need to initialize
2673 * the entries so the sg list can be happily traversed.
2674 * The only thing we need are DMA addresses.
2675 */
2676 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2677 sg_dma_address(sg) = in[src_idx];
2678 sg_dma_len(sg) = PAGE_SIZE;
2679 sg = sg_next(sg);
2680 src_idx -= width;
2681 }
2682 }
2683}
2684
2685static struct sg_table *
2686intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2687 struct drm_i915_gem_object *obj)
2688{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002689 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002690 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002691 struct sg_page_iter sg_iter;
2692 unsigned long i;
2693 dma_addr_t *page_addr_list;
2694 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002695 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002696
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002697 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002698 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
2699 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002700 if (!page_addr_list)
2701 return ERR_PTR(ret);
2702
2703 /* Allocate target SG list. */
2704 st = kmalloc(sizeof(*st), GFP_KERNEL);
2705 if (!st)
2706 goto err_st_alloc;
2707
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002708 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002709 if (ret)
2710 goto err_sg_alloc;
2711
2712 /* Populate source page list from the object. */
2713 i = 0;
2714 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2715 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2716 i++;
2717 }
2718
2719 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002720 rotate_pages(page_addr_list,
2721 rot_info->width_pages, rot_info->height_pages,
2722 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002723
2724 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002725 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002726 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002727 rot_info->pixel_format, rot_info->width_pages,
2728 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002729
2730 drm_free_large(page_addr_list);
2731
2732 return st;
2733
2734err_sg_alloc:
2735 kfree(st);
2736err_st_alloc:
2737 drm_free_large(page_addr_list);
2738
2739 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002740 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002741 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002742 rot_info->pixel_format, rot_info->width_pages,
2743 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002744 return ERR_PTR(ret);
2745}
2746
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002747static struct sg_table *
2748intel_partial_pages(const struct i915_ggtt_view *view,
2749 struct drm_i915_gem_object *obj)
2750{
2751 struct sg_table *st;
2752 struct scatterlist *sg;
2753 struct sg_page_iter obj_sg_iter;
2754 int ret = -ENOMEM;
2755
2756 st = kmalloc(sizeof(*st), GFP_KERNEL);
2757 if (!st)
2758 goto err_st_alloc;
2759
2760 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
2761 if (ret)
2762 goto err_sg_alloc;
2763
2764 sg = st->sgl;
2765 st->nents = 0;
2766 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
2767 view->params.partial.offset)
2768 {
2769 if (st->nents >= view->params.partial.size)
2770 break;
2771
2772 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2773 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
2774 sg_dma_len(sg) = PAGE_SIZE;
2775
2776 sg = sg_next(sg);
2777 st->nents++;
2778 }
2779
2780 return st;
2781
2782err_sg_alloc:
2783 kfree(st);
2784err_st_alloc:
2785 return ERR_PTR(ret);
2786}
2787
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002788static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002789i915_get_ggtt_vma_pages(struct i915_vma *vma)
2790{
2791 int ret = 0;
2792
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002793 if (vma->ggtt_view.pages)
2794 return 0;
2795
2796 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2797 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002798 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2799 vma->ggtt_view.pages =
2800 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002801 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
2802 vma->ggtt_view.pages =
2803 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002804 else
2805 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2806 vma->ggtt_view.type);
2807
2808 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002809 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002810 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002811 ret = -EINVAL;
2812 } else if (IS_ERR(vma->ggtt_view.pages)) {
2813 ret = PTR_ERR(vma->ggtt_view.pages);
2814 vma->ggtt_view.pages = NULL;
2815 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2816 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002817 }
2818
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002819 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002820}
2821
2822/**
2823 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2824 * @vma: VMA to map
2825 * @cache_level: mapping cache level
2826 * @flags: flags like global or local mapping
2827 *
2828 * DMA addresses are taken from the scatter-gather table of this object (or of
2829 * this VMA in case of non-default GGTT views) and PTE entries set up.
2830 * Note that DMA addresses are also the only part of the SG table we care about.
2831 */
2832int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2833 u32 flags)
2834{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002835 int ret;
2836 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002837
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002838 if (WARN_ON(flags == 0))
2839 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002840
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002841 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07002842 if (flags & PIN_GLOBAL)
2843 bind_flags |= GLOBAL_BIND;
2844 if (flags & PIN_USER)
2845 bind_flags |= LOCAL_BIND;
2846
2847 if (flags & PIN_UPDATE)
2848 bind_flags |= vma->bound;
2849 else
2850 bind_flags &= ~vma->bound;
2851
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002852 if (bind_flags == 0)
2853 return 0;
2854
2855 if (vma->bound == 0 && vma->vm->allocate_va_range) {
2856 trace_i915_va_alloc(vma->vm,
2857 vma->node.start,
2858 vma->node.size,
2859 VM_TO_TRACE_NAME(vma->vm));
2860
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03002861 /* XXX: i915_vma_pin() will fix this +- hack */
2862 vma->pin_count++;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002863 ret = vma->vm->allocate_va_range(vma->vm,
2864 vma->node.start,
2865 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03002866 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002867 if (ret)
2868 return ret;
2869 }
2870
2871 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002872 if (ret)
2873 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07002874
2875 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002876
2877 return 0;
2878}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002879
2880/**
2881 * i915_ggtt_view_size - Get the size of a GGTT view.
2882 * @obj: Object the view is of.
2883 * @view: The view in question.
2884 *
2885 * @return The size of the GGTT view in bytes.
2886 */
2887size_t
2888i915_ggtt_view_size(struct drm_i915_gem_object *obj,
2889 const struct i915_ggtt_view *view)
2890{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002891 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002892 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002893 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
2894 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002895 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
2896 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002897 } else {
2898 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
2899 return obj->base.size;
2900 }
2901}