Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2010 Daniel Vetter |
Ben Widawsky | c4ac524 | 2014-02-19 22:05:47 -0800 | [diff] [blame] | 3 | * Copyright © 2011-2014 Intel Corporation |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 22 | * IN THE SOFTWARE. |
| 23 | * |
| 24 | */ |
| 25 | |
Daniel Vetter | 0e46ce2 | 2014-01-08 16:10:27 +0100 | [diff] [blame] | 26 | #include <linux/seq_file.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 27 | #include <drm/drmP.h> |
| 28 | #include <drm/i915_drm.h> |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 29 | #include "i915_drv.h" |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 30 | #include "i915_vgpu.h" |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 31 | #include "i915_trace.h" |
| 32 | #include "intel_drv.h" |
| 33 | |
Tvrtko Ursulin | 45f8f69 | 2014-12-10 17:27:59 +0000 | [diff] [blame] | 34 | /** |
| 35 | * DOC: Global GTT views |
| 36 | * |
| 37 | * Background and previous state |
| 38 | * |
| 39 | * Historically objects could exists (be bound) in global GTT space only as |
| 40 | * singular instances with a view representing all of the object's backing pages |
| 41 | * in a linear fashion. This view will be called a normal view. |
| 42 | * |
| 43 | * To support multiple views of the same object, where the number of mapped |
| 44 | * pages is not equal to the backing store, or where the layout of the pages |
| 45 | * is not linear, concept of a GGTT view was added. |
| 46 | * |
| 47 | * One example of an alternative view is a stereo display driven by a single |
| 48 | * image. In this case we would have a framebuffer looking like this |
| 49 | * (2x2 pages): |
| 50 | * |
| 51 | * 12 |
| 52 | * 34 |
| 53 | * |
| 54 | * Above would represent a normal GGTT view as normally mapped for GPU or CPU |
| 55 | * rendering. In contrast, fed to the display engine would be an alternative |
| 56 | * view which could look something like this: |
| 57 | * |
| 58 | * 1212 |
| 59 | * 3434 |
| 60 | * |
| 61 | * In this example both the size and layout of pages in the alternative view is |
| 62 | * different from the normal view. |
| 63 | * |
| 64 | * Implementation and usage |
| 65 | * |
| 66 | * GGTT views are implemented using VMAs and are distinguished via enum |
| 67 | * i915_ggtt_view_type and struct i915_ggtt_view. |
| 68 | * |
| 69 | * A new flavour of core GEM functions which work with GGTT bound objects were |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 70 | * added with the _ggtt_ infix, and sometimes with _view postfix to avoid |
| 71 | * renaming in large amounts of code. They take the struct i915_ggtt_view |
| 72 | * parameter encapsulating all metadata required to implement a view. |
Tvrtko Ursulin | 45f8f69 | 2014-12-10 17:27:59 +0000 | [diff] [blame] | 73 | * |
| 74 | * As a helper for callers which are only interested in the normal view, |
| 75 | * globally const i915_ggtt_view_normal singleton instance exists. All old core |
| 76 | * GEM API functions, the ones not taking the view parameter, are operating on, |
| 77 | * or with the normal GGTT view. |
| 78 | * |
| 79 | * Code wanting to add or use a new GGTT view needs to: |
| 80 | * |
| 81 | * 1. Add a new enum with a suitable name. |
| 82 | * 2. Extend the metadata in the i915_ggtt_view structure if required. |
| 83 | * 3. Add support to i915_get_vma_pages(). |
| 84 | * |
| 85 | * New views are required to build a scatter-gather table from within the |
| 86 | * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and |
| 87 | * exists for the lifetime of an VMA. |
| 88 | * |
| 89 | * Core API is designed to have copy semantics which means that passed in |
| 90 | * struct i915_ggtt_view does not need to be persistent (left around after |
| 91 | * calling the core API functions). |
| 92 | * |
| 93 | */ |
| 94 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 95 | static int |
| 96 | i915_get_ggtt_vma_pages(struct i915_vma *vma); |
| 97 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 98 | const struct i915_ggtt_view i915_ggtt_view_normal; |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 99 | const struct i915_ggtt_view i915_ggtt_view_rotated = { |
| 100 | .type = I915_GGTT_VIEW_ROTATED |
| 101 | }; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 102 | |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 103 | static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt) |
| 104 | { |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 105 | bool has_aliasing_ppgtt; |
| 106 | bool has_full_ppgtt; |
| 107 | |
| 108 | has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6; |
| 109 | has_full_ppgtt = INTEL_INFO(dev)->gen >= 7; |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 110 | |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 111 | if (intel_vgpu_active(dev)) |
| 112 | has_full_ppgtt = false; /* emulation is too hard */ |
| 113 | |
Damien Lespiau | 70ee45e | 2014-11-14 15:05:59 +0000 | [diff] [blame] | 114 | /* |
| 115 | * We don't allow disabling PPGTT for gen9+ as it's a requirement for |
| 116 | * execlists, the sole mechanism available to submit work. |
| 117 | */ |
| 118 | if (INTEL_INFO(dev)->gen < 9 && |
| 119 | (enable_ppgtt == 0 || !has_aliasing_ppgtt)) |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 120 | return 0; |
| 121 | |
| 122 | if (enable_ppgtt == 1) |
| 123 | return 1; |
| 124 | |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 125 | if (enable_ppgtt == 2 && has_full_ppgtt) |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 126 | return 2; |
| 127 | |
Daniel Vetter | 93a25a9 | 2014-03-06 09:40:43 +0100 | [diff] [blame] | 128 | #ifdef CONFIG_INTEL_IOMMU |
| 129 | /* Disable ppgtt on SNB if VT-d is on. */ |
| 130 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) { |
| 131 | DRM_INFO("Disabling PPGTT because VT-d is on\n"); |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 132 | return 0; |
Daniel Vetter | 93a25a9 | 2014-03-06 09:40:43 +0100 | [diff] [blame] | 133 | } |
| 134 | #endif |
| 135 | |
Jesse Barnes | 62942ed | 2014-06-13 09:28:33 -0700 | [diff] [blame] | 136 | /* Early VLV doesn't have this */ |
Ville Syrjälä | ca2aed6c | 2014-06-28 02:03:56 +0300 | [diff] [blame] | 137 | if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && |
| 138 | dev->pdev->revision < 0xb) { |
Jesse Barnes | 62942ed | 2014-06-13 09:28:33 -0700 | [diff] [blame] | 139 | DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n"); |
| 140 | return 0; |
| 141 | } |
| 142 | |
Michel Thierry | 2f82bbd | 2014-12-15 14:58:00 +0000 | [diff] [blame] | 143 | if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists) |
| 144 | return 2; |
| 145 | else |
| 146 | return has_aliasing_ppgtt ? 1 : 0; |
Daniel Vetter | 93a25a9 | 2014-03-06 09:40:43 +0100 | [diff] [blame] | 147 | } |
| 148 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 149 | static int ppgtt_bind_vma(struct i915_vma *vma, |
| 150 | enum i915_cache_level cache_level, |
| 151 | u32 unused) |
Daniel Vetter | 4755265 | 2015-04-14 17:35:24 +0200 | [diff] [blame] | 152 | { |
| 153 | u32 pte_flags = 0; |
| 154 | |
| 155 | /* Currently applicable only to VLV */ |
| 156 | if (vma->obj->gt_ro) |
| 157 | pte_flags |= PTE_READ_ONLY; |
| 158 | |
| 159 | vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start, |
| 160 | cache_level, pte_flags); |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 161 | |
| 162 | return 0; |
Daniel Vetter | 4755265 | 2015-04-14 17:35:24 +0200 | [diff] [blame] | 163 | } |
| 164 | |
| 165 | static void ppgtt_unbind_vma(struct i915_vma *vma) |
| 166 | { |
| 167 | vma->vm->clear_range(vma->vm, |
| 168 | vma->node.start, |
| 169 | vma->obj->base.size, |
| 170 | true); |
| 171 | } |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 172 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 173 | static gen8_pte_t gen8_pte_encode(dma_addr_t addr, |
| 174 | enum i915_cache_level level, |
| 175 | bool valid) |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 176 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 177 | gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 178 | pte |= addr; |
Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 179 | |
| 180 | switch (level) { |
| 181 | case I915_CACHE_NONE: |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 182 | pte |= PPAT_UNCACHED_INDEX; |
Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 183 | break; |
| 184 | case I915_CACHE_WT: |
| 185 | pte |= PPAT_DISPLAY_ELLC_INDEX; |
| 186 | break; |
| 187 | default: |
| 188 | pte |= PPAT_CACHED_INDEX; |
| 189 | break; |
| 190 | } |
| 191 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 192 | return pte; |
| 193 | } |
| 194 | |
Mika Kuoppala | fe36f55 | 2015-06-25 18:35:16 +0300 | [diff] [blame] | 195 | static gen8_pde_t gen8_pde_encode(const dma_addr_t addr, |
| 196 | const enum i915_cache_level level) |
Ben Widawsky | b1fe667 | 2013-11-04 21:20:14 -0800 | [diff] [blame] | 197 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 198 | gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW; |
Ben Widawsky | b1fe667 | 2013-11-04 21:20:14 -0800 | [diff] [blame] | 199 | pde |= addr; |
| 200 | if (level != I915_CACHE_NONE) |
| 201 | pde |= PPAT_CACHED_PDE_INDEX; |
| 202 | else |
| 203 | pde |= PPAT_UNCACHED_INDEX; |
| 204 | return pde; |
| 205 | } |
| 206 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 207 | static gen6_pte_t snb_pte_encode(dma_addr_t addr, |
| 208 | enum i915_cache_level level, |
| 209 | bool valid, u32 unused) |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 210 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 211 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 212 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 213 | |
| 214 | switch (level) { |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 215 | case I915_CACHE_L3_LLC: |
| 216 | case I915_CACHE_LLC: |
| 217 | pte |= GEN6_PTE_CACHE_LLC; |
| 218 | break; |
| 219 | case I915_CACHE_NONE: |
| 220 | pte |= GEN6_PTE_UNCACHED; |
| 221 | break; |
| 222 | default: |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 223 | MISSING_CASE(level); |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 224 | } |
| 225 | |
| 226 | return pte; |
| 227 | } |
| 228 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 229 | static gen6_pte_t ivb_pte_encode(dma_addr_t addr, |
| 230 | enum i915_cache_level level, |
| 231 | bool valid, u32 unused) |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 232 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 233 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 234 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
| 235 | |
| 236 | switch (level) { |
| 237 | case I915_CACHE_L3_LLC: |
| 238 | pte |= GEN7_PTE_CACHE_L3_LLC; |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 239 | break; |
| 240 | case I915_CACHE_LLC: |
| 241 | pte |= GEN6_PTE_CACHE_LLC; |
| 242 | break; |
| 243 | case I915_CACHE_NONE: |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 244 | pte |= GEN6_PTE_UNCACHED; |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 245 | break; |
| 246 | default: |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 247 | MISSING_CASE(level); |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 248 | } |
| 249 | |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 250 | return pte; |
| 251 | } |
| 252 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 253 | static gen6_pte_t byt_pte_encode(dma_addr_t addr, |
| 254 | enum i915_cache_level level, |
| 255 | bool valid, u32 flags) |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 256 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 257 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 258 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
| 259 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 260 | if (!(flags & PTE_READ_ONLY)) |
| 261 | pte |= BYT_PTE_WRITEABLE; |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 262 | |
| 263 | if (level != I915_CACHE_NONE) |
| 264 | pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES; |
| 265 | |
| 266 | return pte; |
| 267 | } |
| 268 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 269 | static gen6_pte_t hsw_pte_encode(dma_addr_t addr, |
| 270 | enum i915_cache_level level, |
| 271 | bool valid, u32 unused) |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 272 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 273 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 0d8ff15 | 2013-07-04 11:02:03 -0700 | [diff] [blame] | 274 | pte |= HSW_PTE_ADDR_ENCODE(addr); |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 275 | |
| 276 | if (level != I915_CACHE_NONE) |
Ben Widawsky | 87a6b68 | 2013-08-04 23:47:29 -0700 | [diff] [blame] | 277 | pte |= HSW_WB_LLC_AGE3; |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 278 | |
| 279 | return pte; |
| 280 | } |
| 281 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 282 | static gen6_pte_t iris_pte_encode(dma_addr_t addr, |
| 283 | enum i915_cache_level level, |
| 284 | bool valid, u32 unused) |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 285 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 286 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 287 | pte |= HSW_PTE_ADDR_ENCODE(addr); |
| 288 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 289 | switch (level) { |
| 290 | case I915_CACHE_NONE: |
| 291 | break; |
| 292 | case I915_CACHE_WT: |
Chris Wilson | c51e970 | 2013-11-22 10:37:53 +0000 | [diff] [blame] | 293 | pte |= HSW_WT_ELLC_LLC_AGE3; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 294 | break; |
| 295 | default: |
Chris Wilson | c51e970 | 2013-11-22 10:37:53 +0000 | [diff] [blame] | 296 | pte |= HSW_WB_ELLC_LLC_AGE3; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 297 | break; |
| 298 | } |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 299 | |
| 300 | return pte; |
| 301 | } |
| 302 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 303 | static int __setup_page_dma(struct drm_device *dev, |
| 304 | struct i915_page_dma *p, gfp_t flags) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 305 | { |
| 306 | struct device *device = &dev->pdev->dev; |
| 307 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 308 | p->page = alloc_page(flags); |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 309 | if (!p->page) |
Michel Thierry | 1266cdb | 2015-03-24 17:06:33 +0000 | [diff] [blame] | 310 | return -ENOMEM; |
| 311 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 312 | p->daddr = dma_map_page(device, |
| 313 | p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL); |
| 314 | |
| 315 | if (dma_mapping_error(device, p->daddr)) { |
| 316 | __free_page(p->page); |
| 317 | return -EINVAL; |
| 318 | } |
| 319 | |
Michel Thierry | 1266cdb | 2015-03-24 17:06:33 +0000 | [diff] [blame] | 320 | return 0; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 321 | } |
| 322 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 323 | static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p) |
| 324 | { |
| 325 | return __setup_page_dma(dev, p, GFP_KERNEL); |
| 326 | } |
| 327 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 328 | static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p) |
| 329 | { |
| 330 | if (WARN_ON(!p->page)) |
| 331 | return; |
| 332 | |
| 333 | dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL); |
| 334 | __free_page(p->page); |
| 335 | memset(p, 0, sizeof(*p)); |
| 336 | } |
| 337 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 338 | static void *kmap_page_dma(struct i915_page_dma *p) |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 339 | { |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 340 | return kmap_atomic(p->page); |
| 341 | } |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 342 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 343 | /* We use the flushing unmap only with ppgtt structures: |
| 344 | * page directories, page tables and scratch pages. |
| 345 | */ |
| 346 | static void kunmap_page_dma(struct drm_device *dev, void *vaddr) |
| 347 | { |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 348 | /* There are only few exceptions for gen >=6. chv and bxt. |
| 349 | * And we are not sure about the latter so play safe for now. |
| 350 | */ |
| 351 | if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) |
| 352 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 353 | |
| 354 | kunmap_atomic(vaddr); |
| 355 | } |
| 356 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 357 | #define kmap_px(px) kmap_page_dma(px_base(px)) |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 358 | #define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr)) |
| 359 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 360 | #define setup_px(dev, px) setup_page_dma((dev), px_base(px)) |
| 361 | #define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px)) |
| 362 | #define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v)) |
| 363 | #define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v)) |
| 364 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 365 | static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p, |
| 366 | const uint64_t val) |
| 367 | { |
| 368 | int i; |
| 369 | uint64_t * const vaddr = kmap_page_dma(p); |
| 370 | |
| 371 | for (i = 0; i < 512; i++) |
| 372 | vaddr[i] = val; |
| 373 | |
| 374 | kunmap_page_dma(dev, vaddr); |
| 375 | } |
| 376 | |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 377 | static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p, |
| 378 | const uint32_t val32) |
| 379 | { |
| 380 | uint64_t v = val32; |
| 381 | |
| 382 | v = v << 32 | val32; |
| 383 | |
| 384 | fill_page_dma(dev, p, v); |
| 385 | } |
| 386 | |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 387 | static void free_pt(struct drm_device *dev, struct i915_page_table *pt) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 388 | { |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 389 | cleanup_px(dev, pt); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 390 | kfree(pt->used_ptes); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 391 | kfree(pt); |
| 392 | } |
| 393 | |
Michel Thierry | 5a8e994 | 2015-04-08 12:13:25 +0100 | [diff] [blame] | 394 | static void gen8_initialize_pt(struct i915_address_space *vm, |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 395 | struct i915_page_table *pt) |
Michel Thierry | 5a8e994 | 2015-04-08 12:13:25 +0100 | [diff] [blame] | 396 | { |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 397 | gen8_pte_t scratch_pte; |
Michel Thierry | 5a8e994 | 2015-04-08 12:13:25 +0100 | [diff] [blame] | 398 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 399 | scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page), |
| 400 | I915_CACHE_LLC, true); |
Michel Thierry | 5a8e994 | 2015-04-08 12:13:25 +0100 | [diff] [blame] | 401 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 402 | fill_px(vm->dev, pt, scratch_pte); |
Michel Thierry | 5a8e994 | 2015-04-08 12:13:25 +0100 | [diff] [blame] | 403 | } |
| 404 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 405 | static struct i915_page_table *alloc_pt(struct drm_device *dev) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 406 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 407 | struct i915_page_table *pt; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 408 | const size_t count = INTEL_INFO(dev)->gen >= 8 ? |
| 409 | GEN8_PTES : GEN6_PTES; |
| 410 | int ret = -ENOMEM; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 411 | |
| 412 | pt = kzalloc(sizeof(*pt), GFP_KERNEL); |
| 413 | if (!pt) |
| 414 | return ERR_PTR(-ENOMEM); |
| 415 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 416 | pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes), |
| 417 | GFP_KERNEL); |
| 418 | |
| 419 | if (!pt->used_ptes) |
| 420 | goto fail_bitmap; |
| 421 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 422 | ret = setup_px(dev, pt); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 423 | if (ret) |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 424 | goto fail_page_m; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 425 | |
| 426 | return pt; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 427 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 428 | fail_page_m: |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 429 | kfree(pt->used_ptes); |
| 430 | fail_bitmap: |
| 431 | kfree(pt); |
| 432 | |
| 433 | return ERR_PTR(ret); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 434 | } |
| 435 | |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 436 | static void free_pd(struct drm_device *dev, struct i915_page_directory *pd) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 437 | { |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 438 | if (px_page(pd)) { |
| 439 | cleanup_px(dev, pd); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 440 | kfree(pd->used_pdes); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 441 | kfree(pd); |
| 442 | } |
| 443 | } |
| 444 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 445 | static struct i915_page_directory *alloc_pd(struct drm_device *dev) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 446 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 447 | struct i915_page_directory *pd; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 448 | int ret = -ENOMEM; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 449 | |
| 450 | pd = kzalloc(sizeof(*pd), GFP_KERNEL); |
| 451 | if (!pd) |
| 452 | return ERR_PTR(-ENOMEM); |
| 453 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 454 | pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES), |
| 455 | sizeof(*pd->used_pdes), GFP_KERNEL); |
| 456 | if (!pd->used_pdes) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 457 | goto fail_bitmap; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 458 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 459 | ret = setup_px(dev, pd); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 460 | if (ret) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 461 | goto fail_page_m; |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 462 | |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 463 | return pd; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 464 | |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 465 | fail_page_m: |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 466 | kfree(pd->used_pdes); |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 467 | fail_bitmap: |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 468 | kfree(pd); |
| 469 | |
| 470 | return ERR_PTR(ret); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 471 | } |
| 472 | |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 473 | /* Broadwell Page Directory Pointer Descriptors */ |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 474 | static int gen8_write_pdp(struct drm_i915_gem_request *req, |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 475 | unsigned entry, |
| 476 | dma_addr_t addr) |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 477 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 478 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 479 | int ret; |
| 480 | |
| 481 | BUG_ON(entry >= 4); |
| 482 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 483 | ret = intel_ring_begin(req, 6); |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 484 | if (ret) |
| 485 | return ret; |
| 486 | |
| 487 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 488 | intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry)); |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 489 | intel_ring_emit(ring, upper_32_bits(addr)); |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 490 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 491 | intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry)); |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 492 | intel_ring_emit(ring, lower_32_bits(addr)); |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 493 | intel_ring_advance(ring); |
| 494 | |
| 495 | return 0; |
| 496 | } |
| 497 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 498 | static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 499 | struct drm_i915_gem_request *req) |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 500 | { |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 501 | int i, ret; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 502 | |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 503 | for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) { |
Mika Kuoppala | d852c7b | 2015-06-25 18:35:06 +0300 | [diff] [blame] | 504 | const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i); |
| 505 | |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 506 | ret = gen8_write_pdp(req, i, pd_daddr); |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 507 | if (ret) |
| 508 | return ret; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 509 | } |
Ben Widawsky | d595bd4 | 2013-11-25 09:54:32 -0800 | [diff] [blame] | 510 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 511 | return 0; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 512 | } |
| 513 | |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 514 | static void gen8_ppgtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 515 | uint64_t start, |
| 516 | uint64_t length, |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 517 | bool use_scratch) |
| 518 | { |
| 519 | struct i915_hw_ppgtt *ppgtt = |
| 520 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 521 | gen8_pte_t *pt_vaddr, scratch_pte; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 522 | unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK; |
| 523 | unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK; |
| 524 | unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 525 | unsigned num_entries = length >> PAGE_SHIFT; |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 526 | unsigned last_pte, i; |
| 527 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 528 | scratch_pte = gen8_pte_encode(px_dma(ppgtt->base.scratch_page), |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 529 | I915_CACHE_LLC, use_scratch); |
| 530 | |
| 531 | while (num_entries) { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 532 | struct i915_page_directory *pd; |
| 533 | struct i915_page_table *pt; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 534 | |
| 535 | if (WARN_ON(!ppgtt->pdp.page_directory[pdpe])) |
| 536 | continue; |
| 537 | |
| 538 | pd = ppgtt->pdp.page_directory[pdpe]; |
| 539 | |
| 540 | if (WARN_ON(!pd->page_table[pde])) |
| 541 | continue; |
| 542 | |
| 543 | pt = pd->page_table[pde]; |
| 544 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 545 | if (WARN_ON(!px_page(pt))) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 546 | continue; |
| 547 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 548 | last_pte = pte + num_entries; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 549 | if (last_pte > GEN8_PTES) |
| 550 | last_pte = GEN8_PTES; |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 551 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 552 | pt_vaddr = kmap_px(pt); |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 553 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 554 | for (i = pte; i < last_pte; i++) { |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 555 | pt_vaddr[i] = scratch_pte; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 556 | num_entries--; |
| 557 | } |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 558 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 559 | kunmap_px(ppgtt, pt); |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 560 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 561 | pte = 0; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 562 | if (++pde == I915_PDES) { |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 563 | pdpe++; |
| 564 | pde = 0; |
| 565 | } |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 566 | } |
| 567 | } |
| 568 | |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 569 | static void gen8_ppgtt_insert_entries(struct i915_address_space *vm, |
| 570 | struct sg_table *pages, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 571 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 572 | enum i915_cache_level cache_level, u32 unused) |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 573 | { |
| 574 | struct i915_hw_ppgtt *ppgtt = |
| 575 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 576 | gen8_pte_t *pt_vaddr; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 577 | unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK; |
| 578 | unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK; |
| 579 | unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK; |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 580 | struct sg_page_iter sg_iter; |
| 581 | |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 582 | pt_vaddr = NULL; |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 583 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 584 | for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) { |
Ben Widawsky | 7664360 | 2015-01-22 17:01:24 +0000 | [diff] [blame] | 585 | if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES)) |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 586 | break; |
| 587 | |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 588 | if (pt_vaddr == NULL) { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 589 | struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe]; |
| 590 | struct i915_page_table *pt = pd->page_table[pde]; |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 591 | pt_vaddr = kmap_px(pt); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 592 | } |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 593 | |
| 594 | pt_vaddr[pte] = |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 595 | gen8_pte_encode(sg_page_iter_dma_address(&sg_iter), |
| 596 | cache_level, true); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 597 | if (++pte == GEN8_PTES) { |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 598 | kunmap_px(ppgtt, pt_vaddr); |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 599 | pt_vaddr = NULL; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 600 | if (++pde == I915_PDES) { |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 601 | pdpe++; |
| 602 | pde = 0; |
| 603 | } |
| 604 | pte = 0; |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 605 | } |
| 606 | } |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 607 | |
| 608 | if (pt_vaddr) |
| 609 | kunmap_px(ppgtt, pt_vaddr); |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 610 | } |
| 611 | |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 612 | static void gen8_initialize_pd(struct i915_address_space *vm, |
| 613 | struct i915_page_directory *pd) |
| 614 | { |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 615 | gen8_pde_t scratch_pde; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 616 | |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 617 | scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC); |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 618 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 619 | fill_px(vm->dev, pd, scratch_pde); |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 620 | } |
| 621 | |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 622 | static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev) |
Ben Widawsky | b45a671 | 2014-02-12 14:28:44 -0800 | [diff] [blame] | 623 | { |
| 624 | int i; |
| 625 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 626 | if (!px_page(pd)) |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 627 | return; |
Ben Widawsky | b45a671 | 2014-02-12 14:28:44 -0800 | [diff] [blame] | 628 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 629 | for_each_set_bit(i, pd->used_pdes, I915_PDES) { |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 630 | if (WARN_ON(!pd->page_table[i])) |
| 631 | continue; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 632 | |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 633 | free_pt(dev, pd->page_table[i]); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 634 | pd->page_table[i] = NULL; |
| 635 | } |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 636 | } |
| 637 | |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 638 | static void gen8_ppgtt_cleanup(struct i915_address_space *vm) |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 639 | { |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 640 | struct i915_hw_ppgtt *ppgtt = |
| 641 | container_of(vm, struct i915_hw_ppgtt, base); |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 642 | int i; |
| 643 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 644 | for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) { |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 645 | if (WARN_ON(!ppgtt->pdp.page_directory[i])) |
| 646 | continue; |
| 647 | |
Michel Thierry | 06dc68d | 2015-02-24 16:22:37 +0000 | [diff] [blame] | 648 | gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev); |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 649 | free_pd(ppgtt->base.dev, ppgtt->pdp.page_directory[i]); |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 650 | } |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 651 | |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 652 | free_pd(vm->dev, vm->scratch_pd); |
| 653 | free_pt(vm->dev, vm->scratch_pt); |
Ben Widawsky | b45a671 | 2014-02-12 14:28:44 -0800 | [diff] [blame] | 654 | } |
| 655 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 656 | /** |
| 657 | * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range. |
| 658 | * @ppgtt: Master ppgtt structure. |
| 659 | * @pd: Page directory for this address range. |
| 660 | * @start: Starting virtual address to begin allocations. |
| 661 | * @length Size of the allocations. |
| 662 | * @new_pts: Bitmap set by function with new allocations. Likely used by the |
| 663 | * caller to free on error. |
| 664 | * |
| 665 | * Allocate the required number of page tables. Extremely similar to |
| 666 | * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by |
| 667 | * the page directory boundary (instead of the page directory pointer). That |
| 668 | * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is |
| 669 | * possible, and likely that the caller will need to use multiple calls of this |
| 670 | * function to achieve the appropriate allocation. |
| 671 | * |
| 672 | * Return: 0 if success; negative error code otherwise. |
| 673 | */ |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 674 | static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt, |
| 675 | struct i915_page_directory *pd, |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 676 | uint64_t start, |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 677 | uint64_t length, |
| 678 | unsigned long *new_pts) |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 679 | { |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 680 | struct drm_device *dev = ppgtt->base.dev; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 681 | struct i915_page_table *pt; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 682 | uint64_t temp; |
| 683 | uint32_t pde; |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 684 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 685 | gen8_for_each_pde(pt, pd, start, length, temp, pde) { |
| 686 | /* Don't reallocate page tables */ |
| 687 | if (pt) { |
| 688 | /* Scratch is never allocated this way */ |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 689 | WARN_ON(pt == ppgtt->base.scratch_pt); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 690 | continue; |
| 691 | } |
| 692 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 693 | pt = alloc_pt(dev); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 694 | if (IS_ERR(pt)) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 695 | goto unwind_out; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 696 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 697 | gen8_initialize_pt(&ppgtt->base, pt); |
| 698 | pd->page_table[pde] = pt; |
| 699 | set_bit(pde, new_pts); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 700 | } |
| 701 | |
| 702 | return 0; |
| 703 | |
| 704 | unwind_out: |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 705 | for_each_set_bit(pde, new_pts, I915_PDES) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 706 | free_pt(dev, pd->page_table[pde]); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 707 | |
| 708 | return -ENOMEM; |
| 709 | } |
| 710 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 711 | /** |
| 712 | * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range. |
| 713 | * @ppgtt: Master ppgtt structure. |
| 714 | * @pdp: Page directory pointer for this address range. |
| 715 | * @start: Starting virtual address to begin allocations. |
| 716 | * @length Size of the allocations. |
| 717 | * @new_pds Bitmap set by function with new allocations. Likely used by the |
| 718 | * caller to free on error. |
| 719 | * |
| 720 | * Allocate the required number of page directories starting at the pde index of |
| 721 | * @start, and ending at the pde index @start + @length. This function will skip |
| 722 | * over already allocated page directories within the range, and only allocate |
| 723 | * new ones, setting the appropriate pointer within the pdp as well as the |
| 724 | * correct position in the bitmap @new_pds. |
| 725 | * |
| 726 | * The function will only allocate the pages within the range for a give page |
| 727 | * directory pointer. In other words, if @start + @length straddles a virtually |
| 728 | * addressed PDP boundary (512GB for 4k pages), there will be more allocations |
| 729 | * required by the caller, This is not currently possible, and the BUG in the |
| 730 | * code will prevent it. |
| 731 | * |
| 732 | * Return: 0 if success; negative error code otherwise. |
| 733 | */ |
Michel Thierry | c488dbb | 2015-04-08 12:13:31 +0100 | [diff] [blame] | 734 | static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt, |
| 735 | struct i915_page_directory_pointer *pdp, |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 736 | uint64_t start, |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 737 | uint64_t length, |
| 738 | unsigned long *new_pds) |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 739 | { |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 740 | struct drm_device *dev = ppgtt->base.dev; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 741 | struct i915_page_directory *pd; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 742 | uint64_t temp; |
| 743 | uint32_t pdpe; |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 744 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 745 | WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES)); |
| 746 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 747 | gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) { |
| 748 | if (pd) |
| 749 | continue; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 750 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 751 | pd = alloc_pd(dev); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 752 | if (IS_ERR(pd)) |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 753 | goto unwind_out; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 754 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 755 | gen8_initialize_pd(&ppgtt->base, pd); |
| 756 | pdp->page_directory[pdpe] = pd; |
| 757 | set_bit(pdpe, new_pds); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 758 | } |
| 759 | |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 760 | return 0; |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 761 | |
| 762 | unwind_out: |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 763 | for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 764 | free_pd(dev, pdp->page_directory[pdpe]); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 765 | |
| 766 | return -ENOMEM; |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 767 | } |
| 768 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 769 | static void |
| 770 | free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts) |
| 771 | { |
| 772 | int i; |
| 773 | |
| 774 | for (i = 0; i < GEN8_LEGACY_PDPES; i++) |
| 775 | kfree(new_pts[i]); |
| 776 | kfree(new_pts); |
| 777 | kfree(new_pds); |
| 778 | } |
| 779 | |
| 780 | /* Fills in the page directory bitmap, and the array of page tables bitmap. Both |
| 781 | * of these are based on the number of PDPEs in the system. |
| 782 | */ |
| 783 | static |
| 784 | int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds, |
| 785 | unsigned long ***new_pts) |
| 786 | { |
| 787 | int i; |
| 788 | unsigned long *pds; |
| 789 | unsigned long **pts; |
| 790 | |
| 791 | pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL); |
| 792 | if (!pds) |
| 793 | return -ENOMEM; |
| 794 | |
| 795 | pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL); |
| 796 | if (!pts) { |
| 797 | kfree(pds); |
| 798 | return -ENOMEM; |
| 799 | } |
| 800 | |
| 801 | for (i = 0; i < GEN8_LEGACY_PDPES; i++) { |
| 802 | pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES), |
| 803 | sizeof(unsigned long), GFP_KERNEL); |
| 804 | if (!pts[i]) |
| 805 | goto err_out; |
| 806 | } |
| 807 | |
| 808 | *new_pds = pds; |
| 809 | *new_pts = pts; |
| 810 | |
| 811 | return 0; |
| 812 | |
| 813 | err_out: |
| 814 | free_gen8_temp_bitmaps(pds, pts); |
| 815 | return -ENOMEM; |
| 816 | } |
| 817 | |
Mika Kuoppala | 5b7e4c9 | 2015-06-25 18:35:03 +0300 | [diff] [blame] | 818 | /* PDE TLBs are a pain to invalidate on GEN8+. When we modify |
| 819 | * the page table structures, we mark them dirty so that |
| 820 | * context switching/execlist queuing code takes extra steps |
| 821 | * to ensure that tlbs are flushed. |
| 822 | */ |
| 823 | static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt) |
| 824 | { |
| 825 | ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask; |
| 826 | } |
| 827 | |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 828 | static int gen8_alloc_va_range(struct i915_address_space *vm, |
| 829 | uint64_t start, |
| 830 | uint64_t length) |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 831 | { |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 832 | struct i915_hw_ppgtt *ppgtt = |
| 833 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 834 | unsigned long *new_page_dirs, **new_page_tables; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 835 | struct i915_page_directory *pd; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 836 | const uint64_t orig_start = start; |
| 837 | const uint64_t orig_length = length; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 838 | uint64_t temp; |
| 839 | uint32_t pdpe; |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 840 | int ret; |
| 841 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 842 | /* Wrap is never okay since we can only represent 48b, and we don't |
| 843 | * actually use the other side of the canonical address space. |
| 844 | */ |
| 845 | if (WARN_ON(start + length < start)) |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 846 | return -ENODEV; |
| 847 | |
| 848 | if (WARN_ON(start + length > ppgtt->base.total)) |
| 849 | return -ENODEV; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 850 | |
| 851 | ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables); |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 852 | if (ret) |
| 853 | return ret; |
| 854 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 855 | /* Do the allocations first so we can easily bail out */ |
| 856 | ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length, |
| 857 | new_page_dirs); |
| 858 | if (ret) { |
| 859 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables); |
| 860 | return ret; |
| 861 | } |
| 862 | |
| 863 | /* For every page directory referenced, allocate page tables */ |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 864 | gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) { |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 865 | ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length, |
| 866 | new_page_tables[pdpe]); |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 867 | if (ret) |
| 868 | goto err_out; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 869 | } |
| 870 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 871 | start = orig_start; |
| 872 | length = orig_length; |
| 873 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 874 | /* Allocations have completed successfully, so set the bitmaps, and do |
| 875 | * the mappings. */ |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 876 | gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) { |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 877 | gen8_pde_t *const page_directory = kmap_px(pd); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 878 | struct i915_page_table *pt; |
| 879 | uint64_t pd_len = gen8_clamp_pd(start, length); |
| 880 | uint64_t pd_start = start; |
| 881 | uint32_t pde; |
| 882 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 883 | /* Every pd should be allocated, we just did that above. */ |
| 884 | WARN_ON(!pd); |
| 885 | |
| 886 | gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) { |
| 887 | /* Same reasoning as pd */ |
| 888 | WARN_ON(!pt); |
| 889 | WARN_ON(!pd_len); |
| 890 | WARN_ON(!gen8_pte_count(pd_start, pd_len)); |
| 891 | |
| 892 | /* Set our used ptes within the page table */ |
| 893 | bitmap_set(pt->used_ptes, |
| 894 | gen8_pte_index(pd_start), |
| 895 | gen8_pte_count(pd_start, pd_len)); |
| 896 | |
| 897 | /* Our pde is now pointing to the pagetable, pt */ |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 898 | set_bit(pde, pd->used_pdes); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 899 | |
| 900 | /* Map the PDE to the page table */ |
Mika Kuoppala | fe36f55 | 2015-06-25 18:35:16 +0300 | [diff] [blame] | 901 | page_directory[pde] = gen8_pde_encode(px_dma(pt), |
| 902 | I915_CACHE_LLC); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 903 | |
| 904 | /* NB: We haven't yet mapped ptes to pages. At this |
| 905 | * point we're still relying on insert_entries() */ |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 906 | } |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 907 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 908 | kunmap_px(ppgtt, page_directory); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 909 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 910 | set_bit(pdpe, ppgtt->pdp.used_pdpes); |
| 911 | } |
| 912 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 913 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables); |
Mika Kuoppala | 5b7e4c9 | 2015-06-25 18:35:03 +0300 | [diff] [blame] | 914 | mark_tlbs_dirty(ppgtt); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 915 | return 0; |
| 916 | |
| 917 | err_out: |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 918 | while (pdpe--) { |
| 919 | for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 920 | free_pt(vm->dev, ppgtt->pdp.page_directory[pdpe]->page_table[temp]); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 921 | } |
| 922 | |
| 923 | for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 924 | free_pd(vm->dev, ppgtt->pdp.page_directory[pdpe]); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 925 | |
| 926 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables); |
Mika Kuoppala | 5b7e4c9 | 2015-06-25 18:35:03 +0300 | [diff] [blame] | 927 | mark_tlbs_dirty(ppgtt); |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 928 | return ret; |
| 929 | } |
| 930 | |
Daniel Vetter | eb0b44a | 2015-03-18 14:47:59 +0100 | [diff] [blame] | 931 | /* |
Ben Widawsky | f3a964b | 2014-02-19 22:05:42 -0800 | [diff] [blame] | 932 | * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers |
| 933 | * with a net effect resembling a 2-level page table in normal x86 terms. Each |
| 934 | * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address |
| 935 | * space. |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 936 | * |
Ben Widawsky | f3a964b | 2014-02-19 22:05:42 -0800 | [diff] [blame] | 937 | */ |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 938 | static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 939 | { |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 940 | ppgtt->base.scratch_pt = alloc_pt(ppgtt->base.dev); |
| 941 | if (IS_ERR(ppgtt->base.scratch_pt)) |
| 942 | return PTR_ERR(ppgtt->base.scratch_pt); |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 943 | |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 944 | ppgtt->base.scratch_pd = alloc_pd(ppgtt->base.dev); |
| 945 | if (IS_ERR(ppgtt->base.scratch_pd)) |
| 946 | return PTR_ERR(ppgtt->base.scratch_pd); |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 947 | |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 948 | gen8_initialize_pt(&ppgtt->base, ppgtt->base.scratch_pt); |
| 949 | gen8_initialize_pd(&ppgtt->base, ppgtt->base.scratch_pd); |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 950 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 951 | ppgtt->base.start = 0; |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 952 | ppgtt->base.total = 1ULL << 32; |
Michel Thierry | 501fd70 | 2015-05-29 14:15:05 +0100 | [diff] [blame] | 953 | if (IS_ENABLED(CONFIG_X86_32)) |
| 954 | /* While we have a proliferation of size_t variables |
| 955 | * we cannot represent the full ppgtt size on 32bit, |
| 956 | * so limit it to the same size as the GGTT (currently |
| 957 | * 2GiB). |
| 958 | */ |
| 959 | ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 960 | ppgtt->base.cleanup = gen8_ppgtt_cleanup; |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 961 | ppgtt->base.allocate_va_range = gen8_alloc_va_range; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 962 | ppgtt->base.insert_entries = gen8_ppgtt_insert_entries; |
Daniel Vetter | c7e16f2 | 2015-04-14 17:35:11 +0200 | [diff] [blame] | 963 | ppgtt->base.clear_range = gen8_ppgtt_clear_range; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 964 | ppgtt->base.unbind_vma = ppgtt_unbind_vma; |
| 965 | ppgtt->base.bind_vma = ppgtt_bind_vma; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 966 | |
| 967 | ppgtt->switch_mm = gen8_mm_switch; |
| 968 | |
| 969 | return 0; |
| 970 | } |
| 971 | |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 972 | static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m) |
| 973 | { |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 974 | struct i915_address_space *vm = &ppgtt->base; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 975 | struct i915_page_table *unused; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 976 | gen6_pte_t scratch_pte; |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 977 | uint32_t pd_entry; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 978 | uint32_t pte, pde, temp; |
| 979 | uint32_t start = ppgtt->base.start, length = ppgtt->base.total; |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 980 | |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 981 | scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), |
| 982 | I915_CACHE_LLC, true, 0); |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 983 | |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 984 | gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) { |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 985 | u32 expected; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 986 | gen6_pte_t *pt_vaddr; |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 987 | const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]); |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 988 | pd_entry = readl(ppgtt->pd_addr + pde); |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 989 | expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID); |
| 990 | |
| 991 | if (pd_entry != expected) |
| 992 | seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n", |
| 993 | pde, |
| 994 | pd_entry, |
| 995 | expected); |
| 996 | seq_printf(m, "\tPDE: %x\n", pd_entry); |
| 997 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 998 | pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]); |
| 999 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1000 | for (pte = 0; pte < GEN6_PTES; pte+=4) { |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1001 | unsigned long va = |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1002 | (pde * PAGE_SIZE * GEN6_PTES) + |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1003 | (pte * PAGE_SIZE); |
| 1004 | int i; |
| 1005 | bool found = false; |
| 1006 | for (i = 0; i < 4; i++) |
| 1007 | if (pt_vaddr[pte + i] != scratch_pte) |
| 1008 | found = true; |
| 1009 | if (!found) |
| 1010 | continue; |
| 1011 | |
| 1012 | seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte); |
| 1013 | for (i = 0; i < 4; i++) { |
| 1014 | if (pt_vaddr[pte + i] != scratch_pte) |
| 1015 | seq_printf(m, " %08x", pt_vaddr[pte + i]); |
| 1016 | else |
| 1017 | seq_puts(m, " SCRATCH "); |
| 1018 | } |
| 1019 | seq_puts(m, "\n"); |
| 1020 | } |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1021 | kunmap_px(ppgtt, pt_vaddr); |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1022 | } |
| 1023 | } |
| 1024 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1025 | /* Write pde (index) from the page directory @pd to the page table @pt */ |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1026 | static void gen6_write_pde(struct i915_page_directory *pd, |
| 1027 | const int pde, struct i915_page_table *pt) |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1028 | { |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1029 | /* Caller needs to make sure the write completes if necessary */ |
| 1030 | struct i915_hw_ppgtt *ppgtt = |
| 1031 | container_of(pd, struct i915_hw_ppgtt, pd); |
| 1032 | u32 pd_entry; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1033 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 1034 | pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt)); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1035 | pd_entry |= GEN6_PDE_VALID; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1036 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1037 | writel(pd_entry, ppgtt->pd_addr + pde); |
| 1038 | } |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1039 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1040 | /* Write all the page tables found in the ppgtt structure to incrementing page |
| 1041 | * directories. */ |
| 1042 | static void gen6_write_page_range(struct drm_i915_private *dev_priv, |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1043 | struct i915_page_directory *pd, |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1044 | uint32_t start, uint32_t length) |
| 1045 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1046 | struct i915_page_table *pt; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1047 | uint32_t pde, temp; |
| 1048 | |
| 1049 | gen6_for_each_pde(pt, pd, start, length, temp, pde) |
| 1050 | gen6_write_pde(pd, pde, pt); |
| 1051 | |
| 1052 | /* Make sure write is complete before other code can use this page |
| 1053 | * table. Also require for WC mapped PTEs */ |
| 1054 | readl(dev_priv->gtt.gsm); |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 1055 | } |
| 1056 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1057 | static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 1058 | { |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 1059 | BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f); |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 1060 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 1061 | return (ppgtt->pd.base.ggtt_offset / 64) << 16; |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1062 | } |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1063 | |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1064 | static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1065 | struct drm_i915_gem_request *req) |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1066 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1067 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1068 | int ret; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1069 | |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1070 | /* NB: TLBs must be flushed and invalidated before a switch */ |
John Harrison | a84c3ae | 2015-05-29 17:43:57 +0100 | [diff] [blame] | 1071 | ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1072 | if (ret) |
| 1073 | return ret; |
| 1074 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 1075 | ret = intel_ring_begin(req, 6); |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1076 | if (ret) |
| 1077 | return ret; |
| 1078 | |
| 1079 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2)); |
| 1080 | intel_ring_emit(ring, RING_PP_DIR_DCLV(ring)); |
| 1081 | intel_ring_emit(ring, PP_DIR_DCLV_2G); |
| 1082 | intel_ring_emit(ring, RING_PP_DIR_BASE(ring)); |
| 1083 | intel_ring_emit(ring, get_pd_offset(ppgtt)); |
| 1084 | intel_ring_emit(ring, MI_NOOP); |
| 1085 | intel_ring_advance(ring); |
| 1086 | |
| 1087 | return 0; |
| 1088 | } |
| 1089 | |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1090 | static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1091 | struct drm_i915_gem_request *req) |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1092 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1093 | struct intel_engine_cs *ring = req->ring; |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1094 | struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev); |
| 1095 | |
| 1096 | I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G); |
| 1097 | I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt)); |
| 1098 | return 0; |
| 1099 | } |
| 1100 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1101 | static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1102 | struct drm_i915_gem_request *req) |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1103 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1104 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1105 | int ret; |
| 1106 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1107 | /* NB: TLBs must be flushed and invalidated before a switch */ |
John Harrison | a84c3ae | 2015-05-29 17:43:57 +0100 | [diff] [blame] | 1108 | ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1109 | if (ret) |
| 1110 | return ret; |
| 1111 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 1112 | ret = intel_ring_begin(req, 6); |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1113 | if (ret) |
| 1114 | return ret; |
| 1115 | |
| 1116 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2)); |
| 1117 | intel_ring_emit(ring, RING_PP_DIR_DCLV(ring)); |
| 1118 | intel_ring_emit(ring, PP_DIR_DCLV_2G); |
| 1119 | intel_ring_emit(ring, RING_PP_DIR_BASE(ring)); |
| 1120 | intel_ring_emit(ring, get_pd_offset(ppgtt)); |
| 1121 | intel_ring_emit(ring, MI_NOOP); |
| 1122 | intel_ring_advance(ring); |
| 1123 | |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1124 | /* XXX: RCS is the only one to auto invalidate the TLBs? */ |
| 1125 | if (ring->id != RCS) { |
John Harrison | a84c3ae | 2015-05-29 17:43:57 +0100 | [diff] [blame] | 1126 | ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1127 | if (ret) |
| 1128 | return ret; |
| 1129 | } |
| 1130 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1131 | return 0; |
| 1132 | } |
| 1133 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1134 | static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1135 | struct drm_i915_gem_request *req) |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1136 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1137 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1138 | struct drm_device *dev = ppgtt->base.dev; |
| 1139 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1140 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1141 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1142 | I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G); |
| 1143 | I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt)); |
| 1144 | |
| 1145 | POSTING_READ(RING_PP_DIR_DCLV(ring)); |
| 1146 | |
| 1147 | return 0; |
| 1148 | } |
| 1149 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1150 | static void gen8_ppgtt_enable(struct drm_device *dev) |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1151 | { |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1152 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1153 | struct intel_engine_cs *ring; |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1154 | int j; |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1155 | |
| 1156 | for_each_ring(ring, dev_priv, j) { |
| 1157 | I915_WRITE(RING_MODE_GEN7(ring), |
| 1158 | _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1159 | } |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1160 | } |
| 1161 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1162 | static void gen7_ppgtt_enable(struct drm_device *dev) |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1163 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 1164 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1165 | struct intel_engine_cs *ring; |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1166 | uint32_t ecochk, ecobits; |
| 1167 | int i; |
| 1168 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1169 | ecobits = I915_READ(GAC_ECO_BITS); |
| 1170 | I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B); |
| 1171 | |
| 1172 | ecochk = I915_READ(GAM_ECOCHK); |
| 1173 | if (IS_HASWELL(dev)) { |
| 1174 | ecochk |= ECOCHK_PPGTT_WB_HSW; |
| 1175 | } else { |
| 1176 | ecochk |= ECOCHK_PPGTT_LLC_IVB; |
| 1177 | ecochk &= ~ECOCHK_PPGTT_GFDT_IVB; |
| 1178 | } |
| 1179 | I915_WRITE(GAM_ECOCHK, ecochk); |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1180 | |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1181 | for_each_ring(ring, dev_priv, i) { |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1182 | /* GFX_MODE is per-ring on gen7+ */ |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1183 | I915_WRITE(RING_MODE_GEN7(ring), |
| 1184 | _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1185 | } |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1186 | } |
| 1187 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1188 | static void gen6_ppgtt_enable(struct drm_device *dev) |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1189 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 1190 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1191 | uint32_t ecochk, gab_ctl, ecobits; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1192 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1193 | ecobits = I915_READ(GAC_ECO_BITS); |
| 1194 | I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT | |
| 1195 | ECOBITS_PPGTT_CACHE64B); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1196 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1197 | gab_ctl = I915_READ(GAB_CTL); |
| 1198 | I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1199 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1200 | ecochk = I915_READ(GAM_ECOCHK); |
| 1201 | I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1202 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1203 | I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1204 | } |
| 1205 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1206 | /* PPGTT support for Sandybdrige/Gen6 and later */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1207 | static void gen6_ppgtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1208 | uint64_t start, |
| 1209 | uint64_t length, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1210 | bool use_scratch) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1211 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1212 | struct i915_hw_ppgtt *ppgtt = |
| 1213 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1214 | gen6_pte_t *pt_vaddr, scratch_pte; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1215 | unsigned first_entry = start >> PAGE_SHIFT; |
| 1216 | unsigned num_entries = length >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1217 | unsigned act_pt = first_entry / GEN6_PTES; |
| 1218 | unsigned first_pte = first_entry % GEN6_PTES; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1219 | unsigned last_pte, i; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1220 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 1221 | scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), |
| 1222 | I915_CACHE_LLC, true, 0); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1223 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1224 | while (num_entries) { |
| 1225 | last_pte = first_pte + num_entries; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1226 | if (last_pte > GEN6_PTES) |
| 1227 | last_pte = GEN6_PTES; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1228 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1229 | pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1230 | |
| 1231 | for (i = first_pte; i < last_pte; i++) |
| 1232 | pt_vaddr[i] = scratch_pte; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1233 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1234 | kunmap_px(ppgtt, pt_vaddr); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1235 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1236 | num_entries -= last_pte - first_pte; |
| 1237 | first_pte = 0; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 1238 | act_pt++; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1239 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1240 | } |
| 1241 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1242 | static void gen6_ppgtt_insert_entries(struct i915_address_space *vm, |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1243 | struct sg_table *pages, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1244 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1245 | enum i915_cache_level cache_level, u32 flags) |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1246 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1247 | struct i915_hw_ppgtt *ppgtt = |
| 1248 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1249 | gen6_pte_t *pt_vaddr; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1250 | unsigned first_entry = start >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1251 | unsigned act_pt = first_entry / GEN6_PTES; |
| 1252 | unsigned act_pte = first_entry % GEN6_PTES; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1253 | struct sg_page_iter sg_iter; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1254 | |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1255 | pt_vaddr = NULL; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1256 | for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) { |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1257 | if (pt_vaddr == NULL) |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1258 | pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]); |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1259 | |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1260 | pt_vaddr[act_pte] = |
| 1261 | vm->pte_encode(sg_page_iter_dma_address(&sg_iter), |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1262 | cache_level, true, flags); |
| 1263 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1264 | if (++act_pte == GEN6_PTES) { |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1265 | kunmap_px(ppgtt, pt_vaddr); |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1266 | pt_vaddr = NULL; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 1267 | act_pt++; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1268 | act_pte = 0; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1269 | } |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1270 | } |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1271 | if (pt_vaddr) |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1272 | kunmap_px(ppgtt, pt_vaddr); |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1273 | } |
| 1274 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1275 | static void gen6_initialize_pt(struct i915_address_space *vm, |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 1276 | struct i915_page_table *pt) |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1277 | { |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 1278 | gen6_pte_t scratch_pte; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1279 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 1280 | WARN_ON(px_dma(vm->scratch_page) == 0); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1281 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 1282 | scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), |
| 1283 | I915_CACHE_LLC, true, 0); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1284 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 1285 | fill32_px(vm->dev, pt, scratch_pte); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1286 | } |
| 1287 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1288 | static int gen6_alloc_va_range(struct i915_address_space *vm, |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1289 | uint64_t start_in, uint64_t length_in) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1290 | { |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1291 | DECLARE_BITMAP(new_page_tables, I915_PDES); |
| 1292 | struct drm_device *dev = vm->dev; |
| 1293 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1294 | struct i915_hw_ppgtt *ppgtt = |
| 1295 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1296 | struct i915_page_table *pt; |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1297 | uint32_t start, length, start_save, length_save; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1298 | uint32_t pde, temp; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1299 | int ret; |
| 1300 | |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1301 | if (WARN_ON(start_in + length_in > ppgtt->base.total)) |
| 1302 | return -ENODEV; |
| 1303 | |
| 1304 | start = start_save = start_in; |
| 1305 | length = length_save = length_in; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1306 | |
| 1307 | bitmap_zero(new_page_tables, I915_PDES); |
| 1308 | |
| 1309 | /* The allocation is done in two stages so that we can bail out with |
| 1310 | * minimal amount of pain. The first stage finds new page tables that |
| 1311 | * need allocation. The second stage marks use ptes within the page |
| 1312 | * tables. |
| 1313 | */ |
| 1314 | gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) { |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 1315 | if (pt != vm->scratch_pt) { |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1316 | WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES)); |
| 1317 | continue; |
| 1318 | } |
| 1319 | |
| 1320 | /* We've already allocated a page table */ |
| 1321 | WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES)); |
| 1322 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 1323 | pt = alloc_pt(dev); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1324 | if (IS_ERR(pt)) { |
| 1325 | ret = PTR_ERR(pt); |
| 1326 | goto unwind_out; |
| 1327 | } |
| 1328 | |
| 1329 | gen6_initialize_pt(vm, pt); |
| 1330 | |
| 1331 | ppgtt->pd.page_table[pde] = pt; |
| 1332 | set_bit(pde, new_page_tables); |
Michel Thierry | 72744cb | 2015-03-24 15:46:23 +0000 | [diff] [blame] | 1333 | trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1334 | } |
| 1335 | |
| 1336 | start = start_save; |
| 1337 | length = length_save; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1338 | |
| 1339 | gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) { |
| 1340 | DECLARE_BITMAP(tmp_bitmap, GEN6_PTES); |
| 1341 | |
| 1342 | bitmap_zero(tmp_bitmap, GEN6_PTES); |
| 1343 | bitmap_set(tmp_bitmap, gen6_pte_index(start), |
| 1344 | gen6_pte_count(start, length)); |
| 1345 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1346 | if (test_and_clear_bit(pde, new_page_tables)) |
| 1347 | gen6_write_pde(&ppgtt->pd, pde, pt); |
| 1348 | |
Michel Thierry | 72744cb | 2015-03-24 15:46:23 +0000 | [diff] [blame] | 1349 | trace_i915_page_table_entry_map(vm, pde, pt, |
| 1350 | gen6_pte_index(start), |
| 1351 | gen6_pte_count(start, length), |
| 1352 | GEN6_PTES); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1353 | bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes, |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1354 | GEN6_PTES); |
| 1355 | } |
| 1356 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1357 | WARN_ON(!bitmap_empty(new_page_tables, I915_PDES)); |
| 1358 | |
| 1359 | /* Make sure write is complete before other code can use this page |
| 1360 | * table. Also require for WC mapped PTEs */ |
| 1361 | readl(dev_priv->gtt.gsm); |
| 1362 | |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 1363 | mark_tlbs_dirty(ppgtt); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1364 | return 0; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1365 | |
| 1366 | unwind_out: |
| 1367 | for_each_set_bit(pde, new_page_tables, I915_PDES) { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1368 | struct i915_page_table *pt = ppgtt->pd.page_table[pde]; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1369 | |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 1370 | ppgtt->pd.page_table[pde] = vm->scratch_pt; |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 1371 | free_pt(vm->dev, pt); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1372 | } |
| 1373 | |
| 1374 | mark_tlbs_dirty(ppgtt); |
| 1375 | return ret; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1376 | } |
| 1377 | |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 1378 | static void gen6_ppgtt_cleanup(struct i915_address_space *vm) |
Ben Widawsky | a00d825 | 2014-02-19 22:05:48 -0800 | [diff] [blame] | 1379 | { |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 1380 | struct i915_hw_ppgtt *ppgtt = |
| 1381 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1382 | struct i915_page_table *pt; |
| 1383 | uint32_t pde; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1384 | |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 1385 | drm_mm_remove_node(&ppgtt->node); |
| 1386 | |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1387 | gen6_for_all_pdes(pt, ppgtt, pde) { |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 1388 | if (pt != vm->scratch_pt) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 1389 | free_pt(ppgtt->base.dev, pt); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1390 | } |
| 1391 | |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 1392 | free_pt(vm->dev, vm->scratch_pt); |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1393 | } |
| 1394 | |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1395 | static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt) |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1396 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1397 | struct drm_device *dev = ppgtt->base.dev; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1398 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1399 | bool retried = false; |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1400 | int ret; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1401 | |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1402 | /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The |
| 1403 | * allocator works in address space sizes, so it's multiplied by page |
| 1404 | * size. We allocate at the top of the GTT to avoid fragmentation. |
| 1405 | */ |
| 1406 | BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm)); |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 1407 | ppgtt->base.scratch_pt = alloc_pt(ppgtt->base.dev); |
| 1408 | if (IS_ERR(ppgtt->base.scratch_pt)) |
| 1409 | return PTR_ERR(ppgtt->base.scratch_pt); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1410 | |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 1411 | gen6_initialize_pt(&ppgtt->base, ppgtt->base.scratch_pt); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1412 | |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1413 | alloc: |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1414 | ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm, |
| 1415 | &ppgtt->node, GEN6_PD_SIZE, |
| 1416 | GEN6_PD_ALIGN, 0, |
| 1417 | 0, dev_priv->gtt.base.total, |
Ben Widawsky | 3e8b5ae | 2014-05-06 22:21:30 -0700 | [diff] [blame] | 1418 | DRM_MM_TOPDOWN); |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1419 | if (ret == -ENOSPC && !retried) { |
| 1420 | ret = i915_gem_evict_something(dev, &dev_priv->gtt.base, |
| 1421 | GEN6_PD_SIZE, GEN6_PD_ALIGN, |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 1422 | I915_CACHE_NONE, |
| 1423 | 0, dev_priv->gtt.base.total, |
| 1424 | 0); |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1425 | if (ret) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1426 | goto err_out; |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1427 | |
| 1428 | retried = true; |
| 1429 | goto alloc; |
| 1430 | } |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1431 | |
Ben Widawsky | c8c2662 | 2015-01-22 17:01:25 +0000 | [diff] [blame] | 1432 | if (ret) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1433 | goto err_out; |
| 1434 | |
Ben Widawsky | c8c2662 | 2015-01-22 17:01:25 +0000 | [diff] [blame] | 1435 | |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1436 | if (ppgtt->node.start < dev_priv->gtt.mappable_end) |
| 1437 | DRM_DEBUG("Forced to use aperture for PDEs\n"); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1438 | |
Ben Widawsky | c8c2662 | 2015-01-22 17:01:25 +0000 | [diff] [blame] | 1439 | return 0; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1440 | |
| 1441 | err_out: |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 1442 | free_pt(ppgtt->base.dev, ppgtt->base.scratch_pt); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1443 | return ret; |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1444 | } |
| 1445 | |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1446 | static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt) |
| 1447 | { |
kbuild test robot | 2f2cf68 | 2015-03-27 19:26:35 +0800 | [diff] [blame] | 1448 | return gen6_ppgtt_allocate_page_directories(ppgtt); |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1449 | } |
| 1450 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1451 | static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt, |
| 1452 | uint64_t start, uint64_t length) |
| 1453 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1454 | struct i915_page_table *unused; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1455 | uint32_t pde, temp; |
| 1456 | |
| 1457 | gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame^] | 1458 | ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1459 | } |
| 1460 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1461 | static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1462 | { |
| 1463 | struct drm_device *dev = ppgtt->base.dev; |
| 1464 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1465 | int ret; |
| 1466 | |
| 1467 | ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode; |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1468 | if (IS_GEN6(dev)) { |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1469 | ppgtt->switch_mm = gen6_mm_switch; |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1470 | } else if (IS_HASWELL(dev)) { |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1471 | ppgtt->switch_mm = hsw_mm_switch; |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1472 | } else if (IS_GEN7(dev)) { |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1473 | ppgtt->switch_mm = gen7_mm_switch; |
| 1474 | } else |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1475 | BUG(); |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1476 | |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1477 | if (intel_vgpu_active(dev)) |
| 1478 | ppgtt->switch_mm = vgpu_mm_switch; |
| 1479 | |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1480 | ret = gen6_ppgtt_alloc(ppgtt); |
| 1481 | if (ret) |
| 1482 | return ret; |
| 1483 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1484 | ppgtt->base.allocate_va_range = gen6_alloc_va_range; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1485 | ppgtt->base.clear_range = gen6_ppgtt_clear_range; |
| 1486 | ppgtt->base.insert_entries = gen6_ppgtt_insert_entries; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 1487 | ppgtt->base.unbind_vma = ppgtt_unbind_vma; |
| 1488 | ppgtt->base.bind_vma = ppgtt_bind_vma; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1489 | ppgtt->base.cleanup = gen6_ppgtt_cleanup; |
Ben Widawsky | 686e1f6 | 2013-11-25 09:54:34 -0800 | [diff] [blame] | 1490 | ppgtt->base.start = 0; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1491 | ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE; |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1492 | ppgtt->debug_dump = gen6_dump_ppgtt; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1493 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 1494 | ppgtt->pd.base.ggtt_offset = |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1495 | ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1496 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1497 | ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm + |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 1498 | ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1499 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1500 | gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1501 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1502 | gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total); |
| 1503 | |
Thierry Reding | 440fd52 | 2015-01-23 09:05:06 +0100 | [diff] [blame] | 1504 | DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n", |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1505 | ppgtt->node.size >> 20, |
| 1506 | ppgtt->node.start / PAGE_SIZE); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1507 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1508 | DRM_DEBUG("Adding PPGTT at offset %x\n", |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 1509 | ppgtt->pd.base.ggtt_offset << 10); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1510 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1511 | return 0; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1512 | } |
| 1513 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1514 | static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt) |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1515 | { |
| 1516 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1517 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1518 | ppgtt->base.dev = dev; |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 1519 | ppgtt->base.scratch_page = dev_priv->gtt.base.scratch_page; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1520 | |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 1521 | if (INTEL_INFO(dev)->gen < 8) |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1522 | return gen6_ppgtt_init(ppgtt); |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 1523 | else |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1524 | return gen8_ppgtt_init(ppgtt); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1525 | } |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 1526 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1527 | int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt) |
| 1528 | { |
| 1529 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1530 | int ret = 0; |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 1531 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1532 | ret = __hw_ppgtt_init(dev, ppgtt); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1533 | if (ret == 0) { |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 1534 | kref_init(&ppgtt->ref); |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 1535 | drm_mm_init(&ppgtt->base.mm, ppgtt->base.start, |
| 1536 | ppgtt->base.total); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 1537 | i915_init_vm(dev_priv, &ppgtt->base); |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 1538 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1539 | |
| 1540 | return ret; |
| 1541 | } |
| 1542 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1543 | int i915_ppgtt_init_hw(struct drm_device *dev) |
| 1544 | { |
Thomas Daniel | 671b5013 | 2014-08-20 16:24:50 +0100 | [diff] [blame] | 1545 | /* In the case of execlists, PPGTT is enabled by the context descriptor |
| 1546 | * and the PDPs are contained within the context itself. We don't |
| 1547 | * need to do anything here. */ |
| 1548 | if (i915.enable_execlists) |
| 1549 | return 0; |
| 1550 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1551 | if (!USES_PPGTT(dev)) |
| 1552 | return 0; |
| 1553 | |
| 1554 | if (IS_GEN6(dev)) |
| 1555 | gen6_ppgtt_enable(dev); |
| 1556 | else if (IS_GEN7(dev)) |
| 1557 | gen7_ppgtt_enable(dev); |
| 1558 | else if (INTEL_INFO(dev)->gen >= 8) |
| 1559 | gen8_ppgtt_enable(dev); |
| 1560 | else |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 1561 | MISSING_CASE(INTEL_INFO(dev)->gen); |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1562 | |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 1563 | return 0; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1564 | } |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 1565 | |
John Harrison | b3dd6b9 | 2015-05-29 17:43:40 +0100 | [diff] [blame] | 1566 | int i915_ppgtt_init_ring(struct drm_i915_gem_request *req) |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 1567 | { |
John Harrison | b3dd6b9 | 2015-05-29 17:43:40 +0100 | [diff] [blame] | 1568 | struct drm_i915_private *dev_priv = req->ring->dev->dev_private; |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 1569 | struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 1570 | |
| 1571 | if (i915.enable_execlists) |
| 1572 | return 0; |
| 1573 | |
| 1574 | if (!ppgtt) |
| 1575 | return 0; |
| 1576 | |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1577 | return ppgtt->switch_mm(ppgtt, req); |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 1578 | } |
| 1579 | |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 1580 | struct i915_hw_ppgtt * |
| 1581 | i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv) |
| 1582 | { |
| 1583 | struct i915_hw_ppgtt *ppgtt; |
| 1584 | int ret; |
| 1585 | |
| 1586 | ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL); |
| 1587 | if (!ppgtt) |
| 1588 | return ERR_PTR(-ENOMEM); |
| 1589 | |
| 1590 | ret = i915_ppgtt_init(dev, ppgtt); |
| 1591 | if (ret) { |
| 1592 | kfree(ppgtt); |
| 1593 | return ERR_PTR(ret); |
| 1594 | } |
| 1595 | |
| 1596 | ppgtt->file_priv = fpriv; |
| 1597 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 1598 | trace_i915_ppgtt_create(&ppgtt->base); |
| 1599 | |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 1600 | return ppgtt; |
| 1601 | } |
| 1602 | |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 1603 | void i915_ppgtt_release(struct kref *kref) |
| 1604 | { |
| 1605 | struct i915_hw_ppgtt *ppgtt = |
| 1606 | container_of(kref, struct i915_hw_ppgtt, ref); |
| 1607 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 1608 | trace_i915_ppgtt_release(&ppgtt->base); |
| 1609 | |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 1610 | /* vmas should already be unbound */ |
| 1611 | WARN_ON(!list_empty(&ppgtt->base.active_list)); |
| 1612 | WARN_ON(!list_empty(&ppgtt->base.inactive_list)); |
| 1613 | |
Daniel Vetter | 19dd120 | 2014-08-06 15:04:55 +0200 | [diff] [blame] | 1614 | list_del(&ppgtt->base.global_link); |
| 1615 | drm_mm_takedown(&ppgtt->base.mm); |
| 1616 | |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 1617 | ppgtt->base.cleanup(&ppgtt->base); |
| 1618 | kfree(ppgtt); |
| 1619 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1620 | |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 1621 | extern int intel_iommu_gfx_mapped; |
| 1622 | /* Certain Gen5 chipsets require require idling the GPU before |
| 1623 | * unmapping anything from the GTT when VT-d is enabled. |
| 1624 | */ |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 1625 | static bool needs_idle_maps(struct drm_device *dev) |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 1626 | { |
| 1627 | #ifdef CONFIG_INTEL_IOMMU |
| 1628 | /* Query intel_iommu to see if we need the workaround. Presumably that |
| 1629 | * was loaded first. |
| 1630 | */ |
| 1631 | if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped) |
| 1632 | return true; |
| 1633 | #endif |
| 1634 | return false; |
| 1635 | } |
| 1636 | |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1637 | static bool do_idling(struct drm_i915_private *dev_priv) |
| 1638 | { |
| 1639 | bool ret = dev_priv->mm.interruptible; |
| 1640 | |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 1641 | if (unlikely(dev_priv->gtt.do_idle_maps)) { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1642 | dev_priv->mm.interruptible = false; |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 1643 | if (i915_gpu_idle(dev_priv->dev)) { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1644 | DRM_ERROR("Couldn't idle GPU\n"); |
| 1645 | /* Wait a bit, in hopes it avoids the hang */ |
| 1646 | udelay(10); |
| 1647 | } |
| 1648 | } |
| 1649 | |
| 1650 | return ret; |
| 1651 | } |
| 1652 | |
| 1653 | static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible) |
| 1654 | { |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 1655 | if (unlikely(dev_priv->gtt.do_idle_maps)) |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1656 | dev_priv->mm.interruptible = interruptible; |
| 1657 | } |
| 1658 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1659 | void i915_check_and_clear_faults(struct drm_device *dev) |
| 1660 | { |
| 1661 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1662 | struct intel_engine_cs *ring; |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1663 | int i; |
| 1664 | |
| 1665 | if (INTEL_INFO(dev)->gen < 6) |
| 1666 | return; |
| 1667 | |
| 1668 | for_each_ring(ring, dev_priv, i) { |
| 1669 | u32 fault_reg; |
| 1670 | fault_reg = I915_READ(RING_FAULT_REG(ring)); |
| 1671 | if (fault_reg & RING_FAULT_VALID) { |
| 1672 | DRM_DEBUG_DRIVER("Unexpected fault\n" |
Paulo Zanoni | 59a5d29 | 2014-10-30 15:52:45 -0200 | [diff] [blame] | 1673 | "\tAddr: 0x%08lx\n" |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1674 | "\tAddress space: %s\n" |
| 1675 | "\tSource ID: %d\n" |
| 1676 | "\tType: %d\n", |
| 1677 | fault_reg & PAGE_MASK, |
| 1678 | fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT", |
| 1679 | RING_FAULT_SRCID(fault_reg), |
| 1680 | RING_FAULT_FAULT_TYPE(fault_reg)); |
| 1681 | I915_WRITE(RING_FAULT_REG(ring), |
| 1682 | fault_reg & ~RING_FAULT_VALID); |
| 1683 | } |
| 1684 | } |
| 1685 | POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS])); |
| 1686 | } |
| 1687 | |
Chris Wilson | 91e5649 | 2014-09-25 10:13:12 +0100 | [diff] [blame] | 1688 | static void i915_ggtt_flush(struct drm_i915_private *dev_priv) |
| 1689 | { |
| 1690 | if (INTEL_INFO(dev_priv->dev)->gen < 6) { |
| 1691 | intel_gtt_chipset_flush(); |
| 1692 | } else { |
| 1693 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 1694 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
| 1695 | } |
| 1696 | } |
| 1697 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1698 | void i915_gem_suspend_gtt_mappings(struct drm_device *dev) |
| 1699 | { |
| 1700 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1701 | |
| 1702 | /* Don't bother messing with faults pre GEN6 as we have little |
| 1703 | * documentation supporting that it's a good idea. |
| 1704 | */ |
| 1705 | if (INTEL_INFO(dev)->gen < 6) |
| 1706 | return; |
| 1707 | |
| 1708 | i915_check_and_clear_faults(dev); |
| 1709 | |
| 1710 | dev_priv->gtt.base.clear_range(&dev_priv->gtt.base, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1711 | dev_priv->gtt.base.start, |
| 1712 | dev_priv->gtt.base.total, |
Daniel Vetter | e568af1 | 2014-03-26 20:08:20 +0100 | [diff] [blame] | 1713 | true); |
Chris Wilson | 91e5649 | 2014-09-25 10:13:12 +0100 | [diff] [blame] | 1714 | |
| 1715 | i915_ggtt_flush(dev_priv); |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1716 | } |
| 1717 | |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 1718 | int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj) |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 1719 | { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1720 | if (obj->has_dma_mapping) |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 1721 | return 0; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1722 | |
| 1723 | if (!dma_map_sg(&obj->base.dev->pdev->dev, |
| 1724 | obj->pages->sgl, obj->pages->nents, |
| 1725 | PCI_DMA_BIDIRECTIONAL)) |
| 1726 | return -ENOSPC; |
| 1727 | |
| 1728 | return 0; |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 1729 | } |
| 1730 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 1731 | static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte) |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1732 | { |
| 1733 | #ifdef writeq |
| 1734 | writeq(pte, addr); |
| 1735 | #else |
| 1736 | iowrite32((u32)pte, addr); |
| 1737 | iowrite32(pte >> 32, addr + 4); |
| 1738 | #endif |
| 1739 | } |
| 1740 | |
| 1741 | static void gen8_ggtt_insert_entries(struct i915_address_space *vm, |
| 1742 | struct sg_table *st, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1743 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1744 | enum i915_cache_level level, u32 unused) |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1745 | { |
| 1746 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1747 | unsigned first_entry = start >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1748 | gen8_pte_t __iomem *gtt_entries = |
| 1749 | (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1750 | int i = 0; |
| 1751 | struct sg_page_iter sg_iter; |
Pavel Machek | 57007df | 2014-07-28 13:20:58 +0200 | [diff] [blame] | 1752 | dma_addr_t addr = 0; /* shut up gcc */ |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1753 | |
| 1754 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) { |
| 1755 | addr = sg_dma_address(sg_iter.sg) + |
| 1756 | (sg_iter.sg_pgoffset << PAGE_SHIFT); |
| 1757 | gen8_set_pte(>t_entries[i], |
| 1758 | gen8_pte_encode(addr, level, true)); |
| 1759 | i++; |
| 1760 | } |
| 1761 | |
| 1762 | /* |
| 1763 | * XXX: This serves as a posting read to make sure that the PTE has |
| 1764 | * actually been updated. There is some concern that even though |
| 1765 | * registers and PTEs are within the same BAR that they are potentially |
| 1766 | * of NUMA access patterns. Therefore, even with the way we assume |
| 1767 | * hardware should work, we must keep this posting read for paranoia. |
| 1768 | */ |
| 1769 | if (i != 0) |
| 1770 | WARN_ON(readq(>t_entries[i-1]) |
| 1771 | != gen8_pte_encode(addr, level, true)); |
| 1772 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1773 | /* This next bit makes the above posting read even more important. We |
| 1774 | * want to flush the TLBs only after we're certain all the PTE updates |
| 1775 | * have finished. |
| 1776 | */ |
| 1777 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 1778 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1779 | } |
| 1780 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1781 | /* |
| 1782 | * Binds an object into the global gtt with the specified cache level. The object |
| 1783 | * will be accessible to the GPU via commands whose operands reference offsets |
| 1784 | * within the global GTT as well as accessible by the GPU through the GMADR |
| 1785 | * mapped BAR (dev_priv->mm.gtt->gtt). |
| 1786 | */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1787 | static void gen6_ggtt_insert_entries(struct i915_address_space *vm, |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1788 | struct sg_table *st, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1789 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1790 | enum i915_cache_level level, u32 flags) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1791 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1792 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1793 | unsigned first_entry = start >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1794 | gen6_pte_t __iomem *gtt_entries = |
| 1795 | (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1796 | int i = 0; |
| 1797 | struct sg_page_iter sg_iter; |
Pavel Machek | 57007df | 2014-07-28 13:20:58 +0200 | [diff] [blame] | 1798 | dma_addr_t addr = 0; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1799 | |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1800 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 1801 | addr = sg_page_iter_dma_address(&sg_iter); |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1802 | iowrite32(vm->pte_encode(addr, level, true, flags), >t_entries[i]); |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1803 | i++; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1804 | } |
| 1805 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1806 | /* XXX: This serves as a posting read to make sure that the PTE has |
| 1807 | * actually been updated. There is some concern that even though |
| 1808 | * registers and PTEs are within the same BAR that they are potentially |
| 1809 | * of NUMA access patterns. Therefore, even with the way we assume |
| 1810 | * hardware should work, we must keep this posting read for paranoia. |
| 1811 | */ |
Pavel Machek | 57007df | 2014-07-28 13:20:58 +0200 | [diff] [blame] | 1812 | if (i != 0) { |
| 1813 | unsigned long gtt = readl(>t_entries[i-1]); |
| 1814 | WARN_ON(gtt != vm->pte_encode(addr, level, true, flags)); |
| 1815 | } |
Ben Widawsky | 0f9b91c | 2012-11-04 09:21:30 -0800 | [diff] [blame] | 1816 | |
| 1817 | /* This next bit makes the above posting read even more important. We |
| 1818 | * want to flush the TLBs only after we're certain all the PTE updates |
| 1819 | * have finished. |
| 1820 | */ |
| 1821 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 1822 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1823 | } |
| 1824 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1825 | static void gen8_ggtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1826 | uint64_t start, |
| 1827 | uint64_t length, |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1828 | bool use_scratch) |
| 1829 | { |
| 1830 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1831 | unsigned first_entry = start >> PAGE_SHIFT; |
| 1832 | unsigned num_entries = length >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1833 | gen8_pte_t scratch_pte, __iomem *gtt_base = |
| 1834 | (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1835 | const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry; |
| 1836 | int i; |
| 1837 | |
| 1838 | if (WARN(num_entries > max_entries, |
| 1839 | "First entry = %d; Num entries = %d (max=%d)\n", |
| 1840 | first_entry, num_entries, max_entries)) |
| 1841 | num_entries = max_entries; |
| 1842 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 1843 | scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page), |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1844 | I915_CACHE_LLC, |
| 1845 | use_scratch); |
| 1846 | for (i = 0; i < num_entries; i++) |
| 1847 | gen8_set_pte(>t_base[i], scratch_pte); |
| 1848 | readl(gtt_base); |
| 1849 | } |
| 1850 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1851 | static void gen6_ggtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1852 | uint64_t start, |
| 1853 | uint64_t length, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1854 | bool use_scratch) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1855 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1856 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1857 | unsigned first_entry = start >> PAGE_SHIFT; |
| 1858 | unsigned num_entries = length >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1859 | gen6_pte_t scratch_pte, __iomem *gtt_base = |
| 1860 | (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 1861 | const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1862 | int i; |
| 1863 | |
| 1864 | if (WARN(num_entries > max_entries, |
| 1865 | "First entry = %d; Num entries = %d (max=%d)\n", |
| 1866 | first_entry, num_entries, max_entries)) |
| 1867 | num_entries = max_entries; |
| 1868 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 1869 | scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), |
| 1870 | I915_CACHE_LLC, use_scratch, 0); |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1871 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1872 | for (i = 0; i < num_entries; i++) |
| 1873 | iowrite32(scratch_pte, >t_base[i]); |
| 1874 | readl(gtt_base); |
| 1875 | } |
| 1876 | |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 1877 | static void i915_ggtt_insert_entries(struct i915_address_space *vm, |
| 1878 | struct sg_table *pages, |
| 1879 | uint64_t start, |
| 1880 | enum i915_cache_level cache_level, u32 unused) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1881 | { |
| 1882 | unsigned int flags = (cache_level == I915_CACHE_NONE) ? |
| 1883 | AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY; |
| 1884 | |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 1885 | intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags); |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 1886 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1887 | } |
| 1888 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1889 | static void i915_ggtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1890 | uint64_t start, |
| 1891 | uint64_t length, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1892 | bool unused) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1893 | { |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1894 | unsigned first_entry = start >> PAGE_SHIFT; |
| 1895 | unsigned num_entries = length >> PAGE_SHIFT; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1896 | intel_gtt_clear_range(first_entry, num_entries); |
| 1897 | } |
| 1898 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 1899 | static int ggtt_bind_vma(struct i915_vma *vma, |
| 1900 | enum i915_cache_level cache_level, |
| 1901 | u32 flags) |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 1902 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1903 | struct drm_device *dev = vma->vm->dev; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1904 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1905 | struct drm_i915_gem_object *obj = vma->obj; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 1906 | struct sg_table *pages = obj->pages; |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 1907 | u32 pte_flags = 0; |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 1908 | int ret; |
| 1909 | |
| 1910 | ret = i915_get_ggtt_vma_pages(vma); |
| 1911 | if (ret) |
| 1912 | return ret; |
| 1913 | pages = vma->ggtt_view.pages; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1914 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1915 | /* Currently applicable only to VLV */ |
| 1916 | if (obj->gt_ro) |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 1917 | pte_flags |= PTE_READ_ONLY; |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1918 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 1919 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1920 | if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) { |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 1921 | vma->vm->insert_entries(vma->vm, pages, |
| 1922 | vma->node.start, |
| 1923 | cache_level, pte_flags); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1924 | } |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 1925 | |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 1926 | if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1927 | struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 1928 | appgtt->base.insert_entries(&appgtt->base, pages, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1929 | vma->node.start, |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 1930 | cache_level, pte_flags); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1931 | } |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 1932 | |
| 1933 | return 0; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1934 | } |
| 1935 | |
| 1936 | static void ggtt_unbind_vma(struct i915_vma *vma) |
| 1937 | { |
| 1938 | struct drm_device *dev = vma->vm->dev; |
| 1939 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1940 | struct drm_i915_gem_object *obj = vma->obj; |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 1941 | const uint64_t size = min_t(uint64_t, |
| 1942 | obj->base.size, |
| 1943 | vma->node.size); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1944 | |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 1945 | if (vma->bound & GLOBAL_BIND) { |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1946 | vma->vm->clear_range(vma->vm, |
| 1947 | vma->node.start, |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 1948 | size, |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1949 | true); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1950 | } |
| 1951 | |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 1952 | if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1953 | struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt; |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 1954 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1955 | appgtt->base.clear_range(&appgtt->base, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1956 | vma->node.start, |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 1957 | size, |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1958 | true); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1959 | } |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 1960 | } |
| 1961 | |
| 1962 | void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj) |
| 1963 | { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1964 | struct drm_device *dev = obj->base.dev; |
| 1965 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1966 | bool interruptible; |
| 1967 | |
| 1968 | interruptible = do_idling(dev_priv); |
| 1969 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1970 | if (!obj->has_dma_mapping) |
| 1971 | dma_unmap_sg(&dev->pdev->dev, |
| 1972 | obj->pages->sgl, obj->pages->nents, |
| 1973 | PCI_DMA_BIDIRECTIONAL); |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1974 | |
| 1975 | undo_idling(dev_priv, interruptible); |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 1976 | } |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 1977 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 1978 | static void i915_gtt_color_adjust(struct drm_mm_node *node, |
| 1979 | unsigned long color, |
Thierry Reding | 440fd52 | 2015-01-23 09:05:06 +0100 | [diff] [blame] | 1980 | u64 *start, |
| 1981 | u64 *end) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 1982 | { |
| 1983 | if (node->color != color) |
| 1984 | *start += 4096; |
| 1985 | |
| 1986 | if (!list_empty(&node->node_list)) { |
| 1987 | node = list_entry(node->node_list.next, |
| 1988 | struct drm_mm_node, |
| 1989 | node_list); |
| 1990 | if (node->allocated && node->color != color) |
| 1991 | *end -= 4096; |
| 1992 | } |
| 1993 | } |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 1994 | |
Daniel Vetter | f548c0e | 2014-11-19 21:40:13 +0100 | [diff] [blame] | 1995 | static int i915_gem_setup_global_gtt(struct drm_device *dev, |
| 1996 | unsigned long start, |
| 1997 | unsigned long mappable_end, |
| 1998 | unsigned long end) |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 1999 | { |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 2000 | /* Let GEM Manage all of the aperture. |
| 2001 | * |
| 2002 | * However, leave one page at the end still bound to the scratch page. |
| 2003 | * There are a number of places where the hardware apparently prefetches |
| 2004 | * past the end of the object, and we've seen multiple hangs with the |
| 2005 | * GPU head pointer stuck in a batchbuffer bound at the last page of the |
| 2006 | * aperture. One page should be enough to keep any prefetching inside |
| 2007 | * of the aperture. |
| 2008 | */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2009 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2010 | struct i915_address_space *ggtt_vm = &dev_priv->gtt.base; |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2011 | struct drm_mm_node *entry; |
| 2012 | struct drm_i915_gem_object *obj; |
| 2013 | unsigned long hole_start, hole_end; |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2014 | int ret; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2015 | |
Ben Widawsky | 35451cb | 2013-01-17 12:45:13 -0800 | [diff] [blame] | 2016 | BUG_ON(mappable_end > end); |
| 2017 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2018 | /* Subtract the guard page ... */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2019 | drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE); |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 2020 | |
| 2021 | dev_priv->gtt.base.start = start; |
| 2022 | dev_priv->gtt.base.total = end - start; |
| 2023 | |
| 2024 | if (intel_vgpu_active(dev)) { |
| 2025 | ret = intel_vgt_balloon(dev); |
| 2026 | if (ret) |
| 2027 | return ret; |
| 2028 | } |
| 2029 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2030 | if (!HAS_LLC(dev)) |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 2031 | dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2032 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2033 | /* Mark any preallocated objects as occupied */ |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2034 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2035 | struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2036 | |
Ben Widawsky | edd41a8 | 2013-07-05 14:41:05 -0700 | [diff] [blame] | 2037 | DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n", |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 2038 | i915_gem_obj_ggtt_offset(obj), obj->base.size); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2039 | |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 2040 | WARN_ON(i915_gem_obj_ggtt_bound(obj)); |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2041 | ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node); |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 2042 | if (ret) { |
| 2043 | DRM_DEBUG_KMS("Reservation failed: %i\n", ret); |
| 2044 | return ret; |
| 2045 | } |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 2046 | vma->bound |= GLOBAL_BIND; |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2047 | } |
| 2048 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2049 | /* Clear any non-preallocated blocks */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2050 | drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) { |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2051 | DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n", |
| 2052 | hole_start, hole_end); |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2053 | ggtt_vm->clear_range(ggtt_vm, hole_start, |
| 2054 | hole_end - hole_start, true); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2055 | } |
| 2056 | |
| 2057 | /* And finally clear the reserved guard page */ |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2058 | ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true); |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 2059 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2060 | if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) { |
| 2061 | struct i915_hw_ppgtt *ppgtt; |
| 2062 | |
| 2063 | ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL); |
| 2064 | if (!ppgtt) |
| 2065 | return -ENOMEM; |
| 2066 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2067 | ret = __hw_ppgtt_init(dev, ppgtt); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2068 | if (ret) { |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 2069 | ppgtt->base.cleanup(&ppgtt->base); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2070 | kfree(ppgtt); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2071 | return ret; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2072 | } |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2073 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2074 | if (ppgtt->base.allocate_va_range) |
| 2075 | ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0, |
| 2076 | ppgtt->base.total); |
| 2077 | if (ret) { |
| 2078 | ppgtt->base.cleanup(&ppgtt->base); |
| 2079 | kfree(ppgtt); |
| 2080 | return ret; |
| 2081 | } |
| 2082 | |
| 2083 | ppgtt->base.clear_range(&ppgtt->base, |
| 2084 | ppgtt->base.start, |
| 2085 | ppgtt->base.total, |
| 2086 | true); |
| 2087 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2088 | dev_priv->mm.aliasing_ppgtt = ppgtt; |
| 2089 | } |
| 2090 | |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 2091 | return 0; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2092 | } |
| 2093 | |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2094 | void i915_gem_init_global_gtt(struct drm_device *dev) |
| 2095 | { |
| 2096 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2097 | u64 gtt_size, mappable_size; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2098 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2099 | gtt_size = dev_priv->gtt.base.total; |
Ben Widawsky | 93d1879 | 2013-01-17 12:45:17 -0800 | [diff] [blame] | 2100 | mappable_size = dev_priv->gtt.mappable_end; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2101 | |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 2102 | i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2103 | } |
| 2104 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 2105 | void i915_global_gtt_cleanup(struct drm_device *dev) |
| 2106 | { |
| 2107 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2108 | struct i915_address_space *vm = &dev_priv->gtt.base; |
| 2109 | |
Daniel Vetter | 70e3254 | 2014-08-06 15:04:57 +0200 | [diff] [blame] | 2110 | if (dev_priv->mm.aliasing_ppgtt) { |
| 2111 | struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 2112 | |
| 2113 | ppgtt->base.cleanup(&ppgtt->base); |
| 2114 | } |
| 2115 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 2116 | if (drm_mm_initialized(&vm->mm)) { |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 2117 | if (intel_vgpu_active(dev)) |
| 2118 | intel_vgt_deballoon(); |
| 2119 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 2120 | drm_mm_takedown(&vm->mm); |
| 2121 | list_del(&vm->global_link); |
| 2122 | } |
| 2123 | |
| 2124 | vm->cleanup(vm); |
| 2125 | } |
Daniel Vetter | 70e3254 | 2014-08-06 15:04:57 +0200 | [diff] [blame] | 2126 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2127 | static int alloc_scratch_page(struct i915_address_space *vm) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2128 | { |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2129 | struct i915_page_scratch *sp; |
| 2130 | int ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2131 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2132 | WARN_ON(vm->scratch_page); |
| 2133 | |
| 2134 | sp = kzalloc(sizeof(*sp), GFP_KERNEL); |
| 2135 | if (sp == NULL) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2136 | return -ENOMEM; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2137 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2138 | ret = __setup_page_dma(vm->dev, px_base(sp), GFP_DMA32 | __GFP_ZERO); |
| 2139 | if (ret) { |
| 2140 | kfree(sp); |
| 2141 | return ret; |
Mika Kuoppala | ea3f5d2 | 2015-05-22 20:04:58 +0300 | [diff] [blame] | 2142 | } |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2143 | |
| 2144 | set_pages_uc(px_page(sp), 1); |
| 2145 | |
| 2146 | vm->scratch_page = sp; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2147 | |
| 2148 | return 0; |
| 2149 | } |
| 2150 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2151 | static void free_scratch_page(struct i915_address_space *vm) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2152 | { |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2153 | struct i915_page_scratch *sp = vm->scratch_page; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2154 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2155 | set_pages_wb(px_page(sp), 1); |
| 2156 | |
| 2157 | cleanup_px(vm->dev, sp); |
| 2158 | kfree(sp); |
| 2159 | |
| 2160 | vm->scratch_page = NULL; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2161 | } |
| 2162 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2163 | static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2164 | { |
| 2165 | snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT; |
| 2166 | snb_gmch_ctl &= SNB_GMCH_GGMS_MASK; |
| 2167 | return snb_gmch_ctl << 20; |
| 2168 | } |
| 2169 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2170 | static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl) |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 2171 | { |
| 2172 | bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT; |
| 2173 | bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK; |
| 2174 | if (bdw_gmch_ctl) |
| 2175 | bdw_gmch_ctl = 1 << bdw_gmch_ctl; |
Ben Widawsky | 562d55d | 2014-05-27 16:53:08 -0700 | [diff] [blame] | 2176 | |
| 2177 | #ifdef CONFIG_X86_32 |
| 2178 | /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */ |
| 2179 | if (bdw_gmch_ctl > 4) |
| 2180 | bdw_gmch_ctl = 4; |
| 2181 | #endif |
| 2182 | |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 2183 | return bdw_gmch_ctl << 20; |
| 2184 | } |
| 2185 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2186 | static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl) |
Damien Lespiau | d7f25f2 | 2014-05-08 22:19:40 +0300 | [diff] [blame] | 2187 | { |
| 2188 | gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT; |
| 2189 | gmch_ctrl &= SNB_GMCH_GGMS_MASK; |
| 2190 | |
| 2191 | if (gmch_ctrl) |
| 2192 | return 1 << (20 + gmch_ctrl); |
| 2193 | |
| 2194 | return 0; |
| 2195 | } |
| 2196 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2197 | static size_t gen6_get_stolen_size(u16 snb_gmch_ctl) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2198 | { |
| 2199 | snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT; |
| 2200 | snb_gmch_ctl &= SNB_GMCH_GMS_MASK; |
| 2201 | return snb_gmch_ctl << 25; /* 32 MB units */ |
| 2202 | } |
| 2203 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2204 | static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl) |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 2205 | { |
| 2206 | bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT; |
| 2207 | bdw_gmch_ctl &= BDW_GMCH_GMS_MASK; |
| 2208 | return bdw_gmch_ctl << 25; /* 32 MB units */ |
| 2209 | } |
| 2210 | |
Damien Lespiau | d7f25f2 | 2014-05-08 22:19:40 +0300 | [diff] [blame] | 2211 | static size_t chv_get_stolen_size(u16 gmch_ctrl) |
| 2212 | { |
| 2213 | gmch_ctrl >>= SNB_GMCH_GMS_SHIFT; |
| 2214 | gmch_ctrl &= SNB_GMCH_GMS_MASK; |
| 2215 | |
| 2216 | /* |
| 2217 | * 0x0 to 0x10: 32MB increments starting at 0MB |
| 2218 | * 0x11 to 0x16: 4MB increments starting at 8MB |
| 2219 | * 0x17 to 0x1d: 4MB increments start at 36MB |
| 2220 | */ |
| 2221 | if (gmch_ctrl < 0x11) |
| 2222 | return gmch_ctrl << 25; |
| 2223 | else if (gmch_ctrl < 0x17) |
| 2224 | return (gmch_ctrl - 0x11 + 2) << 22; |
| 2225 | else |
| 2226 | return (gmch_ctrl - 0x17 + 9) << 22; |
| 2227 | } |
| 2228 | |
Damien Lespiau | 6637501 | 2014-01-09 18:02:46 +0000 | [diff] [blame] | 2229 | static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl) |
| 2230 | { |
| 2231 | gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT; |
| 2232 | gen9_gmch_ctl &= BDW_GMCH_GMS_MASK; |
| 2233 | |
| 2234 | if (gen9_gmch_ctl < 0xf0) |
| 2235 | return gen9_gmch_ctl << 25; /* 32 MB units */ |
| 2236 | else |
| 2237 | /* 4MB increments starting at 0xf0 for 4MB */ |
| 2238 | return (gen9_gmch_ctl - 0xf0 + 1) << 22; |
| 2239 | } |
| 2240 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2241 | static int ggtt_probe_common(struct drm_device *dev, |
| 2242 | size_t gtt_size) |
| 2243 | { |
| 2244 | struct drm_i915_private *dev_priv = dev->dev_private; |
Bjorn Helgaas | 21c3460 | 2013-12-21 10:52:52 -0700 | [diff] [blame] | 2245 | phys_addr_t gtt_phys_addr; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2246 | int ret; |
| 2247 | |
| 2248 | /* For Modern GENs the PTEs and register space are split in the BAR */ |
Bjorn Helgaas | 21c3460 | 2013-12-21 10:52:52 -0700 | [diff] [blame] | 2249 | gtt_phys_addr = pci_resource_start(dev->pdev, 0) + |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2250 | (pci_resource_len(dev->pdev, 0) / 2); |
| 2251 | |
Imre Deak | 2a073f89 | 2015-03-27 13:07:33 +0200 | [diff] [blame] | 2252 | /* |
| 2253 | * On BXT writes larger than 64 bit to the GTT pagetable range will be |
| 2254 | * dropped. For WC mappings in general we have 64 byte burst writes |
| 2255 | * when the WC buffer is flushed, so we can't use it, but have to |
| 2256 | * resort to an uncached mapping. The WC issue is easily caught by the |
| 2257 | * readback check when writing GTT PTE entries. |
| 2258 | */ |
| 2259 | if (IS_BROXTON(dev)) |
| 2260 | dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size); |
| 2261 | else |
| 2262 | dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size); |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2263 | if (!dev_priv->gtt.gsm) { |
| 2264 | DRM_ERROR("Failed to map the gtt page table\n"); |
| 2265 | return -ENOMEM; |
| 2266 | } |
| 2267 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2268 | ret = alloc_scratch_page(&dev_priv->gtt.base); |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2269 | if (ret) { |
| 2270 | DRM_ERROR("Scratch setup failed\n"); |
| 2271 | /* iounmap will also get called at remove, but meh */ |
| 2272 | iounmap(dev_priv->gtt.gsm); |
| 2273 | } |
| 2274 | |
| 2275 | return ret; |
| 2276 | } |
| 2277 | |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2278 | /* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability |
| 2279 | * bits. When using advanced contexts each context stores its own PAT, but |
| 2280 | * writing this data shouldn't be harmful even in those cases. */ |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2281 | static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv) |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2282 | { |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2283 | uint64_t pat; |
| 2284 | |
| 2285 | pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */ |
| 2286 | GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */ |
| 2287 | GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */ |
| 2288 | GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */ |
| 2289 | GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) | |
| 2290 | GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) | |
| 2291 | GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) | |
| 2292 | GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3)); |
| 2293 | |
Rodrigo Vivi | d6a8b72 | 2014-11-05 16:56:36 -0800 | [diff] [blame] | 2294 | if (!USES_PPGTT(dev_priv->dev)) |
| 2295 | /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry, |
| 2296 | * so RTL will always use the value corresponding to |
| 2297 | * pat_sel = 000". |
| 2298 | * So let's disable cache for GGTT to avoid screen corruptions. |
| 2299 | * MOCS still can be used though. |
| 2300 | * - System agent ggtt writes (i.e. cpu gtt mmaps) already work |
| 2301 | * before this patch, i.e. the same uncached + snooping access |
| 2302 | * like on gen6/7 seems to be in effect. |
| 2303 | * - So this just fixes blitter/render access. Again it looks |
| 2304 | * like it's not just uncached access, but uncached + snooping. |
| 2305 | * So we can still hold onto all our assumptions wrt cpu |
| 2306 | * clflushing on LLC machines. |
| 2307 | */ |
| 2308 | pat = GEN8_PPAT(0, GEN8_PPAT_UC); |
| 2309 | |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2310 | /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b |
| 2311 | * write would work. */ |
| 2312 | I915_WRITE(GEN8_PRIVATE_PAT, pat); |
| 2313 | I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32); |
| 2314 | } |
| 2315 | |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2316 | static void chv_setup_private_ppat(struct drm_i915_private *dev_priv) |
| 2317 | { |
| 2318 | uint64_t pat; |
| 2319 | |
| 2320 | /* |
| 2321 | * Map WB on BDW to snooped on CHV. |
| 2322 | * |
| 2323 | * Only the snoop bit has meaning for CHV, the rest is |
| 2324 | * ignored. |
| 2325 | * |
Ville Syrjälä | cf3d262 | 2014-11-14 21:02:44 +0200 | [diff] [blame] | 2326 | * The hardware will never snoop for certain types of accesses: |
| 2327 | * - CPU GTT (GMADR->GGTT->no snoop->memory) |
| 2328 | * - PPGTT page tables |
| 2329 | * - some other special cycles |
| 2330 | * |
| 2331 | * As with BDW, we also need to consider the following for GT accesses: |
| 2332 | * "For GGTT, there is NO pat_sel[2:0] from the entry, |
| 2333 | * so RTL will always use the value corresponding to |
| 2334 | * pat_sel = 000". |
| 2335 | * Which means we must set the snoop bit in PAT entry 0 |
| 2336 | * in order to keep the global status page working. |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2337 | */ |
| 2338 | pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) | |
| 2339 | GEN8_PPAT(1, 0) | |
| 2340 | GEN8_PPAT(2, 0) | |
| 2341 | GEN8_PPAT(3, 0) | |
| 2342 | GEN8_PPAT(4, CHV_PPAT_SNOOP) | |
| 2343 | GEN8_PPAT(5, CHV_PPAT_SNOOP) | |
| 2344 | GEN8_PPAT(6, CHV_PPAT_SNOOP) | |
| 2345 | GEN8_PPAT(7, CHV_PPAT_SNOOP); |
| 2346 | |
| 2347 | I915_WRITE(GEN8_PRIVATE_PAT, pat); |
| 2348 | I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32); |
| 2349 | } |
| 2350 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2351 | static int gen8_gmch_probe(struct drm_device *dev, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2352 | u64 *gtt_total, |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2353 | size_t *stolen, |
| 2354 | phys_addr_t *mappable_base, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2355 | u64 *mappable_end) |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2356 | { |
| 2357 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2358 | u64 gtt_size; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2359 | u16 snb_gmch_ctl; |
| 2360 | int ret; |
| 2361 | |
| 2362 | /* TODO: We're not aware of mappable constraints on gen8 yet */ |
| 2363 | *mappable_base = pci_resource_start(dev->pdev, 2); |
| 2364 | *mappable_end = pci_resource_len(dev->pdev, 2); |
| 2365 | |
| 2366 | if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39))) |
| 2367 | pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39)); |
| 2368 | |
| 2369 | pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl); |
| 2370 | |
Damien Lespiau | 6637501 | 2014-01-09 18:02:46 +0000 | [diff] [blame] | 2371 | if (INTEL_INFO(dev)->gen >= 9) { |
| 2372 | *stolen = gen9_get_stolen_size(snb_gmch_ctl); |
| 2373 | gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl); |
| 2374 | } else if (IS_CHERRYVIEW(dev)) { |
Damien Lespiau | d7f25f2 | 2014-05-08 22:19:40 +0300 | [diff] [blame] | 2375 | *stolen = chv_get_stolen_size(snb_gmch_ctl); |
| 2376 | gtt_size = chv_get_total_gtt_size(snb_gmch_ctl); |
| 2377 | } else { |
| 2378 | *stolen = gen8_get_stolen_size(snb_gmch_ctl); |
| 2379 | gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl); |
| 2380 | } |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2381 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2382 | *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2383 | |
Sumit Singh | 5a4e33a | 2015-03-17 11:39:31 +0200 | [diff] [blame] | 2384 | if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2385 | chv_setup_private_ppat(dev_priv); |
| 2386 | else |
| 2387 | bdw_setup_private_ppat(dev_priv); |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2388 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2389 | ret = ggtt_probe_common(dev, gtt_size); |
| 2390 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2391 | dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range; |
| 2392 | dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 2393 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma; |
| 2394 | dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2395 | |
| 2396 | return ret; |
| 2397 | } |
| 2398 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2399 | static int gen6_gmch_probe(struct drm_device *dev, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2400 | u64 *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2401 | size_t *stolen, |
| 2402 | phys_addr_t *mappable_base, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2403 | u64 *mappable_end) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2404 | { |
| 2405 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2406 | unsigned int gtt_size; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2407 | u16 snb_gmch_ctl; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2408 | int ret; |
| 2409 | |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2410 | *mappable_base = pci_resource_start(dev->pdev, 2); |
| 2411 | *mappable_end = pci_resource_len(dev->pdev, 2); |
| 2412 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2413 | /* 64/512MB is the current min/max we actually know of, but this is just |
| 2414 | * a coarse sanity check. |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2415 | */ |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2416 | if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) { |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2417 | DRM_ERROR("Unknown GMADR size (%llx)\n", |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2418 | dev_priv->gtt.mappable_end); |
| 2419 | return -ENXIO; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2420 | } |
| 2421 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2422 | if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40))) |
| 2423 | pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40)); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2424 | pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2425 | |
Ben Widawsky | c4ae25e | 2013-05-01 11:00:34 -0700 | [diff] [blame] | 2426 | *stolen = gen6_get_stolen_size(snb_gmch_ctl); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2427 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2428 | gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2429 | *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2430 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2431 | ret = ggtt_probe_common(dev, gtt_size); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2432 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2433 | dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range; |
| 2434 | dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 2435 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma; |
| 2436 | dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2437 | |
| 2438 | return ret; |
| 2439 | } |
| 2440 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2441 | static void gen6_gmch_remove(struct i915_address_space *vm) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2442 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2443 | |
| 2444 | struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base); |
Ben Widawsky | 5ed1678 | 2013-11-25 09:54:43 -0800 | [diff] [blame] | 2445 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2446 | iounmap(gtt->gsm); |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2447 | free_scratch_page(vm); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2448 | } |
| 2449 | |
| 2450 | static int i915_gmch_probe(struct drm_device *dev, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2451 | u64 *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2452 | size_t *stolen, |
| 2453 | phys_addr_t *mappable_base, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2454 | u64 *mappable_end) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2455 | { |
| 2456 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2457 | int ret; |
| 2458 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2459 | ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL); |
| 2460 | if (!ret) { |
| 2461 | DRM_ERROR("failed to set up gmch\n"); |
| 2462 | return -EIO; |
| 2463 | } |
| 2464 | |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2465 | intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2466 | |
| 2467 | dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev); |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 2468 | dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2469 | dev_priv->gtt.base.clear_range = i915_ggtt_clear_range; |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 2470 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma; |
| 2471 | dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2472 | |
Chris Wilson | c0a7f81 | 2013-12-30 12:16:15 +0000 | [diff] [blame] | 2473 | if (unlikely(dev_priv->gtt.do_idle_maps)) |
| 2474 | DRM_INFO("applying Ironlake quirks for intel_iommu\n"); |
| 2475 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2476 | return 0; |
| 2477 | } |
| 2478 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2479 | static void i915_gmch_remove(struct i915_address_space *vm) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2480 | { |
| 2481 | intel_gmch_remove(); |
| 2482 | } |
| 2483 | |
| 2484 | int i915_gem_gtt_init(struct drm_device *dev) |
| 2485 | { |
| 2486 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2487 | struct i915_gtt *gtt = &dev_priv->gtt; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2488 | int ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2489 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2490 | if (INTEL_INFO(dev)->gen <= 5) { |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2491 | gtt->gtt_probe = i915_gmch_probe; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2492 | gtt->base.cleanup = i915_gmch_remove; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2493 | } else if (INTEL_INFO(dev)->gen < 8) { |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2494 | gtt->gtt_probe = gen6_gmch_probe; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2495 | gtt->base.cleanup = gen6_gmch_remove; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 2496 | if (IS_HASWELL(dev) && dev_priv->ellc_size) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2497 | gtt->base.pte_encode = iris_pte_encode; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 2498 | else if (IS_HASWELL(dev)) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2499 | gtt->base.pte_encode = hsw_pte_encode; |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2500 | else if (IS_VALLEYVIEW(dev)) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2501 | gtt->base.pte_encode = byt_pte_encode; |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 2502 | else if (INTEL_INFO(dev)->gen >= 7) |
| 2503 | gtt->base.pte_encode = ivb_pte_encode; |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2504 | else |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 2505 | gtt->base.pte_encode = snb_pte_encode; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2506 | } else { |
| 2507 | dev_priv->gtt.gtt_probe = gen8_gmch_probe; |
| 2508 | dev_priv->gtt.base.cleanup = gen6_gmch_remove; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2509 | } |
| 2510 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2511 | gtt->base.dev = dev; |
| 2512 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2513 | ret = gtt->gtt_probe(dev, >t->base.total, >t->stolen_size, |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2514 | >t->mappable_base, >t->mappable_end); |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 2515 | if (ret) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2516 | return ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2517 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2518 | /* GMADR is the PCI mmio aperture into the global GTT. */ |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2519 | DRM_INFO("Memory usable by graphics device = %lluM\n", |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2520 | gtt->base.total >> 20); |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2521 | DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20); |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2522 | DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20); |
Daniel Vetter | 5db6c73 | 2014-03-31 16:23:04 +0200 | [diff] [blame] | 2523 | #ifdef CONFIG_INTEL_IOMMU |
| 2524 | if (intel_iommu_gfx_mapped) |
| 2525 | DRM_INFO("VT-d active for gfx access\n"); |
| 2526 | #endif |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 2527 | /* |
| 2528 | * i915.enable_ppgtt is read-only, so do an early pass to validate the |
| 2529 | * user's requested state against the hardware/driver capabilities. We |
| 2530 | * do this now so that we can print out any log messages once rather |
| 2531 | * than every time we check intel_enable_ppgtt(). |
| 2532 | */ |
| 2533 | i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt); |
| 2534 | DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt); |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2535 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2536 | return 0; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2537 | } |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2538 | |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2539 | void i915_gem_restore_gtt_mappings(struct drm_device *dev) |
| 2540 | { |
| 2541 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2542 | struct drm_i915_gem_object *obj; |
| 2543 | struct i915_address_space *vm; |
| 2544 | |
| 2545 | i915_check_and_clear_faults(dev); |
| 2546 | |
| 2547 | /* First fill our portion of the GTT with scratch pages */ |
| 2548 | dev_priv->gtt.base.clear_range(&dev_priv->gtt.base, |
| 2549 | dev_priv->gtt.base.start, |
| 2550 | dev_priv->gtt.base.total, |
| 2551 | true); |
| 2552 | |
| 2553 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
| 2554 | struct i915_vma *vma = i915_gem_obj_to_vma(obj, |
| 2555 | &dev_priv->gtt.base); |
| 2556 | if (!vma) |
| 2557 | continue; |
| 2558 | |
| 2559 | i915_gem_clflush_object(obj, obj->pin_display); |
| 2560 | WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE)); |
| 2561 | } |
| 2562 | |
| 2563 | |
| 2564 | if (INTEL_INFO(dev)->gen >= 8) { |
| 2565 | if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) |
| 2566 | chv_setup_private_ppat(dev_priv); |
| 2567 | else |
| 2568 | bdw_setup_private_ppat(dev_priv); |
| 2569 | |
| 2570 | return; |
| 2571 | } |
| 2572 | |
| 2573 | if (USES_PPGTT(dev)) { |
| 2574 | list_for_each_entry(vm, &dev_priv->vm_list, global_link) { |
| 2575 | /* TODO: Perhaps it shouldn't be gen6 specific */ |
| 2576 | |
| 2577 | struct i915_hw_ppgtt *ppgtt = |
| 2578 | container_of(vm, struct i915_hw_ppgtt, |
| 2579 | base); |
| 2580 | |
| 2581 | if (i915_is_ggtt(vm)) |
| 2582 | ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 2583 | |
| 2584 | gen6_write_page_range(dev_priv, &ppgtt->pd, |
| 2585 | 0, ppgtt->base.total); |
| 2586 | } |
| 2587 | } |
| 2588 | |
| 2589 | i915_ggtt_flush(dev_priv); |
| 2590 | } |
| 2591 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2592 | static struct i915_vma * |
| 2593 | __i915_gem_vma_create(struct drm_i915_gem_object *obj, |
| 2594 | struct i915_address_space *vm, |
| 2595 | const struct i915_ggtt_view *ggtt_view) |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2596 | { |
Dan Carpenter | dabde5c | 2015-03-18 11:21:58 +0300 | [diff] [blame] | 2597 | struct i915_vma *vma; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2598 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2599 | if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view)) |
| 2600 | return ERR_PTR(-EINVAL); |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 2601 | |
| 2602 | vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL); |
Dan Carpenter | dabde5c | 2015-03-18 11:21:58 +0300 | [diff] [blame] | 2603 | if (vma == NULL) |
| 2604 | return ERR_PTR(-ENOMEM); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2605 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2606 | INIT_LIST_HEAD(&vma->vma_link); |
| 2607 | INIT_LIST_HEAD(&vma->mm_list); |
| 2608 | INIT_LIST_HEAD(&vma->exec_list); |
| 2609 | vma->vm = vm; |
| 2610 | vma->obj = obj; |
| 2611 | |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 2612 | if (i915_is_ggtt(vm)) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2613 | vma->ggtt_view = *ggtt_view; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2614 | |
Tvrtko Ursulin | f763566 | 2014-12-03 14:59:24 +0000 | [diff] [blame] | 2615 | list_add_tail(&vma->vma_link, &obj->vma_list); |
| 2616 | if (!i915_is_ggtt(vm)) |
Michel Thierry | e07f055 | 2014-08-19 15:49:41 +0100 | [diff] [blame] | 2617 | i915_ppgtt_get(i915_vm_to_ppgtt(vm)); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2618 | |
| 2619 | return vma; |
| 2620 | } |
| 2621 | |
| 2622 | struct i915_vma * |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2623 | i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj, |
| 2624 | struct i915_address_space *vm) |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2625 | { |
| 2626 | struct i915_vma *vma; |
| 2627 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2628 | vma = i915_gem_obj_to_vma(obj, vm); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2629 | if (!vma) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2630 | vma = __i915_gem_vma_create(obj, vm, |
| 2631 | i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2632 | |
| 2633 | return vma; |
| 2634 | } |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2635 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2636 | struct i915_vma * |
| 2637 | i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj, |
| 2638 | const struct i915_ggtt_view *view) |
| 2639 | { |
| 2640 | struct i915_address_space *ggtt = i915_obj_to_ggtt(obj); |
| 2641 | struct i915_vma *vma; |
| 2642 | |
| 2643 | if (WARN_ON(!view)) |
| 2644 | return ERR_PTR(-EINVAL); |
| 2645 | |
| 2646 | vma = i915_gem_obj_to_ggtt_view(obj, view); |
| 2647 | |
| 2648 | if (IS_ERR(vma)) |
| 2649 | return vma; |
| 2650 | |
| 2651 | if (!vma) |
| 2652 | vma = __i915_gem_vma_create(obj, ggtt, view); |
| 2653 | |
| 2654 | return vma; |
| 2655 | |
| 2656 | } |
| 2657 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2658 | static void |
| 2659 | rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height, |
| 2660 | struct sg_table *st) |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2661 | { |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2662 | unsigned int column, row; |
| 2663 | unsigned int src_idx; |
| 2664 | struct scatterlist *sg = st->sgl; |
| 2665 | |
| 2666 | st->nents = 0; |
| 2667 | |
| 2668 | for (column = 0; column < width; column++) { |
| 2669 | src_idx = width * (height - 1) + column; |
| 2670 | for (row = 0; row < height; row++) { |
| 2671 | st->nents++; |
| 2672 | /* We don't need the pages, but need to initialize |
| 2673 | * the entries so the sg list can be happily traversed. |
| 2674 | * The only thing we need are DMA addresses. |
| 2675 | */ |
| 2676 | sg_set_page(sg, NULL, PAGE_SIZE, 0); |
| 2677 | sg_dma_address(sg) = in[src_idx]; |
| 2678 | sg_dma_len(sg) = PAGE_SIZE; |
| 2679 | sg = sg_next(sg); |
| 2680 | src_idx -= width; |
| 2681 | } |
| 2682 | } |
| 2683 | } |
| 2684 | |
| 2685 | static struct sg_table * |
| 2686 | intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view, |
| 2687 | struct drm_i915_gem_object *obj) |
| 2688 | { |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2689 | struct intel_rotation_info *rot_info = &ggtt_view->rotation_info; |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 2690 | unsigned int size_pages = rot_info->size >> PAGE_SHIFT; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2691 | struct sg_page_iter sg_iter; |
| 2692 | unsigned long i; |
| 2693 | dma_addr_t *page_addr_list; |
| 2694 | struct sg_table *st; |
Tvrtko Ursulin | 1d00dad | 2015-03-25 10:15:26 +0000 | [diff] [blame] | 2695 | int ret = -ENOMEM; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2696 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2697 | /* Allocate a temporary list of source pages for random access. */ |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 2698 | page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE, |
| 2699 | sizeof(dma_addr_t)); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2700 | if (!page_addr_list) |
| 2701 | return ERR_PTR(ret); |
| 2702 | |
| 2703 | /* Allocate target SG list. */ |
| 2704 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 2705 | if (!st) |
| 2706 | goto err_st_alloc; |
| 2707 | |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 2708 | ret = sg_alloc_table(st, size_pages, GFP_KERNEL); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2709 | if (ret) |
| 2710 | goto err_sg_alloc; |
| 2711 | |
| 2712 | /* Populate source page list from the object. */ |
| 2713 | i = 0; |
| 2714 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) { |
| 2715 | page_addr_list[i] = sg_page_iter_dma_address(&sg_iter); |
| 2716 | i++; |
| 2717 | } |
| 2718 | |
| 2719 | /* Rotate the pages. */ |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 2720 | rotate_pages(page_addr_list, |
| 2721 | rot_info->width_pages, rot_info->height_pages, |
| 2722 | st); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2723 | |
| 2724 | DRM_DEBUG_KMS( |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 2725 | "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n", |
Tvrtko Ursulin | c9f8fd2 | 2015-06-24 09:55:20 +0100 | [diff] [blame] | 2726 | obj->base.size, rot_info->pitch, rot_info->height, |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 2727 | rot_info->pixel_format, rot_info->width_pages, |
| 2728 | rot_info->height_pages, size_pages); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2729 | |
| 2730 | drm_free_large(page_addr_list); |
| 2731 | |
| 2732 | return st; |
| 2733 | |
| 2734 | err_sg_alloc: |
| 2735 | kfree(st); |
| 2736 | err_st_alloc: |
| 2737 | drm_free_large(page_addr_list); |
| 2738 | |
| 2739 | DRM_DEBUG_KMS( |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 2740 | "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n", |
Tvrtko Ursulin | c9f8fd2 | 2015-06-24 09:55:20 +0100 | [diff] [blame] | 2741 | obj->base.size, ret, rot_info->pitch, rot_info->height, |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 2742 | rot_info->pixel_format, rot_info->width_pages, |
| 2743 | rot_info->height_pages, size_pages); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2744 | return ERR_PTR(ret); |
| 2745 | } |
| 2746 | |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 2747 | static struct sg_table * |
| 2748 | intel_partial_pages(const struct i915_ggtt_view *view, |
| 2749 | struct drm_i915_gem_object *obj) |
| 2750 | { |
| 2751 | struct sg_table *st; |
| 2752 | struct scatterlist *sg; |
| 2753 | struct sg_page_iter obj_sg_iter; |
| 2754 | int ret = -ENOMEM; |
| 2755 | |
| 2756 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 2757 | if (!st) |
| 2758 | goto err_st_alloc; |
| 2759 | |
| 2760 | ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL); |
| 2761 | if (ret) |
| 2762 | goto err_sg_alloc; |
| 2763 | |
| 2764 | sg = st->sgl; |
| 2765 | st->nents = 0; |
| 2766 | for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents, |
| 2767 | view->params.partial.offset) |
| 2768 | { |
| 2769 | if (st->nents >= view->params.partial.size) |
| 2770 | break; |
| 2771 | |
| 2772 | sg_set_page(sg, NULL, PAGE_SIZE, 0); |
| 2773 | sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter); |
| 2774 | sg_dma_len(sg) = PAGE_SIZE; |
| 2775 | |
| 2776 | sg = sg_next(sg); |
| 2777 | st->nents++; |
| 2778 | } |
| 2779 | |
| 2780 | return st; |
| 2781 | |
| 2782 | err_sg_alloc: |
| 2783 | kfree(st); |
| 2784 | err_st_alloc: |
| 2785 | return ERR_PTR(ret); |
| 2786 | } |
| 2787 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 2788 | static int |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2789 | i915_get_ggtt_vma_pages(struct i915_vma *vma) |
| 2790 | { |
| 2791 | int ret = 0; |
| 2792 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2793 | if (vma->ggtt_view.pages) |
| 2794 | return 0; |
| 2795 | |
| 2796 | if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) |
| 2797 | vma->ggtt_view.pages = vma->obj->pages; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2798 | else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED) |
| 2799 | vma->ggtt_view.pages = |
| 2800 | intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj); |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 2801 | else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL) |
| 2802 | vma->ggtt_view.pages = |
| 2803 | intel_partial_pages(&vma->ggtt_view, vma->obj); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2804 | else |
| 2805 | WARN_ONCE(1, "GGTT view %u not implemented!\n", |
| 2806 | vma->ggtt_view.type); |
| 2807 | |
| 2808 | if (!vma->ggtt_view.pages) { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2809 | DRM_ERROR("Failed to get pages for GGTT view type %u!\n", |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2810 | vma->ggtt_view.type); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2811 | ret = -EINVAL; |
| 2812 | } else if (IS_ERR(vma->ggtt_view.pages)) { |
| 2813 | ret = PTR_ERR(vma->ggtt_view.pages); |
| 2814 | vma->ggtt_view.pages = NULL; |
| 2815 | DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n", |
| 2816 | vma->ggtt_view.type, ret); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2817 | } |
| 2818 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 2819 | return ret; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2820 | } |
| 2821 | |
| 2822 | /** |
| 2823 | * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space. |
| 2824 | * @vma: VMA to map |
| 2825 | * @cache_level: mapping cache level |
| 2826 | * @flags: flags like global or local mapping |
| 2827 | * |
| 2828 | * DMA addresses are taken from the scatter-gather table of this object (or of |
| 2829 | * this VMA in case of non-default GGTT views) and PTE entries set up. |
| 2830 | * Note that DMA addresses are also the only part of the SG table we care about. |
| 2831 | */ |
| 2832 | int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level, |
| 2833 | u32 flags) |
| 2834 | { |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 2835 | int ret; |
| 2836 | u32 bind_flags; |
Mika Kuoppala | 1d335d1 | 2015-04-10 15:54:58 +0300 | [diff] [blame] | 2837 | |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 2838 | if (WARN_ON(flags == 0)) |
| 2839 | return -EINVAL; |
Mika Kuoppala | 1d335d1 | 2015-04-10 15:54:58 +0300 | [diff] [blame] | 2840 | |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 2841 | bind_flags = 0; |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 2842 | if (flags & PIN_GLOBAL) |
| 2843 | bind_flags |= GLOBAL_BIND; |
| 2844 | if (flags & PIN_USER) |
| 2845 | bind_flags |= LOCAL_BIND; |
| 2846 | |
| 2847 | if (flags & PIN_UPDATE) |
| 2848 | bind_flags |= vma->bound; |
| 2849 | else |
| 2850 | bind_flags &= ~vma->bound; |
| 2851 | |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 2852 | if (bind_flags == 0) |
| 2853 | return 0; |
| 2854 | |
| 2855 | if (vma->bound == 0 && vma->vm->allocate_va_range) { |
| 2856 | trace_i915_va_alloc(vma->vm, |
| 2857 | vma->node.start, |
| 2858 | vma->node.size, |
| 2859 | VM_TO_TRACE_NAME(vma->vm)); |
| 2860 | |
Mika Kuoppala | b2dd451 | 2015-06-25 18:35:15 +0300 | [diff] [blame] | 2861 | /* XXX: i915_vma_pin() will fix this +- hack */ |
| 2862 | vma->pin_count++; |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 2863 | ret = vma->vm->allocate_va_range(vma->vm, |
| 2864 | vma->node.start, |
| 2865 | vma->node.size); |
Mika Kuoppala | b2dd451 | 2015-06-25 18:35:15 +0300 | [diff] [blame] | 2866 | vma->pin_count--; |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 2867 | if (ret) |
| 2868 | return ret; |
| 2869 | } |
| 2870 | |
| 2871 | ret = vma->vm->bind_vma(vma, cache_level, bind_flags); |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 2872 | if (ret) |
| 2873 | return ret; |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 2874 | |
| 2875 | vma->bound |= bind_flags; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2876 | |
| 2877 | return 0; |
| 2878 | } |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 2879 | |
| 2880 | /** |
| 2881 | * i915_ggtt_view_size - Get the size of a GGTT view. |
| 2882 | * @obj: Object the view is of. |
| 2883 | * @view: The view in question. |
| 2884 | * |
| 2885 | * @return The size of the GGTT view in bytes. |
| 2886 | */ |
| 2887 | size_t |
| 2888 | i915_ggtt_view_size(struct drm_i915_gem_object *obj, |
| 2889 | const struct i915_ggtt_view *view) |
| 2890 | { |
Tvrtko Ursulin | 9e759ff | 2015-06-23 12:57:43 +0100 | [diff] [blame] | 2891 | if (view->type == I915_GGTT_VIEW_NORMAL) { |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 2892 | return obj->base.size; |
Tvrtko Ursulin | 9e759ff | 2015-06-23 12:57:43 +0100 | [diff] [blame] | 2893 | } else if (view->type == I915_GGTT_VIEW_ROTATED) { |
| 2894 | return view->rotation_info.size; |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 2895 | } else if (view->type == I915_GGTT_VIEW_PARTIAL) { |
| 2896 | return view->params.partial.size << PAGE_SHIFT; |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 2897 | } else { |
| 2898 | WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type); |
| 2899 | return obj->base.size; |
| 2900 | } |
| 2901 | } |